1 //===- CodeGenPrepare.cpp - Prepare a function for code generation --------===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This pass munges the code in the input function to better prepare it for
11 // SelectionDAG-based code generation. This works around limitations in it's
12 // basic-block-at-a-time approach. It should eventually be removed.
13 //
14 //===----------------------------------------------------------------------===//
15 
16 #include "llvm/ADT/APInt.h"
17 #include "llvm/ADT/ArrayRef.h"
18 #include "llvm/ADT/DenseMap.h"
19 #include "llvm/ADT/PointerIntPair.h"
20 #include "llvm/ADT/STLExtras.h"
21 #include "llvm/ADT/SmallPtrSet.h"
22 #include "llvm/ADT/SmallVector.h"
23 #include "llvm/ADT/Statistic.h"
24 #include "llvm/Analysis/BlockFrequencyInfo.h"
25 #include "llvm/Analysis/BranchProbabilityInfo.h"
26 #include "llvm/Analysis/ConstantFolding.h"
27 #include "llvm/Analysis/InstructionSimplify.h"
28 #include "llvm/Analysis/LoopInfo.h"
29 #include "llvm/Analysis/MemoryBuiltins.h"
30 #include "llvm/Analysis/ProfileSummaryInfo.h"
31 #include "llvm/Analysis/TargetLibraryInfo.h"
32 #include "llvm/Analysis/TargetTransformInfo.h"
33 #include "llvm/Transforms/Utils/Local.h"
34 #include "llvm/Analysis/ValueTracking.h"
35 #include "llvm/CodeGen/Analysis.h"
36 #include "llvm/CodeGen/ISDOpcodes.h"
37 #include "llvm/CodeGen/SelectionDAGNodes.h"
38 #include "llvm/CodeGen/TargetLowering.h"
39 #include "llvm/CodeGen/TargetPassConfig.h"
40 #include "llvm/CodeGen/TargetSubtargetInfo.h"
41 #include "llvm/CodeGen/ValueTypes.h"
42 #include "llvm/Config/llvm-config.h"
43 #include "llvm/IR/Argument.h"
44 #include "llvm/IR/Attributes.h"
45 #include "llvm/IR/BasicBlock.h"
46 #include "llvm/IR/CallSite.h"
47 #include "llvm/IR/Constant.h"
48 #include "llvm/IR/Constants.h"
49 #include "llvm/IR/DataLayout.h"
50 #include "llvm/IR/DerivedTypes.h"
51 #include "llvm/IR/Dominators.h"
52 #include "llvm/IR/Function.h"
53 #include "llvm/IR/GetElementPtrTypeIterator.h"
54 #include "llvm/IR/GlobalValue.h"
55 #include "llvm/IR/GlobalVariable.h"
56 #include "llvm/IR/IRBuilder.h"
57 #include "llvm/IR/InlineAsm.h"
58 #include "llvm/IR/InstrTypes.h"
59 #include "llvm/IR/Instruction.h"
60 #include "llvm/IR/Instructions.h"
61 #include "llvm/IR/IntrinsicInst.h"
62 #include "llvm/IR/Intrinsics.h"
63 #include "llvm/IR/LLVMContext.h"
64 #include "llvm/IR/MDBuilder.h"
65 #include "llvm/IR/Module.h"
66 #include "llvm/IR/Operator.h"
67 #include "llvm/IR/PatternMatch.h"
68 #include "llvm/IR/Statepoint.h"
69 #include "llvm/IR/Type.h"
70 #include "llvm/IR/Use.h"
71 #include "llvm/IR/User.h"
72 #include "llvm/IR/Value.h"
73 #include "llvm/IR/ValueHandle.h"
74 #include "llvm/IR/ValueMap.h"
75 #include "llvm/Pass.h"
76 #include "llvm/Support/BlockFrequency.h"
77 #include "llvm/Support/BranchProbability.h"
78 #include "llvm/Support/Casting.h"
79 #include "llvm/Support/CommandLine.h"
80 #include "llvm/Support/Compiler.h"
81 #include "llvm/Support/Debug.h"
82 #include "llvm/Support/ErrorHandling.h"
83 #include "llvm/Support/MachineValueType.h"
84 #include "llvm/Support/MathExtras.h"
85 #include "llvm/Support/raw_ostream.h"
86 #include "llvm/Target/TargetMachine.h"
87 #include "llvm/Target/TargetOptions.h"
88 #include "llvm/Transforms/Utils/BasicBlockUtils.h"
89 #include "llvm/Transforms/Utils/BypassSlowDivision.h"
90 #include "llvm/Transforms/Utils/SimplifyLibCalls.h"
91 #include <algorithm>
92 #include <cassert>
93 #include <cstdint>
94 #include <iterator>
95 #include <limits>
96 #include <memory>
97 #include <utility>
98 #include <vector>
99 
100 using namespace llvm;
101 using namespace llvm::PatternMatch;
102 
103 #define DEBUG_TYPE "codegenprepare"
104 
105 STATISTIC(NumBlocksElim, "Number of blocks eliminated");
106 STATISTIC(NumPHIsElim,   "Number of trivial PHIs eliminated");
107 STATISTIC(NumGEPsElim,   "Number of GEPs converted to casts");
108 STATISTIC(NumCmpUses, "Number of uses of Cmp expressions replaced with uses of "
109                       "sunken Cmps");
110 STATISTIC(NumCastUses, "Number of uses of Cast expressions replaced with uses "
111                        "of sunken Casts");
112 STATISTIC(NumMemoryInsts, "Number of memory instructions whose address "
113                           "computations were sunk");
114 STATISTIC(NumMemoryInstsPhiCreated,
115           "Number of phis created when address "
116           "computations were sunk to memory instructions");
117 STATISTIC(NumMemoryInstsSelectCreated,
118           "Number of select created when address "
119           "computations were sunk to memory instructions");
120 STATISTIC(NumExtsMoved,  "Number of [s|z]ext instructions combined with loads");
121 STATISTIC(NumExtUses,    "Number of uses of [s|z]ext instructions optimized");
122 STATISTIC(NumAndsAdded,
123           "Number of and mask instructions added to form ext loads");
124 STATISTIC(NumAndUses, "Number of uses of and mask instructions optimized");
125 STATISTIC(NumRetsDup,    "Number of return instructions duplicated");
126 STATISTIC(NumDbgValueMoved, "Number of debug value instructions moved");
127 STATISTIC(NumSelectsExpanded, "Number of selects turned into branches");
128 STATISTIC(NumStoreExtractExposed, "Number of store(extractelement) exposed");
129 
130 static cl::opt<bool> DisableBranchOpts(
131   "disable-cgp-branch-opts", cl::Hidden, cl::init(false),
132   cl::desc("Disable branch optimizations in CodeGenPrepare"));
133 
134 static cl::opt<bool>
135     DisableGCOpts("disable-cgp-gc-opts", cl::Hidden, cl::init(false),
136                   cl::desc("Disable GC optimizations in CodeGenPrepare"));
137 
138 static cl::opt<bool> DisableSelectToBranch(
139   "disable-cgp-select2branch", cl::Hidden, cl::init(false),
140   cl::desc("Disable select to branch conversion."));
141 
142 static cl::opt<bool> AddrSinkUsingGEPs(
143   "addr-sink-using-gep", cl::Hidden, cl::init(true),
144   cl::desc("Address sinking in CGP using GEPs."));
145 
146 static cl::opt<bool> EnableAndCmpSinking(
147    "enable-andcmp-sinking", cl::Hidden, cl::init(true),
148    cl::desc("Enable sinkinig and/cmp into branches."));
149 
150 static cl::opt<bool> DisableStoreExtract(
151     "disable-cgp-store-extract", cl::Hidden, cl::init(false),
152     cl::desc("Disable store(extract) optimizations in CodeGenPrepare"));
153 
154 static cl::opt<bool> StressStoreExtract(
155     "stress-cgp-store-extract", cl::Hidden, cl::init(false),
156     cl::desc("Stress test store(extract) optimizations in CodeGenPrepare"));
157 
158 static cl::opt<bool> DisableExtLdPromotion(
159     "disable-cgp-ext-ld-promotion", cl::Hidden, cl::init(false),
160     cl::desc("Disable ext(promotable(ld)) -> promoted(ext(ld)) optimization in "
161              "CodeGenPrepare"));
162 
163 static cl::opt<bool> StressExtLdPromotion(
164     "stress-cgp-ext-ld-promotion", cl::Hidden, cl::init(false),
165     cl::desc("Stress test ext(promotable(ld)) -> promoted(ext(ld)) "
166              "optimization in CodeGenPrepare"));
167 
168 static cl::opt<bool> DisablePreheaderProtect(
169     "disable-preheader-prot", cl::Hidden, cl::init(false),
170     cl::desc("Disable protection against removing loop preheaders"));
171 
172 static cl::opt<bool> ProfileGuidedSectionPrefix(
173     "profile-guided-section-prefix", cl::Hidden, cl::init(true), cl::ZeroOrMore,
174     cl::desc("Use profile info to add section prefix for hot/cold functions"));
175 
176 static cl::opt<unsigned> FreqRatioToSkipMerge(
177     "cgp-freq-ratio-to-skip-merge", cl::Hidden, cl::init(2),
178     cl::desc("Skip merging empty blocks if (frequency of empty block) / "
179              "(frequency of destination block) is greater than this ratio"));
180 
181 static cl::opt<bool> ForceSplitStore(
182     "force-split-store", cl::Hidden, cl::init(false),
183     cl::desc("Force store splitting no matter what the target query says."));
184 
185 static cl::opt<bool>
186 EnableTypePromotionMerge("cgp-type-promotion-merge", cl::Hidden,
187     cl::desc("Enable merging of redundant sexts when one is dominating"
188     " the other."), cl::init(true));
189 
190 static cl::opt<bool> DisableComplexAddrModes(
191     "disable-complex-addr-modes", cl::Hidden, cl::init(false),
192     cl::desc("Disables combining addressing modes with different parts "
193              "in optimizeMemoryInst."));
194 
195 static cl::opt<bool>
196 AddrSinkNewPhis("addr-sink-new-phis", cl::Hidden, cl::init(false),
197                 cl::desc("Allow creation of Phis in Address sinking."));
198 
199 static cl::opt<bool>
200 AddrSinkNewSelects("addr-sink-new-select", cl::Hidden, cl::init(true),
201                    cl::desc("Allow creation of selects in Address sinking."));
202 
203 static cl::opt<bool> AddrSinkCombineBaseReg(
204     "addr-sink-combine-base-reg", cl::Hidden, cl::init(true),
205     cl::desc("Allow combining of BaseReg field in Address sinking."));
206 
207 static cl::opt<bool> AddrSinkCombineBaseGV(
208     "addr-sink-combine-base-gv", cl::Hidden, cl::init(true),
209     cl::desc("Allow combining of BaseGV field in Address sinking."));
210 
211 static cl::opt<bool> AddrSinkCombineBaseOffs(
212     "addr-sink-combine-base-offs", cl::Hidden, cl::init(true),
213     cl::desc("Allow combining of BaseOffs field in Address sinking."));
214 
215 static cl::opt<bool> AddrSinkCombineScaledReg(
216     "addr-sink-combine-scaled-reg", cl::Hidden, cl::init(true),
217     cl::desc("Allow combining of ScaledReg field in Address sinking."));
218 
219 static cl::opt<bool>
220     EnableGEPOffsetSplit("cgp-split-large-offset-gep", cl::Hidden,
221                          cl::init(true),
222                          cl::desc("Enable splitting large offset of GEP."));
223 
224 namespace {
225 
226 enum ExtType {
227   ZeroExtension,   // Zero extension has been seen.
228   SignExtension,   // Sign extension has been seen.
229   BothExtension    // This extension type is used if we saw sext after
230                    // ZeroExtension had been set, or if we saw zext after
231                    // SignExtension had been set. It makes the type
232                    // information of a promoted instruction invalid.
233 };
234 
235 using SetOfInstrs = SmallPtrSet<Instruction *, 16>;
236 using TypeIsSExt = PointerIntPair<Type *, 2, ExtType>;
237 using InstrToOrigTy = DenseMap<Instruction *, TypeIsSExt>;
238 using SExts = SmallVector<Instruction *, 16>;
239 using ValueToSExts = DenseMap<Value *, SExts>;
240 
241 class TypePromotionTransaction;
242 
243   class CodeGenPrepare : public FunctionPass {
244     const TargetMachine *TM = nullptr;
245     const TargetSubtargetInfo *SubtargetInfo;
246     const TargetLowering *TLI = nullptr;
247     const TargetRegisterInfo *TRI;
248     const TargetTransformInfo *TTI = nullptr;
249     const TargetLibraryInfo *TLInfo;
250     const LoopInfo *LI;
251     std::unique_ptr<BlockFrequencyInfo> BFI;
252     std::unique_ptr<BranchProbabilityInfo> BPI;
253 
254     /// As we scan instructions optimizing them, this is the next instruction
255     /// to optimize. Transforms that can invalidate this should update it.
256     BasicBlock::iterator CurInstIterator;
257 
258     /// Keeps track of non-local addresses that have been sunk into a block.
259     /// This allows us to avoid inserting duplicate code for blocks with
260     /// multiple load/stores of the same address. The usage of WeakTrackingVH
261     /// enables SunkAddrs to be treated as a cache whose entries can be
262     /// invalidated if a sunken address computation has been erased.
263     ValueMap<Value*, WeakTrackingVH> SunkAddrs;
264 
265     /// Keeps track of all instructions inserted for the current function.
266     SetOfInstrs InsertedInsts;
267 
268     /// Keeps track of the type of the related instruction before their
269     /// promotion for the current function.
270     InstrToOrigTy PromotedInsts;
271 
272     /// Keep track of instructions removed during promotion.
273     SetOfInstrs RemovedInsts;
274 
275     /// Keep track of sext chains based on their initial value.
276     DenseMap<Value *, Instruction *> SeenChainsForSExt;
277 
278     /// Keep track of GEPs accessing the same data structures such as structs or
279     /// arrays that are candidates to be split later because of their large
280     /// size.
281     MapVector<
282         AssertingVH<Value>,
283         SmallVector<std::pair<AssertingVH<GetElementPtrInst>, int64_t>, 32>>
284         LargeOffsetGEPMap;
285 
286     /// Keep track of new GEP base after splitting the GEPs having large offset.
287     SmallSet<AssertingVH<Value>, 2> NewGEPBases;
288 
289     /// Map serial numbers to Large offset GEPs.
290     DenseMap<AssertingVH<GetElementPtrInst>, int> LargeOffsetGEPID;
291 
292     /// Keep track of SExt promoted.
293     ValueToSExts ValToSExtendedUses;
294 
295     /// True if CFG is modified in any way.
296     bool ModifiedDT;
297 
298     /// True if optimizing for size.
299     bool OptSize;
300 
301     /// DataLayout for the Function being processed.
302     const DataLayout *DL = nullptr;
303 
304   public:
305     static char ID; // Pass identification, replacement for typeid
306 
307     CodeGenPrepare() : FunctionPass(ID) {
308       initializeCodeGenPreparePass(*PassRegistry::getPassRegistry());
309     }
310 
311     bool runOnFunction(Function &F) override;
312 
313     StringRef getPassName() const override { return "CodeGen Prepare"; }
314 
315     void getAnalysisUsage(AnalysisUsage &AU) const override {
316       // FIXME: When we can selectively preserve passes, preserve the domtree.
317       AU.addRequired<ProfileSummaryInfoWrapperPass>();
318       AU.addRequired<TargetLibraryInfoWrapperPass>();
319       AU.addRequired<TargetTransformInfoWrapperPass>();
320       AU.addRequired<LoopInfoWrapperPass>();
321     }
322 
323   private:
324     template <typename F>
325     void resetIteratorIfInvalidatedWhileCalling(BasicBlock *BB, F f) {
326       // Substituting can cause recursive simplifications, which can invalidate
327       // our iterator.  Use a WeakTrackingVH to hold onto it in case this
328       // happens.
329       Value *CurValue = &*CurInstIterator;
330       WeakTrackingVH IterHandle(CurValue);
331 
332       f();
333 
334       // If the iterator instruction was recursively deleted, start over at the
335       // start of the block.
336       if (IterHandle != CurValue) {
337         CurInstIterator = BB->begin();
338         SunkAddrs.clear();
339       }
340     }
341 
342     bool eliminateFallThrough(Function &F);
343     bool eliminateMostlyEmptyBlocks(Function &F);
344     BasicBlock *findDestBlockOfMergeableEmptyBlock(BasicBlock *BB);
345     bool canMergeBlocks(const BasicBlock *BB, const BasicBlock *DestBB) const;
346     void eliminateMostlyEmptyBlock(BasicBlock *BB);
347     bool isMergingEmptyBlockProfitable(BasicBlock *BB, BasicBlock *DestBB,
348                                        bool isPreheader);
349     bool optimizeBlock(BasicBlock &BB, bool &ModifiedDT);
350     bool optimizeInst(Instruction *I, bool &ModifiedDT);
351     bool optimizeMemoryInst(Instruction *MemoryInst, Value *Addr,
352                             Type *AccessTy, unsigned AddrSpace);
353     bool optimizeInlineAsmInst(CallInst *CS);
354     bool optimizeCallInst(CallInst *CI, bool &ModifiedDT);
355     bool optimizeExt(Instruction *&I);
356     bool optimizeExtUses(Instruction *I);
357     bool optimizeLoadExt(LoadInst *Load);
358     bool optimizeSelectInst(SelectInst *SI);
359     bool optimizeShuffleVectorInst(ShuffleVectorInst *SVI);
360     bool optimizeSwitchInst(SwitchInst *SI);
361     bool optimizeExtractElementInst(Instruction *Inst);
362     bool dupRetToEnableTailCallOpts(BasicBlock *BB);
363     bool placeDbgValues(Function &F);
364     bool canFormExtLd(const SmallVectorImpl<Instruction *> &MovedExts,
365                       LoadInst *&LI, Instruction *&Inst, bool HasPromoted);
366     bool tryToPromoteExts(TypePromotionTransaction &TPT,
367                           const SmallVectorImpl<Instruction *> &Exts,
368                           SmallVectorImpl<Instruction *> &ProfitablyMovedExts,
369                           unsigned CreatedInstsCost = 0);
370     bool mergeSExts(Function &F);
371     bool splitLargeGEPOffsets();
372     bool performAddressTypePromotion(
373         Instruction *&Inst,
374         bool AllowPromotionWithoutCommonHeader,
375         bool HasPromoted, TypePromotionTransaction &TPT,
376         SmallVectorImpl<Instruction *> &SpeculativelyMovedExts);
377     bool splitBranchCondition(Function &F);
378     bool simplifyOffsetableRelocate(Instruction &I);
379   };
380 
381 } // end anonymous namespace
382 
383 char CodeGenPrepare::ID = 0;
384 
385 INITIALIZE_PASS_BEGIN(CodeGenPrepare, DEBUG_TYPE,
386                       "Optimize for code generation", false, false)
387 INITIALIZE_PASS_DEPENDENCY(ProfileSummaryInfoWrapperPass)
388 INITIALIZE_PASS_END(CodeGenPrepare, DEBUG_TYPE,
389                     "Optimize for code generation", false, false)
390 
391 FunctionPass *llvm::createCodeGenPreparePass() { return new CodeGenPrepare(); }
392 
393 bool CodeGenPrepare::runOnFunction(Function &F) {
394   if (skipFunction(F))
395     return false;
396 
397   DL = &F.getParent()->getDataLayout();
398 
399   bool EverMadeChange = false;
400   // Clear per function information.
401   InsertedInsts.clear();
402   PromotedInsts.clear();
403 
404   ModifiedDT = false;
405   if (auto *TPC = getAnalysisIfAvailable<TargetPassConfig>()) {
406     TM = &TPC->getTM<TargetMachine>();
407     SubtargetInfo = TM->getSubtargetImpl(F);
408     TLI = SubtargetInfo->getTargetLowering();
409     TRI = SubtargetInfo->getRegisterInfo();
410   }
411   TLInfo = &getAnalysis<TargetLibraryInfoWrapperPass>().getTLI();
412   TTI = &getAnalysis<TargetTransformInfoWrapperPass>().getTTI(F);
413   LI = &getAnalysis<LoopInfoWrapperPass>().getLoopInfo();
414   BPI.reset(new BranchProbabilityInfo(F, *LI));
415   BFI.reset(new BlockFrequencyInfo(F, *BPI, *LI));
416   OptSize = F.optForSize();
417 
418   ProfileSummaryInfo *PSI =
419       getAnalysis<ProfileSummaryInfoWrapperPass>().getPSI();
420   if (ProfileGuidedSectionPrefix) {
421     if (PSI->isFunctionHotInCallGraph(&F, *BFI))
422       F.setSectionPrefix(".hot");
423     else if (PSI->isFunctionColdInCallGraph(&F, *BFI))
424       F.setSectionPrefix(".unlikely");
425   }
426 
427   /// This optimization identifies DIV instructions that can be
428   /// profitably bypassed and carried out with a shorter, faster divide.
429   if (!OptSize && !PSI->hasHugeWorkingSetSize() && TLI &&
430       TLI->isSlowDivBypassed()) {
431     const DenseMap<unsigned int, unsigned int> &BypassWidths =
432        TLI->getBypassSlowDivWidths();
433     BasicBlock* BB = &*F.begin();
434     while (BB != nullptr) {
435       // bypassSlowDivision may create new BBs, but we don't want to reapply the
436       // optimization to those blocks.
437       BasicBlock* Next = BB->getNextNode();
438       EverMadeChange |= bypassSlowDivision(BB, BypassWidths);
439       BB = Next;
440     }
441   }
442 
443   // Eliminate blocks that contain only PHI nodes and an
444   // unconditional branch.
445   EverMadeChange |= eliminateMostlyEmptyBlocks(F);
446 
447   if (!DisableBranchOpts)
448     EverMadeChange |= splitBranchCondition(F);
449 
450   // Split some critical edges where one of the sources is an indirect branch,
451   // to help generate sane code for PHIs involving such edges.
452   EverMadeChange |= SplitIndirectBrCriticalEdges(F);
453 
454   bool MadeChange = true;
455   while (MadeChange) {
456     MadeChange = false;
457     for (Function::iterator I = F.begin(); I != F.end(); ) {
458       BasicBlock *BB = &*I++;
459       bool ModifiedDTOnIteration = false;
460       MadeChange |= optimizeBlock(*BB, ModifiedDTOnIteration);
461 
462       // Restart BB iteration if the dominator tree of the Function was changed
463       if (ModifiedDTOnIteration)
464         break;
465     }
466     if (EnableTypePromotionMerge && !ValToSExtendedUses.empty())
467       MadeChange |= mergeSExts(F);
468     if (!LargeOffsetGEPMap.empty())
469       MadeChange |= splitLargeGEPOffsets();
470 
471     // Really free removed instructions during promotion.
472     for (Instruction *I : RemovedInsts)
473       I->deleteValue();
474 
475     EverMadeChange |= MadeChange;
476     SeenChainsForSExt.clear();
477     ValToSExtendedUses.clear();
478     RemovedInsts.clear();
479     LargeOffsetGEPMap.clear();
480     LargeOffsetGEPID.clear();
481   }
482 
483   SunkAddrs.clear();
484 
485   if (!DisableBranchOpts) {
486     MadeChange = false;
487     // Use a set vector to get deterministic iteration order. The order the
488     // blocks are removed may affect whether or not PHI nodes in successors
489     // are removed.
490     SmallSetVector<BasicBlock*, 8> WorkList;
491     for (BasicBlock &BB : F) {
492       SmallVector<BasicBlock *, 2> Successors(succ_begin(&BB), succ_end(&BB));
493       MadeChange |= ConstantFoldTerminator(&BB, true);
494       if (!MadeChange) continue;
495 
496       for (SmallVectorImpl<BasicBlock*>::iterator
497              II = Successors.begin(), IE = Successors.end(); II != IE; ++II)
498         if (pred_begin(*II) == pred_end(*II))
499           WorkList.insert(*II);
500     }
501 
502     // Delete the dead blocks and any of their dead successors.
503     MadeChange |= !WorkList.empty();
504     while (!WorkList.empty()) {
505       BasicBlock *BB = WorkList.pop_back_val();
506       SmallVector<BasicBlock*, 2> Successors(succ_begin(BB), succ_end(BB));
507 
508       DeleteDeadBlock(BB);
509 
510       for (SmallVectorImpl<BasicBlock*>::iterator
511              II = Successors.begin(), IE = Successors.end(); II != IE; ++II)
512         if (pred_begin(*II) == pred_end(*II))
513           WorkList.insert(*II);
514     }
515 
516     // Merge pairs of basic blocks with unconditional branches, connected by
517     // a single edge.
518     if (EverMadeChange || MadeChange)
519       MadeChange |= eliminateFallThrough(F);
520 
521     EverMadeChange |= MadeChange;
522   }
523 
524   if (!DisableGCOpts) {
525     SmallVector<Instruction *, 2> Statepoints;
526     for (BasicBlock &BB : F)
527       for (Instruction &I : BB)
528         if (isStatepoint(I))
529           Statepoints.push_back(&I);
530     for (auto &I : Statepoints)
531       EverMadeChange |= simplifyOffsetableRelocate(*I);
532   }
533 
534   // Do this last to clean up use-before-def scenarios introduced by other
535   // preparatory transforms.
536   EverMadeChange |= placeDbgValues(F);
537 
538   return EverMadeChange;
539 }
540 
541 /// Merge basic blocks which are connected by a single edge, where one of the
542 /// basic blocks has a single successor pointing to the other basic block,
543 /// which has a single predecessor.
544 bool CodeGenPrepare::eliminateFallThrough(Function &F) {
545   bool Changed = false;
546   // Scan all of the blocks in the function, except for the entry block.
547   // Use a temporary array to avoid iterator being invalidated when
548   // deleting blocks.
549   SmallVector<WeakTrackingVH, 16> Blocks;
550   for (auto &Block : llvm::make_range(std::next(F.begin()), F.end()))
551     Blocks.push_back(&Block);
552 
553   for (auto &Block : Blocks) {
554     auto *BB = cast_or_null<BasicBlock>(Block);
555     if (!BB)
556       continue;
557     // If the destination block has a single pred, then this is a trivial
558     // edge, just collapse it.
559     BasicBlock *SinglePred = BB->getSinglePredecessor();
560 
561     // Don't merge if BB's address is taken.
562     if (!SinglePred || SinglePred == BB || BB->hasAddressTaken()) continue;
563 
564     BranchInst *Term = dyn_cast<BranchInst>(SinglePred->getTerminator());
565     if (Term && !Term->isConditional()) {
566       Changed = true;
567       LLVM_DEBUG(dbgs() << "To merge:\n" << *BB << "\n\n\n");
568 
569       // Merge BB into SinglePred and delete it.
570       MergeBlockIntoPredecessor(BB);
571     }
572   }
573   return Changed;
574 }
575 
576 /// Find a destination block from BB if BB is mergeable empty block.
577 BasicBlock *CodeGenPrepare::findDestBlockOfMergeableEmptyBlock(BasicBlock *BB) {
578   // If this block doesn't end with an uncond branch, ignore it.
579   BranchInst *BI = dyn_cast<BranchInst>(BB->getTerminator());
580   if (!BI || !BI->isUnconditional())
581     return nullptr;
582 
583   // If the instruction before the branch (skipping debug info) isn't a phi
584   // node, then other stuff is happening here.
585   BasicBlock::iterator BBI = BI->getIterator();
586   if (BBI != BB->begin()) {
587     --BBI;
588     while (isa<DbgInfoIntrinsic>(BBI)) {
589       if (BBI == BB->begin())
590         break;
591       --BBI;
592     }
593     if (!isa<DbgInfoIntrinsic>(BBI) && !isa<PHINode>(BBI))
594       return nullptr;
595   }
596 
597   // Do not break infinite loops.
598   BasicBlock *DestBB = BI->getSuccessor(0);
599   if (DestBB == BB)
600     return nullptr;
601 
602   if (!canMergeBlocks(BB, DestBB))
603     DestBB = nullptr;
604 
605   return DestBB;
606 }
607 
608 /// Eliminate blocks that contain only PHI nodes, debug info directives, and an
609 /// unconditional branch. Passes before isel (e.g. LSR/loopsimplify) often split
610 /// edges in ways that are non-optimal for isel. Start by eliminating these
611 /// blocks so we can split them the way we want them.
612 bool CodeGenPrepare::eliminateMostlyEmptyBlocks(Function &F) {
613   SmallPtrSet<BasicBlock *, 16> Preheaders;
614   SmallVector<Loop *, 16> LoopList(LI->begin(), LI->end());
615   while (!LoopList.empty()) {
616     Loop *L = LoopList.pop_back_val();
617     LoopList.insert(LoopList.end(), L->begin(), L->end());
618     if (BasicBlock *Preheader = L->getLoopPreheader())
619       Preheaders.insert(Preheader);
620   }
621 
622   bool MadeChange = false;
623   // Copy blocks into a temporary array to avoid iterator invalidation issues
624   // as we remove them.
625   // Note that this intentionally skips the entry block.
626   SmallVector<WeakTrackingVH, 16> Blocks;
627   for (auto &Block : llvm::make_range(std::next(F.begin()), F.end()))
628     Blocks.push_back(&Block);
629 
630   for (auto &Block : Blocks) {
631     BasicBlock *BB = cast_or_null<BasicBlock>(Block);
632     if (!BB)
633       continue;
634     BasicBlock *DestBB = findDestBlockOfMergeableEmptyBlock(BB);
635     if (!DestBB ||
636         !isMergingEmptyBlockProfitable(BB, DestBB, Preheaders.count(BB)))
637       continue;
638 
639     eliminateMostlyEmptyBlock(BB);
640     MadeChange = true;
641   }
642   return MadeChange;
643 }
644 
645 bool CodeGenPrepare::isMergingEmptyBlockProfitable(BasicBlock *BB,
646                                                    BasicBlock *DestBB,
647                                                    bool isPreheader) {
648   // Do not delete loop preheaders if doing so would create a critical edge.
649   // Loop preheaders can be good locations to spill registers. If the
650   // preheader is deleted and we create a critical edge, registers may be
651   // spilled in the loop body instead.
652   if (!DisablePreheaderProtect && isPreheader &&
653       !(BB->getSinglePredecessor() &&
654         BB->getSinglePredecessor()->getSingleSuccessor()))
655     return false;
656 
657   // Try to skip merging if the unique predecessor of BB is terminated by a
658   // switch or indirect branch instruction, and BB is used as an incoming block
659   // of PHIs in DestBB. In such case, merging BB and DestBB would cause ISel to
660   // add COPY instructions in the predecessor of BB instead of BB (if it is not
661   // merged). Note that the critical edge created by merging such blocks wont be
662   // split in MachineSink because the jump table is not analyzable. By keeping
663   // such empty block (BB), ISel will place COPY instructions in BB, not in the
664   // predecessor of BB.
665   BasicBlock *Pred = BB->getUniquePredecessor();
666   if (!Pred ||
667       !(isa<SwitchInst>(Pred->getTerminator()) ||
668         isa<IndirectBrInst>(Pred->getTerminator())))
669     return true;
670 
671   if (BB->getTerminator() != BB->getFirstNonPHIOrDbg())
672     return true;
673 
674   // We use a simple cost heuristic which determine skipping merging is
675   // profitable if the cost of skipping merging is less than the cost of
676   // merging : Cost(skipping merging) < Cost(merging BB), where the
677   // Cost(skipping merging) is Freq(BB) * (Cost(Copy) + Cost(Branch)), and
678   // the Cost(merging BB) is Freq(Pred) * Cost(Copy).
679   // Assuming Cost(Copy) == Cost(Branch), we could simplify it to :
680   //   Freq(Pred) / Freq(BB) > 2.
681   // Note that if there are multiple empty blocks sharing the same incoming
682   // value for the PHIs in the DestBB, we consider them together. In such
683   // case, Cost(merging BB) will be the sum of their frequencies.
684 
685   if (!isa<PHINode>(DestBB->begin()))
686     return true;
687 
688   SmallPtrSet<BasicBlock *, 16> SameIncomingValueBBs;
689 
690   // Find all other incoming blocks from which incoming values of all PHIs in
691   // DestBB are the same as the ones from BB.
692   for (pred_iterator PI = pred_begin(DestBB), E = pred_end(DestBB); PI != E;
693        ++PI) {
694     BasicBlock *DestBBPred = *PI;
695     if (DestBBPred == BB)
696       continue;
697 
698     if (llvm::all_of(DestBB->phis(), [&](const PHINode &DestPN) {
699           return DestPN.getIncomingValueForBlock(BB) ==
700                  DestPN.getIncomingValueForBlock(DestBBPred);
701         }))
702       SameIncomingValueBBs.insert(DestBBPred);
703   }
704 
705   // See if all BB's incoming values are same as the value from Pred. In this
706   // case, no reason to skip merging because COPYs are expected to be place in
707   // Pred already.
708   if (SameIncomingValueBBs.count(Pred))
709     return true;
710 
711   BlockFrequency PredFreq = BFI->getBlockFreq(Pred);
712   BlockFrequency BBFreq = BFI->getBlockFreq(BB);
713 
714   for (auto SameValueBB : SameIncomingValueBBs)
715     if (SameValueBB->getUniquePredecessor() == Pred &&
716         DestBB == findDestBlockOfMergeableEmptyBlock(SameValueBB))
717       BBFreq += BFI->getBlockFreq(SameValueBB);
718 
719   return PredFreq.getFrequency() <=
720          BBFreq.getFrequency() * FreqRatioToSkipMerge;
721 }
722 
723 /// Return true if we can merge BB into DestBB if there is a single
724 /// unconditional branch between them, and BB contains no other non-phi
725 /// instructions.
726 bool CodeGenPrepare::canMergeBlocks(const BasicBlock *BB,
727                                     const BasicBlock *DestBB) const {
728   // We only want to eliminate blocks whose phi nodes are used by phi nodes in
729   // the successor.  If there are more complex condition (e.g. preheaders),
730   // don't mess around with them.
731   for (const PHINode &PN : BB->phis()) {
732     for (const User *U : PN.users()) {
733       const Instruction *UI = cast<Instruction>(U);
734       if (UI->getParent() != DestBB || !isa<PHINode>(UI))
735         return false;
736       // If User is inside DestBB block and it is a PHINode then check
737       // incoming value. If incoming value is not from BB then this is
738       // a complex condition (e.g. preheaders) we want to avoid here.
739       if (UI->getParent() == DestBB) {
740         if (const PHINode *UPN = dyn_cast<PHINode>(UI))
741           for (unsigned I = 0, E = UPN->getNumIncomingValues(); I != E; ++I) {
742             Instruction *Insn = dyn_cast<Instruction>(UPN->getIncomingValue(I));
743             if (Insn && Insn->getParent() == BB &&
744                 Insn->getParent() != UPN->getIncomingBlock(I))
745               return false;
746           }
747       }
748     }
749   }
750 
751   // If BB and DestBB contain any common predecessors, then the phi nodes in BB
752   // and DestBB may have conflicting incoming values for the block.  If so, we
753   // can't merge the block.
754   const PHINode *DestBBPN = dyn_cast<PHINode>(DestBB->begin());
755   if (!DestBBPN) return true;  // no conflict.
756 
757   // Collect the preds of BB.
758   SmallPtrSet<const BasicBlock*, 16> BBPreds;
759   if (const PHINode *BBPN = dyn_cast<PHINode>(BB->begin())) {
760     // It is faster to get preds from a PHI than with pred_iterator.
761     for (unsigned i = 0, e = BBPN->getNumIncomingValues(); i != e; ++i)
762       BBPreds.insert(BBPN->getIncomingBlock(i));
763   } else {
764     BBPreds.insert(pred_begin(BB), pred_end(BB));
765   }
766 
767   // Walk the preds of DestBB.
768   for (unsigned i = 0, e = DestBBPN->getNumIncomingValues(); i != e; ++i) {
769     BasicBlock *Pred = DestBBPN->getIncomingBlock(i);
770     if (BBPreds.count(Pred)) {   // Common predecessor?
771       for (const PHINode &PN : DestBB->phis()) {
772         const Value *V1 = PN.getIncomingValueForBlock(Pred);
773         const Value *V2 = PN.getIncomingValueForBlock(BB);
774 
775         // If V2 is a phi node in BB, look up what the mapped value will be.
776         if (const PHINode *V2PN = dyn_cast<PHINode>(V2))
777           if (V2PN->getParent() == BB)
778             V2 = V2PN->getIncomingValueForBlock(Pred);
779 
780         // If there is a conflict, bail out.
781         if (V1 != V2) return false;
782       }
783     }
784   }
785 
786   return true;
787 }
788 
789 /// Eliminate a basic block that has only phi's and an unconditional branch in
790 /// it.
791 void CodeGenPrepare::eliminateMostlyEmptyBlock(BasicBlock *BB) {
792   BranchInst *BI = cast<BranchInst>(BB->getTerminator());
793   BasicBlock *DestBB = BI->getSuccessor(0);
794 
795   LLVM_DEBUG(dbgs() << "MERGING MOSTLY EMPTY BLOCKS - BEFORE:\n"
796                     << *BB << *DestBB);
797 
798   // If the destination block has a single pred, then this is a trivial edge,
799   // just collapse it.
800   if (BasicBlock *SinglePred = DestBB->getSinglePredecessor()) {
801     if (SinglePred != DestBB) {
802       assert(SinglePred == BB &&
803              "Single predecessor not the same as predecessor");
804       // Merge DestBB into SinglePred/BB and delete it.
805       MergeBlockIntoPredecessor(DestBB);
806       // Note: BB(=SinglePred) will not be deleted on this path.
807       // DestBB(=its single successor) is the one that was deleted.
808       LLVM_DEBUG(dbgs() << "AFTER:\n" << *SinglePred << "\n\n\n");
809       return;
810     }
811   }
812 
813   // Otherwise, we have multiple predecessors of BB.  Update the PHIs in DestBB
814   // to handle the new incoming edges it is about to have.
815   for (PHINode &PN : DestBB->phis()) {
816     // Remove the incoming value for BB, and remember it.
817     Value *InVal = PN.removeIncomingValue(BB, false);
818 
819     // Two options: either the InVal is a phi node defined in BB or it is some
820     // value that dominates BB.
821     PHINode *InValPhi = dyn_cast<PHINode>(InVal);
822     if (InValPhi && InValPhi->getParent() == BB) {
823       // Add all of the input values of the input PHI as inputs of this phi.
824       for (unsigned i = 0, e = InValPhi->getNumIncomingValues(); i != e; ++i)
825         PN.addIncoming(InValPhi->getIncomingValue(i),
826                        InValPhi->getIncomingBlock(i));
827     } else {
828       // Otherwise, add one instance of the dominating value for each edge that
829       // we will be adding.
830       if (PHINode *BBPN = dyn_cast<PHINode>(BB->begin())) {
831         for (unsigned i = 0, e = BBPN->getNumIncomingValues(); i != e; ++i)
832           PN.addIncoming(InVal, BBPN->getIncomingBlock(i));
833       } else {
834         for (pred_iterator PI = pred_begin(BB), E = pred_end(BB); PI != E; ++PI)
835           PN.addIncoming(InVal, *PI);
836       }
837     }
838   }
839 
840   // The PHIs are now updated, change everything that refers to BB to use
841   // DestBB and remove BB.
842   BB->replaceAllUsesWith(DestBB);
843   BB->eraseFromParent();
844   ++NumBlocksElim;
845 
846   LLVM_DEBUG(dbgs() << "AFTER:\n" << *DestBB << "\n\n\n");
847 }
848 
849 // Computes a map of base pointer relocation instructions to corresponding
850 // derived pointer relocation instructions given a vector of all relocate calls
851 static void computeBaseDerivedRelocateMap(
852     const SmallVectorImpl<GCRelocateInst *> &AllRelocateCalls,
853     DenseMap<GCRelocateInst *, SmallVector<GCRelocateInst *, 2>>
854         &RelocateInstMap) {
855   // Collect information in two maps: one primarily for locating the base object
856   // while filling the second map; the second map is the final structure holding
857   // a mapping between Base and corresponding Derived relocate calls
858   DenseMap<std::pair<unsigned, unsigned>, GCRelocateInst *> RelocateIdxMap;
859   for (auto *ThisRelocate : AllRelocateCalls) {
860     auto K = std::make_pair(ThisRelocate->getBasePtrIndex(),
861                             ThisRelocate->getDerivedPtrIndex());
862     RelocateIdxMap.insert(std::make_pair(K, ThisRelocate));
863   }
864   for (auto &Item : RelocateIdxMap) {
865     std::pair<unsigned, unsigned> Key = Item.first;
866     if (Key.first == Key.second)
867       // Base relocation: nothing to insert
868       continue;
869 
870     GCRelocateInst *I = Item.second;
871     auto BaseKey = std::make_pair(Key.first, Key.first);
872 
873     // We're iterating over RelocateIdxMap so we cannot modify it.
874     auto MaybeBase = RelocateIdxMap.find(BaseKey);
875     if (MaybeBase == RelocateIdxMap.end())
876       // TODO: We might want to insert a new base object relocate and gep off
877       // that, if there are enough derived object relocates.
878       continue;
879 
880     RelocateInstMap[MaybeBase->second].push_back(I);
881   }
882 }
883 
884 // Accepts a GEP and extracts the operands into a vector provided they're all
885 // small integer constants
886 static bool getGEPSmallConstantIntOffsetV(GetElementPtrInst *GEP,
887                                           SmallVectorImpl<Value *> &OffsetV) {
888   for (unsigned i = 1; i < GEP->getNumOperands(); i++) {
889     // Only accept small constant integer operands
890     auto Op = dyn_cast<ConstantInt>(GEP->getOperand(i));
891     if (!Op || Op->getZExtValue() > 20)
892       return false;
893   }
894 
895   for (unsigned i = 1; i < GEP->getNumOperands(); i++)
896     OffsetV.push_back(GEP->getOperand(i));
897   return true;
898 }
899 
900 // Takes a RelocatedBase (base pointer relocation instruction) and Targets to
901 // replace, computes a replacement, and affects it.
902 static bool
903 simplifyRelocatesOffABase(GCRelocateInst *RelocatedBase,
904                           const SmallVectorImpl<GCRelocateInst *> &Targets) {
905   bool MadeChange = false;
906   // We must ensure the relocation of derived pointer is defined after
907   // relocation of base pointer. If we find a relocation corresponding to base
908   // defined earlier than relocation of base then we move relocation of base
909   // right before found relocation. We consider only relocation in the same
910   // basic block as relocation of base. Relocations from other basic block will
911   // be skipped by optimization and we do not care about them.
912   for (auto R = RelocatedBase->getParent()->getFirstInsertionPt();
913        &*R != RelocatedBase; ++R)
914     if (auto RI = dyn_cast<GCRelocateInst>(R))
915       if (RI->getStatepoint() == RelocatedBase->getStatepoint())
916         if (RI->getBasePtrIndex() == RelocatedBase->getBasePtrIndex()) {
917           RelocatedBase->moveBefore(RI);
918           break;
919         }
920 
921   for (GCRelocateInst *ToReplace : Targets) {
922     assert(ToReplace->getBasePtrIndex() == RelocatedBase->getBasePtrIndex() &&
923            "Not relocating a derived object of the original base object");
924     if (ToReplace->getBasePtrIndex() == ToReplace->getDerivedPtrIndex()) {
925       // A duplicate relocate call. TODO: coalesce duplicates.
926       continue;
927     }
928 
929     if (RelocatedBase->getParent() != ToReplace->getParent()) {
930       // Base and derived relocates are in different basic blocks.
931       // In this case transform is only valid when base dominates derived
932       // relocate. However it would be too expensive to check dominance
933       // for each such relocate, so we skip the whole transformation.
934       continue;
935     }
936 
937     Value *Base = ToReplace->getBasePtr();
938     auto Derived = dyn_cast<GetElementPtrInst>(ToReplace->getDerivedPtr());
939     if (!Derived || Derived->getPointerOperand() != Base)
940       continue;
941 
942     SmallVector<Value *, 2> OffsetV;
943     if (!getGEPSmallConstantIntOffsetV(Derived, OffsetV))
944       continue;
945 
946     // Create a Builder and replace the target callsite with a gep
947     assert(RelocatedBase->getNextNode() &&
948            "Should always have one since it's not a terminator");
949 
950     // Insert after RelocatedBase
951     IRBuilder<> Builder(RelocatedBase->getNextNode());
952     Builder.SetCurrentDebugLocation(ToReplace->getDebugLoc());
953 
954     // If gc_relocate does not match the actual type, cast it to the right type.
955     // In theory, there must be a bitcast after gc_relocate if the type does not
956     // match, and we should reuse it to get the derived pointer. But it could be
957     // cases like this:
958     // bb1:
959     //  ...
960     //  %g1 = call coldcc i8 addrspace(1)* @llvm.experimental.gc.relocate.p1i8(...)
961     //  br label %merge
962     //
963     // bb2:
964     //  ...
965     //  %g2 = call coldcc i8 addrspace(1)* @llvm.experimental.gc.relocate.p1i8(...)
966     //  br label %merge
967     //
968     // merge:
969     //  %p1 = phi i8 addrspace(1)* [ %g1, %bb1 ], [ %g2, %bb2 ]
970     //  %cast = bitcast i8 addrspace(1)* %p1 in to i32 addrspace(1)*
971     //
972     // In this case, we can not find the bitcast any more. So we insert a new bitcast
973     // no matter there is already one or not. In this way, we can handle all cases, and
974     // the extra bitcast should be optimized away in later passes.
975     Value *ActualRelocatedBase = RelocatedBase;
976     if (RelocatedBase->getType() != Base->getType()) {
977       ActualRelocatedBase =
978           Builder.CreateBitCast(RelocatedBase, Base->getType());
979     }
980     Value *Replacement = Builder.CreateGEP(
981         Derived->getSourceElementType(), ActualRelocatedBase, makeArrayRef(OffsetV));
982     Replacement->takeName(ToReplace);
983     // If the newly generated derived pointer's type does not match the original derived
984     // pointer's type, cast the new derived pointer to match it. Same reasoning as above.
985     Value *ActualReplacement = Replacement;
986     if (Replacement->getType() != ToReplace->getType()) {
987       ActualReplacement =
988           Builder.CreateBitCast(Replacement, ToReplace->getType());
989     }
990     ToReplace->replaceAllUsesWith(ActualReplacement);
991     ToReplace->eraseFromParent();
992 
993     MadeChange = true;
994   }
995   return MadeChange;
996 }
997 
998 // Turns this:
999 //
1000 // %base = ...
1001 // %ptr = gep %base + 15
1002 // %tok = statepoint (%fun, i32 0, i32 0, i32 0, %base, %ptr)
1003 // %base' = relocate(%tok, i32 4, i32 4)
1004 // %ptr' = relocate(%tok, i32 4, i32 5)
1005 // %val = load %ptr'
1006 //
1007 // into this:
1008 //
1009 // %base = ...
1010 // %ptr = gep %base + 15
1011 // %tok = statepoint (%fun, i32 0, i32 0, i32 0, %base, %ptr)
1012 // %base' = gc.relocate(%tok, i32 4, i32 4)
1013 // %ptr' = gep %base' + 15
1014 // %val = load %ptr'
1015 bool CodeGenPrepare::simplifyOffsetableRelocate(Instruction &I) {
1016   bool MadeChange = false;
1017   SmallVector<GCRelocateInst *, 2> AllRelocateCalls;
1018 
1019   for (auto *U : I.users())
1020     if (GCRelocateInst *Relocate = dyn_cast<GCRelocateInst>(U))
1021       // Collect all the relocate calls associated with a statepoint
1022       AllRelocateCalls.push_back(Relocate);
1023 
1024   // We need atleast one base pointer relocation + one derived pointer
1025   // relocation to mangle
1026   if (AllRelocateCalls.size() < 2)
1027     return false;
1028 
1029   // RelocateInstMap is a mapping from the base relocate instruction to the
1030   // corresponding derived relocate instructions
1031   DenseMap<GCRelocateInst *, SmallVector<GCRelocateInst *, 2>> RelocateInstMap;
1032   computeBaseDerivedRelocateMap(AllRelocateCalls, RelocateInstMap);
1033   if (RelocateInstMap.empty())
1034     return false;
1035 
1036   for (auto &Item : RelocateInstMap)
1037     // Item.first is the RelocatedBase to offset against
1038     // Item.second is the vector of Targets to replace
1039     MadeChange = simplifyRelocatesOffABase(Item.first, Item.second);
1040   return MadeChange;
1041 }
1042 
1043 /// SinkCast - Sink the specified cast instruction into its user blocks
1044 static bool SinkCast(CastInst *CI) {
1045   BasicBlock *DefBB = CI->getParent();
1046 
1047   /// InsertedCasts - Only insert a cast in each block once.
1048   DenseMap<BasicBlock*, CastInst*> InsertedCasts;
1049 
1050   bool MadeChange = false;
1051   for (Value::user_iterator UI = CI->user_begin(), E = CI->user_end();
1052        UI != E; ) {
1053     Use &TheUse = UI.getUse();
1054     Instruction *User = cast<Instruction>(*UI);
1055 
1056     // Figure out which BB this cast is used in.  For PHI's this is the
1057     // appropriate predecessor block.
1058     BasicBlock *UserBB = User->getParent();
1059     if (PHINode *PN = dyn_cast<PHINode>(User)) {
1060       UserBB = PN->getIncomingBlock(TheUse);
1061     }
1062 
1063     // Preincrement use iterator so we don't invalidate it.
1064     ++UI;
1065 
1066     // The first insertion point of a block containing an EH pad is after the
1067     // pad.  If the pad is the user, we cannot sink the cast past the pad.
1068     if (User->isEHPad())
1069       continue;
1070 
1071     // If the block selected to receive the cast is an EH pad that does not
1072     // allow non-PHI instructions before the terminator, we can't sink the
1073     // cast.
1074     if (UserBB->getTerminator()->isEHPad())
1075       continue;
1076 
1077     // If this user is in the same block as the cast, don't change the cast.
1078     if (UserBB == DefBB) continue;
1079 
1080     // If we have already inserted a cast into this block, use it.
1081     CastInst *&InsertedCast = InsertedCasts[UserBB];
1082 
1083     if (!InsertedCast) {
1084       BasicBlock::iterator InsertPt = UserBB->getFirstInsertionPt();
1085       assert(InsertPt != UserBB->end());
1086       InsertedCast = CastInst::Create(CI->getOpcode(), CI->getOperand(0),
1087                                       CI->getType(), "", &*InsertPt);
1088       InsertedCast->setDebugLoc(CI->getDebugLoc());
1089     }
1090 
1091     // Replace a use of the cast with a use of the new cast.
1092     TheUse = InsertedCast;
1093     MadeChange = true;
1094     ++NumCastUses;
1095   }
1096 
1097   // If we removed all uses, nuke the cast.
1098   if (CI->use_empty()) {
1099     salvageDebugInfo(*CI);
1100     CI->eraseFromParent();
1101     MadeChange = true;
1102   }
1103 
1104   return MadeChange;
1105 }
1106 
1107 /// If the specified cast instruction is a noop copy (e.g. it's casting from
1108 /// one pointer type to another, i32->i8 on PPC), sink it into user blocks to
1109 /// reduce the number of virtual registers that must be created and coalesced.
1110 ///
1111 /// Return true if any changes are made.
1112 static bool OptimizeNoopCopyExpression(CastInst *CI, const TargetLowering &TLI,
1113                                        const DataLayout &DL) {
1114   // Sink only "cheap" (or nop) address-space casts.  This is a weaker condition
1115   // than sinking only nop casts, but is helpful on some platforms.
1116   if (auto *ASC = dyn_cast<AddrSpaceCastInst>(CI)) {
1117     if (!TLI.isCheapAddrSpaceCast(ASC->getSrcAddressSpace(),
1118                                   ASC->getDestAddressSpace()))
1119       return false;
1120   }
1121 
1122   // If this is a noop copy,
1123   EVT SrcVT = TLI.getValueType(DL, CI->getOperand(0)->getType());
1124   EVT DstVT = TLI.getValueType(DL, CI->getType());
1125 
1126   // This is an fp<->int conversion?
1127   if (SrcVT.isInteger() != DstVT.isInteger())
1128     return false;
1129 
1130   // If this is an extension, it will be a zero or sign extension, which
1131   // isn't a noop.
1132   if (SrcVT.bitsLT(DstVT)) return false;
1133 
1134   // If these values will be promoted, find out what they will be promoted
1135   // to.  This helps us consider truncates on PPC as noop copies when they
1136   // are.
1137   if (TLI.getTypeAction(CI->getContext(), SrcVT) ==
1138       TargetLowering::TypePromoteInteger)
1139     SrcVT = TLI.getTypeToTransformTo(CI->getContext(), SrcVT);
1140   if (TLI.getTypeAction(CI->getContext(), DstVT) ==
1141       TargetLowering::TypePromoteInteger)
1142     DstVT = TLI.getTypeToTransformTo(CI->getContext(), DstVT);
1143 
1144   // If, after promotion, these are the same types, this is a noop copy.
1145   if (SrcVT != DstVT)
1146     return false;
1147 
1148   return SinkCast(CI);
1149 }
1150 
1151 /// Try to combine CI into a call to the llvm.uadd.with.overflow intrinsic if
1152 /// possible.
1153 ///
1154 /// Return true if any changes were made.
1155 static bool CombineUAddWithOverflow(CmpInst *CI) {
1156   Value *A, *B;
1157   Instruction *AddI;
1158   if (!match(CI,
1159              m_UAddWithOverflow(m_Value(A), m_Value(B), m_Instruction(AddI))))
1160     return false;
1161 
1162   Type *Ty = AddI->getType();
1163   if (!isa<IntegerType>(Ty))
1164     return false;
1165 
1166   // We don't want to move around uses of condition values this late, so we we
1167   // check if it is legal to create the call to the intrinsic in the basic
1168   // block containing the icmp:
1169 
1170   if (AddI->getParent() != CI->getParent() && !AddI->hasOneUse())
1171     return false;
1172 
1173 #ifndef NDEBUG
1174   // Someday m_UAddWithOverflow may get smarter, but this is a safe assumption
1175   // for now:
1176   if (AddI->hasOneUse())
1177     assert(*AddI->user_begin() == CI && "expected!");
1178 #endif
1179 
1180   Module *M = CI->getModule();
1181   Value *F = Intrinsic::getDeclaration(M, Intrinsic::uadd_with_overflow, Ty);
1182 
1183   auto *InsertPt = AddI->hasOneUse() ? CI : AddI;
1184 
1185   DebugLoc Loc = CI->getDebugLoc();
1186   auto *UAddWithOverflow =
1187       CallInst::Create(F, {A, B}, "uadd.overflow", InsertPt);
1188   UAddWithOverflow->setDebugLoc(Loc);
1189   auto *UAdd = ExtractValueInst::Create(UAddWithOverflow, 0, "uadd", InsertPt);
1190   UAdd->setDebugLoc(Loc);
1191   auto *Overflow =
1192       ExtractValueInst::Create(UAddWithOverflow, 1, "overflow", InsertPt);
1193   Overflow->setDebugLoc(Loc);
1194 
1195   CI->replaceAllUsesWith(Overflow);
1196   AddI->replaceAllUsesWith(UAdd);
1197   CI->eraseFromParent();
1198   AddI->eraseFromParent();
1199   return true;
1200 }
1201 
1202 /// Sink the given CmpInst into user blocks to reduce the number of virtual
1203 /// registers that must be created and coalesced. This is a clear win except on
1204 /// targets with multiple condition code registers (PowerPC), where it might
1205 /// lose; some adjustment may be wanted there.
1206 ///
1207 /// Return true if any changes are made.
1208 static bool SinkCmpExpression(CmpInst *CI, const TargetLowering *TLI) {
1209   BasicBlock *DefBB = CI->getParent();
1210 
1211   // Avoid sinking soft-FP comparisons, since this can move them into a loop.
1212   if (TLI && TLI->useSoftFloat() && isa<FCmpInst>(CI))
1213     return false;
1214 
1215   // Only insert a cmp in each block once.
1216   DenseMap<BasicBlock*, CmpInst*> InsertedCmps;
1217 
1218   bool MadeChange = false;
1219   for (Value::user_iterator UI = CI->user_begin(), E = CI->user_end();
1220        UI != E; ) {
1221     Use &TheUse = UI.getUse();
1222     Instruction *User = cast<Instruction>(*UI);
1223 
1224     // Preincrement use iterator so we don't invalidate it.
1225     ++UI;
1226 
1227     // Don't bother for PHI nodes.
1228     if (isa<PHINode>(User))
1229       continue;
1230 
1231     // Figure out which BB this cmp is used in.
1232     BasicBlock *UserBB = User->getParent();
1233 
1234     // If this user is in the same block as the cmp, don't change the cmp.
1235     if (UserBB == DefBB) continue;
1236 
1237     // If we have already inserted a cmp into this block, use it.
1238     CmpInst *&InsertedCmp = InsertedCmps[UserBB];
1239 
1240     if (!InsertedCmp) {
1241       BasicBlock::iterator InsertPt = UserBB->getFirstInsertionPt();
1242       assert(InsertPt != UserBB->end());
1243       InsertedCmp =
1244           CmpInst::Create(CI->getOpcode(), CI->getPredicate(),
1245                           CI->getOperand(0), CI->getOperand(1), "", &*InsertPt);
1246       // Propagate the debug info.
1247       InsertedCmp->setDebugLoc(CI->getDebugLoc());
1248     }
1249 
1250     // Replace a use of the cmp with a use of the new cmp.
1251     TheUse = InsertedCmp;
1252     MadeChange = true;
1253     ++NumCmpUses;
1254   }
1255 
1256   // If we removed all uses, nuke the cmp.
1257   if (CI->use_empty()) {
1258     CI->eraseFromParent();
1259     MadeChange = true;
1260   }
1261 
1262   return MadeChange;
1263 }
1264 
1265 static bool OptimizeCmpExpression(CmpInst *CI, const TargetLowering *TLI) {
1266   if (SinkCmpExpression(CI, TLI))
1267     return true;
1268 
1269   if (CombineUAddWithOverflow(CI))
1270     return true;
1271 
1272   return false;
1273 }
1274 
1275 /// Duplicate and sink the given 'and' instruction into user blocks where it is
1276 /// used in a compare to allow isel to generate better code for targets where
1277 /// this operation can be combined.
1278 ///
1279 /// Return true if any changes are made.
1280 static bool sinkAndCmp0Expression(Instruction *AndI,
1281                                   const TargetLowering &TLI,
1282                                   SetOfInstrs &InsertedInsts) {
1283   // Double-check that we're not trying to optimize an instruction that was
1284   // already optimized by some other part of this pass.
1285   assert(!InsertedInsts.count(AndI) &&
1286          "Attempting to optimize already optimized and instruction");
1287   (void) InsertedInsts;
1288 
1289   // Nothing to do for single use in same basic block.
1290   if (AndI->hasOneUse() &&
1291       AndI->getParent() == cast<Instruction>(*AndI->user_begin())->getParent())
1292     return false;
1293 
1294   // Try to avoid cases where sinking/duplicating is likely to increase register
1295   // pressure.
1296   if (!isa<ConstantInt>(AndI->getOperand(0)) &&
1297       !isa<ConstantInt>(AndI->getOperand(1)) &&
1298       AndI->getOperand(0)->hasOneUse() && AndI->getOperand(1)->hasOneUse())
1299     return false;
1300 
1301   for (auto *U : AndI->users()) {
1302     Instruction *User = cast<Instruction>(U);
1303 
1304     // Only sink for and mask feeding icmp with 0.
1305     if (!isa<ICmpInst>(User))
1306       return false;
1307 
1308     auto *CmpC = dyn_cast<ConstantInt>(User->getOperand(1));
1309     if (!CmpC || !CmpC->isZero())
1310       return false;
1311   }
1312 
1313   if (!TLI.isMaskAndCmp0FoldingBeneficial(*AndI))
1314     return false;
1315 
1316   LLVM_DEBUG(dbgs() << "found 'and' feeding only icmp 0;\n");
1317   LLVM_DEBUG(AndI->getParent()->dump());
1318 
1319   // Push the 'and' into the same block as the icmp 0.  There should only be
1320   // one (icmp (and, 0)) in each block, since CSE/GVN should have removed any
1321   // others, so we don't need to keep track of which BBs we insert into.
1322   for (Value::user_iterator UI = AndI->user_begin(), E = AndI->user_end();
1323        UI != E; ) {
1324     Use &TheUse = UI.getUse();
1325     Instruction *User = cast<Instruction>(*UI);
1326 
1327     // Preincrement use iterator so we don't invalidate it.
1328     ++UI;
1329 
1330     LLVM_DEBUG(dbgs() << "sinking 'and' use: " << *User << "\n");
1331 
1332     // Keep the 'and' in the same place if the use is already in the same block.
1333     Instruction *InsertPt =
1334         User->getParent() == AndI->getParent() ? AndI : User;
1335     Instruction *InsertedAnd =
1336         BinaryOperator::Create(Instruction::And, AndI->getOperand(0),
1337                                AndI->getOperand(1), "", InsertPt);
1338     // Propagate the debug info.
1339     InsertedAnd->setDebugLoc(AndI->getDebugLoc());
1340 
1341     // Replace a use of the 'and' with a use of the new 'and'.
1342     TheUse = InsertedAnd;
1343     ++NumAndUses;
1344     LLVM_DEBUG(User->getParent()->dump());
1345   }
1346 
1347   // We removed all uses, nuke the and.
1348   AndI->eraseFromParent();
1349   return true;
1350 }
1351 
1352 /// Check if the candidates could be combined with a shift instruction, which
1353 /// includes:
1354 /// 1. Truncate instruction
1355 /// 2. And instruction and the imm is a mask of the low bits:
1356 /// imm & (imm+1) == 0
1357 static bool isExtractBitsCandidateUse(Instruction *User) {
1358   if (!isa<TruncInst>(User)) {
1359     if (User->getOpcode() != Instruction::And ||
1360         !isa<ConstantInt>(User->getOperand(1)))
1361       return false;
1362 
1363     const APInt &Cimm = cast<ConstantInt>(User->getOperand(1))->getValue();
1364 
1365     if ((Cimm & (Cimm + 1)).getBoolValue())
1366       return false;
1367   }
1368   return true;
1369 }
1370 
1371 /// Sink both shift and truncate instruction to the use of truncate's BB.
1372 static bool
1373 SinkShiftAndTruncate(BinaryOperator *ShiftI, Instruction *User, ConstantInt *CI,
1374                      DenseMap<BasicBlock *, BinaryOperator *> &InsertedShifts,
1375                      const TargetLowering &TLI, const DataLayout &DL) {
1376   BasicBlock *UserBB = User->getParent();
1377   DenseMap<BasicBlock *, CastInst *> InsertedTruncs;
1378   TruncInst *TruncI = dyn_cast<TruncInst>(User);
1379   bool MadeChange = false;
1380 
1381   for (Value::user_iterator TruncUI = TruncI->user_begin(),
1382                             TruncE = TruncI->user_end();
1383        TruncUI != TruncE;) {
1384 
1385     Use &TruncTheUse = TruncUI.getUse();
1386     Instruction *TruncUser = cast<Instruction>(*TruncUI);
1387     // Preincrement use iterator so we don't invalidate it.
1388 
1389     ++TruncUI;
1390 
1391     int ISDOpcode = TLI.InstructionOpcodeToISD(TruncUser->getOpcode());
1392     if (!ISDOpcode)
1393       continue;
1394 
1395     // If the use is actually a legal node, there will not be an
1396     // implicit truncate.
1397     // FIXME: always querying the result type is just an
1398     // approximation; some nodes' legality is determined by the
1399     // operand or other means. There's no good way to find out though.
1400     if (TLI.isOperationLegalOrCustom(
1401             ISDOpcode, TLI.getValueType(DL, TruncUser->getType(), true)))
1402       continue;
1403 
1404     // Don't bother for PHI nodes.
1405     if (isa<PHINode>(TruncUser))
1406       continue;
1407 
1408     BasicBlock *TruncUserBB = TruncUser->getParent();
1409 
1410     if (UserBB == TruncUserBB)
1411       continue;
1412 
1413     BinaryOperator *&InsertedShift = InsertedShifts[TruncUserBB];
1414     CastInst *&InsertedTrunc = InsertedTruncs[TruncUserBB];
1415 
1416     if (!InsertedShift && !InsertedTrunc) {
1417       BasicBlock::iterator InsertPt = TruncUserBB->getFirstInsertionPt();
1418       assert(InsertPt != TruncUserBB->end());
1419       // Sink the shift
1420       if (ShiftI->getOpcode() == Instruction::AShr)
1421         InsertedShift = BinaryOperator::CreateAShr(ShiftI->getOperand(0), CI,
1422                                                    "", &*InsertPt);
1423       else
1424         InsertedShift = BinaryOperator::CreateLShr(ShiftI->getOperand(0), CI,
1425                                                    "", &*InsertPt);
1426       InsertedShift->setDebugLoc(ShiftI->getDebugLoc());
1427 
1428       // Sink the trunc
1429       BasicBlock::iterator TruncInsertPt = TruncUserBB->getFirstInsertionPt();
1430       TruncInsertPt++;
1431       assert(TruncInsertPt != TruncUserBB->end());
1432 
1433       InsertedTrunc = CastInst::Create(TruncI->getOpcode(), InsertedShift,
1434                                        TruncI->getType(), "", &*TruncInsertPt);
1435       InsertedTrunc->setDebugLoc(TruncI->getDebugLoc());
1436 
1437       MadeChange = true;
1438 
1439       TruncTheUse = InsertedTrunc;
1440     }
1441   }
1442   return MadeChange;
1443 }
1444 
1445 /// Sink the shift *right* instruction into user blocks if the uses could
1446 /// potentially be combined with this shift instruction and generate BitExtract
1447 /// instruction. It will only be applied if the architecture supports BitExtract
1448 /// instruction. Here is an example:
1449 /// BB1:
1450 ///   %x.extract.shift = lshr i64 %arg1, 32
1451 /// BB2:
1452 ///   %x.extract.trunc = trunc i64 %x.extract.shift to i16
1453 /// ==>
1454 ///
1455 /// BB2:
1456 ///   %x.extract.shift.1 = lshr i64 %arg1, 32
1457 ///   %x.extract.trunc = trunc i64 %x.extract.shift.1 to i16
1458 ///
1459 /// CodeGen will recognize the pattern in BB2 and generate BitExtract
1460 /// instruction.
1461 /// Return true if any changes are made.
1462 static bool OptimizeExtractBits(BinaryOperator *ShiftI, ConstantInt *CI,
1463                                 const TargetLowering &TLI,
1464                                 const DataLayout &DL) {
1465   BasicBlock *DefBB = ShiftI->getParent();
1466 
1467   /// Only insert instructions in each block once.
1468   DenseMap<BasicBlock *, BinaryOperator *> InsertedShifts;
1469 
1470   bool shiftIsLegal = TLI.isTypeLegal(TLI.getValueType(DL, ShiftI->getType()));
1471 
1472   bool MadeChange = false;
1473   for (Value::user_iterator UI = ShiftI->user_begin(), E = ShiftI->user_end();
1474        UI != E;) {
1475     Use &TheUse = UI.getUse();
1476     Instruction *User = cast<Instruction>(*UI);
1477     // Preincrement use iterator so we don't invalidate it.
1478     ++UI;
1479 
1480     // Don't bother for PHI nodes.
1481     if (isa<PHINode>(User))
1482       continue;
1483 
1484     if (!isExtractBitsCandidateUse(User))
1485       continue;
1486 
1487     BasicBlock *UserBB = User->getParent();
1488 
1489     if (UserBB == DefBB) {
1490       // If the shift and truncate instruction are in the same BB. The use of
1491       // the truncate(TruncUse) may still introduce another truncate if not
1492       // legal. In this case, we would like to sink both shift and truncate
1493       // instruction to the BB of TruncUse.
1494       // for example:
1495       // BB1:
1496       // i64 shift.result = lshr i64 opnd, imm
1497       // trunc.result = trunc shift.result to i16
1498       //
1499       // BB2:
1500       //   ----> We will have an implicit truncate here if the architecture does
1501       //   not have i16 compare.
1502       // cmp i16 trunc.result, opnd2
1503       //
1504       if (isa<TruncInst>(User) && shiftIsLegal
1505           // If the type of the truncate is legal, no truncate will be
1506           // introduced in other basic blocks.
1507           &&
1508           (!TLI.isTypeLegal(TLI.getValueType(DL, User->getType()))))
1509         MadeChange =
1510             SinkShiftAndTruncate(ShiftI, User, CI, InsertedShifts, TLI, DL);
1511 
1512       continue;
1513     }
1514     // If we have already inserted a shift into this block, use it.
1515     BinaryOperator *&InsertedShift = InsertedShifts[UserBB];
1516 
1517     if (!InsertedShift) {
1518       BasicBlock::iterator InsertPt = UserBB->getFirstInsertionPt();
1519       assert(InsertPt != UserBB->end());
1520 
1521       if (ShiftI->getOpcode() == Instruction::AShr)
1522         InsertedShift = BinaryOperator::CreateAShr(ShiftI->getOperand(0), CI,
1523                                                    "", &*InsertPt);
1524       else
1525         InsertedShift = BinaryOperator::CreateLShr(ShiftI->getOperand(0), CI,
1526                                                    "", &*InsertPt);
1527       InsertedShift->setDebugLoc(ShiftI->getDebugLoc());
1528 
1529       MadeChange = true;
1530     }
1531 
1532     // Replace a use of the shift with a use of the new shift.
1533     TheUse = InsertedShift;
1534   }
1535 
1536   // If we removed all uses, nuke the shift.
1537   if (ShiftI->use_empty()) {
1538     salvageDebugInfo(*ShiftI);
1539     ShiftI->eraseFromParent();
1540   }
1541 
1542   return MadeChange;
1543 }
1544 
1545 /// If counting leading or trailing zeros is an expensive operation and a zero
1546 /// input is defined, add a check for zero to avoid calling the intrinsic.
1547 ///
1548 /// We want to transform:
1549 ///     %z = call i64 @llvm.cttz.i64(i64 %A, i1 false)
1550 ///
1551 /// into:
1552 ///   entry:
1553 ///     %cmpz = icmp eq i64 %A, 0
1554 ///     br i1 %cmpz, label %cond.end, label %cond.false
1555 ///   cond.false:
1556 ///     %z = call i64 @llvm.cttz.i64(i64 %A, i1 true)
1557 ///     br label %cond.end
1558 ///   cond.end:
1559 ///     %ctz = phi i64 [ 64, %entry ], [ %z, %cond.false ]
1560 ///
1561 /// If the transform is performed, return true and set ModifiedDT to true.
1562 static bool despeculateCountZeros(IntrinsicInst *CountZeros,
1563                                   const TargetLowering *TLI,
1564                                   const DataLayout *DL,
1565                                   bool &ModifiedDT) {
1566   if (!TLI || !DL)
1567     return false;
1568 
1569   // If a zero input is undefined, it doesn't make sense to despeculate that.
1570   if (match(CountZeros->getOperand(1), m_One()))
1571     return false;
1572 
1573   // If it's cheap to speculate, there's nothing to do.
1574   auto IntrinsicID = CountZeros->getIntrinsicID();
1575   if ((IntrinsicID == Intrinsic::cttz && TLI->isCheapToSpeculateCttz()) ||
1576       (IntrinsicID == Intrinsic::ctlz && TLI->isCheapToSpeculateCtlz()))
1577     return false;
1578 
1579   // Only handle legal scalar cases. Anything else requires too much work.
1580   Type *Ty = CountZeros->getType();
1581   unsigned SizeInBits = Ty->getPrimitiveSizeInBits();
1582   if (Ty->isVectorTy() || SizeInBits > DL->getLargestLegalIntTypeSizeInBits())
1583     return false;
1584 
1585   // The intrinsic will be sunk behind a compare against zero and branch.
1586   BasicBlock *StartBlock = CountZeros->getParent();
1587   BasicBlock *CallBlock = StartBlock->splitBasicBlock(CountZeros, "cond.false");
1588 
1589   // Create another block after the count zero intrinsic. A PHI will be added
1590   // in this block to select the result of the intrinsic or the bit-width
1591   // constant if the input to the intrinsic is zero.
1592   BasicBlock::iterator SplitPt = ++(BasicBlock::iterator(CountZeros));
1593   BasicBlock *EndBlock = CallBlock->splitBasicBlock(SplitPt, "cond.end");
1594 
1595   // Set up a builder to create a compare, conditional branch, and PHI.
1596   IRBuilder<> Builder(CountZeros->getContext());
1597   Builder.SetInsertPoint(StartBlock->getTerminator());
1598   Builder.SetCurrentDebugLocation(CountZeros->getDebugLoc());
1599 
1600   // Replace the unconditional branch that was created by the first split with
1601   // a compare against zero and a conditional branch.
1602   Value *Zero = Constant::getNullValue(Ty);
1603   Value *Cmp = Builder.CreateICmpEQ(CountZeros->getOperand(0), Zero, "cmpz");
1604   Builder.CreateCondBr(Cmp, EndBlock, CallBlock);
1605   StartBlock->getTerminator()->eraseFromParent();
1606 
1607   // Create a PHI in the end block to select either the output of the intrinsic
1608   // or the bit width of the operand.
1609   Builder.SetInsertPoint(&EndBlock->front());
1610   PHINode *PN = Builder.CreatePHI(Ty, 2, "ctz");
1611   CountZeros->replaceAllUsesWith(PN);
1612   Value *BitWidth = Builder.getInt(APInt(SizeInBits, SizeInBits));
1613   PN->addIncoming(BitWidth, StartBlock);
1614   PN->addIncoming(CountZeros, CallBlock);
1615 
1616   // We are explicitly handling the zero case, so we can set the intrinsic's
1617   // undefined zero argument to 'true'. This will also prevent reprocessing the
1618   // intrinsic; we only despeculate when a zero input is defined.
1619   CountZeros->setArgOperand(1, Builder.getTrue());
1620   ModifiedDT = true;
1621   return true;
1622 }
1623 
1624 bool CodeGenPrepare::optimizeCallInst(CallInst *CI, bool &ModifiedDT) {
1625   BasicBlock *BB = CI->getParent();
1626 
1627   // Lower inline assembly if we can.
1628   // If we found an inline asm expession, and if the target knows how to
1629   // lower it to normal LLVM code, do so now.
1630   if (TLI && isa<InlineAsm>(CI->getCalledValue())) {
1631     if (TLI->ExpandInlineAsm(CI)) {
1632       // Avoid invalidating the iterator.
1633       CurInstIterator = BB->begin();
1634       // Avoid processing instructions out of order, which could cause
1635       // reuse before a value is defined.
1636       SunkAddrs.clear();
1637       return true;
1638     }
1639     // Sink address computing for memory operands into the block.
1640     if (optimizeInlineAsmInst(CI))
1641       return true;
1642   }
1643 
1644   // Align the pointer arguments to this call if the target thinks it's a good
1645   // idea
1646   unsigned MinSize, PrefAlign;
1647   if (TLI && TLI->shouldAlignPointerArgs(CI, MinSize, PrefAlign)) {
1648     for (auto &Arg : CI->arg_operands()) {
1649       // We want to align both objects whose address is used directly and
1650       // objects whose address is used in casts and GEPs, though it only makes
1651       // sense for GEPs if the offset is a multiple of the desired alignment and
1652       // if size - offset meets the size threshold.
1653       if (!Arg->getType()->isPointerTy())
1654         continue;
1655       APInt Offset(DL->getIndexSizeInBits(
1656                        cast<PointerType>(Arg->getType())->getAddressSpace()),
1657                    0);
1658       Value *Val = Arg->stripAndAccumulateInBoundsConstantOffsets(*DL, Offset);
1659       uint64_t Offset2 = Offset.getLimitedValue();
1660       if ((Offset2 & (PrefAlign-1)) != 0)
1661         continue;
1662       AllocaInst *AI;
1663       if ((AI = dyn_cast<AllocaInst>(Val)) && AI->getAlignment() < PrefAlign &&
1664           DL->getTypeAllocSize(AI->getAllocatedType()) >= MinSize + Offset2)
1665         AI->setAlignment(PrefAlign);
1666       // Global variables can only be aligned if they are defined in this
1667       // object (i.e. they are uniquely initialized in this object), and
1668       // over-aligning global variables that have an explicit section is
1669       // forbidden.
1670       GlobalVariable *GV;
1671       if ((GV = dyn_cast<GlobalVariable>(Val)) && GV->canIncreaseAlignment() &&
1672           GV->getPointerAlignment(*DL) < PrefAlign &&
1673           DL->getTypeAllocSize(GV->getValueType()) >=
1674               MinSize + Offset2)
1675         GV->setAlignment(PrefAlign);
1676     }
1677     // If this is a memcpy (or similar) then we may be able to improve the
1678     // alignment
1679     if (MemIntrinsic *MI = dyn_cast<MemIntrinsic>(CI)) {
1680       unsigned DestAlign = getKnownAlignment(MI->getDest(), *DL);
1681       if (DestAlign > MI->getDestAlignment())
1682         MI->setDestAlignment(DestAlign);
1683       if (MemTransferInst *MTI = dyn_cast<MemTransferInst>(MI)) {
1684         unsigned SrcAlign = getKnownAlignment(MTI->getSource(), *DL);
1685         if (SrcAlign > MTI->getSourceAlignment())
1686           MTI->setSourceAlignment(SrcAlign);
1687       }
1688     }
1689   }
1690 
1691   // If we have a cold call site, try to sink addressing computation into the
1692   // cold block.  This interacts with our handling for loads and stores to
1693   // ensure that we can fold all uses of a potential addressing computation
1694   // into their uses.  TODO: generalize this to work over profiling data
1695   if (!OptSize && CI->hasFnAttr(Attribute::Cold))
1696     for (auto &Arg : CI->arg_operands()) {
1697       if (!Arg->getType()->isPointerTy())
1698         continue;
1699       unsigned AS = Arg->getType()->getPointerAddressSpace();
1700       return optimizeMemoryInst(CI, Arg, Arg->getType(), AS);
1701     }
1702 
1703   IntrinsicInst *II = dyn_cast<IntrinsicInst>(CI);
1704   if (II) {
1705     switch (II->getIntrinsicID()) {
1706     default: break;
1707     case Intrinsic::objectsize: {
1708       // Lower all uses of llvm.objectsize.*
1709       ConstantInt *RetVal =
1710           lowerObjectSizeCall(II, *DL, TLInfo, /*MustSucceed=*/true);
1711 
1712       resetIteratorIfInvalidatedWhileCalling(BB, [&]() {
1713         replaceAndRecursivelySimplify(CI, RetVal, TLInfo, nullptr);
1714       });
1715       return true;
1716     }
1717     case Intrinsic::is_constant: {
1718       // If is_constant hasn't folded away yet, lower it to false now.
1719       Constant *RetVal = ConstantInt::get(II->getType(), 0);
1720       resetIteratorIfInvalidatedWhileCalling(BB, [&]() {
1721         replaceAndRecursivelySimplify(CI, RetVal, TLInfo, nullptr);
1722       });
1723       return true;
1724     }
1725     case Intrinsic::aarch64_stlxr:
1726     case Intrinsic::aarch64_stxr: {
1727       ZExtInst *ExtVal = dyn_cast<ZExtInst>(CI->getArgOperand(0));
1728       if (!ExtVal || !ExtVal->hasOneUse() ||
1729           ExtVal->getParent() == CI->getParent())
1730         return false;
1731       // Sink a zext feeding stlxr/stxr before it, so it can be folded into it.
1732       ExtVal->moveBefore(CI);
1733       // Mark this instruction as "inserted by CGP", so that other
1734       // optimizations don't touch it.
1735       InsertedInsts.insert(ExtVal);
1736       return true;
1737     }
1738     case Intrinsic::launder_invariant_group:
1739     case Intrinsic::strip_invariant_group: {
1740       Value *ArgVal = II->getArgOperand(0);
1741       auto it = LargeOffsetGEPMap.find(II);
1742       if (it != LargeOffsetGEPMap.end()) {
1743           // Merge entries in LargeOffsetGEPMap to reflect the RAUW.
1744           // Make sure not to have to deal with iterator invalidation
1745           // after possibly adding ArgVal to LargeOffsetGEPMap.
1746           auto GEPs = std::move(it->second);
1747           LargeOffsetGEPMap[ArgVal].append(GEPs.begin(), GEPs.end());
1748           LargeOffsetGEPMap.erase(II);
1749       }
1750 
1751       II->replaceAllUsesWith(ArgVal);
1752       II->eraseFromParent();
1753       return true;
1754     }
1755     case Intrinsic::cttz:
1756     case Intrinsic::ctlz:
1757       // If counting zeros is expensive, try to avoid it.
1758       return despeculateCountZeros(II, TLI, DL, ModifiedDT);
1759     }
1760 
1761     if (TLI) {
1762       SmallVector<Value*, 2> PtrOps;
1763       Type *AccessTy;
1764       if (TLI->getAddrModeArguments(II, PtrOps, AccessTy))
1765         while (!PtrOps.empty()) {
1766           Value *PtrVal = PtrOps.pop_back_val();
1767           unsigned AS = PtrVal->getType()->getPointerAddressSpace();
1768           if (optimizeMemoryInst(II, PtrVal, AccessTy, AS))
1769             return true;
1770         }
1771     }
1772   }
1773 
1774   // From here on out we're working with named functions.
1775   if (!CI->getCalledFunction()) return false;
1776 
1777   // Lower all default uses of _chk calls.  This is very similar
1778   // to what InstCombineCalls does, but here we are only lowering calls
1779   // to fortified library functions (e.g. __memcpy_chk) that have the default
1780   // "don't know" as the objectsize.  Anything else should be left alone.
1781   FortifiedLibCallSimplifier Simplifier(TLInfo, true);
1782   if (Value *V = Simplifier.optimizeCall(CI)) {
1783     CI->replaceAllUsesWith(V);
1784     CI->eraseFromParent();
1785     return true;
1786   }
1787 
1788   return false;
1789 }
1790 
1791 /// Look for opportunities to duplicate return instructions to the predecessor
1792 /// to enable tail call optimizations. The case it is currently looking for is:
1793 /// @code
1794 /// bb0:
1795 ///   %tmp0 = tail call i32 @f0()
1796 ///   br label %return
1797 /// bb1:
1798 ///   %tmp1 = tail call i32 @f1()
1799 ///   br label %return
1800 /// bb2:
1801 ///   %tmp2 = tail call i32 @f2()
1802 ///   br label %return
1803 /// return:
1804 ///   %retval = phi i32 [ %tmp0, %bb0 ], [ %tmp1, %bb1 ], [ %tmp2, %bb2 ]
1805 ///   ret i32 %retval
1806 /// @endcode
1807 ///
1808 /// =>
1809 ///
1810 /// @code
1811 /// bb0:
1812 ///   %tmp0 = tail call i32 @f0()
1813 ///   ret i32 %tmp0
1814 /// bb1:
1815 ///   %tmp1 = tail call i32 @f1()
1816 ///   ret i32 %tmp1
1817 /// bb2:
1818 ///   %tmp2 = tail call i32 @f2()
1819 ///   ret i32 %tmp2
1820 /// @endcode
1821 bool CodeGenPrepare::dupRetToEnableTailCallOpts(BasicBlock *BB) {
1822   if (!TLI)
1823     return false;
1824 
1825   ReturnInst *RetI = dyn_cast<ReturnInst>(BB->getTerminator());
1826   if (!RetI)
1827     return false;
1828 
1829   PHINode *PN = nullptr;
1830   BitCastInst *BCI = nullptr;
1831   Value *V = RetI->getReturnValue();
1832   if (V) {
1833     BCI = dyn_cast<BitCastInst>(V);
1834     if (BCI)
1835       V = BCI->getOperand(0);
1836 
1837     PN = dyn_cast<PHINode>(V);
1838     if (!PN)
1839       return false;
1840   }
1841 
1842   if (PN && PN->getParent() != BB)
1843     return false;
1844 
1845   // Make sure there are no instructions between the PHI and return, or that the
1846   // return is the first instruction in the block.
1847   if (PN) {
1848     BasicBlock::iterator BI = BB->begin();
1849     do { ++BI; } while (isa<DbgInfoIntrinsic>(BI));
1850     if (&*BI == BCI)
1851       // Also skip over the bitcast.
1852       ++BI;
1853     if (&*BI != RetI)
1854       return false;
1855   } else {
1856     BasicBlock::iterator BI = BB->begin();
1857     while (isa<DbgInfoIntrinsic>(BI)) ++BI;
1858     if (&*BI != RetI)
1859       return false;
1860   }
1861 
1862   /// Only dup the ReturnInst if the CallInst is likely to be emitted as a tail
1863   /// call.
1864   const Function *F = BB->getParent();
1865   SmallVector<CallInst*, 4> TailCalls;
1866   if (PN) {
1867     for (unsigned I = 0, E = PN->getNumIncomingValues(); I != E; ++I) {
1868       CallInst *CI = dyn_cast<CallInst>(PN->getIncomingValue(I));
1869       // Make sure the phi value is indeed produced by the tail call.
1870       if (CI && CI->hasOneUse() && CI->getParent() == PN->getIncomingBlock(I) &&
1871           TLI->mayBeEmittedAsTailCall(CI) &&
1872           attributesPermitTailCall(F, CI, RetI, *TLI))
1873         TailCalls.push_back(CI);
1874     }
1875   } else {
1876     SmallPtrSet<BasicBlock*, 4> VisitedBBs;
1877     for (pred_iterator PI = pred_begin(BB), PE = pred_end(BB); PI != PE; ++PI) {
1878       if (!VisitedBBs.insert(*PI).second)
1879         continue;
1880 
1881       BasicBlock::InstListType &InstList = (*PI)->getInstList();
1882       BasicBlock::InstListType::reverse_iterator RI = InstList.rbegin();
1883       BasicBlock::InstListType::reverse_iterator RE = InstList.rend();
1884       do { ++RI; } while (RI != RE && isa<DbgInfoIntrinsic>(&*RI));
1885       if (RI == RE)
1886         continue;
1887 
1888       CallInst *CI = dyn_cast<CallInst>(&*RI);
1889       if (CI && CI->use_empty() && TLI->mayBeEmittedAsTailCall(CI) &&
1890           attributesPermitTailCall(F, CI, RetI, *TLI))
1891         TailCalls.push_back(CI);
1892     }
1893   }
1894 
1895   bool Changed = false;
1896   for (unsigned i = 0, e = TailCalls.size(); i != e; ++i) {
1897     CallInst *CI = TailCalls[i];
1898     CallSite CS(CI);
1899 
1900     // Make sure the call instruction is followed by an unconditional branch to
1901     // the return block.
1902     BasicBlock *CallBB = CI->getParent();
1903     BranchInst *BI = dyn_cast<BranchInst>(CallBB->getTerminator());
1904     if (!BI || !BI->isUnconditional() || BI->getSuccessor(0) != BB)
1905       continue;
1906 
1907     // Duplicate the return into CallBB.
1908     (void)FoldReturnIntoUncondBranch(RetI, BB, CallBB);
1909     ModifiedDT = Changed = true;
1910     ++NumRetsDup;
1911   }
1912 
1913   // If we eliminated all predecessors of the block, delete the block now.
1914   if (Changed && !BB->hasAddressTaken() && pred_begin(BB) == pred_end(BB))
1915     BB->eraseFromParent();
1916 
1917   return Changed;
1918 }
1919 
1920 //===----------------------------------------------------------------------===//
1921 // Memory Optimization
1922 //===----------------------------------------------------------------------===//
1923 
1924 namespace {
1925 
1926 /// This is an extended version of TargetLowering::AddrMode
1927 /// which holds actual Value*'s for register values.
1928 struct ExtAddrMode : public TargetLowering::AddrMode {
1929   Value *BaseReg = nullptr;
1930   Value *ScaledReg = nullptr;
1931   Value *OriginalValue = nullptr;
1932 
1933   enum FieldName {
1934     NoField        = 0x00,
1935     BaseRegField   = 0x01,
1936     BaseGVField    = 0x02,
1937     BaseOffsField  = 0x04,
1938     ScaledRegField = 0x08,
1939     ScaleField     = 0x10,
1940     MultipleFields = 0xff
1941   };
1942 
1943   ExtAddrMode() = default;
1944 
1945   void print(raw_ostream &OS) const;
1946   void dump() const;
1947 
1948   FieldName compare(const ExtAddrMode &other) {
1949     // First check that the types are the same on each field, as differing types
1950     // is something we can't cope with later on.
1951     if (BaseReg && other.BaseReg &&
1952         BaseReg->getType() != other.BaseReg->getType())
1953       return MultipleFields;
1954     if (BaseGV && other.BaseGV &&
1955         BaseGV->getType() != other.BaseGV->getType())
1956       return MultipleFields;
1957     if (ScaledReg && other.ScaledReg &&
1958         ScaledReg->getType() != other.ScaledReg->getType())
1959       return MultipleFields;
1960 
1961     // Check each field to see if it differs.
1962     unsigned Result = NoField;
1963     if (BaseReg != other.BaseReg)
1964       Result |= BaseRegField;
1965     if (BaseGV != other.BaseGV)
1966       Result |= BaseGVField;
1967     if (BaseOffs != other.BaseOffs)
1968       Result |= BaseOffsField;
1969     if (ScaledReg != other.ScaledReg)
1970       Result |= ScaledRegField;
1971     // Don't count 0 as being a different scale, because that actually means
1972     // unscaled (which will already be counted by having no ScaledReg).
1973     if (Scale && other.Scale && Scale != other.Scale)
1974       Result |= ScaleField;
1975 
1976     if (countPopulation(Result) > 1)
1977       return MultipleFields;
1978     else
1979       return static_cast<FieldName>(Result);
1980   }
1981 
1982   // An AddrMode is trivial if it involves no calculation i.e. it is just a base
1983   // with no offset.
1984   bool isTrivial() {
1985     // An AddrMode is (BaseGV + BaseReg + BaseOffs + ScaleReg * Scale) so it is
1986     // trivial if at most one of these terms is nonzero, except that BaseGV and
1987     // BaseReg both being zero actually means a null pointer value, which we
1988     // consider to be 'non-zero' here.
1989     return !BaseOffs && !Scale && !(BaseGV && BaseReg);
1990   }
1991 
1992   Value *GetFieldAsValue(FieldName Field, Type *IntPtrTy) {
1993     switch (Field) {
1994     default:
1995       return nullptr;
1996     case BaseRegField:
1997       return BaseReg;
1998     case BaseGVField:
1999       return BaseGV;
2000     case ScaledRegField:
2001       return ScaledReg;
2002     case BaseOffsField:
2003       return ConstantInt::get(IntPtrTy, BaseOffs);
2004     }
2005   }
2006 
2007   void SetCombinedField(FieldName Field, Value *V,
2008                         const SmallVectorImpl<ExtAddrMode> &AddrModes) {
2009     switch (Field) {
2010     default:
2011       llvm_unreachable("Unhandled fields are expected to be rejected earlier");
2012       break;
2013     case ExtAddrMode::BaseRegField:
2014       BaseReg = V;
2015       break;
2016     case ExtAddrMode::BaseGVField:
2017       // A combined BaseGV is an Instruction, not a GlobalValue, so it goes
2018       // in the BaseReg field.
2019       assert(BaseReg == nullptr);
2020       BaseReg = V;
2021       BaseGV = nullptr;
2022       break;
2023     case ExtAddrMode::ScaledRegField:
2024       ScaledReg = V;
2025       // If we have a mix of scaled and unscaled addrmodes then we want scale
2026       // to be the scale and not zero.
2027       if (!Scale)
2028         for (const ExtAddrMode &AM : AddrModes)
2029           if (AM.Scale) {
2030             Scale = AM.Scale;
2031             break;
2032           }
2033       break;
2034     case ExtAddrMode::BaseOffsField:
2035       // The offset is no longer a constant, so it goes in ScaledReg with a
2036       // scale of 1.
2037       assert(ScaledReg == nullptr);
2038       ScaledReg = V;
2039       Scale = 1;
2040       BaseOffs = 0;
2041       break;
2042     }
2043   }
2044 };
2045 
2046 } // end anonymous namespace
2047 
2048 #ifndef NDEBUG
2049 static inline raw_ostream &operator<<(raw_ostream &OS, const ExtAddrMode &AM) {
2050   AM.print(OS);
2051   return OS;
2052 }
2053 #endif
2054 
2055 #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
2056 void ExtAddrMode::print(raw_ostream &OS) const {
2057   bool NeedPlus = false;
2058   OS << "[";
2059   if (BaseGV) {
2060     OS << (NeedPlus ? " + " : "")
2061        << "GV:";
2062     BaseGV->printAsOperand(OS, /*PrintType=*/false);
2063     NeedPlus = true;
2064   }
2065 
2066   if (BaseOffs) {
2067     OS << (NeedPlus ? " + " : "")
2068        << BaseOffs;
2069     NeedPlus = true;
2070   }
2071 
2072   if (BaseReg) {
2073     OS << (NeedPlus ? " + " : "")
2074        << "Base:";
2075     BaseReg->printAsOperand(OS, /*PrintType=*/false);
2076     NeedPlus = true;
2077   }
2078   if (Scale) {
2079     OS << (NeedPlus ? " + " : "")
2080        << Scale << "*";
2081     ScaledReg->printAsOperand(OS, /*PrintType=*/false);
2082   }
2083 
2084   OS << ']';
2085 }
2086 
2087 LLVM_DUMP_METHOD void ExtAddrMode::dump() const {
2088   print(dbgs());
2089   dbgs() << '\n';
2090 }
2091 #endif
2092 
2093 namespace {
2094 
2095 /// This class provides transaction based operation on the IR.
2096 /// Every change made through this class is recorded in the internal state and
2097 /// can be undone (rollback) until commit is called.
2098 class TypePromotionTransaction {
2099   /// This represents the common interface of the individual transaction.
2100   /// Each class implements the logic for doing one specific modification on
2101   /// the IR via the TypePromotionTransaction.
2102   class TypePromotionAction {
2103   protected:
2104     /// The Instruction modified.
2105     Instruction *Inst;
2106 
2107   public:
2108     /// Constructor of the action.
2109     /// The constructor performs the related action on the IR.
2110     TypePromotionAction(Instruction *Inst) : Inst(Inst) {}
2111 
2112     virtual ~TypePromotionAction() = default;
2113 
2114     /// Undo the modification done by this action.
2115     /// When this method is called, the IR must be in the same state as it was
2116     /// before this action was applied.
2117     /// \pre Undoing the action works if and only if the IR is in the exact same
2118     /// state as it was directly after this action was applied.
2119     virtual void undo() = 0;
2120 
2121     /// Advocate every change made by this action.
2122     /// When the results on the IR of the action are to be kept, it is important
2123     /// to call this function, otherwise hidden information may be kept forever.
2124     virtual void commit() {
2125       // Nothing to be done, this action is not doing anything.
2126     }
2127   };
2128 
2129   /// Utility to remember the position of an instruction.
2130   class InsertionHandler {
2131     /// Position of an instruction.
2132     /// Either an instruction:
2133     /// - Is the first in a basic block: BB is used.
2134     /// - Has a previous instruction: PrevInst is used.
2135     union {
2136       Instruction *PrevInst;
2137       BasicBlock *BB;
2138     } Point;
2139 
2140     /// Remember whether or not the instruction had a previous instruction.
2141     bool HasPrevInstruction;
2142 
2143   public:
2144     /// Record the position of \p Inst.
2145     InsertionHandler(Instruction *Inst) {
2146       BasicBlock::iterator It = Inst->getIterator();
2147       HasPrevInstruction = (It != (Inst->getParent()->begin()));
2148       if (HasPrevInstruction)
2149         Point.PrevInst = &*--It;
2150       else
2151         Point.BB = Inst->getParent();
2152     }
2153 
2154     /// Insert \p Inst at the recorded position.
2155     void insert(Instruction *Inst) {
2156       if (HasPrevInstruction) {
2157         if (Inst->getParent())
2158           Inst->removeFromParent();
2159         Inst->insertAfter(Point.PrevInst);
2160       } else {
2161         Instruction *Position = &*Point.BB->getFirstInsertionPt();
2162         if (Inst->getParent())
2163           Inst->moveBefore(Position);
2164         else
2165           Inst->insertBefore(Position);
2166       }
2167     }
2168   };
2169 
2170   /// Move an instruction before another.
2171   class InstructionMoveBefore : public TypePromotionAction {
2172     /// Original position of the instruction.
2173     InsertionHandler Position;
2174 
2175   public:
2176     /// Move \p Inst before \p Before.
2177     InstructionMoveBefore(Instruction *Inst, Instruction *Before)
2178         : TypePromotionAction(Inst), Position(Inst) {
2179       LLVM_DEBUG(dbgs() << "Do: move: " << *Inst << "\nbefore: " << *Before
2180                         << "\n");
2181       Inst->moveBefore(Before);
2182     }
2183 
2184     /// Move the instruction back to its original position.
2185     void undo() override {
2186       LLVM_DEBUG(dbgs() << "Undo: moveBefore: " << *Inst << "\n");
2187       Position.insert(Inst);
2188     }
2189   };
2190 
2191   /// Set the operand of an instruction with a new value.
2192   class OperandSetter : public TypePromotionAction {
2193     /// Original operand of the instruction.
2194     Value *Origin;
2195 
2196     /// Index of the modified instruction.
2197     unsigned Idx;
2198 
2199   public:
2200     /// Set \p Idx operand of \p Inst with \p NewVal.
2201     OperandSetter(Instruction *Inst, unsigned Idx, Value *NewVal)
2202         : TypePromotionAction(Inst), Idx(Idx) {
2203       LLVM_DEBUG(dbgs() << "Do: setOperand: " << Idx << "\n"
2204                         << "for:" << *Inst << "\n"
2205                         << "with:" << *NewVal << "\n");
2206       Origin = Inst->getOperand(Idx);
2207       Inst->setOperand(Idx, NewVal);
2208     }
2209 
2210     /// Restore the original value of the instruction.
2211     void undo() override {
2212       LLVM_DEBUG(dbgs() << "Undo: setOperand:" << Idx << "\n"
2213                         << "for: " << *Inst << "\n"
2214                         << "with: " << *Origin << "\n");
2215       Inst->setOperand(Idx, Origin);
2216     }
2217   };
2218 
2219   /// Hide the operands of an instruction.
2220   /// Do as if this instruction was not using any of its operands.
2221   class OperandsHider : public TypePromotionAction {
2222     /// The list of original operands.
2223     SmallVector<Value *, 4> OriginalValues;
2224 
2225   public:
2226     /// Remove \p Inst from the uses of the operands of \p Inst.
2227     OperandsHider(Instruction *Inst) : TypePromotionAction(Inst) {
2228       LLVM_DEBUG(dbgs() << "Do: OperandsHider: " << *Inst << "\n");
2229       unsigned NumOpnds = Inst->getNumOperands();
2230       OriginalValues.reserve(NumOpnds);
2231       for (unsigned It = 0; It < NumOpnds; ++It) {
2232         // Save the current operand.
2233         Value *Val = Inst->getOperand(It);
2234         OriginalValues.push_back(Val);
2235         // Set a dummy one.
2236         // We could use OperandSetter here, but that would imply an overhead
2237         // that we are not willing to pay.
2238         Inst->setOperand(It, UndefValue::get(Val->getType()));
2239       }
2240     }
2241 
2242     /// Restore the original list of uses.
2243     void undo() override {
2244       LLVM_DEBUG(dbgs() << "Undo: OperandsHider: " << *Inst << "\n");
2245       for (unsigned It = 0, EndIt = OriginalValues.size(); It != EndIt; ++It)
2246         Inst->setOperand(It, OriginalValues[It]);
2247     }
2248   };
2249 
2250   /// Build a truncate instruction.
2251   class TruncBuilder : public TypePromotionAction {
2252     Value *Val;
2253 
2254   public:
2255     /// Build a truncate instruction of \p Opnd producing a \p Ty
2256     /// result.
2257     /// trunc Opnd to Ty.
2258     TruncBuilder(Instruction *Opnd, Type *Ty) : TypePromotionAction(Opnd) {
2259       IRBuilder<> Builder(Opnd);
2260       Val = Builder.CreateTrunc(Opnd, Ty, "promoted");
2261       LLVM_DEBUG(dbgs() << "Do: TruncBuilder: " << *Val << "\n");
2262     }
2263 
2264     /// Get the built value.
2265     Value *getBuiltValue() { return Val; }
2266 
2267     /// Remove the built instruction.
2268     void undo() override {
2269       LLVM_DEBUG(dbgs() << "Undo: TruncBuilder: " << *Val << "\n");
2270       if (Instruction *IVal = dyn_cast<Instruction>(Val))
2271         IVal->eraseFromParent();
2272     }
2273   };
2274 
2275   /// Build a sign extension instruction.
2276   class SExtBuilder : public TypePromotionAction {
2277     Value *Val;
2278 
2279   public:
2280     /// Build a sign extension instruction of \p Opnd producing a \p Ty
2281     /// result.
2282     /// sext Opnd to Ty.
2283     SExtBuilder(Instruction *InsertPt, Value *Opnd, Type *Ty)
2284         : TypePromotionAction(InsertPt) {
2285       IRBuilder<> Builder(InsertPt);
2286       Val = Builder.CreateSExt(Opnd, Ty, "promoted");
2287       LLVM_DEBUG(dbgs() << "Do: SExtBuilder: " << *Val << "\n");
2288     }
2289 
2290     /// Get the built value.
2291     Value *getBuiltValue() { return Val; }
2292 
2293     /// Remove the built instruction.
2294     void undo() override {
2295       LLVM_DEBUG(dbgs() << "Undo: SExtBuilder: " << *Val << "\n");
2296       if (Instruction *IVal = dyn_cast<Instruction>(Val))
2297         IVal->eraseFromParent();
2298     }
2299   };
2300 
2301   /// Build a zero extension instruction.
2302   class ZExtBuilder : public TypePromotionAction {
2303     Value *Val;
2304 
2305   public:
2306     /// Build a zero extension instruction of \p Opnd producing a \p Ty
2307     /// result.
2308     /// zext Opnd to Ty.
2309     ZExtBuilder(Instruction *InsertPt, Value *Opnd, Type *Ty)
2310         : TypePromotionAction(InsertPt) {
2311       IRBuilder<> Builder(InsertPt);
2312       Val = Builder.CreateZExt(Opnd, Ty, "promoted");
2313       LLVM_DEBUG(dbgs() << "Do: ZExtBuilder: " << *Val << "\n");
2314     }
2315 
2316     /// Get the built value.
2317     Value *getBuiltValue() { return Val; }
2318 
2319     /// Remove the built instruction.
2320     void undo() override {
2321       LLVM_DEBUG(dbgs() << "Undo: ZExtBuilder: " << *Val << "\n");
2322       if (Instruction *IVal = dyn_cast<Instruction>(Val))
2323         IVal->eraseFromParent();
2324     }
2325   };
2326 
2327   /// Mutate an instruction to another type.
2328   class TypeMutator : public TypePromotionAction {
2329     /// Record the original type.
2330     Type *OrigTy;
2331 
2332   public:
2333     /// Mutate the type of \p Inst into \p NewTy.
2334     TypeMutator(Instruction *Inst, Type *NewTy)
2335         : TypePromotionAction(Inst), OrigTy(Inst->getType()) {
2336       LLVM_DEBUG(dbgs() << "Do: MutateType: " << *Inst << " with " << *NewTy
2337                         << "\n");
2338       Inst->mutateType(NewTy);
2339     }
2340 
2341     /// Mutate the instruction back to its original type.
2342     void undo() override {
2343       LLVM_DEBUG(dbgs() << "Undo: MutateType: " << *Inst << " with " << *OrigTy
2344                         << "\n");
2345       Inst->mutateType(OrigTy);
2346     }
2347   };
2348 
2349   /// Replace the uses of an instruction by another instruction.
2350   class UsesReplacer : public TypePromotionAction {
2351     /// Helper structure to keep track of the replaced uses.
2352     struct InstructionAndIdx {
2353       /// The instruction using the instruction.
2354       Instruction *Inst;
2355 
2356       /// The index where this instruction is used for Inst.
2357       unsigned Idx;
2358 
2359       InstructionAndIdx(Instruction *Inst, unsigned Idx)
2360           : Inst(Inst), Idx(Idx) {}
2361     };
2362 
2363     /// Keep track of the original uses (pair Instruction, Index).
2364     SmallVector<InstructionAndIdx, 4> OriginalUses;
2365 
2366     using use_iterator = SmallVectorImpl<InstructionAndIdx>::iterator;
2367 
2368   public:
2369     /// Replace all the use of \p Inst by \p New.
2370     UsesReplacer(Instruction *Inst, Value *New) : TypePromotionAction(Inst) {
2371       LLVM_DEBUG(dbgs() << "Do: UsersReplacer: " << *Inst << " with " << *New
2372                         << "\n");
2373       // Record the original uses.
2374       for (Use &U : Inst->uses()) {
2375         Instruction *UserI = cast<Instruction>(U.getUser());
2376         OriginalUses.push_back(InstructionAndIdx(UserI, U.getOperandNo()));
2377       }
2378       // Now, we can replace the uses.
2379       Inst->replaceAllUsesWith(New);
2380     }
2381 
2382     /// Reassign the original uses of Inst to Inst.
2383     void undo() override {
2384       LLVM_DEBUG(dbgs() << "Undo: UsersReplacer: " << *Inst << "\n");
2385       for (use_iterator UseIt = OriginalUses.begin(),
2386                         EndIt = OriginalUses.end();
2387            UseIt != EndIt; ++UseIt) {
2388         UseIt->Inst->setOperand(UseIt->Idx, Inst);
2389       }
2390     }
2391   };
2392 
2393   /// Remove an instruction from the IR.
2394   class InstructionRemover : public TypePromotionAction {
2395     /// Original position of the instruction.
2396     InsertionHandler Inserter;
2397 
2398     /// Helper structure to hide all the link to the instruction. In other
2399     /// words, this helps to do as if the instruction was removed.
2400     OperandsHider Hider;
2401 
2402     /// Keep track of the uses replaced, if any.
2403     UsesReplacer *Replacer = nullptr;
2404 
2405     /// Keep track of instructions removed.
2406     SetOfInstrs &RemovedInsts;
2407 
2408   public:
2409     /// Remove all reference of \p Inst and optionally replace all its
2410     /// uses with New.
2411     /// \p RemovedInsts Keep track of the instructions removed by this Action.
2412     /// \pre If !Inst->use_empty(), then New != nullptr
2413     InstructionRemover(Instruction *Inst, SetOfInstrs &RemovedInsts,
2414                        Value *New = nullptr)
2415         : TypePromotionAction(Inst), Inserter(Inst), Hider(Inst),
2416           RemovedInsts(RemovedInsts) {
2417       if (New)
2418         Replacer = new UsesReplacer(Inst, New);
2419       LLVM_DEBUG(dbgs() << "Do: InstructionRemover: " << *Inst << "\n");
2420       RemovedInsts.insert(Inst);
2421       /// The instructions removed here will be freed after completing
2422       /// optimizeBlock() for all blocks as we need to keep track of the
2423       /// removed instructions during promotion.
2424       Inst->removeFromParent();
2425     }
2426 
2427     ~InstructionRemover() override { delete Replacer; }
2428 
2429     /// Resurrect the instruction and reassign it to the proper uses if
2430     /// new value was provided when build this action.
2431     void undo() override {
2432       LLVM_DEBUG(dbgs() << "Undo: InstructionRemover: " << *Inst << "\n");
2433       Inserter.insert(Inst);
2434       if (Replacer)
2435         Replacer->undo();
2436       Hider.undo();
2437       RemovedInsts.erase(Inst);
2438     }
2439   };
2440 
2441 public:
2442   /// Restoration point.
2443   /// The restoration point is a pointer to an action instead of an iterator
2444   /// because the iterator may be invalidated but not the pointer.
2445   using ConstRestorationPt = const TypePromotionAction *;
2446 
2447   TypePromotionTransaction(SetOfInstrs &RemovedInsts)
2448       : RemovedInsts(RemovedInsts) {}
2449 
2450   /// Advocate every changes made in that transaction.
2451   void commit();
2452 
2453   /// Undo all the changes made after the given point.
2454   void rollback(ConstRestorationPt Point);
2455 
2456   /// Get the current restoration point.
2457   ConstRestorationPt getRestorationPoint() const;
2458 
2459   /// \name API for IR modification with state keeping to support rollback.
2460   /// @{
2461   /// Same as Instruction::setOperand.
2462   void setOperand(Instruction *Inst, unsigned Idx, Value *NewVal);
2463 
2464   /// Same as Instruction::eraseFromParent.
2465   void eraseInstruction(Instruction *Inst, Value *NewVal = nullptr);
2466 
2467   /// Same as Value::replaceAllUsesWith.
2468   void replaceAllUsesWith(Instruction *Inst, Value *New);
2469 
2470   /// Same as Value::mutateType.
2471   void mutateType(Instruction *Inst, Type *NewTy);
2472 
2473   /// Same as IRBuilder::createTrunc.
2474   Value *createTrunc(Instruction *Opnd, Type *Ty);
2475 
2476   /// Same as IRBuilder::createSExt.
2477   Value *createSExt(Instruction *Inst, Value *Opnd, Type *Ty);
2478 
2479   /// Same as IRBuilder::createZExt.
2480   Value *createZExt(Instruction *Inst, Value *Opnd, Type *Ty);
2481 
2482   /// Same as Instruction::moveBefore.
2483   void moveBefore(Instruction *Inst, Instruction *Before);
2484   /// @}
2485 
2486 private:
2487   /// The ordered list of actions made so far.
2488   SmallVector<std::unique_ptr<TypePromotionAction>, 16> Actions;
2489 
2490   using CommitPt = SmallVectorImpl<std::unique_ptr<TypePromotionAction>>::iterator;
2491 
2492   SetOfInstrs &RemovedInsts;
2493 };
2494 
2495 } // end anonymous namespace
2496 
2497 void TypePromotionTransaction::setOperand(Instruction *Inst, unsigned Idx,
2498                                           Value *NewVal) {
2499   Actions.push_back(llvm::make_unique<TypePromotionTransaction::OperandSetter>(
2500       Inst, Idx, NewVal));
2501 }
2502 
2503 void TypePromotionTransaction::eraseInstruction(Instruction *Inst,
2504                                                 Value *NewVal) {
2505   Actions.push_back(
2506       llvm::make_unique<TypePromotionTransaction::InstructionRemover>(
2507           Inst, RemovedInsts, NewVal));
2508 }
2509 
2510 void TypePromotionTransaction::replaceAllUsesWith(Instruction *Inst,
2511                                                   Value *New) {
2512   Actions.push_back(
2513       llvm::make_unique<TypePromotionTransaction::UsesReplacer>(Inst, New));
2514 }
2515 
2516 void TypePromotionTransaction::mutateType(Instruction *Inst, Type *NewTy) {
2517   Actions.push_back(
2518       llvm::make_unique<TypePromotionTransaction::TypeMutator>(Inst, NewTy));
2519 }
2520 
2521 Value *TypePromotionTransaction::createTrunc(Instruction *Opnd,
2522                                              Type *Ty) {
2523   std::unique_ptr<TruncBuilder> Ptr(new TruncBuilder(Opnd, Ty));
2524   Value *Val = Ptr->getBuiltValue();
2525   Actions.push_back(std::move(Ptr));
2526   return Val;
2527 }
2528 
2529 Value *TypePromotionTransaction::createSExt(Instruction *Inst,
2530                                             Value *Opnd, Type *Ty) {
2531   std::unique_ptr<SExtBuilder> Ptr(new SExtBuilder(Inst, Opnd, Ty));
2532   Value *Val = Ptr->getBuiltValue();
2533   Actions.push_back(std::move(Ptr));
2534   return Val;
2535 }
2536 
2537 Value *TypePromotionTransaction::createZExt(Instruction *Inst,
2538                                             Value *Opnd, Type *Ty) {
2539   std::unique_ptr<ZExtBuilder> Ptr(new ZExtBuilder(Inst, Opnd, Ty));
2540   Value *Val = Ptr->getBuiltValue();
2541   Actions.push_back(std::move(Ptr));
2542   return Val;
2543 }
2544 
2545 void TypePromotionTransaction::moveBefore(Instruction *Inst,
2546                                           Instruction *Before) {
2547   Actions.push_back(
2548       llvm::make_unique<TypePromotionTransaction::InstructionMoveBefore>(
2549           Inst, Before));
2550 }
2551 
2552 TypePromotionTransaction::ConstRestorationPt
2553 TypePromotionTransaction::getRestorationPoint() const {
2554   return !Actions.empty() ? Actions.back().get() : nullptr;
2555 }
2556 
2557 void TypePromotionTransaction::commit() {
2558   for (CommitPt It = Actions.begin(), EndIt = Actions.end(); It != EndIt;
2559        ++It)
2560     (*It)->commit();
2561   Actions.clear();
2562 }
2563 
2564 void TypePromotionTransaction::rollback(
2565     TypePromotionTransaction::ConstRestorationPt Point) {
2566   while (!Actions.empty() && Point != Actions.back().get()) {
2567     std::unique_ptr<TypePromotionAction> Curr = Actions.pop_back_val();
2568     Curr->undo();
2569   }
2570 }
2571 
2572 namespace {
2573 
2574 /// A helper class for matching addressing modes.
2575 ///
2576 /// This encapsulates the logic for matching the target-legal addressing modes.
2577 class AddressingModeMatcher {
2578   SmallVectorImpl<Instruction*> &AddrModeInsts;
2579   const TargetLowering &TLI;
2580   const TargetRegisterInfo &TRI;
2581   const DataLayout &DL;
2582 
2583   /// AccessTy/MemoryInst - This is the type for the access (e.g. double) and
2584   /// the memory instruction that we're computing this address for.
2585   Type *AccessTy;
2586   unsigned AddrSpace;
2587   Instruction *MemoryInst;
2588 
2589   /// This is the addressing mode that we're building up. This is
2590   /// part of the return value of this addressing mode matching stuff.
2591   ExtAddrMode &AddrMode;
2592 
2593   /// The instructions inserted by other CodeGenPrepare optimizations.
2594   const SetOfInstrs &InsertedInsts;
2595 
2596   /// A map from the instructions to their type before promotion.
2597   InstrToOrigTy &PromotedInsts;
2598 
2599   /// The ongoing transaction where every action should be registered.
2600   TypePromotionTransaction &TPT;
2601 
2602   // A GEP which has too large offset to be folded into the addressing mode.
2603   std::pair<AssertingVH<GetElementPtrInst>, int64_t> &LargeOffsetGEP;
2604 
2605   /// This is set to true when we should not do profitability checks.
2606   /// When true, IsProfitableToFoldIntoAddressingMode always returns true.
2607   bool IgnoreProfitability;
2608 
2609   AddressingModeMatcher(
2610       SmallVectorImpl<Instruction *> &AMI, const TargetLowering &TLI,
2611       const TargetRegisterInfo &TRI, Type *AT, unsigned AS, Instruction *MI,
2612       ExtAddrMode &AM, const SetOfInstrs &InsertedInsts,
2613       InstrToOrigTy &PromotedInsts, TypePromotionTransaction &TPT,
2614       std::pair<AssertingVH<GetElementPtrInst>, int64_t> &LargeOffsetGEP)
2615       : AddrModeInsts(AMI), TLI(TLI), TRI(TRI),
2616         DL(MI->getModule()->getDataLayout()), AccessTy(AT), AddrSpace(AS),
2617         MemoryInst(MI), AddrMode(AM), InsertedInsts(InsertedInsts),
2618         PromotedInsts(PromotedInsts), TPT(TPT), LargeOffsetGEP(LargeOffsetGEP) {
2619     IgnoreProfitability = false;
2620   }
2621 
2622 public:
2623   /// Find the maximal addressing mode that a load/store of V can fold,
2624   /// give an access type of AccessTy.  This returns a list of involved
2625   /// instructions in AddrModeInsts.
2626   /// \p InsertedInsts The instructions inserted by other CodeGenPrepare
2627   /// optimizations.
2628   /// \p PromotedInsts maps the instructions to their type before promotion.
2629   /// \p The ongoing transaction where every action should be registered.
2630   static ExtAddrMode
2631   Match(Value *V, Type *AccessTy, unsigned AS, Instruction *MemoryInst,
2632         SmallVectorImpl<Instruction *> &AddrModeInsts,
2633         const TargetLowering &TLI, const TargetRegisterInfo &TRI,
2634         const SetOfInstrs &InsertedInsts, InstrToOrigTy &PromotedInsts,
2635         TypePromotionTransaction &TPT,
2636         std::pair<AssertingVH<GetElementPtrInst>, int64_t> &LargeOffsetGEP) {
2637     ExtAddrMode Result;
2638 
2639     bool Success = AddressingModeMatcher(AddrModeInsts, TLI, TRI, AccessTy, AS,
2640                                          MemoryInst, Result, InsertedInsts,
2641                                          PromotedInsts, TPT, LargeOffsetGEP)
2642                        .matchAddr(V, 0);
2643     (void)Success; assert(Success && "Couldn't select *anything*?");
2644     return Result;
2645   }
2646 
2647 private:
2648   bool matchScaledValue(Value *ScaleReg, int64_t Scale, unsigned Depth);
2649   bool matchAddr(Value *Addr, unsigned Depth);
2650   bool matchOperationAddr(User *AddrInst, unsigned Opcode, unsigned Depth,
2651                           bool *MovedAway = nullptr);
2652   bool isProfitableToFoldIntoAddressingMode(Instruction *I,
2653                                             ExtAddrMode &AMBefore,
2654                                             ExtAddrMode &AMAfter);
2655   bool valueAlreadyLiveAtInst(Value *Val, Value *KnownLive1, Value *KnownLive2);
2656   bool isPromotionProfitable(unsigned NewCost, unsigned OldCost,
2657                              Value *PromotedOperand) const;
2658 };
2659 
2660 /// Keep track of simplification of Phi nodes.
2661 /// Accept the set of all phi nodes and erase phi node from this set
2662 /// if it is simplified.
2663 class SimplificationTracker {
2664   DenseMap<Value *, Value *> Storage;
2665   const SimplifyQuery &SQ;
2666   // Tracks newly created Phi nodes. We use a SetVector to get deterministic
2667   // order when iterating over the set in MatchPhiSet.
2668   SmallSetVector<PHINode *, 32> AllPhiNodes;
2669   // Tracks newly created Select nodes.
2670   SmallPtrSet<SelectInst *, 32> AllSelectNodes;
2671 
2672 public:
2673   SimplificationTracker(const SimplifyQuery &sq)
2674       : SQ(sq) {}
2675 
2676   Value *Get(Value *V) {
2677     do {
2678       auto SV = Storage.find(V);
2679       if (SV == Storage.end())
2680         return V;
2681       V = SV->second;
2682     } while (true);
2683   }
2684 
2685   Value *Simplify(Value *Val) {
2686     SmallVector<Value *, 32> WorkList;
2687     SmallPtrSet<Value *, 32> Visited;
2688     WorkList.push_back(Val);
2689     while (!WorkList.empty()) {
2690       auto P = WorkList.pop_back_val();
2691       if (!Visited.insert(P).second)
2692         continue;
2693       if (auto *PI = dyn_cast<Instruction>(P))
2694         if (Value *V = SimplifyInstruction(cast<Instruction>(PI), SQ)) {
2695           for (auto *U : PI->users())
2696             WorkList.push_back(cast<Value>(U));
2697           Put(PI, V);
2698           PI->replaceAllUsesWith(V);
2699           if (auto *PHI = dyn_cast<PHINode>(PI))
2700             AllPhiNodes.remove(PHI);
2701           if (auto *Select = dyn_cast<SelectInst>(PI))
2702             AllSelectNodes.erase(Select);
2703           PI->eraseFromParent();
2704         }
2705     }
2706     return Get(Val);
2707   }
2708 
2709   void Put(Value *From, Value *To) {
2710     Storage.insert({ From, To });
2711   }
2712 
2713   void ReplacePhi(PHINode *From, PHINode *To) {
2714     Value* OldReplacement = Get(From);
2715     while (OldReplacement != From) {
2716       From = To;
2717       To = dyn_cast<PHINode>(OldReplacement);
2718       OldReplacement = Get(From);
2719     }
2720     assert(Get(To) == To && "Replacement PHI node is already replaced.");
2721     Put(From, To);
2722     From->replaceAllUsesWith(To);
2723     AllPhiNodes.remove(From);
2724     From->eraseFromParent();
2725   }
2726 
2727   SmallSetVector<PHINode *, 32>& newPhiNodes() { return AllPhiNodes; }
2728 
2729   void insertNewPhi(PHINode *PN) { AllPhiNodes.insert(PN); }
2730 
2731   void insertNewSelect(SelectInst *SI) { AllSelectNodes.insert(SI); }
2732 
2733   unsigned countNewPhiNodes() const { return AllPhiNodes.size(); }
2734 
2735   unsigned countNewSelectNodes() const { return AllSelectNodes.size(); }
2736 
2737   void destroyNewNodes(Type *CommonType) {
2738     // For safe erasing, replace the uses with dummy value first.
2739     auto Dummy = UndefValue::get(CommonType);
2740     for (auto I : AllPhiNodes) {
2741       I->replaceAllUsesWith(Dummy);
2742       I->eraseFromParent();
2743     }
2744     AllPhiNodes.clear();
2745     for (auto I : AllSelectNodes) {
2746       I->replaceAllUsesWith(Dummy);
2747       I->eraseFromParent();
2748     }
2749     AllSelectNodes.clear();
2750   }
2751 };
2752 
2753 /// A helper class for combining addressing modes.
2754 class AddressingModeCombiner {
2755   typedef std::pair<Value *, BasicBlock *> ValueInBB;
2756   typedef DenseMap<ValueInBB, Value *> FoldAddrToValueMapping;
2757   typedef std::pair<PHINode *, PHINode *> PHIPair;
2758 
2759 private:
2760   /// The addressing modes we've collected.
2761   SmallVector<ExtAddrMode, 16> AddrModes;
2762 
2763   /// The field in which the AddrModes differ, when we have more than one.
2764   ExtAddrMode::FieldName DifferentField = ExtAddrMode::NoField;
2765 
2766   /// Are the AddrModes that we have all just equal to their original values?
2767   bool AllAddrModesTrivial = true;
2768 
2769   /// Common Type for all different fields in addressing modes.
2770   Type *CommonType;
2771 
2772   /// SimplifyQuery for simplifyInstruction utility.
2773   const SimplifyQuery &SQ;
2774 
2775   /// Original Address.
2776   ValueInBB Original;
2777 
2778 public:
2779   AddressingModeCombiner(const SimplifyQuery &_SQ, ValueInBB OriginalValue)
2780       : CommonType(nullptr), SQ(_SQ), Original(OriginalValue) {}
2781 
2782   /// Get the combined AddrMode
2783   const ExtAddrMode &getAddrMode() const {
2784     return AddrModes[0];
2785   }
2786 
2787   /// Add a new AddrMode if it's compatible with the AddrModes we already
2788   /// have.
2789   /// \return True iff we succeeded in doing so.
2790   bool addNewAddrMode(ExtAddrMode &NewAddrMode) {
2791     // Take note of if we have any non-trivial AddrModes, as we need to detect
2792     // when all AddrModes are trivial as then we would introduce a phi or select
2793     // which just duplicates what's already there.
2794     AllAddrModesTrivial = AllAddrModesTrivial && NewAddrMode.isTrivial();
2795 
2796     // If this is the first addrmode then everything is fine.
2797     if (AddrModes.empty()) {
2798       AddrModes.emplace_back(NewAddrMode);
2799       return true;
2800     }
2801 
2802     // Figure out how different this is from the other address modes, which we
2803     // can do just by comparing against the first one given that we only care
2804     // about the cumulative difference.
2805     ExtAddrMode::FieldName ThisDifferentField =
2806       AddrModes[0].compare(NewAddrMode);
2807     if (DifferentField == ExtAddrMode::NoField)
2808       DifferentField = ThisDifferentField;
2809     else if (DifferentField != ThisDifferentField)
2810       DifferentField = ExtAddrMode::MultipleFields;
2811 
2812     // If NewAddrMode differs in more than one dimension we cannot handle it.
2813     bool CanHandle = DifferentField != ExtAddrMode::MultipleFields;
2814 
2815     // If Scale Field is different then we reject.
2816     CanHandle = CanHandle && DifferentField != ExtAddrMode::ScaleField;
2817 
2818     // We also must reject the case when base offset is different and
2819     // scale reg is not null, we cannot handle this case due to merge of
2820     // different offsets will be used as ScaleReg.
2821     CanHandle = CanHandle && (DifferentField != ExtAddrMode::BaseOffsField ||
2822                               !NewAddrMode.ScaledReg);
2823 
2824     // We also must reject the case when GV is different and BaseReg installed
2825     // due to we want to use base reg as a merge of GV values.
2826     CanHandle = CanHandle && (DifferentField != ExtAddrMode::BaseGVField ||
2827                               !NewAddrMode.HasBaseReg);
2828 
2829     // Even if NewAddMode is the same we still need to collect it due to
2830     // original value is different. And later we will need all original values
2831     // as anchors during finding the common Phi node.
2832     if (CanHandle)
2833       AddrModes.emplace_back(NewAddrMode);
2834     else
2835       AddrModes.clear();
2836 
2837     return CanHandle;
2838   }
2839 
2840   /// Combine the addressing modes we've collected into a single
2841   /// addressing mode.
2842   /// \return True iff we successfully combined them or we only had one so
2843   /// didn't need to combine them anyway.
2844   bool combineAddrModes() {
2845     // If we have no AddrModes then they can't be combined.
2846     if (AddrModes.size() == 0)
2847       return false;
2848 
2849     // A single AddrMode can trivially be combined.
2850     if (AddrModes.size() == 1 || DifferentField == ExtAddrMode::NoField)
2851       return true;
2852 
2853     // If the AddrModes we collected are all just equal to the value they are
2854     // derived from then combining them wouldn't do anything useful.
2855     if (AllAddrModesTrivial)
2856       return false;
2857 
2858     if (!addrModeCombiningAllowed())
2859       return false;
2860 
2861     // Build a map between <original value, basic block where we saw it> to
2862     // value of base register.
2863     // Bail out if there is no common type.
2864     FoldAddrToValueMapping Map;
2865     if (!initializeMap(Map))
2866       return false;
2867 
2868     Value *CommonValue = findCommon(Map);
2869     if (CommonValue)
2870       AddrModes[0].SetCombinedField(DifferentField, CommonValue, AddrModes);
2871     return CommonValue != nullptr;
2872   }
2873 
2874 private:
2875   /// Initialize Map with anchor values. For address seen in some BB
2876   /// we set the value of different field saw in this address.
2877   /// If address is not an instruction than basic block is set to null.
2878   /// At the same time we find a common type for different field we will
2879   /// use to create new Phi/Select nodes. Keep it in CommonType field.
2880   /// Return false if there is no common type found.
2881   bool initializeMap(FoldAddrToValueMapping &Map) {
2882     // Keep track of keys where the value is null. We will need to replace it
2883     // with constant null when we know the common type.
2884     SmallVector<ValueInBB, 2> NullValue;
2885     Type *IntPtrTy = SQ.DL.getIntPtrType(AddrModes[0].OriginalValue->getType());
2886     for (auto &AM : AddrModes) {
2887       BasicBlock *BB = nullptr;
2888       if (Instruction *I = dyn_cast<Instruction>(AM.OriginalValue))
2889         BB = I->getParent();
2890 
2891       Value *DV = AM.GetFieldAsValue(DifferentField, IntPtrTy);
2892       if (DV) {
2893         auto *Type = DV->getType();
2894         if (CommonType && CommonType != Type)
2895           return false;
2896         CommonType = Type;
2897         Map[{ AM.OriginalValue, BB }] = DV;
2898       } else {
2899         NullValue.push_back({ AM.OriginalValue, BB });
2900       }
2901     }
2902     assert(CommonType && "At least one non-null value must be!");
2903     for (auto VIBB : NullValue)
2904       Map[VIBB] = Constant::getNullValue(CommonType);
2905     return true;
2906   }
2907 
2908   /// We have mapping between value A and basic block where value A
2909   /// seen to other value B where B was a field in addressing mode represented
2910   /// by A. Also we have an original value C representing an address in some
2911   /// basic block. Traversing from C through phi and selects we ended up with
2912   /// A's in a map. This utility function tries to find a value V which is a
2913   /// field in addressing mode C and traversing through phi nodes and selects
2914   /// we will end up in corresponded values B in a map.
2915   /// The utility will create a new Phi/Selects if needed.
2916   // The simple example looks as follows:
2917   // BB1:
2918   //   p1 = b1 + 40
2919   //   br cond BB2, BB3
2920   // BB2:
2921   //   p2 = b2 + 40
2922   //   br BB3
2923   // BB3:
2924   //   p = phi [p1, BB1], [p2, BB2]
2925   //   v = load p
2926   // Map is
2927   //   <p1, BB1> -> b1
2928   //   <p2, BB2> -> b2
2929   // Request is
2930   //   <p, BB3> -> ?
2931   // The function tries to find or build phi [b1, BB1], [b2, BB2] in BB3
2932   Value *findCommon(FoldAddrToValueMapping &Map) {
2933     // Tracks the simplification of newly created phi nodes. The reason we use
2934     // this mapping is because we will add new created Phi nodes in AddrToBase.
2935     // Simplification of Phi nodes is recursive, so some Phi node may
2936     // be simplified after we added it to AddrToBase.
2937     // Using this mapping we can find the current value in AddrToBase.
2938     SimplificationTracker ST(SQ);
2939 
2940     // First step, DFS to create PHI nodes for all intermediate blocks.
2941     // Also fill traverse order for the second step.
2942     SmallVector<ValueInBB, 32> TraverseOrder;
2943     InsertPlaceholders(Map, TraverseOrder, ST);
2944 
2945     // Second Step, fill new nodes by merged values and simplify if possible.
2946     FillPlaceholders(Map, TraverseOrder, ST);
2947 
2948     if (!AddrSinkNewSelects && ST.countNewSelectNodes() > 0) {
2949       ST.destroyNewNodes(CommonType);
2950       return nullptr;
2951     }
2952 
2953     // Now we'd like to match New Phi nodes to existed ones.
2954     unsigned PhiNotMatchedCount = 0;
2955     if (!MatchPhiSet(ST, AddrSinkNewPhis, PhiNotMatchedCount)) {
2956       ST.destroyNewNodes(CommonType);
2957       return nullptr;
2958     }
2959 
2960     auto *Result = ST.Get(Map.find(Original)->second);
2961     if (Result) {
2962       NumMemoryInstsPhiCreated += ST.countNewPhiNodes() + PhiNotMatchedCount;
2963       NumMemoryInstsSelectCreated += ST.countNewSelectNodes();
2964     }
2965     return Result;
2966   }
2967 
2968   /// Try to match PHI node to Candidate.
2969   /// Matcher tracks the matched Phi nodes.
2970   bool MatchPhiNode(PHINode *PHI, PHINode *Candidate,
2971                     SmallSetVector<PHIPair, 8> &Matcher,
2972                     SmallSetVector<PHINode *, 32> &PhiNodesToMatch) {
2973     SmallVector<PHIPair, 8> WorkList;
2974     Matcher.insert({ PHI, Candidate });
2975     WorkList.push_back({ PHI, Candidate });
2976     SmallSet<PHIPair, 8> Visited;
2977     while (!WorkList.empty()) {
2978       auto Item = WorkList.pop_back_val();
2979       if (!Visited.insert(Item).second)
2980         continue;
2981       // We iterate over all incoming values to Phi to compare them.
2982       // If values are different and both of them Phi and the first one is a
2983       // Phi we added (subject to match) and both of them is in the same basic
2984       // block then we can match our pair if values match. So we state that
2985       // these values match and add it to work list to verify that.
2986       for (auto B : Item.first->blocks()) {
2987         Value *FirstValue = Item.first->getIncomingValueForBlock(B);
2988         Value *SecondValue = Item.second->getIncomingValueForBlock(B);
2989         if (FirstValue == SecondValue)
2990           continue;
2991 
2992         PHINode *FirstPhi = dyn_cast<PHINode>(FirstValue);
2993         PHINode *SecondPhi = dyn_cast<PHINode>(SecondValue);
2994 
2995         // One of them is not Phi or
2996         // The first one is not Phi node from the set we'd like to match or
2997         // Phi nodes from different basic blocks then
2998         // we will not be able to match.
2999         if (!FirstPhi || !SecondPhi || !PhiNodesToMatch.count(FirstPhi) ||
3000             FirstPhi->getParent() != SecondPhi->getParent())
3001           return false;
3002 
3003         // If we already matched them then continue.
3004         if (Matcher.count({ FirstPhi, SecondPhi }))
3005           continue;
3006         // So the values are different and does not match. So we need them to
3007         // match.
3008         Matcher.insert({ FirstPhi, SecondPhi });
3009         // But me must check it.
3010         WorkList.push_back({ FirstPhi, SecondPhi });
3011       }
3012     }
3013     return true;
3014   }
3015 
3016   /// For the given set of PHI nodes (in the SimplificationTracker) try
3017   /// to find their equivalents.
3018   /// Returns false if this matching fails and creation of new Phi is disabled.
3019   bool MatchPhiSet(SimplificationTracker &ST, bool AllowNewPhiNodes,
3020                    unsigned &PhiNotMatchedCount) {
3021     // Use a SetVector for Matched to make sure we do replacements (ReplacePhi)
3022     // in a deterministic order below.
3023     SmallSetVector<PHIPair, 8> Matched;
3024     SmallPtrSet<PHINode *, 8> WillNotMatch;
3025     SmallSetVector<PHINode *, 32> &PhiNodesToMatch = ST.newPhiNodes();
3026     while (PhiNodesToMatch.size()) {
3027       PHINode *PHI = *PhiNodesToMatch.begin();
3028 
3029       // Add us, if no Phi nodes in the basic block we do not match.
3030       WillNotMatch.clear();
3031       WillNotMatch.insert(PHI);
3032 
3033       // Traverse all Phis until we found equivalent or fail to do that.
3034       bool IsMatched = false;
3035       for (auto &P : PHI->getParent()->phis()) {
3036         if (&P == PHI)
3037           continue;
3038         if ((IsMatched = MatchPhiNode(PHI, &P, Matched, PhiNodesToMatch)))
3039           break;
3040         // If it does not match, collect all Phi nodes from matcher.
3041         // if we end up with no match, them all these Phi nodes will not match
3042         // later.
3043         for (auto M : Matched)
3044           WillNotMatch.insert(M.first);
3045         Matched.clear();
3046       }
3047       if (IsMatched) {
3048         // Replace all matched values and erase them.
3049         for (auto MV : Matched)
3050           ST.ReplacePhi(MV.first, MV.second);
3051         Matched.clear();
3052         continue;
3053       }
3054       // If we are not allowed to create new nodes then bail out.
3055       if (!AllowNewPhiNodes)
3056         return false;
3057       // Just remove all seen values in matcher. They will not match anything.
3058       PhiNotMatchedCount += WillNotMatch.size();
3059       for (auto *P : WillNotMatch)
3060         PhiNodesToMatch.remove(P);
3061     }
3062     return true;
3063   }
3064   /// Fill the placeholder with values from predecessors and simplify it.
3065   void FillPlaceholders(FoldAddrToValueMapping &Map,
3066                         SmallVectorImpl<ValueInBB> &TraverseOrder,
3067                         SimplificationTracker &ST) {
3068     while (!TraverseOrder.empty()) {
3069       auto Current = TraverseOrder.pop_back_val();
3070       assert(Map.find(Current) != Map.end() && "No node to fill!!!");
3071       Value *CurrentValue = Current.first;
3072       BasicBlock *CurrentBlock = Current.second;
3073       Value *V = Map[Current];
3074 
3075       if (SelectInst *Select = dyn_cast<SelectInst>(V)) {
3076         // CurrentValue also must be Select.
3077         auto *CurrentSelect = cast<SelectInst>(CurrentValue);
3078         auto *TrueValue = CurrentSelect->getTrueValue();
3079         ValueInBB TrueItem = { TrueValue, isa<Instruction>(TrueValue)
3080                                               ? CurrentBlock
3081                                               : nullptr };
3082         assert(Map.find(TrueItem) != Map.end() && "No True Value!");
3083         Select->setTrueValue(ST.Get(Map[TrueItem]));
3084         auto *FalseValue = CurrentSelect->getFalseValue();
3085         ValueInBB FalseItem = { FalseValue, isa<Instruction>(FalseValue)
3086                                                 ? CurrentBlock
3087                                                 : nullptr };
3088         assert(Map.find(FalseItem) != Map.end() && "No False Value!");
3089         Select->setFalseValue(ST.Get(Map[FalseItem]));
3090       } else {
3091         // Must be a Phi node then.
3092         PHINode *PHI = cast<PHINode>(V);
3093         // Fill the Phi node with values from predecessors.
3094         bool IsDefinedInThisBB =
3095             cast<Instruction>(CurrentValue)->getParent() == CurrentBlock;
3096         auto *CurrentPhi = dyn_cast<PHINode>(CurrentValue);
3097         for (auto B : predecessors(CurrentBlock)) {
3098           Value *PV = IsDefinedInThisBB
3099                           ? CurrentPhi->getIncomingValueForBlock(B)
3100                           : CurrentValue;
3101           ValueInBB item = { PV, isa<Instruction>(PV) ? B : nullptr };
3102           assert(Map.find(item) != Map.end() && "No predecessor Value!");
3103           PHI->addIncoming(ST.Get(Map[item]), B);
3104         }
3105       }
3106       // Simplify if possible.
3107       Map[Current] = ST.Simplify(V);
3108     }
3109   }
3110 
3111   /// Starting from value recursively iterates over predecessors up to known
3112   /// ending values represented in a map. For each traversed block inserts
3113   /// a placeholder Phi or Select.
3114   /// Reports all new created Phi/Select nodes by adding them to set.
3115   /// Also reports and order in what basic blocks have been traversed.
3116   void InsertPlaceholders(FoldAddrToValueMapping &Map,
3117                           SmallVectorImpl<ValueInBB> &TraverseOrder,
3118                           SimplificationTracker &ST) {
3119     SmallVector<ValueInBB, 32> Worklist;
3120     assert((isa<PHINode>(Original.first) || isa<SelectInst>(Original.first)) &&
3121            "Address must be a Phi or Select node");
3122     auto *Dummy = UndefValue::get(CommonType);
3123     Worklist.push_back(Original);
3124     while (!Worklist.empty()) {
3125       auto Current = Worklist.pop_back_val();
3126       // If value is not an instruction it is something global, constant,
3127       // parameter and we can say that this value is observable in any block.
3128       // Set block to null to denote it.
3129       // Also please take into account that it is how we build anchors.
3130       if (!isa<Instruction>(Current.first))
3131         Current.second = nullptr;
3132       // if it is already visited or it is an ending value then skip it.
3133       if (Map.find(Current) != Map.end())
3134         continue;
3135       TraverseOrder.push_back(Current);
3136 
3137       Value *CurrentValue = Current.first;
3138       BasicBlock *CurrentBlock = Current.second;
3139       // CurrentValue must be a Phi node or select. All others must be covered
3140       // by anchors.
3141       Instruction *CurrentI = cast<Instruction>(CurrentValue);
3142       bool IsDefinedInThisBB = CurrentI->getParent() == CurrentBlock;
3143 
3144       unsigned PredCount = pred_size(CurrentBlock);
3145       // if Current Value is not defined in this basic block we are interested
3146       // in values in predecessors.
3147       if (!IsDefinedInThisBB) {
3148         assert(PredCount && "Unreachable block?!");
3149         PHINode *PHI = PHINode::Create(CommonType, PredCount, "sunk_phi",
3150                                        &CurrentBlock->front());
3151         Map[Current] = PHI;
3152         ST.insertNewPhi(PHI);
3153         // Add all predecessors in work list.
3154         for (auto B : predecessors(CurrentBlock))
3155           Worklist.push_back({ CurrentValue, B });
3156         continue;
3157       }
3158       // Value is defined in this basic block.
3159       if (SelectInst *OrigSelect = dyn_cast<SelectInst>(CurrentI)) {
3160         // Is it OK to get metadata from OrigSelect?!
3161         // Create a Select placeholder with dummy value.
3162         SelectInst *Select =
3163             SelectInst::Create(OrigSelect->getCondition(), Dummy, Dummy,
3164                                OrigSelect->getName(), OrigSelect, OrigSelect);
3165         Map[Current] = Select;
3166         ST.insertNewSelect(Select);
3167         // We are interested in True and False value in this basic block.
3168         Worklist.push_back({ OrigSelect->getTrueValue(), CurrentBlock });
3169         Worklist.push_back({ OrigSelect->getFalseValue(), CurrentBlock });
3170       } else {
3171         // It must be a Phi node then.
3172         auto *CurrentPhi = cast<PHINode>(CurrentI);
3173         // Create new Phi node for merge of bases.
3174         assert(PredCount && "Unreachable block?!");
3175         PHINode *PHI = PHINode::Create(CommonType, PredCount, "sunk_phi",
3176                                        &CurrentBlock->front());
3177         Map[Current] = PHI;
3178         ST.insertNewPhi(PHI);
3179 
3180         // Add all predecessors in work list.
3181         for (auto B : predecessors(CurrentBlock))
3182           Worklist.push_back({ CurrentPhi->getIncomingValueForBlock(B), B });
3183       }
3184     }
3185   }
3186 
3187   bool addrModeCombiningAllowed() {
3188     if (DisableComplexAddrModes)
3189       return false;
3190     switch (DifferentField) {
3191     default:
3192       return false;
3193     case ExtAddrMode::BaseRegField:
3194       return AddrSinkCombineBaseReg;
3195     case ExtAddrMode::BaseGVField:
3196       return AddrSinkCombineBaseGV;
3197     case ExtAddrMode::BaseOffsField:
3198       return AddrSinkCombineBaseOffs;
3199     case ExtAddrMode::ScaledRegField:
3200       return AddrSinkCombineScaledReg;
3201     }
3202   }
3203 };
3204 } // end anonymous namespace
3205 
3206 /// Try adding ScaleReg*Scale to the current addressing mode.
3207 /// Return true and update AddrMode if this addr mode is legal for the target,
3208 /// false if not.
3209 bool AddressingModeMatcher::matchScaledValue(Value *ScaleReg, int64_t Scale,
3210                                              unsigned Depth) {
3211   // If Scale is 1, then this is the same as adding ScaleReg to the addressing
3212   // mode.  Just process that directly.
3213   if (Scale == 1)
3214     return matchAddr(ScaleReg, Depth);
3215 
3216   // If the scale is 0, it takes nothing to add this.
3217   if (Scale == 0)
3218     return true;
3219 
3220   // If we already have a scale of this value, we can add to it, otherwise, we
3221   // need an available scale field.
3222   if (AddrMode.Scale != 0 && AddrMode.ScaledReg != ScaleReg)
3223     return false;
3224 
3225   ExtAddrMode TestAddrMode = AddrMode;
3226 
3227   // Add scale to turn X*4+X*3 -> X*7.  This could also do things like
3228   // [A+B + A*7] -> [B+A*8].
3229   TestAddrMode.Scale += Scale;
3230   TestAddrMode.ScaledReg = ScaleReg;
3231 
3232   // If the new address isn't legal, bail out.
3233   if (!TLI.isLegalAddressingMode(DL, TestAddrMode, AccessTy, AddrSpace))
3234     return false;
3235 
3236   // It was legal, so commit it.
3237   AddrMode = TestAddrMode;
3238 
3239   // Okay, we decided that we can add ScaleReg+Scale to AddrMode.  Check now
3240   // to see if ScaleReg is actually X+C.  If so, we can turn this into adding
3241   // X*Scale + C*Scale to addr mode.
3242   ConstantInt *CI = nullptr; Value *AddLHS = nullptr;
3243   if (isa<Instruction>(ScaleReg) &&  // not a constant expr.
3244       match(ScaleReg, m_Add(m_Value(AddLHS), m_ConstantInt(CI)))) {
3245     TestAddrMode.ScaledReg = AddLHS;
3246     TestAddrMode.BaseOffs += CI->getSExtValue()*TestAddrMode.Scale;
3247 
3248     // If this addressing mode is legal, commit it and remember that we folded
3249     // this instruction.
3250     if (TLI.isLegalAddressingMode(DL, TestAddrMode, AccessTy, AddrSpace)) {
3251       AddrModeInsts.push_back(cast<Instruction>(ScaleReg));
3252       AddrMode = TestAddrMode;
3253       return true;
3254     }
3255   }
3256 
3257   // Otherwise, not (x+c)*scale, just return what we have.
3258   return true;
3259 }
3260 
3261 /// This is a little filter, which returns true if an addressing computation
3262 /// involving I might be folded into a load/store accessing it.
3263 /// This doesn't need to be perfect, but needs to accept at least
3264 /// the set of instructions that MatchOperationAddr can.
3265 static bool MightBeFoldableInst(Instruction *I) {
3266   switch (I->getOpcode()) {
3267   case Instruction::BitCast:
3268   case Instruction::AddrSpaceCast:
3269     // Don't touch identity bitcasts.
3270     if (I->getType() == I->getOperand(0)->getType())
3271       return false;
3272     return I->getType()->isIntOrPtrTy();
3273   case Instruction::PtrToInt:
3274     // PtrToInt is always a noop, as we know that the int type is pointer sized.
3275     return true;
3276   case Instruction::IntToPtr:
3277     // We know the input is intptr_t, so this is foldable.
3278     return true;
3279   case Instruction::Add:
3280     return true;
3281   case Instruction::Mul:
3282   case Instruction::Shl:
3283     // Can only handle X*C and X << C.
3284     return isa<ConstantInt>(I->getOperand(1));
3285   case Instruction::GetElementPtr:
3286     return true;
3287   default:
3288     return false;
3289   }
3290 }
3291 
3292 /// Check whether or not \p Val is a legal instruction for \p TLI.
3293 /// \note \p Val is assumed to be the product of some type promotion.
3294 /// Therefore if \p Val has an undefined state in \p TLI, this is assumed
3295 /// to be legal, as the non-promoted value would have had the same state.
3296 static bool isPromotedInstructionLegal(const TargetLowering &TLI,
3297                                        const DataLayout &DL, Value *Val) {
3298   Instruction *PromotedInst = dyn_cast<Instruction>(Val);
3299   if (!PromotedInst)
3300     return false;
3301   int ISDOpcode = TLI.InstructionOpcodeToISD(PromotedInst->getOpcode());
3302   // If the ISDOpcode is undefined, it was undefined before the promotion.
3303   if (!ISDOpcode)
3304     return true;
3305   // Otherwise, check if the promoted instruction is legal or not.
3306   return TLI.isOperationLegalOrCustom(
3307       ISDOpcode, TLI.getValueType(DL, PromotedInst->getType()));
3308 }
3309 
3310 namespace {
3311 
3312 /// Hepler class to perform type promotion.
3313 class TypePromotionHelper {
3314   /// Utility function to add a promoted instruction \p ExtOpnd to
3315   /// \p PromotedInsts and record the type of extension we have seen.
3316   static void addPromotedInst(InstrToOrigTy &PromotedInsts,
3317                               Instruction *ExtOpnd,
3318                               bool IsSExt) {
3319     ExtType ExtTy = IsSExt ? SignExtension : ZeroExtension;
3320     InstrToOrigTy::iterator It = PromotedInsts.find(ExtOpnd);
3321     if (It != PromotedInsts.end()) {
3322       // If the new extension is same as original, the information in
3323       // PromotedInsts[ExtOpnd] is still correct.
3324       if (It->second.getInt() == ExtTy)
3325         return;
3326 
3327       // Now the new extension is different from old extension, we make
3328       // the type information invalid by setting extension type to
3329       // BothExtension.
3330       ExtTy = BothExtension;
3331     }
3332     PromotedInsts[ExtOpnd] = TypeIsSExt(ExtOpnd->getType(), ExtTy);
3333   }
3334 
3335   /// Utility function to query the original type of instruction \p Opnd
3336   /// with a matched extension type. If the extension doesn't match, we
3337   /// cannot use the information we had on the original type.
3338   /// BothExtension doesn't match any extension type.
3339   static const Type *getOrigType(const InstrToOrigTy &PromotedInsts,
3340                                  Instruction *Opnd,
3341                                  bool IsSExt) {
3342     ExtType ExtTy = IsSExt ? SignExtension : ZeroExtension;
3343     InstrToOrigTy::const_iterator It = PromotedInsts.find(Opnd);
3344     if (It != PromotedInsts.end() && It->second.getInt() == ExtTy)
3345       return It->second.getPointer();
3346     return nullptr;
3347   }
3348 
3349   /// Utility function to check whether or not a sign or zero extension
3350   /// of \p Inst with \p ConsideredExtType can be moved through \p Inst by
3351   /// either using the operands of \p Inst or promoting \p Inst.
3352   /// The type of the extension is defined by \p IsSExt.
3353   /// In other words, check if:
3354   /// ext (Ty Inst opnd1 opnd2 ... opndN) to ConsideredExtType.
3355   /// #1 Promotion applies:
3356   /// ConsideredExtType Inst (ext opnd1 to ConsideredExtType, ...).
3357   /// #2 Operand reuses:
3358   /// ext opnd1 to ConsideredExtType.
3359   /// \p PromotedInsts maps the instructions to their type before promotion.
3360   static bool canGetThrough(const Instruction *Inst, Type *ConsideredExtType,
3361                             const InstrToOrigTy &PromotedInsts, bool IsSExt);
3362 
3363   /// Utility function to determine if \p OpIdx should be promoted when
3364   /// promoting \p Inst.
3365   static bool shouldExtOperand(const Instruction *Inst, int OpIdx) {
3366     return !(isa<SelectInst>(Inst) && OpIdx == 0);
3367   }
3368 
3369   /// Utility function to promote the operand of \p Ext when this
3370   /// operand is a promotable trunc or sext or zext.
3371   /// \p PromotedInsts maps the instructions to their type before promotion.
3372   /// \p CreatedInstsCost[out] contains the cost of all instructions
3373   /// created to promote the operand of Ext.
3374   /// Newly added extensions are inserted in \p Exts.
3375   /// Newly added truncates are inserted in \p Truncs.
3376   /// Should never be called directly.
3377   /// \return The promoted value which is used instead of Ext.
3378   static Value *promoteOperandForTruncAndAnyExt(
3379       Instruction *Ext, TypePromotionTransaction &TPT,
3380       InstrToOrigTy &PromotedInsts, unsigned &CreatedInstsCost,
3381       SmallVectorImpl<Instruction *> *Exts,
3382       SmallVectorImpl<Instruction *> *Truncs, const TargetLowering &TLI);
3383 
3384   /// Utility function to promote the operand of \p Ext when this
3385   /// operand is promotable and is not a supported trunc or sext.
3386   /// \p PromotedInsts maps the instructions to their type before promotion.
3387   /// \p CreatedInstsCost[out] contains the cost of all the instructions
3388   /// created to promote the operand of Ext.
3389   /// Newly added extensions are inserted in \p Exts.
3390   /// Newly added truncates are inserted in \p Truncs.
3391   /// Should never be called directly.
3392   /// \return The promoted value which is used instead of Ext.
3393   static Value *promoteOperandForOther(Instruction *Ext,
3394                                        TypePromotionTransaction &TPT,
3395                                        InstrToOrigTy &PromotedInsts,
3396                                        unsigned &CreatedInstsCost,
3397                                        SmallVectorImpl<Instruction *> *Exts,
3398                                        SmallVectorImpl<Instruction *> *Truncs,
3399                                        const TargetLowering &TLI, bool IsSExt);
3400 
3401   /// \see promoteOperandForOther.
3402   static Value *signExtendOperandForOther(
3403       Instruction *Ext, TypePromotionTransaction &TPT,
3404       InstrToOrigTy &PromotedInsts, unsigned &CreatedInstsCost,
3405       SmallVectorImpl<Instruction *> *Exts,
3406       SmallVectorImpl<Instruction *> *Truncs, const TargetLowering &TLI) {
3407     return promoteOperandForOther(Ext, TPT, PromotedInsts, CreatedInstsCost,
3408                                   Exts, Truncs, TLI, true);
3409   }
3410 
3411   /// \see promoteOperandForOther.
3412   static Value *zeroExtendOperandForOther(
3413       Instruction *Ext, TypePromotionTransaction &TPT,
3414       InstrToOrigTy &PromotedInsts, unsigned &CreatedInstsCost,
3415       SmallVectorImpl<Instruction *> *Exts,
3416       SmallVectorImpl<Instruction *> *Truncs, const TargetLowering &TLI) {
3417     return promoteOperandForOther(Ext, TPT, PromotedInsts, CreatedInstsCost,
3418                                   Exts, Truncs, TLI, false);
3419   }
3420 
3421 public:
3422   /// Type for the utility function that promotes the operand of Ext.
3423   using Action = Value *(*)(Instruction *Ext, TypePromotionTransaction &TPT,
3424                             InstrToOrigTy &PromotedInsts,
3425                             unsigned &CreatedInstsCost,
3426                             SmallVectorImpl<Instruction *> *Exts,
3427                             SmallVectorImpl<Instruction *> *Truncs,
3428                             const TargetLowering &TLI);
3429 
3430   /// Given a sign/zero extend instruction \p Ext, return the appropriate
3431   /// action to promote the operand of \p Ext instead of using Ext.
3432   /// \return NULL if no promotable action is possible with the current
3433   /// sign extension.
3434   /// \p InsertedInsts keeps track of all the instructions inserted by the
3435   /// other CodeGenPrepare optimizations. This information is important
3436   /// because we do not want to promote these instructions as CodeGenPrepare
3437   /// will reinsert them later. Thus creating an infinite loop: create/remove.
3438   /// \p PromotedInsts maps the instructions to their type before promotion.
3439   static Action getAction(Instruction *Ext, const SetOfInstrs &InsertedInsts,
3440                           const TargetLowering &TLI,
3441                           const InstrToOrigTy &PromotedInsts);
3442 };
3443 
3444 } // end anonymous namespace
3445 
3446 bool TypePromotionHelper::canGetThrough(const Instruction *Inst,
3447                                         Type *ConsideredExtType,
3448                                         const InstrToOrigTy &PromotedInsts,
3449                                         bool IsSExt) {
3450   // The promotion helper does not know how to deal with vector types yet.
3451   // To be able to fix that, we would need to fix the places where we
3452   // statically extend, e.g., constants and such.
3453   if (Inst->getType()->isVectorTy())
3454     return false;
3455 
3456   // We can always get through zext.
3457   if (isa<ZExtInst>(Inst))
3458     return true;
3459 
3460   // sext(sext) is ok too.
3461   if (IsSExt && isa<SExtInst>(Inst))
3462     return true;
3463 
3464   // We can get through binary operator, if it is legal. In other words, the
3465   // binary operator must have a nuw or nsw flag.
3466   const BinaryOperator *BinOp = dyn_cast<BinaryOperator>(Inst);
3467   if (BinOp && isa<OverflowingBinaryOperator>(BinOp) &&
3468       ((!IsSExt && BinOp->hasNoUnsignedWrap()) ||
3469        (IsSExt && BinOp->hasNoSignedWrap())))
3470     return true;
3471 
3472   // ext(and(opnd, cst)) --> and(ext(opnd), ext(cst))
3473   if ((Inst->getOpcode() == Instruction::And ||
3474        Inst->getOpcode() == Instruction::Or))
3475     return true;
3476 
3477   // ext(xor(opnd, cst)) --> xor(ext(opnd), ext(cst))
3478   if (Inst->getOpcode() == Instruction::Xor) {
3479     const ConstantInt *Cst = dyn_cast<ConstantInt>(Inst->getOperand(1));
3480     // Make sure it is not a NOT.
3481     if (Cst && !Cst->getValue().isAllOnesValue())
3482       return true;
3483   }
3484 
3485   // zext(shrl(opnd, cst)) --> shrl(zext(opnd), zext(cst))
3486   // It may change a poisoned value into a regular value, like
3487   //     zext i32 (shrl i8 %val, 12)  -->  shrl i32 (zext i8 %val), 12
3488   //          poisoned value                    regular value
3489   // It should be OK since undef covers valid value.
3490   if (Inst->getOpcode() == Instruction::LShr && !IsSExt)
3491     return true;
3492 
3493   // and(ext(shl(opnd, cst)), cst) --> and(shl(ext(opnd), ext(cst)), cst)
3494   // It may change a poisoned value into a regular value, like
3495   //     zext i32 (shl i8 %val, 12)  -->  shl i32 (zext i8 %val), 12
3496   //          poisoned value                    regular value
3497   // It should be OK since undef covers valid value.
3498   if (Inst->getOpcode() == Instruction::Shl && Inst->hasOneUse()) {
3499     const Instruction *ExtInst =
3500         dyn_cast<const Instruction>(*Inst->user_begin());
3501     if (ExtInst->hasOneUse()) {
3502       const Instruction *AndInst =
3503           dyn_cast<const Instruction>(*ExtInst->user_begin());
3504       if (AndInst && AndInst->getOpcode() == Instruction::And) {
3505         const ConstantInt *Cst = dyn_cast<ConstantInt>(AndInst->getOperand(1));
3506         if (Cst &&
3507             Cst->getValue().isIntN(Inst->getType()->getIntegerBitWidth()))
3508           return true;
3509       }
3510     }
3511   }
3512 
3513   // Check if we can do the following simplification.
3514   // ext(trunc(opnd)) --> ext(opnd)
3515   if (!isa<TruncInst>(Inst))
3516     return false;
3517 
3518   Value *OpndVal = Inst->getOperand(0);
3519   // Check if we can use this operand in the extension.
3520   // If the type is larger than the result type of the extension, we cannot.
3521   if (!OpndVal->getType()->isIntegerTy() ||
3522       OpndVal->getType()->getIntegerBitWidth() >
3523           ConsideredExtType->getIntegerBitWidth())
3524     return false;
3525 
3526   // If the operand of the truncate is not an instruction, we will not have
3527   // any information on the dropped bits.
3528   // (Actually we could for constant but it is not worth the extra logic).
3529   Instruction *Opnd = dyn_cast<Instruction>(OpndVal);
3530   if (!Opnd)
3531     return false;
3532 
3533   // Check if the source of the type is narrow enough.
3534   // I.e., check that trunc just drops extended bits of the same kind of
3535   // the extension.
3536   // #1 get the type of the operand and check the kind of the extended bits.
3537   const Type *OpndType = getOrigType(PromotedInsts, Opnd, IsSExt);
3538   if (OpndType)
3539     ;
3540   else if ((IsSExt && isa<SExtInst>(Opnd)) || (!IsSExt && isa<ZExtInst>(Opnd)))
3541     OpndType = Opnd->getOperand(0)->getType();
3542   else
3543     return false;
3544 
3545   // #2 check that the truncate just drops extended bits.
3546   return Inst->getType()->getIntegerBitWidth() >=
3547          OpndType->getIntegerBitWidth();
3548 }
3549 
3550 TypePromotionHelper::Action TypePromotionHelper::getAction(
3551     Instruction *Ext, const SetOfInstrs &InsertedInsts,
3552     const TargetLowering &TLI, const InstrToOrigTy &PromotedInsts) {
3553   assert((isa<SExtInst>(Ext) || isa<ZExtInst>(Ext)) &&
3554          "Unexpected instruction type");
3555   Instruction *ExtOpnd = dyn_cast<Instruction>(Ext->getOperand(0));
3556   Type *ExtTy = Ext->getType();
3557   bool IsSExt = isa<SExtInst>(Ext);
3558   // If the operand of the extension is not an instruction, we cannot
3559   // get through.
3560   // If it, check we can get through.
3561   if (!ExtOpnd || !canGetThrough(ExtOpnd, ExtTy, PromotedInsts, IsSExt))
3562     return nullptr;
3563 
3564   // Do not promote if the operand has been added by codegenprepare.
3565   // Otherwise, it means we are undoing an optimization that is likely to be
3566   // redone, thus causing potential infinite loop.
3567   if (isa<TruncInst>(ExtOpnd) && InsertedInsts.count(ExtOpnd))
3568     return nullptr;
3569 
3570   // SExt or Trunc instructions.
3571   // Return the related handler.
3572   if (isa<SExtInst>(ExtOpnd) || isa<TruncInst>(ExtOpnd) ||
3573       isa<ZExtInst>(ExtOpnd))
3574     return promoteOperandForTruncAndAnyExt;
3575 
3576   // Regular instruction.
3577   // Abort early if we will have to insert non-free instructions.
3578   if (!ExtOpnd->hasOneUse() && !TLI.isTruncateFree(ExtTy, ExtOpnd->getType()))
3579     return nullptr;
3580   return IsSExt ? signExtendOperandForOther : zeroExtendOperandForOther;
3581 }
3582 
3583 Value *TypePromotionHelper::promoteOperandForTruncAndAnyExt(
3584     Instruction *SExt, TypePromotionTransaction &TPT,
3585     InstrToOrigTy &PromotedInsts, unsigned &CreatedInstsCost,
3586     SmallVectorImpl<Instruction *> *Exts,
3587     SmallVectorImpl<Instruction *> *Truncs, const TargetLowering &TLI) {
3588   // By construction, the operand of SExt is an instruction. Otherwise we cannot
3589   // get through it and this method should not be called.
3590   Instruction *SExtOpnd = cast<Instruction>(SExt->getOperand(0));
3591   Value *ExtVal = SExt;
3592   bool HasMergedNonFreeExt = false;
3593   if (isa<ZExtInst>(SExtOpnd)) {
3594     // Replace s|zext(zext(opnd))
3595     // => zext(opnd).
3596     HasMergedNonFreeExt = !TLI.isExtFree(SExtOpnd);
3597     Value *ZExt =
3598         TPT.createZExt(SExt, SExtOpnd->getOperand(0), SExt->getType());
3599     TPT.replaceAllUsesWith(SExt, ZExt);
3600     TPT.eraseInstruction(SExt);
3601     ExtVal = ZExt;
3602   } else {
3603     // Replace z|sext(trunc(opnd)) or sext(sext(opnd))
3604     // => z|sext(opnd).
3605     TPT.setOperand(SExt, 0, SExtOpnd->getOperand(0));
3606   }
3607   CreatedInstsCost = 0;
3608 
3609   // Remove dead code.
3610   if (SExtOpnd->use_empty())
3611     TPT.eraseInstruction(SExtOpnd);
3612 
3613   // Check if the extension is still needed.
3614   Instruction *ExtInst = dyn_cast<Instruction>(ExtVal);
3615   if (!ExtInst || ExtInst->getType() != ExtInst->getOperand(0)->getType()) {
3616     if (ExtInst) {
3617       if (Exts)
3618         Exts->push_back(ExtInst);
3619       CreatedInstsCost = !TLI.isExtFree(ExtInst) && !HasMergedNonFreeExt;
3620     }
3621     return ExtVal;
3622   }
3623 
3624   // At this point we have: ext ty opnd to ty.
3625   // Reassign the uses of ExtInst to the opnd and remove ExtInst.
3626   Value *NextVal = ExtInst->getOperand(0);
3627   TPT.eraseInstruction(ExtInst, NextVal);
3628   return NextVal;
3629 }
3630 
3631 Value *TypePromotionHelper::promoteOperandForOther(
3632     Instruction *Ext, TypePromotionTransaction &TPT,
3633     InstrToOrigTy &PromotedInsts, unsigned &CreatedInstsCost,
3634     SmallVectorImpl<Instruction *> *Exts,
3635     SmallVectorImpl<Instruction *> *Truncs, const TargetLowering &TLI,
3636     bool IsSExt) {
3637   // By construction, the operand of Ext is an instruction. Otherwise we cannot
3638   // get through it and this method should not be called.
3639   Instruction *ExtOpnd = cast<Instruction>(Ext->getOperand(0));
3640   CreatedInstsCost = 0;
3641   if (!ExtOpnd->hasOneUse()) {
3642     // ExtOpnd will be promoted.
3643     // All its uses, but Ext, will need to use a truncated value of the
3644     // promoted version.
3645     // Create the truncate now.
3646     Value *Trunc = TPT.createTrunc(Ext, ExtOpnd->getType());
3647     if (Instruction *ITrunc = dyn_cast<Instruction>(Trunc)) {
3648       // Insert it just after the definition.
3649       ITrunc->moveAfter(ExtOpnd);
3650       if (Truncs)
3651         Truncs->push_back(ITrunc);
3652     }
3653 
3654     TPT.replaceAllUsesWith(ExtOpnd, Trunc);
3655     // Restore the operand of Ext (which has been replaced by the previous call
3656     // to replaceAllUsesWith) to avoid creating a cycle trunc <-> sext.
3657     TPT.setOperand(Ext, 0, ExtOpnd);
3658   }
3659 
3660   // Get through the Instruction:
3661   // 1. Update its type.
3662   // 2. Replace the uses of Ext by Inst.
3663   // 3. Extend each operand that needs to be extended.
3664 
3665   // Remember the original type of the instruction before promotion.
3666   // This is useful to know that the high bits are sign extended bits.
3667   addPromotedInst(PromotedInsts, ExtOpnd, IsSExt);
3668   // Step #1.
3669   TPT.mutateType(ExtOpnd, Ext->getType());
3670   // Step #2.
3671   TPT.replaceAllUsesWith(Ext, ExtOpnd);
3672   // Step #3.
3673   Instruction *ExtForOpnd = Ext;
3674 
3675   LLVM_DEBUG(dbgs() << "Propagate Ext to operands\n");
3676   for (int OpIdx = 0, EndOpIdx = ExtOpnd->getNumOperands(); OpIdx != EndOpIdx;
3677        ++OpIdx) {
3678     LLVM_DEBUG(dbgs() << "Operand:\n" << *(ExtOpnd->getOperand(OpIdx)) << '\n');
3679     if (ExtOpnd->getOperand(OpIdx)->getType() == Ext->getType() ||
3680         !shouldExtOperand(ExtOpnd, OpIdx)) {
3681       LLVM_DEBUG(dbgs() << "No need to propagate\n");
3682       continue;
3683     }
3684     // Check if we can statically extend the operand.
3685     Value *Opnd = ExtOpnd->getOperand(OpIdx);
3686     if (const ConstantInt *Cst = dyn_cast<ConstantInt>(Opnd)) {
3687       LLVM_DEBUG(dbgs() << "Statically extend\n");
3688       unsigned BitWidth = Ext->getType()->getIntegerBitWidth();
3689       APInt CstVal = IsSExt ? Cst->getValue().sext(BitWidth)
3690                             : Cst->getValue().zext(BitWidth);
3691       TPT.setOperand(ExtOpnd, OpIdx, ConstantInt::get(Ext->getType(), CstVal));
3692       continue;
3693     }
3694     // UndefValue are typed, so we have to statically sign extend them.
3695     if (isa<UndefValue>(Opnd)) {
3696       LLVM_DEBUG(dbgs() << "Statically extend\n");
3697       TPT.setOperand(ExtOpnd, OpIdx, UndefValue::get(Ext->getType()));
3698       continue;
3699     }
3700 
3701     // Otherwise we have to explicitly sign extend the operand.
3702     // Check if Ext was reused to extend an operand.
3703     if (!ExtForOpnd) {
3704       // If yes, create a new one.
3705       LLVM_DEBUG(dbgs() << "More operands to ext\n");
3706       Value *ValForExtOpnd = IsSExt ? TPT.createSExt(Ext, Opnd, Ext->getType())
3707         : TPT.createZExt(Ext, Opnd, Ext->getType());
3708       if (!isa<Instruction>(ValForExtOpnd)) {
3709         TPT.setOperand(ExtOpnd, OpIdx, ValForExtOpnd);
3710         continue;
3711       }
3712       ExtForOpnd = cast<Instruction>(ValForExtOpnd);
3713     }
3714     if (Exts)
3715       Exts->push_back(ExtForOpnd);
3716     TPT.setOperand(ExtForOpnd, 0, Opnd);
3717 
3718     // Move the sign extension before the insertion point.
3719     TPT.moveBefore(ExtForOpnd, ExtOpnd);
3720     TPT.setOperand(ExtOpnd, OpIdx, ExtForOpnd);
3721     CreatedInstsCost += !TLI.isExtFree(ExtForOpnd);
3722     // If more sext are required, new instructions will have to be created.
3723     ExtForOpnd = nullptr;
3724   }
3725   if (ExtForOpnd == Ext) {
3726     LLVM_DEBUG(dbgs() << "Extension is useless now\n");
3727     TPT.eraseInstruction(Ext);
3728   }
3729   return ExtOpnd;
3730 }
3731 
3732 /// Check whether or not promoting an instruction to a wider type is profitable.
3733 /// \p NewCost gives the cost of extension instructions created by the
3734 /// promotion.
3735 /// \p OldCost gives the cost of extension instructions before the promotion
3736 /// plus the number of instructions that have been
3737 /// matched in the addressing mode the promotion.
3738 /// \p PromotedOperand is the value that has been promoted.
3739 /// \return True if the promotion is profitable, false otherwise.
3740 bool AddressingModeMatcher::isPromotionProfitable(
3741     unsigned NewCost, unsigned OldCost, Value *PromotedOperand) const {
3742   LLVM_DEBUG(dbgs() << "OldCost: " << OldCost << "\tNewCost: " << NewCost
3743                     << '\n');
3744   // The cost of the new extensions is greater than the cost of the
3745   // old extension plus what we folded.
3746   // This is not profitable.
3747   if (NewCost > OldCost)
3748     return false;
3749   if (NewCost < OldCost)
3750     return true;
3751   // The promotion is neutral but it may help folding the sign extension in
3752   // loads for instance.
3753   // Check that we did not create an illegal instruction.
3754   return isPromotedInstructionLegal(TLI, DL, PromotedOperand);
3755 }
3756 
3757 /// Given an instruction or constant expr, see if we can fold the operation
3758 /// into the addressing mode. If so, update the addressing mode and return
3759 /// true, otherwise return false without modifying AddrMode.
3760 /// If \p MovedAway is not NULL, it contains the information of whether or
3761 /// not AddrInst has to be folded into the addressing mode on success.
3762 /// If \p MovedAway == true, \p AddrInst will not be part of the addressing
3763 /// because it has been moved away.
3764 /// Thus AddrInst must not be added in the matched instructions.
3765 /// This state can happen when AddrInst is a sext, since it may be moved away.
3766 /// Therefore, AddrInst may not be valid when MovedAway is true and it must
3767 /// not be referenced anymore.
3768 bool AddressingModeMatcher::matchOperationAddr(User *AddrInst, unsigned Opcode,
3769                                                unsigned Depth,
3770                                                bool *MovedAway) {
3771   // Avoid exponential behavior on extremely deep expression trees.
3772   if (Depth >= 5) return false;
3773 
3774   // By default, all matched instructions stay in place.
3775   if (MovedAway)
3776     *MovedAway = false;
3777 
3778   switch (Opcode) {
3779   case Instruction::PtrToInt:
3780     // PtrToInt is always a noop, as we know that the int type is pointer sized.
3781     return matchAddr(AddrInst->getOperand(0), Depth);
3782   case Instruction::IntToPtr: {
3783     auto AS = AddrInst->getType()->getPointerAddressSpace();
3784     auto PtrTy = MVT::getIntegerVT(DL.getPointerSizeInBits(AS));
3785     // This inttoptr is a no-op if the integer type is pointer sized.
3786     if (TLI.getValueType(DL, AddrInst->getOperand(0)->getType()) == PtrTy)
3787       return matchAddr(AddrInst->getOperand(0), Depth);
3788     return false;
3789   }
3790   case Instruction::BitCast:
3791     // BitCast is always a noop, and we can handle it as long as it is
3792     // int->int or pointer->pointer (we don't want int<->fp or something).
3793     if (AddrInst->getOperand(0)->getType()->isIntOrPtrTy() &&
3794         // Don't touch identity bitcasts.  These were probably put here by LSR,
3795         // and we don't want to mess around with them.  Assume it knows what it
3796         // is doing.
3797         AddrInst->getOperand(0)->getType() != AddrInst->getType())
3798       return matchAddr(AddrInst->getOperand(0), Depth);
3799     return false;
3800   case Instruction::AddrSpaceCast: {
3801     unsigned SrcAS
3802       = AddrInst->getOperand(0)->getType()->getPointerAddressSpace();
3803     unsigned DestAS = AddrInst->getType()->getPointerAddressSpace();
3804     if (TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
3805       return matchAddr(AddrInst->getOperand(0), Depth);
3806     return false;
3807   }
3808   case Instruction::Add: {
3809     // Check to see if we can merge in the RHS then the LHS.  If so, we win.
3810     ExtAddrMode BackupAddrMode = AddrMode;
3811     unsigned OldSize = AddrModeInsts.size();
3812     // Start a transaction at this point.
3813     // The LHS may match but not the RHS.
3814     // Therefore, we need a higher level restoration point to undo partially
3815     // matched operation.
3816     TypePromotionTransaction::ConstRestorationPt LastKnownGood =
3817         TPT.getRestorationPoint();
3818 
3819     if (matchAddr(AddrInst->getOperand(1), Depth+1) &&
3820         matchAddr(AddrInst->getOperand(0), Depth+1))
3821       return true;
3822 
3823     // Restore the old addr mode info.
3824     AddrMode = BackupAddrMode;
3825     AddrModeInsts.resize(OldSize);
3826     TPT.rollback(LastKnownGood);
3827 
3828     // Otherwise this was over-aggressive.  Try merging in the LHS then the RHS.
3829     if (matchAddr(AddrInst->getOperand(0), Depth+1) &&
3830         matchAddr(AddrInst->getOperand(1), Depth+1))
3831       return true;
3832 
3833     // Otherwise we definitely can't merge the ADD in.
3834     AddrMode = BackupAddrMode;
3835     AddrModeInsts.resize(OldSize);
3836     TPT.rollback(LastKnownGood);
3837     break;
3838   }
3839   //case Instruction::Or:
3840   // TODO: We can handle "Or Val, Imm" iff this OR is equivalent to an ADD.
3841   //break;
3842   case Instruction::Mul:
3843   case Instruction::Shl: {
3844     // Can only handle X*C and X << C.
3845     ConstantInt *RHS = dyn_cast<ConstantInt>(AddrInst->getOperand(1));
3846     if (!RHS || RHS->getBitWidth() > 64)
3847       return false;
3848     int64_t Scale = RHS->getSExtValue();
3849     if (Opcode == Instruction::Shl)
3850       Scale = 1LL << Scale;
3851 
3852     return matchScaledValue(AddrInst->getOperand(0), Scale, Depth);
3853   }
3854   case Instruction::GetElementPtr: {
3855     // Scan the GEP.  We check it if it contains constant offsets and at most
3856     // one variable offset.
3857     int VariableOperand = -1;
3858     unsigned VariableScale = 0;
3859 
3860     int64_t ConstantOffset = 0;
3861     gep_type_iterator GTI = gep_type_begin(AddrInst);
3862     for (unsigned i = 1, e = AddrInst->getNumOperands(); i != e; ++i, ++GTI) {
3863       if (StructType *STy = GTI.getStructTypeOrNull()) {
3864         const StructLayout *SL = DL.getStructLayout(STy);
3865         unsigned Idx =
3866           cast<ConstantInt>(AddrInst->getOperand(i))->getZExtValue();
3867         ConstantOffset += SL->getElementOffset(Idx);
3868       } else {
3869         uint64_t TypeSize = DL.getTypeAllocSize(GTI.getIndexedType());
3870         if (ConstantInt *CI = dyn_cast<ConstantInt>(AddrInst->getOperand(i))) {
3871           const APInt &CVal = CI->getValue();
3872           if (CVal.getMinSignedBits() <= 64) {
3873             ConstantOffset += CVal.getSExtValue() * TypeSize;
3874             continue;
3875           }
3876         }
3877         if (TypeSize) {  // Scales of zero don't do anything.
3878           // We only allow one variable index at the moment.
3879           if (VariableOperand != -1)
3880             return false;
3881 
3882           // Remember the variable index.
3883           VariableOperand = i;
3884           VariableScale = TypeSize;
3885         }
3886       }
3887     }
3888 
3889     // A common case is for the GEP to only do a constant offset.  In this case,
3890     // just add it to the disp field and check validity.
3891     if (VariableOperand == -1) {
3892       AddrMode.BaseOffs += ConstantOffset;
3893       if (ConstantOffset == 0 ||
3894           TLI.isLegalAddressingMode(DL, AddrMode, AccessTy, AddrSpace)) {
3895         // Check to see if we can fold the base pointer in too.
3896         if (matchAddr(AddrInst->getOperand(0), Depth+1))
3897           return true;
3898       } else if (EnableGEPOffsetSplit && isa<GetElementPtrInst>(AddrInst) &&
3899                  TLI.shouldConsiderGEPOffsetSplit() && Depth == 0 &&
3900                  ConstantOffset > 0) {
3901         // Record GEPs with non-zero offsets as candidates for splitting in the
3902         // event that the offset cannot fit into the r+i addressing mode.
3903         // Simple and common case that only one GEP is used in calculating the
3904         // address for the memory access.
3905         Value *Base = AddrInst->getOperand(0);
3906         auto *BaseI = dyn_cast<Instruction>(Base);
3907         auto *GEP = cast<GetElementPtrInst>(AddrInst);
3908         if (isa<Argument>(Base) || isa<GlobalValue>(Base) ||
3909             (BaseI && !isa<CastInst>(BaseI) &&
3910              !isa<GetElementPtrInst>(BaseI))) {
3911           // If the base is an instruction, make sure the GEP is not in the same
3912           // basic block as the base. If the base is an argument or global
3913           // value, make sure the GEP is not in the entry block.  Otherwise,
3914           // instruction selection can undo the split.  Also make sure the
3915           // parent block allows inserting non-PHI instructions before the
3916           // terminator.
3917           BasicBlock *Parent =
3918               BaseI ? BaseI->getParent() : &GEP->getFunction()->getEntryBlock();
3919           if (GEP->getParent() != Parent && !Parent->getTerminator()->isEHPad())
3920             LargeOffsetGEP = std::make_pair(GEP, ConstantOffset);
3921         }
3922       }
3923       AddrMode.BaseOffs -= ConstantOffset;
3924       return false;
3925     }
3926 
3927     // Save the valid addressing mode in case we can't match.
3928     ExtAddrMode BackupAddrMode = AddrMode;
3929     unsigned OldSize = AddrModeInsts.size();
3930 
3931     // See if the scale and offset amount is valid for this target.
3932     AddrMode.BaseOffs += ConstantOffset;
3933 
3934     // Match the base operand of the GEP.
3935     if (!matchAddr(AddrInst->getOperand(0), Depth+1)) {
3936       // If it couldn't be matched, just stuff the value in a register.
3937       if (AddrMode.HasBaseReg) {
3938         AddrMode = BackupAddrMode;
3939         AddrModeInsts.resize(OldSize);
3940         return false;
3941       }
3942       AddrMode.HasBaseReg = true;
3943       AddrMode.BaseReg = AddrInst->getOperand(0);
3944     }
3945 
3946     // Match the remaining variable portion of the GEP.
3947     if (!matchScaledValue(AddrInst->getOperand(VariableOperand), VariableScale,
3948                           Depth)) {
3949       // If it couldn't be matched, try stuffing the base into a register
3950       // instead of matching it, and retrying the match of the scale.
3951       AddrMode = BackupAddrMode;
3952       AddrModeInsts.resize(OldSize);
3953       if (AddrMode.HasBaseReg)
3954         return false;
3955       AddrMode.HasBaseReg = true;
3956       AddrMode.BaseReg = AddrInst->getOperand(0);
3957       AddrMode.BaseOffs += ConstantOffset;
3958       if (!matchScaledValue(AddrInst->getOperand(VariableOperand),
3959                             VariableScale, Depth)) {
3960         // If even that didn't work, bail.
3961         AddrMode = BackupAddrMode;
3962         AddrModeInsts.resize(OldSize);
3963         return false;
3964       }
3965     }
3966 
3967     return true;
3968   }
3969   case Instruction::SExt:
3970   case Instruction::ZExt: {
3971     Instruction *Ext = dyn_cast<Instruction>(AddrInst);
3972     if (!Ext)
3973       return false;
3974 
3975     // Try to move this ext out of the way of the addressing mode.
3976     // Ask for a method for doing so.
3977     TypePromotionHelper::Action TPH =
3978         TypePromotionHelper::getAction(Ext, InsertedInsts, TLI, PromotedInsts);
3979     if (!TPH)
3980       return false;
3981 
3982     TypePromotionTransaction::ConstRestorationPt LastKnownGood =
3983         TPT.getRestorationPoint();
3984     unsigned CreatedInstsCost = 0;
3985     unsigned ExtCost = !TLI.isExtFree(Ext);
3986     Value *PromotedOperand =
3987         TPH(Ext, TPT, PromotedInsts, CreatedInstsCost, nullptr, nullptr, TLI);
3988     // SExt has been moved away.
3989     // Thus either it will be rematched later in the recursive calls or it is
3990     // gone. Anyway, we must not fold it into the addressing mode at this point.
3991     // E.g.,
3992     // op = add opnd, 1
3993     // idx = ext op
3994     // addr = gep base, idx
3995     // is now:
3996     // promotedOpnd = ext opnd            <- no match here
3997     // op = promoted_add promotedOpnd, 1  <- match (later in recursive calls)
3998     // addr = gep base, op                <- match
3999     if (MovedAway)
4000       *MovedAway = true;
4001 
4002     assert(PromotedOperand &&
4003            "TypePromotionHelper should have filtered out those cases");
4004 
4005     ExtAddrMode BackupAddrMode = AddrMode;
4006     unsigned OldSize = AddrModeInsts.size();
4007 
4008     if (!matchAddr(PromotedOperand, Depth) ||
4009         // The total of the new cost is equal to the cost of the created
4010         // instructions.
4011         // The total of the old cost is equal to the cost of the extension plus
4012         // what we have saved in the addressing mode.
4013         !isPromotionProfitable(CreatedInstsCost,
4014                                ExtCost + (AddrModeInsts.size() - OldSize),
4015                                PromotedOperand)) {
4016       AddrMode = BackupAddrMode;
4017       AddrModeInsts.resize(OldSize);
4018       LLVM_DEBUG(dbgs() << "Sign extension does not pay off: rollback\n");
4019       TPT.rollback(LastKnownGood);
4020       return false;
4021     }
4022     return true;
4023   }
4024   }
4025   return false;
4026 }
4027 
4028 /// If we can, try to add the value of 'Addr' into the current addressing mode.
4029 /// If Addr can't be added to AddrMode this returns false and leaves AddrMode
4030 /// unmodified. This assumes that Addr is either a pointer type or intptr_t
4031 /// for the target.
4032 ///
4033 bool AddressingModeMatcher::matchAddr(Value *Addr, unsigned Depth) {
4034   // Start a transaction at this point that we will rollback if the matching
4035   // fails.
4036   TypePromotionTransaction::ConstRestorationPt LastKnownGood =
4037       TPT.getRestorationPoint();
4038   if (ConstantInt *CI = dyn_cast<ConstantInt>(Addr)) {
4039     // Fold in immediates if legal for the target.
4040     AddrMode.BaseOffs += CI->getSExtValue();
4041     if (TLI.isLegalAddressingMode(DL, AddrMode, AccessTy, AddrSpace))
4042       return true;
4043     AddrMode.BaseOffs -= CI->getSExtValue();
4044   } else if (GlobalValue *GV = dyn_cast<GlobalValue>(Addr)) {
4045     // If this is a global variable, try to fold it into the addressing mode.
4046     if (!AddrMode.BaseGV) {
4047       AddrMode.BaseGV = GV;
4048       if (TLI.isLegalAddressingMode(DL, AddrMode, AccessTy, AddrSpace))
4049         return true;
4050       AddrMode.BaseGV = nullptr;
4051     }
4052   } else if (Instruction *I = dyn_cast<Instruction>(Addr)) {
4053     ExtAddrMode BackupAddrMode = AddrMode;
4054     unsigned OldSize = AddrModeInsts.size();
4055 
4056     // Check to see if it is possible to fold this operation.
4057     bool MovedAway = false;
4058     if (matchOperationAddr(I, I->getOpcode(), Depth, &MovedAway)) {
4059       // This instruction may have been moved away. If so, there is nothing
4060       // to check here.
4061       if (MovedAway)
4062         return true;
4063       // Okay, it's possible to fold this.  Check to see if it is actually
4064       // *profitable* to do so.  We use a simple cost model to avoid increasing
4065       // register pressure too much.
4066       if (I->hasOneUse() ||
4067           isProfitableToFoldIntoAddressingMode(I, BackupAddrMode, AddrMode)) {
4068         AddrModeInsts.push_back(I);
4069         return true;
4070       }
4071 
4072       // It isn't profitable to do this, roll back.
4073       //cerr << "NOT FOLDING: " << *I;
4074       AddrMode = BackupAddrMode;
4075       AddrModeInsts.resize(OldSize);
4076       TPT.rollback(LastKnownGood);
4077     }
4078   } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(Addr)) {
4079     if (matchOperationAddr(CE, CE->getOpcode(), Depth))
4080       return true;
4081     TPT.rollback(LastKnownGood);
4082   } else if (isa<ConstantPointerNull>(Addr)) {
4083     // Null pointer gets folded without affecting the addressing mode.
4084     return true;
4085   }
4086 
4087   // Worse case, the target should support [reg] addressing modes. :)
4088   if (!AddrMode.HasBaseReg) {
4089     AddrMode.HasBaseReg = true;
4090     AddrMode.BaseReg = Addr;
4091     // Still check for legality in case the target supports [imm] but not [i+r].
4092     if (TLI.isLegalAddressingMode(DL, AddrMode, AccessTy, AddrSpace))
4093       return true;
4094     AddrMode.HasBaseReg = false;
4095     AddrMode.BaseReg = nullptr;
4096   }
4097 
4098   // If the base register is already taken, see if we can do [r+r].
4099   if (AddrMode.Scale == 0) {
4100     AddrMode.Scale = 1;
4101     AddrMode.ScaledReg = Addr;
4102     if (TLI.isLegalAddressingMode(DL, AddrMode, AccessTy, AddrSpace))
4103       return true;
4104     AddrMode.Scale = 0;
4105     AddrMode.ScaledReg = nullptr;
4106   }
4107   // Couldn't match.
4108   TPT.rollback(LastKnownGood);
4109   return false;
4110 }
4111 
4112 /// Check to see if all uses of OpVal by the specified inline asm call are due
4113 /// to memory operands. If so, return true, otherwise return false.
4114 static bool IsOperandAMemoryOperand(CallInst *CI, InlineAsm *IA, Value *OpVal,
4115                                     const TargetLowering &TLI,
4116                                     const TargetRegisterInfo &TRI) {
4117   const Function *F = CI->getFunction();
4118   TargetLowering::AsmOperandInfoVector TargetConstraints =
4119       TLI.ParseConstraints(F->getParent()->getDataLayout(), &TRI,
4120                             ImmutableCallSite(CI));
4121 
4122   for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
4123     TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
4124 
4125     // Compute the constraint code and ConstraintType to use.
4126     TLI.ComputeConstraintToUse(OpInfo, SDValue());
4127 
4128     // If this asm operand is our Value*, and if it isn't an indirect memory
4129     // operand, we can't fold it!
4130     if (OpInfo.CallOperandVal == OpVal &&
4131         (OpInfo.ConstraintType != TargetLowering::C_Memory ||
4132          !OpInfo.isIndirect))
4133       return false;
4134   }
4135 
4136   return true;
4137 }
4138 
4139 // Max number of memory uses to look at before aborting the search to conserve
4140 // compile time.
4141 static constexpr int MaxMemoryUsesToScan = 20;
4142 
4143 /// Recursively walk all the uses of I until we find a memory use.
4144 /// If we find an obviously non-foldable instruction, return true.
4145 /// Add the ultimately found memory instructions to MemoryUses.
4146 static bool FindAllMemoryUses(
4147     Instruction *I,
4148     SmallVectorImpl<std::pair<Instruction *, unsigned>> &MemoryUses,
4149     SmallPtrSetImpl<Instruction *> &ConsideredInsts, const TargetLowering &TLI,
4150     const TargetRegisterInfo &TRI, int SeenInsts = 0) {
4151   // If we already considered this instruction, we're done.
4152   if (!ConsideredInsts.insert(I).second)
4153     return false;
4154 
4155   // If this is an obviously unfoldable instruction, bail out.
4156   if (!MightBeFoldableInst(I))
4157     return true;
4158 
4159   const bool OptSize = I->getFunction()->optForSize();
4160 
4161   // Loop over all the uses, recursively processing them.
4162   for (Use &U : I->uses()) {
4163     // Conservatively return true if we're seeing a large number or a deep chain
4164     // of users. This avoids excessive compilation times in pathological cases.
4165     if (SeenInsts++ >= MaxMemoryUsesToScan)
4166       return true;
4167 
4168     Instruction *UserI = cast<Instruction>(U.getUser());
4169     if (LoadInst *LI = dyn_cast<LoadInst>(UserI)) {
4170       MemoryUses.push_back(std::make_pair(LI, U.getOperandNo()));
4171       continue;
4172     }
4173 
4174     if (StoreInst *SI = dyn_cast<StoreInst>(UserI)) {
4175       unsigned opNo = U.getOperandNo();
4176       if (opNo != StoreInst::getPointerOperandIndex())
4177         return true; // Storing addr, not into addr.
4178       MemoryUses.push_back(std::make_pair(SI, opNo));
4179       continue;
4180     }
4181 
4182     if (AtomicRMWInst *RMW = dyn_cast<AtomicRMWInst>(UserI)) {
4183       unsigned opNo = U.getOperandNo();
4184       if (opNo != AtomicRMWInst::getPointerOperandIndex())
4185         return true; // Storing addr, not into addr.
4186       MemoryUses.push_back(std::make_pair(RMW, opNo));
4187       continue;
4188     }
4189 
4190     if (AtomicCmpXchgInst *CmpX = dyn_cast<AtomicCmpXchgInst>(UserI)) {
4191       unsigned opNo = U.getOperandNo();
4192       if (opNo != AtomicCmpXchgInst::getPointerOperandIndex())
4193         return true; // Storing addr, not into addr.
4194       MemoryUses.push_back(std::make_pair(CmpX, opNo));
4195       continue;
4196     }
4197 
4198     if (CallInst *CI = dyn_cast<CallInst>(UserI)) {
4199       // If this is a cold call, we can sink the addressing calculation into
4200       // the cold path.  See optimizeCallInst
4201       if (!OptSize && CI->hasFnAttr(Attribute::Cold))
4202         continue;
4203 
4204       InlineAsm *IA = dyn_cast<InlineAsm>(CI->getCalledValue());
4205       if (!IA) return true;
4206 
4207       // If this is a memory operand, we're cool, otherwise bail out.
4208       if (!IsOperandAMemoryOperand(CI, IA, I, TLI, TRI))
4209         return true;
4210       continue;
4211     }
4212 
4213     if (FindAllMemoryUses(UserI, MemoryUses, ConsideredInsts, TLI, TRI,
4214                           SeenInsts))
4215       return true;
4216   }
4217 
4218   return false;
4219 }
4220 
4221 /// Return true if Val is already known to be live at the use site that we're
4222 /// folding it into. If so, there is no cost to include it in the addressing
4223 /// mode. KnownLive1 and KnownLive2 are two values that we know are live at the
4224 /// instruction already.
4225 bool AddressingModeMatcher::valueAlreadyLiveAtInst(Value *Val,Value *KnownLive1,
4226                                                    Value *KnownLive2) {
4227   // If Val is either of the known-live values, we know it is live!
4228   if (Val == nullptr || Val == KnownLive1 || Val == KnownLive2)
4229     return true;
4230 
4231   // All values other than instructions and arguments (e.g. constants) are live.
4232   if (!isa<Instruction>(Val) && !isa<Argument>(Val)) return true;
4233 
4234   // If Val is a constant sized alloca in the entry block, it is live, this is
4235   // true because it is just a reference to the stack/frame pointer, which is
4236   // live for the whole function.
4237   if (AllocaInst *AI = dyn_cast<AllocaInst>(Val))
4238     if (AI->isStaticAlloca())
4239       return true;
4240 
4241   // Check to see if this value is already used in the memory instruction's
4242   // block.  If so, it's already live into the block at the very least, so we
4243   // can reasonably fold it.
4244   return Val->isUsedInBasicBlock(MemoryInst->getParent());
4245 }
4246 
4247 /// It is possible for the addressing mode of the machine to fold the specified
4248 /// instruction into a load or store that ultimately uses it.
4249 /// However, the specified instruction has multiple uses.
4250 /// Given this, it may actually increase register pressure to fold it
4251 /// into the load. For example, consider this code:
4252 ///
4253 ///     X = ...
4254 ///     Y = X+1
4255 ///     use(Y)   -> nonload/store
4256 ///     Z = Y+1
4257 ///     load Z
4258 ///
4259 /// In this case, Y has multiple uses, and can be folded into the load of Z
4260 /// (yielding load [X+2]).  However, doing this will cause both "X" and "X+1" to
4261 /// be live at the use(Y) line.  If we don't fold Y into load Z, we use one
4262 /// fewer register.  Since Y can't be folded into "use(Y)" we don't increase the
4263 /// number of computations either.
4264 ///
4265 /// Note that this (like most of CodeGenPrepare) is just a rough heuristic.  If
4266 /// X was live across 'load Z' for other reasons, we actually *would* want to
4267 /// fold the addressing mode in the Z case.  This would make Y die earlier.
4268 bool AddressingModeMatcher::
4269 isProfitableToFoldIntoAddressingMode(Instruction *I, ExtAddrMode &AMBefore,
4270                                      ExtAddrMode &AMAfter) {
4271   if (IgnoreProfitability) return true;
4272 
4273   // AMBefore is the addressing mode before this instruction was folded into it,
4274   // and AMAfter is the addressing mode after the instruction was folded.  Get
4275   // the set of registers referenced by AMAfter and subtract out those
4276   // referenced by AMBefore: this is the set of values which folding in this
4277   // address extends the lifetime of.
4278   //
4279   // Note that there are only two potential values being referenced here,
4280   // BaseReg and ScaleReg (global addresses are always available, as are any
4281   // folded immediates).
4282   Value *BaseReg = AMAfter.BaseReg, *ScaledReg = AMAfter.ScaledReg;
4283 
4284   // If the BaseReg or ScaledReg was referenced by the previous addrmode, their
4285   // lifetime wasn't extended by adding this instruction.
4286   if (valueAlreadyLiveAtInst(BaseReg, AMBefore.BaseReg, AMBefore.ScaledReg))
4287     BaseReg = nullptr;
4288   if (valueAlreadyLiveAtInst(ScaledReg, AMBefore.BaseReg, AMBefore.ScaledReg))
4289     ScaledReg = nullptr;
4290 
4291   // If folding this instruction (and it's subexprs) didn't extend any live
4292   // ranges, we're ok with it.
4293   if (!BaseReg && !ScaledReg)
4294     return true;
4295 
4296   // If all uses of this instruction can have the address mode sunk into them,
4297   // we can remove the addressing mode and effectively trade one live register
4298   // for another (at worst.)  In this context, folding an addressing mode into
4299   // the use is just a particularly nice way of sinking it.
4300   SmallVector<std::pair<Instruction*,unsigned>, 16> MemoryUses;
4301   SmallPtrSet<Instruction*, 16> ConsideredInsts;
4302   if (FindAllMemoryUses(I, MemoryUses, ConsideredInsts, TLI, TRI))
4303     return false;  // Has a non-memory, non-foldable use!
4304 
4305   // Now that we know that all uses of this instruction are part of a chain of
4306   // computation involving only operations that could theoretically be folded
4307   // into a memory use, loop over each of these memory operation uses and see
4308   // if they could  *actually* fold the instruction.  The assumption is that
4309   // addressing modes are cheap and that duplicating the computation involved
4310   // many times is worthwhile, even on a fastpath. For sinking candidates
4311   // (i.e. cold call sites), this serves as a way to prevent excessive code
4312   // growth since most architectures have some reasonable small and fast way to
4313   // compute an effective address.  (i.e LEA on x86)
4314   SmallVector<Instruction*, 32> MatchedAddrModeInsts;
4315   for (unsigned i = 0, e = MemoryUses.size(); i != e; ++i) {
4316     Instruction *User = MemoryUses[i].first;
4317     unsigned OpNo = MemoryUses[i].second;
4318 
4319     // Get the access type of this use.  If the use isn't a pointer, we don't
4320     // know what it accesses.
4321     Value *Address = User->getOperand(OpNo);
4322     PointerType *AddrTy = dyn_cast<PointerType>(Address->getType());
4323     if (!AddrTy)
4324       return false;
4325     Type *AddressAccessTy = AddrTy->getElementType();
4326     unsigned AS = AddrTy->getAddressSpace();
4327 
4328     // Do a match against the root of this address, ignoring profitability. This
4329     // will tell us if the addressing mode for the memory operation will
4330     // *actually* cover the shared instruction.
4331     ExtAddrMode Result;
4332     std::pair<AssertingVH<GetElementPtrInst>, int64_t> LargeOffsetGEP(nullptr,
4333                                                                       0);
4334     TypePromotionTransaction::ConstRestorationPt LastKnownGood =
4335         TPT.getRestorationPoint();
4336     AddressingModeMatcher Matcher(
4337         MatchedAddrModeInsts, TLI, TRI, AddressAccessTy, AS, MemoryInst, Result,
4338         InsertedInsts, PromotedInsts, TPT, LargeOffsetGEP);
4339     Matcher.IgnoreProfitability = true;
4340     bool Success = Matcher.matchAddr(Address, 0);
4341     (void)Success; assert(Success && "Couldn't select *anything*?");
4342 
4343     // The match was to check the profitability, the changes made are not
4344     // part of the original matcher. Therefore, they should be dropped
4345     // otherwise the original matcher will not present the right state.
4346     TPT.rollback(LastKnownGood);
4347 
4348     // If the match didn't cover I, then it won't be shared by it.
4349     if (!is_contained(MatchedAddrModeInsts, I))
4350       return false;
4351 
4352     MatchedAddrModeInsts.clear();
4353   }
4354 
4355   return true;
4356 }
4357 
4358 /// Return true if the specified values are defined in a
4359 /// different basic block than BB.
4360 static bool IsNonLocalValue(Value *V, BasicBlock *BB) {
4361   if (Instruction *I = dyn_cast<Instruction>(V))
4362     return I->getParent() != BB;
4363   return false;
4364 }
4365 
4366 /// Sink addressing mode computation immediate before MemoryInst if doing so
4367 /// can be done without increasing register pressure.  The need for the
4368 /// register pressure constraint means this can end up being an all or nothing
4369 /// decision for all uses of the same addressing computation.
4370 ///
4371 /// Load and Store Instructions often have addressing modes that can do
4372 /// significant amounts of computation. As such, instruction selection will try
4373 /// to get the load or store to do as much computation as possible for the
4374 /// program. The problem is that isel can only see within a single block. As
4375 /// such, we sink as much legal addressing mode work into the block as possible.
4376 ///
4377 /// This method is used to optimize both load/store and inline asms with memory
4378 /// operands.  It's also used to sink addressing computations feeding into cold
4379 /// call sites into their (cold) basic block.
4380 ///
4381 /// The motivation for handling sinking into cold blocks is that doing so can
4382 /// both enable other address mode sinking (by satisfying the register pressure
4383 /// constraint above), and reduce register pressure globally (by removing the
4384 /// addressing mode computation from the fast path entirely.).
4385 bool CodeGenPrepare::optimizeMemoryInst(Instruction *MemoryInst, Value *Addr,
4386                                         Type *AccessTy, unsigned AddrSpace) {
4387   Value *Repl = Addr;
4388 
4389   // Try to collapse single-value PHI nodes.  This is necessary to undo
4390   // unprofitable PRE transformations.
4391   SmallVector<Value*, 8> worklist;
4392   SmallPtrSet<Value*, 16> Visited;
4393   worklist.push_back(Addr);
4394 
4395   // Use a worklist to iteratively look through PHI and select nodes, and
4396   // ensure that the addressing mode obtained from the non-PHI/select roots of
4397   // the graph are compatible.
4398   bool PhiOrSelectSeen = false;
4399   SmallVector<Instruction*, 16> AddrModeInsts;
4400   const SimplifyQuery SQ(*DL, TLInfo);
4401   AddressingModeCombiner AddrModes(SQ, { Addr, MemoryInst->getParent() });
4402   TypePromotionTransaction TPT(RemovedInsts);
4403   TypePromotionTransaction::ConstRestorationPt LastKnownGood =
4404       TPT.getRestorationPoint();
4405   while (!worklist.empty()) {
4406     Value *V = worklist.back();
4407     worklist.pop_back();
4408 
4409     // We allow traversing cyclic Phi nodes.
4410     // In case of success after this loop we ensure that traversing through
4411     // Phi nodes ends up with all cases to compute address of the form
4412     //    BaseGV + Base + Scale * Index + Offset
4413     // where Scale and Offset are constans and BaseGV, Base and Index
4414     // are exactly the same Values in all cases.
4415     // It means that BaseGV, Scale and Offset dominate our memory instruction
4416     // and have the same value as they had in address computation represented
4417     // as Phi. So we can safely sink address computation to memory instruction.
4418     if (!Visited.insert(V).second)
4419       continue;
4420 
4421     // For a PHI node, push all of its incoming values.
4422     if (PHINode *P = dyn_cast<PHINode>(V)) {
4423       for (Value *IncValue : P->incoming_values())
4424         worklist.push_back(IncValue);
4425       PhiOrSelectSeen = true;
4426       continue;
4427     }
4428     // Similar for select.
4429     if (SelectInst *SI = dyn_cast<SelectInst>(V)) {
4430       worklist.push_back(SI->getFalseValue());
4431       worklist.push_back(SI->getTrueValue());
4432       PhiOrSelectSeen = true;
4433       continue;
4434     }
4435 
4436     // For non-PHIs, determine the addressing mode being computed.  Note that
4437     // the result may differ depending on what other uses our candidate
4438     // addressing instructions might have.
4439     AddrModeInsts.clear();
4440     std::pair<AssertingVH<GetElementPtrInst>, int64_t> LargeOffsetGEP(nullptr,
4441                                                                       0);
4442     ExtAddrMode NewAddrMode = AddressingModeMatcher::Match(
4443         V, AccessTy, AddrSpace, MemoryInst, AddrModeInsts, *TLI, *TRI,
4444         InsertedInsts, PromotedInsts, TPT, LargeOffsetGEP);
4445 
4446     GetElementPtrInst *GEP = LargeOffsetGEP.first;
4447     if (GEP && GEP->getParent() != MemoryInst->getParent() &&
4448         !NewGEPBases.count(GEP)) {
4449       // If splitting the underlying data structure can reduce the offset of a
4450       // GEP, collect the GEP.  Skip the GEPs that are the new bases of
4451       // previously split data structures.
4452       LargeOffsetGEPMap[GEP->getPointerOperand()].push_back(LargeOffsetGEP);
4453       if (LargeOffsetGEPID.find(GEP) == LargeOffsetGEPID.end())
4454         LargeOffsetGEPID[GEP] = LargeOffsetGEPID.size();
4455     }
4456 
4457     NewAddrMode.OriginalValue = V;
4458     if (!AddrModes.addNewAddrMode(NewAddrMode))
4459       break;
4460   }
4461 
4462   // Try to combine the AddrModes we've collected. If we couldn't collect any,
4463   // or we have multiple but either couldn't combine them or combining them
4464   // wouldn't do anything useful, bail out now.
4465   if (!AddrModes.combineAddrModes()) {
4466     TPT.rollback(LastKnownGood);
4467     return false;
4468   }
4469   TPT.commit();
4470 
4471   // Get the combined AddrMode (or the only AddrMode, if we only had one).
4472   ExtAddrMode AddrMode = AddrModes.getAddrMode();
4473 
4474   // If all the instructions matched are already in this BB, don't do anything.
4475   // If we saw a Phi node then it is not local definitely, and if we saw a select
4476   // then we want to push the address calculation past it even if it's already
4477   // in this BB.
4478   if (!PhiOrSelectSeen && none_of(AddrModeInsts, [&](Value *V) {
4479         return IsNonLocalValue(V, MemoryInst->getParent());
4480                   })) {
4481     LLVM_DEBUG(dbgs() << "CGP: Found      local addrmode: " << AddrMode
4482                       << "\n");
4483     return false;
4484   }
4485 
4486   // Insert this computation right after this user.  Since our caller is
4487   // scanning from the top of the BB to the bottom, reuse of the expr are
4488   // guaranteed to happen later.
4489   IRBuilder<> Builder(MemoryInst);
4490 
4491   // Now that we determined the addressing expression we want to use and know
4492   // that we have to sink it into this block.  Check to see if we have already
4493   // done this for some other load/store instr in this block.  If so, reuse
4494   // the computation.  Before attempting reuse, check if the address is valid
4495   // as it may have been erased.
4496 
4497   WeakTrackingVH SunkAddrVH = SunkAddrs[Addr];
4498 
4499   Value * SunkAddr = SunkAddrVH.pointsToAliveValue() ? SunkAddrVH : nullptr;
4500   if (SunkAddr) {
4501     LLVM_DEBUG(dbgs() << "CGP: Reusing nonlocal addrmode: " << AddrMode
4502                       << " for " << *MemoryInst << "\n");
4503     if (SunkAddr->getType() != Addr->getType())
4504       SunkAddr = Builder.CreatePointerCast(SunkAddr, Addr->getType());
4505   } else if (AddrSinkUsingGEPs ||
4506              (!AddrSinkUsingGEPs.getNumOccurrences() && TM && TTI->useAA())) {
4507     // By default, we use the GEP-based method when AA is used later. This
4508     // prevents new inttoptr/ptrtoint pairs from degrading AA capabilities.
4509     LLVM_DEBUG(dbgs() << "CGP: SINKING nonlocal addrmode: " << AddrMode
4510                       << " for " << *MemoryInst << "\n");
4511     Type *IntPtrTy = DL->getIntPtrType(Addr->getType());
4512     Value *ResultPtr = nullptr, *ResultIndex = nullptr;
4513 
4514     // First, find the pointer.
4515     if (AddrMode.BaseReg && AddrMode.BaseReg->getType()->isPointerTy()) {
4516       ResultPtr = AddrMode.BaseReg;
4517       AddrMode.BaseReg = nullptr;
4518     }
4519 
4520     if (AddrMode.Scale && AddrMode.ScaledReg->getType()->isPointerTy()) {
4521       // We can't add more than one pointer together, nor can we scale a
4522       // pointer (both of which seem meaningless).
4523       if (ResultPtr || AddrMode.Scale != 1)
4524         return false;
4525 
4526       ResultPtr = AddrMode.ScaledReg;
4527       AddrMode.Scale = 0;
4528     }
4529 
4530     // It is only safe to sign extend the BaseReg if we know that the math
4531     // required to create it did not overflow before we extend it. Since
4532     // the original IR value was tossed in favor of a constant back when
4533     // the AddrMode was created we need to bail out gracefully if widths
4534     // do not match instead of extending it.
4535     //
4536     // (See below for code to add the scale.)
4537     if (AddrMode.Scale) {
4538       Type *ScaledRegTy = AddrMode.ScaledReg->getType();
4539       if (cast<IntegerType>(IntPtrTy)->getBitWidth() >
4540           cast<IntegerType>(ScaledRegTy)->getBitWidth())
4541         return false;
4542     }
4543 
4544     if (AddrMode.BaseGV) {
4545       if (ResultPtr)
4546         return false;
4547 
4548       ResultPtr = AddrMode.BaseGV;
4549     }
4550 
4551     // If the real base value actually came from an inttoptr, then the matcher
4552     // will look through it and provide only the integer value. In that case,
4553     // use it here.
4554     if (!DL->isNonIntegralPointerType(Addr->getType())) {
4555       if (!ResultPtr && AddrMode.BaseReg) {
4556         ResultPtr = Builder.CreateIntToPtr(AddrMode.BaseReg, Addr->getType(),
4557                                            "sunkaddr");
4558         AddrMode.BaseReg = nullptr;
4559       } else if (!ResultPtr && AddrMode.Scale == 1) {
4560         ResultPtr = Builder.CreateIntToPtr(AddrMode.ScaledReg, Addr->getType(),
4561                                            "sunkaddr");
4562         AddrMode.Scale = 0;
4563       }
4564     }
4565 
4566     if (!ResultPtr &&
4567         !AddrMode.BaseReg && !AddrMode.Scale && !AddrMode.BaseOffs) {
4568       SunkAddr = Constant::getNullValue(Addr->getType());
4569     } else if (!ResultPtr) {
4570       return false;
4571     } else {
4572       Type *I8PtrTy =
4573           Builder.getInt8PtrTy(Addr->getType()->getPointerAddressSpace());
4574       Type *I8Ty = Builder.getInt8Ty();
4575 
4576       // Start with the base register. Do this first so that subsequent address
4577       // matching finds it last, which will prevent it from trying to match it
4578       // as the scaled value in case it happens to be a mul. That would be
4579       // problematic if we've sunk a different mul for the scale, because then
4580       // we'd end up sinking both muls.
4581       if (AddrMode.BaseReg) {
4582         Value *V = AddrMode.BaseReg;
4583         if (V->getType() != IntPtrTy)
4584           V = Builder.CreateIntCast(V, IntPtrTy, /*isSigned=*/true, "sunkaddr");
4585 
4586         ResultIndex = V;
4587       }
4588 
4589       // Add the scale value.
4590       if (AddrMode.Scale) {
4591         Value *V = AddrMode.ScaledReg;
4592         if (V->getType() == IntPtrTy) {
4593           // done.
4594         } else {
4595           assert(cast<IntegerType>(IntPtrTy)->getBitWidth() <
4596                  cast<IntegerType>(V->getType())->getBitWidth() &&
4597                  "We can't transform if ScaledReg is too narrow");
4598           V = Builder.CreateTrunc(V, IntPtrTy, "sunkaddr");
4599         }
4600 
4601         if (AddrMode.Scale != 1)
4602           V = Builder.CreateMul(V, ConstantInt::get(IntPtrTy, AddrMode.Scale),
4603                                 "sunkaddr");
4604         if (ResultIndex)
4605           ResultIndex = Builder.CreateAdd(ResultIndex, V, "sunkaddr");
4606         else
4607           ResultIndex = V;
4608       }
4609 
4610       // Add in the Base Offset if present.
4611       if (AddrMode.BaseOffs) {
4612         Value *V = ConstantInt::get(IntPtrTy, AddrMode.BaseOffs);
4613         if (ResultIndex) {
4614           // We need to add this separately from the scale above to help with
4615           // SDAG consecutive load/store merging.
4616           if (ResultPtr->getType() != I8PtrTy)
4617             ResultPtr = Builder.CreatePointerCast(ResultPtr, I8PtrTy);
4618           ResultPtr = Builder.CreateGEP(I8Ty, ResultPtr, ResultIndex, "sunkaddr");
4619         }
4620 
4621         ResultIndex = V;
4622       }
4623 
4624       if (!ResultIndex) {
4625         SunkAddr = ResultPtr;
4626       } else {
4627         if (ResultPtr->getType() != I8PtrTy)
4628           ResultPtr = Builder.CreatePointerCast(ResultPtr, I8PtrTy);
4629         SunkAddr = Builder.CreateGEP(I8Ty, ResultPtr, ResultIndex, "sunkaddr");
4630       }
4631 
4632       if (SunkAddr->getType() != Addr->getType())
4633         SunkAddr = Builder.CreatePointerCast(SunkAddr, Addr->getType());
4634     }
4635   } else {
4636     // We'd require a ptrtoint/inttoptr down the line, which we can't do for
4637     // non-integral pointers, so in that case bail out now.
4638     Type *BaseTy = AddrMode.BaseReg ? AddrMode.BaseReg->getType() : nullptr;
4639     Type *ScaleTy = AddrMode.Scale ? AddrMode.ScaledReg->getType() : nullptr;
4640     PointerType *BasePtrTy = dyn_cast_or_null<PointerType>(BaseTy);
4641     PointerType *ScalePtrTy = dyn_cast_or_null<PointerType>(ScaleTy);
4642     if (DL->isNonIntegralPointerType(Addr->getType()) ||
4643         (BasePtrTy && DL->isNonIntegralPointerType(BasePtrTy)) ||
4644         (ScalePtrTy && DL->isNonIntegralPointerType(ScalePtrTy)) ||
4645         (AddrMode.BaseGV &&
4646          DL->isNonIntegralPointerType(AddrMode.BaseGV->getType())))
4647       return false;
4648 
4649     LLVM_DEBUG(dbgs() << "CGP: SINKING nonlocal addrmode: " << AddrMode
4650                       << " for " << *MemoryInst << "\n");
4651     Type *IntPtrTy = DL->getIntPtrType(Addr->getType());
4652     Value *Result = nullptr;
4653 
4654     // Start with the base register. Do this first so that subsequent address
4655     // matching finds it last, which will prevent it from trying to match it
4656     // as the scaled value in case it happens to be a mul. That would be
4657     // problematic if we've sunk a different mul for the scale, because then
4658     // we'd end up sinking both muls.
4659     if (AddrMode.BaseReg) {
4660       Value *V = AddrMode.BaseReg;
4661       if (V->getType()->isPointerTy())
4662         V = Builder.CreatePtrToInt(V, IntPtrTy, "sunkaddr");
4663       if (V->getType() != IntPtrTy)
4664         V = Builder.CreateIntCast(V, IntPtrTy, /*isSigned=*/true, "sunkaddr");
4665       Result = V;
4666     }
4667 
4668     // Add the scale value.
4669     if (AddrMode.Scale) {
4670       Value *V = AddrMode.ScaledReg;
4671       if (V->getType() == IntPtrTy) {
4672         // done.
4673       } else if (V->getType()->isPointerTy()) {
4674         V = Builder.CreatePtrToInt(V, IntPtrTy, "sunkaddr");
4675       } else if (cast<IntegerType>(IntPtrTy)->getBitWidth() <
4676                  cast<IntegerType>(V->getType())->getBitWidth()) {
4677         V = Builder.CreateTrunc(V, IntPtrTy, "sunkaddr");
4678       } else {
4679         // It is only safe to sign extend the BaseReg if we know that the math
4680         // required to create it did not overflow before we extend it. Since
4681         // the original IR value was tossed in favor of a constant back when
4682         // the AddrMode was created we need to bail out gracefully if widths
4683         // do not match instead of extending it.
4684         Instruction *I = dyn_cast_or_null<Instruction>(Result);
4685         if (I && (Result != AddrMode.BaseReg))
4686           I->eraseFromParent();
4687         return false;
4688       }
4689       if (AddrMode.Scale != 1)
4690         V = Builder.CreateMul(V, ConstantInt::get(IntPtrTy, AddrMode.Scale),
4691                               "sunkaddr");
4692       if (Result)
4693         Result = Builder.CreateAdd(Result, V, "sunkaddr");
4694       else
4695         Result = V;
4696     }
4697 
4698     // Add in the BaseGV if present.
4699     if (AddrMode.BaseGV) {
4700       Value *V = Builder.CreatePtrToInt(AddrMode.BaseGV, IntPtrTy, "sunkaddr");
4701       if (Result)
4702         Result = Builder.CreateAdd(Result, V, "sunkaddr");
4703       else
4704         Result = V;
4705     }
4706 
4707     // Add in the Base Offset if present.
4708     if (AddrMode.BaseOffs) {
4709       Value *V = ConstantInt::get(IntPtrTy, AddrMode.BaseOffs);
4710       if (Result)
4711         Result = Builder.CreateAdd(Result, V, "sunkaddr");
4712       else
4713         Result = V;
4714     }
4715 
4716     if (!Result)
4717       SunkAddr = Constant::getNullValue(Addr->getType());
4718     else
4719       SunkAddr = Builder.CreateIntToPtr(Result, Addr->getType(), "sunkaddr");
4720   }
4721 
4722   MemoryInst->replaceUsesOfWith(Repl, SunkAddr);
4723   // Store the newly computed address into the cache. In the case we reused a
4724   // value, this should be idempotent.
4725   SunkAddrs[Addr] = WeakTrackingVH(SunkAddr);
4726 
4727   // If we have no uses, recursively delete the value and all dead instructions
4728   // using it.
4729   if (Repl->use_empty()) {
4730     // This can cause recursive deletion, which can invalidate our iterator.
4731     // Use a WeakTrackingVH to hold onto it in case this happens.
4732     Value *CurValue = &*CurInstIterator;
4733     WeakTrackingVH IterHandle(CurValue);
4734     BasicBlock *BB = CurInstIterator->getParent();
4735 
4736     RecursivelyDeleteTriviallyDeadInstructions(Repl, TLInfo);
4737 
4738     if (IterHandle != CurValue) {
4739       // If the iterator instruction was recursively deleted, start over at the
4740       // start of the block.
4741       CurInstIterator = BB->begin();
4742       SunkAddrs.clear();
4743     }
4744   }
4745   ++NumMemoryInsts;
4746   return true;
4747 }
4748 
4749 /// If there are any memory operands, use OptimizeMemoryInst to sink their
4750 /// address computing into the block when possible / profitable.
4751 bool CodeGenPrepare::optimizeInlineAsmInst(CallInst *CS) {
4752   bool MadeChange = false;
4753 
4754   const TargetRegisterInfo *TRI =
4755       TM->getSubtargetImpl(*CS->getFunction())->getRegisterInfo();
4756   TargetLowering::AsmOperandInfoVector TargetConstraints =
4757       TLI->ParseConstraints(*DL, TRI, CS);
4758   unsigned ArgNo = 0;
4759   for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
4760     TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
4761 
4762     // Compute the constraint code and ConstraintType to use.
4763     TLI->ComputeConstraintToUse(OpInfo, SDValue());
4764 
4765     if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
4766         OpInfo.isIndirect) {
4767       Value *OpVal = CS->getArgOperand(ArgNo++);
4768       MadeChange |= optimizeMemoryInst(CS, OpVal, OpVal->getType(), ~0u);
4769     } else if (OpInfo.Type == InlineAsm::isInput)
4770       ArgNo++;
4771   }
4772 
4773   return MadeChange;
4774 }
4775 
4776 /// Check if all the uses of \p Val are equivalent (or free) zero or
4777 /// sign extensions.
4778 static bool hasSameExtUse(Value *Val, const TargetLowering &TLI) {
4779   assert(!Val->use_empty() && "Input must have at least one use");
4780   const Instruction *FirstUser = cast<Instruction>(*Val->user_begin());
4781   bool IsSExt = isa<SExtInst>(FirstUser);
4782   Type *ExtTy = FirstUser->getType();
4783   for (const User *U : Val->users()) {
4784     const Instruction *UI = cast<Instruction>(U);
4785     if ((IsSExt && !isa<SExtInst>(UI)) || (!IsSExt && !isa<ZExtInst>(UI)))
4786       return false;
4787     Type *CurTy = UI->getType();
4788     // Same input and output types: Same instruction after CSE.
4789     if (CurTy == ExtTy)
4790       continue;
4791 
4792     // If IsSExt is true, we are in this situation:
4793     // a = Val
4794     // b = sext ty1 a to ty2
4795     // c = sext ty1 a to ty3
4796     // Assuming ty2 is shorter than ty3, this could be turned into:
4797     // a = Val
4798     // b = sext ty1 a to ty2
4799     // c = sext ty2 b to ty3
4800     // However, the last sext is not free.
4801     if (IsSExt)
4802       return false;
4803 
4804     // This is a ZExt, maybe this is free to extend from one type to another.
4805     // In that case, we would not account for a different use.
4806     Type *NarrowTy;
4807     Type *LargeTy;
4808     if (ExtTy->getScalarType()->getIntegerBitWidth() >
4809         CurTy->getScalarType()->getIntegerBitWidth()) {
4810       NarrowTy = CurTy;
4811       LargeTy = ExtTy;
4812     } else {
4813       NarrowTy = ExtTy;
4814       LargeTy = CurTy;
4815     }
4816 
4817     if (!TLI.isZExtFree(NarrowTy, LargeTy))
4818       return false;
4819   }
4820   // All uses are the same or can be derived from one another for free.
4821   return true;
4822 }
4823 
4824 /// Try to speculatively promote extensions in \p Exts and continue
4825 /// promoting through newly promoted operands recursively as far as doing so is
4826 /// profitable. Save extensions profitably moved up, in \p ProfitablyMovedExts.
4827 /// When some promotion happened, \p TPT contains the proper state to revert
4828 /// them.
4829 ///
4830 /// \return true if some promotion happened, false otherwise.
4831 bool CodeGenPrepare::tryToPromoteExts(
4832     TypePromotionTransaction &TPT, const SmallVectorImpl<Instruction *> &Exts,
4833     SmallVectorImpl<Instruction *> &ProfitablyMovedExts,
4834     unsigned CreatedInstsCost) {
4835   bool Promoted = false;
4836 
4837   // Iterate over all the extensions to try to promote them.
4838   for (auto I : Exts) {
4839     // Early check if we directly have ext(load).
4840     if (isa<LoadInst>(I->getOperand(0))) {
4841       ProfitablyMovedExts.push_back(I);
4842       continue;
4843     }
4844 
4845     // Check whether or not we want to do any promotion.  The reason we have
4846     // this check inside the for loop is to catch the case where an extension
4847     // is directly fed by a load because in such case the extension can be moved
4848     // up without any promotion on its operands.
4849     if (!TLI || !TLI->enableExtLdPromotion() || DisableExtLdPromotion)
4850       return false;
4851 
4852     // Get the action to perform the promotion.
4853     TypePromotionHelper::Action TPH =
4854         TypePromotionHelper::getAction(I, InsertedInsts, *TLI, PromotedInsts);
4855     // Check if we can promote.
4856     if (!TPH) {
4857       // Save the current extension as we cannot move up through its operand.
4858       ProfitablyMovedExts.push_back(I);
4859       continue;
4860     }
4861 
4862     // Save the current state.
4863     TypePromotionTransaction::ConstRestorationPt LastKnownGood =
4864         TPT.getRestorationPoint();
4865     SmallVector<Instruction *, 4> NewExts;
4866     unsigned NewCreatedInstsCost = 0;
4867     unsigned ExtCost = !TLI->isExtFree(I);
4868     // Promote.
4869     Value *PromotedVal = TPH(I, TPT, PromotedInsts, NewCreatedInstsCost,
4870                              &NewExts, nullptr, *TLI);
4871     assert(PromotedVal &&
4872            "TypePromotionHelper should have filtered out those cases");
4873 
4874     // We would be able to merge only one extension in a load.
4875     // Therefore, if we have more than 1 new extension we heuristically
4876     // cut this search path, because it means we degrade the code quality.
4877     // With exactly 2, the transformation is neutral, because we will merge
4878     // one extension but leave one. However, we optimistically keep going,
4879     // because the new extension may be removed too.
4880     long long TotalCreatedInstsCost = CreatedInstsCost + NewCreatedInstsCost;
4881     // FIXME: It would be possible to propagate a negative value instead of
4882     // conservatively ceiling it to 0.
4883     TotalCreatedInstsCost =
4884         std::max((long long)0, (TotalCreatedInstsCost - ExtCost));
4885     if (!StressExtLdPromotion &&
4886         (TotalCreatedInstsCost > 1 ||
4887          !isPromotedInstructionLegal(*TLI, *DL, PromotedVal))) {
4888       // This promotion is not profitable, rollback to the previous state, and
4889       // save the current extension in ProfitablyMovedExts as the latest
4890       // speculative promotion turned out to be unprofitable.
4891       TPT.rollback(LastKnownGood);
4892       ProfitablyMovedExts.push_back(I);
4893       continue;
4894     }
4895     // Continue promoting NewExts as far as doing so is profitable.
4896     SmallVector<Instruction *, 2> NewlyMovedExts;
4897     (void)tryToPromoteExts(TPT, NewExts, NewlyMovedExts, TotalCreatedInstsCost);
4898     bool NewPromoted = false;
4899     for (auto ExtInst : NewlyMovedExts) {
4900       Instruction *MovedExt = cast<Instruction>(ExtInst);
4901       Value *ExtOperand = MovedExt->getOperand(0);
4902       // If we have reached to a load, we need this extra profitability check
4903       // as it could potentially be merged into an ext(load).
4904       if (isa<LoadInst>(ExtOperand) &&
4905           !(StressExtLdPromotion || NewCreatedInstsCost <= ExtCost ||
4906             (ExtOperand->hasOneUse() || hasSameExtUse(ExtOperand, *TLI))))
4907         continue;
4908 
4909       ProfitablyMovedExts.push_back(MovedExt);
4910       NewPromoted = true;
4911     }
4912 
4913     // If none of speculative promotions for NewExts is profitable, rollback
4914     // and save the current extension (I) as the last profitable extension.
4915     if (!NewPromoted) {
4916       TPT.rollback(LastKnownGood);
4917       ProfitablyMovedExts.push_back(I);
4918       continue;
4919     }
4920     // The promotion is profitable.
4921     Promoted = true;
4922   }
4923   return Promoted;
4924 }
4925 
4926 /// Merging redundant sexts when one is dominating the other.
4927 bool CodeGenPrepare::mergeSExts(Function &F) {
4928   DominatorTree DT(F);
4929   bool Changed = false;
4930   for (auto &Entry : ValToSExtendedUses) {
4931     SExts &Insts = Entry.second;
4932     SExts CurPts;
4933     for (Instruction *Inst : Insts) {
4934       if (RemovedInsts.count(Inst) || !isa<SExtInst>(Inst) ||
4935           Inst->getOperand(0) != Entry.first)
4936         continue;
4937       bool inserted = false;
4938       for (auto &Pt : CurPts) {
4939         if (DT.dominates(Inst, Pt)) {
4940           Pt->replaceAllUsesWith(Inst);
4941           RemovedInsts.insert(Pt);
4942           Pt->removeFromParent();
4943           Pt = Inst;
4944           inserted = true;
4945           Changed = true;
4946           break;
4947         }
4948         if (!DT.dominates(Pt, Inst))
4949           // Give up if we need to merge in a common dominator as the
4950           // experiments show it is not profitable.
4951           continue;
4952         Inst->replaceAllUsesWith(Pt);
4953         RemovedInsts.insert(Inst);
4954         Inst->removeFromParent();
4955         inserted = true;
4956         Changed = true;
4957         break;
4958       }
4959       if (!inserted)
4960         CurPts.push_back(Inst);
4961     }
4962   }
4963   return Changed;
4964 }
4965 
4966 // Spliting large data structures so that the GEPs accessing them can have
4967 // smaller offsets so that they can be sunk to the same blocks as their users.
4968 // For example, a large struct starting from %base is splitted into two parts
4969 // where the second part starts from %new_base.
4970 //
4971 // Before:
4972 // BB0:
4973 //   %base     =
4974 //
4975 // BB1:
4976 //   %gep0     = gep %base, off0
4977 //   %gep1     = gep %base, off1
4978 //   %gep2     = gep %base, off2
4979 //
4980 // BB2:
4981 //   %load1    = load %gep0
4982 //   %load2    = load %gep1
4983 //   %load3    = load %gep2
4984 //
4985 // After:
4986 // BB0:
4987 //   %base     =
4988 //   %new_base = gep %base, off0
4989 //
4990 // BB1:
4991 //   %new_gep0 = %new_base
4992 //   %new_gep1 = gep %new_base, off1 - off0
4993 //   %new_gep2 = gep %new_base, off2 - off0
4994 //
4995 // BB2:
4996 //   %load1    = load i32, i32* %new_gep0
4997 //   %load2    = load i32, i32* %new_gep1
4998 //   %load3    = load i32, i32* %new_gep2
4999 //
5000 // %new_gep1 and %new_gep2 can be sunk to BB2 now after the splitting because
5001 // their offsets are smaller enough to fit into the addressing mode.
5002 bool CodeGenPrepare::splitLargeGEPOffsets() {
5003   bool Changed = false;
5004   for (auto &Entry : LargeOffsetGEPMap) {
5005     Value *OldBase = Entry.first;
5006     SmallVectorImpl<std::pair<AssertingVH<GetElementPtrInst>, int64_t>>
5007         &LargeOffsetGEPs = Entry.second;
5008     auto compareGEPOffset =
5009         [&](const std::pair<GetElementPtrInst *, int64_t> &LHS,
5010             const std::pair<GetElementPtrInst *, int64_t> &RHS) {
5011           if (LHS.first == RHS.first)
5012             return false;
5013           if (LHS.second != RHS.second)
5014             return LHS.second < RHS.second;
5015           return LargeOffsetGEPID[LHS.first] < LargeOffsetGEPID[RHS.first];
5016         };
5017     // Sorting all the GEPs of the same data structures based on the offsets.
5018     llvm::sort(LargeOffsetGEPs, compareGEPOffset);
5019     LargeOffsetGEPs.erase(
5020         std::unique(LargeOffsetGEPs.begin(), LargeOffsetGEPs.end()),
5021         LargeOffsetGEPs.end());
5022     // Skip if all the GEPs have the same offsets.
5023     if (LargeOffsetGEPs.front().second == LargeOffsetGEPs.back().second)
5024       continue;
5025     GetElementPtrInst *BaseGEP = LargeOffsetGEPs.begin()->first;
5026     int64_t BaseOffset = LargeOffsetGEPs.begin()->second;
5027     Value *NewBaseGEP = nullptr;
5028 
5029     auto LargeOffsetGEP = LargeOffsetGEPs.begin();
5030     while (LargeOffsetGEP != LargeOffsetGEPs.end()) {
5031       GetElementPtrInst *GEP = LargeOffsetGEP->first;
5032       int64_t Offset = LargeOffsetGEP->second;
5033       if (Offset != BaseOffset) {
5034         TargetLowering::AddrMode AddrMode;
5035         AddrMode.BaseOffs = Offset - BaseOffset;
5036         // The result type of the GEP might not be the type of the memory
5037         // access.
5038         if (!TLI->isLegalAddressingMode(*DL, AddrMode,
5039                                         GEP->getResultElementType(),
5040                                         GEP->getAddressSpace())) {
5041           // We need to create a new base if the offset to the current base is
5042           // too large to fit into the addressing mode. So, a very large struct
5043           // may be splitted into several parts.
5044           BaseGEP = GEP;
5045           BaseOffset = Offset;
5046           NewBaseGEP = nullptr;
5047         }
5048       }
5049 
5050       // Generate a new GEP to replace the current one.
5051       IRBuilder<> Builder(GEP);
5052       Type *IntPtrTy = DL->getIntPtrType(GEP->getType());
5053       Type *I8PtrTy =
5054           Builder.getInt8PtrTy(GEP->getType()->getPointerAddressSpace());
5055       Type *I8Ty = Builder.getInt8Ty();
5056 
5057       if (!NewBaseGEP) {
5058         // Create a new base if we don't have one yet.  Find the insertion
5059         // pointer for the new base first.
5060         BasicBlock::iterator NewBaseInsertPt;
5061         BasicBlock *NewBaseInsertBB;
5062         if (auto *BaseI = dyn_cast<Instruction>(OldBase)) {
5063           // If the base of the struct is an instruction, the new base will be
5064           // inserted close to it.
5065           NewBaseInsertBB = BaseI->getParent();
5066           if (isa<PHINode>(BaseI))
5067             NewBaseInsertPt = NewBaseInsertBB->getFirstInsertionPt();
5068           else if (InvokeInst *Invoke = dyn_cast<InvokeInst>(BaseI)) {
5069             NewBaseInsertBB =
5070                 SplitEdge(NewBaseInsertBB, Invoke->getNormalDest());
5071             NewBaseInsertPt = NewBaseInsertBB->getFirstInsertionPt();
5072           } else
5073             NewBaseInsertPt = std::next(BaseI->getIterator());
5074         } else {
5075           // If the current base is an argument or global value, the new base
5076           // will be inserted to the entry block.
5077           NewBaseInsertBB = &BaseGEP->getFunction()->getEntryBlock();
5078           NewBaseInsertPt = NewBaseInsertBB->getFirstInsertionPt();
5079         }
5080         IRBuilder<> NewBaseBuilder(NewBaseInsertBB, NewBaseInsertPt);
5081         // Create a new base.
5082         Value *BaseIndex = ConstantInt::get(IntPtrTy, BaseOffset);
5083         NewBaseGEP = OldBase;
5084         if (NewBaseGEP->getType() != I8PtrTy)
5085           NewBaseGEP = NewBaseBuilder.CreatePointerCast(NewBaseGEP, I8PtrTy);
5086         NewBaseGEP =
5087             NewBaseBuilder.CreateGEP(I8Ty, NewBaseGEP, BaseIndex, "splitgep");
5088         NewGEPBases.insert(NewBaseGEP);
5089       }
5090 
5091       Value *NewGEP = NewBaseGEP;
5092       if (Offset == BaseOffset) {
5093         if (GEP->getType() != I8PtrTy)
5094           NewGEP = Builder.CreatePointerCast(NewGEP, GEP->getType());
5095       } else {
5096         // Calculate the new offset for the new GEP.
5097         Value *Index = ConstantInt::get(IntPtrTy, Offset - BaseOffset);
5098         NewGEP = Builder.CreateGEP(I8Ty, NewBaseGEP, Index);
5099 
5100         if (GEP->getType() != I8PtrTy)
5101           NewGEP = Builder.CreatePointerCast(NewGEP, GEP->getType());
5102       }
5103       GEP->replaceAllUsesWith(NewGEP);
5104       LargeOffsetGEPID.erase(GEP);
5105       LargeOffsetGEP = LargeOffsetGEPs.erase(LargeOffsetGEP);
5106       GEP->eraseFromParent();
5107       Changed = true;
5108     }
5109   }
5110   return Changed;
5111 }
5112 
5113 /// Return true, if an ext(load) can be formed from an extension in
5114 /// \p MovedExts.
5115 bool CodeGenPrepare::canFormExtLd(
5116     const SmallVectorImpl<Instruction *> &MovedExts, LoadInst *&LI,
5117     Instruction *&Inst, bool HasPromoted) {
5118   for (auto *MovedExtInst : MovedExts) {
5119     if (isa<LoadInst>(MovedExtInst->getOperand(0))) {
5120       LI = cast<LoadInst>(MovedExtInst->getOperand(0));
5121       Inst = MovedExtInst;
5122       break;
5123     }
5124   }
5125   if (!LI)
5126     return false;
5127 
5128   // If they're already in the same block, there's nothing to do.
5129   // Make the cheap checks first if we did not promote.
5130   // If we promoted, we need to check if it is indeed profitable.
5131   if (!HasPromoted && LI->getParent() == Inst->getParent())
5132     return false;
5133 
5134   return TLI->isExtLoad(LI, Inst, *DL);
5135 }
5136 
5137 /// Move a zext or sext fed by a load into the same basic block as the load,
5138 /// unless conditions are unfavorable. This allows SelectionDAG to fold the
5139 /// extend into the load.
5140 ///
5141 /// E.g.,
5142 /// \code
5143 /// %ld = load i32* %addr
5144 /// %add = add nuw i32 %ld, 4
5145 /// %zext = zext i32 %add to i64
5146 // \endcode
5147 /// =>
5148 /// \code
5149 /// %ld = load i32* %addr
5150 /// %zext = zext i32 %ld to i64
5151 /// %add = add nuw i64 %zext, 4
5152 /// \encode
5153 /// Note that the promotion in %add to i64 is done in tryToPromoteExts(), which
5154 /// allow us to match zext(load i32*) to i64.
5155 ///
5156 /// Also, try to promote the computations used to obtain a sign extended
5157 /// value used into memory accesses.
5158 /// E.g.,
5159 /// \code
5160 /// a = add nsw i32 b, 3
5161 /// d = sext i32 a to i64
5162 /// e = getelementptr ..., i64 d
5163 /// \endcode
5164 /// =>
5165 /// \code
5166 /// f = sext i32 b to i64
5167 /// a = add nsw i64 f, 3
5168 /// e = getelementptr ..., i64 a
5169 /// \endcode
5170 ///
5171 /// \p Inst[in/out] the extension may be modified during the process if some
5172 /// promotions apply.
5173 bool CodeGenPrepare::optimizeExt(Instruction *&Inst) {
5174   // ExtLoad formation and address type promotion infrastructure requires TLI to
5175   // be effective.
5176   if (!TLI)
5177     return false;
5178 
5179   bool AllowPromotionWithoutCommonHeader = false;
5180   /// See if it is an interesting sext operations for the address type
5181   /// promotion before trying to promote it, e.g., the ones with the right
5182   /// type and used in memory accesses.
5183   bool ATPConsiderable = TTI->shouldConsiderAddressTypePromotion(
5184       *Inst, AllowPromotionWithoutCommonHeader);
5185   TypePromotionTransaction TPT(RemovedInsts);
5186   TypePromotionTransaction::ConstRestorationPt LastKnownGood =
5187       TPT.getRestorationPoint();
5188   SmallVector<Instruction *, 1> Exts;
5189   SmallVector<Instruction *, 2> SpeculativelyMovedExts;
5190   Exts.push_back(Inst);
5191 
5192   bool HasPromoted = tryToPromoteExts(TPT, Exts, SpeculativelyMovedExts);
5193 
5194   // Look for a load being extended.
5195   LoadInst *LI = nullptr;
5196   Instruction *ExtFedByLoad;
5197 
5198   // Try to promote a chain of computation if it allows to form an extended
5199   // load.
5200   if (canFormExtLd(SpeculativelyMovedExts, LI, ExtFedByLoad, HasPromoted)) {
5201     assert(LI && ExtFedByLoad && "Expect a valid load and extension");
5202     TPT.commit();
5203     // Move the extend into the same block as the load
5204     ExtFedByLoad->moveAfter(LI);
5205     // CGP does not check if the zext would be speculatively executed when moved
5206     // to the same basic block as the load. Preserving its original location
5207     // would pessimize the debugging experience, as well as negatively impact
5208     // the quality of sample pgo. We don't want to use "line 0" as that has a
5209     // size cost in the line-table section and logically the zext can be seen as
5210     // part of the load. Therefore we conservatively reuse the same debug
5211     // location for the load and the zext.
5212     ExtFedByLoad->setDebugLoc(LI->getDebugLoc());
5213     ++NumExtsMoved;
5214     Inst = ExtFedByLoad;
5215     return true;
5216   }
5217 
5218   // Continue promoting SExts if known as considerable depending on targets.
5219   if (ATPConsiderable &&
5220       performAddressTypePromotion(Inst, AllowPromotionWithoutCommonHeader,
5221                                   HasPromoted, TPT, SpeculativelyMovedExts))
5222     return true;
5223 
5224   TPT.rollback(LastKnownGood);
5225   return false;
5226 }
5227 
5228 // Perform address type promotion if doing so is profitable.
5229 // If AllowPromotionWithoutCommonHeader == false, we should find other sext
5230 // instructions that sign extended the same initial value. However, if
5231 // AllowPromotionWithoutCommonHeader == true, we expect promoting the
5232 // extension is just profitable.
5233 bool CodeGenPrepare::performAddressTypePromotion(
5234     Instruction *&Inst, bool AllowPromotionWithoutCommonHeader,
5235     bool HasPromoted, TypePromotionTransaction &TPT,
5236     SmallVectorImpl<Instruction *> &SpeculativelyMovedExts) {
5237   bool Promoted = false;
5238   SmallPtrSet<Instruction *, 1> UnhandledExts;
5239   bool AllSeenFirst = true;
5240   for (auto I : SpeculativelyMovedExts) {
5241     Value *HeadOfChain = I->getOperand(0);
5242     DenseMap<Value *, Instruction *>::iterator AlreadySeen =
5243         SeenChainsForSExt.find(HeadOfChain);
5244     // If there is an unhandled SExt which has the same header, try to promote
5245     // it as well.
5246     if (AlreadySeen != SeenChainsForSExt.end()) {
5247       if (AlreadySeen->second != nullptr)
5248         UnhandledExts.insert(AlreadySeen->second);
5249       AllSeenFirst = false;
5250     }
5251   }
5252 
5253   if (!AllSeenFirst || (AllowPromotionWithoutCommonHeader &&
5254                         SpeculativelyMovedExts.size() == 1)) {
5255     TPT.commit();
5256     if (HasPromoted)
5257       Promoted = true;
5258     for (auto I : SpeculativelyMovedExts) {
5259       Value *HeadOfChain = I->getOperand(0);
5260       SeenChainsForSExt[HeadOfChain] = nullptr;
5261       ValToSExtendedUses[HeadOfChain].push_back(I);
5262     }
5263     // Update Inst as promotion happen.
5264     Inst = SpeculativelyMovedExts.pop_back_val();
5265   } else {
5266     // This is the first chain visited from the header, keep the current chain
5267     // as unhandled. Defer to promote this until we encounter another SExt
5268     // chain derived from the same header.
5269     for (auto I : SpeculativelyMovedExts) {
5270       Value *HeadOfChain = I->getOperand(0);
5271       SeenChainsForSExt[HeadOfChain] = Inst;
5272     }
5273     return false;
5274   }
5275 
5276   if (!AllSeenFirst && !UnhandledExts.empty())
5277     for (auto VisitedSExt : UnhandledExts) {
5278       if (RemovedInsts.count(VisitedSExt))
5279         continue;
5280       TypePromotionTransaction TPT(RemovedInsts);
5281       SmallVector<Instruction *, 1> Exts;
5282       SmallVector<Instruction *, 2> Chains;
5283       Exts.push_back(VisitedSExt);
5284       bool HasPromoted = tryToPromoteExts(TPT, Exts, Chains);
5285       TPT.commit();
5286       if (HasPromoted)
5287         Promoted = true;
5288       for (auto I : Chains) {
5289         Value *HeadOfChain = I->getOperand(0);
5290         // Mark this as handled.
5291         SeenChainsForSExt[HeadOfChain] = nullptr;
5292         ValToSExtendedUses[HeadOfChain].push_back(I);
5293       }
5294     }
5295   return Promoted;
5296 }
5297 
5298 bool CodeGenPrepare::optimizeExtUses(Instruction *I) {
5299   BasicBlock *DefBB = I->getParent();
5300 
5301   // If the result of a {s|z}ext and its source are both live out, rewrite all
5302   // other uses of the source with result of extension.
5303   Value *Src = I->getOperand(0);
5304   if (Src->hasOneUse())
5305     return false;
5306 
5307   // Only do this xform if truncating is free.
5308   if (TLI && !TLI->isTruncateFree(I->getType(), Src->getType()))
5309     return false;
5310 
5311   // Only safe to perform the optimization if the source is also defined in
5312   // this block.
5313   if (!isa<Instruction>(Src) || DefBB != cast<Instruction>(Src)->getParent())
5314     return false;
5315 
5316   bool DefIsLiveOut = false;
5317   for (User *U : I->users()) {
5318     Instruction *UI = cast<Instruction>(U);
5319 
5320     // Figure out which BB this ext is used in.
5321     BasicBlock *UserBB = UI->getParent();
5322     if (UserBB == DefBB) continue;
5323     DefIsLiveOut = true;
5324     break;
5325   }
5326   if (!DefIsLiveOut)
5327     return false;
5328 
5329   // Make sure none of the uses are PHI nodes.
5330   for (User *U : Src->users()) {
5331     Instruction *UI = cast<Instruction>(U);
5332     BasicBlock *UserBB = UI->getParent();
5333     if (UserBB == DefBB) continue;
5334     // Be conservative. We don't want this xform to end up introducing
5335     // reloads just before load / store instructions.
5336     if (isa<PHINode>(UI) || isa<LoadInst>(UI) || isa<StoreInst>(UI))
5337       return false;
5338   }
5339 
5340   // InsertedTruncs - Only insert one trunc in each block once.
5341   DenseMap<BasicBlock*, Instruction*> InsertedTruncs;
5342 
5343   bool MadeChange = false;
5344   for (Use &U : Src->uses()) {
5345     Instruction *User = cast<Instruction>(U.getUser());
5346 
5347     // Figure out which BB this ext is used in.
5348     BasicBlock *UserBB = User->getParent();
5349     if (UserBB == DefBB) continue;
5350 
5351     // Both src and def are live in this block. Rewrite the use.
5352     Instruction *&InsertedTrunc = InsertedTruncs[UserBB];
5353 
5354     if (!InsertedTrunc) {
5355       BasicBlock::iterator InsertPt = UserBB->getFirstInsertionPt();
5356       assert(InsertPt != UserBB->end());
5357       InsertedTrunc = new TruncInst(I, Src->getType(), "", &*InsertPt);
5358       InsertedInsts.insert(InsertedTrunc);
5359     }
5360 
5361     // Replace a use of the {s|z}ext source with a use of the result.
5362     U = InsertedTrunc;
5363     ++NumExtUses;
5364     MadeChange = true;
5365   }
5366 
5367   return MadeChange;
5368 }
5369 
5370 // Find loads whose uses only use some of the loaded value's bits.  Add an "and"
5371 // just after the load if the target can fold this into one extload instruction,
5372 // with the hope of eliminating some of the other later "and" instructions using
5373 // the loaded value.  "and"s that are made trivially redundant by the insertion
5374 // of the new "and" are removed by this function, while others (e.g. those whose
5375 // path from the load goes through a phi) are left for isel to potentially
5376 // remove.
5377 //
5378 // For example:
5379 //
5380 // b0:
5381 //   x = load i32
5382 //   ...
5383 // b1:
5384 //   y = and x, 0xff
5385 //   z = use y
5386 //
5387 // becomes:
5388 //
5389 // b0:
5390 //   x = load i32
5391 //   x' = and x, 0xff
5392 //   ...
5393 // b1:
5394 //   z = use x'
5395 //
5396 // whereas:
5397 //
5398 // b0:
5399 //   x1 = load i32
5400 //   ...
5401 // b1:
5402 //   x2 = load i32
5403 //   ...
5404 // b2:
5405 //   x = phi x1, x2
5406 //   y = and x, 0xff
5407 //
5408 // becomes (after a call to optimizeLoadExt for each load):
5409 //
5410 // b0:
5411 //   x1 = load i32
5412 //   x1' = and x1, 0xff
5413 //   ...
5414 // b1:
5415 //   x2 = load i32
5416 //   x2' = and x2, 0xff
5417 //   ...
5418 // b2:
5419 //   x = phi x1', x2'
5420 //   y = and x, 0xff
5421 bool CodeGenPrepare::optimizeLoadExt(LoadInst *Load) {
5422   if (!Load->isSimple() || !Load->getType()->isIntOrPtrTy())
5423     return false;
5424 
5425   // Skip loads we've already transformed.
5426   if (Load->hasOneUse() &&
5427       InsertedInsts.count(cast<Instruction>(*Load->user_begin())))
5428     return false;
5429 
5430   // Look at all uses of Load, looking through phis, to determine how many bits
5431   // of the loaded value are needed.
5432   SmallVector<Instruction *, 8> WorkList;
5433   SmallPtrSet<Instruction *, 16> Visited;
5434   SmallVector<Instruction *, 8> AndsToMaybeRemove;
5435   for (auto *U : Load->users())
5436     WorkList.push_back(cast<Instruction>(U));
5437 
5438   EVT LoadResultVT = TLI->getValueType(*DL, Load->getType());
5439   unsigned BitWidth = LoadResultVT.getSizeInBits();
5440   APInt DemandBits(BitWidth, 0);
5441   APInt WidestAndBits(BitWidth, 0);
5442 
5443   while (!WorkList.empty()) {
5444     Instruction *I = WorkList.back();
5445     WorkList.pop_back();
5446 
5447     // Break use-def graph loops.
5448     if (!Visited.insert(I).second)
5449       continue;
5450 
5451     // For a PHI node, push all of its users.
5452     if (auto *Phi = dyn_cast<PHINode>(I)) {
5453       for (auto *U : Phi->users())
5454         WorkList.push_back(cast<Instruction>(U));
5455       continue;
5456     }
5457 
5458     switch (I->getOpcode()) {
5459     case Instruction::And: {
5460       auto *AndC = dyn_cast<ConstantInt>(I->getOperand(1));
5461       if (!AndC)
5462         return false;
5463       APInt AndBits = AndC->getValue();
5464       DemandBits |= AndBits;
5465       // Keep track of the widest and mask we see.
5466       if (AndBits.ugt(WidestAndBits))
5467         WidestAndBits = AndBits;
5468       if (AndBits == WidestAndBits && I->getOperand(0) == Load)
5469         AndsToMaybeRemove.push_back(I);
5470       break;
5471     }
5472 
5473     case Instruction::Shl: {
5474       auto *ShlC = dyn_cast<ConstantInt>(I->getOperand(1));
5475       if (!ShlC)
5476         return false;
5477       uint64_t ShiftAmt = ShlC->getLimitedValue(BitWidth - 1);
5478       DemandBits.setLowBits(BitWidth - ShiftAmt);
5479       break;
5480     }
5481 
5482     case Instruction::Trunc: {
5483       EVT TruncVT = TLI->getValueType(*DL, I->getType());
5484       unsigned TruncBitWidth = TruncVT.getSizeInBits();
5485       DemandBits.setLowBits(TruncBitWidth);
5486       break;
5487     }
5488 
5489     default:
5490       return false;
5491     }
5492   }
5493 
5494   uint32_t ActiveBits = DemandBits.getActiveBits();
5495   // Avoid hoisting (and (load x) 1) since it is unlikely to be folded by the
5496   // target even if isLoadExtLegal says an i1 EXTLOAD is valid.  For example,
5497   // for the AArch64 target isLoadExtLegal(ZEXTLOAD, i32, i1) returns true, but
5498   // (and (load x) 1) is not matched as a single instruction, rather as a LDR
5499   // followed by an AND.
5500   // TODO: Look into removing this restriction by fixing backends to either
5501   // return false for isLoadExtLegal for i1 or have them select this pattern to
5502   // a single instruction.
5503   //
5504   // Also avoid hoisting if we didn't see any ands with the exact DemandBits
5505   // mask, since these are the only ands that will be removed by isel.
5506   if (ActiveBits <= 1 || !DemandBits.isMask(ActiveBits) ||
5507       WidestAndBits != DemandBits)
5508     return false;
5509 
5510   LLVMContext &Ctx = Load->getType()->getContext();
5511   Type *TruncTy = Type::getIntNTy(Ctx, ActiveBits);
5512   EVT TruncVT = TLI->getValueType(*DL, TruncTy);
5513 
5514   // Reject cases that won't be matched as extloads.
5515   if (!LoadResultVT.bitsGT(TruncVT) || !TruncVT.isRound() ||
5516       !TLI->isLoadExtLegal(ISD::ZEXTLOAD, LoadResultVT, TruncVT))
5517     return false;
5518 
5519   IRBuilder<> Builder(Load->getNextNode());
5520   auto *NewAnd = dyn_cast<Instruction>(
5521       Builder.CreateAnd(Load, ConstantInt::get(Ctx, DemandBits)));
5522   // Mark this instruction as "inserted by CGP", so that other
5523   // optimizations don't touch it.
5524   InsertedInsts.insert(NewAnd);
5525 
5526   // Replace all uses of load with new and (except for the use of load in the
5527   // new and itself).
5528   Load->replaceAllUsesWith(NewAnd);
5529   NewAnd->setOperand(0, Load);
5530 
5531   // Remove any and instructions that are now redundant.
5532   for (auto *And : AndsToMaybeRemove)
5533     // Check that the and mask is the same as the one we decided to put on the
5534     // new and.
5535     if (cast<ConstantInt>(And->getOperand(1))->getValue() == DemandBits) {
5536       And->replaceAllUsesWith(NewAnd);
5537       if (&*CurInstIterator == And)
5538         CurInstIterator = std::next(And->getIterator());
5539       And->eraseFromParent();
5540       ++NumAndUses;
5541     }
5542 
5543   ++NumAndsAdded;
5544   return true;
5545 }
5546 
5547 /// Check if V (an operand of a select instruction) is an expensive instruction
5548 /// that is only used once.
5549 static bool sinkSelectOperand(const TargetTransformInfo *TTI, Value *V) {
5550   auto *I = dyn_cast<Instruction>(V);
5551   // If it's safe to speculatively execute, then it should not have side
5552   // effects; therefore, it's safe to sink and possibly *not* execute.
5553   return I && I->hasOneUse() && isSafeToSpeculativelyExecute(I) &&
5554          TTI->getUserCost(I) >= TargetTransformInfo::TCC_Expensive;
5555 }
5556 
5557 /// Returns true if a SelectInst should be turned into an explicit branch.
5558 static bool isFormingBranchFromSelectProfitable(const TargetTransformInfo *TTI,
5559                                                 const TargetLowering *TLI,
5560                                                 SelectInst *SI) {
5561   // If even a predictable select is cheap, then a branch can't be cheaper.
5562   if (!TLI->isPredictableSelectExpensive())
5563     return false;
5564 
5565   // FIXME: This should use the same heuristics as IfConversion to determine
5566   // whether a select is better represented as a branch.
5567 
5568   // If metadata tells us that the select condition is obviously predictable,
5569   // then we want to replace the select with a branch.
5570   uint64_t TrueWeight, FalseWeight;
5571   if (SI->extractProfMetadata(TrueWeight, FalseWeight)) {
5572     uint64_t Max = std::max(TrueWeight, FalseWeight);
5573     uint64_t Sum = TrueWeight + FalseWeight;
5574     if (Sum != 0) {
5575       auto Probability = BranchProbability::getBranchProbability(Max, Sum);
5576       if (Probability > TLI->getPredictableBranchThreshold())
5577         return true;
5578     }
5579   }
5580 
5581   CmpInst *Cmp = dyn_cast<CmpInst>(SI->getCondition());
5582 
5583   // If a branch is predictable, an out-of-order CPU can avoid blocking on its
5584   // comparison condition. If the compare has more than one use, there's
5585   // probably another cmov or setcc around, so it's not worth emitting a branch.
5586   if (!Cmp || !Cmp->hasOneUse())
5587     return false;
5588 
5589   // If either operand of the select is expensive and only needed on one side
5590   // of the select, we should form a branch.
5591   if (sinkSelectOperand(TTI, SI->getTrueValue()) ||
5592       sinkSelectOperand(TTI, SI->getFalseValue()))
5593     return true;
5594 
5595   return false;
5596 }
5597 
5598 /// If \p isTrue is true, return the true value of \p SI, otherwise return
5599 /// false value of \p SI. If the true/false value of \p SI is defined by any
5600 /// select instructions in \p Selects, look through the defining select
5601 /// instruction until the true/false value is not defined in \p Selects.
5602 static Value *getTrueOrFalseValue(
5603     SelectInst *SI, bool isTrue,
5604     const SmallPtrSet<const Instruction *, 2> &Selects) {
5605   Value *V;
5606 
5607   for (SelectInst *DefSI = SI; DefSI != nullptr && Selects.count(DefSI);
5608        DefSI = dyn_cast<SelectInst>(V)) {
5609     assert(DefSI->getCondition() == SI->getCondition() &&
5610            "The condition of DefSI does not match with SI");
5611     V = (isTrue ? DefSI->getTrueValue() : DefSI->getFalseValue());
5612   }
5613   return V;
5614 }
5615 
5616 /// If we have a SelectInst that will likely profit from branch prediction,
5617 /// turn it into a branch.
5618 bool CodeGenPrepare::optimizeSelectInst(SelectInst *SI) {
5619   // If branch conversion isn't desirable, exit early.
5620   if (DisableSelectToBranch || OptSize || !TLI)
5621     return false;
5622 
5623   // Find all consecutive select instructions that share the same condition.
5624   SmallVector<SelectInst *, 2> ASI;
5625   ASI.push_back(SI);
5626   for (BasicBlock::iterator It = ++BasicBlock::iterator(SI);
5627        It != SI->getParent()->end(); ++It) {
5628     SelectInst *I = dyn_cast<SelectInst>(&*It);
5629     if (I && SI->getCondition() == I->getCondition()) {
5630       ASI.push_back(I);
5631     } else {
5632       break;
5633     }
5634   }
5635 
5636   SelectInst *LastSI = ASI.back();
5637   // Increment the current iterator to skip all the rest of select instructions
5638   // because they will be either "not lowered" or "all lowered" to branch.
5639   CurInstIterator = std::next(LastSI->getIterator());
5640 
5641   bool VectorCond = !SI->getCondition()->getType()->isIntegerTy(1);
5642 
5643   // Can we convert the 'select' to CF ?
5644   if (VectorCond || SI->getMetadata(LLVMContext::MD_unpredictable))
5645     return false;
5646 
5647   TargetLowering::SelectSupportKind SelectKind;
5648   if (VectorCond)
5649     SelectKind = TargetLowering::VectorMaskSelect;
5650   else if (SI->getType()->isVectorTy())
5651     SelectKind = TargetLowering::ScalarCondVectorVal;
5652   else
5653     SelectKind = TargetLowering::ScalarValSelect;
5654 
5655   if (TLI->isSelectSupported(SelectKind) &&
5656       !isFormingBranchFromSelectProfitable(TTI, TLI, SI))
5657     return false;
5658 
5659   ModifiedDT = true;
5660 
5661   // Transform a sequence like this:
5662   //    start:
5663   //       %cmp = cmp uge i32 %a, %b
5664   //       %sel = select i1 %cmp, i32 %c, i32 %d
5665   //
5666   // Into:
5667   //    start:
5668   //       %cmp = cmp uge i32 %a, %b
5669   //       br i1 %cmp, label %select.true, label %select.false
5670   //    select.true:
5671   //       br label %select.end
5672   //    select.false:
5673   //       br label %select.end
5674   //    select.end:
5675   //       %sel = phi i32 [ %c, %select.true ], [ %d, %select.false ]
5676   //
5677   // In addition, we may sink instructions that produce %c or %d from
5678   // the entry block into the destination(s) of the new branch.
5679   // If the true or false blocks do not contain a sunken instruction, that
5680   // block and its branch may be optimized away. In that case, one side of the
5681   // first branch will point directly to select.end, and the corresponding PHI
5682   // predecessor block will be the start block.
5683 
5684   // First, we split the block containing the select into 2 blocks.
5685   BasicBlock *StartBlock = SI->getParent();
5686   BasicBlock::iterator SplitPt = ++(BasicBlock::iterator(LastSI));
5687   BasicBlock *EndBlock = StartBlock->splitBasicBlock(SplitPt, "select.end");
5688 
5689   // Delete the unconditional branch that was just created by the split.
5690   StartBlock->getTerminator()->eraseFromParent();
5691 
5692   // These are the new basic blocks for the conditional branch.
5693   // At least one will become an actual new basic block.
5694   BasicBlock *TrueBlock = nullptr;
5695   BasicBlock *FalseBlock = nullptr;
5696   BranchInst *TrueBranch = nullptr;
5697   BranchInst *FalseBranch = nullptr;
5698 
5699   // Sink expensive instructions into the conditional blocks to avoid executing
5700   // them speculatively.
5701   for (SelectInst *SI : ASI) {
5702     if (sinkSelectOperand(TTI, SI->getTrueValue())) {
5703       if (TrueBlock == nullptr) {
5704         TrueBlock = BasicBlock::Create(SI->getContext(), "select.true.sink",
5705                                        EndBlock->getParent(), EndBlock);
5706         TrueBranch = BranchInst::Create(EndBlock, TrueBlock);
5707         TrueBranch->setDebugLoc(SI->getDebugLoc());
5708       }
5709       auto *TrueInst = cast<Instruction>(SI->getTrueValue());
5710       TrueInst->moveBefore(TrueBranch);
5711     }
5712     if (sinkSelectOperand(TTI, SI->getFalseValue())) {
5713       if (FalseBlock == nullptr) {
5714         FalseBlock = BasicBlock::Create(SI->getContext(), "select.false.sink",
5715                                         EndBlock->getParent(), EndBlock);
5716         FalseBranch = BranchInst::Create(EndBlock, FalseBlock);
5717         FalseBranch->setDebugLoc(SI->getDebugLoc());
5718       }
5719       auto *FalseInst = cast<Instruction>(SI->getFalseValue());
5720       FalseInst->moveBefore(FalseBranch);
5721     }
5722   }
5723 
5724   // If there was nothing to sink, then arbitrarily choose the 'false' side
5725   // for a new input value to the PHI.
5726   if (TrueBlock == FalseBlock) {
5727     assert(TrueBlock == nullptr &&
5728            "Unexpected basic block transform while optimizing select");
5729 
5730     FalseBlock = BasicBlock::Create(SI->getContext(), "select.false",
5731                                     EndBlock->getParent(), EndBlock);
5732     auto *FalseBranch = BranchInst::Create(EndBlock, FalseBlock);
5733     FalseBranch->setDebugLoc(SI->getDebugLoc());
5734   }
5735 
5736   // Insert the real conditional branch based on the original condition.
5737   // If we did not create a new block for one of the 'true' or 'false' paths
5738   // of the condition, it means that side of the branch goes to the end block
5739   // directly and the path originates from the start block from the point of
5740   // view of the new PHI.
5741   BasicBlock *TT, *FT;
5742   if (TrueBlock == nullptr) {
5743     TT = EndBlock;
5744     FT = FalseBlock;
5745     TrueBlock = StartBlock;
5746   } else if (FalseBlock == nullptr) {
5747     TT = TrueBlock;
5748     FT = EndBlock;
5749     FalseBlock = StartBlock;
5750   } else {
5751     TT = TrueBlock;
5752     FT = FalseBlock;
5753   }
5754   IRBuilder<>(SI).CreateCondBr(SI->getCondition(), TT, FT, SI);
5755 
5756   SmallPtrSet<const Instruction *, 2> INS;
5757   INS.insert(ASI.begin(), ASI.end());
5758   // Use reverse iterator because later select may use the value of the
5759   // earlier select, and we need to propagate value through earlier select
5760   // to get the PHI operand.
5761   for (auto It = ASI.rbegin(); It != ASI.rend(); ++It) {
5762     SelectInst *SI = *It;
5763     // The select itself is replaced with a PHI Node.
5764     PHINode *PN = PHINode::Create(SI->getType(), 2, "", &EndBlock->front());
5765     PN->takeName(SI);
5766     PN->addIncoming(getTrueOrFalseValue(SI, true, INS), TrueBlock);
5767     PN->addIncoming(getTrueOrFalseValue(SI, false, INS), FalseBlock);
5768     PN->setDebugLoc(SI->getDebugLoc());
5769 
5770     SI->replaceAllUsesWith(PN);
5771     SI->eraseFromParent();
5772     INS.erase(SI);
5773     ++NumSelectsExpanded;
5774   }
5775 
5776   // Instruct OptimizeBlock to skip to the next block.
5777   CurInstIterator = StartBlock->end();
5778   return true;
5779 }
5780 
5781 static bool isBroadcastShuffle(ShuffleVectorInst *SVI) {
5782   SmallVector<int, 16> Mask(SVI->getShuffleMask());
5783   int SplatElem = -1;
5784   for (unsigned i = 0; i < Mask.size(); ++i) {
5785     if (SplatElem != -1 && Mask[i] != -1 && Mask[i] != SplatElem)
5786       return false;
5787     SplatElem = Mask[i];
5788   }
5789 
5790   return true;
5791 }
5792 
5793 /// Some targets have expensive vector shifts if the lanes aren't all the same
5794 /// (e.g. x86 only introduced "vpsllvd" and friends with AVX2). In these cases
5795 /// it's often worth sinking a shufflevector splat down to its use so that
5796 /// codegen can spot all lanes are identical.
5797 bool CodeGenPrepare::optimizeShuffleVectorInst(ShuffleVectorInst *SVI) {
5798   BasicBlock *DefBB = SVI->getParent();
5799 
5800   // Only do this xform if variable vector shifts are particularly expensive.
5801   if (!TLI || !TLI->isVectorShiftByScalarCheap(SVI->getType()))
5802     return false;
5803 
5804   // We only expect better codegen by sinking a shuffle if we can recognise a
5805   // constant splat.
5806   if (!isBroadcastShuffle(SVI))
5807     return false;
5808 
5809   // InsertedShuffles - Only insert a shuffle in each block once.
5810   DenseMap<BasicBlock*, Instruction*> InsertedShuffles;
5811 
5812   bool MadeChange = false;
5813   for (User *U : SVI->users()) {
5814     Instruction *UI = cast<Instruction>(U);
5815 
5816     // Figure out which BB this ext is used in.
5817     BasicBlock *UserBB = UI->getParent();
5818     if (UserBB == DefBB) continue;
5819 
5820     // For now only apply this when the splat is used by a shift instruction.
5821     if (!UI->isShift()) continue;
5822 
5823     // Everything checks out, sink the shuffle if the user's block doesn't
5824     // already have a copy.
5825     Instruction *&InsertedShuffle = InsertedShuffles[UserBB];
5826 
5827     if (!InsertedShuffle) {
5828       BasicBlock::iterator InsertPt = UserBB->getFirstInsertionPt();
5829       assert(InsertPt != UserBB->end());
5830       InsertedShuffle =
5831           new ShuffleVectorInst(SVI->getOperand(0), SVI->getOperand(1),
5832                                 SVI->getOperand(2), "", &*InsertPt);
5833     }
5834 
5835     UI->replaceUsesOfWith(SVI, InsertedShuffle);
5836     MadeChange = true;
5837   }
5838 
5839   // If we removed all uses, nuke the shuffle.
5840   if (SVI->use_empty()) {
5841     SVI->eraseFromParent();
5842     MadeChange = true;
5843   }
5844 
5845   return MadeChange;
5846 }
5847 
5848 bool CodeGenPrepare::optimizeSwitchInst(SwitchInst *SI) {
5849   if (!TLI || !DL)
5850     return false;
5851 
5852   Value *Cond = SI->getCondition();
5853   Type *OldType = Cond->getType();
5854   LLVMContext &Context = Cond->getContext();
5855   MVT RegType = TLI->getRegisterType(Context, TLI->getValueType(*DL, OldType));
5856   unsigned RegWidth = RegType.getSizeInBits();
5857 
5858   if (RegWidth <= cast<IntegerType>(OldType)->getBitWidth())
5859     return false;
5860 
5861   // If the register width is greater than the type width, expand the condition
5862   // of the switch instruction and each case constant to the width of the
5863   // register. By widening the type of the switch condition, subsequent
5864   // comparisons (for case comparisons) will not need to be extended to the
5865   // preferred register width, so we will potentially eliminate N-1 extends,
5866   // where N is the number of cases in the switch.
5867   auto *NewType = Type::getIntNTy(Context, RegWidth);
5868 
5869   // Zero-extend the switch condition and case constants unless the switch
5870   // condition is a function argument that is already being sign-extended.
5871   // In that case, we can avoid an unnecessary mask/extension by sign-extending
5872   // everything instead.
5873   Instruction::CastOps ExtType = Instruction::ZExt;
5874   if (auto *Arg = dyn_cast<Argument>(Cond))
5875     if (Arg->hasSExtAttr())
5876       ExtType = Instruction::SExt;
5877 
5878   auto *ExtInst = CastInst::Create(ExtType, Cond, NewType);
5879   ExtInst->insertBefore(SI);
5880   ExtInst->setDebugLoc(SI->getDebugLoc());
5881   SI->setCondition(ExtInst);
5882   for (auto Case : SI->cases()) {
5883     APInt NarrowConst = Case.getCaseValue()->getValue();
5884     APInt WideConst = (ExtType == Instruction::ZExt) ?
5885                       NarrowConst.zext(RegWidth) : NarrowConst.sext(RegWidth);
5886     Case.setValue(ConstantInt::get(Context, WideConst));
5887   }
5888 
5889   return true;
5890 }
5891 
5892 
5893 namespace {
5894 
5895 /// Helper class to promote a scalar operation to a vector one.
5896 /// This class is used to move downward extractelement transition.
5897 /// E.g.,
5898 /// a = vector_op <2 x i32>
5899 /// b = extractelement <2 x i32> a, i32 0
5900 /// c = scalar_op b
5901 /// store c
5902 ///
5903 /// =>
5904 /// a = vector_op <2 x i32>
5905 /// c = vector_op a (equivalent to scalar_op on the related lane)
5906 /// * d = extractelement <2 x i32> c, i32 0
5907 /// * store d
5908 /// Assuming both extractelement and store can be combine, we get rid of the
5909 /// transition.
5910 class VectorPromoteHelper {
5911   /// DataLayout associated with the current module.
5912   const DataLayout &DL;
5913 
5914   /// Used to perform some checks on the legality of vector operations.
5915   const TargetLowering &TLI;
5916 
5917   /// Used to estimated the cost of the promoted chain.
5918   const TargetTransformInfo &TTI;
5919 
5920   /// The transition being moved downwards.
5921   Instruction *Transition;
5922 
5923   /// The sequence of instructions to be promoted.
5924   SmallVector<Instruction *, 4> InstsToBePromoted;
5925 
5926   /// Cost of combining a store and an extract.
5927   unsigned StoreExtractCombineCost;
5928 
5929   /// Instruction that will be combined with the transition.
5930   Instruction *CombineInst = nullptr;
5931 
5932   /// The instruction that represents the current end of the transition.
5933   /// Since we are faking the promotion until we reach the end of the chain
5934   /// of computation, we need a way to get the current end of the transition.
5935   Instruction *getEndOfTransition() const {
5936     if (InstsToBePromoted.empty())
5937       return Transition;
5938     return InstsToBePromoted.back();
5939   }
5940 
5941   /// Return the index of the original value in the transition.
5942   /// E.g., for "extractelement <2 x i32> c, i32 1" the original value,
5943   /// c, is at index 0.
5944   unsigned getTransitionOriginalValueIdx() const {
5945     assert(isa<ExtractElementInst>(Transition) &&
5946            "Other kind of transitions are not supported yet");
5947     return 0;
5948   }
5949 
5950   /// Return the index of the index in the transition.
5951   /// E.g., for "extractelement <2 x i32> c, i32 0" the index
5952   /// is at index 1.
5953   unsigned getTransitionIdx() const {
5954     assert(isa<ExtractElementInst>(Transition) &&
5955            "Other kind of transitions are not supported yet");
5956     return 1;
5957   }
5958 
5959   /// Get the type of the transition.
5960   /// This is the type of the original value.
5961   /// E.g., for "extractelement <2 x i32> c, i32 1" the type of the
5962   /// transition is <2 x i32>.
5963   Type *getTransitionType() const {
5964     return Transition->getOperand(getTransitionOriginalValueIdx())->getType();
5965   }
5966 
5967   /// Promote \p ToBePromoted by moving \p Def downward through.
5968   /// I.e., we have the following sequence:
5969   /// Def = Transition <ty1> a to <ty2>
5970   /// b = ToBePromoted <ty2> Def, ...
5971   /// =>
5972   /// b = ToBePromoted <ty1> a, ...
5973   /// Def = Transition <ty1> ToBePromoted to <ty2>
5974   void promoteImpl(Instruction *ToBePromoted);
5975 
5976   /// Check whether or not it is profitable to promote all the
5977   /// instructions enqueued to be promoted.
5978   bool isProfitableToPromote() {
5979     Value *ValIdx = Transition->getOperand(getTransitionOriginalValueIdx());
5980     unsigned Index = isa<ConstantInt>(ValIdx)
5981                          ? cast<ConstantInt>(ValIdx)->getZExtValue()
5982                          : -1;
5983     Type *PromotedType = getTransitionType();
5984 
5985     StoreInst *ST = cast<StoreInst>(CombineInst);
5986     unsigned AS = ST->getPointerAddressSpace();
5987     unsigned Align = ST->getAlignment();
5988     // Check if this store is supported.
5989     if (!TLI.allowsMisalignedMemoryAccesses(
5990             TLI.getValueType(DL, ST->getValueOperand()->getType()), AS,
5991             Align)) {
5992       // If this is not supported, there is no way we can combine
5993       // the extract with the store.
5994       return false;
5995     }
5996 
5997     // The scalar chain of computation has to pay for the transition
5998     // scalar to vector.
5999     // The vector chain has to account for the combining cost.
6000     uint64_t ScalarCost =
6001         TTI.getVectorInstrCost(Transition->getOpcode(), PromotedType, Index);
6002     uint64_t VectorCost = StoreExtractCombineCost;
6003     for (const auto &Inst : InstsToBePromoted) {
6004       // Compute the cost.
6005       // By construction, all instructions being promoted are arithmetic ones.
6006       // Moreover, one argument is a constant that can be viewed as a splat
6007       // constant.
6008       Value *Arg0 = Inst->getOperand(0);
6009       bool IsArg0Constant = isa<UndefValue>(Arg0) || isa<ConstantInt>(Arg0) ||
6010                             isa<ConstantFP>(Arg0);
6011       TargetTransformInfo::OperandValueKind Arg0OVK =
6012           IsArg0Constant ? TargetTransformInfo::OK_UniformConstantValue
6013                          : TargetTransformInfo::OK_AnyValue;
6014       TargetTransformInfo::OperandValueKind Arg1OVK =
6015           !IsArg0Constant ? TargetTransformInfo::OK_UniformConstantValue
6016                           : TargetTransformInfo::OK_AnyValue;
6017       ScalarCost += TTI.getArithmeticInstrCost(
6018           Inst->getOpcode(), Inst->getType(), Arg0OVK, Arg1OVK);
6019       VectorCost += TTI.getArithmeticInstrCost(Inst->getOpcode(), PromotedType,
6020                                                Arg0OVK, Arg1OVK);
6021     }
6022     LLVM_DEBUG(
6023         dbgs() << "Estimated cost of computation to be promoted:\nScalar: "
6024                << ScalarCost << "\nVector: " << VectorCost << '\n');
6025     return ScalarCost > VectorCost;
6026   }
6027 
6028   /// Generate a constant vector with \p Val with the same
6029   /// number of elements as the transition.
6030   /// \p UseSplat defines whether or not \p Val should be replicated
6031   /// across the whole vector.
6032   /// In other words, if UseSplat == true, we generate <Val, Val, ..., Val>,
6033   /// otherwise we generate a vector with as many undef as possible:
6034   /// <undef, ..., undef, Val, undef, ..., undef> where \p Val is only
6035   /// used at the index of the extract.
6036   Value *getConstantVector(Constant *Val, bool UseSplat) const {
6037     unsigned ExtractIdx = std::numeric_limits<unsigned>::max();
6038     if (!UseSplat) {
6039       // If we cannot determine where the constant must be, we have to
6040       // use a splat constant.
6041       Value *ValExtractIdx = Transition->getOperand(getTransitionIdx());
6042       if (ConstantInt *CstVal = dyn_cast<ConstantInt>(ValExtractIdx))
6043         ExtractIdx = CstVal->getSExtValue();
6044       else
6045         UseSplat = true;
6046     }
6047 
6048     unsigned End = getTransitionType()->getVectorNumElements();
6049     if (UseSplat)
6050       return ConstantVector::getSplat(End, Val);
6051 
6052     SmallVector<Constant *, 4> ConstVec;
6053     UndefValue *UndefVal = UndefValue::get(Val->getType());
6054     for (unsigned Idx = 0; Idx != End; ++Idx) {
6055       if (Idx == ExtractIdx)
6056         ConstVec.push_back(Val);
6057       else
6058         ConstVec.push_back(UndefVal);
6059     }
6060     return ConstantVector::get(ConstVec);
6061   }
6062 
6063   /// Check if promoting to a vector type an operand at \p OperandIdx
6064   /// in \p Use can trigger undefined behavior.
6065   static bool canCauseUndefinedBehavior(const Instruction *Use,
6066                                         unsigned OperandIdx) {
6067     // This is not safe to introduce undef when the operand is on
6068     // the right hand side of a division-like instruction.
6069     if (OperandIdx != 1)
6070       return false;
6071     switch (Use->getOpcode()) {
6072     default:
6073       return false;
6074     case Instruction::SDiv:
6075     case Instruction::UDiv:
6076     case Instruction::SRem:
6077     case Instruction::URem:
6078       return true;
6079     case Instruction::FDiv:
6080     case Instruction::FRem:
6081       return !Use->hasNoNaNs();
6082     }
6083     llvm_unreachable(nullptr);
6084   }
6085 
6086 public:
6087   VectorPromoteHelper(const DataLayout &DL, const TargetLowering &TLI,
6088                       const TargetTransformInfo &TTI, Instruction *Transition,
6089                       unsigned CombineCost)
6090       : DL(DL), TLI(TLI), TTI(TTI), Transition(Transition),
6091         StoreExtractCombineCost(CombineCost) {
6092     assert(Transition && "Do not know how to promote null");
6093   }
6094 
6095   /// Check if we can promote \p ToBePromoted to \p Type.
6096   bool canPromote(const Instruction *ToBePromoted) const {
6097     // We could support CastInst too.
6098     return isa<BinaryOperator>(ToBePromoted);
6099   }
6100 
6101   /// Check if it is profitable to promote \p ToBePromoted
6102   /// by moving downward the transition through.
6103   bool shouldPromote(const Instruction *ToBePromoted) const {
6104     // Promote only if all the operands can be statically expanded.
6105     // Indeed, we do not want to introduce any new kind of transitions.
6106     for (const Use &U : ToBePromoted->operands()) {
6107       const Value *Val = U.get();
6108       if (Val == getEndOfTransition()) {
6109         // If the use is a division and the transition is on the rhs,
6110         // we cannot promote the operation, otherwise we may create a
6111         // division by zero.
6112         if (canCauseUndefinedBehavior(ToBePromoted, U.getOperandNo()))
6113           return false;
6114         continue;
6115       }
6116       if (!isa<ConstantInt>(Val) && !isa<UndefValue>(Val) &&
6117           !isa<ConstantFP>(Val))
6118         return false;
6119     }
6120     // Check that the resulting operation is legal.
6121     int ISDOpcode = TLI.InstructionOpcodeToISD(ToBePromoted->getOpcode());
6122     if (!ISDOpcode)
6123       return false;
6124     return StressStoreExtract ||
6125            TLI.isOperationLegalOrCustom(
6126                ISDOpcode, TLI.getValueType(DL, getTransitionType(), true));
6127   }
6128 
6129   /// Check whether or not \p Use can be combined
6130   /// with the transition.
6131   /// I.e., is it possible to do Use(Transition) => AnotherUse?
6132   bool canCombine(const Instruction *Use) { return isa<StoreInst>(Use); }
6133 
6134   /// Record \p ToBePromoted as part of the chain to be promoted.
6135   void enqueueForPromotion(Instruction *ToBePromoted) {
6136     InstsToBePromoted.push_back(ToBePromoted);
6137   }
6138 
6139   /// Set the instruction that will be combined with the transition.
6140   void recordCombineInstruction(Instruction *ToBeCombined) {
6141     assert(canCombine(ToBeCombined) && "Unsupported instruction to combine");
6142     CombineInst = ToBeCombined;
6143   }
6144 
6145   /// Promote all the instructions enqueued for promotion if it is
6146   /// is profitable.
6147   /// \return True if the promotion happened, false otherwise.
6148   bool promote() {
6149     // Check if there is something to promote.
6150     // Right now, if we do not have anything to combine with,
6151     // we assume the promotion is not profitable.
6152     if (InstsToBePromoted.empty() || !CombineInst)
6153       return false;
6154 
6155     // Check cost.
6156     if (!StressStoreExtract && !isProfitableToPromote())
6157       return false;
6158 
6159     // Promote.
6160     for (auto &ToBePromoted : InstsToBePromoted)
6161       promoteImpl(ToBePromoted);
6162     InstsToBePromoted.clear();
6163     return true;
6164   }
6165 };
6166 
6167 } // end anonymous namespace
6168 
6169 void VectorPromoteHelper::promoteImpl(Instruction *ToBePromoted) {
6170   // At this point, we know that all the operands of ToBePromoted but Def
6171   // can be statically promoted.
6172   // For Def, we need to use its parameter in ToBePromoted:
6173   // b = ToBePromoted ty1 a
6174   // Def = Transition ty1 b to ty2
6175   // Move the transition down.
6176   // 1. Replace all uses of the promoted operation by the transition.
6177   // = ... b => = ... Def.
6178   assert(ToBePromoted->getType() == Transition->getType() &&
6179          "The type of the result of the transition does not match "
6180          "the final type");
6181   ToBePromoted->replaceAllUsesWith(Transition);
6182   // 2. Update the type of the uses.
6183   // b = ToBePromoted ty2 Def => b = ToBePromoted ty1 Def.
6184   Type *TransitionTy = getTransitionType();
6185   ToBePromoted->mutateType(TransitionTy);
6186   // 3. Update all the operands of the promoted operation with promoted
6187   // operands.
6188   // b = ToBePromoted ty1 Def => b = ToBePromoted ty1 a.
6189   for (Use &U : ToBePromoted->operands()) {
6190     Value *Val = U.get();
6191     Value *NewVal = nullptr;
6192     if (Val == Transition)
6193       NewVal = Transition->getOperand(getTransitionOriginalValueIdx());
6194     else if (isa<UndefValue>(Val) || isa<ConstantInt>(Val) ||
6195              isa<ConstantFP>(Val)) {
6196       // Use a splat constant if it is not safe to use undef.
6197       NewVal = getConstantVector(
6198           cast<Constant>(Val),
6199           isa<UndefValue>(Val) ||
6200               canCauseUndefinedBehavior(ToBePromoted, U.getOperandNo()));
6201     } else
6202       llvm_unreachable("Did you modified shouldPromote and forgot to update "
6203                        "this?");
6204     ToBePromoted->setOperand(U.getOperandNo(), NewVal);
6205   }
6206   Transition->moveAfter(ToBePromoted);
6207   Transition->setOperand(getTransitionOriginalValueIdx(), ToBePromoted);
6208 }
6209 
6210 /// Some targets can do store(extractelement) with one instruction.
6211 /// Try to push the extractelement towards the stores when the target
6212 /// has this feature and this is profitable.
6213 bool CodeGenPrepare::optimizeExtractElementInst(Instruction *Inst) {
6214   unsigned CombineCost = std::numeric_limits<unsigned>::max();
6215   if (DisableStoreExtract || !TLI ||
6216       (!StressStoreExtract &&
6217        !TLI->canCombineStoreAndExtract(Inst->getOperand(0)->getType(),
6218                                        Inst->getOperand(1), CombineCost)))
6219     return false;
6220 
6221   // At this point we know that Inst is a vector to scalar transition.
6222   // Try to move it down the def-use chain, until:
6223   // - We can combine the transition with its single use
6224   //   => we got rid of the transition.
6225   // - We escape the current basic block
6226   //   => we would need to check that we are moving it at a cheaper place and
6227   //      we do not do that for now.
6228   BasicBlock *Parent = Inst->getParent();
6229   LLVM_DEBUG(dbgs() << "Found an interesting transition: " << *Inst << '\n');
6230   VectorPromoteHelper VPH(*DL, *TLI, *TTI, Inst, CombineCost);
6231   // If the transition has more than one use, assume this is not going to be
6232   // beneficial.
6233   while (Inst->hasOneUse()) {
6234     Instruction *ToBePromoted = cast<Instruction>(*Inst->user_begin());
6235     LLVM_DEBUG(dbgs() << "Use: " << *ToBePromoted << '\n');
6236 
6237     if (ToBePromoted->getParent() != Parent) {
6238       LLVM_DEBUG(dbgs() << "Instruction to promote is in a different block ("
6239                         << ToBePromoted->getParent()->getName()
6240                         << ") than the transition (" << Parent->getName()
6241                         << ").\n");
6242       return false;
6243     }
6244 
6245     if (VPH.canCombine(ToBePromoted)) {
6246       LLVM_DEBUG(dbgs() << "Assume " << *Inst << '\n'
6247                         << "will be combined with: " << *ToBePromoted << '\n');
6248       VPH.recordCombineInstruction(ToBePromoted);
6249       bool Changed = VPH.promote();
6250       NumStoreExtractExposed += Changed;
6251       return Changed;
6252     }
6253 
6254     LLVM_DEBUG(dbgs() << "Try promoting.\n");
6255     if (!VPH.canPromote(ToBePromoted) || !VPH.shouldPromote(ToBePromoted))
6256       return false;
6257 
6258     LLVM_DEBUG(dbgs() << "Promoting is possible... Enqueue for promotion!\n");
6259 
6260     VPH.enqueueForPromotion(ToBePromoted);
6261     Inst = ToBePromoted;
6262   }
6263   return false;
6264 }
6265 
6266 /// For the instruction sequence of store below, F and I values
6267 /// are bundled together as an i64 value before being stored into memory.
6268 /// Sometimes it is more efficient to generate separate stores for F and I,
6269 /// which can remove the bitwise instructions or sink them to colder places.
6270 ///
6271 ///   (store (or (zext (bitcast F to i32) to i64),
6272 ///              (shl (zext I to i64), 32)), addr)  -->
6273 ///   (store F, addr) and (store I, addr+4)
6274 ///
6275 /// Similarly, splitting for other merged store can also be beneficial, like:
6276 /// For pair of {i32, i32}, i64 store --> two i32 stores.
6277 /// For pair of {i32, i16}, i64 store --> two i32 stores.
6278 /// For pair of {i16, i16}, i32 store --> two i16 stores.
6279 /// For pair of {i16, i8},  i32 store --> two i16 stores.
6280 /// For pair of {i8, i8},   i16 store --> two i8 stores.
6281 ///
6282 /// We allow each target to determine specifically which kind of splitting is
6283 /// supported.
6284 ///
6285 /// The store patterns are commonly seen from the simple code snippet below
6286 /// if only std::make_pair(...) is sroa transformed before inlined into hoo.
6287 ///   void goo(const std::pair<int, float> &);
6288 ///   hoo() {
6289 ///     ...
6290 ///     goo(std::make_pair(tmp, ftmp));
6291 ///     ...
6292 ///   }
6293 ///
6294 /// Although we already have similar splitting in DAG Combine, we duplicate
6295 /// it in CodeGenPrepare to catch the case in which pattern is across
6296 /// multiple BBs. The logic in DAG Combine is kept to catch case generated
6297 /// during code expansion.
6298 static bool splitMergedValStore(StoreInst &SI, const DataLayout &DL,
6299                                 const TargetLowering &TLI) {
6300   // Handle simple but common cases only.
6301   Type *StoreType = SI.getValueOperand()->getType();
6302   if (DL.getTypeStoreSizeInBits(StoreType) != DL.getTypeSizeInBits(StoreType) ||
6303       DL.getTypeSizeInBits(StoreType) == 0)
6304     return false;
6305 
6306   unsigned HalfValBitSize = DL.getTypeSizeInBits(StoreType) / 2;
6307   Type *SplitStoreType = Type::getIntNTy(SI.getContext(), HalfValBitSize);
6308   if (DL.getTypeStoreSizeInBits(SplitStoreType) !=
6309       DL.getTypeSizeInBits(SplitStoreType))
6310     return false;
6311 
6312   // Match the following patterns:
6313   // (store (or (zext LValue to i64),
6314   //            (shl (zext HValue to i64), 32)), HalfValBitSize)
6315   //  or
6316   // (store (or (shl (zext HValue to i64), 32)), HalfValBitSize)
6317   //            (zext LValue to i64),
6318   // Expect both operands of OR and the first operand of SHL have only
6319   // one use.
6320   Value *LValue, *HValue;
6321   if (!match(SI.getValueOperand(),
6322              m_c_Or(m_OneUse(m_ZExt(m_Value(LValue))),
6323                     m_OneUse(m_Shl(m_OneUse(m_ZExt(m_Value(HValue))),
6324                                    m_SpecificInt(HalfValBitSize))))))
6325     return false;
6326 
6327   // Check LValue and HValue are int with size less or equal than 32.
6328   if (!LValue->getType()->isIntegerTy() ||
6329       DL.getTypeSizeInBits(LValue->getType()) > HalfValBitSize ||
6330       !HValue->getType()->isIntegerTy() ||
6331       DL.getTypeSizeInBits(HValue->getType()) > HalfValBitSize)
6332     return false;
6333 
6334   // If LValue/HValue is a bitcast instruction, use the EVT before bitcast
6335   // as the input of target query.
6336   auto *LBC = dyn_cast<BitCastInst>(LValue);
6337   auto *HBC = dyn_cast<BitCastInst>(HValue);
6338   EVT LowTy = LBC ? EVT::getEVT(LBC->getOperand(0)->getType())
6339                   : EVT::getEVT(LValue->getType());
6340   EVT HighTy = HBC ? EVT::getEVT(HBC->getOperand(0)->getType())
6341                    : EVT::getEVT(HValue->getType());
6342   if (!ForceSplitStore && !TLI.isMultiStoresCheaperThanBitsMerge(LowTy, HighTy))
6343     return false;
6344 
6345   // Start to split store.
6346   IRBuilder<> Builder(SI.getContext());
6347   Builder.SetInsertPoint(&SI);
6348 
6349   // If LValue/HValue is a bitcast in another BB, create a new one in current
6350   // BB so it may be merged with the splitted stores by dag combiner.
6351   if (LBC && LBC->getParent() != SI.getParent())
6352     LValue = Builder.CreateBitCast(LBC->getOperand(0), LBC->getType());
6353   if (HBC && HBC->getParent() != SI.getParent())
6354     HValue = Builder.CreateBitCast(HBC->getOperand(0), HBC->getType());
6355 
6356   bool IsLE = SI.getModule()->getDataLayout().isLittleEndian();
6357   auto CreateSplitStore = [&](Value *V, bool Upper) {
6358     V = Builder.CreateZExtOrBitCast(V, SplitStoreType);
6359     Value *Addr = Builder.CreateBitCast(
6360         SI.getOperand(1),
6361         SplitStoreType->getPointerTo(SI.getPointerAddressSpace()));
6362     if ((IsLE && Upper) || (!IsLE && !Upper))
6363       Addr = Builder.CreateGEP(
6364           SplitStoreType, Addr,
6365           ConstantInt::get(Type::getInt32Ty(SI.getContext()), 1));
6366     Builder.CreateAlignedStore(
6367         V, Addr, Upper ? SI.getAlignment() / 2 : SI.getAlignment());
6368   };
6369 
6370   CreateSplitStore(LValue, false);
6371   CreateSplitStore(HValue, true);
6372 
6373   // Delete the old store.
6374   SI.eraseFromParent();
6375   return true;
6376 }
6377 
6378 // Return true if the GEP has two operands, the first operand is of a sequential
6379 // type, and the second operand is a constant.
6380 static bool GEPSequentialConstIndexed(GetElementPtrInst *GEP) {
6381   gep_type_iterator I = gep_type_begin(*GEP);
6382   return GEP->getNumOperands() == 2 &&
6383       I.isSequential() &&
6384       isa<ConstantInt>(GEP->getOperand(1));
6385 }
6386 
6387 // Try unmerging GEPs to reduce liveness interference (register pressure) across
6388 // IndirectBr edges. Since IndirectBr edges tend to touch on many blocks,
6389 // reducing liveness interference across those edges benefits global register
6390 // allocation. Currently handles only certain cases.
6391 //
6392 // For example, unmerge %GEPI and %UGEPI as below.
6393 //
6394 // ---------- BEFORE ----------
6395 // SrcBlock:
6396 //   ...
6397 //   %GEPIOp = ...
6398 //   ...
6399 //   %GEPI = gep %GEPIOp, Idx
6400 //   ...
6401 //   indirectbr ... [ label %DstB0, label %DstB1, ... label %DstBi ... ]
6402 //   (* %GEPI is alive on the indirectbr edges due to other uses ahead)
6403 //   (* %GEPIOp is alive on the indirectbr edges only because of it's used by
6404 //   %UGEPI)
6405 //
6406 // DstB0: ... (there may be a gep similar to %UGEPI to be unmerged)
6407 // DstB1: ... (there may be a gep similar to %UGEPI to be unmerged)
6408 // ...
6409 //
6410 // DstBi:
6411 //   ...
6412 //   %UGEPI = gep %GEPIOp, UIdx
6413 // ...
6414 // ---------------------------
6415 //
6416 // ---------- AFTER ----------
6417 // SrcBlock:
6418 //   ... (same as above)
6419 //    (* %GEPI is still alive on the indirectbr edges)
6420 //    (* %GEPIOp is no longer alive on the indirectbr edges as a result of the
6421 //    unmerging)
6422 // ...
6423 //
6424 // DstBi:
6425 //   ...
6426 //   %UGEPI = gep %GEPI, (UIdx-Idx)
6427 //   ...
6428 // ---------------------------
6429 //
6430 // The register pressure on the IndirectBr edges is reduced because %GEPIOp is
6431 // no longer alive on them.
6432 //
6433 // We try to unmerge GEPs here in CodGenPrepare, as opposed to limiting merging
6434 // of GEPs in the first place in InstCombiner::visitGetElementPtrInst() so as
6435 // not to disable further simplications and optimizations as a result of GEP
6436 // merging.
6437 //
6438 // Note this unmerging may increase the length of the data flow critical path
6439 // (the path from %GEPIOp to %UGEPI would go through %GEPI), which is a tradeoff
6440 // between the register pressure and the length of data-flow critical
6441 // path. Restricting this to the uncommon IndirectBr case would minimize the
6442 // impact of potentially longer critical path, if any, and the impact on compile
6443 // time.
6444 static bool tryUnmergingGEPsAcrossIndirectBr(GetElementPtrInst *GEPI,
6445                                              const TargetTransformInfo *TTI) {
6446   BasicBlock *SrcBlock = GEPI->getParent();
6447   // Check that SrcBlock ends with an IndirectBr. If not, give up. The common
6448   // (non-IndirectBr) cases exit early here.
6449   if (!isa<IndirectBrInst>(SrcBlock->getTerminator()))
6450     return false;
6451   // Check that GEPI is a simple gep with a single constant index.
6452   if (!GEPSequentialConstIndexed(GEPI))
6453     return false;
6454   ConstantInt *GEPIIdx = cast<ConstantInt>(GEPI->getOperand(1));
6455   // Check that GEPI is a cheap one.
6456   if (TTI->getIntImmCost(GEPIIdx->getValue(), GEPIIdx->getType())
6457       > TargetTransformInfo::TCC_Basic)
6458     return false;
6459   Value *GEPIOp = GEPI->getOperand(0);
6460   // Check that GEPIOp is an instruction that's also defined in SrcBlock.
6461   if (!isa<Instruction>(GEPIOp))
6462     return false;
6463   auto *GEPIOpI = cast<Instruction>(GEPIOp);
6464   if (GEPIOpI->getParent() != SrcBlock)
6465     return false;
6466   // Check that GEP is used outside the block, meaning it's alive on the
6467   // IndirectBr edge(s).
6468   if (find_if(GEPI->users(), [&](User *Usr) {
6469         if (auto *I = dyn_cast<Instruction>(Usr)) {
6470           if (I->getParent() != SrcBlock) {
6471             return true;
6472           }
6473         }
6474         return false;
6475       }) == GEPI->users().end())
6476     return false;
6477   // The second elements of the GEP chains to be unmerged.
6478   std::vector<GetElementPtrInst *> UGEPIs;
6479   // Check each user of GEPIOp to check if unmerging would make GEPIOp not alive
6480   // on IndirectBr edges.
6481   for (User *Usr : GEPIOp->users()) {
6482     if (Usr == GEPI) continue;
6483     // Check if Usr is an Instruction. If not, give up.
6484     if (!isa<Instruction>(Usr))
6485       return false;
6486     auto *UI = cast<Instruction>(Usr);
6487     // Check if Usr in the same block as GEPIOp, which is fine, skip.
6488     if (UI->getParent() == SrcBlock)
6489       continue;
6490     // Check if Usr is a GEP. If not, give up.
6491     if (!isa<GetElementPtrInst>(Usr))
6492       return false;
6493     auto *UGEPI = cast<GetElementPtrInst>(Usr);
6494     // Check if UGEPI is a simple gep with a single constant index and GEPIOp is
6495     // the pointer operand to it. If so, record it in the vector. If not, give
6496     // up.
6497     if (!GEPSequentialConstIndexed(UGEPI))
6498       return false;
6499     if (UGEPI->getOperand(0) != GEPIOp)
6500       return false;
6501     if (GEPIIdx->getType() !=
6502         cast<ConstantInt>(UGEPI->getOperand(1))->getType())
6503       return false;
6504     ConstantInt *UGEPIIdx = cast<ConstantInt>(UGEPI->getOperand(1));
6505     if (TTI->getIntImmCost(UGEPIIdx->getValue(), UGEPIIdx->getType())
6506         > TargetTransformInfo::TCC_Basic)
6507       return false;
6508     UGEPIs.push_back(UGEPI);
6509   }
6510   if (UGEPIs.size() == 0)
6511     return false;
6512   // Check the materializing cost of (Uidx-Idx).
6513   for (GetElementPtrInst *UGEPI : UGEPIs) {
6514     ConstantInt *UGEPIIdx = cast<ConstantInt>(UGEPI->getOperand(1));
6515     APInt NewIdx = UGEPIIdx->getValue() - GEPIIdx->getValue();
6516     unsigned ImmCost = TTI->getIntImmCost(NewIdx, GEPIIdx->getType());
6517     if (ImmCost > TargetTransformInfo::TCC_Basic)
6518       return false;
6519   }
6520   // Now unmerge between GEPI and UGEPIs.
6521   for (GetElementPtrInst *UGEPI : UGEPIs) {
6522     UGEPI->setOperand(0, GEPI);
6523     ConstantInt *UGEPIIdx = cast<ConstantInt>(UGEPI->getOperand(1));
6524     Constant *NewUGEPIIdx =
6525         ConstantInt::get(GEPIIdx->getType(),
6526                          UGEPIIdx->getValue() - GEPIIdx->getValue());
6527     UGEPI->setOperand(1, NewUGEPIIdx);
6528     // If GEPI is not inbounds but UGEPI is inbounds, change UGEPI to not
6529     // inbounds to avoid UB.
6530     if (!GEPI->isInBounds()) {
6531       UGEPI->setIsInBounds(false);
6532     }
6533   }
6534   // After unmerging, verify that GEPIOp is actually only used in SrcBlock (not
6535   // alive on IndirectBr edges).
6536   assert(find_if(GEPIOp->users(), [&](User *Usr) {
6537         return cast<Instruction>(Usr)->getParent() != SrcBlock;
6538       }) == GEPIOp->users().end() && "GEPIOp is used outside SrcBlock");
6539   return true;
6540 }
6541 
6542 bool CodeGenPrepare::optimizeInst(Instruction *I, bool &ModifiedDT) {
6543   // Bail out if we inserted the instruction to prevent optimizations from
6544   // stepping on each other's toes.
6545   if (InsertedInsts.count(I))
6546     return false;
6547 
6548   if (PHINode *P = dyn_cast<PHINode>(I)) {
6549     // It is possible for very late stage optimizations (such as SimplifyCFG)
6550     // to introduce PHI nodes too late to be cleaned up.  If we detect such a
6551     // trivial PHI, go ahead and zap it here.
6552     if (Value *V = SimplifyInstruction(P, {*DL, TLInfo})) {
6553       P->replaceAllUsesWith(V);
6554       P->eraseFromParent();
6555       ++NumPHIsElim;
6556       return true;
6557     }
6558     return false;
6559   }
6560 
6561   if (CastInst *CI = dyn_cast<CastInst>(I)) {
6562     // If the source of the cast is a constant, then this should have
6563     // already been constant folded.  The only reason NOT to constant fold
6564     // it is if something (e.g. LSR) was careful to place the constant
6565     // evaluation in a block other than then one that uses it (e.g. to hoist
6566     // the address of globals out of a loop).  If this is the case, we don't
6567     // want to forward-subst the cast.
6568     if (isa<Constant>(CI->getOperand(0)))
6569       return false;
6570 
6571     if (TLI && OptimizeNoopCopyExpression(CI, *TLI, *DL))
6572       return true;
6573 
6574     if (isa<ZExtInst>(I) || isa<SExtInst>(I)) {
6575       /// Sink a zext or sext into its user blocks if the target type doesn't
6576       /// fit in one register
6577       if (TLI &&
6578           TLI->getTypeAction(CI->getContext(),
6579                              TLI->getValueType(*DL, CI->getType())) ==
6580               TargetLowering::TypeExpandInteger) {
6581         return SinkCast(CI);
6582       } else {
6583         bool MadeChange = optimizeExt(I);
6584         return MadeChange | optimizeExtUses(I);
6585       }
6586     }
6587     return false;
6588   }
6589 
6590   if (CmpInst *CI = dyn_cast<CmpInst>(I))
6591     if (!TLI || !TLI->hasMultipleConditionRegisters())
6592       return OptimizeCmpExpression(CI, TLI);
6593 
6594   if (LoadInst *LI = dyn_cast<LoadInst>(I)) {
6595     LI->setMetadata(LLVMContext::MD_invariant_group, nullptr);
6596     if (TLI) {
6597       bool Modified = optimizeLoadExt(LI);
6598       unsigned AS = LI->getPointerAddressSpace();
6599       Modified |= optimizeMemoryInst(I, I->getOperand(0), LI->getType(), AS);
6600       return Modified;
6601     }
6602     return false;
6603   }
6604 
6605   if (StoreInst *SI = dyn_cast<StoreInst>(I)) {
6606     if (TLI && splitMergedValStore(*SI, *DL, *TLI))
6607       return true;
6608     SI->setMetadata(LLVMContext::MD_invariant_group, nullptr);
6609     if (TLI) {
6610       unsigned AS = SI->getPointerAddressSpace();
6611       return optimizeMemoryInst(I, SI->getOperand(1),
6612                                 SI->getOperand(0)->getType(), AS);
6613     }
6614     return false;
6615   }
6616 
6617   if (AtomicRMWInst *RMW = dyn_cast<AtomicRMWInst>(I)) {
6618       unsigned AS = RMW->getPointerAddressSpace();
6619       return optimizeMemoryInst(I, RMW->getPointerOperand(),
6620                                 RMW->getType(), AS);
6621   }
6622 
6623   if (AtomicCmpXchgInst *CmpX = dyn_cast<AtomicCmpXchgInst>(I)) {
6624       unsigned AS = CmpX->getPointerAddressSpace();
6625       return optimizeMemoryInst(I, CmpX->getPointerOperand(),
6626                                 CmpX->getCompareOperand()->getType(), AS);
6627   }
6628 
6629   BinaryOperator *BinOp = dyn_cast<BinaryOperator>(I);
6630 
6631   if (BinOp && (BinOp->getOpcode() == Instruction::And) &&
6632       EnableAndCmpSinking && TLI)
6633     return sinkAndCmp0Expression(BinOp, *TLI, InsertedInsts);
6634 
6635   if (BinOp && (BinOp->getOpcode() == Instruction::AShr ||
6636                 BinOp->getOpcode() == Instruction::LShr)) {
6637     ConstantInt *CI = dyn_cast<ConstantInt>(BinOp->getOperand(1));
6638     if (TLI && CI && TLI->hasExtractBitsInsn())
6639       return OptimizeExtractBits(BinOp, CI, *TLI, *DL);
6640 
6641     return false;
6642   }
6643 
6644   if (GetElementPtrInst *GEPI = dyn_cast<GetElementPtrInst>(I)) {
6645     if (GEPI->hasAllZeroIndices()) {
6646       /// The GEP operand must be a pointer, so must its result -> BitCast
6647       Instruction *NC = new BitCastInst(GEPI->getOperand(0), GEPI->getType(),
6648                                         GEPI->getName(), GEPI);
6649       NC->setDebugLoc(GEPI->getDebugLoc());
6650       GEPI->replaceAllUsesWith(NC);
6651       GEPI->eraseFromParent();
6652       ++NumGEPsElim;
6653       optimizeInst(NC, ModifiedDT);
6654       return true;
6655     }
6656     if (tryUnmergingGEPsAcrossIndirectBr(GEPI, TTI)) {
6657       return true;
6658     }
6659     return false;
6660   }
6661 
6662   if (CallInst *CI = dyn_cast<CallInst>(I))
6663     return optimizeCallInst(CI, ModifiedDT);
6664 
6665   if (SelectInst *SI = dyn_cast<SelectInst>(I))
6666     return optimizeSelectInst(SI);
6667 
6668   if (ShuffleVectorInst *SVI = dyn_cast<ShuffleVectorInst>(I))
6669     return optimizeShuffleVectorInst(SVI);
6670 
6671   if (auto *Switch = dyn_cast<SwitchInst>(I))
6672     return optimizeSwitchInst(Switch);
6673 
6674   if (isa<ExtractElementInst>(I))
6675     return optimizeExtractElementInst(I);
6676 
6677   return false;
6678 }
6679 
6680 /// Given an OR instruction, check to see if this is a bitreverse
6681 /// idiom. If so, insert the new intrinsic and return true.
6682 static bool makeBitReverse(Instruction &I, const DataLayout &DL,
6683                            const TargetLowering &TLI) {
6684   if (!I.getType()->isIntegerTy() ||
6685       !TLI.isOperationLegalOrCustom(ISD::BITREVERSE,
6686                                     TLI.getValueType(DL, I.getType(), true)))
6687     return false;
6688 
6689   SmallVector<Instruction*, 4> Insts;
6690   if (!recognizeBSwapOrBitReverseIdiom(&I, false, true, Insts))
6691     return false;
6692   Instruction *LastInst = Insts.back();
6693   I.replaceAllUsesWith(LastInst);
6694   RecursivelyDeleteTriviallyDeadInstructions(&I);
6695   return true;
6696 }
6697 
6698 // In this pass we look for GEP and cast instructions that are used
6699 // across basic blocks and rewrite them to improve basic-block-at-a-time
6700 // selection.
6701 bool CodeGenPrepare::optimizeBlock(BasicBlock &BB, bool &ModifiedDT) {
6702   SunkAddrs.clear();
6703   bool MadeChange = false;
6704 
6705   CurInstIterator = BB.begin();
6706   while (CurInstIterator != BB.end()) {
6707     MadeChange |= optimizeInst(&*CurInstIterator++, ModifiedDT);
6708     if (ModifiedDT)
6709       return true;
6710   }
6711 
6712   bool MadeBitReverse = true;
6713   while (TLI && MadeBitReverse) {
6714     MadeBitReverse = false;
6715     for (auto &I : reverse(BB)) {
6716       if (makeBitReverse(I, *DL, *TLI)) {
6717         MadeBitReverse = MadeChange = true;
6718         ModifiedDT = true;
6719         break;
6720       }
6721     }
6722   }
6723   MadeChange |= dupRetToEnableTailCallOpts(&BB);
6724 
6725   return MadeChange;
6726 }
6727 
6728 // llvm.dbg.value is far away from the value then iSel may not be able
6729 // handle it properly. iSel will drop llvm.dbg.value if it can not
6730 // find a node corresponding to the value.
6731 bool CodeGenPrepare::placeDbgValues(Function &F) {
6732   bool MadeChange = false;
6733   for (BasicBlock &BB : F) {
6734     Instruction *PrevNonDbgInst = nullptr;
6735     for (BasicBlock::iterator BI = BB.begin(), BE = BB.end(); BI != BE;) {
6736       Instruction *Insn = &*BI++;
6737       DbgValueInst *DVI = dyn_cast<DbgValueInst>(Insn);
6738       // Leave dbg.values that refer to an alloca alone. These
6739       // intrinsics describe the address of a variable (= the alloca)
6740       // being taken.  They should not be moved next to the alloca
6741       // (and to the beginning of the scope), but rather stay close to
6742       // where said address is used.
6743       if (!DVI || (DVI->getValue() && isa<AllocaInst>(DVI->getValue()))) {
6744         PrevNonDbgInst = Insn;
6745         continue;
6746       }
6747 
6748       Instruction *VI = dyn_cast_or_null<Instruction>(DVI->getValue());
6749       if (VI && VI != PrevNonDbgInst && !VI->isTerminator()) {
6750         // If VI is a phi in a block with an EHPad terminator, we can't insert
6751         // after it.
6752         if (isa<PHINode>(VI) && VI->getParent()->getTerminator()->isEHPad())
6753           continue;
6754         LLVM_DEBUG(dbgs() << "Moving Debug Value before :\n"
6755                           << *DVI << ' ' << *VI);
6756         DVI->removeFromParent();
6757         if (isa<PHINode>(VI))
6758           DVI->insertBefore(&*VI->getParent()->getFirstInsertionPt());
6759         else
6760           DVI->insertAfter(VI);
6761         MadeChange = true;
6762         ++NumDbgValueMoved;
6763       }
6764     }
6765   }
6766   return MadeChange;
6767 }
6768 
6769 /// Scale down both weights to fit into uint32_t.
6770 static void scaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
6771   uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
6772   uint32_t Scale = (NewMax / std::numeric_limits<uint32_t>::max()) + 1;
6773   NewTrue = NewTrue / Scale;
6774   NewFalse = NewFalse / Scale;
6775 }
6776 
6777 /// Some targets prefer to split a conditional branch like:
6778 /// \code
6779 ///   %0 = icmp ne i32 %a, 0
6780 ///   %1 = icmp ne i32 %b, 0
6781 ///   %or.cond = or i1 %0, %1
6782 ///   br i1 %or.cond, label %TrueBB, label %FalseBB
6783 /// \endcode
6784 /// into multiple branch instructions like:
6785 /// \code
6786 ///   bb1:
6787 ///     %0 = icmp ne i32 %a, 0
6788 ///     br i1 %0, label %TrueBB, label %bb2
6789 ///   bb2:
6790 ///     %1 = icmp ne i32 %b, 0
6791 ///     br i1 %1, label %TrueBB, label %FalseBB
6792 /// \endcode
6793 /// This usually allows instruction selection to do even further optimizations
6794 /// and combine the compare with the branch instruction. Currently this is
6795 /// applied for targets which have "cheap" jump instructions.
6796 ///
6797 /// FIXME: Remove the (equivalent?) implementation in SelectionDAG.
6798 ///
6799 bool CodeGenPrepare::splitBranchCondition(Function &F) {
6800   if (!TM || !TM->Options.EnableFastISel || !TLI || TLI->isJumpExpensive())
6801     return false;
6802 
6803   bool MadeChange = false;
6804   for (auto &BB : F) {
6805     // Does this BB end with the following?
6806     //   %cond1 = icmp|fcmp|binary instruction ...
6807     //   %cond2 = icmp|fcmp|binary instruction ...
6808     //   %cond.or = or|and i1 %cond1, cond2
6809     //   br i1 %cond.or label %dest1, label %dest2"
6810     BinaryOperator *LogicOp;
6811     BasicBlock *TBB, *FBB;
6812     if (!match(BB.getTerminator(), m_Br(m_OneUse(m_BinOp(LogicOp)), TBB, FBB)))
6813       continue;
6814 
6815     auto *Br1 = cast<BranchInst>(BB.getTerminator());
6816     if (Br1->getMetadata(LLVMContext::MD_unpredictable))
6817       continue;
6818 
6819     unsigned Opc;
6820     Value *Cond1, *Cond2;
6821     if (match(LogicOp, m_And(m_OneUse(m_Value(Cond1)),
6822                              m_OneUse(m_Value(Cond2)))))
6823       Opc = Instruction::And;
6824     else if (match(LogicOp, m_Or(m_OneUse(m_Value(Cond1)),
6825                                  m_OneUse(m_Value(Cond2)))))
6826       Opc = Instruction::Or;
6827     else
6828       continue;
6829 
6830     if (!match(Cond1, m_CombineOr(m_Cmp(), m_BinOp())) ||
6831         !match(Cond2, m_CombineOr(m_Cmp(), m_BinOp()))   )
6832       continue;
6833 
6834     LLVM_DEBUG(dbgs() << "Before branch condition splitting\n"; BB.dump());
6835 
6836     // Create a new BB.
6837     auto TmpBB =
6838         BasicBlock::Create(BB.getContext(), BB.getName() + ".cond.split",
6839                            BB.getParent(), BB.getNextNode());
6840 
6841     // Update original basic block by using the first condition directly by the
6842     // branch instruction and removing the no longer needed and/or instruction.
6843     Br1->setCondition(Cond1);
6844     LogicOp->eraseFromParent();
6845 
6846     // Depending on the condition we have to either replace the true or the
6847     // false successor of the original branch instruction.
6848     if (Opc == Instruction::And)
6849       Br1->setSuccessor(0, TmpBB);
6850     else
6851       Br1->setSuccessor(1, TmpBB);
6852 
6853     // Fill in the new basic block.
6854     auto *Br2 = IRBuilder<>(TmpBB).CreateCondBr(Cond2, TBB, FBB);
6855     if (auto *I = dyn_cast<Instruction>(Cond2)) {
6856       I->removeFromParent();
6857       I->insertBefore(Br2);
6858     }
6859 
6860     // Update PHI nodes in both successors. The original BB needs to be
6861     // replaced in one successor's PHI nodes, because the branch comes now from
6862     // the newly generated BB (NewBB). In the other successor we need to add one
6863     // incoming edge to the PHI nodes, because both branch instructions target
6864     // now the same successor. Depending on the original branch condition
6865     // (and/or) we have to swap the successors (TrueDest, FalseDest), so that
6866     // we perform the correct update for the PHI nodes.
6867     // This doesn't change the successor order of the just created branch
6868     // instruction (or any other instruction).
6869     if (Opc == Instruction::Or)
6870       std::swap(TBB, FBB);
6871 
6872     // Replace the old BB with the new BB.
6873     for (PHINode &PN : TBB->phis()) {
6874       int i;
6875       while ((i = PN.getBasicBlockIndex(&BB)) >= 0)
6876         PN.setIncomingBlock(i, TmpBB);
6877     }
6878 
6879     // Add another incoming edge form the new BB.
6880     for (PHINode &PN : FBB->phis()) {
6881       auto *Val = PN.getIncomingValueForBlock(&BB);
6882       PN.addIncoming(Val, TmpBB);
6883     }
6884 
6885     // Update the branch weights (from SelectionDAGBuilder::
6886     // FindMergedConditions).
6887     if (Opc == Instruction::Or) {
6888       // Codegen X | Y as:
6889       // BB1:
6890       //   jmp_if_X TBB
6891       //   jmp TmpBB
6892       // TmpBB:
6893       //   jmp_if_Y TBB
6894       //   jmp FBB
6895       //
6896 
6897       // We have flexibility in setting Prob for BB1 and Prob for NewBB.
6898       // The requirement is that
6899       //   TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
6900       //     = TrueProb for original BB.
6901       // Assuming the original weights are A and B, one choice is to set BB1's
6902       // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
6903       // assumes that
6904       //   TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
6905       // Another choice is to assume TrueProb for BB1 equals to TrueProb for
6906       // TmpBB, but the math is more complicated.
6907       uint64_t TrueWeight, FalseWeight;
6908       if (Br1->extractProfMetadata(TrueWeight, FalseWeight)) {
6909         uint64_t NewTrueWeight = TrueWeight;
6910         uint64_t NewFalseWeight = TrueWeight + 2 * FalseWeight;
6911         scaleWeights(NewTrueWeight, NewFalseWeight);
6912         Br1->setMetadata(LLVMContext::MD_prof, MDBuilder(Br1->getContext())
6913                          .createBranchWeights(TrueWeight, FalseWeight));
6914 
6915         NewTrueWeight = TrueWeight;
6916         NewFalseWeight = 2 * FalseWeight;
6917         scaleWeights(NewTrueWeight, NewFalseWeight);
6918         Br2->setMetadata(LLVMContext::MD_prof, MDBuilder(Br2->getContext())
6919                          .createBranchWeights(TrueWeight, FalseWeight));
6920       }
6921     } else {
6922       // Codegen X & Y as:
6923       // BB1:
6924       //   jmp_if_X TmpBB
6925       //   jmp FBB
6926       // TmpBB:
6927       //   jmp_if_Y TBB
6928       //   jmp FBB
6929       //
6930       //  This requires creation of TmpBB after CurBB.
6931 
6932       // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
6933       // The requirement is that
6934       //   FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
6935       //     = FalseProb for original BB.
6936       // Assuming the original weights are A and B, one choice is to set BB1's
6937       // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
6938       // assumes that
6939       //   FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
6940       uint64_t TrueWeight, FalseWeight;
6941       if (Br1->extractProfMetadata(TrueWeight, FalseWeight)) {
6942         uint64_t NewTrueWeight = 2 * TrueWeight + FalseWeight;
6943         uint64_t NewFalseWeight = FalseWeight;
6944         scaleWeights(NewTrueWeight, NewFalseWeight);
6945         Br1->setMetadata(LLVMContext::MD_prof, MDBuilder(Br1->getContext())
6946                          .createBranchWeights(TrueWeight, FalseWeight));
6947 
6948         NewTrueWeight = 2 * TrueWeight;
6949         NewFalseWeight = FalseWeight;
6950         scaleWeights(NewTrueWeight, NewFalseWeight);
6951         Br2->setMetadata(LLVMContext::MD_prof, MDBuilder(Br2->getContext())
6952                          .createBranchWeights(TrueWeight, FalseWeight));
6953       }
6954     }
6955 
6956     // Note: No point in getting fancy here, since the DT info is never
6957     // available to CodeGenPrepare.
6958     ModifiedDT = true;
6959 
6960     MadeChange = true;
6961 
6962     LLVM_DEBUG(dbgs() << "After branch condition splitting\n"; BB.dump();
6963                TmpBB->dump());
6964   }
6965   return MadeChange;
6966 }
6967