1 //===- InputSection.cpp ---------------------------------------------------===// 2 // 3 // The LLVM Linker 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 10 #include "InputSection.h" 11 #include "Config.h" 12 #include "EhFrame.h" 13 #include "InputFiles.h" 14 #include "LinkerScript.h" 15 #include "OutputSections.h" 16 #include "Relocations.h" 17 #include "Symbols.h" 18 #include "SyntheticSections.h" 19 #include "Target.h" 20 #include "Thunks.h" 21 #include "lld/Common/ErrorHandler.h" 22 #include "lld/Common/Memory.h" 23 #include "llvm/Object/Decompressor.h" 24 #include "llvm/Support/Compiler.h" 25 #include "llvm/Support/Compression.h" 26 #include "llvm/Support/Endian.h" 27 #include "llvm/Support/Threading.h" 28 #include "llvm/Support/xxhash.h" 29 #include <mutex> 30 31 using namespace llvm; 32 using namespace llvm::ELF; 33 using namespace llvm::object; 34 using namespace llvm::support; 35 using namespace llvm::support::endian; 36 using namespace llvm::sys; 37 38 using namespace lld; 39 using namespace lld::elf; 40 41 std::vector<InputSectionBase *> elf::InputSections; 42 43 // Returns a string to construct an error message. 44 std::string lld::toString(const InputSectionBase *Sec) { 45 return (toString(Sec->File) + ":(" + Sec->Name + ")").str(); 46 } 47 48 template <class ELFT> 49 static ArrayRef<uint8_t> getSectionContents(ObjFile<ELFT> &File, 50 const typename ELFT::Shdr &Hdr) { 51 if (Hdr.sh_type == SHT_NOBITS) 52 return makeArrayRef<uint8_t>(nullptr, Hdr.sh_size); 53 return check(File.getObj().getSectionContents(&Hdr)); 54 } 55 56 InputSectionBase::InputSectionBase(InputFile *File, uint64_t Flags, 57 uint32_t Type, uint64_t Entsize, 58 uint32_t Link, uint32_t Info, 59 uint32_t Alignment, ArrayRef<uint8_t> Data, 60 StringRef Name, Kind SectionKind) 61 : SectionBase(SectionKind, Name, Flags, Entsize, Alignment, Type, Info, 62 Link), 63 File(File), Data(Data) { 64 // In order to reduce memory allocation, we assume that mergeable 65 // sections are smaller than 4 GiB, which is not an unreasonable 66 // assumption as of 2017. 67 if (SectionKind == SectionBase::Merge && Data.size() > UINT32_MAX) 68 error(toString(this) + ": section too large"); 69 70 NumRelocations = 0; 71 AreRelocsRela = false; 72 73 // The ELF spec states that a value of 0 means the section has 74 // no alignment constraits. 75 uint32_t V = std::max<uint64_t>(Alignment, 1); 76 if (!isPowerOf2_64(V)) 77 fatal(toString(File) + ": section sh_addralign is not a power of 2"); 78 this->Alignment = V; 79 } 80 81 // Drop SHF_GROUP bit unless we are producing a re-linkable object file. 82 // SHF_GROUP is a marker that a section belongs to some comdat group. 83 // That flag doesn't make sense in an executable. 84 static uint64_t getFlags(uint64_t Flags) { 85 Flags &= ~(uint64_t)SHF_INFO_LINK; 86 if (!Config->Relocatable) 87 Flags &= ~(uint64_t)SHF_GROUP; 88 return Flags; 89 } 90 91 // GNU assembler 2.24 and LLVM 4.0.0's MC (the newest release as of 92 // March 2017) fail to infer section types for sections starting with 93 // ".init_array." or ".fini_array.". They set SHT_PROGBITS instead of 94 // SHF_INIT_ARRAY. As a result, the following assembler directive 95 // creates ".init_array.100" with SHT_PROGBITS, for example. 96 // 97 // .section .init_array.100, "aw" 98 // 99 // This function forces SHT_{INIT,FINI}_ARRAY so that we can handle 100 // incorrect inputs as if they were correct from the beginning. 101 static uint64_t getType(uint64_t Type, StringRef Name) { 102 if (Type == SHT_PROGBITS && Name.startswith(".init_array.")) 103 return SHT_INIT_ARRAY; 104 if (Type == SHT_PROGBITS && Name.startswith(".fini_array.")) 105 return SHT_FINI_ARRAY; 106 return Type; 107 } 108 109 template <class ELFT> 110 InputSectionBase::InputSectionBase(ObjFile<ELFT> &File, 111 const typename ELFT::Shdr &Hdr, 112 StringRef Name, Kind SectionKind) 113 : InputSectionBase(&File, getFlags(Hdr.sh_flags), 114 getType(Hdr.sh_type, Name), Hdr.sh_entsize, Hdr.sh_link, 115 Hdr.sh_info, Hdr.sh_addralign, 116 getSectionContents(File, Hdr), Name, SectionKind) { 117 // We reject object files having insanely large alignments even though 118 // they are allowed by the spec. I think 4GB is a reasonable limitation. 119 // We might want to relax this in the future. 120 if (Hdr.sh_addralign > UINT32_MAX) 121 fatal(toString(&File) + ": section sh_addralign is too large"); 122 } 123 124 size_t InputSectionBase::getSize() const { 125 if (auto *S = dyn_cast<SyntheticSection>(this)) 126 return S->getSize(); 127 128 return Data.size(); 129 } 130 131 uint64_t InputSectionBase::getOffsetInFile() const { 132 const uint8_t *FileStart = (const uint8_t *)File->MB.getBufferStart(); 133 const uint8_t *SecStart = Data.begin(); 134 return SecStart - FileStart; 135 } 136 137 uint64_t SectionBase::getOffset(uint64_t Offset) const { 138 switch (kind()) { 139 case Output: { 140 auto *OS = cast<OutputSection>(this); 141 // For output sections we treat offset -1 as the end of the section. 142 return Offset == uint64_t(-1) ? OS->Size : Offset; 143 } 144 case Regular: 145 case Synthetic: 146 return cast<InputSection>(this)->getOffset(Offset); 147 case EHFrame: 148 // The file crtbeginT.o has relocations pointing to the start of an empty 149 // .eh_frame that is known to be the first in the link. It does that to 150 // identify the start of the output .eh_frame. 151 return Offset; 152 case Merge: 153 const MergeInputSection *MS = cast<MergeInputSection>(this); 154 if (InputSection *IS = MS->getParent()) 155 return IS->getOffset(MS->getParentOffset(Offset)); 156 return MS->getParentOffset(Offset); 157 } 158 llvm_unreachable("invalid section kind"); 159 } 160 161 uint64_t SectionBase::getVA(uint64_t Offset) const { 162 const OutputSection *Out = getOutputSection(); 163 return (Out ? Out->Addr : 0) + getOffset(Offset); 164 } 165 166 OutputSection *SectionBase::getOutputSection() { 167 InputSection *Sec; 168 if (auto *IS = dyn_cast<InputSection>(this)) 169 Sec = IS; 170 else if (auto *MS = dyn_cast<MergeInputSection>(this)) 171 Sec = MS->getParent(); 172 else if (auto *EH = dyn_cast<EhInputSection>(this)) 173 Sec = EH->getParent(); 174 else 175 return cast<OutputSection>(this); 176 return Sec ? Sec->getParent() : nullptr; 177 } 178 179 // Decompress section contents if required. Note that this function 180 // is called from parallelForEach, so it must be thread-safe. 181 void InputSectionBase::maybeDecompress() { 182 if (DecompressBuf) 183 return; 184 if (!(Flags & SHF_COMPRESSED) && !Name.startswith(".zdebug")) 185 return; 186 187 // Decompress a section. 188 Decompressor Dec = check(Decompressor::create(Name, toStringRef(Data), 189 Config->IsLE, Config->Is64)); 190 191 size_t Size = Dec.getDecompressedSize(); 192 DecompressBuf.reset(new char[Size + Name.size()]()); 193 if (Error E = Dec.decompress({DecompressBuf.get(), Size})) 194 fatal(toString(this) + 195 ": decompress failed: " + llvm::toString(std::move(E))); 196 197 Data = makeArrayRef((uint8_t *)DecompressBuf.get(), Size); 198 Flags &= ~(uint64_t)SHF_COMPRESSED; 199 200 // A section name may have been altered if compressed. If that's 201 // the case, restore the original name. (i.e. ".zdebug_" -> ".debug_") 202 if (Name.startswith(".zdebug")) { 203 DecompressBuf[Size] = '.'; 204 memcpy(&DecompressBuf[Size + 1], Name.data() + 2, Name.size() - 2); 205 Name = StringRef(&DecompressBuf[Size], Name.size() - 1); 206 } 207 } 208 209 InputSection *InputSectionBase::getLinkOrderDep() const { 210 assert(Link); 211 assert(Flags & SHF_LINK_ORDER); 212 return cast<InputSection>(File->getSections()[Link]); 213 } 214 215 // Returns a source location string. Used to construct an error message. 216 template <class ELFT> 217 std::string InputSectionBase::getLocation(uint64_t Offset) { 218 // We don't have file for synthetic sections. 219 if (getFile<ELFT>() == nullptr) 220 return (Config->OutputFile + ":(" + Name + "+0x" + utohexstr(Offset) + ")") 221 .str(); 222 223 // First check if we can get desired values from debugging information. 224 std::string LineInfo = getFile<ELFT>()->getLineInfo(this, Offset); 225 if (!LineInfo.empty()) 226 return LineInfo; 227 228 // File->SourceFile contains STT_FILE symbol that contains a 229 // source file name. If it's missing, we use an object file name. 230 std::string SrcFile = getFile<ELFT>()->SourceFile; 231 if (SrcFile.empty()) 232 SrcFile = toString(File); 233 234 // Find a function symbol that encloses a given location. 235 for (Symbol *B : File->getSymbols()) 236 if (auto *D = dyn_cast<Defined>(B)) 237 if (D->Section == this && D->Type == STT_FUNC) 238 if (D->Value <= Offset && Offset < D->Value + D->Size) 239 return SrcFile + ":(function " + toString(*D) + ")"; 240 241 // If there's no symbol, print out the offset in the section. 242 return (SrcFile + ":(" + Name + "+0x" + utohexstr(Offset) + ")").str(); 243 } 244 245 // This function is intended to be used for constructing an error message. 246 // The returned message looks like this: 247 // 248 // foo.c:42 (/home/alice/possibly/very/long/path/foo.c:42) 249 // 250 // Returns an empty string if there's no way to get line info. 251 std::string InputSectionBase::getSrcMsg(const Symbol &Sym, uint64_t Offset) { 252 // Synthetic sections don't have input files. 253 if (!File) 254 return ""; 255 return File->getSrcMsg(Sym, *this, Offset); 256 } 257 258 // Returns a filename string along with an optional section name. This 259 // function is intended to be used for constructing an error 260 // message. The returned message looks like this: 261 // 262 // path/to/foo.o:(function bar) 263 // 264 // or 265 // 266 // path/to/foo.o:(function bar) in archive path/to/bar.a 267 std::string InputSectionBase::getObjMsg(uint64_t Off) { 268 // Synthetic sections don't have input files. 269 if (!File) 270 return ("<internal>:(" + Name + "+0x" + utohexstr(Off) + ")").str(); 271 std::string Filename = File->getName(); 272 273 std::string Archive; 274 if (!File->ArchiveName.empty()) 275 Archive = " in archive " + File->ArchiveName; 276 277 // Find a symbol that encloses a given location. 278 for (Symbol *B : File->getSymbols()) 279 if (auto *D = dyn_cast<Defined>(B)) 280 if (D->Section == this && D->Value <= Off && Off < D->Value + D->Size) 281 return Filename + ":(" + toString(*D) + ")" + Archive; 282 283 // If there's no symbol, print out the offset in the section. 284 return (Filename + ":(" + Name + "+0x" + utohexstr(Off) + ")" + Archive) 285 .str(); 286 } 287 288 InputSection InputSection::Discarded(nullptr, 0, 0, 0, ArrayRef<uint8_t>(), ""); 289 290 InputSection::InputSection(InputFile *F, uint64_t Flags, uint32_t Type, 291 uint32_t Alignment, ArrayRef<uint8_t> Data, 292 StringRef Name, Kind K) 293 : InputSectionBase(F, Flags, Type, 294 /*Entsize*/ 0, /*Link*/ 0, /*Info*/ 0, Alignment, Data, 295 Name, K) {} 296 297 template <class ELFT> 298 InputSection::InputSection(ObjFile<ELFT> &F, const typename ELFT::Shdr &Header, 299 StringRef Name) 300 : InputSectionBase(F, Header, Name, InputSectionBase::Regular) {} 301 302 bool InputSection::classof(const SectionBase *S) { 303 return S->kind() == SectionBase::Regular || 304 S->kind() == SectionBase::Synthetic; 305 } 306 307 OutputSection *InputSection::getParent() const { 308 return cast_or_null<OutputSection>(Parent); 309 } 310 311 // Copy SHT_GROUP section contents. Used only for the -r option. 312 template <class ELFT> void InputSection::copyShtGroup(uint8_t *Buf) { 313 // ELFT::Word is the 32-bit integral type in the target endianness. 314 typedef typename ELFT::Word u32; 315 ArrayRef<u32> From = getDataAs<u32>(); 316 auto *To = reinterpret_cast<u32 *>(Buf); 317 318 // The first entry is not a section number but a flag. 319 *To++ = From[0]; 320 321 // Adjust section numbers because section numbers in an input object 322 // files are different in the output. 323 ArrayRef<InputSectionBase *> Sections = File->getSections(); 324 for (uint32_t Idx : From.slice(1)) 325 *To++ = Sections[Idx]->getOutputSection()->SectionIndex; 326 } 327 328 InputSectionBase *InputSection::getRelocatedSection() const { 329 if (!File || (Type != SHT_RELA && Type != SHT_REL)) 330 return nullptr; 331 ArrayRef<InputSectionBase *> Sections = File->getSections(); 332 return Sections[Info]; 333 } 334 335 // This is used for -r and --emit-relocs. We can't use memcpy to copy 336 // relocations because we need to update symbol table offset and section index 337 // for each relocation. So we copy relocations one by one. 338 template <class ELFT, class RelTy> 339 void InputSection::copyRelocations(uint8_t *Buf, ArrayRef<RelTy> Rels) { 340 InputSectionBase *Sec = getRelocatedSection(); 341 342 for (const RelTy &Rel : Rels) { 343 RelType Type = Rel.getType(Config->IsMips64EL); 344 Symbol &Sym = getFile<ELFT>()->getRelocTargetSym(Rel); 345 346 auto *P = reinterpret_cast<typename ELFT::Rela *>(Buf); 347 Buf += sizeof(RelTy); 348 349 if (RelTy::IsRela) 350 P->r_addend = getAddend<ELFT>(Rel); 351 352 // Output section VA is zero for -r, so r_offset is an offset within the 353 // section, but for --emit-relocs it is an virtual address. 354 P->r_offset = Sec->getVA(Rel.r_offset); 355 P->setSymbolAndType(InX::SymTab->getSymbolIndex(&Sym), Type, 356 Config->IsMips64EL); 357 358 if (Sym.Type == STT_SECTION) { 359 // We combine multiple section symbols into only one per 360 // section. This means we have to update the addend. That is 361 // trivial for Elf_Rela, but for Elf_Rel we have to write to the 362 // section data. We do that by adding to the Relocation vector. 363 364 // .eh_frame is horribly special and can reference discarded sections. To 365 // avoid having to parse and recreate .eh_frame, we just replace any 366 // relocation in it pointing to discarded sections with R_*_NONE, which 367 // hopefully creates a frame that is ignored at runtime. 368 auto *D = dyn_cast<Defined>(&Sym); 369 if (!D) { 370 error("STT_SECTION symbol should be defined"); 371 continue; 372 } 373 SectionBase *Section = D->Section; 374 if (Section == &InputSection::Discarded) { 375 P->setSymbolAndType(0, 0, false); 376 continue; 377 } 378 379 int64_t Addend = getAddend<ELFT>(Rel); 380 const uint8_t *BufLoc = Sec->Data.begin() + Rel.r_offset; 381 if (!RelTy::IsRela) 382 Addend = Target->getImplicitAddend(BufLoc, Type); 383 384 if (Config->EMachine == EM_MIPS && Config->Relocatable && 385 Target->getRelExpr(Type, Sym, BufLoc) == R_MIPS_GOTREL) { 386 // Some MIPS relocations depend on "gp" value. By default, 387 // this value has 0x7ff0 offset from a .got section. But 388 // relocatable files produced by a complier or a linker 389 // might redefine this default value and we must use it 390 // for a calculation of the relocation result. When we 391 // generate EXE or DSO it's trivial. Generating a relocatable 392 // output is more difficult case because the linker does 393 // not calculate relocations in this mode and loses 394 // individual "gp" values used by each input object file. 395 // As a workaround we add the "gp" value to the relocation 396 // addend and save it back to the file. 397 Addend += Sec->getFile<ELFT>()->MipsGp0; 398 } 399 400 if (RelTy::IsRela) 401 P->r_addend = Sym.getVA(Addend) - Section->getOutputSection()->Addr; 402 else if (Config->Relocatable) 403 Sec->Relocations.push_back({R_ABS, Type, Rel.r_offset, Addend, &Sym}); 404 } 405 } 406 } 407 408 // The ARM and AArch64 ABI handle pc-relative relocations to undefined weak 409 // references specially. The general rule is that the value of the symbol in 410 // this context is the address of the place P. A further special case is that 411 // branch relocations to an undefined weak reference resolve to the next 412 // instruction. 413 static uint32_t getARMUndefinedRelativeWeakVA(RelType Type, uint32_t A, 414 uint32_t P) { 415 switch (Type) { 416 // Unresolved branch relocations to weak references resolve to next 417 // instruction, this will be either 2 or 4 bytes on from P. 418 case R_ARM_THM_JUMP11: 419 return P + 2 + A; 420 case R_ARM_CALL: 421 case R_ARM_JUMP24: 422 case R_ARM_PC24: 423 case R_ARM_PLT32: 424 case R_ARM_PREL31: 425 case R_ARM_THM_JUMP19: 426 case R_ARM_THM_JUMP24: 427 return P + 4 + A; 428 case R_ARM_THM_CALL: 429 // We don't want an interworking BLX to ARM 430 return P + 5 + A; 431 // Unresolved non branch pc-relative relocations 432 // R_ARM_TARGET2 which can be resolved relatively is not present as it never 433 // targets a weak-reference. 434 case R_ARM_MOVW_PREL_NC: 435 case R_ARM_MOVT_PREL: 436 case R_ARM_REL32: 437 case R_ARM_THM_MOVW_PREL_NC: 438 case R_ARM_THM_MOVT_PREL: 439 return P + A; 440 } 441 llvm_unreachable("ARM pc-relative relocation expected\n"); 442 } 443 444 // The comment above getARMUndefinedRelativeWeakVA applies to this function. 445 static uint64_t getAArch64UndefinedRelativeWeakVA(uint64_t Type, uint64_t A, 446 uint64_t P) { 447 switch (Type) { 448 // Unresolved branch relocations to weak references resolve to next 449 // instruction, this is 4 bytes on from P. 450 case R_AARCH64_CALL26: 451 case R_AARCH64_CONDBR19: 452 case R_AARCH64_JUMP26: 453 case R_AARCH64_TSTBR14: 454 return P + 4 + A; 455 // Unresolved non branch pc-relative relocations 456 case R_AARCH64_PREL16: 457 case R_AARCH64_PREL32: 458 case R_AARCH64_PREL64: 459 case R_AARCH64_ADR_PREL_LO21: 460 case R_AARCH64_LD_PREL_LO19: 461 return P + A; 462 } 463 llvm_unreachable("AArch64 pc-relative relocation expected\n"); 464 } 465 466 // ARM SBREL relocations are of the form S + A - B where B is the static base 467 // The ARM ABI defines base to be "addressing origin of the output segment 468 // defining the symbol S". We defined the "addressing origin"/static base to be 469 // the base of the PT_LOAD segment containing the Sym. 470 // The procedure call standard only defines a Read Write Position Independent 471 // RWPI variant so in practice we should expect the static base to be the base 472 // of the RW segment. 473 static uint64_t getARMStaticBase(const Symbol &Sym) { 474 OutputSection *OS = Sym.getOutputSection(); 475 if (!OS || !OS->PtLoad || !OS->PtLoad->FirstSec) 476 fatal("SBREL relocation to " + Sym.getName() + " without static base"); 477 return OS->PtLoad->FirstSec->Addr; 478 } 479 480 static uint64_t getRelocTargetVA(const InputFile *File, RelType Type, int64_t A, 481 uint64_t P, const Symbol &Sym, RelExpr Expr) { 482 switch (Expr) { 483 case R_INVALID: 484 return 0; 485 case R_ABS: 486 case R_RELAX_GOT_PC_NOPIC: 487 return Sym.getVA(A); 488 case R_ADDEND: 489 return A; 490 case R_ARM_SBREL: 491 return Sym.getVA(A) - getARMStaticBase(Sym); 492 case R_GOT: 493 case R_RELAX_TLS_GD_TO_IE_ABS: 494 return Sym.getGotVA() + A; 495 case R_GOTONLY_PC: 496 return InX::Got->getVA() + A - P; 497 case R_GOTONLY_PC_FROM_END: 498 return InX::Got->getVA() + A - P + InX::Got->getSize(); 499 case R_GOTREL: 500 return Sym.getVA(A) - InX::Got->getVA(); 501 case R_GOTREL_FROM_END: 502 return Sym.getVA(A) - InX::Got->getVA() - InX::Got->getSize(); 503 case R_GOT_FROM_END: 504 case R_RELAX_TLS_GD_TO_IE_END: 505 return Sym.getGotOffset() + A - InX::Got->getSize(); 506 case R_GOT_OFF: 507 return Sym.getGotOffset() + A; 508 case R_GOT_PAGE_PC: 509 case R_RELAX_TLS_GD_TO_IE_PAGE_PC: 510 return getAArch64Page(Sym.getGotVA() + A) - getAArch64Page(P); 511 case R_GOT_PC: 512 case R_RELAX_TLS_GD_TO_IE: 513 return Sym.getGotVA() + A - P; 514 case R_HINT: 515 case R_NONE: 516 case R_TLSDESC_CALL: 517 llvm_unreachable("cannot relocate hint relocs"); 518 case R_MIPS_GOTREL: 519 return Sym.getVA(A) - InX::MipsGot->getGp(File); 520 case R_MIPS_GOT_GP: 521 return InX::MipsGot->getGp(File) + A; 522 case R_MIPS_GOT_GP_PC: { 523 // R_MIPS_LO16 expression has R_MIPS_GOT_GP_PC type iif the target 524 // is _gp_disp symbol. In that case we should use the following 525 // formula for calculation "AHL + GP - P + 4". For details see p. 4-19 at 526 // ftp://www.linux-mips.org/pub/linux/mips/doc/ABI/mipsabi.pdf 527 // microMIPS variants of these relocations use slightly different 528 // expressions: AHL + GP - P + 3 for %lo() and AHL + GP - P - 1 for %hi() 529 // to correctly handle less-sugnificant bit of the microMIPS symbol. 530 uint64_t V = InX::MipsGot->getGp(File) + A - P; 531 if (Type == R_MIPS_LO16 || Type == R_MICROMIPS_LO16) 532 V += 4; 533 if (Type == R_MICROMIPS_LO16 || Type == R_MICROMIPS_HI16) 534 V -= 1; 535 return V; 536 } 537 case R_MIPS_GOT_LOCAL_PAGE: 538 // If relocation against MIPS local symbol requires GOT entry, this entry 539 // should be initialized by 'page address'. This address is high 16-bits 540 // of sum the symbol's value and the addend. 541 return InX::MipsGot->getVA() + 542 InX::MipsGot->getPageEntryOffset(File, Sym, A) - 543 InX::MipsGot->getGp(File); 544 case R_MIPS_GOT_OFF: 545 case R_MIPS_GOT_OFF32: 546 // In case of MIPS if a GOT relocation has non-zero addend this addend 547 // should be applied to the GOT entry content not to the GOT entry offset. 548 // That is why we use separate expression type. 549 return InX::MipsGot->getVA() + 550 InX::MipsGot->getSymEntryOffset(File, Sym, A) - 551 InX::MipsGot->getGp(File); 552 case R_MIPS_TLSGD: 553 return InX::MipsGot->getVA() + InX::MipsGot->getGlobalDynOffset(File, Sym) - 554 InX::MipsGot->getGp(File); 555 case R_MIPS_TLSLD: 556 return InX::MipsGot->getVA() + InX::MipsGot->getTlsIndexOffset(File) - 557 InX::MipsGot->getGp(File); 558 case R_PAGE_PC: 559 case R_PLT_PAGE_PC: { 560 uint64_t Dest; 561 if (Sym.isUndefWeak()) 562 Dest = getAArch64Page(A); 563 else 564 Dest = getAArch64Page(Sym.getVA(A)); 565 return Dest - getAArch64Page(P); 566 } 567 case R_PC: { 568 uint64_t Dest; 569 if (Sym.isUndefWeak()) { 570 // On ARM and AArch64 a branch to an undefined weak resolves to the 571 // next instruction, otherwise the place. 572 if (Config->EMachine == EM_ARM) 573 Dest = getARMUndefinedRelativeWeakVA(Type, A, P); 574 else if (Config->EMachine == EM_AARCH64) 575 Dest = getAArch64UndefinedRelativeWeakVA(Type, A, P); 576 else 577 Dest = Sym.getVA(A); 578 } else { 579 Dest = Sym.getVA(A); 580 } 581 return Dest - P; 582 } 583 case R_PLT: 584 return Sym.getPltVA() + A; 585 case R_PLT_PC: 586 case R_PPC_CALL_PLT: 587 return Sym.getPltVA() + A - P; 588 case R_PPC_CALL: { 589 uint64_t SymVA = Sym.getVA(A); 590 // If we have an undefined weak symbol, we might get here with a symbol 591 // address of zero. That could overflow, but the code must be unreachable, 592 // so don't bother doing anything at all. 593 if (!SymVA) 594 return 0; 595 596 // PPC64 V2 ABI describes two entry points to a function. The global entry 597 // point sets up the TOC base pointer. When calling a local function, the 598 // call should branch to the local entry point rather than the global entry 599 // point. Section 3.4.1 describes using the 3 most significant bits of the 600 // st_other field to find out how many instructions there are between the 601 // local and global entry point. 602 uint8_t StOther = (Sym.StOther >> 5) & 7; 603 if (StOther == 0 || StOther == 1) 604 return SymVA - P; 605 606 return SymVA - P + (1LL << StOther); 607 } 608 case R_PPC_TOC: 609 return getPPC64TocBase() + A; 610 case R_RELAX_GOT_PC: 611 return Sym.getVA(A) - P; 612 case R_RELAX_TLS_GD_TO_LE: 613 case R_RELAX_TLS_IE_TO_LE: 614 case R_RELAX_TLS_LD_TO_LE: 615 case R_TLS: 616 // A weak undefined TLS symbol resolves to the base of the TLS 617 // block, i.e. gets a value of zero. If we pass --gc-sections to 618 // lld and .tbss is not referenced, it gets reclaimed and we don't 619 // create a TLS program header. Therefore, we resolve this 620 // statically to zero. 621 if (Sym.isTls() && Sym.isUndefWeak()) 622 return 0; 623 624 // For TLS variant 1 the TCB is a fixed size, whereas for TLS variant 2 the 625 // TCB is on unspecified size and content. Targets that implement variant 1 626 // should set TcbSize. 627 if (Target->TcbSize) { 628 // PPC64 V2 ABI has the thread pointer offset into the middle of the TLS 629 // storage area by TlsTpOffset for efficient addressing TCB and up to 630 // 4KB – 8 B of other thread library information (placed before the TCB). 631 // Subtracting this offset will get the address of the first TLS block. 632 if (Target->TlsTpOffset) 633 return Sym.getVA(A) - Target->TlsTpOffset; 634 635 // If thread pointer is not offset into the middle, the first thing in the 636 // TLS storage area is the TCB. Add the TcbSize to get the address of the 637 // first TLS block. 638 return Sym.getVA(A) + alignTo(Target->TcbSize, Out::TlsPhdr->p_align); 639 } 640 return Sym.getVA(A) - Out::TlsPhdr->p_memsz; 641 case R_RELAX_TLS_GD_TO_LE_NEG: 642 case R_NEG_TLS: 643 return Out::TlsPhdr->p_memsz - Sym.getVA(A); 644 case R_SIZE: 645 return Sym.getSize() + A; 646 case R_TLSDESC: 647 return InX::Got->getGlobalDynAddr(Sym) + A; 648 case R_TLSDESC_PAGE: 649 return getAArch64Page(InX::Got->getGlobalDynAddr(Sym) + A) - 650 getAArch64Page(P); 651 case R_TLSGD_GOT: 652 return InX::Got->getGlobalDynOffset(Sym) + A; 653 case R_TLSGD_GOT_FROM_END: 654 return InX::Got->getGlobalDynOffset(Sym) + A - InX::Got->getSize(); 655 case R_TLSGD_PC: 656 return InX::Got->getGlobalDynAddr(Sym) + A - P; 657 case R_TLSLD_GOT_FROM_END: 658 return InX::Got->getTlsIndexOff() + A - InX::Got->getSize(); 659 case R_TLSLD_GOT: 660 return InX::Got->getTlsIndexOff() + A; 661 case R_TLSLD_PC: 662 return InX::Got->getTlsIndexVA() + A - P; 663 } 664 llvm_unreachable("Invalid expression"); 665 } 666 667 // This function applies relocations to sections without SHF_ALLOC bit. 668 // Such sections are never mapped to memory at runtime. Debug sections are 669 // an example. Relocations in non-alloc sections are much easier to 670 // handle than in allocated sections because it will never need complex 671 // treatement such as GOT or PLT (because at runtime no one refers them). 672 // So, we handle relocations for non-alloc sections directly in this 673 // function as a performance optimization. 674 template <class ELFT, class RelTy> 675 void InputSection::relocateNonAlloc(uint8_t *Buf, ArrayRef<RelTy> Rels) { 676 const unsigned Bits = sizeof(typename ELFT::uint) * 8; 677 678 for (const RelTy &Rel : Rels) { 679 RelType Type = Rel.getType(Config->IsMips64EL); 680 681 // GCC 8.0 or earlier have a bug that they emit R_386_GOTPC relocations 682 // against _GLOBAL_OFFSET_TABLE_ for .debug_info. The bug has been fixed 683 // in 2017 (https://gcc.gnu.org/bugzilla/show_bug.cgi?id=82630), but we 684 // need to keep this bug-compatible code for a while. 685 if (Config->EMachine == EM_386 && Type == R_386_GOTPC) 686 continue; 687 688 uint64_t Offset = getOffset(Rel.r_offset); 689 uint8_t *BufLoc = Buf + Offset; 690 int64_t Addend = getAddend<ELFT>(Rel); 691 if (!RelTy::IsRela) 692 Addend += Target->getImplicitAddend(BufLoc, Type); 693 694 Symbol &Sym = getFile<ELFT>()->getRelocTargetSym(Rel); 695 RelExpr Expr = Target->getRelExpr(Type, Sym, BufLoc); 696 if (Expr == R_NONE) 697 continue; 698 699 if (Expr != R_ABS) { 700 std::string Msg = getLocation<ELFT>(Offset) + 701 ": has non-ABS relocation " + toString(Type) + 702 " against symbol '" + toString(Sym) + "'"; 703 if (Expr != R_PC) { 704 error(Msg); 705 return; 706 } 707 708 // If the control reaches here, we found a PC-relative relocation in a 709 // non-ALLOC section. Since non-ALLOC section is not loaded into memory 710 // at runtime, the notion of PC-relative doesn't make sense here. So, 711 // this is a usage error. However, GNU linkers historically accept such 712 // relocations without any errors and relocate them as if they were at 713 // address 0. For bug-compatibilty, we accept them with warnings. We 714 // know Steel Bank Common Lisp as of 2018 have this bug. 715 warn(Msg); 716 Target->relocateOne(BufLoc, Type, 717 SignExtend64<Bits>(Sym.getVA(Addend - Offset))); 718 continue; 719 } 720 721 if (Sym.isTls() && !Out::TlsPhdr) 722 Target->relocateOne(BufLoc, Type, 0); 723 else 724 Target->relocateOne(BufLoc, Type, SignExtend64<Bits>(Sym.getVA(Addend))); 725 } 726 } 727 728 template <class ELFT> 729 void InputSectionBase::relocate(uint8_t *Buf, uint8_t *BufEnd) { 730 if (Flags & SHF_ALLOC) { 731 relocateAlloc(Buf, BufEnd); 732 return; 733 } 734 735 auto *Sec = cast<InputSection>(this); 736 if (Sec->AreRelocsRela) 737 Sec->relocateNonAlloc<ELFT>(Buf, Sec->template relas<ELFT>()); 738 else 739 Sec->relocateNonAlloc<ELFT>(Buf, Sec->template rels<ELFT>()); 740 } 741 742 void InputSectionBase::relocateAlloc(uint8_t *Buf, uint8_t *BufEnd) { 743 assert(Flags & SHF_ALLOC); 744 const unsigned Bits = Config->Wordsize * 8; 745 746 for (const Relocation &Rel : Relocations) { 747 uint64_t Offset = Rel.Offset; 748 if (auto *Sec = dyn_cast<InputSection>(this)) 749 Offset += Sec->OutSecOff; 750 uint8_t *BufLoc = Buf + Offset; 751 RelType Type = Rel.Type; 752 753 uint64_t AddrLoc = getOutputSection()->Addr + Offset; 754 RelExpr Expr = Rel.Expr; 755 uint64_t TargetVA = SignExtend64( 756 getRelocTargetVA(File, Type, Rel.Addend, AddrLoc, *Rel.Sym, Expr), 757 Bits); 758 759 switch (Expr) { 760 case R_RELAX_GOT_PC: 761 case R_RELAX_GOT_PC_NOPIC: 762 Target->relaxGot(BufLoc, TargetVA); 763 break; 764 case R_RELAX_TLS_IE_TO_LE: 765 Target->relaxTlsIeToLe(BufLoc, Type, TargetVA); 766 break; 767 case R_RELAX_TLS_LD_TO_LE: 768 Target->relaxTlsLdToLe(BufLoc, Type, TargetVA); 769 break; 770 case R_RELAX_TLS_GD_TO_LE: 771 case R_RELAX_TLS_GD_TO_LE_NEG: 772 Target->relaxTlsGdToLe(BufLoc, Type, TargetVA); 773 break; 774 case R_RELAX_TLS_GD_TO_IE: 775 case R_RELAX_TLS_GD_TO_IE_ABS: 776 case R_RELAX_TLS_GD_TO_IE_PAGE_PC: 777 case R_RELAX_TLS_GD_TO_IE_END: 778 Target->relaxTlsGdToIe(BufLoc, Type, TargetVA); 779 break; 780 case R_PPC_CALL: 781 // Patch a nop (0x60000000) to a ld. 782 if (Rel.Sym->NeedsTocRestore) { 783 if (BufLoc + 8 > BufEnd || read32(BufLoc + 4) != 0x60000000) { 784 error(getErrorLocation(BufLoc) + "call lacks nop, can't restore toc"); 785 break; 786 } 787 write32(BufLoc + 4, 0xe8410018); // ld %r2, 24(%r1) 788 } 789 Target->relocateOne(BufLoc, Type, TargetVA); 790 break; 791 default: 792 Target->relocateOne(BufLoc, Type, TargetVA); 793 break; 794 } 795 } 796 } 797 798 template <class ELFT> void InputSection::writeTo(uint8_t *Buf) { 799 if (Type == SHT_NOBITS) 800 return; 801 802 if (auto *S = dyn_cast<SyntheticSection>(this)) { 803 S->writeTo(Buf + OutSecOff); 804 return; 805 } 806 807 // If -r or --emit-relocs is given, then an InputSection 808 // may be a relocation section. 809 if (Type == SHT_RELA) { 810 copyRelocations<ELFT>(Buf + OutSecOff, getDataAs<typename ELFT::Rela>()); 811 return; 812 } 813 if (Type == SHT_REL) { 814 copyRelocations<ELFT>(Buf + OutSecOff, getDataAs<typename ELFT::Rel>()); 815 return; 816 } 817 818 // If -r is given, we may have a SHT_GROUP section. 819 if (Type == SHT_GROUP) { 820 copyShtGroup<ELFT>(Buf + OutSecOff); 821 return; 822 } 823 824 // Copy section contents from source object file to output file 825 // and then apply relocations. 826 memcpy(Buf + OutSecOff, Data.data(), Data.size()); 827 uint8_t *BufEnd = Buf + OutSecOff + Data.size(); 828 relocate<ELFT>(Buf, BufEnd); 829 } 830 831 void InputSection::replace(InputSection *Other) { 832 Alignment = std::max(Alignment, Other->Alignment); 833 Other->Repl = Repl; 834 Other->Live = false; 835 } 836 837 template <class ELFT> 838 EhInputSection::EhInputSection(ObjFile<ELFT> &F, 839 const typename ELFT::Shdr &Header, 840 StringRef Name) 841 : InputSectionBase(F, Header, Name, InputSectionBase::EHFrame) {} 842 843 SyntheticSection *EhInputSection::getParent() const { 844 return cast_or_null<SyntheticSection>(Parent); 845 } 846 847 // Returns the index of the first relocation that points to a region between 848 // Begin and Begin+Size. 849 template <class IntTy, class RelTy> 850 static unsigned getReloc(IntTy Begin, IntTy Size, const ArrayRef<RelTy> &Rels, 851 unsigned &RelocI) { 852 // Start search from RelocI for fast access. That works because the 853 // relocations are sorted in .eh_frame. 854 for (unsigned N = Rels.size(); RelocI < N; ++RelocI) { 855 const RelTy &Rel = Rels[RelocI]; 856 if (Rel.r_offset < Begin) 857 continue; 858 859 if (Rel.r_offset < Begin + Size) 860 return RelocI; 861 return -1; 862 } 863 return -1; 864 } 865 866 // .eh_frame is a sequence of CIE or FDE records. 867 // This function splits an input section into records and returns them. 868 template <class ELFT> void EhInputSection::split() { 869 if (AreRelocsRela) 870 split<ELFT>(relas<ELFT>()); 871 else 872 split<ELFT>(rels<ELFT>()); 873 } 874 875 template <class ELFT, class RelTy> 876 void EhInputSection::split(ArrayRef<RelTy> Rels) { 877 unsigned RelI = 0; 878 for (size_t Off = 0, End = Data.size(); Off != End;) { 879 size_t Size = readEhRecordSize(this, Off); 880 Pieces.emplace_back(Off, this, Size, getReloc(Off, Size, Rels, RelI)); 881 // The empty record is the end marker. 882 if (Size == 4) 883 break; 884 Off += Size; 885 } 886 } 887 888 static size_t findNull(StringRef S, size_t EntSize) { 889 // Optimize the common case. 890 if (EntSize == 1) 891 return S.find(0); 892 893 for (unsigned I = 0, N = S.size(); I != N; I += EntSize) { 894 const char *B = S.begin() + I; 895 if (std::all_of(B, B + EntSize, [](char C) { return C == 0; })) 896 return I; 897 } 898 return StringRef::npos; 899 } 900 901 SyntheticSection *MergeInputSection::getParent() const { 902 return cast_or_null<SyntheticSection>(Parent); 903 } 904 905 // Split SHF_STRINGS section. Such section is a sequence of 906 // null-terminated strings. 907 void MergeInputSection::splitStrings(ArrayRef<uint8_t> Data, size_t EntSize) { 908 size_t Off = 0; 909 bool IsAlloc = Flags & SHF_ALLOC; 910 StringRef S = toStringRef(Data); 911 912 while (!S.empty()) { 913 size_t End = findNull(S, EntSize); 914 if (End == StringRef::npos) 915 fatal(toString(this) + ": string is not null terminated"); 916 size_t Size = End + EntSize; 917 918 Pieces.emplace_back(Off, xxHash64(S.substr(0, Size)), !IsAlloc); 919 S = S.substr(Size); 920 Off += Size; 921 } 922 } 923 924 // Split non-SHF_STRINGS section. Such section is a sequence of 925 // fixed size records. 926 void MergeInputSection::splitNonStrings(ArrayRef<uint8_t> Data, 927 size_t EntSize) { 928 size_t Size = Data.size(); 929 assert((Size % EntSize) == 0); 930 bool IsAlloc = Flags & SHF_ALLOC; 931 932 for (size_t I = 0; I != Size; I += EntSize) 933 Pieces.emplace_back(I, xxHash64(toStringRef(Data.slice(I, EntSize))), 934 !IsAlloc); 935 } 936 937 template <class ELFT> 938 MergeInputSection::MergeInputSection(ObjFile<ELFT> &F, 939 const typename ELFT::Shdr &Header, 940 StringRef Name) 941 : InputSectionBase(F, Header, Name, InputSectionBase::Merge) {} 942 943 MergeInputSection::MergeInputSection(uint64_t Flags, uint32_t Type, 944 uint64_t Entsize, ArrayRef<uint8_t> Data, 945 StringRef Name) 946 : InputSectionBase(nullptr, Flags, Type, Entsize, /*Link*/ 0, /*Info*/ 0, 947 /*Alignment*/ Entsize, Data, Name, SectionBase::Merge) {} 948 949 // This function is called after we obtain a complete list of input sections 950 // that need to be linked. This is responsible to split section contents 951 // into small chunks for further processing. 952 // 953 // Note that this function is called from parallelForEach. This must be 954 // thread-safe (i.e. no memory allocation from the pools). 955 void MergeInputSection::splitIntoPieces() { 956 assert(Pieces.empty()); 957 958 if (Flags & SHF_STRINGS) 959 splitStrings(Data, Entsize); 960 else 961 splitNonStrings(Data, Entsize); 962 963 OffsetMap.reserve(Pieces.size()); 964 for (size_t I = 0, E = Pieces.size(); I != E; ++I) 965 OffsetMap[Pieces[I].InputOff] = I; 966 } 967 968 template <class It, class T, class Compare> 969 static It fastUpperBound(It First, It Last, const T &Value, Compare Comp) { 970 size_t Size = std::distance(First, Last); 971 assert(Size != 0); 972 while (Size != 1) { 973 size_t H = Size / 2; 974 const It MI = First + H; 975 Size -= H; 976 First = Comp(Value, *MI) ? First : First + H; 977 } 978 return Comp(Value, *First) ? First : First + 1; 979 } 980 981 // Do binary search to get a section piece at a given input offset. 982 static SectionPiece *findSectionPiece(MergeInputSection *Sec, uint64_t Offset) { 983 if (Sec->Data.size() <= Offset) 984 fatal(toString(Sec) + ": entry is past the end of the section"); 985 986 // Find the element this offset points to. 987 auto I = fastUpperBound( 988 Sec->Pieces.begin(), Sec->Pieces.end(), Offset, 989 [](const uint64_t &A, const SectionPiece &B) { return A < B.InputOff; }); 990 --I; 991 return &*I; 992 } 993 994 SectionPiece *MergeInputSection::getSectionPiece(uint64_t Offset) { 995 // Find a piece starting at a given offset. 996 auto It = OffsetMap.find(Offset); 997 if (It != OffsetMap.end()) 998 return &Pieces[It->second]; 999 1000 // If Offset is not at beginning of a section piece, it is not in the map. 1001 // In that case we need to search from the original section piece vector. 1002 return findSectionPiece(this, Offset); 1003 } 1004 1005 // Returns the offset in an output section for a given input offset. 1006 // Because contents of a mergeable section is not contiguous in output, 1007 // it is not just an addition to a base output offset. 1008 uint64_t MergeInputSection::getParentOffset(uint64_t Offset) const { 1009 // Find a string starting at a given offset. 1010 auto It = OffsetMap.find(Offset); 1011 if (It != OffsetMap.end()) 1012 return Pieces[It->second].OutputOff; 1013 1014 // If Offset is not at beginning of a section piece, it is not in the map. 1015 // In that case we need to search from the original section piece vector. 1016 const SectionPiece &Piece = 1017 *findSectionPiece(const_cast<MergeInputSection *>(this), Offset); 1018 uint64_t Addend = Offset - Piece.InputOff; 1019 return Piece.OutputOff + Addend; 1020 } 1021 1022 template InputSection::InputSection(ObjFile<ELF32LE> &, const ELF32LE::Shdr &, 1023 StringRef); 1024 template InputSection::InputSection(ObjFile<ELF32BE> &, const ELF32BE::Shdr &, 1025 StringRef); 1026 template InputSection::InputSection(ObjFile<ELF64LE> &, const ELF64LE::Shdr &, 1027 StringRef); 1028 template InputSection::InputSection(ObjFile<ELF64BE> &, const ELF64BE::Shdr &, 1029 StringRef); 1030 1031 template std::string InputSectionBase::getLocation<ELF32LE>(uint64_t); 1032 template std::string InputSectionBase::getLocation<ELF32BE>(uint64_t); 1033 template std::string InputSectionBase::getLocation<ELF64LE>(uint64_t); 1034 template std::string InputSectionBase::getLocation<ELF64BE>(uint64_t); 1035 1036 template void InputSection::writeTo<ELF32LE>(uint8_t *); 1037 template void InputSection::writeTo<ELF32BE>(uint8_t *); 1038 template void InputSection::writeTo<ELF64LE>(uint8_t *); 1039 template void InputSection::writeTo<ELF64BE>(uint8_t *); 1040 1041 template MergeInputSection::MergeInputSection(ObjFile<ELF32LE> &, 1042 const ELF32LE::Shdr &, StringRef); 1043 template MergeInputSection::MergeInputSection(ObjFile<ELF32BE> &, 1044 const ELF32BE::Shdr &, StringRef); 1045 template MergeInputSection::MergeInputSection(ObjFile<ELF64LE> &, 1046 const ELF64LE::Shdr &, StringRef); 1047 template MergeInputSection::MergeInputSection(ObjFile<ELF64BE> &, 1048 const ELF64BE::Shdr &, StringRef); 1049 1050 template EhInputSection::EhInputSection(ObjFile<ELF32LE> &, 1051 const ELF32LE::Shdr &, StringRef); 1052 template EhInputSection::EhInputSection(ObjFile<ELF32BE> &, 1053 const ELF32BE::Shdr &, StringRef); 1054 template EhInputSection::EhInputSection(ObjFile<ELF64LE> &, 1055 const ELF64LE::Shdr &, StringRef); 1056 template EhInputSection::EhInputSection(ObjFile<ELF64BE> &, 1057 const ELF64BE::Shdr &, StringRef); 1058 1059 template void EhInputSection::split<ELF32LE>(); 1060 template void EhInputSection::split<ELF32BE>(); 1061 template void EhInputSection::split<ELF64LE>(); 1062 template void EhInputSection::split<ELF64BE>(); 1063