1 //===- InputSection.cpp ---------------------------------------------------===//
2 //
3 //                             The LLVM Linker
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 
10 #include "InputSection.h"
11 #include "Config.h"
12 #include "EhFrame.h"
13 #include "InputFiles.h"
14 #include "LinkerScript.h"
15 #include "OutputSections.h"
16 #include "Relocations.h"
17 #include "Symbols.h"
18 #include "SyntheticSections.h"
19 #include "Target.h"
20 #include "Thunks.h"
21 #include "lld/Common/ErrorHandler.h"
22 #include "lld/Common/Memory.h"
23 #include "llvm/Object/Decompressor.h"
24 #include "llvm/Support/Compiler.h"
25 #include "llvm/Support/Compression.h"
26 #include "llvm/Support/Endian.h"
27 #include "llvm/Support/Threading.h"
28 #include "llvm/Support/xxhash.h"
29 #include <mutex>
30 
31 using namespace llvm;
32 using namespace llvm::ELF;
33 using namespace llvm::object;
34 using namespace llvm::support;
35 using namespace llvm::support::endian;
36 using namespace llvm::sys;
37 
38 using namespace lld;
39 using namespace lld::elf;
40 
41 std::vector<InputSectionBase *> elf::InputSections;
42 
43 // Returns a string to construct an error message.
44 std::string lld::toString(const InputSectionBase *Sec) {
45   return (toString(Sec->File) + ":(" + Sec->Name + ")").str();
46 }
47 
48 template <class ELFT>
49 static ArrayRef<uint8_t> getSectionContents(ObjFile<ELFT> &File,
50                                             const typename ELFT::Shdr &Hdr) {
51   if (Hdr.sh_type == SHT_NOBITS)
52     return makeArrayRef<uint8_t>(nullptr, Hdr.sh_size);
53   return check(File.getObj().getSectionContents(&Hdr));
54 }
55 
56 InputSectionBase::InputSectionBase(InputFile *File, uint64_t Flags,
57                                    uint32_t Type, uint64_t Entsize,
58                                    uint32_t Link, uint32_t Info,
59                                    uint32_t Alignment, ArrayRef<uint8_t> Data,
60                                    StringRef Name, Kind SectionKind)
61     : SectionBase(SectionKind, Name, Flags, Entsize, Alignment, Type, Info,
62                   Link),
63       File(File), Data(Data) {
64   // In order to reduce memory allocation, we assume that mergeable
65   // sections are smaller than 4 GiB, which is not an unreasonable
66   // assumption as of 2017.
67   if (SectionKind == SectionBase::Merge && Data.size() > UINT32_MAX)
68     error(toString(this) + ": section too large");
69 
70   NumRelocations = 0;
71   AreRelocsRela = false;
72 
73   // The ELF spec states that a value of 0 means the section has
74   // no alignment constraits.
75   uint32_t V = std::max<uint64_t>(Alignment, 1);
76   if (!isPowerOf2_64(V))
77     fatal(toString(File) + ": section sh_addralign is not a power of 2");
78   this->Alignment = V;
79 }
80 
81 // Drop SHF_GROUP bit unless we are producing a re-linkable object file.
82 // SHF_GROUP is a marker that a section belongs to some comdat group.
83 // That flag doesn't make sense in an executable.
84 static uint64_t getFlags(uint64_t Flags) {
85   Flags &= ~(uint64_t)SHF_INFO_LINK;
86   if (!Config->Relocatable)
87     Flags &= ~(uint64_t)SHF_GROUP;
88   return Flags;
89 }
90 
91 // GNU assembler 2.24 and LLVM 4.0.0's MC (the newest release as of
92 // March 2017) fail to infer section types for sections starting with
93 // ".init_array." or ".fini_array.". They set SHT_PROGBITS instead of
94 // SHF_INIT_ARRAY. As a result, the following assembler directive
95 // creates ".init_array.100" with SHT_PROGBITS, for example.
96 //
97 //   .section .init_array.100, "aw"
98 //
99 // This function forces SHT_{INIT,FINI}_ARRAY so that we can handle
100 // incorrect inputs as if they were correct from the beginning.
101 static uint64_t getType(uint64_t Type, StringRef Name) {
102   if (Type == SHT_PROGBITS && Name.startswith(".init_array."))
103     return SHT_INIT_ARRAY;
104   if (Type == SHT_PROGBITS && Name.startswith(".fini_array."))
105     return SHT_FINI_ARRAY;
106   return Type;
107 }
108 
109 template <class ELFT>
110 InputSectionBase::InputSectionBase(ObjFile<ELFT> &File,
111                                    const typename ELFT::Shdr &Hdr,
112                                    StringRef Name, Kind SectionKind)
113     : InputSectionBase(&File, getFlags(Hdr.sh_flags),
114                        getType(Hdr.sh_type, Name), Hdr.sh_entsize, Hdr.sh_link,
115                        Hdr.sh_info, Hdr.sh_addralign,
116                        getSectionContents(File, Hdr), Name, SectionKind) {
117   // We reject object files having insanely large alignments even though
118   // they are allowed by the spec. I think 4GB is a reasonable limitation.
119   // We might want to relax this in the future.
120   if (Hdr.sh_addralign > UINT32_MAX)
121     fatal(toString(&File) + ": section sh_addralign is too large");
122 }
123 
124 size_t InputSectionBase::getSize() const {
125   if (auto *S = dyn_cast<SyntheticSection>(this))
126     return S->getSize();
127 
128   return Data.size();
129 }
130 
131 uint64_t InputSectionBase::getOffsetInFile() const {
132   const uint8_t *FileStart = (const uint8_t *)File->MB.getBufferStart();
133   const uint8_t *SecStart = Data.begin();
134   return SecStart - FileStart;
135 }
136 
137 uint64_t SectionBase::getOffset(uint64_t Offset) const {
138   switch (kind()) {
139   case Output: {
140     auto *OS = cast<OutputSection>(this);
141     // For output sections we treat offset -1 as the end of the section.
142     return Offset == uint64_t(-1) ? OS->Size : Offset;
143   }
144   case Regular:
145   case Synthetic:
146     return cast<InputSection>(this)->getOffset(Offset);
147   case EHFrame:
148     // The file crtbeginT.o has relocations pointing to the start of an empty
149     // .eh_frame that is known to be the first in the link. It does that to
150     // identify the start of the output .eh_frame.
151     return Offset;
152   case Merge:
153     const MergeInputSection *MS = cast<MergeInputSection>(this);
154     if (InputSection *IS = MS->getParent())
155       return IS->getOffset(MS->getParentOffset(Offset));
156     return MS->getParentOffset(Offset);
157   }
158   llvm_unreachable("invalid section kind");
159 }
160 
161 uint64_t SectionBase::getVA(uint64_t Offset) const {
162   const OutputSection *Out = getOutputSection();
163   return (Out ? Out->Addr : 0) + getOffset(Offset);
164 }
165 
166 OutputSection *SectionBase::getOutputSection() {
167   InputSection *Sec;
168   if (auto *IS = dyn_cast<InputSection>(this))
169     Sec = IS;
170   else if (auto *MS = dyn_cast<MergeInputSection>(this))
171     Sec = MS->getParent();
172   else if (auto *EH = dyn_cast<EhInputSection>(this))
173     Sec = EH->getParent();
174   else
175     return cast<OutputSection>(this);
176   return Sec ? Sec->getParent() : nullptr;
177 }
178 
179 // Decompress section contents if required. Note that this function
180 // is called from parallelForEach, so it must be thread-safe.
181 void InputSectionBase::maybeDecompress() {
182   if (DecompressBuf)
183     return;
184   if (!(Flags & SHF_COMPRESSED) && !Name.startswith(".zdebug"))
185     return;
186 
187   // Decompress a section.
188   Decompressor Dec = check(Decompressor::create(Name, toStringRef(Data),
189                                                 Config->IsLE, Config->Is64));
190 
191   size_t Size = Dec.getDecompressedSize();
192   DecompressBuf.reset(new char[Size + Name.size()]());
193   if (Error E = Dec.decompress({DecompressBuf.get(), Size}))
194     fatal(toString(this) +
195           ": decompress failed: " + llvm::toString(std::move(E)));
196 
197   Data = makeArrayRef((uint8_t *)DecompressBuf.get(), Size);
198   Flags &= ~(uint64_t)SHF_COMPRESSED;
199 
200   // A section name may have been altered if compressed. If that's
201   // the case, restore the original name. (i.e. ".zdebug_" -> ".debug_")
202   if (Name.startswith(".zdebug")) {
203     DecompressBuf[Size] = '.';
204     memcpy(&DecompressBuf[Size + 1], Name.data() + 2, Name.size() - 2);
205     Name = StringRef(&DecompressBuf[Size], Name.size() - 1);
206   }
207 }
208 
209 InputSection *InputSectionBase::getLinkOrderDep() const {
210   assert(Link);
211   assert(Flags & SHF_LINK_ORDER);
212   return cast<InputSection>(File->getSections()[Link]);
213 }
214 
215 // Returns a source location string. Used to construct an error message.
216 template <class ELFT>
217 std::string InputSectionBase::getLocation(uint64_t Offset) {
218   // We don't have file for synthetic sections.
219   if (getFile<ELFT>() == nullptr)
220     return (Config->OutputFile + ":(" + Name + "+0x" + utohexstr(Offset) + ")")
221         .str();
222 
223   // First check if we can get desired values from debugging information.
224   std::string LineInfo = getFile<ELFT>()->getLineInfo(this, Offset);
225   if (!LineInfo.empty())
226     return LineInfo;
227 
228   // File->SourceFile contains STT_FILE symbol that contains a
229   // source file name. If it's missing, we use an object file name.
230   std::string SrcFile = getFile<ELFT>()->SourceFile;
231   if (SrcFile.empty())
232     SrcFile = toString(File);
233 
234   // Find a function symbol that encloses a given location.
235   for (Symbol *B : File->getSymbols())
236     if (auto *D = dyn_cast<Defined>(B))
237       if (D->Section == this && D->Type == STT_FUNC)
238         if (D->Value <= Offset && Offset < D->Value + D->Size)
239           return SrcFile + ":(function " + toString(*D) + ")";
240 
241   // If there's no symbol, print out the offset in the section.
242   return (SrcFile + ":(" + Name + "+0x" + utohexstr(Offset) + ")").str();
243 }
244 
245 // This function is intended to be used for constructing an error message.
246 // The returned message looks like this:
247 //
248 //   foo.c:42 (/home/alice/possibly/very/long/path/foo.c:42)
249 //
250 //  Returns an empty string if there's no way to get line info.
251 std::string InputSectionBase::getSrcMsg(const Symbol &Sym, uint64_t Offset) {
252   // Synthetic sections don't have input files.
253   if (!File)
254     return "";
255   return File->getSrcMsg(Sym, *this, Offset);
256 }
257 
258 // Returns a filename string along with an optional section name. This
259 // function is intended to be used for constructing an error
260 // message. The returned message looks like this:
261 //
262 //   path/to/foo.o:(function bar)
263 //
264 // or
265 //
266 //   path/to/foo.o:(function bar) in archive path/to/bar.a
267 std::string InputSectionBase::getObjMsg(uint64_t Off) {
268   // Synthetic sections don't have input files.
269   if (!File)
270     return ("<internal>:(" + Name + "+0x" + utohexstr(Off) + ")").str();
271   std::string Filename = File->getName();
272 
273   std::string Archive;
274   if (!File->ArchiveName.empty())
275     Archive = " in archive " + File->ArchiveName;
276 
277   // Find a symbol that encloses a given location.
278   for (Symbol *B : File->getSymbols())
279     if (auto *D = dyn_cast<Defined>(B))
280       if (D->Section == this && D->Value <= Off && Off < D->Value + D->Size)
281         return Filename + ":(" + toString(*D) + ")" + Archive;
282 
283   // If there's no symbol, print out the offset in the section.
284   return (Filename + ":(" + Name + "+0x" + utohexstr(Off) + ")" + Archive)
285       .str();
286 }
287 
288 InputSection InputSection::Discarded(nullptr, 0, 0, 0, ArrayRef<uint8_t>(), "");
289 
290 InputSection::InputSection(InputFile *F, uint64_t Flags, uint32_t Type,
291                            uint32_t Alignment, ArrayRef<uint8_t> Data,
292                            StringRef Name, Kind K)
293     : InputSectionBase(F, Flags, Type,
294                        /*Entsize*/ 0, /*Link*/ 0, /*Info*/ 0, Alignment, Data,
295                        Name, K) {}
296 
297 template <class ELFT>
298 InputSection::InputSection(ObjFile<ELFT> &F, const typename ELFT::Shdr &Header,
299                            StringRef Name)
300     : InputSectionBase(F, Header, Name, InputSectionBase::Regular) {}
301 
302 bool InputSection::classof(const SectionBase *S) {
303   return S->kind() == SectionBase::Regular ||
304          S->kind() == SectionBase::Synthetic;
305 }
306 
307 OutputSection *InputSection::getParent() const {
308   return cast_or_null<OutputSection>(Parent);
309 }
310 
311 // Copy SHT_GROUP section contents. Used only for the -r option.
312 template <class ELFT> void InputSection::copyShtGroup(uint8_t *Buf) {
313   // ELFT::Word is the 32-bit integral type in the target endianness.
314   typedef typename ELFT::Word u32;
315   ArrayRef<u32> From = getDataAs<u32>();
316   auto *To = reinterpret_cast<u32 *>(Buf);
317 
318   // The first entry is not a section number but a flag.
319   *To++ = From[0];
320 
321   // Adjust section numbers because section numbers in an input object
322   // files are different in the output.
323   ArrayRef<InputSectionBase *> Sections = File->getSections();
324   for (uint32_t Idx : From.slice(1))
325     *To++ = Sections[Idx]->getOutputSection()->SectionIndex;
326 }
327 
328 InputSectionBase *InputSection::getRelocatedSection() {
329   if (!File || (Type != SHT_RELA && Type != SHT_REL))
330     return nullptr;
331   ArrayRef<InputSectionBase *> Sections = File->getSections();
332   return Sections[Info];
333 }
334 
335 // This is used for -r and --emit-relocs. We can't use memcpy to copy
336 // relocations because we need to update symbol table offset and section index
337 // for each relocation. So we copy relocations one by one.
338 template <class ELFT, class RelTy>
339 void InputSection::copyRelocations(uint8_t *Buf, ArrayRef<RelTy> Rels) {
340   InputSectionBase *Sec = getRelocatedSection();
341 
342   for (const RelTy &Rel : Rels) {
343     RelType Type = Rel.getType(Config->IsMips64EL);
344     Symbol &Sym = getFile<ELFT>()->getRelocTargetSym(Rel);
345 
346     auto *P = reinterpret_cast<typename ELFT::Rela *>(Buf);
347     Buf += sizeof(RelTy);
348 
349     if (RelTy::IsRela)
350       P->r_addend = getAddend<ELFT>(Rel);
351 
352     // Output section VA is zero for -r, so r_offset is an offset within the
353     // section, but for --emit-relocs it is an virtual address.
354     P->r_offset = Sec->getVA(Rel.r_offset);
355     P->setSymbolAndType(InX::SymTab->getSymbolIndex(&Sym), Type,
356                         Config->IsMips64EL);
357 
358     if (Sym.Type == STT_SECTION) {
359       // We combine multiple section symbols into only one per
360       // section. This means we have to update the addend. That is
361       // trivial for Elf_Rela, but for Elf_Rel we have to write to the
362       // section data. We do that by adding to the Relocation vector.
363 
364       // .eh_frame is horribly special and can reference discarded sections. To
365       // avoid having to parse and recreate .eh_frame, we just replace any
366       // relocation in it pointing to discarded sections with R_*_NONE, which
367       // hopefully creates a frame that is ignored at runtime.
368       auto *D = dyn_cast<Defined>(&Sym);
369       if (!D) {
370         error("STT_SECTION symbol should be defined");
371         continue;
372       }
373       SectionBase *Section = D->Section;
374       if (Section == &InputSection::Discarded) {
375         P->setSymbolAndType(0, 0, false);
376         continue;
377       }
378 
379       if (RelTy::IsRela) {
380         P->r_addend =
381             Sym.getVA(getAddend<ELFT>(Rel)) - Section->getOutputSection()->Addr;
382       } else if (Config->Relocatable) {
383         const uint8_t *BufLoc = Sec->Data.begin() + Rel.r_offset;
384         Sec->Relocations.push_back({R_ABS, Type, Rel.r_offset,
385                                     Target->getImplicitAddend(BufLoc, Type),
386                                     &Sym});
387       }
388     }
389 
390   }
391 }
392 
393 // The ARM and AArch64 ABI handle pc-relative relocations to undefined weak
394 // references specially. The general rule is that the value of the symbol in
395 // this context is the address of the place P. A further special case is that
396 // branch relocations to an undefined weak reference resolve to the next
397 // instruction.
398 static uint32_t getARMUndefinedRelativeWeakVA(RelType Type, uint32_t A,
399                                               uint32_t P) {
400   switch (Type) {
401   // Unresolved branch relocations to weak references resolve to next
402   // instruction, this will be either 2 or 4 bytes on from P.
403   case R_ARM_THM_JUMP11:
404     return P + 2 + A;
405   case R_ARM_CALL:
406   case R_ARM_JUMP24:
407   case R_ARM_PC24:
408   case R_ARM_PLT32:
409   case R_ARM_PREL31:
410   case R_ARM_THM_JUMP19:
411   case R_ARM_THM_JUMP24:
412     return P + 4 + A;
413   case R_ARM_THM_CALL:
414     // We don't want an interworking BLX to ARM
415     return P + 5 + A;
416   // Unresolved non branch pc-relative relocations
417   // R_ARM_TARGET2 which can be resolved relatively is not present as it never
418   // targets a weak-reference.
419   case R_ARM_MOVW_PREL_NC:
420   case R_ARM_MOVT_PREL:
421   case R_ARM_REL32:
422   case R_ARM_THM_MOVW_PREL_NC:
423   case R_ARM_THM_MOVT_PREL:
424     return P + A;
425   }
426   llvm_unreachable("ARM pc-relative relocation expected\n");
427 }
428 
429 // The comment above getARMUndefinedRelativeWeakVA applies to this function.
430 static uint64_t getAArch64UndefinedRelativeWeakVA(uint64_t Type, uint64_t A,
431                                                   uint64_t P) {
432   switch (Type) {
433   // Unresolved branch relocations to weak references resolve to next
434   // instruction, this is 4 bytes on from P.
435   case R_AARCH64_CALL26:
436   case R_AARCH64_CONDBR19:
437   case R_AARCH64_JUMP26:
438   case R_AARCH64_TSTBR14:
439     return P + 4 + A;
440   // Unresolved non branch pc-relative relocations
441   case R_AARCH64_PREL16:
442   case R_AARCH64_PREL32:
443   case R_AARCH64_PREL64:
444   case R_AARCH64_ADR_PREL_LO21:
445   case R_AARCH64_LD_PREL_LO19:
446     return P + A;
447   }
448   llvm_unreachable("AArch64 pc-relative relocation expected\n");
449 }
450 
451 // ARM SBREL relocations are of the form S + A - B where B is the static base
452 // The ARM ABI defines base to be "addressing origin of the output segment
453 // defining the symbol S". We defined the "addressing origin"/static base to be
454 // the base of the PT_LOAD segment containing the Sym.
455 // The procedure call standard only defines a Read Write Position Independent
456 // RWPI variant so in practice we should expect the static base to be the base
457 // of the RW segment.
458 static uint64_t getARMStaticBase(const Symbol &Sym) {
459   OutputSection *OS = Sym.getOutputSection();
460   if (!OS || !OS->PtLoad || !OS->PtLoad->FirstSec)
461     fatal("SBREL relocation to " + Sym.getName() + " without static base");
462   return OS->PtLoad->FirstSec->Addr;
463 }
464 
465 static uint64_t getRelocTargetVA(RelType Type, int64_t A, uint64_t P,
466                                  const Symbol &Sym, RelExpr Expr) {
467   switch (Expr) {
468   case R_INVALID:
469     return 0;
470   case R_ABS:
471   case R_RELAX_GOT_PC_NOPIC:
472     return Sym.getVA(A);
473   case R_ADDEND:
474     return A;
475   case R_ARM_SBREL:
476     return Sym.getVA(A) - getARMStaticBase(Sym);
477   case R_GOT:
478   case R_RELAX_TLS_GD_TO_IE_ABS:
479     return Sym.getGotVA() + A;
480   case R_GOTONLY_PC:
481     return InX::Got->getVA() + A - P;
482   case R_GOTONLY_PC_FROM_END:
483     return InX::Got->getVA() + A - P + InX::Got->getSize();
484   case R_GOTREL:
485     return Sym.getVA(A) - InX::Got->getVA();
486   case R_GOTREL_FROM_END:
487     return Sym.getVA(A) - InX::Got->getVA() - InX::Got->getSize();
488   case R_GOT_FROM_END:
489   case R_RELAX_TLS_GD_TO_IE_END:
490     return Sym.getGotOffset() + A - InX::Got->getSize();
491   case R_GOT_OFF:
492     return Sym.getGotOffset() + A;
493   case R_GOT_PAGE_PC:
494   case R_RELAX_TLS_GD_TO_IE_PAGE_PC:
495     return getAArch64Page(Sym.getGotVA() + A) - getAArch64Page(P);
496   case R_GOT_PC:
497   case R_RELAX_TLS_GD_TO_IE:
498     return Sym.getGotVA() + A - P;
499   case R_HINT:
500   case R_NONE:
501   case R_TLSDESC_CALL:
502     llvm_unreachable("cannot relocate hint relocs");
503   case R_MIPS_GOTREL:
504     return Sym.getVA(A) - InX::MipsGot->getGp();
505   case R_MIPS_GOT_GP:
506     return InX::MipsGot->getGp() + A;
507   case R_MIPS_GOT_GP_PC: {
508     // R_MIPS_LO16 expression has R_MIPS_GOT_GP_PC type iif the target
509     // is _gp_disp symbol. In that case we should use the following
510     // formula for calculation "AHL + GP - P + 4". For details see p. 4-19 at
511     // ftp://www.linux-mips.org/pub/linux/mips/doc/ABI/mipsabi.pdf
512     // microMIPS variants of these relocations use slightly different
513     // expressions: AHL + GP - P + 3 for %lo() and AHL + GP - P - 1 for %hi()
514     // to correctly handle less-sugnificant bit of the microMIPS symbol.
515     uint64_t V = InX::MipsGot->getGp() + A - P;
516     if (Type == R_MIPS_LO16 || Type == R_MICROMIPS_LO16)
517       V += 4;
518     if (Type == R_MICROMIPS_LO16 || Type == R_MICROMIPS_HI16)
519       V -= 1;
520     return V;
521   }
522   case R_MIPS_GOT_LOCAL_PAGE:
523     // If relocation against MIPS local symbol requires GOT entry, this entry
524     // should be initialized by 'page address'. This address is high 16-bits
525     // of sum the symbol's value and the addend.
526     return InX::MipsGot->getVA() + InX::MipsGot->getPageEntryOffset(Sym, A) -
527            InX::MipsGot->getGp();
528   case R_MIPS_GOT_OFF:
529   case R_MIPS_GOT_OFF32:
530     // In case of MIPS if a GOT relocation has non-zero addend this addend
531     // should be applied to the GOT entry content not to the GOT entry offset.
532     // That is why we use separate expression type.
533     return InX::MipsGot->getVA() + InX::MipsGot->getSymEntryOffset(Sym, A) -
534            InX::MipsGot->getGp();
535   case R_MIPS_TLSGD:
536     return InX::MipsGot->getVA() + InX::MipsGot->getTlsOffset() +
537            InX::MipsGot->getGlobalDynOffset(Sym) - InX::MipsGot->getGp();
538   case R_MIPS_TLSLD:
539     return InX::MipsGot->getVA() + InX::MipsGot->getTlsOffset() +
540            InX::MipsGot->getTlsIndexOff() - InX::MipsGot->getGp();
541   case R_PAGE_PC:
542   case R_PLT_PAGE_PC: {
543     uint64_t Dest;
544     if (Sym.isUndefWeak())
545       Dest = getAArch64Page(A);
546     else
547       Dest = getAArch64Page(Sym.getVA(A));
548     return Dest - getAArch64Page(P);
549   }
550   case R_PC: {
551     uint64_t Dest;
552     if (Sym.isUndefWeak()) {
553       // On ARM and AArch64 a branch to an undefined weak resolves to the
554       // next instruction, otherwise the place.
555       if (Config->EMachine == EM_ARM)
556         Dest = getARMUndefinedRelativeWeakVA(Type, A, P);
557       else if (Config->EMachine == EM_AARCH64)
558         Dest = getAArch64UndefinedRelativeWeakVA(Type, A, P);
559       else
560         Dest = Sym.getVA(A);
561     } else {
562       Dest = Sym.getVA(A);
563     }
564     return Dest - P;
565   }
566   case R_PLT:
567     return Sym.getPltVA() + A;
568   case R_PLT_PC:
569   case R_PPC_PLT_OPD:
570     return Sym.getPltVA() + A - P;
571   case R_PPC_OPD: {
572     uint64_t SymVA = Sym.getVA(A);
573     // If we have an undefined weak symbol, we might get here with a symbol
574     // address of zero. That could overflow, but the code must be unreachable,
575     // so don't bother doing anything at all.
576     if (!SymVA)
577       return 0;
578     if (Out::Opd) {
579       // If this is a local call, and we currently have the address of a
580       // function-descriptor, get the underlying code address instead.
581       uint64_t OpdStart = Out::Opd->Addr;
582       uint64_t OpdEnd = OpdStart + Out::Opd->Size;
583       bool InOpd = OpdStart <= SymVA && SymVA < OpdEnd;
584       if (InOpd)
585         SymVA = read64be(&Out::OpdBuf[SymVA - OpdStart]);
586     }
587     return SymVA - P;
588   }
589   case R_PPC_TOC:
590     return getPPC64TocBase() + A;
591   case R_RELAX_GOT_PC:
592     return Sym.getVA(A) - P;
593   case R_RELAX_TLS_GD_TO_LE:
594   case R_RELAX_TLS_IE_TO_LE:
595   case R_RELAX_TLS_LD_TO_LE:
596   case R_TLS:
597     // A weak undefined TLS symbol resolves to the base of the TLS
598     // block, i.e. gets a value of zero. If we pass --gc-sections to
599     // lld and .tbss is not referenced, it gets reclaimed and we don't
600     // create a TLS program header. Therefore, we resolve this
601     // statically to zero.
602     if (Sym.isTls() && Sym.isUndefWeak())
603       return 0;
604     if (Target->TcbSize)
605       return Sym.getVA(A) + alignTo(Target->TcbSize, Out::TlsPhdr->p_align);
606     return Sym.getVA(A) - Out::TlsPhdr->p_memsz;
607   case R_RELAX_TLS_GD_TO_LE_NEG:
608   case R_NEG_TLS:
609     return Out::TlsPhdr->p_memsz - Sym.getVA(A);
610   case R_SIZE:
611     return Sym.getSize() + A;
612   case R_TLSDESC:
613     return InX::Got->getGlobalDynAddr(Sym) + A;
614   case R_TLSDESC_PAGE:
615     return getAArch64Page(InX::Got->getGlobalDynAddr(Sym) + A) -
616            getAArch64Page(P);
617   case R_TLSGD:
618     return InX::Got->getGlobalDynOffset(Sym) + A - InX::Got->getSize();
619   case R_TLSGD_PC:
620     return InX::Got->getGlobalDynAddr(Sym) + A - P;
621   case R_TLSLD:
622     return InX::Got->getTlsIndexOff() + A - InX::Got->getSize();
623   case R_TLSLD_PC:
624     return InX::Got->getTlsIndexVA() + A - P;
625   }
626   llvm_unreachable("Invalid expression");
627 }
628 
629 // This function applies relocations to sections without SHF_ALLOC bit.
630 // Such sections are never mapped to memory at runtime. Debug sections are
631 // an example. Relocations in non-alloc sections are much easier to
632 // handle than in allocated sections because it will never need complex
633 // treatement such as GOT or PLT (because at runtime no one refers them).
634 // So, we handle relocations for non-alloc sections directly in this
635 // function as a performance optimization.
636 template <class ELFT, class RelTy>
637 void InputSection::relocateNonAlloc(uint8_t *Buf, ArrayRef<RelTy> Rels) {
638   const unsigned Bits = sizeof(typename ELFT::uint) * 8;
639 
640   for (const RelTy &Rel : Rels) {
641     RelType Type = Rel.getType(Config->IsMips64EL);
642 
643     // GCC 8.0 or earlier have a bug that they emit R_386_GOTPC relocations
644     // against _GLOBAL_OFFSET_TABLE_ for .debug_info. The bug has been fixed
645     // in 2017 (https://gcc.gnu.org/bugzilla/show_bug.cgi?id=82630), but we
646     // need to keep this bug-compatible code for a while.
647     if (Config->EMachine == EM_386 && Type == R_386_GOTPC)
648       continue;
649 
650     uint64_t Offset = getOffset(Rel.r_offset);
651     uint8_t *BufLoc = Buf + Offset;
652     int64_t Addend = getAddend<ELFT>(Rel);
653     if (!RelTy::IsRela)
654       Addend += Target->getImplicitAddend(BufLoc, Type);
655 
656     Symbol &Sym = getFile<ELFT>()->getRelocTargetSym(Rel);
657     RelExpr Expr = Target->getRelExpr(Type, Sym, BufLoc);
658     if (Expr == R_NONE)
659       continue;
660 
661     if (Expr != R_ABS) {
662       std::string Msg = getLocation<ELFT>(Offset) +
663                         ": has non-ABS relocation " + toString(Type) +
664                         " against symbol '" + toString(Sym) + "'";
665       if (Expr != R_PC) {
666         error(Msg);
667         return;
668       }
669 
670       // If the control reaches here, we found a PC-relative relocation in a
671       // non-ALLOC section. Since non-ALLOC section is not loaded into memory
672       // at runtime, the notion of PC-relative doesn't make sense here. So,
673       // this is a usage error. However, GNU linkers historically accept such
674       // relocations without any errors and relocate them as if they were at
675       // address 0. For bug-compatibilty, we accept them with warnings. We
676       // know Steel Bank Common Lisp as of 2018 have this bug.
677       warn(Msg);
678       Target->relocateOne(BufLoc, Type,
679                           SignExtend64<Bits>(Sym.getVA(Addend - Offset)));
680       continue;
681     }
682 
683     if (Sym.isTls() && !Out::TlsPhdr)
684       Target->relocateOne(BufLoc, Type, 0);
685     else
686       Target->relocateOne(BufLoc, Type, SignExtend64<Bits>(Sym.getVA(Addend)));
687   }
688 }
689 
690 template <class ELFT>
691 void InputSectionBase::relocate(uint8_t *Buf, uint8_t *BufEnd) {
692   if (Flags & SHF_ALLOC) {
693     relocateAlloc(Buf, BufEnd);
694     return;
695   }
696 
697   auto *Sec = cast<InputSection>(this);
698   if (Sec->AreRelocsRela)
699     Sec->relocateNonAlloc<ELFT>(Buf, Sec->template relas<ELFT>());
700   else
701     Sec->relocateNonAlloc<ELFT>(Buf, Sec->template rels<ELFT>());
702 }
703 
704 void InputSectionBase::relocateAlloc(uint8_t *Buf, uint8_t *BufEnd) {
705   assert(Flags & SHF_ALLOC);
706   const unsigned Bits = Config->Wordsize * 8;
707 
708   for (const Relocation &Rel : Relocations) {
709     uint64_t Offset = Rel.Offset;
710     if (auto *Sec = dyn_cast<InputSection>(this))
711       Offset += Sec->OutSecOff;
712     uint8_t *BufLoc = Buf + Offset;
713     RelType Type = Rel.Type;
714 
715     uint64_t AddrLoc = getOutputSection()->Addr + Offset;
716     RelExpr Expr = Rel.Expr;
717     uint64_t TargetVA = SignExtend64(
718         getRelocTargetVA(Type, Rel.Addend, AddrLoc, *Rel.Sym, Expr), Bits);
719 
720     switch (Expr) {
721     case R_RELAX_GOT_PC:
722     case R_RELAX_GOT_PC_NOPIC:
723       Target->relaxGot(BufLoc, TargetVA);
724       break;
725     case R_RELAX_TLS_IE_TO_LE:
726       Target->relaxTlsIeToLe(BufLoc, Type, TargetVA);
727       break;
728     case R_RELAX_TLS_LD_TO_LE:
729       Target->relaxTlsLdToLe(BufLoc, Type, TargetVA);
730       break;
731     case R_RELAX_TLS_GD_TO_LE:
732     case R_RELAX_TLS_GD_TO_LE_NEG:
733       Target->relaxTlsGdToLe(BufLoc, Type, TargetVA);
734       break;
735     case R_RELAX_TLS_GD_TO_IE:
736     case R_RELAX_TLS_GD_TO_IE_ABS:
737     case R_RELAX_TLS_GD_TO_IE_PAGE_PC:
738     case R_RELAX_TLS_GD_TO_IE_END:
739       Target->relaxTlsGdToIe(BufLoc, Type, TargetVA);
740       break;
741     case R_PPC_PLT_OPD:
742       // Patch a nop (0x60000000) to a ld.
743       if (BufLoc + 8 <= BufEnd && read32be(BufLoc + 4) == 0x60000000)
744         write32be(BufLoc + 4, 0xe8410028); // ld %r2, 40(%r1)
745       LLVM_FALLTHROUGH;
746     default:
747       Target->relocateOne(BufLoc, Type, TargetVA);
748       break;
749     }
750   }
751 }
752 
753 template <class ELFT> void InputSection::writeTo(uint8_t *Buf) {
754   if (Type == SHT_NOBITS)
755     return;
756 
757   if (auto *S = dyn_cast<SyntheticSection>(this)) {
758     S->writeTo(Buf + OutSecOff);
759     return;
760   }
761 
762   // If -r or --emit-relocs is given, then an InputSection
763   // may be a relocation section.
764   if (Type == SHT_RELA) {
765     copyRelocations<ELFT>(Buf + OutSecOff, getDataAs<typename ELFT::Rela>());
766     return;
767   }
768   if (Type == SHT_REL) {
769     copyRelocations<ELFT>(Buf + OutSecOff, getDataAs<typename ELFT::Rel>());
770     return;
771   }
772 
773   // If -r is given, we may have a SHT_GROUP section.
774   if (Type == SHT_GROUP) {
775     copyShtGroup<ELFT>(Buf + OutSecOff);
776     return;
777   }
778 
779   // Copy section contents from source object file to output file
780   // and then apply relocations.
781   memcpy(Buf + OutSecOff, Data.data(), Data.size());
782   uint8_t *BufEnd = Buf + OutSecOff + Data.size();
783   relocate<ELFT>(Buf, BufEnd);
784 }
785 
786 void InputSection::replace(InputSection *Other) {
787   Alignment = std::max(Alignment, Other->Alignment);
788   Other->Repl = Repl;
789   Other->Live = false;
790 }
791 
792 template <class ELFT>
793 EhInputSection::EhInputSection(ObjFile<ELFT> &F,
794                                const typename ELFT::Shdr &Header,
795                                StringRef Name)
796     : InputSectionBase(F, Header, Name, InputSectionBase::EHFrame) {}
797 
798 SyntheticSection *EhInputSection::getParent() const {
799   return cast_or_null<SyntheticSection>(Parent);
800 }
801 
802 // Returns the index of the first relocation that points to a region between
803 // Begin and Begin+Size.
804 template <class IntTy, class RelTy>
805 static unsigned getReloc(IntTy Begin, IntTy Size, const ArrayRef<RelTy> &Rels,
806                          unsigned &RelocI) {
807   // Start search from RelocI for fast access. That works because the
808   // relocations are sorted in .eh_frame.
809   for (unsigned N = Rels.size(); RelocI < N; ++RelocI) {
810     const RelTy &Rel = Rels[RelocI];
811     if (Rel.r_offset < Begin)
812       continue;
813 
814     if (Rel.r_offset < Begin + Size)
815       return RelocI;
816     return -1;
817   }
818   return -1;
819 }
820 
821 // .eh_frame is a sequence of CIE or FDE records.
822 // This function splits an input section into records and returns them.
823 template <class ELFT> void EhInputSection::split() {
824   // Early exit if already split.
825   if (!Pieces.empty())
826     return;
827 
828   if (AreRelocsRela)
829     split<ELFT>(relas<ELFT>());
830   else
831     split<ELFT>(rels<ELFT>());
832 }
833 
834 template <class ELFT, class RelTy>
835 void EhInputSection::split(ArrayRef<RelTy> Rels) {
836   unsigned RelI = 0;
837   for (size_t Off = 0, End = Data.size(); Off != End;) {
838     size_t Size = readEhRecordSize(this, Off);
839     Pieces.emplace_back(Off, this, Size, getReloc(Off, Size, Rels, RelI));
840     // The empty record is the end marker.
841     if (Size == 4)
842       break;
843     Off += Size;
844   }
845 }
846 
847 static size_t findNull(StringRef S, size_t EntSize) {
848   // Optimize the common case.
849   if (EntSize == 1)
850     return S.find(0);
851 
852   for (unsigned I = 0, N = S.size(); I != N; I += EntSize) {
853     const char *B = S.begin() + I;
854     if (std::all_of(B, B + EntSize, [](char C) { return C == 0; }))
855       return I;
856   }
857   return StringRef::npos;
858 }
859 
860 SyntheticSection *MergeInputSection::getParent() const {
861   return cast_or_null<SyntheticSection>(Parent);
862 }
863 
864 // Split SHF_STRINGS section. Such section is a sequence of
865 // null-terminated strings.
866 void MergeInputSection::splitStrings(ArrayRef<uint8_t> Data, size_t EntSize) {
867   size_t Off = 0;
868   bool IsAlloc = Flags & SHF_ALLOC;
869   StringRef S = toStringRef(Data);
870 
871   while (!S.empty()) {
872     size_t End = findNull(S, EntSize);
873     if (End == StringRef::npos)
874       fatal(toString(this) + ": string is not null terminated");
875     size_t Size = End + EntSize;
876 
877     Pieces.emplace_back(Off, xxHash64(S.substr(0, Size)), !IsAlloc);
878     S = S.substr(Size);
879     Off += Size;
880   }
881 }
882 
883 // Split non-SHF_STRINGS section. Such section is a sequence of
884 // fixed size records.
885 void MergeInputSection::splitNonStrings(ArrayRef<uint8_t> Data,
886                                         size_t EntSize) {
887   size_t Size = Data.size();
888   assert((Size % EntSize) == 0);
889   bool IsAlloc = Flags & SHF_ALLOC;
890 
891   for (size_t I = 0; I != Size; I += EntSize)
892     Pieces.emplace_back(I, xxHash64(toStringRef(Data.slice(I, EntSize))),
893                         !IsAlloc);
894 }
895 
896 template <class ELFT>
897 MergeInputSection::MergeInputSection(ObjFile<ELFT> &F,
898                                      const typename ELFT::Shdr &Header,
899                                      StringRef Name)
900     : InputSectionBase(F, Header, Name, InputSectionBase::Merge) {}
901 
902 MergeInputSection::MergeInputSection(uint64_t Flags, uint32_t Type,
903                                      uint64_t Entsize, ArrayRef<uint8_t> Data,
904                                      StringRef Name)
905     : InputSectionBase(nullptr, Flags, Type, Entsize, /*Link*/ 0, /*Info*/ 0,
906                        /*Alignment*/ Entsize, Data, Name, SectionBase::Merge) {}
907 
908 // This function is called after we obtain a complete list of input sections
909 // that need to be linked. This is responsible to split section contents
910 // into small chunks for further processing.
911 //
912 // Note that this function is called from parallelForEach. This must be
913 // thread-safe (i.e. no memory allocation from the pools).
914 void MergeInputSection::splitIntoPieces() {
915   assert(Pieces.empty());
916 
917   if (Flags & SHF_STRINGS)
918     splitStrings(Data, Entsize);
919   else
920     splitNonStrings(Data, Entsize);
921 
922   OffsetMap.reserve(Pieces.size());
923   for (size_t I = 0, E = Pieces.size(); I != E; ++I)
924     OffsetMap[Pieces[I].InputOff] = I;
925 
926   if (Config->GcSections && (Flags & SHF_ALLOC))
927     for (uint32_t Off : LiveOffsets)
928       getSectionPiece(Off)->Live = true;
929 }
930 
931 template <class It, class T, class Compare>
932 static It fastUpperBound(It First, It Last, const T &Value, Compare Comp) {
933   size_t Size = std::distance(First, Last);
934   assert(Size != 0);
935   while (Size != 1) {
936     size_t H = Size / 2;
937     const It MI = First + H;
938     Size -= H;
939     First = Comp(Value, *MI) ? First : First + H;
940   }
941   return Comp(Value, *First) ? First : First + 1;
942 }
943 
944 // Do binary search to get a section piece at a given input offset.
945 static SectionPiece *findSectionPiece(MergeInputSection *Sec, uint64_t Offset) {
946   if (Sec->Data.size() <= Offset)
947     fatal(toString(Sec) + ": entry is past the end of the section");
948 
949   // Find the element this offset points to.
950   auto I = fastUpperBound(
951       Sec->Pieces.begin(), Sec->Pieces.end(), Offset,
952       [](const uint64_t &A, const SectionPiece &B) { return A < B.InputOff; });
953   --I;
954   return &*I;
955 }
956 
957 SectionPiece *MergeInputSection::getSectionPiece(uint64_t Offset) {
958   // Find a piece starting at a given offset.
959   auto It = OffsetMap.find(Offset);
960   if (It != OffsetMap.end())
961     return &Pieces[It->second];
962 
963   // If Offset is not at beginning of a section piece, it is not in the map.
964   // In that case we need to search from the original section piece vector.
965   return findSectionPiece(this, Offset);
966 }
967 
968 // Returns the offset in an output section for a given input offset.
969 // Because contents of a mergeable section is not contiguous in output,
970 // it is not just an addition to a base output offset.
971 uint64_t MergeInputSection::getParentOffset(uint64_t Offset) const {
972   // Find a string starting at a given offset.
973   auto It = OffsetMap.find(Offset);
974   if (It != OffsetMap.end())
975     return Pieces[It->second].OutputOff;
976 
977   // If Offset is not at beginning of a section piece, it is not in the map.
978   // In that case we need to search from the original section piece vector.
979   const SectionPiece &Piece =
980       *findSectionPiece(const_cast<MergeInputSection *>(this), Offset);
981   uint64_t Addend = Offset - Piece.InputOff;
982   return Piece.OutputOff + Addend;
983 }
984 
985 template InputSection::InputSection(ObjFile<ELF32LE> &, const ELF32LE::Shdr &,
986                                     StringRef);
987 template InputSection::InputSection(ObjFile<ELF32BE> &, const ELF32BE::Shdr &,
988                                     StringRef);
989 template InputSection::InputSection(ObjFile<ELF64LE> &, const ELF64LE::Shdr &,
990                                     StringRef);
991 template InputSection::InputSection(ObjFile<ELF64BE> &, const ELF64BE::Shdr &,
992                                     StringRef);
993 
994 template std::string InputSectionBase::getLocation<ELF32LE>(uint64_t);
995 template std::string InputSectionBase::getLocation<ELF32BE>(uint64_t);
996 template std::string InputSectionBase::getLocation<ELF64LE>(uint64_t);
997 template std::string InputSectionBase::getLocation<ELF64BE>(uint64_t);
998 
999 template void InputSection::writeTo<ELF32LE>(uint8_t *);
1000 template void InputSection::writeTo<ELF32BE>(uint8_t *);
1001 template void InputSection::writeTo<ELF64LE>(uint8_t *);
1002 template void InputSection::writeTo<ELF64BE>(uint8_t *);
1003 
1004 template MergeInputSection::MergeInputSection(ObjFile<ELF32LE> &,
1005                                               const ELF32LE::Shdr &, StringRef);
1006 template MergeInputSection::MergeInputSection(ObjFile<ELF32BE> &,
1007                                               const ELF32BE::Shdr &, StringRef);
1008 template MergeInputSection::MergeInputSection(ObjFile<ELF64LE> &,
1009                                               const ELF64LE::Shdr &, StringRef);
1010 template MergeInputSection::MergeInputSection(ObjFile<ELF64BE> &,
1011                                               const ELF64BE::Shdr &, StringRef);
1012 
1013 template EhInputSection::EhInputSection(ObjFile<ELF32LE> &,
1014                                         const ELF32LE::Shdr &, StringRef);
1015 template EhInputSection::EhInputSection(ObjFile<ELF32BE> &,
1016                                         const ELF32BE::Shdr &, StringRef);
1017 template EhInputSection::EhInputSection(ObjFile<ELF64LE> &,
1018                                         const ELF64LE::Shdr &, StringRef);
1019 template EhInputSection::EhInputSection(ObjFile<ELF64BE> &,
1020                                         const ELF64BE::Shdr &, StringRef);
1021 
1022 template void EhInputSection::split<ELF32LE>();
1023 template void EhInputSection::split<ELF32BE>();
1024 template void EhInputSection::split<ELF64LE>();
1025 template void EhInputSection::split<ELF64BE>();
1026