181629cbaSAlex Deucher /* amdgpu_drm.h -- Public header for the amdgpu driver -*- linux-c -*- 281629cbaSAlex Deucher * 381629cbaSAlex Deucher * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas. 481629cbaSAlex Deucher * Copyright 2000 VA Linux Systems, Inc., Fremont, California. 581629cbaSAlex Deucher * Copyright 2002 Tungsten Graphics, Inc., Cedar Park, Texas. 681629cbaSAlex Deucher * Copyright 2014 Advanced Micro Devices, Inc. 781629cbaSAlex Deucher * 881629cbaSAlex Deucher * Permission is hereby granted, free of charge, to any person obtaining a 981629cbaSAlex Deucher * copy of this software and associated documentation files (the "Software"), 1081629cbaSAlex Deucher * to deal in the Software without restriction, including without limitation 1181629cbaSAlex Deucher * the rights to use, copy, modify, merge, publish, distribute, sublicense, 1281629cbaSAlex Deucher * and/or sell copies of the Software, and to permit persons to whom the 1381629cbaSAlex Deucher * Software is furnished to do so, subject to the following conditions: 1481629cbaSAlex Deucher * 1581629cbaSAlex Deucher * The above copyright notice and this permission notice shall be included in 1681629cbaSAlex Deucher * all copies or substantial portions of the Software. 1781629cbaSAlex Deucher * 1881629cbaSAlex Deucher * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1981629cbaSAlex Deucher * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 2081629cbaSAlex Deucher * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 2181629cbaSAlex Deucher * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 2281629cbaSAlex Deucher * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 2381629cbaSAlex Deucher * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2481629cbaSAlex Deucher * OTHER DEALINGS IN THE SOFTWARE. 2581629cbaSAlex Deucher * 2681629cbaSAlex Deucher * Authors: 2781629cbaSAlex Deucher * Kevin E. Martin <[email protected]> 2881629cbaSAlex Deucher * Gareth Hughes <[email protected]> 2981629cbaSAlex Deucher * Keith Whitwell <[email protected]> 3081629cbaSAlex Deucher */ 3181629cbaSAlex Deucher 3281629cbaSAlex Deucher #ifndef __AMDGPU_DRM_H__ 3381629cbaSAlex Deucher #define __AMDGPU_DRM_H__ 3481629cbaSAlex Deucher 35b3fcf36aSMichel Dänzer #include "drm.h" 3681629cbaSAlex Deucher 37cfa7152fSEmil Velikov #if defined(__cplusplus) 38cfa7152fSEmil Velikov extern "C" { 39cfa7152fSEmil Velikov #endif 40cfa7152fSEmil Velikov 4181629cbaSAlex Deucher #define DRM_AMDGPU_GEM_CREATE 0x00 4281629cbaSAlex Deucher #define DRM_AMDGPU_GEM_MMAP 0x01 4381629cbaSAlex Deucher #define DRM_AMDGPU_CTX 0x02 4481629cbaSAlex Deucher #define DRM_AMDGPU_BO_LIST 0x03 4581629cbaSAlex Deucher #define DRM_AMDGPU_CS 0x04 4681629cbaSAlex Deucher #define DRM_AMDGPU_INFO 0x05 4781629cbaSAlex Deucher #define DRM_AMDGPU_GEM_METADATA 0x06 4881629cbaSAlex Deucher #define DRM_AMDGPU_GEM_WAIT_IDLE 0x07 4981629cbaSAlex Deucher #define DRM_AMDGPU_GEM_VA 0x08 5081629cbaSAlex Deucher #define DRM_AMDGPU_WAIT_CS 0x09 5181629cbaSAlex Deucher #define DRM_AMDGPU_GEM_OP 0x10 5281629cbaSAlex Deucher #define DRM_AMDGPU_GEM_USERPTR 0x11 53eef18a82SJunwei Zhang #define DRM_AMDGPU_WAIT_FENCES 0x12 54cfbcacf4SChunming Zhou #define DRM_AMDGPU_VM 0x13 557ca24cf2SMarek Olšák #define DRM_AMDGPU_FENCE_TO_HANDLE 0x14 5652c6a62cSAndres Rodriguez #define DRM_AMDGPU_SCHED 0x15 5781629cbaSAlex Deucher 5881629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_CREATE, union drm_amdgpu_gem_create) 5981629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_MMAP, union drm_amdgpu_gem_mmap) 6081629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_CTX DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CTX, union drm_amdgpu_ctx) 6181629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_BO_LIST DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_BO_LIST, union drm_amdgpu_bo_list) 6281629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_CS DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CS, union drm_amdgpu_cs) 6381629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_INFO DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_INFO, struct drm_amdgpu_info) 6481629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_GEM_METADATA DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_METADATA, struct drm_amdgpu_gem_metadata) 6581629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_GEM_WAIT_IDLE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_WAIT_IDLE, union drm_amdgpu_gem_wait_idle) 6634b5f6a6SChristian König #define DRM_IOCTL_AMDGPU_GEM_VA DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_VA, struct drm_amdgpu_gem_va) 6781629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_WAIT_CS DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_CS, union drm_amdgpu_wait_cs) 6881629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_GEM_OP DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_OP, struct drm_amdgpu_gem_op) 6981629cbaSAlex Deucher #define DRM_IOCTL_AMDGPU_GEM_USERPTR DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_USERPTR, struct drm_amdgpu_gem_userptr) 70eef18a82SJunwei Zhang #define DRM_IOCTL_AMDGPU_WAIT_FENCES DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_FENCES, union drm_amdgpu_wait_fences) 71cfbcacf4SChunming Zhou #define DRM_IOCTL_AMDGPU_VM DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_VM, union drm_amdgpu_vm) 727ca24cf2SMarek Olšák #define DRM_IOCTL_AMDGPU_FENCE_TO_HANDLE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_FENCE_TO_HANDLE, union drm_amdgpu_fence_to_handle) 7352c6a62cSAndres Rodriguez #define DRM_IOCTL_AMDGPU_SCHED DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_SCHED, union drm_amdgpu_sched) 7481629cbaSAlex Deucher 75b646c1dcSSamuel Li /** 76b646c1dcSSamuel Li * DOC: memory domains 77b646c1dcSSamuel Li * 78b646c1dcSSamuel Li * %AMDGPU_GEM_DOMAIN_CPU System memory that is not GPU accessible. 79b646c1dcSSamuel Li * Memory in this pool could be swapped out to disk if there is pressure. 80b646c1dcSSamuel Li * 81b646c1dcSSamuel Li * %AMDGPU_GEM_DOMAIN_GTT GPU accessible system memory, mapped into the 82b646c1dcSSamuel Li * GPU's virtual address space via gart. Gart memory linearizes non-contiguous 83326db0dcSYann Dirson * pages of system memory, allows GPU access system memory in a linearized 84b646c1dcSSamuel Li * fashion. 85b646c1dcSSamuel Li * 86b646c1dcSSamuel Li * %AMDGPU_GEM_DOMAIN_VRAM Local video memory. For APUs, it is memory 87b646c1dcSSamuel Li * carved out by the BIOS. 88b646c1dcSSamuel Li * 89b646c1dcSSamuel Li * %AMDGPU_GEM_DOMAIN_GDS Global on-chip data storage used to share data 90b646c1dcSSamuel Li * across shader threads. 91b646c1dcSSamuel Li * 92b646c1dcSSamuel Li * %AMDGPU_GEM_DOMAIN_GWS Global wave sync, used to synchronize the 93b646c1dcSSamuel Li * execution of all the waves on a device. 94b646c1dcSSamuel Li * 95b646c1dcSSamuel Li * %AMDGPU_GEM_DOMAIN_OA Ordered append, used by 3D or Compute engines 96b646c1dcSSamuel Li * for appending data. 9789927235SAlex Deucher * 9889927235SAlex Deucher * %AMDGPU_GEM_DOMAIN_DOORBELL Doorbell. It is an MMIO region for 9989927235SAlex Deucher * signalling user mode queues. 100b646c1dcSSamuel Li */ 10181629cbaSAlex Deucher #define AMDGPU_GEM_DOMAIN_CPU 0x1 10281629cbaSAlex Deucher #define AMDGPU_GEM_DOMAIN_GTT 0x2 10381629cbaSAlex Deucher #define AMDGPU_GEM_DOMAIN_VRAM 0x4 10481629cbaSAlex Deucher #define AMDGPU_GEM_DOMAIN_GDS 0x8 10581629cbaSAlex Deucher #define AMDGPU_GEM_DOMAIN_GWS 0x10 10681629cbaSAlex Deucher #define AMDGPU_GEM_DOMAIN_OA 0x20 10789927235SAlex Deucher #define AMDGPU_GEM_DOMAIN_DOORBELL 0x40 1083f188453SChunming Zhou #define AMDGPU_GEM_DOMAIN_MASK (AMDGPU_GEM_DOMAIN_CPU | \ 1093f188453SChunming Zhou AMDGPU_GEM_DOMAIN_GTT | \ 1103f188453SChunming Zhou AMDGPU_GEM_DOMAIN_VRAM | \ 1113f188453SChunming Zhou AMDGPU_GEM_DOMAIN_GDS | \ 1123f188453SChunming Zhou AMDGPU_GEM_DOMAIN_GWS | \ 11389927235SAlex Deucher AMDGPU_GEM_DOMAIN_OA | \ 11489927235SAlex Deucher AMDGPU_GEM_DOMAIN_DOORBELL) 11581629cbaSAlex Deucher 11681629cbaSAlex Deucher /* Flag that CPU access will be required for the case of VRAM domain */ 11781629cbaSAlex Deucher #define AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED (1 << 0) 11881629cbaSAlex Deucher /* Flag that CPU access will not work, this VRAM domain is invisible */ 11981629cbaSAlex Deucher #define AMDGPU_GEM_CREATE_NO_CPU_ACCESS (1 << 1) 12081629cbaSAlex Deucher /* Flag that USWC attributes should be used for GTT */ 12188671288SJammy Zhou #define AMDGPU_GEM_CREATE_CPU_GTT_USWC (1 << 2) 1224fea83ffSFlora Cui /* Flag that the memory should be in VRAM and cleared */ 1234fea83ffSFlora Cui #define AMDGPU_GEM_CREATE_VRAM_CLEARED (1 << 3) 12403f48dd5SChristian König /* Flag that allocating the BO should use linear VRAM */ 12503f48dd5SChristian König #define AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS (1 << 5) 126e1eb899bSChristian König /* Flag that BO is always valid in this VM */ 127e1eb899bSChristian König #define AMDGPU_GEM_CREATE_VM_ALWAYS_VALID (1 << 6) 128177ae09bSAndres Rodriguez /* Flag that BO sharing will be explicitly synchronized */ 129177ae09bSAndres Rodriguez #define AMDGPU_GEM_CREATE_EXPLICIT_SYNC (1 << 7) 130959a2091SYong Zhao /* Flag that indicates allocating MQD gart on GFX9, where the mtype 131fa5bde80SYong Zhao * for the second page onward should be set to NC. It should never 132fa5bde80SYong Zhao * be used by user space applications. 133959a2091SYong Zhao */ 134fa5bde80SYong Zhao #define AMDGPU_GEM_CREATE_CP_MQD_GFX9 (1 << 8) 135d8f4981eSFelix Kuehling /* Flag that BO may contain sensitive data that must be wiped before 136d8f4981eSFelix Kuehling * releasing the memory 137d8f4981eSFelix Kuehling */ 138d8f4981eSFelix Kuehling #define AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE (1 << 9) 13935ce0060SAlex Deucher /* Flag that BO will be encrypted and that the TMZ bit should be 14035ce0060SAlex Deucher * set in the PTEs when mapping this buffer via GPUVM or 14135ce0060SAlex Deucher * accessing it with various hw blocks 14235ce0060SAlex Deucher */ 14335ce0060SAlex Deucher #define AMDGPU_GEM_CREATE_ENCRYPTED (1 << 10) 144b453e42aSFelix Kuehling /* Flag that BO will be used only in preemptible context, which does 145b453e42aSFelix Kuehling * not require GTT memory accounting 146b453e42aSFelix Kuehling */ 147b453e42aSFelix Kuehling #define AMDGPU_GEM_CREATE_PREEMPTIBLE (1 << 11) 148fab2cc83SChristian König /* Flag that BO can be discarded under memory pressure without keeping the 149fab2cc83SChristian König * content. 150fab2cc83SChristian König */ 151fab2cc83SChristian König #define AMDGPU_GEM_CREATE_DISCARDABLE (1 << 12) 152d1a372afSFelix Kuehling /* Flag that BO is shared coherently between multiple devices or CPU threads. 1535f248462SDavid Francis * May depend on GPU instructions to flush caches to system scope explicitly. 154d1a372afSFelix Kuehling * 155d1a372afSFelix Kuehling * This influences the choice of MTYPE in the PTEs on GFXv9 and later GPUs and 156d1a372afSFelix Kuehling * may override the MTYPE selected in AMDGPU_VA_OP_MAP. 157d1a372afSFelix Kuehling */ 158d1a372afSFelix Kuehling #define AMDGPU_GEM_CREATE_COHERENT (1 << 13) 159d1a372afSFelix Kuehling /* Flag that BO should not be cached by GPU. Coherent without having to flush 160d1a372afSFelix Kuehling * GPU caches explicitly 161d1a372afSFelix Kuehling * 162d1a372afSFelix Kuehling * This influences the choice of MTYPE in the PTEs on GFXv9 and later GPUs and 163d1a372afSFelix Kuehling * may override the MTYPE selected in AMDGPU_VA_OP_MAP. 164d1a372afSFelix Kuehling */ 165d1a372afSFelix Kuehling #define AMDGPU_GEM_CREATE_UNCACHED (1 << 14) 1665f248462SDavid Francis /* Flag that BO should be coherent across devices when using device-level 1675f248462SDavid Francis * atomics. May depend on GPU instructions to flush caches to device scope 1685f248462SDavid Francis * explicitly, promoting them to system scope automatically. 1695f248462SDavid Francis * 1705f248462SDavid Francis * This influences the choice of MTYPE in the PTEs on GFXv9 and later GPUs and 1715f248462SDavid Francis * may override the MTYPE selected in AMDGPU_VA_OP_MAP. 1725f248462SDavid Francis */ 1735f248462SDavid Francis #define AMDGPU_GEM_CREATE_EXT_COHERENT (1 << 15) 17473e1d104SMarek Olšák /* Set PTE.D and recompress during GTT->VRAM moves according to TILING flags. */ 17573e1d104SMarek Olšák #define AMDGPU_GEM_CREATE_GFX12_DCC (1 << 16) 17681629cbaSAlex Deucher 17781629cbaSAlex Deucher struct drm_amdgpu_gem_create_in { 17881629cbaSAlex Deucher /** the requested memory size */ 1792ce9dde0SMikko Rapeli __u64 bo_size; 18081629cbaSAlex Deucher /** physical start_addr alignment in bytes for some HW requirements */ 1812ce9dde0SMikko Rapeli __u64 alignment; 18281629cbaSAlex Deucher /** the requested memory domains */ 1832ce9dde0SMikko Rapeli __u64 domains; 18481629cbaSAlex Deucher /** allocation flags */ 1852ce9dde0SMikko Rapeli __u64 domain_flags; 18681629cbaSAlex Deucher }; 18781629cbaSAlex Deucher 18881629cbaSAlex Deucher struct drm_amdgpu_gem_create_out { 18981629cbaSAlex Deucher /** returned GEM object handle */ 1902ce9dde0SMikko Rapeli __u32 handle; 1912ce9dde0SMikko Rapeli __u32 _pad; 19281629cbaSAlex Deucher }; 19381629cbaSAlex Deucher 19481629cbaSAlex Deucher union drm_amdgpu_gem_create { 19581629cbaSAlex Deucher struct drm_amdgpu_gem_create_in in; 19681629cbaSAlex Deucher struct drm_amdgpu_gem_create_out out; 19781629cbaSAlex Deucher }; 19881629cbaSAlex Deucher 19981629cbaSAlex Deucher /** Opcode to create new residency list. */ 20081629cbaSAlex Deucher #define AMDGPU_BO_LIST_OP_CREATE 0 20181629cbaSAlex Deucher /** Opcode to destroy previously created residency list */ 20281629cbaSAlex Deucher #define AMDGPU_BO_LIST_OP_DESTROY 1 20381629cbaSAlex Deucher /** Opcode to update resource information in the list */ 20481629cbaSAlex Deucher #define AMDGPU_BO_LIST_OP_UPDATE 2 20581629cbaSAlex Deucher 20681629cbaSAlex Deucher struct drm_amdgpu_bo_list_in { 20781629cbaSAlex Deucher /** Type of operation */ 2082ce9dde0SMikko Rapeli __u32 operation; 20981629cbaSAlex Deucher /** Handle of list or 0 if we want to create one */ 2102ce9dde0SMikko Rapeli __u32 list_handle; 21181629cbaSAlex Deucher /** Number of BOs in list */ 2122ce9dde0SMikko Rapeli __u32 bo_number; 21381629cbaSAlex Deucher /** Size of each element describing BO */ 2142ce9dde0SMikko Rapeli __u32 bo_info_size; 21581629cbaSAlex Deucher /** Pointer to array describing BOs */ 2162ce9dde0SMikko Rapeli __u64 bo_info_ptr; 21781629cbaSAlex Deucher }; 21881629cbaSAlex Deucher 21981629cbaSAlex Deucher struct drm_amdgpu_bo_list_entry { 22081629cbaSAlex Deucher /** Handle of BO */ 2212ce9dde0SMikko Rapeli __u32 bo_handle; 22281629cbaSAlex Deucher /** New (if specified) BO priority to be used during migration */ 2232ce9dde0SMikko Rapeli __u32 bo_priority; 22481629cbaSAlex Deucher }; 22581629cbaSAlex Deucher 22681629cbaSAlex Deucher struct drm_amdgpu_bo_list_out { 22781629cbaSAlex Deucher /** Handle of resource list */ 2282ce9dde0SMikko Rapeli __u32 list_handle; 2292ce9dde0SMikko Rapeli __u32 _pad; 23081629cbaSAlex Deucher }; 23181629cbaSAlex Deucher 23281629cbaSAlex Deucher union drm_amdgpu_bo_list { 23381629cbaSAlex Deucher struct drm_amdgpu_bo_list_in in; 23481629cbaSAlex Deucher struct drm_amdgpu_bo_list_out out; 23581629cbaSAlex Deucher }; 23681629cbaSAlex Deucher 23781629cbaSAlex Deucher /* context related */ 23881629cbaSAlex Deucher #define AMDGPU_CTX_OP_ALLOC_CTX 1 23981629cbaSAlex Deucher #define AMDGPU_CTX_OP_FREE_CTX 2 24081629cbaSAlex Deucher #define AMDGPU_CTX_OP_QUERY_STATE 3 241bc1b1bf6SMonk Liu #define AMDGPU_CTX_OP_QUERY_STATE2 4 2428cda7a4fSAlex Deucher #define AMDGPU_CTX_OP_GET_STABLE_PSTATE 5 2438cda7a4fSAlex Deucher #define AMDGPU_CTX_OP_SET_STABLE_PSTATE 6 24481629cbaSAlex Deucher 245d94aed5aSMarek Olšák /* GPU reset status */ 246d94aed5aSMarek Olšák #define AMDGPU_CTX_NO_RESET 0 247675da0ddSChristian König /* this the context caused it */ 248675da0ddSChristian König #define AMDGPU_CTX_GUILTY_RESET 1 249675da0ddSChristian König /* some other context caused it */ 250675da0ddSChristian König #define AMDGPU_CTX_INNOCENT_RESET 2 251675da0ddSChristian König /* unknown cause */ 252675da0ddSChristian König #define AMDGPU_CTX_UNKNOWN_RESET 3 253d94aed5aSMarek Olšák 2540029e4d4SRandy Dunlap /* indicate gpu reset occurred after ctx created */ 255bc1b1bf6SMonk Liu #define AMDGPU_CTX_QUERY2_FLAGS_RESET (1<<0) 2560029e4d4SRandy Dunlap /* indicate vram lost occurred after ctx created */ 257bc1b1bf6SMonk Liu #define AMDGPU_CTX_QUERY2_FLAGS_VRAMLOST (1<<1) 258bc1b1bf6SMonk Liu /* indicate some job from this context once cause gpu hang */ 259bc1b1bf6SMonk Liu #define AMDGPU_CTX_QUERY2_FLAGS_GUILTY (1<<2) 260ae363a21Sxinhui pan /* indicate some errors are detected by RAS */ 261ae363a21Sxinhui pan #define AMDGPU_CTX_QUERY2_FLAGS_RAS_CE (1<<3) 262ae363a21Sxinhui pan #define AMDGPU_CTX_QUERY2_FLAGS_RAS_UE (1<<4) 263489763afSPierre-Eric Pelloux-Prayer /* indicate that the reset hasn't completed yet */ 264489763afSPierre-Eric Pelloux-Prayer #define AMDGPU_CTX_QUERY2_FLAGS_RESET_IN_PROGRESS (1<<5) 265bc1b1bf6SMonk Liu 266c2636dc5SAndres Rodriguez /* Context priority level */ 267f3d19bf8SAndres Rodriguez #define AMDGPU_CTX_PRIORITY_UNSET -2048 2688bc4c256SAndres Rodriguez #define AMDGPU_CTX_PRIORITY_VERY_LOW -1023 2698bc4c256SAndres Rodriguez #define AMDGPU_CTX_PRIORITY_LOW -512 270c2636dc5SAndres Rodriguez #define AMDGPU_CTX_PRIORITY_NORMAL 0 271cf034477SEmil Velikov /* 272cf034477SEmil Velikov * When used in struct drm_amdgpu_ctx_in, a priority above NORMAL requires 273cf034477SEmil Velikov * CAP_SYS_NICE or DRM_MASTER 274cf034477SEmil Velikov */ 2758bc4c256SAndres Rodriguez #define AMDGPU_CTX_PRIORITY_HIGH 512 2768bc4c256SAndres Rodriguez #define AMDGPU_CTX_PRIORITY_VERY_HIGH 1023 277c2636dc5SAndres Rodriguez 2788cda7a4fSAlex Deucher /* select a stable profiling pstate for perfmon tools */ 2798cda7a4fSAlex Deucher #define AMDGPU_CTX_STABLE_PSTATE_FLAGS_MASK 0xf 2808cda7a4fSAlex Deucher #define AMDGPU_CTX_STABLE_PSTATE_NONE 0 2818cda7a4fSAlex Deucher #define AMDGPU_CTX_STABLE_PSTATE_STANDARD 1 2828cda7a4fSAlex Deucher #define AMDGPU_CTX_STABLE_PSTATE_MIN_SCLK 2 2838cda7a4fSAlex Deucher #define AMDGPU_CTX_STABLE_PSTATE_MIN_MCLK 3 2848cda7a4fSAlex Deucher #define AMDGPU_CTX_STABLE_PSTATE_PEAK 4 2858cda7a4fSAlex Deucher 28681629cbaSAlex Deucher struct drm_amdgpu_ctx_in { 287675da0ddSChristian König /** AMDGPU_CTX_OP_* */ 2882ce9dde0SMikko Rapeli __u32 op; 2898cda7a4fSAlex Deucher /** Flags */ 2902ce9dde0SMikko Rapeli __u32 flags; 2912ce9dde0SMikko Rapeli __u32 ctx_id; 292cf034477SEmil Velikov /** AMDGPU_CTX_PRIORITY_* */ 293c2636dc5SAndres Rodriguez __s32 priority; 29481629cbaSAlex Deucher }; 29581629cbaSAlex Deucher 29681629cbaSAlex Deucher union drm_amdgpu_ctx_out { 29781629cbaSAlex Deucher struct { 2982ce9dde0SMikko Rapeli __u32 ctx_id; 2992ce9dde0SMikko Rapeli __u32 _pad; 30081629cbaSAlex Deucher } alloc; 30181629cbaSAlex Deucher 30281629cbaSAlex Deucher struct { 303675da0ddSChristian König /** For future use, no flags defined so far */ 3042ce9dde0SMikko Rapeli __u64 flags; 305d94aed5aSMarek Olšák /** Number of resets caused by this context so far. */ 3062ce9dde0SMikko Rapeli __u32 hangs; 307d94aed5aSMarek Olšák /** Reset status since the last call of the ioctl. */ 3082ce9dde0SMikko Rapeli __u32 reset_status; 30981629cbaSAlex Deucher } state; 3108cda7a4fSAlex Deucher 3118cda7a4fSAlex Deucher struct { 3128cda7a4fSAlex Deucher __u32 flags; 3138cda7a4fSAlex Deucher __u32 _pad; 3148cda7a4fSAlex Deucher } pstate; 31581629cbaSAlex Deucher }; 31681629cbaSAlex Deucher 31781629cbaSAlex Deucher union drm_amdgpu_ctx { 31881629cbaSAlex Deucher struct drm_amdgpu_ctx_in in; 31981629cbaSAlex Deucher union drm_amdgpu_ctx_out out; 32081629cbaSAlex Deucher }; 32181629cbaSAlex Deucher 322cfbcacf4SChunming Zhou /* vm ioctl */ 323cfbcacf4SChunming Zhou #define AMDGPU_VM_OP_RESERVE_VMID 1 324cfbcacf4SChunming Zhou #define AMDGPU_VM_OP_UNRESERVE_VMID 2 325cfbcacf4SChunming Zhou 326cfbcacf4SChunming Zhou struct drm_amdgpu_vm_in { 327cfbcacf4SChunming Zhou /** AMDGPU_VM_OP_* */ 328cfbcacf4SChunming Zhou __u32 op; 329cfbcacf4SChunming Zhou __u32 flags; 330cfbcacf4SChunming Zhou }; 331cfbcacf4SChunming Zhou 332cfbcacf4SChunming Zhou struct drm_amdgpu_vm_out { 333cfbcacf4SChunming Zhou /** For future use, no flags defined so far */ 334cfbcacf4SChunming Zhou __u64 flags; 335cfbcacf4SChunming Zhou }; 336cfbcacf4SChunming Zhou 337cfbcacf4SChunming Zhou union drm_amdgpu_vm { 338cfbcacf4SChunming Zhou struct drm_amdgpu_vm_in in; 339cfbcacf4SChunming Zhou struct drm_amdgpu_vm_out out; 340cfbcacf4SChunming Zhou }; 341cfbcacf4SChunming Zhou 34252c6a62cSAndres Rodriguez /* sched ioctl */ 34352c6a62cSAndres Rodriguez #define AMDGPU_SCHED_OP_PROCESS_PRIORITY_OVERRIDE 1 344b5bb37edSBas Nieuwenhuizen #define AMDGPU_SCHED_OP_CONTEXT_PRIORITY_OVERRIDE 2 34552c6a62cSAndres Rodriguez 34652c6a62cSAndres Rodriguez struct drm_amdgpu_sched_in { 34752c6a62cSAndres Rodriguez /* AMDGPU_SCHED_OP_* */ 34852c6a62cSAndres Rodriguez __u32 op; 34952c6a62cSAndres Rodriguez __u32 fd; 350cf034477SEmil Velikov /** AMDGPU_CTX_PRIORITY_* */ 35152c6a62cSAndres Rodriguez __s32 priority; 352b5bb37edSBas Nieuwenhuizen __u32 ctx_id; 35352c6a62cSAndres Rodriguez }; 35452c6a62cSAndres Rodriguez 35552c6a62cSAndres Rodriguez union drm_amdgpu_sched { 35652c6a62cSAndres Rodriguez struct drm_amdgpu_sched_in in; 35752c6a62cSAndres Rodriguez }; 35852c6a62cSAndres Rodriguez 35981629cbaSAlex Deucher /* 36081629cbaSAlex Deucher * This is not a reliable API and you should expect it to fail for any 36181629cbaSAlex Deucher * number of reasons and have fallback path that do not use userptr to 36281629cbaSAlex Deucher * perform any operation. 36381629cbaSAlex Deucher */ 36481629cbaSAlex Deucher #define AMDGPU_GEM_USERPTR_READONLY (1 << 0) 36581629cbaSAlex Deucher #define AMDGPU_GEM_USERPTR_ANONONLY (1 << 1) 36681629cbaSAlex Deucher #define AMDGPU_GEM_USERPTR_VALIDATE (1 << 2) 36781629cbaSAlex Deucher #define AMDGPU_GEM_USERPTR_REGISTER (1 << 3) 36881629cbaSAlex Deucher 36981629cbaSAlex Deucher struct drm_amdgpu_gem_userptr { 3702ce9dde0SMikko Rapeli __u64 addr; 3712ce9dde0SMikko Rapeli __u64 size; 372675da0ddSChristian König /* AMDGPU_GEM_USERPTR_* */ 3732ce9dde0SMikko Rapeli __u32 flags; 374675da0ddSChristian König /* Resulting GEM handle */ 3752ce9dde0SMikko Rapeli __u32 handle; 37681629cbaSAlex Deucher }; 37781629cbaSAlex Deucher 37800ac6f6bSAlex Deucher /* SI-CI-VI: */ 379fbd76d59SMarek Olšák /* same meaning as the GB_TILE_MODE and GL_MACRO_TILE_MODE fields */ 380fbd76d59SMarek Olšák #define AMDGPU_TILING_ARRAY_MODE_SHIFT 0 381fbd76d59SMarek Olšák #define AMDGPU_TILING_ARRAY_MODE_MASK 0xf 382fbd76d59SMarek Olšák #define AMDGPU_TILING_PIPE_CONFIG_SHIFT 4 383fbd76d59SMarek Olšák #define AMDGPU_TILING_PIPE_CONFIG_MASK 0x1f 384fbd76d59SMarek Olšák #define AMDGPU_TILING_TILE_SPLIT_SHIFT 9 385fbd76d59SMarek Olšák #define AMDGPU_TILING_TILE_SPLIT_MASK 0x7 386fbd76d59SMarek Olšák #define AMDGPU_TILING_MICRO_TILE_MODE_SHIFT 12 387fbd76d59SMarek Olšák #define AMDGPU_TILING_MICRO_TILE_MODE_MASK 0x7 388fbd76d59SMarek Olšák #define AMDGPU_TILING_BANK_WIDTH_SHIFT 15 389fbd76d59SMarek Olšák #define AMDGPU_TILING_BANK_WIDTH_MASK 0x3 390fbd76d59SMarek Olšák #define AMDGPU_TILING_BANK_HEIGHT_SHIFT 17 391fbd76d59SMarek Olšák #define AMDGPU_TILING_BANK_HEIGHT_MASK 0x3 392fbd76d59SMarek Olšák #define AMDGPU_TILING_MACRO_TILE_ASPECT_SHIFT 19 393fbd76d59SMarek Olšák #define AMDGPU_TILING_MACRO_TILE_ASPECT_MASK 0x3 394fbd76d59SMarek Olšák #define AMDGPU_TILING_NUM_BANKS_SHIFT 21 395fbd76d59SMarek Olšák #define AMDGPU_TILING_NUM_BANKS_MASK 0x3 396fbd76d59SMarek Olšák 3977d09d80bSAurabindo Pillai /* GFX9 - GFX11: */ 39800ac6f6bSAlex Deucher #define AMDGPU_TILING_SWIZZLE_MODE_SHIFT 0 39900ac6f6bSAlex Deucher #define AMDGPU_TILING_SWIZZLE_MODE_MASK 0x1f 400ce331f8fSNicholas Kazlauskas #define AMDGPU_TILING_DCC_OFFSET_256B_SHIFT 5 401ce331f8fSNicholas Kazlauskas #define AMDGPU_TILING_DCC_OFFSET_256B_MASK 0xFFFFFF 402ce331f8fSNicholas Kazlauskas #define AMDGPU_TILING_DCC_PITCH_MAX_SHIFT 29 403ce331f8fSNicholas Kazlauskas #define AMDGPU_TILING_DCC_PITCH_MAX_MASK 0x3FFF 404ce331f8fSNicholas Kazlauskas #define AMDGPU_TILING_DCC_INDEPENDENT_64B_SHIFT 43 405ce331f8fSNicholas Kazlauskas #define AMDGPU_TILING_DCC_INDEPENDENT_64B_MASK 0x1 406c5705372SMarek Olšák #define AMDGPU_TILING_DCC_INDEPENDENT_128B_SHIFT 44 407c5705372SMarek Olšák #define AMDGPU_TILING_DCC_INDEPENDENT_128B_MASK 0x1 408c5705372SMarek Olšák #define AMDGPU_TILING_SCANOUT_SHIFT 63 409c5705372SMarek Olšák #define AMDGPU_TILING_SCANOUT_MASK 0x1 41000ac6f6bSAlex Deucher 4117d09d80bSAurabindo Pillai /* GFX12 and later: */ 4127d09d80bSAurabindo Pillai #define AMDGPU_TILING_GFX12_SWIZZLE_MODE_SHIFT 0 4137d09d80bSAurabindo Pillai #define AMDGPU_TILING_GFX12_SWIZZLE_MODE_MASK 0x7 4142255b40cSMarek Olšák /* These are DCC recompression settings for memory management: */ 4157d09d80bSAurabindo Pillai #define AMDGPU_TILING_GFX12_DCC_MAX_COMPRESSED_BLOCK_SHIFT 3 4167d09d80bSAurabindo Pillai #define AMDGPU_TILING_GFX12_DCC_MAX_COMPRESSED_BLOCK_MASK 0x3 /* 0:64B, 1:128B, 2:256B */ 4177d09d80bSAurabindo Pillai #define AMDGPU_TILING_GFX12_DCC_NUMBER_TYPE_SHIFT 5 4187d09d80bSAurabindo Pillai #define AMDGPU_TILING_GFX12_DCC_NUMBER_TYPE_MASK 0x7 /* CB_COLOR0_INFO.NUMBER_TYPE */ 4197d09d80bSAurabindo Pillai #define AMDGPU_TILING_GFX12_DCC_DATA_FORMAT_SHIFT 8 4207d09d80bSAurabindo Pillai #define AMDGPU_TILING_GFX12_DCC_DATA_FORMAT_MASK 0x3f /* [0:4]:CB_COLOR0_INFO.FORMAT, [5]:MM */ 4212255b40cSMarek Olšák /* When clearing the buffer or moving it from VRAM to GTT, don't compress and set DCC metadata 4222255b40cSMarek Olšák * to uncompressed. Set when parts of an allocation bypass DCC and read raw data. */ 4232255b40cSMarek Olšák #define AMDGPU_TILING_GFX12_DCC_WRITE_COMPRESS_DISABLE_SHIFT 14 4242255b40cSMarek Olšák #define AMDGPU_TILING_GFX12_DCC_WRITE_COMPRESS_DISABLE_MASK 0x1 4252255b40cSMarek Olšák /* bit gap */ 4262255b40cSMarek Olšák #define AMDGPU_TILING_GFX12_SCANOUT_SHIFT 63 4272255b40cSMarek Olšák #define AMDGPU_TILING_GFX12_SCANOUT_MASK 0x1 4287d09d80bSAurabindo Pillai 42900ac6f6bSAlex Deucher /* Set/Get helpers for tiling flags. */ 430fbd76d59SMarek Olšák #define AMDGPU_TILING_SET(field, value) \ 43100ac6f6bSAlex Deucher (((__u64)(value) & AMDGPU_TILING_##field##_MASK) << AMDGPU_TILING_##field##_SHIFT) 432fbd76d59SMarek Olšák #define AMDGPU_TILING_GET(value, field) \ 43300ac6f6bSAlex Deucher (((__u64)(value) >> AMDGPU_TILING_##field##_SHIFT) & AMDGPU_TILING_##field##_MASK) 43481629cbaSAlex Deucher 43581629cbaSAlex Deucher #define AMDGPU_GEM_METADATA_OP_SET_METADATA 1 43681629cbaSAlex Deucher #define AMDGPU_GEM_METADATA_OP_GET_METADATA 2 43781629cbaSAlex Deucher 43881629cbaSAlex Deucher /** The same structure is shared for input/output */ 43981629cbaSAlex Deucher struct drm_amdgpu_gem_metadata { 440675da0ddSChristian König /** GEM Object handle */ 4412ce9dde0SMikko Rapeli __u32 handle; 442675da0ddSChristian König /** Do we want get or set metadata */ 4432ce9dde0SMikko Rapeli __u32 op; 44481629cbaSAlex Deucher struct { 445675da0ddSChristian König /** For future use, no flags defined so far */ 4462ce9dde0SMikko Rapeli __u64 flags; 447675da0ddSChristian König /** family specific tiling info */ 4482ce9dde0SMikko Rapeli __u64 tiling_info; 4492ce9dde0SMikko Rapeli __u32 data_size_bytes; 4502ce9dde0SMikko Rapeli __u32 data[64]; 45181629cbaSAlex Deucher } data; 45281629cbaSAlex Deucher }; 45381629cbaSAlex Deucher 45481629cbaSAlex Deucher struct drm_amdgpu_gem_mmap_in { 455675da0ddSChristian König /** the GEM object handle */ 4562ce9dde0SMikko Rapeli __u32 handle; 4572ce9dde0SMikko Rapeli __u32 _pad; 45881629cbaSAlex Deucher }; 45981629cbaSAlex Deucher 46081629cbaSAlex Deucher struct drm_amdgpu_gem_mmap_out { 461675da0ddSChristian König /** mmap offset from the vma offset manager */ 4622ce9dde0SMikko Rapeli __u64 addr_ptr; 46381629cbaSAlex Deucher }; 46481629cbaSAlex Deucher 46581629cbaSAlex Deucher union drm_amdgpu_gem_mmap { 46681629cbaSAlex Deucher struct drm_amdgpu_gem_mmap_in in; 46781629cbaSAlex Deucher struct drm_amdgpu_gem_mmap_out out; 46881629cbaSAlex Deucher }; 46981629cbaSAlex Deucher 47081629cbaSAlex Deucher struct drm_amdgpu_gem_wait_idle_in { 471675da0ddSChristian König /** GEM object handle */ 4722ce9dde0SMikko Rapeli __u32 handle; 473675da0ddSChristian König /** For future use, no flags defined so far */ 4742ce9dde0SMikko Rapeli __u32 flags; 475675da0ddSChristian König /** Absolute timeout to wait */ 4762ce9dde0SMikko Rapeli __u64 timeout; 47781629cbaSAlex Deucher }; 47881629cbaSAlex Deucher 47981629cbaSAlex Deucher struct drm_amdgpu_gem_wait_idle_out { 480675da0ddSChristian König /** BO status: 0 - BO is idle, 1 - BO is busy */ 4812ce9dde0SMikko Rapeli __u32 status; 482675da0ddSChristian König /** Returned current memory domain */ 4832ce9dde0SMikko Rapeli __u32 domain; 48481629cbaSAlex Deucher }; 48581629cbaSAlex Deucher 48681629cbaSAlex Deucher union drm_amdgpu_gem_wait_idle { 48781629cbaSAlex Deucher struct drm_amdgpu_gem_wait_idle_in in; 48881629cbaSAlex Deucher struct drm_amdgpu_gem_wait_idle_out out; 48981629cbaSAlex Deucher }; 49081629cbaSAlex Deucher 49181629cbaSAlex Deucher struct drm_amdgpu_wait_cs_in { 492d7b1eeb2SMonk Liu /* Command submission handle 493d7b1eeb2SMonk Liu * handle equals 0 means none to wait for 494080b24ebSAlex Deucher * handle equals ~0ull means wait for the latest sequence number 495d7b1eeb2SMonk Liu */ 4962ce9dde0SMikko Rapeli __u64 handle; 497675da0ddSChristian König /** Absolute timeout to wait */ 4982ce9dde0SMikko Rapeli __u64 timeout; 4992ce9dde0SMikko Rapeli __u32 ip_type; 5002ce9dde0SMikko Rapeli __u32 ip_instance; 5012ce9dde0SMikko Rapeli __u32 ring; 5022ce9dde0SMikko Rapeli __u32 ctx_id; 50381629cbaSAlex Deucher }; 50481629cbaSAlex Deucher 50581629cbaSAlex Deucher struct drm_amdgpu_wait_cs_out { 506675da0ddSChristian König /** CS status: 0 - CS completed, 1 - CS still busy */ 5072ce9dde0SMikko Rapeli __u64 status; 50881629cbaSAlex Deucher }; 50981629cbaSAlex Deucher 51081629cbaSAlex Deucher union drm_amdgpu_wait_cs { 51181629cbaSAlex Deucher struct drm_amdgpu_wait_cs_in in; 51281629cbaSAlex Deucher struct drm_amdgpu_wait_cs_out out; 51381629cbaSAlex Deucher }; 51481629cbaSAlex Deucher 515eef18a82SJunwei Zhang struct drm_amdgpu_fence { 516eef18a82SJunwei Zhang __u32 ctx_id; 517eef18a82SJunwei Zhang __u32 ip_type; 518eef18a82SJunwei Zhang __u32 ip_instance; 519eef18a82SJunwei Zhang __u32 ring; 520eef18a82SJunwei Zhang __u64 seq_no; 521eef18a82SJunwei Zhang }; 522eef18a82SJunwei Zhang 523eef18a82SJunwei Zhang struct drm_amdgpu_wait_fences_in { 524eef18a82SJunwei Zhang /** This points to uint64_t * which points to fences */ 525eef18a82SJunwei Zhang __u64 fences; 526eef18a82SJunwei Zhang __u32 fence_count; 527eef18a82SJunwei Zhang __u32 wait_all; 528eef18a82SJunwei Zhang __u64 timeout_ns; 529eef18a82SJunwei Zhang }; 530eef18a82SJunwei Zhang 531eef18a82SJunwei Zhang struct drm_amdgpu_wait_fences_out { 532eef18a82SJunwei Zhang __u32 status; 533eef18a82SJunwei Zhang __u32 first_signaled; 534eef18a82SJunwei Zhang }; 535eef18a82SJunwei Zhang 536eef18a82SJunwei Zhang union drm_amdgpu_wait_fences { 537eef18a82SJunwei Zhang struct drm_amdgpu_wait_fences_in in; 538eef18a82SJunwei Zhang struct drm_amdgpu_wait_fences_out out; 539eef18a82SJunwei Zhang }; 540eef18a82SJunwei Zhang 54181629cbaSAlex Deucher #define AMDGPU_GEM_OP_GET_GEM_CREATE_INFO 0 542d8f65a23SMarek Olšák #define AMDGPU_GEM_OP_SET_PLACEMENT 1 54381629cbaSAlex Deucher 544675da0ddSChristian König /* Sets or returns a value associated with a buffer. */ 545675da0ddSChristian König struct drm_amdgpu_gem_op { 546675da0ddSChristian König /** GEM object handle */ 5472ce9dde0SMikko Rapeli __u32 handle; 548675da0ddSChristian König /** AMDGPU_GEM_OP_* */ 5492ce9dde0SMikko Rapeli __u32 op; 550675da0ddSChristian König /** Input or return value */ 5512ce9dde0SMikko Rapeli __u64 value; 552675da0ddSChristian König }; 553675da0ddSChristian König 55481629cbaSAlex Deucher #define AMDGPU_VA_OP_MAP 1 55581629cbaSAlex Deucher #define AMDGPU_VA_OP_UNMAP 2 556dc54d3d1SChristian König #define AMDGPU_VA_OP_CLEAR 3 55780f95c57SChristian König #define AMDGPU_VA_OP_REPLACE 4 55881629cbaSAlex Deucher 559fc220f65SChristian König /* Delay the page table update till the next CS */ 560fc220f65SChristian König #define AMDGPU_VM_DELAY_UPDATE (1 << 0) 561fc220f65SChristian König 56281629cbaSAlex Deucher /* Mapping flags */ 56381629cbaSAlex Deucher /* readable mapping */ 56481629cbaSAlex Deucher #define AMDGPU_VM_PAGE_READABLE (1 << 1) 56581629cbaSAlex Deucher /* writable mapping */ 56681629cbaSAlex Deucher #define AMDGPU_VM_PAGE_WRITEABLE (1 << 2) 56781629cbaSAlex Deucher /* executable mapping, new for VI */ 56881629cbaSAlex Deucher #define AMDGPU_VM_PAGE_EXECUTABLE (1 << 3) 569b85891bdSJunwei Zhang /* partially resident texture */ 570b85891bdSJunwei Zhang #define AMDGPU_VM_PAGE_PRT (1 << 4) 57166e02bc3SAlex Xie /* MTYPE flags use bit 5 to 8 */ 57266e02bc3SAlex Xie #define AMDGPU_VM_MTYPE_MASK (0xf << 5) 57366e02bc3SAlex Xie /* Default MTYPE. Pre-AI must use this. Recommended for newer ASICs. */ 57466e02bc3SAlex Xie #define AMDGPU_VM_MTYPE_DEFAULT (0 << 5) 575130c8893SYong Zhao /* Use Non Coherent MTYPE instead of default MTYPE */ 57666e02bc3SAlex Xie #define AMDGPU_VM_MTYPE_NC (1 << 5) 577130c8893SYong Zhao /* Use Write Combine MTYPE instead of default MTYPE */ 57866e02bc3SAlex Xie #define AMDGPU_VM_MTYPE_WC (2 << 5) 579130c8893SYong Zhao /* Use Cache Coherent MTYPE instead of default MTYPE */ 58066e02bc3SAlex Xie #define AMDGPU_VM_MTYPE_CC (3 << 5) 581130c8893SYong Zhao /* Use UnCached MTYPE instead of default MTYPE */ 58266e02bc3SAlex Xie #define AMDGPU_VM_MTYPE_UC (4 << 5) 583130c8893SYong Zhao /* Use Read Write MTYPE instead of default MTYPE */ 584484deaedSOak Zeng #define AMDGPU_VM_MTYPE_RW (5 << 5) 585b6c65a2cSChristian König /* don't allocate MALL */ 586b6c65a2cSChristian König #define AMDGPU_VM_PAGE_NOALLOC (1 << 9) 58781629cbaSAlex Deucher 58834b5f6a6SChristian König struct drm_amdgpu_gem_va { 589675da0ddSChristian König /** GEM object handle */ 5902ce9dde0SMikko Rapeli __u32 handle; 5912ce9dde0SMikko Rapeli __u32 _pad; 592675da0ddSChristian König /** AMDGPU_VA_OP_* */ 5932ce9dde0SMikko Rapeli __u32 operation; 594675da0ddSChristian König /** AMDGPU_VM_PAGE_* */ 5952ce9dde0SMikko Rapeli __u32 flags; 596675da0ddSChristian König /** va address to assign . Must be correctly aligned.*/ 5972ce9dde0SMikko Rapeli __u64 va_address; 598675da0ddSChristian König /** Specify offset inside of BO to assign. Must be correctly aligned.*/ 5992ce9dde0SMikko Rapeli __u64 offset_in_bo; 600675da0ddSChristian König /** Specify mapping size. Must be correctly aligned. */ 6012ce9dde0SMikko Rapeli __u64 map_size; 60281629cbaSAlex Deucher }; 60381629cbaSAlex Deucher 60481629cbaSAlex Deucher #define AMDGPU_HW_IP_GFX 0 60581629cbaSAlex Deucher #define AMDGPU_HW_IP_COMPUTE 1 60681629cbaSAlex Deucher #define AMDGPU_HW_IP_DMA 2 60781629cbaSAlex Deucher #define AMDGPU_HW_IP_UVD 3 60881629cbaSAlex Deucher #define AMDGPU_HW_IP_VCE 4 609a50798b6SLeo Liu #define AMDGPU_HW_IP_UVD_ENC 5 61066e236f1SLeo Liu #define AMDGPU_HW_IP_VCN_DEC 6 6114528c186SRuijing Dong /* 6124528c186SRuijing Dong * From VCN4, AMDGPU_HW_IP_VCN_ENC is re-used to support 6134528c186SRuijing Dong * both encoding and decoding jobs. 6144528c186SRuijing Dong */ 615fcfc5a90SLeo Liu #define AMDGPU_HW_IP_VCN_ENC 7 61681d35014SBoyuan Zhang #define AMDGPU_HW_IP_VCN_JPEG 8 617f6523900SHuang Rui #define AMDGPU_HW_IP_VPE 9 618f6523900SHuang Rui #define AMDGPU_HW_IP_NUM 10 61981629cbaSAlex Deucher 62081629cbaSAlex Deucher #define AMDGPU_HW_IP_INSTANCE_MAX_COUNT 1 62181629cbaSAlex Deucher 62281629cbaSAlex Deucher #define AMDGPU_CHUNK_ID_IB 0x01 62381629cbaSAlex Deucher #define AMDGPU_CHUNK_ID_FENCE 0x02 6242b48d323SChristian König #define AMDGPU_CHUNK_ID_DEPENDENCIES 0x03 625660e8558SDave Airlie #define AMDGPU_CHUNK_ID_SYNCOBJ_IN 0x04 626660e8558SDave Airlie #define AMDGPU_CHUNK_ID_SYNCOBJ_OUT 0x05 627964d0fbfSAndrey Grodzovsky #define AMDGPU_CHUNK_ID_BO_HANDLES 0x06 62867dd1a36SAndrey Grodzovsky #define AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES 0x07 6292624dd15SChunming Zhou #define AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_WAIT 0x08 6302624dd15SChunming Zhou #define AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_SIGNAL 0x09 631043dc33fSAlex Deucher #define AMDGPU_CHUNK_ID_CP_GFX_SHADOW 0x0a 632675da0ddSChristian König 63381629cbaSAlex Deucher struct drm_amdgpu_cs_chunk { 6342ce9dde0SMikko Rapeli __u32 chunk_id; 6352ce9dde0SMikko Rapeli __u32 length_dw; 6362ce9dde0SMikko Rapeli __u64 chunk_data; 63781629cbaSAlex Deucher }; 63881629cbaSAlex Deucher 63981629cbaSAlex Deucher struct drm_amdgpu_cs_in { 64081629cbaSAlex Deucher /** Rendering context id */ 6412ce9dde0SMikko Rapeli __u32 ctx_id; 64281629cbaSAlex Deucher /** Handle of resource list associated with CS */ 6432ce9dde0SMikko Rapeli __u32 bo_list_handle; 6442ce9dde0SMikko Rapeli __u32 num_chunks; 645e90c2b21SLuben Tuikov __u32 flags; 6462ce9dde0SMikko Rapeli /** this points to __u64 * which point to cs chunks */ 6472ce9dde0SMikko Rapeli __u64 chunks; 64881629cbaSAlex Deucher }; 64981629cbaSAlex Deucher 65081629cbaSAlex Deucher struct drm_amdgpu_cs_out { 6512ce9dde0SMikko Rapeli __u64 handle; 65281629cbaSAlex Deucher }; 65381629cbaSAlex Deucher 65481629cbaSAlex Deucher union drm_amdgpu_cs { 65581629cbaSAlex Deucher struct drm_amdgpu_cs_in in; 65681629cbaSAlex Deucher struct drm_amdgpu_cs_out out; 65781629cbaSAlex Deucher }; 65881629cbaSAlex Deucher 65981629cbaSAlex Deucher /* Specify flags to be used for IB */ 66081629cbaSAlex Deucher 66181629cbaSAlex Deucher /* This IB should be submitted to CE */ 66281629cbaSAlex Deucher #define AMDGPU_IB_FLAG_CE (1<<0) 66381629cbaSAlex Deucher 664ed834af2SMonk Liu /* Preamble flag, which means the IB could be dropped if no context switch */ 665cab6d57cSJammy Zhou #define AMDGPU_IB_FLAG_PREAMBLE (1<<1) 666aa2bdb24SJammy Zhou 66771aec257SMonk Liu /* Preempt flag, IB should set Pre_enb bit if PREEMPT flag detected */ 66871aec257SMonk Liu #define AMDGPU_IB_FLAG_PREEMPT (1<<2) 66971aec257SMonk Liu 670d240cd9eSMarek Olšák /* The IB fence should do the L2 writeback but not invalidate any shader 671d240cd9eSMarek Olšák * caches (L2/vL1/sL1/I$). */ 672d240cd9eSMarek Olšák #define AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE (1 << 3) 673d240cd9eSMarek Olšák 67441cca166SMarek Olšák /* Set GDS_COMPUTE_MAX_WAVE_ID = DEFAULT before PACKET3_INDIRECT_BUFFER. 67541cca166SMarek Olšák * This will reset wave ID counters for the IB. 67641cca166SMarek Olšák */ 67741cca166SMarek Olšák #define AMDGPU_IB_FLAG_RESET_GDS_MAX_WAVE_ID (1 << 4) 67841cca166SMarek Olšák 6790bb5d5b0SLuben Tuikov /* Flag the IB as secure (TMZ) 6800bb5d5b0SLuben Tuikov */ 6810bb5d5b0SLuben Tuikov #define AMDGPU_IB_FLAGS_SECURE (1 << 5) 6820bb5d5b0SLuben Tuikov 68343c8546bSAndrey Grodzovsky /* Tell KMD to flush and invalidate caches 68443c8546bSAndrey Grodzovsky */ 68543c8546bSAndrey Grodzovsky #define AMDGPU_IB_FLAG_EMIT_MEM_SYNC (1 << 6) 68643c8546bSAndrey Grodzovsky 68781629cbaSAlex Deucher struct drm_amdgpu_cs_chunk_ib { 6882ce9dde0SMikko Rapeli __u32 _pad; 689675da0ddSChristian König /** AMDGPU_IB_FLAG_* */ 6902ce9dde0SMikko Rapeli __u32 flags; 691675da0ddSChristian König /** Virtual address to begin IB execution */ 6922ce9dde0SMikko Rapeli __u64 va_start; 693675da0ddSChristian König /** Size of submission */ 6942ce9dde0SMikko Rapeli __u32 ib_bytes; 695675da0ddSChristian König /** HW IP to submit to */ 6962ce9dde0SMikko Rapeli __u32 ip_type; 697675da0ddSChristian König /** HW IP index of the same type to submit to */ 6982ce9dde0SMikko Rapeli __u32 ip_instance; 699675da0ddSChristian König /** Ring index to submit to */ 7002ce9dde0SMikko Rapeli __u32 ring; 70181629cbaSAlex Deucher }; 70281629cbaSAlex Deucher 7032b48d323SChristian König struct drm_amdgpu_cs_chunk_dep { 7042ce9dde0SMikko Rapeli __u32 ip_type; 7052ce9dde0SMikko Rapeli __u32 ip_instance; 7062ce9dde0SMikko Rapeli __u32 ring; 7072ce9dde0SMikko Rapeli __u32 ctx_id; 7082ce9dde0SMikko Rapeli __u64 handle; 7092b48d323SChristian König }; 7102b48d323SChristian König 71181629cbaSAlex Deucher struct drm_amdgpu_cs_chunk_fence { 7122ce9dde0SMikko Rapeli __u32 handle; 7132ce9dde0SMikko Rapeli __u32 offset; 71481629cbaSAlex Deucher }; 71581629cbaSAlex Deucher 716660e8558SDave Airlie struct drm_amdgpu_cs_chunk_sem { 717660e8558SDave Airlie __u32 handle; 718660e8558SDave Airlie }; 719660e8558SDave Airlie 7202624dd15SChunming Zhou struct drm_amdgpu_cs_chunk_syncobj { 7212624dd15SChunming Zhou __u32 handle; 7222624dd15SChunming Zhou __u32 flags; 7232624dd15SChunming Zhou __u64 point; 7242624dd15SChunming Zhou }; 7252624dd15SChunming Zhou 7267ca24cf2SMarek Olšák #define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ 0 7277ca24cf2SMarek Olšák #define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD 1 7287ca24cf2SMarek Olšák #define AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD 2 7297ca24cf2SMarek Olšák 7307ca24cf2SMarek Olšák union drm_amdgpu_fence_to_handle { 7317ca24cf2SMarek Olšák struct { 7327ca24cf2SMarek Olšák struct drm_amdgpu_fence fence; 7337ca24cf2SMarek Olšák __u32 what; 73456e0349fSDave Airlie __u32 pad; 7357ca24cf2SMarek Olšák } in; 7367ca24cf2SMarek Olšák struct { 7377ca24cf2SMarek Olšák __u32 handle; 7387ca24cf2SMarek Olšák } out; 7397ca24cf2SMarek Olšák }; 7407ca24cf2SMarek Olšák 74181629cbaSAlex Deucher struct drm_amdgpu_cs_chunk_data { 74281629cbaSAlex Deucher union { 74381629cbaSAlex Deucher struct drm_amdgpu_cs_chunk_ib ib_data; 74481629cbaSAlex Deucher struct drm_amdgpu_cs_chunk_fence fence_data; 74581629cbaSAlex Deucher }; 74681629cbaSAlex Deucher }; 74781629cbaSAlex Deucher 748043dc33fSAlex Deucher #define AMDGPU_CS_CHUNK_CP_GFX_SHADOW_FLAGS_INIT_SHADOW 0x1 749043dc33fSAlex Deucher 750043dc33fSAlex Deucher struct drm_amdgpu_cs_chunk_cp_gfx_shadow { 751043dc33fSAlex Deucher __u64 shadow_va; 752043dc33fSAlex Deucher __u64 csa_va; 753043dc33fSAlex Deucher __u64 gds_va; 754043dc33fSAlex Deucher __u64 flags; 755043dc33fSAlex Deucher }; 756043dc33fSAlex Deucher 757c45dd3bdSMauro Carvalho Chehab /* 75881629cbaSAlex Deucher * Query h/w info: Flag that this is integrated (a.h.a. fusion) GPU 75981629cbaSAlex Deucher * 76081629cbaSAlex Deucher */ 76181629cbaSAlex Deucher #define AMDGPU_IDS_FLAGS_FUSION 0x1 762aafcafa0SMonk Liu #define AMDGPU_IDS_FLAGS_PREEMPTION 0x2 76316c642ecSPierre-Eric Pelloux-Prayer #define AMDGPU_IDS_FLAGS_TMZ 0x4 764b299221fSMarek Olšák #define AMDGPU_IDS_FLAGS_CONFORMANT_TRUNC_COORD 0x8 76581629cbaSAlex Deucher 766*aafe181fSAsad Kamal /* 767*aafe181fSAsad Kamal * Query h/w info: Flag identifying VF/PF/PT mode 768*aafe181fSAsad Kamal * 769*aafe181fSAsad Kamal */ 770*aafe181fSAsad Kamal #define AMDGPU_IDS_FLAGS_MODE_MASK 0x300 771*aafe181fSAsad Kamal #define AMDGPU_IDS_FLAGS_MODE_SHIFT 0x8 772*aafe181fSAsad Kamal #define AMDGPU_IDS_FLAGS_MODE_PF 0x0 773*aafe181fSAsad Kamal #define AMDGPU_IDS_FLAGS_MODE_VF 0x1 774*aafe181fSAsad Kamal #define AMDGPU_IDS_FLAGS_MODE_PT 0x2 775*aafe181fSAsad Kamal 77681629cbaSAlex Deucher /* indicate if acceleration can be working */ 77781629cbaSAlex Deucher #define AMDGPU_INFO_ACCEL_WORKING 0x00 77881629cbaSAlex Deucher /* get the crtc_id from the mode object id? */ 77981629cbaSAlex Deucher #define AMDGPU_INFO_CRTC_FROM_ID 0x01 78081629cbaSAlex Deucher /* query hw IP info */ 78181629cbaSAlex Deucher #define AMDGPU_INFO_HW_IP_INFO 0x02 78281629cbaSAlex Deucher /* query hw IP instance count for the specified type */ 78381629cbaSAlex Deucher #define AMDGPU_INFO_HW_IP_COUNT 0x03 78481629cbaSAlex Deucher /* timestamp for GL_ARB_timer_query */ 78581629cbaSAlex Deucher #define AMDGPU_INFO_TIMESTAMP 0x05 78681629cbaSAlex Deucher /* Query the firmware version */ 78781629cbaSAlex Deucher #define AMDGPU_INFO_FW_VERSION 0x0e 78881629cbaSAlex Deucher /* Subquery id: Query VCE firmware version */ 78981629cbaSAlex Deucher #define AMDGPU_INFO_FW_VCE 0x1 79081629cbaSAlex Deucher /* Subquery id: Query UVD firmware version */ 79181629cbaSAlex Deucher #define AMDGPU_INFO_FW_UVD 0x2 79281629cbaSAlex Deucher /* Subquery id: Query GMC firmware version */ 79381629cbaSAlex Deucher #define AMDGPU_INFO_FW_GMC 0x03 79481629cbaSAlex Deucher /* Subquery id: Query GFX ME firmware version */ 79581629cbaSAlex Deucher #define AMDGPU_INFO_FW_GFX_ME 0x04 79681629cbaSAlex Deucher /* Subquery id: Query GFX PFP firmware version */ 79781629cbaSAlex Deucher #define AMDGPU_INFO_FW_GFX_PFP 0x05 79881629cbaSAlex Deucher /* Subquery id: Query GFX CE firmware version */ 79981629cbaSAlex Deucher #define AMDGPU_INFO_FW_GFX_CE 0x06 80081629cbaSAlex Deucher /* Subquery id: Query GFX RLC firmware version */ 80181629cbaSAlex Deucher #define AMDGPU_INFO_FW_GFX_RLC 0x07 80281629cbaSAlex Deucher /* Subquery id: Query GFX MEC firmware version */ 80381629cbaSAlex Deucher #define AMDGPU_INFO_FW_GFX_MEC 0x08 80481629cbaSAlex Deucher /* Subquery id: Query SMC firmware version */ 80581629cbaSAlex Deucher #define AMDGPU_INFO_FW_SMC 0x0a 80681629cbaSAlex Deucher /* Subquery id: Query SDMA firmware version */ 80781629cbaSAlex Deucher #define AMDGPU_INFO_FW_SDMA 0x0b 8086a7ed07eSHuang Rui /* Subquery id: Query PSP SOS firmware version */ 8096a7ed07eSHuang Rui #define AMDGPU_INFO_FW_SOS 0x0c 8106a7ed07eSHuang Rui /* Subquery id: Query PSP ASD firmware version */ 8116a7ed07eSHuang Rui #define AMDGPU_INFO_FW_ASD 0x0d 8123ac952b1SAlex Deucher /* Subquery id: Query VCN firmware version */ 8133ac952b1SAlex Deucher #define AMDGPU_INFO_FW_VCN 0x0e 814621a6318SHuang Rui /* Subquery id: Query GFX RLC SRLC firmware version */ 815621a6318SHuang Rui #define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL 0x0f 816621a6318SHuang Rui /* Subquery id: Query GFX RLC SRLG firmware version */ 817621a6318SHuang Rui #define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM 0x10 818621a6318SHuang Rui /* Subquery id: Query GFX RLC SRLS firmware version */ 819621a6318SHuang Rui #define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM 0x11 8204d11b4b2SDavid Francis /* Subquery id: Query DMCU firmware version */ 8214d11b4b2SDavid Francis #define AMDGPU_INFO_FW_DMCU 0x12 8229b9ca62dSxinhui pan #define AMDGPU_INFO_FW_TA 0x13 823976e51a7SNicholas Kazlauskas /* Subquery id: Query DMCUB firmware version */ 824976e51a7SNicholas Kazlauskas #define AMDGPU_INFO_FW_DMCUB 0x14 8256fbcb00cSHuang Rui /* Subquery id: Query TOC firmware version */ 8266fbcb00cSHuang Rui #define AMDGPU_INFO_FW_TOC 0x15 827c4381d0eSBokun Zhang /* Subquery id: Query CAP firmware version */ 828c4381d0eSBokun Zhang #define AMDGPU_INFO_FW_CAP 0x16 8292f9d510fSHawking Zhang /* Subquery id: Query GFX RLCP firmware version */ 8302f9d510fSHawking Zhang #define AMDGPU_INFO_FW_GFX_RLCP 0x17 8312f9d510fSHawking Zhang /* Subquery id: Query GFX RLCV firmware version */ 8322f9d510fSHawking Zhang #define AMDGPU_INFO_FW_GFX_RLCV 0x18 83310faf078SYifan Zhang /* Subquery id: Query MES_KIQ firmware version */ 83410faf078SYifan Zhang #define AMDGPU_INFO_FW_MES_KIQ 0x19 83510faf078SYifan Zhang /* Subquery id: Query MES firmware version */ 83610faf078SYifan Zhang #define AMDGPU_INFO_FW_MES 0x1a 837b7236296SDavid Francis /* Subquery id: Query IMU firmware version */ 838b7236296SDavid Francis #define AMDGPU_INFO_FW_IMU 0x1b 8395f6e9cdcSLang Yu /* Subquery id: Query VPE firmware version */ 8405f6e9cdcSLang Yu #define AMDGPU_INFO_FW_VPE 0x1c 841976e51a7SNicholas Kazlauskas 84281629cbaSAlex Deucher /* number of bytes moved for TTM migration */ 84381629cbaSAlex Deucher #define AMDGPU_INFO_NUM_BYTES_MOVED 0x0f 84481629cbaSAlex Deucher /* the used VRAM size */ 84581629cbaSAlex Deucher #define AMDGPU_INFO_VRAM_USAGE 0x10 84681629cbaSAlex Deucher /* the used GTT size */ 84781629cbaSAlex Deucher #define AMDGPU_INFO_GTT_USAGE 0x11 84881629cbaSAlex Deucher /* Information about GDS, etc. resource configuration */ 84981629cbaSAlex Deucher #define AMDGPU_INFO_GDS_CONFIG 0x13 85081629cbaSAlex Deucher /* Query information about VRAM and GTT domains */ 85181629cbaSAlex Deucher #define AMDGPU_INFO_VRAM_GTT 0x14 85281629cbaSAlex Deucher /* Query information about register in MMR address space*/ 85381629cbaSAlex Deucher #define AMDGPU_INFO_READ_MMR_REG 0x15 85481629cbaSAlex Deucher /* Query information about device: rev id, family, etc. */ 85581629cbaSAlex Deucher #define AMDGPU_INFO_DEV_INFO 0x16 85681629cbaSAlex Deucher /* visible vram usage */ 85781629cbaSAlex Deucher #define AMDGPU_INFO_VIS_VRAM_USAGE 0x17 85883a59b63SMarek Olšák /* number of TTM buffer evictions */ 85983a59b63SMarek Olšák #define AMDGPU_INFO_NUM_EVICTIONS 0x18 860e0adf6c8SJunwei Zhang /* Query memory about VRAM and GTT domains */ 861e0adf6c8SJunwei Zhang #define AMDGPU_INFO_MEMORY 0x19 862bbe87974SAlex Deucher /* Query vce clock table */ 863bbe87974SAlex Deucher #define AMDGPU_INFO_VCE_CLOCK_TABLE 0x1A 86440ee5888SEvan Quan /* Query vbios related information */ 86540ee5888SEvan Quan #define AMDGPU_INFO_VBIOS 0x1B 86640ee5888SEvan Quan /* Subquery id: Query vbios size */ 86740ee5888SEvan Quan #define AMDGPU_INFO_VBIOS_SIZE 0x1 86840ee5888SEvan Quan /* Subquery id: Query vbios image */ 86940ee5888SEvan Quan #define AMDGPU_INFO_VBIOS_IMAGE 0x2 87029b4c589SJiawei Gu /* Subquery id: Query vbios info */ 87129b4c589SJiawei Gu #define AMDGPU_INFO_VBIOS_INFO 0x3 87244879b62SArindam Nath /* Query UVD handles */ 87344879b62SArindam Nath #define AMDGPU_INFO_NUM_HANDLES 0x1C 8745ebbac4bSAlex Deucher /* Query sensor related information */ 8755ebbac4bSAlex Deucher #define AMDGPU_INFO_SENSOR 0x1D 8765ebbac4bSAlex Deucher /* Subquery id: Query GPU shader clock */ 8775ebbac4bSAlex Deucher #define AMDGPU_INFO_SENSOR_GFX_SCLK 0x1 8785ebbac4bSAlex Deucher /* Subquery id: Query GPU memory clock */ 8795ebbac4bSAlex Deucher #define AMDGPU_INFO_SENSOR_GFX_MCLK 0x2 8805ebbac4bSAlex Deucher /* Subquery id: Query GPU temperature */ 8815ebbac4bSAlex Deucher #define AMDGPU_INFO_SENSOR_GPU_TEMP 0x3 8825ebbac4bSAlex Deucher /* Subquery id: Query GPU load */ 8835ebbac4bSAlex Deucher #define AMDGPU_INFO_SENSOR_GPU_LOAD 0x4 8845ebbac4bSAlex Deucher /* Subquery id: Query average GPU power */ 8855ebbac4bSAlex Deucher #define AMDGPU_INFO_SENSOR_GPU_AVG_POWER 0x5 8865ebbac4bSAlex Deucher /* Subquery id: Query northbridge voltage */ 8875ebbac4bSAlex Deucher #define AMDGPU_INFO_SENSOR_VDDNB 0x6 8885ebbac4bSAlex Deucher /* Subquery id: Query graphics voltage */ 8895ebbac4bSAlex Deucher #define AMDGPU_INFO_SENSOR_VDDGFX 0x7 89060bbade2SRex Zhu /* Subquery id: Query GPU stable pstate shader clock */ 89160bbade2SRex Zhu #define AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK 0x8 89260bbade2SRex Zhu /* Subquery id: Query GPU stable pstate memory clock */ 89360bbade2SRex Zhu #define AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK 0x9 8945cfd9784SEvan Quan /* Subquery id: Query GPU peak pstate shader clock */ 8955cfd9784SEvan Quan #define AMDGPU_INFO_SENSOR_PEAK_PSTATE_GFX_SCLK 0xa 8965cfd9784SEvan Quan /* Subquery id: Query GPU peak pstate memory clock */ 8975cfd9784SEvan Quan #define AMDGPU_INFO_SENSOR_PEAK_PSTATE_GFX_MCLK 0xb 898d3f452f3SAlex Deucher /* Subquery id: Query input GPU power */ 899d3f452f3SAlex Deucher #define AMDGPU_INFO_SENSOR_GPU_INPUT_POWER 0xc 90068e2c5ffSMarek Olšák /* Number of VRAM page faults on CPU access. */ 90168e2c5ffSMarek Olšák #define AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS 0x1E 9021f7251b7SChristian König #define AMDGPU_INFO_VRAM_LOST_COUNTER 0x1F 9035cb77114Sxinhui pan /* query ras mask of enabled features*/ 9045cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_FEATURES 0x20 9055cb77114Sxinhui pan /* RAS MASK: UMC (VRAM) */ 9065cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_UMC (1 << 0) 9075cb77114Sxinhui pan /* RAS MASK: SDMA */ 9085cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_SDMA (1 << 1) 9095cb77114Sxinhui pan /* RAS MASK: GFX */ 9105cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_GFX (1 << 2) 9115cb77114Sxinhui pan /* RAS MASK: MMHUB */ 9125cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_MMHUB (1 << 3) 9135cb77114Sxinhui pan /* RAS MASK: ATHUB */ 9145cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_ATHUB (1 << 4) 9155cb77114Sxinhui pan /* RAS MASK: PCIE */ 9165cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_PCIE (1 << 5) 9175cb77114Sxinhui pan /* RAS MASK: HDP */ 9185cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_HDP (1 << 6) 9195cb77114Sxinhui pan /* RAS MASK: XGMI */ 9205cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_XGMI (1 << 7) 9215cb77114Sxinhui pan /* RAS MASK: DF */ 9225cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_DF (1 << 8) 9235cb77114Sxinhui pan /* RAS MASK: SMN */ 9245cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_SMN (1 << 9) 9255cb77114Sxinhui pan /* RAS MASK: SEM */ 9265cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_SEM (1 << 10) 9275cb77114Sxinhui pan /* RAS MASK: MP0 */ 9285cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_MP0 (1 << 11) 9295cb77114Sxinhui pan /* RAS MASK: MP1 */ 9305cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_MP1 (1 << 12) 9315cb77114Sxinhui pan /* RAS MASK: FUSE */ 9325cb77114Sxinhui pan #define AMDGPU_INFO_RAS_ENABLED_FUSE (1 << 13) 93372f4c9d5SAlex Deucher /* query video encode/decode caps */ 93472f4c9d5SAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS 0x21 93572f4c9d5SAlex Deucher /* Subquery id: Decode */ 93672f4c9d5SAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS_DECODE 0 93772f4c9d5SAlex Deucher /* Subquery id: Encode */ 93872f4c9d5SAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS_ENCODE 1 9394f18b9a6SBas Nieuwenhuizen /* Query the max number of IBs per gang per submission */ 9404f18b9a6SBas Nieuwenhuizen #define AMDGPU_INFO_MAX_IBS 0x22 9417a41ed8bSAlex Deucher /* query last page fault info */ 9427a41ed8bSAlex Deucher #define AMDGPU_INFO_GPUVM_FAULT 0x23 94381629cbaSAlex Deucher 94481629cbaSAlex Deucher #define AMDGPU_INFO_MMR_SE_INDEX_SHIFT 0 94581629cbaSAlex Deucher #define AMDGPU_INFO_MMR_SE_INDEX_MASK 0xff 94681629cbaSAlex Deucher #define AMDGPU_INFO_MMR_SH_INDEX_SHIFT 8 94781629cbaSAlex Deucher #define AMDGPU_INFO_MMR_SH_INDEX_MASK 0xff 94881629cbaSAlex Deucher 949000cab9aSHuang Rui struct drm_amdgpu_query_fw { 950000cab9aSHuang Rui /** AMDGPU_INFO_FW_* */ 951000cab9aSHuang Rui __u32 fw_type; 952000cab9aSHuang Rui /** 953000cab9aSHuang Rui * Index of the IP if there are more IPs of 954000cab9aSHuang Rui * the same type. 955000cab9aSHuang Rui */ 956000cab9aSHuang Rui __u32 ip_instance; 957000cab9aSHuang Rui /** 958000cab9aSHuang Rui * Index of the engine. Whether this is used depends 959000cab9aSHuang Rui * on the firmware type. (e.g. MEC, SDMA) 960000cab9aSHuang Rui */ 961000cab9aSHuang Rui __u32 index; 962000cab9aSHuang Rui __u32 _pad; 963000cab9aSHuang Rui }; 964000cab9aSHuang Rui 96581629cbaSAlex Deucher /* Input structure for the INFO ioctl */ 96681629cbaSAlex Deucher struct drm_amdgpu_info { 96781629cbaSAlex Deucher /* Where the return value will be stored */ 9682ce9dde0SMikko Rapeli __u64 return_pointer; 96981629cbaSAlex Deucher /* The size of the return value. Just like "size" in "snprintf", 97081629cbaSAlex Deucher * it limits how many bytes the kernel can write. */ 9712ce9dde0SMikko Rapeli __u32 return_size; 97281629cbaSAlex Deucher /* The query request id. */ 9732ce9dde0SMikko Rapeli __u32 query; 97481629cbaSAlex Deucher 97581629cbaSAlex Deucher union { 97681629cbaSAlex Deucher struct { 9772ce9dde0SMikko Rapeli __u32 id; 9782ce9dde0SMikko Rapeli __u32 _pad; 97981629cbaSAlex Deucher } mode_crtc; 98081629cbaSAlex Deucher 98181629cbaSAlex Deucher struct { 98281629cbaSAlex Deucher /** AMDGPU_HW_IP_* */ 9832ce9dde0SMikko Rapeli __u32 type; 98481629cbaSAlex Deucher /** 985675da0ddSChristian König * Index of the IP if there are more IPs of the same 986675da0ddSChristian König * type. Ignored by AMDGPU_INFO_HW_IP_COUNT. 98781629cbaSAlex Deucher */ 9882ce9dde0SMikko Rapeli __u32 ip_instance; 98981629cbaSAlex Deucher } query_hw_ip; 99081629cbaSAlex Deucher 99181629cbaSAlex Deucher struct { 9922ce9dde0SMikko Rapeli __u32 dword_offset; 993675da0ddSChristian König /** number of registers to read */ 9942ce9dde0SMikko Rapeli __u32 count; 9952ce9dde0SMikko Rapeli __u32 instance; 996675da0ddSChristian König /** For future use, no flags defined so far */ 9972ce9dde0SMikko Rapeli __u32 flags; 99881629cbaSAlex Deucher } read_mmr_reg; 99981629cbaSAlex Deucher 1000000cab9aSHuang Rui struct drm_amdgpu_query_fw query_fw; 100140ee5888SEvan Quan 100240ee5888SEvan Quan struct { 100340ee5888SEvan Quan __u32 type; 100440ee5888SEvan Quan __u32 offset; 100540ee5888SEvan Quan } vbios_info; 10065ebbac4bSAlex Deucher 10075ebbac4bSAlex Deucher struct { 10085ebbac4bSAlex Deucher __u32 type; 10095ebbac4bSAlex Deucher } sensor_info; 1010f35e9bdbSAlex Deucher 1011f35e9bdbSAlex Deucher struct { 1012f35e9bdbSAlex Deucher __u32 type; 1013f35e9bdbSAlex Deucher } video_cap; 101481629cbaSAlex Deucher }; 101581629cbaSAlex Deucher }; 101681629cbaSAlex Deucher 101781629cbaSAlex Deucher struct drm_amdgpu_info_gds { 101881629cbaSAlex Deucher /** GDS GFX partition size */ 10192ce9dde0SMikko Rapeli __u32 gds_gfx_partition_size; 102081629cbaSAlex Deucher /** GDS compute partition size */ 10212ce9dde0SMikko Rapeli __u32 compute_partition_size; 102281629cbaSAlex Deucher /** total GDS memory size */ 10232ce9dde0SMikko Rapeli __u32 gds_total_size; 102481629cbaSAlex Deucher /** GWS size per GFX partition */ 10252ce9dde0SMikko Rapeli __u32 gws_per_gfx_partition; 102681629cbaSAlex Deucher /** GSW size per compute partition */ 10272ce9dde0SMikko Rapeli __u32 gws_per_compute_partition; 102881629cbaSAlex Deucher /** OA size per GFX partition */ 10292ce9dde0SMikko Rapeli __u32 oa_per_gfx_partition; 103081629cbaSAlex Deucher /** OA size per compute partition */ 10312ce9dde0SMikko Rapeli __u32 oa_per_compute_partition; 10322ce9dde0SMikko Rapeli __u32 _pad; 103381629cbaSAlex Deucher }; 103481629cbaSAlex Deucher 103581629cbaSAlex Deucher struct drm_amdgpu_info_vram_gtt { 10362ce9dde0SMikko Rapeli __u64 vram_size; 10372ce9dde0SMikko Rapeli __u64 vram_cpu_accessible_size; 10382ce9dde0SMikko Rapeli __u64 gtt_size; 103981629cbaSAlex Deucher }; 104081629cbaSAlex Deucher 1041e0adf6c8SJunwei Zhang struct drm_amdgpu_heap_info { 1042e0adf6c8SJunwei Zhang /** max. physical memory */ 1043e0adf6c8SJunwei Zhang __u64 total_heap_size; 1044e0adf6c8SJunwei Zhang 1045e0adf6c8SJunwei Zhang /** Theoretical max. available memory in the given heap */ 1046e0adf6c8SJunwei Zhang __u64 usable_heap_size; 1047e0adf6c8SJunwei Zhang 1048e0adf6c8SJunwei Zhang /** 1049e0adf6c8SJunwei Zhang * Number of bytes allocated in the heap. This includes all processes 1050e0adf6c8SJunwei Zhang * and private allocations in the kernel. It changes when new buffers 1051e0adf6c8SJunwei Zhang * are allocated, freed, and moved. It cannot be larger than 1052e0adf6c8SJunwei Zhang * heap_size. 1053e0adf6c8SJunwei Zhang */ 1054e0adf6c8SJunwei Zhang __u64 heap_usage; 1055e0adf6c8SJunwei Zhang 1056e0adf6c8SJunwei Zhang /** 1057e0adf6c8SJunwei Zhang * Theoretical possible max. size of buffer which 1058e0adf6c8SJunwei Zhang * could be allocated in the given heap 1059e0adf6c8SJunwei Zhang */ 1060e0adf6c8SJunwei Zhang __u64 max_allocation; 10619f6163e7SJunwei Zhang }; 10629f6163e7SJunwei Zhang 1063e0adf6c8SJunwei Zhang struct drm_amdgpu_memory_info { 1064e0adf6c8SJunwei Zhang struct drm_amdgpu_heap_info vram; 1065e0adf6c8SJunwei Zhang struct drm_amdgpu_heap_info cpu_accessible_vram; 1066e0adf6c8SJunwei Zhang struct drm_amdgpu_heap_info gtt; 1067cfa32556SJunwei Zhang }; 1068cfa32556SJunwei Zhang 106981629cbaSAlex Deucher struct drm_amdgpu_info_firmware { 10702ce9dde0SMikko Rapeli __u32 ver; 10712ce9dde0SMikko Rapeli __u32 feature; 107281629cbaSAlex Deucher }; 107381629cbaSAlex Deucher 107429b4c589SJiawei Gu struct drm_amdgpu_info_vbios { 107529b4c589SJiawei Gu __u8 name[64]; 107629b4c589SJiawei Gu __u8 vbios_pn[64]; 107729b4c589SJiawei Gu __u32 version; 107829b4c589SJiawei Gu __u32 pad; 107929b4c589SJiawei Gu __u8 vbios_ver_str[32]; 108029b4c589SJiawei Gu __u8 date[32]; 108129b4c589SJiawei Gu }; 108229b4c589SJiawei Gu 108381c59f54SKen Wang #define AMDGPU_VRAM_TYPE_UNKNOWN 0 108481c59f54SKen Wang #define AMDGPU_VRAM_TYPE_GDDR1 1 108581c59f54SKen Wang #define AMDGPU_VRAM_TYPE_DDR2 2 108681c59f54SKen Wang #define AMDGPU_VRAM_TYPE_GDDR3 3 108781c59f54SKen Wang #define AMDGPU_VRAM_TYPE_GDDR4 4 108881c59f54SKen Wang #define AMDGPU_VRAM_TYPE_GDDR5 5 108981c59f54SKen Wang #define AMDGPU_VRAM_TYPE_HBM 6 109081c59f54SKen Wang #define AMDGPU_VRAM_TYPE_DDR3 7 10911e09b053SHawking Zhang #define AMDGPU_VRAM_TYPE_DDR4 8 1092d67383e6SHuang Rui #define AMDGPU_VRAM_TYPE_GDDR6 9 10931e483203SHuang Rui #define AMDGPU_VRAM_TYPE_DDR5 10 1094d534ca71SAlex Deucher #define AMDGPU_VRAM_TYPE_LPDDR4 11 1095d534ca71SAlex Deucher #define AMDGPU_VRAM_TYPE_LPDDR5 12 109681c59f54SKen Wang 109781629cbaSAlex Deucher struct drm_amdgpu_info_device { 109881629cbaSAlex Deucher /** PCI Device ID */ 10992ce9dde0SMikko Rapeli __u32 device_id; 110081629cbaSAlex Deucher /** Internal chip revision: A0, A1, etc.) */ 11012ce9dde0SMikko Rapeli __u32 chip_rev; 11022ce9dde0SMikko Rapeli __u32 external_rev; 110381629cbaSAlex Deucher /** Revision id in PCI Config space */ 11042ce9dde0SMikko Rapeli __u32 pci_rev; 11052ce9dde0SMikko Rapeli __u32 family; 11062ce9dde0SMikko Rapeli __u32 num_shader_engines; 11072ce9dde0SMikko Rapeli __u32 num_shader_arrays_per_engine; 1108675da0ddSChristian König /* in KHz */ 11092ce9dde0SMikko Rapeli __u32 gpu_counter_freq; 11102ce9dde0SMikko Rapeli __u64 max_engine_clock; 11112ce9dde0SMikko Rapeli __u64 max_memory_clock; 111281629cbaSAlex Deucher /* cu information */ 11132ce9dde0SMikko Rapeli __u32 cu_active_number; 1114dbfe85eaSFlora Cui /* NOTE: cu_ao_mask is INVALID, DON'T use it */ 11152ce9dde0SMikko Rapeli __u32 cu_ao_mask; 11162ce9dde0SMikko Rapeli __u32 cu_bitmap[4][4]; 111781629cbaSAlex Deucher /** Render backend pipe mask. One render backend is CB+DB. */ 11182ce9dde0SMikko Rapeli __u32 enabled_rb_pipes_mask; 11192ce9dde0SMikko Rapeli __u32 num_rb_pipes; 11202ce9dde0SMikko Rapeli __u32 num_hw_gfx_contexts; 1121e3e84b0aSMarek Olšák /* PCIe version (the smaller of the GPU and the CPU/motherboard) */ 1122e3e84b0aSMarek Olšák __u32 pcie_gen; 11232ce9dde0SMikko Rapeli __u64 ids_flags; 112481629cbaSAlex Deucher /** Starting virtual address for UMDs. */ 11252ce9dde0SMikko Rapeli __u64 virtual_address_offset; 112602b70c8cSJammy Zhou /** The maximum virtual address */ 11272ce9dde0SMikko Rapeli __u64 virtual_address_max; 112881629cbaSAlex Deucher /** Required alignment of virtual addresses. */ 11292ce9dde0SMikko Rapeli __u32 virtual_address_alignment; 113081629cbaSAlex Deucher /** Page table entry - fragment size */ 11312ce9dde0SMikko Rapeli __u32 pte_fragment_size; 11322ce9dde0SMikko Rapeli __u32 gart_page_size; 1133a101a899SKen Wang /** constant engine ram size*/ 11342ce9dde0SMikko Rapeli __u32 ce_ram_size; 1135cab6d57cSJammy Zhou /** video memory type info*/ 11362ce9dde0SMikko Rapeli __u32 vram_type; 113781c59f54SKen Wang /** video memory bit width*/ 11382ce9dde0SMikko Rapeli __u32 vram_bit_width; 1139fa92754eSLeo Liu /* vce harvesting instance */ 11402ce9dde0SMikko Rapeli __u32 vce_harvest_config; 1141df6e2c4aSJunwei Zhang /* gfx double offchip LDS buffers */ 1142df6e2c4aSJunwei Zhang __u32 gc_double_offchip_lds_buf; 1143bce23e00SAlex Deucher /* NGG Primitive Buffer */ 1144bce23e00SAlex Deucher __u64 prim_buf_gpu_addr; 1145bce23e00SAlex Deucher /* NGG Position Buffer */ 1146bce23e00SAlex Deucher __u64 pos_buf_gpu_addr; 1147bce23e00SAlex Deucher /* NGG Control Sideband */ 1148bce23e00SAlex Deucher __u64 cntl_sb_buf_gpu_addr; 1149bce23e00SAlex Deucher /* NGG Parameter Cache */ 1150bce23e00SAlex Deucher __u64 param_buf_gpu_addr; 1151408bfe7cSJunwei Zhang __u32 prim_buf_size; 1152408bfe7cSJunwei Zhang __u32 pos_buf_size; 1153408bfe7cSJunwei Zhang __u32 cntl_sb_buf_size; 1154408bfe7cSJunwei Zhang __u32 param_buf_size; 1155408bfe7cSJunwei Zhang /* wavefront size*/ 1156408bfe7cSJunwei Zhang __u32 wave_front_size; 1157408bfe7cSJunwei Zhang /* shader visible vgprs*/ 1158408bfe7cSJunwei Zhang __u32 num_shader_visible_vgprs; 1159408bfe7cSJunwei Zhang /* CU per shader array*/ 1160408bfe7cSJunwei Zhang __u32 num_cu_per_sh; 1161408bfe7cSJunwei Zhang /* number of tcc blocks*/ 1162408bfe7cSJunwei Zhang __u32 num_tcc_blocks; 1163408bfe7cSJunwei Zhang /* gs vgt table depth*/ 1164408bfe7cSJunwei Zhang __u32 gs_vgt_table_depth; 1165408bfe7cSJunwei Zhang /* gs primitive buffer depth*/ 1166408bfe7cSJunwei Zhang __u32 gs_prim_buffer_depth; 1167408bfe7cSJunwei Zhang /* max gs wavefront per vgt*/ 1168408bfe7cSJunwei Zhang __u32 max_gs_waves_per_vgt; 1169e3e84b0aSMarek Olšák /* PCIe number of lanes (the smaller of the GPU and the CPU/motherboard) */ 1170e3e84b0aSMarek Olšák __u32 pcie_num_lanes; 1171dbfe85eaSFlora Cui /* always on cu bitmap */ 1172dbfe85eaSFlora Cui __u32 cu_ao_bitmap[4][4]; 11735b565e0eSChristian König /** Starting high virtual address for UMDs. */ 11745b565e0eSChristian König __u64 high_va_offset; 11755b565e0eSChristian König /** The maximum high virtual address */ 11765b565e0eSChristian König __u64 high_va_max; 117722e96fa6SHawking Zhang /* gfx10 pa_sc_tile_steering_override */ 117822e96fa6SHawking Zhang __u32 pa_sc_tile_steering_override; 1179cf21e76aSMarek Olšák /* disabled TCCs */ 1180cf21e76aSMarek Olšák __u64 tcc_disabled_mask; 118188347fa1SEvan Quan __u64 min_engine_clock; 118288347fa1SEvan Quan __u64 min_memory_clock; 1183b299221fSMarek Olšák /* The following fields are only set on gfx11+, older chips set 0. */ 1184b299221fSMarek Olšák __u32 tcp_cache_size; /* AKA GL0, VMEM cache */ 1185b299221fSMarek Olšák __u32 num_sqc_per_wgp; 1186b299221fSMarek Olšák __u32 sqc_data_cache_size; /* AKA SMEM cache */ 1187b299221fSMarek Olšák __u32 sqc_inst_cache_size; 1188b299221fSMarek Olšák __u32 gl1c_cache_size; 1189b299221fSMarek Olšák __u32 gl2c_cache_size; 1190b299221fSMarek Olšák __u64 mall_size; /* AKA infinity cache */ 1191b299221fSMarek Olšák /* high 32 bits of the rb pipes mask */ 1192b299221fSMarek Olšák __u32 enabled_rb_pipes_mask_hi; 1193edd90380SAlex Deucher /* shadow area size for gfx11 */ 1194edd90380SAlex Deucher __u32 shadow_size; 1195edd90380SAlex Deucher /* shadow area base virtual alignment for gfx11 */ 1196edd90380SAlex Deucher __u32 shadow_alignment; 1197edd90380SAlex Deucher /* context save area size for gfx11 */ 1198edd90380SAlex Deucher __u32 csa_size; 1199edd90380SAlex Deucher /* context save area base virtual alignment for gfx11 */ 1200edd90380SAlex Deucher __u32 csa_alignment; 120181629cbaSAlex Deucher }; 120281629cbaSAlex Deucher 120381629cbaSAlex Deucher struct drm_amdgpu_info_hw_ip { 120481629cbaSAlex Deucher /** Version of h/w IP */ 12052ce9dde0SMikko Rapeli __u32 hw_ip_version_major; 12062ce9dde0SMikko Rapeli __u32 hw_ip_version_minor; 120781629cbaSAlex Deucher /** Capabilities */ 12082ce9dde0SMikko Rapeli __u64 capabilities_flags; 120971062f43SKen Wang /** command buffer address start alignment*/ 12102ce9dde0SMikko Rapeli __u32 ib_start_alignment; 121171062f43SKen Wang /** command buffer size alignment*/ 12122ce9dde0SMikko Rapeli __u32 ib_size_alignment; 121381629cbaSAlex Deucher /** Bitmask of available rings. Bit 0 means ring 0, etc. */ 12142ce9dde0SMikko Rapeli __u32 available_rings; 1215af14e7c2SAlex Deucher /** version info: bits 23:16 major, 15:8 minor, 7:0 revision */ 1216af14e7c2SAlex Deucher __u32 ip_discovery_version; 121781629cbaSAlex Deucher }; 121881629cbaSAlex Deucher 121944879b62SArindam Nath struct drm_amdgpu_info_num_handles { 122044879b62SArindam Nath /** Max handles as supported by firmware for UVD */ 122144879b62SArindam Nath __u32 uvd_max_handles; 122244879b62SArindam Nath /** Handles currently in use for UVD */ 122344879b62SArindam Nath __u32 uvd_used_handles; 122444879b62SArindam Nath }; 122544879b62SArindam Nath 1226bbe87974SAlex Deucher #define AMDGPU_VCE_CLOCK_TABLE_ENTRIES 6 1227bbe87974SAlex Deucher 1228bbe87974SAlex Deucher struct drm_amdgpu_info_vce_clock_table_entry { 1229bbe87974SAlex Deucher /** System clock */ 1230bbe87974SAlex Deucher __u32 sclk; 1231bbe87974SAlex Deucher /** Memory clock */ 1232bbe87974SAlex Deucher __u32 mclk; 1233bbe87974SAlex Deucher /** VCE clock */ 1234bbe87974SAlex Deucher __u32 eclk; 1235bbe87974SAlex Deucher __u32 pad; 1236bbe87974SAlex Deucher }; 1237bbe87974SAlex Deucher 1238bbe87974SAlex Deucher struct drm_amdgpu_info_vce_clock_table { 1239bbe87974SAlex Deucher struct drm_amdgpu_info_vce_clock_table_entry entries[AMDGPU_VCE_CLOCK_TABLE_ENTRIES]; 1240bbe87974SAlex Deucher __u32 num_valid_entries; 1241bbe87974SAlex Deucher __u32 pad; 1242bbe87974SAlex Deucher }; 1243bbe87974SAlex Deucher 1244f35e9bdbSAlex Deucher /* query video encode/decode caps */ 1245f35e9bdbSAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2 0 1246f35e9bdbSAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4 1 1247f35e9bdbSAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1 2 1248f35e9bdbSAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC 3 1249f35e9bdbSAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC 4 1250f35e9bdbSAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG 5 1251f35e9bdbSAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9 6 1252f35e9bdbSAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1 7 1253f35e9bdbSAlex Deucher #define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_COUNT 8 1254f35e9bdbSAlex Deucher 1255f35e9bdbSAlex Deucher struct drm_amdgpu_info_video_codec_info { 1256f35e9bdbSAlex Deucher __u32 valid; 1257f35e9bdbSAlex Deucher __u32 max_width; 1258f35e9bdbSAlex Deucher __u32 max_height; 1259f35e9bdbSAlex Deucher __u32 max_pixels_per_frame; 1260f35e9bdbSAlex Deucher __u32 max_level; 1261f35e9bdbSAlex Deucher __u32 pad; 1262f35e9bdbSAlex Deucher }; 1263f35e9bdbSAlex Deucher 1264f35e9bdbSAlex Deucher struct drm_amdgpu_info_video_caps { 1265f35e9bdbSAlex Deucher struct drm_amdgpu_info_video_codec_info codec_info[AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_COUNT]; 1266f35e9bdbSAlex Deucher }; 1267f35e9bdbSAlex Deucher 12687a41ed8bSAlex Deucher #define AMDGPU_VMHUB_TYPE_MASK 0xff 12697a41ed8bSAlex Deucher #define AMDGPU_VMHUB_TYPE_SHIFT 0 12707a41ed8bSAlex Deucher #define AMDGPU_VMHUB_TYPE_GFX 0 12717a41ed8bSAlex Deucher #define AMDGPU_VMHUB_TYPE_MM0 1 12727a41ed8bSAlex Deucher #define AMDGPU_VMHUB_TYPE_MM1 2 12737a41ed8bSAlex Deucher #define AMDGPU_VMHUB_IDX_MASK 0xff00 12747a41ed8bSAlex Deucher #define AMDGPU_VMHUB_IDX_SHIFT 8 12757a41ed8bSAlex Deucher 12767a41ed8bSAlex Deucher struct drm_amdgpu_info_gpuvm_fault { 12777a41ed8bSAlex Deucher __u64 addr; 12787a41ed8bSAlex Deucher __u32 status; 12797a41ed8bSAlex Deucher __u32 vmhub; 12807a41ed8bSAlex Deucher }; 12817a41ed8bSAlex Deucher 128281629cbaSAlex Deucher /* 128381629cbaSAlex Deucher * Supported GPU families 128481629cbaSAlex Deucher */ 128581629cbaSAlex Deucher #define AMDGPU_FAMILY_UNKNOWN 0 1286295d0dafSKen Wang #define AMDGPU_FAMILY_SI 110 /* Hainan, Oland, Verde, Pitcairn, Tahiti */ 128781629cbaSAlex Deucher #define AMDGPU_FAMILY_CI 120 /* Bonaire, Hawaii */ 128881629cbaSAlex Deucher #define AMDGPU_FAMILY_KV 125 /* Kaveri, Kabini, Mullins */ 128981629cbaSAlex Deucher #define AMDGPU_FAMILY_VI 130 /* Iceland, Tonga */ 129039bb0c92SSamuel Li #define AMDGPU_FAMILY_CZ 135 /* Carrizo, Stoney */ 1291a8f1f1ceSAlex Deucher #define AMDGPU_FAMILY_AI 141 /* Vega10 */ 12922ca8a5d2SChunming Zhou #define AMDGPU_FAMILY_RV 142 /* Raven */ 1293107c34bcSHuang Rui #define AMDGPU_FAMILY_NV 143 /* Navi10 */ 1294f7b2cdb2SHuang Rui #define AMDGPU_FAMILY_VGH 144 /* Van Gogh */ 12955eca8379SHawking Zhang #define AMDGPU_FAMILY_GC_11_0_0 145 /* GC 11.0.0 */ 129690a187d2SAaron Liu #define AMDGPU_FAMILY_YC 146 /* Yellow Carp */ 1297cbe757ecSHuang Rui #define AMDGPU_FAMILY_GC_11_0_1 148 /* GC 11.0.1 */ 1298874bfdfaSYifan Zhang #define AMDGPU_FAMILY_GC_10_3_6 149 /* GC 10.3.6 */ 1299a65dbf7cSPrike Liang #define AMDGPU_FAMILY_GC_10_3_7 151 /* GC 10.3.7 */ 13002c8a7ca1SPrike Liang #define AMDGPU_FAMILY_GC_11_5_0 150 /* GC 11.5.0 */ 13017d09d80bSAurabindo Pillai #define AMDGPU_FAMILY_GC_12_0_0 152 /* GC 12.0.0 */ 130281629cbaSAlex Deucher 1303ef283674SVille Syrjälä /* FIXME wrong namespace! */ 1304ef283674SVille Syrjälä struct drm_color_ctm_3x4 { 1305ef283674SVille Syrjälä /* 1306ef283674SVille Syrjälä * Conversion matrix with 3x4 dimensions in S31.32 sign-magnitude 1307ef283674SVille Syrjälä * (not two's complement!) format. 1308ef283674SVille Syrjälä */ 1309ef283674SVille Syrjälä __u64 matrix[12]; 1310ef283674SVille Syrjälä }; 1311ef283674SVille Syrjälä 1312cfa7152fSEmil Velikov #if defined(__cplusplus) 1313cfa7152fSEmil Velikov } 1314cfa7152fSEmil Velikov #endif 1315cfa7152fSEmil Velikov 131681629cbaSAlex Deucher #endif 1317