14562236bSHarry Wentland /*
24562236bSHarry Wentland * Copyright 2015 Advanced Micro Devices, Inc.
34562236bSHarry Wentland *
44562236bSHarry Wentland * Permission is hereby granted, free of charge, to any person obtaining a
54562236bSHarry Wentland * copy of this software and associated documentation files (the "Software"),
64562236bSHarry Wentland * to deal in the Software without restriction, including without limitation
74562236bSHarry Wentland * the rights to use, copy, modify, merge, publish, distribute, sublicense,
84562236bSHarry Wentland * and/or sell copies of the Software, and to permit persons to whom the
94562236bSHarry Wentland * Software is furnished to do so, subject to the following conditions:
104562236bSHarry Wentland *
114562236bSHarry Wentland * The above copyright notice and this permission notice shall be included in
124562236bSHarry Wentland * all copies or substantial portions of the Software.
134562236bSHarry Wentland *
144562236bSHarry Wentland * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
154562236bSHarry Wentland * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
164562236bSHarry Wentland * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
174562236bSHarry Wentland * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
184562236bSHarry Wentland * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
194562236bSHarry Wentland * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
204562236bSHarry Wentland * OTHER DEALINGS IN THE SOFTWARE.
214562236bSHarry Wentland *
224562236bSHarry Wentland * Authors: AMD
234562236bSHarry Wentland *
244562236bSHarry Wentland */
254562236bSHarry Wentland
26c6a83708SMario Limonciello #include <acpi/video.h>
27c6a83708SMario Limonciello
284562236bSHarry Wentland #include <linux/string.h>
294562236bSHarry Wentland #include <linux/acpi.h>
304562236bSHarry Wentland #include <linux/i2c.h>
314562236bSHarry Wentland
324d07b0bcSLyude Paul #include <drm/drm_atomic.h>
33fcd70cd3SDaniel Vetter #include <drm/drm_probe_helper.h>
344562236bSHarry Wentland #include <drm/amdgpu_drm.h>
354562236bSHarry Wentland #include <drm/drm_edid.h>
36191dc439SImre Deak #include <drm/drm_fixed.h>
374562236bSHarry Wentland
384562236bSHarry Wentland #include "dm_services.h"
394562236bSHarry Wentland #include "amdgpu.h"
404562236bSHarry Wentland #include "dc.h"
414562236bSHarry Wentland #include "amdgpu_dm.h"
424562236bSHarry Wentland #include "amdgpu_dm_irq.h"
43f9c8742cSDavid Francis #include "amdgpu_dm_mst_types.h"
44028c4ccfSQingqing Zhuo #include "dpcd_defs.h"
45028c4ccfSQingqing Zhuo #include "dc/inc/core_types.h"
464562236bSHarry Wentland
474562236bSHarry Wentland #include "dm_helpers.h"
489cc37043SFangzhi Zuo #include "ddc_service_types.h"
498a79f7cdSAurabindo Pillai #include "clk_mgr.h"
504562236bSHarry Wentland
edid_extract_panel_id(struct edid * edid)51613a7956SAurabindo Pillai static u32 edid_extract_panel_id(struct edid *edid)
52613a7956SAurabindo Pillai {
53613a7956SAurabindo Pillai return (u32)edid->mfg_id[0] << 24 |
54613a7956SAurabindo Pillai (u32)edid->mfg_id[1] << 16 |
55613a7956SAurabindo Pillai (u32)EDID_PRODUCT_ID(edid);
56613a7956SAurabindo Pillai }
57613a7956SAurabindo Pillai
apply_edid_quirks(struct drm_device * dev,struct edid * edid,struct dc_edid_caps * edid_caps)5841b83047SAurabindo Pillai static void apply_edid_quirks(struct drm_device *dev, struct edid *edid, struct dc_edid_caps *edid_caps)
59613a7956SAurabindo Pillai {
60613a7956SAurabindo Pillai uint32_t panel_id = edid_extract_panel_id(edid);
61613a7956SAurabindo Pillai
62613a7956SAurabindo Pillai switch (panel_id) {
6341b83047SAurabindo Pillai /* Workaround for monitors that need a delay after detecting the link */
6441b83047SAurabindo Pillai case drm_edid_encode_panel_id('G', 'B', 'T', 0x3215):
6541b83047SAurabindo Pillai drm_dbg_driver(dev, "Add 10s delay for link detection for panel id %X\n", panel_id);
6641b83047SAurabindo Pillai edid_caps->panel_patch.wait_after_dpcd_poweroff_ms = 10000;
6741b83047SAurabindo Pillai break;
68613a7956SAurabindo Pillai /* Workaround for some monitors which does not work well with FAMS */
69613a7956SAurabindo Pillai case drm_edid_encode_panel_id('S', 'A', 'M', 0x0E5E):
70613a7956SAurabindo Pillai case drm_edid_encode_panel_id('S', 'A', 'M', 0x7053):
71613a7956SAurabindo Pillai case drm_edid_encode_panel_id('S', 'A', 'M', 0x71AC):
72a89b5303SAurabindo Pillai drm_dbg_driver(dev, "Disabling FAMS on monitor with panel id %X\n", panel_id);
73613a7956SAurabindo Pillai edid_caps->panel_patch.disable_fams = true;
74613a7956SAurabindo Pillai break;
753d71a872SIvan Lipski /* Workaround for some monitors that do not clear DPCD 0x317 if FreeSync is unsupported */
763d71a872SIvan Lipski case drm_edid_encode_panel_id('A', 'U', 'O', 0xA7AB):
773d71a872SIvan Lipski case drm_edid_encode_panel_id('A', 'U', 'O', 0xE69B):
78b7cdccc6SRyan Lin case drm_edid_encode_panel_id('B', 'O', 'E', 0x092A):
79b7cdccc6SRyan Lin case drm_edid_encode_panel_id('L', 'G', 'D', 0x06D1):
807c0ac603STobias Jakobi case drm_edid_encode_panel_id('M', 'S', 'F', 0x1003):
81a89b5303SAurabindo Pillai drm_dbg_driver(dev, "Clearing DPCD 0x317 on monitor with panel id %X\n", panel_id);
823d71a872SIvan Lipski edid_caps->panel_patch.remove_sink_ext_caps = true;
833d71a872SIvan Lipski break;
844d425728SAlex Hung case drm_edid_encode_panel_id('S', 'D', 'C', 0x4154):
85a89b5303SAurabindo Pillai drm_dbg_driver(dev, "Disabling VSC on monitor with panel id %X\n", panel_id);
864d425728SAlex Hung edid_caps->panel_patch.disable_colorimetry = true;
874d425728SAlex Hung break;
88613a7956SAurabindo Pillai default:
89613a7956SAurabindo Pillai return;
90613a7956SAurabindo Pillai }
91613a7956SAurabindo Pillai }
92613a7956SAurabindo Pillai
93f0b60e6eSSrinivasan Shanmugam /**
94f0b60e6eSSrinivasan Shanmugam * dm_helpers_parse_edid_caps() - Parse edid caps
954562236bSHarry Wentland *
96f0b60e6eSSrinivasan Shanmugam * @link: current detected link
974562236bSHarry Wentland * @edid: [in] pointer to edid
98f0b60e6eSSrinivasan Shanmugam * @edid_caps: [in] pointer to edid caps
99f0b60e6eSSrinivasan Shanmugam *
100f0b60e6eSSrinivasan Shanmugam * Return: void
101f0b60e6eSSrinivasan Shanmugam */
dm_helpers_parse_edid_caps(struct dc_link * link,const struct dc_edid * edid,struct dc_edid_caps * edid_caps)1024562236bSHarry Wentland enum dc_edid_status dm_helpers_parse_edid_caps(
1033c021931SClaudio Suarez struct dc_link *link,
1044562236bSHarry Wentland const struct dc_edid *edid,
1054562236bSHarry Wentland struct dc_edid_caps *edid_caps)
1064562236bSHarry Wentland {
1073c021931SClaudio Suarez struct amdgpu_dm_connector *aconnector = link->priv;
1083c021931SClaudio Suarez struct drm_connector *connector = &aconnector->base;
10941b83047SAurabindo Pillai struct drm_device *dev = connector->dev;
1103222a811SHaowen Bai struct edid *edid_buf = edid ? (struct edid *) edid->raw_edid : NULL;
1114562236bSHarry Wentland struct cea_sad *sads;
1124562236bSHarry Wentland int sad_count = -1;
1134562236bSHarry Wentland int sadb_count = -1;
1144562236bSHarry Wentland int i = 0;
1154562236bSHarry Wentland uint8_t *sadb = NULL;
1164562236bSHarry Wentland
1174562236bSHarry Wentland enum dc_edid_status result = EDID_OK;
1184562236bSHarry Wentland
1194562236bSHarry Wentland if (!edid_caps || !edid)
1204562236bSHarry Wentland return EDID_BAD_INPUT;
1214562236bSHarry Wentland
1224562236bSHarry Wentland if (!drm_edid_is_valid(edid_buf))
1234562236bSHarry Wentland result = EDID_BAD_CHECKSUM;
1244562236bSHarry Wentland
1254562236bSHarry Wentland edid_caps->manufacturer_id = (uint16_t) edid_buf->mfg_id[0] |
1264562236bSHarry Wentland ((uint16_t) edid_buf->mfg_id[1])<<8;
1274562236bSHarry Wentland edid_caps->product_id = (uint16_t) edid_buf->prod_code[0] |
1284562236bSHarry Wentland ((uint16_t) edid_buf->prod_code[1])<<8;
1294562236bSHarry Wentland edid_caps->serial_number = edid_buf->serial;
1304562236bSHarry Wentland edid_caps->manufacture_week = edid_buf->mfg_week;
1314562236bSHarry Wentland edid_caps->manufacture_year = edid_buf->mfg_year;
1324562236bSHarry Wentland
1330b7778f4SClaudio Suarez drm_edid_get_monitor_name(edid_buf,
1340b7778f4SClaudio Suarez edid_caps->display_name,
1350b7778f4SClaudio Suarez AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS);
1364562236bSHarry Wentland
1373c021931SClaudio Suarez edid_caps->edid_hdmi = connector->display_info.is_hdmi;
1384562236bSHarry Wentland
13941b83047SAurabindo Pillai apply_edid_quirks(dev, edid_buf, edid_caps);
140b7cdccc6SRyan Lin
1414562236bSHarry Wentland sad_count = drm_edid_to_sad((struct edid *) edid->raw_edid, &sads);
142ae2a3495SJean Delvare if (sad_count <= 0)
1434562236bSHarry Wentland return result;
1444562236bSHarry Wentland
1451347b15dSSrinivasan Shanmugam edid_caps->audio_mode_count = min(sad_count, DC_MAX_AUDIO_DESC_COUNT);
1464562236bSHarry Wentland for (i = 0; i < edid_caps->audio_mode_count; ++i) {
1474562236bSHarry Wentland struct cea_sad *sad = &sads[i];
1484562236bSHarry Wentland
1494562236bSHarry Wentland edid_caps->audio_modes[i].format_code = sad->format;
150731a3736SHarry Wentland edid_caps->audio_modes[i].channel_count = sad->channels + 1;
1514562236bSHarry Wentland edid_caps->audio_modes[i].sample_rate = sad->freq;
1524562236bSHarry Wentland edid_caps->audio_modes[i].sample_size = sad->byte2;
1534562236bSHarry Wentland }
1544562236bSHarry Wentland
1554562236bSHarry Wentland sadb_count = drm_edid_to_speaker_allocation((struct edid *) edid->raw_edid, &sadb);
1564562236bSHarry Wentland
1574562236bSHarry Wentland if (sadb_count < 0) {
1584562236bSHarry Wentland DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sadb_count);
1594562236bSHarry Wentland sadb_count = 0;
1604562236bSHarry Wentland }
1614562236bSHarry Wentland
1624562236bSHarry Wentland if (sadb_count)
1634562236bSHarry Wentland edid_caps->speaker_flags = sadb[0];
1644562236bSHarry Wentland else
1654562236bSHarry Wentland edid_caps->speaker_flags = DEFAULT_SPEAKER_LOCATION;
1664562236bSHarry Wentland
1674562236bSHarry Wentland kfree(sads);
1684562236bSHarry Wentland kfree(sadb);
1694562236bSHarry Wentland
1704562236bSHarry Wentland return result;
1714562236bSHarry Wentland }
1724562236bSHarry Wentland
173dbaadb3cSLyude Paul static void
fill_dc_mst_payload_table_from_drm(struct dc_link * link,bool enable,struct drm_dp_mst_atomic_payload * target_payload,struct dc_dp_mst_stream_allocation_table * table)174ea38dd57SWayne Lin fill_dc_mst_payload_table_from_drm(struct dc_link *link,
175ea38dd57SWayne Lin bool enable,
176ea38dd57SWayne Lin struct drm_dp_mst_atomic_payload *target_payload,
1774d07b0bcSLyude Paul struct dc_dp_mst_stream_allocation_table *table)
1784562236bSHarry Wentland {
1794d07b0bcSLyude Paul struct dc_dp_mst_stream_allocation_table new_table = { 0 };
1804d07b0bcSLyude Paul struct dc_dp_mst_stream_allocation *sa;
181ea38dd57SWayne Lin struct link_mst_stream_allocation_table copy_of_link_table =
182ea38dd57SWayne Lin link->mst_stream_alloc_table;
183ea38dd57SWayne Lin
184ea38dd57SWayne Lin int i;
185ea38dd57SWayne Lin int current_hw_table_stream_cnt = copy_of_link_table.stream_count;
186ea38dd57SWayne Lin struct link_mst_stream_allocation *dc_alloc;
187ea38dd57SWayne Lin
188ea38dd57SWayne Lin /* TODO: refactor to set link->mst_stream_alloc_table directly if possible.*/
189ea38dd57SWayne Lin if (enable) {
190ea38dd57SWayne Lin dc_alloc =
191ea38dd57SWayne Lin ©_of_link_table.stream_allocations[current_hw_table_stream_cnt];
192ea38dd57SWayne Lin dc_alloc->vcp_id = target_payload->vcpi;
193ea38dd57SWayne Lin dc_alloc->slot_count = target_payload->time_slots;
194ea38dd57SWayne Lin } else {
195ea38dd57SWayne Lin for (i = 0; i < copy_of_link_table.stream_count; i++) {
196ea38dd57SWayne Lin dc_alloc =
197ea38dd57SWayne Lin ©_of_link_table.stream_allocations[i];
198ea38dd57SWayne Lin
199ea38dd57SWayne Lin if (dc_alloc->vcp_id == target_payload->vcpi) {
200ea38dd57SWayne Lin dc_alloc->vcp_id = 0;
201ea38dd57SWayne Lin dc_alloc->slot_count = 0;
202ea38dd57SWayne Lin break;
203ea38dd57SWayne Lin }
204ea38dd57SWayne Lin }
205ea38dd57SWayne Lin ASSERT(i != copy_of_link_table.stream_count);
206ea38dd57SWayne Lin }
2074562236bSHarry Wentland
2084d07b0bcSLyude Paul /* Fill payload info*/
209ea38dd57SWayne Lin for (i = 0; i < MAX_CONTROLLER_NUM; i++) {
210ea38dd57SWayne Lin dc_alloc =
211ea38dd57SWayne Lin ©_of_link_table.stream_allocations[i];
212ea38dd57SWayne Lin if (dc_alloc->vcp_id > 0 && dc_alloc->slot_count > 0) {
2134d07b0bcSLyude Paul sa = &new_table.stream_allocations[new_table.stream_count];
214ea38dd57SWayne Lin sa->slot_count = dc_alloc->slot_count;
215ea38dd57SWayne Lin sa->vcp_id = dc_alloc->vcp_id;
2164d07b0bcSLyude Paul new_table.stream_count++;
2174562236bSHarry Wentland }
218ea38dd57SWayne Lin }
2194562236bSHarry Wentland
2204d07b0bcSLyude Paul /* Overwrite the old table */
2214d07b0bcSLyude Paul *table = new_table;
2224562236bSHarry Wentland }
2234562236bSHarry Wentland
dm_helpers_dp_update_branch_info(struct dc_context * ctx,const struct dc_link * link)2242068afe6SNikola Cornij void dm_helpers_dp_update_branch_info(
2252068afe6SNikola Cornij struct dc_context *ctx,
2262068afe6SNikola Cornij const struct dc_link *link)
2272068afe6SNikola Cornij {}
2282068afe6SNikola Cornij
dm_helpers_construct_old_payload(struct drm_dp_mst_topology_mgr * mgr,struct drm_dp_mst_topology_state * mst_state,struct drm_dp_mst_atomic_payload * new_payload,struct drm_dp_mst_atomic_payload * old_payload)229b5ac7036SWayne Lin static void dm_helpers_construct_old_payload(
2309031e001SWayne Lin struct drm_dp_mst_topology_mgr *mgr,
2319031e001SWayne Lin struct drm_dp_mst_topology_state *mst_state,
232b5ac7036SWayne Lin struct drm_dp_mst_atomic_payload *new_payload,
233b5ac7036SWayne Lin struct drm_dp_mst_atomic_payload *old_payload)
234b5ac7036SWayne Lin {
2359031e001SWayne Lin struct drm_dp_mst_atomic_payload *pos;
236221d6546SDaniel Vetter int pbn_per_slot = dfixed_trunc(mst_state->pbn_div);
2379031e001SWayne Lin u8 next_payload_vc_start = mgr->next_start_slot;
2389031e001SWayne Lin u8 payload_vc_start = new_payload->vc_start_slot;
2399031e001SWayne Lin u8 allocated_time_slots;
240b5ac7036SWayne Lin
241b5ac7036SWayne Lin *old_payload = *new_payload;
242b5ac7036SWayne Lin
243b5ac7036SWayne Lin /* Set correct time_slots/PBN of old payload.
244b5ac7036SWayne Lin * other fields (delete & dsc_enabled) in
245b5ac7036SWayne Lin * struct drm_dp_mst_atomic_payload are don't care fields
2465aa1dfcdSWayne Lin * while calling drm_dp_remove_payload_part2()
247b5ac7036SWayne Lin */
2489031e001SWayne Lin list_for_each_entry(pos, &mst_state->payloads, next) {
2499031e001SWayne Lin if (pos != new_payload &&
2509031e001SWayne Lin pos->vc_start_slot > payload_vc_start &&
2519031e001SWayne Lin pos->vc_start_slot < next_payload_vc_start)
2529031e001SWayne Lin next_payload_vc_start = pos->vc_start_slot;
253b5ac7036SWayne Lin }
254b5ac7036SWayne Lin
2559031e001SWayne Lin allocated_time_slots = next_payload_vc_start - payload_vc_start;
256b5ac7036SWayne Lin
2579031e001SWayne Lin old_payload->time_slots = allocated_time_slots;
2589031e001SWayne Lin old_payload->pbn = allocated_time_slots * pbn_per_slot;
259b5ac7036SWayne Lin }
260b5ac7036SWayne Lin
2614562236bSHarry Wentland /*
2624562236bSHarry Wentland * Writes payload allocation table in immediate downstream device.
2634562236bSHarry Wentland */
dm_helpers_dp_mst_write_payload_allocation_table(struct dc_context * ctx,const struct dc_stream_state * stream,struct dc_dp_mst_stream_allocation_table * proposed_table,bool enable)2644562236bSHarry Wentland bool dm_helpers_dp_mst_write_payload_allocation_table(
2654562236bSHarry Wentland struct dc_context *ctx,
2660971c40eSHarry Wentland const struct dc_stream_state *stream,
2678c5e9bbbSLyude Paul struct dc_dp_mst_stream_allocation_table *proposed_table,
2684562236bSHarry Wentland bool enable)
2694562236bSHarry Wentland {
270c84dec2fSHarry Wentland struct amdgpu_dm_connector *aconnector;
2714d07b0bcSLyude Paul struct drm_dp_mst_topology_state *mst_state;
272b5ac7036SWayne Lin struct drm_dp_mst_atomic_payload *target_payload, *new_payload, old_payload;
2734562236bSHarry Wentland struct drm_dp_mst_topology_mgr *mst_mgr;
2744562236bSHarry Wentland
275ceb3dbb4SJun Lei aconnector = (struct amdgpu_dm_connector *)stream->dm_stream_context;
2763261e013SMikita Lipski /* Accessing the connector state is required for vcpi_slots allocation
2773261e013SMikita Lipski * and directly relies on behaviour in commit check
2783261e013SMikita Lipski * that blocks before commit guaranteeing that the state
279f0b60e6eSSrinivasan Shanmugam * is not gonna be swapped while still in use in commit tail
280f0b60e6eSSrinivasan Shanmugam */
2813261e013SMikita Lipski
282f0127cb1SWayne Lin if (!aconnector || !aconnector->mst_root)
2834562236bSHarry Wentland return false;
2844562236bSHarry Wentland
285f0127cb1SWayne Lin mst_mgr = &aconnector->mst_root->mst_mgr;
2864d07b0bcSLyude Paul mst_state = to_drm_dp_mst_topology_state(mst_mgr->base.state);
287b5ac7036SWayne Lin new_payload = drm_atomic_get_mst_payload_state(mst_state, aconnector->mst_output_port);
288b5ac7036SWayne Lin
289b5ac7036SWayne Lin if (enable) {
290b5ac7036SWayne Lin target_payload = new_payload;
291b5ac7036SWayne Lin
2925aa1dfcdSWayne Lin /* It's OK for this to fail */
293b5ac7036SWayne Lin drm_dp_add_payload_part1(mst_mgr, mst_state, new_payload);
294b5ac7036SWayne Lin } else {
295b5ac7036SWayne Lin /* construct old payload by VCPI*/
2969031e001SWayne Lin dm_helpers_construct_old_payload(mst_mgr, mst_state,
297b5ac7036SWayne Lin new_payload, &old_payload);
298b5ac7036SWayne Lin target_payload = &old_payload;
299b5ac7036SWayne Lin
3005aa1dfcdSWayne Lin drm_dp_remove_payload_part1(mst_mgr, mst_state, new_payload);
301b5ac7036SWayne Lin }
3024562236bSHarry Wentland
3034562236bSHarry Wentland /* mst_mgr->->payloads are VC payload notify MST branch using DPCD or
3044562236bSHarry Wentland * AUX message. The sequence is slot 1-63 allocated sequence for each
3054562236bSHarry Wentland * stream. AMD ASIC stream slot allocation should follow the same
306f0b60e6eSSrinivasan Shanmugam * sequence. copy DRM MST allocation to dc
307f0b60e6eSSrinivasan Shanmugam */
308b5ac7036SWayne Lin fill_dc_mst_payload_table_from_drm(stream->link, enable, target_payload, proposed_table);
3094562236bSHarry Wentland
3104562236bSHarry Wentland return true;
3114562236bSHarry Wentland }
3124562236bSHarry Wentland
31322051b63SMartin Tsai /*
3149cc032b2SMartin Tsai * poll pending down reply
31522051b63SMartin Tsai */
dm_helpers_dp_mst_poll_pending_down_reply(struct dc_context * ctx,const struct dc_link * link)31622051b63SMartin Tsai void dm_helpers_dp_mst_poll_pending_down_reply(
31722051b63SMartin Tsai struct dc_context *ctx,
31822051b63SMartin Tsai const struct dc_link *link)
31922051b63SMartin Tsai {}
320fd92ac1bSHersen Wu
321fd92ac1bSHersen Wu /*
322fd92ac1bSHersen Wu * Clear payload allocation table before enable MST DP link.
323fd92ac1bSHersen Wu */
dm_helpers_dp_mst_clear_payload_allocation_table(struct dc_context * ctx,const struct dc_link * link)324fd92ac1bSHersen Wu void dm_helpers_dp_mst_clear_payload_allocation_table(
325fd92ac1bSHersen Wu struct dc_context *ctx,
326fd92ac1bSHersen Wu const struct dc_link *link)
327fd92ac1bSHersen Wu {}
328fd92ac1bSHersen Wu
3294562236bSHarry Wentland /*
3304562236bSHarry Wentland * Polls for ACT (allocation change trigger) handled and sends
3314562236bSHarry Wentland * ALLOCATE_PAYLOAD message.
3324562236bSHarry Wentland */
dm_helpers_dp_mst_poll_for_allocation_change_trigger(struct dc_context * ctx,const struct dc_stream_state * stream)33348af9b91SAlvin Lee enum act_return_status dm_helpers_dp_mst_poll_for_allocation_change_trigger(
3344562236bSHarry Wentland struct dc_context *ctx,
3350971c40eSHarry Wentland const struct dc_stream_state *stream)
3364562236bSHarry Wentland {
337c84dec2fSHarry Wentland struct amdgpu_dm_connector *aconnector;
3384562236bSHarry Wentland struct drm_dp_mst_topology_mgr *mst_mgr;
3394562236bSHarry Wentland int ret;
3404562236bSHarry Wentland
341ceb3dbb4SJun Lei aconnector = (struct amdgpu_dm_connector *)stream->dm_stream_context;
3424562236bSHarry Wentland
343f0127cb1SWayne Lin if (!aconnector || !aconnector->mst_root)
34448af9b91SAlvin Lee return ACT_FAILED;
3454562236bSHarry Wentland
346f0127cb1SWayne Lin mst_mgr = &aconnector->mst_root->mst_mgr;
3474562236bSHarry Wentland
3484562236bSHarry Wentland if (!mst_mgr->mst_state)
34948af9b91SAlvin Lee return ACT_FAILED;
3504562236bSHarry Wentland
3514562236bSHarry Wentland ret = drm_dp_check_act_status(mst_mgr);
3524562236bSHarry Wentland
3534562236bSHarry Wentland if (ret)
35448af9b91SAlvin Lee return ACT_FAILED;
3554562236bSHarry Wentland
35648af9b91SAlvin Lee return ACT_SUCCESS;
3574562236bSHarry Wentland }
3584562236bSHarry Wentland
dm_helpers_dp_mst_send_payload_allocation(struct dc_context * ctx,const struct dc_stream_state * stream)35983a79dd6SWayne Lin void dm_helpers_dp_mst_send_payload_allocation(
3604562236bSHarry Wentland struct dc_context *ctx,
36183a79dd6SWayne Lin const struct dc_stream_state *stream)
3624562236bSHarry Wentland {
363c84dec2fSHarry Wentland struct amdgpu_dm_connector *aconnector;
3644d07b0bcSLyude Paul struct drm_dp_mst_topology_state *mst_state;
3654562236bSHarry Wentland struct drm_dp_mst_topology_mgr *mst_mgr;
36683a79dd6SWayne Lin struct drm_dp_mst_atomic_payload *new_payload;
36725f7cde8SWayne Lin enum mst_progress_status set_flag = MST_ALLOCATE_NEW_PAYLOAD;
36825f7cde8SWayne Lin enum mst_progress_status clr_flag = MST_CLEAR_ALLOCATED_PAYLOAD;
369ba512eaaSWayne Lin int ret = 0;
3704562236bSHarry Wentland
371ceb3dbb4SJun Lei aconnector = (struct amdgpu_dm_connector *)stream->dm_stream_context;
3724562236bSHarry Wentland
373f0127cb1SWayne Lin if (!aconnector || !aconnector->mst_root)
37483a79dd6SWayne Lin return;
3754562236bSHarry Wentland
376f0127cb1SWayne Lin mst_mgr = &aconnector->mst_root->mst_mgr;
3774d07b0bcSLyude Paul mst_state = to_drm_dp_mst_topology_state(mst_mgr->base.state);
3785aa1dfcdSWayne Lin new_payload = drm_atomic_get_mst_payload_state(mst_state, aconnector->mst_output_port);
379f0127cb1SWayne Lin
3805a507b7dSWayne Lin ret = drm_dp_add_payload_part2(mst_mgr, new_payload);
381ba512eaaSWayne Lin
382ba512eaaSWayne Lin if (ret) {
38325f7cde8SWayne Lin amdgpu_dm_set_mst_status(&aconnector->mst_status,
38425f7cde8SWayne Lin set_flag, false);
38525f7cde8SWayne Lin } else {
38625f7cde8SWayne Lin amdgpu_dm_set_mst_status(&aconnector->mst_status,
38725f7cde8SWayne Lin set_flag, true);
38825f7cde8SWayne Lin amdgpu_dm_set_mst_status(&aconnector->mst_status,
38925f7cde8SWayne Lin clr_flag, false);
39025f7cde8SWayne Lin }
39183a79dd6SWayne Lin }
3924562236bSHarry Wentland
dm_helpers_dp_mst_update_mst_mgr_for_deallocation(struct dc_context * ctx,const struct dc_stream_state * stream)39383a79dd6SWayne Lin void dm_helpers_dp_mst_update_mst_mgr_for_deallocation(
39483a79dd6SWayne Lin struct dc_context *ctx,
39583a79dd6SWayne Lin const struct dc_stream_state *stream)
39683a79dd6SWayne Lin {
39783a79dd6SWayne Lin struct amdgpu_dm_connector *aconnector;
39883a79dd6SWayne Lin struct drm_dp_mst_topology_state *mst_state;
39983a79dd6SWayne Lin struct drm_dp_mst_topology_mgr *mst_mgr;
40083a79dd6SWayne Lin struct drm_dp_mst_atomic_payload *new_payload, old_payload;
40183a79dd6SWayne Lin enum mst_progress_status set_flag = MST_CLEAR_ALLOCATED_PAYLOAD;
40283a79dd6SWayne Lin enum mst_progress_status clr_flag = MST_ALLOCATE_NEW_PAYLOAD;
40383a79dd6SWayne Lin
40483a79dd6SWayne Lin aconnector = (struct amdgpu_dm_connector *)stream->dm_stream_context;
40583a79dd6SWayne Lin
40683a79dd6SWayne Lin if (!aconnector || !aconnector->mst_root)
40783a79dd6SWayne Lin return;
40883a79dd6SWayne Lin
40983a79dd6SWayne Lin mst_mgr = &aconnector->mst_root->mst_mgr;
41083a79dd6SWayne Lin mst_state = to_drm_dp_mst_topology_state(mst_mgr->base.state);
41183a79dd6SWayne Lin new_payload = drm_atomic_get_mst_payload_state(mst_state, aconnector->mst_output_port);
41283a79dd6SWayne Lin dm_helpers_construct_old_payload(mst_mgr, mst_state,
41383a79dd6SWayne Lin new_payload, &old_payload);
41483a79dd6SWayne Lin
41583a79dd6SWayne Lin drm_dp_remove_payload_part2(mst_mgr, mst_state, &old_payload, new_payload);
41683a79dd6SWayne Lin
41783a79dd6SWayne Lin amdgpu_dm_set_mst_status(&aconnector->mst_status, set_flag, true);
41883a79dd6SWayne Lin amdgpu_dm_set_mst_status(&aconnector->mst_status, clr_flag, false);
4194562236bSHarry Wentland }
4204562236bSHarry Wentland
dm_dtn_log_begin(struct dc_context * ctx,struct dc_log_buffer_ctx * log_ctx)42146659a83SNicholas Kazlauskas void dm_dtn_log_begin(struct dc_context *ctx,
42246659a83SNicholas Kazlauskas struct dc_log_buffer_ctx *log_ctx)
423e498eb71SNicholas Kazlauskas {
42446659a83SNicholas Kazlauskas static const char msg[] = "[dtn begin]\n";
42546659a83SNicholas Kazlauskas
42646659a83SNicholas Kazlauskas if (!log_ctx) {
42746659a83SNicholas Kazlauskas pr_info("%s", msg);
42846659a83SNicholas Kazlauskas return;
42946659a83SNicholas Kazlauskas }
43046659a83SNicholas Kazlauskas
43146659a83SNicholas Kazlauskas dm_dtn_log_append_v(ctx, log_ctx, "%s", msg);
432e498eb71SNicholas Kazlauskas }
4332248eb6bSTony Cheng
434fb8284a5SLee Jones __printf(3, 4)
dm_dtn_log_append_v(struct dc_context * ctx,struct dc_log_buffer_ctx * log_ctx,const char * msg,...)4352248eb6bSTony Cheng void dm_dtn_log_append_v(struct dc_context *ctx,
43646659a83SNicholas Kazlauskas struct dc_log_buffer_ctx *log_ctx,
437e498eb71SNicholas Kazlauskas const char *msg, ...)
438e498eb71SNicholas Kazlauskas {
439e498eb71SNicholas Kazlauskas va_list args;
44046659a83SNicholas Kazlauskas size_t total;
44146659a83SNicholas Kazlauskas int n;
442e498eb71SNicholas Kazlauskas
44346659a83SNicholas Kazlauskas if (!log_ctx) {
44446659a83SNicholas Kazlauskas /* No context, redirect to dmesg. */
44546659a83SNicholas Kazlauskas struct va_format vaf;
44646659a83SNicholas Kazlauskas
447e498eb71SNicholas Kazlauskas vaf.fmt = msg;
448e498eb71SNicholas Kazlauskas vaf.va = &args;
449e498eb71SNicholas Kazlauskas
45046659a83SNicholas Kazlauskas va_start(args, msg);
451e498eb71SNicholas Kazlauskas pr_info("%pV", &vaf);
452e498eb71SNicholas Kazlauskas va_end(args);
45346659a83SNicholas Kazlauskas
45446659a83SNicholas Kazlauskas return;
455e498eb71SNicholas Kazlauskas }
4562248eb6bSTony Cheng
45746659a83SNicholas Kazlauskas /* Measure the output. */
45846659a83SNicholas Kazlauskas va_start(args, msg);
45946659a83SNicholas Kazlauskas n = vsnprintf(NULL, 0, msg, args);
46046659a83SNicholas Kazlauskas va_end(args);
46146659a83SNicholas Kazlauskas
46246659a83SNicholas Kazlauskas if (n <= 0)
46346659a83SNicholas Kazlauskas return;
46446659a83SNicholas Kazlauskas
46546659a83SNicholas Kazlauskas /* Reallocate the string buffer as needed. */
46646659a83SNicholas Kazlauskas total = log_ctx->pos + n + 1;
46746659a83SNicholas Kazlauskas
46846659a83SNicholas Kazlauskas if (total > log_ctx->size) {
469d228419fSSrinivasan Shanmugam char *buf = kvcalloc(total, sizeof(char), GFP_KERNEL);
47046659a83SNicholas Kazlauskas
47146659a83SNicholas Kazlauskas if (buf) {
47246659a83SNicholas Kazlauskas memcpy(buf, log_ctx->buf, log_ctx->pos);
47346659a83SNicholas Kazlauskas kfree(log_ctx->buf);
47446659a83SNicholas Kazlauskas
47546659a83SNicholas Kazlauskas log_ctx->buf = buf;
47646659a83SNicholas Kazlauskas log_ctx->size = total;
47746659a83SNicholas Kazlauskas }
47846659a83SNicholas Kazlauskas }
47946659a83SNicholas Kazlauskas
48046659a83SNicholas Kazlauskas if (!log_ctx->buf)
48146659a83SNicholas Kazlauskas return;
48246659a83SNicholas Kazlauskas
48346659a83SNicholas Kazlauskas /* Write the formatted string to the log buffer. */
48446659a83SNicholas Kazlauskas va_start(args, msg);
48546659a83SNicholas Kazlauskas n = vscnprintf(
48646659a83SNicholas Kazlauskas log_ctx->buf + log_ctx->pos,
48746659a83SNicholas Kazlauskas log_ctx->size - log_ctx->pos,
48846659a83SNicholas Kazlauskas msg,
48946659a83SNicholas Kazlauskas args);
49046659a83SNicholas Kazlauskas va_end(args);
49146659a83SNicholas Kazlauskas
49246659a83SNicholas Kazlauskas if (n > 0)
49346659a83SNicholas Kazlauskas log_ctx->pos += n;
49446659a83SNicholas Kazlauskas }
49546659a83SNicholas Kazlauskas
dm_dtn_log_end(struct dc_context * ctx,struct dc_log_buffer_ctx * log_ctx)49646659a83SNicholas Kazlauskas void dm_dtn_log_end(struct dc_context *ctx,
49746659a83SNicholas Kazlauskas struct dc_log_buffer_ctx *log_ctx)
498e498eb71SNicholas Kazlauskas {
49946659a83SNicholas Kazlauskas static const char msg[] = "[dtn end]\n";
50046659a83SNicholas Kazlauskas
50146659a83SNicholas Kazlauskas if (!log_ctx) {
50246659a83SNicholas Kazlauskas pr_info("%s", msg);
50346659a83SNicholas Kazlauskas return;
50446659a83SNicholas Kazlauskas }
50546659a83SNicholas Kazlauskas
50646659a83SNicholas Kazlauskas dm_dtn_log_append_v(ctx, log_ctx, "%s", msg);
507e498eb71SNicholas Kazlauskas }
508a235bd9fSZeyu Fan
dm_helpers_dp_mst_start_top_mgr(struct dc_context * ctx,const struct dc_link * link,bool boot)5094562236bSHarry Wentland bool dm_helpers_dp_mst_start_top_mgr(
5104562236bSHarry Wentland struct dc_context *ctx,
5114562236bSHarry Wentland const struct dc_link *link,
5124562236bSHarry Wentland bool boot)
5134562236bSHarry Wentland {
514c84dec2fSHarry Wentland struct amdgpu_dm_connector *aconnector = link->priv;
515e3834491SFangzhi Zuo int ret;
5164562236bSHarry Wentland
5174562236bSHarry Wentland if (!aconnector) {
5183c1fcc55SRoman Li DRM_ERROR("Failed to find connector for link!");
5194562236bSHarry Wentland return false;
5204562236bSHarry Wentland }
5214562236bSHarry Wentland
5224562236bSHarry Wentland if (boot) {
5234562236bSHarry Wentland DRM_INFO("DM_MST: Differing MST start on aconnector: %p [id: %d]\n",
5244562236bSHarry Wentland aconnector, aconnector->base.base.id);
5254562236bSHarry Wentland return true;
5264562236bSHarry Wentland }
5274562236bSHarry Wentland
5284562236bSHarry Wentland DRM_INFO("DM_MST: starting TM on aconnector: %p [id: %d]\n",
5294562236bSHarry Wentland aconnector, aconnector->base.base.id);
5304562236bSHarry Wentland
531e3834491SFangzhi Zuo ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
532e3834491SFangzhi Zuo if (ret < 0) {
533e3834491SFangzhi Zuo DRM_ERROR("DM_MST: Failed to set the device into MST mode!");
534e3834491SFangzhi Zuo return false;
535e3834491SFangzhi Zuo }
536e3834491SFangzhi Zuo
537e3834491SFangzhi Zuo DRM_INFO("DM_MST: DP%x, %d-lane link detected\n", aconnector->mst_mgr.dpcd[0],
538e3834491SFangzhi Zuo aconnector->mst_mgr.dpcd[2] & DP_MAX_LANE_COUNT_MASK);
539e3834491SFangzhi Zuo
540e3834491SFangzhi Zuo return true;
5414562236bSHarry Wentland }
5424562236bSHarry Wentland
dm_helpers_dp_mst_stop_top_mgr(struct dc_context * ctx,struct dc_link * link)54387e298d6SIan Chen bool dm_helpers_dp_mst_stop_top_mgr(
5444562236bSHarry Wentland struct dc_context *ctx,
5453f16ae82SAurabindo Pillai struct dc_link *link)
5464562236bSHarry Wentland {
547c84dec2fSHarry Wentland struct amdgpu_dm_connector *aconnector = link->priv;
5484562236bSHarry Wentland
5494562236bSHarry Wentland if (!aconnector) {
5503c1fcc55SRoman Li DRM_ERROR("Failed to find connector for link!");
55187e298d6SIan Chen return false;
5524562236bSHarry Wentland }
5534562236bSHarry Wentland
5544562236bSHarry Wentland DRM_INFO("DM_MST: stopping TM on aconnector: %p [id: %d]\n",
5554562236bSHarry Wentland aconnector, aconnector->base.base.id);
5564562236bSHarry Wentland
557dfd9be42SWayne Lin if (aconnector->mst_mgr.mst_state == true) {
5584562236bSHarry Wentland drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, false);
55984a8b390SWayne Lin link->cur_link_settings.lane_count = 0;
560dfd9be42SWayne Lin }
561dfd9be42SWayne Lin
56287e298d6SIan Chen return false;
5634562236bSHarry Wentland }
5644562236bSHarry Wentland
dm_helpers_dp_read_dpcd(struct dc_context * ctx,const struct dc_link * link,uint32_t address,uint8_t * data,uint32_t size)5654562236bSHarry Wentland bool dm_helpers_dp_read_dpcd(
5664562236bSHarry Wentland struct dc_context *ctx,
5674562236bSHarry Wentland const struct dc_link *link,
5684562236bSHarry Wentland uint32_t address,
5694562236bSHarry Wentland uint8_t *data,
5704562236bSHarry Wentland uint32_t size)
5714562236bSHarry Wentland {
5724562236bSHarry Wentland
573c84dec2fSHarry Wentland struct amdgpu_dm_connector *aconnector = link->priv;
5744562236bSHarry Wentland
575270b301bSJosé Pekkarinen if (!aconnector)
5764562236bSHarry Wentland return false;
5774562236bSHarry Wentland
5784648cf5fSHamza Mahfooz return drm_dp_dpcd_read(&aconnector->dm_dp_aux.aux, address, data,
5794648cf5fSHamza Mahfooz size) == size;
5804562236bSHarry Wentland }
5814562236bSHarry Wentland
dm_helpers_dp_write_dpcd(struct dc_context * ctx,const struct dc_link * link,uint32_t address,const uint8_t * data,uint32_t size)5824562236bSHarry Wentland bool dm_helpers_dp_write_dpcd(
5834562236bSHarry Wentland struct dc_context *ctx,
5844562236bSHarry Wentland const struct dc_link *link,
5854562236bSHarry Wentland uint32_t address,
5864562236bSHarry Wentland const uint8_t *data,
5874562236bSHarry Wentland uint32_t size)
5884562236bSHarry Wentland {
589c84dec2fSHarry Wentland struct amdgpu_dm_connector *aconnector = link->priv;
5904562236bSHarry Wentland
591032831f2SJoshua Aberback if (!aconnector)
5924562236bSHarry Wentland return false;
5934562236bSHarry Wentland
5944562236bSHarry Wentland return drm_dp_dpcd_write(&aconnector->dm_dp_aux.aux,
5954562236bSHarry Wentland address, (uint8_t *)data, size) > 0;
5964562236bSHarry Wentland }
5974562236bSHarry Wentland
dm_helpers_submit_i2c(struct dc_context * ctx,const struct dc_link * link,struct i2c_command * cmd)5984562236bSHarry Wentland bool dm_helpers_submit_i2c(
5994562236bSHarry Wentland struct dc_context *ctx,
6004562236bSHarry Wentland const struct dc_link *link,
6014562236bSHarry Wentland struct i2c_command *cmd)
6024562236bSHarry Wentland {
603c84dec2fSHarry Wentland struct amdgpu_dm_connector *aconnector = link->priv;
6044562236bSHarry Wentland struct i2c_msg *msgs;
6054562236bSHarry Wentland int i = 0;
6064562236bSHarry Wentland int num = cmd->number_of_payloads;
6074562236bSHarry Wentland bool result;
6084562236bSHarry Wentland
6094562236bSHarry Wentland if (!aconnector) {
6103c1fcc55SRoman Li DRM_ERROR("Failed to find connector for link!");
6114562236bSHarry Wentland return false;
6124562236bSHarry Wentland }
6134562236bSHarry Wentland
6146396bb22SKees Cook msgs = kcalloc(num, sizeof(struct i2c_msg), GFP_KERNEL);
6154562236bSHarry Wentland
6164562236bSHarry Wentland if (!msgs)
6174562236bSHarry Wentland return false;
6184562236bSHarry Wentland
6194562236bSHarry Wentland for (i = 0; i < num; i++) {
620bb01672cSAndrey Grodzovsky msgs[i].flags = cmd->payloads[i].write ? 0 : I2C_M_RD;
6214562236bSHarry Wentland msgs[i].addr = cmd->payloads[i].address;
6224562236bSHarry Wentland msgs[i].len = cmd->payloads[i].length;
6234562236bSHarry Wentland msgs[i].buf = cmd->payloads[i].data;
6244562236bSHarry Wentland }
6254562236bSHarry Wentland
6264562236bSHarry Wentland result = i2c_transfer(&aconnector->i2c->base, msgs, num) == num;
6274562236bSHarry Wentland
6284562236bSHarry Wentland kfree(msgs);
6294562236bSHarry Wentland
6304562236bSHarry Wentland return result;
6314562236bSHarry Wentland }
6322ca97adcSFangzhi Zuo
execute_synaptics_rc_command(struct drm_dp_aux * aux,bool is_write_cmd,unsigned char cmd,unsigned int length,unsigned int offset,unsigned char * data)6331ca489fcSColin Ian King static bool execute_synaptics_rc_command(struct drm_dp_aux *aux,
6342ca97adcSFangzhi Zuo bool is_write_cmd,
6352ca97adcSFangzhi Zuo unsigned char cmd,
6362ca97adcSFangzhi Zuo unsigned int length,
6372ca97adcSFangzhi Zuo unsigned int offset,
6382ca97adcSFangzhi Zuo unsigned char *data)
6392ca97adcSFangzhi Zuo {
6402ca97adcSFangzhi Zuo bool success = false;
6412ca97adcSFangzhi Zuo unsigned char rc_data[16] = {0};
6422ca97adcSFangzhi Zuo unsigned char rc_offset[4] = {0};
6432ca97adcSFangzhi Zuo unsigned char rc_length[2] = {0};
6442ca97adcSFangzhi Zuo unsigned char rc_cmd = 0;
6452ca97adcSFangzhi Zuo unsigned char rc_result = 0xFF;
6462ca97adcSFangzhi Zuo unsigned char i = 0;
64706ac561fSDan Carpenter int ret;
6482ca97adcSFangzhi Zuo
6492ca97adcSFangzhi Zuo if (is_write_cmd) {
6502ca97adcSFangzhi Zuo // write rc data
6512ca97adcSFangzhi Zuo memmove(rc_data, data, length);
6522ca97adcSFangzhi Zuo ret = drm_dp_dpcd_write(aux, SYNAPTICS_RC_DATA, rc_data, sizeof(rc_data));
653204f5573SAlex Hung if (ret < 0)
654204f5573SAlex Hung goto err;
6552ca97adcSFangzhi Zuo }
6562ca97adcSFangzhi Zuo
6572ca97adcSFangzhi Zuo // write rc offset
6582ca97adcSFangzhi Zuo rc_offset[0] = (unsigned char) offset & 0xFF;
6592ca97adcSFangzhi Zuo rc_offset[1] = (unsigned char) (offset >> 8) & 0xFF;
6602ca97adcSFangzhi Zuo rc_offset[2] = (unsigned char) (offset >> 16) & 0xFF;
6612ca97adcSFangzhi Zuo rc_offset[3] = (unsigned char) (offset >> 24) & 0xFF;
6622ca97adcSFangzhi Zuo ret = drm_dp_dpcd_write(aux, SYNAPTICS_RC_OFFSET, rc_offset, sizeof(rc_offset));
663204f5573SAlex Hung if (ret < 0)
664204f5573SAlex Hung goto err;
6652ca97adcSFangzhi Zuo
6662ca97adcSFangzhi Zuo // write rc length
6672ca97adcSFangzhi Zuo rc_length[0] = (unsigned char) length & 0xFF;
6682ca97adcSFangzhi Zuo rc_length[1] = (unsigned char) (length >> 8) & 0xFF;
6692ca97adcSFangzhi Zuo ret = drm_dp_dpcd_write(aux, SYNAPTICS_RC_LENGTH, rc_length, sizeof(rc_length));
670204f5573SAlex Hung if (ret < 0)
671204f5573SAlex Hung goto err;
6722ca97adcSFangzhi Zuo
6732ca97adcSFangzhi Zuo // write rc cmd
6742ca97adcSFangzhi Zuo rc_cmd = cmd | 0x80;
6752ca97adcSFangzhi Zuo ret = drm_dp_dpcd_write(aux, SYNAPTICS_RC_COMMAND, &rc_cmd, sizeof(rc_cmd));
676204f5573SAlex Hung if (ret < 0)
677204f5573SAlex Hung goto err;
6782ca97adcSFangzhi Zuo
6792ca97adcSFangzhi Zuo // poll until active is 0
6802ca97adcSFangzhi Zuo for (i = 0; i < 10; i++) {
6812ca97adcSFangzhi Zuo drm_dp_dpcd_read(aux, SYNAPTICS_RC_COMMAND, &rc_cmd, sizeof(rc_cmd));
6822ca97adcSFangzhi Zuo if (rc_cmd == cmd)
6832ca97adcSFangzhi Zuo // active is 0
6842ca97adcSFangzhi Zuo break;
6852ca97adcSFangzhi Zuo msleep(10);
6862ca97adcSFangzhi Zuo }
6872ca97adcSFangzhi Zuo
6882ca97adcSFangzhi Zuo // read rc result
6892ca97adcSFangzhi Zuo drm_dp_dpcd_read(aux, SYNAPTICS_RC_RESULT, &rc_result, sizeof(rc_result));
6902ca97adcSFangzhi Zuo success = (rc_result == 0);
6912ca97adcSFangzhi Zuo
6922ca97adcSFangzhi Zuo if (success && !is_write_cmd) {
6932ca97adcSFangzhi Zuo // read rc data
6942ca97adcSFangzhi Zuo drm_dp_dpcd_read(aux, SYNAPTICS_RC_DATA, data, length);
6952ca97adcSFangzhi Zuo }
6962ca97adcSFangzhi Zuo
6975d72e247SHamza Mahfooz drm_dbg_dp(aux->drm_dev, "success = %d\n", success);
6982ca97adcSFangzhi Zuo
6992ca97adcSFangzhi Zuo return success;
700204f5573SAlex Hung
701204f5573SAlex Hung err:
702204f5573SAlex Hung DRM_ERROR("%s: write cmd ..., err = %d\n", __func__, ret);
703204f5573SAlex Hung return false;
7042ca97adcSFangzhi Zuo }
7052ca97adcSFangzhi Zuo
apply_synaptics_fifo_reset_wa(struct drm_dp_aux * aux)7062ca97adcSFangzhi Zuo static void apply_synaptics_fifo_reset_wa(struct drm_dp_aux *aux)
7072ca97adcSFangzhi Zuo {
7082ca97adcSFangzhi Zuo unsigned char data[16] = {0};
7092ca97adcSFangzhi Zuo
7105d72e247SHamza Mahfooz drm_dbg_dp(aux->drm_dev, "Start\n");
7112ca97adcSFangzhi Zuo
7122ca97adcSFangzhi Zuo // Step 2
7132ca97adcSFangzhi Zuo data[0] = 'P';
7142ca97adcSFangzhi Zuo data[1] = 'R';
7152ca97adcSFangzhi Zuo data[2] = 'I';
7162ca97adcSFangzhi Zuo data[3] = 'U';
7172ca97adcSFangzhi Zuo data[4] = 'S';
7182ca97adcSFangzhi Zuo
7191ca489fcSColin Ian King if (!execute_synaptics_rc_command(aux, true, 0x01, 5, 0, data))
7202ca97adcSFangzhi Zuo return;
7212ca97adcSFangzhi Zuo
7222ca97adcSFangzhi Zuo // Step 3 and 4
7231ca489fcSColin Ian King if (!execute_synaptics_rc_command(aux, false, 0x31, 4, 0x220998, data))
7242ca97adcSFangzhi Zuo return;
7252ca97adcSFangzhi Zuo
7262ca97adcSFangzhi Zuo data[0] &= (~(1 << 1)); // set bit 1 to 0
7271ca489fcSColin Ian King if (!execute_synaptics_rc_command(aux, true, 0x21, 4, 0x220998, data))
7282ca97adcSFangzhi Zuo return;
7292ca97adcSFangzhi Zuo
7301ca489fcSColin Ian King if (!execute_synaptics_rc_command(aux, false, 0x31, 4, 0x220D98, data))
7312ca97adcSFangzhi Zuo return;
7322ca97adcSFangzhi Zuo
7332ca97adcSFangzhi Zuo data[0] &= (~(1 << 1)); // set bit 1 to 0
7341ca489fcSColin Ian King if (!execute_synaptics_rc_command(aux, true, 0x21, 4, 0x220D98, data))
7352ca97adcSFangzhi Zuo return;
7362ca97adcSFangzhi Zuo
7371ca489fcSColin Ian King if (!execute_synaptics_rc_command(aux, false, 0x31, 4, 0x221198, data))
7382ca97adcSFangzhi Zuo return;
7392ca97adcSFangzhi Zuo
7402ca97adcSFangzhi Zuo data[0] &= (~(1 << 1)); // set bit 1 to 0
7411ca489fcSColin Ian King if (!execute_synaptics_rc_command(aux, true, 0x21, 4, 0x221198, data))
7422ca97adcSFangzhi Zuo return;
7432ca97adcSFangzhi Zuo
7442ca97adcSFangzhi Zuo // Step 3 and 5
7451ca489fcSColin Ian King if (!execute_synaptics_rc_command(aux, false, 0x31, 4, 0x220998, data))
7462ca97adcSFangzhi Zuo return;
7472ca97adcSFangzhi Zuo
7482ca97adcSFangzhi Zuo data[0] |= (1 << 1); // set bit 1 to 1
7491ca489fcSColin Ian King if (!execute_synaptics_rc_command(aux, true, 0x21, 4, 0x220998, data))
7502ca97adcSFangzhi Zuo return;
7512ca97adcSFangzhi Zuo
7521ca489fcSColin Ian King if (!execute_synaptics_rc_command(aux, false, 0x31, 4, 0x220D98, data))
7532ca97adcSFangzhi Zuo return;
7542ca97adcSFangzhi Zuo
7552ca97adcSFangzhi Zuo data[0] |= (1 << 1); // set bit 1 to 1
7562ca97adcSFangzhi Zuo
7571ca489fcSColin Ian King if (!execute_synaptics_rc_command(aux, false, 0x31, 4, 0x221198, data))
7582ca97adcSFangzhi Zuo return;
7592ca97adcSFangzhi Zuo
7602ca97adcSFangzhi Zuo data[0] |= (1 << 1); // set bit 1 to 1
7611ca489fcSColin Ian King if (!execute_synaptics_rc_command(aux, true, 0x21, 4, 0x221198, data))
7622ca97adcSFangzhi Zuo return;
7632ca97adcSFangzhi Zuo
7642ca97adcSFangzhi Zuo // Step 6
7651ca489fcSColin Ian King if (!execute_synaptics_rc_command(aux, true, 0x02, 0, 0, NULL))
7662ca97adcSFangzhi Zuo return;
7672ca97adcSFangzhi Zuo
7685d72e247SHamza Mahfooz drm_dbg_dp(aux->drm_dev, "Done\n");
7692ca97adcSFangzhi Zuo }
7702ca97adcSFangzhi Zuo
771c168feedSLee Jones /* MST Dock */
772c168feedSLee Jones static const uint8_t SYNAPTICS_DEVICE_ID[] = "SYNA";
773c168feedSLee Jones
write_dsc_enable_synaptics_non_virtual_dpcd_mst(struct drm_dp_aux * aux,const struct dc_stream_state * stream,bool enable)7749cc37043SFangzhi Zuo static uint8_t write_dsc_enable_synaptics_non_virtual_dpcd_mst(
7759cc37043SFangzhi Zuo struct drm_dp_aux *aux,
7769cc37043SFangzhi Zuo const struct dc_stream_state *stream,
7779cc37043SFangzhi Zuo bool enable)
7789cc37043SFangzhi Zuo {
7799cc37043SFangzhi Zuo uint8_t ret = 0;
7809cc37043SFangzhi Zuo
7815d72e247SHamza Mahfooz drm_dbg_dp(aux->drm_dev,
7823715112cSFangzhi Zuo "MST_DSC Configure DSC to non-virtual dpcd synaptics\n");
7839cc37043SFangzhi Zuo
7849cc37043SFangzhi Zuo if (enable) {
7859cc37043SFangzhi Zuo /* When DSC is enabled on previous boot and reboot with the hub,
7869cc37043SFangzhi Zuo * there is a chance that Synaptics hub gets stuck during reboot sequence.
7879cc37043SFangzhi Zuo * Applying a workaround to reset Synaptics SDP fifo before enabling the first stream
7889cc37043SFangzhi Zuo */
7899cc37043SFangzhi Zuo if (!stream->link->link_status.link_active &&
7909cc37043SFangzhi Zuo memcmp(stream->link->dpcd_caps.branch_dev_name,
7919cc37043SFangzhi Zuo (int8_t *)SYNAPTICS_DEVICE_ID, 4) == 0)
7929cc37043SFangzhi Zuo apply_synaptics_fifo_reset_wa(aux);
7939cc37043SFangzhi Zuo
7949cc37043SFangzhi Zuo ret = drm_dp_dpcd_write(aux, DP_DSC_ENABLE, &enable, 1);
7953715112cSFangzhi Zuo DRM_INFO("MST_DSC Send DSC enable to synaptics\n");
7969cc37043SFangzhi Zuo
7979cc37043SFangzhi Zuo } else {
7989cc37043SFangzhi Zuo /* Synaptics hub not support virtual dpcd,
7999cc37043SFangzhi Zuo * external monitor occur garbage while disable DSC,
8009cc37043SFangzhi Zuo * Disable DSC only when entire link status turn to false,
8019cc37043SFangzhi Zuo */
8029cc37043SFangzhi Zuo if (!stream->link->link_status.link_active) {
8039cc37043SFangzhi Zuo ret = drm_dp_dpcd_write(aux, DP_DSC_ENABLE, &enable, 1);
8043715112cSFangzhi Zuo DRM_INFO("MST_DSC Send DSC disable to synaptics\n");
8059cc37043SFangzhi Zuo }
8069cc37043SFangzhi Zuo }
8079cc37043SFangzhi Zuo
8089cc37043SFangzhi Zuo return ret;
8099cc37043SFangzhi Zuo }
8109cc37043SFangzhi Zuo
dm_helpers_dp_write_dsc_enable(struct dc_context * ctx,const struct dc_stream_state * stream,bool enable)81197bda032SHarry Wentland bool dm_helpers_dp_write_dsc_enable(
81297bda032SHarry Wentland struct dc_context *ctx,
81397bda032SHarry Wentland const struct dc_stream_state *stream,
814bd0c064cSFangzhi Zuo bool enable)
81597bda032SHarry Wentland {
816a4d32303SHamza Mahfooz static const uint8_t DSC_DISABLE;
817a4d32303SHamza Mahfooz static const uint8_t DSC_DECODING = 0x01;
818a4d32303SHamza Mahfooz static const uint8_t DSC_PASSTHROUGH = 0x02;
819a4d32303SHamza Mahfooz
8205d72e247SHamza Mahfooz struct amdgpu_dm_connector *aconnector =
8215d72e247SHamza Mahfooz (struct amdgpu_dm_connector *)stream->dm_stream_context;
8225d72e247SHamza Mahfooz struct drm_device *dev = aconnector->base.dev;
823a4d32303SHamza Mahfooz struct drm_dp_mst_port *port;
824a4d32303SHamza Mahfooz uint8_t enable_dsc = enable ? DSC_DECODING : DSC_DISABLE;
825a4d32303SHamza Mahfooz uint8_t enable_passthrough = enable ? DSC_PASSTHROUGH : DSC_DISABLE;
8266302aeadSColin Ian King uint8_t ret = 0;
827df2f1015SDavid Francis
828f9c8742cSDavid Francis if (stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST) {
829f9c8742cSDavid Francis if (!aconnector->dsc_aux)
830f9c8742cSDavid Francis return false;
831f9c8742cSDavid Francis
8329cc37043SFangzhi Zuo // apply w/a to synaptics
8339cc37043SFangzhi Zuo if (needs_dsc_aux_workaround(aconnector->dc_link) &&
8349cc37043SFangzhi Zuo (aconnector->mst_downstream_port_present.byte & 0x7) != 0x3)
8359cc37043SFangzhi Zuo return write_dsc_enable_synaptics_non_virtual_dpcd_mst(
8369cc37043SFangzhi Zuo aconnector->dsc_aux, stream, enable_dsc);
8379cc37043SFangzhi Zuo
838f0127cb1SWayne Lin port = aconnector->mst_output_port;
839a4d32303SHamza Mahfooz
840a4d32303SHamza Mahfooz if (enable) {
841a4d32303SHamza Mahfooz if (port->passthrough_aux) {
842a4d32303SHamza Mahfooz ret = drm_dp_dpcd_write(port->passthrough_aux,
843a4d32303SHamza Mahfooz DP_DSC_ENABLE,
844a4d32303SHamza Mahfooz &enable_passthrough, 1);
8455d72e247SHamza Mahfooz drm_dbg_dp(dev,
8463715112cSFangzhi Zuo "MST_DSC Sent DSC pass-through enable to virtual dpcd port, ret = %u\n",
847a4d32303SHamza Mahfooz ret);
848a4d32303SHamza Mahfooz }
849a4d32303SHamza Mahfooz
850a4d32303SHamza Mahfooz ret = drm_dp_dpcd_write(aconnector->dsc_aux,
851a4d32303SHamza Mahfooz DP_DSC_ENABLE, &enable_dsc, 1);
8525d72e247SHamza Mahfooz drm_dbg_dp(dev,
8533715112cSFangzhi Zuo "MST_DSC Sent DSC decoding enable to %s port, ret = %u\n",
854a4d32303SHamza Mahfooz (port->passthrough_aux) ? "remote RX" :
855a4d32303SHamza Mahfooz "virtual dpcd",
856a4d32303SHamza Mahfooz ret);
857a4d32303SHamza Mahfooz } else {
858a4d32303SHamza Mahfooz ret = drm_dp_dpcd_write(aconnector->dsc_aux,
859a4d32303SHamza Mahfooz DP_DSC_ENABLE, &enable_dsc, 1);
8605d72e247SHamza Mahfooz drm_dbg_dp(dev,
8613715112cSFangzhi Zuo "MST_DSC Sent DSC decoding disable to %s port, ret = %u\n",
862a4d32303SHamza Mahfooz (port->passthrough_aux) ? "remote RX" :
863a4d32303SHamza Mahfooz "virtual dpcd",
864a4d32303SHamza Mahfooz ret);
865a4d32303SHamza Mahfooz
866a4d32303SHamza Mahfooz if (port->passthrough_aux) {
867a4d32303SHamza Mahfooz ret = drm_dp_dpcd_write(port->passthrough_aux,
868a4d32303SHamza Mahfooz DP_DSC_ENABLE,
869a4d32303SHamza Mahfooz &enable_passthrough, 1);
8705d72e247SHamza Mahfooz drm_dbg_dp(dev,
8713715112cSFangzhi Zuo "MST_DSC Sent DSC pass-through disable to virtual dpcd port, ret = %u\n",
872a4d32303SHamza Mahfooz ret);
873a4d32303SHamza Mahfooz }
874a4d32303SHamza Mahfooz }
875f9c8742cSDavid Francis }
876f9c8742cSDavid Francis
87716f0c500SMikita Lipski if (stream->signal == SIGNAL_TYPE_DISPLAY_PORT || stream->signal == SIGNAL_TYPE_EDP) {
87850b1f44eSFangzhi Zuo if (stream->sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) {
879eda8f799SFangzhi Zuo ret = dm_helpers_dp_write_dpcd(ctx, stream->link, DP_DSC_ENABLE, &enable_dsc, 1);
8805d72e247SHamza Mahfooz drm_dbg_dp(dev,
8813715112cSFangzhi Zuo "SST_DSC Send DSC %s to SST RX\n",
8825d72e247SHamza Mahfooz enable_dsc ? "enable" : "disable");
88350b1f44eSFangzhi Zuo } else if (stream->sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) {
88450b1f44eSFangzhi Zuo ret = dm_helpers_dp_write_dpcd(ctx, stream->link, DP_DSC_ENABLE, &enable_dsc, 1);
8855d72e247SHamza Mahfooz drm_dbg_dp(dev,
8863715112cSFangzhi Zuo "SST_DSC Send DSC %s to DP-HDMI PCON\n",
8875d72e247SHamza Mahfooz enable_dsc ? "enable" : "disable");
88850b1f44eSFangzhi Zuo }
889eda8f799SFangzhi Zuo }
890f9c8742cSDavid Francis
891a4d32303SHamza Mahfooz return ret;
89297bda032SHarry Wentland }
8937c7f5b15SAndrey Grodzovsky
dm_helpers_dp_write_hblank_reduction(struct dc_context * ctx,const struct dc_stream_state * stream)8941619d416SGeorge Shen bool dm_helpers_dp_write_hblank_reduction(struct dc_context *ctx, const struct dc_stream_state *stream)
8951619d416SGeorge Shen {
8961619d416SGeorge Shen // TODO
8971619d416SGeorge Shen return false;
8981619d416SGeorge Shen }
8991619d416SGeorge Shen
dm_helpers_is_dp_sink_present(struct dc_link * link)900aac5db82SHarry Wentland bool dm_helpers_is_dp_sink_present(struct dc_link *link)
901aac5db82SHarry Wentland {
902aac5db82SHarry Wentland bool dp_sink_present;
903aac5db82SHarry Wentland struct amdgpu_dm_connector *aconnector = link->priv;
904aac5db82SHarry Wentland
905aac5db82SHarry Wentland if (!aconnector) {
9063c1fcc55SRoman Li BUG_ON("Failed to find connector for link!");
907aac5db82SHarry Wentland return true;
908aac5db82SHarry Wentland }
909aac5db82SHarry Wentland
910aac5db82SHarry Wentland mutex_lock(&aconnector->dm_dp_aux.aux.hw_mutex);
911aac5db82SHarry Wentland dp_sink_present = dc_link_is_dp_sink_present(link);
912aac5db82SHarry Wentland mutex_unlock(&aconnector->dm_dp_aux.aux.hw_mutex);
913aac5db82SHarry Wentland return dp_sink_present;
914aac5db82SHarry Wentland }
915aac5db82SHarry Wentland
916c6a83708SMario Limonciello static int
dm_helpers_probe_acpi_edid(void * data,u8 * buf,unsigned int block,size_t len)917c6a83708SMario Limonciello dm_helpers_probe_acpi_edid(void *data, u8 *buf, unsigned int block, size_t len)
918c6a83708SMario Limonciello {
919c6a83708SMario Limonciello struct drm_connector *connector = data;
920c6a83708SMario Limonciello struct acpi_device *acpidev = ACPI_COMPANION(connector->dev->dev);
921*870bea21SMario Limonciello unsigned short start = block * EDID_LENGTH;
9220f15cbc2SMario Limonciello struct edid *edid;
923c6a83708SMario Limonciello int r;
924c6a83708SMario Limonciello
925c6a83708SMario Limonciello if (!acpidev)
926c6a83708SMario Limonciello return -ENODEV;
927c6a83708SMario Limonciello
928c6a83708SMario Limonciello /* fetch the entire edid from BIOS */
9290f15cbc2SMario Limonciello r = acpi_video_get_edid(acpidev, ACPI_VIDEO_DISPLAY_LCD, -1, (void *)&edid);
930c6a83708SMario Limonciello if (r < 0) {
931c6a83708SMario Limonciello drm_dbg(connector->dev, "Failed to get EDID from ACPI: %d\n", r);
932c6a83708SMario Limonciello return r;
933c6a83708SMario Limonciello }
934c6a83708SMario Limonciello if (len > r || start > r || start + len > r) {
935c6a83708SMario Limonciello r = -EINVAL;
936c6a83708SMario Limonciello goto cleanup;
937c6a83708SMario Limonciello }
938c6a83708SMario Limonciello
9390f15cbc2SMario Limonciello /* sanity check */
9400f15cbc2SMario Limonciello if (edid->revision < 4 || !(edid->input & DRM_EDID_INPUT_DIGITAL) ||
9410f15cbc2SMario Limonciello (edid->input & DRM_EDID_DIGITAL_TYPE_MASK) == DRM_EDID_DIGITAL_TYPE_UNDEF) {
9420f15cbc2SMario Limonciello r = -EINVAL;
9430f15cbc2SMario Limonciello goto cleanup;
9440f15cbc2SMario Limonciello }
9450f15cbc2SMario Limonciello
9460f15cbc2SMario Limonciello memcpy(buf, (void *)edid + start, len);
947c6a83708SMario Limonciello r = 0;
948c6a83708SMario Limonciello
949c6a83708SMario Limonciello cleanup:
950c6a83708SMario Limonciello kfree(edid);
951c6a83708SMario Limonciello
952c6a83708SMario Limonciello return r;
953c6a83708SMario Limonciello }
954c6a83708SMario Limonciello
955c6a83708SMario Limonciello static const struct drm_edid *
dm_helpers_read_acpi_edid(struct amdgpu_dm_connector * aconnector)956c6a83708SMario Limonciello dm_helpers_read_acpi_edid(struct amdgpu_dm_connector *aconnector)
957c6a83708SMario Limonciello {
958c6a83708SMario Limonciello struct drm_connector *connector = &aconnector->base;
959c6a83708SMario Limonciello
960c6a83708SMario Limonciello if (amdgpu_dc_debug_mask & DC_DISABLE_ACPI_EDID)
961c6a83708SMario Limonciello return NULL;
962c6a83708SMario Limonciello
963c6a83708SMario Limonciello switch (connector->connector_type) {
964c6a83708SMario Limonciello case DRM_MODE_CONNECTOR_LVDS:
965c6a83708SMario Limonciello case DRM_MODE_CONNECTOR_eDP:
966c6a83708SMario Limonciello break;
967c6a83708SMario Limonciello default:
968c6a83708SMario Limonciello return NULL;
969c6a83708SMario Limonciello }
970c6a83708SMario Limonciello
971c6a83708SMario Limonciello if (connector->force == DRM_FORCE_OFF)
972c6a83708SMario Limonciello return NULL;
973c6a83708SMario Limonciello
974c6a83708SMario Limonciello return drm_edid_read_custom(connector, dm_helpers_probe_acpi_edid, connector);
975c6a83708SMario Limonciello }
976c6a83708SMario Limonciello
dm_helpers_read_local_edid(struct dc_context * ctx,struct dc_link * link,struct dc_sink * sink)9777c7f5b15SAndrey Grodzovsky enum dc_edid_status dm_helpers_read_local_edid(
9787c7f5b15SAndrey Grodzovsky struct dc_context *ctx,
9797c7f5b15SAndrey Grodzovsky struct dc_link *link,
9807c7f5b15SAndrey Grodzovsky struct dc_sink *sink)
9817c7f5b15SAndrey Grodzovsky {
982c84dec2fSHarry Wentland struct amdgpu_dm_connector *aconnector = link->priv;
98385d4d684SJerry (Fangzhi) Zuo struct drm_connector *connector = &aconnector->base;
9847c7f5b15SAndrey Grodzovsky struct i2c_adapter *ddc;
9857c7f5b15SAndrey Grodzovsky int retry = 3;
9867c7f5b15SAndrey Grodzovsky enum dc_edid_status edid_status;
98748edb2a4SMelissa Wen const struct drm_edid *drm_edid;
98848edb2a4SMelissa Wen const struct edid *edid;
9897c7f5b15SAndrey Grodzovsky
9907c7f5b15SAndrey Grodzovsky if (link->aux_mode)
9917c7f5b15SAndrey Grodzovsky ddc = &aconnector->dm_dp_aux.aux.ddc;
9927c7f5b15SAndrey Grodzovsky else
9937c7f5b15SAndrey Grodzovsky ddc = &aconnector->i2c->base;
9947c7f5b15SAndrey Grodzovsky
9957c7f5b15SAndrey Grodzovsky /* some dongles read edid incorrectly the first time,
9967c7f5b15SAndrey Grodzovsky * do check sum and retry to make sure read correct edid.
9977c7f5b15SAndrey Grodzovsky */
9987c7f5b15SAndrey Grodzovsky do {
999c6a83708SMario Limonciello drm_edid = dm_helpers_read_acpi_edid(aconnector);
1000c6a83708SMario Limonciello if (drm_edid)
1001c6a83708SMario Limonciello drm_info(connector->dev, "Using ACPI provided EDID for %s\n", connector->name);
1002c6a83708SMario Limonciello else
100348edb2a4SMelissa Wen drm_edid = drm_edid_read_ddc(connector, ddc);
100448edb2a4SMelissa Wen drm_edid_connector_update(connector, drm_edid);
10057c7f5b15SAndrey Grodzovsky
100685d4d684SJerry (Fangzhi) Zuo /* DP Compliance Test 4.2.2.6 */
100785d4d684SJerry (Fangzhi) Zuo if (link->aux_mode && connector->edid_corrupt)
100885d4d684SJerry (Fangzhi) Zuo drm_dp_send_real_edid_checksum(&aconnector->dm_dp_aux.aux, connector->real_edid_checksum);
100985d4d684SJerry (Fangzhi) Zuo
101048edb2a4SMelissa Wen if (!drm_edid && connector->edid_corrupt) {
101185d4d684SJerry (Fangzhi) Zuo connector->edid_corrupt = false;
101285d4d684SJerry (Fangzhi) Zuo return EDID_BAD_CHECKSUM;
101385d4d684SJerry (Fangzhi) Zuo }
101485d4d684SJerry (Fangzhi) Zuo
101548edb2a4SMelissa Wen if (!drm_edid)
10167c7f5b15SAndrey Grodzovsky return EDID_NO_RESPONSE;
10177c7f5b15SAndrey Grodzovsky
101848edb2a4SMelissa Wen edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw()
10197c7f5b15SAndrey Grodzovsky sink->dc_edid.length = EDID_LENGTH * (edid->extensions + 1);
10207c7f5b15SAndrey Grodzovsky memmove(sink->dc_edid.raw_edid, (uint8_t *)edid, sink->dc_edid.length);
10217c7f5b15SAndrey Grodzovsky
10227c7f5b15SAndrey Grodzovsky /* We don't need the original edid anymore */
102348edb2a4SMelissa Wen drm_edid_free(drm_edid);
10247c7f5b15SAndrey Grodzovsky
10257c7f5b15SAndrey Grodzovsky edid_status = dm_helpers_parse_edid_caps(
10263c021931SClaudio Suarez link,
10277c7f5b15SAndrey Grodzovsky &sink->dc_edid,
10287c7f5b15SAndrey Grodzovsky &sink->edid_caps);
10297c7f5b15SAndrey Grodzovsky
10307c7f5b15SAndrey Grodzovsky } while (edid_status == EDID_BAD_CHECKSUM && --retry > 0);
10317c7f5b15SAndrey Grodzovsky
10327c7f5b15SAndrey Grodzovsky if (edid_status != EDID_OK)
10337c7f5b15SAndrey Grodzovsky DRM_ERROR("EDID err: %d, on connector: %s",
10347c7f5b15SAndrey Grodzovsky edid_status,
10357c7f5b15SAndrey Grodzovsky aconnector->base.name);
10362a66c0c9SMikita Lipski if (link->aux_mode) {
10372a66c0c9SMikita Lipski union test_request test_request = {0};
10382a66c0c9SMikita Lipski union test_response test_response = {0};
10396e0ef9d8SMikita Lipski
10402a66c0c9SMikita Lipski dm_helpers_dp_read_dpcd(ctx,
10412a66c0c9SMikita Lipski link,
10422a66c0c9SMikita Lipski DP_TEST_REQUEST,
10432a66c0c9SMikita Lipski &test_request.raw,
10442a66c0c9SMikita Lipski sizeof(union test_request));
10452a66c0c9SMikita Lipski
10462a66c0c9SMikita Lipski if (!test_request.bits.EDID_READ)
10472a66c0c9SMikita Lipski return edid_status;
10482a66c0c9SMikita Lipski
10492a66c0c9SMikita Lipski test_response.bits.EDID_CHECKSUM_WRITE = 1;
10502a66c0c9SMikita Lipski
10512a66c0c9SMikita Lipski dm_helpers_dp_write_dpcd(ctx,
10522a66c0c9SMikita Lipski link,
10532a66c0c9SMikita Lipski DP_TEST_EDID_CHECKSUM,
10542a66c0c9SMikita Lipski &sink->dc_edid.raw_edid[sink->dc_edid.length-1],
10552a66c0c9SMikita Lipski 1);
10562a66c0c9SMikita Lipski
10572a66c0c9SMikita Lipski dm_helpers_dp_write_dpcd(ctx,
10582a66c0c9SMikita Lipski link,
10592a66c0c9SMikita Lipski DP_TEST_RESPONSE,
10602a66c0c9SMikita Lipski &test_response.raw,
10612a66c0c9SMikita Lipski sizeof(test_response));
10622a66c0c9SMikita Lipski
10632a66c0c9SMikita Lipski }
10647c7f5b15SAndrey Grodzovsky
10657c7f5b15SAndrey Grodzovsky return edid_status;
10667c7f5b15SAndrey Grodzovsky }
dm_helper_dmub_aux_transfer_sync(struct dc_context * ctx,const struct dc_link * link,struct aux_payload * payload,enum aux_return_code_type * operation_result)106781927e28SJude Shih int dm_helper_dmub_aux_transfer_sync(
106881927e28SJude Shih struct dc_context *ctx,
106981927e28SJude Shih const struct dc_link *link,
107081927e28SJude Shih struct aux_payload *payload,
107181927e28SJude Shih enum aux_return_code_type *operation_result)
107281927e28SJude Shih {
1073bfe79f5fSWayne Lin if (!link->hpd_status) {
1074bfe79f5fSWayne Lin *operation_result = AUX_RET_ERROR_HPD_DISCON;
1075bfe79f5fSWayne Lin return -1;
1076bfe79f5fSWayne Lin }
1077bfe79f5fSWayne Lin
1078ead08b95SStylon Wang return amdgpu_dm_process_dmub_aux_transfer_sync(ctx, link->link_index, payload,
1079ead08b95SStylon Wang operation_result);
108081927e28SJude Shih }
108188f52b1fSJude Shih
dm_helpers_dmub_set_config_sync(struct dc_context * ctx,const struct dc_link * link,struct set_config_cmd_payload * payload,enum set_config_status * operation_result)108288f52b1fSJude Shih int dm_helpers_dmub_set_config_sync(struct dc_context *ctx,
108388f52b1fSJude Shih const struct dc_link *link,
108488f52b1fSJude Shih struct set_config_cmd_payload *payload,
108588f52b1fSJude Shih enum set_config_status *operation_result)
108688f52b1fSJude Shih {
1087ead08b95SStylon Wang return amdgpu_dm_process_dmub_set_config_sync(ctx, link->link_index, payload,
1088ead08b95SStylon Wang operation_result);
108988f52b1fSJude Shih }
109088f52b1fSJude Shih
dm_set_dcn_clocks(struct dc_context * ctx,struct dc_clocks * clks)109115cf3974SDmytro Laktyushkin void dm_set_dcn_clocks(struct dc_context *ctx, struct dc_clocks *clks)
109215cf3974SDmytro Laktyushkin {
109315cf3974SDmytro Laktyushkin /* TODO: something */
109415cf3974SDmytro Laktyushkin }
109579037324SBhawanpreet Lakha
dm_helpers_smu_timeout(struct dc_context * ctx,unsigned int msg_id,unsigned int param,unsigned int timeout_us)1096118a3315SNicholas Kazlauskas void dm_helpers_smu_timeout(struct dc_context *ctx, unsigned int msg_id, unsigned int param, unsigned int timeout_us)
1097118a3315SNicholas Kazlauskas {
1098118a3315SNicholas Kazlauskas // TODO:
1099118a3315SNicholas Kazlauskas //amdgpu_device_gpu_recover(dc_context->driver-context, NULL);
1100118a3315SNicholas Kazlauskas }
1101118a3315SNicholas Kazlauskas
dm_helpers_init_panel_settings(struct dc_context * ctx,struct dc_panel_config * panel_config,struct dc_sink * sink)1102c17a34e0SIan Chen void dm_helpers_init_panel_settings(
1103c17a34e0SIan Chen struct dc_context *ctx,
1104eccff6cdSIan Chen struct dc_panel_config *panel_config,
1105eccff6cdSIan Chen struct dc_sink *sink)
1106c17a34e0SIan Chen {
1107eccff6cdSIan Chen // Extra Panel Power Sequence
1108eccff6cdSIan Chen panel_config->pps.extra_t3_ms = sink->edid_caps.panel_patch.extra_t3_ms;
1109eccff6cdSIan Chen panel_config->pps.extra_t7_ms = sink->edid_caps.panel_patch.extra_t7_ms;
1110eccff6cdSIan Chen panel_config->pps.extra_delay_backlight_off = sink->edid_caps.panel_patch.extra_delay_backlight_off;
1111eccff6cdSIan Chen panel_config->pps.extra_post_t7_ms = 0;
1112eccff6cdSIan Chen panel_config->pps.extra_pre_t11_ms = 0;
1113eccff6cdSIan Chen panel_config->pps.extra_t12_ms = sink->edid_caps.panel_patch.extra_t12_ms;
1114eccff6cdSIan Chen panel_config->pps.extra_post_OUI_ms = 0;
1115c17a34e0SIan Chen // Feature DSC
1116c17a34e0SIan Chen panel_config->dsc.disable_dsc_edp = false;
1117c17a34e0SIan Chen panel_config->dsc.force_dsc_edp_policy = 0;
1118c17a34e0SIan Chen }
1119c17a34e0SIan Chen
dm_helpers_override_panel_settings(struct dc_context * ctx,struct dc_panel_config * panel_config)1120c17a34e0SIan Chen void dm_helpers_override_panel_settings(
1121c17a34e0SIan Chen struct dc_context *ctx,
1122c17a34e0SIan Chen struct dc_panel_config *panel_config)
1123c17a34e0SIan Chen {
1124c17a34e0SIan Chen // Feature DSC
1125f0b60e6eSSrinivasan Shanmugam if (amdgpu_dc_debug_mask & DC_DISABLE_DSC)
1126c17a34e0SIan Chen panel_config->dsc.disable_dsc_edp = true;
1127c17a34e0SIan Chen }
1128c17a34e0SIan Chen
dm_helpers_allocate_gpu_mem(struct dc_context * ctx,enum dc_gpu_mem_alloc_type type,size_t size,long long * addr)112979037324SBhawanpreet Lakha void *dm_helpers_allocate_gpu_mem(
113079037324SBhawanpreet Lakha struct dc_context *ctx,
113179037324SBhawanpreet Lakha enum dc_gpu_mem_alloc_type type,
113279037324SBhawanpreet Lakha size_t size,
113379037324SBhawanpreet Lakha long long *addr)
113479037324SBhawanpreet Lakha {
11350dd79532SZhan Liu struct amdgpu_device *adev = ctx->driver_context;
11360dd79532SZhan Liu
1137234e9455SAurabindo Pillai return dm_allocate_gpu_mem(adev, type, size, addr);
113879037324SBhawanpreet Lakha }
113979037324SBhawanpreet Lakha
dm_helpers_free_gpu_mem(struct dc_context * ctx,enum dc_gpu_mem_alloc_type type,void * pvMem)114079037324SBhawanpreet Lakha void dm_helpers_free_gpu_mem(
114179037324SBhawanpreet Lakha struct dc_context *ctx,
114279037324SBhawanpreet Lakha enum dc_gpu_mem_alloc_type type,
114379037324SBhawanpreet Lakha void *pvMem)
114479037324SBhawanpreet Lakha {
11450dd79532SZhan Liu struct amdgpu_device *adev = ctx->driver_context;
11460dd79532SZhan Liu
1147d4f36e5fSAurabindo Pillai dm_free_gpu_mem(adev, type, pvMem);
114879037324SBhawanpreet Lakha }
114970732504SYongqiang Sun
dm_helpers_dmub_outbox_interrupt_control(struct dc_context * ctx,bool enable)115081927e28SJude Shih bool dm_helpers_dmub_outbox_interrupt_control(struct dc_context *ctx, bool enable)
115170732504SYongqiang Sun {
1152a08f16cfSLeo (Hanghong) Ma enum dc_irq_source irq_source;
1153a08f16cfSLeo (Hanghong) Ma bool ret;
1154a08f16cfSLeo (Hanghong) Ma
115581927e28SJude Shih irq_source = DC_IRQ_SOURCE_DMCUB_OUTBOX;
1156a08f16cfSLeo (Hanghong) Ma
1157a08f16cfSLeo (Hanghong) Ma ret = dc_interrupt_set(ctx->dc, irq_source, enable);
1158a08f16cfSLeo (Hanghong) Ma
1159a08f16cfSLeo (Hanghong) Ma DRM_DEBUG_DRIVER("Dmub trace irq %sabling: r=%d\n",
1160a08f16cfSLeo (Hanghong) Ma enable ? "en" : "dis", ret);
1161a08f16cfSLeo (Hanghong) Ma return ret;
116270732504SYongqiang Sun }
11636016cd9dSBing Guo
dm_helpers_mst_enable_stream_features(const struct dc_stream_state * stream)11646016cd9dSBing Guo void dm_helpers_mst_enable_stream_features(const struct dc_stream_state *stream)
11656016cd9dSBing Guo {
11666016cd9dSBing Guo /* TODO: virtual DPCD */
11676016cd9dSBing Guo struct dc_link *link = stream->link;
11686016cd9dSBing Guo union down_spread_ctrl old_downspread;
11696016cd9dSBing Guo union down_spread_ctrl new_downspread;
11706016cd9dSBing Guo
11716016cd9dSBing Guo if (link->aux_access_disabled)
11726016cd9dSBing Guo return;
11736016cd9dSBing Guo
11746016cd9dSBing Guo if (!dm_helpers_dp_read_dpcd(link->ctx, link, DP_DOWNSPREAD_CTRL,
11756016cd9dSBing Guo &old_downspread.raw,
11766016cd9dSBing Guo sizeof(old_downspread)))
11776016cd9dSBing Guo return;
11786016cd9dSBing Guo
11796016cd9dSBing Guo new_downspread.raw = old_downspread.raw;
11806016cd9dSBing Guo new_downspread.bits.IGNORE_MSA_TIMING_PARAM =
11816016cd9dSBing Guo (stream->ignore_msa_timing_param) ? 1 : 0;
11826016cd9dSBing Guo
11836016cd9dSBing Guo if (new_downspread.raw != old_downspread.raw)
11846016cd9dSBing Guo dm_helpers_dp_write_dpcd(link->ctx, link, DP_DOWNSPREAD_CTRL,
11856016cd9dSBing Guo &new_downspread.raw,
11866016cd9dSBing Guo sizeof(new_downspread));
11876016cd9dSBing Guo }
1188f01ee019SFangzhi Zuo
dm_helpers_dp_handle_test_pattern_request(struct dc_context * ctx,const struct dc_link * link,union link_test_pattern dpcd_test_pattern,union test_misc dpcd_test_params)1189028c4ccfSQingqing Zhuo bool dm_helpers_dp_handle_test_pattern_request(
1190028c4ccfSQingqing Zhuo struct dc_context *ctx,
1191028c4ccfSQingqing Zhuo const struct dc_link *link,
1192028c4ccfSQingqing Zhuo union link_test_pattern dpcd_test_pattern,
1193028c4ccfSQingqing Zhuo union test_misc dpcd_test_params)
1194028c4ccfSQingqing Zhuo {
1195028c4ccfSQingqing Zhuo enum dp_test_pattern test_pattern;
1196028c4ccfSQingqing Zhuo enum dp_test_pattern_color_space test_pattern_color_space =
1197028c4ccfSQingqing Zhuo DP_TEST_PATTERN_COLOR_SPACE_UNDEFINED;
1198028c4ccfSQingqing Zhuo enum dc_color_depth requestColorDepth = COLOR_DEPTH_UNDEFINED;
1199028c4ccfSQingqing Zhuo enum dc_pixel_encoding requestPixelEncoding = PIXEL_ENCODING_UNDEFINED;
1200028c4ccfSQingqing Zhuo struct pipe_ctx *pipes = link->dc->current_state->res_ctx.pipe_ctx;
1201028c4ccfSQingqing Zhuo struct pipe_ctx *pipe_ctx = NULL;
1202028c4ccfSQingqing Zhuo struct amdgpu_dm_connector *aconnector = link->priv;
12035d72e247SHamza Mahfooz struct drm_device *dev = aconnector->base.dev;
12048a79f7cdSAurabindo Pillai struct dc_state *dc_state = ctx->dc->current_state;
12058a79f7cdSAurabindo Pillai struct clk_mgr *clk_mgr = ctx->dc->clk_mgr;
1206028c4ccfSQingqing Zhuo int i;
1207028c4ccfSQingqing Zhuo
1208028c4ccfSQingqing Zhuo for (i = 0; i < MAX_PIPES; i++) {
1209028c4ccfSQingqing Zhuo if (pipes[i].stream == NULL)
1210028c4ccfSQingqing Zhuo continue;
1211028c4ccfSQingqing Zhuo
1212028c4ccfSQingqing Zhuo if (pipes[i].stream->link == link && !pipes[i].top_pipe &&
1213028c4ccfSQingqing Zhuo !pipes[i].prev_odm_pipe) {
1214028c4ccfSQingqing Zhuo pipe_ctx = &pipes[i];
1215028c4ccfSQingqing Zhuo break;
1216028c4ccfSQingqing Zhuo }
1217028c4ccfSQingqing Zhuo }
1218028c4ccfSQingqing Zhuo
1219028c4ccfSQingqing Zhuo if (pipe_ctx == NULL)
1220028c4ccfSQingqing Zhuo return false;
1221028c4ccfSQingqing Zhuo
1222028c4ccfSQingqing Zhuo switch (dpcd_test_pattern.bits.PATTERN) {
1223028c4ccfSQingqing Zhuo case LINK_TEST_PATTERN_COLOR_RAMP:
1224028c4ccfSQingqing Zhuo test_pattern = DP_TEST_PATTERN_COLOR_RAMP;
1225028c4ccfSQingqing Zhuo break;
1226028c4ccfSQingqing Zhuo case LINK_TEST_PATTERN_VERTICAL_BARS:
1227028c4ccfSQingqing Zhuo test_pattern = DP_TEST_PATTERN_VERTICAL_BARS;
1228028c4ccfSQingqing Zhuo break; /* black and white */
1229028c4ccfSQingqing Zhuo case LINK_TEST_PATTERN_COLOR_SQUARES:
1230028c4ccfSQingqing Zhuo test_pattern = (dpcd_test_params.bits.DYN_RANGE ==
1231028c4ccfSQingqing Zhuo TEST_DYN_RANGE_VESA ?
1232028c4ccfSQingqing Zhuo DP_TEST_PATTERN_COLOR_SQUARES :
1233028c4ccfSQingqing Zhuo DP_TEST_PATTERN_COLOR_SQUARES_CEA);
1234028c4ccfSQingqing Zhuo break;
1235028c4ccfSQingqing Zhuo default:
1236028c4ccfSQingqing Zhuo test_pattern = DP_TEST_PATTERN_VIDEO_MODE;
1237028c4ccfSQingqing Zhuo break;
1238028c4ccfSQingqing Zhuo }
1239028c4ccfSQingqing Zhuo
1240028c4ccfSQingqing Zhuo if (dpcd_test_params.bits.CLR_FORMAT == 0)
1241028c4ccfSQingqing Zhuo test_pattern_color_space = DP_TEST_PATTERN_COLOR_SPACE_RGB;
1242028c4ccfSQingqing Zhuo else
1243028c4ccfSQingqing Zhuo test_pattern_color_space = dpcd_test_params.bits.YCBCR_COEFS ?
1244028c4ccfSQingqing Zhuo DP_TEST_PATTERN_COLOR_SPACE_YCBCR709 :
1245028c4ccfSQingqing Zhuo DP_TEST_PATTERN_COLOR_SPACE_YCBCR601;
1246028c4ccfSQingqing Zhuo
1247028c4ccfSQingqing Zhuo switch (dpcd_test_params.bits.BPC) {
1248028c4ccfSQingqing Zhuo case 0: // 6 bits
1249028c4ccfSQingqing Zhuo requestColorDepth = COLOR_DEPTH_666;
1250028c4ccfSQingqing Zhuo break;
1251028c4ccfSQingqing Zhuo case 1: // 8 bits
1252028c4ccfSQingqing Zhuo requestColorDepth = COLOR_DEPTH_888;
1253028c4ccfSQingqing Zhuo break;
1254028c4ccfSQingqing Zhuo case 2: // 10 bits
1255028c4ccfSQingqing Zhuo requestColorDepth = COLOR_DEPTH_101010;
1256028c4ccfSQingqing Zhuo break;
1257028c4ccfSQingqing Zhuo case 3: // 12 bits
1258028c4ccfSQingqing Zhuo requestColorDepth = COLOR_DEPTH_121212;
1259028c4ccfSQingqing Zhuo break;
1260028c4ccfSQingqing Zhuo default:
1261028c4ccfSQingqing Zhuo break;
1262028c4ccfSQingqing Zhuo }
1263028c4ccfSQingqing Zhuo
1264028c4ccfSQingqing Zhuo switch (dpcd_test_params.bits.CLR_FORMAT) {
1265028c4ccfSQingqing Zhuo case 0:
1266028c4ccfSQingqing Zhuo requestPixelEncoding = PIXEL_ENCODING_RGB;
1267028c4ccfSQingqing Zhuo break;
1268028c4ccfSQingqing Zhuo case 1:
1269028c4ccfSQingqing Zhuo requestPixelEncoding = PIXEL_ENCODING_YCBCR422;
1270028c4ccfSQingqing Zhuo break;
1271028c4ccfSQingqing Zhuo case 2:
1272028c4ccfSQingqing Zhuo requestPixelEncoding = PIXEL_ENCODING_YCBCR444;
1273028c4ccfSQingqing Zhuo break;
1274028c4ccfSQingqing Zhuo default:
1275028c4ccfSQingqing Zhuo requestPixelEncoding = PIXEL_ENCODING_RGB;
1276028c4ccfSQingqing Zhuo break;
1277028c4ccfSQingqing Zhuo }
1278028c4ccfSQingqing Zhuo
1279028c4ccfSQingqing Zhuo if ((requestColorDepth != COLOR_DEPTH_UNDEFINED
1280028c4ccfSQingqing Zhuo && pipe_ctx->stream->timing.display_color_depth != requestColorDepth)
1281028c4ccfSQingqing Zhuo || (requestPixelEncoding != PIXEL_ENCODING_UNDEFINED
1282028c4ccfSQingqing Zhuo && pipe_ctx->stream->timing.pixel_encoding != requestPixelEncoding)) {
12835d72e247SHamza Mahfooz drm_dbg(dev,
12845d72e247SHamza Mahfooz "original bpc %d pix encoding %d, changing to %d %d\n",
1285028c4ccfSQingqing Zhuo pipe_ctx->stream->timing.display_color_depth,
1286028c4ccfSQingqing Zhuo pipe_ctx->stream->timing.pixel_encoding,
1287028c4ccfSQingqing Zhuo requestColorDepth,
1288028c4ccfSQingqing Zhuo requestPixelEncoding);
1289028c4ccfSQingqing Zhuo pipe_ctx->stream->timing.display_color_depth = requestColorDepth;
1290028c4ccfSQingqing Zhuo pipe_ctx->stream->timing.pixel_encoding = requestPixelEncoding;
1291028c4ccfSQingqing Zhuo
129254618888SWenjing Liu dc_link_update_dsc_config(pipe_ctx);
1293028c4ccfSQingqing Zhuo
1294028c4ccfSQingqing Zhuo aconnector->timing_changed = true;
1295028c4ccfSQingqing Zhuo /* store current timing */
1296028c4ccfSQingqing Zhuo if (aconnector->timing_requested)
1297028c4ccfSQingqing Zhuo *aconnector->timing_requested = pipe_ctx->stream->timing;
1298028c4ccfSQingqing Zhuo else
12995d72e247SHamza Mahfooz drm_err(dev, "timing storage failed\n");
1300028c4ccfSQingqing Zhuo
1301028c4ccfSQingqing Zhuo }
1302028c4ccfSQingqing Zhuo
1303d736c2e0SGeorge Shen pipe_ctx->stream->test_pattern.type = test_pattern;
1304d736c2e0SGeorge Shen pipe_ctx->stream->test_pattern.color_space = test_pattern_color_space;
1305d736c2e0SGeorge Shen
13068a79f7cdSAurabindo Pillai /* Temp W/A for compliance test failure */
13078a79f7cdSAurabindo Pillai dc_state->bw_ctx.bw.dcn.clk.p_state_change_support = false;
13088a79f7cdSAurabindo Pillai dc_state->bw_ctx.bw.dcn.clk.dramclk_khz = clk_mgr->dc_mode_softmax_enabled ?
13098a79f7cdSAurabindo Pillai clk_mgr->bw_params->dc_mode_softmax_memclk : clk_mgr->bw_params->max_memclk_mhz;
13108a79f7cdSAurabindo Pillai dc_state->bw_ctx.bw.dcn.clk.idle_dramclk_khz = dc_state->bw_ctx.bw.dcn.clk.dramclk_khz;
13118a79f7cdSAurabindo Pillai ctx->dc->clk_mgr->funcs->update_clocks(
13128a79f7cdSAurabindo Pillai ctx->dc->clk_mgr,
13138a79f7cdSAurabindo Pillai dc_state,
13148a79f7cdSAurabindo Pillai false);
13158a79f7cdSAurabindo Pillai
1316028c4ccfSQingqing Zhuo dc_link_dp_set_test_pattern(
1317028c4ccfSQingqing Zhuo (struct dc_link *) link,
1318028c4ccfSQingqing Zhuo test_pattern,
1319028c4ccfSQingqing Zhuo test_pattern_color_space,
1320028c4ccfSQingqing Zhuo NULL,
1321028c4ccfSQingqing Zhuo NULL,
1322028c4ccfSQingqing Zhuo 0);
1323028c4ccfSQingqing Zhuo
1324028c4ccfSQingqing Zhuo return false;
1325028c4ccfSQingqing Zhuo }
1326028c4ccfSQingqing Zhuo
dm_set_phyd32clk(struct dc_context * ctx,int freq_khz)1327f01ee019SFangzhi Zuo void dm_set_phyd32clk(struct dc_context *ctx, int freq_khz)
1328f01ee019SFangzhi Zuo {
1329d9eb8feaSWenjing Liu // TODO
1330f01ee019SFangzhi Zuo }
1331ac02dc34SEric Yang
dm_helpers_enable_periodic_detection(struct dc_context * ctx,bool enable)1332ac02dc34SEric Yang void dm_helpers_enable_periodic_detection(struct dc_context *ctx, bool enable)
1333ac02dc34SEric Yang {
1334afca033fSRoman Li struct amdgpu_device *adev = ctx->driver_context;
1335afca033fSRoman Li
13369862ef7bSRoman Li if (adev->dm.idle_workqueue) {
1337afca033fSRoman Li adev->dm.idle_workqueue->enable = enable;
13389862ef7bSRoman Li if (enable && !adev->dm.idle_workqueue->running && amdgpu_dm_is_headless(adev))
13399862ef7bSRoman Li schedule_work(&adev->dm.idle_workqueue->work);
13409862ef7bSRoman Li }
1341ac02dc34SEric Yang }
1342ea192af5SMichael Strauss
dm_helpers_dp_mst_update_branch_bandwidth(struct dc_context * ctx,struct dc_link * link)1343ea192af5SMichael Strauss void dm_helpers_dp_mst_update_branch_bandwidth(
1344ea192af5SMichael Strauss struct dc_context *ctx,
1345ea192af5SMichael Strauss struct dc_link *link)
1346ea192af5SMichael Strauss {
1347ea192af5SMichael Strauss // TODO
1348ea192af5SMichael Strauss }
1349ea192af5SMichael Strauss
dm_is_freesync_pcon_whitelist(const uint32_t branch_dev_id)13505b49da02SSung Joon Kim static bool dm_is_freesync_pcon_whitelist(const uint32_t branch_dev_id)
13515b49da02SSung Joon Kim {
13525b49da02SSung Joon Kim bool ret_val = false;
13535b49da02SSung Joon Kim
13545b49da02SSung Joon Kim switch (branch_dev_id) {
13555b49da02SSung Joon Kim case DP_BRANCH_DEVICE_ID_0060AD:
13566ed373b0SSung Joon Kim case DP_BRANCH_DEVICE_ID_00E04C:
13576ed373b0SSung Joon Kim case DP_BRANCH_DEVICE_ID_90CC24:
13585b49da02SSung Joon Kim ret_val = true;
13595b49da02SSung Joon Kim break;
13605b49da02SSung Joon Kim default:
13615b49da02SSung Joon Kim break;
13625b49da02SSung Joon Kim }
13635b49da02SSung Joon Kim
13645b49da02SSung Joon Kim return ret_val;
13655b49da02SSung Joon Kim }
13665b49da02SSung Joon Kim
dm_get_adaptive_sync_support_type(struct dc_link * link)13675b49da02SSung Joon Kim enum adaptive_sync_type dm_get_adaptive_sync_support_type(struct dc_link *link)
13685b49da02SSung Joon Kim {
13695b49da02SSung Joon Kim struct dpcd_caps *dpcd_caps = &link->dpcd_caps;
13705b49da02SSung Joon Kim enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE;
13715b49da02SSung Joon Kim
13725b49da02SSung Joon Kim switch (dpcd_caps->dongle_type) {
13735b49da02SSung Joon Kim case DISPLAY_DONGLE_DP_HDMI_CONVERTER:
13745b49da02SSung Joon Kim if (dpcd_caps->adaptive_sync_caps.dp_adap_sync_caps.bits.ADAPTIVE_SYNC_SDP_SUPPORT == true &&
13755b49da02SSung Joon Kim dpcd_caps->allow_invalid_MSA_timing_param == true &&
13765b49da02SSung Joon Kim dm_is_freesync_pcon_whitelist(dpcd_caps->branch_dev_id))
13775b49da02SSung Joon Kim as_type = FREESYNC_TYPE_PCON_IN_WHITELIST;
13785b49da02SSung Joon Kim break;
13795b49da02SSung Joon Kim default:
13805b49da02SSung Joon Kim break;
13815b49da02SSung Joon Kim }
13825b49da02SSung Joon Kim
13835b49da02SSung Joon Kim return as_type;
13845b49da02SSung Joon Kim }
13855f30ee49SSamson Tam
dm_helpers_is_fullscreen(struct dc_context * ctx,struct dc_stream_state * stream)13865f30ee49SSamson Tam bool dm_helpers_is_fullscreen(struct dc_context *ctx, struct dc_stream_state *stream)
13875f30ee49SSamson Tam {
13885f30ee49SSamson Tam // TODO
13895f30ee49SSamson Tam return false;
13905f30ee49SSamson Tam }
13915f30ee49SSamson Tam
dm_helpers_is_hdr_on(struct dc_context * ctx,struct dc_stream_state * stream)13925f30ee49SSamson Tam bool dm_helpers_is_hdr_on(struct dc_context *ctx, struct dc_stream_state *stream)
13935f30ee49SSamson Tam {
13945f30ee49SSamson Tam // TODO
13955f30ee49SSamson Tam return false;
13965f30ee49SSamson Tam }
1397