xref: /linux-6.15/drivers/base/regmap/regcache.c (revision fd80df35)
137613fa5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
237613fa5SGreg Kroah-Hartman //
337613fa5SGreg Kroah-Hartman // Register cache access API
437613fa5SGreg Kroah-Hartman //
537613fa5SGreg Kroah-Hartman // Copyright 2011 Wolfson Microelectronics plc
637613fa5SGreg Kroah-Hartman //
737613fa5SGreg Kroah-Hartman // Author: Dimitris Papastamos <[email protected]>
89fabe24eSDimitris Papastamos 
9f094fea6SMark Brown #include <linux/bsearch.h>
10e39be3a3SXiubo Li #include <linux/device.h>
11e39be3a3SXiubo Li #include <linux/export.h>
12e39be3a3SXiubo Li #include <linux/slab.h>
13c08604b8SDimitris Papastamos #include <linux/sort.h>
149fabe24eSDimitris Papastamos 
15f58078daSSteven Rostedt #include "trace.h"
169fabe24eSDimitris Papastamos #include "internal.h"
179fabe24eSDimitris Papastamos 
189fabe24eSDimitris Papastamos static const struct regcache_ops *cache_types[] = {
1928644c80SDimitris Papastamos 	&regcache_rbtree_ops,
20f033c26dSMark Brown 	&regcache_maple_ops,
212ac902ceSMark Brown 	&regcache_flat_ops,
229fabe24eSDimitris Papastamos };
239fabe24eSDimitris Papastamos 
regcache_defaults_cmp(const void * a,const void * b)24*fd80df35SCharles Keepax static int regcache_defaults_cmp(const void *a, const void *b)
25*fd80df35SCharles Keepax {
26*fd80df35SCharles Keepax 	const struct reg_default *x = a;
27*fd80df35SCharles Keepax 	const struct reg_default *y = b;
28*fd80df35SCharles Keepax 
29*fd80df35SCharles Keepax 	if (x->reg > y->reg)
30*fd80df35SCharles Keepax 		return 1;
31*fd80df35SCharles Keepax 	else if (x->reg < y->reg)
32*fd80df35SCharles Keepax 		return -1;
33*fd80df35SCharles Keepax 	else
34*fd80df35SCharles Keepax 		return 0;
35*fd80df35SCharles Keepax }
36*fd80df35SCharles Keepax 
regcache_defaults_swap(void * a,void * b,int size)37*fd80df35SCharles Keepax static void regcache_defaults_swap(void *a, void *b, int size)
38*fd80df35SCharles Keepax {
39*fd80df35SCharles Keepax 	struct reg_default *x = a;
40*fd80df35SCharles Keepax 	struct reg_default *y = b;
41*fd80df35SCharles Keepax 	struct reg_default tmp;
42*fd80df35SCharles Keepax 
43*fd80df35SCharles Keepax 	tmp = *x;
44*fd80df35SCharles Keepax 	*x = *y;
45*fd80df35SCharles Keepax 	*y = tmp;
46*fd80df35SCharles Keepax }
47*fd80df35SCharles Keepax 
regcache_sort_defaults(struct reg_default * defaults,unsigned int ndefaults)48*fd80df35SCharles Keepax void regcache_sort_defaults(struct reg_default *defaults, unsigned int ndefaults)
49*fd80df35SCharles Keepax {
50*fd80df35SCharles Keepax 	sort(defaults, ndefaults, sizeof(*defaults),
51*fd80df35SCharles Keepax 	     regcache_defaults_cmp, regcache_defaults_swap);
52*fd80df35SCharles Keepax }
53*fd80df35SCharles Keepax EXPORT_SYMBOL_GPL(regcache_sort_defaults);
54*fd80df35SCharles Keepax 
regcache_hw_init(struct regmap * map)559fabe24eSDimitris Papastamos static int regcache_hw_init(struct regmap *map)
569fabe24eSDimitris Papastamos {
579fabe24eSDimitris Papastamos 	int i, j;
589fabe24eSDimitris Papastamos 	int ret;
599fabe24eSDimitris Papastamos 	int count;
603245d460SMark Brown 	unsigned int reg, val;
619fabe24eSDimitris Papastamos 	void *tmp_buf;
629fabe24eSDimitris Papastamos 
639fabe24eSDimitris Papastamos 	if (!map->num_reg_defaults_raw)
649fabe24eSDimitris Papastamos 		return -EINVAL;
659fabe24eSDimitris Papastamos 
66fb70067eSXiubo Li 	/* calculate the size of reg_defaults */
67fb70067eSXiubo Li 	for (count = 0, i = 0; i < map->num_reg_defaults_raw; i++)
68b2c7f5d9SMaarten ter Huurne 		if (regmap_readable(map, i * map->reg_stride) &&
69b2c7f5d9SMaarten ter Huurne 		    !regmap_volatile(map, i * map->reg_stride))
70fb70067eSXiubo Li 			count++;
71fb70067eSXiubo Li 
72b2c7f5d9SMaarten ter Huurne 	/* all registers are unreadable or volatile, so just bypass */
73fb70067eSXiubo Li 	if (!count) {
74fb70067eSXiubo Li 		map->cache_bypass = true;
75fb70067eSXiubo Li 		return 0;
76fb70067eSXiubo Li 	}
77fb70067eSXiubo Li 
78fb70067eSXiubo Li 	map->num_reg_defaults = count;
79fb70067eSXiubo Li 	map->reg_defaults = kmalloc_array(count, sizeof(struct reg_default),
80fb70067eSXiubo Li 					  GFP_KERNEL);
81fb70067eSXiubo Li 	if (!map->reg_defaults)
82fb70067eSXiubo Li 		return -ENOMEM;
83fb70067eSXiubo Li 
849fabe24eSDimitris Papastamos 	if (!map->reg_defaults_raw) {
85621a5f7aSViresh Kumar 		bool cache_bypass = map->cache_bypass;
869fabe24eSDimitris Papastamos 		dev_warn(map->dev, "No cache defaults, reading back from HW\n");
87df00c79fSLaxman Dewangan 
88df00c79fSLaxman Dewangan 		/* Bypass the cache access till data read from HW */
89621a5f7aSViresh Kumar 		map->cache_bypass = true;
909fabe24eSDimitris Papastamos 		tmp_buf = kmalloc(map->cache_size_raw, GFP_KERNEL);
91fb70067eSXiubo Li 		if (!tmp_buf) {
92fb70067eSXiubo Li 			ret = -ENOMEM;
93fb70067eSXiubo Li 			goto err_free;
94fb70067eSXiubo Li 		}
95eb4cb76fSMark Brown 		ret = regmap_raw_read(map, 0, tmp_buf,
96d51fe1f3SMaciej S. Szmigiero 				      map->cache_size_raw);
97df00c79fSLaxman Dewangan 		map->cache_bypass = cache_bypass;
983245d460SMark Brown 		if (ret == 0) {
999fabe24eSDimitris Papastamos 			map->reg_defaults_raw = tmp_buf;
100b67498d6SJiapeng Zhong 			map->cache_free = true;
1013245d460SMark Brown 		} else {
1023245d460SMark Brown 			kfree(tmp_buf);
1033245d460SMark Brown 		}
1049fabe24eSDimitris Papastamos 	}
1059fabe24eSDimitris Papastamos 
1069fabe24eSDimitris Papastamos 	/* fill the reg_defaults */
1079fabe24eSDimitris Papastamos 	for (i = 0, j = 0; i < map->num_reg_defaults_raw; i++) {
1083245d460SMark Brown 		reg = i * map->reg_stride;
1093245d460SMark Brown 
1103245d460SMark Brown 		if (!regmap_readable(map, reg))
1119fabe24eSDimitris Papastamos 			continue;
1123245d460SMark Brown 
1133245d460SMark Brown 		if (regmap_volatile(map, reg))
1143245d460SMark Brown 			continue;
1153245d460SMark Brown 
1163245d460SMark Brown 		if (map->reg_defaults_raw) {
117fbba43c5SXiubo Li 			val = regcache_get_val(map, map->reg_defaults_raw, i);
1183245d460SMark Brown 		} else {
1193245d460SMark Brown 			bool cache_bypass = map->cache_bypass;
1203245d460SMark Brown 
1213245d460SMark Brown 			map->cache_bypass = true;
1223245d460SMark Brown 			ret = regmap_read(map, reg, &val);
1233245d460SMark Brown 			map->cache_bypass = cache_bypass;
1243245d460SMark Brown 			if (ret != 0) {
1253245d460SMark Brown 				dev_err(map->dev, "Failed to read %d: %d\n",
1263245d460SMark Brown 					reg, ret);
1273245d460SMark Brown 				goto err_free;
1283245d460SMark Brown 			}
1293245d460SMark Brown 		}
1303245d460SMark Brown 
1313245d460SMark Brown 		map->reg_defaults[j].reg = reg;
1329fabe24eSDimitris Papastamos 		map->reg_defaults[j].def = val;
1339fabe24eSDimitris Papastamos 		j++;
1349fabe24eSDimitris Papastamos 	}
1359fabe24eSDimitris Papastamos 
1369fabe24eSDimitris Papastamos 	return 0;
137021cd616SLars-Peter Clausen 
138021cd616SLars-Peter Clausen err_free:
139fb70067eSXiubo Li 	kfree(map->reg_defaults);
140021cd616SLars-Peter Clausen 
141021cd616SLars-Peter Clausen 	return ret;
1429fabe24eSDimitris Papastamos }
1439fabe24eSDimitris Papastamos 
regcache_init(struct regmap * map,const struct regmap_config * config)144e5e3b8abSLars-Peter Clausen int regcache_init(struct regmap *map, const struct regmap_config *config)
1459fabe24eSDimitris Papastamos {
1469fabe24eSDimitris Papastamos 	int ret;
1479fabe24eSDimitris Papastamos 	int i;
1489fabe24eSDimitris Papastamos 	void *tmp_buf;
1499fabe24eSDimitris Papastamos 
150e7a6db30SMark Brown 	if (map->cache_type == REGCACHE_NONE) {
1518cfe2fd3SXiubo Li 		if (config->reg_defaults || config->num_reg_defaults_raw)
1528cfe2fd3SXiubo Li 			dev_warn(map->dev,
1538cfe2fd3SXiubo Li 				 "No cache used with register defaults set!\n");
1548cfe2fd3SXiubo Li 
155e7a6db30SMark Brown 		map->cache_bypass = true;
1569fabe24eSDimitris Papastamos 		return 0;
157e7a6db30SMark Brown 	}
1589fabe24eSDimitris Papastamos 
159167f7066SXiubo Li 	if (config->reg_defaults && !config->num_reg_defaults) {
160167f7066SXiubo Li 		dev_err(map->dev,
161167f7066SXiubo Li 			 "Register defaults are set without the number!\n");
162167f7066SXiubo Li 		return -EINVAL;
163167f7066SXiubo Li 	}
164167f7066SXiubo Li 
165a5201d42SSchspa Shi 	if (config->num_reg_defaults && !config->reg_defaults) {
166a5201d42SSchspa Shi 		dev_err(map->dev,
167a5201d42SSchspa Shi 			"Register defaults number are set without the reg!\n");
168a5201d42SSchspa Shi 		return -EINVAL;
169a5201d42SSchspa Shi 	}
170a5201d42SSchspa Shi 
1718cfe2fd3SXiubo Li 	for (i = 0; i < config->num_reg_defaults; i++)
1728cfe2fd3SXiubo Li 		if (config->reg_defaults[i].reg % map->reg_stride)
1738cfe2fd3SXiubo Li 			return -EINVAL;
1748cfe2fd3SXiubo Li 
1759fabe24eSDimitris Papastamos 	for (i = 0; i < ARRAY_SIZE(cache_types); i++)
1769fabe24eSDimitris Papastamos 		if (cache_types[i]->type == map->cache_type)
1779fabe24eSDimitris Papastamos 			break;
1789fabe24eSDimitris Papastamos 
1799fabe24eSDimitris Papastamos 	if (i == ARRAY_SIZE(cache_types)) {
1802d38e861SMark Brown 		dev_err(map->dev, "Could not match cache type: %d\n",
1819fabe24eSDimitris Papastamos 			map->cache_type);
1829fabe24eSDimitris Papastamos 		return -EINVAL;
1839fabe24eSDimitris Papastamos 	}
1849fabe24eSDimitris Papastamos 
185e5e3b8abSLars-Peter Clausen 	map->num_reg_defaults = config->num_reg_defaults;
186e5e3b8abSLars-Peter Clausen 	map->num_reg_defaults_raw = config->num_reg_defaults_raw;
187e5e3b8abSLars-Peter Clausen 	map->reg_defaults_raw = config->reg_defaults_raw;
1884a3aafe0SAndy Shevchenko 	map->cache_word_size = BITS_TO_BYTES(config->val_bits);
189064d4db1SLars-Peter Clausen 	map->cache_size_raw = map->cache_word_size * config->num_reg_defaults_raw;
190e5e3b8abSLars-Peter Clausen 
1919fabe24eSDimitris Papastamos 	map->cache = NULL;
1929fabe24eSDimitris Papastamos 	map->cache_ops = cache_types[i];
1939fabe24eSDimitris Papastamos 
1949fabe24eSDimitris Papastamos 	if (!map->cache_ops->read ||
1959fabe24eSDimitris Papastamos 	    !map->cache_ops->write ||
1969fabe24eSDimitris Papastamos 	    !map->cache_ops->name)
1979fabe24eSDimitris Papastamos 		return -EINVAL;
1989fabe24eSDimitris Papastamos 
1999fabe24eSDimitris Papastamos 	/* We still need to ensure that the reg_defaults
2009fabe24eSDimitris Papastamos 	 * won't vanish from under us.  We'll need to make
2019fabe24eSDimitris Papastamos 	 * a copy of it.
2029fabe24eSDimitris Papastamos 	 */
203720e4616SLars-Peter Clausen 	if (config->reg_defaults) {
204f755d695SAndy Shevchenko 		tmp_buf = kmemdup_array(config->reg_defaults, map->num_reg_defaults,
205f755d695SAndy Shevchenko 					sizeof(*map->reg_defaults), GFP_KERNEL);
2069fabe24eSDimitris Papastamos 		if (!tmp_buf)
2079fabe24eSDimitris Papastamos 			return -ENOMEM;
2089fabe24eSDimitris Papastamos 		map->reg_defaults = tmp_buf;
2098528bdd4SMark Brown 	} else if (map->num_reg_defaults_raw) {
2105fcd2560SMark Brown 		/* Some devices such as PMICs don't have cache defaults,
2119fabe24eSDimitris Papastamos 		 * we cope with this by reading back the HW registers and
2129fabe24eSDimitris Papastamos 		 * crafting the cache defaults by hand.
2139fabe24eSDimitris Papastamos 		 */
2149fabe24eSDimitris Papastamos 		ret = regcache_hw_init(map);
2159fabe24eSDimitris Papastamos 		if (ret < 0)
2169fabe24eSDimitris Papastamos 			return ret;
217fb70067eSXiubo Li 		if (map->cache_bypass)
218fb70067eSXiubo Li 			return 0;
2199fabe24eSDimitris Papastamos 	}
2209fabe24eSDimitris Papastamos 
2210ec74ad3SJan Dakinevich 	if (!map->max_register_is_set && map->num_reg_defaults_raw) {
222d6409475SJeongtae Park 		map->max_register = (map->num_reg_defaults_raw  - 1) * map->reg_stride;
2230ec74ad3SJan Dakinevich 		map->max_register_is_set = true;
2240ec74ad3SJan Dakinevich 	}
2259fabe24eSDimitris Papastamos 
2269fabe24eSDimitris Papastamos 	if (map->cache_ops->init) {
2279fabe24eSDimitris Papastamos 		dev_dbg(map->dev, "Initializing %s cache\n",
2289fabe24eSDimitris Papastamos 			map->cache_ops->name);
229fd4ebc07SMark Brown 		map->lock(map->lock_arg);
230bd061c78SLars-Peter Clausen 		ret = map->cache_ops->init(map);
231fd4ebc07SMark Brown 		map->unlock(map->lock_arg);
232bd061c78SLars-Peter Clausen 		if (ret)
233bd061c78SLars-Peter Clausen 			goto err_free;
2349fabe24eSDimitris Papastamos 	}
2359fabe24eSDimitris Papastamos 	return 0;
236bd061c78SLars-Peter Clausen 
237bd061c78SLars-Peter Clausen err_free:
238bd061c78SLars-Peter Clausen 	kfree(map->reg_defaults);
239bd061c78SLars-Peter Clausen 	if (map->cache_free)
240bd061c78SLars-Peter Clausen 		kfree(map->reg_defaults_raw);
241bd061c78SLars-Peter Clausen 
242bd061c78SLars-Peter Clausen 	return ret;
2439fabe24eSDimitris Papastamos }
2449fabe24eSDimitris Papastamos 
regcache_exit(struct regmap * map)2459fabe24eSDimitris Papastamos void regcache_exit(struct regmap *map)
2469fabe24eSDimitris Papastamos {
2479fabe24eSDimitris Papastamos 	if (map->cache_type == REGCACHE_NONE)
2489fabe24eSDimitris Papastamos 		return;
2499fabe24eSDimitris Papastamos 
2509fabe24eSDimitris Papastamos 	BUG_ON(!map->cache_ops);
2519fabe24eSDimitris Papastamos 
2529fabe24eSDimitris Papastamos 	kfree(map->reg_defaults);
2539fabe24eSDimitris Papastamos 	if (map->cache_free)
2549fabe24eSDimitris Papastamos 		kfree(map->reg_defaults_raw);
2559fabe24eSDimitris Papastamos 
2569fabe24eSDimitris Papastamos 	if (map->cache_ops->exit) {
2579fabe24eSDimitris Papastamos 		dev_dbg(map->dev, "Destroying %s cache\n",
2589fabe24eSDimitris Papastamos 			map->cache_ops->name);
259fd4ebc07SMark Brown 		map->lock(map->lock_arg);
2609fabe24eSDimitris Papastamos 		map->cache_ops->exit(map);
261fd4ebc07SMark Brown 		map->unlock(map->lock_arg);
2629fabe24eSDimitris Papastamos 	}
2639fabe24eSDimitris Papastamos }
2649fabe24eSDimitris Papastamos 
2659fabe24eSDimitris Papastamos /**
2662cf8e2dfSCharles Keepax  * regcache_read - Fetch the value of a given register from the cache.
2679fabe24eSDimitris Papastamos  *
2689fabe24eSDimitris Papastamos  * @map: map to configure.
2699fabe24eSDimitris Papastamos  * @reg: The register index.
2709fabe24eSDimitris Papastamos  * @value: The value to be returned.
2719fabe24eSDimitris Papastamos  *
2729fabe24eSDimitris Papastamos  * Return a negative value on failure, 0 on success.
2739fabe24eSDimitris Papastamos  */
regcache_read(struct regmap * map,unsigned int reg,unsigned int * value)2749fabe24eSDimitris Papastamos int regcache_read(struct regmap *map,
2759fabe24eSDimitris Papastamos 		  unsigned int reg, unsigned int *value)
2769fabe24eSDimitris Papastamos {
277bc7ee556SMark Brown 	int ret;
278bc7ee556SMark Brown 
2799fabe24eSDimitris Papastamos 	if (map->cache_type == REGCACHE_NONE)
28024d80fdeSAlexander Stein 		return -EINVAL;
2819fabe24eSDimitris Papastamos 
2829fabe24eSDimitris Papastamos 	BUG_ON(!map->cache_ops);
2839fabe24eSDimitris Papastamos 
284bc7ee556SMark Brown 	if (!regmap_volatile(map, reg)) {
285bc7ee556SMark Brown 		ret = map->cache_ops->read(map, reg, value);
286bc7ee556SMark Brown 
287bc7ee556SMark Brown 		if (ret == 0)
288c6b570d9SPhilipp Zabel 			trace_regmap_reg_read_cache(map, reg, *value);
289bc7ee556SMark Brown 
290bc7ee556SMark Brown 		return ret;
291bc7ee556SMark Brown 	}
2929fabe24eSDimitris Papastamos 
2939fabe24eSDimitris Papastamos 	return -EINVAL;
2949fabe24eSDimitris Papastamos }
2959fabe24eSDimitris Papastamos 
2969fabe24eSDimitris Papastamos /**
2972cf8e2dfSCharles Keepax  * regcache_write - Set the value of a given register in the cache.
2989fabe24eSDimitris Papastamos  *
2999fabe24eSDimitris Papastamos  * @map: map to configure.
3009fabe24eSDimitris Papastamos  * @reg: The register index.
3019fabe24eSDimitris Papastamos  * @value: The new register value.
3029fabe24eSDimitris Papastamos  *
3039fabe24eSDimitris Papastamos  * Return a negative value on failure, 0 on success.
3049fabe24eSDimitris Papastamos  */
regcache_write(struct regmap * map,unsigned int reg,unsigned int value)3059fabe24eSDimitris Papastamos int regcache_write(struct regmap *map,
3069fabe24eSDimitris Papastamos 		   unsigned int reg, unsigned int value)
3079fabe24eSDimitris Papastamos {
3089fabe24eSDimitris Papastamos 	if (map->cache_type == REGCACHE_NONE)
3099fabe24eSDimitris Papastamos 		return 0;
3109fabe24eSDimitris Papastamos 
3119fabe24eSDimitris Papastamos 	BUG_ON(!map->cache_ops);
3129fabe24eSDimitris Papastamos 
3139fabe24eSDimitris Papastamos 	if (!regmap_volatile(map, reg))
3149fabe24eSDimitris Papastamos 		return map->cache_ops->write(map, reg, value);
3159fabe24eSDimitris Papastamos 
3169fabe24eSDimitris Papastamos 	return 0;
3179fabe24eSDimitris Papastamos }
3189fabe24eSDimitris Papastamos 
regcache_reg_needs_sync(struct regmap * map,unsigned int reg,unsigned int val)319bfa0b38cSMark Brown bool regcache_reg_needs_sync(struct regmap *map, unsigned int reg,
3203969fa08SKevin Cernekee 			     unsigned int val)
3213969fa08SKevin Cernekee {
3223969fa08SKevin Cernekee 	int ret;
3233969fa08SKevin Cernekee 
32444e46572STakashi Iwai 	if (!regmap_writeable(map, reg))
32544e46572STakashi Iwai 		return false;
32644e46572STakashi Iwai 
3271c79771aSKevin Cernekee 	/* If we don't know the chip just got reset, then sync everything. */
3281c79771aSKevin Cernekee 	if (!map->no_sync_defaults)
3291c79771aSKevin Cernekee 		return true;
3301c79771aSKevin Cernekee 
3313969fa08SKevin Cernekee 	/* Is this the hardware default?  If so skip. */
3323969fa08SKevin Cernekee 	ret = regcache_lookup_reg(map, reg);
3333969fa08SKevin Cernekee 	if (ret >= 0 && val == map->reg_defaults[ret].def)
3343969fa08SKevin Cernekee 		return false;
3353969fa08SKevin Cernekee 	return true;
3363969fa08SKevin Cernekee }
3373969fa08SKevin Cernekee 
regcache_default_sync(struct regmap * map,unsigned int min,unsigned int max)338d856fce4SMaarten ter Huurne static int regcache_default_sync(struct regmap *map, unsigned int min,
339d856fce4SMaarten ter Huurne 				 unsigned int max)
340d856fce4SMaarten ter Huurne {
341d856fce4SMaarten ter Huurne 	unsigned int reg;
342d856fce4SMaarten ter Huurne 
34375617328SDylan Reid 	for (reg = min; reg <= max; reg += map->reg_stride) {
344d856fce4SMaarten ter Huurne 		unsigned int val;
345d856fce4SMaarten ter Huurne 		int ret;
346d856fce4SMaarten ter Huurne 
34783f8475cSDylan Reid 		if (regmap_volatile(map, reg) ||
34883f8475cSDylan Reid 		    !regmap_writeable(map, reg))
349d856fce4SMaarten ter Huurne 			continue;
350d856fce4SMaarten ter Huurne 
351d856fce4SMaarten ter Huurne 		ret = regcache_read(map, reg, &val);
3522c89db8fSMark Brown 		if (ret == -ENOENT)
3532c89db8fSMark Brown 			continue;
354d856fce4SMaarten ter Huurne 		if (ret)
355d856fce4SMaarten ter Huurne 			return ret;
356d856fce4SMaarten ter Huurne 
3573969fa08SKevin Cernekee 		if (!regcache_reg_needs_sync(map, reg, val))
358d856fce4SMaarten ter Huurne 			continue;
359d856fce4SMaarten ter Huurne 
360621a5f7aSViresh Kumar 		map->cache_bypass = true;
361d856fce4SMaarten ter Huurne 		ret = _regmap_write(map, reg, val);
362621a5f7aSViresh Kumar 		map->cache_bypass = false;
363f29a4320SJarkko Nikula 		if (ret) {
364f29a4320SJarkko Nikula 			dev_err(map->dev, "Unable to sync register %#x. %d\n",
365f29a4320SJarkko Nikula 				reg, ret);
366d856fce4SMaarten ter Huurne 			return ret;
367f29a4320SJarkko Nikula 		}
368d856fce4SMaarten ter Huurne 		dev_dbg(map->dev, "Synced register %#x, value %#x\n", reg, val);
369d856fce4SMaarten ter Huurne 	}
370d856fce4SMaarten ter Huurne 
371d856fce4SMaarten ter Huurne 	return 0;
372d856fce4SMaarten ter Huurne }
373d856fce4SMaarten ter Huurne 
rbtree_all(const void * key,const struct rb_node * node)3740ec77316SMark Brown static int rbtree_all(const void *key, const struct rb_node *node)
3750ec77316SMark Brown {
3760ec77316SMark Brown 	return 0;
3770ec77316SMark Brown }
3780ec77316SMark Brown 
3799fabe24eSDimitris Papastamos /**
3802cf8e2dfSCharles Keepax  * regcache_sync - Sync the register cache with the hardware.
3819fabe24eSDimitris Papastamos  *
3829fabe24eSDimitris Papastamos  * @map: map to configure.
3839fabe24eSDimitris Papastamos  *
3849fabe24eSDimitris Papastamos  * Any registers that should not be synced should be marked as
3859fabe24eSDimitris Papastamos  * volatile.  In general drivers can choose not to use the provided
3869fabe24eSDimitris Papastamos  * syncing functionality if they so require.
3879fabe24eSDimitris Papastamos  *
3889fabe24eSDimitris Papastamos  * Return a negative value on failure, 0 on success.
3899fabe24eSDimitris Papastamos  */
regcache_sync(struct regmap * map)3909fabe24eSDimitris Papastamos int regcache_sync(struct regmap *map)
3919fabe24eSDimitris Papastamos {
392954757d7SDimitris Papastamos 	int ret = 0;
393954757d7SDimitris Papastamos 	unsigned int i;
39459360089SDimitris Papastamos 	const char *name;
395621a5f7aSViresh Kumar 	bool bypass;
3960ec77316SMark Brown 	struct rb_node *node;
39759360089SDimitris Papastamos 
398fd883d79SAlexander Stein 	if (WARN_ON(map->cache_type == REGCACHE_NONE))
399fd883d79SAlexander Stein 		return -EINVAL;
400fd883d79SAlexander Stein 
401d856fce4SMaarten ter Huurne 	BUG_ON(!map->cache_ops);
4029fabe24eSDimitris Papastamos 
40381485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
404beb1a10fSDimitris Papastamos 	/* Remember the initial bypass state */
405beb1a10fSDimitris Papastamos 	bypass = map->cache_bypass;
4069fabe24eSDimitris Papastamos 	dev_dbg(map->dev, "Syncing %s cache\n",
4079fabe24eSDimitris Papastamos 		map->cache_ops->name);
40859360089SDimitris Papastamos 	name = map->cache_ops->name;
409c6b570d9SPhilipp Zabel 	trace_regcache_sync(map, name, "start");
41022f0d90aSMark Brown 
4118ae0d7e8SMark Brown 	if (!map->cache_dirty)
4128ae0d7e8SMark Brown 		goto out;
413d9db7627SMark Brown 
41422f0d90aSMark Brown 	/* Apply any patch first */
415621a5f7aSViresh Kumar 	map->cache_bypass = true;
41622f0d90aSMark Brown 	for (i = 0; i < map->patch_regs; i++) {
41722f0d90aSMark Brown 		ret = _regmap_write(map, map->patch[i].reg, map->patch[i].def);
41822f0d90aSMark Brown 		if (ret != 0) {
41922f0d90aSMark Brown 			dev_err(map->dev, "Failed to write %x = %x: %d\n",
42022f0d90aSMark Brown 				map->patch[i].reg, map->patch[i].def, ret);
42122f0d90aSMark Brown 			goto out;
42222f0d90aSMark Brown 		}
42322f0d90aSMark Brown 	}
424621a5f7aSViresh Kumar 	map->cache_bypass = false;
42522f0d90aSMark Brown 
426d856fce4SMaarten ter Huurne 	if (map->cache_ops->sync)
427ac8d91c8SMark Brown 		ret = map->cache_ops->sync(map, 0, map->max_register);
428d856fce4SMaarten ter Huurne 	else
429d856fce4SMaarten ter Huurne 		ret = regcache_default_sync(map, 0, map->max_register);
430954757d7SDimitris Papastamos 
4316ff73738SMark Brown 	if (ret == 0)
4326ff73738SMark Brown 		map->cache_dirty = false;
4336ff73738SMark Brown 
434954757d7SDimitris Papastamos out:
435beb1a10fSDimitris Papastamos 	/* Restore the bypass state */
436beb1a10fSDimitris Papastamos 	map->cache_bypass = bypass;
4371c79771aSKevin Cernekee 	map->no_sync_defaults = false;
4380ec77316SMark Brown 
4390ec77316SMark Brown 	/*
4400ec77316SMark Brown 	 * If we did any paging with cache bypassed and a cached
4410ec77316SMark Brown 	 * paging register then the register and cache state might
4420ec77316SMark Brown 	 * have gone out of sync, force writes of all the paging
4430ec77316SMark Brown 	 * registers.
4440ec77316SMark Brown 	 */
445354662dcSAndy Shevchenko 	rb_for_each(node, NULL, &map->range_tree, rbtree_all) {
4460ec77316SMark Brown 		struct regmap_range_node *this =
4470ec77316SMark Brown 			rb_entry(node, struct regmap_range_node, node);
4480ec77316SMark Brown 
4490ec77316SMark Brown 		/* If there's nothing in the cache there's nothing to sync */
450fea88064SMatthias Reichl 		if (regcache_read(map, this->selector_reg, &i) != 0)
4510ec77316SMark Brown 			continue;
4520ec77316SMark Brown 
4530ec77316SMark Brown 		ret = _regmap_write(map, this->selector_reg, i);
4540ec77316SMark Brown 		if (ret != 0) {
4550ec77316SMark Brown 			dev_err(map->dev, "Failed to write %x = %x: %d\n",
4560ec77316SMark Brown 				this->selector_reg, i, ret);
4570ec77316SMark Brown 			break;
4580ec77316SMark Brown 		}
4590ec77316SMark Brown 	}
4600ec77316SMark Brown 
46181485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
462954757d7SDimitris Papastamos 
463affbe886SMark Brown 	regmap_async_complete(map);
464affbe886SMark Brown 
465c6b570d9SPhilipp Zabel 	trace_regcache_sync(map, name, "stop");
466affbe886SMark Brown 
467954757d7SDimitris Papastamos 	return ret;
4689fabe24eSDimitris Papastamos }
4699fabe24eSDimitris Papastamos EXPORT_SYMBOL_GPL(regcache_sync);
4709fabe24eSDimitris Papastamos 
47192afb286SMark Brown /**
4722cf8e2dfSCharles Keepax  * regcache_sync_region - Sync part  of the register cache with the hardware.
4734d4cfd16SMark Brown  *
4744d4cfd16SMark Brown  * @map: map to sync.
4754d4cfd16SMark Brown  * @min: first register to sync
4764d4cfd16SMark Brown  * @max: last register to sync
4774d4cfd16SMark Brown  *
4784d4cfd16SMark Brown  * Write all non-default register values in the specified region to
4794d4cfd16SMark Brown  * the hardware.
4804d4cfd16SMark Brown  *
4814d4cfd16SMark Brown  * Return a negative value on failure, 0 on success.
4824d4cfd16SMark Brown  */
regcache_sync_region(struct regmap * map,unsigned int min,unsigned int max)4834d4cfd16SMark Brown int regcache_sync_region(struct regmap *map, unsigned int min,
4844d4cfd16SMark Brown 			 unsigned int max)
4854d4cfd16SMark Brown {
4864d4cfd16SMark Brown 	int ret = 0;
4874d4cfd16SMark Brown 	const char *name;
488621a5f7aSViresh Kumar 	bool bypass;
4894d4cfd16SMark Brown 
490fd883d79SAlexander Stein 	if (WARN_ON(map->cache_type == REGCACHE_NONE))
491fd883d79SAlexander Stein 		return -EINVAL;
492fd883d79SAlexander Stein 
493d856fce4SMaarten ter Huurne 	BUG_ON(!map->cache_ops);
4944d4cfd16SMark Brown 
49581485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
4964d4cfd16SMark Brown 
4974d4cfd16SMark Brown 	/* Remember the initial bypass state */
4984d4cfd16SMark Brown 	bypass = map->cache_bypass;
4994d4cfd16SMark Brown 
5004d4cfd16SMark Brown 	name = map->cache_ops->name;
5014d4cfd16SMark Brown 	dev_dbg(map->dev, "Syncing %s cache from %d-%d\n", name, min, max);
5024d4cfd16SMark Brown 
503c6b570d9SPhilipp Zabel 	trace_regcache_sync(map, name, "start region");
5044d4cfd16SMark Brown 
5054d4cfd16SMark Brown 	if (!map->cache_dirty)
5064d4cfd16SMark Brown 		goto out;
5074d4cfd16SMark Brown 
508affbe886SMark Brown 	map->async = true;
509affbe886SMark Brown 
510d856fce4SMaarten ter Huurne 	if (map->cache_ops->sync)
5114d4cfd16SMark Brown 		ret = map->cache_ops->sync(map, min, max);
512d856fce4SMaarten ter Huurne 	else
513d856fce4SMaarten ter Huurne 		ret = regcache_default_sync(map, min, max);
5144d4cfd16SMark Brown 
5154d4cfd16SMark Brown out:
5164d4cfd16SMark Brown 	/* Restore the bypass state */
5174d4cfd16SMark Brown 	map->cache_bypass = bypass;
518affbe886SMark Brown 	map->async = false;
5191c79771aSKevin Cernekee 	map->no_sync_defaults = false;
52081485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
5214d4cfd16SMark Brown 
522affbe886SMark Brown 	regmap_async_complete(map);
523affbe886SMark Brown 
524c6b570d9SPhilipp Zabel 	trace_regcache_sync(map, name, "stop region");
525affbe886SMark Brown 
5264d4cfd16SMark Brown 	return ret;
5274d4cfd16SMark Brown }
528e466de05SMark Brown EXPORT_SYMBOL_GPL(regcache_sync_region);
5294d4cfd16SMark Brown 
5304d4cfd16SMark Brown /**
5312cf8e2dfSCharles Keepax  * regcache_drop_region - Discard part of the register cache
532697e85bcSMark Brown  *
533697e85bcSMark Brown  * @map: map to operate on
534697e85bcSMark Brown  * @min: first register to discard
535697e85bcSMark Brown  * @max: last register to discard
536697e85bcSMark Brown  *
537697e85bcSMark Brown  * Discard part of the register cache.
538697e85bcSMark Brown  *
539697e85bcSMark Brown  * Return a negative value on failure, 0 on success.
540697e85bcSMark Brown  */
regcache_drop_region(struct regmap * map,unsigned int min,unsigned int max)541697e85bcSMark Brown int regcache_drop_region(struct regmap *map, unsigned int min,
542697e85bcSMark Brown 			 unsigned int max)
543697e85bcSMark Brown {
544697e85bcSMark Brown 	int ret = 0;
545697e85bcSMark Brown 
5463f4ff561SLars-Peter Clausen 	if (!map->cache_ops || !map->cache_ops->drop)
547697e85bcSMark Brown 		return -EINVAL;
548697e85bcSMark Brown 
54981485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
550697e85bcSMark Brown 
551c6b570d9SPhilipp Zabel 	trace_regcache_drop_region(map, min, max);
552697e85bcSMark Brown 
553697e85bcSMark Brown 	ret = map->cache_ops->drop(map, min, max);
554697e85bcSMark Brown 
55581485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
556697e85bcSMark Brown 
557697e85bcSMark Brown 	return ret;
558697e85bcSMark Brown }
559697e85bcSMark Brown EXPORT_SYMBOL_GPL(regcache_drop_region);
560697e85bcSMark Brown 
561697e85bcSMark Brown /**
5622cf8e2dfSCharles Keepax  * regcache_cache_only - Put a register map into cache only mode
56392afb286SMark Brown  *
56492afb286SMark Brown  * @map: map to configure
5652cf8e2dfSCharles Keepax  * @enable: flag if changes should be written to the hardware
56692afb286SMark Brown  *
56792afb286SMark Brown  * When a register map is marked as cache only writes to the register
56892afb286SMark Brown  * map API will only update the register cache, they will not cause
56992afb286SMark Brown  * any hardware changes.  This is useful for allowing portions of
57092afb286SMark Brown  * drivers to act as though the device were functioning as normal when
57192afb286SMark Brown  * it is disabled for power saving reasons.
57292afb286SMark Brown  */
regcache_cache_only(struct regmap * map,bool enable)57392afb286SMark Brown void regcache_cache_only(struct regmap *map, bool enable)
57492afb286SMark Brown {
57581485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
5763d0afe9cSMark Brown 	WARN_ON(map->cache_type != REGCACHE_NONE &&
5773d0afe9cSMark Brown 		map->cache_bypass && enable);
57892afb286SMark Brown 	map->cache_only = enable;
579c6b570d9SPhilipp Zabel 	trace_regmap_cache_only(map, enable);
58081485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
58192afb286SMark Brown }
58292afb286SMark Brown EXPORT_SYMBOL_GPL(regcache_cache_only);
58392afb286SMark Brown 
5846eb0f5e0SDimitris Papastamos /**
5852cf8e2dfSCharles Keepax  * regcache_mark_dirty - Indicate that HW registers were reset to default values
5868ae0d7e8SMark Brown  *
5878ae0d7e8SMark Brown  * @map: map to mark
5888ae0d7e8SMark Brown  *
5891c79771aSKevin Cernekee  * Inform regcache that the device has been powered down or reset, so that
5901c79771aSKevin Cernekee  * on resume, regcache_sync() knows to write out all non-default values
5911c79771aSKevin Cernekee  * stored in the cache.
5921c79771aSKevin Cernekee  *
5931c79771aSKevin Cernekee  * If this function is not called, regcache_sync() will assume that
5941c79771aSKevin Cernekee  * the hardware state still matches the cache state, modulo any writes that
5951c79771aSKevin Cernekee  * happened when cache_only was true.
5968ae0d7e8SMark Brown  */
regcache_mark_dirty(struct regmap * map)5978ae0d7e8SMark Brown void regcache_mark_dirty(struct regmap *map)
5988ae0d7e8SMark Brown {
59981485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
6008ae0d7e8SMark Brown 	map->cache_dirty = true;
6011c79771aSKevin Cernekee 	map->no_sync_defaults = true;
60281485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
6038ae0d7e8SMark Brown }
6048ae0d7e8SMark Brown EXPORT_SYMBOL_GPL(regcache_mark_dirty);
6058ae0d7e8SMark Brown 
6068ae0d7e8SMark Brown /**
6072cf8e2dfSCharles Keepax  * regcache_cache_bypass - Put a register map into cache bypass mode
6086eb0f5e0SDimitris Papastamos  *
6096eb0f5e0SDimitris Papastamos  * @map: map to configure
6102cf8e2dfSCharles Keepax  * @enable: flag if changes should not be written to the cache
6116eb0f5e0SDimitris Papastamos  *
6126eb0f5e0SDimitris Papastamos  * When a register map is marked with the cache bypass option, writes
61372607f37SXiang wangx  * to the register map API will only update the hardware and not
6146eb0f5e0SDimitris Papastamos  * the cache directly.  This is useful when syncing the cache back to
6156eb0f5e0SDimitris Papastamos  * the hardware.
6166eb0f5e0SDimitris Papastamos  */
regcache_cache_bypass(struct regmap * map,bool enable)6176eb0f5e0SDimitris Papastamos void regcache_cache_bypass(struct regmap *map, bool enable)
6186eb0f5e0SDimitris Papastamos {
61981485f52SLars-Peter Clausen 	map->lock(map->lock_arg);
620ac77a765SDimitris Papastamos 	WARN_ON(map->cache_only && enable);
6216eb0f5e0SDimitris Papastamos 	map->cache_bypass = enable;
622c6b570d9SPhilipp Zabel 	trace_regmap_cache_bypass(map, enable);
62381485f52SLars-Peter Clausen 	map->unlock(map->lock_arg);
6246eb0f5e0SDimitris Papastamos }
6256eb0f5e0SDimitris Papastamos EXPORT_SYMBOL_GPL(regcache_cache_bypass);
6266eb0f5e0SDimitris Papastamos 
62778908f45SMark Brown /**
62878908f45SMark Brown  * regcache_reg_cached - Check if a register is cached
62978908f45SMark Brown  *
63078908f45SMark Brown  * @map: map to check
63178908f45SMark Brown  * @reg: register to check
63278908f45SMark Brown  *
63378908f45SMark Brown  * Reports if a register is cached.
63478908f45SMark Brown  */
regcache_reg_cached(struct regmap * map,unsigned int reg)63578908f45SMark Brown bool regcache_reg_cached(struct regmap *map, unsigned int reg)
63678908f45SMark Brown {
63778908f45SMark Brown 	unsigned int val;
63878908f45SMark Brown 	int ret;
63978908f45SMark Brown 
64078908f45SMark Brown 	map->lock(map->lock_arg);
64178908f45SMark Brown 
64278908f45SMark Brown 	ret = regcache_read(map, reg, &val);
64378908f45SMark Brown 
64478908f45SMark Brown 	map->unlock(map->lock_arg);
64578908f45SMark Brown 
64678908f45SMark Brown 	return ret == 0;
64778908f45SMark Brown }
64878908f45SMark Brown EXPORT_SYMBOL_GPL(regcache_reg_cached);
64978908f45SMark Brown 
regcache_set_val(struct regmap * map,void * base,unsigned int idx,unsigned int val)650d32758acSMark Brown void regcache_set_val(struct regmap *map, void *base, unsigned int idx,
651879082c9SMark Brown 		      unsigned int val)
6529fabe24eSDimitris Papastamos {
653eb4cb76fSMark Brown 	/* Use device native format if possible */
654eb4cb76fSMark Brown 	if (map->format.format_val) {
655eb4cb76fSMark Brown 		map->format.format_val(base + (map->cache_word_size * idx),
656eb4cb76fSMark Brown 				       val, 0);
657d32758acSMark Brown 		return;
658eb4cb76fSMark Brown 	}
659eb4cb76fSMark Brown 
660879082c9SMark Brown 	switch (map->cache_word_size) {
6619fabe24eSDimitris Papastamos 	case 1: {
6629fabe24eSDimitris Papastamos 		u8 *cache = base;
6632fd6902eSXiubo Li 
6649fabe24eSDimitris Papastamos 		cache[idx] = val;
6659fabe24eSDimitris Papastamos 		break;
6669fabe24eSDimitris Papastamos 	}
6679fabe24eSDimitris Papastamos 	case 2: {
6689fabe24eSDimitris Papastamos 		u16 *cache = base;
6692fd6902eSXiubo Li 
6709fabe24eSDimitris Papastamos 		cache[idx] = val;
6719fabe24eSDimitris Papastamos 		break;
6729fabe24eSDimitris Papastamos 	}
6737d5e525bSMark Brown 	case 4: {
6747d5e525bSMark Brown 		u32 *cache = base;
6752fd6902eSXiubo Li 
6767d5e525bSMark Brown 		cache[idx] = val;
6777d5e525bSMark Brown 		break;
6787d5e525bSMark Brown 	}
6799fabe24eSDimitris Papastamos 	default:
6809fabe24eSDimitris Papastamos 		BUG();
6819fabe24eSDimitris Papastamos 	}
6829fabe24eSDimitris Papastamos }
6839fabe24eSDimitris Papastamos 
regcache_get_val(struct regmap * map,const void * base,unsigned int idx)684879082c9SMark Brown unsigned int regcache_get_val(struct regmap *map, const void *base,
685879082c9SMark Brown 			      unsigned int idx)
6869fabe24eSDimitris Papastamos {
6879fabe24eSDimitris Papastamos 	if (!base)
6889fabe24eSDimitris Papastamos 		return -EINVAL;
6899fabe24eSDimitris Papastamos 
690eb4cb76fSMark Brown 	/* Use device native format if possible */
691eb4cb76fSMark Brown 	if (map->format.parse_val)
6928817796bSMark Brown 		return map->format.parse_val(regcache_get_val_addr(map, base,
6938817796bSMark Brown 								   idx));
694eb4cb76fSMark Brown 
695879082c9SMark Brown 	switch (map->cache_word_size) {
6969fabe24eSDimitris Papastamos 	case 1: {
6979fabe24eSDimitris Papastamos 		const u8 *cache = base;
6982fd6902eSXiubo Li 
6999fabe24eSDimitris Papastamos 		return cache[idx];
7009fabe24eSDimitris Papastamos 	}
7019fabe24eSDimitris Papastamos 	case 2: {
7029fabe24eSDimitris Papastamos 		const u16 *cache = base;
7032fd6902eSXiubo Li 
7049fabe24eSDimitris Papastamos 		return cache[idx];
7059fabe24eSDimitris Papastamos 	}
7067d5e525bSMark Brown 	case 4: {
7077d5e525bSMark Brown 		const u32 *cache = base;
7082fd6902eSXiubo Li 
7097d5e525bSMark Brown 		return cache[idx];
7107d5e525bSMark Brown 	}
7119fabe24eSDimitris Papastamos 	default:
7129fabe24eSDimitris Papastamos 		BUG();
7139fabe24eSDimitris Papastamos 	}
7149fabe24eSDimitris Papastamos 	/* unreachable */
7159fabe24eSDimitris Papastamos 	return -1;
7169fabe24eSDimitris Papastamos }
7179fabe24eSDimitris Papastamos 
regcache_default_cmp(const void * a,const void * b)718f094fea6SMark Brown static int regcache_default_cmp(const void *a, const void *b)
719c08604b8SDimitris Papastamos {
720c08604b8SDimitris Papastamos 	const struct reg_default *_a = a;
721c08604b8SDimitris Papastamos 	const struct reg_default *_b = b;
722c08604b8SDimitris Papastamos 
723c08604b8SDimitris Papastamos 	return _a->reg - _b->reg;
724c08604b8SDimitris Papastamos }
725c08604b8SDimitris Papastamos 
regcache_lookup_reg(struct regmap * map,unsigned int reg)726f094fea6SMark Brown int regcache_lookup_reg(struct regmap *map, unsigned int reg)
727f094fea6SMark Brown {
728f094fea6SMark Brown 	struct reg_default key;
729f094fea6SMark Brown 	struct reg_default *r;
730f094fea6SMark Brown 
731f094fea6SMark Brown 	key.reg = reg;
732f094fea6SMark Brown 	key.def = 0;
733f094fea6SMark Brown 
734f094fea6SMark Brown 	r = bsearch(&key, map->reg_defaults, map->num_reg_defaults,
735f094fea6SMark Brown 		    sizeof(struct reg_default), regcache_default_cmp);
736f094fea6SMark Brown 
737f094fea6SMark Brown 	if (r)
738f094fea6SMark Brown 		return r - map->reg_defaults;
739f094fea6SMark Brown 	else
7406e6ace00SMark Brown 		return -ENOENT;
741f094fea6SMark Brown }
742f8bd822cSMark Brown 
regcache_reg_present(unsigned long * cache_present,unsigned int idx)7433f4ff561SLars-Peter Clausen static bool regcache_reg_present(unsigned long *cache_present, unsigned int idx)
7443f4ff561SLars-Peter Clausen {
7453f4ff561SLars-Peter Clausen 	if (!cache_present)
7463f4ff561SLars-Peter Clausen 		return true;
7473f4ff561SLars-Peter Clausen 
7483f4ff561SLars-Peter Clausen 	return test_bit(idx, cache_present);
7493f4ff561SLars-Peter Clausen }
7503f4ff561SLars-Peter Clausen 
regcache_sync_val(struct regmap * map,unsigned int reg,unsigned int val)75105933e2dSMark Brown int regcache_sync_val(struct regmap *map, unsigned int reg, unsigned int val)
75205933e2dSMark Brown {
75305933e2dSMark Brown 	int ret;
75405933e2dSMark Brown 
75505933e2dSMark Brown 	if (!regcache_reg_needs_sync(map, reg, val))
75605933e2dSMark Brown 		return 0;
75705933e2dSMark Brown 
75805933e2dSMark Brown 	map->cache_bypass = true;
75905933e2dSMark Brown 
76005933e2dSMark Brown 	ret = _regmap_write(map, reg, val);
76105933e2dSMark Brown 
76205933e2dSMark Brown 	map->cache_bypass = false;
76305933e2dSMark Brown 
76405933e2dSMark Brown 	if (ret != 0) {
76505933e2dSMark Brown 		dev_err(map->dev, "Unable to sync register %#x. %d\n",
76605933e2dSMark Brown 			reg, ret);
76705933e2dSMark Brown 		return ret;
76805933e2dSMark Brown 	}
76905933e2dSMark Brown 	dev_dbg(map->dev, "Synced register %#x, value %#x\n",
77005933e2dSMark Brown 		reg, val);
77105933e2dSMark Brown 
77205933e2dSMark Brown 	return 0;
77305933e2dSMark Brown }
77405933e2dSMark Brown 
regcache_sync_block_single(struct regmap * map,void * block,unsigned long * cache_present,unsigned int block_base,unsigned int start,unsigned int end)775cfdeb8c3SMark Brown static int regcache_sync_block_single(struct regmap *map, void *block,
7763f4ff561SLars-Peter Clausen 				      unsigned long *cache_present,
777cfdeb8c3SMark Brown 				      unsigned int block_base,
778cfdeb8c3SMark Brown 				      unsigned int start, unsigned int end)
779cfdeb8c3SMark Brown {
780cfdeb8c3SMark Brown 	unsigned int i, regtmp, val;
781cfdeb8c3SMark Brown 	int ret;
782cfdeb8c3SMark Brown 
783cfdeb8c3SMark Brown 	for (i = start; i < end; i++) {
784cfdeb8c3SMark Brown 		regtmp = block_base + (i * map->reg_stride);
785cfdeb8c3SMark Brown 
7864ceba98dSTakashi Iwai 		if (!regcache_reg_present(cache_present, i) ||
7874ceba98dSTakashi Iwai 		    !regmap_writeable(map, regtmp))
788cfdeb8c3SMark Brown 			continue;
789cfdeb8c3SMark Brown 
790cfdeb8c3SMark Brown 		val = regcache_get_val(map, block, i);
79105933e2dSMark Brown 		ret = regcache_sync_val(map, regtmp, val);
79205933e2dSMark Brown 		if (ret != 0)
793cfdeb8c3SMark Brown 			return ret;
794f29a4320SJarkko Nikula 	}
795cfdeb8c3SMark Brown 
796cfdeb8c3SMark Brown 	return 0;
797cfdeb8c3SMark Brown }
798cfdeb8c3SMark Brown 
regcache_sync_block_raw_flush(struct regmap * map,const void ** data,unsigned int base,unsigned int cur)79975a5f89fSMark Brown static int regcache_sync_block_raw_flush(struct regmap *map, const void **data,
80075a5f89fSMark Brown 					 unsigned int base, unsigned int cur)
80175a5f89fSMark Brown {
80275a5f89fSMark Brown 	size_t val_bytes = map->format.val_bytes;
80375a5f89fSMark Brown 	int ret, count;
80475a5f89fSMark Brown 
80575a5f89fSMark Brown 	if (*data == NULL)
80675a5f89fSMark Brown 		return 0;
80775a5f89fSMark Brown 
80878ba73eeSDylan Reid 	count = (cur - base) / map->reg_stride;
80975a5f89fSMark Brown 
8109659293cSStratos Karafotis 	dev_dbg(map->dev, "Writing %zu bytes for %d registers from 0x%x-0x%x\n",
81178ba73eeSDylan Reid 		count * val_bytes, count, base, cur - map->reg_stride);
81275a5f89fSMark Brown 
813621a5f7aSViresh Kumar 	map->cache_bypass = true;
81475a5f89fSMark Brown 
81505669b63SDmitry Baryshkov 	ret = _regmap_raw_write(map, base, *data, count * val_bytes, false);
816f29a4320SJarkko Nikula 	if (ret)
817f29a4320SJarkko Nikula 		dev_err(map->dev, "Unable to sync registers %#x-%#x. %d\n",
818f29a4320SJarkko Nikula 			base, cur - map->reg_stride, ret);
81975a5f89fSMark Brown 
820621a5f7aSViresh Kumar 	map->cache_bypass = false;
82175a5f89fSMark Brown 
82275a5f89fSMark Brown 	*data = NULL;
82375a5f89fSMark Brown 
82475a5f89fSMark Brown 	return ret;
82575a5f89fSMark Brown }
82675a5f89fSMark Brown 
regcache_sync_block_raw(struct regmap * map,void * block,unsigned long * cache_present,unsigned int block_base,unsigned int start,unsigned int end)827f52687afSSachin Kamat static int regcache_sync_block_raw(struct regmap *map, void *block,
8283f4ff561SLars-Peter Clausen 			    unsigned long *cache_present,
829f8bd822cSMark Brown 			    unsigned int block_base, unsigned int start,
830f8bd822cSMark Brown 			    unsigned int end)
831f8bd822cSMark Brown {
83275a5f89fSMark Brown 	unsigned int i, val;
83375a5f89fSMark Brown 	unsigned int regtmp = 0;
83475a5f89fSMark Brown 	unsigned int base = 0;
83575a5f89fSMark Brown 	const void *data = NULL;
836f8bd822cSMark Brown 	int ret;
837f8bd822cSMark Brown 
838f8bd822cSMark Brown 	for (i = start; i < end; i++) {
839f8bd822cSMark Brown 		regtmp = block_base + (i * map->reg_stride);
840f8bd822cSMark Brown 
8414ceba98dSTakashi Iwai 		if (!regcache_reg_present(cache_present, i) ||
8424ceba98dSTakashi Iwai 		    !regmap_writeable(map, regtmp)) {
84375a5f89fSMark Brown 			ret = regcache_sync_block_raw_flush(map, &data,
84475a5f89fSMark Brown 							    base, regtmp);
84575a5f89fSMark Brown 			if (ret != 0)
84675a5f89fSMark Brown 				return ret;
847f8bd822cSMark Brown 			continue;
84875a5f89fSMark Brown 		}
849f8bd822cSMark Brown 
850f8bd822cSMark Brown 		val = regcache_get_val(map, block, i);
8513969fa08SKevin Cernekee 		if (!regcache_reg_needs_sync(map, regtmp, val)) {
85275a5f89fSMark Brown 			ret = regcache_sync_block_raw_flush(map, &data,
85375a5f89fSMark Brown 							    base, regtmp);
854f8bd822cSMark Brown 			if (ret != 0)
855f8bd822cSMark Brown 				return ret;
85675a5f89fSMark Brown 			continue;
857f8bd822cSMark Brown 		}
858f8bd822cSMark Brown 
85975a5f89fSMark Brown 		if (!data) {
86075a5f89fSMark Brown 			data = regcache_get_val_addr(map, block, i);
86175a5f89fSMark Brown 			base = regtmp;
86275a5f89fSMark Brown 		}
86375a5f89fSMark Brown 	}
86475a5f89fSMark Brown 
8652d49b598SLars-Peter Clausen 	return regcache_sync_block_raw_flush(map, &data, base, regtmp +
8662d49b598SLars-Peter Clausen 			map->reg_stride);
867f8bd822cSMark Brown }
868cfdeb8c3SMark Brown 
regcache_sync_block(struct regmap * map,void * block,unsigned long * cache_present,unsigned int block_base,unsigned int start,unsigned int end)869cfdeb8c3SMark Brown int regcache_sync_block(struct regmap *map, void *block,
8703f4ff561SLars-Peter Clausen 			unsigned long *cache_present,
871cfdeb8c3SMark Brown 			unsigned int block_base, unsigned int start,
872cfdeb8c3SMark Brown 			unsigned int end)
873cfdeb8c3SMark Brown {
87467921a1aSMarkus Pargmann 	if (regmap_can_raw_write(map) && !map->use_single_write)
8753f4ff561SLars-Peter Clausen 		return regcache_sync_block_raw(map, block, cache_present,
8763f4ff561SLars-Peter Clausen 					       block_base, start, end);
877cfdeb8c3SMark Brown 	else
8783f4ff561SLars-Peter Clausen 		return regcache_sync_block_single(map, block, cache_present,
8793f4ff561SLars-Peter Clausen 						  block_base, start, end);
880cfdeb8c3SMark Brown }
881