10b57cec5SDimitry Andric //===-- AMDGPUPALMetadata.cpp - Accumulate and print AMDGPU PAL metadata -===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric /// \file
100b57cec5SDimitry Andric ///
110b57cec5SDimitry Andric /// This class has methods called by AMDGPUAsmPrinter to accumulate and print
120b57cec5SDimitry Andric /// the PAL metadata.
130b57cec5SDimitry Andric //
140b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
150b57cec5SDimitry Andric //
160b57cec5SDimitry Andric
170b57cec5SDimitry Andric #include "AMDGPUPALMetadata.h"
18e8d8bef9SDimitry Andric #include "AMDGPUPTNote.h"
190b57cec5SDimitry Andric #include "SIDefines.h"
200b57cec5SDimitry Andric #include "llvm/BinaryFormat/ELF.h"
218bcb0991SDimitry Andric #include "llvm/IR/Constants.h"
228bcb0991SDimitry Andric #include "llvm/IR/Module.h"
230b57cec5SDimitry Andric #include "llvm/Support/AMDGPUMetadata.h"
240b57cec5SDimitry Andric #include "llvm/Support/EndianStream.h"
250b57cec5SDimitry Andric
260b57cec5SDimitry Andric using namespace llvm;
270b57cec5SDimitry Andric using namespace llvm::AMDGPU;
280b57cec5SDimitry Andric
290b57cec5SDimitry Andric // Read the PAL metadata from IR metadata, where it was put by the frontend.
readFromIR(Module & M)300b57cec5SDimitry Andric void AMDGPUPALMetadata::readFromIR(Module &M) {
310b57cec5SDimitry Andric auto NamedMD = M.getNamedMetadata("amdgpu.pal.metadata.msgpack");
320b57cec5SDimitry Andric if (NamedMD && NamedMD->getNumOperands()) {
330b57cec5SDimitry Andric // This is the new msgpack format for metadata. It is a NamedMD containing
340b57cec5SDimitry Andric // an MDTuple containing an MDString containing the msgpack data.
350b57cec5SDimitry Andric BlobType = ELF::NT_AMDGPU_METADATA;
360b57cec5SDimitry Andric auto MDN = dyn_cast<MDTuple>(NamedMD->getOperand(0));
370b57cec5SDimitry Andric if (MDN && MDN->getNumOperands()) {
380b57cec5SDimitry Andric if (auto MDS = dyn_cast<MDString>(MDN->getOperand(0)))
390b57cec5SDimitry Andric setFromMsgPackBlob(MDS->getString());
400b57cec5SDimitry Andric }
410b57cec5SDimitry Andric return;
420b57cec5SDimitry Andric }
43fe6060f1SDimitry Andric BlobType = ELF::NT_AMD_PAL_METADATA;
440b57cec5SDimitry Andric NamedMD = M.getNamedMetadata("amdgpu.pal.metadata");
45e8d8bef9SDimitry Andric if (!NamedMD || !NamedMD->getNumOperands()) {
46e8d8bef9SDimitry Andric // Emit msgpack metadata by default
47e8d8bef9SDimitry Andric BlobType = ELF::NT_AMDGPU_METADATA;
480b57cec5SDimitry Andric return;
49e8d8bef9SDimitry Andric }
500b57cec5SDimitry Andric // This is the old reg=value pair format for metadata. It is a NamedMD
510b57cec5SDimitry Andric // containing an MDTuple containing a number of MDNodes each of which is an
520b57cec5SDimitry Andric // integer value, and each two integer values forms a key=value pair that we
530b57cec5SDimitry Andric // store as Registers[key]=value in the map.
540b57cec5SDimitry Andric auto Tuple = dyn_cast<MDTuple>(NamedMD->getOperand(0));
550b57cec5SDimitry Andric if (!Tuple)
560b57cec5SDimitry Andric return;
570b57cec5SDimitry Andric for (unsigned I = 0, E = Tuple->getNumOperands() & -2; I != E; I += 2) {
580b57cec5SDimitry Andric auto Key = mdconst::dyn_extract<ConstantInt>(Tuple->getOperand(I));
590b57cec5SDimitry Andric auto Val = mdconst::dyn_extract<ConstantInt>(Tuple->getOperand(I + 1));
600b57cec5SDimitry Andric if (!Key || !Val)
610b57cec5SDimitry Andric continue;
620b57cec5SDimitry Andric setRegister(Key->getZExtValue(), Val->getZExtValue());
630b57cec5SDimitry Andric }
640b57cec5SDimitry Andric }
650b57cec5SDimitry Andric
660b57cec5SDimitry Andric // Set PAL metadata from a binary blob from the applicable .note record.
670b57cec5SDimitry Andric // Returns false if bad format. Blob must remain valid for the lifetime of the
680b57cec5SDimitry Andric // Metadata.
setFromBlob(unsigned Type,StringRef Blob)690b57cec5SDimitry Andric bool AMDGPUPALMetadata::setFromBlob(unsigned Type, StringRef Blob) {
700b57cec5SDimitry Andric BlobType = Type;
71fe6060f1SDimitry Andric if (Type == ELF::NT_AMD_PAL_METADATA)
720b57cec5SDimitry Andric return setFromLegacyBlob(Blob);
730b57cec5SDimitry Andric return setFromMsgPackBlob(Blob);
740b57cec5SDimitry Andric }
750b57cec5SDimitry Andric
760b57cec5SDimitry Andric // Set PAL metadata from legacy (array of key=value pairs) blob.
setFromLegacyBlob(StringRef Blob)770b57cec5SDimitry Andric bool AMDGPUPALMetadata::setFromLegacyBlob(StringRef Blob) {
780b57cec5SDimitry Andric auto Data = reinterpret_cast<const uint32_t *>(Blob.data());
790b57cec5SDimitry Andric for (unsigned I = 0; I != Blob.size() / sizeof(uint32_t) / 2; ++I)
800b57cec5SDimitry Andric setRegister(Data[I * 2], Data[I * 2 + 1]);
810b57cec5SDimitry Andric return true;
820b57cec5SDimitry Andric }
830b57cec5SDimitry Andric
840b57cec5SDimitry Andric // Set PAL metadata from msgpack blob.
setFromMsgPackBlob(StringRef Blob)850b57cec5SDimitry Andric bool AMDGPUPALMetadata::setFromMsgPackBlob(StringRef Blob) {
860b57cec5SDimitry Andric return MsgPackDoc.readFromBlob(Blob, /*Multi=*/false);
870b57cec5SDimitry Andric }
880b57cec5SDimitry Andric
890b57cec5SDimitry Andric // Given the calling convention, calculate the register number for rsrc1. In
900b57cec5SDimitry Andric // principle the register number could change in future hardware, but we know
910b57cec5SDimitry Andric // it is the same for gfx6-9 (except that LS and ES don't exist on gfx9), so
920b57cec5SDimitry Andric // we can use fixed values.
getRsrc1Reg(CallingConv::ID CC)930b57cec5SDimitry Andric static unsigned getRsrc1Reg(CallingConv::ID CC) {
940b57cec5SDimitry Andric switch (CC) {
950b57cec5SDimitry Andric default:
960b57cec5SDimitry Andric return PALMD::R_2E12_COMPUTE_PGM_RSRC1;
970b57cec5SDimitry Andric case CallingConv::AMDGPU_LS:
980b57cec5SDimitry Andric return PALMD::R_2D4A_SPI_SHADER_PGM_RSRC1_LS;
990b57cec5SDimitry Andric case CallingConv::AMDGPU_HS:
1000b57cec5SDimitry Andric return PALMD::R_2D0A_SPI_SHADER_PGM_RSRC1_HS;
1010b57cec5SDimitry Andric case CallingConv::AMDGPU_ES:
1020b57cec5SDimitry Andric return PALMD::R_2CCA_SPI_SHADER_PGM_RSRC1_ES;
1030b57cec5SDimitry Andric case CallingConv::AMDGPU_GS:
1040b57cec5SDimitry Andric return PALMD::R_2C8A_SPI_SHADER_PGM_RSRC1_GS;
1050b57cec5SDimitry Andric case CallingConv::AMDGPU_VS:
1060b57cec5SDimitry Andric return PALMD::R_2C4A_SPI_SHADER_PGM_RSRC1_VS;
1070b57cec5SDimitry Andric case CallingConv::AMDGPU_PS:
1080b57cec5SDimitry Andric return PALMD::R_2C0A_SPI_SHADER_PGM_RSRC1_PS;
1090b57cec5SDimitry Andric }
1100b57cec5SDimitry Andric }
1110b57cec5SDimitry Andric
1120b57cec5SDimitry Andric // Calculate the PAL metadata key for *S_SCRATCH_SIZE. It can be used
1130b57cec5SDimitry Andric // with a constant offset to access any non-register shader-specific PAL
1140b57cec5SDimitry Andric // metadata key.
getScratchSizeKey(CallingConv::ID CC)1150b57cec5SDimitry Andric static unsigned getScratchSizeKey(CallingConv::ID CC) {
1160b57cec5SDimitry Andric switch (CC) {
1170b57cec5SDimitry Andric case CallingConv::AMDGPU_PS:
1180b57cec5SDimitry Andric return PALMD::Key::PS_SCRATCH_SIZE;
1190b57cec5SDimitry Andric case CallingConv::AMDGPU_VS:
1200b57cec5SDimitry Andric return PALMD::Key::VS_SCRATCH_SIZE;
1210b57cec5SDimitry Andric case CallingConv::AMDGPU_GS:
1220b57cec5SDimitry Andric return PALMD::Key::GS_SCRATCH_SIZE;
1230b57cec5SDimitry Andric case CallingConv::AMDGPU_ES:
1240b57cec5SDimitry Andric return PALMD::Key::ES_SCRATCH_SIZE;
1250b57cec5SDimitry Andric case CallingConv::AMDGPU_HS:
1260b57cec5SDimitry Andric return PALMD::Key::HS_SCRATCH_SIZE;
1270b57cec5SDimitry Andric case CallingConv::AMDGPU_LS:
1280b57cec5SDimitry Andric return PALMD::Key::LS_SCRATCH_SIZE;
1290b57cec5SDimitry Andric default:
1300b57cec5SDimitry Andric return PALMD::Key::CS_SCRATCH_SIZE;
1310b57cec5SDimitry Andric }
1320b57cec5SDimitry Andric }
1330b57cec5SDimitry Andric
1340b57cec5SDimitry Andric // Set the rsrc1 register in the metadata for a particular shader stage.
1350b57cec5SDimitry Andric // In fact this ORs the value into any previous setting of the register.
setRsrc1(CallingConv::ID CC,unsigned Val)1360b57cec5SDimitry Andric void AMDGPUPALMetadata::setRsrc1(CallingConv::ID CC, unsigned Val) {
1370b57cec5SDimitry Andric setRegister(getRsrc1Reg(CC), Val);
1380b57cec5SDimitry Andric }
1390b57cec5SDimitry Andric
1400b57cec5SDimitry Andric // Set the rsrc2 register in the metadata for a particular shader stage.
1410b57cec5SDimitry Andric // In fact this ORs the value into any previous setting of the register.
setRsrc2(CallingConv::ID CC,unsigned Val)1420b57cec5SDimitry Andric void AMDGPUPALMetadata::setRsrc2(CallingConv::ID CC, unsigned Val) {
1430b57cec5SDimitry Andric setRegister(getRsrc1Reg(CC) + 1, Val);
1440b57cec5SDimitry Andric }
1450b57cec5SDimitry Andric
1460b57cec5SDimitry Andric // Set the SPI_PS_INPUT_ENA register in the metadata.
1470b57cec5SDimitry Andric // In fact this ORs the value into any previous setting of the register.
setSpiPsInputEna(unsigned Val)1480b57cec5SDimitry Andric void AMDGPUPALMetadata::setSpiPsInputEna(unsigned Val) {
1490b57cec5SDimitry Andric setRegister(PALMD::R_A1B3_SPI_PS_INPUT_ENA, Val);
1500b57cec5SDimitry Andric }
1510b57cec5SDimitry Andric
1520b57cec5SDimitry Andric // Set the SPI_PS_INPUT_ADDR register in the metadata.
1530b57cec5SDimitry Andric // In fact this ORs the value into any previous setting of the register.
setSpiPsInputAddr(unsigned Val)1540b57cec5SDimitry Andric void AMDGPUPALMetadata::setSpiPsInputAddr(unsigned Val) {
1550b57cec5SDimitry Andric setRegister(PALMD::R_A1B4_SPI_PS_INPUT_ADDR, Val);
1560b57cec5SDimitry Andric }
1570b57cec5SDimitry Andric
1580b57cec5SDimitry Andric // Get a register from the metadata, or 0 if not currently set.
getRegister(unsigned Reg)1590b57cec5SDimitry Andric unsigned AMDGPUPALMetadata::getRegister(unsigned Reg) {
1600b57cec5SDimitry Andric auto Regs = getRegisters();
1610b57cec5SDimitry Andric auto It = Regs.find(MsgPackDoc.getNode(Reg));
1620b57cec5SDimitry Andric if (It == Regs.end())
1630b57cec5SDimitry Andric return 0;
1640b57cec5SDimitry Andric auto N = It->second;
1650b57cec5SDimitry Andric if (N.getKind() != msgpack::Type::UInt)
1660b57cec5SDimitry Andric return 0;
1670b57cec5SDimitry Andric return N.getUInt();
1680b57cec5SDimitry Andric }
1690b57cec5SDimitry Andric
1700b57cec5SDimitry Andric // Set a register in the metadata.
1710b57cec5SDimitry Andric // In fact this ORs the value into any previous setting of the register.
setRegister(unsigned Reg,unsigned Val)1720b57cec5SDimitry Andric void AMDGPUPALMetadata::setRegister(unsigned Reg, unsigned Val) {
1730b57cec5SDimitry Andric if (!isLegacy()) {
1740b57cec5SDimitry Andric // In the new MsgPack format, ignore register numbered >= 0x10000000. It
1750b57cec5SDimitry Andric // is a PAL ABI pseudo-register in the old non-MsgPack format.
1760b57cec5SDimitry Andric if (Reg >= 0x10000000)
1770b57cec5SDimitry Andric return;
1780b57cec5SDimitry Andric }
1790b57cec5SDimitry Andric auto &N = getRegisters()[MsgPackDoc.getNode(Reg)];
1800b57cec5SDimitry Andric if (N.getKind() == msgpack::Type::UInt)
1810b57cec5SDimitry Andric Val |= N.getUInt();
1820b57cec5SDimitry Andric N = N.getDocument()->getNode(Val);
1830b57cec5SDimitry Andric }
1840b57cec5SDimitry Andric
1850b57cec5SDimitry Andric // Set the entry point name for one shader.
setEntryPoint(unsigned CC,StringRef Name)1860b57cec5SDimitry Andric void AMDGPUPALMetadata::setEntryPoint(unsigned CC, StringRef Name) {
1870b57cec5SDimitry Andric if (isLegacy())
1880b57cec5SDimitry Andric return;
1890b57cec5SDimitry Andric // Msgpack format.
1900b57cec5SDimitry Andric getHwStage(CC)[".entry_point"] = MsgPackDoc.getNode(Name, /*Copy=*/true);
1910b57cec5SDimitry Andric }
1920b57cec5SDimitry Andric
1930b57cec5SDimitry Andric // Set the number of used vgprs in the metadata. This is an optional
1940b57cec5SDimitry Andric // advisory record for logging etc; wave dispatch actually uses the rsrc1
1950b57cec5SDimitry Andric // register for the shader stage to determine the number of vgprs to
1960b57cec5SDimitry Andric // allocate.
setNumUsedVgprs(CallingConv::ID CC,unsigned Val)1970b57cec5SDimitry Andric void AMDGPUPALMetadata::setNumUsedVgprs(CallingConv::ID CC, unsigned Val) {
1980b57cec5SDimitry Andric if (isLegacy()) {
1990b57cec5SDimitry Andric // Old non-msgpack format.
2000b57cec5SDimitry Andric unsigned NumUsedVgprsKey = getScratchSizeKey(CC) +
2010b57cec5SDimitry Andric PALMD::Key::VS_NUM_USED_VGPRS -
2020b57cec5SDimitry Andric PALMD::Key::VS_SCRATCH_SIZE;
2030b57cec5SDimitry Andric setRegister(NumUsedVgprsKey, Val);
2040b57cec5SDimitry Andric return;
2050b57cec5SDimitry Andric }
2060b57cec5SDimitry Andric // Msgpack format.
2070b57cec5SDimitry Andric getHwStage(CC)[".vgpr_count"] = MsgPackDoc.getNode(Val);
2080b57cec5SDimitry Andric }
2090b57cec5SDimitry Andric
21081ad6265SDimitry Andric // Set the number of used agprs in the metadata.
setNumUsedAgprs(CallingConv::ID CC,unsigned Val)21181ad6265SDimitry Andric void AMDGPUPALMetadata::setNumUsedAgprs(CallingConv::ID CC, unsigned Val) {
21281ad6265SDimitry Andric getHwStage(CC)[".agpr_count"] = Val;
21381ad6265SDimitry Andric }
21481ad6265SDimitry Andric
2150b57cec5SDimitry Andric // Set the number of used sgprs in the metadata. This is an optional advisory
2160b57cec5SDimitry Andric // record for logging etc; wave dispatch actually uses the rsrc1 register for
2170b57cec5SDimitry Andric // the shader stage to determine the number of sgprs to allocate.
setNumUsedSgprs(CallingConv::ID CC,unsigned Val)2180b57cec5SDimitry Andric void AMDGPUPALMetadata::setNumUsedSgprs(CallingConv::ID CC, unsigned Val) {
2190b57cec5SDimitry Andric if (isLegacy()) {
2200b57cec5SDimitry Andric // Old non-msgpack format.
2210b57cec5SDimitry Andric unsigned NumUsedSgprsKey = getScratchSizeKey(CC) +
2220b57cec5SDimitry Andric PALMD::Key::VS_NUM_USED_SGPRS -
2230b57cec5SDimitry Andric PALMD::Key::VS_SCRATCH_SIZE;
2240b57cec5SDimitry Andric setRegister(NumUsedSgprsKey, Val);
2250b57cec5SDimitry Andric return;
2260b57cec5SDimitry Andric }
2270b57cec5SDimitry Andric // Msgpack format.
2280b57cec5SDimitry Andric getHwStage(CC)[".sgpr_count"] = MsgPackDoc.getNode(Val);
2290b57cec5SDimitry Andric }
2300b57cec5SDimitry Andric
2310b57cec5SDimitry Andric // Set the scratch size in the metadata.
setScratchSize(CallingConv::ID CC,unsigned Val)2320b57cec5SDimitry Andric void AMDGPUPALMetadata::setScratchSize(CallingConv::ID CC, unsigned Val) {
2330b57cec5SDimitry Andric if (isLegacy()) {
2340b57cec5SDimitry Andric // Old non-msgpack format.
2350b57cec5SDimitry Andric setRegister(getScratchSizeKey(CC), Val);
2360b57cec5SDimitry Andric return;
2370b57cec5SDimitry Andric }
2380b57cec5SDimitry Andric // Msgpack format.
2390b57cec5SDimitry Andric getHwStage(CC)[".scratch_memory_size"] = MsgPackDoc.getNode(Val);
2400b57cec5SDimitry Andric }
2410b57cec5SDimitry Andric
242e8d8bef9SDimitry Andric // Set the stack frame size of a function in the metadata.
setFunctionScratchSize(StringRef FnName,unsigned Val)243*c9157d92SDimitry Andric void AMDGPUPALMetadata::setFunctionScratchSize(StringRef FnName, unsigned Val) {
244*c9157d92SDimitry Andric auto Node = getShaderFunction(FnName);
245e8d8bef9SDimitry Andric Node[".stack_frame_size_in_bytes"] = MsgPackDoc.getNode(Val);
246*c9157d92SDimitry Andric Node[".backend_stack_size"] = MsgPackDoc.getNode(Val);
247e8d8bef9SDimitry Andric }
248e8d8bef9SDimitry Andric
249fe6060f1SDimitry Andric // Set the amount of LDS used in bytes in the metadata.
setFunctionLdsSize(StringRef FnName,unsigned Val)250*c9157d92SDimitry Andric void AMDGPUPALMetadata::setFunctionLdsSize(StringRef FnName, unsigned Val) {
251*c9157d92SDimitry Andric auto Node = getShaderFunction(FnName);
252fe6060f1SDimitry Andric Node[".lds_size"] = MsgPackDoc.getNode(Val);
253fe6060f1SDimitry Andric }
254fe6060f1SDimitry Andric
255fe6060f1SDimitry Andric // Set the number of used vgprs in the metadata.
setFunctionNumUsedVgprs(StringRef FnName,unsigned Val)256*c9157d92SDimitry Andric void AMDGPUPALMetadata::setFunctionNumUsedVgprs(StringRef FnName,
257fe6060f1SDimitry Andric unsigned Val) {
258*c9157d92SDimitry Andric auto Node = getShaderFunction(FnName);
259fe6060f1SDimitry Andric Node[".vgpr_count"] = MsgPackDoc.getNode(Val);
260fe6060f1SDimitry Andric }
261fe6060f1SDimitry Andric
262fe6060f1SDimitry Andric // Set the number of used vgprs in the metadata.
setFunctionNumUsedSgprs(StringRef FnName,unsigned Val)263*c9157d92SDimitry Andric void AMDGPUPALMetadata::setFunctionNumUsedSgprs(StringRef FnName,
264fe6060f1SDimitry Andric unsigned Val) {
265*c9157d92SDimitry Andric auto Node = getShaderFunction(FnName);
266fe6060f1SDimitry Andric Node[".sgpr_count"] = MsgPackDoc.getNode(Val);
267fe6060f1SDimitry Andric }
268fe6060f1SDimitry Andric
2690b57cec5SDimitry Andric // Set the hardware register bit in PAL metadata to enable wave32 on the
2700b57cec5SDimitry Andric // shader of the given calling convention.
setWave32(unsigned CC)2710b57cec5SDimitry Andric void AMDGPUPALMetadata::setWave32(unsigned CC) {
2720b57cec5SDimitry Andric switch (CC) {
2730b57cec5SDimitry Andric case CallingConv::AMDGPU_HS:
2740b57cec5SDimitry Andric setRegister(PALMD::R_A2D5_VGT_SHADER_STAGES_EN, S_028B54_HS_W32_EN(1));
2750b57cec5SDimitry Andric break;
2760b57cec5SDimitry Andric case CallingConv::AMDGPU_GS:
2770b57cec5SDimitry Andric setRegister(PALMD::R_A2D5_VGT_SHADER_STAGES_EN, S_028B54_GS_W32_EN(1));
2780b57cec5SDimitry Andric break;
2790b57cec5SDimitry Andric case CallingConv::AMDGPU_VS:
2800b57cec5SDimitry Andric setRegister(PALMD::R_A2D5_VGT_SHADER_STAGES_EN, S_028B54_VS_W32_EN(1));
2810b57cec5SDimitry Andric break;
2820b57cec5SDimitry Andric case CallingConv::AMDGPU_PS:
2830b57cec5SDimitry Andric setRegister(PALMD::R_A1B6_SPI_PS_IN_CONTROL, S_0286D8_PS_W32_EN(1));
2840b57cec5SDimitry Andric break;
2850b57cec5SDimitry Andric case CallingConv::AMDGPU_CS:
2860b57cec5SDimitry Andric setRegister(PALMD::R_2E00_COMPUTE_DISPATCH_INITIATOR,
2870b57cec5SDimitry Andric S_00B800_CS_W32_EN(1));
2880b57cec5SDimitry Andric break;
2890b57cec5SDimitry Andric }
2900b57cec5SDimitry Andric }
2910b57cec5SDimitry Andric
2920b57cec5SDimitry Andric // Convert a register number to name, for display by toString().
2930b57cec5SDimitry Andric // Returns nullptr if none.
getRegisterName(unsigned RegNum)2940b57cec5SDimitry Andric static const char *getRegisterName(unsigned RegNum) {
2950b57cec5SDimitry Andric // Table of registers.
2960b57cec5SDimitry Andric static const struct RegInfo {
2970b57cec5SDimitry Andric unsigned Num;
2980b57cec5SDimitry Andric const char *Name;
2990b57cec5SDimitry Andric } RegInfoTable[] = {
3000b57cec5SDimitry Andric // Registers that code generation sets/modifies metadata for.
3010b57cec5SDimitry Andric {PALMD::R_2C4A_SPI_SHADER_PGM_RSRC1_VS, "SPI_SHADER_PGM_RSRC1_VS"},
3020b57cec5SDimitry Andric {PALMD::R_2C4A_SPI_SHADER_PGM_RSRC1_VS + 1, "SPI_SHADER_PGM_RSRC2_VS"},
3030b57cec5SDimitry Andric {PALMD::R_2D4A_SPI_SHADER_PGM_RSRC1_LS, "SPI_SHADER_PGM_RSRC1_LS"},
3040b57cec5SDimitry Andric {PALMD::R_2D4A_SPI_SHADER_PGM_RSRC1_LS + 1, "SPI_SHADER_PGM_RSRC2_LS"},
3050b57cec5SDimitry Andric {PALMD::R_2D0A_SPI_SHADER_PGM_RSRC1_HS, "SPI_SHADER_PGM_RSRC1_HS"},
3060b57cec5SDimitry Andric {PALMD::R_2D0A_SPI_SHADER_PGM_RSRC1_HS + 1, "SPI_SHADER_PGM_RSRC2_HS"},
3070b57cec5SDimitry Andric {PALMD::R_2CCA_SPI_SHADER_PGM_RSRC1_ES, "SPI_SHADER_PGM_RSRC1_ES"},
3080b57cec5SDimitry Andric {PALMD::R_2CCA_SPI_SHADER_PGM_RSRC1_ES + 1, "SPI_SHADER_PGM_RSRC2_ES"},
3090b57cec5SDimitry Andric {PALMD::R_2C8A_SPI_SHADER_PGM_RSRC1_GS, "SPI_SHADER_PGM_RSRC1_GS"},
3100b57cec5SDimitry Andric {PALMD::R_2C8A_SPI_SHADER_PGM_RSRC1_GS + 1, "SPI_SHADER_PGM_RSRC2_GS"},
3110b57cec5SDimitry Andric {PALMD::R_2E00_COMPUTE_DISPATCH_INITIATOR, "COMPUTE_DISPATCH_INITIATOR"},
3120b57cec5SDimitry Andric {PALMD::R_2E12_COMPUTE_PGM_RSRC1, "COMPUTE_PGM_RSRC1"},
3130b57cec5SDimitry Andric {PALMD::R_2E12_COMPUTE_PGM_RSRC1 + 1, "COMPUTE_PGM_RSRC2"},
3140b57cec5SDimitry Andric {PALMD::R_2C0A_SPI_SHADER_PGM_RSRC1_PS, "SPI_SHADER_PGM_RSRC1_PS"},
3150b57cec5SDimitry Andric {PALMD::R_2C0A_SPI_SHADER_PGM_RSRC1_PS + 1, "SPI_SHADER_PGM_RSRC2_PS"},
3160b57cec5SDimitry Andric {PALMD::R_A1B3_SPI_PS_INPUT_ENA, "SPI_PS_INPUT_ENA"},
3170b57cec5SDimitry Andric {PALMD::R_A1B4_SPI_PS_INPUT_ADDR, "SPI_PS_INPUT_ADDR"},
3180b57cec5SDimitry Andric {PALMD::R_A1B6_SPI_PS_IN_CONTROL, "SPI_PS_IN_CONTROL"},
3190b57cec5SDimitry Andric {PALMD::R_A2D5_VGT_SHADER_STAGES_EN, "VGT_SHADER_STAGES_EN"},
3200b57cec5SDimitry Andric
3210b57cec5SDimitry Andric // Registers not known to code generation.
3220b57cec5SDimitry Andric {0x2c07, "SPI_SHADER_PGM_RSRC3_PS"},
3230b57cec5SDimitry Andric {0x2c46, "SPI_SHADER_PGM_RSRC3_VS"},
3240b57cec5SDimitry Andric {0x2c87, "SPI_SHADER_PGM_RSRC3_GS"},
3250b57cec5SDimitry Andric {0x2cc7, "SPI_SHADER_PGM_RSRC3_ES"},
3260b57cec5SDimitry Andric {0x2d07, "SPI_SHADER_PGM_RSRC3_HS"},
3270b57cec5SDimitry Andric {0x2d47, "SPI_SHADER_PGM_RSRC3_LS"},
3280b57cec5SDimitry Andric
3290b57cec5SDimitry Andric {0xa1c3, "SPI_SHADER_POS_FORMAT"},
3300b57cec5SDimitry Andric {0xa1b1, "SPI_VS_OUT_CONFIG"},
3310b57cec5SDimitry Andric {0xa207, "PA_CL_VS_OUT_CNTL"},
3320b57cec5SDimitry Andric {0xa204, "PA_CL_CLIP_CNTL"},
3330b57cec5SDimitry Andric {0xa206, "PA_CL_VTE_CNTL"},
3340b57cec5SDimitry Andric {0xa2f9, "PA_SU_VTX_CNTL"},
3350b57cec5SDimitry Andric {0xa293, "PA_SC_MODE_CNTL_1"},
3360b57cec5SDimitry Andric {0xa2a1, "VGT_PRIMITIVEID_EN"},
3370b57cec5SDimitry Andric {0x2c81, "SPI_SHADER_PGM_RSRC4_GS"},
3380b57cec5SDimitry Andric {0x2e18, "COMPUTE_TMPRING_SIZE"},
3390b57cec5SDimitry Andric {0xa1b5, "SPI_INTERP_CONTROL_0"},
3400b57cec5SDimitry Andric {0xa1ba, "SPI_TMPRING_SIZE"},
3410b57cec5SDimitry Andric {0xa1c4, "SPI_SHADER_Z_FORMAT"},
3420b57cec5SDimitry Andric {0xa1c5, "SPI_SHADER_COL_FORMAT"},
3430b57cec5SDimitry Andric {0xa203, "DB_SHADER_CONTROL"},
3440b57cec5SDimitry Andric {0xa08f, "CB_SHADER_MASK"},
3450b57cec5SDimitry Andric {0xa191, "SPI_PS_INPUT_CNTL_0"},
3460b57cec5SDimitry Andric {0xa192, "SPI_PS_INPUT_CNTL_1"},
3470b57cec5SDimitry Andric {0xa193, "SPI_PS_INPUT_CNTL_2"},
3480b57cec5SDimitry Andric {0xa194, "SPI_PS_INPUT_CNTL_3"},
3490b57cec5SDimitry Andric {0xa195, "SPI_PS_INPUT_CNTL_4"},
3500b57cec5SDimitry Andric {0xa196, "SPI_PS_INPUT_CNTL_5"},
3510b57cec5SDimitry Andric {0xa197, "SPI_PS_INPUT_CNTL_6"},
3520b57cec5SDimitry Andric {0xa198, "SPI_PS_INPUT_CNTL_7"},
3530b57cec5SDimitry Andric {0xa199, "SPI_PS_INPUT_CNTL_8"},
3540b57cec5SDimitry Andric {0xa19a, "SPI_PS_INPUT_CNTL_9"},
3550b57cec5SDimitry Andric {0xa19b, "SPI_PS_INPUT_CNTL_10"},
3560b57cec5SDimitry Andric {0xa19c, "SPI_PS_INPUT_CNTL_11"},
3570b57cec5SDimitry Andric {0xa19d, "SPI_PS_INPUT_CNTL_12"},
3580b57cec5SDimitry Andric {0xa19e, "SPI_PS_INPUT_CNTL_13"},
3590b57cec5SDimitry Andric {0xa19f, "SPI_PS_INPUT_CNTL_14"},
3600b57cec5SDimitry Andric {0xa1a0, "SPI_PS_INPUT_CNTL_15"},
3610b57cec5SDimitry Andric {0xa1a1, "SPI_PS_INPUT_CNTL_16"},
3620b57cec5SDimitry Andric {0xa1a2, "SPI_PS_INPUT_CNTL_17"},
3630b57cec5SDimitry Andric {0xa1a3, "SPI_PS_INPUT_CNTL_18"},
3640b57cec5SDimitry Andric {0xa1a4, "SPI_PS_INPUT_CNTL_19"},
3650b57cec5SDimitry Andric {0xa1a5, "SPI_PS_INPUT_CNTL_20"},
3660b57cec5SDimitry Andric {0xa1a6, "SPI_PS_INPUT_CNTL_21"},
3670b57cec5SDimitry Andric {0xa1a7, "SPI_PS_INPUT_CNTL_22"},
3680b57cec5SDimitry Andric {0xa1a8, "SPI_PS_INPUT_CNTL_23"},
3690b57cec5SDimitry Andric {0xa1a9, "SPI_PS_INPUT_CNTL_24"},
3700b57cec5SDimitry Andric {0xa1aa, "SPI_PS_INPUT_CNTL_25"},
3710b57cec5SDimitry Andric {0xa1ab, "SPI_PS_INPUT_CNTL_26"},
3720b57cec5SDimitry Andric {0xa1ac, "SPI_PS_INPUT_CNTL_27"},
3730b57cec5SDimitry Andric {0xa1ad, "SPI_PS_INPUT_CNTL_28"},
3740b57cec5SDimitry Andric {0xa1ae, "SPI_PS_INPUT_CNTL_29"},
3750b57cec5SDimitry Andric {0xa1af, "SPI_PS_INPUT_CNTL_30"},
3760b57cec5SDimitry Andric {0xa1b0, "SPI_PS_INPUT_CNTL_31"},
3770b57cec5SDimitry Andric
3780b57cec5SDimitry Andric {0xa2ce, "VGT_GS_MAX_VERT_OUT"},
3790b57cec5SDimitry Andric {0xa2ab, "VGT_ESGS_RING_ITEMSIZE"},
3800b57cec5SDimitry Andric {0xa290, "VGT_GS_MODE"},
3810b57cec5SDimitry Andric {0xa291, "VGT_GS_ONCHIP_CNTL"},
3820b57cec5SDimitry Andric {0xa2d7, "VGT_GS_VERT_ITEMSIZE"},
3830b57cec5SDimitry Andric {0xa2d8, "VGT_GS_VERT_ITEMSIZE_1"},
3840b57cec5SDimitry Andric {0xa2d9, "VGT_GS_VERT_ITEMSIZE_2"},
3850b57cec5SDimitry Andric {0xa2da, "VGT_GS_VERT_ITEMSIZE_3"},
3860b57cec5SDimitry Andric {0xa298, "VGT_GSVS_RING_OFFSET_1"},
3870b57cec5SDimitry Andric {0xa299, "VGT_GSVS_RING_OFFSET_2"},
3880b57cec5SDimitry Andric {0xa29a, "VGT_GSVS_RING_OFFSET_3"},
3890b57cec5SDimitry Andric
3900b57cec5SDimitry Andric {0xa2e4, "VGT_GS_INSTANCE_CNT"},
3910b57cec5SDimitry Andric {0xa297, "VGT_GS_PER_VS"},
3920b57cec5SDimitry Andric {0xa29b, "VGT_GS_OUT_PRIM_TYPE"},
3930b57cec5SDimitry Andric {0xa2ac, "VGT_GSVS_RING_ITEMSIZE"},
3940b57cec5SDimitry Andric
3950b57cec5SDimitry Andric {0xa2ad, "VGT_REUSE_OFF"},
3960b57cec5SDimitry Andric {0xa1b8, "SPI_BARYC_CNTL"},
3970b57cec5SDimitry Andric
3980b57cec5SDimitry Andric {0x2c4c, "SPI_SHADER_USER_DATA_VS_0"},
3990b57cec5SDimitry Andric {0x2c4d, "SPI_SHADER_USER_DATA_VS_1"},
4000b57cec5SDimitry Andric {0x2c4e, "SPI_SHADER_USER_DATA_VS_2"},
4010b57cec5SDimitry Andric {0x2c4f, "SPI_SHADER_USER_DATA_VS_3"},
4020b57cec5SDimitry Andric {0x2c50, "SPI_SHADER_USER_DATA_VS_4"},
4030b57cec5SDimitry Andric {0x2c51, "SPI_SHADER_USER_DATA_VS_5"},
4040b57cec5SDimitry Andric {0x2c52, "SPI_SHADER_USER_DATA_VS_6"},
4050b57cec5SDimitry Andric {0x2c53, "SPI_SHADER_USER_DATA_VS_7"},
4060b57cec5SDimitry Andric {0x2c54, "SPI_SHADER_USER_DATA_VS_8"},
4070b57cec5SDimitry Andric {0x2c55, "SPI_SHADER_USER_DATA_VS_9"},
4080b57cec5SDimitry Andric {0x2c56, "SPI_SHADER_USER_DATA_VS_10"},
4090b57cec5SDimitry Andric {0x2c57, "SPI_SHADER_USER_DATA_VS_11"},
4100b57cec5SDimitry Andric {0x2c58, "SPI_SHADER_USER_DATA_VS_12"},
4110b57cec5SDimitry Andric {0x2c59, "SPI_SHADER_USER_DATA_VS_13"},
4120b57cec5SDimitry Andric {0x2c5a, "SPI_SHADER_USER_DATA_VS_14"},
4130b57cec5SDimitry Andric {0x2c5b, "SPI_SHADER_USER_DATA_VS_15"},
4140b57cec5SDimitry Andric {0x2c5c, "SPI_SHADER_USER_DATA_VS_16"},
4150b57cec5SDimitry Andric {0x2c5d, "SPI_SHADER_USER_DATA_VS_17"},
4160b57cec5SDimitry Andric {0x2c5e, "SPI_SHADER_USER_DATA_VS_18"},
4170b57cec5SDimitry Andric {0x2c5f, "SPI_SHADER_USER_DATA_VS_19"},
4180b57cec5SDimitry Andric {0x2c60, "SPI_SHADER_USER_DATA_VS_20"},
4190b57cec5SDimitry Andric {0x2c61, "SPI_SHADER_USER_DATA_VS_21"},
4200b57cec5SDimitry Andric {0x2c62, "SPI_SHADER_USER_DATA_VS_22"},
4210b57cec5SDimitry Andric {0x2c63, "SPI_SHADER_USER_DATA_VS_23"},
4220b57cec5SDimitry Andric {0x2c64, "SPI_SHADER_USER_DATA_VS_24"},
4230b57cec5SDimitry Andric {0x2c65, "SPI_SHADER_USER_DATA_VS_25"},
4240b57cec5SDimitry Andric {0x2c66, "SPI_SHADER_USER_DATA_VS_26"},
4250b57cec5SDimitry Andric {0x2c67, "SPI_SHADER_USER_DATA_VS_27"},
4260b57cec5SDimitry Andric {0x2c68, "SPI_SHADER_USER_DATA_VS_28"},
4270b57cec5SDimitry Andric {0x2c69, "SPI_SHADER_USER_DATA_VS_29"},
4280b57cec5SDimitry Andric {0x2c6a, "SPI_SHADER_USER_DATA_VS_30"},
4290b57cec5SDimitry Andric {0x2c6b, "SPI_SHADER_USER_DATA_VS_31"},
4300b57cec5SDimitry Andric
4315ffd83dbSDimitry Andric {0x2c8c, "SPI_SHADER_USER_DATA_GS_0"},
4325ffd83dbSDimitry Andric {0x2c8d, "SPI_SHADER_USER_DATA_GS_1"},
4335ffd83dbSDimitry Andric {0x2c8e, "SPI_SHADER_USER_DATA_GS_2"},
4345ffd83dbSDimitry Andric {0x2c8f, "SPI_SHADER_USER_DATA_GS_3"},
4355ffd83dbSDimitry Andric {0x2c90, "SPI_SHADER_USER_DATA_GS_4"},
4365ffd83dbSDimitry Andric {0x2c91, "SPI_SHADER_USER_DATA_GS_5"},
4375ffd83dbSDimitry Andric {0x2c92, "SPI_SHADER_USER_DATA_GS_6"},
4385ffd83dbSDimitry Andric {0x2c93, "SPI_SHADER_USER_DATA_GS_7"},
4395ffd83dbSDimitry Andric {0x2c94, "SPI_SHADER_USER_DATA_GS_8"},
4405ffd83dbSDimitry Andric {0x2c95, "SPI_SHADER_USER_DATA_GS_9"},
4415ffd83dbSDimitry Andric {0x2c96, "SPI_SHADER_USER_DATA_GS_10"},
4425ffd83dbSDimitry Andric {0x2c97, "SPI_SHADER_USER_DATA_GS_11"},
4435ffd83dbSDimitry Andric {0x2c98, "SPI_SHADER_USER_DATA_GS_12"},
4445ffd83dbSDimitry Andric {0x2c99, "SPI_SHADER_USER_DATA_GS_13"},
4455ffd83dbSDimitry Andric {0x2c9a, "SPI_SHADER_USER_DATA_GS_14"},
4465ffd83dbSDimitry Andric {0x2c9b, "SPI_SHADER_USER_DATA_GS_15"},
4475ffd83dbSDimitry Andric {0x2c9c, "SPI_SHADER_USER_DATA_GS_16"},
4485ffd83dbSDimitry Andric {0x2c9d, "SPI_SHADER_USER_DATA_GS_17"},
4495ffd83dbSDimitry Andric {0x2c9e, "SPI_SHADER_USER_DATA_GS_18"},
4505ffd83dbSDimitry Andric {0x2c9f, "SPI_SHADER_USER_DATA_GS_19"},
4515ffd83dbSDimitry Andric {0x2ca0, "SPI_SHADER_USER_DATA_GS_20"},
4525ffd83dbSDimitry Andric {0x2ca1, "SPI_SHADER_USER_DATA_GS_21"},
4535ffd83dbSDimitry Andric {0x2ca2, "SPI_SHADER_USER_DATA_GS_22"},
4545ffd83dbSDimitry Andric {0x2ca3, "SPI_SHADER_USER_DATA_GS_23"},
4555ffd83dbSDimitry Andric {0x2ca4, "SPI_SHADER_USER_DATA_GS_24"},
4565ffd83dbSDimitry Andric {0x2ca5, "SPI_SHADER_USER_DATA_GS_25"},
4575ffd83dbSDimitry Andric {0x2ca6, "SPI_SHADER_USER_DATA_GS_26"},
4585ffd83dbSDimitry Andric {0x2ca7, "SPI_SHADER_USER_DATA_GS_27"},
4595ffd83dbSDimitry Andric {0x2ca8, "SPI_SHADER_USER_DATA_GS_28"},
4605ffd83dbSDimitry Andric {0x2ca9, "SPI_SHADER_USER_DATA_GS_29"},
4615ffd83dbSDimitry Andric {0x2caa, "SPI_SHADER_USER_DATA_GS_30"},
4625ffd83dbSDimitry Andric {0x2cab, "SPI_SHADER_USER_DATA_GS_31"},
4635ffd83dbSDimitry Andric
4640b57cec5SDimitry Andric {0x2ccc, "SPI_SHADER_USER_DATA_ES_0"},
4650b57cec5SDimitry Andric {0x2ccd, "SPI_SHADER_USER_DATA_ES_1"},
4660b57cec5SDimitry Andric {0x2cce, "SPI_SHADER_USER_DATA_ES_2"},
4670b57cec5SDimitry Andric {0x2ccf, "SPI_SHADER_USER_DATA_ES_3"},
4680b57cec5SDimitry Andric {0x2cd0, "SPI_SHADER_USER_DATA_ES_4"},
4690b57cec5SDimitry Andric {0x2cd1, "SPI_SHADER_USER_DATA_ES_5"},
4700b57cec5SDimitry Andric {0x2cd2, "SPI_SHADER_USER_DATA_ES_6"},
4710b57cec5SDimitry Andric {0x2cd3, "SPI_SHADER_USER_DATA_ES_7"},
4720b57cec5SDimitry Andric {0x2cd4, "SPI_SHADER_USER_DATA_ES_8"},
4730b57cec5SDimitry Andric {0x2cd5, "SPI_SHADER_USER_DATA_ES_9"},
4740b57cec5SDimitry Andric {0x2cd6, "SPI_SHADER_USER_DATA_ES_10"},
4750b57cec5SDimitry Andric {0x2cd7, "SPI_SHADER_USER_DATA_ES_11"},
4760b57cec5SDimitry Andric {0x2cd8, "SPI_SHADER_USER_DATA_ES_12"},
4770b57cec5SDimitry Andric {0x2cd9, "SPI_SHADER_USER_DATA_ES_13"},
4780b57cec5SDimitry Andric {0x2cda, "SPI_SHADER_USER_DATA_ES_14"},
4790b57cec5SDimitry Andric {0x2cdb, "SPI_SHADER_USER_DATA_ES_15"},
4800b57cec5SDimitry Andric {0x2cdc, "SPI_SHADER_USER_DATA_ES_16"},
4810b57cec5SDimitry Andric {0x2cdd, "SPI_SHADER_USER_DATA_ES_17"},
4820b57cec5SDimitry Andric {0x2cde, "SPI_SHADER_USER_DATA_ES_18"},
4830b57cec5SDimitry Andric {0x2cdf, "SPI_SHADER_USER_DATA_ES_19"},
4840b57cec5SDimitry Andric {0x2ce0, "SPI_SHADER_USER_DATA_ES_20"},
4850b57cec5SDimitry Andric {0x2ce1, "SPI_SHADER_USER_DATA_ES_21"},
4860b57cec5SDimitry Andric {0x2ce2, "SPI_SHADER_USER_DATA_ES_22"},
4870b57cec5SDimitry Andric {0x2ce3, "SPI_SHADER_USER_DATA_ES_23"},
4880b57cec5SDimitry Andric {0x2ce4, "SPI_SHADER_USER_DATA_ES_24"},
4890b57cec5SDimitry Andric {0x2ce5, "SPI_SHADER_USER_DATA_ES_25"},
4900b57cec5SDimitry Andric {0x2ce6, "SPI_SHADER_USER_DATA_ES_26"},
4910b57cec5SDimitry Andric {0x2ce7, "SPI_SHADER_USER_DATA_ES_27"},
4920b57cec5SDimitry Andric {0x2ce8, "SPI_SHADER_USER_DATA_ES_28"},
4930b57cec5SDimitry Andric {0x2ce9, "SPI_SHADER_USER_DATA_ES_29"},
4940b57cec5SDimitry Andric {0x2cea, "SPI_SHADER_USER_DATA_ES_30"},
4950b57cec5SDimitry Andric {0x2ceb, "SPI_SHADER_USER_DATA_ES_31"},
4960b57cec5SDimitry Andric
4970b57cec5SDimitry Andric {0x2c0c, "SPI_SHADER_USER_DATA_PS_0"},
4980b57cec5SDimitry Andric {0x2c0d, "SPI_SHADER_USER_DATA_PS_1"},
4990b57cec5SDimitry Andric {0x2c0e, "SPI_SHADER_USER_DATA_PS_2"},
5000b57cec5SDimitry Andric {0x2c0f, "SPI_SHADER_USER_DATA_PS_3"},
5010b57cec5SDimitry Andric {0x2c10, "SPI_SHADER_USER_DATA_PS_4"},
5020b57cec5SDimitry Andric {0x2c11, "SPI_SHADER_USER_DATA_PS_5"},
5030b57cec5SDimitry Andric {0x2c12, "SPI_SHADER_USER_DATA_PS_6"},
5040b57cec5SDimitry Andric {0x2c13, "SPI_SHADER_USER_DATA_PS_7"},
5050b57cec5SDimitry Andric {0x2c14, "SPI_SHADER_USER_DATA_PS_8"},
5060b57cec5SDimitry Andric {0x2c15, "SPI_SHADER_USER_DATA_PS_9"},
5070b57cec5SDimitry Andric {0x2c16, "SPI_SHADER_USER_DATA_PS_10"},
5080b57cec5SDimitry Andric {0x2c17, "SPI_SHADER_USER_DATA_PS_11"},
5090b57cec5SDimitry Andric {0x2c18, "SPI_SHADER_USER_DATA_PS_12"},
5100b57cec5SDimitry Andric {0x2c19, "SPI_SHADER_USER_DATA_PS_13"},
5110b57cec5SDimitry Andric {0x2c1a, "SPI_SHADER_USER_DATA_PS_14"},
5120b57cec5SDimitry Andric {0x2c1b, "SPI_SHADER_USER_DATA_PS_15"},
5130b57cec5SDimitry Andric {0x2c1c, "SPI_SHADER_USER_DATA_PS_16"},
5140b57cec5SDimitry Andric {0x2c1d, "SPI_SHADER_USER_DATA_PS_17"},
5150b57cec5SDimitry Andric {0x2c1e, "SPI_SHADER_USER_DATA_PS_18"},
5160b57cec5SDimitry Andric {0x2c1f, "SPI_SHADER_USER_DATA_PS_19"},
5170b57cec5SDimitry Andric {0x2c20, "SPI_SHADER_USER_DATA_PS_20"},
5180b57cec5SDimitry Andric {0x2c21, "SPI_SHADER_USER_DATA_PS_21"},
5190b57cec5SDimitry Andric {0x2c22, "SPI_SHADER_USER_DATA_PS_22"},
5200b57cec5SDimitry Andric {0x2c23, "SPI_SHADER_USER_DATA_PS_23"},
5210b57cec5SDimitry Andric {0x2c24, "SPI_SHADER_USER_DATA_PS_24"},
5220b57cec5SDimitry Andric {0x2c25, "SPI_SHADER_USER_DATA_PS_25"},
5230b57cec5SDimitry Andric {0x2c26, "SPI_SHADER_USER_DATA_PS_26"},
5240b57cec5SDimitry Andric {0x2c27, "SPI_SHADER_USER_DATA_PS_27"},
5250b57cec5SDimitry Andric {0x2c28, "SPI_SHADER_USER_DATA_PS_28"},
5260b57cec5SDimitry Andric {0x2c29, "SPI_SHADER_USER_DATA_PS_29"},
5270b57cec5SDimitry Andric {0x2c2a, "SPI_SHADER_USER_DATA_PS_30"},
5280b57cec5SDimitry Andric {0x2c2b, "SPI_SHADER_USER_DATA_PS_31"},
5290b57cec5SDimitry Andric
5300b57cec5SDimitry Andric {0x2e40, "COMPUTE_USER_DATA_0"},
5310b57cec5SDimitry Andric {0x2e41, "COMPUTE_USER_DATA_1"},
5320b57cec5SDimitry Andric {0x2e42, "COMPUTE_USER_DATA_2"},
5330b57cec5SDimitry Andric {0x2e43, "COMPUTE_USER_DATA_3"},
5340b57cec5SDimitry Andric {0x2e44, "COMPUTE_USER_DATA_4"},
5350b57cec5SDimitry Andric {0x2e45, "COMPUTE_USER_DATA_5"},
5360b57cec5SDimitry Andric {0x2e46, "COMPUTE_USER_DATA_6"},
5370b57cec5SDimitry Andric {0x2e47, "COMPUTE_USER_DATA_7"},
5380b57cec5SDimitry Andric {0x2e48, "COMPUTE_USER_DATA_8"},
5390b57cec5SDimitry Andric {0x2e49, "COMPUTE_USER_DATA_9"},
5400b57cec5SDimitry Andric {0x2e4a, "COMPUTE_USER_DATA_10"},
5410b57cec5SDimitry Andric {0x2e4b, "COMPUTE_USER_DATA_11"},
5420b57cec5SDimitry Andric {0x2e4c, "COMPUTE_USER_DATA_12"},
5430b57cec5SDimitry Andric {0x2e4d, "COMPUTE_USER_DATA_13"},
5440b57cec5SDimitry Andric {0x2e4e, "COMPUTE_USER_DATA_14"},
5450b57cec5SDimitry Andric {0x2e4f, "COMPUTE_USER_DATA_15"},
5460b57cec5SDimitry Andric
5470b57cec5SDimitry Andric {0x2e07, "COMPUTE_NUM_THREAD_X"},
5480b57cec5SDimitry Andric {0x2e08, "COMPUTE_NUM_THREAD_Y"},
5490b57cec5SDimitry Andric {0x2e09, "COMPUTE_NUM_THREAD_Z"},
5500b57cec5SDimitry Andric {0xa2db, "VGT_TF_PARAM"},
5510b57cec5SDimitry Andric {0xa2d6, "VGT_LS_HS_CONFIG"},
5520b57cec5SDimitry Andric {0xa287, "VGT_HOS_MIN_TESS_LEVEL"},
5530b57cec5SDimitry Andric {0xa286, "VGT_HOS_MAX_TESS_LEVEL"},
5540b57cec5SDimitry Andric {0xa2f8, "PA_SC_AA_CONFIG"},
5550b57cec5SDimitry Andric {0xa310, "PA_SC_SHADER_CONTROL"},
5560b57cec5SDimitry Andric {0xa313, "PA_SC_CONSERVATIVE_RASTERIZATION_CNTL"},
5570b57cec5SDimitry Andric
5585ffd83dbSDimitry Andric {0x2d0c, "SPI_SHADER_USER_DATA_HS_0"},
5595ffd83dbSDimitry Andric {0x2d0d, "SPI_SHADER_USER_DATA_HS_1"},
5605ffd83dbSDimitry Andric {0x2d0e, "SPI_SHADER_USER_DATA_HS_2"},
5615ffd83dbSDimitry Andric {0x2d0f, "SPI_SHADER_USER_DATA_HS_3"},
5625ffd83dbSDimitry Andric {0x2d10, "SPI_SHADER_USER_DATA_HS_4"},
5635ffd83dbSDimitry Andric {0x2d11, "SPI_SHADER_USER_DATA_HS_5"},
5645ffd83dbSDimitry Andric {0x2d12, "SPI_SHADER_USER_DATA_HS_6"},
5655ffd83dbSDimitry Andric {0x2d13, "SPI_SHADER_USER_DATA_HS_7"},
5665ffd83dbSDimitry Andric {0x2d14, "SPI_SHADER_USER_DATA_HS_8"},
5675ffd83dbSDimitry Andric {0x2d15, "SPI_SHADER_USER_DATA_HS_9"},
5685ffd83dbSDimitry Andric {0x2d16, "SPI_SHADER_USER_DATA_HS_10"},
5695ffd83dbSDimitry Andric {0x2d17, "SPI_SHADER_USER_DATA_HS_11"},
5705ffd83dbSDimitry Andric {0x2d18, "SPI_SHADER_USER_DATA_HS_12"},
5715ffd83dbSDimitry Andric {0x2d19, "SPI_SHADER_USER_DATA_HS_13"},
5725ffd83dbSDimitry Andric {0x2d1a, "SPI_SHADER_USER_DATA_HS_14"},
5735ffd83dbSDimitry Andric {0x2d1b, "SPI_SHADER_USER_DATA_HS_15"},
5745ffd83dbSDimitry Andric {0x2d1c, "SPI_SHADER_USER_DATA_HS_16"},
5755ffd83dbSDimitry Andric {0x2d1d, "SPI_SHADER_USER_DATA_HS_17"},
5765ffd83dbSDimitry Andric {0x2d1e, "SPI_SHADER_USER_DATA_HS_18"},
5775ffd83dbSDimitry Andric {0x2d1f, "SPI_SHADER_USER_DATA_HS_19"},
5785ffd83dbSDimitry Andric {0x2d20, "SPI_SHADER_USER_DATA_HS_20"},
5795ffd83dbSDimitry Andric {0x2d21, "SPI_SHADER_USER_DATA_HS_21"},
5805ffd83dbSDimitry Andric {0x2d22, "SPI_SHADER_USER_DATA_HS_22"},
5815ffd83dbSDimitry Andric {0x2d23, "SPI_SHADER_USER_DATA_HS_23"},
5825ffd83dbSDimitry Andric {0x2d24, "SPI_SHADER_USER_DATA_HS_24"},
5835ffd83dbSDimitry Andric {0x2d25, "SPI_SHADER_USER_DATA_HS_25"},
5845ffd83dbSDimitry Andric {0x2d26, "SPI_SHADER_USER_DATA_HS_26"},
5855ffd83dbSDimitry Andric {0x2d27, "SPI_SHADER_USER_DATA_HS_27"},
5865ffd83dbSDimitry Andric {0x2d28, "SPI_SHADER_USER_DATA_HS_28"},
5875ffd83dbSDimitry Andric {0x2d29, "SPI_SHADER_USER_DATA_HS_29"},
5885ffd83dbSDimitry Andric {0x2d2a, "SPI_SHADER_USER_DATA_HS_30"},
5895ffd83dbSDimitry Andric {0x2d2b, "SPI_SHADER_USER_DATA_HS_31"},
5905ffd83dbSDimitry Andric
5915ffd83dbSDimitry Andric {0x2d4c, "SPI_SHADER_USER_DATA_LS_0"},
5925ffd83dbSDimitry Andric {0x2d4d, "SPI_SHADER_USER_DATA_LS_1"},
5935ffd83dbSDimitry Andric {0x2d4e, "SPI_SHADER_USER_DATA_LS_2"},
5945ffd83dbSDimitry Andric {0x2d4f, "SPI_SHADER_USER_DATA_LS_3"},
5955ffd83dbSDimitry Andric {0x2d50, "SPI_SHADER_USER_DATA_LS_4"},
5965ffd83dbSDimitry Andric {0x2d51, "SPI_SHADER_USER_DATA_LS_5"},
5975ffd83dbSDimitry Andric {0x2d52, "SPI_SHADER_USER_DATA_LS_6"},
5985ffd83dbSDimitry Andric {0x2d53, "SPI_SHADER_USER_DATA_LS_7"},
5995ffd83dbSDimitry Andric {0x2d54, "SPI_SHADER_USER_DATA_LS_8"},
6005ffd83dbSDimitry Andric {0x2d55, "SPI_SHADER_USER_DATA_LS_9"},
6015ffd83dbSDimitry Andric {0x2d56, "SPI_SHADER_USER_DATA_LS_10"},
6025ffd83dbSDimitry Andric {0x2d57, "SPI_SHADER_USER_DATA_LS_11"},
6035ffd83dbSDimitry Andric {0x2d58, "SPI_SHADER_USER_DATA_LS_12"},
6045ffd83dbSDimitry Andric {0x2d59, "SPI_SHADER_USER_DATA_LS_13"},
6055ffd83dbSDimitry Andric {0x2d5a, "SPI_SHADER_USER_DATA_LS_14"},
6065ffd83dbSDimitry Andric {0x2d5b, "SPI_SHADER_USER_DATA_LS_15"},
6070b57cec5SDimitry Andric
6080b57cec5SDimitry Andric {0xa2aa, "IA_MULTI_VGT_PARAM"},
6090b57cec5SDimitry Andric {0xa2a5, "VGT_GS_MAX_PRIMS_PER_SUBGROUP"},
6100b57cec5SDimitry Andric {0xa2e6, "VGT_STRMOUT_BUFFER_CONFIG"},
6110b57cec5SDimitry Andric {0xa2e5, "VGT_STRMOUT_CONFIG"},
6120b57cec5SDimitry Andric {0xa2b5, "VGT_STRMOUT_VTX_STRIDE_0"},
6130b57cec5SDimitry Andric {0xa2b9, "VGT_STRMOUT_VTX_STRIDE_1"},
6140b57cec5SDimitry Andric {0xa2bd, "VGT_STRMOUT_VTX_STRIDE_2"},
6150b57cec5SDimitry Andric {0xa2c1, "VGT_STRMOUT_VTX_STRIDE_3"},
6160b57cec5SDimitry Andric {0xa316, "VGT_VERTEX_REUSE_BLOCK_CNTL"},
6170b57cec5SDimitry Andric
618fe6060f1SDimitry Andric {0x2e28, "COMPUTE_PGM_RSRC3"},
619fe6060f1SDimitry Andric {0x2e2a, "COMPUTE_SHADER_CHKSUM"},
620fe6060f1SDimitry Andric {0x2e24, "COMPUTE_USER_ACCUM_0"},
621fe6060f1SDimitry Andric {0x2e25, "COMPUTE_USER_ACCUM_1"},
622fe6060f1SDimitry Andric {0x2e26, "COMPUTE_USER_ACCUM_2"},
623fe6060f1SDimitry Andric {0x2e27, "COMPUTE_USER_ACCUM_3"},
624fe6060f1SDimitry Andric {0xa1ff, "GE_MAX_OUTPUT_PER_SUBGROUP"},
625fe6060f1SDimitry Andric {0xa2d3, "GE_NGG_SUBGRP_CNTL"},
626fe6060f1SDimitry Andric {0xc25f, "GE_STEREO_CNTL"},
627fe6060f1SDimitry Andric {0xc262, "GE_USER_VGPR_EN"},
628fe6060f1SDimitry Andric {0xc258, "IA_MULTI_VGT_PARAM_PIPED"},
629fe6060f1SDimitry Andric {0xa210, "PA_STEREO_CNTL"},
630fe6060f1SDimitry Andric {0xa1c2, "SPI_SHADER_IDX_FORMAT"},
631fe6060f1SDimitry Andric {0x2c80, "SPI_SHADER_PGM_CHKSUM_GS"},
632fe6060f1SDimitry Andric {0x2d00, "SPI_SHADER_PGM_CHKSUM_HS"},
633fe6060f1SDimitry Andric {0x2c06, "SPI_SHADER_PGM_CHKSUM_PS"},
634fe6060f1SDimitry Andric {0x2c45, "SPI_SHADER_PGM_CHKSUM_VS"},
635fe6060f1SDimitry Andric {0x2c88, "SPI_SHADER_PGM_LO_GS"},
636fe6060f1SDimitry Andric {0x2cb2, "SPI_SHADER_USER_ACCUM_ESGS_0"},
637fe6060f1SDimitry Andric {0x2cb3, "SPI_SHADER_USER_ACCUM_ESGS_1"},
638fe6060f1SDimitry Andric {0x2cb4, "SPI_SHADER_USER_ACCUM_ESGS_2"},
639fe6060f1SDimitry Andric {0x2cb5, "SPI_SHADER_USER_ACCUM_ESGS_3"},
640fe6060f1SDimitry Andric {0x2d32, "SPI_SHADER_USER_ACCUM_LSHS_0"},
641fe6060f1SDimitry Andric {0x2d33, "SPI_SHADER_USER_ACCUM_LSHS_1"},
642fe6060f1SDimitry Andric {0x2d34, "SPI_SHADER_USER_ACCUM_LSHS_2"},
643fe6060f1SDimitry Andric {0x2d35, "SPI_SHADER_USER_ACCUM_LSHS_3"},
644fe6060f1SDimitry Andric {0x2c32, "SPI_SHADER_USER_ACCUM_PS_0"},
645fe6060f1SDimitry Andric {0x2c33, "SPI_SHADER_USER_ACCUM_PS_1"},
646fe6060f1SDimitry Andric {0x2c34, "SPI_SHADER_USER_ACCUM_PS_2"},
647fe6060f1SDimitry Andric {0x2c35, "SPI_SHADER_USER_ACCUM_PS_3"},
648fe6060f1SDimitry Andric {0x2c72, "SPI_SHADER_USER_ACCUM_VS_0"},
649fe6060f1SDimitry Andric {0x2c73, "SPI_SHADER_USER_ACCUM_VS_1"},
650fe6060f1SDimitry Andric {0x2c74, "SPI_SHADER_USER_ACCUM_VS_2"},
651fe6060f1SDimitry Andric {0x2c75, "SPI_SHADER_USER_ACCUM_VS_3"},
652fe6060f1SDimitry Andric
6530b57cec5SDimitry Andric {0, nullptr}};
6540b57cec5SDimitry Andric auto Entry = RegInfoTable;
6550b57cec5SDimitry Andric for (; Entry->Num && Entry->Num != RegNum; ++Entry)
6560b57cec5SDimitry Andric ;
6570b57cec5SDimitry Andric return Entry->Name;
6580b57cec5SDimitry Andric }
6590b57cec5SDimitry Andric
6600b57cec5SDimitry Andric // Convert the accumulated PAL metadata into an asm directive.
toString(std::string & String)6610b57cec5SDimitry Andric void AMDGPUPALMetadata::toString(std::string &String) {
6620b57cec5SDimitry Andric String.clear();
6630b57cec5SDimitry Andric if (!BlobType)
6640b57cec5SDimitry Andric return;
6650b57cec5SDimitry Andric raw_string_ostream Stream(String);
6660b57cec5SDimitry Andric if (isLegacy()) {
6670b57cec5SDimitry Andric if (MsgPackDoc.getRoot().getKind() == msgpack::Type::Nil)
6680b57cec5SDimitry Andric return;
6690b57cec5SDimitry Andric // Old linear reg=val format.
6700b57cec5SDimitry Andric Stream << '\t' << AMDGPU::PALMD::AssemblerDirective << ' ';
6710b57cec5SDimitry Andric auto Regs = getRegisters();
6720b57cec5SDimitry Andric for (auto I = Regs.begin(), E = Regs.end(); I != E; ++I) {
6730b57cec5SDimitry Andric if (I != Regs.begin())
6740b57cec5SDimitry Andric Stream << ',';
6750b57cec5SDimitry Andric unsigned Reg = I->first.getUInt();
6760b57cec5SDimitry Andric unsigned Val = I->second.getUInt();
6770b57cec5SDimitry Andric Stream << "0x" << Twine::utohexstr(Reg) << ",0x" << Twine::utohexstr(Val);
6780b57cec5SDimitry Andric }
6790b57cec5SDimitry Andric Stream << '\n';
6800b57cec5SDimitry Andric return;
6810b57cec5SDimitry Andric }
6820b57cec5SDimitry Andric
6830b57cec5SDimitry Andric // New msgpack-based format -- output as YAML (with unsigned numbers in hex),
6840b57cec5SDimitry Andric // but first change the registers map to use names.
6850b57cec5SDimitry Andric MsgPackDoc.setHexMode();
6860b57cec5SDimitry Andric auto &RegsObj = refRegisters();
6870b57cec5SDimitry Andric auto OrigRegs = RegsObj.getMap();
6880b57cec5SDimitry Andric RegsObj = MsgPackDoc.getMapNode();
6890b57cec5SDimitry Andric for (auto I : OrigRegs) {
6900b57cec5SDimitry Andric auto Key = I.first;
6910b57cec5SDimitry Andric if (const char *RegName = getRegisterName(Key.getUInt())) {
6920b57cec5SDimitry Andric std::string KeyName = Key.toString();
6930b57cec5SDimitry Andric KeyName += " (";
6940b57cec5SDimitry Andric KeyName += RegName;
6950b57cec5SDimitry Andric KeyName += ')';
6960b57cec5SDimitry Andric Key = MsgPackDoc.getNode(KeyName, /*Copy=*/true);
6970b57cec5SDimitry Andric }
6980b57cec5SDimitry Andric RegsObj.getMap()[Key] = I.second;
6990b57cec5SDimitry Andric }
7000b57cec5SDimitry Andric
7010b57cec5SDimitry Andric // Output as YAML.
7020b57cec5SDimitry Andric Stream << '\t' << AMDGPU::PALMD::AssemblerDirectiveBegin << '\n';
7030b57cec5SDimitry Andric MsgPackDoc.toYAML(Stream);
7040b57cec5SDimitry Andric Stream << '\t' << AMDGPU::PALMD::AssemblerDirectiveEnd << '\n';
7050b57cec5SDimitry Andric
7060b57cec5SDimitry Andric // Restore original registers map.
7070b57cec5SDimitry Andric RegsObj = OrigRegs;
7080b57cec5SDimitry Andric }
7090b57cec5SDimitry Andric
7100b57cec5SDimitry Andric // Convert the accumulated PAL metadata into a binary blob for writing as
7110b57cec5SDimitry Andric // a .note record of the specified AMD type. Returns an empty blob if
7120b57cec5SDimitry Andric // there is no PAL metadata,
toBlob(unsigned Type,std::string & Blob)7130b57cec5SDimitry Andric void AMDGPUPALMetadata::toBlob(unsigned Type, std::string &Blob) {
714fe6060f1SDimitry Andric if (Type == ELF::NT_AMD_PAL_METADATA)
7150b57cec5SDimitry Andric toLegacyBlob(Blob);
7160b57cec5SDimitry Andric else if (Type)
7170b57cec5SDimitry Andric toMsgPackBlob(Blob);
7180b57cec5SDimitry Andric }
7190b57cec5SDimitry Andric
toLegacyBlob(std::string & Blob)7200b57cec5SDimitry Andric void AMDGPUPALMetadata::toLegacyBlob(std::string &Blob) {
7210b57cec5SDimitry Andric Blob.clear();
7220b57cec5SDimitry Andric auto Registers = getRegisters();
7230b57cec5SDimitry Andric if (Registers.getMap().empty())
7240b57cec5SDimitry Andric return;
7250b57cec5SDimitry Andric raw_string_ostream OS(Blob);
726*c9157d92SDimitry Andric support::endian::Writer EW(OS, llvm::endianness::little);
7270b57cec5SDimitry Andric for (auto I : Registers.getMap()) {
7280b57cec5SDimitry Andric EW.write(uint32_t(I.first.getUInt()));
7290b57cec5SDimitry Andric EW.write(uint32_t(I.second.getUInt()));
7300b57cec5SDimitry Andric }
7310b57cec5SDimitry Andric }
7320b57cec5SDimitry Andric
toMsgPackBlob(std::string & Blob)7330b57cec5SDimitry Andric void AMDGPUPALMetadata::toMsgPackBlob(std::string &Blob) {
7340b57cec5SDimitry Andric Blob.clear();
7350b57cec5SDimitry Andric MsgPackDoc.writeToBlob(Blob);
7360b57cec5SDimitry Andric }
7370b57cec5SDimitry Andric
7380b57cec5SDimitry Andric // Set PAL metadata from YAML text. Returns false if failed.
setFromString(StringRef S)7390b57cec5SDimitry Andric bool AMDGPUPALMetadata::setFromString(StringRef S) {
7400b57cec5SDimitry Andric BlobType = ELF::NT_AMDGPU_METADATA;
7410b57cec5SDimitry Andric if (!MsgPackDoc.fromYAML(S))
7420b57cec5SDimitry Andric return false;
7430b57cec5SDimitry Andric
7440b57cec5SDimitry Andric // In the registers map, some keys may be of the form "0xa191
7450b57cec5SDimitry Andric // (SPI_PS_INPUT_CNTL_0)", in which case the YAML input code made it a
7460b57cec5SDimitry Andric // string. We need to turn it into a number.
7470b57cec5SDimitry Andric auto &RegsObj = refRegisters();
7480b57cec5SDimitry Andric auto OrigRegs = RegsObj;
7490b57cec5SDimitry Andric RegsObj = MsgPackDoc.getMapNode();
7500b57cec5SDimitry Andric Registers = RegsObj.getMap();
7510b57cec5SDimitry Andric bool Ok = true;
7520b57cec5SDimitry Andric for (auto I : OrigRegs.getMap()) {
7530b57cec5SDimitry Andric auto Key = I.first;
7540b57cec5SDimitry Andric if (Key.getKind() == msgpack::Type::String) {
7550b57cec5SDimitry Andric StringRef S = Key.getString();
7560b57cec5SDimitry Andric uint64_t Val;
7570b57cec5SDimitry Andric if (S.consumeInteger(0, Val)) {
7580b57cec5SDimitry Andric Ok = false;
7590b57cec5SDimitry Andric errs() << "Unrecognized PAL metadata register key '" << S << "'\n";
7600b57cec5SDimitry Andric continue;
7610b57cec5SDimitry Andric }
7620b57cec5SDimitry Andric Key = MsgPackDoc.getNode(uint64_t(Val));
7630b57cec5SDimitry Andric }
7640b57cec5SDimitry Andric Registers.getMap()[Key] = I.second;
7650b57cec5SDimitry Andric }
7660b57cec5SDimitry Andric return Ok;
7670b57cec5SDimitry Andric }
7680b57cec5SDimitry Andric
7690b57cec5SDimitry Andric // Reference (create if necessary) the node for the registers map.
refRegisters()7700b57cec5SDimitry Andric msgpack::DocNode &AMDGPUPALMetadata::refRegisters() {
7710b57cec5SDimitry Andric auto &N =
7720b57cec5SDimitry Andric MsgPackDoc.getRoot()
7730b57cec5SDimitry Andric .getMap(/*Convert=*/true)[MsgPackDoc.getNode("amdpal.pipelines")]
7740b57cec5SDimitry Andric .getArray(/*Convert=*/true)[0]
7750b57cec5SDimitry Andric .getMap(/*Convert=*/true)[MsgPackDoc.getNode(".registers")];
7760b57cec5SDimitry Andric N.getMap(/*Convert=*/true);
7770b57cec5SDimitry Andric return N;
7780b57cec5SDimitry Andric }
7790b57cec5SDimitry Andric
7800b57cec5SDimitry Andric // Get (create if necessary) the registers map.
getRegisters()7810b57cec5SDimitry Andric msgpack::MapDocNode AMDGPUPALMetadata::getRegisters() {
7820b57cec5SDimitry Andric if (Registers.isEmpty())
7830b57cec5SDimitry Andric Registers = refRegisters();
7840b57cec5SDimitry Andric return Registers.getMap();
7850b57cec5SDimitry Andric }
7860b57cec5SDimitry Andric
787e8d8bef9SDimitry Andric // Reference (create if necessary) the node for the shader functions map.
refShaderFunctions()788e8d8bef9SDimitry Andric msgpack::DocNode &AMDGPUPALMetadata::refShaderFunctions() {
789e8d8bef9SDimitry Andric auto &N =
790e8d8bef9SDimitry Andric MsgPackDoc.getRoot()
791e8d8bef9SDimitry Andric .getMap(/*Convert=*/true)[MsgPackDoc.getNode("amdpal.pipelines")]
792e8d8bef9SDimitry Andric .getArray(/*Convert=*/true)[0]
793e8d8bef9SDimitry Andric .getMap(/*Convert=*/true)[MsgPackDoc.getNode(".shader_functions")];
794e8d8bef9SDimitry Andric N.getMap(/*Convert=*/true);
795e8d8bef9SDimitry Andric return N;
796e8d8bef9SDimitry Andric }
797e8d8bef9SDimitry Andric
798e8d8bef9SDimitry Andric // Get (create if necessary) the shader functions map.
getShaderFunctions()799e8d8bef9SDimitry Andric msgpack::MapDocNode AMDGPUPALMetadata::getShaderFunctions() {
800e8d8bef9SDimitry Andric if (ShaderFunctions.isEmpty())
801e8d8bef9SDimitry Andric ShaderFunctions = refShaderFunctions();
802e8d8bef9SDimitry Andric return ShaderFunctions.getMap();
803e8d8bef9SDimitry Andric }
804e8d8bef9SDimitry Andric
805e8d8bef9SDimitry Andric // Get (create if necessary) a function in the shader functions map.
getShaderFunction(StringRef Name)806e8d8bef9SDimitry Andric msgpack::MapDocNode AMDGPUPALMetadata::getShaderFunction(StringRef Name) {
807e8d8bef9SDimitry Andric auto Functions = getShaderFunctions();
808e8d8bef9SDimitry Andric return Functions[Name].getMap(/*Convert=*/true);
809e8d8bef9SDimitry Andric }
810e8d8bef9SDimitry Andric
refComputeRegisters()811fe013be4SDimitry Andric msgpack::DocNode &AMDGPUPALMetadata::refComputeRegisters() {
812fe013be4SDimitry Andric auto &N =
813fe013be4SDimitry Andric MsgPackDoc.getRoot()
814fe013be4SDimitry Andric .getMap(/*Convert=*/true)[MsgPackDoc.getNode("amdpal.pipelines")]
815fe013be4SDimitry Andric .getArray(/*Convert=*/true)[0]
816fe013be4SDimitry Andric .getMap(/*Convert=*/true)[MsgPackDoc.getNode(".compute_registers")];
817fe013be4SDimitry Andric N.getMap(/*Convert=*/true);
818fe013be4SDimitry Andric return N;
819fe013be4SDimitry Andric }
820fe013be4SDimitry Andric
getComputeRegisters()821fe013be4SDimitry Andric msgpack::MapDocNode AMDGPUPALMetadata::getComputeRegisters() {
822fe013be4SDimitry Andric if (ComputeRegisters.isEmpty())
823fe013be4SDimitry Andric ComputeRegisters = refComputeRegisters();
824fe013be4SDimitry Andric return ComputeRegisters.getMap();
825fe013be4SDimitry Andric }
826fe013be4SDimitry Andric
refGraphicsRegisters()827fe013be4SDimitry Andric msgpack::DocNode &AMDGPUPALMetadata::refGraphicsRegisters() {
828fe013be4SDimitry Andric auto &N =
829fe013be4SDimitry Andric MsgPackDoc.getRoot()
830fe013be4SDimitry Andric .getMap(/*Convert=*/true)[MsgPackDoc.getNode("amdpal.pipelines")]
831fe013be4SDimitry Andric .getArray(/*Convert=*/true)[0]
832fe013be4SDimitry Andric .getMap(/*Convert=*/true)[MsgPackDoc.getNode(".graphics_registers")];
833fe013be4SDimitry Andric N.getMap(/*Convert=*/true);
834fe013be4SDimitry Andric return N;
835fe013be4SDimitry Andric }
836fe013be4SDimitry Andric
getGraphicsRegisters()837fe013be4SDimitry Andric msgpack::MapDocNode AMDGPUPALMetadata::getGraphicsRegisters() {
838fe013be4SDimitry Andric if (GraphicsRegisters.isEmpty())
839fe013be4SDimitry Andric GraphicsRegisters = refGraphicsRegisters();
840fe013be4SDimitry Andric return GraphicsRegisters.getMap();
841fe013be4SDimitry Andric }
842fe013be4SDimitry Andric
8430b57cec5SDimitry Andric // Return the PAL metadata hardware shader stage name.
getStageName(CallingConv::ID CC)8440b57cec5SDimitry Andric static const char *getStageName(CallingConv::ID CC) {
8450b57cec5SDimitry Andric switch (CC) {
8460b57cec5SDimitry Andric case CallingConv::AMDGPU_PS:
8470b57cec5SDimitry Andric return ".ps";
8480b57cec5SDimitry Andric case CallingConv::AMDGPU_VS:
8490b57cec5SDimitry Andric return ".vs";
8500b57cec5SDimitry Andric case CallingConv::AMDGPU_GS:
8510b57cec5SDimitry Andric return ".gs";
8520b57cec5SDimitry Andric case CallingConv::AMDGPU_ES:
8530b57cec5SDimitry Andric return ".es";
8540b57cec5SDimitry Andric case CallingConv::AMDGPU_HS:
8550b57cec5SDimitry Andric return ".hs";
8560b57cec5SDimitry Andric case CallingConv::AMDGPU_LS:
8570b57cec5SDimitry Andric return ".ls";
858e8d8bef9SDimitry Andric case CallingConv::AMDGPU_Gfx:
859e8d8bef9SDimitry Andric llvm_unreachable("Callable shader has no hardware stage");
8600b57cec5SDimitry Andric default:
8610b57cec5SDimitry Andric return ".cs";
8620b57cec5SDimitry Andric }
8630b57cec5SDimitry Andric }
8640b57cec5SDimitry Andric
refHwStage()865fe013be4SDimitry Andric msgpack::DocNode &AMDGPUPALMetadata::refHwStage() {
866fe013be4SDimitry Andric auto &N =
867fe013be4SDimitry Andric MsgPackDoc.getRoot()
868fe013be4SDimitry Andric .getMap(/*Convert=*/true)[MsgPackDoc.getNode("amdpal.pipelines")]
869fe013be4SDimitry Andric .getArray(/*Convert=*/true)[0]
870fe013be4SDimitry Andric .getMap(/*Convert=*/true)[MsgPackDoc.getNode(".hardware_stages")];
871fe013be4SDimitry Andric N.getMap(/*Convert=*/true);
872fe013be4SDimitry Andric return N;
873fe013be4SDimitry Andric }
874fe013be4SDimitry Andric
8750b57cec5SDimitry Andric // Get (create if necessary) the .hardware_stages entry for the given calling
8760b57cec5SDimitry Andric // convention.
getHwStage(unsigned CC)8770b57cec5SDimitry Andric msgpack::MapDocNode AMDGPUPALMetadata::getHwStage(unsigned CC) {
8780b57cec5SDimitry Andric if (HwStages.isEmpty())
879fe013be4SDimitry Andric HwStages = refHwStage();
8800b57cec5SDimitry Andric return HwStages.getMap()[getStageName(CC)].getMap(/*Convert=*/true);
8810b57cec5SDimitry Andric }
8820b57cec5SDimitry Andric
8830b57cec5SDimitry Andric // Get .note record vendor name of metadata blob to be emitted.
getVendor() const8840b57cec5SDimitry Andric const char *AMDGPUPALMetadata::getVendor() const {
8850b57cec5SDimitry Andric return isLegacy() ? ElfNote::NoteNameV2 : ElfNote::NoteNameV3;
8860b57cec5SDimitry Andric }
8870b57cec5SDimitry Andric
8880b57cec5SDimitry Andric // Get .note record type of metadata blob to be emitted:
889fe6060f1SDimitry Andric // ELF::NT_AMD_PAL_METADATA (legacy key=val format), or
8900b57cec5SDimitry Andric // ELF::NT_AMDGPU_METADATA (MsgPack format), or
8910b57cec5SDimitry Andric // 0 (no PAL metadata).
getType() const8920b57cec5SDimitry Andric unsigned AMDGPUPALMetadata::getType() const {
8930b57cec5SDimitry Andric return BlobType;
8940b57cec5SDimitry Andric }
8950b57cec5SDimitry Andric
8960b57cec5SDimitry Andric // Return whether the blob type is legacy PAL metadata.
isLegacy() const8970b57cec5SDimitry Andric bool AMDGPUPALMetadata::isLegacy() const {
898fe6060f1SDimitry Andric return BlobType == ELF::NT_AMD_PAL_METADATA;
8990b57cec5SDimitry Andric }
9000b57cec5SDimitry Andric
9010b57cec5SDimitry Andric // Set legacy PAL metadata format.
setLegacy()9020b57cec5SDimitry Andric void AMDGPUPALMetadata::setLegacy() {
903fe6060f1SDimitry Andric BlobType = ELF::NT_AMD_PAL_METADATA;
9040b57cec5SDimitry Andric }
9050b57cec5SDimitry Andric
906e8d8bef9SDimitry Andric // Erase all PAL metadata.
reset()907e8d8bef9SDimitry Andric void AMDGPUPALMetadata::reset() {
908e8d8bef9SDimitry Andric MsgPackDoc.clear();
909e8d8bef9SDimitry Andric Registers = MsgPackDoc.getEmptyNode();
910e8d8bef9SDimitry Andric HwStages = MsgPackDoc.getEmptyNode();
911*c9157d92SDimitry Andric ShaderFunctions = MsgPackDoc.getEmptyNode();
912e8d8bef9SDimitry Andric }
913fe013be4SDimitry Andric
getPALVersion(unsigned idx)914fe013be4SDimitry Andric unsigned AMDGPUPALMetadata::getPALVersion(unsigned idx) {
915fe013be4SDimitry Andric assert(idx < 2 &&
916fe013be4SDimitry Andric "illegal index to PAL version - should be 0 (major) or 1 (minor)");
917fe013be4SDimitry Andric if (!VersionChecked) {
918fe013be4SDimitry Andric if (Version.isEmpty()) {
919fe013be4SDimitry Andric auto &M = MsgPackDoc.getRoot().getMap(/*Convert=*/true);
920fe013be4SDimitry Andric auto I = M.find(MsgPackDoc.getNode("amdpal.version"));
921fe013be4SDimitry Andric if (I != M.end())
922fe013be4SDimitry Andric Version = I->second;
923fe013be4SDimitry Andric }
924fe013be4SDimitry Andric VersionChecked = true;
925fe013be4SDimitry Andric }
926fe013be4SDimitry Andric if (Version.isEmpty())
927fe013be4SDimitry Andric // Default to 2.6 if there's no version info
928fe013be4SDimitry Andric return idx ? 6 : 2;
929fe013be4SDimitry Andric return Version.getArray()[idx].getUInt();
930fe013be4SDimitry Andric }
931fe013be4SDimitry Andric
getPALMajorVersion()932fe013be4SDimitry Andric unsigned AMDGPUPALMetadata::getPALMajorVersion() { return getPALVersion(0); }
933fe013be4SDimitry Andric
getPALMinorVersion()934fe013be4SDimitry Andric unsigned AMDGPUPALMetadata::getPALMinorVersion() { return getPALVersion(1); }
935fe013be4SDimitry Andric
936fe013be4SDimitry Andric // Set the field in a given .hardware_stages entry
setHwStage(unsigned CC,StringRef field,unsigned Val)937fe013be4SDimitry Andric void AMDGPUPALMetadata::setHwStage(unsigned CC, StringRef field, unsigned Val) {
938fe013be4SDimitry Andric getHwStage(CC)[field] = Val;
939fe013be4SDimitry Andric }
940fe013be4SDimitry Andric
setHwStage(unsigned CC,StringRef field,bool Val)941fe013be4SDimitry Andric void AMDGPUPALMetadata::setHwStage(unsigned CC, StringRef field, bool Val) {
942fe013be4SDimitry Andric getHwStage(CC)[field] = Val;
943fe013be4SDimitry Andric }
944fe013be4SDimitry Andric
setComputeRegisters(StringRef field,unsigned Val)945fe013be4SDimitry Andric void AMDGPUPALMetadata::setComputeRegisters(StringRef field, unsigned Val) {
946fe013be4SDimitry Andric getComputeRegisters()[field] = Val;
947fe013be4SDimitry Andric }
948fe013be4SDimitry Andric
setComputeRegisters(StringRef field,bool Val)949fe013be4SDimitry Andric void AMDGPUPALMetadata::setComputeRegisters(StringRef field, bool Val) {
950fe013be4SDimitry Andric getComputeRegisters()[field] = Val;
951fe013be4SDimitry Andric }
952fe013be4SDimitry Andric
refComputeRegister(StringRef field)953fe013be4SDimitry Andric msgpack::DocNode *AMDGPUPALMetadata::refComputeRegister(StringRef field) {
954fe013be4SDimitry Andric auto M = getComputeRegisters();
955fe013be4SDimitry Andric auto I = M.find(field);
956fe013be4SDimitry Andric return I == M.end() ? nullptr : &I->second;
957fe013be4SDimitry Andric }
958fe013be4SDimitry Andric
checkComputeRegisters(StringRef field,unsigned Val)959fe013be4SDimitry Andric bool AMDGPUPALMetadata::checkComputeRegisters(StringRef field, unsigned Val) {
960fe013be4SDimitry Andric if (auto N = refComputeRegister(field))
961fe013be4SDimitry Andric return N->getUInt() == Val;
962fe013be4SDimitry Andric return false;
963fe013be4SDimitry Andric }
964fe013be4SDimitry Andric
checkComputeRegisters(StringRef field,bool Val)965fe013be4SDimitry Andric bool AMDGPUPALMetadata::checkComputeRegisters(StringRef field, bool Val) {
966fe013be4SDimitry Andric if (auto N = refComputeRegister(field))
967fe013be4SDimitry Andric return N->getBool() == Val;
968fe013be4SDimitry Andric return false;
969fe013be4SDimitry Andric }
970fe013be4SDimitry Andric
setGraphicsRegisters(StringRef field,unsigned Val)971fe013be4SDimitry Andric void AMDGPUPALMetadata::setGraphicsRegisters(StringRef field, unsigned Val) {
972fe013be4SDimitry Andric getGraphicsRegisters()[field] = Val;
973fe013be4SDimitry Andric }
974fe013be4SDimitry Andric
setGraphicsRegisters(StringRef field,bool Val)975fe013be4SDimitry Andric void AMDGPUPALMetadata::setGraphicsRegisters(StringRef field, bool Val) {
976fe013be4SDimitry Andric getGraphicsRegisters()[field] = Val;
977fe013be4SDimitry Andric }
978fe013be4SDimitry Andric
setGraphicsRegisters(StringRef field1,StringRef field2,unsigned Val)979fe013be4SDimitry Andric void AMDGPUPALMetadata::setGraphicsRegisters(StringRef field1, StringRef field2,
980fe013be4SDimitry Andric unsigned Val) {
981fe013be4SDimitry Andric getGraphicsRegisters()[field1].getMap(true)[field2] = Val;
982fe013be4SDimitry Andric }
983fe013be4SDimitry Andric
setGraphicsRegisters(StringRef field1,StringRef field2,bool Val)984fe013be4SDimitry Andric void AMDGPUPALMetadata::setGraphicsRegisters(StringRef field1, StringRef field2,
985fe013be4SDimitry Andric bool Val) {
986fe013be4SDimitry Andric getGraphicsRegisters()[field1].getMap(true)[field2] = Val;
987fe013be4SDimitry Andric }
988