1 //===-- MachineVerifier.cpp - Machine Code Verifier -----------------------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // Pass to verify generated machine code. The following is checked: 11 // 12 // Operand counts: All explicit operands must be present. 13 // 14 // Register classes: All physical and virtual register operands must be 15 // compatible with the register class required by the instruction descriptor. 16 // 17 // Register live intervals: Registers must be defined only once, and must be 18 // defined before use. 19 // 20 // The machine code verifier is enabled from LLVMTargetMachine.cpp with the 21 // command-line option -verify-machineinstrs, or by defining the environment 22 // variable LLVM_VERIFY_MACHINEINSTRS to the name of a file that will receive 23 // the verifier errors. 24 //===----------------------------------------------------------------------===// 25 26 #include "llvm/ADT/DenseSet.h" 27 #include "llvm/ADT/DepthFirstIterator.h" 28 #include "llvm/ADT/SetOperations.h" 29 #include "llvm/ADT/SmallVector.h" 30 #include "llvm/Analysis/EHPersonalities.h" 31 #include "llvm/CodeGen/LiveIntervalAnalysis.h" 32 #include "llvm/CodeGen/LiveStackAnalysis.h" 33 #include "llvm/CodeGen/LiveVariables.h" 34 #include "llvm/CodeGen/MachineFrameInfo.h" 35 #include "llvm/CodeGen/MachineFunctionPass.h" 36 #include "llvm/CodeGen/MachineMemOperand.h" 37 #include "llvm/CodeGen/MachineRegisterInfo.h" 38 #include "llvm/CodeGen/Passes.h" 39 #include "llvm/CodeGen/StackMaps.h" 40 #include "llvm/IR/BasicBlock.h" 41 #include "llvm/IR/InlineAsm.h" 42 #include "llvm/IR/Instructions.h" 43 #include "llvm/MC/MCAsmInfo.h" 44 #include "llvm/Support/Debug.h" 45 #include "llvm/Support/ErrorHandling.h" 46 #include "llvm/Support/FileSystem.h" 47 #include "llvm/Support/raw_ostream.h" 48 #include "llvm/Target/TargetInstrInfo.h" 49 #include "llvm/Target/TargetMachine.h" 50 #include "llvm/Target/TargetRegisterInfo.h" 51 #include "llvm/Target/TargetSubtargetInfo.h" 52 using namespace llvm; 53 54 namespace { 55 struct MachineVerifier { 56 57 MachineVerifier(Pass *pass, const char *b) : 58 PASS(pass), 59 Banner(b) 60 {} 61 62 unsigned verify(MachineFunction &MF); 63 64 Pass *const PASS; 65 const char *Banner; 66 const MachineFunction *MF; 67 const TargetMachine *TM; 68 const TargetInstrInfo *TII; 69 const TargetRegisterInfo *TRI; 70 const MachineRegisterInfo *MRI; 71 72 unsigned foundErrors; 73 74 // Avoid querying the MachineFunctionProperties for each operand. 75 bool isFunctionRegBankSelected; 76 bool isFunctionSelected; 77 78 typedef SmallVector<unsigned, 16> RegVector; 79 typedef SmallVector<const uint32_t*, 4> RegMaskVector; 80 typedef DenseSet<unsigned> RegSet; 81 typedef DenseMap<unsigned, const MachineInstr*> RegMap; 82 typedef SmallPtrSet<const MachineBasicBlock*, 8> BlockSet; 83 84 const MachineInstr *FirstTerminator; 85 BlockSet FunctionBlocks; 86 87 BitVector regsReserved; 88 RegSet regsLive; 89 RegVector regsDefined, regsDead, regsKilled; 90 RegMaskVector regMasks; 91 92 SlotIndex lastIndex; 93 94 // Add Reg and any sub-registers to RV 95 void addRegWithSubRegs(RegVector &RV, unsigned Reg) { 96 RV.push_back(Reg); 97 if (TargetRegisterInfo::isPhysicalRegister(Reg)) 98 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) 99 RV.push_back(*SubRegs); 100 } 101 102 struct BBInfo { 103 // Is this MBB reachable from the MF entry point? 104 bool reachable; 105 106 // Vregs that must be live in because they are used without being 107 // defined. Map value is the user. 108 RegMap vregsLiveIn; 109 110 // Regs killed in MBB. They may be defined again, and will then be in both 111 // regsKilled and regsLiveOut. 112 RegSet regsKilled; 113 114 // Regs defined in MBB and live out. Note that vregs passing through may 115 // be live out without being mentioned here. 116 RegSet regsLiveOut; 117 118 // Vregs that pass through MBB untouched. This set is disjoint from 119 // regsKilled and regsLiveOut. 120 RegSet vregsPassed; 121 122 // Vregs that must pass through MBB because they are needed by a successor 123 // block. This set is disjoint from regsLiveOut. 124 RegSet vregsRequired; 125 126 // Set versions of block's predecessor and successor lists. 127 BlockSet Preds, Succs; 128 129 BBInfo() : reachable(false) {} 130 131 // Add register to vregsPassed if it belongs there. Return true if 132 // anything changed. 133 bool addPassed(unsigned Reg) { 134 if (!TargetRegisterInfo::isVirtualRegister(Reg)) 135 return false; 136 if (regsKilled.count(Reg) || regsLiveOut.count(Reg)) 137 return false; 138 return vregsPassed.insert(Reg).second; 139 } 140 141 // Same for a full set. 142 bool addPassed(const RegSet &RS) { 143 bool changed = false; 144 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I) 145 if (addPassed(*I)) 146 changed = true; 147 return changed; 148 } 149 150 // Add register to vregsRequired if it belongs there. Return true if 151 // anything changed. 152 bool addRequired(unsigned Reg) { 153 if (!TargetRegisterInfo::isVirtualRegister(Reg)) 154 return false; 155 if (regsLiveOut.count(Reg)) 156 return false; 157 return vregsRequired.insert(Reg).second; 158 } 159 160 // Same for a full set. 161 bool addRequired(const RegSet &RS) { 162 bool changed = false; 163 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I) 164 if (addRequired(*I)) 165 changed = true; 166 return changed; 167 } 168 169 // Same for a full map. 170 bool addRequired(const RegMap &RM) { 171 bool changed = false; 172 for (RegMap::const_iterator I = RM.begin(), E = RM.end(); I != E; ++I) 173 if (addRequired(I->first)) 174 changed = true; 175 return changed; 176 } 177 178 // Live-out registers are either in regsLiveOut or vregsPassed. 179 bool isLiveOut(unsigned Reg) const { 180 return regsLiveOut.count(Reg) || vregsPassed.count(Reg); 181 } 182 }; 183 184 // Extra register info per MBB. 185 DenseMap<const MachineBasicBlock*, BBInfo> MBBInfoMap; 186 187 bool isReserved(unsigned Reg) { 188 return Reg < regsReserved.size() && regsReserved.test(Reg); 189 } 190 191 bool isAllocatable(unsigned Reg) const { 192 return Reg < TRI->getNumRegs() && TRI->isInAllocatableClass(Reg) && 193 !regsReserved.test(Reg); 194 } 195 196 // Analysis information if available 197 LiveVariables *LiveVars; 198 LiveIntervals *LiveInts; 199 LiveStacks *LiveStks; 200 SlotIndexes *Indexes; 201 202 void visitMachineFunctionBefore(); 203 void visitMachineBasicBlockBefore(const MachineBasicBlock *MBB); 204 void visitMachineBundleBefore(const MachineInstr *MI); 205 void visitMachineInstrBefore(const MachineInstr *MI); 206 void visitMachineOperand(const MachineOperand *MO, unsigned MONum); 207 void visitMachineInstrAfter(const MachineInstr *MI); 208 void visitMachineBundleAfter(const MachineInstr *MI); 209 void visitMachineBasicBlockAfter(const MachineBasicBlock *MBB); 210 void visitMachineFunctionAfter(); 211 212 void report(const char *msg, const MachineFunction *MF); 213 void report(const char *msg, const MachineBasicBlock *MBB); 214 void report(const char *msg, const MachineInstr *MI); 215 void report(const char *msg, const MachineOperand *MO, unsigned MONum); 216 217 void report_context(const LiveInterval &LI) const; 218 void report_context(const LiveRange &LR, unsigned VRegUnit, 219 LaneBitmask LaneMask) const; 220 void report_context(const LiveRange::Segment &S) const; 221 void report_context(const VNInfo &VNI) const; 222 void report_context(SlotIndex Pos) const; 223 void report_context_liverange(const LiveRange &LR) const; 224 void report_context_lanemask(LaneBitmask LaneMask) const; 225 void report_context_vreg(unsigned VReg) const; 226 void report_context_vreg_regunit(unsigned VRegOrRegUnit) const; 227 228 void verifyInlineAsm(const MachineInstr *MI); 229 230 void checkLiveness(const MachineOperand *MO, unsigned MONum); 231 void checkLivenessAtUse(const MachineOperand *MO, unsigned MONum, 232 SlotIndex UseIdx, const LiveRange &LR, unsigned Reg, 233 LaneBitmask LaneMask = LaneBitmask::getNone()); 234 void checkLivenessAtDef(const MachineOperand *MO, unsigned MONum, 235 SlotIndex DefIdx, const LiveRange &LR, unsigned Reg, 236 LaneBitmask LaneMask = LaneBitmask::getNone()); 237 238 void markReachable(const MachineBasicBlock *MBB); 239 void calcRegsPassed(); 240 void checkPHIOps(const MachineBasicBlock *MBB); 241 242 void calcRegsRequired(); 243 void verifyLiveVariables(); 244 void verifyLiveIntervals(); 245 void verifyLiveInterval(const LiveInterval&); 246 void verifyLiveRangeValue(const LiveRange&, const VNInfo*, unsigned, 247 LaneBitmask); 248 void verifyLiveRangeSegment(const LiveRange&, 249 const LiveRange::const_iterator I, unsigned, 250 LaneBitmask); 251 void verifyLiveRange(const LiveRange&, unsigned, 252 LaneBitmask LaneMask = LaneBitmask::getNone()); 253 254 void verifyStackFrame(); 255 256 void verifySlotIndexes() const; 257 void verifyProperties(const MachineFunction &MF); 258 }; 259 260 struct MachineVerifierPass : public MachineFunctionPass { 261 static char ID; // Pass ID, replacement for typeid 262 const std::string Banner; 263 264 MachineVerifierPass(std::string banner = std::string()) 265 : MachineFunctionPass(ID), Banner(std::move(banner)) { 266 initializeMachineVerifierPassPass(*PassRegistry::getPassRegistry()); 267 } 268 269 void getAnalysisUsage(AnalysisUsage &AU) const override { 270 AU.setPreservesAll(); 271 MachineFunctionPass::getAnalysisUsage(AU); 272 } 273 274 bool runOnMachineFunction(MachineFunction &MF) override { 275 unsigned FoundErrors = MachineVerifier(this, Banner.c_str()).verify(MF); 276 if (FoundErrors) 277 report_fatal_error("Found "+Twine(FoundErrors)+" machine code errors."); 278 return false; 279 } 280 }; 281 282 } 283 284 char MachineVerifierPass::ID = 0; 285 INITIALIZE_PASS(MachineVerifierPass, "machineverifier", 286 "Verify generated machine code", false, false) 287 288 FunctionPass *llvm::createMachineVerifierPass(const std::string &Banner) { 289 return new MachineVerifierPass(Banner); 290 } 291 292 bool MachineFunction::verify(Pass *p, const char *Banner, bool AbortOnErrors) 293 const { 294 MachineFunction &MF = const_cast<MachineFunction&>(*this); 295 unsigned FoundErrors = MachineVerifier(p, Banner).verify(MF); 296 if (AbortOnErrors && FoundErrors) 297 report_fatal_error("Found "+Twine(FoundErrors)+" machine code errors."); 298 return FoundErrors == 0; 299 } 300 301 void MachineVerifier::verifySlotIndexes() const { 302 if (Indexes == nullptr) 303 return; 304 305 // Ensure the IdxMBB list is sorted by slot indexes. 306 SlotIndex Last; 307 for (SlotIndexes::MBBIndexIterator I = Indexes->MBBIndexBegin(), 308 E = Indexes->MBBIndexEnd(); I != E; ++I) { 309 assert(!Last.isValid() || I->first > Last); 310 Last = I->first; 311 } 312 } 313 314 void MachineVerifier::verifyProperties(const MachineFunction &MF) { 315 // If a pass has introduced virtual registers without clearing the 316 // NoVRegs property (or set it without allocating the vregs) 317 // then report an error. 318 if (MF.getProperties().hasProperty( 319 MachineFunctionProperties::Property::NoVRegs) && 320 MRI->getNumVirtRegs()) 321 report("Function has NoVRegs property but there are VReg operands", &MF); 322 } 323 324 unsigned MachineVerifier::verify(MachineFunction &MF) { 325 foundErrors = 0; 326 327 this->MF = &MF; 328 TM = &MF.getTarget(); 329 TII = MF.getSubtarget().getInstrInfo(); 330 TRI = MF.getSubtarget().getRegisterInfo(); 331 MRI = &MF.getRegInfo(); 332 333 isFunctionRegBankSelected = MF.getProperties().hasProperty( 334 MachineFunctionProperties::Property::RegBankSelected); 335 isFunctionSelected = MF.getProperties().hasProperty( 336 MachineFunctionProperties::Property::Selected); 337 338 LiveVars = nullptr; 339 LiveInts = nullptr; 340 LiveStks = nullptr; 341 Indexes = nullptr; 342 if (PASS) { 343 LiveInts = PASS->getAnalysisIfAvailable<LiveIntervals>(); 344 // We don't want to verify LiveVariables if LiveIntervals is available. 345 if (!LiveInts) 346 LiveVars = PASS->getAnalysisIfAvailable<LiveVariables>(); 347 LiveStks = PASS->getAnalysisIfAvailable<LiveStacks>(); 348 Indexes = PASS->getAnalysisIfAvailable<SlotIndexes>(); 349 } 350 351 verifySlotIndexes(); 352 353 verifyProperties(MF); 354 355 visitMachineFunctionBefore(); 356 for (MachineFunction::const_iterator MFI = MF.begin(), MFE = MF.end(); 357 MFI!=MFE; ++MFI) { 358 visitMachineBasicBlockBefore(&*MFI); 359 // Keep track of the current bundle header. 360 const MachineInstr *CurBundle = nullptr; 361 // Do we expect the next instruction to be part of the same bundle? 362 bool InBundle = false; 363 364 for (MachineBasicBlock::const_instr_iterator MBBI = MFI->instr_begin(), 365 MBBE = MFI->instr_end(); MBBI != MBBE; ++MBBI) { 366 if (MBBI->getParent() != &*MFI) { 367 report("Bad instruction parent pointer", &*MFI); 368 errs() << "Instruction: " << *MBBI; 369 continue; 370 } 371 372 // Check for consistent bundle flags. 373 if (InBundle && !MBBI->isBundledWithPred()) 374 report("Missing BundledPred flag, " 375 "BundledSucc was set on predecessor", 376 &*MBBI); 377 if (!InBundle && MBBI->isBundledWithPred()) 378 report("BundledPred flag is set, " 379 "but BundledSucc not set on predecessor", 380 &*MBBI); 381 382 // Is this a bundle header? 383 if (!MBBI->isInsideBundle()) { 384 if (CurBundle) 385 visitMachineBundleAfter(CurBundle); 386 CurBundle = &*MBBI; 387 visitMachineBundleBefore(CurBundle); 388 } else if (!CurBundle) 389 report("No bundle header", &*MBBI); 390 visitMachineInstrBefore(&*MBBI); 391 for (unsigned I = 0, E = MBBI->getNumOperands(); I != E; ++I) { 392 const MachineInstr &MI = *MBBI; 393 const MachineOperand &Op = MI.getOperand(I); 394 if (Op.getParent() != &MI) { 395 // Make sure to use correct addOperand / RemoveOperand / ChangeTo 396 // functions when replacing operands of a MachineInstr. 397 report("Instruction has operand with wrong parent set", &MI); 398 } 399 400 visitMachineOperand(&Op, I); 401 } 402 403 visitMachineInstrAfter(&*MBBI); 404 405 // Was this the last bundled instruction? 406 InBundle = MBBI->isBundledWithSucc(); 407 } 408 if (CurBundle) 409 visitMachineBundleAfter(CurBundle); 410 if (InBundle) 411 report("BundledSucc flag set on last instruction in block", &MFI->back()); 412 visitMachineBasicBlockAfter(&*MFI); 413 } 414 visitMachineFunctionAfter(); 415 416 // Clean up. 417 regsLive.clear(); 418 regsDefined.clear(); 419 regsDead.clear(); 420 regsKilled.clear(); 421 regMasks.clear(); 422 MBBInfoMap.clear(); 423 424 return foundErrors; 425 } 426 427 void MachineVerifier::report(const char *msg, const MachineFunction *MF) { 428 assert(MF); 429 errs() << '\n'; 430 if (!foundErrors++) { 431 if (Banner) 432 errs() << "# " << Banner << '\n'; 433 if (LiveInts != nullptr) 434 LiveInts->print(errs()); 435 else 436 MF->print(errs(), Indexes); 437 } 438 errs() << "*** Bad machine code: " << msg << " ***\n" 439 << "- function: " << MF->getName() << "\n"; 440 } 441 442 void MachineVerifier::report(const char *msg, const MachineBasicBlock *MBB) { 443 assert(MBB); 444 report(msg, MBB->getParent()); 445 errs() << "- basic block: BB#" << MBB->getNumber() 446 << ' ' << MBB->getName() 447 << " (" << (const void*)MBB << ')'; 448 if (Indexes) 449 errs() << " [" << Indexes->getMBBStartIdx(MBB) 450 << ';' << Indexes->getMBBEndIdx(MBB) << ')'; 451 errs() << '\n'; 452 } 453 454 void MachineVerifier::report(const char *msg, const MachineInstr *MI) { 455 assert(MI); 456 report(msg, MI->getParent()); 457 errs() << "- instruction: "; 458 if (Indexes && Indexes->hasIndex(*MI)) 459 errs() << Indexes->getInstructionIndex(*MI) << '\t'; 460 MI->print(errs(), /*SkipOpers=*/true); 461 errs() << '\n'; 462 } 463 464 void MachineVerifier::report(const char *msg, 465 const MachineOperand *MO, unsigned MONum) { 466 assert(MO); 467 report(msg, MO->getParent()); 468 errs() << "- operand " << MONum << ": "; 469 MO->print(errs(), TRI); 470 errs() << "\n"; 471 } 472 473 void MachineVerifier::report_context(SlotIndex Pos) const { 474 errs() << "- at: " << Pos << '\n'; 475 } 476 477 void MachineVerifier::report_context(const LiveInterval &LI) const { 478 errs() << "- interval: " << LI << '\n'; 479 } 480 481 void MachineVerifier::report_context(const LiveRange &LR, unsigned VRegUnit, 482 LaneBitmask LaneMask) const { 483 report_context_liverange(LR); 484 report_context_vreg_regunit(VRegUnit); 485 if (LaneMask.any()) 486 report_context_lanemask(LaneMask); 487 } 488 489 void MachineVerifier::report_context(const LiveRange::Segment &S) const { 490 errs() << "- segment: " << S << '\n'; 491 } 492 493 void MachineVerifier::report_context(const VNInfo &VNI) const { 494 errs() << "- ValNo: " << VNI.id << " (def " << VNI.def << ")\n"; 495 } 496 497 void MachineVerifier::report_context_liverange(const LiveRange &LR) const { 498 errs() << "- liverange: " << LR << '\n'; 499 } 500 501 void MachineVerifier::report_context_vreg(unsigned VReg) const { 502 errs() << "- v. register: " << PrintReg(VReg, TRI) << '\n'; 503 } 504 505 void MachineVerifier::report_context_vreg_regunit(unsigned VRegOrUnit) const { 506 if (TargetRegisterInfo::isVirtualRegister(VRegOrUnit)) { 507 report_context_vreg(VRegOrUnit); 508 } else { 509 errs() << "- regunit: " << PrintRegUnit(VRegOrUnit, TRI) << '\n'; 510 } 511 } 512 513 void MachineVerifier::report_context_lanemask(LaneBitmask LaneMask) const { 514 errs() << "- lanemask: " << PrintLaneMask(LaneMask) << '\n'; 515 } 516 517 void MachineVerifier::markReachable(const MachineBasicBlock *MBB) { 518 BBInfo &MInfo = MBBInfoMap[MBB]; 519 if (!MInfo.reachable) { 520 MInfo.reachable = true; 521 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(), 522 SuE = MBB->succ_end(); SuI != SuE; ++SuI) 523 markReachable(*SuI); 524 } 525 } 526 527 void MachineVerifier::visitMachineFunctionBefore() { 528 lastIndex = SlotIndex(); 529 regsReserved = MRI->reservedRegsFrozen() ? MRI->getReservedRegs() 530 : TRI->getReservedRegs(*MF); 531 532 if (!MF->empty()) 533 markReachable(&MF->front()); 534 535 // Build a set of the basic blocks in the function. 536 FunctionBlocks.clear(); 537 for (const auto &MBB : *MF) { 538 FunctionBlocks.insert(&MBB); 539 BBInfo &MInfo = MBBInfoMap[&MBB]; 540 541 MInfo.Preds.insert(MBB.pred_begin(), MBB.pred_end()); 542 if (MInfo.Preds.size() != MBB.pred_size()) 543 report("MBB has duplicate entries in its predecessor list.", &MBB); 544 545 MInfo.Succs.insert(MBB.succ_begin(), MBB.succ_end()); 546 if (MInfo.Succs.size() != MBB.succ_size()) 547 report("MBB has duplicate entries in its successor list.", &MBB); 548 } 549 550 // Check that the register use lists are sane. 551 MRI->verifyUseLists(); 552 553 if (!MF->empty()) 554 verifyStackFrame(); 555 } 556 557 // Does iterator point to a and b as the first two elements? 558 static bool matchPair(MachineBasicBlock::const_succ_iterator i, 559 const MachineBasicBlock *a, const MachineBasicBlock *b) { 560 if (*i == a) 561 return *++i == b; 562 if (*i == b) 563 return *++i == a; 564 return false; 565 } 566 567 void 568 MachineVerifier::visitMachineBasicBlockBefore(const MachineBasicBlock *MBB) { 569 FirstTerminator = nullptr; 570 571 if (!MF->getProperties().hasProperty( 572 MachineFunctionProperties::Property::NoPHIs) && MRI->tracksLiveness()) { 573 // If this block has allocatable physical registers live-in, check that 574 // it is an entry block or landing pad. 575 for (const auto &LI : MBB->liveins()) { 576 if (isAllocatable(LI.PhysReg) && !MBB->isEHPad() && 577 MBB->getIterator() != MBB->getParent()->begin()) { 578 report("MBB has allocatable live-in, but isn't entry or landing-pad.", MBB); 579 } 580 } 581 } 582 583 // Count the number of landing pad successors. 584 SmallPtrSet<MachineBasicBlock*, 4> LandingPadSuccs; 585 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(), 586 E = MBB->succ_end(); I != E; ++I) { 587 if ((*I)->isEHPad()) 588 LandingPadSuccs.insert(*I); 589 if (!FunctionBlocks.count(*I)) 590 report("MBB has successor that isn't part of the function.", MBB); 591 if (!MBBInfoMap[*I].Preds.count(MBB)) { 592 report("Inconsistent CFG", MBB); 593 errs() << "MBB is not in the predecessor list of the successor BB#" 594 << (*I)->getNumber() << ".\n"; 595 } 596 } 597 598 // Check the predecessor list. 599 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(), 600 E = MBB->pred_end(); I != E; ++I) { 601 if (!FunctionBlocks.count(*I)) 602 report("MBB has predecessor that isn't part of the function.", MBB); 603 if (!MBBInfoMap[*I].Succs.count(MBB)) { 604 report("Inconsistent CFG", MBB); 605 errs() << "MBB is not in the successor list of the predecessor BB#" 606 << (*I)->getNumber() << ".\n"; 607 } 608 } 609 610 const MCAsmInfo *AsmInfo = TM->getMCAsmInfo(); 611 const BasicBlock *BB = MBB->getBasicBlock(); 612 const Function *Fn = MF->getFunction(); 613 if (LandingPadSuccs.size() > 1 && 614 !(AsmInfo && 615 AsmInfo->getExceptionHandlingType() == ExceptionHandling::SjLj && 616 BB && isa<SwitchInst>(BB->getTerminator())) && 617 !isFuncletEHPersonality(classifyEHPersonality(Fn->getPersonalityFn()))) 618 report("MBB has more than one landing pad successor", MBB); 619 620 // Call AnalyzeBranch. If it succeeds, there several more conditions to check. 621 MachineBasicBlock *TBB = nullptr, *FBB = nullptr; 622 SmallVector<MachineOperand, 4> Cond; 623 if (!TII->analyzeBranch(*const_cast<MachineBasicBlock *>(MBB), TBB, FBB, 624 Cond)) { 625 // Ok, AnalyzeBranch thinks it knows what's going on with this block. Let's 626 // check whether its answers match up with reality. 627 if (!TBB && !FBB) { 628 // Block falls through to its successor. 629 MachineFunction::const_iterator MBBI = MBB->getIterator(); 630 ++MBBI; 631 if (MBBI == MF->end()) { 632 // It's possible that the block legitimately ends with a noreturn 633 // call or an unreachable, in which case it won't actually fall 634 // out the bottom of the function. 635 } else if (MBB->succ_size() == LandingPadSuccs.size()) { 636 // It's possible that the block legitimately ends with a noreturn 637 // call or an unreachable, in which case it won't actuall fall 638 // out of the block. 639 } else if (MBB->succ_size() != 1+LandingPadSuccs.size()) { 640 report("MBB exits via unconditional fall-through but doesn't have " 641 "exactly one CFG successor!", MBB); 642 } else if (!MBB->isSuccessor(&*MBBI)) { 643 report("MBB exits via unconditional fall-through but its successor " 644 "differs from its CFG successor!", MBB); 645 } 646 if (!MBB->empty() && MBB->back().isBarrier() && 647 !TII->isPredicated(MBB->back())) { 648 report("MBB exits via unconditional fall-through but ends with a " 649 "barrier instruction!", MBB); 650 } 651 if (!Cond.empty()) { 652 report("MBB exits via unconditional fall-through but has a condition!", 653 MBB); 654 } 655 } else if (TBB && !FBB && Cond.empty()) { 656 // Block unconditionally branches somewhere. 657 // If the block has exactly one successor, that happens to be a 658 // landingpad, accept it as valid control flow. 659 if (MBB->succ_size() != 1+LandingPadSuccs.size() && 660 (MBB->succ_size() != 1 || LandingPadSuccs.size() != 1 || 661 *MBB->succ_begin() != *LandingPadSuccs.begin())) { 662 report("MBB exits via unconditional branch but doesn't have " 663 "exactly one CFG successor!", MBB); 664 } else if (!MBB->isSuccessor(TBB)) { 665 report("MBB exits via unconditional branch but the CFG " 666 "successor doesn't match the actual successor!", MBB); 667 } 668 if (MBB->empty()) { 669 report("MBB exits via unconditional branch but doesn't contain " 670 "any instructions!", MBB); 671 } else if (!MBB->back().isBarrier()) { 672 report("MBB exits via unconditional branch but doesn't end with a " 673 "barrier instruction!", MBB); 674 } else if (!MBB->back().isTerminator()) { 675 report("MBB exits via unconditional branch but the branch isn't a " 676 "terminator instruction!", MBB); 677 } 678 } else if (TBB && !FBB && !Cond.empty()) { 679 // Block conditionally branches somewhere, otherwise falls through. 680 MachineFunction::const_iterator MBBI = MBB->getIterator(); 681 ++MBBI; 682 if (MBBI == MF->end()) { 683 report("MBB conditionally falls through out of function!", MBB); 684 } else if (MBB->succ_size() == 1) { 685 // A conditional branch with only one successor is weird, but allowed. 686 if (&*MBBI != TBB) 687 report("MBB exits via conditional branch/fall-through but only has " 688 "one CFG successor!", MBB); 689 else if (TBB != *MBB->succ_begin()) 690 report("MBB exits via conditional branch/fall-through but the CFG " 691 "successor don't match the actual successor!", MBB); 692 } else if (MBB->succ_size() != 2) { 693 report("MBB exits via conditional branch/fall-through but doesn't have " 694 "exactly two CFG successors!", MBB); 695 } else if (!matchPair(MBB->succ_begin(), TBB, &*MBBI)) { 696 report("MBB exits via conditional branch/fall-through but the CFG " 697 "successors don't match the actual successors!", MBB); 698 } 699 if (MBB->empty()) { 700 report("MBB exits via conditional branch/fall-through but doesn't " 701 "contain any instructions!", MBB); 702 } else if (MBB->back().isBarrier()) { 703 report("MBB exits via conditional branch/fall-through but ends with a " 704 "barrier instruction!", MBB); 705 } else if (!MBB->back().isTerminator()) { 706 report("MBB exits via conditional branch/fall-through but the branch " 707 "isn't a terminator instruction!", MBB); 708 } 709 } else if (TBB && FBB) { 710 // Block conditionally branches somewhere, otherwise branches 711 // somewhere else. 712 if (MBB->succ_size() == 1) { 713 // A conditional branch with only one successor is weird, but allowed. 714 if (FBB != TBB) 715 report("MBB exits via conditional branch/branch through but only has " 716 "one CFG successor!", MBB); 717 else if (TBB != *MBB->succ_begin()) 718 report("MBB exits via conditional branch/branch through but the CFG " 719 "successor don't match the actual successor!", MBB); 720 } else if (MBB->succ_size() != 2) { 721 report("MBB exits via conditional branch/branch but doesn't have " 722 "exactly two CFG successors!", MBB); 723 } else if (!matchPair(MBB->succ_begin(), TBB, FBB)) { 724 report("MBB exits via conditional branch/branch but the CFG " 725 "successors don't match the actual successors!", MBB); 726 } 727 if (MBB->empty()) { 728 report("MBB exits via conditional branch/branch but doesn't " 729 "contain any instructions!", MBB); 730 } else if (!MBB->back().isBarrier()) { 731 report("MBB exits via conditional branch/branch but doesn't end with a " 732 "barrier instruction!", MBB); 733 } else if (!MBB->back().isTerminator()) { 734 report("MBB exits via conditional branch/branch but the branch " 735 "isn't a terminator instruction!", MBB); 736 } 737 if (Cond.empty()) { 738 report("MBB exits via conditinal branch/branch but there's no " 739 "condition!", MBB); 740 } 741 } else { 742 report("AnalyzeBranch returned invalid data!", MBB); 743 } 744 } 745 746 regsLive.clear(); 747 if (MRI->tracksLiveness()) { 748 for (const auto &LI : MBB->liveins()) { 749 if (!TargetRegisterInfo::isPhysicalRegister(LI.PhysReg)) { 750 report("MBB live-in list contains non-physical register", MBB); 751 continue; 752 } 753 for (MCSubRegIterator SubRegs(LI.PhysReg, TRI, /*IncludeSelf=*/true); 754 SubRegs.isValid(); ++SubRegs) 755 regsLive.insert(*SubRegs); 756 } 757 } 758 759 const MachineFrameInfo &MFI = MF->getFrameInfo(); 760 BitVector PR = MFI.getPristineRegs(*MF); 761 for (unsigned I : PR.set_bits()) { 762 for (MCSubRegIterator SubRegs(I, TRI, /*IncludeSelf=*/true); 763 SubRegs.isValid(); ++SubRegs) 764 regsLive.insert(*SubRegs); 765 } 766 767 regsKilled.clear(); 768 regsDefined.clear(); 769 770 if (Indexes) 771 lastIndex = Indexes->getMBBStartIdx(MBB); 772 } 773 774 // This function gets called for all bundle headers, including normal 775 // stand-alone unbundled instructions. 776 void MachineVerifier::visitMachineBundleBefore(const MachineInstr *MI) { 777 if (Indexes && Indexes->hasIndex(*MI)) { 778 SlotIndex idx = Indexes->getInstructionIndex(*MI); 779 if (!(idx > lastIndex)) { 780 report("Instruction index out of order", MI); 781 errs() << "Last instruction was at " << lastIndex << '\n'; 782 } 783 lastIndex = idx; 784 } 785 786 // Ensure non-terminators don't follow terminators. 787 // Ignore predicated terminators formed by if conversion. 788 // FIXME: If conversion shouldn't need to violate this rule. 789 if (MI->isTerminator() && !TII->isPredicated(*MI)) { 790 if (!FirstTerminator) 791 FirstTerminator = MI; 792 } else if (FirstTerminator) { 793 report("Non-terminator instruction after the first terminator", MI); 794 errs() << "First terminator was:\t" << *FirstTerminator; 795 } 796 } 797 798 // The operands on an INLINEASM instruction must follow a template. 799 // Verify that the flag operands make sense. 800 void MachineVerifier::verifyInlineAsm(const MachineInstr *MI) { 801 // The first two operands on INLINEASM are the asm string and global flags. 802 if (MI->getNumOperands() < 2) { 803 report("Too few operands on inline asm", MI); 804 return; 805 } 806 if (!MI->getOperand(0).isSymbol()) 807 report("Asm string must be an external symbol", MI); 808 if (!MI->getOperand(1).isImm()) 809 report("Asm flags must be an immediate", MI); 810 // Allowed flags are Extra_HasSideEffects = 1, Extra_IsAlignStack = 2, 811 // Extra_AsmDialect = 4, Extra_MayLoad = 8, and Extra_MayStore = 16, 812 // and Extra_IsConvergent = 32. 813 if (!isUInt<6>(MI->getOperand(1).getImm())) 814 report("Unknown asm flags", &MI->getOperand(1), 1); 815 816 static_assert(InlineAsm::MIOp_FirstOperand == 2, "Asm format changed"); 817 818 unsigned OpNo = InlineAsm::MIOp_FirstOperand; 819 unsigned NumOps; 820 for (unsigned e = MI->getNumOperands(); OpNo < e; OpNo += NumOps) { 821 const MachineOperand &MO = MI->getOperand(OpNo); 822 // There may be implicit ops after the fixed operands. 823 if (!MO.isImm()) 824 break; 825 NumOps = 1 + InlineAsm::getNumOperandRegisters(MO.getImm()); 826 } 827 828 if (OpNo > MI->getNumOperands()) 829 report("Missing operands in last group", MI); 830 831 // An optional MDNode follows the groups. 832 if (OpNo < MI->getNumOperands() && MI->getOperand(OpNo).isMetadata()) 833 ++OpNo; 834 835 // All trailing operands must be implicit registers. 836 for (unsigned e = MI->getNumOperands(); OpNo < e; ++OpNo) { 837 const MachineOperand &MO = MI->getOperand(OpNo); 838 if (!MO.isReg() || !MO.isImplicit()) 839 report("Expected implicit register after groups", &MO, OpNo); 840 } 841 } 842 843 void MachineVerifier::visitMachineInstrBefore(const MachineInstr *MI) { 844 const MCInstrDesc &MCID = MI->getDesc(); 845 if (MI->getNumOperands() < MCID.getNumOperands()) { 846 report("Too few operands", MI); 847 errs() << MCID.getNumOperands() << " operands expected, but " 848 << MI->getNumOperands() << " given.\n"; 849 } 850 851 if (MI->isPHI() && MF->getProperties().hasProperty( 852 MachineFunctionProperties::Property::NoPHIs)) 853 report("Found PHI instruction with NoPHIs property set", MI); 854 855 // Check the tied operands. 856 if (MI->isInlineAsm()) 857 verifyInlineAsm(MI); 858 859 // Check the MachineMemOperands for basic consistency. 860 for (MachineInstr::mmo_iterator I = MI->memoperands_begin(), 861 E = MI->memoperands_end(); I != E; ++I) { 862 if ((*I)->isLoad() && !MI->mayLoad()) 863 report("Missing mayLoad flag", MI); 864 if ((*I)->isStore() && !MI->mayStore()) 865 report("Missing mayStore flag", MI); 866 } 867 868 // Debug values must not have a slot index. 869 // Other instructions must have one, unless they are inside a bundle. 870 if (LiveInts) { 871 bool mapped = !LiveInts->isNotInMIMap(*MI); 872 if (MI->isDebugValue()) { 873 if (mapped) 874 report("Debug instruction has a slot index", MI); 875 } else if (MI->isInsideBundle()) { 876 if (mapped) 877 report("Instruction inside bundle has a slot index", MI); 878 } else { 879 if (!mapped) 880 report("Missing slot index", MI); 881 } 882 } 883 884 // Check types. 885 if (isPreISelGenericOpcode(MCID.getOpcode())) { 886 if (isFunctionSelected) 887 report("Unexpected generic instruction in a Selected function", MI); 888 889 // Generic instructions specify equality constraints between some 890 // of their operands. Make sure these are consistent. 891 SmallVector<LLT, 4> Types; 892 for (unsigned i = 0; i < MCID.getNumOperands(); ++i) { 893 if (!MCID.OpInfo[i].isGenericType()) 894 continue; 895 size_t TypeIdx = MCID.OpInfo[i].getGenericTypeIndex(); 896 Types.resize(std::max(TypeIdx + 1, Types.size())); 897 898 LLT OpTy = MRI->getType(MI->getOperand(i).getReg()); 899 if (Types[TypeIdx].isValid() && Types[TypeIdx] != OpTy) 900 report("type mismatch in generic instruction", MI); 901 Types[TypeIdx] = OpTy; 902 } 903 } 904 905 // Generic opcodes must not have physical register operands. 906 if (isPreISelGenericOpcode(MCID.getOpcode())) { 907 for (auto &Op : MI->operands()) { 908 if (Op.isReg() && TargetRegisterInfo::isPhysicalRegister(Op.getReg())) 909 report("Generic instruction cannot have physical register", MI); 910 } 911 } 912 913 StringRef ErrorInfo; 914 if (!TII->verifyInstruction(*MI, ErrorInfo)) 915 report(ErrorInfo.data(), MI); 916 917 // Verify properties of various specific instruction types 918 switch(MI->getOpcode()) { 919 default: 920 break; 921 case TargetOpcode::G_LOAD: 922 case TargetOpcode::G_STORE: 923 // Generic loads and stores must have a single MachineMemOperand 924 // describing that access. 925 if (!MI->hasOneMemOperand()) 926 report("Generic instruction accessing memory must have one mem operand", 927 MI); 928 break; 929 case TargetOpcode::STATEPOINT: 930 if (!MI->getOperand(StatepointOpers::IDPos).isImm() || 931 !MI->getOperand(StatepointOpers::NBytesPos).isImm() || 932 !MI->getOperand(StatepointOpers::NCallArgsPos).isImm()) 933 report("meta operands to STATEPOINT not constant!", MI); 934 break; 935 936 auto VerifyStackMapConstant = [&](unsigned Offset) { 937 if (!MI->getOperand(Offset).isImm() || 938 MI->getOperand(Offset).getImm() != StackMaps::ConstantOp || 939 !MI->getOperand(Offset + 1).isImm()) 940 report("stack map constant to STATEPOINT not well formed!", MI); 941 }; 942 const unsigned VarStart = StatepointOpers(MI).getVarIdx(); 943 VerifyStackMapConstant(VarStart + StatepointOpers::CCOffset); 944 VerifyStackMapConstant(VarStart + StatepointOpers::FlagsOffset); 945 VerifyStackMapConstant(VarStart + StatepointOpers::NumDeoptOperandsOffset); 946 947 // TODO: verify we have properly encoded deopt arguments 948 }; 949 } 950 951 void 952 MachineVerifier::visitMachineOperand(const MachineOperand *MO, unsigned MONum) { 953 const MachineInstr *MI = MO->getParent(); 954 const MCInstrDesc &MCID = MI->getDesc(); 955 unsigned NumDefs = MCID.getNumDefs(); 956 if (MCID.getOpcode() == TargetOpcode::PATCHPOINT) 957 NumDefs = (MONum == 0 && MO->isReg()) ? NumDefs : 0; 958 959 // The first MCID.NumDefs operands must be explicit register defines 960 if (MONum < NumDefs) { 961 const MCOperandInfo &MCOI = MCID.OpInfo[MONum]; 962 if (!MO->isReg()) 963 report("Explicit definition must be a register", MO, MONum); 964 else if (!MO->isDef() && !MCOI.isOptionalDef()) 965 report("Explicit definition marked as use", MO, MONum); 966 else if (MO->isImplicit()) 967 report("Explicit definition marked as implicit", MO, MONum); 968 } else if (MONum < MCID.getNumOperands()) { 969 const MCOperandInfo &MCOI = MCID.OpInfo[MONum]; 970 // Don't check if it's the last operand in a variadic instruction. See, 971 // e.g., LDM_RET in the arm back end. 972 if (MO->isReg() && 973 !(MI->isVariadic() && MONum == MCID.getNumOperands()-1)) { 974 if (MO->isDef() && !MCOI.isOptionalDef()) 975 report("Explicit operand marked as def", MO, MONum); 976 if (MO->isImplicit()) 977 report("Explicit operand marked as implicit", MO, MONum); 978 } 979 980 int TiedTo = MCID.getOperandConstraint(MONum, MCOI::TIED_TO); 981 if (TiedTo != -1) { 982 if (!MO->isReg()) 983 report("Tied use must be a register", MO, MONum); 984 else if (!MO->isTied()) 985 report("Operand should be tied", MO, MONum); 986 else if (unsigned(TiedTo) != MI->findTiedOperandIdx(MONum)) 987 report("Tied def doesn't match MCInstrDesc", MO, MONum); 988 } else if (MO->isReg() && MO->isTied()) 989 report("Explicit operand should not be tied", MO, MONum); 990 } else { 991 // ARM adds %reg0 operands to indicate predicates. We'll allow that. 992 if (MO->isReg() && !MO->isImplicit() && !MI->isVariadic() && MO->getReg()) 993 report("Extra explicit operand on non-variadic instruction", MO, MONum); 994 } 995 996 switch (MO->getType()) { 997 case MachineOperand::MO_Register: { 998 const unsigned Reg = MO->getReg(); 999 if (!Reg) 1000 return; 1001 if (MRI->tracksLiveness() && !MI->isDebugValue()) 1002 checkLiveness(MO, MONum); 1003 1004 // Verify the consistency of tied operands. 1005 if (MO->isTied()) { 1006 unsigned OtherIdx = MI->findTiedOperandIdx(MONum); 1007 const MachineOperand &OtherMO = MI->getOperand(OtherIdx); 1008 if (!OtherMO.isReg()) 1009 report("Must be tied to a register", MO, MONum); 1010 if (!OtherMO.isTied()) 1011 report("Missing tie flags on tied operand", MO, MONum); 1012 if (MI->findTiedOperandIdx(OtherIdx) != MONum) 1013 report("Inconsistent tie links", MO, MONum); 1014 if (MONum < MCID.getNumDefs()) { 1015 if (OtherIdx < MCID.getNumOperands()) { 1016 if (-1 == MCID.getOperandConstraint(OtherIdx, MCOI::TIED_TO)) 1017 report("Explicit def tied to explicit use without tie constraint", 1018 MO, MONum); 1019 } else { 1020 if (!OtherMO.isImplicit()) 1021 report("Explicit def should be tied to implicit use", MO, MONum); 1022 } 1023 } 1024 } 1025 1026 // Verify two-address constraints after leaving SSA form. 1027 unsigned DefIdx; 1028 if (!MRI->isSSA() && MO->isUse() && 1029 MI->isRegTiedToDefOperand(MONum, &DefIdx) && 1030 Reg != MI->getOperand(DefIdx).getReg()) 1031 report("Two-address instruction operands must be identical", MO, MONum); 1032 1033 // Check register classes. 1034 if (MONum < MCID.getNumOperands() && !MO->isImplicit()) { 1035 unsigned SubIdx = MO->getSubReg(); 1036 1037 if (TargetRegisterInfo::isPhysicalRegister(Reg)) { 1038 if (SubIdx) { 1039 report("Illegal subregister index for physical register", MO, MONum); 1040 return; 1041 } 1042 if (const TargetRegisterClass *DRC = 1043 TII->getRegClass(MCID, MONum, TRI, *MF)) { 1044 if (!DRC->contains(Reg)) { 1045 report("Illegal physical register for instruction", MO, MONum); 1046 errs() << TRI->getName(Reg) << " is not a " 1047 << TRI->getRegClassName(DRC) << " register.\n"; 1048 } 1049 } 1050 } else { 1051 // Virtual register. 1052 const TargetRegisterClass *RC = MRI->getRegClassOrNull(Reg); 1053 if (!RC) { 1054 // This is a generic virtual register. 1055 1056 // If we're post-Select, we can't have gvregs anymore. 1057 if (isFunctionSelected) { 1058 report("Generic virtual register invalid in a Selected function", 1059 MO, MONum); 1060 return; 1061 } 1062 1063 // The gvreg must have a type and it must not have a SubIdx. 1064 LLT Ty = MRI->getType(Reg); 1065 if (!Ty.isValid()) { 1066 report("Generic virtual register must have a valid type", MO, 1067 MONum); 1068 return; 1069 } 1070 1071 const RegisterBank *RegBank = MRI->getRegBankOrNull(Reg); 1072 1073 // If we're post-RegBankSelect, the gvreg must have a bank. 1074 if (!RegBank && isFunctionRegBankSelected) { 1075 report("Generic virtual register must have a bank in a " 1076 "RegBankSelected function", 1077 MO, MONum); 1078 return; 1079 } 1080 1081 // Make sure the register fits into its register bank if any. 1082 if (RegBank && Ty.isValid() && 1083 RegBank->getSize() < Ty.getSizeInBits()) { 1084 report("Register bank is too small for virtual register", MO, 1085 MONum); 1086 errs() << "Register bank " << RegBank->getName() << " too small(" 1087 << RegBank->getSize() << ") to fit " << Ty.getSizeInBits() 1088 << "-bits\n"; 1089 return; 1090 } 1091 if (SubIdx) { 1092 report("Generic virtual register does not subregister index", MO, 1093 MONum); 1094 return; 1095 } 1096 1097 // If this is a target specific instruction and this operand 1098 // has register class constraint, the virtual register must 1099 // comply to it. 1100 if (!isPreISelGenericOpcode(MCID.getOpcode()) && 1101 TII->getRegClass(MCID, MONum, TRI, *MF)) { 1102 report("Virtual register does not match instruction constraint", MO, 1103 MONum); 1104 errs() << "Expect register class " 1105 << TRI->getRegClassName( 1106 TII->getRegClass(MCID, MONum, TRI, *MF)) 1107 << " but got nothing\n"; 1108 return; 1109 } 1110 1111 break; 1112 } 1113 if (SubIdx) { 1114 const TargetRegisterClass *SRC = 1115 TRI->getSubClassWithSubReg(RC, SubIdx); 1116 if (!SRC) { 1117 report("Invalid subregister index for virtual register", MO, MONum); 1118 errs() << "Register class " << TRI->getRegClassName(RC) 1119 << " does not support subreg index " << SubIdx << "\n"; 1120 return; 1121 } 1122 if (RC != SRC) { 1123 report("Invalid register class for subregister index", MO, MONum); 1124 errs() << "Register class " << TRI->getRegClassName(RC) 1125 << " does not fully support subreg index " << SubIdx << "\n"; 1126 return; 1127 } 1128 } 1129 if (const TargetRegisterClass *DRC = 1130 TII->getRegClass(MCID, MONum, TRI, *MF)) { 1131 if (SubIdx) { 1132 const TargetRegisterClass *SuperRC = 1133 TRI->getLargestLegalSuperClass(RC, *MF); 1134 if (!SuperRC) { 1135 report("No largest legal super class exists.", MO, MONum); 1136 return; 1137 } 1138 DRC = TRI->getMatchingSuperRegClass(SuperRC, DRC, SubIdx); 1139 if (!DRC) { 1140 report("No matching super-reg register class.", MO, MONum); 1141 return; 1142 } 1143 } 1144 if (!RC->hasSuperClassEq(DRC)) { 1145 report("Illegal virtual register for instruction", MO, MONum); 1146 errs() << "Expected a " << TRI->getRegClassName(DRC) 1147 << " register, but got a " << TRI->getRegClassName(RC) 1148 << " register\n"; 1149 } 1150 } 1151 } 1152 } 1153 break; 1154 } 1155 1156 case MachineOperand::MO_RegisterMask: 1157 regMasks.push_back(MO->getRegMask()); 1158 break; 1159 1160 case MachineOperand::MO_MachineBasicBlock: 1161 if (MI->isPHI() && !MO->getMBB()->isSuccessor(MI->getParent())) 1162 report("PHI operand is not in the CFG", MO, MONum); 1163 break; 1164 1165 case MachineOperand::MO_FrameIndex: 1166 if (LiveStks && LiveStks->hasInterval(MO->getIndex()) && 1167 LiveInts && !LiveInts->isNotInMIMap(*MI)) { 1168 int FI = MO->getIndex(); 1169 LiveInterval &LI = LiveStks->getInterval(FI); 1170 SlotIndex Idx = LiveInts->getInstructionIndex(*MI); 1171 1172 bool stores = MI->mayStore(); 1173 bool loads = MI->mayLoad(); 1174 // For a memory-to-memory move, we need to check if the frame 1175 // index is used for storing or loading, by inspecting the 1176 // memory operands. 1177 if (stores && loads) { 1178 for (auto *MMO : MI->memoperands()) { 1179 const PseudoSourceValue *PSV = MMO->getPseudoValue(); 1180 if (PSV == nullptr) continue; 1181 const FixedStackPseudoSourceValue *Value = 1182 dyn_cast<FixedStackPseudoSourceValue>(PSV); 1183 if (Value == nullptr) continue; 1184 if (Value->getFrameIndex() != FI) continue; 1185 1186 if (MMO->isStore()) 1187 loads = false; 1188 else 1189 stores = false; 1190 break; 1191 } 1192 if (loads == stores) 1193 report("Missing fixed stack memoperand.", MI); 1194 } 1195 if (loads && !LI.liveAt(Idx.getRegSlot(true))) { 1196 report("Instruction loads from dead spill slot", MO, MONum); 1197 errs() << "Live stack: " << LI << '\n'; 1198 } 1199 if (stores && !LI.liveAt(Idx.getRegSlot())) { 1200 report("Instruction stores to dead spill slot", MO, MONum); 1201 errs() << "Live stack: " << LI << '\n'; 1202 } 1203 } 1204 break; 1205 1206 default: 1207 break; 1208 } 1209 } 1210 1211 void MachineVerifier::checkLivenessAtUse(const MachineOperand *MO, 1212 unsigned MONum, SlotIndex UseIdx, const LiveRange &LR, unsigned VRegOrUnit, 1213 LaneBitmask LaneMask) { 1214 LiveQueryResult LRQ = LR.Query(UseIdx); 1215 // Check if we have a segment at the use, note however that we only need one 1216 // live subregister range, the others may be dead. 1217 if (!LRQ.valueIn() && LaneMask.none()) { 1218 report("No live segment at use", MO, MONum); 1219 report_context_liverange(LR); 1220 report_context_vreg_regunit(VRegOrUnit); 1221 report_context(UseIdx); 1222 } 1223 if (MO->isKill() && !LRQ.isKill()) { 1224 report("Live range continues after kill flag", MO, MONum); 1225 report_context_liverange(LR); 1226 report_context_vreg_regunit(VRegOrUnit); 1227 if (LaneMask.any()) 1228 report_context_lanemask(LaneMask); 1229 report_context(UseIdx); 1230 } 1231 } 1232 1233 void MachineVerifier::checkLivenessAtDef(const MachineOperand *MO, 1234 unsigned MONum, SlotIndex DefIdx, const LiveRange &LR, unsigned VRegOrUnit, 1235 LaneBitmask LaneMask) { 1236 if (const VNInfo *VNI = LR.getVNInfoAt(DefIdx)) { 1237 assert(VNI && "NULL valno is not allowed"); 1238 if (VNI->def != DefIdx) { 1239 report("Inconsistent valno->def", MO, MONum); 1240 report_context_liverange(LR); 1241 report_context_vreg_regunit(VRegOrUnit); 1242 if (LaneMask.any()) 1243 report_context_lanemask(LaneMask); 1244 report_context(*VNI); 1245 report_context(DefIdx); 1246 } 1247 } else { 1248 report("No live segment at def", MO, MONum); 1249 report_context_liverange(LR); 1250 report_context_vreg_regunit(VRegOrUnit); 1251 if (LaneMask.any()) 1252 report_context_lanemask(LaneMask); 1253 report_context(DefIdx); 1254 } 1255 // Check that, if the dead def flag is present, LiveInts agree. 1256 if (MO->isDead()) { 1257 LiveQueryResult LRQ = LR.Query(DefIdx); 1258 if (!LRQ.isDeadDef()) { 1259 // In case of physregs we can have a non-dead definition on another 1260 // operand. 1261 bool otherDef = false; 1262 if (!TargetRegisterInfo::isVirtualRegister(VRegOrUnit)) { 1263 const MachineInstr &MI = *MO->getParent(); 1264 for (const MachineOperand &MO : MI.operands()) { 1265 if (!MO.isReg() || !MO.isDef() || MO.isDead()) 1266 continue; 1267 unsigned Reg = MO.getReg(); 1268 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) { 1269 if (*Units == VRegOrUnit) { 1270 otherDef = true; 1271 break; 1272 } 1273 } 1274 } 1275 } 1276 1277 if (!otherDef) { 1278 report("Live range continues after dead def flag", MO, MONum); 1279 report_context_liverange(LR); 1280 report_context_vreg_regunit(VRegOrUnit); 1281 if (LaneMask.any()) 1282 report_context_lanemask(LaneMask); 1283 } 1284 } 1285 } 1286 } 1287 1288 void MachineVerifier::checkLiveness(const MachineOperand *MO, unsigned MONum) { 1289 const MachineInstr *MI = MO->getParent(); 1290 const unsigned Reg = MO->getReg(); 1291 1292 // Both use and def operands can read a register. 1293 if (MO->readsReg()) { 1294 if (MO->isKill()) 1295 addRegWithSubRegs(regsKilled, Reg); 1296 1297 // Check that LiveVars knows this kill. 1298 if (LiveVars && TargetRegisterInfo::isVirtualRegister(Reg) && 1299 MO->isKill()) { 1300 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg); 1301 if (!is_contained(VI.Kills, MI)) 1302 report("Kill missing from LiveVariables", MO, MONum); 1303 } 1304 1305 // Check LiveInts liveness and kill. 1306 if (LiveInts && !LiveInts->isNotInMIMap(*MI)) { 1307 SlotIndex UseIdx = LiveInts->getInstructionIndex(*MI); 1308 // Check the cached regunit intervals. 1309 if (TargetRegisterInfo::isPhysicalRegister(Reg) && !isReserved(Reg)) { 1310 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) { 1311 if (const LiveRange *LR = LiveInts->getCachedRegUnit(*Units)) 1312 checkLivenessAtUse(MO, MONum, UseIdx, *LR, *Units); 1313 } 1314 } 1315 1316 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 1317 if (LiveInts->hasInterval(Reg)) { 1318 // This is a virtual register interval. 1319 const LiveInterval &LI = LiveInts->getInterval(Reg); 1320 checkLivenessAtUse(MO, MONum, UseIdx, LI, Reg); 1321 1322 if (LI.hasSubRanges() && !MO->isDef()) { 1323 unsigned SubRegIdx = MO->getSubReg(); 1324 LaneBitmask MOMask = SubRegIdx != 0 1325 ? TRI->getSubRegIndexLaneMask(SubRegIdx) 1326 : MRI->getMaxLaneMaskForVReg(Reg); 1327 LaneBitmask LiveInMask; 1328 for (const LiveInterval::SubRange &SR : LI.subranges()) { 1329 if ((MOMask & SR.LaneMask).none()) 1330 continue; 1331 checkLivenessAtUse(MO, MONum, UseIdx, SR, Reg, SR.LaneMask); 1332 LiveQueryResult LRQ = SR.Query(UseIdx); 1333 if (LRQ.valueIn()) 1334 LiveInMask |= SR.LaneMask; 1335 } 1336 // At least parts of the register has to be live at the use. 1337 if ((LiveInMask & MOMask).none()) { 1338 report("No live subrange at use", MO, MONum); 1339 report_context(LI); 1340 report_context(UseIdx); 1341 } 1342 } 1343 } else { 1344 report("Virtual register has no live interval", MO, MONum); 1345 } 1346 } 1347 } 1348 1349 // Use of a dead register. 1350 if (!regsLive.count(Reg)) { 1351 if (TargetRegisterInfo::isPhysicalRegister(Reg)) { 1352 // Reserved registers may be used even when 'dead'. 1353 bool Bad = !isReserved(Reg); 1354 // We are fine if just any subregister has a defined value. 1355 if (Bad) { 1356 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); 1357 ++SubRegs) { 1358 if (regsLive.count(*SubRegs)) { 1359 Bad = false; 1360 break; 1361 } 1362 } 1363 } 1364 // If there is an additional implicit-use of a super register we stop 1365 // here. By definition we are fine if the super register is not 1366 // (completely) dead, if the complete super register is dead we will 1367 // get a report for its operand. 1368 if (Bad) { 1369 for (const MachineOperand &MOP : MI->uses()) { 1370 if (!MOP.isReg()) 1371 continue; 1372 if (!MOP.isImplicit()) 1373 continue; 1374 for (MCSubRegIterator SubRegs(MOP.getReg(), TRI); SubRegs.isValid(); 1375 ++SubRegs) { 1376 if (*SubRegs == Reg) { 1377 Bad = false; 1378 break; 1379 } 1380 } 1381 } 1382 } 1383 if (Bad) 1384 report("Using an undefined physical register", MO, MONum); 1385 } else if (MRI->def_empty(Reg)) { 1386 report("Reading virtual register without a def", MO, MONum); 1387 } else { 1388 BBInfo &MInfo = MBBInfoMap[MI->getParent()]; 1389 // We don't know which virtual registers are live in, so only complain 1390 // if vreg was killed in this MBB. Otherwise keep track of vregs that 1391 // must be live in. PHI instructions are handled separately. 1392 if (MInfo.regsKilled.count(Reg)) 1393 report("Using a killed virtual register", MO, MONum); 1394 else if (!MI->isPHI()) 1395 MInfo.vregsLiveIn.insert(std::make_pair(Reg, MI)); 1396 } 1397 } 1398 } 1399 1400 if (MO->isDef()) { 1401 // Register defined. 1402 // TODO: verify that earlyclobber ops are not used. 1403 if (MO->isDead()) 1404 addRegWithSubRegs(regsDead, Reg); 1405 else 1406 addRegWithSubRegs(regsDefined, Reg); 1407 1408 // Verify SSA form. 1409 if (MRI->isSSA() && TargetRegisterInfo::isVirtualRegister(Reg) && 1410 std::next(MRI->def_begin(Reg)) != MRI->def_end()) 1411 report("Multiple virtual register defs in SSA form", MO, MONum); 1412 1413 // Check LiveInts for a live segment, but only for virtual registers. 1414 if (LiveInts && !LiveInts->isNotInMIMap(*MI)) { 1415 SlotIndex DefIdx = LiveInts->getInstructionIndex(*MI); 1416 DefIdx = DefIdx.getRegSlot(MO->isEarlyClobber()); 1417 1418 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 1419 if (LiveInts->hasInterval(Reg)) { 1420 const LiveInterval &LI = LiveInts->getInterval(Reg); 1421 checkLivenessAtDef(MO, MONum, DefIdx, LI, Reg); 1422 1423 if (LI.hasSubRanges()) { 1424 unsigned SubRegIdx = MO->getSubReg(); 1425 LaneBitmask MOMask = SubRegIdx != 0 1426 ? TRI->getSubRegIndexLaneMask(SubRegIdx) 1427 : MRI->getMaxLaneMaskForVReg(Reg); 1428 for (const LiveInterval::SubRange &SR : LI.subranges()) { 1429 if ((SR.LaneMask & MOMask).none()) 1430 continue; 1431 checkLivenessAtDef(MO, MONum, DefIdx, SR, Reg, SR.LaneMask); 1432 } 1433 } 1434 } else { 1435 report("Virtual register has no Live interval", MO, MONum); 1436 } 1437 } 1438 } 1439 } 1440 } 1441 1442 void MachineVerifier::visitMachineInstrAfter(const MachineInstr *MI) { 1443 } 1444 1445 // This function gets called after visiting all instructions in a bundle. The 1446 // argument points to the bundle header. 1447 // Normal stand-alone instructions are also considered 'bundles', and this 1448 // function is called for all of them. 1449 void MachineVerifier::visitMachineBundleAfter(const MachineInstr *MI) { 1450 BBInfo &MInfo = MBBInfoMap[MI->getParent()]; 1451 set_union(MInfo.regsKilled, regsKilled); 1452 set_subtract(regsLive, regsKilled); regsKilled.clear(); 1453 // Kill any masked registers. 1454 while (!regMasks.empty()) { 1455 const uint32_t *Mask = regMasks.pop_back_val(); 1456 for (RegSet::iterator I = regsLive.begin(), E = regsLive.end(); I != E; ++I) 1457 if (TargetRegisterInfo::isPhysicalRegister(*I) && 1458 MachineOperand::clobbersPhysReg(Mask, *I)) 1459 regsDead.push_back(*I); 1460 } 1461 set_subtract(regsLive, regsDead); regsDead.clear(); 1462 set_union(regsLive, regsDefined); regsDefined.clear(); 1463 } 1464 1465 void 1466 MachineVerifier::visitMachineBasicBlockAfter(const MachineBasicBlock *MBB) { 1467 MBBInfoMap[MBB].regsLiveOut = regsLive; 1468 regsLive.clear(); 1469 1470 if (Indexes) { 1471 SlotIndex stop = Indexes->getMBBEndIdx(MBB); 1472 if (!(stop > lastIndex)) { 1473 report("Block ends before last instruction index", MBB); 1474 errs() << "Block ends at " << stop 1475 << " last instruction was at " << lastIndex << '\n'; 1476 } 1477 lastIndex = stop; 1478 } 1479 } 1480 1481 // Calculate the largest possible vregsPassed sets. These are the registers that 1482 // can pass through an MBB live, but may not be live every time. It is assumed 1483 // that all vregsPassed sets are empty before the call. 1484 void MachineVerifier::calcRegsPassed() { 1485 // First push live-out regs to successors' vregsPassed. Remember the MBBs that 1486 // have any vregsPassed. 1487 SmallPtrSet<const MachineBasicBlock*, 8> todo; 1488 for (const auto &MBB : *MF) { 1489 BBInfo &MInfo = MBBInfoMap[&MBB]; 1490 if (!MInfo.reachable) 1491 continue; 1492 for (MachineBasicBlock::const_succ_iterator SuI = MBB.succ_begin(), 1493 SuE = MBB.succ_end(); SuI != SuE; ++SuI) { 1494 BBInfo &SInfo = MBBInfoMap[*SuI]; 1495 if (SInfo.addPassed(MInfo.regsLiveOut)) 1496 todo.insert(*SuI); 1497 } 1498 } 1499 1500 // Iteratively push vregsPassed to successors. This will converge to the same 1501 // final state regardless of DenseSet iteration order. 1502 while (!todo.empty()) { 1503 const MachineBasicBlock *MBB = *todo.begin(); 1504 todo.erase(MBB); 1505 BBInfo &MInfo = MBBInfoMap[MBB]; 1506 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(), 1507 SuE = MBB->succ_end(); SuI != SuE; ++SuI) { 1508 if (*SuI == MBB) 1509 continue; 1510 BBInfo &SInfo = MBBInfoMap[*SuI]; 1511 if (SInfo.addPassed(MInfo.vregsPassed)) 1512 todo.insert(*SuI); 1513 } 1514 } 1515 } 1516 1517 // Calculate the set of virtual registers that must be passed through each basic 1518 // block in order to satisfy the requirements of successor blocks. This is very 1519 // similar to calcRegsPassed, only backwards. 1520 void MachineVerifier::calcRegsRequired() { 1521 // First push live-in regs to predecessors' vregsRequired. 1522 SmallPtrSet<const MachineBasicBlock*, 8> todo; 1523 for (const auto &MBB : *MF) { 1524 BBInfo &MInfo = MBBInfoMap[&MBB]; 1525 for (MachineBasicBlock::const_pred_iterator PrI = MBB.pred_begin(), 1526 PrE = MBB.pred_end(); PrI != PrE; ++PrI) { 1527 BBInfo &PInfo = MBBInfoMap[*PrI]; 1528 if (PInfo.addRequired(MInfo.vregsLiveIn)) 1529 todo.insert(*PrI); 1530 } 1531 } 1532 1533 // Iteratively push vregsRequired to predecessors. This will converge to the 1534 // same final state regardless of DenseSet iteration order. 1535 while (!todo.empty()) { 1536 const MachineBasicBlock *MBB = *todo.begin(); 1537 todo.erase(MBB); 1538 BBInfo &MInfo = MBBInfoMap[MBB]; 1539 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(), 1540 PrE = MBB->pred_end(); PrI != PrE; ++PrI) { 1541 if (*PrI == MBB) 1542 continue; 1543 BBInfo &SInfo = MBBInfoMap[*PrI]; 1544 if (SInfo.addRequired(MInfo.vregsRequired)) 1545 todo.insert(*PrI); 1546 } 1547 } 1548 } 1549 1550 // Check PHI instructions at the beginning of MBB. It is assumed that 1551 // calcRegsPassed has been run so BBInfo::isLiveOut is valid. 1552 void MachineVerifier::checkPHIOps(const MachineBasicBlock *MBB) { 1553 SmallPtrSet<const MachineBasicBlock*, 8> seen; 1554 for (const auto &BBI : *MBB) { 1555 if (!BBI.isPHI()) 1556 break; 1557 seen.clear(); 1558 1559 for (unsigned i = 1, e = BBI.getNumOperands(); i != e; i += 2) { 1560 unsigned Reg = BBI.getOperand(i).getReg(); 1561 const MachineBasicBlock *Pre = BBI.getOperand(i + 1).getMBB(); 1562 if (!Pre->isSuccessor(MBB)) 1563 continue; 1564 seen.insert(Pre); 1565 BBInfo &PrInfo = MBBInfoMap[Pre]; 1566 if (PrInfo.reachable && !PrInfo.isLiveOut(Reg)) 1567 report("PHI operand is not live-out from predecessor", 1568 &BBI.getOperand(i), i); 1569 } 1570 1571 // Did we see all predecessors? 1572 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(), 1573 PrE = MBB->pred_end(); PrI != PrE; ++PrI) { 1574 if (!seen.count(*PrI)) { 1575 report("Missing PHI operand", &BBI); 1576 errs() << "BB#" << (*PrI)->getNumber() 1577 << " is a predecessor according to the CFG.\n"; 1578 } 1579 } 1580 } 1581 } 1582 1583 void MachineVerifier::visitMachineFunctionAfter() { 1584 calcRegsPassed(); 1585 1586 for (const auto &MBB : *MF) { 1587 BBInfo &MInfo = MBBInfoMap[&MBB]; 1588 1589 // Skip unreachable MBBs. 1590 if (!MInfo.reachable) 1591 continue; 1592 1593 checkPHIOps(&MBB); 1594 } 1595 1596 // Now check liveness info if available 1597 calcRegsRequired(); 1598 1599 // Check for killed virtual registers that should be live out. 1600 for (const auto &MBB : *MF) { 1601 BBInfo &MInfo = MBBInfoMap[&MBB]; 1602 for (RegSet::iterator 1603 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E; 1604 ++I) 1605 if (MInfo.regsKilled.count(*I)) { 1606 report("Virtual register killed in block, but needed live out.", &MBB); 1607 errs() << "Virtual register " << PrintReg(*I) 1608 << " is used after the block.\n"; 1609 } 1610 } 1611 1612 if (!MF->empty()) { 1613 BBInfo &MInfo = MBBInfoMap[&MF->front()]; 1614 for (RegSet::iterator 1615 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E; 1616 ++I) { 1617 report("Virtual register defs don't dominate all uses.", MF); 1618 report_context_vreg(*I); 1619 } 1620 } 1621 1622 if (LiveVars) 1623 verifyLiveVariables(); 1624 if (LiveInts) 1625 verifyLiveIntervals(); 1626 } 1627 1628 void MachineVerifier::verifyLiveVariables() { 1629 assert(LiveVars && "Don't call verifyLiveVariables without LiveVars"); 1630 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) { 1631 unsigned Reg = TargetRegisterInfo::index2VirtReg(i); 1632 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg); 1633 for (const auto &MBB : *MF) { 1634 BBInfo &MInfo = MBBInfoMap[&MBB]; 1635 1636 // Our vregsRequired should be identical to LiveVariables' AliveBlocks 1637 if (MInfo.vregsRequired.count(Reg)) { 1638 if (!VI.AliveBlocks.test(MBB.getNumber())) { 1639 report("LiveVariables: Block missing from AliveBlocks", &MBB); 1640 errs() << "Virtual register " << PrintReg(Reg) 1641 << " must be live through the block.\n"; 1642 } 1643 } else { 1644 if (VI.AliveBlocks.test(MBB.getNumber())) { 1645 report("LiveVariables: Block should not be in AliveBlocks", &MBB); 1646 errs() << "Virtual register " << PrintReg(Reg) 1647 << " is not needed live through the block.\n"; 1648 } 1649 } 1650 } 1651 } 1652 } 1653 1654 void MachineVerifier::verifyLiveIntervals() { 1655 assert(LiveInts && "Don't call verifyLiveIntervals without LiveInts"); 1656 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) { 1657 unsigned Reg = TargetRegisterInfo::index2VirtReg(i); 1658 1659 // Spilling and splitting may leave unused registers around. Skip them. 1660 if (MRI->reg_nodbg_empty(Reg)) 1661 continue; 1662 1663 if (!LiveInts->hasInterval(Reg)) { 1664 report("Missing live interval for virtual register", MF); 1665 errs() << PrintReg(Reg, TRI) << " still has defs or uses\n"; 1666 continue; 1667 } 1668 1669 const LiveInterval &LI = LiveInts->getInterval(Reg); 1670 assert(Reg == LI.reg && "Invalid reg to interval mapping"); 1671 verifyLiveInterval(LI); 1672 } 1673 1674 // Verify all the cached regunit intervals. 1675 for (unsigned i = 0, e = TRI->getNumRegUnits(); i != e; ++i) 1676 if (const LiveRange *LR = LiveInts->getCachedRegUnit(i)) 1677 verifyLiveRange(*LR, i); 1678 } 1679 1680 void MachineVerifier::verifyLiveRangeValue(const LiveRange &LR, 1681 const VNInfo *VNI, unsigned Reg, 1682 LaneBitmask LaneMask) { 1683 if (VNI->isUnused()) 1684 return; 1685 1686 const VNInfo *DefVNI = LR.getVNInfoAt(VNI->def); 1687 1688 if (!DefVNI) { 1689 report("Value not live at VNInfo def and not marked unused", MF); 1690 report_context(LR, Reg, LaneMask); 1691 report_context(*VNI); 1692 return; 1693 } 1694 1695 if (DefVNI != VNI) { 1696 report("Live segment at def has different VNInfo", MF); 1697 report_context(LR, Reg, LaneMask); 1698 report_context(*VNI); 1699 return; 1700 } 1701 1702 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(VNI->def); 1703 if (!MBB) { 1704 report("Invalid VNInfo definition index", MF); 1705 report_context(LR, Reg, LaneMask); 1706 report_context(*VNI); 1707 return; 1708 } 1709 1710 if (VNI->isPHIDef()) { 1711 if (VNI->def != LiveInts->getMBBStartIdx(MBB)) { 1712 report("PHIDef VNInfo is not defined at MBB start", MBB); 1713 report_context(LR, Reg, LaneMask); 1714 report_context(*VNI); 1715 } 1716 return; 1717 } 1718 1719 // Non-PHI def. 1720 const MachineInstr *MI = LiveInts->getInstructionFromIndex(VNI->def); 1721 if (!MI) { 1722 report("No instruction at VNInfo def index", MBB); 1723 report_context(LR, Reg, LaneMask); 1724 report_context(*VNI); 1725 return; 1726 } 1727 1728 if (Reg != 0) { 1729 bool hasDef = false; 1730 bool isEarlyClobber = false; 1731 for (ConstMIBundleOperands MOI(*MI); MOI.isValid(); ++MOI) { 1732 if (!MOI->isReg() || !MOI->isDef()) 1733 continue; 1734 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 1735 if (MOI->getReg() != Reg) 1736 continue; 1737 } else { 1738 if (!TargetRegisterInfo::isPhysicalRegister(MOI->getReg()) || 1739 !TRI->hasRegUnit(MOI->getReg(), Reg)) 1740 continue; 1741 } 1742 if (LaneMask.any() && 1743 (TRI->getSubRegIndexLaneMask(MOI->getSubReg()) & LaneMask).none()) 1744 continue; 1745 hasDef = true; 1746 if (MOI->isEarlyClobber()) 1747 isEarlyClobber = true; 1748 } 1749 1750 if (!hasDef) { 1751 report("Defining instruction does not modify register", MI); 1752 report_context(LR, Reg, LaneMask); 1753 report_context(*VNI); 1754 } 1755 1756 // Early clobber defs begin at USE slots, but other defs must begin at 1757 // DEF slots. 1758 if (isEarlyClobber) { 1759 if (!VNI->def.isEarlyClobber()) { 1760 report("Early clobber def must be at an early-clobber slot", MBB); 1761 report_context(LR, Reg, LaneMask); 1762 report_context(*VNI); 1763 } 1764 } else if (!VNI->def.isRegister()) { 1765 report("Non-PHI, non-early clobber def must be at a register slot", MBB); 1766 report_context(LR, Reg, LaneMask); 1767 report_context(*VNI); 1768 } 1769 } 1770 } 1771 1772 void MachineVerifier::verifyLiveRangeSegment(const LiveRange &LR, 1773 const LiveRange::const_iterator I, 1774 unsigned Reg, LaneBitmask LaneMask) 1775 { 1776 const LiveRange::Segment &S = *I; 1777 const VNInfo *VNI = S.valno; 1778 assert(VNI && "Live segment has no valno"); 1779 1780 if (VNI->id >= LR.getNumValNums() || VNI != LR.getValNumInfo(VNI->id)) { 1781 report("Foreign valno in live segment", MF); 1782 report_context(LR, Reg, LaneMask); 1783 report_context(S); 1784 report_context(*VNI); 1785 } 1786 1787 if (VNI->isUnused()) { 1788 report("Live segment valno is marked unused", MF); 1789 report_context(LR, Reg, LaneMask); 1790 report_context(S); 1791 } 1792 1793 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(S.start); 1794 if (!MBB) { 1795 report("Bad start of live segment, no basic block", MF); 1796 report_context(LR, Reg, LaneMask); 1797 report_context(S); 1798 return; 1799 } 1800 SlotIndex MBBStartIdx = LiveInts->getMBBStartIdx(MBB); 1801 if (S.start != MBBStartIdx && S.start != VNI->def) { 1802 report("Live segment must begin at MBB entry or valno def", MBB); 1803 report_context(LR, Reg, LaneMask); 1804 report_context(S); 1805 } 1806 1807 const MachineBasicBlock *EndMBB = 1808 LiveInts->getMBBFromIndex(S.end.getPrevSlot()); 1809 if (!EndMBB) { 1810 report("Bad end of live segment, no basic block", MF); 1811 report_context(LR, Reg, LaneMask); 1812 report_context(S); 1813 return; 1814 } 1815 1816 // No more checks for live-out segments. 1817 if (S.end == LiveInts->getMBBEndIdx(EndMBB)) 1818 return; 1819 1820 // RegUnit intervals are allowed dead phis. 1821 if (!TargetRegisterInfo::isVirtualRegister(Reg) && VNI->isPHIDef() && 1822 S.start == VNI->def && S.end == VNI->def.getDeadSlot()) 1823 return; 1824 1825 // The live segment is ending inside EndMBB 1826 const MachineInstr *MI = 1827 LiveInts->getInstructionFromIndex(S.end.getPrevSlot()); 1828 if (!MI) { 1829 report("Live segment doesn't end at a valid instruction", EndMBB); 1830 report_context(LR, Reg, LaneMask); 1831 report_context(S); 1832 return; 1833 } 1834 1835 // The block slot must refer to a basic block boundary. 1836 if (S.end.isBlock()) { 1837 report("Live segment ends at B slot of an instruction", EndMBB); 1838 report_context(LR, Reg, LaneMask); 1839 report_context(S); 1840 } 1841 1842 if (S.end.isDead()) { 1843 // Segment ends on the dead slot. 1844 // That means there must be a dead def. 1845 if (!SlotIndex::isSameInstr(S.start, S.end)) { 1846 report("Live segment ending at dead slot spans instructions", EndMBB); 1847 report_context(LR, Reg, LaneMask); 1848 report_context(S); 1849 } 1850 } 1851 1852 // A live segment can only end at an early-clobber slot if it is being 1853 // redefined by an early-clobber def. 1854 if (S.end.isEarlyClobber()) { 1855 if (I+1 == LR.end() || (I+1)->start != S.end) { 1856 report("Live segment ending at early clobber slot must be " 1857 "redefined by an EC def in the same instruction", EndMBB); 1858 report_context(LR, Reg, LaneMask); 1859 report_context(S); 1860 } 1861 } 1862 1863 // The following checks only apply to virtual registers. Physreg liveness 1864 // is too weird to check. 1865 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 1866 // A live segment can end with either a redefinition, a kill flag on a 1867 // use, or a dead flag on a def. 1868 bool hasRead = false; 1869 bool hasSubRegDef = false; 1870 bool hasDeadDef = false; 1871 for (ConstMIBundleOperands MOI(*MI); MOI.isValid(); ++MOI) { 1872 if (!MOI->isReg() || MOI->getReg() != Reg) 1873 continue; 1874 unsigned Sub = MOI->getSubReg(); 1875 LaneBitmask SLM = Sub != 0 ? TRI->getSubRegIndexLaneMask(Sub) 1876 : LaneBitmask::getAll(); 1877 if (MOI->isDef()) { 1878 if (Sub != 0) { 1879 hasSubRegDef = true; 1880 // An operand vreg0:sub0<def> reads vreg0:sub1..n. Invert the lane 1881 // mask for subregister defs. Read-undef defs will be handled by 1882 // readsReg below. 1883 SLM = ~SLM; 1884 } 1885 if (MOI->isDead()) 1886 hasDeadDef = true; 1887 } 1888 if (LaneMask.any() && (LaneMask & SLM).none()) 1889 continue; 1890 if (MOI->readsReg()) 1891 hasRead = true; 1892 } 1893 if (S.end.isDead()) { 1894 // Make sure that the corresponding machine operand for a "dead" live 1895 // range has the dead flag. We cannot perform this check for subregister 1896 // liveranges as partially dead values are allowed. 1897 if (LaneMask.none() && !hasDeadDef) { 1898 report("Instruction ending live segment on dead slot has no dead flag", 1899 MI); 1900 report_context(LR, Reg, LaneMask); 1901 report_context(S); 1902 } 1903 } else { 1904 if (!hasRead) { 1905 // When tracking subregister liveness, the main range must start new 1906 // values on partial register writes, even if there is no read. 1907 if (!MRI->shouldTrackSubRegLiveness(Reg) || LaneMask.any() || 1908 !hasSubRegDef) { 1909 report("Instruction ending live segment doesn't read the register", 1910 MI); 1911 report_context(LR, Reg, LaneMask); 1912 report_context(S); 1913 } 1914 } 1915 } 1916 } 1917 1918 // Now check all the basic blocks in this live segment. 1919 MachineFunction::const_iterator MFI = MBB->getIterator(); 1920 // Is this live segment the beginning of a non-PHIDef VN? 1921 if (S.start == VNI->def && !VNI->isPHIDef()) { 1922 // Not live-in to any blocks. 1923 if (MBB == EndMBB) 1924 return; 1925 // Skip this block. 1926 ++MFI; 1927 } 1928 for (;;) { 1929 assert(LiveInts->isLiveInToMBB(LR, &*MFI)); 1930 // We don't know how to track physregs into a landing pad. 1931 if (!TargetRegisterInfo::isVirtualRegister(Reg) && 1932 MFI->isEHPad()) { 1933 if (&*MFI == EndMBB) 1934 break; 1935 ++MFI; 1936 continue; 1937 } 1938 1939 // Is VNI a PHI-def in the current block? 1940 bool IsPHI = VNI->isPHIDef() && 1941 VNI->def == LiveInts->getMBBStartIdx(&*MFI); 1942 1943 // Check that VNI is live-out of all predecessors. 1944 for (MachineBasicBlock::const_pred_iterator PI = MFI->pred_begin(), 1945 PE = MFI->pred_end(); PI != PE; ++PI) { 1946 SlotIndex PEnd = LiveInts->getMBBEndIdx(*PI); 1947 const VNInfo *PVNI = LR.getVNInfoBefore(PEnd); 1948 1949 // All predecessors must have a live-out value. However for a phi 1950 // instruction with subregister intervals 1951 // only one of the subregisters (not necessarily the current one) needs to 1952 // be defined. 1953 if (!PVNI && (LaneMask.none() || !IsPHI) ) { 1954 report("Register not marked live out of predecessor", *PI); 1955 report_context(LR, Reg, LaneMask); 1956 report_context(*VNI); 1957 errs() << " live into BB#" << MFI->getNumber() 1958 << '@' << LiveInts->getMBBStartIdx(&*MFI) << ", not live before " 1959 << PEnd << '\n'; 1960 continue; 1961 } 1962 1963 // Only PHI-defs can take different predecessor values. 1964 if (!IsPHI && PVNI != VNI) { 1965 report("Different value live out of predecessor", *PI); 1966 report_context(LR, Reg, LaneMask); 1967 errs() << "Valno #" << PVNI->id << " live out of BB#" 1968 << (*PI)->getNumber() << '@' << PEnd << "\nValno #" << VNI->id 1969 << " live into BB#" << MFI->getNumber() << '@' 1970 << LiveInts->getMBBStartIdx(&*MFI) << '\n'; 1971 } 1972 } 1973 if (&*MFI == EndMBB) 1974 break; 1975 ++MFI; 1976 } 1977 } 1978 1979 void MachineVerifier::verifyLiveRange(const LiveRange &LR, unsigned Reg, 1980 LaneBitmask LaneMask) { 1981 for (const VNInfo *VNI : LR.valnos) 1982 verifyLiveRangeValue(LR, VNI, Reg, LaneMask); 1983 1984 for (LiveRange::const_iterator I = LR.begin(), E = LR.end(); I != E; ++I) 1985 verifyLiveRangeSegment(LR, I, Reg, LaneMask); 1986 } 1987 1988 void MachineVerifier::verifyLiveInterval(const LiveInterval &LI) { 1989 unsigned Reg = LI.reg; 1990 assert(TargetRegisterInfo::isVirtualRegister(Reg)); 1991 verifyLiveRange(LI, Reg); 1992 1993 LaneBitmask Mask; 1994 LaneBitmask MaxMask = MRI->getMaxLaneMaskForVReg(Reg); 1995 for (const LiveInterval::SubRange &SR : LI.subranges()) { 1996 if ((Mask & SR.LaneMask).any()) { 1997 report("Lane masks of sub ranges overlap in live interval", MF); 1998 report_context(LI); 1999 } 2000 if ((SR.LaneMask & ~MaxMask).any()) { 2001 report("Subrange lanemask is invalid", MF); 2002 report_context(LI); 2003 } 2004 if (SR.empty()) { 2005 report("Subrange must not be empty", MF); 2006 report_context(SR, LI.reg, SR.LaneMask); 2007 } 2008 Mask |= SR.LaneMask; 2009 verifyLiveRange(SR, LI.reg, SR.LaneMask); 2010 if (!LI.covers(SR)) { 2011 report("A Subrange is not covered by the main range", MF); 2012 report_context(LI); 2013 } 2014 } 2015 2016 // Check the LI only has one connected component. 2017 ConnectedVNInfoEqClasses ConEQ(*LiveInts); 2018 unsigned NumComp = ConEQ.Classify(LI); 2019 if (NumComp > 1) { 2020 report("Multiple connected components in live interval", MF); 2021 report_context(LI); 2022 for (unsigned comp = 0; comp != NumComp; ++comp) { 2023 errs() << comp << ": valnos"; 2024 for (LiveInterval::const_vni_iterator I = LI.vni_begin(), 2025 E = LI.vni_end(); I!=E; ++I) 2026 if (comp == ConEQ.getEqClass(*I)) 2027 errs() << ' ' << (*I)->id; 2028 errs() << '\n'; 2029 } 2030 } 2031 } 2032 2033 namespace { 2034 // FrameSetup and FrameDestroy can have zero adjustment, so using a single 2035 // integer, we can't tell whether it is a FrameSetup or FrameDestroy if the 2036 // value is zero. 2037 // We use a bool plus an integer to capture the stack state. 2038 struct StackStateOfBB { 2039 StackStateOfBB() : EntryValue(0), ExitValue(0), EntryIsSetup(false), 2040 ExitIsSetup(false) { } 2041 StackStateOfBB(int EntryVal, int ExitVal, bool EntrySetup, bool ExitSetup) : 2042 EntryValue(EntryVal), ExitValue(ExitVal), EntryIsSetup(EntrySetup), 2043 ExitIsSetup(ExitSetup) { } 2044 // Can be negative, which means we are setting up a frame. 2045 int EntryValue; 2046 int ExitValue; 2047 bool EntryIsSetup; 2048 bool ExitIsSetup; 2049 }; 2050 } 2051 2052 /// Make sure on every path through the CFG, a FrameSetup <n> is always followed 2053 /// by a FrameDestroy <n>, stack adjustments are identical on all 2054 /// CFG edges to a merge point, and frame is destroyed at end of a return block. 2055 void MachineVerifier::verifyStackFrame() { 2056 unsigned FrameSetupOpcode = TII->getCallFrameSetupOpcode(); 2057 unsigned FrameDestroyOpcode = TII->getCallFrameDestroyOpcode(); 2058 if (FrameSetupOpcode == ~0u && FrameDestroyOpcode == ~0u) 2059 return; 2060 2061 SmallVector<StackStateOfBB, 8> SPState; 2062 SPState.resize(MF->getNumBlockIDs()); 2063 df_iterator_default_set<const MachineBasicBlock*> Reachable; 2064 2065 // Visit the MBBs in DFS order. 2066 for (df_ext_iterator<const MachineFunction*, 2067 df_iterator_default_set<const MachineBasicBlock*> > 2068 DFI = df_ext_begin(MF, Reachable), DFE = df_ext_end(MF, Reachable); 2069 DFI != DFE; ++DFI) { 2070 const MachineBasicBlock *MBB = *DFI; 2071 2072 StackStateOfBB BBState; 2073 // Check the exit state of the DFS stack predecessor. 2074 if (DFI.getPathLength() >= 2) { 2075 const MachineBasicBlock *StackPred = DFI.getPath(DFI.getPathLength() - 2); 2076 assert(Reachable.count(StackPred) && 2077 "DFS stack predecessor is already visited.\n"); 2078 BBState.EntryValue = SPState[StackPred->getNumber()].ExitValue; 2079 BBState.EntryIsSetup = SPState[StackPred->getNumber()].ExitIsSetup; 2080 BBState.ExitValue = BBState.EntryValue; 2081 BBState.ExitIsSetup = BBState.EntryIsSetup; 2082 } 2083 2084 // Update stack state by checking contents of MBB. 2085 for (const auto &I : *MBB) { 2086 if (I.getOpcode() == FrameSetupOpcode) { 2087 if (BBState.ExitIsSetup) 2088 report("FrameSetup is after another FrameSetup", &I); 2089 BBState.ExitValue -= TII->getFrameTotalSize(I); 2090 BBState.ExitIsSetup = true; 2091 } 2092 2093 if (I.getOpcode() == FrameDestroyOpcode) { 2094 int Size = TII->getFrameTotalSize(I); 2095 if (!BBState.ExitIsSetup) 2096 report("FrameDestroy is not after a FrameSetup", &I); 2097 int AbsSPAdj = BBState.ExitValue < 0 ? -BBState.ExitValue : 2098 BBState.ExitValue; 2099 if (BBState.ExitIsSetup && AbsSPAdj != Size) { 2100 report("FrameDestroy <n> is after FrameSetup <m>", &I); 2101 errs() << "FrameDestroy <" << Size << "> is after FrameSetup <" 2102 << AbsSPAdj << ">.\n"; 2103 } 2104 BBState.ExitValue += Size; 2105 BBState.ExitIsSetup = false; 2106 } 2107 } 2108 SPState[MBB->getNumber()] = BBState; 2109 2110 // Make sure the exit state of any predecessor is consistent with the entry 2111 // state. 2112 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(), 2113 E = MBB->pred_end(); I != E; ++I) { 2114 if (Reachable.count(*I) && 2115 (SPState[(*I)->getNumber()].ExitValue != BBState.EntryValue || 2116 SPState[(*I)->getNumber()].ExitIsSetup != BBState.EntryIsSetup)) { 2117 report("The exit stack state of a predecessor is inconsistent.", MBB); 2118 errs() << "Predecessor BB#" << (*I)->getNumber() << " has exit state (" 2119 << SPState[(*I)->getNumber()].ExitValue << ", " 2120 << SPState[(*I)->getNumber()].ExitIsSetup 2121 << "), while BB#" << MBB->getNumber() << " has entry state (" 2122 << BBState.EntryValue << ", " << BBState.EntryIsSetup << ").\n"; 2123 } 2124 } 2125 2126 // Make sure the entry state of any successor is consistent with the exit 2127 // state. 2128 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(), 2129 E = MBB->succ_end(); I != E; ++I) { 2130 if (Reachable.count(*I) && 2131 (SPState[(*I)->getNumber()].EntryValue != BBState.ExitValue || 2132 SPState[(*I)->getNumber()].EntryIsSetup != BBState.ExitIsSetup)) { 2133 report("The entry stack state of a successor is inconsistent.", MBB); 2134 errs() << "Successor BB#" << (*I)->getNumber() << " has entry state (" 2135 << SPState[(*I)->getNumber()].EntryValue << ", " 2136 << SPState[(*I)->getNumber()].EntryIsSetup 2137 << "), while BB#" << MBB->getNumber() << " has exit state (" 2138 << BBState.ExitValue << ", " << BBState.ExitIsSetup << ").\n"; 2139 } 2140 } 2141 2142 // Make sure a basic block with return ends with zero stack adjustment. 2143 if (!MBB->empty() && MBB->back().isReturn()) { 2144 if (BBState.ExitIsSetup) 2145 report("A return block ends with a FrameSetup.", MBB); 2146 if (BBState.ExitValue) 2147 report("A return block ends with a nonzero stack adjustment.", MBB); 2148 } 2149 } 2150 } 2151