1 //===-- MachineVerifier.cpp - Machine Code Verifier -----------------------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // Pass to verify generated machine code. The following is checked: 11 // 12 // Operand counts: All explicit operands must be present. 13 // 14 // Register classes: All physical and virtual register operands must be 15 // compatible with the register class required by the instruction descriptor. 16 // 17 // Register live intervals: Registers must be defined only once, and must be 18 // defined before use. 19 // 20 // The machine code verifier is enabled from LLVMTargetMachine.cpp with the 21 // command-line option -verify-machineinstrs, or by defining the environment 22 // variable LLVM_VERIFY_MACHINEINSTRS to the name of a file that will receive 23 // the verifier errors. 24 //===----------------------------------------------------------------------===// 25 26 #include "llvm/CodeGen/Passes.h" 27 #include "llvm/ADT/DenseSet.h" 28 #include "llvm/ADT/DepthFirstIterator.h" 29 #include "llvm/ADT/SetOperations.h" 30 #include "llvm/ADT/SmallVector.h" 31 #include "llvm/Analysis/EHPersonalities.h" 32 #include "llvm/CodeGen/LiveIntervalAnalysis.h" 33 #include "llvm/CodeGen/LiveStackAnalysis.h" 34 #include "llvm/CodeGen/LiveVariables.h" 35 #include "llvm/CodeGen/MachineFrameInfo.h" 36 #include "llvm/CodeGen/MachineFunctionPass.h" 37 #include "llvm/CodeGen/MachineMemOperand.h" 38 #include "llvm/CodeGen/MachineRegisterInfo.h" 39 #include "llvm/CodeGen/StackMaps.h" 40 #include "llvm/IR/BasicBlock.h" 41 #include "llvm/IR/InlineAsm.h" 42 #include "llvm/IR/Instructions.h" 43 #include "llvm/MC/MCAsmInfo.h" 44 #include "llvm/Support/Debug.h" 45 #include "llvm/Support/ErrorHandling.h" 46 #include "llvm/Support/FileSystem.h" 47 #include "llvm/Support/raw_ostream.h" 48 #include "llvm/Target/TargetInstrInfo.h" 49 #include "llvm/Target/TargetMachine.h" 50 #include "llvm/Target/TargetRegisterInfo.h" 51 #include "llvm/Target/TargetSubtargetInfo.h" 52 using namespace llvm; 53 54 namespace { 55 struct MachineVerifier { 56 57 MachineVerifier(Pass *pass, const char *b) : 58 PASS(pass), 59 Banner(b) 60 {} 61 62 unsigned verify(MachineFunction &MF); 63 64 Pass *const PASS; 65 const char *Banner; 66 const MachineFunction *MF; 67 const TargetMachine *TM; 68 const TargetInstrInfo *TII; 69 const TargetRegisterInfo *TRI; 70 const MachineRegisterInfo *MRI; 71 72 unsigned foundErrors; 73 74 // Avoid querying the MachineFunctionProperties for each operand. 75 bool isFunctionRegBankSelected; 76 bool isFunctionSelected; 77 78 typedef SmallVector<unsigned, 16> RegVector; 79 typedef SmallVector<const uint32_t*, 4> RegMaskVector; 80 typedef DenseSet<unsigned> RegSet; 81 typedef DenseMap<unsigned, const MachineInstr*> RegMap; 82 typedef SmallPtrSet<const MachineBasicBlock*, 8> BlockSet; 83 84 const MachineInstr *FirstTerminator; 85 BlockSet FunctionBlocks; 86 87 BitVector regsReserved; 88 RegSet regsLive; 89 RegVector regsDefined, regsDead, regsKilled; 90 RegMaskVector regMasks; 91 92 SlotIndex lastIndex; 93 94 // Add Reg and any sub-registers to RV 95 void addRegWithSubRegs(RegVector &RV, unsigned Reg) { 96 RV.push_back(Reg); 97 if (TargetRegisterInfo::isPhysicalRegister(Reg)) 98 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) 99 RV.push_back(*SubRegs); 100 } 101 102 struct BBInfo { 103 // Is this MBB reachable from the MF entry point? 104 bool reachable; 105 106 // Vregs that must be live in because they are used without being 107 // defined. Map value is the user. 108 RegMap vregsLiveIn; 109 110 // Regs killed in MBB. They may be defined again, and will then be in both 111 // regsKilled and regsLiveOut. 112 RegSet regsKilled; 113 114 // Regs defined in MBB and live out. Note that vregs passing through may 115 // be live out without being mentioned here. 116 RegSet regsLiveOut; 117 118 // Vregs that pass through MBB untouched. This set is disjoint from 119 // regsKilled and regsLiveOut. 120 RegSet vregsPassed; 121 122 // Vregs that must pass through MBB because they are needed by a successor 123 // block. This set is disjoint from regsLiveOut. 124 RegSet vregsRequired; 125 126 // Set versions of block's predecessor and successor lists. 127 BlockSet Preds, Succs; 128 129 BBInfo() : reachable(false) {} 130 131 // Add register to vregsPassed if it belongs there. Return true if 132 // anything changed. 133 bool addPassed(unsigned Reg) { 134 if (!TargetRegisterInfo::isVirtualRegister(Reg)) 135 return false; 136 if (regsKilled.count(Reg) || regsLiveOut.count(Reg)) 137 return false; 138 return vregsPassed.insert(Reg).second; 139 } 140 141 // Same for a full set. 142 bool addPassed(const RegSet &RS) { 143 bool changed = false; 144 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I) 145 if (addPassed(*I)) 146 changed = true; 147 return changed; 148 } 149 150 // Add register to vregsRequired if it belongs there. Return true if 151 // anything changed. 152 bool addRequired(unsigned Reg) { 153 if (!TargetRegisterInfo::isVirtualRegister(Reg)) 154 return false; 155 if (regsLiveOut.count(Reg)) 156 return false; 157 return vregsRequired.insert(Reg).second; 158 } 159 160 // Same for a full set. 161 bool addRequired(const RegSet &RS) { 162 bool changed = false; 163 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I) 164 if (addRequired(*I)) 165 changed = true; 166 return changed; 167 } 168 169 // Same for a full map. 170 bool addRequired(const RegMap &RM) { 171 bool changed = false; 172 for (RegMap::const_iterator I = RM.begin(), E = RM.end(); I != E; ++I) 173 if (addRequired(I->first)) 174 changed = true; 175 return changed; 176 } 177 178 // Live-out registers are either in regsLiveOut or vregsPassed. 179 bool isLiveOut(unsigned Reg) const { 180 return regsLiveOut.count(Reg) || vregsPassed.count(Reg); 181 } 182 }; 183 184 // Extra register info per MBB. 185 DenseMap<const MachineBasicBlock*, BBInfo> MBBInfoMap; 186 187 bool isReserved(unsigned Reg) { 188 return Reg < regsReserved.size() && regsReserved.test(Reg); 189 } 190 191 bool isAllocatable(unsigned Reg) const { 192 return Reg < TRI->getNumRegs() && TRI->isInAllocatableClass(Reg) && 193 !regsReserved.test(Reg); 194 } 195 196 // Analysis information if available 197 LiveVariables *LiveVars; 198 LiveIntervals *LiveInts; 199 LiveStacks *LiveStks; 200 SlotIndexes *Indexes; 201 202 void visitMachineFunctionBefore(); 203 void visitMachineBasicBlockBefore(const MachineBasicBlock *MBB); 204 void visitMachineBundleBefore(const MachineInstr *MI); 205 void visitMachineInstrBefore(const MachineInstr *MI); 206 void visitMachineOperand(const MachineOperand *MO, unsigned MONum); 207 void visitMachineInstrAfter(const MachineInstr *MI); 208 void visitMachineBundleAfter(const MachineInstr *MI); 209 void visitMachineBasicBlockAfter(const MachineBasicBlock *MBB); 210 void visitMachineFunctionAfter(); 211 212 void report(const char *msg, const MachineFunction *MF); 213 void report(const char *msg, const MachineBasicBlock *MBB); 214 void report(const char *msg, const MachineInstr *MI); 215 void report(const char *msg, const MachineOperand *MO, unsigned MONum); 216 217 void report_context(const LiveInterval &LI) const; 218 void report_context(const LiveRange &LR, unsigned VRegUnit, 219 LaneBitmask LaneMask) const; 220 void report_context(const LiveRange::Segment &S) const; 221 void report_context(const VNInfo &VNI) const; 222 void report_context(SlotIndex Pos) const; 223 void report_context_liverange(const LiveRange &LR) const; 224 void report_context_lanemask(LaneBitmask LaneMask) const; 225 void report_context_vreg(unsigned VReg) const; 226 void report_context_vreg_regunit(unsigned VRegOrRegUnit) const; 227 228 void verifyInlineAsm(const MachineInstr *MI); 229 230 void checkLiveness(const MachineOperand *MO, unsigned MONum); 231 void checkLivenessAtUse(const MachineOperand *MO, unsigned MONum, 232 SlotIndex UseIdx, const LiveRange &LR, unsigned Reg, 233 LaneBitmask LaneMask = LaneBitmask::getNone()); 234 void checkLivenessAtDef(const MachineOperand *MO, unsigned MONum, 235 SlotIndex DefIdx, const LiveRange &LR, unsigned Reg, 236 LaneBitmask LaneMask = LaneBitmask::getNone()); 237 238 void markReachable(const MachineBasicBlock *MBB); 239 void calcRegsPassed(); 240 void checkPHIOps(const MachineBasicBlock *MBB); 241 242 void calcRegsRequired(); 243 void verifyLiveVariables(); 244 void verifyLiveIntervals(); 245 void verifyLiveInterval(const LiveInterval&); 246 void verifyLiveRangeValue(const LiveRange&, const VNInfo*, unsigned, 247 LaneBitmask); 248 void verifyLiveRangeSegment(const LiveRange&, 249 const LiveRange::const_iterator I, unsigned, 250 LaneBitmask); 251 void verifyLiveRange(const LiveRange&, unsigned, 252 LaneBitmask LaneMask = LaneBitmask::getNone()); 253 254 void verifyStackFrame(); 255 256 void verifySlotIndexes() const; 257 void verifyProperties(const MachineFunction &MF); 258 }; 259 260 struct MachineVerifierPass : public MachineFunctionPass { 261 static char ID; // Pass ID, replacement for typeid 262 const std::string Banner; 263 264 MachineVerifierPass(std::string banner = std::string()) 265 : MachineFunctionPass(ID), Banner(std::move(banner)) { 266 initializeMachineVerifierPassPass(*PassRegistry::getPassRegistry()); 267 } 268 269 void getAnalysisUsage(AnalysisUsage &AU) const override { 270 AU.setPreservesAll(); 271 MachineFunctionPass::getAnalysisUsage(AU); 272 } 273 274 bool runOnMachineFunction(MachineFunction &MF) override { 275 unsigned FoundErrors = MachineVerifier(this, Banner.c_str()).verify(MF); 276 if (FoundErrors) 277 report_fatal_error("Found "+Twine(FoundErrors)+" machine code errors."); 278 return false; 279 } 280 }; 281 282 } 283 284 char MachineVerifierPass::ID = 0; 285 INITIALIZE_PASS(MachineVerifierPass, "machineverifier", 286 "Verify generated machine code", false, false) 287 288 FunctionPass *llvm::createMachineVerifierPass(const std::string &Banner) { 289 return new MachineVerifierPass(Banner); 290 } 291 292 bool MachineFunction::verify(Pass *p, const char *Banner, bool AbortOnErrors) 293 const { 294 MachineFunction &MF = const_cast<MachineFunction&>(*this); 295 unsigned FoundErrors = MachineVerifier(p, Banner).verify(MF); 296 if (AbortOnErrors && FoundErrors) 297 report_fatal_error("Found "+Twine(FoundErrors)+" machine code errors."); 298 return FoundErrors == 0; 299 } 300 301 void MachineVerifier::verifySlotIndexes() const { 302 if (Indexes == nullptr) 303 return; 304 305 // Ensure the IdxMBB list is sorted by slot indexes. 306 SlotIndex Last; 307 for (SlotIndexes::MBBIndexIterator I = Indexes->MBBIndexBegin(), 308 E = Indexes->MBBIndexEnd(); I != E; ++I) { 309 assert(!Last.isValid() || I->first > Last); 310 Last = I->first; 311 } 312 } 313 314 void MachineVerifier::verifyProperties(const MachineFunction &MF) { 315 // If a pass has introduced virtual registers without clearing the 316 // NoVRegs property (or set it without allocating the vregs) 317 // then report an error. 318 if (MF.getProperties().hasProperty( 319 MachineFunctionProperties::Property::NoVRegs) && 320 MRI->getNumVirtRegs()) 321 report("Function has NoVRegs property but there are VReg operands", &MF); 322 } 323 324 unsigned MachineVerifier::verify(MachineFunction &MF) { 325 foundErrors = 0; 326 327 this->MF = &MF; 328 TM = &MF.getTarget(); 329 TII = MF.getSubtarget().getInstrInfo(); 330 TRI = MF.getSubtarget().getRegisterInfo(); 331 MRI = &MF.getRegInfo(); 332 333 isFunctionRegBankSelected = MF.getProperties().hasProperty( 334 MachineFunctionProperties::Property::RegBankSelected); 335 isFunctionSelected = MF.getProperties().hasProperty( 336 MachineFunctionProperties::Property::Selected); 337 338 LiveVars = nullptr; 339 LiveInts = nullptr; 340 LiveStks = nullptr; 341 Indexes = nullptr; 342 if (PASS) { 343 LiveInts = PASS->getAnalysisIfAvailable<LiveIntervals>(); 344 // We don't want to verify LiveVariables if LiveIntervals is available. 345 if (!LiveInts) 346 LiveVars = PASS->getAnalysisIfAvailable<LiveVariables>(); 347 LiveStks = PASS->getAnalysisIfAvailable<LiveStacks>(); 348 Indexes = PASS->getAnalysisIfAvailable<SlotIndexes>(); 349 } 350 351 verifySlotIndexes(); 352 353 verifyProperties(MF); 354 355 visitMachineFunctionBefore(); 356 for (MachineFunction::const_iterator MFI = MF.begin(), MFE = MF.end(); 357 MFI!=MFE; ++MFI) { 358 visitMachineBasicBlockBefore(&*MFI); 359 // Keep track of the current bundle header. 360 const MachineInstr *CurBundle = nullptr; 361 // Do we expect the next instruction to be part of the same bundle? 362 bool InBundle = false; 363 364 for (MachineBasicBlock::const_instr_iterator MBBI = MFI->instr_begin(), 365 MBBE = MFI->instr_end(); MBBI != MBBE; ++MBBI) { 366 if (MBBI->getParent() != &*MFI) { 367 report("Bad instruction parent pointer", &*MFI); 368 errs() << "Instruction: " << *MBBI; 369 continue; 370 } 371 372 // Check for consistent bundle flags. 373 if (InBundle && !MBBI->isBundledWithPred()) 374 report("Missing BundledPred flag, " 375 "BundledSucc was set on predecessor", 376 &*MBBI); 377 if (!InBundle && MBBI->isBundledWithPred()) 378 report("BundledPred flag is set, " 379 "but BundledSucc not set on predecessor", 380 &*MBBI); 381 382 // Is this a bundle header? 383 if (!MBBI->isInsideBundle()) { 384 if (CurBundle) 385 visitMachineBundleAfter(CurBundle); 386 CurBundle = &*MBBI; 387 visitMachineBundleBefore(CurBundle); 388 } else if (!CurBundle) 389 report("No bundle header", &*MBBI); 390 visitMachineInstrBefore(&*MBBI); 391 for (unsigned I = 0, E = MBBI->getNumOperands(); I != E; ++I) { 392 const MachineInstr &MI = *MBBI; 393 const MachineOperand &Op = MI.getOperand(I); 394 if (Op.getParent() != &MI) { 395 // Make sure to use correct addOperand / RemoveOperand / ChangeTo 396 // functions when replacing operands of a MachineInstr. 397 report("Instruction has operand with wrong parent set", &MI); 398 } 399 400 visitMachineOperand(&Op, I); 401 } 402 403 visitMachineInstrAfter(&*MBBI); 404 405 // Was this the last bundled instruction? 406 InBundle = MBBI->isBundledWithSucc(); 407 } 408 if (CurBundle) 409 visitMachineBundleAfter(CurBundle); 410 if (InBundle) 411 report("BundledSucc flag set on last instruction in block", &MFI->back()); 412 visitMachineBasicBlockAfter(&*MFI); 413 } 414 visitMachineFunctionAfter(); 415 416 // Clean up. 417 regsLive.clear(); 418 regsDefined.clear(); 419 regsDead.clear(); 420 regsKilled.clear(); 421 regMasks.clear(); 422 MBBInfoMap.clear(); 423 424 return foundErrors; 425 } 426 427 void MachineVerifier::report(const char *msg, const MachineFunction *MF) { 428 assert(MF); 429 errs() << '\n'; 430 if (!foundErrors++) { 431 if (Banner) 432 errs() << "# " << Banner << '\n'; 433 if (LiveInts != nullptr) 434 LiveInts->print(errs()); 435 else 436 MF->print(errs(), Indexes); 437 } 438 errs() << "*** Bad machine code: " << msg << " ***\n" 439 << "- function: " << MF->getName() << "\n"; 440 } 441 442 void MachineVerifier::report(const char *msg, const MachineBasicBlock *MBB) { 443 assert(MBB); 444 report(msg, MBB->getParent()); 445 errs() << "- basic block: BB#" << MBB->getNumber() 446 << ' ' << MBB->getName() 447 << " (" << (const void*)MBB << ')'; 448 if (Indexes) 449 errs() << " [" << Indexes->getMBBStartIdx(MBB) 450 << ';' << Indexes->getMBBEndIdx(MBB) << ')'; 451 errs() << '\n'; 452 } 453 454 void MachineVerifier::report(const char *msg, const MachineInstr *MI) { 455 assert(MI); 456 report(msg, MI->getParent()); 457 errs() << "- instruction: "; 458 if (Indexes && Indexes->hasIndex(*MI)) 459 errs() << Indexes->getInstructionIndex(*MI) << '\t'; 460 MI->print(errs(), /*SkipOpers=*/true); 461 errs() << '\n'; 462 } 463 464 void MachineVerifier::report(const char *msg, 465 const MachineOperand *MO, unsigned MONum) { 466 assert(MO); 467 report(msg, MO->getParent()); 468 errs() << "- operand " << MONum << ": "; 469 MO->print(errs(), TRI); 470 errs() << "\n"; 471 } 472 473 void MachineVerifier::report_context(SlotIndex Pos) const { 474 errs() << "- at: " << Pos << '\n'; 475 } 476 477 void MachineVerifier::report_context(const LiveInterval &LI) const { 478 errs() << "- interval: " << LI << '\n'; 479 } 480 481 void MachineVerifier::report_context(const LiveRange &LR, unsigned VRegUnit, 482 LaneBitmask LaneMask) const { 483 report_context_liverange(LR); 484 report_context_vreg_regunit(VRegUnit); 485 if (LaneMask.any()) 486 report_context_lanemask(LaneMask); 487 } 488 489 void MachineVerifier::report_context(const LiveRange::Segment &S) const { 490 errs() << "- segment: " << S << '\n'; 491 } 492 493 void MachineVerifier::report_context(const VNInfo &VNI) const { 494 errs() << "- ValNo: " << VNI.id << " (def " << VNI.def << ")\n"; 495 } 496 497 void MachineVerifier::report_context_liverange(const LiveRange &LR) const { 498 errs() << "- liverange: " << LR << '\n'; 499 } 500 501 void MachineVerifier::report_context_vreg(unsigned VReg) const { 502 errs() << "- v. register: " << PrintReg(VReg, TRI) << '\n'; 503 } 504 505 void MachineVerifier::report_context_vreg_regunit(unsigned VRegOrUnit) const { 506 if (TargetRegisterInfo::isVirtualRegister(VRegOrUnit)) { 507 report_context_vreg(VRegOrUnit); 508 } else { 509 errs() << "- regunit: " << PrintRegUnit(VRegOrUnit, TRI) << '\n'; 510 } 511 } 512 513 void MachineVerifier::report_context_lanemask(LaneBitmask LaneMask) const { 514 errs() << "- lanemask: " << PrintLaneMask(LaneMask) << '\n'; 515 } 516 517 void MachineVerifier::markReachable(const MachineBasicBlock *MBB) { 518 BBInfo &MInfo = MBBInfoMap[MBB]; 519 if (!MInfo.reachable) { 520 MInfo.reachable = true; 521 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(), 522 SuE = MBB->succ_end(); SuI != SuE; ++SuI) 523 markReachable(*SuI); 524 } 525 } 526 527 void MachineVerifier::visitMachineFunctionBefore() { 528 lastIndex = SlotIndex(); 529 regsReserved = MRI->reservedRegsFrozen() ? MRI->getReservedRegs() 530 : TRI->getReservedRegs(*MF); 531 532 if (!MF->empty()) 533 markReachable(&MF->front()); 534 535 // Build a set of the basic blocks in the function. 536 FunctionBlocks.clear(); 537 for (const auto &MBB : *MF) { 538 FunctionBlocks.insert(&MBB); 539 BBInfo &MInfo = MBBInfoMap[&MBB]; 540 541 MInfo.Preds.insert(MBB.pred_begin(), MBB.pred_end()); 542 if (MInfo.Preds.size() != MBB.pred_size()) 543 report("MBB has duplicate entries in its predecessor list.", &MBB); 544 545 MInfo.Succs.insert(MBB.succ_begin(), MBB.succ_end()); 546 if (MInfo.Succs.size() != MBB.succ_size()) 547 report("MBB has duplicate entries in its successor list.", &MBB); 548 } 549 550 // Check that the register use lists are sane. 551 MRI->verifyUseLists(); 552 553 if (!MF->empty()) 554 verifyStackFrame(); 555 } 556 557 // Does iterator point to a and b as the first two elements? 558 static bool matchPair(MachineBasicBlock::const_succ_iterator i, 559 const MachineBasicBlock *a, const MachineBasicBlock *b) { 560 if (*i == a) 561 return *++i == b; 562 if (*i == b) 563 return *++i == a; 564 return false; 565 } 566 567 void 568 MachineVerifier::visitMachineBasicBlockBefore(const MachineBasicBlock *MBB) { 569 FirstTerminator = nullptr; 570 571 if (!MF->getProperties().hasProperty( 572 MachineFunctionProperties::Property::NoPHIs) && MRI->tracksLiveness()) { 573 // If this block has allocatable physical registers live-in, check that 574 // it is an entry block or landing pad. 575 for (const auto &LI : MBB->liveins()) { 576 if (isAllocatable(LI.PhysReg) && !MBB->isEHPad() && 577 MBB->getIterator() != MBB->getParent()->begin()) { 578 report("MBB has allocatable live-in, but isn't entry or landing-pad.", MBB); 579 } 580 } 581 } 582 583 // Count the number of landing pad successors. 584 SmallPtrSet<MachineBasicBlock*, 4> LandingPadSuccs; 585 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(), 586 E = MBB->succ_end(); I != E; ++I) { 587 if ((*I)->isEHPad()) 588 LandingPadSuccs.insert(*I); 589 if (!FunctionBlocks.count(*I)) 590 report("MBB has successor that isn't part of the function.", MBB); 591 if (!MBBInfoMap[*I].Preds.count(MBB)) { 592 report("Inconsistent CFG", MBB); 593 errs() << "MBB is not in the predecessor list of the successor BB#" 594 << (*I)->getNumber() << ".\n"; 595 } 596 } 597 598 // Check the predecessor list. 599 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(), 600 E = MBB->pred_end(); I != E; ++I) { 601 if (!FunctionBlocks.count(*I)) 602 report("MBB has predecessor that isn't part of the function.", MBB); 603 if (!MBBInfoMap[*I].Succs.count(MBB)) { 604 report("Inconsistent CFG", MBB); 605 errs() << "MBB is not in the successor list of the predecessor BB#" 606 << (*I)->getNumber() << ".\n"; 607 } 608 } 609 610 const MCAsmInfo *AsmInfo = TM->getMCAsmInfo(); 611 const BasicBlock *BB = MBB->getBasicBlock(); 612 const Function *Fn = MF->getFunction(); 613 if (LandingPadSuccs.size() > 1 && 614 !(AsmInfo && 615 AsmInfo->getExceptionHandlingType() == ExceptionHandling::SjLj && 616 BB && isa<SwitchInst>(BB->getTerminator())) && 617 !isFuncletEHPersonality(classifyEHPersonality(Fn->getPersonalityFn()))) 618 report("MBB has more than one landing pad successor", MBB); 619 620 // Call AnalyzeBranch. If it succeeds, there several more conditions to check. 621 MachineBasicBlock *TBB = nullptr, *FBB = nullptr; 622 SmallVector<MachineOperand, 4> Cond; 623 if (!TII->analyzeBranch(*const_cast<MachineBasicBlock *>(MBB), TBB, FBB, 624 Cond)) { 625 // Ok, AnalyzeBranch thinks it knows what's going on with this block. Let's 626 // check whether its answers match up with reality. 627 if (!TBB && !FBB) { 628 // Block falls through to its successor. 629 MachineFunction::const_iterator MBBI = MBB->getIterator(); 630 ++MBBI; 631 if (MBBI == MF->end()) { 632 // It's possible that the block legitimately ends with a noreturn 633 // call or an unreachable, in which case it won't actually fall 634 // out the bottom of the function. 635 } else if (MBB->succ_size() == LandingPadSuccs.size()) { 636 // It's possible that the block legitimately ends with a noreturn 637 // call or an unreachable, in which case it won't actuall fall 638 // out of the block. 639 } else if (MBB->succ_size() != 1+LandingPadSuccs.size()) { 640 report("MBB exits via unconditional fall-through but doesn't have " 641 "exactly one CFG successor!", MBB); 642 } else if (!MBB->isSuccessor(&*MBBI)) { 643 report("MBB exits via unconditional fall-through but its successor " 644 "differs from its CFG successor!", MBB); 645 } 646 if (!MBB->empty() && MBB->back().isBarrier() && 647 !TII->isPredicated(MBB->back())) { 648 report("MBB exits via unconditional fall-through but ends with a " 649 "barrier instruction!", MBB); 650 } 651 if (!Cond.empty()) { 652 report("MBB exits via unconditional fall-through but has a condition!", 653 MBB); 654 } 655 } else if (TBB && !FBB && Cond.empty()) { 656 // Block unconditionally branches somewhere. 657 // If the block has exactly one successor, that happens to be a 658 // landingpad, accept it as valid control flow. 659 if (MBB->succ_size() != 1+LandingPadSuccs.size() && 660 (MBB->succ_size() != 1 || LandingPadSuccs.size() != 1 || 661 *MBB->succ_begin() != *LandingPadSuccs.begin())) { 662 report("MBB exits via unconditional branch but doesn't have " 663 "exactly one CFG successor!", MBB); 664 } else if (!MBB->isSuccessor(TBB)) { 665 report("MBB exits via unconditional branch but the CFG " 666 "successor doesn't match the actual successor!", MBB); 667 } 668 if (MBB->empty()) { 669 report("MBB exits via unconditional branch but doesn't contain " 670 "any instructions!", MBB); 671 } else if (!MBB->back().isBarrier()) { 672 report("MBB exits via unconditional branch but doesn't end with a " 673 "barrier instruction!", MBB); 674 } else if (!MBB->back().isTerminator()) { 675 report("MBB exits via unconditional branch but the branch isn't a " 676 "terminator instruction!", MBB); 677 } 678 } else if (TBB && !FBB && !Cond.empty()) { 679 // Block conditionally branches somewhere, otherwise falls through. 680 MachineFunction::const_iterator MBBI = MBB->getIterator(); 681 ++MBBI; 682 if (MBBI == MF->end()) { 683 report("MBB conditionally falls through out of function!", MBB); 684 } else if (MBB->succ_size() == 1) { 685 // A conditional branch with only one successor is weird, but allowed. 686 if (&*MBBI != TBB) 687 report("MBB exits via conditional branch/fall-through but only has " 688 "one CFG successor!", MBB); 689 else if (TBB != *MBB->succ_begin()) 690 report("MBB exits via conditional branch/fall-through but the CFG " 691 "successor don't match the actual successor!", MBB); 692 } else if (MBB->succ_size() != 2) { 693 report("MBB exits via conditional branch/fall-through but doesn't have " 694 "exactly two CFG successors!", MBB); 695 } else if (!matchPair(MBB->succ_begin(), TBB, &*MBBI)) { 696 report("MBB exits via conditional branch/fall-through but the CFG " 697 "successors don't match the actual successors!", MBB); 698 } 699 if (MBB->empty()) { 700 report("MBB exits via conditional branch/fall-through but doesn't " 701 "contain any instructions!", MBB); 702 } else if (MBB->back().isBarrier()) { 703 report("MBB exits via conditional branch/fall-through but ends with a " 704 "barrier instruction!", MBB); 705 } else if (!MBB->back().isTerminator()) { 706 report("MBB exits via conditional branch/fall-through but the branch " 707 "isn't a terminator instruction!", MBB); 708 } 709 } else if (TBB && FBB) { 710 // Block conditionally branches somewhere, otherwise branches 711 // somewhere else. 712 if (MBB->succ_size() == 1) { 713 // A conditional branch with only one successor is weird, but allowed. 714 if (FBB != TBB) 715 report("MBB exits via conditional branch/branch through but only has " 716 "one CFG successor!", MBB); 717 else if (TBB != *MBB->succ_begin()) 718 report("MBB exits via conditional branch/branch through but the CFG " 719 "successor don't match the actual successor!", MBB); 720 } else if (MBB->succ_size() != 2) { 721 report("MBB exits via conditional branch/branch but doesn't have " 722 "exactly two CFG successors!", MBB); 723 } else if (!matchPair(MBB->succ_begin(), TBB, FBB)) { 724 report("MBB exits via conditional branch/branch but the CFG " 725 "successors don't match the actual successors!", MBB); 726 } 727 if (MBB->empty()) { 728 report("MBB exits via conditional branch/branch but doesn't " 729 "contain any instructions!", MBB); 730 } else if (!MBB->back().isBarrier()) { 731 report("MBB exits via conditional branch/branch but doesn't end with a " 732 "barrier instruction!", MBB); 733 } else if (!MBB->back().isTerminator()) { 734 report("MBB exits via conditional branch/branch but the branch " 735 "isn't a terminator instruction!", MBB); 736 } 737 if (Cond.empty()) { 738 report("MBB exits via conditinal branch/branch but there's no " 739 "condition!", MBB); 740 } 741 } else { 742 report("AnalyzeBranch returned invalid data!", MBB); 743 } 744 } 745 746 regsLive.clear(); 747 if (MRI->tracksLiveness()) { 748 for (const auto &LI : MBB->liveins()) { 749 if (!TargetRegisterInfo::isPhysicalRegister(LI.PhysReg)) { 750 report("MBB live-in list contains non-physical register", MBB); 751 continue; 752 } 753 for (MCSubRegIterator SubRegs(LI.PhysReg, TRI, /*IncludeSelf=*/true); 754 SubRegs.isValid(); ++SubRegs) 755 regsLive.insert(*SubRegs); 756 } 757 } 758 759 const MachineFrameInfo &MFI = MF->getFrameInfo(); 760 BitVector PR = MFI.getPristineRegs(*MF); 761 for (unsigned I : PR.set_bits()) { 762 for (MCSubRegIterator SubRegs(I, TRI, /*IncludeSelf=*/true); 763 SubRegs.isValid(); ++SubRegs) 764 regsLive.insert(*SubRegs); 765 } 766 767 regsKilled.clear(); 768 regsDefined.clear(); 769 770 if (Indexes) 771 lastIndex = Indexes->getMBBStartIdx(MBB); 772 } 773 774 // This function gets called for all bundle headers, including normal 775 // stand-alone unbundled instructions. 776 void MachineVerifier::visitMachineBundleBefore(const MachineInstr *MI) { 777 if (Indexes && Indexes->hasIndex(*MI)) { 778 SlotIndex idx = Indexes->getInstructionIndex(*MI); 779 if (!(idx > lastIndex)) { 780 report("Instruction index out of order", MI); 781 errs() << "Last instruction was at " << lastIndex << '\n'; 782 } 783 lastIndex = idx; 784 } 785 786 // Ensure non-terminators don't follow terminators. 787 // Ignore predicated terminators formed by if conversion. 788 // FIXME: If conversion shouldn't need to violate this rule. 789 if (MI->isTerminator() && !TII->isPredicated(*MI)) { 790 if (!FirstTerminator) 791 FirstTerminator = MI; 792 } else if (FirstTerminator) { 793 report("Non-terminator instruction after the first terminator", MI); 794 errs() << "First terminator was:\t" << *FirstTerminator; 795 } 796 } 797 798 // The operands on an INLINEASM instruction must follow a template. 799 // Verify that the flag operands make sense. 800 void MachineVerifier::verifyInlineAsm(const MachineInstr *MI) { 801 // The first two operands on INLINEASM are the asm string and global flags. 802 if (MI->getNumOperands() < 2) { 803 report("Too few operands on inline asm", MI); 804 return; 805 } 806 if (!MI->getOperand(0).isSymbol()) 807 report("Asm string must be an external symbol", MI); 808 if (!MI->getOperand(1).isImm()) 809 report("Asm flags must be an immediate", MI); 810 // Allowed flags are Extra_HasSideEffects = 1, Extra_IsAlignStack = 2, 811 // Extra_AsmDialect = 4, Extra_MayLoad = 8, and Extra_MayStore = 16, 812 // and Extra_IsConvergent = 32. 813 if (!isUInt<6>(MI->getOperand(1).getImm())) 814 report("Unknown asm flags", &MI->getOperand(1), 1); 815 816 static_assert(InlineAsm::MIOp_FirstOperand == 2, "Asm format changed"); 817 818 unsigned OpNo = InlineAsm::MIOp_FirstOperand; 819 unsigned NumOps; 820 for (unsigned e = MI->getNumOperands(); OpNo < e; OpNo += NumOps) { 821 const MachineOperand &MO = MI->getOperand(OpNo); 822 // There may be implicit ops after the fixed operands. 823 if (!MO.isImm()) 824 break; 825 NumOps = 1 + InlineAsm::getNumOperandRegisters(MO.getImm()); 826 } 827 828 if (OpNo > MI->getNumOperands()) 829 report("Missing operands in last group", MI); 830 831 // An optional MDNode follows the groups. 832 if (OpNo < MI->getNumOperands() && MI->getOperand(OpNo).isMetadata()) 833 ++OpNo; 834 835 // All trailing operands must be implicit registers. 836 for (unsigned e = MI->getNumOperands(); OpNo < e; ++OpNo) { 837 const MachineOperand &MO = MI->getOperand(OpNo); 838 if (!MO.isReg() || !MO.isImplicit()) 839 report("Expected implicit register after groups", &MO, OpNo); 840 } 841 } 842 843 void MachineVerifier::visitMachineInstrBefore(const MachineInstr *MI) { 844 const MCInstrDesc &MCID = MI->getDesc(); 845 if (MI->getNumOperands() < MCID.getNumOperands()) { 846 report("Too few operands", MI); 847 errs() << MCID.getNumOperands() << " operands expected, but " 848 << MI->getNumOperands() << " given.\n"; 849 } 850 851 if (MI->isPHI() && MF->getProperties().hasProperty( 852 MachineFunctionProperties::Property::NoPHIs)) 853 report("Found PHI instruction with NoPHIs property set", MI); 854 855 // Check the tied operands. 856 if (MI->isInlineAsm()) 857 verifyInlineAsm(MI); 858 859 // Check the MachineMemOperands for basic consistency. 860 for (MachineInstr::mmo_iterator I = MI->memoperands_begin(), 861 E = MI->memoperands_end(); I != E; ++I) { 862 if ((*I)->isLoad() && !MI->mayLoad()) 863 report("Missing mayLoad flag", MI); 864 if ((*I)->isStore() && !MI->mayStore()) 865 report("Missing mayStore flag", MI); 866 } 867 868 // Debug values must not have a slot index. 869 // Other instructions must have one, unless they are inside a bundle. 870 if (LiveInts) { 871 bool mapped = !LiveInts->isNotInMIMap(*MI); 872 if (MI->isDebugValue()) { 873 if (mapped) 874 report("Debug instruction has a slot index", MI); 875 } else if (MI->isInsideBundle()) { 876 if (mapped) 877 report("Instruction inside bundle has a slot index", MI); 878 } else { 879 if (!mapped) 880 report("Missing slot index", MI); 881 } 882 } 883 884 // Check types. 885 if (isPreISelGenericOpcode(MCID.getOpcode())) { 886 if (isFunctionSelected) 887 report("Unexpected generic instruction in a Selected function", MI); 888 889 // Generic instructions specify equality constraints between some 890 // of their operands. Make sure these are consistent. 891 SmallVector<LLT, 4> Types; 892 for (unsigned i = 0; i < MCID.getNumOperands(); ++i) { 893 if (!MCID.OpInfo[i].isGenericType()) 894 continue; 895 size_t TypeIdx = MCID.OpInfo[i].getGenericTypeIndex(); 896 Types.resize(std::max(TypeIdx + 1, Types.size())); 897 898 LLT OpTy = MRI->getType(MI->getOperand(i).getReg()); 899 if (Types[TypeIdx].isValid() && Types[TypeIdx] != OpTy) 900 report("type mismatch in generic instruction", MI); 901 Types[TypeIdx] = OpTy; 902 } 903 } 904 905 // Generic opcodes must not have physical register operands. 906 if (isPreISelGenericOpcode(MCID.getOpcode())) { 907 for (auto &Op : MI->operands()) { 908 if (Op.isReg() && TargetRegisterInfo::isPhysicalRegister(Op.getReg())) 909 report("Generic instruction cannot have physical register", MI); 910 } 911 } 912 913 StringRef ErrorInfo; 914 if (!TII->verifyInstruction(*MI, ErrorInfo)) 915 report(ErrorInfo.data(), MI); 916 917 // Verify properties of various specific instruction types 918 switch(MI->getOpcode()) { 919 default: 920 break; 921 case TargetOpcode::G_LOAD: 922 case TargetOpcode::G_STORE: 923 // Generic loads and stores must have a single MachineMemOperand 924 // describing that access. 925 if (!MI->hasOneMemOperand()) 926 report("Generic instruction accessing memory must have one mem operand", 927 MI); 928 break; 929 case TargetOpcode::STATEPOINT: 930 if (!MI->getOperand(StatepointOpers::IDPos).isImm() || 931 !MI->getOperand(StatepointOpers::NBytesPos).isImm() || 932 !MI->getOperand(StatepointOpers::NCallArgsPos).isImm()) 933 report("meta operands to STATEPOINT not constant!", MI); 934 break; 935 936 auto VerifyStackMapConstant = [&](unsigned Offset) { 937 if (!MI->getOperand(Offset).isImm() || 938 MI->getOperand(Offset).getImm() != StackMaps::ConstantOp || 939 !MI->getOperand(Offset + 1).isImm()) 940 report("stack map constant to STATEPOINT not well formed!", MI); 941 }; 942 const unsigned VarStart = StatepointOpers(MI).getVarIdx(); 943 VerifyStackMapConstant(VarStart + StatepointOpers::CCOffset); 944 VerifyStackMapConstant(VarStart + StatepointOpers::FlagsOffset); 945 VerifyStackMapConstant(VarStart + StatepointOpers::NumDeoptOperandsOffset); 946 947 // TODO: verify we have properly encoded deopt arguments 948 949 }; 950 } 951 952 void 953 MachineVerifier::visitMachineOperand(const MachineOperand *MO, unsigned MONum) { 954 const MachineInstr *MI = MO->getParent(); 955 const MCInstrDesc &MCID = MI->getDesc(); 956 unsigned NumDefs = MCID.getNumDefs(); 957 if (MCID.getOpcode() == TargetOpcode::PATCHPOINT) 958 NumDefs = (MONum == 0 && MO->isReg()) ? NumDefs : 0; 959 960 // The first MCID.NumDefs operands must be explicit register defines 961 if (MONum < NumDefs) { 962 const MCOperandInfo &MCOI = MCID.OpInfo[MONum]; 963 if (!MO->isReg()) 964 report("Explicit definition must be a register", MO, MONum); 965 else if (!MO->isDef() && !MCOI.isOptionalDef()) 966 report("Explicit definition marked as use", MO, MONum); 967 else if (MO->isImplicit()) 968 report("Explicit definition marked as implicit", MO, MONum); 969 } else if (MONum < MCID.getNumOperands()) { 970 const MCOperandInfo &MCOI = MCID.OpInfo[MONum]; 971 // Don't check if it's the last operand in a variadic instruction. See, 972 // e.g., LDM_RET in the arm back end. 973 if (MO->isReg() && 974 !(MI->isVariadic() && MONum == MCID.getNumOperands()-1)) { 975 if (MO->isDef() && !MCOI.isOptionalDef()) 976 report("Explicit operand marked as def", MO, MONum); 977 if (MO->isImplicit()) 978 report("Explicit operand marked as implicit", MO, MONum); 979 } 980 981 int TiedTo = MCID.getOperandConstraint(MONum, MCOI::TIED_TO); 982 if (TiedTo != -1) { 983 if (!MO->isReg()) 984 report("Tied use must be a register", MO, MONum); 985 else if (!MO->isTied()) 986 report("Operand should be tied", MO, MONum); 987 else if (unsigned(TiedTo) != MI->findTiedOperandIdx(MONum)) 988 report("Tied def doesn't match MCInstrDesc", MO, MONum); 989 } else if (MO->isReg() && MO->isTied()) 990 report("Explicit operand should not be tied", MO, MONum); 991 } else { 992 // ARM adds %reg0 operands to indicate predicates. We'll allow that. 993 if (MO->isReg() && !MO->isImplicit() && !MI->isVariadic() && MO->getReg()) 994 report("Extra explicit operand on non-variadic instruction", MO, MONum); 995 } 996 997 switch (MO->getType()) { 998 case MachineOperand::MO_Register: { 999 const unsigned Reg = MO->getReg(); 1000 if (!Reg) 1001 return; 1002 if (MRI->tracksLiveness() && !MI->isDebugValue()) 1003 checkLiveness(MO, MONum); 1004 1005 // Verify the consistency of tied operands. 1006 if (MO->isTied()) { 1007 unsigned OtherIdx = MI->findTiedOperandIdx(MONum); 1008 const MachineOperand &OtherMO = MI->getOperand(OtherIdx); 1009 if (!OtherMO.isReg()) 1010 report("Must be tied to a register", MO, MONum); 1011 if (!OtherMO.isTied()) 1012 report("Missing tie flags on tied operand", MO, MONum); 1013 if (MI->findTiedOperandIdx(OtherIdx) != MONum) 1014 report("Inconsistent tie links", MO, MONum); 1015 if (MONum < MCID.getNumDefs()) { 1016 if (OtherIdx < MCID.getNumOperands()) { 1017 if (-1 == MCID.getOperandConstraint(OtherIdx, MCOI::TIED_TO)) 1018 report("Explicit def tied to explicit use without tie constraint", 1019 MO, MONum); 1020 } else { 1021 if (!OtherMO.isImplicit()) 1022 report("Explicit def should be tied to implicit use", MO, MONum); 1023 } 1024 } 1025 } 1026 1027 // Verify two-address constraints after leaving SSA form. 1028 unsigned DefIdx; 1029 if (!MRI->isSSA() && MO->isUse() && 1030 MI->isRegTiedToDefOperand(MONum, &DefIdx) && 1031 Reg != MI->getOperand(DefIdx).getReg()) 1032 report("Two-address instruction operands must be identical", MO, MONum); 1033 1034 // Check register classes. 1035 if (MONum < MCID.getNumOperands() && !MO->isImplicit()) { 1036 unsigned SubIdx = MO->getSubReg(); 1037 1038 if (TargetRegisterInfo::isPhysicalRegister(Reg)) { 1039 if (SubIdx) { 1040 report("Illegal subregister index for physical register", MO, MONum); 1041 return; 1042 } 1043 if (const TargetRegisterClass *DRC = 1044 TII->getRegClass(MCID, MONum, TRI, *MF)) { 1045 if (!DRC->contains(Reg)) { 1046 report("Illegal physical register for instruction", MO, MONum); 1047 errs() << TRI->getName(Reg) << " is not a " 1048 << TRI->getRegClassName(DRC) << " register.\n"; 1049 } 1050 } 1051 } else { 1052 // Virtual register. 1053 const TargetRegisterClass *RC = MRI->getRegClassOrNull(Reg); 1054 if (!RC) { 1055 // This is a generic virtual register. 1056 1057 // If we're post-Select, we can't have gvregs anymore. 1058 if (isFunctionSelected) { 1059 report("Generic virtual register invalid in a Selected function", 1060 MO, MONum); 1061 return; 1062 } 1063 1064 // The gvreg must have a type and it must not have a SubIdx. 1065 LLT Ty = MRI->getType(Reg); 1066 if (!Ty.isValid()) { 1067 report("Generic virtual register must have a valid type", MO, 1068 MONum); 1069 return; 1070 } 1071 1072 const RegisterBank *RegBank = MRI->getRegBankOrNull(Reg); 1073 1074 // If we're post-RegBankSelect, the gvreg must have a bank. 1075 if (!RegBank && isFunctionRegBankSelected) { 1076 report("Generic virtual register must have a bank in a " 1077 "RegBankSelected function", 1078 MO, MONum); 1079 return; 1080 } 1081 1082 // Make sure the register fits into its register bank if any. 1083 if (RegBank && Ty.isValid() && 1084 RegBank->getSize() < Ty.getSizeInBits()) { 1085 report("Register bank is too small for virtual register", MO, 1086 MONum); 1087 errs() << "Register bank " << RegBank->getName() << " too small(" 1088 << RegBank->getSize() << ") to fit " << Ty.getSizeInBits() 1089 << "-bits\n"; 1090 return; 1091 } 1092 if (SubIdx) { 1093 report("Generic virtual register does not subregister index", MO, 1094 MONum); 1095 return; 1096 } 1097 1098 // If this is a target specific instruction and this operand 1099 // has register class constraint, the virtual register must 1100 // comply to it. 1101 if (!isPreISelGenericOpcode(MCID.getOpcode()) && 1102 TII->getRegClass(MCID, MONum, TRI, *MF)) { 1103 report("Virtual register does not match instruction constraint", MO, 1104 MONum); 1105 errs() << "Expect register class " 1106 << TRI->getRegClassName( 1107 TII->getRegClass(MCID, MONum, TRI, *MF)) 1108 << " but got nothing\n"; 1109 return; 1110 } 1111 1112 break; 1113 } 1114 if (SubIdx) { 1115 const TargetRegisterClass *SRC = 1116 TRI->getSubClassWithSubReg(RC, SubIdx); 1117 if (!SRC) { 1118 report("Invalid subregister index for virtual register", MO, MONum); 1119 errs() << "Register class " << TRI->getRegClassName(RC) 1120 << " does not support subreg index " << SubIdx << "\n"; 1121 return; 1122 } 1123 if (RC != SRC) { 1124 report("Invalid register class for subregister index", MO, MONum); 1125 errs() << "Register class " << TRI->getRegClassName(RC) 1126 << " does not fully support subreg index " << SubIdx << "\n"; 1127 return; 1128 } 1129 } 1130 if (const TargetRegisterClass *DRC = 1131 TII->getRegClass(MCID, MONum, TRI, *MF)) { 1132 if (SubIdx) { 1133 const TargetRegisterClass *SuperRC = 1134 TRI->getLargestLegalSuperClass(RC, *MF); 1135 if (!SuperRC) { 1136 report("No largest legal super class exists.", MO, MONum); 1137 return; 1138 } 1139 DRC = TRI->getMatchingSuperRegClass(SuperRC, DRC, SubIdx); 1140 if (!DRC) { 1141 report("No matching super-reg register class.", MO, MONum); 1142 return; 1143 } 1144 } 1145 if (!RC->hasSuperClassEq(DRC)) { 1146 report("Illegal virtual register for instruction", MO, MONum); 1147 errs() << "Expected a " << TRI->getRegClassName(DRC) 1148 << " register, but got a " << TRI->getRegClassName(RC) 1149 << " register\n"; 1150 } 1151 } 1152 } 1153 } 1154 break; 1155 } 1156 1157 case MachineOperand::MO_RegisterMask: 1158 regMasks.push_back(MO->getRegMask()); 1159 break; 1160 1161 case MachineOperand::MO_MachineBasicBlock: 1162 if (MI->isPHI() && !MO->getMBB()->isSuccessor(MI->getParent())) 1163 report("PHI operand is not in the CFG", MO, MONum); 1164 break; 1165 1166 case MachineOperand::MO_FrameIndex: 1167 if (LiveStks && LiveStks->hasInterval(MO->getIndex()) && 1168 LiveInts && !LiveInts->isNotInMIMap(*MI)) { 1169 int FI = MO->getIndex(); 1170 LiveInterval &LI = LiveStks->getInterval(FI); 1171 SlotIndex Idx = LiveInts->getInstructionIndex(*MI); 1172 1173 bool stores = MI->mayStore(); 1174 bool loads = MI->mayLoad(); 1175 // For a memory-to-memory move, we need to check if the frame 1176 // index is used for storing or loading, by inspecting the 1177 // memory operands. 1178 if (stores && loads) { 1179 for (auto *MMO : MI->memoperands()) { 1180 const PseudoSourceValue *PSV = MMO->getPseudoValue(); 1181 if (PSV == nullptr) continue; 1182 const FixedStackPseudoSourceValue *Value = 1183 dyn_cast<FixedStackPseudoSourceValue>(PSV); 1184 if (Value == nullptr) continue; 1185 if (Value->getFrameIndex() != FI) continue; 1186 1187 if (MMO->isStore()) 1188 loads = false; 1189 else 1190 stores = false; 1191 break; 1192 } 1193 if (loads == stores) 1194 report("Missing fixed stack memoperand.", MI); 1195 } 1196 if (loads && !LI.liveAt(Idx.getRegSlot(true))) { 1197 report("Instruction loads from dead spill slot", MO, MONum); 1198 errs() << "Live stack: " << LI << '\n'; 1199 } 1200 if (stores && !LI.liveAt(Idx.getRegSlot())) { 1201 report("Instruction stores to dead spill slot", MO, MONum); 1202 errs() << "Live stack: " << LI << '\n'; 1203 } 1204 } 1205 break; 1206 1207 default: 1208 break; 1209 } 1210 } 1211 1212 void MachineVerifier::checkLivenessAtUse(const MachineOperand *MO, 1213 unsigned MONum, SlotIndex UseIdx, const LiveRange &LR, unsigned VRegOrUnit, 1214 LaneBitmask LaneMask) { 1215 LiveQueryResult LRQ = LR.Query(UseIdx); 1216 // Check if we have a segment at the use, note however that we only need one 1217 // live subregister range, the others may be dead. 1218 if (!LRQ.valueIn() && LaneMask.none()) { 1219 report("No live segment at use", MO, MONum); 1220 report_context_liverange(LR); 1221 report_context_vreg_regunit(VRegOrUnit); 1222 report_context(UseIdx); 1223 } 1224 if (MO->isKill() && !LRQ.isKill()) { 1225 report("Live range continues after kill flag", MO, MONum); 1226 report_context_liverange(LR); 1227 report_context_vreg_regunit(VRegOrUnit); 1228 if (LaneMask.any()) 1229 report_context_lanemask(LaneMask); 1230 report_context(UseIdx); 1231 } 1232 } 1233 1234 void MachineVerifier::checkLivenessAtDef(const MachineOperand *MO, 1235 unsigned MONum, SlotIndex DefIdx, const LiveRange &LR, unsigned VRegOrUnit, 1236 LaneBitmask LaneMask) { 1237 if (const VNInfo *VNI = LR.getVNInfoAt(DefIdx)) { 1238 assert(VNI && "NULL valno is not allowed"); 1239 if (VNI->def != DefIdx) { 1240 report("Inconsistent valno->def", MO, MONum); 1241 report_context_liverange(LR); 1242 report_context_vreg_regunit(VRegOrUnit); 1243 if (LaneMask.any()) 1244 report_context_lanemask(LaneMask); 1245 report_context(*VNI); 1246 report_context(DefIdx); 1247 } 1248 } else { 1249 report("No live segment at def", MO, MONum); 1250 report_context_liverange(LR); 1251 report_context_vreg_regunit(VRegOrUnit); 1252 if (LaneMask.any()) 1253 report_context_lanemask(LaneMask); 1254 report_context(DefIdx); 1255 } 1256 // Check that, if the dead def flag is present, LiveInts agree. 1257 if (MO->isDead()) { 1258 LiveQueryResult LRQ = LR.Query(DefIdx); 1259 if (!LRQ.isDeadDef()) { 1260 // In case of physregs we can have a non-dead definition on another 1261 // operand. 1262 bool otherDef = false; 1263 if (!TargetRegisterInfo::isVirtualRegister(VRegOrUnit)) { 1264 const MachineInstr &MI = *MO->getParent(); 1265 for (const MachineOperand &MO : MI.operands()) { 1266 if (!MO.isReg() || !MO.isDef() || MO.isDead()) 1267 continue; 1268 unsigned Reg = MO.getReg(); 1269 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) { 1270 if (*Units == VRegOrUnit) { 1271 otherDef = true; 1272 break; 1273 } 1274 } 1275 } 1276 } 1277 1278 if (!otherDef) { 1279 report("Live range continues after dead def flag", MO, MONum); 1280 report_context_liverange(LR); 1281 report_context_vreg_regunit(VRegOrUnit); 1282 if (LaneMask.any()) 1283 report_context_lanemask(LaneMask); 1284 } 1285 } 1286 } 1287 } 1288 1289 void MachineVerifier::checkLiveness(const MachineOperand *MO, unsigned MONum) { 1290 const MachineInstr *MI = MO->getParent(); 1291 const unsigned Reg = MO->getReg(); 1292 1293 // Both use and def operands can read a register. 1294 if (MO->readsReg()) { 1295 if (MO->isKill()) 1296 addRegWithSubRegs(regsKilled, Reg); 1297 1298 // Check that LiveVars knows this kill. 1299 if (LiveVars && TargetRegisterInfo::isVirtualRegister(Reg) && 1300 MO->isKill()) { 1301 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg); 1302 if (!is_contained(VI.Kills, MI)) 1303 report("Kill missing from LiveVariables", MO, MONum); 1304 } 1305 1306 // Check LiveInts liveness and kill. 1307 if (LiveInts && !LiveInts->isNotInMIMap(*MI)) { 1308 SlotIndex UseIdx = LiveInts->getInstructionIndex(*MI); 1309 // Check the cached regunit intervals. 1310 if (TargetRegisterInfo::isPhysicalRegister(Reg) && !isReserved(Reg)) { 1311 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) { 1312 if (const LiveRange *LR = LiveInts->getCachedRegUnit(*Units)) 1313 checkLivenessAtUse(MO, MONum, UseIdx, *LR, *Units); 1314 } 1315 } 1316 1317 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 1318 if (LiveInts->hasInterval(Reg)) { 1319 // This is a virtual register interval. 1320 const LiveInterval &LI = LiveInts->getInterval(Reg); 1321 checkLivenessAtUse(MO, MONum, UseIdx, LI, Reg); 1322 1323 if (LI.hasSubRanges() && !MO->isDef()) { 1324 unsigned SubRegIdx = MO->getSubReg(); 1325 LaneBitmask MOMask = SubRegIdx != 0 1326 ? TRI->getSubRegIndexLaneMask(SubRegIdx) 1327 : MRI->getMaxLaneMaskForVReg(Reg); 1328 LaneBitmask LiveInMask; 1329 for (const LiveInterval::SubRange &SR : LI.subranges()) { 1330 if ((MOMask & SR.LaneMask).none()) 1331 continue; 1332 checkLivenessAtUse(MO, MONum, UseIdx, SR, Reg, SR.LaneMask); 1333 LiveQueryResult LRQ = SR.Query(UseIdx); 1334 if (LRQ.valueIn()) 1335 LiveInMask |= SR.LaneMask; 1336 } 1337 // At least parts of the register has to be live at the use. 1338 if ((LiveInMask & MOMask).none()) { 1339 report("No live subrange at use", MO, MONum); 1340 report_context(LI); 1341 report_context(UseIdx); 1342 } 1343 } 1344 } else { 1345 report("Virtual register has no live interval", MO, MONum); 1346 } 1347 } 1348 } 1349 1350 // Use of a dead register. 1351 if (!regsLive.count(Reg)) { 1352 if (TargetRegisterInfo::isPhysicalRegister(Reg)) { 1353 // Reserved registers may be used even when 'dead'. 1354 bool Bad = !isReserved(Reg); 1355 // We are fine if just any subregister has a defined value. 1356 if (Bad) { 1357 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); 1358 ++SubRegs) { 1359 if (regsLive.count(*SubRegs)) { 1360 Bad = false; 1361 break; 1362 } 1363 } 1364 } 1365 // If there is an additional implicit-use of a super register we stop 1366 // here. By definition we are fine if the super register is not 1367 // (completely) dead, if the complete super register is dead we will 1368 // get a report for its operand. 1369 if (Bad) { 1370 for (const MachineOperand &MOP : MI->uses()) { 1371 if (!MOP.isReg()) 1372 continue; 1373 if (!MOP.isImplicit()) 1374 continue; 1375 for (MCSubRegIterator SubRegs(MOP.getReg(), TRI); SubRegs.isValid(); 1376 ++SubRegs) { 1377 if (*SubRegs == Reg) { 1378 Bad = false; 1379 break; 1380 } 1381 } 1382 } 1383 } 1384 if (Bad) 1385 report("Using an undefined physical register", MO, MONum); 1386 } else if (MRI->def_empty(Reg)) { 1387 report("Reading virtual register without a def", MO, MONum); 1388 } else { 1389 BBInfo &MInfo = MBBInfoMap[MI->getParent()]; 1390 // We don't know which virtual registers are live in, so only complain 1391 // if vreg was killed in this MBB. Otherwise keep track of vregs that 1392 // must be live in. PHI instructions are handled separately. 1393 if (MInfo.regsKilled.count(Reg)) 1394 report("Using a killed virtual register", MO, MONum); 1395 else if (!MI->isPHI()) 1396 MInfo.vregsLiveIn.insert(std::make_pair(Reg, MI)); 1397 } 1398 } 1399 } 1400 1401 if (MO->isDef()) { 1402 // Register defined. 1403 // TODO: verify that earlyclobber ops are not used. 1404 if (MO->isDead()) 1405 addRegWithSubRegs(regsDead, Reg); 1406 else 1407 addRegWithSubRegs(regsDefined, Reg); 1408 1409 // Verify SSA form. 1410 if (MRI->isSSA() && TargetRegisterInfo::isVirtualRegister(Reg) && 1411 std::next(MRI->def_begin(Reg)) != MRI->def_end()) 1412 report("Multiple virtual register defs in SSA form", MO, MONum); 1413 1414 // Check LiveInts for a live segment, but only for virtual registers. 1415 if (LiveInts && !LiveInts->isNotInMIMap(*MI)) { 1416 SlotIndex DefIdx = LiveInts->getInstructionIndex(*MI); 1417 DefIdx = DefIdx.getRegSlot(MO->isEarlyClobber()); 1418 1419 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 1420 if (LiveInts->hasInterval(Reg)) { 1421 const LiveInterval &LI = LiveInts->getInterval(Reg); 1422 checkLivenessAtDef(MO, MONum, DefIdx, LI, Reg); 1423 1424 if (LI.hasSubRanges()) { 1425 unsigned SubRegIdx = MO->getSubReg(); 1426 LaneBitmask MOMask = SubRegIdx != 0 1427 ? TRI->getSubRegIndexLaneMask(SubRegIdx) 1428 : MRI->getMaxLaneMaskForVReg(Reg); 1429 for (const LiveInterval::SubRange &SR : LI.subranges()) { 1430 if ((SR.LaneMask & MOMask).none()) 1431 continue; 1432 checkLivenessAtDef(MO, MONum, DefIdx, SR, Reg, SR.LaneMask); 1433 } 1434 } 1435 } else { 1436 report("Virtual register has no Live interval", MO, MONum); 1437 } 1438 } 1439 } 1440 } 1441 } 1442 1443 void MachineVerifier::visitMachineInstrAfter(const MachineInstr *MI) { 1444 } 1445 1446 // This function gets called after visiting all instructions in a bundle. The 1447 // argument points to the bundle header. 1448 // Normal stand-alone instructions are also considered 'bundles', and this 1449 // function is called for all of them. 1450 void MachineVerifier::visitMachineBundleAfter(const MachineInstr *MI) { 1451 BBInfo &MInfo = MBBInfoMap[MI->getParent()]; 1452 set_union(MInfo.regsKilled, regsKilled); 1453 set_subtract(regsLive, regsKilled); regsKilled.clear(); 1454 // Kill any masked registers. 1455 while (!regMasks.empty()) { 1456 const uint32_t *Mask = regMasks.pop_back_val(); 1457 for (RegSet::iterator I = regsLive.begin(), E = regsLive.end(); I != E; ++I) 1458 if (TargetRegisterInfo::isPhysicalRegister(*I) && 1459 MachineOperand::clobbersPhysReg(Mask, *I)) 1460 regsDead.push_back(*I); 1461 } 1462 set_subtract(regsLive, regsDead); regsDead.clear(); 1463 set_union(regsLive, regsDefined); regsDefined.clear(); 1464 } 1465 1466 void 1467 MachineVerifier::visitMachineBasicBlockAfter(const MachineBasicBlock *MBB) { 1468 MBBInfoMap[MBB].regsLiveOut = regsLive; 1469 regsLive.clear(); 1470 1471 if (Indexes) { 1472 SlotIndex stop = Indexes->getMBBEndIdx(MBB); 1473 if (!(stop > lastIndex)) { 1474 report("Block ends before last instruction index", MBB); 1475 errs() << "Block ends at " << stop 1476 << " last instruction was at " << lastIndex << '\n'; 1477 } 1478 lastIndex = stop; 1479 } 1480 } 1481 1482 // Calculate the largest possible vregsPassed sets. These are the registers that 1483 // can pass through an MBB live, but may not be live every time. It is assumed 1484 // that all vregsPassed sets are empty before the call. 1485 void MachineVerifier::calcRegsPassed() { 1486 // First push live-out regs to successors' vregsPassed. Remember the MBBs that 1487 // have any vregsPassed. 1488 SmallPtrSet<const MachineBasicBlock*, 8> todo; 1489 for (const auto &MBB : *MF) { 1490 BBInfo &MInfo = MBBInfoMap[&MBB]; 1491 if (!MInfo.reachable) 1492 continue; 1493 for (MachineBasicBlock::const_succ_iterator SuI = MBB.succ_begin(), 1494 SuE = MBB.succ_end(); SuI != SuE; ++SuI) { 1495 BBInfo &SInfo = MBBInfoMap[*SuI]; 1496 if (SInfo.addPassed(MInfo.regsLiveOut)) 1497 todo.insert(*SuI); 1498 } 1499 } 1500 1501 // Iteratively push vregsPassed to successors. This will converge to the same 1502 // final state regardless of DenseSet iteration order. 1503 while (!todo.empty()) { 1504 const MachineBasicBlock *MBB = *todo.begin(); 1505 todo.erase(MBB); 1506 BBInfo &MInfo = MBBInfoMap[MBB]; 1507 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(), 1508 SuE = MBB->succ_end(); SuI != SuE; ++SuI) { 1509 if (*SuI == MBB) 1510 continue; 1511 BBInfo &SInfo = MBBInfoMap[*SuI]; 1512 if (SInfo.addPassed(MInfo.vregsPassed)) 1513 todo.insert(*SuI); 1514 } 1515 } 1516 } 1517 1518 // Calculate the set of virtual registers that must be passed through each basic 1519 // block in order to satisfy the requirements of successor blocks. This is very 1520 // similar to calcRegsPassed, only backwards. 1521 void MachineVerifier::calcRegsRequired() { 1522 // First push live-in regs to predecessors' vregsRequired. 1523 SmallPtrSet<const MachineBasicBlock*, 8> todo; 1524 for (const auto &MBB : *MF) { 1525 BBInfo &MInfo = MBBInfoMap[&MBB]; 1526 for (MachineBasicBlock::const_pred_iterator PrI = MBB.pred_begin(), 1527 PrE = MBB.pred_end(); PrI != PrE; ++PrI) { 1528 BBInfo &PInfo = MBBInfoMap[*PrI]; 1529 if (PInfo.addRequired(MInfo.vregsLiveIn)) 1530 todo.insert(*PrI); 1531 } 1532 } 1533 1534 // Iteratively push vregsRequired to predecessors. This will converge to the 1535 // same final state regardless of DenseSet iteration order. 1536 while (!todo.empty()) { 1537 const MachineBasicBlock *MBB = *todo.begin(); 1538 todo.erase(MBB); 1539 BBInfo &MInfo = MBBInfoMap[MBB]; 1540 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(), 1541 PrE = MBB->pred_end(); PrI != PrE; ++PrI) { 1542 if (*PrI == MBB) 1543 continue; 1544 BBInfo &SInfo = MBBInfoMap[*PrI]; 1545 if (SInfo.addRequired(MInfo.vregsRequired)) 1546 todo.insert(*PrI); 1547 } 1548 } 1549 } 1550 1551 // Check PHI instructions at the beginning of MBB. It is assumed that 1552 // calcRegsPassed has been run so BBInfo::isLiveOut is valid. 1553 void MachineVerifier::checkPHIOps(const MachineBasicBlock *MBB) { 1554 SmallPtrSet<const MachineBasicBlock*, 8> seen; 1555 for (const auto &BBI : *MBB) { 1556 if (!BBI.isPHI()) 1557 break; 1558 seen.clear(); 1559 1560 for (unsigned i = 1, e = BBI.getNumOperands(); i != e; i += 2) { 1561 unsigned Reg = BBI.getOperand(i).getReg(); 1562 const MachineBasicBlock *Pre = BBI.getOperand(i + 1).getMBB(); 1563 if (!Pre->isSuccessor(MBB)) 1564 continue; 1565 seen.insert(Pre); 1566 BBInfo &PrInfo = MBBInfoMap[Pre]; 1567 if (PrInfo.reachable && !PrInfo.isLiveOut(Reg)) 1568 report("PHI operand is not live-out from predecessor", 1569 &BBI.getOperand(i), i); 1570 } 1571 1572 // Did we see all predecessors? 1573 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(), 1574 PrE = MBB->pred_end(); PrI != PrE; ++PrI) { 1575 if (!seen.count(*PrI)) { 1576 report("Missing PHI operand", &BBI); 1577 errs() << "BB#" << (*PrI)->getNumber() 1578 << " is a predecessor according to the CFG.\n"; 1579 } 1580 } 1581 } 1582 } 1583 1584 void MachineVerifier::visitMachineFunctionAfter() { 1585 calcRegsPassed(); 1586 1587 for (const auto &MBB : *MF) { 1588 BBInfo &MInfo = MBBInfoMap[&MBB]; 1589 1590 // Skip unreachable MBBs. 1591 if (!MInfo.reachable) 1592 continue; 1593 1594 checkPHIOps(&MBB); 1595 } 1596 1597 // Now check liveness info if available 1598 calcRegsRequired(); 1599 1600 // Check for killed virtual registers that should be live out. 1601 for (const auto &MBB : *MF) { 1602 BBInfo &MInfo = MBBInfoMap[&MBB]; 1603 for (RegSet::iterator 1604 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E; 1605 ++I) 1606 if (MInfo.regsKilled.count(*I)) { 1607 report("Virtual register killed in block, but needed live out.", &MBB); 1608 errs() << "Virtual register " << PrintReg(*I) 1609 << " is used after the block.\n"; 1610 } 1611 } 1612 1613 if (!MF->empty()) { 1614 BBInfo &MInfo = MBBInfoMap[&MF->front()]; 1615 for (RegSet::iterator 1616 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E; 1617 ++I) { 1618 report("Virtual register defs don't dominate all uses.", MF); 1619 report_context_vreg(*I); 1620 } 1621 } 1622 1623 if (LiveVars) 1624 verifyLiveVariables(); 1625 if (LiveInts) 1626 verifyLiveIntervals(); 1627 } 1628 1629 void MachineVerifier::verifyLiveVariables() { 1630 assert(LiveVars && "Don't call verifyLiveVariables without LiveVars"); 1631 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) { 1632 unsigned Reg = TargetRegisterInfo::index2VirtReg(i); 1633 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg); 1634 for (const auto &MBB : *MF) { 1635 BBInfo &MInfo = MBBInfoMap[&MBB]; 1636 1637 // Our vregsRequired should be identical to LiveVariables' AliveBlocks 1638 if (MInfo.vregsRequired.count(Reg)) { 1639 if (!VI.AliveBlocks.test(MBB.getNumber())) { 1640 report("LiveVariables: Block missing from AliveBlocks", &MBB); 1641 errs() << "Virtual register " << PrintReg(Reg) 1642 << " must be live through the block.\n"; 1643 } 1644 } else { 1645 if (VI.AliveBlocks.test(MBB.getNumber())) { 1646 report("LiveVariables: Block should not be in AliveBlocks", &MBB); 1647 errs() << "Virtual register " << PrintReg(Reg) 1648 << " is not needed live through the block.\n"; 1649 } 1650 } 1651 } 1652 } 1653 } 1654 1655 void MachineVerifier::verifyLiveIntervals() { 1656 assert(LiveInts && "Don't call verifyLiveIntervals without LiveInts"); 1657 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) { 1658 unsigned Reg = TargetRegisterInfo::index2VirtReg(i); 1659 1660 // Spilling and splitting may leave unused registers around. Skip them. 1661 if (MRI->reg_nodbg_empty(Reg)) 1662 continue; 1663 1664 if (!LiveInts->hasInterval(Reg)) { 1665 report("Missing live interval for virtual register", MF); 1666 errs() << PrintReg(Reg, TRI) << " still has defs or uses\n"; 1667 continue; 1668 } 1669 1670 const LiveInterval &LI = LiveInts->getInterval(Reg); 1671 assert(Reg == LI.reg && "Invalid reg to interval mapping"); 1672 verifyLiveInterval(LI); 1673 } 1674 1675 // Verify all the cached regunit intervals. 1676 for (unsigned i = 0, e = TRI->getNumRegUnits(); i != e; ++i) 1677 if (const LiveRange *LR = LiveInts->getCachedRegUnit(i)) 1678 verifyLiveRange(*LR, i); 1679 } 1680 1681 void MachineVerifier::verifyLiveRangeValue(const LiveRange &LR, 1682 const VNInfo *VNI, unsigned Reg, 1683 LaneBitmask LaneMask) { 1684 if (VNI->isUnused()) 1685 return; 1686 1687 const VNInfo *DefVNI = LR.getVNInfoAt(VNI->def); 1688 1689 if (!DefVNI) { 1690 report("Value not live at VNInfo def and not marked unused", MF); 1691 report_context(LR, Reg, LaneMask); 1692 report_context(*VNI); 1693 return; 1694 } 1695 1696 if (DefVNI != VNI) { 1697 report("Live segment at def has different VNInfo", MF); 1698 report_context(LR, Reg, LaneMask); 1699 report_context(*VNI); 1700 return; 1701 } 1702 1703 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(VNI->def); 1704 if (!MBB) { 1705 report("Invalid VNInfo definition index", MF); 1706 report_context(LR, Reg, LaneMask); 1707 report_context(*VNI); 1708 return; 1709 } 1710 1711 if (VNI->isPHIDef()) { 1712 if (VNI->def != LiveInts->getMBBStartIdx(MBB)) { 1713 report("PHIDef VNInfo is not defined at MBB start", MBB); 1714 report_context(LR, Reg, LaneMask); 1715 report_context(*VNI); 1716 } 1717 return; 1718 } 1719 1720 // Non-PHI def. 1721 const MachineInstr *MI = LiveInts->getInstructionFromIndex(VNI->def); 1722 if (!MI) { 1723 report("No instruction at VNInfo def index", MBB); 1724 report_context(LR, Reg, LaneMask); 1725 report_context(*VNI); 1726 return; 1727 } 1728 1729 if (Reg != 0) { 1730 bool hasDef = false; 1731 bool isEarlyClobber = false; 1732 for (ConstMIBundleOperands MOI(*MI); MOI.isValid(); ++MOI) { 1733 if (!MOI->isReg() || !MOI->isDef()) 1734 continue; 1735 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 1736 if (MOI->getReg() != Reg) 1737 continue; 1738 } else { 1739 if (!TargetRegisterInfo::isPhysicalRegister(MOI->getReg()) || 1740 !TRI->hasRegUnit(MOI->getReg(), Reg)) 1741 continue; 1742 } 1743 if (LaneMask.any() && 1744 (TRI->getSubRegIndexLaneMask(MOI->getSubReg()) & LaneMask).none()) 1745 continue; 1746 hasDef = true; 1747 if (MOI->isEarlyClobber()) 1748 isEarlyClobber = true; 1749 } 1750 1751 if (!hasDef) { 1752 report("Defining instruction does not modify register", MI); 1753 report_context(LR, Reg, LaneMask); 1754 report_context(*VNI); 1755 } 1756 1757 // Early clobber defs begin at USE slots, but other defs must begin at 1758 // DEF slots. 1759 if (isEarlyClobber) { 1760 if (!VNI->def.isEarlyClobber()) { 1761 report("Early clobber def must be at an early-clobber slot", MBB); 1762 report_context(LR, Reg, LaneMask); 1763 report_context(*VNI); 1764 } 1765 } else if (!VNI->def.isRegister()) { 1766 report("Non-PHI, non-early clobber def must be at a register slot", MBB); 1767 report_context(LR, Reg, LaneMask); 1768 report_context(*VNI); 1769 } 1770 } 1771 } 1772 1773 void MachineVerifier::verifyLiveRangeSegment(const LiveRange &LR, 1774 const LiveRange::const_iterator I, 1775 unsigned Reg, LaneBitmask LaneMask) 1776 { 1777 const LiveRange::Segment &S = *I; 1778 const VNInfo *VNI = S.valno; 1779 assert(VNI && "Live segment has no valno"); 1780 1781 if (VNI->id >= LR.getNumValNums() || VNI != LR.getValNumInfo(VNI->id)) { 1782 report("Foreign valno in live segment", MF); 1783 report_context(LR, Reg, LaneMask); 1784 report_context(S); 1785 report_context(*VNI); 1786 } 1787 1788 if (VNI->isUnused()) { 1789 report("Live segment valno is marked unused", MF); 1790 report_context(LR, Reg, LaneMask); 1791 report_context(S); 1792 } 1793 1794 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(S.start); 1795 if (!MBB) { 1796 report("Bad start of live segment, no basic block", MF); 1797 report_context(LR, Reg, LaneMask); 1798 report_context(S); 1799 return; 1800 } 1801 SlotIndex MBBStartIdx = LiveInts->getMBBStartIdx(MBB); 1802 if (S.start != MBBStartIdx && S.start != VNI->def) { 1803 report("Live segment must begin at MBB entry or valno def", MBB); 1804 report_context(LR, Reg, LaneMask); 1805 report_context(S); 1806 } 1807 1808 const MachineBasicBlock *EndMBB = 1809 LiveInts->getMBBFromIndex(S.end.getPrevSlot()); 1810 if (!EndMBB) { 1811 report("Bad end of live segment, no basic block", MF); 1812 report_context(LR, Reg, LaneMask); 1813 report_context(S); 1814 return; 1815 } 1816 1817 // No more checks for live-out segments. 1818 if (S.end == LiveInts->getMBBEndIdx(EndMBB)) 1819 return; 1820 1821 // RegUnit intervals are allowed dead phis. 1822 if (!TargetRegisterInfo::isVirtualRegister(Reg) && VNI->isPHIDef() && 1823 S.start == VNI->def && S.end == VNI->def.getDeadSlot()) 1824 return; 1825 1826 // The live segment is ending inside EndMBB 1827 const MachineInstr *MI = 1828 LiveInts->getInstructionFromIndex(S.end.getPrevSlot()); 1829 if (!MI) { 1830 report("Live segment doesn't end at a valid instruction", EndMBB); 1831 report_context(LR, Reg, LaneMask); 1832 report_context(S); 1833 return; 1834 } 1835 1836 // The block slot must refer to a basic block boundary. 1837 if (S.end.isBlock()) { 1838 report("Live segment ends at B slot of an instruction", EndMBB); 1839 report_context(LR, Reg, LaneMask); 1840 report_context(S); 1841 } 1842 1843 if (S.end.isDead()) { 1844 // Segment ends on the dead slot. 1845 // That means there must be a dead def. 1846 if (!SlotIndex::isSameInstr(S.start, S.end)) { 1847 report("Live segment ending at dead slot spans instructions", EndMBB); 1848 report_context(LR, Reg, LaneMask); 1849 report_context(S); 1850 } 1851 } 1852 1853 // A live segment can only end at an early-clobber slot if it is being 1854 // redefined by an early-clobber def. 1855 if (S.end.isEarlyClobber()) { 1856 if (I+1 == LR.end() || (I+1)->start != S.end) { 1857 report("Live segment ending at early clobber slot must be " 1858 "redefined by an EC def in the same instruction", EndMBB); 1859 report_context(LR, Reg, LaneMask); 1860 report_context(S); 1861 } 1862 } 1863 1864 // The following checks only apply to virtual registers. Physreg liveness 1865 // is too weird to check. 1866 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 1867 // A live segment can end with either a redefinition, a kill flag on a 1868 // use, or a dead flag on a def. 1869 bool hasRead = false; 1870 bool hasSubRegDef = false; 1871 bool hasDeadDef = false; 1872 for (ConstMIBundleOperands MOI(*MI); MOI.isValid(); ++MOI) { 1873 if (!MOI->isReg() || MOI->getReg() != Reg) 1874 continue; 1875 unsigned Sub = MOI->getSubReg(); 1876 LaneBitmask SLM = Sub != 0 ? TRI->getSubRegIndexLaneMask(Sub) 1877 : LaneBitmask::getAll(); 1878 if (MOI->isDef()) { 1879 if (Sub != 0) { 1880 hasSubRegDef = true; 1881 // An operand vreg0:sub0<def> reads vreg0:sub1..n. Invert the lane 1882 // mask for subregister defs. Read-undef defs will be handled by 1883 // readsReg below. 1884 SLM = ~SLM; 1885 } 1886 if (MOI->isDead()) 1887 hasDeadDef = true; 1888 } 1889 if (LaneMask.any() && (LaneMask & SLM).none()) 1890 continue; 1891 if (MOI->readsReg()) 1892 hasRead = true; 1893 } 1894 if (S.end.isDead()) { 1895 // Make sure that the corresponding machine operand for a "dead" live 1896 // range has the dead flag. We cannot perform this check for subregister 1897 // liveranges as partially dead values are allowed. 1898 if (LaneMask.none() && !hasDeadDef) { 1899 report("Instruction ending live segment on dead slot has no dead flag", 1900 MI); 1901 report_context(LR, Reg, LaneMask); 1902 report_context(S); 1903 } 1904 } else { 1905 if (!hasRead) { 1906 // When tracking subregister liveness, the main range must start new 1907 // values on partial register writes, even if there is no read. 1908 if (!MRI->shouldTrackSubRegLiveness(Reg) || LaneMask.any() || 1909 !hasSubRegDef) { 1910 report("Instruction ending live segment doesn't read the register", 1911 MI); 1912 report_context(LR, Reg, LaneMask); 1913 report_context(S); 1914 } 1915 } 1916 } 1917 } 1918 1919 // Now check all the basic blocks in this live segment. 1920 MachineFunction::const_iterator MFI = MBB->getIterator(); 1921 // Is this live segment the beginning of a non-PHIDef VN? 1922 if (S.start == VNI->def && !VNI->isPHIDef()) { 1923 // Not live-in to any blocks. 1924 if (MBB == EndMBB) 1925 return; 1926 // Skip this block. 1927 ++MFI; 1928 } 1929 for (;;) { 1930 assert(LiveInts->isLiveInToMBB(LR, &*MFI)); 1931 // We don't know how to track physregs into a landing pad. 1932 if (!TargetRegisterInfo::isVirtualRegister(Reg) && 1933 MFI->isEHPad()) { 1934 if (&*MFI == EndMBB) 1935 break; 1936 ++MFI; 1937 continue; 1938 } 1939 1940 // Is VNI a PHI-def in the current block? 1941 bool IsPHI = VNI->isPHIDef() && 1942 VNI->def == LiveInts->getMBBStartIdx(&*MFI); 1943 1944 // Check that VNI is live-out of all predecessors. 1945 for (MachineBasicBlock::const_pred_iterator PI = MFI->pred_begin(), 1946 PE = MFI->pred_end(); PI != PE; ++PI) { 1947 SlotIndex PEnd = LiveInts->getMBBEndIdx(*PI); 1948 const VNInfo *PVNI = LR.getVNInfoBefore(PEnd); 1949 1950 // All predecessors must have a live-out value if this is not a 1951 // subregister liverange. 1952 if (!PVNI && LaneMask.none()) { 1953 report("Register not marked live out of predecessor", *PI); 1954 report_context(LR, Reg, LaneMask); 1955 report_context(*VNI); 1956 errs() << " live into BB#" << MFI->getNumber() 1957 << '@' << LiveInts->getMBBStartIdx(&*MFI) << ", not live before " 1958 << PEnd << '\n'; 1959 continue; 1960 } 1961 1962 // Only PHI-defs can take different predecessor values. 1963 if (!IsPHI && PVNI != VNI) { 1964 report("Different value live out of predecessor", *PI); 1965 report_context(LR, Reg, LaneMask); 1966 errs() << "Valno #" << PVNI->id << " live out of BB#" 1967 << (*PI)->getNumber() << '@' << PEnd << "\nValno #" << VNI->id 1968 << " live into BB#" << MFI->getNumber() << '@' 1969 << LiveInts->getMBBStartIdx(&*MFI) << '\n'; 1970 } 1971 } 1972 if (&*MFI == EndMBB) 1973 break; 1974 ++MFI; 1975 } 1976 } 1977 1978 void MachineVerifier::verifyLiveRange(const LiveRange &LR, unsigned Reg, 1979 LaneBitmask LaneMask) { 1980 for (const VNInfo *VNI : LR.valnos) 1981 verifyLiveRangeValue(LR, VNI, Reg, LaneMask); 1982 1983 for (LiveRange::const_iterator I = LR.begin(), E = LR.end(); I != E; ++I) 1984 verifyLiveRangeSegment(LR, I, Reg, LaneMask); 1985 } 1986 1987 void MachineVerifier::verifyLiveInterval(const LiveInterval &LI) { 1988 unsigned Reg = LI.reg; 1989 assert(TargetRegisterInfo::isVirtualRegister(Reg)); 1990 verifyLiveRange(LI, Reg); 1991 1992 LaneBitmask Mask; 1993 LaneBitmask MaxMask = MRI->getMaxLaneMaskForVReg(Reg); 1994 for (const LiveInterval::SubRange &SR : LI.subranges()) { 1995 if ((Mask & SR.LaneMask).any()) { 1996 report("Lane masks of sub ranges overlap in live interval", MF); 1997 report_context(LI); 1998 } 1999 if ((SR.LaneMask & ~MaxMask).any()) { 2000 report("Subrange lanemask is invalid", MF); 2001 report_context(LI); 2002 } 2003 if (SR.empty()) { 2004 report("Subrange must not be empty", MF); 2005 report_context(SR, LI.reg, SR.LaneMask); 2006 } 2007 Mask |= SR.LaneMask; 2008 verifyLiveRange(SR, LI.reg, SR.LaneMask); 2009 if (!LI.covers(SR)) { 2010 report("A Subrange is not covered by the main range", MF); 2011 report_context(LI); 2012 } 2013 } 2014 2015 // Check the LI only has one connected component. 2016 ConnectedVNInfoEqClasses ConEQ(*LiveInts); 2017 unsigned NumComp = ConEQ.Classify(LI); 2018 if (NumComp > 1) { 2019 report("Multiple connected components in live interval", MF); 2020 report_context(LI); 2021 for (unsigned comp = 0; comp != NumComp; ++comp) { 2022 errs() << comp << ": valnos"; 2023 for (LiveInterval::const_vni_iterator I = LI.vni_begin(), 2024 E = LI.vni_end(); I!=E; ++I) 2025 if (comp == ConEQ.getEqClass(*I)) 2026 errs() << ' ' << (*I)->id; 2027 errs() << '\n'; 2028 } 2029 } 2030 } 2031 2032 namespace { 2033 // FrameSetup and FrameDestroy can have zero adjustment, so using a single 2034 // integer, we can't tell whether it is a FrameSetup or FrameDestroy if the 2035 // value is zero. 2036 // We use a bool plus an integer to capture the stack state. 2037 struct StackStateOfBB { 2038 StackStateOfBB() : EntryValue(0), ExitValue(0), EntryIsSetup(false), 2039 ExitIsSetup(false) { } 2040 StackStateOfBB(int EntryVal, int ExitVal, bool EntrySetup, bool ExitSetup) : 2041 EntryValue(EntryVal), ExitValue(ExitVal), EntryIsSetup(EntrySetup), 2042 ExitIsSetup(ExitSetup) { } 2043 // Can be negative, which means we are setting up a frame. 2044 int EntryValue; 2045 int ExitValue; 2046 bool EntryIsSetup; 2047 bool ExitIsSetup; 2048 }; 2049 } 2050 2051 /// Make sure on every path through the CFG, a FrameSetup <n> is always followed 2052 /// by a FrameDestroy <n>, stack adjustments are identical on all 2053 /// CFG edges to a merge point, and frame is destroyed at end of a return block. 2054 void MachineVerifier::verifyStackFrame() { 2055 unsigned FrameSetupOpcode = TII->getCallFrameSetupOpcode(); 2056 unsigned FrameDestroyOpcode = TII->getCallFrameDestroyOpcode(); 2057 if (FrameSetupOpcode == ~0u && FrameDestroyOpcode == ~0u) 2058 return; 2059 2060 SmallVector<StackStateOfBB, 8> SPState; 2061 SPState.resize(MF->getNumBlockIDs()); 2062 df_iterator_default_set<const MachineBasicBlock*> Reachable; 2063 2064 // Visit the MBBs in DFS order. 2065 for (df_ext_iterator<const MachineFunction*, 2066 df_iterator_default_set<const MachineBasicBlock*> > 2067 DFI = df_ext_begin(MF, Reachable), DFE = df_ext_end(MF, Reachable); 2068 DFI != DFE; ++DFI) { 2069 const MachineBasicBlock *MBB = *DFI; 2070 2071 StackStateOfBB BBState; 2072 // Check the exit state of the DFS stack predecessor. 2073 if (DFI.getPathLength() >= 2) { 2074 const MachineBasicBlock *StackPred = DFI.getPath(DFI.getPathLength() - 2); 2075 assert(Reachable.count(StackPred) && 2076 "DFS stack predecessor is already visited.\n"); 2077 BBState.EntryValue = SPState[StackPred->getNumber()].ExitValue; 2078 BBState.EntryIsSetup = SPState[StackPred->getNumber()].ExitIsSetup; 2079 BBState.ExitValue = BBState.EntryValue; 2080 BBState.ExitIsSetup = BBState.EntryIsSetup; 2081 } 2082 2083 // Update stack state by checking contents of MBB. 2084 for (const auto &I : *MBB) { 2085 if (I.getOpcode() == FrameSetupOpcode) { 2086 if (BBState.ExitIsSetup) 2087 report("FrameSetup is after another FrameSetup", &I); 2088 BBState.ExitValue -= TII->getFrameTotalSize(I); 2089 BBState.ExitIsSetup = true; 2090 } 2091 2092 if (I.getOpcode() == FrameDestroyOpcode) { 2093 int Size = TII->getFrameTotalSize(I); 2094 if (!BBState.ExitIsSetup) 2095 report("FrameDestroy is not after a FrameSetup", &I); 2096 int AbsSPAdj = BBState.ExitValue < 0 ? -BBState.ExitValue : 2097 BBState.ExitValue; 2098 if (BBState.ExitIsSetup && AbsSPAdj != Size) { 2099 report("FrameDestroy <n> is after FrameSetup <m>", &I); 2100 errs() << "FrameDestroy <" << Size << "> is after FrameSetup <" 2101 << AbsSPAdj << ">.\n"; 2102 } 2103 BBState.ExitValue += Size; 2104 BBState.ExitIsSetup = false; 2105 } 2106 } 2107 SPState[MBB->getNumber()] = BBState; 2108 2109 // Make sure the exit state of any predecessor is consistent with the entry 2110 // state. 2111 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(), 2112 E = MBB->pred_end(); I != E; ++I) { 2113 if (Reachable.count(*I) && 2114 (SPState[(*I)->getNumber()].ExitValue != BBState.EntryValue || 2115 SPState[(*I)->getNumber()].ExitIsSetup != BBState.EntryIsSetup)) { 2116 report("The exit stack state of a predecessor is inconsistent.", MBB); 2117 errs() << "Predecessor BB#" << (*I)->getNumber() << " has exit state (" 2118 << SPState[(*I)->getNumber()].ExitValue << ", " 2119 << SPState[(*I)->getNumber()].ExitIsSetup 2120 << "), while BB#" << MBB->getNumber() << " has entry state (" 2121 << BBState.EntryValue << ", " << BBState.EntryIsSetup << ").\n"; 2122 } 2123 } 2124 2125 // Make sure the entry state of any successor is consistent with the exit 2126 // state. 2127 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(), 2128 E = MBB->succ_end(); I != E; ++I) { 2129 if (Reachable.count(*I) && 2130 (SPState[(*I)->getNumber()].EntryValue != BBState.ExitValue || 2131 SPState[(*I)->getNumber()].EntryIsSetup != BBState.ExitIsSetup)) { 2132 report("The entry stack state of a successor is inconsistent.", MBB); 2133 errs() << "Successor BB#" << (*I)->getNumber() << " has entry state (" 2134 << SPState[(*I)->getNumber()].EntryValue << ", " 2135 << SPState[(*I)->getNumber()].EntryIsSetup 2136 << "), while BB#" << MBB->getNumber() << " has exit state (" 2137 << BBState.ExitValue << ", " << BBState.ExitIsSetup << ").\n"; 2138 } 2139 } 2140 2141 // Make sure a basic block with return ends with zero stack adjustment. 2142 if (!MBB->empty() && MBB->back().isReturn()) { 2143 if (BBState.ExitIsSetup) 2144 report("A return block ends with a FrameSetup.", MBB); 2145 if (BBState.ExitValue) 2146 report("A return block ends with a nonzero stack adjustment.", MBB); 2147 } 2148 } 2149 } 2150