xref: /dpdk/drivers/net/txgbe/txgbe_ethdev.h (revision 25cf2630)
1a3babbddSJiawen Wu /* SPDX-License-Identifier: BSD-3-Clause
2f8aadb64SJiawen Wu  * Copyright(c) 2015-2020 Beijing WangXun Technology Co., Ltd.
3f8aadb64SJiawen Wu  * Copyright(c) 2010-2017 Intel Corporation
4a3babbddSJiawen Wu  */
5a3babbddSJiawen Wu 
67dc11706SJiawen Wu #ifndef _TXGBE_ETHDEV_H_
77dc11706SJiawen Wu #define _TXGBE_ETHDEV_H_
87dc11706SJiawen Wu 
9bd8e3adcSJiawen Wu #include <stdint.h>
10bd8e3adcSJiawen Wu 
117dc11706SJiawen Wu #include "base/txgbe.h"
129e30b88fSJiawen Wu #include "txgbe_ptypes.h"
1307cafb2aSJiawen Wu #ifdef RTE_LIB_SECURITY
1407cafb2aSJiawen Wu #include "txgbe_ipsec.h"
1507cafb2aSJiawen Wu #endif
1643bb1f8dSJiawen Wu #include <rte_flow.h>
17ea230ddaSJiawen Wu #include <rte_flow_driver.h>
18bd8e3adcSJiawen Wu #include <rte_time.h>
1943bb1f8dSJiawen Wu #include <rte_ethdev.h>
2043bb1f8dSJiawen Wu #include <rte_ethdev_core.h>
21c13f84a7SJiawen Wu #include <rte_hash.h>
22c13f84a7SJiawen Wu #include <rte_hash_crc.h>
230611a69bSJiawen Wu #include <rte_bus_pci.h>
24ad02aa03SJiawen Wu #include <rte_tm_driver.h>
257dc11706SJiawen Wu 
262fc745e6SJiawen Wu /* need update link, bit flag */
272fc745e6SJiawen Wu #define TXGBE_FLAG_NEED_LINK_UPDATE (uint32_t)(1 << 0)
282fc745e6SJiawen Wu #define TXGBE_FLAG_MAILBOX          (uint32_t)(1 << 1)
292fc745e6SJiawen Wu #define TXGBE_FLAG_PHY_INTERRUPT    (uint32_t)(1 << 2)
302fc745e6SJiawen Wu #define TXGBE_FLAG_MACSEC           (uint32_t)(1 << 3)
312fc745e6SJiawen Wu #define TXGBE_FLAG_NEED_LINK_CONFIG (uint32_t)(1 << 4)
3282650948SJiawen Wu #define TXGBE_FLAG_NEED_AN_CONFIG   (uint32_t)(1 << 5)
332fc745e6SJiawen Wu 
347dc11706SJiawen Wu /*
3586d8adc7SJiawen Wu  * Defines that were not part of txgbe_type.h as they are not used by the
3686d8adc7SJiawen Wu  * FreeBSD driver.
3786d8adc7SJiawen Wu  */
38220b0e49SJiawen Wu #define TXGBE_VFTA_SIZE 128
3986d8adc7SJiawen Wu #define TXGBE_HKEY_MAX_INDEX 10
4075cbb1f0SJiawen Wu /*Default value of Max Rx Queue*/
4175cbb1f0SJiawen Wu #define TXGBE_MAX_RX_QUEUE_NUM	128
4275cbb1f0SJiawen Wu #define TXGBE_VMDQ_DCB_NB_QUEUES     TXGBE_MAX_RX_QUEUE_NUM
4386d8adc7SJiawen Wu 
44220b0e49SJiawen Wu #ifndef NBBY
45220b0e49SJiawen Wu #define NBBY	8	/* number of bits in a byte */
46220b0e49SJiawen Wu #endif
47220b0e49SJiawen Wu #define TXGBE_HWSTRIP_BITMAP_SIZE \
48220b0e49SJiawen Wu 	(TXGBE_MAX_RX_QUEUE_NUM / (sizeof(uint32_t) * NBBY))
49220b0e49SJiawen Wu 
502fc745e6SJiawen Wu #define TXGBE_QUEUE_ITR_INTERVAL_DEFAULT	500 /* 500us */
512fc745e6SJiawen Wu 
52770a3523SJiawen Wu #define TXGBE_MAX_QUEUE_NUM_PER_VF  8
53770a3523SJiawen Wu 
5477a72b4dSJiawen Wu #define TXGBE_5TUPLE_MAX_PRI            7
5577a72b4dSJiawen Wu #define TXGBE_5TUPLE_MIN_PRI            1
5677a72b4dSJiawen Wu 
571bb4a528SFerruh Yigit 
581bb4a528SFerruh Yigit /* The overhead from MTU to max frame size. */
591bb4a528SFerruh Yigit #define TXGBE_ETH_OVERHEAD (RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN)
601bb4a528SFerruh Yigit 
6186d8adc7SJiawen Wu #define TXGBE_RSS_OFFLOAD_ALL ( \
62*295968d1SFerruh Yigit 	RTE_ETH_RSS_IPV4 | \
63*295968d1SFerruh Yigit 	RTE_ETH_RSS_NONFRAG_IPV4_TCP | \
64*295968d1SFerruh Yigit 	RTE_ETH_RSS_NONFRAG_IPV4_UDP | \
65*295968d1SFerruh Yigit 	RTE_ETH_RSS_IPV6 | \
66*295968d1SFerruh Yigit 	RTE_ETH_RSS_NONFRAG_IPV6_TCP | \
67*295968d1SFerruh Yigit 	RTE_ETH_RSS_NONFRAG_IPV6_UDP | \
68*295968d1SFerruh Yigit 	RTE_ETH_RSS_IPV6_EX | \
69*295968d1SFerruh Yigit 	RTE_ETH_RSS_IPV6_TCP_EX | \
70*295968d1SFerruh Yigit 	RTE_ETH_RSS_IPV6_UDP_EX)
7186d8adc7SJiawen Wu 
722fc745e6SJiawen Wu #define TXGBE_MISC_VEC_ID               RTE_INTR_VEC_ZERO_OFFSET
732fc745e6SJiawen Wu #define TXGBE_RX_VEC_START              RTE_INTR_VEC_RXTX_OFFSET
742fc745e6SJiawen Wu 
75635c2135SJiawen Wu #define TXGBE_MAX_FDIR_FILTER_NUM       (1024 * 32)
76c13f84a7SJiawen Wu #define TXGBE_MAX_L2_TN_FILTER_NUM      128
77c13f84a7SJiawen Wu 
78635c2135SJiawen Wu /*
79635c2135SJiawen Wu  * Information about the fdir mode.
80635c2135SJiawen Wu  */
81635c2135SJiawen Wu struct txgbe_hw_fdir_mask {
82635c2135SJiawen Wu 	uint16_t vlan_tci_mask;
83635c2135SJiawen Wu 	uint32_t src_ipv4_mask;
84635c2135SJiawen Wu 	uint32_t dst_ipv4_mask;
85635c2135SJiawen Wu 	uint16_t src_ipv6_mask;
86635c2135SJiawen Wu 	uint16_t dst_ipv6_mask;
87635c2135SJiawen Wu 	uint16_t src_port_mask;
88635c2135SJiawen Wu 	uint16_t dst_port_mask;
89635c2135SJiawen Wu 	uint16_t flex_bytes_mask;
90635c2135SJiawen Wu 	uint8_t  mac_addr_byte_mask;
91635c2135SJiawen Wu 	uint32_t tunnel_id_mask;
92635c2135SJiawen Wu 	uint8_t  tunnel_type_mask;
93635c2135SJiawen Wu };
94635c2135SJiawen Wu 
95635c2135SJiawen Wu struct txgbe_fdir_filter {
96635c2135SJiawen Wu 	TAILQ_ENTRY(txgbe_fdir_filter) entries;
97635c2135SJiawen Wu 	struct txgbe_atr_input input; /* key of fdir filter*/
98635c2135SJiawen Wu 	uint32_t fdirflags; /* drop or forward */
99635c2135SJiawen Wu 	uint32_t fdirhash; /* hash value for fdir */
100635c2135SJiawen Wu 	uint8_t queue; /* assigned rx queue */
101635c2135SJiawen Wu };
102635c2135SJiawen Wu 
103635c2135SJiawen Wu /* list of fdir filters */
104635c2135SJiawen Wu TAILQ_HEAD(txgbe_fdir_filter_list, txgbe_fdir_filter);
105635c2135SJiawen Wu 
10608d61139SJiawen Wu struct txgbe_fdir_rule {
10708d61139SJiawen Wu 	struct txgbe_hw_fdir_mask mask;
10808d61139SJiawen Wu 	struct txgbe_atr_input input; /* key of fdir filter */
10908d61139SJiawen Wu 	bool b_spec; /* If TRUE, input, fdirflags, queue have meaning. */
11008d61139SJiawen Wu 	bool b_mask; /* If TRUE, mask has meaning. */
11108d61139SJiawen Wu 	enum rte_fdir_mode mode; /* IP, MAC VLAN, Tunnel */
11208d61139SJiawen Wu 	uint32_t fdirflags; /* drop or forward */
11308d61139SJiawen Wu 	uint32_t soft_id; /* an unique value for this rule */
11408d61139SJiawen Wu 	uint8_t queue; /* assigned rx queue */
11508d61139SJiawen Wu 	uint8_t flex_bytes_offset;
11608d61139SJiawen Wu };
11708d61139SJiawen Wu 
118635c2135SJiawen Wu struct txgbe_hw_fdir_info {
119635c2135SJiawen Wu 	struct txgbe_hw_fdir_mask mask;
120635c2135SJiawen Wu 	uint8_t     flex_bytes_offset;
121635c2135SJiawen Wu 	uint16_t    collision;
122635c2135SJiawen Wu 	uint16_t    free;
123635c2135SJiawen Wu 	uint16_t    maxhash;
124635c2135SJiawen Wu 	uint8_t     maxlen;
125635c2135SJiawen Wu 	uint64_t    add;
126635c2135SJiawen Wu 	uint64_t    remove;
127635c2135SJiawen Wu 	uint64_t    f_add;
128635c2135SJiawen Wu 	uint64_t    f_remove;
129635c2135SJiawen Wu 	struct txgbe_fdir_filter_list fdir_list; /* filter list*/
130635c2135SJiawen Wu 	/* store the pointers of the filters, index is the hash value. */
131635c2135SJiawen Wu 	struct txgbe_fdir_filter **hash_map;
132635c2135SJiawen Wu 	struct rte_hash *hash_handle; /* cuckoo hash handler */
133635c2135SJiawen Wu 	bool mask_added; /* If already got mask from consistent filter */
134635c2135SJiawen Wu };
135635c2135SJiawen Wu 
1369fdfed08SJiawen Wu struct txgbe_rte_flow_rss_conf {
1379fdfed08SJiawen Wu 	struct rte_flow_action_rss conf; /**< RSS parameters. */
1389fdfed08SJiawen Wu 	uint8_t key[TXGBE_HKEY_MAX_INDEX * sizeof(uint32_t)]; /* Hash key. */
1399fdfed08SJiawen Wu 	uint16_t queue[TXGBE_MAX_RX_QUEUE_NUM]; /**< Queues indices to use. */
1409fdfed08SJiawen Wu };
1419fdfed08SJiawen Wu 
1422fc745e6SJiawen Wu /* structure for interrupt relative data */
1432fc745e6SJiawen Wu struct txgbe_interrupt {
1442fc745e6SJiawen Wu 	uint32_t flags;
1452fc745e6SJiawen Wu 	uint32_t mask_misc;
14682650948SJiawen Wu 	uint32_t mask_misc_orig; /* save mask during delayed handler */
14782650948SJiawen Wu 	uint64_t mask;
14882650948SJiawen Wu 	uint64_t mask_orig; /* save mask during delayed handler */
1492fc745e6SJiawen Wu };
1502fc745e6SJiawen Wu 
151c9bb590dSJiawen Wu #define TXGBE_NB_STAT_MAPPING  32
152c9bb590dSJiawen Wu #define QSM_REG_NB_BITS_PER_QMAP_FIELD 8
153c9bb590dSJiawen Wu #define NB_QMAP_FIELDS_PER_QSM_REG 4
154c9bb590dSJiawen Wu #define QMAP_FIELD_RESERVED_BITS_MASK 0x0f
155c9bb590dSJiawen Wu struct txgbe_stat_mappings {
156c9bb590dSJiawen Wu 	uint32_t tqsm[TXGBE_NB_STAT_MAPPING];
157c9bb590dSJiawen Wu 	uint32_t rqsm[TXGBE_NB_STAT_MAPPING];
158c9bb590dSJiawen Wu };
159c9bb590dSJiawen Wu 
160220b0e49SJiawen Wu struct txgbe_vfta {
161220b0e49SJiawen Wu 	uint32_t vfta[TXGBE_VFTA_SIZE];
162220b0e49SJiawen Wu };
163220b0e49SJiawen Wu 
164220b0e49SJiawen Wu struct txgbe_hwstrip {
165220b0e49SJiawen Wu 	uint32_t bitmap[TXGBE_HWSTRIP_BITMAP_SIZE];
166220b0e49SJiawen Wu };
167220b0e49SJiawen Wu 
168fa7c130dSJiawen Wu /*
169fa7c130dSJiawen Wu  * VF data which used by PF host only
170fa7c130dSJiawen Wu  */
171fa7c130dSJiawen Wu #define TXGBE_MAX_VF_MC_ENTRIES      30
172fa7c130dSJiawen Wu 
173ca6cc80dSJiawen Wu struct txgbe_uta_info {
174ca6cc80dSJiawen Wu 	uint8_t  uc_filter_type;
175ca6cc80dSJiawen Wu 	uint16_t uta_in_use;
176ca6cc80dSJiawen Wu 	uint32_t uta_shadow[TXGBE_MAX_UTA];
177ca6cc80dSJiawen Wu };
178ca6cc80dSJiawen Wu 
179a6712cd0SJiawen Wu struct txgbe_vf_info {
180a6712cd0SJiawen Wu 	uint8_t vf_mac_addresses[RTE_ETHER_ADDR_LEN];
181fa7c130dSJiawen Wu 	uint16_t vf_mc_hashes[TXGBE_MAX_VF_MC_ENTRIES];
182fa7c130dSJiawen Wu 	uint16_t num_vf_mc_hashes;
183fa7c130dSJiawen Wu 	bool clear_to_send;
184770a3523SJiawen Wu 	uint16_t tx_rate[TXGBE_MAX_QUEUE_NUM_PER_VF];
185fa7c130dSJiawen Wu 	uint16_t vlan_count;
186fa7c130dSJiawen Wu 	uint8_t api_version;
187a6712cd0SJiawen Wu 	uint16_t switch_domain_id;
188fa7c130dSJiawen Wu 	uint16_t xcast_mode;
189fa7c130dSJiawen Wu 	uint16_t mac_count;
190a6712cd0SJiawen Wu };
191a6712cd0SJiawen Wu 
192838e9bafSJiawen Wu TAILQ_HEAD(txgbe_5tuple_filter_list, txgbe_5tuple_filter);
193838e9bafSJiawen Wu 
194838e9bafSJiawen Wu struct txgbe_5tuple_filter_info {
195838e9bafSJiawen Wu 	uint32_t dst_ip;
196838e9bafSJiawen Wu 	uint32_t src_ip;
197838e9bafSJiawen Wu 	uint16_t dst_port;
198838e9bafSJiawen Wu 	uint16_t src_port;
199838e9bafSJiawen Wu 	enum txgbe_5tuple_protocol proto;        /* l4 protocol. */
200838e9bafSJiawen Wu 	uint8_t priority;        /* seven levels (001b-111b), 111b is highest,
201838e9bafSJiawen Wu 				  * used when more than one filter matches.
202838e9bafSJiawen Wu 				  */
203838e9bafSJiawen Wu 	uint8_t dst_ip_mask:1,   /* if mask is 1b, do not compare dst ip. */
204838e9bafSJiawen Wu 		src_ip_mask:1,   /* if mask is 1b, do not compare src ip. */
205838e9bafSJiawen Wu 		dst_port_mask:1, /* if mask is 1b, do not compare dst port. */
206838e9bafSJiawen Wu 		src_port_mask:1, /* if mask is 1b, do not compare src port. */
207838e9bafSJiawen Wu 		proto_mask:1;    /* if mask is 1b, do not compare protocol. */
208838e9bafSJiawen Wu };
209838e9bafSJiawen Wu 
210838e9bafSJiawen Wu /* 5tuple filter structure */
211838e9bafSJiawen Wu struct txgbe_5tuple_filter {
212838e9bafSJiawen Wu 	TAILQ_ENTRY(txgbe_5tuple_filter) entries;
213838e9bafSJiawen Wu 	uint16_t index;       /* the index of 5tuple filter */
214838e9bafSJiawen Wu 	struct txgbe_5tuple_filter_info filter_info;
215838e9bafSJiawen Wu 	uint16_t queue;       /* rx queue assigned to */
216838e9bafSJiawen Wu };
217838e9bafSJiawen Wu 
218838e9bafSJiawen Wu #define TXGBE_5TUPLE_ARRAY_SIZE \
219838e9bafSJiawen Wu 	(RTE_ALIGN(TXGBE_MAX_FTQF_FILTERS, (sizeof(uint32_t) * NBBY)) / \
220838e9bafSJiawen Wu 	 (sizeof(uint32_t) * NBBY))
221838e9bafSJiawen Wu 
222770a3523SJiawen Wu struct txgbe_ethertype_filter {
223770a3523SJiawen Wu 	uint16_t ethertype;
224770a3523SJiawen Wu 	uint32_t etqf;
225770a3523SJiawen Wu 	uint32_t etqs;
226770a3523SJiawen Wu 	/**
227770a3523SJiawen Wu 	 * If this filter is added by configuration,
228770a3523SJiawen Wu 	 * it should not be removed.
229770a3523SJiawen Wu 	 */
230770a3523SJiawen Wu 	bool     conf;
231770a3523SJiawen Wu };
232770a3523SJiawen Wu 
233770a3523SJiawen Wu /*
234770a3523SJiawen Wu  * Structure to store filters' info.
235770a3523SJiawen Wu  */
236770a3523SJiawen Wu struct txgbe_filter_info {
237770a3523SJiawen Wu 	uint8_t ethertype_mask;  /* Bit mask for every used ethertype filter */
238770a3523SJiawen Wu 	/* store used ethertype filters*/
239770a3523SJiawen Wu 	struct txgbe_ethertype_filter ethertype_filters[TXGBE_ETF_ID_MAX];
240838e9bafSJiawen Wu 	/* Bit mask for every used 5tuple filter */
241838e9bafSJiawen Wu 	uint32_t fivetuple_mask[TXGBE_5TUPLE_ARRAY_SIZE];
242838e9bafSJiawen Wu 	struct txgbe_5tuple_filter_list fivetuple_list;
243983a4ef2SJiawen Wu 	/* store the SYN filter info */
244983a4ef2SJiawen Wu 	uint32_t syn_info;
2459fdfed08SJiawen Wu 	/* store the rss filter info */
2469fdfed08SJiawen Wu 	struct txgbe_rte_flow_rss_conf rss_info;
247770a3523SJiawen Wu };
248770a3523SJiawen Wu 
249c13f84a7SJiawen Wu struct txgbe_l2_tn_key {
250c13f84a7SJiawen Wu 	enum rte_eth_tunnel_type          l2_tn_type;
251c13f84a7SJiawen Wu 	uint32_t                          tn_id;
252c13f84a7SJiawen Wu };
253c13f84a7SJiawen Wu 
254c13f84a7SJiawen Wu struct txgbe_l2_tn_filter {
255c13f84a7SJiawen Wu 	TAILQ_ENTRY(txgbe_l2_tn_filter)    entries;
256c13f84a7SJiawen Wu 	struct txgbe_l2_tn_key             key;
257c13f84a7SJiawen Wu 	uint32_t                           pool;
258c13f84a7SJiawen Wu };
259c13f84a7SJiawen Wu 
260c13f84a7SJiawen Wu TAILQ_HEAD(txgbe_l2_tn_filter_list, txgbe_l2_tn_filter);
261c13f84a7SJiawen Wu 
262c13f84a7SJiawen Wu struct txgbe_l2_tn_info {
263c13f84a7SJiawen Wu 	struct txgbe_l2_tn_filter_list      l2_tn_list;
264c13f84a7SJiawen Wu 	struct txgbe_l2_tn_filter         **hash_map;
265c13f84a7SJiawen Wu 	struct rte_hash                    *hash_handle;
266c13f84a7SJiawen Wu 	bool e_tag_en; /* e-tag enabled */
267c13f84a7SJiawen Wu 	bool e_tag_fwd_en; /* e-tag based forwarding enabled */
268c13f84a7SJiawen Wu 	uint16_t e_tag_ether_type; /* ether type for e-tag */
269c13f84a7SJiawen Wu };
270c13f84a7SJiawen Wu 
2715c2352b9SJiawen Wu struct rte_flow {
2725c2352b9SJiawen Wu 	enum rte_filter_type filter_type;
2735c2352b9SJiawen Wu 	void *rule;
2745c2352b9SJiawen Wu };
2755c2352b9SJiawen Wu 
2768bdc7882SJiawen Wu /* The configuration of bandwidth */
2778bdc7882SJiawen Wu struct txgbe_bw_conf {
2788bdc7882SJiawen Wu 	uint8_t tc_num; /* Number of TCs. */
2798bdc7882SJiawen Wu };
2808bdc7882SJiawen Wu 
281ad02aa03SJiawen Wu /* Struct to store Traffic Manager shaper profile. */
282ad02aa03SJiawen Wu struct txgbe_tm_shaper_profile {
283ad02aa03SJiawen Wu 	TAILQ_ENTRY(txgbe_tm_shaper_profile) node;
284ad02aa03SJiawen Wu 	uint32_t shaper_profile_id;
285ad02aa03SJiawen Wu 	uint32_t reference_count;
286ad02aa03SJiawen Wu 	struct rte_tm_shaper_params profile;
287ad02aa03SJiawen Wu };
288ad02aa03SJiawen Wu 
289ad02aa03SJiawen Wu TAILQ_HEAD(txgbe_shaper_profile_list, txgbe_tm_shaper_profile);
290ad02aa03SJiawen Wu 
2913fa0c0e8SJiawen Wu /* node type of Traffic Manager */
2923fa0c0e8SJiawen Wu enum txgbe_tm_node_type {
2933fa0c0e8SJiawen Wu 	TXGBE_TM_NODE_TYPE_PORT,
2943fa0c0e8SJiawen Wu 	TXGBE_TM_NODE_TYPE_TC,
2953fa0c0e8SJiawen Wu 	TXGBE_TM_NODE_TYPE_QUEUE,
2963fa0c0e8SJiawen Wu 	TXGBE_TM_NODE_TYPE_MAX,
2973fa0c0e8SJiawen Wu };
2983fa0c0e8SJiawen Wu 
299ad02aa03SJiawen Wu /* Struct to store Traffic Manager node configuration. */
300ad02aa03SJiawen Wu struct txgbe_tm_node {
301ad02aa03SJiawen Wu 	TAILQ_ENTRY(txgbe_tm_node) node;
302ad02aa03SJiawen Wu 	uint32_t id;
303ad02aa03SJiawen Wu 	uint32_t priority;
304ad02aa03SJiawen Wu 	uint32_t weight;
305ad02aa03SJiawen Wu 	uint32_t reference_count;
306ad02aa03SJiawen Wu 	uint16_t no;
307ad02aa03SJiawen Wu 	struct txgbe_tm_node *parent;
308ad02aa03SJiawen Wu 	struct txgbe_tm_shaper_profile *shaper_profile;
309ad02aa03SJiawen Wu 	struct rte_tm_node_params params;
310ad02aa03SJiawen Wu };
311ad02aa03SJiawen Wu 
312ad02aa03SJiawen Wu TAILQ_HEAD(txgbe_tm_node_list, txgbe_tm_node);
313ad02aa03SJiawen Wu 
314ad02aa03SJiawen Wu /* The configuration of Traffic Manager */
315ad02aa03SJiawen Wu struct txgbe_tm_conf {
316ad02aa03SJiawen Wu 	struct txgbe_shaper_profile_list shaper_profile_list;
317ad02aa03SJiawen Wu 	struct txgbe_tm_node *root; /* root node - port */
318ad02aa03SJiawen Wu 	struct txgbe_tm_node_list tc_list; /* node list for all the TCs */
319ad02aa03SJiawen Wu 	struct txgbe_tm_node_list queue_list; /* node list for all the queues */
320ad02aa03SJiawen Wu 	/**
321ad02aa03SJiawen Wu 	 * The number of added TC nodes.
322ad02aa03SJiawen Wu 	 * It should be no more than the TC number of this port.
323ad02aa03SJiawen Wu 	 */
324ad02aa03SJiawen Wu 	uint32_t nb_tc_node;
325ad02aa03SJiawen Wu 	/**
326ad02aa03SJiawen Wu 	 * The number of added queue nodes.
327ad02aa03SJiawen Wu 	 * It should be no more than the queue number of this port.
328ad02aa03SJiawen Wu 	 */
329ad02aa03SJiawen Wu 	uint32_t nb_queue_node;
330ad02aa03SJiawen Wu 	/**
331ad02aa03SJiawen Wu 	 * This flag is used to check if APP can change the TM node
332ad02aa03SJiawen Wu 	 * configuration.
333ad02aa03SJiawen Wu 	 * When it's true, means the configuration is applied to HW,
334ad02aa03SJiawen Wu 	 * APP should not change the configuration.
335ad02aa03SJiawen Wu 	 * As we don't support on-the-fly configuration, when starting
336ad02aa03SJiawen Wu 	 * the port, APP should call the hierarchy_commit API to set this
337ad02aa03SJiawen Wu 	 * flag to true. When stopping the port, this flag should be set
338ad02aa03SJiawen Wu 	 * to false.
339ad02aa03SJiawen Wu 	 */
340ad02aa03SJiawen Wu 	bool committed;
341ad02aa03SJiawen Wu };
342ad02aa03SJiawen Wu 
34386d8adc7SJiawen Wu /*
3447dc11706SJiawen Wu  * Structure to store private data for each driver instance (for each port).
3457dc11706SJiawen Wu  */
3467dc11706SJiawen Wu struct txgbe_adapter {
3477dc11706SJiawen Wu 	struct txgbe_hw             hw;
348c9bb590dSJiawen Wu 	struct txgbe_hw_stats       stats;
349635c2135SJiawen Wu 	struct txgbe_hw_fdir_info   fdir;
3502fc745e6SJiawen Wu 	struct txgbe_interrupt      intr;
351c9bb590dSJiawen Wu 	struct txgbe_stat_mappings  stat_mappings;
352220b0e49SJiawen Wu 	struct txgbe_vfta           shadow_vfta;
353220b0e49SJiawen Wu 	struct txgbe_hwstrip        hwstrip;
3548bdc7882SJiawen Wu 	struct txgbe_dcb_config     dcb_config;
355a6712cd0SJiawen Wu 	struct txgbe_vf_info        *vfdata;
356ca6cc80dSJiawen Wu 	struct txgbe_uta_info       uta_info;
357770a3523SJiawen Wu 	struct txgbe_filter_info    filter;
358c13f84a7SJiawen Wu 	struct txgbe_l2_tn_info     l2_tn;
3598bdc7882SJiawen Wu 	struct txgbe_bw_conf        bw_conf;
36007cafb2aSJiawen Wu #ifdef RTE_LIB_SECURITY
36107cafb2aSJiawen Wu 	struct txgbe_ipsec          ipsec;
36207cafb2aSJiawen Wu #endif
36375cbb1f0SJiawen Wu 	bool rx_bulk_alloc_allowed;
364bd8e3adcSJiawen Wu 	struct rte_timecounter      systime_tc;
365bd8e3adcSJiawen Wu 	struct rte_timecounter      rx_tstamp_tc;
366bd8e3adcSJiawen Wu 	struct rte_timecounter      tx_tstamp_tc;
367ad02aa03SJiawen Wu 	struct txgbe_tm_conf        tm_conf;
368bd8e3adcSJiawen Wu 
3699e487a37SJiawen Wu 	/* For RSS reta table update */
3709e487a37SJiawen Wu 	uint8_t rss_reta_updated;
3717dc11706SJiawen Wu };
3727dc11706SJiawen Wu 
37375cbb1f0SJiawen Wu #define TXGBE_DEV_ADAPTER(dev) \
37475cbb1f0SJiawen Wu 	((struct txgbe_adapter *)(dev)->data->dev_private)
37575cbb1f0SJiawen Wu 
376e1698e38SJiawen Wu #define TXGBE_DEV_HW(dev) \
377e1698e38SJiawen Wu 	(&((struct txgbe_adapter *)(dev)->data->dev_private)->hw)
378e1698e38SJiawen Wu 
379c9bb590dSJiawen Wu #define TXGBE_DEV_STATS(dev) \
380c9bb590dSJiawen Wu 	(&((struct txgbe_adapter *)(dev)->data->dev_private)->stats)
381c9bb590dSJiawen Wu 
3822fc745e6SJiawen Wu #define TXGBE_DEV_INTR(dev) \
3832fc745e6SJiawen Wu 	(&((struct txgbe_adapter *)(dev)->data->dev_private)->intr)
3842fc745e6SJiawen Wu 
385635c2135SJiawen Wu #define TXGBE_DEV_FDIR(dev) \
386635c2135SJiawen Wu 	(&((struct txgbe_adapter *)(dev)->data->dev_private)->fdir)
387635c2135SJiawen Wu 
388c9bb590dSJiawen Wu #define TXGBE_DEV_STAT_MAPPINGS(dev) \
389c9bb590dSJiawen Wu 	(&((struct txgbe_adapter *)(dev)->data->dev_private)->stat_mappings)
390c9bb590dSJiawen Wu 
391220b0e49SJiawen Wu #define TXGBE_DEV_VFTA(dev) \
392220b0e49SJiawen Wu 	(&((struct txgbe_adapter *)(dev)->data->dev_private)->shadow_vfta)
393220b0e49SJiawen Wu 
394220b0e49SJiawen Wu #define TXGBE_DEV_HWSTRIP(dev) \
395220b0e49SJiawen Wu 	(&((struct txgbe_adapter *)(dev)->data->dev_private)->hwstrip)
396220b0e49SJiawen Wu 
3978bdc7882SJiawen Wu #define TXGBE_DEV_DCB_CONFIG(dev) \
3988bdc7882SJiawen Wu 	(&((struct txgbe_adapter *)(dev)->data->dev_private)->dcb_config)
3998bdc7882SJiawen Wu 
400220b0e49SJiawen Wu #define TXGBE_DEV_VFDATA(dev) \
401220b0e49SJiawen Wu 	(&((struct txgbe_adapter *)(dev)->data->dev_private)->vfdata)
402220b0e49SJiawen Wu 
403a6712cd0SJiawen Wu #define TXGBE_DEV_MR_INFO(dev) \
404a6712cd0SJiawen Wu 	(&((struct txgbe_adapter *)(dev)->data->dev_private)->mr_data)
405a6712cd0SJiawen Wu 
406ca6cc80dSJiawen Wu #define TXGBE_DEV_UTA_INFO(dev) \
407ca6cc80dSJiawen Wu 	(&((struct txgbe_adapter *)(dev)->data->dev_private)->uta_info)
408ca6cc80dSJiawen Wu 
409770a3523SJiawen Wu #define TXGBE_DEV_FILTER(dev) \
410770a3523SJiawen Wu 	(&((struct txgbe_adapter *)(dev)->data->dev_private)->filter)
411c13f84a7SJiawen Wu 
412c13f84a7SJiawen Wu #define TXGBE_DEV_L2_TN(dev) \
413c13f84a7SJiawen Wu 	(&((struct txgbe_adapter *)(dev)->data->dev_private)->l2_tn)
414c13f84a7SJiawen Wu 
4158bdc7882SJiawen Wu #define TXGBE_DEV_BW_CONF(dev) \
4168bdc7882SJiawen Wu 	(&((struct txgbe_adapter *)(dev)->data->dev_private)->bw_conf)
4178bdc7882SJiawen Wu 
418ad02aa03SJiawen Wu #define TXGBE_DEV_TM_CONF(dev) \
419ad02aa03SJiawen Wu 	(&((struct txgbe_adapter *)(dev)->data->dev_private)->tm_conf)
420770a3523SJiawen Wu 
42107cafb2aSJiawen Wu #define TXGBE_DEV_IPSEC(dev) \
42207cafb2aSJiawen Wu 	(&((struct txgbe_adapter *)(dev)->data->dev_private)->ipsec)
42307cafb2aSJiawen Wu 
424be797cbfSJiawen Wu /*
425be797cbfSJiawen Wu  * RX/TX function prototypes
426be797cbfSJiawen Wu  */
427b1f59667SJiawen Wu void txgbe_dev_clear_queues(struct rte_eth_dev *dev);
428b1f59667SJiawen Wu 
429b4cfffaaSJiawen Wu void txgbe_dev_free_queues(struct rte_eth_dev *dev);
430b4cfffaaSJiawen Wu 
4317483341aSXueming Li void txgbe_dev_rx_queue_release(struct rte_eth_dev *dev, uint16_t qid);
432226bf98eSJiawen Wu 
4337483341aSXueming Li void txgbe_dev_tx_queue_release(struct rte_eth_dev *dev, uint16_t qid);
434226bf98eSJiawen Wu 
435226bf98eSJiawen Wu int  txgbe_dev_rx_queue_setup(struct rte_eth_dev *dev, uint16_t rx_queue_id,
436226bf98eSJiawen Wu 		uint16_t nb_rx_desc, unsigned int socket_id,
437226bf98eSJiawen Wu 		const struct rte_eth_rxconf *rx_conf,
438226bf98eSJiawen Wu 		struct rte_mempool *mb_pool);
439226bf98eSJiawen Wu 
440226bf98eSJiawen Wu int  txgbe_dev_tx_queue_setup(struct rte_eth_dev *dev, uint16_t tx_queue_id,
441226bf98eSJiawen Wu 		uint16_t nb_tx_desc, unsigned int socket_id,
442226bf98eSJiawen Wu 		const struct rte_eth_txconf *tx_conf);
443226bf98eSJiawen Wu 
4448d7d4fcdSKonstantin Ananyev uint32_t txgbe_dev_rx_queue_count(void *rx_queue);
445c22e6c7aSJiawen Wu 
446c22e6c7aSJiawen Wu int txgbe_dev_rx_descriptor_status(void *rx_queue, uint16_t offset);
447c22e6c7aSJiawen Wu int txgbe_dev_tx_descriptor_status(void *tx_queue, uint16_t offset);
448c22e6c7aSJiawen Wu 
449be797cbfSJiawen Wu int txgbe_dev_rx_init(struct rte_eth_dev *dev);
450be797cbfSJiawen Wu 
451be797cbfSJiawen Wu void txgbe_dev_tx_init(struct rte_eth_dev *dev);
452be797cbfSJiawen Wu 
453b1f59667SJiawen Wu int txgbe_dev_rxtx_start(struct rte_eth_dev *dev);
454b1f59667SJiawen Wu 
455b4cfffaaSJiawen Wu void txgbe_dev_save_rx_queue(struct txgbe_hw *hw, uint16_t rx_queue_id);
456b4cfffaaSJiawen Wu void txgbe_dev_store_rx_queue(struct txgbe_hw *hw, uint16_t rx_queue_id);
457b4cfffaaSJiawen Wu void txgbe_dev_save_tx_queue(struct txgbe_hw *hw, uint16_t tx_queue_id);
458b4cfffaaSJiawen Wu void txgbe_dev_store_tx_queue(struct txgbe_hw *hw, uint16_t tx_queue_id);
459b4cfffaaSJiawen Wu 
460b4cfffaaSJiawen Wu int txgbe_dev_rx_queue_start(struct rte_eth_dev *dev, uint16_t rx_queue_id);
461b4cfffaaSJiawen Wu 
462b4cfffaaSJiawen Wu int txgbe_dev_rx_queue_stop(struct rte_eth_dev *dev, uint16_t rx_queue_id);
463b4cfffaaSJiawen Wu 
464b4cfffaaSJiawen Wu int txgbe_dev_tx_queue_start(struct rte_eth_dev *dev, uint16_t tx_queue_id);
465b4cfffaaSJiawen Wu 
466b4cfffaaSJiawen Wu int txgbe_dev_tx_queue_stop(struct rte_eth_dev *dev, uint16_t tx_queue_id);
467b4cfffaaSJiawen Wu 
468db9767a5SJiawen Wu void txgbe_rxq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
469db9767a5SJiawen Wu 	struct rte_eth_rxq_info *qinfo);
470db9767a5SJiawen Wu 
471db9767a5SJiawen Wu void txgbe_txq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
472db9767a5SJiawen Wu 	struct rte_eth_txq_info *qinfo);
473db9767a5SJiawen Wu 
47492144bb3SJiawen Wu int txgbevf_dev_rx_init(struct rte_eth_dev *dev);
47592144bb3SJiawen Wu 
47692144bb3SJiawen Wu void txgbevf_dev_tx_init(struct rte_eth_dev *dev);
47792144bb3SJiawen Wu 
4783a123ba6SJiawen Wu void txgbevf_dev_rxtx_start(struct rte_eth_dev *dev);
4793a123ba6SJiawen Wu 
4800e484278SJiawen Wu uint16_t txgbe_recv_pkts(void *rx_queue, struct rte_mbuf **rx_pkts,
4810e484278SJiawen Wu 		uint16_t nb_pkts);
4820e484278SJiawen Wu 
4830e484278SJiawen Wu uint16_t txgbe_recv_pkts_bulk_alloc(void *rx_queue, struct rte_mbuf **rx_pkts,
4840e484278SJiawen Wu 				    uint16_t nb_pkts);
4850e484278SJiawen Wu 
4860e484278SJiawen Wu uint16_t txgbe_recv_pkts_lro_single_alloc(void *rx_queue,
4870e484278SJiawen Wu 		struct rte_mbuf **rx_pkts, uint16_t nb_pkts);
4880e484278SJiawen Wu uint16_t txgbe_recv_pkts_lro_bulk_alloc(void *rx_queue,
4890e484278SJiawen Wu 		struct rte_mbuf **rx_pkts, uint16_t nb_pkts);
4900e484278SJiawen Wu 
491ca46fcd7SJiawen Wu uint16_t txgbe_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts,
492ca46fcd7SJiawen Wu 		uint16_t nb_pkts);
493ca46fcd7SJiawen Wu 
494ca46fcd7SJiawen Wu uint16_t txgbe_xmit_pkts_simple(void *tx_queue, struct rte_mbuf **tx_pkts,
495ca46fcd7SJiawen Wu 		uint16_t nb_pkts);
496ca46fcd7SJiawen Wu 
49791e0e38bSJiawen Wu uint16_t txgbe_prep_pkts(void *tx_queue, struct rte_mbuf **tx_pkts,
49891e0e38bSJiawen Wu 		uint16_t nb_pkts);
49991e0e38bSJiawen Wu 
5009e487a37SJiawen Wu int txgbe_dev_rss_hash_update(struct rte_eth_dev *dev,
5019e487a37SJiawen Wu 			      struct rte_eth_rss_conf *rss_conf);
5029e487a37SJiawen Wu 
5039e487a37SJiawen Wu int txgbe_dev_rss_hash_conf_get(struct rte_eth_dev *dev,
5049e487a37SJiawen Wu 				struct rte_eth_rss_conf *rss_conf);
5059e487a37SJiawen Wu 
5069e487a37SJiawen Wu bool txgbe_rss_update_sp(enum txgbe_mac_type mac_type);
5079e487a37SJiawen Wu 
50877a72b4dSJiawen Wu int txgbe_add_del_ntuple_filter(struct rte_eth_dev *dev,
50977a72b4dSJiawen Wu 			struct rte_eth_ntuple_filter *filter,
51077a72b4dSJiawen Wu 			bool add);
511f8e2cfc7SJiawen Wu int txgbe_add_del_ethertype_filter(struct rte_eth_dev *dev,
512f8e2cfc7SJiawen Wu 			struct rte_eth_ethertype_filter *filter,
513f8e2cfc7SJiawen Wu 			bool add);
514983a4ef2SJiawen Wu int txgbe_syn_filter_set(struct rte_eth_dev *dev,
515983a4ef2SJiawen Wu 			struct rte_eth_syn_filter *filter,
516983a4ef2SJiawen Wu 			bool add);
517f8e2cfc7SJiawen Wu 
518ad1a8a27SJiawen Wu /**
519ad1a8a27SJiawen Wu  * l2 tunnel configuration.
520ad1a8a27SJiawen Wu  */
521ad1a8a27SJiawen Wu struct txgbe_l2_tunnel_conf {
522ad1a8a27SJiawen Wu 	enum rte_eth_tunnel_type l2_tunnel_type;
523ad1a8a27SJiawen Wu 	uint16_t ether_type; /* ether type in l2 header */
524ad1a8a27SJiawen Wu 	uint32_t tunnel_id; /* port tag id for e-tag */
525ad1a8a27SJiawen Wu 	uint16_t vf_id; /* VF id for tag insertion */
526ad1a8a27SJiawen Wu 	uint32_t pool; /* destination pool for tag based forwarding */
527ad1a8a27SJiawen Wu };
528ad1a8a27SJiawen Wu 
529ad1a8a27SJiawen Wu int
530ad1a8a27SJiawen Wu txgbe_dev_l2_tunnel_filter_add(struct rte_eth_dev *dev,
531ad1a8a27SJiawen Wu 			       struct txgbe_l2_tunnel_conf *l2_tunnel,
532ad1a8a27SJiawen Wu 			       bool restore);
533ad1a8a27SJiawen Wu int
534ad1a8a27SJiawen Wu txgbe_dev_l2_tunnel_filter_del(struct rte_eth_dev *dev,
535ad1a8a27SJiawen Wu 			       struct txgbe_l2_tunnel_conf *l2_tunnel);
5365c2352b9SJiawen Wu void txgbe_filterlist_init(void);
5376bde42feSJiawen Wu void txgbe_filterlist_flush(void);
5385c2352b9SJiawen Wu 
5392fc745e6SJiawen Wu void txgbe_set_ivar_map(struct txgbe_hw *hw, int8_t direction,
5402fc745e6SJiawen Wu 			       uint8_t queue, uint8_t msix_vector);
5412fc745e6SJiawen Wu 
542ea230ddaSJiawen Wu /*
543ea230ddaSJiawen Wu  * Flow director function prototypes
544ea230ddaSJiawen Wu  */
545ea230ddaSJiawen Wu int txgbe_fdir_configure(struct rte_eth_dev *dev);
546ea230ddaSJiawen Wu int txgbe_fdir_set_input_mask(struct rte_eth_dev *dev);
547ea230ddaSJiawen Wu int txgbe_fdir_set_flexbytes_offset(struct rte_eth_dev *dev,
548ea230ddaSJiawen Wu 				    uint16_t offset);
54908d61139SJiawen Wu int txgbe_fdir_filter_program(struct rte_eth_dev *dev,
55008d61139SJiawen Wu 			      struct txgbe_fdir_rule *rule,
55108d61139SJiawen Wu 			      bool del, bool update);
55208d61139SJiawen Wu 
5538bdc7882SJiawen Wu void txgbe_configure_pb(struct rte_eth_dev *dev);
5548bdc7882SJiawen Wu void txgbe_configure_port(struct rte_eth_dev *dev);
5558bdc7882SJiawen Wu void txgbe_configure_dcb(struct rte_eth_dev *dev);
5568bdc7882SJiawen Wu 
5570c061eadSJiawen Wu int
5580c061eadSJiawen Wu txgbe_dev_link_update_share(struct rte_eth_dev *dev,
5590c061eadSJiawen Wu 		int wait_to_complete);
5604c6dea0cSJiawen Wu int txgbe_pf_host_init(struct rte_eth_dev *eth_dev);
561a6712cd0SJiawen Wu 
562a6712cd0SJiawen Wu void txgbe_pf_host_uninit(struct rte_eth_dev *eth_dev);
563a6712cd0SJiawen Wu 
564fa7c130dSJiawen Wu void txgbe_pf_mbx_process(struct rte_eth_dev *eth_dev);
565fa7c130dSJiawen Wu 
566770a3523SJiawen Wu int txgbe_pf_host_configure(struct rte_eth_dev *eth_dev);
567770a3523SJiawen Wu 
568c35b73a1SJiawen Wu uint32_t txgbe_convert_vm_rx_mask_to_val(uint16_t rx_mask, uint32_t orig_val);
569c35b73a1SJiawen Wu 
57008d61139SJiawen Wu void txgbe_fdir_filter_restore(struct rte_eth_dev *dev);
5716bde42feSJiawen Wu int txgbe_clear_all_fdir_filter(struct rte_eth_dev *dev);
57208d61139SJiawen Wu 
57343bb1f8dSJiawen Wu extern const struct rte_flow_ops txgbe_flow_ops;
57443bb1f8dSJiawen Wu 
5756bde42feSJiawen Wu void txgbe_clear_all_ethertype_filter(struct rte_eth_dev *dev);
5766bde42feSJiawen Wu void txgbe_clear_all_ntuple_filter(struct rte_eth_dev *dev);
5776bde42feSJiawen Wu void txgbe_clear_syn_filter(struct rte_eth_dev *dev);
5786bde42feSJiawen Wu int txgbe_clear_all_l2_tn_filter(struct rte_eth_dev *dev);
5796bde42feSJiawen Wu 
580770a3523SJiawen Wu int txgbe_set_vf_rate_limit(struct rte_eth_dev *dev, uint16_t vf,
581770a3523SJiawen Wu 			    uint16_t tx_rate, uint64_t q_msk);
5823fa0c0e8SJiawen Wu int txgbe_tm_ops_get(struct rte_eth_dev *dev, void *ops);
583ad02aa03SJiawen Wu void txgbe_tm_conf_init(struct rte_eth_dev *dev);
584ad02aa03SJiawen Wu void txgbe_tm_conf_uninit(struct rte_eth_dev *dev);
585770a3523SJiawen Wu int txgbe_set_queue_rate_limit(struct rte_eth_dev *dev, uint16_t queue_idx,
586770a3523SJiawen Wu 			       uint16_t tx_rate);
5879fdfed08SJiawen Wu int txgbe_rss_conf_init(struct txgbe_rte_flow_rss_conf *out,
5889fdfed08SJiawen Wu 			const struct rte_flow_action_rss *in);
5899fdfed08SJiawen Wu int txgbe_action_rss_same(const struct rte_flow_action_rss *comp,
5909fdfed08SJiawen Wu 			  const struct rte_flow_action_rss *with);
5919fdfed08SJiawen Wu int txgbe_config_rss_filter(struct rte_eth_dev *dev,
5929fdfed08SJiawen Wu 		struct txgbe_rte_flow_rss_conf *conf, bool add);
5939fdfed08SJiawen Wu 
594770a3523SJiawen Wu static inline int
txgbe_ethertype_filter_lookup(struct txgbe_filter_info * filter_info,uint16_t ethertype)595770a3523SJiawen Wu txgbe_ethertype_filter_lookup(struct txgbe_filter_info *filter_info,
596770a3523SJiawen Wu 			      uint16_t ethertype)
597770a3523SJiawen Wu {
598770a3523SJiawen Wu 	int i;
599770a3523SJiawen Wu 
600770a3523SJiawen Wu 	for (i = 0; i < TXGBE_ETF_ID_MAX; i++) {
601770a3523SJiawen Wu 		if (filter_info->ethertype_filters[i].ethertype == ethertype &&
602770a3523SJiawen Wu 		    (filter_info->ethertype_mask & (1 << i)))
603770a3523SJiawen Wu 			return i;
604770a3523SJiawen Wu 	}
605770a3523SJiawen Wu 	return -1;
606770a3523SJiawen Wu }
607770a3523SJiawen Wu 
608770a3523SJiawen Wu static inline int
txgbe_ethertype_filter_insert(struct txgbe_filter_info * filter_info,struct txgbe_ethertype_filter * ethertype_filter)609770a3523SJiawen Wu txgbe_ethertype_filter_insert(struct txgbe_filter_info *filter_info,
610770a3523SJiawen Wu 			      struct txgbe_ethertype_filter *ethertype_filter)
611770a3523SJiawen Wu {
612770a3523SJiawen Wu 	int i;
613770a3523SJiawen Wu 
614770a3523SJiawen Wu 	for (i = 0; i < TXGBE_ETF_ID_MAX; i++) {
615770a3523SJiawen Wu 		if (filter_info->ethertype_mask & (1 << i))
616770a3523SJiawen Wu 			continue;
617770a3523SJiawen Wu 
618770a3523SJiawen Wu 		filter_info->ethertype_mask |= 1 << i;
619770a3523SJiawen Wu 		filter_info->ethertype_filters[i].ethertype =
620770a3523SJiawen Wu 				ethertype_filter->ethertype;
621770a3523SJiawen Wu 		filter_info->ethertype_filters[i].etqf =
622770a3523SJiawen Wu 				ethertype_filter->etqf;
623770a3523SJiawen Wu 		filter_info->ethertype_filters[i].etqs =
624770a3523SJiawen Wu 				ethertype_filter->etqs;
625770a3523SJiawen Wu 		filter_info->ethertype_filters[i].conf =
626770a3523SJiawen Wu 				ethertype_filter->conf;
627770a3523SJiawen Wu 		break;
628770a3523SJiawen Wu 	}
629770a3523SJiawen Wu 	return (i < TXGBE_ETF_ID_MAX ? i : -1);
630770a3523SJiawen Wu }
631770a3523SJiawen Wu 
632f8e2cfc7SJiawen Wu static inline int
txgbe_ethertype_filter_remove(struct txgbe_filter_info * filter_info,uint8_t idx)633f8e2cfc7SJiawen Wu txgbe_ethertype_filter_remove(struct txgbe_filter_info *filter_info,
634f8e2cfc7SJiawen Wu 			      uint8_t idx)
635f8e2cfc7SJiawen Wu {
636f8e2cfc7SJiawen Wu 	if (idx >= TXGBE_ETF_ID_MAX)
637f8e2cfc7SJiawen Wu 		return -1;
638f8e2cfc7SJiawen Wu 	filter_info->ethertype_mask &= ~(1 << idx);
639f8e2cfc7SJiawen Wu 	filter_info->ethertype_filters[idx].ethertype = 0;
640f8e2cfc7SJiawen Wu 	filter_info->ethertype_filters[idx].etqf = 0;
641f8e2cfc7SJiawen Wu 	filter_info->ethertype_filters[idx].etqs = 0;
642f8e2cfc7SJiawen Wu 	filter_info->ethertype_filters[idx].etqs = FALSE;
643f8e2cfc7SJiawen Wu 	return idx;
644f8e2cfc7SJiawen Wu }
645f8e2cfc7SJiawen Wu 
646f437d97cSJiawen Wu #ifdef RTE_LIB_SECURITY
647f437d97cSJiawen Wu int txgbe_ipsec_ctx_create(struct rte_eth_dev *dev);
648f437d97cSJiawen Wu #endif
649f437d97cSJiawen Wu 
65069ce8c8aSJiawen Wu /* High threshold controlling when to start sending XOFF frames. */
65169ce8c8aSJiawen Wu #define TXGBE_FC_XOFF_HITH              128 /*KB*/
65269ce8c8aSJiawen Wu /* Low threshold controlling when to start sending XON frames. */
65369ce8c8aSJiawen Wu #define TXGBE_FC_XON_LOTH               64 /*KB*/
65469ce8c8aSJiawen Wu 
65569ce8c8aSJiawen Wu /* Timer value included in XOFF frames. */
65669ce8c8aSJiawen Wu #define TXGBE_FC_PAUSE_TIME 0x680
6570c061eadSJiawen Wu 
6582fc745e6SJiawen Wu #define TXGBE_LINK_DOWN_CHECK_TIMEOUT 4000 /* ms */
6592fc745e6SJiawen Wu #define TXGBE_LINK_UP_CHECK_TIMEOUT   1000 /* ms */
660e1698e38SJiawen Wu #define TXGBE_VMDQ_NUM_UC_MAC         4096 /* Maximum nb. of UC MAC addr. */
66186d8adc7SJiawen Wu 
66286d8adc7SJiawen Wu /*
66386d8adc7SJiawen Wu  *  Default values for RX/TX configuration
66486d8adc7SJiawen Wu  */
66586d8adc7SJiawen Wu #define TXGBE_DEFAULT_RX_FREE_THRESH  32
66686d8adc7SJiawen Wu #define TXGBE_DEFAULT_RX_PTHRESH      8
66786d8adc7SJiawen Wu #define TXGBE_DEFAULT_RX_HTHRESH      8
66886d8adc7SJiawen Wu #define TXGBE_DEFAULT_RX_WTHRESH      0
66986d8adc7SJiawen Wu 
67086d8adc7SJiawen Wu #define TXGBE_DEFAULT_TX_FREE_THRESH  32
67186d8adc7SJiawen Wu #define TXGBE_DEFAULT_TX_PTHRESH      32
67286d8adc7SJiawen Wu #define TXGBE_DEFAULT_TX_HTHRESH      0
67386d8adc7SJiawen Wu #define TXGBE_DEFAULT_TX_WTHRESH      0
67486d8adc7SJiawen Wu 
675bd8e3adcSJiawen Wu /* Additional timesync values. */
676bd8e3adcSJiawen Wu #define NSEC_PER_SEC             1000000000L
677bd8e3adcSJiawen Wu #define TXGBE_INCVAL_10GB        0xCCCCCC
678bd8e3adcSJiawen Wu #define TXGBE_INCVAL_1GB         0x800000
679bd8e3adcSJiawen Wu #define TXGBE_INCVAL_100         0xA00000
680bd8e3adcSJiawen Wu #define TXGBE_INCVAL_10          0xC7F380
681bd8e3adcSJiawen Wu #define TXGBE_INCVAL_FPGA        0x800000
682bd8e3adcSJiawen Wu #define TXGBE_INCVAL_SHIFT_10GB  20
683bd8e3adcSJiawen Wu #define TXGBE_INCVAL_SHIFT_1GB   18
684bd8e3adcSJiawen Wu #define TXGBE_INCVAL_SHIFT_100   15
685bd8e3adcSJiawen Wu #define TXGBE_INCVAL_SHIFT_10    12
686bd8e3adcSJiawen Wu #define TXGBE_INCVAL_SHIFT_FPGA  17
687bd8e3adcSJiawen Wu 
688bd8e3adcSJiawen Wu #define TXGBE_CYCLECOUNTER_MASK   0xffffffffffffffffULL
689bd8e3adcSJiawen Wu 
69091fe49c8SJiawen Wu /* store statistics names and its offset in stats structure */
69191fe49c8SJiawen Wu struct rte_txgbe_xstats_name_off {
69291fe49c8SJiawen Wu 	char name[RTE_ETH_XSTATS_NAME_SIZE];
69391fe49c8SJiawen Wu 	unsigned int offset;
69491fe49c8SJiawen Wu };
69591fe49c8SJiawen Wu 
6960e484278SJiawen Wu const uint32_t *txgbe_dev_supported_ptypes_get(struct rte_eth_dev *dev);
697a331fe3bSJiawen Wu int txgbe_dev_set_mc_addr_list(struct rte_eth_dev *dev,
698a331fe3bSJiawen Wu 				      struct rte_ether_addr *mc_addr_set,
699a331fe3bSJiawen Wu 				      uint32_t nb_mc_addr);
7009e487a37SJiawen Wu int txgbe_dev_rss_reta_update(struct rte_eth_dev *dev,
7019e487a37SJiawen Wu 			struct rte_eth_rss_reta_entry64 *reta_conf,
7029e487a37SJiawen Wu 			uint16_t reta_size);
7039e487a37SJiawen Wu int txgbe_dev_rss_reta_query(struct rte_eth_dev *dev,
7049e487a37SJiawen Wu 			struct rte_eth_rss_reta_entry64 *reta_conf,
7059e487a37SJiawen Wu 			uint16_t reta_size);
7060c061eadSJiawen Wu void txgbe_dev_setup_link_alarm_handler(void *param);
707c9bb590dSJiawen Wu void txgbe_read_stats_registers(struct txgbe_hw *hw,
708c9bb590dSJiawen Wu 			   struct txgbe_hw_stats *hw_stats);
7090c061eadSJiawen Wu 
710220b0e49SJiawen Wu void txgbe_vlan_hw_filter_enable(struct rte_eth_dev *dev);
711220b0e49SJiawen Wu void txgbe_vlan_hw_filter_disable(struct rte_eth_dev *dev);
712220b0e49SJiawen Wu void txgbe_vlan_hw_strip_config(struct rte_eth_dev *dev);
713220b0e49SJiawen Wu void txgbe_vlan_hw_strip_bitmap_set(struct rte_eth_dev *dev,
714220b0e49SJiawen Wu 		uint16_t queue, bool on);
715220b0e49SJiawen Wu void txgbe_config_vlan_strip_on_all_queues(struct rte_eth_dev *dev,
716220b0e49SJiawen Wu 						  int mask);
717220b0e49SJiawen Wu 
7187dc11706SJiawen Wu #endif /* _TXGBE_ETHDEV_H_ */
719