Home
last modified time | relevance | path

Searched refs:dcc (Results 1 – 25 of 79) sorted by relevance

1234

/linux-6.15/Documentation/ABI/testing/
H A Ddebugfs-driver-dcc1 What: /sys/kernel/debug/dcc/.../ready
5 This file is used to check the status of the dcc
7 A 'Y' here indicates dcc is ready.
9 What: /sys/kernel/debug/dcc/.../trigger
17 What: /sys/kernel/debug/dcc/.../config_reset
22 a dcc driver to the default configuration. When '1'
27 What: /sys/kernel/debug/dcc/.../[list-number]/config
34 can be one of following dcc instructions: read,
117 the dcc hardware. A file named "enable" is in the
122 On enabling the dcc, all the addresses specified
[all …]
/linux-6.15/Documentation/devicetree/bindings/soc/qcom/
H A Dqcom,dcc.yaml4 $id: http://devicetree.org/schemas/soc/qcom/qcom,dcc.yaml#
21 - qcom,sm8150-dcc
22 - qcom,sc7280-dcc
23 - qcom,sc7180-dcc
24 - qcom,sdm845-dcc
25 - const: qcom,dcc
41 compatible = "qcom,sm8150-dcc", "qcom,dcc";
/linux-6.15/fs/f2fs/
H A Dsegment.c1276 &(dcc->fstrim_list) : &(dcc->wait_list); in __submit_discard_cmd()
1600 dc = __lookup_discard_cmd_ret(&dcc->root, dcc->next_pos, in __issue_discard_cmd_orderly()
1634 dcc->next_pos = 0; in __issue_discard_cmd_orderly()
1770 &(dcc->fstrim_list) : &(dcc->wait_list); in __wait_discard_cmd_range()
1872 if (dcc && dcc->f2fs_issue_discard) { in f2fs_stop_discard_thread()
2318 if (!dcc) in create_discard_cmd_control()
2338 dcc->nr_discards = 0; in create_discard_cmd_control()
2346 dcc->next_pos = 0; in create_discard_cmd_control()
2355 kfree(dcc); in create_discard_cmd_control()
2366 if (!dcc) in destroy_discard_cmd_control()
[all …]
H A Dsegment.h974 struct discard_cmd_control *dcc = SM_I(sbi)->dcc_info; in wake_up_discard_thread() local
981 mutex_lock(&dcc->cmd_lock); in wake_up_discard_thread()
983 if (i + 1 < dcc->discard_granularity) in wake_up_discard_thread()
985 if (!list_empty(&dcc->pend_list[i])) { in wake_up_discard_thread()
990 mutex_unlock(&dcc->cmd_lock); in wake_up_discard_thread()
994 dcc->discard_wake = true; in wake_up_discard_thread()
995 wake_up_interruptible_all(&dcc->discard_wait_queue); in wake_up_discard_thread()
/linux-6.15/Documentation/devicetree/bindings/serial/
H A Darm,dcc.yaml4 $id: http://devicetree.org/schemas/serial/arm,dcc.yaml#
19 const: arm,dcc
29 compatible = "arm,dcc";
/linux-6.15/drivers/gpu/drm/amd/display/dc/hubp/dcn30/
H A Ddcn30_hubp.c367 struct dc_plane_dcc_param *dcc) in hubp3_dcc_control_sienna_cichlid() argument
372 PRIMARY_SURFACE_DCC_EN, dcc->enable, in hubp3_dcc_control_sienna_cichlid()
373 PRIMARY_SURFACE_DCC_IND_BLK, dcc->dcc_ind_blk, in hubp3_dcc_control_sienna_cichlid()
374 PRIMARY_SURFACE_DCC_IND_BLK_C, dcc->dcc_ind_blk_c, in hubp3_dcc_control_sienna_cichlid()
375 SECONDARY_SURFACE_DCC_EN, dcc->enable, in hubp3_dcc_control_sienna_cichlid()
376 SECONDARY_SURFACE_DCC_IND_BLK, dcc->dcc_ind_blk, in hubp3_dcc_control_sienna_cichlid()
377 SECONDARY_SURFACE_DCC_IND_BLK_C, dcc->dcc_ind_blk_c); in hubp3_dcc_control_sienna_cichlid()
417 struct dc_plane_dcc_param *dcc, in hubp3_program_surface_config() argument
423 hubp3_dcc_control_sienna_cichlid(hubp, dcc); in hubp3_program_surface_config()
425 hubp2_program_size(hubp, format, plane_size, dcc); in hubp3_program_surface_config()
/linux-6.15/drivers/gpu/drm/amd/display/dc/hubp/dcn201/
H A Ddcn201_hubp.c48 struct dc_plane_dcc_param *dcc, in hubp201_program_surface_config() argument
52 hubp1_dcc_control(hubp, dcc->enable, dcc->independent_64b_blks); in hubp201_program_surface_config()
54 hubp1_program_size(hubp, format, plane_size, dcc); in hubp201_program_surface_config()
/linux-6.15/drivers/gpu/drm/amd/display/amdgpu_dm/
H A Damdgpu_dm_plane.c266 const struct dc_plane_dcc_param *dcc, in amdgpu_dm_plane_validate_dcc() argument
277 if (!dcc->enable) in amdgpu_dm_plane_validate_dcc()
303 if (dcc->independent_64b_blks == 0 && in amdgpu_dm_plane_validate_dcc()
331 dcc->enable = 1; in amdgpu_dm_plane_fill_gfx9_plane_attributes_from_modifiers()
332 dcc->meta_pitch = afb->base.pitches[1]; in amdgpu_dm_plane_fill_gfx9_plane_attributes_from_modifiers()
382 dcc->enable = 1; in amdgpu_dm_plane_fill_gfx12_plane_attributes_from_modifiers()
386 dcc->dcc_ind_blk = hubp_ind_block_64b; in amdgpu_dm_plane_fill_gfx12_plane_attributes_from_modifiers()
845 struct dc_plane_dcc_param *dcc, in amdgpu_dm_plane_fill_plane_buffer_attributes() argument
854 memset(dcc, 0, sizeof(*dcc)); in amdgpu_dm_plane_fill_plane_buffer_attributes()
906 tiling_info, dcc, in amdgpu_dm_plane_fill_plane_buffer_attributes()
[all …]
H A Damdgpu_dm_plane.h52 struct dc_plane_dcc_param *dcc,
/linux-6.15/drivers/bus/
H A Dvexpress-config.c108 u32 *position, u32 *dcc) in vexpress_config_get_topo() argument
116 vexpress_config_find_prop(node, "arm,vexpress,dcc", dcc); in vexpress_config_get_topo()
257 u32 site, position, dcc; in vexpress_syscfg_regmap_init() local
261 &position, &dcc); in vexpress_syscfg_regmap_init()
301 func, site, position, dcc, in vexpress_syscfg_regmap_init()
304 func->template[i] = SYS_CFGCTRL_DCC(dcc); in vexpress_syscfg_regmap_init()
/linux-6.15/arch/arm64/boot/dts/xilinx/
H A Dzynqmp-zcu1275-revA.dts22 serial1 = &dcc;
37 &dcc {
H A Dzynqmp-zc1254-revA.dts22 serial1 = &dcc;
37 &dcc {
H A Dzynqmp-zc1232-revA.dts21 serial1 = &dcc;
36 &dcc {
/linux-6.15/drivers/gpu/drm/amd/display/dc/hubp/dcn35/
H A Ddcn35_hubp.c178 struct dc_plane_dcc_param *dcc, in hubp35_program_surface_config() argument
184 hubp3_dcc_control_sienna_cichlid(hubp, dcc); in hubp35_program_surface_config()
186 hubp2_program_size(hubp, format, plane_size, dcc); in hubp35_program_surface_config()
H A Ddcn35_hubp.h71 struct dc_plane_dcc_param *dcc,
/linux-6.15/drivers/gpu/drm/amd/display/dc/dml2/dml21/
H A Ddml21_translation_helper.c648 surface->dcc.enable = false; in populate_dml21_dummy_surface_cfg()
649 surface->dcc.informative.dcc_rate_plane0 = 1.0; in populate_dml21_dummy_surface_cfg()
650 surface->dcc.informative.dcc_rate_plane1 = 1.0; in populate_dml21_dummy_surface_cfg()
651 surface->dcc.informative.fraction_of_zero_size_request_plane0 = 0; in populate_dml21_dummy_surface_cfg()
714 surface->dcc.enable = plane_state->dcc.enable; in populate_dml21_surface_config_from_plane_state()
715 surface->dcc.informative.dcc_rate_plane0 = 1.0; in populate_dml21_surface_config_from_plane_state()
716 surface->dcc.informative.dcc_rate_plane1 = 1.0; in populate_dml21_surface_config_from_plane_state()
717 …surface->dcc.informative.fraction_of_zero_size_request_plane0 = plane_state->dcc.independent_64b_b… in populate_dml21_surface_config_from_plane_state()
718 …surface->dcc.informative.fraction_of_zero_size_request_plane1 = plane_state->dcc.independent_64b_b… in populate_dml21_surface_config_from_plane_state()
719 surface->dcc.plane0.pitch = plane_state->dcc.meta_pitch; in populate_dml21_surface_config_from_plane_state()
[all …]
H A Ddml21_utils.c305 memcpy(&phantom_plane->dcc, &main_plane->dcc, sizeof(phantom_plane->dcc)); in dml21_add_phantom_plane()
/linux-6.15/drivers/gpu/drm/i915/gt/
H A Dintel_ggtt_fencing.c669 u32 dcc = intel_uncore_read(uncore, DCC); in detect_bit_6_swizzle() local
680 switch (dcc & DCC_ADDRESSING_MODE_MASK) { in detect_bit_6_swizzle()
687 if (dcc & DCC_CHANNEL_XOR_DISABLE) { in detect_bit_6_swizzle()
694 } else if ((dcc & DCC_CHANNEL_XOR_BIT_17) == 0) { in detect_bit_6_swizzle()
713 if (dcc == 0xffffffff) { in detect_bit_6_swizzle()
/linux-6.15/drivers/gpu/drm/amd/display/dc/hubp/dcn10/
H A Ddcn10_hubp.c167 struct dc_plane_dcc_param *dcc) in hubp1_program_size() argument
180 meta_pitch = dcc->meta_pitch - 1; in hubp1_program_size()
182 meta_pitch_c = dcc->meta_pitch_c - 1; in hubp1_program_size()
185 meta_pitch = dcc->meta_pitch - 1; in hubp1_program_size()
190 if (!dcc->enable) { in hubp1_program_size()
561 struct dc_plane_dcc_param *dcc, in hubp1_program_surface_config() argument
565 hubp1_dcc_control(hubp, dcc->enable, dcc->independent_64b_blks); in hubp1_program_surface_config()
567 hubp1_program_size(hubp, format, plane_size, dcc); in hubp1_program_surface_config()
/linux-6.15/drivers/gpu/drm/amd/display/dc/hubp/dcn401/
H A Ddcn401_hubp.c536 struct dc_plane_dcc_param *dcc) in hubp401_dcc_control() argument
541 PRIMARY_SURFACE_DCC_EN, dcc->enable, in hubp401_dcc_control()
542 SECONDARY_SURFACE_DCC_EN, dcc->enable); in hubp401_dcc_control()
562 struct dc_plane_dcc_param *dcc) in hubp401_program_size() argument
598 struct dc_plane_dcc_param *dcc, in hubp401_program_surface_config() argument
604 hubp401_dcc_control(hubp, dcc); in hubp401_program_surface_config()
606 hubp401_program_size(hubp, format, plane_size, dcc); in hubp401_program_surface_config()
H A Ddcn401_hubp.h275 struct dc_plane_dcc_param *dcc);
286 struct dc_plane_dcc_param *dcc);
294 struct dc_plane_dcc_param *dcc,
/linux-6.15/arch/arm/boot/dts/arm/
H A Dvexpress-v2p-ca5s.dts144 dcc {
202 temp-dcc {
H A Dvexpress-v2p-ca15-tc1.dts141 dcc {
217 temp-dcc {
/linux-6.15/drivers/gpu/drm/amd/display/dc/hubp/dcn20/
H A Ddcn20_hubp.c332 struct dc_plane_dcc_param *dcc) in hubp2_program_size() argument
350 meta_pitch = dcc->meta_pitch - 1; in hubp2_program_size()
352 meta_pitch_c = dcc->meta_pitch_c - 1; in hubp2_program_size()
355 meta_pitch = dcc->meta_pitch - 1; in hubp2_program_size()
360 if (!dcc->enable) { in hubp2_program_size()
556 struct dc_plane_dcc_param *dcc, in hubp2_program_surface_config() argument
562 hubp2_dcc_control(hubp, dcc->enable, dcc->independent_64b_blks); in hubp2_program_surface_config()
564 hubp2_program_size(hubp, format, plane_size, dcc); in hubp2_program_surface_config()
/linux-6.15/drivers/s390/cio/
H A Dqdio_main.c724 int dstat, int dcc) in qdio_establish_handle_irq() argument
732 if (dcc == 1) in qdio_establish_handle_irq()
752 int cstat, dstat, rc, dcc; in qdio_int_handler() local
772 dcc = scsw_cmd_is_valid_cc(&irb->scsw) ? irb->scsw.cmd.cc : 0; in qdio_int_handler()
777 rc = qdio_establish_handle_irq(irq_ptr, cstat, dstat, dcc); in qdio_int_handler()
791 else if (dcc == 1) in qdio_int_handler()

1234