1a70aa7bbSRiver Riddle //===- TestLoopMapping.cpp --- Parametric loop mapping pass ---------------===// 2a70aa7bbSRiver Riddle // 3a70aa7bbSRiver Riddle // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4a70aa7bbSRiver Riddle // See https://llvm.org/LICENSE.txt for license information. 5a70aa7bbSRiver Riddle // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6a70aa7bbSRiver Riddle // 7a70aa7bbSRiver Riddle //===----------------------------------------------------------------------===// 8a70aa7bbSRiver Riddle // 9a70aa7bbSRiver Riddle // This file implements a pass to parametrically map scf.for loops to virtual 10a70aa7bbSRiver Riddle // processing element dimensions. 11a70aa7bbSRiver Riddle // 12a70aa7bbSRiver Riddle //===----------------------------------------------------------------------===// 13a70aa7bbSRiver Riddle 14a70aa7bbSRiver Riddle #include "mlir/Dialect/Affine/IR/AffineOps.h" 15a70aa7bbSRiver Riddle #include "mlir/Dialect/Affine/LoopUtils.h" 16*8b68da2cSAlex Zinenko #include "mlir/Dialect/SCF/IR/SCF.h" 17a70aa7bbSRiver Riddle #include "mlir/IR/Builders.h" 18a70aa7bbSRiver Riddle #include "mlir/Pass/Pass.h" 19a70aa7bbSRiver Riddle 20a70aa7bbSRiver Riddle #include "llvm/ADT/SetVector.h" 21a70aa7bbSRiver Riddle 22a70aa7bbSRiver Riddle using namespace mlir; 23a70aa7bbSRiver Riddle 24a70aa7bbSRiver Riddle namespace { 255e50dd04SRiver Riddle struct TestLoopMappingPass 2687d6bf37SRiver Riddle : public PassWrapper<TestLoopMappingPass, OperationPass<>> { MLIR_DEFINE_EXPLICIT_INTERNAL_INLINE_TYPE_ID__anonc4182a8b0111::TestLoopMappingPass275e50dd04SRiver Riddle MLIR_DEFINE_EXPLICIT_INTERNAL_INLINE_TYPE_ID(TestLoopMappingPass) 285e50dd04SRiver Riddle 29a70aa7bbSRiver Riddle StringRef getArgument() const final { 30a70aa7bbSRiver Riddle return "test-mapping-to-processing-elements"; 31a70aa7bbSRiver Riddle } getDescription__anonc4182a8b0111::TestLoopMappingPass32a70aa7bbSRiver Riddle StringRef getDescription() const final { 33a70aa7bbSRiver Riddle return "test mapping a single loop on a virtual processor grid"; 34a70aa7bbSRiver Riddle } 35a70aa7bbSRiver Riddle explicit TestLoopMappingPass() = default; 36a70aa7bbSRiver Riddle getDependentDialects__anonc4182a8b0111::TestLoopMappingPass37a70aa7bbSRiver Riddle void getDependentDialects(DialectRegistry ®istry) const override { 38a70aa7bbSRiver Riddle registry.insert<AffineDialect, scf::SCFDialect>(); 39a70aa7bbSRiver Riddle } 40a70aa7bbSRiver Riddle runOnOperation__anonc4182a8b0111::TestLoopMappingPass41a70aa7bbSRiver Riddle void runOnOperation() override { 42a70aa7bbSRiver Riddle // SSA values for the transformation are created out of thin air by 43a70aa7bbSRiver Riddle // unregistered "new_processor_id_and_range" operations. This is enough to 44a70aa7bbSRiver Riddle // emulate mapping conditions. 45a70aa7bbSRiver Riddle SmallVector<Value, 8> processorIds, numProcessors; 4687d6bf37SRiver Riddle getOperation()->walk([&processorIds, &numProcessors](Operation *op) { 47a70aa7bbSRiver Riddle if (op->getName().getStringRef() != "new_processor_id_and_range") 48a70aa7bbSRiver Riddle return; 49a70aa7bbSRiver Riddle processorIds.push_back(op->getResult(0)); 50a70aa7bbSRiver Riddle numProcessors.push_back(op->getResult(1)); 51a70aa7bbSRiver Riddle }); 52a70aa7bbSRiver Riddle 5387d6bf37SRiver Riddle getOperation()->walk([&processorIds, &numProcessors](scf::ForOp op) { 54a70aa7bbSRiver Riddle // Ignore nested loops. 55a70aa7bbSRiver Riddle if (op->getParentRegion()->getParentOfType<scf::ForOp>()) 56a70aa7bbSRiver Riddle return; 57a70aa7bbSRiver Riddle mapLoopToProcessorIds(op, processorIds, numProcessors); 58a70aa7bbSRiver Riddle }); 59a70aa7bbSRiver Riddle } 60a70aa7bbSRiver Riddle }; 61a70aa7bbSRiver Riddle } // namespace 62a70aa7bbSRiver Riddle 63a70aa7bbSRiver Riddle namespace mlir { 64a70aa7bbSRiver Riddle namespace test { registerTestLoopMappingPass()65a70aa7bbSRiver Riddlevoid registerTestLoopMappingPass() { PassRegistration<TestLoopMappingPass>(); } 66a70aa7bbSRiver Riddle } // namespace test 67a70aa7bbSRiver Riddle } // namespace mlir 68