1c95acf05SAart Bik //===- VectorToLLVM.cpp - Conversion from Vector to the LLVM dialect ------===//
2c95acf05SAart Bik //
3c95acf05SAart Bik // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4c95acf05SAart Bik // See https://llvm.org/LICENSE.txt for license information.
5c95acf05SAart Bik // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6c95acf05SAart Bik //
7c95acf05SAart Bik //===----------------------------------------------------------------------===//
8c95acf05SAart Bik 
9c95acf05SAart Bik #include "mlir/Conversion/VectorToLLVM/ConvertVectorToLLVM.h"
10c95acf05SAart Bik 
11c95acf05SAart Bik #include "../PassDetail.h"
12c95acf05SAart Bik 
13aece4e27SJavier Setoain #include "mlir/Conversion/ArmSVEToLLVM/ArmSVEToLLVM.h"
14c95acf05SAart Bik #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVM.h"
15c95acf05SAart Bik #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVMPass.h"
16c95acf05SAart Bik #include "mlir/Dialect/AVX512/AVX512Dialect.h"
17*a776942bSAlex Zinenko #include "mlir/Dialect/AVX512/Transforms.h"
187310501fSNicolas Vasilache #include "mlir/Dialect/ArmNeon/ArmNeonDialect.h"
19aece4e27SJavier Setoain #include "mlir/Dialect/ArmSVE/ArmSVEDialect.h"
20aece4e27SJavier Setoain #include "mlir/Dialect/LLVMIR/LLVMArmSVEDialect.h"
21c95acf05SAart Bik #include "mlir/Dialect/LLVMIR/LLVMDialect.h"
22ba87f991SAlex Zinenko #include "mlir/Dialect/StandardOps/IR/Ops.h"
23c95acf05SAart Bik #include "mlir/Dialect/Vector/VectorOps.h"
24c95acf05SAart Bik #include "mlir/Transforms/GreedyPatternRewriteDriver.h"
25c95acf05SAart Bik 
26c95acf05SAart Bik using namespace mlir;
27c95acf05SAart Bik using namespace mlir::vector;
28c95acf05SAart Bik 
29c95acf05SAart Bik namespace {
30c95acf05SAart Bik struct LowerVectorToLLVMPass
31c95acf05SAart Bik     : public ConvertVectorToLLVMBase<LowerVectorToLLVMPass> {
32c95acf05SAart Bik   LowerVectorToLLVMPass(const LowerVectorToLLVMOptions &options) {
33c95acf05SAart Bik     this->reassociateFPReductions = options.reassociateFPReductions;
34c95acf05SAart Bik     this->enableIndexOptimizations = options.enableIndexOptimizations;
357310501fSNicolas Vasilache     this->enableArmNeon = options.enableArmNeon;
36aece4e27SJavier Setoain     this->enableArmSVE = options.enableArmSVE;
37c95acf05SAart Bik     this->enableAVX512 = options.enableAVX512;
38c95acf05SAart Bik   }
397310501fSNicolas Vasilache   // Override explicitly to allow conditional dialect dependence.
407310501fSNicolas Vasilache   void getDependentDialects(DialectRegistry &registry) const override {
417310501fSNicolas Vasilache     registry.insert<LLVM::LLVMDialect>();
427310501fSNicolas Vasilache     if (enableArmNeon)
436410ee0dSAlex Zinenko       registry.insert<arm_neon::ArmNeonDialect>();
44aece4e27SJavier Setoain     if (enableArmSVE)
45aece4e27SJavier Setoain       registry.insert<LLVM::LLVMArmSVEDialect>();
467310501fSNicolas Vasilache     if (enableAVX512)
47*a776942bSAlex Zinenko       registry.insert<avx512::AVX512Dialect>();
487310501fSNicolas Vasilache   }
49c95acf05SAart Bik   void runOnOperation() override;
50c95acf05SAart Bik };
51c95acf05SAart Bik } // namespace
52c95acf05SAart Bik 
53c95acf05SAart Bik void LowerVectorToLLVMPass::runOnOperation() {
54c95acf05SAart Bik   // Perform progressive lowering of operations on slices and
55c95acf05SAart Bik   // all contraction operations. Also applies folding and DCE.
56c95acf05SAart Bik   {
57c95acf05SAart Bik     OwningRewritePatternList patterns;
58c95acf05SAart Bik     populateVectorToVectorCanonicalizationPatterns(patterns, &getContext());
59c95acf05SAart Bik     populateVectorSlicesLoweringPatterns(patterns, &getContext());
60c95acf05SAart Bik     populateVectorContractLoweringPatterns(patterns, &getContext());
61e21adfa3SRiver Riddle     (void)applyPatternsAndFoldGreedily(getOperation(), std::move(patterns));
62c95acf05SAart Bik   }
63c95acf05SAart Bik 
64c95acf05SAart Bik   // Convert to the LLVM IR dialect.
65c95acf05SAart Bik   LLVMTypeConverter converter(&getContext());
66c95acf05SAart Bik   OwningRewritePatternList patterns;
67c95acf05SAart Bik   populateVectorToLLVMMatrixConversionPatterns(converter, patterns);
68c95acf05SAart Bik   populateVectorToLLVMConversionPatterns(
69c95acf05SAart Bik       converter, patterns, reassociateFPReductions, enableIndexOptimizations);
70c95acf05SAart Bik   populateVectorToLLVMMatrixConversionPatterns(converter, patterns);
71c95acf05SAart Bik 
72c95acf05SAart Bik   // Architecture specific augmentations.
73c95acf05SAart Bik   LLVMConversionTarget target(getContext());
74ba87f991SAlex Zinenko   target.addLegalOp<LLVM::DialectCastOp>();
75ba87f991SAlex Zinenko   target.addLegalDialect<StandardOpsDialect>();
76ba87f991SAlex Zinenko   target.addLegalOp<UnrealizedConversionCastOp>();
777310501fSNicolas Vasilache   if (enableArmNeon) {
786410ee0dSAlex Zinenko     // TODO: we may or may not want to include in-dialect lowering to
796410ee0dSAlex Zinenko     // LLVM-compatible operations here. So far, all operations in the dialect
806410ee0dSAlex Zinenko     // can be translated to LLVM IR so there is no conversion necessary.
816410ee0dSAlex Zinenko     target.addLegalDialect<arm_neon::ArmNeonDialect>();
827310501fSNicolas Vasilache   }
83aece4e27SJavier Setoain   if (enableArmSVE) {
84aece4e27SJavier Setoain     target.addLegalDialect<LLVM::LLVMArmSVEDialect>();
85aece4e27SJavier Setoain     target.addIllegalDialect<arm_sve::ArmSVEDialect>();
86ba87f991SAlex Zinenko     auto hasScalableVectorType = [](TypeRange types) {
87ba87f991SAlex Zinenko       for (Type type : types)
88ba87f991SAlex Zinenko         if (type.isa<arm_sve::ScalableVectorType>())
89ba87f991SAlex Zinenko           return true;
90ba87f991SAlex Zinenko       return false;
91ba87f991SAlex Zinenko     };
92ba87f991SAlex Zinenko     // Remove any ArmSVE-specific types from function signatures and results.
93ba87f991SAlex Zinenko     populateFuncOpTypeConversionPattern(patterns, &getContext(), converter);
94ba87f991SAlex Zinenko     target.addDynamicallyLegalOp<FuncOp>([hasScalableVectorType](FuncOp op) {
95ba87f991SAlex Zinenko       return !hasScalableVectorType(op.getType().getInputs()) &&
96ba87f991SAlex Zinenko              !hasScalableVectorType(op.getType().getResults());
97ba87f991SAlex Zinenko     });
98ba87f991SAlex Zinenko     target.addDynamicallyLegalOp<CallOp, CallIndirectOp, ReturnOp>(
99ba87f991SAlex Zinenko         [hasScalableVectorType](Operation *op) {
100ba87f991SAlex Zinenko           return !hasScalableVectorType(op->getOperandTypes()) &&
101ba87f991SAlex Zinenko                  !hasScalableVectorType(op->getResultTypes());
102ba87f991SAlex Zinenko         });
103aece4e27SJavier Setoain     populateArmSVEToLLVMConversionPatterns(converter, patterns);
104aece4e27SJavier Setoain   }
105c95acf05SAart Bik   if (enableAVX512) {
106*a776942bSAlex Zinenko     configureAVX512LegalizeForExportTarget(target);
107*a776942bSAlex Zinenko     populateAVX512LegalizeForLLVMExportPatterns(converter, patterns);
108c95acf05SAart Bik   }
109c95acf05SAart Bik 
110c95acf05SAart Bik   if (failed(
111c95acf05SAart Bik           applyPartialConversion(getOperation(), target, std::move(patterns))))
112c95acf05SAart Bik     signalPassFailure();
113c95acf05SAart Bik }
114c95acf05SAart Bik 
115c95acf05SAart Bik std::unique_ptr<OperationPass<ModuleOp>>
116c95acf05SAart Bik mlir::createConvertVectorToLLVMPass(const LowerVectorToLLVMOptions &options) {
117c95acf05SAart Bik   return std::make_unique<LowerVectorToLLVMPass>(options);
118c95acf05SAart Bik }
119