1c95acf05SAart Bik //===- VectorToLLVM.cpp - Conversion from Vector to the LLVM dialect ------===//
2c95acf05SAart Bik //
3c95acf05SAart Bik // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4c95acf05SAart Bik // See https://llvm.org/LICENSE.txt for license information.
5c95acf05SAart Bik // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6c95acf05SAart Bik //
7c95acf05SAart Bik //===----------------------------------------------------------------------===//
8c95acf05SAart Bik 
9c95acf05SAart Bik #include "mlir/Conversion/VectorToLLVM/ConvertVectorToLLVM.h"
10c95acf05SAart Bik 
11c95acf05SAart Bik #include "../PassDetail.h"
12c95acf05SAart Bik 
13*75e5f0aaSAlex Zinenko #include "mlir/Conversion/LLVMCommon/ConversionTarget.h"
14*75e5f0aaSAlex Zinenko #include "mlir/Conversion/LLVMCommon/TypeConverter.h"
156ad7b97eSAart Bik #include "mlir/Dialect/AMX/AMXDialect.h"
166ad7b97eSAart Bik #include "mlir/Dialect/AMX/Transforms.h"
177310501fSNicolas Vasilache #include "mlir/Dialect/ArmNeon/ArmNeonDialect.h"
18aece4e27SJavier Setoain #include "mlir/Dialect/ArmSVE/ArmSVEDialect.h"
19b739badaSJavier Setoain #include "mlir/Dialect/ArmSVE/Transforms.h"
20c95acf05SAart Bik #include "mlir/Dialect/LLVMIR/LLVMDialect.h"
21e2310704SJulian Gross #include "mlir/Dialect/MemRef/IR/MemRef.h"
22ba87f991SAlex Zinenko #include "mlir/Dialect/StandardOps/IR/Ops.h"
23c95acf05SAart Bik #include "mlir/Dialect/Vector/VectorOps.h"
248508a63bSEmilio Cota #include "mlir/Dialect/X86Vector/Transforms.h"
258508a63bSEmilio Cota #include "mlir/Dialect/X86Vector/X86VectorDialect.h"
26c95acf05SAart Bik #include "mlir/Transforms/GreedyPatternRewriteDriver.h"
27c95acf05SAart Bik 
28c95acf05SAart Bik using namespace mlir;
29c95acf05SAart Bik using namespace mlir::vector;
30c95acf05SAart Bik 
31c95acf05SAart Bik namespace {
32c95acf05SAart Bik struct LowerVectorToLLVMPass
33c95acf05SAart Bik     : public ConvertVectorToLLVMBase<LowerVectorToLLVMPass> {
34c95acf05SAart Bik   LowerVectorToLLVMPass(const LowerVectorToLLVMOptions &options) {
35c95acf05SAart Bik     this->reassociateFPReductions = options.reassociateFPReductions;
36c95acf05SAart Bik     this->enableIndexOptimizations = options.enableIndexOptimizations;
377310501fSNicolas Vasilache     this->enableArmNeon = options.enableArmNeon;
38aece4e27SJavier Setoain     this->enableArmSVE = options.enableArmSVE;
396ad7b97eSAart Bik     this->enableAMX = options.enableAMX;
408508a63bSEmilio Cota     this->enableX86Vector = options.enableX86Vector;
41c95acf05SAart Bik   }
427310501fSNicolas Vasilache   // Override explicitly to allow conditional dialect dependence.
437310501fSNicolas Vasilache   void getDependentDialects(DialectRegistry &registry) const override {
447310501fSNicolas Vasilache     registry.insert<LLVM::LLVMDialect>();
45e2310704SJulian Gross     registry.insert<memref::MemRefDialect>();
467310501fSNicolas Vasilache     if (enableArmNeon)
476410ee0dSAlex Zinenko       registry.insert<arm_neon::ArmNeonDialect>();
48aece4e27SJavier Setoain     if (enableArmSVE)
49b739badaSJavier Setoain       registry.insert<arm_sve::ArmSVEDialect>();
506ad7b97eSAart Bik     if (enableAMX)
516ad7b97eSAart Bik       registry.insert<amx::AMXDialect>();
528508a63bSEmilio Cota     if (enableX86Vector)
538508a63bSEmilio Cota       registry.insert<x86vector::X86VectorDialect>();
547310501fSNicolas Vasilache   }
55c95acf05SAart Bik   void runOnOperation() override;
56c95acf05SAart Bik };
57c95acf05SAart Bik } // namespace
58c95acf05SAart Bik 
59c95acf05SAart Bik void LowerVectorToLLVMPass::runOnOperation() {
60c95acf05SAart Bik   // Perform progressive lowering of operations on slices and
61c95acf05SAart Bik   // all contraction operations. Also applies folding and DCE.
62c95acf05SAart Bik   {
63dc4e913bSChris Lattner     RewritePatternSet patterns(&getContext());
643a506b31SChris Lattner     populateVectorToVectorCanonicalizationPatterns(patterns);
653a506b31SChris Lattner     populateVectorContractLoweringPatterns(patterns);
66be8e2801Sthomasraoux     populateVectorTransposeLoweringPatterns(patterns);
67e21adfa3SRiver Riddle     (void)applyPatternsAndFoldGreedily(getOperation(), std::move(patterns));
68c95acf05SAart Bik   }
69c95acf05SAart Bik 
70c95acf05SAart Bik   // Convert to the LLVM IR dialect.
71c95acf05SAart Bik   LLVMTypeConverter converter(&getContext());
72dc4e913bSChris Lattner   RewritePatternSet patterns(&getContext());
7365a3f289SMatthias Springer   populateVectorMaskMaterializationPatterns(patterns, enableIndexOptimizations);
74c95acf05SAart Bik   populateVectorToLLVMMatrixConversionPatterns(converter, patterns);
7565a3f289SMatthias Springer   populateVectorToLLVMConversionPatterns(converter, patterns,
7665a3f289SMatthias Springer                                          reassociateFPReductions);
77c95acf05SAart Bik   populateVectorToLLVMMatrixConversionPatterns(converter, patterns);
78c95acf05SAart Bik 
79c95acf05SAart Bik   // Architecture specific augmentations.
80c95acf05SAart Bik   LLVMConversionTarget target(getContext());
81ba87f991SAlex Zinenko   target.addLegalOp<LLVM::DialectCastOp>();
82e2310704SJulian Gross   target.addLegalDialect<memref::MemRefDialect>();
83ba87f991SAlex Zinenko   target.addLegalDialect<StandardOpsDialect>();
84ba87f991SAlex Zinenko   target.addLegalOp<UnrealizedConversionCastOp>();
857310501fSNicolas Vasilache   if (enableArmNeon) {
866410ee0dSAlex Zinenko     // TODO: we may or may not want to include in-dialect lowering to
876410ee0dSAlex Zinenko     // LLVM-compatible operations here. So far, all operations in the dialect
886410ee0dSAlex Zinenko     // can be translated to LLVM IR so there is no conversion necessary.
896410ee0dSAlex Zinenko     target.addLegalDialect<arm_neon::ArmNeonDialect>();
907310501fSNicolas Vasilache   }
91aece4e27SJavier Setoain   if (enableArmSVE) {
92b739badaSJavier Setoain     configureArmSVELegalizeForExportTarget(target);
93b739badaSJavier Setoain     populateArmSVELegalizeForLLVMExportPatterns(converter, patterns);
94aece4e27SJavier Setoain   }
956ad7b97eSAart Bik   if (enableAMX) {
966ad7b97eSAart Bik     configureAMXLegalizeForExportTarget(target);
976ad7b97eSAart Bik     populateAMXLegalizeForLLVMExportPatterns(converter, patterns);
986ad7b97eSAart Bik   }
998508a63bSEmilio Cota   if (enableX86Vector) {
1008508a63bSEmilio Cota     configureX86VectorLegalizeForExportTarget(target);
1018508a63bSEmilio Cota     populateX86VectorLegalizeForLLVMExportPatterns(converter, patterns);
102c95acf05SAart Bik   }
103c95acf05SAart Bik 
104c95acf05SAart Bik   if (failed(
105c95acf05SAart Bik           applyPartialConversion(getOperation(), target, std::move(patterns))))
106c95acf05SAart Bik     signalPassFailure();
107c95acf05SAart Bik }
108c95acf05SAart Bik 
109c95acf05SAart Bik std::unique_ptr<OperationPass<ModuleOp>>
110c95acf05SAart Bik mlir::createConvertVectorToLLVMPass(const LowerVectorToLLVMOptions &options) {
111c95acf05SAart Bik   return std::make_unique<LowerVectorToLLVMPass>(options);
112c95acf05SAart Bik }
113