1c95acf05SAart Bik //===- VectorToLLVM.cpp - Conversion from Vector to the LLVM dialect ------===// 2c95acf05SAart Bik // 3c95acf05SAart Bik // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4c95acf05SAart Bik // See https://llvm.org/LICENSE.txt for license information. 5c95acf05SAart Bik // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6c95acf05SAart Bik // 7c95acf05SAart Bik //===----------------------------------------------------------------------===// 8c95acf05SAart Bik 9c95acf05SAart Bik #include "mlir/Conversion/VectorToLLVM/ConvertVectorToLLVM.h" 10c95acf05SAart Bik 11c95acf05SAart Bik #include "../PassDetail.h" 12c95acf05SAart Bik 13c95acf05SAart Bik #include "mlir/Conversion/AVX512ToLLVM/ConvertAVX512ToLLVM.h" 14aece4e27SJavier Setoain #include "mlir/Conversion/ArmSVEToLLVM/ArmSVEToLLVM.h" 15c95acf05SAart Bik #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVM.h" 16c95acf05SAart Bik #include "mlir/Conversion/StandardToLLVM/ConvertStandardToLLVMPass.h" 17c95acf05SAart Bik #include "mlir/Dialect/AVX512/AVX512Dialect.h" 187310501fSNicolas Vasilache #include "mlir/Dialect/ArmNeon/ArmNeonDialect.h" 19aece4e27SJavier Setoain #include "mlir/Dialect/ArmSVE/ArmSVEDialect.h" 20c95acf05SAart Bik #include "mlir/Dialect/LLVMIR/LLVMAVX512Dialect.h" 21aece4e27SJavier Setoain #include "mlir/Dialect/LLVMIR/LLVMArmSVEDialect.h" 22c95acf05SAart Bik #include "mlir/Dialect/LLVMIR/LLVMDialect.h" 23ba87f991SAlex Zinenko #include "mlir/Dialect/StandardOps/IR/Ops.h" 24c95acf05SAart Bik #include "mlir/Dialect/Vector/VectorOps.h" 25c95acf05SAart Bik #include "mlir/Transforms/GreedyPatternRewriteDriver.h" 26c95acf05SAart Bik 27c95acf05SAart Bik using namespace mlir; 28c95acf05SAart Bik using namespace mlir::vector; 29c95acf05SAart Bik 30c95acf05SAart Bik namespace { 31c95acf05SAart Bik struct LowerVectorToLLVMPass 32c95acf05SAart Bik : public ConvertVectorToLLVMBase<LowerVectorToLLVMPass> { 33c95acf05SAart Bik LowerVectorToLLVMPass(const LowerVectorToLLVMOptions &options) { 34c95acf05SAart Bik this->reassociateFPReductions = options.reassociateFPReductions; 35c95acf05SAart Bik this->enableIndexOptimizations = options.enableIndexOptimizations; 367310501fSNicolas Vasilache this->enableArmNeon = options.enableArmNeon; 37aece4e27SJavier Setoain this->enableArmSVE = options.enableArmSVE; 38c95acf05SAart Bik this->enableAVX512 = options.enableAVX512; 39c95acf05SAart Bik } 407310501fSNicolas Vasilache // Override explicitly to allow conditional dialect dependence. 417310501fSNicolas Vasilache void getDependentDialects(DialectRegistry ®istry) const override { 427310501fSNicolas Vasilache registry.insert<LLVM::LLVMDialect>(); 437310501fSNicolas Vasilache if (enableArmNeon) 44*6410ee0dSAlex Zinenko registry.insert<arm_neon::ArmNeonDialect>(); 45aece4e27SJavier Setoain if (enableArmSVE) 46aece4e27SJavier Setoain registry.insert<LLVM::LLVMArmSVEDialect>(); 477310501fSNicolas Vasilache if (enableAVX512) 487310501fSNicolas Vasilache registry.insert<LLVM::LLVMAVX512Dialect>(); 497310501fSNicolas Vasilache } 50c95acf05SAart Bik void runOnOperation() override; 51c95acf05SAart Bik }; 52c95acf05SAart Bik } // namespace 53c95acf05SAart Bik 54c95acf05SAart Bik void LowerVectorToLLVMPass::runOnOperation() { 55c95acf05SAart Bik // Perform progressive lowering of operations on slices and 56c95acf05SAart Bik // all contraction operations. Also applies folding and DCE. 57c95acf05SAart Bik { 58c95acf05SAart Bik OwningRewritePatternList patterns; 59c95acf05SAart Bik populateVectorToVectorCanonicalizationPatterns(patterns, &getContext()); 60c95acf05SAart Bik populateVectorSlicesLoweringPatterns(patterns, &getContext()); 61c95acf05SAart Bik populateVectorContractLoweringPatterns(patterns, &getContext()); 62e21adfa3SRiver Riddle (void)applyPatternsAndFoldGreedily(getOperation(), std::move(patterns)); 63c95acf05SAart Bik } 64c95acf05SAart Bik 65c95acf05SAart Bik // Convert to the LLVM IR dialect. 66c95acf05SAart Bik LLVMTypeConverter converter(&getContext()); 67c95acf05SAart Bik OwningRewritePatternList patterns; 68c95acf05SAart Bik populateVectorToLLVMMatrixConversionPatterns(converter, patterns); 69c95acf05SAart Bik populateVectorToLLVMConversionPatterns( 70c95acf05SAart Bik converter, patterns, reassociateFPReductions, enableIndexOptimizations); 71c95acf05SAart Bik populateVectorToLLVMMatrixConversionPatterns(converter, patterns); 72c95acf05SAart Bik 73c95acf05SAart Bik // Architecture specific augmentations. 74c95acf05SAart Bik LLVMConversionTarget target(getContext()); 75ba87f991SAlex Zinenko target.addLegalOp<LLVM::DialectCastOp>(); 76ba87f991SAlex Zinenko target.addLegalDialect<StandardOpsDialect>(); 77ba87f991SAlex Zinenko target.addLegalOp<UnrealizedConversionCastOp>(); 787310501fSNicolas Vasilache if (enableArmNeon) { 79*6410ee0dSAlex Zinenko // TODO: we may or may not want to include in-dialect lowering to 80*6410ee0dSAlex Zinenko // LLVM-compatible operations here. So far, all operations in the dialect 81*6410ee0dSAlex Zinenko // can be translated to LLVM IR so there is no conversion necessary. 82*6410ee0dSAlex Zinenko target.addLegalDialect<arm_neon::ArmNeonDialect>(); 837310501fSNicolas Vasilache } 84aece4e27SJavier Setoain if (enableArmSVE) { 85aece4e27SJavier Setoain target.addLegalDialect<LLVM::LLVMArmSVEDialect>(); 86aece4e27SJavier Setoain target.addIllegalDialect<arm_sve::ArmSVEDialect>(); 87ba87f991SAlex Zinenko auto hasScalableVectorType = [](TypeRange types) { 88ba87f991SAlex Zinenko for (Type type : types) 89ba87f991SAlex Zinenko if (type.isa<arm_sve::ScalableVectorType>()) 90ba87f991SAlex Zinenko return true; 91ba87f991SAlex Zinenko return false; 92ba87f991SAlex Zinenko }; 93ba87f991SAlex Zinenko // Remove any ArmSVE-specific types from function signatures and results. 94ba87f991SAlex Zinenko populateFuncOpTypeConversionPattern(patterns, &getContext(), converter); 95ba87f991SAlex Zinenko target.addDynamicallyLegalOp<FuncOp>([hasScalableVectorType](FuncOp op) { 96ba87f991SAlex Zinenko return !hasScalableVectorType(op.getType().getInputs()) && 97ba87f991SAlex Zinenko !hasScalableVectorType(op.getType().getResults()); 98ba87f991SAlex Zinenko }); 99ba87f991SAlex Zinenko target.addDynamicallyLegalOp<CallOp, CallIndirectOp, ReturnOp>( 100ba87f991SAlex Zinenko [hasScalableVectorType](Operation *op) { 101ba87f991SAlex Zinenko return !hasScalableVectorType(op->getOperandTypes()) && 102ba87f991SAlex Zinenko !hasScalableVectorType(op->getResultTypes()); 103ba87f991SAlex Zinenko }); 104aece4e27SJavier Setoain populateArmSVEToLLVMConversionPatterns(converter, patterns); 105aece4e27SJavier Setoain } 106c95acf05SAart Bik if (enableAVX512) { 107c95acf05SAart Bik target.addLegalDialect<LLVM::LLVMAVX512Dialect>(); 108c95acf05SAart Bik target.addIllegalDialect<avx512::AVX512Dialect>(); 109c95acf05SAart Bik populateAVX512ToLLVMConversionPatterns(converter, patterns); 110c95acf05SAart Bik } 111c95acf05SAart Bik 112c95acf05SAart Bik if (failed( 113c95acf05SAart Bik applyPartialConversion(getOperation(), target, std::move(patterns)))) 114c95acf05SAart Bik signalPassFailure(); 115c95acf05SAart Bik } 116c95acf05SAart Bik 117c95acf05SAart Bik std::unique_ptr<OperationPass<ModuleOp>> 118c95acf05SAart Bik mlir::createConvertVectorToLLVMPass(const LowerVectorToLLVMOptions &options) { 119c95acf05SAart Bik return std::make_unique<LowerVectorToLLVMPass>(options); 120c95acf05SAart Bik } 121