1c95acf05SAart Bik //===- VectorToLLVM.cpp - Conversion from Vector to the LLVM dialect ------===//
2c95acf05SAart Bik //
3c95acf05SAart Bik // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4c95acf05SAart Bik // See https://llvm.org/LICENSE.txt for license information.
5c95acf05SAart Bik // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6c95acf05SAart Bik //
7c95acf05SAart Bik //===----------------------------------------------------------------------===//
8c95acf05SAart Bik
9c95acf05SAart Bik #include "mlir/Conversion/VectorToLLVM/ConvertVectorToLLVM.h"
10c95acf05SAart Bik
11c95acf05SAart Bik #include "../PassDetail.h"
12c95acf05SAart Bik
1375e5f0aaSAlex Zinenko #include "mlir/Conversion/LLVMCommon/ConversionTarget.h"
1475e5f0aaSAlex Zinenko #include "mlir/Conversion/LLVMCommon/TypeConverter.h"
156ad7b97eSAart Bik #include "mlir/Dialect/AMX/AMXDialect.h"
166ad7b97eSAart Bik #include "mlir/Dialect/AMX/Transforms.h"
17a54f4eaeSMogball #include "mlir/Dialect/Arithmetic/IR/Arithmetic.h"
187310501fSNicolas Vasilache #include "mlir/Dialect/ArmNeon/ArmNeonDialect.h"
19aece4e27SJavier Setoain #include "mlir/Dialect/ArmSVE/ArmSVEDialect.h"
20b739badaSJavier Setoain #include "mlir/Dialect/ArmSVE/Transforms.h"
2123aa5a74SRiver Riddle #include "mlir/Dialect/Func/IR/FuncOps.h"
22c95acf05SAart Bik #include "mlir/Dialect/LLVMIR/LLVMDialect.h"
23e2310704SJulian Gross #include "mlir/Dialect/MemRef/IR/MemRef.h"
2499ef9eebSMatthias Springer #include "mlir/Dialect/Vector/Transforms/VectorRewritePatterns.h"
258508a63bSEmilio Cota #include "mlir/Dialect/X86Vector/Transforms.h"
268508a63bSEmilio Cota #include "mlir/Dialect/X86Vector/X86VectorDialect.h"
27c95acf05SAart Bik #include "mlir/Transforms/GreedyPatternRewriteDriver.h"
28c95acf05SAart Bik
29c95acf05SAart Bik using namespace mlir;
30c95acf05SAart Bik using namespace mlir::vector;
31c95acf05SAart Bik
32c95acf05SAart Bik namespace {
33c95acf05SAart Bik struct LowerVectorToLLVMPass
34c95acf05SAart Bik : public ConvertVectorToLLVMBase<LowerVectorToLLVMPass> {
LowerVectorToLLVMPass__anon686aecb70111::LowerVectorToLLVMPass35c95acf05SAart Bik LowerVectorToLLVMPass(const LowerVectorToLLVMOptions &options) {
36c95acf05SAart Bik this->reassociateFPReductions = options.reassociateFPReductions;
37*7bc8ad51SJavier Setoain this->force32BitVectorIndices = options.force32BitVectorIndices;
38cd392c0eSNicolas Vasilache this->armNeon = options.armNeon;
39cd392c0eSNicolas Vasilache this->armSVE = options.armSVE;
40cd392c0eSNicolas Vasilache this->amx = options.amx;
41cd392c0eSNicolas Vasilache this->x86Vector = options.x86Vector;
42c95acf05SAart Bik }
437310501fSNicolas Vasilache // Override explicitly to allow conditional dialect dependence.
getDependentDialects__anon686aecb70111::LowerVectorToLLVMPass447310501fSNicolas Vasilache void getDependentDialects(DialectRegistry ®istry) const override {
457310501fSNicolas Vasilache registry.insert<LLVM::LLVMDialect>();
46a54f4eaeSMogball registry.insert<arith::ArithmeticDialect>();
47e2310704SJulian Gross registry.insert<memref::MemRefDialect>();
48cd392c0eSNicolas Vasilache if (armNeon)
496410ee0dSAlex Zinenko registry.insert<arm_neon::ArmNeonDialect>();
50cd392c0eSNicolas Vasilache if (armSVE)
51b739badaSJavier Setoain registry.insert<arm_sve::ArmSVEDialect>();
52cd392c0eSNicolas Vasilache if (amx)
536ad7b97eSAart Bik registry.insert<amx::AMXDialect>();
54cd392c0eSNicolas Vasilache if (x86Vector)
558508a63bSEmilio Cota registry.insert<x86vector::X86VectorDialect>();
567310501fSNicolas Vasilache }
57c95acf05SAart Bik void runOnOperation() override;
58c95acf05SAart Bik };
59c95acf05SAart Bik } // namespace
60c95acf05SAart Bik
runOnOperation()61c95acf05SAart Bik void LowerVectorToLLVMPass::runOnOperation() {
62c95acf05SAart Bik // Perform progressive lowering of operations on slices and
63c95acf05SAart Bik // all contraction operations. Also applies folding and DCE.
64c95acf05SAart Bik {
65dc4e913bSChris Lattner RewritePatternSet patterns(&getContext());
663a506b31SChris Lattner populateVectorToVectorCanonicalizationPatterns(patterns);
673964c1dbSLei Zhang populateVectorBroadcastLoweringPatterns(patterns);
683a506b31SChris Lattner populateVectorContractLoweringPatterns(patterns);
693964c1dbSLei Zhang populateVectorMaskOpLoweringPatterns(patterns);
703964c1dbSLei Zhang populateVectorShapeCastLoweringPatterns(patterns);
71be8e2801Sthomasraoux populateVectorTransposeLoweringPatterns(patterns);
72d1a9e9a7SMatthias Springer // Vector transfer ops with rank > 1 should be lowered with VectorToSCF.
73d1a9e9a7SMatthias Springer populateVectorTransferLoweringPatterns(patterns, /*maxTransferRank=*/1);
74e21adfa3SRiver Riddle (void)applyPatternsAndFoldGreedily(getOperation(), std::move(patterns));
75c95acf05SAart Bik }
76c95acf05SAart Bik
77c95acf05SAart Bik // Convert to the LLVM IR dialect.
78c95acf05SAart Bik LLVMTypeConverter converter(&getContext());
79dc4e913bSChris Lattner RewritePatternSet patterns(&getContext());
80*7bc8ad51SJavier Setoain populateVectorMaskMaterializationPatterns(patterns, force32BitVectorIndices);
81d1a9e9a7SMatthias Springer populateVectorTransferLoweringPatterns(patterns);
82c95acf05SAart Bik populateVectorToLLVMMatrixConversionPatterns(converter, patterns);
83a75a46dbSJavier Setoain populateVectorToLLVMConversionPatterns(
84*7bc8ad51SJavier Setoain converter, patterns, reassociateFPReductions, force32BitVectorIndices);
85c95acf05SAart Bik populateVectorToLLVMMatrixConversionPatterns(converter, patterns);
86c95acf05SAart Bik
87c95acf05SAart Bik // Architecture specific augmentations.
88c95acf05SAart Bik LLVMConversionTarget target(getContext());
89a54f4eaeSMogball target.addLegalDialect<arith::ArithmeticDialect>();
90e2310704SJulian Gross target.addLegalDialect<memref::MemRefDialect>();
91ba87f991SAlex Zinenko target.addLegalOp<UnrealizedConversionCastOp>();
92cd392c0eSNicolas Vasilache if (armNeon) {
936410ee0dSAlex Zinenko // TODO: we may or may not want to include in-dialect lowering to
946410ee0dSAlex Zinenko // LLVM-compatible operations here. So far, all operations in the dialect
956410ee0dSAlex Zinenko // can be translated to LLVM IR so there is no conversion necessary.
966410ee0dSAlex Zinenko target.addLegalDialect<arm_neon::ArmNeonDialect>();
977310501fSNicolas Vasilache }
98cd392c0eSNicolas Vasilache if (armSVE) {
99b739badaSJavier Setoain configureArmSVELegalizeForExportTarget(target);
100b739badaSJavier Setoain populateArmSVELegalizeForLLVMExportPatterns(converter, patterns);
101aece4e27SJavier Setoain }
102cd392c0eSNicolas Vasilache if (amx) {
1036ad7b97eSAart Bik configureAMXLegalizeForExportTarget(target);
1046ad7b97eSAart Bik populateAMXLegalizeForLLVMExportPatterns(converter, patterns);
1056ad7b97eSAart Bik }
106cd392c0eSNicolas Vasilache if (x86Vector) {
1078508a63bSEmilio Cota configureX86VectorLegalizeForExportTarget(target);
1088508a63bSEmilio Cota populateX86VectorLegalizeForLLVMExportPatterns(converter, patterns);
109c95acf05SAart Bik }
110c95acf05SAart Bik
111c95acf05SAart Bik if (failed(
112c95acf05SAart Bik applyPartialConversion(getOperation(), target, std::move(patterns))))
113c95acf05SAart Bik signalPassFailure();
114c95acf05SAart Bik }
115c95acf05SAart Bik
116c95acf05SAart Bik std::unique_ptr<OperationPass<ModuleOp>>
createConvertVectorToLLVMPass(const LowerVectorToLLVMOptions & options)117c95acf05SAart Bik mlir::createConvertVectorToLLVMPass(const LowerVectorToLLVMOptions &options) {
118c95acf05SAart Bik return std::make_unique<LowerVectorToLLVMPass>(options);
119c95acf05SAart Bik }
120