1 //===- RegisterInfoEmitter.cpp - Generate a Register File Desc. -*- C++ -*-===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // This tablegen backend is responsible for emitting a description of a target 11 // register file for a code generator. It uses instances of the Register, 12 // RegisterAliases, and RegisterClass classes to gather this information. 13 // 14 //===----------------------------------------------------------------------===// 15 16 #include "RegisterInfoEmitter.h" 17 #include "CodeGenTarget.h" 18 #include "CodeGenRegisters.h" 19 #include "SequenceToOffsetTable.h" 20 #include "llvm/TableGen/Error.h" 21 #include "llvm/TableGen/Record.h" 22 #include "llvm/ADT/BitVector.h" 23 #include "llvm/ADT/StringExtras.h" 24 #include "llvm/ADT/STLExtras.h" 25 #include "llvm/ADT/Twine.h" 26 #include "llvm/Support/Format.h" 27 #include <algorithm> 28 #include <set> 29 using namespace llvm; 30 31 // runEnums - Print out enum values for all of the registers. 32 void RegisterInfoEmitter::runEnums(raw_ostream &OS, 33 CodeGenTarget &Target, CodeGenRegBank &Bank) { 34 const std::vector<CodeGenRegister*> &Registers = Bank.getRegisters(); 35 36 // Register enums are stored as uint16_t in the tables. Make sure we'll fit. 37 assert(Registers.size() <= 0xffff && "Too many regs to fit in tables"); 38 39 std::string Namespace = Registers[0]->TheDef->getValueAsString("Namespace"); 40 41 EmitSourceFileHeader("Target Register Enum Values", OS); 42 43 OS << "\n#ifdef GET_REGINFO_ENUM\n"; 44 OS << "#undef GET_REGINFO_ENUM\n"; 45 46 OS << "namespace llvm {\n\n"; 47 48 OS << "class MCRegisterClass;\n" 49 << "extern const MCRegisterClass " << Namespace 50 << "MCRegisterClasses[];\n\n"; 51 52 if (!Namespace.empty()) 53 OS << "namespace " << Namespace << " {\n"; 54 OS << "enum {\n NoRegister,\n"; 55 56 for (unsigned i = 0, e = Registers.size(); i != e; ++i) 57 OS << " " << Registers[i]->getName() << " = " << 58 Registers[i]->EnumValue << ",\n"; 59 assert(Registers.size() == Registers[Registers.size()-1]->EnumValue && 60 "Register enum value mismatch!"); 61 OS << " NUM_TARGET_REGS \t// " << Registers.size()+1 << "\n"; 62 OS << "};\n"; 63 if (!Namespace.empty()) 64 OS << "}\n"; 65 66 ArrayRef<CodeGenRegisterClass*> RegisterClasses = Bank.getRegClasses(); 67 if (!RegisterClasses.empty()) { 68 69 // RegisterClass enums are stored as uint16_t in the tables. 70 assert(RegisterClasses.size() <= 0xffff && 71 "Too many register classes to fit in tables"); 72 73 OS << "\n// Register classes\n"; 74 if (!Namespace.empty()) 75 OS << "namespace " << Namespace << " {\n"; 76 OS << "enum {\n"; 77 for (unsigned i = 0, e = RegisterClasses.size(); i != e; ++i) { 78 if (i) OS << ",\n"; 79 OS << " " << RegisterClasses[i]->getName() << "RegClassID"; 80 OS << " = " << i; 81 } 82 OS << "\n };\n"; 83 if (!Namespace.empty()) 84 OS << "}\n"; 85 } 86 87 const std::vector<Record*> RegAltNameIndices = Target.getRegAltNameIndices(); 88 // If the only definition is the default NoRegAltName, we don't need to 89 // emit anything. 90 if (RegAltNameIndices.size() > 1) { 91 OS << "\n// Register alternate name indices\n"; 92 if (!Namespace.empty()) 93 OS << "namespace " << Namespace << " {\n"; 94 OS << "enum {\n"; 95 for (unsigned i = 0, e = RegAltNameIndices.size(); i != e; ++i) 96 OS << " " << RegAltNameIndices[i]->getName() << ",\t// " << i << "\n"; 97 OS << " NUM_TARGET_REG_ALT_NAMES = " << RegAltNameIndices.size() << "\n"; 98 OS << "};\n"; 99 if (!Namespace.empty()) 100 OS << "}\n"; 101 } 102 103 ArrayRef<CodeGenSubRegIndex*> SubRegIndices = Bank.getSubRegIndices(); 104 if (!SubRegIndices.empty()) { 105 OS << "\n// Subregister indices\n"; 106 std::string Namespace = 107 SubRegIndices[0]->getNamespace(); 108 if (!Namespace.empty()) 109 OS << "namespace " << Namespace << " {\n"; 110 OS << "enum {\n NoSubRegister,\n"; 111 for (unsigned i = 0, e = Bank.getNumNamedIndices(); i != e; ++i) 112 OS << " " << SubRegIndices[i]->getName() << ",\t// " << i+1 << "\n"; 113 OS << " NUM_TARGET_NAMED_SUBREGS\n};\n"; 114 if (!Namespace.empty()) 115 OS << "}\n"; 116 } 117 118 OS << "} // End llvm namespace \n"; 119 OS << "#endif // GET_REGINFO_ENUM\n\n"; 120 } 121 122 void RegisterInfoEmitter:: 123 EmitRegUnitPressure(raw_ostream &OS, const CodeGenRegBank &RegBank, 124 const std::string &ClassName) { 125 unsigned NumRCs = RegBank.getRegClasses().size(); 126 unsigned NumSets = RegBank.getNumRegPressureSets(); 127 128 OS << "/// Get the weight in units of pressure for this register class.\n" 129 << "const RegClassWeight &" << ClassName << "::\n" 130 << "getRegClassWeight(const TargetRegisterClass *RC) const {\n" 131 << " static const RegClassWeight RCWeightTable[] = {\n"; 132 for (unsigned i = 0, e = NumRCs; i != e; ++i) { 133 const CodeGenRegisterClass &RC = *RegBank.getRegClasses()[i]; 134 const CodeGenRegister::Set &Regs = RC.getMembers(); 135 if (Regs.empty()) 136 OS << " {0, 0"; 137 else { 138 std::vector<unsigned> RegUnits; 139 RC.buildRegUnitSet(RegUnits); 140 OS << " {" << (*Regs.begin())->getWeight(RegBank) 141 << ", " << RegBank.getRegUnitSetWeight(RegUnits); 142 } 143 OS << "}, \t// " << RC.getName() << "\n"; 144 } 145 OS << " {0, 0} };\n" 146 << " return RCWeightTable[RC->getID()];\n" 147 << "}\n\n"; 148 149 OS << "\n" 150 << "// Get the number of dimensions of register pressure.\n" 151 << "unsigned " << ClassName << "::getNumRegPressureSets() const {\n" 152 << " return " << NumSets << ";\n}\n\n"; 153 154 OS << "// Get the name of this register unit pressure set.\n" 155 << "const char *" << ClassName << "::\n" 156 << "getRegPressureSetName(unsigned Idx) const {\n" 157 << " static const char *PressureNameTable[] = {\n"; 158 for (unsigned i = 0; i < NumSets; ++i ) { 159 OS << " \"" << RegBank.getRegPressureSet(i).Name << "\",\n"; 160 } 161 OS << " 0 };\n" 162 << " return PressureNameTable[Idx];\n" 163 << "}\n\n"; 164 165 OS << "// Get the register unit pressure limit for this dimension.\n" 166 << "// This limit must be adjusted dynamically for reserved registers.\n" 167 << "unsigned " << ClassName << "::\n" 168 << "getRegPressureSetLimit(unsigned Idx) const {\n" 169 << " static const unsigned PressureLimitTable[] = {\n"; 170 for (unsigned i = 0; i < NumSets; ++i ) { 171 const RegUnitSet &RegUnits = RegBank.getRegPressureSet(i); 172 OS << " " << RegBank.getRegUnitSetWeight(RegUnits.Units) 173 << ", \t// " << i << ": " << RegUnits.Name << "\n"; 174 } 175 OS << " 0 };\n" 176 << " return PressureLimitTable[Idx];\n" 177 << "}\n\n"; 178 179 OS << "/// Get the dimensions of register pressure " 180 << "impacted by this register class.\n" 181 << "/// Returns a -1 terminated array of pressure set IDs\n" 182 << "const int* " << ClassName << "::\n" 183 << "getRegClassPressureSets(const TargetRegisterClass *RC) const {\n" 184 << " static const int RCSetsTable[] = {\n "; 185 std::vector<unsigned> RCSetStarts(NumRCs); 186 for (unsigned i = 0, StartIdx = 0, e = NumRCs; i != e; ++i) { 187 RCSetStarts[i] = StartIdx; 188 ArrayRef<unsigned> PSetIDs = RegBank.getRCPressureSetIDs(i); 189 for (ArrayRef<unsigned>::iterator PSetI = PSetIDs.begin(), 190 PSetE = PSetIDs.end(); PSetI != PSetE; ++PSetI) { 191 OS << *PSetI << ", "; 192 ++StartIdx; 193 } 194 OS << "-1, \t// " << RegBank.getRegClasses()[i]->getName() << "\n "; 195 ++StartIdx; 196 } 197 OS << "-1 };\n"; 198 OS << " static const unsigned RCSetStartTable[] = {\n "; 199 for (unsigned i = 0, e = NumRCs; i != e; ++i) { 200 OS << RCSetStarts[i] << ","; 201 } 202 OS << "0 };\n" 203 << " unsigned SetListStart = RCSetStartTable[RC->getID()];\n" 204 << " return &RCSetsTable[SetListStart];\n" 205 << "}\n\n"; 206 } 207 208 void 209 RegisterInfoEmitter::EmitRegMappingTables(raw_ostream &OS, 210 const std::vector<CodeGenRegister*> &Regs, 211 bool isCtor) { 212 // Collect all information about dwarf register numbers 213 typedef std::map<Record*, std::vector<int64_t>, LessRecord> DwarfRegNumsMapTy; 214 DwarfRegNumsMapTy DwarfRegNums; 215 216 // First, just pull all provided information to the map 217 unsigned maxLength = 0; 218 for (unsigned i = 0, e = Regs.size(); i != e; ++i) { 219 Record *Reg = Regs[i]->TheDef; 220 std::vector<int64_t> RegNums = Reg->getValueAsListOfInts("DwarfNumbers"); 221 maxLength = std::max((size_t)maxLength, RegNums.size()); 222 if (DwarfRegNums.count(Reg)) 223 PrintWarning(Reg->getLoc(), Twine("DWARF numbers for register ") + 224 getQualifiedName(Reg) + "specified multiple times"); 225 DwarfRegNums[Reg] = RegNums; 226 } 227 228 if (!maxLength) 229 return; 230 231 // Now we know maximal length of number list. Append -1's, where needed 232 for (DwarfRegNumsMapTy::iterator 233 I = DwarfRegNums.begin(), E = DwarfRegNums.end(); I != E; ++I) 234 for (unsigned i = I->second.size(), e = maxLength; i != e; ++i) 235 I->second.push_back(-1); 236 237 std::string Namespace = Regs[0]->TheDef->getValueAsString("Namespace"); 238 239 OS << "// " << Namespace << " Dwarf<->LLVM register mappings.\n"; 240 241 // Emit reverse information about the dwarf register numbers. 242 for (unsigned j = 0; j < 2; ++j) { 243 for (unsigned i = 0, e = maxLength; i != e; ++i) { 244 OS << "extern const MCRegisterInfo::DwarfLLVMRegPair " << Namespace; 245 OS << (j == 0 ? "DwarfFlavour" : "EHFlavour"); 246 OS << i << "Dwarf2L[]"; 247 248 if (!isCtor) { 249 OS << " = {\n"; 250 251 // Store the mapping sorted by the LLVM reg num so lookup can be done 252 // with a binary search. 253 std::map<uint64_t, Record*> Dwarf2LMap; 254 for (DwarfRegNumsMapTy::iterator 255 I = DwarfRegNums.begin(), E = DwarfRegNums.end(); I != E; ++I) { 256 int DwarfRegNo = I->second[i]; 257 if (DwarfRegNo < 0) 258 continue; 259 Dwarf2LMap[DwarfRegNo] = I->first; 260 } 261 262 for (std::map<uint64_t, Record*>::iterator 263 I = Dwarf2LMap.begin(), E = Dwarf2LMap.end(); I != E; ++I) 264 OS << " { " << I->first << "U, " << getQualifiedName(I->second) 265 << " },\n"; 266 267 OS << "};\n"; 268 } else { 269 OS << ";\n"; 270 } 271 272 // We have to store the size in a const global, it's used in multiple 273 // places. 274 OS << "extern const unsigned " << Namespace 275 << (j == 0 ? "DwarfFlavour" : "EHFlavour") << i << "Dwarf2LSize"; 276 if (!isCtor) 277 OS << " = sizeof(" << Namespace 278 << (j == 0 ? "DwarfFlavour" : "EHFlavour") << i 279 << "Dwarf2L)/sizeof(MCRegisterInfo::DwarfLLVMRegPair);\n\n"; 280 else 281 OS << ";\n\n"; 282 } 283 } 284 285 for (unsigned i = 0, e = Regs.size(); i != e; ++i) { 286 Record *Reg = Regs[i]->TheDef; 287 const RecordVal *V = Reg->getValue("DwarfAlias"); 288 if (!V || !V->getValue()) 289 continue; 290 291 DefInit *DI = dynamic_cast<DefInit*>(V->getValue()); 292 Record *Alias = DI->getDef(); 293 DwarfRegNums[Reg] = DwarfRegNums[Alias]; 294 } 295 296 // Emit information about the dwarf register numbers. 297 for (unsigned j = 0; j < 2; ++j) { 298 for (unsigned i = 0, e = maxLength; i != e; ++i) { 299 OS << "extern const MCRegisterInfo::DwarfLLVMRegPair " << Namespace; 300 OS << (j == 0 ? "DwarfFlavour" : "EHFlavour"); 301 OS << i << "L2Dwarf[]"; 302 if (!isCtor) { 303 OS << " = {\n"; 304 // Store the mapping sorted by the Dwarf reg num so lookup can be done 305 // with a binary search. 306 for (DwarfRegNumsMapTy::iterator 307 I = DwarfRegNums.begin(), E = DwarfRegNums.end(); I != E; ++I) { 308 int RegNo = I->second[i]; 309 if (RegNo == -1) // -1 is the default value, don't emit a mapping. 310 continue; 311 312 OS << " { " << getQualifiedName(I->first) << ", " << RegNo 313 << "U },\n"; 314 } 315 OS << "};\n"; 316 } else { 317 OS << ";\n"; 318 } 319 320 // We have to store the size in a const global, it's used in multiple 321 // places. 322 OS << "extern const unsigned " << Namespace 323 << (j == 0 ? "DwarfFlavour" : "EHFlavour") << i << "L2DwarfSize"; 324 if (!isCtor) 325 OS << " = sizeof(" << Namespace 326 << (j == 0 ? "DwarfFlavour" : "EHFlavour") << i 327 << "L2Dwarf)/sizeof(MCRegisterInfo::DwarfLLVMRegPair);\n\n"; 328 else 329 OS << ";\n\n"; 330 } 331 } 332 } 333 334 void 335 RegisterInfoEmitter::EmitRegMapping(raw_ostream &OS, 336 const std::vector<CodeGenRegister*> &Regs, 337 bool isCtor) { 338 // Emit the initializer so the tables from EmitRegMappingTables get wired up 339 // to the MCRegisterInfo object. 340 unsigned maxLength = 0; 341 for (unsigned i = 0, e = Regs.size(); i != e; ++i) { 342 Record *Reg = Regs[i]->TheDef; 343 maxLength = std::max((size_t)maxLength, 344 Reg->getValueAsListOfInts("DwarfNumbers").size()); 345 } 346 347 if (!maxLength) 348 return; 349 350 std::string Namespace = Regs[0]->TheDef->getValueAsString("Namespace"); 351 352 // Emit reverse information about the dwarf register numbers. 353 for (unsigned j = 0; j < 2; ++j) { 354 OS << " switch ("; 355 if (j == 0) 356 OS << "DwarfFlavour"; 357 else 358 OS << "EHFlavour"; 359 OS << ") {\n" 360 << " default:\n" 361 << " llvm_unreachable(\"Unknown DWARF flavour\");\n"; 362 363 for (unsigned i = 0, e = maxLength; i != e; ++i) { 364 OS << " case " << i << ":\n"; 365 OS << " "; 366 if (!isCtor) 367 OS << "RI->"; 368 std::string Tmp; 369 raw_string_ostream(Tmp) << Namespace 370 << (j == 0 ? "DwarfFlavour" : "EHFlavour") << i 371 << "Dwarf2L"; 372 OS << "mapDwarfRegsToLLVMRegs(" << Tmp << ", " << Tmp << "Size, "; 373 if (j == 0) 374 OS << "false"; 375 else 376 OS << "true"; 377 OS << ");\n"; 378 OS << " break;\n"; 379 } 380 OS << " }\n"; 381 } 382 383 // Emit information about the dwarf register numbers. 384 for (unsigned j = 0; j < 2; ++j) { 385 OS << " switch ("; 386 if (j == 0) 387 OS << "DwarfFlavour"; 388 else 389 OS << "EHFlavour"; 390 OS << ") {\n" 391 << " default:\n" 392 << " llvm_unreachable(\"Unknown DWARF flavour\");\n"; 393 394 for (unsigned i = 0, e = maxLength; i != e; ++i) { 395 OS << " case " << i << ":\n"; 396 OS << " "; 397 if (!isCtor) 398 OS << "RI->"; 399 std::string Tmp; 400 raw_string_ostream(Tmp) << Namespace 401 << (j == 0 ? "DwarfFlavour" : "EHFlavour") << i 402 << "L2Dwarf"; 403 OS << "mapLLVMRegsToDwarfRegs(" << Tmp << ", " << Tmp << "Size, "; 404 if (j == 0) 405 OS << "false"; 406 else 407 OS << "true"; 408 OS << ");\n"; 409 OS << " break;\n"; 410 } 411 OS << " }\n"; 412 } 413 } 414 415 // Print a BitVector as a sequence of hex numbers using a little-endian mapping. 416 // Width is the number of bits per hex number. 417 static void printBitVectorAsHex(raw_ostream &OS, 418 const BitVector &Bits, 419 unsigned Width) { 420 assert(Width <= 32 && "Width too large"); 421 unsigned Digits = (Width + 3) / 4; 422 for (unsigned i = 0, e = Bits.size(); i < e; i += Width) { 423 unsigned Value = 0; 424 for (unsigned j = 0; j != Width && i + j != e; ++j) 425 Value |= Bits.test(i + j) << j; 426 OS << format("0x%0*x, ", Digits, Value); 427 } 428 } 429 430 // Helper to emit a set of bits into a constant byte array. 431 class BitVectorEmitter { 432 BitVector Values; 433 public: 434 void add(unsigned v) { 435 if (v >= Values.size()) 436 Values.resize(((v/8)+1)*8); // Round up to the next byte. 437 Values[v] = true; 438 } 439 440 void print(raw_ostream &OS) { 441 printBitVectorAsHex(OS, Values, 8); 442 } 443 }; 444 445 static void printRegister(raw_ostream &OS, const CodeGenRegister *Reg) { 446 OS << getQualifiedName(Reg->TheDef); 447 } 448 449 static void printSimpleValueType(raw_ostream &OS, MVT::SimpleValueType VT) { 450 OS << getEnumName(VT); 451 } 452 453 // 454 // runMCDesc - Print out MC register descriptions. 455 // 456 void 457 RegisterInfoEmitter::runMCDesc(raw_ostream &OS, CodeGenTarget &Target, 458 CodeGenRegBank &RegBank) { 459 EmitSourceFileHeader("MC Register Information", OS); 460 461 OS << "\n#ifdef GET_REGINFO_MC_DESC\n"; 462 OS << "#undef GET_REGINFO_MC_DESC\n"; 463 464 const std::vector<CodeGenRegister*> &Regs = RegBank.getRegisters(); 465 std::map<const CodeGenRegister*, CodeGenRegister::Set> Overlaps; 466 RegBank.computeOverlaps(Overlaps); 467 468 // The lists of sub-registers, super-registers, and overlaps all go in the 469 // same array. That allows us to share suffixes. 470 typedef std::vector<const CodeGenRegister*> RegVec; 471 SmallVector<RegVec, 4> SubRegLists(Regs.size()); 472 SmallVector<RegVec, 4> OverlapLists(Regs.size()); 473 SequenceToOffsetTable<RegVec, CodeGenRegister::Less> RegSeqs; 474 475 // Precompute register lists for the SequenceToOffsetTable. 476 for (unsigned i = 0, e = Regs.size(); i != e; ++i) { 477 const CodeGenRegister *Reg = Regs[i]; 478 479 // Compute the ordered sub-register list. 480 SetVector<const CodeGenRegister*> SR; 481 Reg->addSubRegsPreOrder(SR, RegBank); 482 RegVec &SubRegList = SubRegLists[i]; 483 SubRegList.assign(SR.begin(), SR.end()); 484 RegSeqs.add(SubRegList); 485 486 // Super-registers are already computed. 487 const RegVec &SuperRegList = Reg->getSuperRegs(); 488 RegSeqs.add(SuperRegList); 489 490 // The list of overlaps doesn't need to have any particular order, except 491 // Reg itself must be the first element. Pick an ordering that has one of 492 // the other lists as a suffix. 493 RegVec &OverlapList = OverlapLists[i]; 494 const RegVec &Suffix = SubRegList.size() > SuperRegList.size() ? 495 SubRegList : SuperRegList; 496 CodeGenRegister::Set Omit(Suffix.begin(), Suffix.end()); 497 498 // First element is Reg itself. 499 OverlapList.push_back(Reg); 500 Omit.insert(Reg); 501 502 // Any elements not in Suffix. 503 const CodeGenRegister::Set &OSet = Overlaps[Reg]; 504 std::set_difference(OSet.begin(), OSet.end(), 505 Omit.begin(), Omit.end(), 506 std::back_inserter(OverlapList), 507 CodeGenRegister::Less()); 508 509 // Finally, Suffix itself. 510 OverlapList.insert(OverlapList.end(), Suffix.begin(), Suffix.end()); 511 RegSeqs.add(OverlapList); 512 } 513 514 // Compute the final layout of the sequence table. 515 RegSeqs.layout(); 516 517 OS << "namespace llvm {\n\n"; 518 519 const std::string &TargetName = Target.getName(); 520 521 // Emit the shared table of register lists. 522 OS << "extern const uint16_t " << TargetName << "RegLists[] = {\n"; 523 RegSeqs.emit(OS, printRegister); 524 OS << "};\n\n"; 525 526 OS << "extern const MCRegisterDesc " << TargetName 527 << "RegDesc[] = { // Descriptors\n"; 528 OS << " { \"NOREG\", 0, 0, 0 },\n"; 529 530 // Emit the register descriptors now. 531 for (unsigned i = 0, e = Regs.size(); i != e; ++i) { 532 const CodeGenRegister *Reg = Regs[i]; 533 OS << " { \"" << Reg->getName() << "\", " 534 << RegSeqs.get(OverlapLists[i]) << ", " 535 << RegSeqs.get(SubRegLists[i]) << ", " 536 << RegSeqs.get(Reg->getSuperRegs()) << " },\n"; 537 } 538 OS << "};\n\n"; // End of register descriptors... 539 540 ArrayRef<CodeGenRegisterClass*> RegisterClasses = RegBank.getRegClasses(); 541 542 // Loop over all of the register classes... emitting each one. 543 OS << "namespace { // Register classes...\n"; 544 545 // Emit the register enum value arrays for each RegisterClass 546 for (unsigned rc = 0, e = RegisterClasses.size(); rc != e; ++rc) { 547 const CodeGenRegisterClass &RC = *RegisterClasses[rc]; 548 ArrayRef<Record*> Order = RC.getOrder(); 549 550 // Give the register class a legal C name if it's anonymous. 551 std::string Name = RC.getName(); 552 553 // Emit the register list now. 554 OS << " // " << Name << " Register Class...\n" 555 << " const uint16_t " << Name 556 << "[] = {\n "; 557 for (unsigned i = 0, e = Order.size(); i != e; ++i) { 558 Record *Reg = Order[i]; 559 OS << getQualifiedName(Reg) << ", "; 560 } 561 OS << "\n };\n\n"; 562 563 OS << " // " << Name << " Bit set.\n" 564 << " const uint8_t " << Name 565 << "Bits[] = {\n "; 566 BitVectorEmitter BVE; 567 for (unsigned i = 0, e = Order.size(); i != e; ++i) { 568 Record *Reg = Order[i]; 569 BVE.add(Target.getRegBank().getReg(Reg)->EnumValue); 570 } 571 BVE.print(OS); 572 OS << "\n };\n\n"; 573 574 } 575 OS << "}\n\n"; 576 577 OS << "extern const MCRegisterClass " << TargetName 578 << "MCRegisterClasses[] = {\n"; 579 580 for (unsigned rc = 0, e = RegisterClasses.size(); rc != e; ++rc) { 581 const CodeGenRegisterClass &RC = *RegisterClasses[rc]; 582 583 // Asserts to make sure values will fit in table assuming types from 584 // MCRegisterInfo.h 585 assert((RC.SpillSize/8) <= 0xffff && "SpillSize too large."); 586 assert((RC.SpillAlignment/8) <= 0xffff && "SpillAlignment too large."); 587 assert(RC.CopyCost >= -128 && RC.CopyCost <= 127 && "Copy cost too large."); 588 589 OS << " { " << '\"' << RC.getName() << "\", " 590 << RC.getName() << ", " << RC.getName() << "Bits, " 591 << RC.getOrder().size() << ", sizeof(" << RC.getName() << "Bits), " 592 << RC.getQualifiedName() + "RegClassID" << ", " 593 << RC.SpillSize/8 << ", " 594 << RC.SpillAlignment/8 << ", " 595 << RC.CopyCost << ", " 596 << RC.Allocatable << " },\n"; 597 } 598 599 OS << "};\n\n"; 600 601 // Emit the data table for getSubReg(). 602 ArrayRef<CodeGenSubRegIndex*> SubRegIndices = RegBank.getSubRegIndices(); 603 if (SubRegIndices.size()) { 604 OS << "const uint16_t " << TargetName << "SubRegTable[][" 605 << SubRegIndices.size() << "] = {\n"; 606 for (unsigned i = 0, e = Regs.size(); i != e; ++i) { 607 const CodeGenRegister::SubRegMap &SRM = Regs[i]->getSubRegs(); 608 OS << " /* " << Regs[i]->TheDef->getName() << " */\n"; 609 if (SRM.empty()) { 610 OS << " {0},\n"; 611 continue; 612 } 613 OS << " {"; 614 for (unsigned j = 0, je = SubRegIndices.size(); j != je; ++j) { 615 // FIXME: We really should keep this to 80 columns... 616 CodeGenRegister::SubRegMap::const_iterator SubReg = 617 SRM.find(SubRegIndices[j]); 618 if (SubReg != SRM.end()) 619 OS << getQualifiedName(SubReg->second->TheDef); 620 else 621 OS << "0"; 622 if (j != je - 1) 623 OS << ", "; 624 } 625 OS << "}" << (i != e ? "," : "") << "\n"; 626 } 627 OS << "};\n\n"; 628 OS << "const uint16_t *get" << TargetName 629 << "SubRegTable() {\n return (const uint16_t *)" << TargetName 630 << "SubRegTable;\n}\n\n"; 631 } 632 633 EmitRegMappingTables(OS, Regs, false); 634 635 // MCRegisterInfo initialization routine. 636 OS << "static inline void Init" << TargetName 637 << "MCRegisterInfo(MCRegisterInfo *RI, unsigned RA, " 638 << "unsigned DwarfFlavour = 0, unsigned EHFlavour = 0) {\n"; 639 OS << " RI->InitMCRegisterInfo(" << TargetName << "RegDesc, " 640 << Regs.size()+1 << ", RA, " << TargetName << "MCRegisterClasses, " 641 << RegisterClasses.size() << ", " << TargetName << "RegLists, "; 642 if (SubRegIndices.size() != 0) 643 OS << "(uint16_t*)" << TargetName << "SubRegTable, " 644 << SubRegIndices.size() << ");\n\n"; 645 else 646 OS << "NULL, 0);\n\n"; 647 648 EmitRegMapping(OS, Regs, false); 649 650 OS << "}\n\n"; 651 652 OS << "} // End llvm namespace \n"; 653 OS << "#endif // GET_REGINFO_MC_DESC\n\n"; 654 } 655 656 void 657 RegisterInfoEmitter::runTargetHeader(raw_ostream &OS, CodeGenTarget &Target, 658 CodeGenRegBank &RegBank) { 659 EmitSourceFileHeader("Register Information Header Fragment", OS); 660 661 OS << "\n#ifdef GET_REGINFO_HEADER\n"; 662 OS << "#undef GET_REGINFO_HEADER\n"; 663 664 const std::string &TargetName = Target.getName(); 665 std::string ClassName = TargetName + "GenRegisterInfo"; 666 667 OS << "#include \"llvm/Target/TargetRegisterInfo.h\"\n\n"; 668 669 OS << "namespace llvm {\n\n"; 670 671 OS << "struct " << ClassName << " : public TargetRegisterInfo {\n" 672 << " explicit " << ClassName 673 << "(unsigned RA, unsigned D = 0, unsigned E = 0);\n" 674 << " virtual bool needsStackRealignment(const MachineFunction &) const\n" 675 << " { return false; }\n" 676 << " unsigned composeSubRegIndices(unsigned, unsigned) const;\n" 677 << " const TargetRegisterClass *" 678 "getSubClassWithSubReg(const TargetRegisterClass*, unsigned) const;\n" 679 << " const TargetRegisterClass *getMatchingSuperRegClass(" 680 "const TargetRegisterClass*, const TargetRegisterClass*, " 681 "unsigned) const;\n" 682 << " const RegClassWeight &getRegClassWeight(" 683 << "const TargetRegisterClass *RC) const;\n" 684 << " unsigned getNumRegPressureSets() const;\n" 685 << " const char *getRegPressureSetName(unsigned Idx) const;\n" 686 << " unsigned getRegPressureSetLimit(unsigned Idx) const;\n" 687 << " const int *getRegClassPressureSets(" 688 << "const TargetRegisterClass *RC) const;\n" 689 << "};\n\n"; 690 691 ArrayRef<CodeGenRegisterClass*> RegisterClasses = RegBank.getRegClasses(); 692 693 if (!RegisterClasses.empty()) { 694 OS << "namespace " << RegisterClasses[0]->Namespace 695 << " { // Register classes\n"; 696 697 for (unsigned i = 0, e = RegisterClasses.size(); i != e; ++i) { 698 const CodeGenRegisterClass &RC = *RegisterClasses[i]; 699 const std::string &Name = RC.getName(); 700 701 // Output the extern for the instance. 702 OS << " extern const TargetRegisterClass " << Name << "RegClass;\n"; 703 } 704 OS << "} // end of namespace " << TargetName << "\n\n"; 705 } 706 OS << "} // End llvm namespace \n"; 707 OS << "#endif // GET_REGINFO_HEADER\n\n"; 708 } 709 710 // 711 // runTargetDesc - Output the target register and register file descriptions. 712 // 713 void 714 RegisterInfoEmitter::runTargetDesc(raw_ostream &OS, CodeGenTarget &Target, 715 CodeGenRegBank &RegBank){ 716 EmitSourceFileHeader("Target Register and Register Classes Information", OS); 717 718 OS << "\n#ifdef GET_REGINFO_TARGET_DESC\n"; 719 OS << "#undef GET_REGINFO_TARGET_DESC\n"; 720 721 OS << "namespace llvm {\n\n"; 722 723 // Get access to MCRegisterClass data. 724 OS << "extern const MCRegisterClass " << Target.getName() 725 << "MCRegisterClasses[];\n"; 726 727 // Start out by emitting each of the register classes. 728 ArrayRef<CodeGenRegisterClass*> RegisterClasses = RegBank.getRegClasses(); 729 730 // Collect all registers belonging to any allocatable class. 731 std::set<Record*> AllocatableRegs; 732 733 // Collect allocatable registers. 734 for (unsigned rc = 0, e = RegisterClasses.size(); rc != e; ++rc) { 735 const CodeGenRegisterClass &RC = *RegisterClasses[rc]; 736 ArrayRef<Record*> Order = RC.getOrder(); 737 738 if (RC.Allocatable) 739 AllocatableRegs.insert(Order.begin(), Order.end()); 740 } 741 742 // Build a shared array of value types. 743 SequenceToOffsetTable<std::vector<MVT::SimpleValueType> > VTSeqs; 744 for (unsigned rc = 0, e = RegisterClasses.size(); rc != e; ++rc) 745 VTSeqs.add(RegisterClasses[rc]->VTs); 746 VTSeqs.layout(); 747 OS << "\nstatic const MVT::SimpleValueType VTLists[] = {\n"; 748 VTSeqs.emit(OS, printSimpleValueType, "MVT::Other"); 749 OS << "};\n"; 750 751 // Now that all of the structs have been emitted, emit the instances. 752 if (!RegisterClasses.empty()) { 753 std::map<unsigned, std::set<unsigned> > SuperRegClassMap; 754 755 OS << "\nstatic const TargetRegisterClass *const " 756 << "NullRegClasses[] = { NULL };\n\n"; 757 758 unsigned NumSubRegIndices = RegBank.getSubRegIndices().size(); 759 760 if (NumSubRegIndices) { 761 // Compute the super-register classes for each RegisterClass 762 for (unsigned rc = 0, e = RegisterClasses.size(); rc != e; ++rc) { 763 const CodeGenRegisterClass &RC = *RegisterClasses[rc]; 764 for (DenseMap<Record*,Record*>::const_iterator 765 i = RC.SubRegClasses.begin(), 766 e = RC.SubRegClasses.end(); i != e; ++i) { 767 // Find the register class number of i->second for SuperRegClassMap. 768 const CodeGenRegisterClass *RC2 = RegBank.getRegClass(i->second); 769 assert(RC2 && "Invalid register class in SubRegClasses"); 770 SuperRegClassMap[RC2->EnumValue].insert(rc); 771 } 772 } 773 774 // Emit the super-register classes for each RegisterClass 775 for (unsigned rc = 0, e = RegisterClasses.size(); rc != e; ++rc) { 776 const CodeGenRegisterClass &RC = *RegisterClasses[rc]; 777 778 // Give the register class a legal C name if it's anonymous. 779 std::string Name = RC.getName(); 780 781 OS << "// " << Name 782 << " Super-register Classes...\n" 783 << "static const TargetRegisterClass *const " 784 << Name << "SuperRegClasses[] = {\n "; 785 786 bool Empty = true; 787 std::map<unsigned, std::set<unsigned> >::iterator I = 788 SuperRegClassMap.find(rc); 789 if (I != SuperRegClassMap.end()) { 790 for (std::set<unsigned>::iterator II = I->second.begin(), 791 EE = I->second.end(); II != EE; ++II) { 792 const CodeGenRegisterClass &RC2 = *RegisterClasses[*II]; 793 if (!Empty) 794 OS << ", "; 795 OS << "&" << RC2.getQualifiedName() << "RegClass"; 796 Empty = false; 797 } 798 } 799 800 OS << (!Empty ? ", " : "") << "NULL"; 801 OS << "\n};\n\n"; 802 } 803 } 804 805 // Emit the sub-classes array for each RegisterClass 806 for (unsigned rc = 0, e = RegisterClasses.size(); rc != e; ++rc) { 807 const CodeGenRegisterClass &RC = *RegisterClasses[rc]; 808 809 // Give the register class a legal C name if it's anonymous. 810 std::string Name = RC.getName(); 811 812 OS << "static const uint32_t " << Name << "SubclassMask[] = {\n "; 813 printBitVectorAsHex(OS, RC.getSubClasses(), 32); 814 OS << "\n};\n\n"; 815 } 816 817 // Emit NULL terminated super-class lists. 818 for (unsigned rc = 0, e = RegisterClasses.size(); rc != e; ++rc) { 819 const CodeGenRegisterClass &RC = *RegisterClasses[rc]; 820 ArrayRef<CodeGenRegisterClass*> Supers = RC.getSuperClasses(); 821 822 // Skip classes without supers. We can reuse NullRegClasses. 823 if (Supers.empty()) 824 continue; 825 826 OS << "static const TargetRegisterClass *const " 827 << RC.getName() << "Superclasses[] = {\n"; 828 for (unsigned i = 0; i != Supers.size(); ++i) 829 OS << " &" << Supers[i]->getQualifiedName() << "RegClass,\n"; 830 OS << " NULL\n};\n\n"; 831 } 832 833 // Emit methods. 834 for (unsigned i = 0, e = RegisterClasses.size(); i != e; ++i) { 835 const CodeGenRegisterClass &RC = *RegisterClasses[i]; 836 if (!RC.AltOrderSelect.empty()) { 837 OS << "\nstatic inline unsigned " << RC.getName() 838 << "AltOrderSelect(const MachineFunction &MF) {" 839 << RC.AltOrderSelect << "}\n\n" 840 << "static ArrayRef<uint16_t> " << RC.getName() 841 << "GetRawAllocationOrder(const MachineFunction &MF) {\n"; 842 for (unsigned oi = 1 , oe = RC.getNumOrders(); oi != oe; ++oi) { 843 ArrayRef<Record*> Elems = RC.getOrder(oi); 844 if (!Elems.empty()) { 845 OS << " static const uint16_t AltOrder" << oi << "[] = {"; 846 for (unsigned elem = 0; elem != Elems.size(); ++elem) 847 OS << (elem ? ", " : " ") << getQualifiedName(Elems[elem]); 848 OS << " };\n"; 849 } 850 } 851 OS << " const MCRegisterClass &MCR = " << Target.getName() 852 << "MCRegisterClasses[" << RC.getQualifiedName() + "RegClassID];\n" 853 << " const ArrayRef<uint16_t> Order[] = {\n" 854 << " makeArrayRef(MCR.begin(), MCR.getNumRegs()"; 855 for (unsigned oi = 1, oe = RC.getNumOrders(); oi != oe; ++oi) 856 if (RC.getOrder(oi).empty()) 857 OS << "),\n ArrayRef<uint16_t>("; 858 else 859 OS << "),\n makeArrayRef(AltOrder" << oi; 860 OS << ")\n };\n const unsigned Select = " << RC.getName() 861 << "AltOrderSelect(MF);\n assert(Select < " << RC.getNumOrders() 862 << ");\n return Order[Select];\n}\n"; 863 } 864 } 865 866 // Now emit the actual value-initialized register class instances. 867 OS << "namespace " << RegisterClasses[0]->Namespace 868 << " { // Register class instances\n"; 869 870 for (unsigned i = 0, e = RegisterClasses.size(); i != e; ++i) { 871 const CodeGenRegisterClass &RC = *RegisterClasses[i]; 872 OS << " extern const TargetRegisterClass " 873 << RegisterClasses[i]->getName() << "RegClass = {\n " 874 << '&' << Target.getName() << "MCRegisterClasses[" << RC.getName() 875 << "RegClassID],\n " 876 << "VTLists + " << VTSeqs.get(RC.VTs) << ",\n " 877 << RC.getName() << "SubclassMask,\n "; 878 if (RC.getSuperClasses().empty()) 879 OS << "NullRegClasses,\n "; 880 else 881 OS << RC.getName() << "Superclasses,\n "; 882 OS << (NumSubRegIndices ? RC.getName() + "Super" : std::string("Null")) 883 << "RegClasses,\n "; 884 if (RC.AltOrderSelect.empty()) 885 OS << "0\n"; 886 else 887 OS << RC.getName() << "GetRawAllocationOrder\n"; 888 OS << " };\n\n"; 889 } 890 891 OS << "}\n"; 892 } 893 894 OS << "\nnamespace {\n"; 895 OS << " const TargetRegisterClass* const RegisterClasses[] = {\n"; 896 for (unsigned i = 0, e = RegisterClasses.size(); i != e; ++i) 897 OS << " &" << RegisterClasses[i]->getQualifiedName() 898 << "RegClass,\n"; 899 OS << " };\n"; 900 OS << "}\n"; // End of anonymous namespace... 901 902 // Emit extra information about registers. 903 const std::string &TargetName = Target.getName(); 904 OS << "\nstatic const TargetRegisterInfoDesc " 905 << TargetName << "RegInfoDesc[] = { // Extra Descriptors\n"; 906 OS << " { 0, 0 },\n"; 907 908 const std::vector<CodeGenRegister*> &Regs = RegBank.getRegisters(); 909 for (unsigned i = 0, e = Regs.size(); i != e; ++i) { 910 const CodeGenRegister &Reg = *Regs[i]; 911 OS << " { "; 912 OS << Reg.CostPerUse << ", " 913 << int(AllocatableRegs.count(Reg.TheDef)) << " },\n"; 914 } 915 OS << "};\n"; // End of register descriptors... 916 917 918 // Calculate the mapping of subregister+index pairs to physical registers. 919 // This will also create further anonymous indices. 920 unsigned NamedIndices = RegBank.getNumNamedIndices(); 921 922 // Emit SubRegIndex names, skipping 0 923 ArrayRef<CodeGenSubRegIndex*> SubRegIndices = RegBank.getSubRegIndices(); 924 OS << "\nstatic const char *const " << TargetName 925 << "SubRegIndexTable[] = { \""; 926 for (unsigned i = 0, e = SubRegIndices.size(); i != e; ++i) { 927 OS << SubRegIndices[i]->getName(); 928 if (i+1 != e) 929 OS << "\", \""; 930 } 931 OS << "\" };\n\n"; 932 933 // Emit names of the anonymous subreg indices. 934 if (SubRegIndices.size() > NamedIndices) { 935 OS << " enum {"; 936 for (unsigned i = NamedIndices, e = SubRegIndices.size(); i != e; ++i) { 937 OS << "\n " << SubRegIndices[i]->getName() << " = " << i+1; 938 if (i+1 != e) 939 OS << ','; 940 } 941 OS << "\n };\n\n"; 942 } 943 OS << "\n"; 944 945 std::string ClassName = Target.getName() + "GenRegisterInfo"; 946 947 // Emit composeSubRegIndices 948 OS << "unsigned " << ClassName 949 << "::composeSubRegIndices(unsigned IdxA, unsigned IdxB) const {\n" 950 << " switch (IdxA) {\n" 951 << " default:\n return IdxB;\n"; 952 for (unsigned i = 0, e = SubRegIndices.size(); i != e; ++i) { 953 bool Open = false; 954 for (unsigned j = 0; j != e; ++j) { 955 if (CodeGenSubRegIndex *Comp = 956 SubRegIndices[i]->compose(SubRegIndices[j])) { 957 if (!Open) { 958 OS << " case " << SubRegIndices[i]->getQualifiedName() 959 << ": switch(IdxB) {\n default: return IdxB;\n"; 960 Open = true; 961 } 962 OS << " case " << SubRegIndices[j]->getQualifiedName() 963 << ": return " << Comp->getQualifiedName() << ";\n"; 964 } 965 } 966 if (Open) 967 OS << " }\n"; 968 } 969 OS << " }\n}\n\n"; 970 971 // Emit getSubClassWithSubReg. 972 OS << "const TargetRegisterClass *" << ClassName 973 << "::getSubClassWithSubReg(const TargetRegisterClass *RC, unsigned Idx)" 974 " const {\n"; 975 if (SubRegIndices.empty()) { 976 OS << " assert(Idx == 0 && \"Target has no sub-registers\");\n" 977 << " return RC;\n"; 978 } else { 979 // Use the smallest type that can hold a regclass ID with room for a 980 // sentinel. 981 if (RegisterClasses.size() < UINT8_MAX) 982 OS << " static const uint8_t Table["; 983 else if (RegisterClasses.size() < UINT16_MAX) 984 OS << " static const uint16_t Table["; 985 else 986 throw "Too many register classes."; 987 OS << RegisterClasses.size() << "][" << SubRegIndices.size() << "] = {\n"; 988 for (unsigned rci = 0, rce = RegisterClasses.size(); rci != rce; ++rci) { 989 const CodeGenRegisterClass &RC = *RegisterClasses[rci]; 990 OS << " {\t// " << RC.getName() << "\n"; 991 for (unsigned sri = 0, sre = SubRegIndices.size(); sri != sre; ++sri) { 992 CodeGenSubRegIndex *Idx = SubRegIndices[sri]; 993 if (CodeGenRegisterClass *SRC = RC.getSubClassWithSubReg(Idx)) 994 OS << " " << SRC->EnumValue + 1 << ",\t// " << Idx->getName() 995 << " -> " << SRC->getName() << "\n"; 996 else 997 OS << " 0,\t// " << Idx->getName() << "\n"; 998 } 999 OS << " },\n"; 1000 } 1001 OS << " };\n assert(RC && \"Missing regclass\");\n" 1002 << " if (!Idx) return RC;\n --Idx;\n" 1003 << " assert(Idx < " << SubRegIndices.size() << " && \"Bad subreg\");\n" 1004 << " unsigned TV = Table[RC->getID()][Idx];\n" 1005 << " return TV ? getRegClass(TV - 1) : 0;\n"; 1006 } 1007 OS << "}\n\n"; 1008 1009 // Emit getMatchingSuperRegClass. 1010 OS << "const TargetRegisterClass *" << ClassName 1011 << "::getMatchingSuperRegClass(const TargetRegisterClass *A," 1012 " const TargetRegisterClass *B, unsigned Idx) const {\n"; 1013 if (SubRegIndices.empty()) { 1014 OS << " llvm_unreachable(\"Target has no sub-registers\");\n"; 1015 } else { 1016 // We need to find the largest sub-class of A such that every register has 1017 // an Idx sub-register in B. Map (B, Idx) to a bit-vector of 1018 // super-register classes that map into B. Then compute the largest common 1019 // sub-class with A by taking advantage of the register class ordering, 1020 // like getCommonSubClass(). 1021 1022 // Bitvector table is NumRCs x NumSubIndexes x BVWords, where BVWords is 1023 // the number of 32-bit words required to represent all register classes. 1024 const unsigned BVWords = (RegisterClasses.size()+31)/32; 1025 BitVector BV(RegisterClasses.size()); 1026 1027 OS << " static const uint32_t Table[" << RegisterClasses.size() 1028 << "][" << SubRegIndices.size() << "][" << BVWords << "] = {\n"; 1029 for (unsigned rci = 0, rce = RegisterClasses.size(); rci != rce; ++rci) { 1030 const CodeGenRegisterClass &RC = *RegisterClasses[rci]; 1031 OS << " {\t// " << RC.getName() << "\n"; 1032 for (unsigned sri = 0, sre = SubRegIndices.size(); sri != sre; ++sri) { 1033 CodeGenSubRegIndex *Idx = SubRegIndices[sri]; 1034 BV.reset(); 1035 RC.getSuperRegClasses(Idx, BV); 1036 OS << " { "; 1037 printBitVectorAsHex(OS, BV, 32); 1038 OS << "},\t// " << Idx->getName() << '\n'; 1039 } 1040 OS << " },\n"; 1041 } 1042 OS << " };\n assert(A && B && \"Missing regclass\");\n" 1043 << " --Idx;\n" 1044 << " assert(Idx < " << SubRegIndices.size() << " && \"Bad subreg\");\n" 1045 << " const uint32_t *TV = Table[B->getID()][Idx];\n" 1046 << " const uint32_t *SC = A->getSubClassMask();\n" 1047 << " for (unsigned i = 0; i != " << BVWords << "; ++i)\n" 1048 << " if (unsigned Common = TV[i] & SC[i])\n" 1049 << " return getRegClass(32*i + CountTrailingZeros_32(Common));\n" 1050 << " return 0;\n"; 1051 } 1052 OS << "}\n\n"; 1053 1054 EmitRegUnitPressure(OS, RegBank, ClassName); 1055 1056 // Emit the constructor of the class... 1057 OS << "extern const MCRegisterDesc " << TargetName << "RegDesc[];\n"; 1058 OS << "extern const uint16_t " << TargetName << "RegLists[];\n"; 1059 if (SubRegIndices.size() != 0) 1060 OS << "extern const uint16_t *get" << TargetName 1061 << "SubRegTable();\n"; 1062 1063 EmitRegMappingTables(OS, Regs, true); 1064 1065 OS << ClassName << "::\n" << ClassName 1066 << "(unsigned RA, unsigned DwarfFlavour, unsigned EHFlavour)\n" 1067 << " : TargetRegisterInfo(" << TargetName << "RegInfoDesc" 1068 << ", RegisterClasses, RegisterClasses+" << RegisterClasses.size() <<",\n" 1069 << " " << TargetName << "SubRegIndexTable) {\n" 1070 << " InitMCRegisterInfo(" << TargetName << "RegDesc, " 1071 << Regs.size()+1 << ", RA,\n " << TargetName 1072 << "MCRegisterClasses, " << RegisterClasses.size() << ",\n" 1073 << " " << TargetName << "RegLists,\n" 1074 << " "; 1075 if (SubRegIndices.size() != 0) 1076 OS << "get" << TargetName << "SubRegTable(), " 1077 << SubRegIndices.size() << ");\n\n"; 1078 else 1079 OS << "NULL, 0);\n\n"; 1080 1081 EmitRegMapping(OS, Regs, true); 1082 1083 OS << "}\n\n"; 1084 1085 1086 // Emit CalleeSavedRegs information. 1087 std::vector<Record*> CSRSets = 1088 Records.getAllDerivedDefinitions("CalleeSavedRegs"); 1089 for (unsigned i = 0, e = CSRSets.size(); i != e; ++i) { 1090 Record *CSRSet = CSRSets[i]; 1091 const SetTheory::RecVec *Regs = RegBank.getSets().expand(CSRSet); 1092 assert(Regs && "Cannot expand CalleeSavedRegs instance"); 1093 1094 // Emit the *_SaveList list of callee-saved registers. 1095 OS << "static const uint16_t " << CSRSet->getName() 1096 << "_SaveList[] = { "; 1097 for (unsigned r = 0, re = Regs->size(); r != re; ++r) 1098 OS << getQualifiedName((*Regs)[r]) << ", "; 1099 OS << "0 };\n"; 1100 1101 // Emit the *_RegMask bit mask of call-preserved registers. 1102 OS << "static const uint32_t " << CSRSet->getName() 1103 << "_RegMask[] = { "; 1104 printBitVectorAsHex(OS, RegBank.computeCoveredRegisters(*Regs), 32); 1105 OS << "};\n"; 1106 } 1107 OS << "\n\n"; 1108 1109 OS << "} // End llvm namespace \n"; 1110 OS << "#endif // GET_REGINFO_TARGET_DESC\n\n"; 1111 } 1112 1113 void RegisterInfoEmitter::run(raw_ostream &OS) { 1114 CodeGenTarget Target(Records); 1115 CodeGenRegBank &RegBank = Target.getRegBank(); 1116 RegBank.computeDerivedInfo(); 1117 1118 runEnums(OS, Target, RegBank); 1119 runMCDesc(OS, Target, RegBank); 1120 runTargetHeader(OS, Target, RegBank); 1121 runTargetDesc(OS, Target, RegBank); 1122 } 1123