1 //===- CodeGenRegisters.cpp - Register and RegisterClass Info -------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This file defines structures to encapsulate information gleaned from the 10 // target register and register class definitions. 11 // 12 //===----------------------------------------------------------------------===// 13 14 #include "CodeGenRegisters.h" 15 #include "CodeGenTarget.h" 16 #include "llvm/ADT/ArrayRef.h" 17 #include "llvm/ADT/BitVector.h" 18 #include "llvm/ADT/DenseMap.h" 19 #include "llvm/ADT/IntEqClasses.h" 20 #include "llvm/ADT/SetVector.h" 21 #include "llvm/ADT/SmallPtrSet.h" 22 #include "llvm/ADT/SmallSet.h" 23 #include "llvm/ADT/SmallVector.h" 24 #include "llvm/ADT/STLExtras.h" 25 #include "llvm/ADT/StringExtras.h" 26 #include "llvm/ADT/StringRef.h" 27 #include "llvm/ADT/Twine.h" 28 #include "llvm/Support/Debug.h" 29 #include "llvm/Support/MathExtras.h" 30 #include "llvm/Support/raw_ostream.h" 31 #include "llvm/TableGen/Error.h" 32 #include "llvm/TableGen/Record.h" 33 #include <algorithm> 34 #include <cassert> 35 #include <cstdint> 36 #include <iterator> 37 #include <map> 38 #include <queue> 39 #include <set> 40 #include <string> 41 #include <tuple> 42 #include <utility> 43 #include <vector> 44 45 using namespace llvm; 46 47 #define DEBUG_TYPE "regalloc-emitter" 48 49 //===----------------------------------------------------------------------===// 50 // CodeGenSubRegIndex 51 //===----------------------------------------------------------------------===// 52 53 CodeGenSubRegIndex::CodeGenSubRegIndex(Record *R, unsigned Enum) 54 : TheDef(R), EnumValue(Enum), AllSuperRegsCovered(true), Artificial(true) { 55 Name = std::string(R->getName()); 56 if (R->getValue("Namespace")) 57 Namespace = std::string(R->getValueAsString("Namespace")); 58 Size = R->getValueAsInt("Size"); 59 Offset = R->getValueAsInt("Offset"); 60 } 61 62 CodeGenSubRegIndex::CodeGenSubRegIndex(StringRef N, StringRef Nspace, 63 unsigned Enum) 64 : TheDef(nullptr), Name(std::string(N)), Namespace(std::string(Nspace)), 65 Size(-1), Offset(-1), EnumValue(Enum), AllSuperRegsCovered(true), 66 Artificial(true) {} 67 68 std::string CodeGenSubRegIndex::getQualifiedName() const { 69 std::string N = getNamespace(); 70 if (!N.empty()) 71 N += "::"; 72 N += getName(); 73 return N; 74 } 75 76 void CodeGenSubRegIndex::updateComponents(CodeGenRegBank &RegBank) { 77 if (!TheDef) 78 return; 79 80 std::vector<Record*> Comps = TheDef->getValueAsListOfDefs("ComposedOf"); 81 if (!Comps.empty()) { 82 if (Comps.size() != 2) 83 PrintFatalError(TheDef->getLoc(), 84 "ComposedOf must have exactly two entries"); 85 CodeGenSubRegIndex *A = RegBank.getSubRegIdx(Comps[0]); 86 CodeGenSubRegIndex *B = RegBank.getSubRegIdx(Comps[1]); 87 CodeGenSubRegIndex *X = A->addComposite(B, this); 88 if (X) 89 PrintFatalError(TheDef->getLoc(), "Ambiguous ComposedOf entries"); 90 } 91 92 std::vector<Record*> Parts = 93 TheDef->getValueAsListOfDefs("CoveringSubRegIndices"); 94 if (!Parts.empty()) { 95 if (Parts.size() < 2) 96 PrintFatalError(TheDef->getLoc(), 97 "CoveredBySubRegs must have two or more entries"); 98 SmallVector<CodeGenSubRegIndex*, 8> IdxParts; 99 for (Record *Part : Parts) 100 IdxParts.push_back(RegBank.getSubRegIdx(Part)); 101 setConcatenationOf(IdxParts); 102 } 103 } 104 105 LaneBitmask CodeGenSubRegIndex::computeLaneMask() const { 106 // Already computed? 107 if (LaneMask.any()) 108 return LaneMask; 109 110 // Recursion guard, shouldn't be required. 111 LaneMask = LaneBitmask::getAll(); 112 113 // The lane mask is simply the union of all sub-indices. 114 LaneBitmask M; 115 for (const auto &C : Composed) 116 M |= C.second->computeLaneMask(); 117 assert(M.any() && "Missing lane mask, sub-register cycle?"); 118 LaneMask = M; 119 return LaneMask; 120 } 121 122 void CodeGenSubRegIndex::setConcatenationOf( 123 ArrayRef<CodeGenSubRegIndex*> Parts) { 124 if (ConcatenationOf.empty()) 125 ConcatenationOf.assign(Parts.begin(), Parts.end()); 126 else 127 assert(std::equal(Parts.begin(), Parts.end(), 128 ConcatenationOf.begin()) && "parts consistent"); 129 } 130 131 void CodeGenSubRegIndex::computeConcatTransitiveClosure() { 132 for (SmallVectorImpl<CodeGenSubRegIndex*>::iterator 133 I = ConcatenationOf.begin(); I != ConcatenationOf.end(); /*empty*/) { 134 CodeGenSubRegIndex *SubIdx = *I; 135 SubIdx->computeConcatTransitiveClosure(); 136 #ifndef NDEBUG 137 for (CodeGenSubRegIndex *SRI : SubIdx->ConcatenationOf) 138 assert(SRI->ConcatenationOf.empty() && "No transitive closure?"); 139 #endif 140 141 if (SubIdx->ConcatenationOf.empty()) { 142 ++I; 143 } else { 144 I = ConcatenationOf.erase(I); 145 I = ConcatenationOf.insert(I, SubIdx->ConcatenationOf.begin(), 146 SubIdx->ConcatenationOf.end()); 147 I += SubIdx->ConcatenationOf.size(); 148 } 149 } 150 } 151 152 //===----------------------------------------------------------------------===// 153 // CodeGenRegister 154 //===----------------------------------------------------------------------===// 155 156 CodeGenRegister::CodeGenRegister(Record *R, unsigned Enum) 157 : TheDef(R), 158 EnumValue(Enum), 159 CostPerUse(R->getValueAsInt("CostPerUse")), 160 CoveredBySubRegs(R->getValueAsBit("CoveredBySubRegs")), 161 HasDisjunctSubRegs(false), 162 SubRegsComplete(false), 163 SuperRegsComplete(false), 164 TopoSig(~0u) { 165 Artificial = R->getValueAsBit("isArtificial"); 166 } 167 168 void CodeGenRegister::buildObjectGraph(CodeGenRegBank &RegBank) { 169 std::vector<Record*> SRIs = TheDef->getValueAsListOfDefs("SubRegIndices"); 170 std::vector<Record*> SRs = TheDef->getValueAsListOfDefs("SubRegs"); 171 172 if (SRIs.size() != SRs.size()) 173 PrintFatalError(TheDef->getLoc(), 174 "SubRegs and SubRegIndices must have the same size"); 175 176 for (unsigned i = 0, e = SRIs.size(); i != e; ++i) { 177 ExplicitSubRegIndices.push_back(RegBank.getSubRegIdx(SRIs[i])); 178 ExplicitSubRegs.push_back(RegBank.getReg(SRs[i])); 179 } 180 181 // Also compute leading super-registers. Each register has a list of 182 // covered-by-subregs super-registers where it appears as the first explicit 183 // sub-register. 184 // 185 // This is used by computeSecondarySubRegs() to find candidates. 186 if (CoveredBySubRegs && !ExplicitSubRegs.empty()) 187 ExplicitSubRegs.front()->LeadingSuperRegs.push_back(this); 188 189 // Add ad hoc alias links. This is a symmetric relationship between two 190 // registers, so build a symmetric graph by adding links in both ends. 191 std::vector<Record*> Aliases = TheDef->getValueAsListOfDefs("Aliases"); 192 for (Record *Alias : Aliases) { 193 CodeGenRegister *Reg = RegBank.getReg(Alias); 194 ExplicitAliases.push_back(Reg); 195 Reg->ExplicitAliases.push_back(this); 196 } 197 } 198 199 const StringRef CodeGenRegister::getName() const { 200 assert(TheDef && "no def"); 201 return TheDef->getName(); 202 } 203 204 namespace { 205 206 // Iterate over all register units in a set of registers. 207 class RegUnitIterator { 208 CodeGenRegister::Vec::const_iterator RegI, RegE; 209 CodeGenRegister::RegUnitList::iterator UnitI, UnitE; 210 211 public: 212 RegUnitIterator(const CodeGenRegister::Vec &Regs): 213 RegI(Regs.begin()), RegE(Regs.end()) { 214 215 if (RegI != RegE) { 216 UnitI = (*RegI)->getRegUnits().begin(); 217 UnitE = (*RegI)->getRegUnits().end(); 218 advance(); 219 } 220 } 221 222 bool isValid() const { return UnitI != UnitE; } 223 224 unsigned operator* () const { assert(isValid()); return *UnitI; } 225 226 const CodeGenRegister *getReg() const { assert(isValid()); return *RegI; } 227 228 /// Preincrement. Move to the next unit. 229 void operator++() { 230 assert(isValid() && "Cannot advance beyond the last operand"); 231 ++UnitI; 232 advance(); 233 } 234 235 protected: 236 void advance() { 237 while (UnitI == UnitE) { 238 if (++RegI == RegE) 239 break; 240 UnitI = (*RegI)->getRegUnits().begin(); 241 UnitE = (*RegI)->getRegUnits().end(); 242 } 243 } 244 }; 245 246 } // end anonymous namespace 247 248 // Return true of this unit appears in RegUnits. 249 static bool hasRegUnit(CodeGenRegister::RegUnitList &RegUnits, unsigned Unit) { 250 return RegUnits.test(Unit); 251 } 252 253 // Inherit register units from subregisters. 254 // Return true if the RegUnits changed. 255 bool CodeGenRegister::inheritRegUnits(CodeGenRegBank &RegBank) { 256 bool changed = false; 257 for (const auto &SubReg : SubRegs) { 258 CodeGenRegister *SR = SubReg.second; 259 // Merge the subregister's units into this register's RegUnits. 260 changed |= (RegUnits |= SR->RegUnits); 261 } 262 263 return changed; 264 } 265 266 const CodeGenRegister::SubRegMap & 267 CodeGenRegister::computeSubRegs(CodeGenRegBank &RegBank) { 268 // Only compute this map once. 269 if (SubRegsComplete) 270 return SubRegs; 271 SubRegsComplete = true; 272 273 HasDisjunctSubRegs = ExplicitSubRegs.size() > 1; 274 275 // First insert the explicit subregs and make sure they are fully indexed. 276 for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 277 CodeGenRegister *SR = ExplicitSubRegs[i]; 278 CodeGenSubRegIndex *Idx = ExplicitSubRegIndices[i]; 279 if (!SR->Artificial) 280 Idx->Artificial = false; 281 if (!SubRegs.insert(std::make_pair(Idx, SR)).second) 282 PrintFatalError(TheDef->getLoc(), "SubRegIndex " + Idx->getName() + 283 " appears twice in Register " + getName()); 284 // Map explicit sub-registers first, so the names take precedence. 285 // The inherited sub-registers are mapped below. 286 SubReg2Idx.insert(std::make_pair(SR, Idx)); 287 } 288 289 // Keep track of inherited subregs and how they can be reached. 290 SmallPtrSet<CodeGenRegister*, 8> Orphans; 291 292 // Clone inherited subregs and place duplicate entries in Orphans. 293 // Here the order is important - earlier subregs take precedence. 294 for (CodeGenRegister *ESR : ExplicitSubRegs) { 295 const SubRegMap &Map = ESR->computeSubRegs(RegBank); 296 HasDisjunctSubRegs |= ESR->HasDisjunctSubRegs; 297 298 for (const auto &SR : Map) { 299 if (!SubRegs.insert(SR).second) 300 Orphans.insert(SR.second); 301 } 302 } 303 304 // Expand any composed subreg indices. 305 // If dsub_2 has ComposedOf = [qsub_1, dsub_0], and this register has a 306 // qsub_1 subreg, add a dsub_2 subreg. Keep growing Indices and process 307 // expanded subreg indices recursively. 308 SmallVector<CodeGenSubRegIndex*, 8> Indices = ExplicitSubRegIndices; 309 for (unsigned i = 0; i != Indices.size(); ++i) { 310 CodeGenSubRegIndex *Idx = Indices[i]; 311 const CodeGenSubRegIndex::CompMap &Comps = Idx->getComposites(); 312 CodeGenRegister *SR = SubRegs[Idx]; 313 const SubRegMap &Map = SR->computeSubRegs(RegBank); 314 315 // Look at the possible compositions of Idx. 316 // They may not all be supported by SR. 317 for (CodeGenSubRegIndex::CompMap::const_iterator I = Comps.begin(), 318 E = Comps.end(); I != E; ++I) { 319 SubRegMap::const_iterator SRI = Map.find(I->first); 320 if (SRI == Map.end()) 321 continue; // Idx + I->first doesn't exist in SR. 322 // Add I->second as a name for the subreg SRI->second, assuming it is 323 // orphaned, and the name isn't already used for something else. 324 if (SubRegs.count(I->second) || !Orphans.erase(SRI->second)) 325 continue; 326 // We found a new name for the orphaned sub-register. 327 SubRegs.insert(std::make_pair(I->second, SRI->second)); 328 Indices.push_back(I->second); 329 } 330 } 331 332 // Now Orphans contains the inherited subregisters without a direct index. 333 // Create inferred indexes for all missing entries. 334 // Work backwards in the Indices vector in order to compose subregs bottom-up. 335 // Consider this subreg sequence: 336 // 337 // qsub_1 -> dsub_0 -> ssub_0 338 // 339 // The qsub_1 -> dsub_0 composition becomes dsub_2, so the ssub_0 register 340 // can be reached in two different ways: 341 // 342 // qsub_1 -> ssub_0 343 // dsub_2 -> ssub_0 344 // 345 // We pick the latter composition because another register may have [dsub_0, 346 // dsub_1, dsub_2] subregs without necessarily having a qsub_1 subreg. The 347 // dsub_2 -> ssub_0 composition can be shared. 348 while (!Indices.empty() && !Orphans.empty()) { 349 CodeGenSubRegIndex *Idx = Indices.pop_back_val(); 350 CodeGenRegister *SR = SubRegs[Idx]; 351 const SubRegMap &Map = SR->computeSubRegs(RegBank); 352 for (const auto &SubReg : Map) 353 if (Orphans.erase(SubReg.second)) 354 SubRegs[RegBank.getCompositeSubRegIndex(Idx, SubReg.first)] = SubReg.second; 355 } 356 357 // Compute the inverse SubReg -> Idx map. 358 for (const auto &SubReg : SubRegs) { 359 if (SubReg.second == this) { 360 ArrayRef<SMLoc> Loc; 361 if (TheDef) 362 Loc = TheDef->getLoc(); 363 PrintFatalError(Loc, "Register " + getName() + 364 " has itself as a sub-register"); 365 } 366 367 // Compute AllSuperRegsCovered. 368 if (!CoveredBySubRegs) 369 SubReg.first->AllSuperRegsCovered = false; 370 371 // Ensure that every sub-register has a unique name. 372 DenseMap<const CodeGenRegister*, CodeGenSubRegIndex*>::iterator Ins = 373 SubReg2Idx.insert(std::make_pair(SubReg.second, SubReg.first)).first; 374 if (Ins->second == SubReg.first) 375 continue; 376 // Trouble: Two different names for SubReg.second. 377 ArrayRef<SMLoc> Loc; 378 if (TheDef) 379 Loc = TheDef->getLoc(); 380 PrintFatalError(Loc, "Sub-register can't have two names: " + 381 SubReg.second->getName() + " available as " + 382 SubReg.first->getName() + " and " + Ins->second->getName()); 383 } 384 385 // Derive possible names for sub-register concatenations from any explicit 386 // sub-registers. By doing this before computeSecondarySubRegs(), we ensure 387 // that getConcatSubRegIndex() won't invent any concatenated indices that the 388 // user already specified. 389 for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 390 CodeGenRegister *SR = ExplicitSubRegs[i]; 391 if (!SR->CoveredBySubRegs || SR->ExplicitSubRegs.size() <= 1 || 392 SR->Artificial) 393 continue; 394 395 // SR is composed of multiple sub-regs. Find their names in this register. 396 SmallVector<CodeGenSubRegIndex*, 8> Parts; 397 for (unsigned j = 0, e = SR->ExplicitSubRegs.size(); j != e; ++j) { 398 CodeGenSubRegIndex &I = *SR->ExplicitSubRegIndices[j]; 399 if (!I.Artificial) 400 Parts.push_back(getSubRegIndex(SR->ExplicitSubRegs[j])); 401 } 402 403 // Offer this as an existing spelling for the concatenation of Parts. 404 CodeGenSubRegIndex &Idx = *ExplicitSubRegIndices[i]; 405 Idx.setConcatenationOf(Parts); 406 } 407 408 // Initialize RegUnitList. Because getSubRegs is called recursively, this 409 // processes the register hierarchy in postorder. 410 // 411 // Inherit all sub-register units. It is good enough to look at the explicit 412 // sub-registers, the other registers won't contribute any more units. 413 for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 414 CodeGenRegister *SR = ExplicitSubRegs[i]; 415 RegUnits |= SR->RegUnits; 416 } 417 418 // Absent any ad hoc aliasing, we create one register unit per leaf register. 419 // These units correspond to the maximal cliques in the register overlap 420 // graph which is optimal. 421 // 422 // When there is ad hoc aliasing, we simply create one unit per edge in the 423 // undirected ad hoc aliasing graph. Technically, we could do better by 424 // identifying maximal cliques in the ad hoc graph, but cliques larger than 2 425 // are extremely rare anyway (I've never seen one), so we don't bother with 426 // the added complexity. 427 for (unsigned i = 0, e = ExplicitAliases.size(); i != e; ++i) { 428 CodeGenRegister *AR = ExplicitAliases[i]; 429 // Only visit each edge once. 430 if (AR->SubRegsComplete) 431 continue; 432 // Create a RegUnit representing this alias edge, and add it to both 433 // registers. 434 unsigned Unit = RegBank.newRegUnit(this, AR); 435 RegUnits.set(Unit); 436 AR->RegUnits.set(Unit); 437 } 438 439 // Finally, create units for leaf registers without ad hoc aliases. Note that 440 // a leaf register with ad hoc aliases doesn't get its own unit - it isn't 441 // necessary. This means the aliasing leaf registers can share a single unit. 442 if (RegUnits.empty()) 443 RegUnits.set(RegBank.newRegUnit(this)); 444 445 // We have now computed the native register units. More may be adopted later 446 // for balancing purposes. 447 NativeRegUnits = RegUnits; 448 449 return SubRegs; 450 } 451 452 // In a register that is covered by its sub-registers, try to find redundant 453 // sub-registers. For example: 454 // 455 // QQ0 = {Q0, Q1} 456 // Q0 = {D0, D1} 457 // Q1 = {D2, D3} 458 // 459 // We can infer that D1_D2 is also a sub-register, even if it wasn't named in 460 // the register definition. 461 // 462 // The explicitly specified registers form a tree. This function discovers 463 // sub-register relationships that would force a DAG. 464 // 465 void CodeGenRegister::computeSecondarySubRegs(CodeGenRegBank &RegBank) { 466 SmallVector<SubRegMap::value_type, 8> NewSubRegs; 467 468 std::queue<std::pair<CodeGenSubRegIndex*,CodeGenRegister*>> SubRegQueue; 469 for (std::pair<CodeGenSubRegIndex*,CodeGenRegister*> P : SubRegs) 470 SubRegQueue.push(P); 471 472 // Look at the leading super-registers of each sub-register. Those are the 473 // candidates for new sub-registers, assuming they are fully contained in 474 // this register. 475 while (!SubRegQueue.empty()) { 476 CodeGenSubRegIndex *SubRegIdx; 477 const CodeGenRegister *SubReg; 478 std::tie(SubRegIdx, SubReg) = SubRegQueue.front(); 479 SubRegQueue.pop(); 480 481 const CodeGenRegister::SuperRegList &Leads = SubReg->LeadingSuperRegs; 482 for (unsigned i = 0, e = Leads.size(); i != e; ++i) { 483 CodeGenRegister *Cand = const_cast<CodeGenRegister*>(Leads[i]); 484 // Already got this sub-register? 485 if (Cand == this || getSubRegIndex(Cand)) 486 continue; 487 // Check if each component of Cand is already a sub-register. 488 assert(!Cand->ExplicitSubRegs.empty() && 489 "Super-register has no sub-registers"); 490 if (Cand->ExplicitSubRegs.size() == 1) 491 continue; 492 SmallVector<CodeGenSubRegIndex*, 8> Parts; 493 // We know that the first component is (SubRegIdx,SubReg). However we 494 // may still need to split it into smaller subregister parts. 495 assert(Cand->ExplicitSubRegs[0] == SubReg && "LeadingSuperRegs correct"); 496 assert(getSubRegIndex(SubReg) == SubRegIdx && "LeadingSuperRegs correct"); 497 for (CodeGenRegister *SubReg : Cand->ExplicitSubRegs) { 498 if (CodeGenSubRegIndex *SubRegIdx = getSubRegIndex(SubReg)) { 499 if (SubRegIdx->ConcatenationOf.empty()) { 500 Parts.push_back(SubRegIdx); 501 } else 502 for (CodeGenSubRegIndex *SubIdx : SubRegIdx->ConcatenationOf) 503 Parts.push_back(SubIdx); 504 } else { 505 // Sub-register doesn't exist. 506 Parts.clear(); 507 break; 508 } 509 } 510 // There is nothing to do if some Cand sub-register is not part of this 511 // register. 512 if (Parts.empty()) 513 continue; 514 515 // Each part of Cand is a sub-register of this. Make the full Cand also 516 // a sub-register with a concatenated sub-register index. 517 CodeGenSubRegIndex *Concat = RegBank.getConcatSubRegIndex(Parts); 518 std::pair<CodeGenSubRegIndex*,CodeGenRegister*> NewSubReg = 519 std::make_pair(Concat, Cand); 520 521 if (!SubRegs.insert(NewSubReg).second) 522 continue; 523 524 // We inserted a new subregister. 525 NewSubRegs.push_back(NewSubReg); 526 SubRegQueue.push(NewSubReg); 527 SubReg2Idx.insert(std::make_pair(Cand, Concat)); 528 } 529 } 530 531 // Create sub-register index composition maps for the synthesized indices. 532 for (unsigned i = 0, e = NewSubRegs.size(); i != e; ++i) { 533 CodeGenSubRegIndex *NewIdx = NewSubRegs[i].first; 534 CodeGenRegister *NewSubReg = NewSubRegs[i].second; 535 for (SubRegMap::const_iterator SI = NewSubReg->SubRegs.begin(), 536 SE = NewSubReg->SubRegs.end(); SI != SE; ++SI) { 537 CodeGenSubRegIndex *SubIdx = getSubRegIndex(SI->second); 538 if (!SubIdx) 539 PrintFatalError(TheDef->getLoc(), "No SubRegIndex for " + 540 SI->second->getName() + " in " + getName()); 541 NewIdx->addComposite(SI->first, SubIdx); 542 } 543 } 544 } 545 546 void CodeGenRegister::computeSuperRegs(CodeGenRegBank &RegBank) { 547 // Only visit each register once. 548 if (SuperRegsComplete) 549 return; 550 SuperRegsComplete = true; 551 552 // Make sure all sub-registers have been visited first, so the super-reg 553 // lists will be topologically ordered. 554 for (SubRegMap::const_iterator I = SubRegs.begin(), E = SubRegs.end(); 555 I != E; ++I) 556 I->second->computeSuperRegs(RegBank); 557 558 // Now add this as a super-register on all sub-registers. 559 // Also compute the TopoSigId in post-order. 560 TopoSigId Id; 561 for (SubRegMap::const_iterator I = SubRegs.begin(), E = SubRegs.end(); 562 I != E; ++I) { 563 // Topological signature computed from SubIdx, TopoId(SubReg). 564 // Loops and idempotent indices have TopoSig = ~0u. 565 Id.push_back(I->first->EnumValue); 566 Id.push_back(I->second->TopoSig); 567 568 // Don't add duplicate entries. 569 if (!I->second->SuperRegs.empty() && I->second->SuperRegs.back() == this) 570 continue; 571 I->second->SuperRegs.push_back(this); 572 } 573 TopoSig = RegBank.getTopoSig(Id); 574 } 575 576 void 577 CodeGenRegister::addSubRegsPreOrder(SetVector<const CodeGenRegister*> &OSet, 578 CodeGenRegBank &RegBank) const { 579 assert(SubRegsComplete && "Must precompute sub-registers"); 580 for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 581 CodeGenRegister *SR = ExplicitSubRegs[i]; 582 if (OSet.insert(SR)) 583 SR->addSubRegsPreOrder(OSet, RegBank); 584 } 585 // Add any secondary sub-registers that weren't part of the explicit tree. 586 for (SubRegMap::const_iterator I = SubRegs.begin(), E = SubRegs.end(); 587 I != E; ++I) 588 OSet.insert(I->second); 589 } 590 591 // Get the sum of this register's unit weights. 592 unsigned CodeGenRegister::getWeight(const CodeGenRegBank &RegBank) const { 593 unsigned Weight = 0; 594 for (RegUnitList::iterator I = RegUnits.begin(), E = RegUnits.end(); 595 I != E; ++I) { 596 Weight += RegBank.getRegUnit(*I).Weight; 597 } 598 return Weight; 599 } 600 601 //===----------------------------------------------------------------------===// 602 // RegisterTuples 603 //===----------------------------------------------------------------------===// 604 605 // A RegisterTuples def is used to generate pseudo-registers from lists of 606 // sub-registers. We provide a SetTheory expander class that returns the new 607 // registers. 608 namespace { 609 610 struct TupleExpander : SetTheory::Expander { 611 // Reference to SynthDefs in the containing CodeGenRegBank, to keep track of 612 // the synthesized definitions for their lifetime. 613 std::vector<std::unique_ptr<Record>> &SynthDefs; 614 615 TupleExpander(std::vector<std::unique_ptr<Record>> &SynthDefs) 616 : SynthDefs(SynthDefs) {} 617 618 void expand(SetTheory &ST, Record *Def, SetTheory::RecSet &Elts) override { 619 std::vector<Record*> Indices = Def->getValueAsListOfDefs("SubRegIndices"); 620 unsigned Dim = Indices.size(); 621 ListInit *SubRegs = Def->getValueAsListInit("SubRegs"); 622 if (Dim != SubRegs->size()) 623 PrintFatalError(Def->getLoc(), "SubRegIndices and SubRegs size mismatch"); 624 if (Dim < 2) 625 PrintFatalError(Def->getLoc(), 626 "Tuples must have at least 2 sub-registers"); 627 628 // Evaluate the sub-register lists to be zipped. 629 unsigned Length = ~0u; 630 SmallVector<SetTheory::RecSet, 4> Lists(Dim); 631 for (unsigned i = 0; i != Dim; ++i) { 632 ST.evaluate(SubRegs->getElement(i), Lists[i], Def->getLoc()); 633 Length = std::min(Length, unsigned(Lists[i].size())); 634 } 635 636 if (Length == 0) 637 return; 638 639 // Precompute some types. 640 Record *RegisterCl = Def->getRecords().getClass("Register"); 641 RecTy *RegisterRecTy = RecordRecTy::get(RegisterCl); 642 std::vector<StringRef> RegNames = 643 Def->getValueAsListOfStrings("RegAsmNames"); 644 645 // Zip them up. 646 for (unsigned n = 0; n != Length; ++n) { 647 std::string Name; 648 Record *Proto = Lists[0][n]; 649 std::vector<Init*> Tuple; 650 unsigned CostPerUse = 0; 651 for (unsigned i = 0; i != Dim; ++i) { 652 Record *Reg = Lists[i][n]; 653 if (i) Name += '_'; 654 Name += Reg->getName(); 655 Tuple.push_back(DefInit::get(Reg)); 656 CostPerUse = std::max(CostPerUse, 657 unsigned(Reg->getValueAsInt("CostPerUse"))); 658 } 659 660 StringInit *AsmName = StringInit::get(""); 661 if (!RegNames.empty()) { 662 if (RegNames.size() <= n) 663 PrintFatalError(Def->getLoc(), 664 "Register tuple definition missing name for '" + 665 Name + "'."); 666 AsmName = StringInit::get(RegNames[n]); 667 } 668 669 // Create a new Record representing the synthesized register. This record 670 // is only for consumption by CodeGenRegister, it is not added to the 671 // RecordKeeper. 672 SynthDefs.emplace_back( 673 std::make_unique<Record>(Name, Def->getLoc(), Def->getRecords())); 674 Record *NewReg = SynthDefs.back().get(); 675 Elts.insert(NewReg); 676 677 // Copy Proto super-classes. 678 ArrayRef<std::pair<Record *, SMRange>> Supers = Proto->getSuperClasses(); 679 for (const auto &SuperPair : Supers) 680 NewReg->addSuperClass(SuperPair.first, SuperPair.second); 681 682 // Copy Proto fields. 683 for (unsigned i = 0, e = Proto->getValues().size(); i != e; ++i) { 684 RecordVal RV = Proto->getValues()[i]; 685 686 // Skip existing fields, like NAME. 687 if (NewReg->getValue(RV.getNameInit())) 688 continue; 689 690 StringRef Field = RV.getName(); 691 692 // Replace the sub-register list with Tuple. 693 if (Field == "SubRegs") 694 RV.setValue(ListInit::get(Tuple, RegisterRecTy)); 695 696 if (Field == "AsmName") 697 RV.setValue(AsmName); 698 699 // CostPerUse is aggregated from all Tuple members. 700 if (Field == "CostPerUse") 701 RV.setValue(IntInit::get(CostPerUse)); 702 703 // Composite registers are always covered by sub-registers. 704 if (Field == "CoveredBySubRegs") 705 RV.setValue(BitInit::get(true)); 706 707 // Copy fields from the RegisterTuples def. 708 if (Field == "SubRegIndices" || 709 Field == "CompositeIndices") { 710 NewReg->addValue(*Def->getValue(Field)); 711 continue; 712 } 713 714 // Some fields get their default uninitialized value. 715 if (Field == "DwarfNumbers" || 716 Field == "DwarfAlias" || 717 Field == "Aliases") { 718 if (const RecordVal *DefRV = RegisterCl->getValue(Field)) 719 NewReg->addValue(*DefRV); 720 continue; 721 } 722 723 // Everything else is copied from Proto. 724 NewReg->addValue(RV); 725 } 726 } 727 } 728 }; 729 730 } // end anonymous namespace 731 732 //===----------------------------------------------------------------------===// 733 // CodeGenRegisterClass 734 //===----------------------------------------------------------------------===// 735 736 static void sortAndUniqueRegisters(CodeGenRegister::Vec &M) { 737 llvm::sort(M, deref<std::less<>>()); 738 M.erase(std::unique(M.begin(), M.end(), deref<std::equal_to<>>()), M.end()); 739 } 740 741 CodeGenRegisterClass::CodeGenRegisterClass(CodeGenRegBank &RegBank, Record *R) 742 : TheDef(R), Name(std::string(R->getName())), 743 TopoSigs(RegBank.getNumTopoSigs()), EnumValue(-1) { 744 GeneratePressureSet = R->getValueAsBit("GeneratePressureSet"); 745 std::vector<Record*> TypeList = R->getValueAsListOfDefs("RegTypes"); 746 if (TypeList.empty()) 747 PrintFatalError(R->getLoc(), "RegTypes list must not be empty!"); 748 for (unsigned i = 0, e = TypeList.size(); i != e; ++i) { 749 Record *Type = TypeList[i]; 750 if (!Type->isSubClassOf("ValueType")) 751 PrintFatalError(R->getLoc(), 752 "RegTypes list member '" + Type->getName() + 753 "' does not derive from the ValueType class!"); 754 VTs.push_back(getValueTypeByHwMode(Type, RegBank.getHwModes())); 755 } 756 757 // Allocation order 0 is the full set. AltOrders provides others. 758 const SetTheory::RecVec *Elements = RegBank.getSets().expand(R); 759 ListInit *AltOrders = R->getValueAsListInit("AltOrders"); 760 Orders.resize(1 + AltOrders->size()); 761 762 // Default allocation order always contains all registers. 763 Artificial = true; 764 for (unsigned i = 0, e = Elements->size(); i != e; ++i) { 765 Orders[0].push_back((*Elements)[i]); 766 const CodeGenRegister *Reg = RegBank.getReg((*Elements)[i]); 767 Members.push_back(Reg); 768 Artificial &= Reg->Artificial; 769 TopoSigs.set(Reg->getTopoSig()); 770 } 771 sortAndUniqueRegisters(Members); 772 773 // Alternative allocation orders may be subsets. 774 SetTheory::RecSet Order; 775 for (unsigned i = 0, e = AltOrders->size(); i != e; ++i) { 776 RegBank.getSets().evaluate(AltOrders->getElement(i), Order, R->getLoc()); 777 Orders[1 + i].append(Order.begin(), Order.end()); 778 // Verify that all altorder members are regclass members. 779 while (!Order.empty()) { 780 CodeGenRegister *Reg = RegBank.getReg(Order.back()); 781 Order.pop_back(); 782 if (!contains(Reg)) 783 PrintFatalError(R->getLoc(), " AltOrder register " + Reg->getName() + 784 " is not a class member"); 785 } 786 } 787 788 Namespace = R->getValueAsString("Namespace"); 789 790 if (const RecordVal *RV = R->getValue("RegInfos")) 791 if (DefInit *DI = dyn_cast_or_null<DefInit>(RV->getValue())) 792 RSI = RegSizeInfoByHwMode(DI->getDef(), RegBank.getHwModes()); 793 unsigned Size = R->getValueAsInt("Size"); 794 assert((RSI.hasDefault() || Size != 0 || VTs[0].isSimple()) && 795 "Impossible to determine register size"); 796 if (!RSI.hasDefault()) { 797 RegSizeInfo RI; 798 RI.RegSize = RI.SpillSize = Size ? Size 799 : VTs[0].getSimple().getSizeInBits(); 800 RI.SpillAlignment = R->getValueAsInt("Alignment"); 801 RSI.Map.insert({DefaultMode, RI}); 802 } 803 804 CopyCost = R->getValueAsInt("CopyCost"); 805 Allocatable = R->getValueAsBit("isAllocatable"); 806 AltOrderSelect = R->getValueAsString("AltOrderSelect"); 807 int AllocationPriority = R->getValueAsInt("AllocationPriority"); 808 if (AllocationPriority < 0 || AllocationPriority > 63) 809 PrintFatalError(R->getLoc(), "AllocationPriority out of range [0,63]"); 810 this->AllocationPriority = AllocationPriority; 811 } 812 813 // Create an inferred register class that was missing from the .td files. 814 // Most properties will be inherited from the closest super-class after the 815 // class structure has been computed. 816 CodeGenRegisterClass::CodeGenRegisterClass(CodeGenRegBank &RegBank, 817 StringRef Name, Key Props) 818 : Members(*Props.Members), TheDef(nullptr), Name(std::string(Name)), 819 TopoSigs(RegBank.getNumTopoSigs()), EnumValue(-1), RSI(Props.RSI), 820 CopyCost(0), Allocatable(true), AllocationPriority(0) { 821 Artificial = true; 822 GeneratePressureSet = false; 823 for (const auto R : Members) { 824 TopoSigs.set(R->getTopoSig()); 825 Artificial &= R->Artificial; 826 } 827 } 828 829 // Compute inherited propertied for a synthesized register class. 830 void CodeGenRegisterClass::inheritProperties(CodeGenRegBank &RegBank) { 831 assert(!getDef() && "Only synthesized classes can inherit properties"); 832 assert(!SuperClasses.empty() && "Synthesized class without super class"); 833 834 // The last super-class is the smallest one. 835 CodeGenRegisterClass &Super = *SuperClasses.back(); 836 837 // Most properties are copied directly. 838 // Exceptions are members, size, and alignment 839 Namespace = Super.Namespace; 840 VTs = Super.VTs; 841 CopyCost = Super.CopyCost; 842 Allocatable = Super.Allocatable; 843 AltOrderSelect = Super.AltOrderSelect; 844 AllocationPriority = Super.AllocationPriority; 845 GeneratePressureSet |= Super.GeneratePressureSet; 846 847 // Copy all allocation orders, filter out foreign registers from the larger 848 // super-class. 849 Orders.resize(Super.Orders.size()); 850 for (unsigned i = 0, ie = Super.Orders.size(); i != ie; ++i) 851 for (unsigned j = 0, je = Super.Orders[i].size(); j != je; ++j) 852 if (contains(RegBank.getReg(Super.Orders[i][j]))) 853 Orders[i].push_back(Super.Orders[i][j]); 854 } 855 856 bool CodeGenRegisterClass::contains(const CodeGenRegister *Reg) const { 857 return std::binary_search(Members.begin(), Members.end(), Reg, 858 deref<std::less<>>()); 859 } 860 861 unsigned CodeGenRegisterClass::getWeight(const CodeGenRegBank& RegBank) const { 862 if (TheDef && !TheDef->isValueUnset("Weight")) 863 return TheDef->getValueAsInt("Weight"); 864 865 if (Members.empty() || Artificial) 866 return 0; 867 868 return (*Members.begin())->getWeight(RegBank); 869 } 870 871 namespace llvm { 872 873 raw_ostream &operator<<(raw_ostream &OS, const CodeGenRegisterClass::Key &K) { 874 OS << "{ " << K.RSI; 875 for (const auto R : *K.Members) 876 OS << ", " << R->getName(); 877 return OS << " }"; 878 } 879 880 } // end namespace llvm 881 882 // This is a simple lexicographical order that can be used to search for sets. 883 // It is not the same as the topological order provided by TopoOrderRC. 884 bool CodeGenRegisterClass::Key:: 885 operator<(const CodeGenRegisterClass::Key &B) const { 886 assert(Members && B.Members); 887 return std::tie(*Members, RSI) < std::tie(*B.Members, B.RSI); 888 } 889 890 // Returns true if RC is a strict subclass. 891 // RC is a sub-class of this class if it is a valid replacement for any 892 // instruction operand where a register of this classis required. It must 893 // satisfy these conditions: 894 // 895 // 1. All RC registers are also in this. 896 // 2. The RC spill size must not be smaller than our spill size. 897 // 3. RC spill alignment must be compatible with ours. 898 // 899 static bool testSubClass(const CodeGenRegisterClass *A, 900 const CodeGenRegisterClass *B) { 901 return A->RSI.isSubClassOf(B->RSI) && 902 std::includes(A->getMembers().begin(), A->getMembers().end(), 903 B->getMembers().begin(), B->getMembers().end(), 904 deref<std::less<>>()); 905 } 906 907 /// Sorting predicate for register classes. This provides a topological 908 /// ordering that arranges all register classes before their sub-classes. 909 /// 910 /// Register classes with the same registers, spill size, and alignment form a 911 /// clique. They will be ordered alphabetically. 912 /// 913 static bool TopoOrderRC(const CodeGenRegisterClass &PA, 914 const CodeGenRegisterClass &PB) { 915 auto *A = &PA; 916 auto *B = &PB; 917 if (A == B) 918 return false; 919 920 if (A->RSI < B->RSI) 921 return true; 922 if (A->RSI != B->RSI) 923 return false; 924 925 // Order by descending set size. Note that the classes' allocation order may 926 // not have been computed yet. The Members set is always vaild. 927 if (A->getMembers().size() > B->getMembers().size()) 928 return true; 929 if (A->getMembers().size() < B->getMembers().size()) 930 return false; 931 932 // Finally order by name as a tie breaker. 933 return StringRef(A->getName()) < B->getName(); 934 } 935 936 std::string CodeGenRegisterClass::getQualifiedName() const { 937 if (Namespace.empty()) 938 return getName(); 939 else 940 return (Namespace + "::" + getName()).str(); 941 } 942 943 // Compute sub-classes of all register classes. 944 // Assume the classes are ordered topologically. 945 void CodeGenRegisterClass::computeSubClasses(CodeGenRegBank &RegBank) { 946 auto &RegClasses = RegBank.getRegClasses(); 947 948 // Visit backwards so sub-classes are seen first. 949 for (auto I = RegClasses.rbegin(), E = RegClasses.rend(); I != E; ++I) { 950 CodeGenRegisterClass &RC = *I; 951 RC.SubClasses.resize(RegClasses.size()); 952 RC.SubClasses.set(RC.EnumValue); 953 if (RC.Artificial) 954 continue; 955 956 // Normally, all subclasses have IDs >= rci, unless RC is part of a clique. 957 for (auto I2 = I.base(), E2 = RegClasses.end(); I2 != E2; ++I2) { 958 CodeGenRegisterClass &SubRC = *I2; 959 if (RC.SubClasses.test(SubRC.EnumValue)) 960 continue; 961 if (!testSubClass(&RC, &SubRC)) 962 continue; 963 // SubRC is a sub-class. Grap all its sub-classes so we won't have to 964 // check them again. 965 RC.SubClasses |= SubRC.SubClasses; 966 } 967 968 // Sweep up missed clique members. They will be immediately preceding RC. 969 for (auto I2 = std::next(I); I2 != E && testSubClass(&RC, &*I2); ++I2) 970 RC.SubClasses.set(I2->EnumValue); 971 } 972 973 // Compute the SuperClasses lists from the SubClasses vectors. 974 for (auto &RC : RegClasses) { 975 const BitVector &SC = RC.getSubClasses(); 976 auto I = RegClasses.begin(); 977 for (int s = 0, next_s = SC.find_first(); next_s != -1; 978 next_s = SC.find_next(s)) { 979 std::advance(I, next_s - s); 980 s = next_s; 981 if (&*I == &RC) 982 continue; 983 I->SuperClasses.push_back(&RC); 984 } 985 } 986 987 // With the class hierarchy in place, let synthesized register classes inherit 988 // properties from their closest super-class. The iteration order here can 989 // propagate properties down multiple levels. 990 for (auto &RC : RegClasses) 991 if (!RC.getDef()) 992 RC.inheritProperties(RegBank); 993 } 994 995 Optional<std::pair<CodeGenRegisterClass *, CodeGenRegisterClass *>> 996 CodeGenRegisterClass::getMatchingSubClassWithSubRegs( 997 CodeGenRegBank &RegBank, const CodeGenSubRegIndex *SubIdx) const { 998 auto SizeOrder = [this](const CodeGenRegisterClass *A, 999 const CodeGenRegisterClass *B) { 1000 // If there are multiple, identical register classes, prefer the original 1001 // register class. 1002 if (A->getMembers().size() == B->getMembers().size()) 1003 return A == this; 1004 return A->getMembers().size() > B->getMembers().size(); 1005 }; 1006 1007 auto &RegClasses = RegBank.getRegClasses(); 1008 1009 // Find all the subclasses of this one that fully support the sub-register 1010 // index and order them by size. BiggestSuperRC should always be first. 1011 CodeGenRegisterClass *BiggestSuperRegRC = getSubClassWithSubReg(SubIdx); 1012 if (!BiggestSuperRegRC) 1013 return None; 1014 BitVector SuperRegRCsBV = BiggestSuperRegRC->getSubClasses(); 1015 std::vector<CodeGenRegisterClass *> SuperRegRCs; 1016 for (auto &RC : RegClasses) 1017 if (SuperRegRCsBV[RC.EnumValue]) 1018 SuperRegRCs.emplace_back(&RC); 1019 llvm::stable_sort(SuperRegRCs, SizeOrder); 1020 1021 assert(SuperRegRCs.front() == BiggestSuperRegRC && 1022 "Biggest class wasn't first"); 1023 1024 // Find all the subreg classes and order them by size too. 1025 std::vector<std::pair<CodeGenRegisterClass *, BitVector>> SuperRegClasses; 1026 for (auto &RC: RegClasses) { 1027 BitVector SuperRegClassesBV(RegClasses.size()); 1028 RC.getSuperRegClasses(SubIdx, SuperRegClassesBV); 1029 if (SuperRegClassesBV.any()) 1030 SuperRegClasses.push_back(std::make_pair(&RC, SuperRegClassesBV)); 1031 } 1032 llvm::sort(SuperRegClasses, 1033 [&](const std::pair<CodeGenRegisterClass *, BitVector> &A, 1034 const std::pair<CodeGenRegisterClass *, BitVector> &B) { 1035 return SizeOrder(A.first, B.first); 1036 }); 1037 1038 // Find the biggest subclass and subreg class such that R:subidx is in the 1039 // subreg class for all R in subclass. 1040 // 1041 // For example: 1042 // All registers in X86's GR64 have a sub_32bit subregister but no class 1043 // exists that contains all the 32-bit subregisters because GR64 contains RIP 1044 // but GR32 does not contain EIP. Instead, we constrain SuperRegRC to 1045 // GR32_with_sub_8bit (which is identical to GR32_with_sub_32bit) and then, 1046 // having excluded RIP, we are able to find a SubRegRC (GR32). 1047 CodeGenRegisterClass *ChosenSuperRegClass = nullptr; 1048 CodeGenRegisterClass *SubRegRC = nullptr; 1049 for (auto *SuperRegRC : SuperRegRCs) { 1050 for (const auto &SuperRegClassPair : SuperRegClasses) { 1051 const BitVector &SuperRegClassBV = SuperRegClassPair.second; 1052 if (SuperRegClassBV[SuperRegRC->EnumValue]) { 1053 SubRegRC = SuperRegClassPair.first; 1054 ChosenSuperRegClass = SuperRegRC; 1055 1056 // If SubRegRC is bigger than SuperRegRC then there are members of 1057 // SubRegRC that don't have super registers via SubIdx. Keep looking to 1058 // find a better fit and fall back on this one if there isn't one. 1059 // 1060 // This is intended to prevent X86 from making odd choices such as 1061 // picking LOW32_ADDR_ACCESS_RBP instead of GR32 in the example above. 1062 // LOW32_ADDR_ACCESS_RBP is a valid choice but contains registers that 1063 // aren't subregisters of SuperRegRC whereas GR32 has a direct 1:1 1064 // mapping. 1065 if (SuperRegRC->getMembers().size() >= SubRegRC->getMembers().size()) 1066 return std::make_pair(ChosenSuperRegClass, SubRegRC); 1067 } 1068 } 1069 1070 // If we found a fit but it wasn't quite ideal because SubRegRC had excess 1071 // registers, then we're done. 1072 if (ChosenSuperRegClass) 1073 return std::make_pair(ChosenSuperRegClass, SubRegRC); 1074 } 1075 1076 return None; 1077 } 1078 1079 void CodeGenRegisterClass::getSuperRegClasses(const CodeGenSubRegIndex *SubIdx, 1080 BitVector &Out) const { 1081 auto FindI = SuperRegClasses.find(SubIdx); 1082 if (FindI == SuperRegClasses.end()) 1083 return; 1084 for (CodeGenRegisterClass *RC : FindI->second) 1085 Out.set(RC->EnumValue); 1086 } 1087 1088 // Populate a unique sorted list of units from a register set. 1089 void CodeGenRegisterClass::buildRegUnitSet(const CodeGenRegBank &RegBank, 1090 std::vector<unsigned> &RegUnits) const { 1091 std::vector<unsigned> TmpUnits; 1092 for (RegUnitIterator UnitI(Members); UnitI.isValid(); ++UnitI) { 1093 const RegUnit &RU = RegBank.getRegUnit(*UnitI); 1094 if (!RU.Artificial) 1095 TmpUnits.push_back(*UnitI); 1096 } 1097 llvm::sort(TmpUnits); 1098 std::unique_copy(TmpUnits.begin(), TmpUnits.end(), 1099 std::back_inserter(RegUnits)); 1100 } 1101 1102 //===----------------------------------------------------------------------===// 1103 // CodeGenRegBank 1104 //===----------------------------------------------------------------------===// 1105 1106 CodeGenRegBank::CodeGenRegBank(RecordKeeper &Records, 1107 const CodeGenHwModes &Modes) : CGH(Modes) { 1108 // Configure register Sets to understand register classes and tuples. 1109 Sets.addFieldExpander("RegisterClass", "MemberList"); 1110 Sets.addFieldExpander("CalleeSavedRegs", "SaveList"); 1111 Sets.addExpander("RegisterTuples", 1112 std::make_unique<TupleExpander>(SynthDefs)); 1113 1114 // Read in the user-defined (named) sub-register indices. 1115 // More indices will be synthesized later. 1116 std::vector<Record*> SRIs = Records.getAllDerivedDefinitions("SubRegIndex"); 1117 llvm::sort(SRIs, LessRecord()); 1118 for (unsigned i = 0, e = SRIs.size(); i != e; ++i) 1119 getSubRegIdx(SRIs[i]); 1120 // Build composite maps from ComposedOf fields. 1121 for (auto &Idx : SubRegIndices) 1122 Idx.updateComponents(*this); 1123 1124 // Read in the register definitions. 1125 std::vector<Record*> Regs = Records.getAllDerivedDefinitions("Register"); 1126 llvm::sort(Regs, LessRecordRegister()); 1127 // Assign the enumeration values. 1128 for (unsigned i = 0, e = Regs.size(); i != e; ++i) 1129 getReg(Regs[i]); 1130 1131 // Expand tuples and number the new registers. 1132 std::vector<Record*> Tups = 1133 Records.getAllDerivedDefinitions("RegisterTuples"); 1134 1135 for (Record *R : Tups) { 1136 std::vector<Record *> TupRegs = *Sets.expand(R); 1137 llvm::sort(TupRegs, LessRecordRegister()); 1138 for (Record *RC : TupRegs) 1139 getReg(RC); 1140 } 1141 1142 // Now all the registers are known. Build the object graph of explicit 1143 // register-register references. 1144 for (auto &Reg : Registers) 1145 Reg.buildObjectGraph(*this); 1146 1147 // Compute register name map. 1148 for (auto &Reg : Registers) 1149 // FIXME: This could just be RegistersByName[name] = register, except that 1150 // causes some failures in MIPS - perhaps they have duplicate register name 1151 // entries? (or maybe there's a reason for it - I don't know much about this 1152 // code, just drive-by refactoring) 1153 RegistersByName.insert( 1154 std::make_pair(Reg.TheDef->getValueAsString("AsmName"), &Reg)); 1155 1156 // Precompute all sub-register maps. 1157 // This will create Composite entries for all inferred sub-register indices. 1158 for (auto &Reg : Registers) 1159 Reg.computeSubRegs(*this); 1160 1161 // Compute transitive closure of subregister index ConcatenationOf vectors 1162 // and initialize ConcatIdx map. 1163 for (CodeGenSubRegIndex &SRI : SubRegIndices) { 1164 SRI.computeConcatTransitiveClosure(); 1165 if (!SRI.ConcatenationOf.empty()) 1166 ConcatIdx.insert(std::make_pair( 1167 SmallVector<CodeGenSubRegIndex*,8>(SRI.ConcatenationOf.begin(), 1168 SRI.ConcatenationOf.end()), &SRI)); 1169 } 1170 1171 // Infer even more sub-registers by combining leading super-registers. 1172 for (auto &Reg : Registers) 1173 if (Reg.CoveredBySubRegs) 1174 Reg.computeSecondarySubRegs(*this); 1175 1176 // After the sub-register graph is complete, compute the topologically 1177 // ordered SuperRegs list. 1178 for (auto &Reg : Registers) 1179 Reg.computeSuperRegs(*this); 1180 1181 // For each pair of Reg:SR, if both are non-artificial, mark the 1182 // corresponding sub-register index as non-artificial. 1183 for (auto &Reg : Registers) { 1184 if (Reg.Artificial) 1185 continue; 1186 for (auto P : Reg.getSubRegs()) { 1187 const CodeGenRegister *SR = P.second; 1188 if (!SR->Artificial) 1189 P.first->Artificial = false; 1190 } 1191 } 1192 1193 // Native register units are associated with a leaf register. They've all been 1194 // discovered now. 1195 NumNativeRegUnits = RegUnits.size(); 1196 1197 // Read in register class definitions. 1198 std::vector<Record*> RCs = Records.getAllDerivedDefinitions("RegisterClass"); 1199 if (RCs.empty()) 1200 PrintFatalError("No 'RegisterClass' subclasses defined!"); 1201 1202 // Allocate user-defined register classes. 1203 for (auto *R : RCs) { 1204 RegClasses.emplace_back(*this, R); 1205 CodeGenRegisterClass &RC = RegClasses.back(); 1206 if (!RC.Artificial) 1207 addToMaps(&RC); 1208 } 1209 1210 // Infer missing classes to create a full algebra. 1211 computeInferredRegisterClasses(); 1212 1213 // Order register classes topologically and assign enum values. 1214 RegClasses.sort(TopoOrderRC); 1215 unsigned i = 0; 1216 for (auto &RC : RegClasses) 1217 RC.EnumValue = i++; 1218 CodeGenRegisterClass::computeSubClasses(*this); 1219 } 1220 1221 // Create a synthetic CodeGenSubRegIndex without a corresponding Record. 1222 CodeGenSubRegIndex* 1223 CodeGenRegBank::createSubRegIndex(StringRef Name, StringRef Namespace) { 1224 SubRegIndices.emplace_back(Name, Namespace, SubRegIndices.size() + 1); 1225 return &SubRegIndices.back(); 1226 } 1227 1228 CodeGenSubRegIndex *CodeGenRegBank::getSubRegIdx(Record *Def) { 1229 CodeGenSubRegIndex *&Idx = Def2SubRegIdx[Def]; 1230 if (Idx) 1231 return Idx; 1232 SubRegIndices.emplace_back(Def, SubRegIndices.size() + 1); 1233 Idx = &SubRegIndices.back(); 1234 return Idx; 1235 } 1236 1237 const CodeGenSubRegIndex * 1238 CodeGenRegBank::findSubRegIdx(const Record* Def) const { 1239 auto I = Def2SubRegIdx.find(Def); 1240 return (I == Def2SubRegIdx.end()) ? nullptr : I->second; 1241 } 1242 1243 CodeGenRegister *CodeGenRegBank::getReg(Record *Def) { 1244 CodeGenRegister *&Reg = Def2Reg[Def]; 1245 if (Reg) 1246 return Reg; 1247 Registers.emplace_back(Def, Registers.size() + 1); 1248 Reg = &Registers.back(); 1249 return Reg; 1250 } 1251 1252 void CodeGenRegBank::addToMaps(CodeGenRegisterClass *RC) { 1253 if (Record *Def = RC->getDef()) 1254 Def2RC.insert(std::make_pair(Def, RC)); 1255 1256 // Duplicate classes are rejected by insert(). 1257 // That's OK, we only care about the properties handled by CGRC::Key. 1258 CodeGenRegisterClass::Key K(*RC); 1259 Key2RC.insert(std::make_pair(K, RC)); 1260 } 1261 1262 // Create a synthetic sub-class if it is missing. 1263 CodeGenRegisterClass* 1264 CodeGenRegBank::getOrCreateSubClass(const CodeGenRegisterClass *RC, 1265 const CodeGenRegister::Vec *Members, 1266 StringRef Name) { 1267 // Synthetic sub-class has the same size and alignment as RC. 1268 CodeGenRegisterClass::Key K(Members, RC->RSI); 1269 RCKeyMap::const_iterator FoundI = Key2RC.find(K); 1270 if (FoundI != Key2RC.end()) 1271 return FoundI->second; 1272 1273 // Sub-class doesn't exist, create a new one. 1274 RegClasses.emplace_back(*this, Name, K); 1275 addToMaps(&RegClasses.back()); 1276 return &RegClasses.back(); 1277 } 1278 1279 CodeGenRegisterClass *CodeGenRegBank::getRegClass(const Record *Def) const { 1280 if (CodeGenRegisterClass *RC = Def2RC.lookup(Def)) 1281 return RC; 1282 1283 PrintFatalError(Def->getLoc(), "Not a known RegisterClass!"); 1284 } 1285 1286 CodeGenSubRegIndex* 1287 CodeGenRegBank::getCompositeSubRegIndex(CodeGenSubRegIndex *A, 1288 CodeGenSubRegIndex *B) { 1289 // Look for an existing entry. 1290 CodeGenSubRegIndex *Comp = A->compose(B); 1291 if (Comp) 1292 return Comp; 1293 1294 // None exists, synthesize one. 1295 std::string Name = A->getName() + "_then_" + B->getName(); 1296 Comp = createSubRegIndex(Name, A->getNamespace()); 1297 A->addComposite(B, Comp); 1298 return Comp; 1299 } 1300 1301 CodeGenSubRegIndex *CodeGenRegBank:: 1302 getConcatSubRegIndex(const SmallVector<CodeGenSubRegIndex *, 8> &Parts) { 1303 assert(Parts.size() > 1 && "Need two parts to concatenate"); 1304 #ifndef NDEBUG 1305 for (CodeGenSubRegIndex *Idx : Parts) { 1306 assert(Idx->ConcatenationOf.empty() && "No transitive closure?"); 1307 } 1308 #endif 1309 1310 // Look for an existing entry. 1311 CodeGenSubRegIndex *&Idx = ConcatIdx[Parts]; 1312 if (Idx) 1313 return Idx; 1314 1315 // None exists, synthesize one. 1316 std::string Name = Parts.front()->getName(); 1317 // Determine whether all parts are contiguous. 1318 bool isContinuous = true; 1319 unsigned Size = Parts.front()->Size; 1320 unsigned LastOffset = Parts.front()->Offset; 1321 unsigned LastSize = Parts.front()->Size; 1322 for (unsigned i = 1, e = Parts.size(); i != e; ++i) { 1323 Name += '_'; 1324 Name += Parts[i]->getName(); 1325 Size += Parts[i]->Size; 1326 if (Parts[i]->Offset != (LastOffset + LastSize)) 1327 isContinuous = false; 1328 LastOffset = Parts[i]->Offset; 1329 LastSize = Parts[i]->Size; 1330 } 1331 Idx = createSubRegIndex(Name, Parts.front()->getNamespace()); 1332 Idx->Size = Size; 1333 Idx->Offset = isContinuous ? Parts.front()->Offset : -1; 1334 Idx->ConcatenationOf.assign(Parts.begin(), Parts.end()); 1335 return Idx; 1336 } 1337 1338 void CodeGenRegBank::computeComposites() { 1339 using RegMap = std::map<const CodeGenRegister*, const CodeGenRegister*>; 1340 1341 // Subreg -> { Reg->Reg }, where the right-hand side is the mapping from 1342 // register to (sub)register associated with the action of the left-hand 1343 // side subregister. 1344 std::map<const CodeGenSubRegIndex*, RegMap> SubRegAction; 1345 for (const CodeGenRegister &R : Registers) { 1346 const CodeGenRegister::SubRegMap &SM = R.getSubRegs(); 1347 for (std::pair<const CodeGenSubRegIndex*, const CodeGenRegister*> P : SM) 1348 SubRegAction[P.first].insert({&R, P.second}); 1349 } 1350 1351 // Calculate the composition of two subregisters as compositions of their 1352 // associated actions. 1353 auto compose = [&SubRegAction] (const CodeGenSubRegIndex *Sub1, 1354 const CodeGenSubRegIndex *Sub2) { 1355 RegMap C; 1356 const RegMap &Img1 = SubRegAction.at(Sub1); 1357 const RegMap &Img2 = SubRegAction.at(Sub2); 1358 for (std::pair<const CodeGenRegister*, const CodeGenRegister*> P : Img1) { 1359 auto F = Img2.find(P.second); 1360 if (F != Img2.end()) 1361 C.insert({P.first, F->second}); 1362 } 1363 return C; 1364 }; 1365 1366 // Check if the two maps agree on the intersection of their domains. 1367 auto agree = [] (const RegMap &Map1, const RegMap &Map2) { 1368 // Technically speaking, an empty map agrees with any other map, but 1369 // this could flag false positives. We're interested in non-vacuous 1370 // agreements. 1371 if (Map1.empty() || Map2.empty()) 1372 return false; 1373 for (std::pair<const CodeGenRegister*, const CodeGenRegister*> P : Map1) { 1374 auto F = Map2.find(P.first); 1375 if (F == Map2.end() || P.second != F->second) 1376 return false; 1377 } 1378 return true; 1379 }; 1380 1381 using CompositePair = std::pair<const CodeGenSubRegIndex*, 1382 const CodeGenSubRegIndex*>; 1383 SmallSet<CompositePair,4> UserDefined; 1384 for (const CodeGenSubRegIndex &Idx : SubRegIndices) 1385 for (auto P : Idx.getComposites()) 1386 UserDefined.insert(std::make_pair(&Idx, P.first)); 1387 1388 // Keep track of TopoSigs visited. We only need to visit each TopoSig once, 1389 // and many registers will share TopoSigs on regular architectures. 1390 BitVector TopoSigs(getNumTopoSigs()); 1391 1392 for (const auto &Reg1 : Registers) { 1393 // Skip identical subreg structures already processed. 1394 if (TopoSigs.test(Reg1.getTopoSig())) 1395 continue; 1396 TopoSigs.set(Reg1.getTopoSig()); 1397 1398 const CodeGenRegister::SubRegMap &SRM1 = Reg1.getSubRegs(); 1399 for (CodeGenRegister::SubRegMap::const_iterator i1 = SRM1.begin(), 1400 e1 = SRM1.end(); i1 != e1; ++i1) { 1401 CodeGenSubRegIndex *Idx1 = i1->first; 1402 CodeGenRegister *Reg2 = i1->second; 1403 // Ignore identity compositions. 1404 if (&Reg1 == Reg2) 1405 continue; 1406 const CodeGenRegister::SubRegMap &SRM2 = Reg2->getSubRegs(); 1407 // Try composing Idx1 with another SubRegIndex. 1408 for (CodeGenRegister::SubRegMap::const_iterator i2 = SRM2.begin(), 1409 e2 = SRM2.end(); i2 != e2; ++i2) { 1410 CodeGenSubRegIndex *Idx2 = i2->first; 1411 CodeGenRegister *Reg3 = i2->second; 1412 // Ignore identity compositions. 1413 if (Reg2 == Reg3) 1414 continue; 1415 // OK Reg1:IdxPair == Reg3. Find the index with Reg:Idx == Reg3. 1416 CodeGenSubRegIndex *Idx3 = Reg1.getSubRegIndex(Reg3); 1417 assert(Idx3 && "Sub-register doesn't have an index"); 1418 1419 // Conflicting composition? Emit a warning but allow it. 1420 if (CodeGenSubRegIndex *Prev = Idx1->addComposite(Idx2, Idx3)) { 1421 // If the composition was not user-defined, always emit a warning. 1422 if (!UserDefined.count({Idx1, Idx2}) || 1423 agree(compose(Idx1, Idx2), SubRegAction.at(Idx3))) 1424 PrintWarning(Twine("SubRegIndex ") + Idx1->getQualifiedName() + 1425 " and " + Idx2->getQualifiedName() + 1426 " compose ambiguously as " + Prev->getQualifiedName() + 1427 " or " + Idx3->getQualifiedName()); 1428 } 1429 } 1430 } 1431 } 1432 } 1433 1434 // Compute lane masks. This is similar to register units, but at the 1435 // sub-register index level. Each bit in the lane mask is like a register unit 1436 // class, and two lane masks will have a bit in common if two sub-register 1437 // indices overlap in some register. 1438 // 1439 // Conservatively share a lane mask bit if two sub-register indices overlap in 1440 // some registers, but not in others. That shouldn't happen a lot. 1441 void CodeGenRegBank::computeSubRegLaneMasks() { 1442 // First assign individual bits to all the leaf indices. 1443 unsigned Bit = 0; 1444 // Determine mask of lanes that cover their registers. 1445 CoveringLanes = LaneBitmask::getAll(); 1446 for (auto &Idx : SubRegIndices) { 1447 if (Idx.getComposites().empty()) { 1448 if (Bit > LaneBitmask::BitWidth) { 1449 PrintFatalError( 1450 Twine("Ran out of lanemask bits to represent subregister ") 1451 + Idx.getName()); 1452 } 1453 Idx.LaneMask = LaneBitmask::getLane(Bit); 1454 ++Bit; 1455 } else { 1456 Idx.LaneMask = LaneBitmask::getNone(); 1457 } 1458 } 1459 1460 // Compute transformation sequences for composeSubRegIndexLaneMask. The idea 1461 // here is that for each possible target subregister we look at the leafs 1462 // in the subregister graph that compose for this target and create 1463 // transformation sequences for the lanemasks. Each step in the sequence 1464 // consists of a bitmask and a bitrotate operation. As the rotation amounts 1465 // are usually the same for many subregisters we can easily combine the steps 1466 // by combining the masks. 1467 for (const auto &Idx : SubRegIndices) { 1468 const auto &Composites = Idx.getComposites(); 1469 auto &LaneTransforms = Idx.CompositionLaneMaskTransform; 1470 1471 if (Composites.empty()) { 1472 // Moving from a class with no subregisters we just had a single lane: 1473 // The subregister must be a leaf subregister and only occupies 1 bit. 1474 // Move the bit from the class without subregisters into that position. 1475 unsigned DstBit = Idx.LaneMask.getHighestLane(); 1476 assert(Idx.LaneMask == LaneBitmask::getLane(DstBit) && 1477 "Must be a leaf subregister"); 1478 MaskRolPair MaskRol = { LaneBitmask::getLane(0), (uint8_t)DstBit }; 1479 LaneTransforms.push_back(MaskRol); 1480 } else { 1481 // Go through all leaf subregisters and find the ones that compose with 1482 // Idx. These make out all possible valid bits in the lane mask we want to 1483 // transform. Looking only at the leafs ensure that only a single bit in 1484 // the mask is set. 1485 unsigned NextBit = 0; 1486 for (auto &Idx2 : SubRegIndices) { 1487 // Skip non-leaf subregisters. 1488 if (!Idx2.getComposites().empty()) 1489 continue; 1490 // Replicate the behaviour from the lane mask generation loop above. 1491 unsigned SrcBit = NextBit; 1492 LaneBitmask SrcMask = LaneBitmask::getLane(SrcBit); 1493 if (NextBit < LaneBitmask::BitWidth-1) 1494 ++NextBit; 1495 assert(Idx2.LaneMask == SrcMask); 1496 1497 // Get the composed subregister if there is any. 1498 auto C = Composites.find(&Idx2); 1499 if (C == Composites.end()) 1500 continue; 1501 const CodeGenSubRegIndex *Composite = C->second; 1502 // The Composed subreg should be a leaf subreg too 1503 assert(Composite->getComposites().empty()); 1504 1505 // Create Mask+Rotate operation and merge with existing ops if possible. 1506 unsigned DstBit = Composite->LaneMask.getHighestLane(); 1507 int Shift = DstBit - SrcBit; 1508 uint8_t RotateLeft = Shift >= 0 ? (uint8_t)Shift 1509 : LaneBitmask::BitWidth + Shift; 1510 for (auto &I : LaneTransforms) { 1511 if (I.RotateLeft == RotateLeft) { 1512 I.Mask |= SrcMask; 1513 SrcMask = LaneBitmask::getNone(); 1514 } 1515 } 1516 if (SrcMask.any()) { 1517 MaskRolPair MaskRol = { SrcMask, RotateLeft }; 1518 LaneTransforms.push_back(MaskRol); 1519 } 1520 } 1521 } 1522 1523 // Optimize if the transformation consists of one step only: Set mask to 1524 // 0xffffffff (including some irrelevant invalid bits) so that it should 1525 // merge with more entries later while compressing the table. 1526 if (LaneTransforms.size() == 1) 1527 LaneTransforms[0].Mask = LaneBitmask::getAll(); 1528 1529 // Further compression optimization: For invalid compositions resulting 1530 // in a sequence with 0 entries we can just pick any other. Choose 1531 // Mask 0xffffffff with Rotation 0. 1532 if (LaneTransforms.size() == 0) { 1533 MaskRolPair P = { LaneBitmask::getAll(), 0 }; 1534 LaneTransforms.push_back(P); 1535 } 1536 } 1537 1538 // FIXME: What if ad-hoc aliasing introduces overlaps that aren't represented 1539 // by the sub-register graph? This doesn't occur in any known targets. 1540 1541 // Inherit lanes from composites. 1542 for (const auto &Idx : SubRegIndices) { 1543 LaneBitmask Mask = Idx.computeLaneMask(); 1544 // If some super-registers without CoveredBySubRegs use this index, we can 1545 // no longer assume that the lanes are covering their registers. 1546 if (!Idx.AllSuperRegsCovered) 1547 CoveringLanes &= ~Mask; 1548 } 1549 1550 // Compute lane mask combinations for register classes. 1551 for (auto &RegClass : RegClasses) { 1552 LaneBitmask LaneMask; 1553 for (const auto &SubRegIndex : SubRegIndices) { 1554 if (RegClass.getSubClassWithSubReg(&SubRegIndex) == nullptr) 1555 continue; 1556 LaneMask |= SubRegIndex.LaneMask; 1557 } 1558 1559 // For classes without any subregisters set LaneMask to 1 instead of 0. 1560 // This makes it easier for client code to handle classes uniformly. 1561 if (LaneMask.none()) 1562 LaneMask = LaneBitmask::getLane(0); 1563 1564 RegClass.LaneMask = LaneMask; 1565 } 1566 } 1567 1568 namespace { 1569 1570 // UberRegSet is a helper class for computeRegUnitWeights. Each UberRegSet is 1571 // the transitive closure of the union of overlapping register 1572 // classes. Together, the UberRegSets form a partition of the registers. If we 1573 // consider overlapping register classes to be connected, then each UberRegSet 1574 // is a set of connected components. 1575 // 1576 // An UberRegSet will likely be a horizontal slice of register names of 1577 // the same width. Nontrivial subregisters should then be in a separate 1578 // UberRegSet. But this property isn't required for valid computation of 1579 // register unit weights. 1580 // 1581 // A Weight field caches the max per-register unit weight in each UberRegSet. 1582 // 1583 // A set of SingularDeterminants flags single units of some register in this set 1584 // for which the unit weight equals the set weight. These units should not have 1585 // their weight increased. 1586 struct UberRegSet { 1587 CodeGenRegister::Vec Regs; 1588 unsigned Weight = 0; 1589 CodeGenRegister::RegUnitList SingularDeterminants; 1590 1591 UberRegSet() = default; 1592 }; 1593 1594 } // end anonymous namespace 1595 1596 // Partition registers into UberRegSets, where each set is the transitive 1597 // closure of the union of overlapping register classes. 1598 // 1599 // UberRegSets[0] is a special non-allocatable set. 1600 static void computeUberSets(std::vector<UberRegSet> &UberSets, 1601 std::vector<UberRegSet*> &RegSets, 1602 CodeGenRegBank &RegBank) { 1603 const auto &Registers = RegBank.getRegisters(); 1604 1605 // The Register EnumValue is one greater than its index into Registers. 1606 assert(Registers.size() == Registers.back().EnumValue && 1607 "register enum value mismatch"); 1608 1609 // For simplicitly make the SetID the same as EnumValue. 1610 IntEqClasses UberSetIDs(Registers.size()+1); 1611 std::set<unsigned> AllocatableRegs; 1612 for (auto &RegClass : RegBank.getRegClasses()) { 1613 if (!RegClass.Allocatable) 1614 continue; 1615 1616 const CodeGenRegister::Vec &Regs = RegClass.getMembers(); 1617 if (Regs.empty()) 1618 continue; 1619 1620 unsigned USetID = UberSetIDs.findLeader((*Regs.begin())->EnumValue); 1621 assert(USetID && "register number 0 is invalid"); 1622 1623 AllocatableRegs.insert((*Regs.begin())->EnumValue); 1624 for (auto I = std::next(Regs.begin()), E = Regs.end(); I != E; ++I) { 1625 AllocatableRegs.insert((*I)->EnumValue); 1626 UberSetIDs.join(USetID, (*I)->EnumValue); 1627 } 1628 } 1629 // Combine non-allocatable regs. 1630 for (const auto &Reg : Registers) { 1631 unsigned RegNum = Reg.EnumValue; 1632 if (AllocatableRegs.count(RegNum)) 1633 continue; 1634 1635 UberSetIDs.join(0, RegNum); 1636 } 1637 UberSetIDs.compress(); 1638 1639 // Make the first UberSet a special unallocatable set. 1640 unsigned ZeroID = UberSetIDs[0]; 1641 1642 // Insert Registers into the UberSets formed by union-find. 1643 // Do not resize after this. 1644 UberSets.resize(UberSetIDs.getNumClasses()); 1645 unsigned i = 0; 1646 for (const CodeGenRegister &Reg : Registers) { 1647 unsigned USetID = UberSetIDs[Reg.EnumValue]; 1648 if (!USetID) 1649 USetID = ZeroID; 1650 else if (USetID == ZeroID) 1651 USetID = 0; 1652 1653 UberRegSet *USet = &UberSets[USetID]; 1654 USet->Regs.push_back(&Reg); 1655 sortAndUniqueRegisters(USet->Regs); 1656 RegSets[i++] = USet; 1657 } 1658 } 1659 1660 // Recompute each UberSet weight after changing unit weights. 1661 static void computeUberWeights(std::vector<UberRegSet> &UberSets, 1662 CodeGenRegBank &RegBank) { 1663 // Skip the first unallocatable set. 1664 for (std::vector<UberRegSet>::iterator I = std::next(UberSets.begin()), 1665 E = UberSets.end(); I != E; ++I) { 1666 1667 // Initialize all unit weights in this set, and remember the max units/reg. 1668 const CodeGenRegister *Reg = nullptr; 1669 unsigned MaxWeight = 0, Weight = 0; 1670 for (RegUnitIterator UnitI(I->Regs); UnitI.isValid(); ++UnitI) { 1671 if (Reg != UnitI.getReg()) { 1672 if (Weight > MaxWeight) 1673 MaxWeight = Weight; 1674 Reg = UnitI.getReg(); 1675 Weight = 0; 1676 } 1677 if (!RegBank.getRegUnit(*UnitI).Artificial) { 1678 unsigned UWeight = RegBank.getRegUnit(*UnitI).Weight; 1679 if (!UWeight) { 1680 UWeight = 1; 1681 RegBank.increaseRegUnitWeight(*UnitI, UWeight); 1682 } 1683 Weight += UWeight; 1684 } 1685 } 1686 if (Weight > MaxWeight) 1687 MaxWeight = Weight; 1688 if (I->Weight != MaxWeight) { 1689 LLVM_DEBUG(dbgs() << "UberSet " << I - UberSets.begin() << " Weight " 1690 << MaxWeight; 1691 for (auto &Unit 1692 : I->Regs) dbgs() 1693 << " " << Unit->getName(); 1694 dbgs() << "\n"); 1695 // Update the set weight. 1696 I->Weight = MaxWeight; 1697 } 1698 1699 // Find singular determinants. 1700 for (const auto R : I->Regs) { 1701 if (R->getRegUnits().count() == 1 && R->getWeight(RegBank) == I->Weight) { 1702 I->SingularDeterminants |= R->getRegUnits(); 1703 } 1704 } 1705 } 1706 } 1707 1708 // normalizeWeight is a computeRegUnitWeights helper that adjusts the weight of 1709 // a register and its subregisters so that they have the same weight as their 1710 // UberSet. Self-recursion processes the subregister tree in postorder so 1711 // subregisters are normalized first. 1712 // 1713 // Side effects: 1714 // - creates new adopted register units 1715 // - causes superregisters to inherit adopted units 1716 // - increases the weight of "singular" units 1717 // - induces recomputation of UberWeights. 1718 static bool normalizeWeight(CodeGenRegister *Reg, 1719 std::vector<UberRegSet> &UberSets, 1720 std::vector<UberRegSet*> &RegSets, 1721 BitVector &NormalRegs, 1722 CodeGenRegister::RegUnitList &NormalUnits, 1723 CodeGenRegBank &RegBank) { 1724 NormalRegs.resize(std::max(Reg->EnumValue + 1, NormalRegs.size())); 1725 if (NormalRegs.test(Reg->EnumValue)) 1726 return false; 1727 NormalRegs.set(Reg->EnumValue); 1728 1729 bool Changed = false; 1730 const CodeGenRegister::SubRegMap &SRM = Reg->getSubRegs(); 1731 for (CodeGenRegister::SubRegMap::const_iterator SRI = SRM.begin(), 1732 SRE = SRM.end(); SRI != SRE; ++SRI) { 1733 if (SRI->second == Reg) 1734 continue; // self-cycles happen 1735 1736 Changed |= normalizeWeight(SRI->second, UberSets, RegSets, 1737 NormalRegs, NormalUnits, RegBank); 1738 } 1739 // Postorder register normalization. 1740 1741 // Inherit register units newly adopted by subregisters. 1742 if (Reg->inheritRegUnits(RegBank)) 1743 computeUberWeights(UberSets, RegBank); 1744 1745 // Check if this register is too skinny for its UberRegSet. 1746 UberRegSet *UberSet = RegSets[RegBank.getRegIndex(Reg)]; 1747 1748 unsigned RegWeight = Reg->getWeight(RegBank); 1749 if (UberSet->Weight > RegWeight) { 1750 // A register unit's weight can be adjusted only if it is the singular unit 1751 // for this register, has not been used to normalize a subregister's set, 1752 // and has not already been used to singularly determine this UberRegSet. 1753 unsigned AdjustUnit = *Reg->getRegUnits().begin(); 1754 if (Reg->getRegUnits().count() != 1 1755 || hasRegUnit(NormalUnits, AdjustUnit) 1756 || hasRegUnit(UberSet->SingularDeterminants, AdjustUnit)) { 1757 // We don't have an adjustable unit, so adopt a new one. 1758 AdjustUnit = RegBank.newRegUnit(UberSet->Weight - RegWeight); 1759 Reg->adoptRegUnit(AdjustUnit); 1760 // Adopting a unit does not immediately require recomputing set weights. 1761 } 1762 else { 1763 // Adjust the existing single unit. 1764 if (!RegBank.getRegUnit(AdjustUnit).Artificial) 1765 RegBank.increaseRegUnitWeight(AdjustUnit, UberSet->Weight - RegWeight); 1766 // The unit may be shared among sets and registers within this set. 1767 computeUberWeights(UberSets, RegBank); 1768 } 1769 Changed = true; 1770 } 1771 1772 // Mark these units normalized so superregisters can't change their weights. 1773 NormalUnits |= Reg->getRegUnits(); 1774 1775 return Changed; 1776 } 1777 1778 // Compute a weight for each register unit created during getSubRegs. 1779 // 1780 // The goal is that two registers in the same class will have the same weight, 1781 // where each register's weight is defined as sum of its units' weights. 1782 void CodeGenRegBank::computeRegUnitWeights() { 1783 std::vector<UberRegSet> UberSets; 1784 std::vector<UberRegSet*> RegSets(Registers.size()); 1785 computeUberSets(UberSets, RegSets, *this); 1786 // UberSets and RegSets are now immutable. 1787 1788 computeUberWeights(UberSets, *this); 1789 1790 // Iterate over each Register, normalizing the unit weights until reaching 1791 // a fix point. 1792 unsigned NumIters = 0; 1793 for (bool Changed = true; Changed; ++NumIters) { 1794 assert(NumIters <= NumNativeRegUnits && "Runaway register unit weights"); 1795 Changed = false; 1796 for (auto &Reg : Registers) { 1797 CodeGenRegister::RegUnitList NormalUnits; 1798 BitVector NormalRegs; 1799 Changed |= normalizeWeight(&Reg, UberSets, RegSets, NormalRegs, 1800 NormalUnits, *this); 1801 } 1802 } 1803 } 1804 1805 // Find a set in UniqueSets with the same elements as Set. 1806 // Return an iterator into UniqueSets. 1807 static std::vector<RegUnitSet>::const_iterator 1808 findRegUnitSet(const std::vector<RegUnitSet> &UniqueSets, 1809 const RegUnitSet &Set) { 1810 std::vector<RegUnitSet>::const_iterator 1811 I = UniqueSets.begin(), E = UniqueSets.end(); 1812 for(;I != E; ++I) { 1813 if (I->Units == Set.Units) 1814 break; 1815 } 1816 return I; 1817 } 1818 1819 // Return true if the RUSubSet is a subset of RUSuperSet. 1820 static bool isRegUnitSubSet(const std::vector<unsigned> &RUSubSet, 1821 const std::vector<unsigned> &RUSuperSet) { 1822 return std::includes(RUSuperSet.begin(), RUSuperSet.end(), 1823 RUSubSet.begin(), RUSubSet.end()); 1824 } 1825 1826 /// Iteratively prune unit sets. Prune subsets that are close to the superset, 1827 /// but with one or two registers removed. We occasionally have registers like 1828 /// APSR and PC thrown in with the general registers. We also see many 1829 /// special-purpose register subsets, such as tail-call and Thumb 1830 /// encodings. Generating all possible overlapping sets is combinatorial and 1831 /// overkill for modeling pressure. Ideally we could fix this statically in 1832 /// tablegen by (1) having the target define register classes that only include 1833 /// the allocatable registers and marking other classes as non-allocatable and 1834 /// (2) having a way to mark special purpose classes as "don't-care" classes for 1835 /// the purpose of pressure. However, we make an attempt to handle targets that 1836 /// are not nicely defined by merging nearly identical register unit sets 1837 /// statically. This generates smaller tables. Then, dynamically, we adjust the 1838 /// set limit by filtering the reserved registers. 1839 /// 1840 /// Merge sets only if the units have the same weight. For example, on ARM, 1841 /// Q-tuples with ssub index 0 include all S regs but also include D16+. We 1842 /// should not expand the S set to include D regs. 1843 void CodeGenRegBank::pruneUnitSets() { 1844 assert(RegClassUnitSets.empty() && "this invalidates RegClassUnitSets"); 1845 1846 // Form an equivalence class of UnitSets with no significant difference. 1847 std::vector<unsigned> SuperSetIDs; 1848 for (unsigned SubIdx = 0, EndIdx = RegUnitSets.size(); 1849 SubIdx != EndIdx; ++SubIdx) { 1850 const RegUnitSet &SubSet = RegUnitSets[SubIdx]; 1851 unsigned SuperIdx = 0; 1852 for (; SuperIdx != EndIdx; ++SuperIdx) { 1853 if (SuperIdx == SubIdx) 1854 continue; 1855 1856 unsigned UnitWeight = RegUnits[SubSet.Units[0]].Weight; 1857 const RegUnitSet &SuperSet = RegUnitSets[SuperIdx]; 1858 if (isRegUnitSubSet(SubSet.Units, SuperSet.Units) 1859 && (SubSet.Units.size() + 3 > SuperSet.Units.size()) 1860 && UnitWeight == RegUnits[SuperSet.Units[0]].Weight 1861 && UnitWeight == RegUnits[SuperSet.Units.back()].Weight) { 1862 LLVM_DEBUG(dbgs() << "UnitSet " << SubIdx << " subsumed by " << SuperIdx 1863 << "\n"); 1864 // We can pick any of the set names for the merged set. Go for the 1865 // shortest one to avoid picking the name of one of the classes that are 1866 // artificially created by tablegen. So "FPR128_lo" instead of 1867 // "QQQQ_with_qsub3_in_FPR128_lo". 1868 if (RegUnitSets[SubIdx].Name.size() < RegUnitSets[SuperIdx].Name.size()) 1869 RegUnitSets[SuperIdx].Name = RegUnitSets[SubIdx].Name; 1870 break; 1871 } 1872 } 1873 if (SuperIdx == EndIdx) 1874 SuperSetIDs.push_back(SubIdx); 1875 } 1876 // Populate PrunedUnitSets with each equivalence class's superset. 1877 std::vector<RegUnitSet> PrunedUnitSets(SuperSetIDs.size()); 1878 for (unsigned i = 0, e = SuperSetIDs.size(); i != e; ++i) { 1879 unsigned SuperIdx = SuperSetIDs[i]; 1880 PrunedUnitSets[i].Name = RegUnitSets[SuperIdx].Name; 1881 PrunedUnitSets[i].Units.swap(RegUnitSets[SuperIdx].Units); 1882 } 1883 RegUnitSets.swap(PrunedUnitSets); 1884 } 1885 1886 // Create a RegUnitSet for each RegClass that contains all units in the class 1887 // including adopted units that are necessary to model register pressure. Then 1888 // iteratively compute RegUnitSets such that the union of any two overlapping 1889 // RegUnitSets is repreresented. 1890 // 1891 // RegisterInfoEmitter will map each RegClass to its RegUnitClass and any 1892 // RegUnitSet that is a superset of that RegUnitClass. 1893 void CodeGenRegBank::computeRegUnitSets() { 1894 assert(RegUnitSets.empty() && "dirty RegUnitSets"); 1895 1896 // Compute a unique RegUnitSet for each RegClass. 1897 auto &RegClasses = getRegClasses(); 1898 for (auto &RC : RegClasses) { 1899 if (!RC.Allocatable || RC.Artificial || !RC.GeneratePressureSet) 1900 continue; 1901 1902 // Speculatively grow the RegUnitSets to hold the new set. 1903 RegUnitSets.resize(RegUnitSets.size() + 1); 1904 RegUnitSets.back().Name = RC.getName(); 1905 1906 // Compute a sorted list of units in this class. 1907 RC.buildRegUnitSet(*this, RegUnitSets.back().Units); 1908 1909 // Find an existing RegUnitSet. 1910 std::vector<RegUnitSet>::const_iterator SetI = 1911 findRegUnitSet(RegUnitSets, RegUnitSets.back()); 1912 if (SetI != std::prev(RegUnitSets.end())) 1913 RegUnitSets.pop_back(); 1914 } 1915 1916 LLVM_DEBUG(dbgs() << "\nBefore pruning:\n"; for (unsigned USIdx = 0, 1917 USEnd = RegUnitSets.size(); 1918 USIdx < USEnd; ++USIdx) { 1919 dbgs() << "UnitSet " << USIdx << " " << RegUnitSets[USIdx].Name << ":"; 1920 for (auto &U : RegUnitSets[USIdx].Units) 1921 printRegUnitName(U); 1922 dbgs() << "\n"; 1923 }); 1924 1925 // Iteratively prune unit sets. 1926 pruneUnitSets(); 1927 1928 LLVM_DEBUG(dbgs() << "\nBefore union:\n"; for (unsigned USIdx = 0, 1929 USEnd = RegUnitSets.size(); 1930 USIdx < USEnd; ++USIdx) { 1931 dbgs() << "UnitSet " << USIdx << " " << RegUnitSets[USIdx].Name << ":"; 1932 for (auto &U : RegUnitSets[USIdx].Units) 1933 printRegUnitName(U); 1934 dbgs() << "\n"; 1935 } dbgs() << "\nUnion sets:\n"); 1936 1937 // Iterate over all unit sets, including new ones added by this loop. 1938 unsigned NumRegUnitSubSets = RegUnitSets.size(); 1939 for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) { 1940 // In theory, this is combinatorial. In practice, it needs to be bounded 1941 // by a small number of sets for regpressure to be efficient. 1942 // If the assert is hit, we need to implement pruning. 1943 assert(Idx < (2*NumRegUnitSubSets) && "runaway unit set inference"); 1944 1945 // Compare new sets with all original classes. 1946 for (unsigned SearchIdx = (Idx >= NumRegUnitSubSets) ? 0 : Idx+1; 1947 SearchIdx != EndIdx; ++SearchIdx) { 1948 std::set<unsigned> Intersection; 1949 std::set_intersection(RegUnitSets[Idx].Units.begin(), 1950 RegUnitSets[Idx].Units.end(), 1951 RegUnitSets[SearchIdx].Units.begin(), 1952 RegUnitSets[SearchIdx].Units.end(), 1953 std::inserter(Intersection, Intersection.begin())); 1954 if (Intersection.empty()) 1955 continue; 1956 1957 // Speculatively grow the RegUnitSets to hold the new set. 1958 RegUnitSets.resize(RegUnitSets.size() + 1); 1959 RegUnitSets.back().Name = 1960 RegUnitSets[Idx].Name + "_with_" + RegUnitSets[SearchIdx].Name; 1961 1962 std::set_union(RegUnitSets[Idx].Units.begin(), 1963 RegUnitSets[Idx].Units.end(), 1964 RegUnitSets[SearchIdx].Units.begin(), 1965 RegUnitSets[SearchIdx].Units.end(), 1966 std::inserter(RegUnitSets.back().Units, 1967 RegUnitSets.back().Units.begin())); 1968 1969 // Find an existing RegUnitSet, or add the union to the unique sets. 1970 std::vector<RegUnitSet>::const_iterator SetI = 1971 findRegUnitSet(RegUnitSets, RegUnitSets.back()); 1972 if (SetI != std::prev(RegUnitSets.end())) 1973 RegUnitSets.pop_back(); 1974 else { 1975 LLVM_DEBUG(dbgs() << "UnitSet " << RegUnitSets.size() - 1 << " " 1976 << RegUnitSets.back().Name << ":"; 1977 for (auto &U 1978 : RegUnitSets.back().Units) printRegUnitName(U); 1979 dbgs() << "\n";); 1980 } 1981 } 1982 } 1983 1984 // Iteratively prune unit sets after inferring supersets. 1985 pruneUnitSets(); 1986 1987 LLVM_DEBUG( 1988 dbgs() << "\n"; for (unsigned USIdx = 0, USEnd = RegUnitSets.size(); 1989 USIdx < USEnd; ++USIdx) { 1990 dbgs() << "UnitSet " << USIdx << " " << RegUnitSets[USIdx].Name << ":"; 1991 for (auto &U : RegUnitSets[USIdx].Units) 1992 printRegUnitName(U); 1993 dbgs() << "\n"; 1994 }); 1995 1996 // For each register class, list the UnitSets that are supersets. 1997 RegClassUnitSets.resize(RegClasses.size()); 1998 int RCIdx = -1; 1999 for (auto &RC : RegClasses) { 2000 ++RCIdx; 2001 if (!RC.Allocatable) 2002 continue; 2003 2004 // Recompute the sorted list of units in this class. 2005 std::vector<unsigned> RCRegUnits; 2006 RC.buildRegUnitSet(*this, RCRegUnits); 2007 2008 // Don't increase pressure for unallocatable regclasses. 2009 if (RCRegUnits.empty()) 2010 continue; 2011 2012 LLVM_DEBUG(dbgs() << "RC " << RC.getName() << " Units: \n"; 2013 for (auto U 2014 : RCRegUnits) printRegUnitName(U); 2015 dbgs() << "\n UnitSetIDs:"); 2016 2017 // Find all supersets. 2018 for (unsigned USIdx = 0, USEnd = RegUnitSets.size(); 2019 USIdx != USEnd; ++USIdx) { 2020 if (isRegUnitSubSet(RCRegUnits, RegUnitSets[USIdx].Units)) { 2021 LLVM_DEBUG(dbgs() << " " << USIdx); 2022 RegClassUnitSets[RCIdx].push_back(USIdx); 2023 } 2024 } 2025 LLVM_DEBUG(dbgs() << "\n"); 2026 assert(!RegClassUnitSets[RCIdx].empty() && "missing unit set for regclass"); 2027 } 2028 2029 // For each register unit, ensure that we have the list of UnitSets that 2030 // contain the unit. Normally, this matches an existing list of UnitSets for a 2031 // register class. If not, we create a new entry in RegClassUnitSets as a 2032 // "fake" register class. 2033 for (unsigned UnitIdx = 0, UnitEnd = NumNativeRegUnits; 2034 UnitIdx < UnitEnd; ++UnitIdx) { 2035 std::vector<unsigned> RUSets; 2036 for (unsigned i = 0, e = RegUnitSets.size(); i != e; ++i) { 2037 RegUnitSet &RUSet = RegUnitSets[i]; 2038 if (!is_contained(RUSet.Units, UnitIdx)) 2039 continue; 2040 RUSets.push_back(i); 2041 } 2042 unsigned RCUnitSetsIdx = 0; 2043 for (unsigned e = RegClassUnitSets.size(); 2044 RCUnitSetsIdx != e; ++RCUnitSetsIdx) { 2045 if (RegClassUnitSets[RCUnitSetsIdx] == RUSets) { 2046 break; 2047 } 2048 } 2049 RegUnits[UnitIdx].RegClassUnitSetsIdx = RCUnitSetsIdx; 2050 if (RCUnitSetsIdx == RegClassUnitSets.size()) { 2051 // Create a new list of UnitSets as a "fake" register class. 2052 RegClassUnitSets.resize(RCUnitSetsIdx + 1); 2053 RegClassUnitSets[RCUnitSetsIdx].swap(RUSets); 2054 } 2055 } 2056 } 2057 2058 void CodeGenRegBank::computeRegUnitLaneMasks() { 2059 for (auto &Register : Registers) { 2060 // Create an initial lane mask for all register units. 2061 const auto &RegUnits = Register.getRegUnits(); 2062 CodeGenRegister::RegUnitLaneMaskList 2063 RegUnitLaneMasks(RegUnits.count(), LaneBitmask::getNone()); 2064 // Iterate through SubRegisters. 2065 typedef CodeGenRegister::SubRegMap SubRegMap; 2066 const SubRegMap &SubRegs = Register.getSubRegs(); 2067 for (SubRegMap::const_iterator S = SubRegs.begin(), 2068 SE = SubRegs.end(); S != SE; ++S) { 2069 CodeGenRegister *SubReg = S->second; 2070 // Ignore non-leaf subregisters, their lane masks are fully covered by 2071 // the leaf subregisters anyway. 2072 if (!SubReg->getSubRegs().empty()) 2073 continue; 2074 CodeGenSubRegIndex *SubRegIndex = S->first; 2075 const CodeGenRegister *SubRegister = S->second; 2076 LaneBitmask LaneMask = SubRegIndex->LaneMask; 2077 // Distribute LaneMask to Register Units touched. 2078 for (unsigned SUI : SubRegister->getRegUnits()) { 2079 bool Found = false; 2080 unsigned u = 0; 2081 for (unsigned RU : RegUnits) { 2082 if (SUI == RU) { 2083 RegUnitLaneMasks[u] |= LaneMask; 2084 assert(!Found); 2085 Found = true; 2086 } 2087 ++u; 2088 } 2089 (void)Found; 2090 assert(Found); 2091 } 2092 } 2093 Register.setRegUnitLaneMasks(RegUnitLaneMasks); 2094 } 2095 } 2096 2097 void CodeGenRegBank::computeDerivedInfo() { 2098 computeComposites(); 2099 computeSubRegLaneMasks(); 2100 2101 // Compute a weight for each register unit created during getSubRegs. 2102 // This may create adopted register units (with unit # >= NumNativeRegUnits). 2103 computeRegUnitWeights(); 2104 2105 // Compute a unique set of RegUnitSets. One for each RegClass and inferred 2106 // supersets for the union of overlapping sets. 2107 computeRegUnitSets(); 2108 2109 computeRegUnitLaneMasks(); 2110 2111 // Compute register class HasDisjunctSubRegs/CoveredBySubRegs flag. 2112 for (CodeGenRegisterClass &RC : RegClasses) { 2113 RC.HasDisjunctSubRegs = false; 2114 RC.CoveredBySubRegs = true; 2115 for (const CodeGenRegister *Reg : RC.getMembers()) { 2116 RC.HasDisjunctSubRegs |= Reg->HasDisjunctSubRegs; 2117 RC.CoveredBySubRegs &= Reg->CoveredBySubRegs; 2118 } 2119 } 2120 2121 // Get the weight of each set. 2122 for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) 2123 RegUnitSets[Idx].Weight = getRegUnitSetWeight(RegUnitSets[Idx].Units); 2124 2125 // Find the order of each set. 2126 RegUnitSetOrder.reserve(RegUnitSets.size()); 2127 for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) 2128 RegUnitSetOrder.push_back(Idx); 2129 2130 llvm::stable_sort(RegUnitSetOrder, [this](unsigned ID1, unsigned ID2) { 2131 return getRegPressureSet(ID1).Units.size() < 2132 getRegPressureSet(ID2).Units.size(); 2133 }); 2134 for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) { 2135 RegUnitSets[RegUnitSetOrder[Idx]].Order = Idx; 2136 } 2137 } 2138 2139 // 2140 // Synthesize missing register class intersections. 2141 // 2142 // Make sure that sub-classes of RC exists such that getCommonSubClass(RC, X) 2143 // returns a maximal register class for all X. 2144 // 2145 void CodeGenRegBank::inferCommonSubClass(CodeGenRegisterClass *RC) { 2146 assert(!RegClasses.empty()); 2147 // Stash the iterator to the last element so that this loop doesn't visit 2148 // elements added by the getOrCreateSubClass call within it. 2149 for (auto I = RegClasses.begin(), E = std::prev(RegClasses.end()); 2150 I != std::next(E); ++I) { 2151 CodeGenRegisterClass *RC1 = RC; 2152 CodeGenRegisterClass *RC2 = &*I; 2153 if (RC1 == RC2) 2154 continue; 2155 2156 // Compute the set intersection of RC1 and RC2. 2157 const CodeGenRegister::Vec &Memb1 = RC1->getMembers(); 2158 const CodeGenRegister::Vec &Memb2 = RC2->getMembers(); 2159 CodeGenRegister::Vec Intersection; 2160 std::set_intersection(Memb1.begin(), Memb1.end(), Memb2.begin(), 2161 Memb2.end(), 2162 std::inserter(Intersection, Intersection.begin()), 2163 deref<std::less<>>()); 2164 2165 // Skip disjoint class pairs. 2166 if (Intersection.empty()) 2167 continue; 2168 2169 // If RC1 and RC2 have different spill sizes or alignments, use the 2170 // stricter one for sub-classing. If they are equal, prefer RC1. 2171 if (RC2->RSI.hasStricterSpillThan(RC1->RSI)) 2172 std::swap(RC1, RC2); 2173 2174 getOrCreateSubClass(RC1, &Intersection, 2175 RC1->getName() + "_and_" + RC2->getName()); 2176 } 2177 } 2178 2179 // 2180 // Synthesize missing sub-classes for getSubClassWithSubReg(). 2181 // 2182 // Make sure that the set of registers in RC with a given SubIdx sub-register 2183 // form a register class. Update RC->SubClassWithSubReg. 2184 // 2185 void CodeGenRegBank::inferSubClassWithSubReg(CodeGenRegisterClass *RC) { 2186 // Map SubRegIndex to set of registers in RC supporting that SubRegIndex. 2187 typedef std::map<const CodeGenSubRegIndex *, CodeGenRegister::Vec, 2188 deref<std::less<>>> 2189 SubReg2SetMap; 2190 2191 // Compute the set of registers supporting each SubRegIndex. 2192 SubReg2SetMap SRSets; 2193 for (const auto R : RC->getMembers()) { 2194 if (R->Artificial) 2195 continue; 2196 const CodeGenRegister::SubRegMap &SRM = R->getSubRegs(); 2197 for (CodeGenRegister::SubRegMap::const_iterator I = SRM.begin(), 2198 E = SRM.end(); I != E; ++I) { 2199 if (!I->first->Artificial) 2200 SRSets[I->first].push_back(R); 2201 } 2202 } 2203 2204 for (auto I : SRSets) 2205 sortAndUniqueRegisters(I.second); 2206 2207 // Find matching classes for all SRSets entries. Iterate in SubRegIndex 2208 // numerical order to visit synthetic indices last. 2209 for (const auto &SubIdx : SubRegIndices) { 2210 if (SubIdx.Artificial) 2211 continue; 2212 SubReg2SetMap::const_iterator I = SRSets.find(&SubIdx); 2213 // Unsupported SubRegIndex. Skip it. 2214 if (I == SRSets.end()) 2215 continue; 2216 // In most cases, all RC registers support the SubRegIndex. 2217 if (I->second.size() == RC->getMembers().size()) { 2218 RC->setSubClassWithSubReg(&SubIdx, RC); 2219 continue; 2220 } 2221 // This is a real subset. See if we have a matching class. 2222 CodeGenRegisterClass *SubRC = 2223 getOrCreateSubClass(RC, &I->second, 2224 RC->getName() + "_with_" + I->first->getName()); 2225 RC->setSubClassWithSubReg(&SubIdx, SubRC); 2226 } 2227 } 2228 2229 // 2230 // Synthesize missing sub-classes of RC for getMatchingSuperRegClass(). 2231 // 2232 // Create sub-classes of RC such that getMatchingSuperRegClass(RC, SubIdx, X) 2233 // has a maximal result for any SubIdx and any X >= FirstSubRegRC. 2234 // 2235 2236 void CodeGenRegBank::inferMatchingSuperRegClass(CodeGenRegisterClass *RC, 2237 std::list<CodeGenRegisterClass>::iterator FirstSubRegRC) { 2238 SmallVector<std::pair<const CodeGenRegister*, 2239 const CodeGenRegister*>, 16> SSPairs; 2240 BitVector TopoSigs(getNumTopoSigs()); 2241 2242 // Iterate in SubRegIndex numerical order to visit synthetic indices last. 2243 for (auto &SubIdx : SubRegIndices) { 2244 // Skip indexes that aren't fully supported by RC's registers. This was 2245 // computed by inferSubClassWithSubReg() above which should have been 2246 // called first. 2247 if (RC->getSubClassWithSubReg(&SubIdx) != RC) 2248 continue; 2249 2250 // Build list of (Super, Sub) pairs for this SubIdx. 2251 SSPairs.clear(); 2252 TopoSigs.reset(); 2253 for (const auto Super : RC->getMembers()) { 2254 const CodeGenRegister *Sub = Super->getSubRegs().find(&SubIdx)->second; 2255 assert(Sub && "Missing sub-register"); 2256 SSPairs.push_back(std::make_pair(Super, Sub)); 2257 TopoSigs.set(Sub->getTopoSig()); 2258 } 2259 2260 // Iterate over sub-register class candidates. Ignore classes created by 2261 // this loop. They will never be useful. 2262 // Store an iterator to the last element (not end) so that this loop doesn't 2263 // visit newly inserted elements. 2264 assert(!RegClasses.empty()); 2265 for (auto I = FirstSubRegRC, E = std::prev(RegClasses.end()); 2266 I != std::next(E); ++I) { 2267 CodeGenRegisterClass &SubRC = *I; 2268 if (SubRC.Artificial) 2269 continue; 2270 // Topological shortcut: SubRC members have the wrong shape. 2271 if (!TopoSigs.anyCommon(SubRC.getTopoSigs())) 2272 continue; 2273 // Compute the subset of RC that maps into SubRC. 2274 CodeGenRegister::Vec SubSetVec; 2275 for (unsigned i = 0, e = SSPairs.size(); i != e; ++i) 2276 if (SubRC.contains(SSPairs[i].second)) 2277 SubSetVec.push_back(SSPairs[i].first); 2278 2279 if (SubSetVec.empty()) 2280 continue; 2281 2282 // RC injects completely into SubRC. 2283 sortAndUniqueRegisters(SubSetVec); 2284 if (SubSetVec.size() == SSPairs.size()) { 2285 SubRC.addSuperRegClass(&SubIdx, RC); 2286 continue; 2287 } 2288 2289 // Only a subset of RC maps into SubRC. Make sure it is represented by a 2290 // class. 2291 getOrCreateSubClass(RC, &SubSetVec, RC->getName() + "_with_" + 2292 SubIdx.getName() + "_in_" + 2293 SubRC.getName()); 2294 } 2295 } 2296 } 2297 2298 // 2299 // Infer missing register classes. 2300 // 2301 void CodeGenRegBank::computeInferredRegisterClasses() { 2302 assert(!RegClasses.empty()); 2303 // When this function is called, the register classes have not been sorted 2304 // and assigned EnumValues yet. That means getSubClasses(), 2305 // getSuperClasses(), and hasSubClass() functions are defunct. 2306 2307 // Use one-before-the-end so it doesn't move forward when new elements are 2308 // added. 2309 auto FirstNewRC = std::prev(RegClasses.end()); 2310 2311 // Visit all register classes, including the ones being added by the loop. 2312 // Watch out for iterator invalidation here. 2313 for (auto I = RegClasses.begin(), E = RegClasses.end(); I != E; ++I) { 2314 CodeGenRegisterClass *RC = &*I; 2315 if (RC->Artificial) 2316 continue; 2317 2318 // Synthesize answers for getSubClassWithSubReg(). 2319 inferSubClassWithSubReg(RC); 2320 2321 // Synthesize answers for getCommonSubClass(). 2322 inferCommonSubClass(RC); 2323 2324 // Synthesize answers for getMatchingSuperRegClass(). 2325 inferMatchingSuperRegClass(RC); 2326 2327 // New register classes are created while this loop is running, and we need 2328 // to visit all of them. I particular, inferMatchingSuperRegClass needs 2329 // to match old super-register classes with sub-register classes created 2330 // after inferMatchingSuperRegClass was called. At this point, 2331 // inferMatchingSuperRegClass has checked SuperRC = [0..rci] with SubRC = 2332 // [0..FirstNewRC). We need to cover SubRC = [FirstNewRC..rci]. 2333 if (I == FirstNewRC) { 2334 auto NextNewRC = std::prev(RegClasses.end()); 2335 for (auto I2 = RegClasses.begin(), E2 = std::next(FirstNewRC); I2 != E2; 2336 ++I2) 2337 inferMatchingSuperRegClass(&*I2, E2); 2338 FirstNewRC = NextNewRC; 2339 } 2340 } 2341 } 2342 2343 /// getRegisterClassForRegister - Find the register class that contains the 2344 /// specified physical register. If the register is not in a register class, 2345 /// return null. If the register is in multiple classes, and the classes have a 2346 /// superset-subset relationship and the same set of types, return the 2347 /// superclass. Otherwise return null. 2348 const CodeGenRegisterClass* 2349 CodeGenRegBank::getRegClassForRegister(Record *R) { 2350 const CodeGenRegister *Reg = getReg(R); 2351 const CodeGenRegisterClass *FoundRC = nullptr; 2352 for (const auto &RC : getRegClasses()) { 2353 if (!RC.contains(Reg)) 2354 continue; 2355 2356 // If this is the first class that contains the register, 2357 // make a note of it and go on to the next class. 2358 if (!FoundRC) { 2359 FoundRC = &RC; 2360 continue; 2361 } 2362 2363 // If a register's classes have different types, return null. 2364 if (RC.getValueTypes() != FoundRC->getValueTypes()) 2365 return nullptr; 2366 2367 // Check to see if the previously found class that contains 2368 // the register is a subclass of the current class. If so, 2369 // prefer the superclass. 2370 if (RC.hasSubClass(FoundRC)) { 2371 FoundRC = &RC; 2372 continue; 2373 } 2374 2375 // Check to see if the previously found class that contains 2376 // the register is a superclass of the current class. If so, 2377 // prefer the superclass. 2378 if (FoundRC->hasSubClass(&RC)) 2379 continue; 2380 2381 // Multiple classes, and neither is a superclass of the other. 2382 // Return null. 2383 return nullptr; 2384 } 2385 return FoundRC; 2386 } 2387 2388 const CodeGenRegisterClass * 2389 CodeGenRegBank::getMinimalPhysRegClass(Record *RegRecord, 2390 ValueTypeByHwMode *VT) { 2391 const CodeGenRegister *Reg = getReg(RegRecord); 2392 const CodeGenRegisterClass *BestRC = nullptr; 2393 for (const auto &RC : getRegClasses()) { 2394 if ((!VT || RC.hasType(*VT)) && 2395 RC.contains(Reg) && (!BestRC || BestRC->hasSubClass(&RC))) 2396 BestRC = &RC; 2397 } 2398 2399 assert(BestRC && "Couldn't find the register class"); 2400 return BestRC; 2401 } 2402 2403 BitVector CodeGenRegBank::computeCoveredRegisters(ArrayRef<Record*> Regs) { 2404 SetVector<const CodeGenRegister*> Set; 2405 2406 // First add Regs with all sub-registers. 2407 for (unsigned i = 0, e = Regs.size(); i != e; ++i) { 2408 CodeGenRegister *Reg = getReg(Regs[i]); 2409 if (Set.insert(Reg)) 2410 // Reg is new, add all sub-registers. 2411 // The pre-ordering is not important here. 2412 Reg->addSubRegsPreOrder(Set, *this); 2413 } 2414 2415 // Second, find all super-registers that are completely covered by the set. 2416 for (unsigned i = 0; i != Set.size(); ++i) { 2417 const CodeGenRegister::SuperRegList &SR = Set[i]->getSuperRegs(); 2418 for (unsigned j = 0, e = SR.size(); j != e; ++j) { 2419 const CodeGenRegister *Super = SR[j]; 2420 if (!Super->CoveredBySubRegs || Set.count(Super)) 2421 continue; 2422 // This new super-register is covered by its sub-registers. 2423 bool AllSubsInSet = true; 2424 const CodeGenRegister::SubRegMap &SRM = Super->getSubRegs(); 2425 for (CodeGenRegister::SubRegMap::const_iterator I = SRM.begin(), 2426 E = SRM.end(); I != E; ++I) 2427 if (!Set.count(I->second)) { 2428 AllSubsInSet = false; 2429 break; 2430 } 2431 // All sub-registers in Set, add Super as well. 2432 // We will visit Super later to recheck its super-registers. 2433 if (AllSubsInSet) 2434 Set.insert(Super); 2435 } 2436 } 2437 2438 // Convert to BitVector. 2439 BitVector BV(Registers.size() + 1); 2440 for (unsigned i = 0, e = Set.size(); i != e; ++i) 2441 BV.set(Set[i]->EnumValue); 2442 return BV; 2443 } 2444 2445 void CodeGenRegBank::printRegUnitName(unsigned Unit) const { 2446 if (Unit < NumNativeRegUnits) 2447 dbgs() << ' ' << RegUnits[Unit].Roots[0]->getName(); 2448 else 2449 dbgs() << " #" << Unit; 2450 } 2451