1 //===- CodeGenRegisters.cpp - Register and RegisterClass Info -------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This file defines structures to encapsulate information gleaned from the 10 // target register and register class definitions. 11 // 12 //===----------------------------------------------------------------------===// 13 14 #include "CodeGenRegisters.h" 15 #include "CodeGenTarget.h" 16 #include "llvm/ADT/ArrayRef.h" 17 #include "llvm/ADT/BitVector.h" 18 #include "llvm/ADT/DenseMap.h" 19 #include "llvm/ADT/IntEqClasses.h" 20 #include "llvm/ADT/SetVector.h" 21 #include "llvm/ADT/SmallPtrSet.h" 22 #include "llvm/ADT/SmallSet.h" 23 #include "llvm/ADT/SmallVector.h" 24 #include "llvm/ADT/STLExtras.h" 25 #include "llvm/ADT/StringExtras.h" 26 #include "llvm/ADT/StringRef.h" 27 #include "llvm/ADT/Twine.h" 28 #include "llvm/Support/Debug.h" 29 #include "llvm/Support/MathExtras.h" 30 #include "llvm/Support/raw_ostream.h" 31 #include "llvm/TableGen/Error.h" 32 #include "llvm/TableGen/Record.h" 33 #include <algorithm> 34 #include <cassert> 35 #include <cstdint> 36 #include <iterator> 37 #include <map> 38 #include <queue> 39 #include <set> 40 #include <string> 41 #include <tuple> 42 #include <utility> 43 #include <vector> 44 45 using namespace llvm; 46 47 #define DEBUG_TYPE "regalloc-emitter" 48 49 //===----------------------------------------------------------------------===// 50 // CodeGenSubRegIndex 51 //===----------------------------------------------------------------------===// 52 53 CodeGenSubRegIndex::CodeGenSubRegIndex(Record *R, unsigned Enum) 54 : TheDef(R), EnumValue(Enum), AllSuperRegsCovered(true), Artificial(true) { 55 Name = std::string(R->getName()); 56 if (R->getValue("Namespace")) 57 Namespace = std::string(R->getValueAsString("Namespace")); 58 Size = R->getValueAsInt("Size"); 59 Offset = R->getValueAsInt("Offset"); 60 } 61 62 CodeGenSubRegIndex::CodeGenSubRegIndex(StringRef N, StringRef Nspace, 63 unsigned Enum) 64 : TheDef(nullptr), Name(std::string(N)), Namespace(std::string(Nspace)), 65 Size(-1), Offset(-1), EnumValue(Enum), AllSuperRegsCovered(true), 66 Artificial(true) {} 67 68 std::string CodeGenSubRegIndex::getQualifiedName() const { 69 std::string N = getNamespace(); 70 if (!N.empty()) 71 N += "::"; 72 N += getName(); 73 return N; 74 } 75 76 void CodeGenSubRegIndex::updateComponents(CodeGenRegBank &RegBank) { 77 if (!TheDef) 78 return; 79 80 std::vector<Record*> Comps = TheDef->getValueAsListOfDefs("ComposedOf"); 81 if (!Comps.empty()) { 82 if (Comps.size() != 2) 83 PrintFatalError(TheDef->getLoc(), 84 "ComposedOf must have exactly two entries"); 85 CodeGenSubRegIndex *A = RegBank.getSubRegIdx(Comps[0]); 86 CodeGenSubRegIndex *B = RegBank.getSubRegIdx(Comps[1]); 87 CodeGenSubRegIndex *X = A->addComposite(B, this); 88 if (X) 89 PrintFatalError(TheDef->getLoc(), "Ambiguous ComposedOf entries"); 90 } 91 92 std::vector<Record*> Parts = 93 TheDef->getValueAsListOfDefs("CoveringSubRegIndices"); 94 if (!Parts.empty()) { 95 if (Parts.size() < 2) 96 PrintFatalError(TheDef->getLoc(), 97 "CoveredBySubRegs must have two or more entries"); 98 SmallVector<CodeGenSubRegIndex*, 8> IdxParts; 99 for (Record *Part : Parts) 100 IdxParts.push_back(RegBank.getSubRegIdx(Part)); 101 setConcatenationOf(IdxParts); 102 } 103 } 104 105 LaneBitmask CodeGenSubRegIndex::computeLaneMask() const { 106 // Already computed? 107 if (LaneMask.any()) 108 return LaneMask; 109 110 // Recursion guard, shouldn't be required. 111 LaneMask = LaneBitmask::getAll(); 112 113 // The lane mask is simply the union of all sub-indices. 114 LaneBitmask M; 115 for (const auto &C : Composed) 116 M |= C.second->computeLaneMask(); 117 assert(M.any() && "Missing lane mask, sub-register cycle?"); 118 LaneMask = M; 119 return LaneMask; 120 } 121 122 void CodeGenSubRegIndex::setConcatenationOf( 123 ArrayRef<CodeGenSubRegIndex*> Parts) { 124 if (ConcatenationOf.empty()) 125 ConcatenationOf.assign(Parts.begin(), Parts.end()); 126 else 127 assert(std::equal(Parts.begin(), Parts.end(), 128 ConcatenationOf.begin()) && "parts consistent"); 129 } 130 131 void CodeGenSubRegIndex::computeConcatTransitiveClosure() { 132 for (SmallVectorImpl<CodeGenSubRegIndex*>::iterator 133 I = ConcatenationOf.begin(); I != ConcatenationOf.end(); /*empty*/) { 134 CodeGenSubRegIndex *SubIdx = *I; 135 SubIdx->computeConcatTransitiveClosure(); 136 #ifndef NDEBUG 137 for (CodeGenSubRegIndex *SRI : SubIdx->ConcatenationOf) 138 assert(SRI->ConcatenationOf.empty() && "No transitive closure?"); 139 #endif 140 141 if (SubIdx->ConcatenationOf.empty()) { 142 ++I; 143 } else { 144 I = ConcatenationOf.erase(I); 145 I = ConcatenationOf.insert(I, SubIdx->ConcatenationOf.begin(), 146 SubIdx->ConcatenationOf.end()); 147 I += SubIdx->ConcatenationOf.size(); 148 } 149 } 150 } 151 152 //===----------------------------------------------------------------------===// 153 // CodeGenRegister 154 //===----------------------------------------------------------------------===// 155 156 CodeGenRegister::CodeGenRegister(Record *R, unsigned Enum) 157 : TheDef(R), 158 EnumValue(Enum), 159 CostPerUse(R->getValueAsInt("CostPerUse")), 160 CoveredBySubRegs(R->getValueAsBit("CoveredBySubRegs")), 161 HasDisjunctSubRegs(false), 162 SubRegsComplete(false), 163 SuperRegsComplete(false), 164 TopoSig(~0u) { 165 Artificial = R->getValueAsBit("isArtificial"); 166 } 167 168 void CodeGenRegister::buildObjectGraph(CodeGenRegBank &RegBank) { 169 std::vector<Record*> SRIs = TheDef->getValueAsListOfDefs("SubRegIndices"); 170 std::vector<Record*> SRs = TheDef->getValueAsListOfDefs("SubRegs"); 171 172 if (SRIs.size() != SRs.size()) 173 PrintFatalError(TheDef->getLoc(), 174 "SubRegs and SubRegIndices must have the same size"); 175 176 for (unsigned i = 0, e = SRIs.size(); i != e; ++i) { 177 ExplicitSubRegIndices.push_back(RegBank.getSubRegIdx(SRIs[i])); 178 ExplicitSubRegs.push_back(RegBank.getReg(SRs[i])); 179 } 180 181 // Also compute leading super-registers. Each register has a list of 182 // covered-by-subregs super-registers where it appears as the first explicit 183 // sub-register. 184 // 185 // This is used by computeSecondarySubRegs() to find candidates. 186 if (CoveredBySubRegs && !ExplicitSubRegs.empty()) 187 ExplicitSubRegs.front()->LeadingSuperRegs.push_back(this); 188 189 // Add ad hoc alias links. This is a symmetric relationship between two 190 // registers, so build a symmetric graph by adding links in both ends. 191 std::vector<Record*> Aliases = TheDef->getValueAsListOfDefs("Aliases"); 192 for (Record *Alias : Aliases) { 193 CodeGenRegister *Reg = RegBank.getReg(Alias); 194 ExplicitAliases.push_back(Reg); 195 Reg->ExplicitAliases.push_back(this); 196 } 197 } 198 199 StringRef CodeGenRegister::getName() const { 200 assert(TheDef && "no def"); 201 return TheDef->getName(); 202 } 203 204 namespace { 205 206 // Iterate over all register units in a set of registers. 207 class RegUnitIterator { 208 CodeGenRegister::Vec::const_iterator RegI, RegE; 209 CodeGenRegister::RegUnitList::iterator UnitI, UnitE; 210 211 public: 212 RegUnitIterator(const CodeGenRegister::Vec &Regs): 213 RegI(Regs.begin()), RegE(Regs.end()) { 214 215 if (RegI != RegE) { 216 UnitI = (*RegI)->getRegUnits().begin(); 217 UnitE = (*RegI)->getRegUnits().end(); 218 advance(); 219 } 220 } 221 222 bool isValid() const { return UnitI != UnitE; } 223 224 unsigned operator* () const { assert(isValid()); return *UnitI; } 225 226 const CodeGenRegister *getReg() const { assert(isValid()); return *RegI; } 227 228 /// Preincrement. Move to the next unit. 229 void operator++() { 230 assert(isValid() && "Cannot advance beyond the last operand"); 231 ++UnitI; 232 advance(); 233 } 234 235 protected: 236 void advance() { 237 while (UnitI == UnitE) { 238 if (++RegI == RegE) 239 break; 240 UnitI = (*RegI)->getRegUnits().begin(); 241 UnitE = (*RegI)->getRegUnits().end(); 242 } 243 } 244 }; 245 246 } // end anonymous namespace 247 248 // Return true of this unit appears in RegUnits. 249 static bool hasRegUnit(CodeGenRegister::RegUnitList &RegUnits, unsigned Unit) { 250 return RegUnits.test(Unit); 251 } 252 253 // Inherit register units from subregisters. 254 // Return true if the RegUnits changed. 255 bool CodeGenRegister::inheritRegUnits(CodeGenRegBank &RegBank) { 256 bool changed = false; 257 for (const auto &SubReg : SubRegs) { 258 CodeGenRegister *SR = SubReg.second; 259 // Merge the subregister's units into this register's RegUnits. 260 changed |= (RegUnits |= SR->RegUnits); 261 } 262 263 return changed; 264 } 265 266 const CodeGenRegister::SubRegMap & 267 CodeGenRegister::computeSubRegs(CodeGenRegBank &RegBank) { 268 // Only compute this map once. 269 if (SubRegsComplete) 270 return SubRegs; 271 SubRegsComplete = true; 272 273 HasDisjunctSubRegs = ExplicitSubRegs.size() > 1; 274 275 // First insert the explicit subregs and make sure they are fully indexed. 276 for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 277 CodeGenRegister *SR = ExplicitSubRegs[i]; 278 CodeGenSubRegIndex *Idx = ExplicitSubRegIndices[i]; 279 if (!SR->Artificial) 280 Idx->Artificial = false; 281 if (!SubRegs.insert(std::make_pair(Idx, SR)).second) 282 PrintFatalError(TheDef->getLoc(), "SubRegIndex " + Idx->getName() + 283 " appears twice in Register " + getName()); 284 // Map explicit sub-registers first, so the names take precedence. 285 // The inherited sub-registers are mapped below. 286 SubReg2Idx.insert(std::make_pair(SR, Idx)); 287 } 288 289 // Keep track of inherited subregs and how they can be reached. 290 SmallPtrSet<CodeGenRegister*, 8> Orphans; 291 292 // Clone inherited subregs and place duplicate entries in Orphans. 293 // Here the order is important - earlier subregs take precedence. 294 for (CodeGenRegister *ESR : ExplicitSubRegs) { 295 const SubRegMap &Map = ESR->computeSubRegs(RegBank); 296 HasDisjunctSubRegs |= ESR->HasDisjunctSubRegs; 297 298 for (const auto &SR : Map) { 299 if (!SubRegs.insert(SR).second) 300 Orphans.insert(SR.second); 301 } 302 } 303 304 // Expand any composed subreg indices. 305 // If dsub_2 has ComposedOf = [qsub_1, dsub_0], and this register has a 306 // qsub_1 subreg, add a dsub_2 subreg. Keep growing Indices and process 307 // expanded subreg indices recursively. 308 SmallVector<CodeGenSubRegIndex*, 8> Indices = ExplicitSubRegIndices; 309 for (unsigned i = 0; i != Indices.size(); ++i) { 310 CodeGenSubRegIndex *Idx = Indices[i]; 311 const CodeGenSubRegIndex::CompMap &Comps = Idx->getComposites(); 312 CodeGenRegister *SR = SubRegs[Idx]; 313 const SubRegMap &Map = SR->computeSubRegs(RegBank); 314 315 // Look at the possible compositions of Idx. 316 // They may not all be supported by SR. 317 for (CodeGenSubRegIndex::CompMap::const_iterator I = Comps.begin(), 318 E = Comps.end(); I != E; ++I) { 319 SubRegMap::const_iterator SRI = Map.find(I->first); 320 if (SRI == Map.end()) 321 continue; // Idx + I->first doesn't exist in SR. 322 // Add I->second as a name for the subreg SRI->second, assuming it is 323 // orphaned, and the name isn't already used for something else. 324 if (SubRegs.count(I->second) || !Orphans.erase(SRI->second)) 325 continue; 326 // We found a new name for the orphaned sub-register. 327 SubRegs.insert(std::make_pair(I->second, SRI->second)); 328 Indices.push_back(I->second); 329 } 330 } 331 332 // Now Orphans contains the inherited subregisters without a direct index. 333 // Create inferred indexes for all missing entries. 334 // Work backwards in the Indices vector in order to compose subregs bottom-up. 335 // Consider this subreg sequence: 336 // 337 // qsub_1 -> dsub_0 -> ssub_0 338 // 339 // The qsub_1 -> dsub_0 composition becomes dsub_2, so the ssub_0 register 340 // can be reached in two different ways: 341 // 342 // qsub_1 -> ssub_0 343 // dsub_2 -> ssub_0 344 // 345 // We pick the latter composition because another register may have [dsub_0, 346 // dsub_1, dsub_2] subregs without necessarily having a qsub_1 subreg. The 347 // dsub_2 -> ssub_0 composition can be shared. 348 while (!Indices.empty() && !Orphans.empty()) { 349 CodeGenSubRegIndex *Idx = Indices.pop_back_val(); 350 CodeGenRegister *SR = SubRegs[Idx]; 351 const SubRegMap &Map = SR->computeSubRegs(RegBank); 352 for (const auto &SubReg : Map) 353 if (Orphans.erase(SubReg.second)) 354 SubRegs[RegBank.getCompositeSubRegIndex(Idx, SubReg.first)] = SubReg.second; 355 } 356 357 // Compute the inverse SubReg -> Idx map. 358 for (const auto &SubReg : SubRegs) { 359 if (SubReg.second == this) { 360 ArrayRef<SMLoc> Loc; 361 if (TheDef) 362 Loc = TheDef->getLoc(); 363 PrintFatalError(Loc, "Register " + getName() + 364 " has itself as a sub-register"); 365 } 366 367 // Compute AllSuperRegsCovered. 368 if (!CoveredBySubRegs) 369 SubReg.first->AllSuperRegsCovered = false; 370 371 // Ensure that every sub-register has a unique name. 372 DenseMap<const CodeGenRegister*, CodeGenSubRegIndex*>::iterator Ins = 373 SubReg2Idx.insert(std::make_pair(SubReg.second, SubReg.first)).first; 374 if (Ins->second == SubReg.first) 375 continue; 376 // Trouble: Two different names for SubReg.second. 377 ArrayRef<SMLoc> Loc; 378 if (TheDef) 379 Loc = TheDef->getLoc(); 380 PrintFatalError(Loc, "Sub-register can't have two names: " + 381 SubReg.second->getName() + " available as " + 382 SubReg.first->getName() + " and " + Ins->second->getName()); 383 } 384 385 // Derive possible names for sub-register concatenations from any explicit 386 // sub-registers. By doing this before computeSecondarySubRegs(), we ensure 387 // that getConcatSubRegIndex() won't invent any concatenated indices that the 388 // user already specified. 389 for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 390 CodeGenRegister *SR = ExplicitSubRegs[i]; 391 if (!SR->CoveredBySubRegs || SR->ExplicitSubRegs.size() <= 1 || 392 SR->Artificial) 393 continue; 394 395 // SR is composed of multiple sub-regs. Find their names in this register. 396 SmallVector<CodeGenSubRegIndex*, 8> Parts; 397 for (unsigned j = 0, e = SR->ExplicitSubRegs.size(); j != e; ++j) { 398 CodeGenSubRegIndex &I = *SR->ExplicitSubRegIndices[j]; 399 if (!I.Artificial) 400 Parts.push_back(getSubRegIndex(SR->ExplicitSubRegs[j])); 401 } 402 403 // Offer this as an existing spelling for the concatenation of Parts. 404 CodeGenSubRegIndex &Idx = *ExplicitSubRegIndices[i]; 405 Idx.setConcatenationOf(Parts); 406 } 407 408 // Initialize RegUnitList. Because getSubRegs is called recursively, this 409 // processes the register hierarchy in postorder. 410 // 411 // Inherit all sub-register units. It is good enough to look at the explicit 412 // sub-registers, the other registers won't contribute any more units. 413 for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 414 CodeGenRegister *SR = ExplicitSubRegs[i]; 415 RegUnits |= SR->RegUnits; 416 } 417 418 // Absent any ad hoc aliasing, we create one register unit per leaf register. 419 // These units correspond to the maximal cliques in the register overlap 420 // graph which is optimal. 421 // 422 // When there is ad hoc aliasing, we simply create one unit per edge in the 423 // undirected ad hoc aliasing graph. Technically, we could do better by 424 // identifying maximal cliques in the ad hoc graph, but cliques larger than 2 425 // are extremely rare anyway (I've never seen one), so we don't bother with 426 // the added complexity. 427 for (unsigned i = 0, e = ExplicitAliases.size(); i != e; ++i) { 428 CodeGenRegister *AR = ExplicitAliases[i]; 429 // Only visit each edge once. 430 if (AR->SubRegsComplete) 431 continue; 432 // Create a RegUnit representing this alias edge, and add it to both 433 // registers. 434 unsigned Unit = RegBank.newRegUnit(this, AR); 435 RegUnits.set(Unit); 436 AR->RegUnits.set(Unit); 437 } 438 439 // Finally, create units for leaf registers without ad hoc aliases. Note that 440 // a leaf register with ad hoc aliases doesn't get its own unit - it isn't 441 // necessary. This means the aliasing leaf registers can share a single unit. 442 if (RegUnits.empty()) 443 RegUnits.set(RegBank.newRegUnit(this)); 444 445 // We have now computed the native register units. More may be adopted later 446 // for balancing purposes. 447 NativeRegUnits = RegUnits; 448 449 return SubRegs; 450 } 451 452 // In a register that is covered by its sub-registers, try to find redundant 453 // sub-registers. For example: 454 // 455 // QQ0 = {Q0, Q1} 456 // Q0 = {D0, D1} 457 // Q1 = {D2, D3} 458 // 459 // We can infer that D1_D2 is also a sub-register, even if it wasn't named in 460 // the register definition. 461 // 462 // The explicitly specified registers form a tree. This function discovers 463 // sub-register relationships that would force a DAG. 464 // 465 void CodeGenRegister::computeSecondarySubRegs(CodeGenRegBank &RegBank) { 466 SmallVector<SubRegMap::value_type, 8> NewSubRegs; 467 468 std::queue<std::pair<CodeGenSubRegIndex*,CodeGenRegister*>> SubRegQueue; 469 for (std::pair<CodeGenSubRegIndex*,CodeGenRegister*> P : SubRegs) 470 SubRegQueue.push(P); 471 472 // Look at the leading super-registers of each sub-register. Those are the 473 // candidates for new sub-registers, assuming they are fully contained in 474 // this register. 475 while (!SubRegQueue.empty()) { 476 CodeGenSubRegIndex *SubRegIdx; 477 const CodeGenRegister *SubReg; 478 std::tie(SubRegIdx, SubReg) = SubRegQueue.front(); 479 SubRegQueue.pop(); 480 481 const CodeGenRegister::SuperRegList &Leads = SubReg->LeadingSuperRegs; 482 for (unsigned i = 0, e = Leads.size(); i != e; ++i) { 483 CodeGenRegister *Cand = const_cast<CodeGenRegister*>(Leads[i]); 484 // Already got this sub-register? 485 if (Cand == this || getSubRegIndex(Cand)) 486 continue; 487 // Check if each component of Cand is already a sub-register. 488 assert(!Cand->ExplicitSubRegs.empty() && 489 "Super-register has no sub-registers"); 490 if (Cand->ExplicitSubRegs.size() == 1) 491 continue; 492 SmallVector<CodeGenSubRegIndex*, 8> Parts; 493 // We know that the first component is (SubRegIdx,SubReg). However we 494 // may still need to split it into smaller subregister parts. 495 assert(Cand->ExplicitSubRegs[0] == SubReg && "LeadingSuperRegs correct"); 496 assert(getSubRegIndex(SubReg) == SubRegIdx && "LeadingSuperRegs correct"); 497 for (CodeGenRegister *SubReg : Cand->ExplicitSubRegs) { 498 if (CodeGenSubRegIndex *SubRegIdx = getSubRegIndex(SubReg)) { 499 if (SubRegIdx->ConcatenationOf.empty()) { 500 Parts.push_back(SubRegIdx); 501 } else 502 for (CodeGenSubRegIndex *SubIdx : SubRegIdx->ConcatenationOf) 503 Parts.push_back(SubIdx); 504 } else { 505 // Sub-register doesn't exist. 506 Parts.clear(); 507 break; 508 } 509 } 510 // There is nothing to do if some Cand sub-register is not part of this 511 // register. 512 if (Parts.empty()) 513 continue; 514 515 // Each part of Cand is a sub-register of this. Make the full Cand also 516 // a sub-register with a concatenated sub-register index. 517 CodeGenSubRegIndex *Concat = RegBank.getConcatSubRegIndex(Parts); 518 std::pair<CodeGenSubRegIndex*,CodeGenRegister*> NewSubReg = 519 std::make_pair(Concat, Cand); 520 521 if (!SubRegs.insert(NewSubReg).second) 522 continue; 523 524 // We inserted a new subregister. 525 NewSubRegs.push_back(NewSubReg); 526 SubRegQueue.push(NewSubReg); 527 SubReg2Idx.insert(std::make_pair(Cand, Concat)); 528 } 529 } 530 531 // Create sub-register index composition maps for the synthesized indices. 532 for (unsigned i = 0, e = NewSubRegs.size(); i != e; ++i) { 533 CodeGenSubRegIndex *NewIdx = NewSubRegs[i].first; 534 CodeGenRegister *NewSubReg = NewSubRegs[i].second; 535 for (SubRegMap::const_iterator SI = NewSubReg->SubRegs.begin(), 536 SE = NewSubReg->SubRegs.end(); SI != SE; ++SI) { 537 CodeGenSubRegIndex *SubIdx = getSubRegIndex(SI->second); 538 if (!SubIdx) 539 PrintFatalError(TheDef->getLoc(), "No SubRegIndex for " + 540 SI->second->getName() + " in " + getName()); 541 NewIdx->addComposite(SI->first, SubIdx); 542 } 543 } 544 } 545 546 void CodeGenRegister::computeSuperRegs(CodeGenRegBank &RegBank) { 547 // Only visit each register once. 548 if (SuperRegsComplete) 549 return; 550 SuperRegsComplete = true; 551 552 // Make sure all sub-registers have been visited first, so the super-reg 553 // lists will be topologically ordered. 554 for (SubRegMap::const_iterator I = SubRegs.begin(), E = SubRegs.end(); 555 I != E; ++I) 556 I->second->computeSuperRegs(RegBank); 557 558 // Now add this as a super-register on all sub-registers. 559 // Also compute the TopoSigId in post-order. 560 TopoSigId Id; 561 for (SubRegMap::const_iterator I = SubRegs.begin(), E = SubRegs.end(); 562 I != E; ++I) { 563 // Topological signature computed from SubIdx, TopoId(SubReg). 564 // Loops and idempotent indices have TopoSig = ~0u. 565 Id.push_back(I->first->EnumValue); 566 Id.push_back(I->second->TopoSig); 567 568 // Don't add duplicate entries. 569 if (!I->second->SuperRegs.empty() && I->second->SuperRegs.back() == this) 570 continue; 571 I->second->SuperRegs.push_back(this); 572 } 573 TopoSig = RegBank.getTopoSig(Id); 574 } 575 576 void 577 CodeGenRegister::addSubRegsPreOrder(SetVector<const CodeGenRegister*> &OSet, 578 CodeGenRegBank &RegBank) const { 579 assert(SubRegsComplete && "Must precompute sub-registers"); 580 for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 581 CodeGenRegister *SR = ExplicitSubRegs[i]; 582 if (OSet.insert(SR)) 583 SR->addSubRegsPreOrder(OSet, RegBank); 584 } 585 // Add any secondary sub-registers that weren't part of the explicit tree. 586 for (SubRegMap::const_iterator I = SubRegs.begin(), E = SubRegs.end(); 587 I != E; ++I) 588 OSet.insert(I->second); 589 } 590 591 // Get the sum of this register's unit weights. 592 unsigned CodeGenRegister::getWeight(const CodeGenRegBank &RegBank) const { 593 unsigned Weight = 0; 594 for (RegUnitList::iterator I = RegUnits.begin(), E = RegUnits.end(); 595 I != E; ++I) { 596 Weight += RegBank.getRegUnit(*I).Weight; 597 } 598 return Weight; 599 } 600 601 //===----------------------------------------------------------------------===// 602 // RegisterTuples 603 //===----------------------------------------------------------------------===// 604 605 // A RegisterTuples def is used to generate pseudo-registers from lists of 606 // sub-registers. We provide a SetTheory expander class that returns the new 607 // registers. 608 namespace { 609 610 struct TupleExpander : SetTheory::Expander { 611 // Reference to SynthDefs in the containing CodeGenRegBank, to keep track of 612 // the synthesized definitions for their lifetime. 613 std::vector<std::unique_ptr<Record>> &SynthDefs; 614 615 TupleExpander(std::vector<std::unique_ptr<Record>> &SynthDefs) 616 : SynthDefs(SynthDefs) {} 617 618 void expand(SetTheory &ST, Record *Def, SetTheory::RecSet &Elts) override { 619 std::vector<Record*> Indices = Def->getValueAsListOfDefs("SubRegIndices"); 620 unsigned Dim = Indices.size(); 621 ListInit *SubRegs = Def->getValueAsListInit("SubRegs"); 622 if (Dim != SubRegs->size()) 623 PrintFatalError(Def->getLoc(), "SubRegIndices and SubRegs size mismatch"); 624 if (Dim < 2) 625 PrintFatalError(Def->getLoc(), 626 "Tuples must have at least 2 sub-registers"); 627 628 // Evaluate the sub-register lists to be zipped. 629 unsigned Length = ~0u; 630 SmallVector<SetTheory::RecSet, 4> Lists(Dim); 631 for (unsigned i = 0; i != Dim; ++i) { 632 ST.evaluate(SubRegs->getElement(i), Lists[i], Def->getLoc()); 633 Length = std::min(Length, unsigned(Lists[i].size())); 634 } 635 636 if (Length == 0) 637 return; 638 639 // Precompute some types. 640 Record *RegisterCl = Def->getRecords().getClass("Register"); 641 RecTy *RegisterRecTy = RecordRecTy::get(RegisterCl); 642 std::vector<StringRef> RegNames = 643 Def->getValueAsListOfStrings("RegAsmNames"); 644 645 // Zip them up. 646 for (unsigned n = 0; n != Length; ++n) { 647 std::string Name; 648 Record *Proto = Lists[0][n]; 649 std::vector<Init*> Tuple; 650 unsigned CostPerUse = 0; 651 for (unsigned i = 0; i != Dim; ++i) { 652 Record *Reg = Lists[i][n]; 653 if (i) Name += '_'; 654 Name += Reg->getName(); 655 Tuple.push_back(DefInit::get(Reg)); 656 CostPerUse = std::max(CostPerUse, 657 unsigned(Reg->getValueAsInt("CostPerUse"))); 658 } 659 660 StringInit *AsmName = StringInit::get(""); 661 if (!RegNames.empty()) { 662 if (RegNames.size() <= n) 663 PrintFatalError(Def->getLoc(), 664 "Register tuple definition missing name for '" + 665 Name + "'."); 666 AsmName = StringInit::get(RegNames[n]); 667 } 668 669 // Create a new Record representing the synthesized register. This record 670 // is only for consumption by CodeGenRegister, it is not added to the 671 // RecordKeeper. 672 SynthDefs.emplace_back( 673 std::make_unique<Record>(Name, Def->getLoc(), Def->getRecords())); 674 Record *NewReg = SynthDefs.back().get(); 675 Elts.insert(NewReg); 676 677 // Copy Proto super-classes. 678 ArrayRef<std::pair<Record *, SMRange>> Supers = Proto->getSuperClasses(); 679 for (const auto &SuperPair : Supers) 680 NewReg->addSuperClass(SuperPair.first, SuperPair.second); 681 682 // Copy Proto fields. 683 for (unsigned i = 0, e = Proto->getValues().size(); i != e; ++i) { 684 RecordVal RV = Proto->getValues()[i]; 685 686 // Skip existing fields, like NAME. 687 if (NewReg->getValue(RV.getNameInit())) 688 continue; 689 690 StringRef Field = RV.getName(); 691 692 // Replace the sub-register list with Tuple. 693 if (Field == "SubRegs") 694 RV.setValue(ListInit::get(Tuple, RegisterRecTy)); 695 696 if (Field == "AsmName") 697 RV.setValue(AsmName); 698 699 // CostPerUse is aggregated from all Tuple members. 700 if (Field == "CostPerUse") 701 RV.setValue(IntInit::get(CostPerUse)); 702 703 // Composite registers are always covered by sub-registers. 704 if (Field == "CoveredBySubRegs") 705 RV.setValue(BitInit::get(true)); 706 707 // Copy fields from the RegisterTuples def. 708 if (Field == "SubRegIndices" || 709 Field == "CompositeIndices") { 710 NewReg->addValue(*Def->getValue(Field)); 711 continue; 712 } 713 714 // Some fields get their default uninitialized value. 715 if (Field == "DwarfNumbers" || 716 Field == "DwarfAlias" || 717 Field == "Aliases") { 718 if (const RecordVal *DefRV = RegisterCl->getValue(Field)) 719 NewReg->addValue(*DefRV); 720 continue; 721 } 722 723 // Everything else is copied from Proto. 724 NewReg->addValue(RV); 725 } 726 } 727 } 728 }; 729 730 } // end anonymous namespace 731 732 //===----------------------------------------------------------------------===// 733 // CodeGenRegisterClass 734 //===----------------------------------------------------------------------===// 735 736 static void sortAndUniqueRegisters(CodeGenRegister::Vec &M) { 737 llvm::sort(M, deref<std::less<>>()); 738 M.erase(std::unique(M.begin(), M.end(), deref<std::equal_to<>>()), M.end()); 739 } 740 741 CodeGenRegisterClass::CodeGenRegisterClass(CodeGenRegBank &RegBank, Record *R) 742 : TheDef(R), Name(std::string(R->getName())), 743 TopoSigs(RegBank.getNumTopoSigs()), EnumValue(-1) { 744 GeneratePressureSet = R->getValueAsBit("GeneratePressureSet"); 745 std::vector<Record*> TypeList = R->getValueAsListOfDefs("RegTypes"); 746 if (TypeList.empty()) 747 PrintFatalError(R->getLoc(), "RegTypes list must not be empty!"); 748 for (unsigned i = 0, e = TypeList.size(); i != e; ++i) { 749 Record *Type = TypeList[i]; 750 if (!Type->isSubClassOf("ValueType")) 751 PrintFatalError(R->getLoc(), 752 "RegTypes list member '" + Type->getName() + 753 "' does not derive from the ValueType class!"); 754 VTs.push_back(getValueTypeByHwMode(Type, RegBank.getHwModes())); 755 } 756 757 // Allocation order 0 is the full set. AltOrders provides others. 758 const SetTheory::RecVec *Elements = RegBank.getSets().expand(R); 759 ListInit *AltOrders = R->getValueAsListInit("AltOrders"); 760 Orders.resize(1 + AltOrders->size()); 761 762 // Default allocation order always contains all registers. 763 Artificial = true; 764 for (unsigned i = 0, e = Elements->size(); i != e; ++i) { 765 Orders[0].push_back((*Elements)[i]); 766 const CodeGenRegister *Reg = RegBank.getReg((*Elements)[i]); 767 Members.push_back(Reg); 768 Artificial &= Reg->Artificial; 769 TopoSigs.set(Reg->getTopoSig()); 770 } 771 sortAndUniqueRegisters(Members); 772 773 // Alternative allocation orders may be subsets. 774 SetTheory::RecSet Order; 775 for (unsigned i = 0, e = AltOrders->size(); i != e; ++i) { 776 RegBank.getSets().evaluate(AltOrders->getElement(i), Order, R->getLoc()); 777 Orders[1 + i].append(Order.begin(), Order.end()); 778 // Verify that all altorder members are regclass members. 779 while (!Order.empty()) { 780 CodeGenRegister *Reg = RegBank.getReg(Order.back()); 781 Order.pop_back(); 782 if (!contains(Reg)) 783 PrintFatalError(R->getLoc(), " AltOrder register " + Reg->getName() + 784 " is not a class member"); 785 } 786 } 787 788 Namespace = R->getValueAsString("Namespace"); 789 790 if (const RecordVal *RV = R->getValue("RegInfos")) 791 if (DefInit *DI = dyn_cast_or_null<DefInit>(RV->getValue())) 792 RSI = RegSizeInfoByHwMode(DI->getDef(), RegBank.getHwModes()); 793 unsigned Size = R->getValueAsInt("Size"); 794 assert((RSI.hasDefault() || Size != 0 || VTs[0].isSimple()) && 795 "Impossible to determine register size"); 796 if (!RSI.hasDefault()) { 797 RegSizeInfo RI; 798 RI.RegSize = RI.SpillSize = Size ? Size 799 : VTs[0].getSimple().getSizeInBits(); 800 RI.SpillAlignment = R->getValueAsInt("Alignment"); 801 RSI.Map.insert({DefaultMode, RI}); 802 } 803 804 CopyCost = R->getValueAsInt("CopyCost"); 805 Allocatable = R->getValueAsBit("isAllocatable"); 806 AltOrderSelect = R->getValueAsString("AltOrderSelect"); 807 int AllocationPriority = R->getValueAsInt("AllocationPriority"); 808 if (AllocationPriority < 0 || AllocationPriority > 63) 809 PrintFatalError(R->getLoc(), "AllocationPriority out of range [0,63]"); 810 this->AllocationPriority = AllocationPriority; 811 } 812 813 // Create an inferred register class that was missing from the .td files. 814 // Most properties will be inherited from the closest super-class after the 815 // class structure has been computed. 816 CodeGenRegisterClass::CodeGenRegisterClass(CodeGenRegBank &RegBank, 817 StringRef Name, Key Props) 818 : Members(*Props.Members), TheDef(nullptr), Name(std::string(Name)), 819 TopoSigs(RegBank.getNumTopoSigs()), EnumValue(-1), RSI(Props.RSI), 820 CopyCost(0), Allocatable(true), AllocationPriority(0) { 821 Artificial = true; 822 GeneratePressureSet = false; 823 for (const auto R : Members) { 824 TopoSigs.set(R->getTopoSig()); 825 Artificial &= R->Artificial; 826 } 827 } 828 829 // Compute inherited propertied for a synthesized register class. 830 void CodeGenRegisterClass::inheritProperties(CodeGenRegBank &RegBank) { 831 assert(!getDef() && "Only synthesized classes can inherit properties"); 832 assert(!SuperClasses.empty() && "Synthesized class without super class"); 833 834 // The last super-class is the smallest one. 835 CodeGenRegisterClass &Super = *SuperClasses.back(); 836 837 // Most properties are copied directly. 838 // Exceptions are members, size, and alignment 839 Namespace = Super.Namespace; 840 VTs = Super.VTs; 841 CopyCost = Super.CopyCost; 842 Allocatable = Super.Allocatable; 843 AltOrderSelect = Super.AltOrderSelect; 844 AllocationPriority = Super.AllocationPriority; 845 GeneratePressureSet |= Super.GeneratePressureSet; 846 847 // Copy all allocation orders, filter out foreign registers from the larger 848 // super-class. 849 Orders.resize(Super.Orders.size()); 850 for (unsigned i = 0, ie = Super.Orders.size(); i != ie; ++i) 851 for (unsigned j = 0, je = Super.Orders[i].size(); j != je; ++j) 852 if (contains(RegBank.getReg(Super.Orders[i][j]))) 853 Orders[i].push_back(Super.Orders[i][j]); 854 } 855 856 bool CodeGenRegisterClass::contains(const CodeGenRegister *Reg) const { 857 return std::binary_search(Members.begin(), Members.end(), Reg, 858 deref<std::less<>>()); 859 } 860 861 unsigned CodeGenRegisterClass::getWeight(const CodeGenRegBank& RegBank) const { 862 if (TheDef && !TheDef->isValueUnset("Weight")) 863 return TheDef->getValueAsInt("Weight"); 864 865 if (Members.empty() || Artificial) 866 return 0; 867 868 return (*Members.begin())->getWeight(RegBank); 869 } 870 871 namespace llvm { 872 873 raw_ostream &operator<<(raw_ostream &OS, const CodeGenRegisterClass::Key &K) { 874 OS << "{ " << K.RSI; 875 for (const auto R : *K.Members) 876 OS << ", " << R->getName(); 877 return OS << " }"; 878 } 879 880 } // end namespace llvm 881 882 // This is a simple lexicographical order that can be used to search for sets. 883 // It is not the same as the topological order provided by TopoOrderRC. 884 bool CodeGenRegisterClass::Key:: 885 operator<(const CodeGenRegisterClass::Key &B) const { 886 assert(Members && B.Members); 887 return std::tie(*Members, RSI) < std::tie(*B.Members, B.RSI); 888 } 889 890 // Returns true if RC is a strict subclass. 891 // RC is a sub-class of this class if it is a valid replacement for any 892 // instruction operand where a register of this classis required. It must 893 // satisfy these conditions: 894 // 895 // 1. All RC registers are also in this. 896 // 2. The RC spill size must not be smaller than our spill size. 897 // 3. RC spill alignment must be compatible with ours. 898 // 899 static bool testSubClass(const CodeGenRegisterClass *A, 900 const CodeGenRegisterClass *B) { 901 return A->RSI.isSubClassOf(B->RSI) && 902 std::includes(A->getMembers().begin(), A->getMembers().end(), 903 B->getMembers().begin(), B->getMembers().end(), 904 deref<std::less<>>()); 905 } 906 907 /// Sorting predicate for register classes. This provides a topological 908 /// ordering that arranges all register classes before their sub-classes. 909 /// 910 /// Register classes with the same registers, spill size, and alignment form a 911 /// clique. They will be ordered alphabetically. 912 /// 913 static bool TopoOrderRC(const CodeGenRegisterClass &PA, 914 const CodeGenRegisterClass &PB) { 915 auto *A = &PA; 916 auto *B = &PB; 917 if (A == B) 918 return false; 919 920 if (A->RSI < B->RSI) 921 return true; 922 if (A->RSI != B->RSI) 923 return false; 924 925 // Order by descending set size. Note that the classes' allocation order may 926 // not have been computed yet. The Members set is always vaild. 927 if (A->getMembers().size() > B->getMembers().size()) 928 return true; 929 if (A->getMembers().size() < B->getMembers().size()) 930 return false; 931 932 // Finally order by name as a tie breaker. 933 return StringRef(A->getName()) < B->getName(); 934 } 935 936 std::string CodeGenRegisterClass::getQualifiedName() const { 937 if (Namespace.empty()) 938 return getName(); 939 else 940 return (Namespace + "::" + getName()).str(); 941 } 942 943 // Compute sub-classes of all register classes. 944 // Assume the classes are ordered topologically. 945 void CodeGenRegisterClass::computeSubClasses(CodeGenRegBank &RegBank) { 946 auto &RegClasses = RegBank.getRegClasses(); 947 948 // Visit backwards so sub-classes are seen first. 949 for (auto I = RegClasses.rbegin(), E = RegClasses.rend(); I != E; ++I) { 950 CodeGenRegisterClass &RC = *I; 951 RC.SubClasses.resize(RegClasses.size()); 952 RC.SubClasses.set(RC.EnumValue); 953 if (RC.Artificial) 954 continue; 955 956 // Normally, all subclasses have IDs >= rci, unless RC is part of a clique. 957 for (auto I2 = I.base(), E2 = RegClasses.end(); I2 != E2; ++I2) { 958 CodeGenRegisterClass &SubRC = *I2; 959 if (RC.SubClasses.test(SubRC.EnumValue)) 960 continue; 961 if (!testSubClass(&RC, &SubRC)) 962 continue; 963 // SubRC is a sub-class. Grap all its sub-classes so we won't have to 964 // check them again. 965 RC.SubClasses |= SubRC.SubClasses; 966 } 967 968 // Sweep up missed clique members. They will be immediately preceding RC. 969 for (auto I2 = std::next(I); I2 != E && testSubClass(&RC, &*I2); ++I2) 970 RC.SubClasses.set(I2->EnumValue); 971 } 972 973 // Compute the SuperClasses lists from the SubClasses vectors. 974 for (auto &RC : RegClasses) { 975 const BitVector &SC = RC.getSubClasses(); 976 auto I = RegClasses.begin(); 977 for (int s = 0, next_s = SC.find_first(); next_s != -1; 978 next_s = SC.find_next(s)) { 979 std::advance(I, next_s - s); 980 s = next_s; 981 if (&*I == &RC) 982 continue; 983 I->SuperClasses.push_back(&RC); 984 } 985 } 986 987 // With the class hierarchy in place, let synthesized register classes inherit 988 // properties from their closest super-class. The iteration order here can 989 // propagate properties down multiple levels. 990 for (auto &RC : RegClasses) 991 if (!RC.getDef()) 992 RC.inheritProperties(RegBank); 993 } 994 995 Optional<std::pair<CodeGenRegisterClass *, CodeGenRegisterClass *>> 996 CodeGenRegisterClass::getMatchingSubClassWithSubRegs( 997 CodeGenRegBank &RegBank, const CodeGenSubRegIndex *SubIdx) const { 998 auto SizeOrder = [this](const CodeGenRegisterClass *A, 999 const CodeGenRegisterClass *B) { 1000 // If there are multiple, identical register classes, prefer the original 1001 // register class. 1002 if (A == B) 1003 return false; 1004 if (A->getMembers().size() == B->getMembers().size()) 1005 return A == this; 1006 return A->getMembers().size() > B->getMembers().size(); 1007 }; 1008 1009 auto &RegClasses = RegBank.getRegClasses(); 1010 1011 // Find all the subclasses of this one that fully support the sub-register 1012 // index and order them by size. BiggestSuperRC should always be first. 1013 CodeGenRegisterClass *BiggestSuperRegRC = getSubClassWithSubReg(SubIdx); 1014 if (!BiggestSuperRegRC) 1015 return None; 1016 BitVector SuperRegRCsBV = BiggestSuperRegRC->getSubClasses(); 1017 std::vector<CodeGenRegisterClass *> SuperRegRCs; 1018 for (auto &RC : RegClasses) 1019 if (SuperRegRCsBV[RC.EnumValue]) 1020 SuperRegRCs.emplace_back(&RC); 1021 llvm::stable_sort(SuperRegRCs, SizeOrder); 1022 1023 assert(SuperRegRCs.front() == BiggestSuperRegRC && 1024 "Biggest class wasn't first"); 1025 1026 // Find all the subreg classes and order them by size too. 1027 std::vector<std::pair<CodeGenRegisterClass *, BitVector>> SuperRegClasses; 1028 for (auto &RC: RegClasses) { 1029 BitVector SuperRegClassesBV(RegClasses.size()); 1030 RC.getSuperRegClasses(SubIdx, SuperRegClassesBV); 1031 if (SuperRegClassesBV.any()) 1032 SuperRegClasses.push_back(std::make_pair(&RC, SuperRegClassesBV)); 1033 } 1034 llvm::sort(SuperRegClasses, 1035 [&](const std::pair<CodeGenRegisterClass *, BitVector> &A, 1036 const std::pair<CodeGenRegisterClass *, BitVector> &B) { 1037 return SizeOrder(A.first, B.first); 1038 }); 1039 1040 // Find the biggest subclass and subreg class such that R:subidx is in the 1041 // subreg class for all R in subclass. 1042 // 1043 // For example: 1044 // All registers in X86's GR64 have a sub_32bit subregister but no class 1045 // exists that contains all the 32-bit subregisters because GR64 contains RIP 1046 // but GR32 does not contain EIP. Instead, we constrain SuperRegRC to 1047 // GR32_with_sub_8bit (which is identical to GR32_with_sub_32bit) and then, 1048 // having excluded RIP, we are able to find a SubRegRC (GR32). 1049 CodeGenRegisterClass *ChosenSuperRegClass = nullptr; 1050 CodeGenRegisterClass *SubRegRC = nullptr; 1051 for (auto *SuperRegRC : SuperRegRCs) { 1052 for (const auto &SuperRegClassPair : SuperRegClasses) { 1053 const BitVector &SuperRegClassBV = SuperRegClassPair.second; 1054 if (SuperRegClassBV[SuperRegRC->EnumValue]) { 1055 SubRegRC = SuperRegClassPair.first; 1056 ChosenSuperRegClass = SuperRegRC; 1057 1058 // If SubRegRC is bigger than SuperRegRC then there are members of 1059 // SubRegRC that don't have super registers via SubIdx. Keep looking to 1060 // find a better fit and fall back on this one if there isn't one. 1061 // 1062 // This is intended to prevent X86 from making odd choices such as 1063 // picking LOW32_ADDR_ACCESS_RBP instead of GR32 in the example above. 1064 // LOW32_ADDR_ACCESS_RBP is a valid choice but contains registers that 1065 // aren't subregisters of SuperRegRC whereas GR32 has a direct 1:1 1066 // mapping. 1067 if (SuperRegRC->getMembers().size() >= SubRegRC->getMembers().size()) 1068 return std::make_pair(ChosenSuperRegClass, SubRegRC); 1069 } 1070 } 1071 1072 // If we found a fit but it wasn't quite ideal because SubRegRC had excess 1073 // registers, then we're done. 1074 if (ChosenSuperRegClass) 1075 return std::make_pair(ChosenSuperRegClass, SubRegRC); 1076 } 1077 1078 return None; 1079 } 1080 1081 void CodeGenRegisterClass::getSuperRegClasses(const CodeGenSubRegIndex *SubIdx, 1082 BitVector &Out) const { 1083 auto FindI = SuperRegClasses.find(SubIdx); 1084 if (FindI == SuperRegClasses.end()) 1085 return; 1086 for (CodeGenRegisterClass *RC : FindI->second) 1087 Out.set(RC->EnumValue); 1088 } 1089 1090 // Populate a unique sorted list of units from a register set. 1091 void CodeGenRegisterClass::buildRegUnitSet(const CodeGenRegBank &RegBank, 1092 std::vector<unsigned> &RegUnits) const { 1093 std::vector<unsigned> TmpUnits; 1094 for (RegUnitIterator UnitI(Members); UnitI.isValid(); ++UnitI) { 1095 const RegUnit &RU = RegBank.getRegUnit(*UnitI); 1096 if (!RU.Artificial) 1097 TmpUnits.push_back(*UnitI); 1098 } 1099 llvm::sort(TmpUnits); 1100 std::unique_copy(TmpUnits.begin(), TmpUnits.end(), 1101 std::back_inserter(RegUnits)); 1102 } 1103 1104 //===----------------------------------------------------------------------===// 1105 // CodeGenRegBank 1106 //===----------------------------------------------------------------------===// 1107 1108 CodeGenRegBank::CodeGenRegBank(RecordKeeper &Records, 1109 const CodeGenHwModes &Modes) : CGH(Modes) { 1110 // Configure register Sets to understand register classes and tuples. 1111 Sets.addFieldExpander("RegisterClass", "MemberList"); 1112 Sets.addFieldExpander("CalleeSavedRegs", "SaveList"); 1113 Sets.addExpander("RegisterTuples", 1114 std::make_unique<TupleExpander>(SynthDefs)); 1115 1116 // Read in the user-defined (named) sub-register indices. 1117 // More indices will be synthesized later. 1118 std::vector<Record*> SRIs = Records.getAllDerivedDefinitions("SubRegIndex"); 1119 llvm::sort(SRIs, LessRecord()); 1120 for (unsigned i = 0, e = SRIs.size(); i != e; ++i) 1121 getSubRegIdx(SRIs[i]); 1122 // Build composite maps from ComposedOf fields. 1123 for (auto &Idx : SubRegIndices) 1124 Idx.updateComponents(*this); 1125 1126 // Read in the register definitions. 1127 std::vector<Record*> Regs = Records.getAllDerivedDefinitions("Register"); 1128 llvm::sort(Regs, LessRecordRegister()); 1129 // Assign the enumeration values. 1130 for (unsigned i = 0, e = Regs.size(); i != e; ++i) 1131 getReg(Regs[i]); 1132 1133 // Expand tuples and number the new registers. 1134 std::vector<Record*> Tups = 1135 Records.getAllDerivedDefinitions("RegisterTuples"); 1136 1137 for (Record *R : Tups) { 1138 std::vector<Record *> TupRegs = *Sets.expand(R); 1139 llvm::sort(TupRegs, LessRecordRegister()); 1140 for (Record *RC : TupRegs) 1141 getReg(RC); 1142 } 1143 1144 // Now all the registers are known. Build the object graph of explicit 1145 // register-register references. 1146 for (auto &Reg : Registers) 1147 Reg.buildObjectGraph(*this); 1148 1149 // Compute register name map. 1150 for (auto &Reg : Registers) 1151 // FIXME: This could just be RegistersByName[name] = register, except that 1152 // causes some failures in MIPS - perhaps they have duplicate register name 1153 // entries? (or maybe there's a reason for it - I don't know much about this 1154 // code, just drive-by refactoring) 1155 RegistersByName.insert( 1156 std::make_pair(Reg.TheDef->getValueAsString("AsmName"), &Reg)); 1157 1158 // Precompute all sub-register maps. 1159 // This will create Composite entries for all inferred sub-register indices. 1160 for (auto &Reg : Registers) 1161 Reg.computeSubRegs(*this); 1162 1163 // Compute transitive closure of subregister index ConcatenationOf vectors 1164 // and initialize ConcatIdx map. 1165 for (CodeGenSubRegIndex &SRI : SubRegIndices) { 1166 SRI.computeConcatTransitiveClosure(); 1167 if (!SRI.ConcatenationOf.empty()) 1168 ConcatIdx.insert(std::make_pair( 1169 SmallVector<CodeGenSubRegIndex*,8>(SRI.ConcatenationOf.begin(), 1170 SRI.ConcatenationOf.end()), &SRI)); 1171 } 1172 1173 // Infer even more sub-registers by combining leading super-registers. 1174 for (auto &Reg : Registers) 1175 if (Reg.CoveredBySubRegs) 1176 Reg.computeSecondarySubRegs(*this); 1177 1178 // After the sub-register graph is complete, compute the topologically 1179 // ordered SuperRegs list. 1180 for (auto &Reg : Registers) 1181 Reg.computeSuperRegs(*this); 1182 1183 // For each pair of Reg:SR, if both are non-artificial, mark the 1184 // corresponding sub-register index as non-artificial. 1185 for (auto &Reg : Registers) { 1186 if (Reg.Artificial) 1187 continue; 1188 for (auto P : Reg.getSubRegs()) { 1189 const CodeGenRegister *SR = P.second; 1190 if (!SR->Artificial) 1191 P.first->Artificial = false; 1192 } 1193 } 1194 1195 // Native register units are associated with a leaf register. They've all been 1196 // discovered now. 1197 NumNativeRegUnits = RegUnits.size(); 1198 1199 // Read in register class definitions. 1200 std::vector<Record*> RCs = Records.getAllDerivedDefinitions("RegisterClass"); 1201 if (RCs.empty()) 1202 PrintFatalError("No 'RegisterClass' subclasses defined!"); 1203 1204 // Allocate user-defined register classes. 1205 for (auto *R : RCs) { 1206 RegClasses.emplace_back(*this, R); 1207 CodeGenRegisterClass &RC = RegClasses.back(); 1208 if (!RC.Artificial) 1209 addToMaps(&RC); 1210 } 1211 1212 // Infer missing classes to create a full algebra. 1213 computeInferredRegisterClasses(); 1214 1215 // Order register classes topologically and assign enum values. 1216 RegClasses.sort(TopoOrderRC); 1217 unsigned i = 0; 1218 for (auto &RC : RegClasses) 1219 RC.EnumValue = i++; 1220 CodeGenRegisterClass::computeSubClasses(*this); 1221 } 1222 1223 // Create a synthetic CodeGenSubRegIndex without a corresponding Record. 1224 CodeGenSubRegIndex* 1225 CodeGenRegBank::createSubRegIndex(StringRef Name, StringRef Namespace) { 1226 SubRegIndices.emplace_back(Name, Namespace, SubRegIndices.size() + 1); 1227 return &SubRegIndices.back(); 1228 } 1229 1230 CodeGenSubRegIndex *CodeGenRegBank::getSubRegIdx(Record *Def) { 1231 CodeGenSubRegIndex *&Idx = Def2SubRegIdx[Def]; 1232 if (Idx) 1233 return Idx; 1234 SubRegIndices.emplace_back(Def, SubRegIndices.size() + 1); 1235 Idx = &SubRegIndices.back(); 1236 return Idx; 1237 } 1238 1239 const CodeGenSubRegIndex * 1240 CodeGenRegBank::findSubRegIdx(const Record* Def) const { 1241 return Def2SubRegIdx.lookup(Def); 1242 } 1243 1244 CodeGenRegister *CodeGenRegBank::getReg(Record *Def) { 1245 CodeGenRegister *&Reg = Def2Reg[Def]; 1246 if (Reg) 1247 return Reg; 1248 Registers.emplace_back(Def, Registers.size() + 1); 1249 Reg = &Registers.back(); 1250 return Reg; 1251 } 1252 1253 void CodeGenRegBank::addToMaps(CodeGenRegisterClass *RC) { 1254 if (Record *Def = RC->getDef()) 1255 Def2RC.insert(std::make_pair(Def, RC)); 1256 1257 // Duplicate classes are rejected by insert(). 1258 // That's OK, we only care about the properties handled by CGRC::Key. 1259 CodeGenRegisterClass::Key K(*RC); 1260 Key2RC.insert(std::make_pair(K, RC)); 1261 } 1262 1263 // Create a synthetic sub-class if it is missing. 1264 CodeGenRegisterClass* 1265 CodeGenRegBank::getOrCreateSubClass(const CodeGenRegisterClass *RC, 1266 const CodeGenRegister::Vec *Members, 1267 StringRef Name) { 1268 // Synthetic sub-class has the same size and alignment as RC. 1269 CodeGenRegisterClass::Key K(Members, RC->RSI); 1270 RCKeyMap::const_iterator FoundI = Key2RC.find(K); 1271 if (FoundI != Key2RC.end()) 1272 return FoundI->second; 1273 1274 // Sub-class doesn't exist, create a new one. 1275 RegClasses.emplace_back(*this, Name, K); 1276 addToMaps(&RegClasses.back()); 1277 return &RegClasses.back(); 1278 } 1279 1280 CodeGenRegisterClass *CodeGenRegBank::getRegClass(const Record *Def) const { 1281 if (CodeGenRegisterClass *RC = Def2RC.lookup(Def)) 1282 return RC; 1283 1284 PrintFatalError(Def->getLoc(), "Not a known RegisterClass!"); 1285 } 1286 1287 CodeGenSubRegIndex* 1288 CodeGenRegBank::getCompositeSubRegIndex(CodeGenSubRegIndex *A, 1289 CodeGenSubRegIndex *B) { 1290 // Look for an existing entry. 1291 CodeGenSubRegIndex *Comp = A->compose(B); 1292 if (Comp) 1293 return Comp; 1294 1295 // None exists, synthesize one. 1296 std::string Name = A->getName() + "_then_" + B->getName(); 1297 Comp = createSubRegIndex(Name, A->getNamespace()); 1298 A->addComposite(B, Comp); 1299 return Comp; 1300 } 1301 1302 CodeGenSubRegIndex *CodeGenRegBank:: 1303 getConcatSubRegIndex(const SmallVector<CodeGenSubRegIndex *, 8> &Parts) { 1304 assert(Parts.size() > 1 && "Need two parts to concatenate"); 1305 #ifndef NDEBUG 1306 for (CodeGenSubRegIndex *Idx : Parts) { 1307 assert(Idx->ConcatenationOf.empty() && "No transitive closure?"); 1308 } 1309 #endif 1310 1311 // Look for an existing entry. 1312 CodeGenSubRegIndex *&Idx = ConcatIdx[Parts]; 1313 if (Idx) 1314 return Idx; 1315 1316 // None exists, synthesize one. 1317 std::string Name = Parts.front()->getName(); 1318 // Determine whether all parts are contiguous. 1319 bool isContinuous = true; 1320 unsigned Size = Parts.front()->Size; 1321 unsigned LastOffset = Parts.front()->Offset; 1322 unsigned LastSize = Parts.front()->Size; 1323 for (unsigned i = 1, e = Parts.size(); i != e; ++i) { 1324 Name += '_'; 1325 Name += Parts[i]->getName(); 1326 Size += Parts[i]->Size; 1327 if (Parts[i]->Offset != (LastOffset + LastSize)) 1328 isContinuous = false; 1329 LastOffset = Parts[i]->Offset; 1330 LastSize = Parts[i]->Size; 1331 } 1332 Idx = createSubRegIndex(Name, Parts.front()->getNamespace()); 1333 Idx->Size = Size; 1334 Idx->Offset = isContinuous ? Parts.front()->Offset : -1; 1335 Idx->ConcatenationOf.assign(Parts.begin(), Parts.end()); 1336 return Idx; 1337 } 1338 1339 void CodeGenRegBank::computeComposites() { 1340 using RegMap = std::map<const CodeGenRegister*, const CodeGenRegister*>; 1341 1342 // Subreg -> { Reg->Reg }, where the right-hand side is the mapping from 1343 // register to (sub)register associated with the action of the left-hand 1344 // side subregister. 1345 std::map<const CodeGenSubRegIndex*, RegMap> SubRegAction; 1346 for (const CodeGenRegister &R : Registers) { 1347 const CodeGenRegister::SubRegMap &SM = R.getSubRegs(); 1348 for (std::pair<const CodeGenSubRegIndex*, const CodeGenRegister*> P : SM) 1349 SubRegAction[P.first].insert({&R, P.second}); 1350 } 1351 1352 // Calculate the composition of two subregisters as compositions of their 1353 // associated actions. 1354 auto compose = [&SubRegAction] (const CodeGenSubRegIndex *Sub1, 1355 const CodeGenSubRegIndex *Sub2) { 1356 RegMap C; 1357 const RegMap &Img1 = SubRegAction.at(Sub1); 1358 const RegMap &Img2 = SubRegAction.at(Sub2); 1359 for (std::pair<const CodeGenRegister*, const CodeGenRegister*> P : Img1) { 1360 auto F = Img2.find(P.second); 1361 if (F != Img2.end()) 1362 C.insert({P.first, F->second}); 1363 } 1364 return C; 1365 }; 1366 1367 // Check if the two maps agree on the intersection of their domains. 1368 auto agree = [] (const RegMap &Map1, const RegMap &Map2) { 1369 // Technically speaking, an empty map agrees with any other map, but 1370 // this could flag false positives. We're interested in non-vacuous 1371 // agreements. 1372 if (Map1.empty() || Map2.empty()) 1373 return false; 1374 for (std::pair<const CodeGenRegister*, const CodeGenRegister*> P : Map1) { 1375 auto F = Map2.find(P.first); 1376 if (F == Map2.end() || P.second != F->second) 1377 return false; 1378 } 1379 return true; 1380 }; 1381 1382 using CompositePair = std::pair<const CodeGenSubRegIndex*, 1383 const CodeGenSubRegIndex*>; 1384 SmallSet<CompositePair,4> UserDefined; 1385 for (const CodeGenSubRegIndex &Idx : SubRegIndices) 1386 for (auto P : Idx.getComposites()) 1387 UserDefined.insert(std::make_pair(&Idx, P.first)); 1388 1389 // Keep track of TopoSigs visited. We only need to visit each TopoSig once, 1390 // and many registers will share TopoSigs on regular architectures. 1391 BitVector TopoSigs(getNumTopoSigs()); 1392 1393 for (const auto &Reg1 : Registers) { 1394 // Skip identical subreg structures already processed. 1395 if (TopoSigs.test(Reg1.getTopoSig())) 1396 continue; 1397 TopoSigs.set(Reg1.getTopoSig()); 1398 1399 const CodeGenRegister::SubRegMap &SRM1 = Reg1.getSubRegs(); 1400 for (CodeGenRegister::SubRegMap::const_iterator i1 = SRM1.begin(), 1401 e1 = SRM1.end(); i1 != e1; ++i1) { 1402 CodeGenSubRegIndex *Idx1 = i1->first; 1403 CodeGenRegister *Reg2 = i1->second; 1404 // Ignore identity compositions. 1405 if (&Reg1 == Reg2) 1406 continue; 1407 const CodeGenRegister::SubRegMap &SRM2 = Reg2->getSubRegs(); 1408 // Try composing Idx1 with another SubRegIndex. 1409 for (CodeGenRegister::SubRegMap::const_iterator i2 = SRM2.begin(), 1410 e2 = SRM2.end(); i2 != e2; ++i2) { 1411 CodeGenSubRegIndex *Idx2 = i2->first; 1412 CodeGenRegister *Reg3 = i2->second; 1413 // Ignore identity compositions. 1414 if (Reg2 == Reg3) 1415 continue; 1416 // OK Reg1:IdxPair == Reg3. Find the index with Reg:Idx == Reg3. 1417 CodeGenSubRegIndex *Idx3 = Reg1.getSubRegIndex(Reg3); 1418 assert(Idx3 && "Sub-register doesn't have an index"); 1419 1420 // Conflicting composition? Emit a warning but allow it. 1421 if (CodeGenSubRegIndex *Prev = Idx1->addComposite(Idx2, Idx3)) { 1422 // If the composition was not user-defined, always emit a warning. 1423 if (!UserDefined.count({Idx1, Idx2}) || 1424 agree(compose(Idx1, Idx2), SubRegAction.at(Idx3))) 1425 PrintWarning(Twine("SubRegIndex ") + Idx1->getQualifiedName() + 1426 " and " + Idx2->getQualifiedName() + 1427 " compose ambiguously as " + Prev->getQualifiedName() + 1428 " or " + Idx3->getQualifiedName()); 1429 } 1430 } 1431 } 1432 } 1433 } 1434 1435 // Compute lane masks. This is similar to register units, but at the 1436 // sub-register index level. Each bit in the lane mask is like a register unit 1437 // class, and two lane masks will have a bit in common if two sub-register 1438 // indices overlap in some register. 1439 // 1440 // Conservatively share a lane mask bit if two sub-register indices overlap in 1441 // some registers, but not in others. That shouldn't happen a lot. 1442 void CodeGenRegBank::computeSubRegLaneMasks() { 1443 // First assign individual bits to all the leaf indices. 1444 unsigned Bit = 0; 1445 // Determine mask of lanes that cover their registers. 1446 CoveringLanes = LaneBitmask::getAll(); 1447 for (auto &Idx : SubRegIndices) { 1448 if (Idx.getComposites().empty()) { 1449 if (Bit > LaneBitmask::BitWidth) { 1450 PrintFatalError( 1451 Twine("Ran out of lanemask bits to represent subregister ") 1452 + Idx.getName()); 1453 } 1454 Idx.LaneMask = LaneBitmask::getLane(Bit); 1455 ++Bit; 1456 } else { 1457 Idx.LaneMask = LaneBitmask::getNone(); 1458 } 1459 } 1460 1461 // Compute transformation sequences for composeSubRegIndexLaneMask. The idea 1462 // here is that for each possible target subregister we look at the leafs 1463 // in the subregister graph that compose for this target and create 1464 // transformation sequences for the lanemasks. Each step in the sequence 1465 // consists of a bitmask and a bitrotate operation. As the rotation amounts 1466 // are usually the same for many subregisters we can easily combine the steps 1467 // by combining the masks. 1468 for (const auto &Idx : SubRegIndices) { 1469 const auto &Composites = Idx.getComposites(); 1470 auto &LaneTransforms = Idx.CompositionLaneMaskTransform; 1471 1472 if (Composites.empty()) { 1473 // Moving from a class with no subregisters we just had a single lane: 1474 // The subregister must be a leaf subregister and only occupies 1 bit. 1475 // Move the bit from the class without subregisters into that position. 1476 unsigned DstBit = Idx.LaneMask.getHighestLane(); 1477 assert(Idx.LaneMask == LaneBitmask::getLane(DstBit) && 1478 "Must be a leaf subregister"); 1479 MaskRolPair MaskRol = { LaneBitmask::getLane(0), (uint8_t)DstBit }; 1480 LaneTransforms.push_back(MaskRol); 1481 } else { 1482 // Go through all leaf subregisters and find the ones that compose with 1483 // Idx. These make out all possible valid bits in the lane mask we want to 1484 // transform. Looking only at the leafs ensure that only a single bit in 1485 // the mask is set. 1486 unsigned NextBit = 0; 1487 for (auto &Idx2 : SubRegIndices) { 1488 // Skip non-leaf subregisters. 1489 if (!Idx2.getComposites().empty()) 1490 continue; 1491 // Replicate the behaviour from the lane mask generation loop above. 1492 unsigned SrcBit = NextBit; 1493 LaneBitmask SrcMask = LaneBitmask::getLane(SrcBit); 1494 if (NextBit < LaneBitmask::BitWidth-1) 1495 ++NextBit; 1496 assert(Idx2.LaneMask == SrcMask); 1497 1498 // Get the composed subregister if there is any. 1499 auto C = Composites.find(&Idx2); 1500 if (C == Composites.end()) 1501 continue; 1502 const CodeGenSubRegIndex *Composite = C->second; 1503 // The Composed subreg should be a leaf subreg too 1504 assert(Composite->getComposites().empty()); 1505 1506 // Create Mask+Rotate operation and merge with existing ops if possible. 1507 unsigned DstBit = Composite->LaneMask.getHighestLane(); 1508 int Shift = DstBit - SrcBit; 1509 uint8_t RotateLeft = Shift >= 0 ? (uint8_t)Shift 1510 : LaneBitmask::BitWidth + Shift; 1511 for (auto &I : LaneTransforms) { 1512 if (I.RotateLeft == RotateLeft) { 1513 I.Mask |= SrcMask; 1514 SrcMask = LaneBitmask::getNone(); 1515 } 1516 } 1517 if (SrcMask.any()) { 1518 MaskRolPair MaskRol = { SrcMask, RotateLeft }; 1519 LaneTransforms.push_back(MaskRol); 1520 } 1521 } 1522 } 1523 1524 // Optimize if the transformation consists of one step only: Set mask to 1525 // 0xffffffff (including some irrelevant invalid bits) so that it should 1526 // merge with more entries later while compressing the table. 1527 if (LaneTransforms.size() == 1) 1528 LaneTransforms[0].Mask = LaneBitmask::getAll(); 1529 1530 // Further compression optimization: For invalid compositions resulting 1531 // in a sequence with 0 entries we can just pick any other. Choose 1532 // Mask 0xffffffff with Rotation 0. 1533 if (LaneTransforms.size() == 0) { 1534 MaskRolPair P = { LaneBitmask::getAll(), 0 }; 1535 LaneTransforms.push_back(P); 1536 } 1537 } 1538 1539 // FIXME: What if ad-hoc aliasing introduces overlaps that aren't represented 1540 // by the sub-register graph? This doesn't occur in any known targets. 1541 1542 // Inherit lanes from composites. 1543 for (const auto &Idx : SubRegIndices) { 1544 LaneBitmask Mask = Idx.computeLaneMask(); 1545 // If some super-registers without CoveredBySubRegs use this index, we can 1546 // no longer assume that the lanes are covering their registers. 1547 if (!Idx.AllSuperRegsCovered) 1548 CoveringLanes &= ~Mask; 1549 } 1550 1551 // Compute lane mask combinations for register classes. 1552 for (auto &RegClass : RegClasses) { 1553 LaneBitmask LaneMask; 1554 for (const auto &SubRegIndex : SubRegIndices) { 1555 if (RegClass.getSubClassWithSubReg(&SubRegIndex) == nullptr) 1556 continue; 1557 LaneMask |= SubRegIndex.LaneMask; 1558 } 1559 1560 // For classes without any subregisters set LaneMask to 1 instead of 0. 1561 // This makes it easier for client code to handle classes uniformly. 1562 if (LaneMask.none()) 1563 LaneMask = LaneBitmask::getLane(0); 1564 1565 RegClass.LaneMask = LaneMask; 1566 } 1567 } 1568 1569 namespace { 1570 1571 // UberRegSet is a helper class for computeRegUnitWeights. Each UberRegSet is 1572 // the transitive closure of the union of overlapping register 1573 // classes. Together, the UberRegSets form a partition of the registers. If we 1574 // consider overlapping register classes to be connected, then each UberRegSet 1575 // is a set of connected components. 1576 // 1577 // An UberRegSet will likely be a horizontal slice of register names of 1578 // the same width. Nontrivial subregisters should then be in a separate 1579 // UberRegSet. But this property isn't required for valid computation of 1580 // register unit weights. 1581 // 1582 // A Weight field caches the max per-register unit weight in each UberRegSet. 1583 // 1584 // A set of SingularDeterminants flags single units of some register in this set 1585 // for which the unit weight equals the set weight. These units should not have 1586 // their weight increased. 1587 struct UberRegSet { 1588 CodeGenRegister::Vec Regs; 1589 unsigned Weight = 0; 1590 CodeGenRegister::RegUnitList SingularDeterminants; 1591 1592 UberRegSet() = default; 1593 }; 1594 1595 } // end anonymous namespace 1596 1597 // Partition registers into UberRegSets, where each set is the transitive 1598 // closure of the union of overlapping register classes. 1599 // 1600 // UberRegSets[0] is a special non-allocatable set. 1601 static void computeUberSets(std::vector<UberRegSet> &UberSets, 1602 std::vector<UberRegSet*> &RegSets, 1603 CodeGenRegBank &RegBank) { 1604 const auto &Registers = RegBank.getRegisters(); 1605 1606 // The Register EnumValue is one greater than its index into Registers. 1607 assert(Registers.size() == Registers.back().EnumValue && 1608 "register enum value mismatch"); 1609 1610 // For simplicitly make the SetID the same as EnumValue. 1611 IntEqClasses UberSetIDs(Registers.size()+1); 1612 std::set<unsigned> AllocatableRegs; 1613 for (auto &RegClass : RegBank.getRegClasses()) { 1614 if (!RegClass.Allocatable) 1615 continue; 1616 1617 const CodeGenRegister::Vec &Regs = RegClass.getMembers(); 1618 if (Regs.empty()) 1619 continue; 1620 1621 unsigned USetID = UberSetIDs.findLeader((*Regs.begin())->EnumValue); 1622 assert(USetID && "register number 0 is invalid"); 1623 1624 AllocatableRegs.insert((*Regs.begin())->EnumValue); 1625 for (auto I = std::next(Regs.begin()), E = Regs.end(); I != E; ++I) { 1626 AllocatableRegs.insert((*I)->EnumValue); 1627 UberSetIDs.join(USetID, (*I)->EnumValue); 1628 } 1629 } 1630 // Combine non-allocatable regs. 1631 for (const auto &Reg : Registers) { 1632 unsigned RegNum = Reg.EnumValue; 1633 if (AllocatableRegs.count(RegNum)) 1634 continue; 1635 1636 UberSetIDs.join(0, RegNum); 1637 } 1638 UberSetIDs.compress(); 1639 1640 // Make the first UberSet a special unallocatable set. 1641 unsigned ZeroID = UberSetIDs[0]; 1642 1643 // Insert Registers into the UberSets formed by union-find. 1644 // Do not resize after this. 1645 UberSets.resize(UberSetIDs.getNumClasses()); 1646 unsigned i = 0; 1647 for (const CodeGenRegister &Reg : Registers) { 1648 unsigned USetID = UberSetIDs[Reg.EnumValue]; 1649 if (!USetID) 1650 USetID = ZeroID; 1651 else if (USetID == ZeroID) 1652 USetID = 0; 1653 1654 UberRegSet *USet = &UberSets[USetID]; 1655 USet->Regs.push_back(&Reg); 1656 sortAndUniqueRegisters(USet->Regs); 1657 RegSets[i++] = USet; 1658 } 1659 } 1660 1661 // Recompute each UberSet weight after changing unit weights. 1662 static void computeUberWeights(std::vector<UberRegSet> &UberSets, 1663 CodeGenRegBank &RegBank) { 1664 // Skip the first unallocatable set. 1665 for (std::vector<UberRegSet>::iterator I = std::next(UberSets.begin()), 1666 E = UberSets.end(); I != E; ++I) { 1667 1668 // Initialize all unit weights in this set, and remember the max units/reg. 1669 const CodeGenRegister *Reg = nullptr; 1670 unsigned MaxWeight = 0, Weight = 0; 1671 for (RegUnitIterator UnitI(I->Regs); UnitI.isValid(); ++UnitI) { 1672 if (Reg != UnitI.getReg()) { 1673 if (Weight > MaxWeight) 1674 MaxWeight = Weight; 1675 Reg = UnitI.getReg(); 1676 Weight = 0; 1677 } 1678 if (!RegBank.getRegUnit(*UnitI).Artificial) { 1679 unsigned UWeight = RegBank.getRegUnit(*UnitI).Weight; 1680 if (!UWeight) { 1681 UWeight = 1; 1682 RegBank.increaseRegUnitWeight(*UnitI, UWeight); 1683 } 1684 Weight += UWeight; 1685 } 1686 } 1687 if (Weight > MaxWeight) 1688 MaxWeight = Weight; 1689 if (I->Weight != MaxWeight) { 1690 LLVM_DEBUG(dbgs() << "UberSet " << I - UberSets.begin() << " Weight " 1691 << MaxWeight; 1692 for (auto &Unit 1693 : I->Regs) dbgs() 1694 << " " << Unit->getName(); 1695 dbgs() << "\n"); 1696 // Update the set weight. 1697 I->Weight = MaxWeight; 1698 } 1699 1700 // Find singular determinants. 1701 for (const auto R : I->Regs) { 1702 if (R->getRegUnits().count() == 1 && R->getWeight(RegBank) == I->Weight) { 1703 I->SingularDeterminants |= R->getRegUnits(); 1704 } 1705 } 1706 } 1707 } 1708 1709 // normalizeWeight is a computeRegUnitWeights helper that adjusts the weight of 1710 // a register and its subregisters so that they have the same weight as their 1711 // UberSet. Self-recursion processes the subregister tree in postorder so 1712 // subregisters are normalized first. 1713 // 1714 // Side effects: 1715 // - creates new adopted register units 1716 // - causes superregisters to inherit adopted units 1717 // - increases the weight of "singular" units 1718 // - induces recomputation of UberWeights. 1719 static bool normalizeWeight(CodeGenRegister *Reg, 1720 std::vector<UberRegSet> &UberSets, 1721 std::vector<UberRegSet*> &RegSets, 1722 BitVector &NormalRegs, 1723 CodeGenRegister::RegUnitList &NormalUnits, 1724 CodeGenRegBank &RegBank) { 1725 NormalRegs.resize(std::max(Reg->EnumValue + 1, NormalRegs.size())); 1726 if (NormalRegs.test(Reg->EnumValue)) 1727 return false; 1728 NormalRegs.set(Reg->EnumValue); 1729 1730 bool Changed = false; 1731 const CodeGenRegister::SubRegMap &SRM = Reg->getSubRegs(); 1732 for (CodeGenRegister::SubRegMap::const_iterator SRI = SRM.begin(), 1733 SRE = SRM.end(); SRI != SRE; ++SRI) { 1734 if (SRI->second == Reg) 1735 continue; // self-cycles happen 1736 1737 Changed |= normalizeWeight(SRI->second, UberSets, RegSets, 1738 NormalRegs, NormalUnits, RegBank); 1739 } 1740 // Postorder register normalization. 1741 1742 // Inherit register units newly adopted by subregisters. 1743 if (Reg->inheritRegUnits(RegBank)) 1744 computeUberWeights(UberSets, RegBank); 1745 1746 // Check if this register is too skinny for its UberRegSet. 1747 UberRegSet *UberSet = RegSets[RegBank.getRegIndex(Reg)]; 1748 1749 unsigned RegWeight = Reg->getWeight(RegBank); 1750 if (UberSet->Weight > RegWeight) { 1751 // A register unit's weight can be adjusted only if it is the singular unit 1752 // for this register, has not been used to normalize a subregister's set, 1753 // and has not already been used to singularly determine this UberRegSet. 1754 unsigned AdjustUnit = *Reg->getRegUnits().begin(); 1755 if (Reg->getRegUnits().count() != 1 1756 || hasRegUnit(NormalUnits, AdjustUnit) 1757 || hasRegUnit(UberSet->SingularDeterminants, AdjustUnit)) { 1758 // We don't have an adjustable unit, so adopt a new one. 1759 AdjustUnit = RegBank.newRegUnit(UberSet->Weight - RegWeight); 1760 Reg->adoptRegUnit(AdjustUnit); 1761 // Adopting a unit does not immediately require recomputing set weights. 1762 } 1763 else { 1764 // Adjust the existing single unit. 1765 if (!RegBank.getRegUnit(AdjustUnit).Artificial) 1766 RegBank.increaseRegUnitWeight(AdjustUnit, UberSet->Weight - RegWeight); 1767 // The unit may be shared among sets and registers within this set. 1768 computeUberWeights(UberSets, RegBank); 1769 } 1770 Changed = true; 1771 } 1772 1773 // Mark these units normalized so superregisters can't change their weights. 1774 NormalUnits |= Reg->getRegUnits(); 1775 1776 return Changed; 1777 } 1778 1779 // Compute a weight for each register unit created during getSubRegs. 1780 // 1781 // The goal is that two registers in the same class will have the same weight, 1782 // where each register's weight is defined as sum of its units' weights. 1783 void CodeGenRegBank::computeRegUnitWeights() { 1784 std::vector<UberRegSet> UberSets; 1785 std::vector<UberRegSet*> RegSets(Registers.size()); 1786 computeUberSets(UberSets, RegSets, *this); 1787 // UberSets and RegSets are now immutable. 1788 1789 computeUberWeights(UberSets, *this); 1790 1791 // Iterate over each Register, normalizing the unit weights until reaching 1792 // a fix point. 1793 unsigned NumIters = 0; 1794 for (bool Changed = true; Changed; ++NumIters) { 1795 assert(NumIters <= NumNativeRegUnits && "Runaway register unit weights"); 1796 Changed = false; 1797 for (auto &Reg : Registers) { 1798 CodeGenRegister::RegUnitList NormalUnits; 1799 BitVector NormalRegs; 1800 Changed |= normalizeWeight(&Reg, UberSets, RegSets, NormalRegs, 1801 NormalUnits, *this); 1802 } 1803 } 1804 } 1805 1806 // Find a set in UniqueSets with the same elements as Set. 1807 // Return an iterator into UniqueSets. 1808 static std::vector<RegUnitSet>::const_iterator 1809 findRegUnitSet(const std::vector<RegUnitSet> &UniqueSets, 1810 const RegUnitSet &Set) { 1811 std::vector<RegUnitSet>::const_iterator 1812 I = UniqueSets.begin(), E = UniqueSets.end(); 1813 for(;I != E; ++I) { 1814 if (I->Units == Set.Units) 1815 break; 1816 } 1817 return I; 1818 } 1819 1820 // Return true if the RUSubSet is a subset of RUSuperSet. 1821 static bool isRegUnitSubSet(const std::vector<unsigned> &RUSubSet, 1822 const std::vector<unsigned> &RUSuperSet) { 1823 return std::includes(RUSuperSet.begin(), RUSuperSet.end(), 1824 RUSubSet.begin(), RUSubSet.end()); 1825 } 1826 1827 /// Iteratively prune unit sets. Prune subsets that are close to the superset, 1828 /// but with one or two registers removed. We occasionally have registers like 1829 /// APSR and PC thrown in with the general registers. We also see many 1830 /// special-purpose register subsets, such as tail-call and Thumb 1831 /// encodings. Generating all possible overlapping sets is combinatorial and 1832 /// overkill for modeling pressure. Ideally we could fix this statically in 1833 /// tablegen by (1) having the target define register classes that only include 1834 /// the allocatable registers and marking other classes as non-allocatable and 1835 /// (2) having a way to mark special purpose classes as "don't-care" classes for 1836 /// the purpose of pressure. However, we make an attempt to handle targets that 1837 /// are not nicely defined by merging nearly identical register unit sets 1838 /// statically. This generates smaller tables. Then, dynamically, we adjust the 1839 /// set limit by filtering the reserved registers. 1840 /// 1841 /// Merge sets only if the units have the same weight. For example, on ARM, 1842 /// Q-tuples with ssub index 0 include all S regs but also include D16+. We 1843 /// should not expand the S set to include D regs. 1844 void CodeGenRegBank::pruneUnitSets() { 1845 assert(RegClassUnitSets.empty() && "this invalidates RegClassUnitSets"); 1846 1847 // Form an equivalence class of UnitSets with no significant difference. 1848 std::vector<unsigned> SuperSetIDs; 1849 for (unsigned SubIdx = 0, EndIdx = RegUnitSets.size(); 1850 SubIdx != EndIdx; ++SubIdx) { 1851 const RegUnitSet &SubSet = RegUnitSets[SubIdx]; 1852 unsigned SuperIdx = 0; 1853 for (; SuperIdx != EndIdx; ++SuperIdx) { 1854 if (SuperIdx == SubIdx) 1855 continue; 1856 1857 unsigned UnitWeight = RegUnits[SubSet.Units[0]].Weight; 1858 const RegUnitSet &SuperSet = RegUnitSets[SuperIdx]; 1859 if (isRegUnitSubSet(SubSet.Units, SuperSet.Units) 1860 && (SubSet.Units.size() + 3 > SuperSet.Units.size()) 1861 && UnitWeight == RegUnits[SuperSet.Units[0]].Weight 1862 && UnitWeight == RegUnits[SuperSet.Units.back()].Weight) { 1863 LLVM_DEBUG(dbgs() << "UnitSet " << SubIdx << " subsumed by " << SuperIdx 1864 << "\n"); 1865 // We can pick any of the set names for the merged set. Go for the 1866 // shortest one to avoid picking the name of one of the classes that are 1867 // artificially created by tablegen. So "FPR128_lo" instead of 1868 // "QQQQ_with_qsub3_in_FPR128_lo". 1869 if (RegUnitSets[SubIdx].Name.size() < RegUnitSets[SuperIdx].Name.size()) 1870 RegUnitSets[SuperIdx].Name = RegUnitSets[SubIdx].Name; 1871 break; 1872 } 1873 } 1874 if (SuperIdx == EndIdx) 1875 SuperSetIDs.push_back(SubIdx); 1876 } 1877 // Populate PrunedUnitSets with each equivalence class's superset. 1878 std::vector<RegUnitSet> PrunedUnitSets(SuperSetIDs.size()); 1879 for (unsigned i = 0, e = SuperSetIDs.size(); i != e; ++i) { 1880 unsigned SuperIdx = SuperSetIDs[i]; 1881 PrunedUnitSets[i].Name = RegUnitSets[SuperIdx].Name; 1882 PrunedUnitSets[i].Units.swap(RegUnitSets[SuperIdx].Units); 1883 } 1884 RegUnitSets.swap(PrunedUnitSets); 1885 } 1886 1887 // Create a RegUnitSet for each RegClass that contains all units in the class 1888 // including adopted units that are necessary to model register pressure. Then 1889 // iteratively compute RegUnitSets such that the union of any two overlapping 1890 // RegUnitSets is repreresented. 1891 // 1892 // RegisterInfoEmitter will map each RegClass to its RegUnitClass and any 1893 // RegUnitSet that is a superset of that RegUnitClass. 1894 void CodeGenRegBank::computeRegUnitSets() { 1895 assert(RegUnitSets.empty() && "dirty RegUnitSets"); 1896 1897 // Compute a unique RegUnitSet for each RegClass. 1898 auto &RegClasses = getRegClasses(); 1899 for (auto &RC : RegClasses) { 1900 if (!RC.Allocatable || RC.Artificial || !RC.GeneratePressureSet) 1901 continue; 1902 1903 // Speculatively grow the RegUnitSets to hold the new set. 1904 RegUnitSets.resize(RegUnitSets.size() + 1); 1905 RegUnitSets.back().Name = RC.getName(); 1906 1907 // Compute a sorted list of units in this class. 1908 RC.buildRegUnitSet(*this, RegUnitSets.back().Units); 1909 1910 // Find an existing RegUnitSet. 1911 std::vector<RegUnitSet>::const_iterator SetI = 1912 findRegUnitSet(RegUnitSets, RegUnitSets.back()); 1913 if (SetI != std::prev(RegUnitSets.end())) 1914 RegUnitSets.pop_back(); 1915 } 1916 1917 LLVM_DEBUG(dbgs() << "\nBefore pruning:\n"; for (unsigned USIdx = 0, 1918 USEnd = RegUnitSets.size(); 1919 USIdx < USEnd; ++USIdx) { 1920 dbgs() << "UnitSet " << USIdx << " " << RegUnitSets[USIdx].Name << ":"; 1921 for (auto &U : RegUnitSets[USIdx].Units) 1922 printRegUnitName(U); 1923 dbgs() << "\n"; 1924 }); 1925 1926 // Iteratively prune unit sets. 1927 pruneUnitSets(); 1928 1929 LLVM_DEBUG(dbgs() << "\nBefore union:\n"; for (unsigned USIdx = 0, 1930 USEnd = RegUnitSets.size(); 1931 USIdx < USEnd; ++USIdx) { 1932 dbgs() << "UnitSet " << USIdx << " " << RegUnitSets[USIdx].Name << ":"; 1933 for (auto &U : RegUnitSets[USIdx].Units) 1934 printRegUnitName(U); 1935 dbgs() << "\n"; 1936 } dbgs() << "\nUnion sets:\n"); 1937 1938 // Iterate over all unit sets, including new ones added by this loop. 1939 unsigned NumRegUnitSubSets = RegUnitSets.size(); 1940 for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) { 1941 // In theory, this is combinatorial. In practice, it needs to be bounded 1942 // by a small number of sets for regpressure to be efficient. 1943 // If the assert is hit, we need to implement pruning. 1944 assert(Idx < (2*NumRegUnitSubSets) && "runaway unit set inference"); 1945 1946 // Compare new sets with all original classes. 1947 for (unsigned SearchIdx = (Idx >= NumRegUnitSubSets) ? 0 : Idx+1; 1948 SearchIdx != EndIdx; ++SearchIdx) { 1949 std::set<unsigned> Intersection; 1950 std::set_intersection(RegUnitSets[Idx].Units.begin(), 1951 RegUnitSets[Idx].Units.end(), 1952 RegUnitSets[SearchIdx].Units.begin(), 1953 RegUnitSets[SearchIdx].Units.end(), 1954 std::inserter(Intersection, Intersection.begin())); 1955 if (Intersection.empty()) 1956 continue; 1957 1958 // Speculatively grow the RegUnitSets to hold the new set. 1959 RegUnitSets.resize(RegUnitSets.size() + 1); 1960 RegUnitSets.back().Name = 1961 RegUnitSets[Idx].Name + "_with_" + RegUnitSets[SearchIdx].Name; 1962 1963 std::set_union(RegUnitSets[Idx].Units.begin(), 1964 RegUnitSets[Idx].Units.end(), 1965 RegUnitSets[SearchIdx].Units.begin(), 1966 RegUnitSets[SearchIdx].Units.end(), 1967 std::inserter(RegUnitSets.back().Units, 1968 RegUnitSets.back().Units.begin())); 1969 1970 // Find an existing RegUnitSet, or add the union to the unique sets. 1971 std::vector<RegUnitSet>::const_iterator SetI = 1972 findRegUnitSet(RegUnitSets, RegUnitSets.back()); 1973 if (SetI != std::prev(RegUnitSets.end())) 1974 RegUnitSets.pop_back(); 1975 else { 1976 LLVM_DEBUG(dbgs() << "UnitSet " << RegUnitSets.size() - 1 << " " 1977 << RegUnitSets.back().Name << ":"; 1978 for (auto &U 1979 : RegUnitSets.back().Units) printRegUnitName(U); 1980 dbgs() << "\n";); 1981 } 1982 } 1983 } 1984 1985 // Iteratively prune unit sets after inferring supersets. 1986 pruneUnitSets(); 1987 1988 LLVM_DEBUG( 1989 dbgs() << "\n"; for (unsigned USIdx = 0, USEnd = RegUnitSets.size(); 1990 USIdx < USEnd; ++USIdx) { 1991 dbgs() << "UnitSet " << USIdx << " " << RegUnitSets[USIdx].Name << ":"; 1992 for (auto &U : RegUnitSets[USIdx].Units) 1993 printRegUnitName(U); 1994 dbgs() << "\n"; 1995 }); 1996 1997 // For each register class, list the UnitSets that are supersets. 1998 RegClassUnitSets.resize(RegClasses.size()); 1999 int RCIdx = -1; 2000 for (auto &RC : RegClasses) { 2001 ++RCIdx; 2002 if (!RC.Allocatable) 2003 continue; 2004 2005 // Recompute the sorted list of units in this class. 2006 std::vector<unsigned> RCRegUnits; 2007 RC.buildRegUnitSet(*this, RCRegUnits); 2008 2009 // Don't increase pressure for unallocatable regclasses. 2010 if (RCRegUnits.empty()) 2011 continue; 2012 2013 LLVM_DEBUG(dbgs() << "RC " << RC.getName() << " Units:\n"; 2014 for (auto U 2015 : RCRegUnits) printRegUnitName(U); 2016 dbgs() << "\n UnitSetIDs:"); 2017 2018 // Find all supersets. 2019 for (unsigned USIdx = 0, USEnd = RegUnitSets.size(); 2020 USIdx != USEnd; ++USIdx) { 2021 if (isRegUnitSubSet(RCRegUnits, RegUnitSets[USIdx].Units)) { 2022 LLVM_DEBUG(dbgs() << " " << USIdx); 2023 RegClassUnitSets[RCIdx].push_back(USIdx); 2024 } 2025 } 2026 LLVM_DEBUG(dbgs() << "\n"); 2027 assert(!RegClassUnitSets[RCIdx].empty() && "missing unit set for regclass"); 2028 } 2029 2030 // For each register unit, ensure that we have the list of UnitSets that 2031 // contain the unit. Normally, this matches an existing list of UnitSets for a 2032 // register class. If not, we create a new entry in RegClassUnitSets as a 2033 // "fake" register class. 2034 for (unsigned UnitIdx = 0, UnitEnd = NumNativeRegUnits; 2035 UnitIdx < UnitEnd; ++UnitIdx) { 2036 std::vector<unsigned> RUSets; 2037 for (unsigned i = 0, e = RegUnitSets.size(); i != e; ++i) { 2038 RegUnitSet &RUSet = RegUnitSets[i]; 2039 if (!is_contained(RUSet.Units, UnitIdx)) 2040 continue; 2041 RUSets.push_back(i); 2042 } 2043 unsigned RCUnitSetsIdx = 0; 2044 for (unsigned e = RegClassUnitSets.size(); 2045 RCUnitSetsIdx != e; ++RCUnitSetsIdx) { 2046 if (RegClassUnitSets[RCUnitSetsIdx] == RUSets) { 2047 break; 2048 } 2049 } 2050 RegUnits[UnitIdx].RegClassUnitSetsIdx = RCUnitSetsIdx; 2051 if (RCUnitSetsIdx == RegClassUnitSets.size()) { 2052 // Create a new list of UnitSets as a "fake" register class. 2053 RegClassUnitSets.resize(RCUnitSetsIdx + 1); 2054 RegClassUnitSets[RCUnitSetsIdx].swap(RUSets); 2055 } 2056 } 2057 } 2058 2059 void CodeGenRegBank::computeRegUnitLaneMasks() { 2060 for (auto &Register : Registers) { 2061 // Create an initial lane mask for all register units. 2062 const auto &RegUnits = Register.getRegUnits(); 2063 CodeGenRegister::RegUnitLaneMaskList 2064 RegUnitLaneMasks(RegUnits.count(), LaneBitmask::getNone()); 2065 // Iterate through SubRegisters. 2066 typedef CodeGenRegister::SubRegMap SubRegMap; 2067 const SubRegMap &SubRegs = Register.getSubRegs(); 2068 for (SubRegMap::const_iterator S = SubRegs.begin(), 2069 SE = SubRegs.end(); S != SE; ++S) { 2070 CodeGenRegister *SubReg = S->second; 2071 // Ignore non-leaf subregisters, their lane masks are fully covered by 2072 // the leaf subregisters anyway. 2073 if (!SubReg->getSubRegs().empty()) 2074 continue; 2075 CodeGenSubRegIndex *SubRegIndex = S->first; 2076 const CodeGenRegister *SubRegister = S->second; 2077 LaneBitmask LaneMask = SubRegIndex->LaneMask; 2078 // Distribute LaneMask to Register Units touched. 2079 for (unsigned SUI : SubRegister->getRegUnits()) { 2080 bool Found = false; 2081 unsigned u = 0; 2082 for (unsigned RU : RegUnits) { 2083 if (SUI == RU) { 2084 RegUnitLaneMasks[u] |= LaneMask; 2085 assert(!Found); 2086 Found = true; 2087 } 2088 ++u; 2089 } 2090 (void)Found; 2091 assert(Found); 2092 } 2093 } 2094 Register.setRegUnitLaneMasks(RegUnitLaneMasks); 2095 } 2096 } 2097 2098 void CodeGenRegBank::computeDerivedInfo() { 2099 computeComposites(); 2100 computeSubRegLaneMasks(); 2101 2102 // Compute a weight for each register unit created during getSubRegs. 2103 // This may create adopted register units (with unit # >= NumNativeRegUnits). 2104 computeRegUnitWeights(); 2105 2106 // Compute a unique set of RegUnitSets. One for each RegClass and inferred 2107 // supersets for the union of overlapping sets. 2108 computeRegUnitSets(); 2109 2110 computeRegUnitLaneMasks(); 2111 2112 // Compute register class HasDisjunctSubRegs/CoveredBySubRegs flag. 2113 for (CodeGenRegisterClass &RC : RegClasses) { 2114 RC.HasDisjunctSubRegs = false; 2115 RC.CoveredBySubRegs = true; 2116 for (const CodeGenRegister *Reg : RC.getMembers()) { 2117 RC.HasDisjunctSubRegs |= Reg->HasDisjunctSubRegs; 2118 RC.CoveredBySubRegs &= Reg->CoveredBySubRegs; 2119 } 2120 } 2121 2122 // Get the weight of each set. 2123 for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) 2124 RegUnitSets[Idx].Weight = getRegUnitSetWeight(RegUnitSets[Idx].Units); 2125 2126 // Find the order of each set. 2127 RegUnitSetOrder.reserve(RegUnitSets.size()); 2128 for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) 2129 RegUnitSetOrder.push_back(Idx); 2130 2131 llvm::stable_sort(RegUnitSetOrder, [this](unsigned ID1, unsigned ID2) { 2132 return getRegPressureSet(ID1).Units.size() < 2133 getRegPressureSet(ID2).Units.size(); 2134 }); 2135 for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) { 2136 RegUnitSets[RegUnitSetOrder[Idx]].Order = Idx; 2137 } 2138 } 2139 2140 // 2141 // Synthesize missing register class intersections. 2142 // 2143 // Make sure that sub-classes of RC exists such that getCommonSubClass(RC, X) 2144 // returns a maximal register class for all X. 2145 // 2146 void CodeGenRegBank::inferCommonSubClass(CodeGenRegisterClass *RC) { 2147 assert(!RegClasses.empty()); 2148 // Stash the iterator to the last element so that this loop doesn't visit 2149 // elements added by the getOrCreateSubClass call within it. 2150 for (auto I = RegClasses.begin(), E = std::prev(RegClasses.end()); 2151 I != std::next(E); ++I) { 2152 CodeGenRegisterClass *RC1 = RC; 2153 CodeGenRegisterClass *RC2 = &*I; 2154 if (RC1 == RC2) 2155 continue; 2156 2157 // Compute the set intersection of RC1 and RC2. 2158 const CodeGenRegister::Vec &Memb1 = RC1->getMembers(); 2159 const CodeGenRegister::Vec &Memb2 = RC2->getMembers(); 2160 CodeGenRegister::Vec Intersection; 2161 std::set_intersection(Memb1.begin(), Memb1.end(), Memb2.begin(), 2162 Memb2.end(), 2163 std::inserter(Intersection, Intersection.begin()), 2164 deref<std::less<>>()); 2165 2166 // Skip disjoint class pairs. 2167 if (Intersection.empty()) 2168 continue; 2169 2170 // If RC1 and RC2 have different spill sizes or alignments, use the 2171 // stricter one for sub-classing. If they are equal, prefer RC1. 2172 if (RC2->RSI.hasStricterSpillThan(RC1->RSI)) 2173 std::swap(RC1, RC2); 2174 2175 getOrCreateSubClass(RC1, &Intersection, 2176 RC1->getName() + "_and_" + RC2->getName()); 2177 } 2178 } 2179 2180 // 2181 // Synthesize missing sub-classes for getSubClassWithSubReg(). 2182 // 2183 // Make sure that the set of registers in RC with a given SubIdx sub-register 2184 // form a register class. Update RC->SubClassWithSubReg. 2185 // 2186 void CodeGenRegBank::inferSubClassWithSubReg(CodeGenRegisterClass *RC) { 2187 // Map SubRegIndex to set of registers in RC supporting that SubRegIndex. 2188 typedef std::map<const CodeGenSubRegIndex *, CodeGenRegister::Vec, 2189 deref<std::less<>>> 2190 SubReg2SetMap; 2191 2192 // Compute the set of registers supporting each SubRegIndex. 2193 SubReg2SetMap SRSets; 2194 for (const auto R : RC->getMembers()) { 2195 if (R->Artificial) 2196 continue; 2197 const CodeGenRegister::SubRegMap &SRM = R->getSubRegs(); 2198 for (CodeGenRegister::SubRegMap::const_iterator I = SRM.begin(), 2199 E = SRM.end(); I != E; ++I) { 2200 if (!I->first->Artificial) 2201 SRSets[I->first].push_back(R); 2202 } 2203 } 2204 2205 for (auto I : SRSets) 2206 sortAndUniqueRegisters(I.second); 2207 2208 // Find matching classes for all SRSets entries. Iterate in SubRegIndex 2209 // numerical order to visit synthetic indices last. 2210 for (const auto &SubIdx : SubRegIndices) { 2211 if (SubIdx.Artificial) 2212 continue; 2213 SubReg2SetMap::const_iterator I = SRSets.find(&SubIdx); 2214 // Unsupported SubRegIndex. Skip it. 2215 if (I == SRSets.end()) 2216 continue; 2217 // In most cases, all RC registers support the SubRegIndex. 2218 if (I->second.size() == RC->getMembers().size()) { 2219 RC->setSubClassWithSubReg(&SubIdx, RC); 2220 continue; 2221 } 2222 // This is a real subset. See if we have a matching class. 2223 CodeGenRegisterClass *SubRC = 2224 getOrCreateSubClass(RC, &I->second, 2225 RC->getName() + "_with_" + I->first->getName()); 2226 RC->setSubClassWithSubReg(&SubIdx, SubRC); 2227 } 2228 } 2229 2230 // 2231 // Synthesize missing sub-classes of RC for getMatchingSuperRegClass(). 2232 // 2233 // Create sub-classes of RC such that getMatchingSuperRegClass(RC, SubIdx, X) 2234 // has a maximal result for any SubIdx and any X >= FirstSubRegRC. 2235 // 2236 2237 void CodeGenRegBank::inferMatchingSuperRegClass(CodeGenRegisterClass *RC, 2238 std::list<CodeGenRegisterClass>::iterator FirstSubRegRC) { 2239 SmallVector<std::pair<const CodeGenRegister*, 2240 const CodeGenRegister*>, 16> SSPairs; 2241 BitVector TopoSigs(getNumTopoSigs()); 2242 2243 // Iterate in SubRegIndex numerical order to visit synthetic indices last. 2244 for (auto &SubIdx : SubRegIndices) { 2245 // Skip indexes that aren't fully supported by RC's registers. This was 2246 // computed by inferSubClassWithSubReg() above which should have been 2247 // called first. 2248 if (RC->getSubClassWithSubReg(&SubIdx) != RC) 2249 continue; 2250 2251 // Build list of (Super, Sub) pairs for this SubIdx. 2252 SSPairs.clear(); 2253 TopoSigs.reset(); 2254 for (const auto Super : RC->getMembers()) { 2255 const CodeGenRegister *Sub = Super->getSubRegs().find(&SubIdx)->second; 2256 assert(Sub && "Missing sub-register"); 2257 SSPairs.push_back(std::make_pair(Super, Sub)); 2258 TopoSigs.set(Sub->getTopoSig()); 2259 } 2260 2261 // Iterate over sub-register class candidates. Ignore classes created by 2262 // this loop. They will never be useful. 2263 // Store an iterator to the last element (not end) so that this loop doesn't 2264 // visit newly inserted elements. 2265 assert(!RegClasses.empty()); 2266 for (auto I = FirstSubRegRC, E = std::prev(RegClasses.end()); 2267 I != std::next(E); ++I) { 2268 CodeGenRegisterClass &SubRC = *I; 2269 if (SubRC.Artificial) 2270 continue; 2271 // Topological shortcut: SubRC members have the wrong shape. 2272 if (!TopoSigs.anyCommon(SubRC.getTopoSigs())) 2273 continue; 2274 // Compute the subset of RC that maps into SubRC. 2275 CodeGenRegister::Vec SubSetVec; 2276 for (unsigned i = 0, e = SSPairs.size(); i != e; ++i) 2277 if (SubRC.contains(SSPairs[i].second)) 2278 SubSetVec.push_back(SSPairs[i].first); 2279 2280 if (SubSetVec.empty()) 2281 continue; 2282 2283 // RC injects completely into SubRC. 2284 sortAndUniqueRegisters(SubSetVec); 2285 if (SubSetVec.size() == SSPairs.size()) { 2286 SubRC.addSuperRegClass(&SubIdx, RC); 2287 continue; 2288 } 2289 2290 // Only a subset of RC maps into SubRC. Make sure it is represented by a 2291 // class. 2292 getOrCreateSubClass(RC, &SubSetVec, RC->getName() + "_with_" + 2293 SubIdx.getName() + "_in_" + 2294 SubRC.getName()); 2295 } 2296 } 2297 } 2298 2299 // 2300 // Infer missing register classes. 2301 // 2302 void CodeGenRegBank::computeInferredRegisterClasses() { 2303 assert(!RegClasses.empty()); 2304 // When this function is called, the register classes have not been sorted 2305 // and assigned EnumValues yet. That means getSubClasses(), 2306 // getSuperClasses(), and hasSubClass() functions are defunct. 2307 2308 // Use one-before-the-end so it doesn't move forward when new elements are 2309 // added. 2310 auto FirstNewRC = std::prev(RegClasses.end()); 2311 2312 // Visit all register classes, including the ones being added by the loop. 2313 // Watch out for iterator invalidation here. 2314 for (auto I = RegClasses.begin(), E = RegClasses.end(); I != E; ++I) { 2315 CodeGenRegisterClass *RC = &*I; 2316 if (RC->Artificial) 2317 continue; 2318 2319 // Synthesize answers for getSubClassWithSubReg(). 2320 inferSubClassWithSubReg(RC); 2321 2322 // Synthesize answers for getCommonSubClass(). 2323 inferCommonSubClass(RC); 2324 2325 // Synthesize answers for getMatchingSuperRegClass(). 2326 inferMatchingSuperRegClass(RC); 2327 2328 // New register classes are created while this loop is running, and we need 2329 // to visit all of them. I particular, inferMatchingSuperRegClass needs 2330 // to match old super-register classes with sub-register classes created 2331 // after inferMatchingSuperRegClass was called. At this point, 2332 // inferMatchingSuperRegClass has checked SuperRC = [0..rci] with SubRC = 2333 // [0..FirstNewRC). We need to cover SubRC = [FirstNewRC..rci]. 2334 if (I == FirstNewRC) { 2335 auto NextNewRC = std::prev(RegClasses.end()); 2336 for (auto I2 = RegClasses.begin(), E2 = std::next(FirstNewRC); I2 != E2; 2337 ++I2) 2338 inferMatchingSuperRegClass(&*I2, E2); 2339 FirstNewRC = NextNewRC; 2340 } 2341 } 2342 } 2343 2344 /// getRegisterClassForRegister - Find the register class that contains the 2345 /// specified physical register. If the register is not in a register class, 2346 /// return null. If the register is in multiple classes, and the classes have a 2347 /// superset-subset relationship and the same set of types, return the 2348 /// superclass. Otherwise return null. 2349 const CodeGenRegisterClass* 2350 CodeGenRegBank::getRegClassForRegister(Record *R) { 2351 const CodeGenRegister *Reg = getReg(R); 2352 const CodeGenRegisterClass *FoundRC = nullptr; 2353 for (const auto &RC : getRegClasses()) { 2354 if (!RC.contains(Reg)) 2355 continue; 2356 2357 // If this is the first class that contains the register, 2358 // make a note of it and go on to the next class. 2359 if (!FoundRC) { 2360 FoundRC = &RC; 2361 continue; 2362 } 2363 2364 // If a register's classes have different types, return null. 2365 if (RC.getValueTypes() != FoundRC->getValueTypes()) 2366 return nullptr; 2367 2368 // Check to see if the previously found class that contains 2369 // the register is a subclass of the current class. If so, 2370 // prefer the superclass. 2371 if (RC.hasSubClass(FoundRC)) { 2372 FoundRC = &RC; 2373 continue; 2374 } 2375 2376 // Check to see if the previously found class that contains 2377 // the register is a superclass of the current class. If so, 2378 // prefer the superclass. 2379 if (FoundRC->hasSubClass(&RC)) 2380 continue; 2381 2382 // Multiple classes, and neither is a superclass of the other. 2383 // Return null. 2384 return nullptr; 2385 } 2386 return FoundRC; 2387 } 2388 2389 const CodeGenRegisterClass * 2390 CodeGenRegBank::getMinimalPhysRegClass(Record *RegRecord, 2391 ValueTypeByHwMode *VT) { 2392 const CodeGenRegister *Reg = getReg(RegRecord); 2393 const CodeGenRegisterClass *BestRC = nullptr; 2394 for (const auto &RC : getRegClasses()) { 2395 if ((!VT || RC.hasType(*VT)) && 2396 RC.contains(Reg) && (!BestRC || BestRC->hasSubClass(&RC))) 2397 BestRC = &RC; 2398 } 2399 2400 assert(BestRC && "Couldn't find the register class"); 2401 return BestRC; 2402 } 2403 2404 BitVector CodeGenRegBank::computeCoveredRegisters(ArrayRef<Record*> Regs) { 2405 SetVector<const CodeGenRegister*> Set; 2406 2407 // First add Regs with all sub-registers. 2408 for (unsigned i = 0, e = Regs.size(); i != e; ++i) { 2409 CodeGenRegister *Reg = getReg(Regs[i]); 2410 if (Set.insert(Reg)) 2411 // Reg is new, add all sub-registers. 2412 // The pre-ordering is not important here. 2413 Reg->addSubRegsPreOrder(Set, *this); 2414 } 2415 2416 // Second, find all super-registers that are completely covered by the set. 2417 for (unsigned i = 0; i != Set.size(); ++i) { 2418 const CodeGenRegister::SuperRegList &SR = Set[i]->getSuperRegs(); 2419 for (unsigned j = 0, e = SR.size(); j != e; ++j) { 2420 const CodeGenRegister *Super = SR[j]; 2421 if (!Super->CoveredBySubRegs || Set.count(Super)) 2422 continue; 2423 // This new super-register is covered by its sub-registers. 2424 bool AllSubsInSet = true; 2425 const CodeGenRegister::SubRegMap &SRM = Super->getSubRegs(); 2426 for (CodeGenRegister::SubRegMap::const_iterator I = SRM.begin(), 2427 E = SRM.end(); I != E; ++I) 2428 if (!Set.count(I->second)) { 2429 AllSubsInSet = false; 2430 break; 2431 } 2432 // All sub-registers in Set, add Super as well. 2433 // We will visit Super later to recheck its super-registers. 2434 if (AllSubsInSet) 2435 Set.insert(Super); 2436 } 2437 } 2438 2439 // Convert to BitVector. 2440 BitVector BV(Registers.size() + 1); 2441 for (unsigned i = 0, e = Set.size(); i != e; ++i) 2442 BV.set(Set[i]->EnumValue); 2443 return BV; 2444 } 2445 2446 void CodeGenRegBank::printRegUnitName(unsigned Unit) const { 2447 if (Unit < NumNativeRegUnits) 2448 dbgs() << ' ' << RegUnits[Unit].Roots[0]->getName(); 2449 else 2450 dbgs() << " #" << Unit; 2451 } 2452