168d6d8abSJakob Stoklund Olesen //===- CodeGenRegisters.cpp - Register and RegisterClass Info -------------===// 268d6d8abSJakob Stoklund Olesen // 368d6d8abSJakob Stoklund Olesen // The LLVM Compiler Infrastructure 468d6d8abSJakob Stoklund Olesen // 568d6d8abSJakob Stoklund Olesen // This file is distributed under the University of Illinois Open Source 668d6d8abSJakob Stoklund Olesen // License. See LICENSE.TXT for details. 768d6d8abSJakob Stoklund Olesen // 868d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 968d6d8abSJakob Stoklund Olesen // 1068d6d8abSJakob Stoklund Olesen // This file defines structures to encapsulate information gleaned from the 1168d6d8abSJakob Stoklund Olesen // target register and register class definitions. 1268d6d8abSJakob Stoklund Olesen // 1368d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 1468d6d8abSJakob Stoklund Olesen 1568d6d8abSJakob Stoklund Olesen #include "CodeGenRegisters.h" 1668d6d8abSJakob Stoklund Olesen #include "CodeGenTarget.h" 171d7a2c57SAndrew Trick #include "llvm/ADT/IntEqClasses.h" 18c0fc173dSJakob Stoklund Olesen #include "llvm/ADT/STLExtras.h" 1991d19d8eSChandler Carruth #include "llvm/ADT/SmallVector.h" 2068d6d8abSJakob Stoklund Olesen #include "llvm/ADT/StringExtras.h" 219a7f4b76SJim Grosbach #include "llvm/ADT/Twine.h" 22301dd8d7SAndrew Trick #include "llvm/Support/Debug.h" 2391d19d8eSChandler Carruth #include "llvm/TableGen/Error.h" 2468d6d8abSJakob Stoklund Olesen 2568d6d8abSJakob Stoklund Olesen using namespace llvm; 2668d6d8abSJakob Stoklund Olesen 2797acce29SChandler Carruth #define DEBUG_TYPE "regalloc-emitter" 2897acce29SChandler Carruth 2968d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 30f1bb1519SJakob Stoklund Olesen // CodeGenSubRegIndex 31f1bb1519SJakob Stoklund Olesen //===----------------------------------------------------------------------===// 32f1bb1519SJakob Stoklund Olesen 33f1bb1519SJakob Stoklund Olesen CodeGenSubRegIndex::CodeGenSubRegIndex(Record *R, unsigned Enum) 349ae96c7aSJakob Stoklund Olesen : TheDef(R), EnumValue(Enum), LaneMask(0), AllSuperRegsCovered(true) { 3570a0bbcaSJakob Stoklund Olesen Name = R->getName(); 3670a0bbcaSJakob Stoklund Olesen if (R->getValue("Namespace")) 3770a0bbcaSJakob Stoklund Olesen Namespace = R->getValueAsString("Namespace"); 38f1ed334dSAhmed Bougacha Size = R->getValueAsInt("Size"); 39f1ed334dSAhmed Bougacha Offset = R->getValueAsInt("Offset"); 40f1bb1519SJakob Stoklund Olesen } 41f1bb1519SJakob Stoklund Olesen 4270a0bbcaSJakob Stoklund Olesen CodeGenSubRegIndex::CodeGenSubRegIndex(StringRef N, StringRef Nspace, 4370a0bbcaSJakob Stoklund Olesen unsigned Enum) 4424064771SCraig Topper : TheDef(nullptr), Name(N), Namespace(Nspace), Size(-1), Offset(-1), 45f1ed334dSAhmed Bougacha EnumValue(Enum), LaneMask(0), AllSuperRegsCovered(true) { 46f1bb1519SJakob Stoklund Olesen } 47f1bb1519SJakob Stoklund Olesen 48f1bb1519SJakob Stoklund Olesen std::string CodeGenSubRegIndex::getQualifiedName() const { 49f1bb1519SJakob Stoklund Olesen std::string N = getNamespace(); 50f1bb1519SJakob Stoklund Olesen if (!N.empty()) 51f1bb1519SJakob Stoklund Olesen N += "::"; 52f1bb1519SJakob Stoklund Olesen N += getName(); 53f1bb1519SJakob Stoklund Olesen return N; 54f1bb1519SJakob Stoklund Olesen } 55f1bb1519SJakob Stoklund Olesen 5621231609SJakob Stoklund Olesen void CodeGenSubRegIndex::updateComponents(CodeGenRegBank &RegBank) { 5770a0bbcaSJakob Stoklund Olesen if (!TheDef) 5870a0bbcaSJakob Stoklund Olesen return; 593697143aSJakob Stoklund Olesen 6021231609SJakob Stoklund Olesen std::vector<Record*> Comps = TheDef->getValueAsListOfDefs("ComposedOf"); 613697143aSJakob Stoklund Olesen if (!Comps.empty()) { 6221231609SJakob Stoklund Olesen if (Comps.size() != 2) 63635debe8SJoerg Sonnenberger PrintFatalError(TheDef->getLoc(), 64635debe8SJoerg Sonnenberger "ComposedOf must have exactly two entries"); 6521231609SJakob Stoklund Olesen CodeGenSubRegIndex *A = RegBank.getSubRegIdx(Comps[0]); 6621231609SJakob Stoklund Olesen CodeGenSubRegIndex *B = RegBank.getSubRegIdx(Comps[1]); 6721231609SJakob Stoklund Olesen CodeGenSubRegIndex *X = A->addComposite(B, this); 6821231609SJakob Stoklund Olesen if (X) 69635debe8SJoerg Sonnenberger PrintFatalError(TheDef->getLoc(), "Ambiguous ComposedOf entries"); 7021231609SJakob Stoklund Olesen } 7121231609SJakob Stoklund Olesen 723697143aSJakob Stoklund Olesen std::vector<Record*> Parts = 733697143aSJakob Stoklund Olesen TheDef->getValueAsListOfDefs("CoveringSubRegIndices"); 743697143aSJakob Stoklund Olesen if (!Parts.empty()) { 753697143aSJakob Stoklund Olesen if (Parts.size() < 2) 76635debe8SJoerg Sonnenberger PrintFatalError(TheDef->getLoc(), 773697143aSJakob Stoklund Olesen "CoveredBySubRegs must have two or more entries"); 783697143aSJakob Stoklund Olesen SmallVector<CodeGenSubRegIndex*, 8> IdxParts; 793697143aSJakob Stoklund Olesen for (unsigned i = 0, e = Parts.size(); i != e; ++i) 803697143aSJakob Stoklund Olesen IdxParts.push_back(RegBank.getSubRegIdx(Parts[i])); 813697143aSJakob Stoklund Olesen RegBank.addConcatSubRegIndex(IdxParts, this); 823697143aSJakob Stoklund Olesen } 833697143aSJakob Stoklund Olesen } 843697143aSJakob Stoklund Olesen 858f25d3bcSDavid Blaikie unsigned CodeGenSubRegIndex::computeLaneMask() const { 86d346d487SJakob Stoklund Olesen // Already computed? 87d346d487SJakob Stoklund Olesen if (LaneMask) 88d346d487SJakob Stoklund Olesen return LaneMask; 89d346d487SJakob Stoklund Olesen 90d346d487SJakob Stoklund Olesen // Recursion guard, shouldn't be required. 91d346d487SJakob Stoklund Olesen LaneMask = ~0u; 92d346d487SJakob Stoklund Olesen 93d346d487SJakob Stoklund Olesen // The lane mask is simply the union of all sub-indices. 94d346d487SJakob Stoklund Olesen unsigned M = 0; 958f25d3bcSDavid Blaikie for (const auto &C : Composed) 968f25d3bcSDavid Blaikie M |= C.second->computeLaneMask(); 97d346d487SJakob Stoklund Olesen assert(M && "Missing lane mask, sub-register cycle?"); 98d346d487SJakob Stoklund Olesen LaneMask = M; 99d346d487SJakob Stoklund Olesen return LaneMask; 100d346d487SJakob Stoklund Olesen } 101d346d487SJakob Stoklund Olesen 102f1bb1519SJakob Stoklund Olesen //===----------------------------------------------------------------------===// 10368d6d8abSJakob Stoklund Olesen // CodeGenRegister 10468d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 10568d6d8abSJakob Stoklund Olesen 10684bd44ebSJakob Stoklund Olesen CodeGenRegister::CodeGenRegister(Record *R, unsigned Enum) 10784bd44ebSJakob Stoklund Olesen : TheDef(R), 10884bd44ebSJakob Stoklund Olesen EnumValue(Enum), 10984bd44ebSJakob Stoklund Olesen CostPerUse(R->getValueAsInt("CostPerUse")), 110f43b5995SJakob Stoklund Olesen CoveredBySubRegs(R->getValueAsBit("CoveredBySubRegs")), 111a25e13aaSMatthias Braun HasDisjunctSubRegs(false), 1123f3eb180SJakob Stoklund Olesen SubRegsComplete(false), 11350ecd0ffSJakob Stoklund Olesen SuperRegsComplete(false), 11450ecd0ffSJakob Stoklund Olesen TopoSig(~0u) 11584bd44ebSJakob Stoklund Olesen {} 11668d6d8abSJakob Stoklund Olesen 117c1e9087fSJakob Stoklund Olesen void CodeGenRegister::buildObjectGraph(CodeGenRegBank &RegBank) { 118c1e9087fSJakob Stoklund Olesen std::vector<Record*> SRIs = TheDef->getValueAsListOfDefs("SubRegIndices"); 119c1e9087fSJakob Stoklund Olesen std::vector<Record*> SRs = TheDef->getValueAsListOfDefs("SubRegs"); 120c1e9087fSJakob Stoklund Olesen 121c1e9087fSJakob Stoklund Olesen if (SRIs.size() != SRs.size()) 122635debe8SJoerg Sonnenberger PrintFatalError(TheDef->getLoc(), 123c1e9087fSJakob Stoklund Olesen "SubRegs and SubRegIndices must have the same size"); 124c1e9087fSJakob Stoklund Olesen 125c1e9087fSJakob Stoklund Olesen for (unsigned i = 0, e = SRIs.size(); i != e; ++i) { 126c1e9087fSJakob Stoklund Olesen ExplicitSubRegIndices.push_back(RegBank.getSubRegIdx(SRIs[i])); 127c1e9087fSJakob Stoklund Olesen ExplicitSubRegs.push_back(RegBank.getReg(SRs[i])); 128c1e9087fSJakob Stoklund Olesen } 129c08df9e5SJakob Stoklund Olesen 130c08df9e5SJakob Stoklund Olesen // Also compute leading super-registers. Each register has a list of 131c08df9e5SJakob Stoklund Olesen // covered-by-subregs super-registers where it appears as the first explicit 132c08df9e5SJakob Stoklund Olesen // sub-register. 133c08df9e5SJakob Stoklund Olesen // 134c08df9e5SJakob Stoklund Olesen // This is used by computeSecondarySubRegs() to find candidates. 135c08df9e5SJakob Stoklund Olesen if (CoveredBySubRegs && !ExplicitSubRegs.empty()) 136c08df9e5SJakob Stoklund Olesen ExplicitSubRegs.front()->LeadingSuperRegs.push_back(this); 137534848b1SJakob Stoklund Olesen 138bde91766SBenjamin Kramer // Add ad hoc alias links. This is a symmetric relationship between two 139534848b1SJakob Stoklund Olesen // registers, so build a symmetric graph by adding links in both ends. 140534848b1SJakob Stoklund Olesen std::vector<Record*> Aliases = TheDef->getValueAsListOfDefs("Aliases"); 141534848b1SJakob Stoklund Olesen for (unsigned i = 0, e = Aliases.size(); i != e; ++i) { 142534848b1SJakob Stoklund Olesen CodeGenRegister *Reg = RegBank.getReg(Aliases[i]); 143534848b1SJakob Stoklund Olesen ExplicitAliases.push_back(Reg); 144534848b1SJakob Stoklund Olesen Reg->ExplicitAliases.push_back(this); 145534848b1SJakob Stoklund Olesen } 146c1e9087fSJakob Stoklund Olesen } 147c1e9087fSJakob Stoklund Olesen 14868d6d8abSJakob Stoklund Olesen const std::string &CodeGenRegister::getName() const { 1495be22a12SMichael Ilseman assert(TheDef && "no def"); 15068d6d8abSJakob Stoklund Olesen return TheDef->getName(); 15168d6d8abSJakob Stoklund Olesen } 15268d6d8abSJakob Stoklund Olesen 1531d7a2c57SAndrew Trick namespace { 1541d7a2c57SAndrew Trick // Iterate over all register units in a set of registers. 1551d7a2c57SAndrew Trick class RegUnitIterator { 156be2edf30SOwen Anderson CodeGenRegister::Vec::const_iterator RegI, RegE; 157a366d7b2SOwen Anderson CodeGenRegister::RegUnitList::iterator UnitI, UnitE; 1581d7a2c57SAndrew Trick 1591d7a2c57SAndrew Trick public: 160be2edf30SOwen Anderson RegUnitIterator(const CodeGenRegister::Vec &Regs): 1611d7a2c57SAndrew Trick RegI(Regs.begin()), RegE(Regs.end()), UnitI(), UnitE() { 1621d7a2c57SAndrew Trick 1631d7a2c57SAndrew Trick if (RegI != RegE) { 1641d7a2c57SAndrew Trick UnitI = (*RegI)->getRegUnits().begin(); 1651d7a2c57SAndrew Trick UnitE = (*RegI)->getRegUnits().end(); 1661d7a2c57SAndrew Trick advance(); 1671d7a2c57SAndrew Trick } 1681d7a2c57SAndrew Trick } 1691d7a2c57SAndrew Trick 1701d7a2c57SAndrew Trick bool isValid() const { return UnitI != UnitE; } 1711d7a2c57SAndrew Trick 172393f432dSBill Wendling unsigned operator* () const { assert(isValid()); return *UnitI; } 1731d7a2c57SAndrew Trick 1741d7a2c57SAndrew Trick const CodeGenRegister *getReg() const { assert(isValid()); return *RegI; } 1751d7a2c57SAndrew Trick 1761d7a2c57SAndrew Trick /// Preincrement. Move to the next unit. 1771d7a2c57SAndrew Trick void operator++() { 1781d7a2c57SAndrew Trick assert(isValid() && "Cannot advance beyond the last operand"); 1791d7a2c57SAndrew Trick ++UnitI; 1801d7a2c57SAndrew Trick advance(); 1811d7a2c57SAndrew Trick } 1821d7a2c57SAndrew Trick 1831d7a2c57SAndrew Trick protected: 1841d7a2c57SAndrew Trick void advance() { 1851d7a2c57SAndrew Trick while (UnitI == UnitE) { 1861d7a2c57SAndrew Trick if (++RegI == RegE) 1871d7a2c57SAndrew Trick break; 1881d7a2c57SAndrew Trick UnitI = (*RegI)->getRegUnits().begin(); 1891d7a2c57SAndrew Trick UnitE = (*RegI)->getRegUnits().end(); 1901d7a2c57SAndrew Trick } 1911d7a2c57SAndrew Trick } 1921d7a2c57SAndrew Trick }; 1931d7a2c57SAndrew Trick } // namespace 1941d7a2c57SAndrew Trick 1951d7a2c57SAndrew Trick // Return true of this unit appears in RegUnits. 1961d7a2c57SAndrew Trick static bool hasRegUnit(CodeGenRegister::RegUnitList &RegUnits, unsigned Unit) { 197a366d7b2SOwen Anderson return RegUnits.test(Unit); 1981d7a2c57SAndrew Trick } 1991d7a2c57SAndrew Trick 2001d7a2c57SAndrew Trick // Inherit register units from subregisters. 2011d7a2c57SAndrew Trick // Return true if the RegUnits changed. 2021d7a2c57SAndrew Trick bool CodeGenRegister::inheritRegUnits(CodeGenRegBank &RegBank) { 203a366d7b2SOwen Anderson bool changed = false; 2041d7a2c57SAndrew Trick for (SubRegMap::const_iterator I = SubRegs.begin(), E = SubRegs.end(); 2051d7a2c57SAndrew Trick I != E; ++I) { 2061d7a2c57SAndrew Trick CodeGenRegister *SR = I->second; 2071d7a2c57SAndrew Trick // Merge the subregister's units into this register's RegUnits. 208a366d7b2SOwen Anderson changed |= (RegUnits |= SR->RegUnits); 2091d7a2c57SAndrew Trick } 210441b7ac9SOwen Anderson 211a366d7b2SOwen Anderson return changed; 2121d7a2c57SAndrew Trick } 2131d7a2c57SAndrew Trick 21484bd44ebSJakob Stoklund Olesen const CodeGenRegister::SubRegMap & 2157d1fa380SJakob Stoklund Olesen CodeGenRegister::computeSubRegs(CodeGenRegBank &RegBank) { 21684bd44ebSJakob Stoklund Olesen // Only compute this map once. 21784bd44ebSJakob Stoklund Olesen if (SubRegsComplete) 21884bd44ebSJakob Stoklund Olesen return SubRegs; 21984bd44ebSJakob Stoklund Olesen SubRegsComplete = true; 22084bd44ebSJakob Stoklund Olesen 221a25e13aaSMatthias Braun HasDisjunctSubRegs = ExplicitSubRegs.size() > 1; 222a25e13aaSMatthias Braun 223c1e9087fSJakob Stoklund Olesen // First insert the explicit subregs and make sure they are fully indexed. 224c1e9087fSJakob Stoklund Olesen for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 225c1e9087fSJakob Stoklund Olesen CodeGenRegister *SR = ExplicitSubRegs[i]; 226c1e9087fSJakob Stoklund Olesen CodeGenSubRegIndex *Idx = ExplicitSubRegIndices[i]; 227f1bb1519SJakob Stoklund Olesen if (!SubRegs.insert(std::make_pair(Idx, SR)).second) 228635debe8SJoerg Sonnenberger PrintFatalError(TheDef->getLoc(), "SubRegIndex " + Idx->getName() + 22984bd44ebSJakob Stoklund Olesen " appears twice in Register " + getName()); 2309b41e5dbSJakob Stoklund Olesen // Map explicit sub-registers first, so the names take precedence. 2319b41e5dbSJakob Stoklund Olesen // The inherited sub-registers are mapped below. 2329b41e5dbSJakob Stoklund Olesen SubReg2Idx.insert(std::make_pair(SR, Idx)); 23384bd44ebSJakob Stoklund Olesen } 23484bd44ebSJakob Stoklund Olesen 23584bd44ebSJakob Stoklund Olesen // Keep track of inherited subregs and how they can be reached. 23621231609SJakob Stoklund Olesen SmallPtrSet<CodeGenRegister*, 8> Orphans; 23784bd44ebSJakob Stoklund Olesen 23821231609SJakob Stoklund Olesen // Clone inherited subregs and place duplicate entries in Orphans. 23984bd44ebSJakob Stoklund Olesen // Here the order is important - earlier subregs take precedence. 240c1e9087fSJakob Stoklund Olesen for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 241c1e9087fSJakob Stoklund Olesen CodeGenRegister *SR = ExplicitSubRegs[i]; 2427d1fa380SJakob Stoklund Olesen const SubRegMap &Map = SR->computeSubRegs(RegBank); 243a25e13aaSMatthias Braun HasDisjunctSubRegs |= SR->HasDisjunctSubRegs; 244d2b4713eSJakob Stoklund Olesen 24584bd44ebSJakob Stoklund Olesen for (SubRegMap::const_iterator SI = Map.begin(), SE = Map.end(); SI != SE; 246d2b4713eSJakob Stoklund Olesen ++SI) { 24784bd44ebSJakob Stoklund Olesen if (!SubRegs.insert(*SI).second) 24821231609SJakob Stoklund Olesen Orphans.insert(SI->second); 249d2b4713eSJakob Stoklund Olesen } 25084bd44ebSJakob Stoklund Olesen } 25184bd44ebSJakob Stoklund Olesen 25221231609SJakob Stoklund Olesen // Expand any composed subreg indices. 25321231609SJakob Stoklund Olesen // If dsub_2 has ComposedOf = [qsub_1, dsub_0], and this register has a 25421231609SJakob Stoklund Olesen // qsub_1 subreg, add a dsub_2 subreg. Keep growing Indices and process 25521231609SJakob Stoklund Olesen // expanded subreg indices recursively. 256c1e9087fSJakob Stoklund Olesen SmallVector<CodeGenSubRegIndex*, 8> Indices = ExplicitSubRegIndices; 25721231609SJakob Stoklund Olesen for (unsigned i = 0; i != Indices.size(); ++i) { 25821231609SJakob Stoklund Olesen CodeGenSubRegIndex *Idx = Indices[i]; 25921231609SJakob Stoklund Olesen const CodeGenSubRegIndex::CompMap &Comps = Idx->getComposites(); 26021231609SJakob Stoklund Olesen CodeGenRegister *SR = SubRegs[Idx]; 2617d1fa380SJakob Stoklund Olesen const SubRegMap &Map = SR->computeSubRegs(RegBank); 26221231609SJakob Stoklund Olesen 26321231609SJakob Stoklund Olesen // Look at the possible compositions of Idx. 26421231609SJakob Stoklund Olesen // They may not all be supported by SR. 26521231609SJakob Stoklund Olesen for (CodeGenSubRegIndex::CompMap::const_iterator I = Comps.begin(), 26621231609SJakob Stoklund Olesen E = Comps.end(); I != E; ++I) { 26721231609SJakob Stoklund Olesen SubRegMap::const_iterator SRI = Map.find(I->first); 26821231609SJakob Stoklund Olesen if (SRI == Map.end()) 26921231609SJakob Stoklund Olesen continue; // Idx + I->first doesn't exist in SR. 27021231609SJakob Stoklund Olesen // Add I->second as a name for the subreg SRI->second, assuming it is 27121231609SJakob Stoklund Olesen // orphaned, and the name isn't already used for something else. 27221231609SJakob Stoklund Olesen if (SubRegs.count(I->second) || !Orphans.erase(SRI->second)) 27321231609SJakob Stoklund Olesen continue; 27421231609SJakob Stoklund Olesen // We found a new name for the orphaned sub-register. 27521231609SJakob Stoklund Olesen SubRegs.insert(std::make_pair(I->second, SRI->second)); 27621231609SJakob Stoklund Olesen Indices.push_back(I->second); 27721231609SJakob Stoklund Olesen } 27821231609SJakob Stoklund Olesen } 27921231609SJakob Stoklund Olesen 28084bd44ebSJakob Stoklund Olesen // Now Orphans contains the inherited subregisters without a direct index. 28184bd44ebSJakob Stoklund Olesen // Create inferred indexes for all missing entries. 28221231609SJakob Stoklund Olesen // Work backwards in the Indices vector in order to compose subregs bottom-up. 28321231609SJakob Stoklund Olesen // Consider this subreg sequence: 28421231609SJakob Stoklund Olesen // 28521231609SJakob Stoklund Olesen // qsub_1 -> dsub_0 -> ssub_0 28621231609SJakob Stoklund Olesen // 28721231609SJakob Stoklund Olesen // The qsub_1 -> dsub_0 composition becomes dsub_2, so the ssub_0 register 28821231609SJakob Stoklund Olesen // can be reached in two different ways: 28921231609SJakob Stoklund Olesen // 29021231609SJakob Stoklund Olesen // qsub_1 -> ssub_0 29121231609SJakob Stoklund Olesen // dsub_2 -> ssub_0 29221231609SJakob Stoklund Olesen // 29321231609SJakob Stoklund Olesen // We pick the latter composition because another register may have [dsub_0, 294bde91766SBenjamin Kramer // dsub_1, dsub_2] subregs without necessarily having a qsub_1 subreg. The 29521231609SJakob Stoklund Olesen // dsub_2 -> ssub_0 composition can be shared. 29621231609SJakob Stoklund Olesen while (!Indices.empty() && !Orphans.empty()) { 29721231609SJakob Stoklund Olesen CodeGenSubRegIndex *Idx = Indices.pop_back_val(); 29821231609SJakob Stoklund Olesen CodeGenRegister *SR = SubRegs[Idx]; 2997d1fa380SJakob Stoklund Olesen const SubRegMap &Map = SR->computeSubRegs(RegBank); 30021231609SJakob Stoklund Olesen for (SubRegMap::const_iterator SI = Map.begin(), SE = Map.end(); SI != SE; 30121231609SJakob Stoklund Olesen ++SI) 30221231609SJakob Stoklund Olesen if (Orphans.erase(SI->second)) 30321231609SJakob Stoklund Olesen SubRegs[RegBank.getCompositeSubRegIndex(Idx, SI->first)] = SI->second; 30484bd44ebSJakob Stoklund Olesen } 3051a004ca0SAndrew Trick 3069b41e5dbSJakob Stoklund Olesen // Compute the inverse SubReg -> Idx map. 3079b41e5dbSJakob Stoklund Olesen for (SubRegMap::const_iterator SI = SubRegs.begin(), SE = SubRegs.end(); 3089b41e5dbSJakob Stoklund Olesen SI != SE; ++SI) { 30959959363SJakob Stoklund Olesen if (SI->second == this) { 310d7b66968SJakob Stoklund Olesen ArrayRef<SMLoc> Loc; 31159959363SJakob Stoklund Olesen if (TheDef) 31259959363SJakob Stoklund Olesen Loc = TheDef->getLoc(); 313635debe8SJoerg Sonnenberger PrintFatalError(Loc, "Register " + getName() + 31459959363SJakob Stoklund Olesen " has itself as a sub-register"); 31559959363SJakob Stoklund Olesen } 3169ae96c7aSJakob Stoklund Olesen 3179ae96c7aSJakob Stoklund Olesen // Compute AllSuperRegsCovered. 3189ae96c7aSJakob Stoklund Olesen if (!CoveredBySubRegs) 3199ae96c7aSJakob Stoklund Olesen SI->first->AllSuperRegsCovered = false; 3209ae96c7aSJakob Stoklund Olesen 32159959363SJakob Stoklund Olesen // Ensure that every sub-register has a unique name. 32259959363SJakob Stoklund Olesen DenseMap<const CodeGenRegister*, CodeGenSubRegIndex*>::iterator Ins = 32359959363SJakob Stoklund Olesen SubReg2Idx.insert(std::make_pair(SI->second, SI->first)).first; 32459959363SJakob Stoklund Olesen if (Ins->second == SI->first) 3259b41e5dbSJakob Stoklund Olesen continue; 32659959363SJakob Stoklund Olesen // Trouble: Two different names for SI->second. 327d7b66968SJakob Stoklund Olesen ArrayRef<SMLoc> Loc; 32859959363SJakob Stoklund Olesen if (TheDef) 32959959363SJakob Stoklund Olesen Loc = TheDef->getLoc(); 330635debe8SJoerg Sonnenberger PrintFatalError(Loc, "Sub-register can't have two names: " + 33159959363SJakob Stoklund Olesen SI->second->getName() + " available as " + 33259959363SJakob Stoklund Olesen SI->first->getName() + " and " + Ins->second->getName()); 3339b41e5dbSJakob Stoklund Olesen } 3349b41e5dbSJakob Stoklund Olesen 335c08df9e5SJakob Stoklund Olesen // Derive possible names for sub-register concatenations from any explicit 336c08df9e5SJakob Stoklund Olesen // sub-registers. By doing this before computeSecondarySubRegs(), we ensure 337c08df9e5SJakob Stoklund Olesen // that getConcatSubRegIndex() won't invent any concatenated indices that the 338c08df9e5SJakob Stoklund Olesen // user already specified. 339c08df9e5SJakob Stoklund Olesen for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 340c08df9e5SJakob Stoklund Olesen CodeGenRegister *SR = ExplicitSubRegs[i]; 341c08df9e5SJakob Stoklund Olesen if (!SR->CoveredBySubRegs || SR->ExplicitSubRegs.size() <= 1) 342c08df9e5SJakob Stoklund Olesen continue; 343c08df9e5SJakob Stoklund Olesen 344c08df9e5SJakob Stoklund Olesen // SR is composed of multiple sub-regs. Find their names in this register. 345c08df9e5SJakob Stoklund Olesen SmallVector<CodeGenSubRegIndex*, 8> Parts; 346c08df9e5SJakob Stoklund Olesen for (unsigned j = 0, e = SR->ExplicitSubRegs.size(); j != e; ++j) 347c08df9e5SJakob Stoklund Olesen Parts.push_back(getSubRegIndex(SR->ExplicitSubRegs[j])); 348c08df9e5SJakob Stoklund Olesen 349c08df9e5SJakob Stoklund Olesen // Offer this as an existing spelling for the concatenation of Parts. 350c08df9e5SJakob Stoklund Olesen RegBank.addConcatSubRegIndex(Parts, ExplicitSubRegIndices[i]); 351c08df9e5SJakob Stoklund Olesen } 352c08df9e5SJakob Stoklund Olesen 353066fba1aSJakob Stoklund Olesen // Initialize RegUnitList. Because getSubRegs is called recursively, this 354066fba1aSJakob Stoklund Olesen // processes the register hierarchy in postorder. 3551a004ca0SAndrew Trick // 356066fba1aSJakob Stoklund Olesen // Inherit all sub-register units. It is good enough to look at the explicit 357066fba1aSJakob Stoklund Olesen // sub-registers, the other registers won't contribute any more units. 358066fba1aSJakob Stoklund Olesen for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 359066fba1aSJakob Stoklund Olesen CodeGenRegister *SR = ExplicitSubRegs[i]; 360a366d7b2SOwen Anderson RegUnits |= SR->RegUnits; 361066fba1aSJakob Stoklund Olesen } 362066fba1aSJakob Stoklund Olesen 363066fba1aSJakob Stoklund Olesen // Absent any ad hoc aliasing, we create one register unit per leaf register. 364066fba1aSJakob Stoklund Olesen // These units correspond to the maximal cliques in the register overlap 365066fba1aSJakob Stoklund Olesen // graph which is optimal. 366066fba1aSJakob Stoklund Olesen // 367066fba1aSJakob Stoklund Olesen // When there is ad hoc aliasing, we simply create one unit per edge in the 368066fba1aSJakob Stoklund Olesen // undirected ad hoc aliasing graph. Technically, we could do better by 369066fba1aSJakob Stoklund Olesen // identifying maximal cliques in the ad hoc graph, but cliques larger than 2 370066fba1aSJakob Stoklund Olesen // are extremely rare anyway (I've never seen one), so we don't bother with 371066fba1aSJakob Stoklund Olesen // the added complexity. 372066fba1aSJakob Stoklund Olesen for (unsigned i = 0, e = ExplicitAliases.size(); i != e; ++i) { 373066fba1aSJakob Stoklund Olesen CodeGenRegister *AR = ExplicitAliases[i]; 374066fba1aSJakob Stoklund Olesen // Only visit each edge once. 375066fba1aSJakob Stoklund Olesen if (AR->SubRegsComplete) 376066fba1aSJakob Stoklund Olesen continue; 377066fba1aSJakob Stoklund Olesen // Create a RegUnit representing this alias edge, and add it to both 378066fba1aSJakob Stoklund Olesen // registers. 379095f22afSJakob Stoklund Olesen unsigned Unit = RegBank.newRegUnit(this, AR); 380a366d7b2SOwen Anderson RegUnits.set(Unit); 381a366d7b2SOwen Anderson AR->RegUnits.set(Unit); 382066fba1aSJakob Stoklund Olesen } 383066fba1aSJakob Stoklund Olesen 384066fba1aSJakob Stoklund Olesen // Finally, create units for leaf registers without ad hoc aliases. Note that 385066fba1aSJakob Stoklund Olesen // a leaf register with ad hoc aliases doesn't get its own unit - it isn't 386066fba1aSJakob Stoklund Olesen // necessary. This means the aliasing leaf registers can share a single unit. 387066fba1aSJakob Stoklund Olesen if (RegUnits.empty()) 388a366d7b2SOwen Anderson RegUnits.set(RegBank.newRegUnit(this)); 389066fba1aSJakob Stoklund Olesen 3907f381bd2SJakob Stoklund Olesen // We have now computed the native register units. More may be adopted later 3917f381bd2SJakob Stoklund Olesen // for balancing purposes. 392a366d7b2SOwen Anderson NativeRegUnits = RegUnits; 3937f381bd2SJakob Stoklund Olesen 39484bd44ebSJakob Stoklund Olesen return SubRegs; 39584bd44ebSJakob Stoklund Olesen } 39684bd44ebSJakob Stoklund Olesen 397c08df9e5SJakob Stoklund Olesen // In a register that is covered by its sub-registers, try to find redundant 398c08df9e5SJakob Stoklund Olesen // sub-registers. For example: 399c08df9e5SJakob Stoklund Olesen // 400c08df9e5SJakob Stoklund Olesen // QQ0 = {Q0, Q1} 401c08df9e5SJakob Stoklund Olesen // Q0 = {D0, D1} 402c08df9e5SJakob Stoklund Olesen // Q1 = {D2, D3} 403c08df9e5SJakob Stoklund Olesen // 404c08df9e5SJakob Stoklund Olesen // We can infer that D1_D2 is also a sub-register, even if it wasn't named in 405c08df9e5SJakob Stoklund Olesen // the register definition. 406c08df9e5SJakob Stoklund Olesen // 407c08df9e5SJakob Stoklund Olesen // The explicitly specified registers form a tree. This function discovers 408c08df9e5SJakob Stoklund Olesen // sub-register relationships that would force a DAG. 409c08df9e5SJakob Stoklund Olesen // 410c08df9e5SJakob Stoklund Olesen void CodeGenRegister::computeSecondarySubRegs(CodeGenRegBank &RegBank) { 411c08df9e5SJakob Stoklund Olesen // Collect new sub-registers first, add them later. 412c08df9e5SJakob Stoklund Olesen SmallVector<SubRegMap::value_type, 8> NewSubRegs; 413c08df9e5SJakob Stoklund Olesen 414c08df9e5SJakob Stoklund Olesen // Look at the leading super-registers of each sub-register. Those are the 415c08df9e5SJakob Stoklund Olesen // candidates for new sub-registers, assuming they are fully contained in 416c08df9e5SJakob Stoklund Olesen // this register. 417c08df9e5SJakob Stoklund Olesen for (SubRegMap::iterator I = SubRegs.begin(), E = SubRegs.end(); I != E; ++I){ 418c08df9e5SJakob Stoklund Olesen const CodeGenRegister *SubReg = I->second; 419c08df9e5SJakob Stoklund Olesen const CodeGenRegister::SuperRegList &Leads = SubReg->LeadingSuperRegs; 420c08df9e5SJakob Stoklund Olesen for (unsigned i = 0, e = Leads.size(); i != e; ++i) { 421c08df9e5SJakob Stoklund Olesen CodeGenRegister *Cand = const_cast<CodeGenRegister*>(Leads[i]); 422c08df9e5SJakob Stoklund Olesen // Already got this sub-register? 423c08df9e5SJakob Stoklund Olesen if (Cand == this || getSubRegIndex(Cand)) 424c08df9e5SJakob Stoklund Olesen continue; 425c08df9e5SJakob Stoklund Olesen // Check if each component of Cand is already a sub-register. 426c08df9e5SJakob Stoklund Olesen // We know that the first component is I->second, and is present with the 427c08df9e5SJakob Stoklund Olesen // name I->first. 428c08df9e5SJakob Stoklund Olesen SmallVector<CodeGenSubRegIndex*, 8> Parts(1, I->first); 429c08df9e5SJakob Stoklund Olesen assert(!Cand->ExplicitSubRegs.empty() && 430c08df9e5SJakob Stoklund Olesen "Super-register has no sub-registers"); 431c08df9e5SJakob Stoklund Olesen for (unsigned j = 1, e = Cand->ExplicitSubRegs.size(); j != e; ++j) { 432c08df9e5SJakob Stoklund Olesen if (CodeGenSubRegIndex *Idx = getSubRegIndex(Cand->ExplicitSubRegs[j])) 433c08df9e5SJakob Stoklund Olesen Parts.push_back(Idx); 434c08df9e5SJakob Stoklund Olesen else { 435c08df9e5SJakob Stoklund Olesen // Sub-register doesn't exist. 436c08df9e5SJakob Stoklund Olesen Parts.clear(); 437c08df9e5SJakob Stoklund Olesen break; 438c08df9e5SJakob Stoklund Olesen } 439c08df9e5SJakob Stoklund Olesen } 440c08df9e5SJakob Stoklund Olesen // If some Cand sub-register is not part of this register, or if Cand only 441c08df9e5SJakob Stoklund Olesen // has one sub-register, there is nothing to do. 442c08df9e5SJakob Stoklund Olesen if (Parts.size() <= 1) 443c08df9e5SJakob Stoklund Olesen continue; 444c08df9e5SJakob Stoklund Olesen 445c08df9e5SJakob Stoklund Olesen // Each part of Cand is a sub-register of this. Make the full Cand also 446c08df9e5SJakob Stoklund Olesen // a sub-register with a concatenated sub-register index. 447c08df9e5SJakob Stoklund Olesen CodeGenSubRegIndex *Concat= RegBank.getConcatSubRegIndex(Parts); 448c08df9e5SJakob Stoklund Olesen NewSubRegs.push_back(std::make_pair(Concat, Cand)); 449c08df9e5SJakob Stoklund Olesen } 450c08df9e5SJakob Stoklund Olesen } 451c08df9e5SJakob Stoklund Olesen 452c08df9e5SJakob Stoklund Olesen // Now add all the new sub-registers. 453c08df9e5SJakob Stoklund Olesen for (unsigned i = 0, e = NewSubRegs.size(); i != e; ++i) { 454c08df9e5SJakob Stoklund Olesen // Don't add Cand if another sub-register is already using the index. 455c08df9e5SJakob Stoklund Olesen if (!SubRegs.insert(NewSubRegs[i]).second) 456c08df9e5SJakob Stoklund Olesen continue; 457c08df9e5SJakob Stoklund Olesen 458c08df9e5SJakob Stoklund Olesen CodeGenSubRegIndex *NewIdx = NewSubRegs[i].first; 459c08df9e5SJakob Stoklund Olesen CodeGenRegister *NewSubReg = NewSubRegs[i].second; 460c08df9e5SJakob Stoklund Olesen SubReg2Idx.insert(std::make_pair(NewSubReg, NewIdx)); 461c08df9e5SJakob Stoklund Olesen } 462c08df9e5SJakob Stoklund Olesen 463c08df9e5SJakob Stoklund Olesen // Create sub-register index composition maps for the synthesized indices. 464c08df9e5SJakob Stoklund Olesen for (unsigned i = 0, e = NewSubRegs.size(); i != e; ++i) { 465c08df9e5SJakob Stoklund Olesen CodeGenSubRegIndex *NewIdx = NewSubRegs[i].first; 466c08df9e5SJakob Stoklund Olesen CodeGenRegister *NewSubReg = NewSubRegs[i].second; 467c08df9e5SJakob Stoklund Olesen for (SubRegMap::const_iterator SI = NewSubReg->SubRegs.begin(), 468c08df9e5SJakob Stoklund Olesen SE = NewSubReg->SubRegs.end(); SI != SE; ++SI) { 469c08df9e5SJakob Stoklund Olesen CodeGenSubRegIndex *SubIdx = getSubRegIndex(SI->second); 470c08df9e5SJakob Stoklund Olesen if (!SubIdx) 471635debe8SJoerg Sonnenberger PrintFatalError(TheDef->getLoc(), "No SubRegIndex for " + 472c08df9e5SJakob Stoklund Olesen SI->second->getName() + " in " + getName()); 473c08df9e5SJakob Stoklund Olesen NewIdx->addComposite(SI->first, SubIdx); 474c08df9e5SJakob Stoklund Olesen } 475c08df9e5SJakob Stoklund Olesen } 476c08df9e5SJakob Stoklund Olesen } 477c08df9e5SJakob Stoklund Olesen 47850ecd0ffSJakob Stoklund Olesen void CodeGenRegister::computeSuperRegs(CodeGenRegBank &RegBank) { 4793f3eb180SJakob Stoklund Olesen // Only visit each register once. 4803f3eb180SJakob Stoklund Olesen if (SuperRegsComplete) 4813f3eb180SJakob Stoklund Olesen return; 4823f3eb180SJakob Stoklund Olesen SuperRegsComplete = true; 4833f3eb180SJakob Stoklund Olesen 4843f3eb180SJakob Stoklund Olesen // Make sure all sub-registers have been visited first, so the super-reg 4853f3eb180SJakob Stoklund Olesen // lists will be topologically ordered. 4863f3eb180SJakob Stoklund Olesen for (SubRegMap::const_iterator I = SubRegs.begin(), E = SubRegs.end(); 4873f3eb180SJakob Stoklund Olesen I != E; ++I) 48850ecd0ffSJakob Stoklund Olesen I->second->computeSuperRegs(RegBank); 4893f3eb180SJakob Stoklund Olesen 4903f3eb180SJakob Stoklund Olesen // Now add this as a super-register on all sub-registers. 49150ecd0ffSJakob Stoklund Olesen // Also compute the TopoSigId in post-order. 49250ecd0ffSJakob Stoklund Olesen TopoSigId Id; 4933f3eb180SJakob Stoklund Olesen for (SubRegMap::const_iterator I = SubRegs.begin(), E = SubRegs.end(); 4943f3eb180SJakob Stoklund Olesen I != E; ++I) { 49550ecd0ffSJakob Stoklund Olesen // Topological signature computed from SubIdx, TopoId(SubReg). 49650ecd0ffSJakob Stoklund Olesen // Loops and idempotent indices have TopoSig = ~0u. 49750ecd0ffSJakob Stoklund Olesen Id.push_back(I->first->EnumValue); 49850ecd0ffSJakob Stoklund Olesen Id.push_back(I->second->TopoSig); 49950ecd0ffSJakob Stoklund Olesen 5003f3eb180SJakob Stoklund Olesen // Don't add duplicate entries. 5013f3eb180SJakob Stoklund Olesen if (!I->second->SuperRegs.empty() && I->second->SuperRegs.back() == this) 5023f3eb180SJakob Stoklund Olesen continue; 5033f3eb180SJakob Stoklund Olesen I->second->SuperRegs.push_back(this); 5043f3eb180SJakob Stoklund Olesen } 50550ecd0ffSJakob Stoklund Olesen TopoSig = RegBank.getTopoSig(Id); 5063f3eb180SJakob Stoklund Olesen } 5073f3eb180SJakob Stoklund Olesen 508d2b4713eSJakob Stoklund Olesen void 50900296815SJakob Stoklund Olesen CodeGenRegister::addSubRegsPreOrder(SetVector<const CodeGenRegister*> &OSet, 510f1bb1519SJakob Stoklund Olesen CodeGenRegBank &RegBank) const { 511d2b4713eSJakob Stoklund Olesen assert(SubRegsComplete && "Must precompute sub-registers"); 512c1e9087fSJakob Stoklund Olesen for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 513c1e9087fSJakob Stoklund Olesen CodeGenRegister *SR = ExplicitSubRegs[i]; 514d2b4713eSJakob Stoklund Olesen if (OSet.insert(SR)) 515f1bb1519SJakob Stoklund Olesen SR->addSubRegsPreOrder(OSet, RegBank); 516d2b4713eSJakob Stoklund Olesen } 517c08df9e5SJakob Stoklund Olesen // Add any secondary sub-registers that weren't part of the explicit tree. 518c08df9e5SJakob Stoklund Olesen for (SubRegMap::const_iterator I = SubRegs.begin(), E = SubRegs.end(); 519c08df9e5SJakob Stoklund Olesen I != E; ++I) 520c08df9e5SJakob Stoklund Olesen OSet.insert(I->second); 521d2b4713eSJakob Stoklund Olesen } 522d2b4713eSJakob Stoklund Olesen 5231d7a2c57SAndrew Trick // Get the sum of this register's unit weights. 5241d7a2c57SAndrew Trick unsigned CodeGenRegister::getWeight(const CodeGenRegBank &RegBank) const { 5251d7a2c57SAndrew Trick unsigned Weight = 0; 526a366d7b2SOwen Anderson for (RegUnitList::iterator I = RegUnits.begin(), E = RegUnits.end(); 5271d7a2c57SAndrew Trick I != E; ++I) { 528095f22afSJakob Stoklund Olesen Weight += RegBank.getRegUnit(*I).Weight; 5291d7a2c57SAndrew Trick } 5301d7a2c57SAndrew Trick return Weight; 5311d7a2c57SAndrew Trick } 5321d7a2c57SAndrew Trick 53368d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 5343bd1b65eSJakob Stoklund Olesen // RegisterTuples 5353bd1b65eSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 5363bd1b65eSJakob Stoklund Olesen 5373bd1b65eSJakob Stoklund Olesen // A RegisterTuples def is used to generate pseudo-registers from lists of 5383bd1b65eSJakob Stoklund Olesen // sub-registers. We provide a SetTheory expander class that returns the new 5393bd1b65eSJakob Stoklund Olesen // registers. 5403bd1b65eSJakob Stoklund Olesen namespace { 5413bd1b65eSJakob Stoklund Olesen struct TupleExpander : SetTheory::Expander { 542716b0730SCraig Topper void expand(SetTheory &ST, Record *Def, SetTheory::RecSet &Elts) override { 5433bd1b65eSJakob Stoklund Olesen std::vector<Record*> Indices = Def->getValueAsListOfDefs("SubRegIndices"); 5443bd1b65eSJakob Stoklund Olesen unsigned Dim = Indices.size(); 545af8ee2cdSDavid Greene ListInit *SubRegs = Def->getValueAsListInit("SubRegs"); 5463bd1b65eSJakob Stoklund Olesen if (Dim != SubRegs->getSize()) 547635debe8SJoerg Sonnenberger PrintFatalError(Def->getLoc(), "SubRegIndices and SubRegs size mismatch"); 5483bd1b65eSJakob Stoklund Olesen if (Dim < 2) 549635debe8SJoerg Sonnenberger PrintFatalError(Def->getLoc(), 550635debe8SJoerg Sonnenberger "Tuples must have at least 2 sub-registers"); 5513bd1b65eSJakob Stoklund Olesen 5523bd1b65eSJakob Stoklund Olesen // Evaluate the sub-register lists to be zipped. 5533bd1b65eSJakob Stoklund Olesen unsigned Length = ~0u; 5543bd1b65eSJakob Stoklund Olesen SmallVector<SetTheory::RecSet, 4> Lists(Dim); 5553bd1b65eSJakob Stoklund Olesen for (unsigned i = 0; i != Dim; ++i) { 55670909373SJoerg Sonnenberger ST.evaluate(SubRegs->getElement(i), Lists[i], Def->getLoc()); 5573bd1b65eSJakob Stoklund Olesen Length = std::min(Length, unsigned(Lists[i].size())); 5583bd1b65eSJakob Stoklund Olesen } 5593bd1b65eSJakob Stoklund Olesen 5603bd1b65eSJakob Stoklund Olesen if (Length == 0) 5613bd1b65eSJakob Stoklund Olesen return; 5623bd1b65eSJakob Stoklund Olesen 5633bd1b65eSJakob Stoklund Olesen // Precompute some types. 5643bd1b65eSJakob Stoklund Olesen Record *RegisterCl = Def->getRecords().getClass("Register"); 565abcfdceaSJakob Stoklund Olesen RecTy *RegisterRecTy = RecordRecTy::get(RegisterCl); 566af8ee2cdSDavid Greene StringInit *BlankName = StringInit::get(""); 5673bd1b65eSJakob Stoklund Olesen 5683bd1b65eSJakob Stoklund Olesen // Zip them up. 5693bd1b65eSJakob Stoklund Olesen for (unsigned n = 0; n != Length; ++n) { 5703bd1b65eSJakob Stoklund Olesen std::string Name; 5713bd1b65eSJakob Stoklund Olesen Record *Proto = Lists[0][n]; 572af8ee2cdSDavid Greene std::vector<Init*> Tuple; 5733bd1b65eSJakob Stoklund Olesen unsigned CostPerUse = 0; 5743bd1b65eSJakob Stoklund Olesen for (unsigned i = 0; i != Dim; ++i) { 5753bd1b65eSJakob Stoklund Olesen Record *Reg = Lists[i][n]; 5763bd1b65eSJakob Stoklund Olesen if (i) Name += '_'; 5773bd1b65eSJakob Stoklund Olesen Name += Reg->getName(); 578abcfdceaSJakob Stoklund Olesen Tuple.push_back(DefInit::get(Reg)); 5793bd1b65eSJakob Stoklund Olesen CostPerUse = std::max(CostPerUse, 5803bd1b65eSJakob Stoklund Olesen unsigned(Reg->getValueAsInt("CostPerUse"))); 5813bd1b65eSJakob Stoklund Olesen } 5823bd1b65eSJakob Stoklund Olesen 5833bd1b65eSJakob Stoklund Olesen // Create a new Record representing the synthesized register. This record 5843bd1b65eSJakob Stoklund Olesen // is only for consumption by CodeGenRegister, it is not added to the 5853bd1b65eSJakob Stoklund Olesen // RecordKeeper. 5863bd1b65eSJakob Stoklund Olesen Record *NewReg = new Record(Name, Def->getLoc(), Def->getRecords()); 5873bd1b65eSJakob Stoklund Olesen Elts.insert(NewReg); 5883bd1b65eSJakob Stoklund Olesen 5893bd1b65eSJakob Stoklund Olesen // Copy Proto super-classes. 590f12e8a93SJordan Rose ArrayRef<Record *> Supers = Proto->getSuperClasses(); 591f12e8a93SJordan Rose ArrayRef<SMRange> Ranges = Proto->getSuperClassRanges(); 592f12e8a93SJordan Rose for (unsigned i = 0, e = Supers.size(); i != e; ++i) 593f12e8a93SJordan Rose NewReg->addSuperClass(Supers[i], Ranges[i]); 5943bd1b65eSJakob Stoklund Olesen 5953bd1b65eSJakob Stoklund Olesen // Copy Proto fields. 5963bd1b65eSJakob Stoklund Olesen for (unsigned i = 0, e = Proto->getValues().size(); i != e; ++i) { 5973bd1b65eSJakob Stoklund Olesen RecordVal RV = Proto->getValues()[i]; 5983bd1b65eSJakob Stoklund Olesen 599f43b5995SJakob Stoklund Olesen // Skip existing fields, like NAME. 600f43b5995SJakob Stoklund Olesen if (NewReg->getValue(RV.getNameInit())) 601071c69cdSJakob Stoklund Olesen continue; 602071c69cdSJakob Stoklund Olesen 603f43b5995SJakob Stoklund Olesen StringRef Field = RV.getName(); 604f43b5995SJakob Stoklund Olesen 6053bd1b65eSJakob Stoklund Olesen // Replace the sub-register list with Tuple. 606f43b5995SJakob Stoklund Olesen if (Field == "SubRegs") 607e32ebf22SDavid Greene RV.setValue(ListInit::get(Tuple, RegisterRecTy)); 6083bd1b65eSJakob Stoklund Olesen 6093bd1b65eSJakob Stoklund Olesen // Provide a blank AsmName. MC hacks are required anyway. 610f43b5995SJakob Stoklund Olesen if (Field == "AsmName") 6113bd1b65eSJakob Stoklund Olesen RV.setValue(BlankName); 6123bd1b65eSJakob Stoklund Olesen 6133bd1b65eSJakob Stoklund Olesen // CostPerUse is aggregated from all Tuple members. 614f43b5995SJakob Stoklund Olesen if (Field == "CostPerUse") 615e32ebf22SDavid Greene RV.setValue(IntInit::get(CostPerUse)); 6163bd1b65eSJakob Stoklund Olesen 617f43b5995SJakob Stoklund Olesen // Composite registers are always covered by sub-registers. 618f43b5995SJakob Stoklund Olesen if (Field == "CoveredBySubRegs") 619f43b5995SJakob Stoklund Olesen RV.setValue(BitInit::get(true)); 620f43b5995SJakob Stoklund Olesen 6213bd1b65eSJakob Stoklund Olesen // Copy fields from the RegisterTuples def. 622f43b5995SJakob Stoklund Olesen if (Field == "SubRegIndices" || 623f43b5995SJakob Stoklund Olesen Field == "CompositeIndices") { 624f43b5995SJakob Stoklund Olesen NewReg->addValue(*Def->getValue(Field)); 6253bd1b65eSJakob Stoklund Olesen continue; 6263bd1b65eSJakob Stoklund Olesen } 6273bd1b65eSJakob Stoklund Olesen 6283bd1b65eSJakob Stoklund Olesen // Some fields get their default uninitialized value. 629f43b5995SJakob Stoklund Olesen if (Field == "DwarfNumbers" || 630f43b5995SJakob Stoklund Olesen Field == "DwarfAlias" || 631f43b5995SJakob Stoklund Olesen Field == "Aliases") { 632f43b5995SJakob Stoklund Olesen if (const RecordVal *DefRV = RegisterCl->getValue(Field)) 633d9149a45SJakob Stoklund Olesen NewReg->addValue(*DefRV); 6343bd1b65eSJakob Stoklund Olesen continue; 6353bd1b65eSJakob Stoklund Olesen } 6363bd1b65eSJakob Stoklund Olesen 6373bd1b65eSJakob Stoklund Olesen // Everything else is copied from Proto. 6383bd1b65eSJakob Stoklund Olesen NewReg->addValue(RV); 6393bd1b65eSJakob Stoklund Olesen } 6403bd1b65eSJakob Stoklund Olesen } 6413bd1b65eSJakob Stoklund Olesen } 6423bd1b65eSJakob Stoklund Olesen }; 6433bd1b65eSJakob Stoklund Olesen } 6443bd1b65eSJakob Stoklund Olesen 6453bd1b65eSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 64668d6d8abSJakob Stoklund Olesen // CodeGenRegisterClass 64768d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 64868d6d8abSJakob Stoklund Olesen 649be2edf30SOwen Anderson static void sortAndUniqueRegisters(CodeGenRegister::Vec &M) { 650440a0456SDavid Blaikie std::sort(M.begin(), M.end(), deref<llvm::less>()); 651440a0456SDavid Blaikie M.erase(std::unique(M.begin(), M.end(), deref<llvm::equal>()), M.end()); 652be2edf30SOwen Anderson } 653be2edf30SOwen Anderson 654d7bc5c26SJakob Stoklund Olesen CodeGenRegisterClass::CodeGenRegisterClass(CodeGenRegBank &RegBank, Record *R) 65550ecd0ffSJakob Stoklund Olesen : TheDef(R), 65650ecd0ffSJakob Stoklund Olesen Name(R->getName()), 65750ecd0ffSJakob Stoklund Olesen TopoSigs(RegBank.getNumTopoSigs()), 658d01627b2SMatthias Braun EnumValue(-1), 659d01627b2SMatthias Braun LaneMask(0) { 66068d6d8abSJakob Stoklund Olesen // Rename anonymous register classes. 66168d6d8abSJakob Stoklund Olesen if (R->getName().size() > 9 && R->getName()[9] == '.') { 66268d6d8abSJakob Stoklund Olesen static unsigned AnonCounter = 0; 66397a59fb4SAaron Ballman R->setName("AnonRegClass_" + utostr(AnonCounter++)); 66468d6d8abSJakob Stoklund Olesen } 66568d6d8abSJakob Stoklund Olesen 66668d6d8abSJakob Stoklund Olesen std::vector<Record*> TypeList = R->getValueAsListOfDefs("RegTypes"); 66768d6d8abSJakob Stoklund Olesen for (unsigned i = 0, e = TypeList.size(); i != e; ++i) { 66868d6d8abSJakob Stoklund Olesen Record *Type = TypeList[i]; 66968d6d8abSJakob Stoklund Olesen if (!Type->isSubClassOf("ValueType")) 670635debe8SJoerg Sonnenberger PrintFatalError("RegTypes list member '" + Type->getName() + 671635debe8SJoerg Sonnenberger "' does not derive from the ValueType class!"); 67268d6d8abSJakob Stoklund Olesen VTs.push_back(getValueType(Type)); 67368d6d8abSJakob Stoklund Olesen } 67468d6d8abSJakob Stoklund Olesen assert(!VTs.empty() && "RegisterClass must contain at least one ValueType!"); 67568d6d8abSJakob Stoklund Olesen 676331534e5SJakob Stoklund Olesen // Allocation order 0 is the full set. AltOrders provides others. 677331534e5SJakob Stoklund Olesen const SetTheory::RecVec *Elements = RegBank.getSets().expand(R); 678331534e5SJakob Stoklund Olesen ListInit *AltOrders = R->getValueAsListInit("AltOrders"); 679be91e627SCraig Topper Orders.resize(1 + AltOrders->getSize()); 680331534e5SJakob Stoklund Olesen 68135cea3daSJakob Stoklund Olesen // Default allocation order always contains all registers. 682331534e5SJakob Stoklund Olesen for (unsigned i = 0, e = Elements->size(); i != e; ++i) { 683331534e5SJakob Stoklund Olesen Orders[0].push_back((*Elements)[i]); 68450ecd0ffSJakob Stoklund Olesen const CodeGenRegister *Reg = RegBank.getReg((*Elements)[i]); 685be2edf30SOwen Anderson Members.push_back(Reg); 68650ecd0ffSJakob Stoklund Olesen TopoSigs.set(Reg->getTopoSig()); 687331534e5SJakob Stoklund Olesen } 688be2edf30SOwen Anderson sortAndUniqueRegisters(Members); 68968d6d8abSJakob Stoklund Olesen 69035cea3daSJakob Stoklund Olesen // Alternative allocation orders may be subsets. 69135cea3daSJakob Stoklund Olesen SetTheory::RecSet Order; 692be91e627SCraig Topper for (unsigned i = 0, e = AltOrders->getSize(); i != e; ++i) { 69370909373SJoerg Sonnenberger RegBank.getSets().evaluate(AltOrders->getElement(i), Order, R->getLoc()); 694331534e5SJakob Stoklund Olesen Orders[1 + i].append(Order.begin(), Order.end()); 69535cea3daSJakob Stoklund Olesen // Verify that all altorder members are regclass members. 69635cea3daSJakob Stoklund Olesen while (!Order.empty()) { 69735cea3daSJakob Stoklund Olesen CodeGenRegister *Reg = RegBank.getReg(Order.back()); 69835cea3daSJakob Stoklund Olesen Order.pop_back(); 69935cea3daSJakob Stoklund Olesen if (!contains(Reg)) 700635debe8SJoerg Sonnenberger PrintFatalError(R->getLoc(), " AltOrder register " + Reg->getName() + 70135cea3daSJakob Stoklund Olesen " is not a class member"); 70235cea3daSJakob Stoklund Olesen } 70335cea3daSJakob Stoklund Olesen } 70435cea3daSJakob Stoklund Olesen 70568d6d8abSJakob Stoklund Olesen // Allow targets to override the size in bits of the RegisterClass. 70668d6d8abSJakob Stoklund Olesen unsigned Size = R->getValueAsInt("Size"); 70768d6d8abSJakob Stoklund Olesen 70868d6d8abSJakob Stoklund Olesen Namespace = R->getValueAsString("Namespace"); 7098561de90SCraig Topper SpillSize = Size ? Size : MVT(VTs[0]).getSizeInBits(); 71068d6d8abSJakob Stoklund Olesen SpillAlignment = R->getValueAsInt("Alignment"); 71168d6d8abSJakob Stoklund Olesen CopyCost = R->getValueAsInt("CopyCost"); 71268d6d8abSJakob Stoklund Olesen Allocatable = R->getValueAsBit("isAllocatable"); 713dd8fbf57SJakob Stoklund Olesen AltOrderSelect = R->getValueAsString("AltOrderSelect"); 714a354cdd0SMatthias Braun int AllocationPriority = R->getValueAsInt("AllocationPriority"); 715a354cdd0SMatthias Braun if (AllocationPriority < 0 || AllocationPriority > 63) 716a354cdd0SMatthias Braun PrintFatalError(R->getLoc(), "AllocationPriority out of range [0,63]"); 717a354cdd0SMatthias Braun this->AllocationPriority = AllocationPriority; 71868d6d8abSJakob Stoklund Olesen } 71968d6d8abSJakob Stoklund Olesen 72003efe84dSJakob Stoklund Olesen // Create an inferred register class that was missing from the .td files. 72103efe84dSJakob Stoklund Olesen // Most properties will be inherited from the closest super-class after the 72203efe84dSJakob Stoklund Olesen // class structure has been computed. 723eebd5bc6SJakob Stoklund Olesen CodeGenRegisterClass::CodeGenRegisterClass(CodeGenRegBank &RegBank, 724eebd5bc6SJakob Stoklund Olesen StringRef Name, Key Props) 72503efe84dSJakob Stoklund Olesen : Members(*Props.Members), 72624064771SCraig Topper TheDef(nullptr), 72703efe84dSJakob Stoklund Olesen Name(Name), 728eebd5bc6SJakob Stoklund Olesen TopoSigs(RegBank.getNumTopoSigs()), 72903efe84dSJakob Stoklund Olesen EnumValue(-1), 73003efe84dSJakob Stoklund Olesen SpillSize(Props.SpillSize), 73103efe84dSJakob Stoklund Olesen SpillAlignment(Props.SpillAlignment), 73203efe84dSJakob Stoklund Olesen CopyCost(0), 733d5fa8fb1SMatthias Braun Allocatable(true), 734d5fa8fb1SMatthias Braun AllocationPriority(0) { 735be2edf30SOwen Anderson for (const auto R : Members) 736be2edf30SOwen Anderson TopoSigs.set(R->getTopoSig()); 73703efe84dSJakob Stoklund Olesen } 73803efe84dSJakob Stoklund Olesen 73903efe84dSJakob Stoklund Olesen // Compute inherited propertied for a synthesized register class. 74003efe84dSJakob Stoklund Olesen void CodeGenRegisterClass::inheritProperties(CodeGenRegBank &RegBank) { 74103efe84dSJakob Stoklund Olesen assert(!getDef() && "Only synthesized classes can inherit properties"); 74203efe84dSJakob Stoklund Olesen assert(!SuperClasses.empty() && "Synthesized class without super class"); 74303efe84dSJakob Stoklund Olesen 74403efe84dSJakob Stoklund Olesen // The last super-class is the smallest one. 74503efe84dSJakob Stoklund Olesen CodeGenRegisterClass &Super = *SuperClasses.back(); 74603efe84dSJakob Stoklund Olesen 74703efe84dSJakob Stoklund Olesen // Most properties are copied directly. 74803efe84dSJakob Stoklund Olesen // Exceptions are members, size, and alignment 74903efe84dSJakob Stoklund Olesen Namespace = Super.Namespace; 75003efe84dSJakob Stoklund Olesen VTs = Super.VTs; 75103efe84dSJakob Stoklund Olesen CopyCost = Super.CopyCost; 75203efe84dSJakob Stoklund Olesen Allocatable = Super.Allocatable; 75303efe84dSJakob Stoklund Olesen AltOrderSelect = Super.AltOrderSelect; 754d5fa8fb1SMatthias Braun AllocationPriority = Super.AllocationPriority; 75503efe84dSJakob Stoklund Olesen 75603efe84dSJakob Stoklund Olesen // Copy all allocation orders, filter out foreign registers from the larger 75703efe84dSJakob Stoklund Olesen // super-class. 75803efe84dSJakob Stoklund Olesen Orders.resize(Super.Orders.size()); 75903efe84dSJakob Stoklund Olesen for (unsigned i = 0, ie = Super.Orders.size(); i != ie; ++i) 76003efe84dSJakob Stoklund Olesen for (unsigned j = 0, je = Super.Orders[i].size(); j != je; ++j) 76103efe84dSJakob Stoklund Olesen if (contains(RegBank.getReg(Super.Orders[i][j]))) 76203efe84dSJakob Stoklund Olesen Orders[i].push_back(Super.Orders[i][j]); 76303efe84dSJakob Stoklund Olesen } 76403efe84dSJakob Stoklund Olesen 765d7bc5c26SJakob Stoklund Olesen bool CodeGenRegisterClass::contains(const CodeGenRegister *Reg) const { 766be2edf30SOwen Anderson return std::binary_search(Members.begin(), Members.end(), Reg, 767440a0456SDavid Blaikie deref<llvm::less>()); 768d7bc5c26SJakob Stoklund Olesen } 769d7bc5c26SJakob Stoklund Olesen 77003efe84dSJakob Stoklund Olesen namespace llvm { 77103efe84dSJakob Stoklund Olesen raw_ostream &operator<<(raw_ostream &OS, const CodeGenRegisterClass::Key &K) { 77203efe84dSJakob Stoklund Olesen OS << "{ S=" << K.SpillSize << ", A=" << K.SpillAlignment; 773be2edf30SOwen Anderson for (const auto R : *K.Members) 774be2edf30SOwen Anderson OS << ", " << R->getName(); 77503efe84dSJakob Stoklund Olesen return OS << " }"; 77603efe84dSJakob Stoklund Olesen } 77703efe84dSJakob Stoklund Olesen } 77803efe84dSJakob Stoklund Olesen 77903efe84dSJakob Stoklund Olesen // This is a simple lexicographical order that can be used to search for sets. 78003efe84dSJakob Stoklund Olesen // It is not the same as the topological order provided by TopoOrderRC. 78103efe84dSJakob Stoklund Olesen bool CodeGenRegisterClass::Key:: 78203efe84dSJakob Stoklund Olesen operator<(const CodeGenRegisterClass::Key &B) const { 78303efe84dSJakob Stoklund Olesen assert(Members && B.Members); 784b2f034b8SBenjamin Kramer return std::tie(*Members, SpillSize, SpillAlignment) < 785b2f034b8SBenjamin Kramer std::tie(*B.Members, B.SpillSize, B.SpillAlignment); 78603efe84dSJakob Stoklund Olesen } 78703efe84dSJakob Stoklund Olesen 788d7bc5c26SJakob Stoklund Olesen // Returns true if RC is a strict subclass. 789d7bc5c26SJakob Stoklund Olesen // RC is a sub-class of this class if it is a valid replacement for any 790d7bc5c26SJakob Stoklund Olesen // instruction operand where a register of this classis required. It must 791d7bc5c26SJakob Stoklund Olesen // satisfy these conditions: 792d7bc5c26SJakob Stoklund Olesen // 793d7bc5c26SJakob Stoklund Olesen // 1. All RC registers are also in this. 794d7bc5c26SJakob Stoklund Olesen // 2. The RC spill size must not be smaller than our spill size. 795d7bc5c26SJakob Stoklund Olesen // 3. RC spill alignment must be compatible with ours. 796d7bc5c26SJakob Stoklund Olesen // 7976417395dSJakob Stoklund Olesen static bool testSubClass(const CodeGenRegisterClass *A, 7986417395dSJakob Stoklund Olesen const CodeGenRegisterClass *B) { 7996417395dSJakob Stoklund Olesen return A->SpillAlignment && B->SpillAlignment % A->SpillAlignment == 0 && 8006417395dSJakob Stoklund Olesen A->SpillSize <= B->SpillSize && 8016417395dSJakob Stoklund Olesen std::includes(A->getMembers().begin(), A->getMembers().end(), 8026417395dSJakob Stoklund Olesen B->getMembers().begin(), B->getMembers().end(), 803440a0456SDavid Blaikie deref<llvm::less>()); 804d7bc5c26SJakob Stoklund Olesen } 805d7bc5c26SJakob Stoklund Olesen 806c0fc173dSJakob Stoklund Olesen /// Sorting predicate for register classes. This provides a topological 807c0fc173dSJakob Stoklund Olesen /// ordering that arranges all register classes before their sub-classes. 808c0fc173dSJakob Stoklund Olesen /// 809c0fc173dSJakob Stoklund Olesen /// Register classes with the same registers, spill size, and alignment form a 810c0fc173dSJakob Stoklund Olesen /// clique. They will be ordered alphabetically. 811c0fc173dSJakob Stoklund Olesen /// 812dacea4bcSDavid Blaikie static bool TopoOrderRC(const CodeGenRegisterClass &PA, 813dacea4bcSDavid Blaikie const CodeGenRegisterClass &PB) { 814dacea4bcSDavid Blaikie auto *A = &PA; 815dacea4bcSDavid Blaikie auto *B = &PB; 816c0fc173dSJakob Stoklund Olesen if (A == B) 817c0fc173dSJakob Stoklund Olesen return 0; 818c0fc173dSJakob Stoklund Olesen 819c0fc173dSJakob Stoklund Olesen // Order by ascending spill size. 820c0fc173dSJakob Stoklund Olesen if (A->SpillSize < B->SpillSize) 821dacea4bcSDavid Blaikie return true; 822c0fc173dSJakob Stoklund Olesen if (A->SpillSize > B->SpillSize) 823dacea4bcSDavid Blaikie return false; 824c0fc173dSJakob Stoklund Olesen 825c0fc173dSJakob Stoklund Olesen // Order by ascending spill alignment. 826c0fc173dSJakob Stoklund Olesen if (A->SpillAlignment < B->SpillAlignment) 827dacea4bcSDavid Blaikie return true; 828c0fc173dSJakob Stoklund Olesen if (A->SpillAlignment > B->SpillAlignment) 829dacea4bcSDavid Blaikie return false; 830c0fc173dSJakob Stoklund Olesen 8314fd600b6SJakob Stoklund Olesen // Order by descending set size. Note that the classes' allocation order may 8324fd600b6SJakob Stoklund Olesen // not have been computed yet. The Members set is always vaild. 8334fd600b6SJakob Stoklund Olesen if (A->getMembers().size() > B->getMembers().size()) 834dacea4bcSDavid Blaikie return true; 8354fd600b6SJakob Stoklund Olesen if (A->getMembers().size() < B->getMembers().size()) 836dacea4bcSDavid Blaikie return false; 8374fd600b6SJakob Stoklund Olesen 838c0fc173dSJakob Stoklund Olesen // Finally order by name as a tie breaker. 839dacea4bcSDavid Blaikie return StringRef(A->getName()) < B->getName(); 840c0fc173dSJakob Stoklund Olesen } 841c0fc173dSJakob Stoklund Olesen 842bd92dc60SJakob Stoklund Olesen std::string CodeGenRegisterClass::getQualifiedName() const { 843bd92dc60SJakob Stoklund Olesen if (Namespace.empty()) 844bd92dc60SJakob Stoklund Olesen return getName(); 845bd92dc60SJakob Stoklund Olesen else 846bd92dc60SJakob Stoklund Olesen return Namespace + "::" + getName(); 84768d6d8abSJakob Stoklund Olesen } 84868d6d8abSJakob Stoklund Olesen 8492c024b2dSJakob Stoklund Olesen // Compute sub-classes of all register classes. 8502c024b2dSJakob Stoklund Olesen // Assume the classes are ordered topologically. 85103efe84dSJakob Stoklund Olesen void CodeGenRegisterClass::computeSubClasses(CodeGenRegBank &RegBank) { 852c0bb5cabSDavid Blaikie auto &RegClasses = RegBank.getRegClasses(); 85303efe84dSJakob Stoklund Olesen 8542c024b2dSJakob Stoklund Olesen // Visit backwards so sub-classes are seen first. 855c0bb5cabSDavid Blaikie for (auto I = RegClasses.rbegin(), E = RegClasses.rend(); I != E; ++I) { 856dacea4bcSDavid Blaikie CodeGenRegisterClass &RC = *I; 8572c024b2dSJakob Stoklund Olesen RC.SubClasses.resize(RegClasses.size()); 8582c024b2dSJakob Stoklund Olesen RC.SubClasses.set(RC.EnumValue); 8592c024b2dSJakob Stoklund Olesen 8602c024b2dSJakob Stoklund Olesen // Normally, all subclasses have IDs >= rci, unless RC is part of a clique. 861c0bb5cabSDavid Blaikie for (auto I2 = I.base(), E2 = RegClasses.end(); I2 != E2; ++I2) { 862dacea4bcSDavid Blaikie CodeGenRegisterClass &SubRC = *I2; 863c0bb5cabSDavid Blaikie if (RC.SubClasses.test(SubRC.EnumValue)) 8642c024b2dSJakob Stoklund Olesen continue; 865c0bb5cabSDavid Blaikie if (!testSubClass(&RC, &SubRC)) 8662c024b2dSJakob Stoklund Olesen continue; 8672c024b2dSJakob Stoklund Olesen // SubRC is a sub-class. Grap all its sub-classes so we won't have to 8682c024b2dSJakob Stoklund Olesen // check them again. 869c0bb5cabSDavid Blaikie RC.SubClasses |= SubRC.SubClasses; 8702c024b2dSJakob Stoklund Olesen } 8712c024b2dSJakob Stoklund Olesen 872bde91766SBenjamin Kramer // Sweep up missed clique members. They will be immediately preceding RC. 873dacea4bcSDavid Blaikie for (auto I2 = std::next(I); I2 != E && testSubClass(&RC, &*I2); ++I2) 874dacea4bcSDavid Blaikie RC.SubClasses.set(I2->EnumValue); 8752c024b2dSJakob Stoklund Olesen } 876b15fad9dSJakob Stoklund Olesen 877b15fad9dSJakob Stoklund Olesen // Compute the SuperClasses lists from the SubClasses vectors. 878dacea4bcSDavid Blaikie for (auto &RC : RegClasses) { 879dacea4bcSDavid Blaikie const BitVector &SC = RC.getSubClasses(); 880c0bb5cabSDavid Blaikie auto I = RegClasses.begin(); 881c0bb5cabSDavid Blaikie for (int s = 0, next_s = SC.find_first(); next_s != -1; 882c0bb5cabSDavid Blaikie next_s = SC.find_next(s)) { 883c0bb5cabSDavid Blaikie std::advance(I, next_s - s); 884c0bb5cabSDavid Blaikie s = next_s; 885dacea4bcSDavid Blaikie if (&*I == &RC) 886b15fad9dSJakob Stoklund Olesen continue; 887dacea4bcSDavid Blaikie I->SuperClasses.push_back(&RC); 888b15fad9dSJakob Stoklund Olesen } 889b15fad9dSJakob Stoklund Olesen } 89003efe84dSJakob Stoklund Olesen 89103efe84dSJakob Stoklund Olesen // With the class hierarchy in place, let synthesized register classes inherit 89203efe84dSJakob Stoklund Olesen // properties from their closest super-class. The iteration order here can 89303efe84dSJakob Stoklund Olesen // propagate properties down multiple levels. 894dacea4bcSDavid Blaikie for (auto &RC : RegClasses) 895dacea4bcSDavid Blaikie if (!RC.getDef()) 896dacea4bcSDavid Blaikie RC.inheritProperties(RegBank); 8972c024b2dSJakob Stoklund Olesen } 8982c024b2dSJakob Stoklund Olesen 8998f25d3bcSDavid Blaikie void CodeGenRegisterClass::getSuperRegClasses(const CodeGenSubRegIndex *SubIdx, 900f1bb1519SJakob Stoklund Olesen BitVector &Out) const { 9018f25d3bcSDavid Blaikie auto FindI = SuperRegClasses.find(SubIdx); 902c7b437aeSJakob Stoklund Olesen if (FindI == SuperRegClasses.end()) 903c7b437aeSJakob Stoklund Olesen return; 9044627679cSCraig Topper for (CodeGenRegisterClass *RC : FindI->second) 9054627679cSCraig Topper Out.set(RC->EnumValue); 906c7b437aeSJakob Stoklund Olesen } 907c7b437aeSJakob Stoklund Olesen 90897254150SAndrew Trick // Populate a unique sorted list of units from a register set. 90997254150SAndrew Trick void CodeGenRegisterClass::buildRegUnitSet( 91097254150SAndrew Trick std::vector<unsigned> &RegUnits) const { 91197254150SAndrew Trick std::vector<unsigned> TmpUnits; 91297254150SAndrew Trick for (RegUnitIterator UnitI(Members); UnitI.isValid(); ++UnitI) 91397254150SAndrew Trick TmpUnits.push_back(*UnitI); 91497254150SAndrew Trick std::sort(TmpUnits.begin(), TmpUnits.end()); 91597254150SAndrew Trick std::unique_copy(TmpUnits.begin(), TmpUnits.end(), 91697254150SAndrew Trick std::back_inserter(RegUnits)); 91797254150SAndrew Trick } 918c7b437aeSJakob Stoklund Olesen 91976a5a71eSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 92076a5a71eSJakob Stoklund Olesen // CodeGenRegBank 92176a5a71eSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 92276a5a71eSJakob Stoklund Olesen 92370a0bbcaSJakob Stoklund Olesen CodeGenRegBank::CodeGenRegBank(RecordKeeper &Records) { 9243bd1b65eSJakob Stoklund Olesen // Configure register Sets to understand register classes and tuples. 9255ee87726SJakob Stoklund Olesen Sets.addFieldExpander("RegisterClass", "MemberList"); 926c3abb0f6SJakob Stoklund Olesen Sets.addFieldExpander("CalleeSavedRegs", "SaveList"); 927ba6057deSCraig Topper Sets.addExpander("RegisterTuples", llvm::make_unique<TupleExpander>()); 9285ee87726SJakob Stoklund Olesen 92984bd44ebSJakob Stoklund Olesen // Read in the user-defined (named) sub-register indices. 93084bd44ebSJakob Stoklund Olesen // More indices will be synthesized later. 931f1bb1519SJakob Stoklund Olesen std::vector<Record*> SRIs = Records.getAllDerivedDefinitions("SubRegIndex"); 932f1bb1519SJakob Stoklund Olesen std::sort(SRIs.begin(), SRIs.end(), LessRecord()); 933f1bb1519SJakob Stoklund Olesen for (unsigned i = 0, e = SRIs.size(); i != e; ++i) 934f1bb1519SJakob Stoklund Olesen getSubRegIdx(SRIs[i]); 93521231609SJakob Stoklund Olesen // Build composite maps from ComposedOf fields. 9368f25d3bcSDavid Blaikie for (auto &Idx : SubRegIndices) 9375be6699cSDavid Blaikie Idx.updateComponents(*this); 93884bd44ebSJakob Stoklund Olesen 93984bd44ebSJakob Stoklund Olesen // Read in the register definitions. 94084bd44ebSJakob Stoklund Olesen std::vector<Record*> Regs = Records.getAllDerivedDefinitions("Register"); 941ccd06643SChad Rosier std::sort(Regs.begin(), Regs.end(), LessRecordRegister()); 94284bd44ebSJakob Stoklund Olesen // Assign the enumeration values. 94384bd44ebSJakob Stoklund Olesen for (unsigned i = 0, e = Regs.size(); i != e; ++i) 9448e188be0SJakob Stoklund Olesen getReg(Regs[i]); 94522ea424dSJakob Stoklund Olesen 9463bd1b65eSJakob Stoklund Olesen // Expand tuples and number the new registers. 9473bd1b65eSJakob Stoklund Olesen std::vector<Record*> Tups = 9483bd1b65eSJakob Stoklund Olesen Records.getAllDerivedDefinitions("RegisterTuples"); 949ccd06643SChad Rosier 9507405608cSDavid Blaikie for (Record *R : Tups) { 9517405608cSDavid Blaikie std::vector<Record *> TupRegs = *Sets.expand(R); 9527405608cSDavid Blaikie std::sort(TupRegs.begin(), TupRegs.end(), LessRecordRegister()); 9537405608cSDavid Blaikie for (Record *RC : TupRegs) 9547405608cSDavid Blaikie getReg(RC); 9553bd1b65eSJakob Stoklund Olesen } 9563bd1b65eSJakob Stoklund Olesen 957c1e9087fSJakob Stoklund Olesen // Now all the registers are known. Build the object graph of explicit 958c1e9087fSJakob Stoklund Olesen // register-register references. 9599b613dbaSDavid Blaikie for (auto &Reg : Registers) 9609b613dbaSDavid Blaikie Reg.buildObjectGraph(*this); 961c1e9087fSJakob Stoklund Olesen 962ccd682c6SOwen Anderson // Compute register name map. 9639b613dbaSDavid Blaikie for (auto &Reg : Registers) 9645106ce78SDavid Blaikie // FIXME: This could just be RegistersByName[name] = register, except that 9655106ce78SDavid Blaikie // causes some failures in MIPS - perhaps they have duplicate register name 9665106ce78SDavid Blaikie // entries? (or maybe there's a reason for it - I don't know much about this 9675106ce78SDavid Blaikie // code, just drive-by refactoring) 9689b613dbaSDavid Blaikie RegistersByName.insert( 9699b613dbaSDavid Blaikie std::make_pair(Reg.TheDef->getValueAsString("AsmName"), &Reg)); 970ccd682c6SOwen Anderson 971c1e9087fSJakob Stoklund Olesen // Precompute all sub-register maps. 97203efe84dSJakob Stoklund Olesen // This will create Composite entries for all inferred sub-register indices. 9739b613dbaSDavid Blaikie for (auto &Reg : Registers) 9749b613dbaSDavid Blaikie Reg.computeSubRegs(*this); 97503efe84dSJakob Stoklund Olesen 976c08df9e5SJakob Stoklund Olesen // Infer even more sub-registers by combining leading super-registers. 9779b613dbaSDavid Blaikie for (auto &Reg : Registers) 9789b613dbaSDavid Blaikie if (Reg.CoveredBySubRegs) 9799b613dbaSDavid Blaikie Reg.computeSecondarySubRegs(*this); 980c08df9e5SJakob Stoklund Olesen 9813f3eb180SJakob Stoklund Olesen // After the sub-register graph is complete, compute the topologically 9823f3eb180SJakob Stoklund Olesen // ordered SuperRegs list. 9839b613dbaSDavid Blaikie for (auto &Reg : Registers) 9849b613dbaSDavid Blaikie Reg.computeSuperRegs(*this); 9853f3eb180SJakob Stoklund Olesen 9861d7a2c57SAndrew Trick // Native register units are associated with a leaf register. They've all been 9871d7a2c57SAndrew Trick // discovered now. 988095f22afSJakob Stoklund Olesen NumNativeRegUnits = RegUnits.size(); 9891d7a2c57SAndrew Trick 99022ea424dSJakob Stoklund Olesen // Read in register class definitions. 99122ea424dSJakob Stoklund Olesen std::vector<Record*> RCs = Records.getAllDerivedDefinitions("RegisterClass"); 99222ea424dSJakob Stoklund Olesen if (RCs.empty()) 99348e7e85dSBenjamin Kramer PrintFatalError("No 'RegisterClass' subclasses defined!"); 99422ea424dSJakob Stoklund Olesen 99503efe84dSJakob Stoklund Olesen // Allocate user-defined register classes. 996c0bb5cabSDavid Blaikie for (auto *RC : RCs) { 997*f5e2fc47SBenjamin Kramer RegClasses.emplace_back(*this, RC); 998dacea4bcSDavid Blaikie addToMaps(&RegClasses.back()); 999c0bb5cabSDavid Blaikie } 100003efe84dSJakob Stoklund Olesen 100103efe84dSJakob Stoklund Olesen // Infer missing classes to create a full algebra. 100203efe84dSJakob Stoklund Olesen computeInferredRegisterClasses(); 100303efe84dSJakob Stoklund Olesen 1004c0fc173dSJakob Stoklund Olesen // Order register classes topologically and assign enum values. 1005dacea4bcSDavid Blaikie RegClasses.sort(TopoOrderRC); 1006c0bb5cabSDavid Blaikie unsigned i = 0; 1007dacea4bcSDavid Blaikie for (auto &RC : RegClasses) 1008dacea4bcSDavid Blaikie RC.EnumValue = i++; 100903efe84dSJakob Stoklund Olesen CodeGenRegisterClass::computeSubClasses(*this); 101076a5a71eSJakob Stoklund Olesen } 101176a5a71eSJakob Stoklund Olesen 101270a0bbcaSJakob Stoklund Olesen // Create a synthetic CodeGenSubRegIndex without a corresponding Record. 101370a0bbcaSJakob Stoklund Olesen CodeGenSubRegIndex* 101470a0bbcaSJakob Stoklund Olesen CodeGenRegBank::createSubRegIndex(StringRef Name, StringRef Namespace) { 10155be6699cSDavid Blaikie SubRegIndices.emplace_back(Name, Namespace, SubRegIndices.size() + 1); 10165be6699cSDavid Blaikie return &SubRegIndices.back(); 101770a0bbcaSJakob Stoklund Olesen } 101870a0bbcaSJakob Stoklund Olesen 1019f1bb1519SJakob Stoklund Olesen CodeGenSubRegIndex *CodeGenRegBank::getSubRegIdx(Record *Def) { 1020f1bb1519SJakob Stoklund Olesen CodeGenSubRegIndex *&Idx = Def2SubRegIdx[Def]; 1021f1bb1519SJakob Stoklund Olesen if (Idx) 1022f1bb1519SJakob Stoklund Olesen return Idx; 10235be6699cSDavid Blaikie SubRegIndices.emplace_back(Def, SubRegIndices.size() + 1); 10245be6699cSDavid Blaikie Idx = &SubRegIndices.back(); 1025f1bb1519SJakob Stoklund Olesen return Idx; 1026f1bb1519SJakob Stoklund Olesen } 1027f1bb1519SJakob Stoklund Olesen 102884bd44ebSJakob Stoklund Olesen CodeGenRegister *CodeGenRegBank::getReg(Record *Def) { 10298e188be0SJakob Stoklund Olesen CodeGenRegister *&Reg = Def2Reg[Def]; 10308e188be0SJakob Stoklund Olesen if (Reg) 103184bd44ebSJakob Stoklund Olesen return Reg; 10329b613dbaSDavid Blaikie Registers.emplace_back(Def, Registers.size() + 1); 10339b613dbaSDavid Blaikie Reg = &Registers.back(); 10348e188be0SJakob Stoklund Olesen return Reg; 103584bd44ebSJakob Stoklund Olesen } 103684bd44ebSJakob Stoklund Olesen 103703efe84dSJakob Stoklund Olesen void CodeGenRegBank::addToMaps(CodeGenRegisterClass *RC) { 103803efe84dSJakob Stoklund Olesen if (Record *Def = RC->getDef()) 103903efe84dSJakob Stoklund Olesen Def2RC.insert(std::make_pair(Def, RC)); 104003efe84dSJakob Stoklund Olesen 104103efe84dSJakob Stoklund Olesen // Duplicate classes are rejected by insert(). 104203efe84dSJakob Stoklund Olesen // That's OK, we only care about the properties handled by CGRC::Key. 104303efe84dSJakob Stoklund Olesen CodeGenRegisterClass::Key K(*RC); 104403efe84dSJakob Stoklund Olesen Key2RC.insert(std::make_pair(K, RC)); 104503efe84dSJakob Stoklund Olesen } 104603efe84dSJakob Stoklund Olesen 10477ebc6b05SJakob Stoklund Olesen // Create a synthetic sub-class if it is missing. 10487ebc6b05SJakob Stoklund Olesen CodeGenRegisterClass* 10497ebc6b05SJakob Stoklund Olesen CodeGenRegBank::getOrCreateSubClass(const CodeGenRegisterClass *RC, 1050be2edf30SOwen Anderson const CodeGenRegister::Vec *Members, 10517ebc6b05SJakob Stoklund Olesen StringRef Name) { 10527ebc6b05SJakob Stoklund Olesen // Synthetic sub-class has the same size and alignment as RC. 10537ebc6b05SJakob Stoklund Olesen CodeGenRegisterClass::Key K(Members, RC->SpillSize, RC->SpillAlignment); 10547ebc6b05SJakob Stoklund Olesen RCKeyMap::const_iterator FoundI = Key2RC.find(K); 10557ebc6b05SJakob Stoklund Olesen if (FoundI != Key2RC.end()) 10567ebc6b05SJakob Stoklund Olesen return FoundI->second; 10577ebc6b05SJakob Stoklund Olesen 10587ebc6b05SJakob Stoklund Olesen // Sub-class doesn't exist, create a new one. 1059*f5e2fc47SBenjamin Kramer RegClasses.emplace_back(*this, Name, K); 1060dacea4bcSDavid Blaikie addToMaps(&RegClasses.back()); 1061dacea4bcSDavid Blaikie return &RegClasses.back(); 10627ebc6b05SJakob Stoklund Olesen } 10637ebc6b05SJakob Stoklund Olesen 106422ea424dSJakob Stoklund Olesen CodeGenRegisterClass *CodeGenRegBank::getRegClass(Record *Def) { 106522ea424dSJakob Stoklund Olesen if (CodeGenRegisterClass *RC = Def2RC[Def]) 106622ea424dSJakob Stoklund Olesen return RC; 106722ea424dSJakob Stoklund Olesen 1068635debe8SJoerg Sonnenberger PrintFatalError(Def->getLoc(), "Not a known RegisterClass!"); 106922ea424dSJakob Stoklund Olesen } 107022ea424dSJakob Stoklund Olesen 1071f1bb1519SJakob Stoklund Olesen CodeGenSubRegIndex* 1072f1bb1519SJakob Stoklund Olesen CodeGenRegBank::getCompositeSubRegIndex(CodeGenSubRegIndex *A, 10739a44ad70SJakob Stoklund Olesen CodeGenSubRegIndex *B) { 107484bd44ebSJakob Stoklund Olesen // Look for an existing entry. 10759a44ad70SJakob Stoklund Olesen CodeGenSubRegIndex *Comp = A->compose(B); 10769a44ad70SJakob Stoklund Olesen if (Comp) 107784bd44ebSJakob Stoklund Olesen return Comp; 107884bd44ebSJakob Stoklund Olesen 107984bd44ebSJakob Stoklund Olesen // None exists, synthesize one. 108076a5a71eSJakob Stoklund Olesen std::string Name = A->getName() + "_then_" + B->getName(); 108170a0bbcaSJakob Stoklund Olesen Comp = createSubRegIndex(Name, A->getNamespace()); 10829a44ad70SJakob Stoklund Olesen A->addComposite(B, Comp); 108384bd44ebSJakob Stoklund Olesen return Comp; 108476a5a71eSJakob Stoklund Olesen } 108576a5a71eSJakob Stoklund Olesen 1086c08df9e5SJakob Stoklund Olesen CodeGenSubRegIndex *CodeGenRegBank:: 1087c08df9e5SJakob Stoklund Olesen getConcatSubRegIndex(const SmallVector<CodeGenSubRegIndex *, 8> &Parts) { 1088c08df9e5SJakob Stoklund Olesen assert(Parts.size() > 1 && "Need two parts to concatenate"); 1089c08df9e5SJakob Stoklund Olesen 1090c08df9e5SJakob Stoklund Olesen // Look for an existing entry. 1091c08df9e5SJakob Stoklund Olesen CodeGenSubRegIndex *&Idx = ConcatIdx[Parts]; 1092c08df9e5SJakob Stoklund Olesen if (Idx) 1093c08df9e5SJakob Stoklund Olesen return Idx; 1094c08df9e5SJakob Stoklund Olesen 1095c08df9e5SJakob Stoklund Olesen // None exists, synthesize one. 1096c08df9e5SJakob Stoklund Olesen std::string Name = Parts.front()->getName(); 1097b1a4d9daSAhmed Bougacha // Determine whether all parts are contiguous. 1098b1a4d9daSAhmed Bougacha bool isContinuous = true; 1099b1a4d9daSAhmed Bougacha unsigned Size = Parts.front()->Size; 1100b1a4d9daSAhmed Bougacha unsigned LastOffset = Parts.front()->Offset; 1101b1a4d9daSAhmed Bougacha unsigned LastSize = Parts.front()->Size; 1102c08df9e5SJakob Stoklund Olesen for (unsigned i = 1, e = Parts.size(); i != e; ++i) { 1103c08df9e5SJakob Stoklund Olesen Name += '_'; 1104c08df9e5SJakob Stoklund Olesen Name += Parts[i]->getName(); 1105b1a4d9daSAhmed Bougacha Size += Parts[i]->Size; 1106b1a4d9daSAhmed Bougacha if (Parts[i]->Offset != (LastOffset + LastSize)) 1107b1a4d9daSAhmed Bougacha isContinuous = false; 1108b1a4d9daSAhmed Bougacha LastOffset = Parts[i]->Offset; 1109b1a4d9daSAhmed Bougacha LastSize = Parts[i]->Size; 1110c08df9e5SJakob Stoklund Olesen } 1111b1a4d9daSAhmed Bougacha Idx = createSubRegIndex(Name, Parts.front()->getNamespace()); 1112b1a4d9daSAhmed Bougacha Idx->Size = Size; 1113b1a4d9daSAhmed Bougacha Idx->Offset = isContinuous ? Parts.front()->Offset : -1; 1114b1a4d9daSAhmed Bougacha return Idx; 1115c08df9e5SJakob Stoklund Olesen } 1116c08df9e5SJakob Stoklund Olesen 111784bd44ebSJakob Stoklund Olesen void CodeGenRegBank::computeComposites() { 111850ecd0ffSJakob Stoklund Olesen // Keep track of TopoSigs visited. We only need to visit each TopoSig once, 111950ecd0ffSJakob Stoklund Olesen // and many registers will share TopoSigs on regular architectures. 112050ecd0ffSJakob Stoklund Olesen BitVector TopoSigs(getNumTopoSigs()); 112150ecd0ffSJakob Stoklund Olesen 11229b613dbaSDavid Blaikie for (const auto &Reg1 : Registers) { 112350ecd0ffSJakob Stoklund Olesen // Skip identical subreg structures already processed. 11249b613dbaSDavid Blaikie if (TopoSigs.test(Reg1.getTopoSig())) 112550ecd0ffSJakob Stoklund Olesen continue; 11269b613dbaSDavid Blaikie TopoSigs.set(Reg1.getTopoSig()); 112750ecd0ffSJakob Stoklund Olesen 11289b613dbaSDavid Blaikie const CodeGenRegister::SubRegMap &SRM1 = Reg1.getSubRegs(); 112984bd44ebSJakob Stoklund Olesen for (CodeGenRegister::SubRegMap::const_iterator i1 = SRM1.begin(), 113084bd44ebSJakob Stoklund Olesen e1 = SRM1.end(); i1 != e1; ++i1) { 1131f1bb1519SJakob Stoklund Olesen CodeGenSubRegIndex *Idx1 = i1->first; 113284bd44ebSJakob Stoklund Olesen CodeGenRegister *Reg2 = i1->second; 113384bd44ebSJakob Stoklund Olesen // Ignore identity compositions. 11349b613dbaSDavid Blaikie if (&Reg1 == Reg2) 113584bd44ebSJakob Stoklund Olesen continue; 1136d2b4713eSJakob Stoklund Olesen const CodeGenRegister::SubRegMap &SRM2 = Reg2->getSubRegs(); 113784bd44ebSJakob Stoklund Olesen // Try composing Idx1 with another SubRegIndex. 113884bd44ebSJakob Stoklund Olesen for (CodeGenRegister::SubRegMap::const_iterator i2 = SRM2.begin(), 113984bd44ebSJakob Stoklund Olesen e2 = SRM2.end(); i2 != e2; ++i2) { 11409a44ad70SJakob Stoklund Olesen CodeGenSubRegIndex *Idx2 = i2->first; 114184bd44ebSJakob Stoklund Olesen CodeGenRegister *Reg3 = i2->second; 114284bd44ebSJakob Stoklund Olesen // Ignore identity compositions. 114384bd44ebSJakob Stoklund Olesen if (Reg2 == Reg3) 114484bd44ebSJakob Stoklund Olesen continue; 114584bd44ebSJakob Stoklund Olesen // OK Reg1:IdxPair == Reg3. Find the index with Reg:Idx == Reg3. 11469b613dbaSDavid Blaikie CodeGenSubRegIndex *Idx3 = Reg1.getSubRegIndex(Reg3); 11472d247c80SJakob Stoklund Olesen assert(Idx3 && "Sub-register doesn't have an index"); 11482d247c80SJakob Stoklund Olesen 114984bd44ebSJakob Stoklund Olesen // Conflicting composition? Emit a warning but allow it. 11502d247c80SJakob Stoklund Olesen if (CodeGenSubRegIndex *Prev = Idx1->addComposite(Idx2, Idx3)) 11519a7f4b76SJim Grosbach PrintWarning(Twine("SubRegIndex ") + Idx1->getQualifiedName() + 11529a7f4b76SJim Grosbach " and " + Idx2->getQualifiedName() + 11539a7f4b76SJim Grosbach " compose ambiguously as " + Prev->getQualifiedName() + 11542d247c80SJakob Stoklund Olesen " or " + Idx3->getQualifiedName()); 115584bd44ebSJakob Stoklund Olesen } 115684bd44ebSJakob Stoklund Olesen } 115784bd44ebSJakob Stoklund Olesen } 115884bd44ebSJakob Stoklund Olesen } 115984bd44ebSJakob Stoklund Olesen 1160d346d487SJakob Stoklund Olesen // Compute lane masks. This is similar to register units, but at the 1161d346d487SJakob Stoklund Olesen // sub-register index level. Each bit in the lane mask is like a register unit 1162d346d487SJakob Stoklund Olesen // class, and two lane masks will have a bit in common if two sub-register 1163d346d487SJakob Stoklund Olesen // indices overlap in some register. 1164d346d487SJakob Stoklund Olesen // 1165d346d487SJakob Stoklund Olesen // Conservatively share a lane mask bit if two sub-register indices overlap in 1166d346d487SJakob Stoklund Olesen // some registers, but not in others. That shouldn't happen a lot. 1167d01627b2SMatthias Braun void CodeGenRegBank::computeSubRegLaneMasks() { 1168d346d487SJakob Stoklund Olesen // First assign individual bits to all the leaf indices. 1169d346d487SJakob Stoklund Olesen unsigned Bit = 0; 11709ae96c7aSJakob Stoklund Olesen // Determine mask of lanes that cover their registers. 11719ae96c7aSJakob Stoklund Olesen CoveringLanes = ~0u; 11728f25d3bcSDavid Blaikie for (auto &Idx : SubRegIndices) { 11735be6699cSDavid Blaikie if (Idx.getComposites().empty()) { 11745be6699cSDavid Blaikie Idx.LaneMask = 1u << Bit; 1175d346d487SJakob Stoklund Olesen // Share bit 31 in the unlikely case there are more than 32 leafs. 11766b1eda0aSJakob Stoklund Olesen // 11776b1eda0aSJakob Stoklund Olesen // Sharing bits is harmless; it allows graceful degradation in targets 11786b1eda0aSJakob Stoklund Olesen // with more than 32 vector lanes. They simply get a limited resolution 11796b1eda0aSJakob Stoklund Olesen // view of lanes beyond the 32nd. 11806b1eda0aSJakob Stoklund Olesen // 11816b1eda0aSJakob Stoklund Olesen // See also the comment for getSubRegIndexLaneMask(). 11829ae96c7aSJakob Stoklund Olesen if (Bit < 31) 11839ae96c7aSJakob Stoklund Olesen ++Bit; 11849ae96c7aSJakob Stoklund Olesen else 11859ae96c7aSJakob Stoklund Olesen // Once bit 31 is shared among multiple leafs, the 'lane' it represents 11869ae96c7aSJakob Stoklund Olesen // is no longer covering its registers. 11879ae96c7aSJakob Stoklund Olesen CoveringLanes &= ~(1u << Bit); 1188d346d487SJakob Stoklund Olesen } else { 11895be6699cSDavid Blaikie Idx.LaneMask = 0; 1190d346d487SJakob Stoklund Olesen } 1191d346d487SJakob Stoklund Olesen } 1192d346d487SJakob Stoklund Olesen 119324557e5bSMatthias Braun // Compute transformation sequences for composeSubRegIndexLaneMask. The idea 119424557e5bSMatthias Braun // here is that for each possible target subregister we look at the leafs 119524557e5bSMatthias Braun // in the subregister graph that compose for this target and create 119624557e5bSMatthias Braun // transformation sequences for the lanemasks. Each step in the sequence 119724557e5bSMatthias Braun // consists of a bitmask and a bitrotate operation. As the rotation amounts 119824557e5bSMatthias Braun // are usually the same for many subregisters we can easily combine the steps 119924557e5bSMatthias Braun // by combining the masks. 120024557e5bSMatthias Braun for (const auto &Idx : SubRegIndices) { 120124557e5bSMatthias Braun const auto &Composites = Idx.getComposites(); 120224557e5bSMatthias Braun auto &LaneTransforms = Idx.CompositionLaneMaskTransform; 120324557e5bSMatthias Braun // Go through all leaf subregisters and find the ones that compose with Idx. 120424557e5bSMatthias Braun // These make out all possible valid bits in the lane mask we want to 120524557e5bSMatthias Braun // transform. Looking only at the leafs ensure that only a single bit in 120624557e5bSMatthias Braun // the mask is set. 120724557e5bSMatthias Braun unsigned NextBit = 0; 120824557e5bSMatthias Braun for (auto &Idx2 : SubRegIndices) { 120924557e5bSMatthias Braun // Skip non-leaf subregisters. 121024557e5bSMatthias Braun if (!Idx2.getComposites().empty()) 121124557e5bSMatthias Braun continue; 121224557e5bSMatthias Braun // Replicate the behaviour from the lane mask generation loop above. 121324557e5bSMatthias Braun unsigned SrcBit = NextBit; 121424557e5bSMatthias Braun unsigned SrcMask = 1u << SrcBit; 121524557e5bSMatthias Braun if (NextBit < 31) 121624557e5bSMatthias Braun ++NextBit; 121724557e5bSMatthias Braun assert(Idx2.LaneMask == SrcMask); 121824557e5bSMatthias Braun 121924557e5bSMatthias Braun // Get the composed subregister if there is any. 122024557e5bSMatthias Braun auto C = Composites.find(&Idx2); 122124557e5bSMatthias Braun if (C == Composites.end()) 122224557e5bSMatthias Braun continue; 122324557e5bSMatthias Braun const CodeGenSubRegIndex *Composite = C->second; 122424557e5bSMatthias Braun // The Composed subreg should be a leaf subreg too 122524557e5bSMatthias Braun assert(Composite->getComposites().empty()); 122624557e5bSMatthias Braun 122724557e5bSMatthias Braun // Create Mask+Rotate operation and merge with existing ops if possible. 122824557e5bSMatthias Braun unsigned DstBit = Log2_32(Composite->LaneMask); 122924557e5bSMatthias Braun int Shift = DstBit - SrcBit; 123024557e5bSMatthias Braun uint8_t RotateLeft = Shift >= 0 ? (uint8_t)Shift : 32+Shift; 123124557e5bSMatthias Braun for (auto &I : LaneTransforms) { 123224557e5bSMatthias Braun if (I.RotateLeft == RotateLeft) { 123324557e5bSMatthias Braun I.Mask |= SrcMask; 123424557e5bSMatthias Braun SrcMask = 0; 123524557e5bSMatthias Braun } 123624557e5bSMatthias Braun } 123724557e5bSMatthias Braun if (SrcMask != 0) { 123824557e5bSMatthias Braun MaskRolPair MaskRol = { SrcMask, RotateLeft }; 123924557e5bSMatthias Braun LaneTransforms.push_back(MaskRol); 124024557e5bSMatthias Braun } 124124557e5bSMatthias Braun } 124224557e5bSMatthias Braun // Optimize if the transformation consists of one step only: Set mask to 124324557e5bSMatthias Braun // 0xffffffff (including some irrelevant invalid bits) so that it should 124424557e5bSMatthias Braun // merge with more entries later while compressing the table. 124524557e5bSMatthias Braun if (LaneTransforms.size() == 1) 124624557e5bSMatthias Braun LaneTransforms[0].Mask = ~0u; 124724557e5bSMatthias Braun 124824557e5bSMatthias Braun // Further compression optimization: For invalid compositions resulting 124924557e5bSMatthias Braun // in a sequence with 0 entries we can just pick any other. Choose 125024557e5bSMatthias Braun // Mask 0xffffffff with Rotation 0. 125124557e5bSMatthias Braun if (LaneTransforms.size() == 0) { 125224557e5bSMatthias Braun MaskRolPair P = { ~0u, 0 }; 125324557e5bSMatthias Braun LaneTransforms.push_back(P); 125424557e5bSMatthias Braun } 125524557e5bSMatthias Braun } 125624557e5bSMatthias Braun 1257d346d487SJakob Stoklund Olesen // FIXME: What if ad-hoc aliasing introduces overlaps that aren't represented 1258d346d487SJakob Stoklund Olesen // by the sub-register graph? This doesn't occur in any known targets. 1259d346d487SJakob Stoklund Olesen 1260d346d487SJakob Stoklund Olesen // Inherit lanes from composites. 12618f25d3bcSDavid Blaikie for (const auto &Idx : SubRegIndices) { 12625be6699cSDavid Blaikie unsigned Mask = Idx.computeLaneMask(); 12639ae96c7aSJakob Stoklund Olesen // If some super-registers without CoveredBySubRegs use this index, we can 12649ae96c7aSJakob Stoklund Olesen // no longer assume that the lanes are covering their registers. 12655be6699cSDavid Blaikie if (!Idx.AllSuperRegsCovered) 12669ae96c7aSJakob Stoklund Olesen CoveringLanes &= ~Mask; 12679ae96c7aSJakob Stoklund Olesen } 1268d01627b2SMatthias Braun 1269d01627b2SMatthias Braun // Compute lane mask combinations for register classes. 1270d01627b2SMatthias Braun for (auto &RegClass : RegClasses) { 1271d01627b2SMatthias Braun unsigned LaneMask = 0; 1272d01627b2SMatthias Braun for (const auto &SubRegIndex : SubRegIndices) { 12733b365331SMatthias Braun if (RegClass.getSubClassWithSubReg(&SubRegIndex) == nullptr) 1274d01627b2SMatthias Braun continue; 1275d01627b2SMatthias Braun LaneMask |= SubRegIndex.LaneMask; 1276d01627b2SMatthias Braun } 1277d01627b2SMatthias Braun RegClass.LaneMask = LaneMask; 1278d01627b2SMatthias Braun } 1279d346d487SJakob Stoklund Olesen } 1280d346d487SJakob Stoklund Olesen 12811d7a2c57SAndrew Trick namespace { 12821d7a2c57SAndrew Trick // UberRegSet is a helper class for computeRegUnitWeights. Each UberRegSet is 12831d7a2c57SAndrew Trick // the transitive closure of the union of overlapping register 12841d7a2c57SAndrew Trick // classes. Together, the UberRegSets form a partition of the registers. If we 12851d7a2c57SAndrew Trick // consider overlapping register classes to be connected, then each UberRegSet 12861d7a2c57SAndrew Trick // is a set of connected components. 12871d7a2c57SAndrew Trick // 12881d7a2c57SAndrew Trick // An UberRegSet will likely be a horizontal slice of register names of 12891d7a2c57SAndrew Trick // the same width. Nontrivial subregisters should then be in a separate 12901d7a2c57SAndrew Trick // UberRegSet. But this property isn't required for valid computation of 12911d7a2c57SAndrew Trick // register unit weights. 12921d7a2c57SAndrew Trick // 12931d7a2c57SAndrew Trick // A Weight field caches the max per-register unit weight in each UberRegSet. 12941d7a2c57SAndrew Trick // 12951d7a2c57SAndrew Trick // A set of SingularDeterminants flags single units of some register in this set 12961d7a2c57SAndrew Trick // for which the unit weight equals the set weight. These units should not have 12971d7a2c57SAndrew Trick // their weight increased. 12981d7a2c57SAndrew Trick struct UberRegSet { 1299be2edf30SOwen Anderson CodeGenRegister::Vec Regs; 13001d7a2c57SAndrew Trick unsigned Weight; 13011d7a2c57SAndrew Trick CodeGenRegister::RegUnitList SingularDeterminants; 13021d7a2c57SAndrew Trick 13031d7a2c57SAndrew Trick UberRegSet(): Weight(0) {} 13041d7a2c57SAndrew Trick }; 13051d7a2c57SAndrew Trick } // namespace 13061d7a2c57SAndrew Trick 13071d7a2c57SAndrew Trick // Partition registers into UberRegSets, where each set is the transitive 13081d7a2c57SAndrew Trick // closure of the union of overlapping register classes. 13091d7a2c57SAndrew Trick // 13101d7a2c57SAndrew Trick // UberRegSets[0] is a special non-allocatable set. 13111d7a2c57SAndrew Trick static void computeUberSets(std::vector<UberRegSet> &UberSets, 13121d7a2c57SAndrew Trick std::vector<UberRegSet*> &RegSets, 13131d7a2c57SAndrew Trick CodeGenRegBank &RegBank) { 13141d7a2c57SAndrew Trick 13159b613dbaSDavid Blaikie const auto &Registers = RegBank.getRegisters(); 13161d7a2c57SAndrew Trick 13171d7a2c57SAndrew Trick // The Register EnumValue is one greater than its index into Registers. 13189b613dbaSDavid Blaikie assert(Registers.size() == Registers.back().EnumValue && 13191d7a2c57SAndrew Trick "register enum value mismatch"); 13201d7a2c57SAndrew Trick 13211d7a2c57SAndrew Trick // For simplicitly make the SetID the same as EnumValue. 13221d7a2c57SAndrew Trick IntEqClasses UberSetIDs(Registers.size()+1); 13230d94c73cSAndrew Trick std::set<unsigned> AllocatableRegs; 1324dacea4bcSDavid Blaikie for (auto &RegClass : RegBank.getRegClasses()) { 1325dacea4bcSDavid Blaikie if (!RegClass.Allocatable) 13260d94c73cSAndrew Trick continue; 13270d94c73cSAndrew Trick 1328be2edf30SOwen Anderson const CodeGenRegister::Vec &Regs = RegClass.getMembers(); 13290d94c73cSAndrew Trick if (Regs.empty()) 13300d94c73cSAndrew Trick continue; 13311d7a2c57SAndrew Trick 13321d7a2c57SAndrew Trick unsigned USetID = UberSetIDs.findLeader((*Regs.begin())->EnumValue); 13331d7a2c57SAndrew Trick assert(USetID && "register number 0 is invalid"); 13341d7a2c57SAndrew Trick 13350d94c73cSAndrew Trick AllocatableRegs.insert((*Regs.begin())->EnumValue); 1336be2edf30SOwen Anderson for (auto I = std::next(Regs.begin()), E = Regs.end(); I != E; ++I) { 13370d94c73cSAndrew Trick AllocatableRegs.insert((*I)->EnumValue); 13381d7a2c57SAndrew Trick UberSetIDs.join(USetID, (*I)->EnumValue); 13391d7a2c57SAndrew Trick } 13400d94c73cSAndrew Trick } 13410d94c73cSAndrew Trick // Combine non-allocatable regs. 13429b613dbaSDavid Blaikie for (const auto &Reg : Registers) { 13439b613dbaSDavid Blaikie unsigned RegNum = Reg.EnumValue; 13440d94c73cSAndrew Trick if (AllocatableRegs.count(RegNum)) 13450d94c73cSAndrew Trick continue; 13460d94c73cSAndrew Trick 13470d94c73cSAndrew Trick UberSetIDs.join(0, RegNum); 13480d94c73cSAndrew Trick } 13491d7a2c57SAndrew Trick UberSetIDs.compress(); 13501d7a2c57SAndrew Trick 13511d7a2c57SAndrew Trick // Make the first UberSet a special unallocatable set. 13521d7a2c57SAndrew Trick unsigned ZeroID = UberSetIDs[0]; 13531d7a2c57SAndrew Trick 13541d7a2c57SAndrew Trick // Insert Registers into the UberSets formed by union-find. 13551d7a2c57SAndrew Trick // Do not resize after this. 13561d7a2c57SAndrew Trick UberSets.resize(UberSetIDs.getNumClasses()); 13579b613dbaSDavid Blaikie unsigned i = 0; 13589b613dbaSDavid Blaikie for (const CodeGenRegister &Reg : Registers) { 13599b613dbaSDavid Blaikie unsigned USetID = UberSetIDs[Reg.EnumValue]; 13601d7a2c57SAndrew Trick if (!USetID) 13611d7a2c57SAndrew Trick USetID = ZeroID; 13621d7a2c57SAndrew Trick else if (USetID == ZeroID) 13631d7a2c57SAndrew Trick USetID = 0; 13641d7a2c57SAndrew Trick 13651d7a2c57SAndrew Trick UberRegSet *USet = &UberSets[USetID]; 1366be2edf30SOwen Anderson USet->Regs.push_back(&Reg); 1367be2edf30SOwen Anderson sortAndUniqueRegisters(USet->Regs); 13689b613dbaSDavid Blaikie RegSets[i++] = USet; 13691d7a2c57SAndrew Trick } 13701d7a2c57SAndrew Trick } 13711d7a2c57SAndrew Trick 13721d7a2c57SAndrew Trick // Recompute each UberSet weight after changing unit weights. 13731d7a2c57SAndrew Trick static void computeUberWeights(std::vector<UberRegSet> &UberSets, 13741d7a2c57SAndrew Trick CodeGenRegBank &RegBank) { 13751d7a2c57SAndrew Trick // Skip the first unallocatable set. 1376b6d0bd48SBenjamin Kramer for (std::vector<UberRegSet>::iterator I = std::next(UberSets.begin()), 13771d7a2c57SAndrew Trick E = UberSets.end(); I != E; ++I) { 13781d7a2c57SAndrew Trick 13791d7a2c57SAndrew Trick // Initialize all unit weights in this set, and remember the max units/reg. 138024064771SCraig Topper const CodeGenRegister *Reg = nullptr; 13811d7a2c57SAndrew Trick unsigned MaxWeight = 0, Weight = 0; 13821d7a2c57SAndrew Trick for (RegUnitIterator UnitI(I->Regs); UnitI.isValid(); ++UnitI) { 13831d7a2c57SAndrew Trick if (Reg != UnitI.getReg()) { 13841d7a2c57SAndrew Trick if (Weight > MaxWeight) 13851d7a2c57SAndrew Trick MaxWeight = Weight; 13861d7a2c57SAndrew Trick Reg = UnitI.getReg(); 13871d7a2c57SAndrew Trick Weight = 0; 13881d7a2c57SAndrew Trick } 1389095f22afSJakob Stoklund Olesen unsigned UWeight = RegBank.getRegUnit(*UnitI).Weight; 13901d7a2c57SAndrew Trick if (!UWeight) { 13911d7a2c57SAndrew Trick UWeight = 1; 13921d7a2c57SAndrew Trick RegBank.increaseRegUnitWeight(*UnitI, UWeight); 13931d7a2c57SAndrew Trick } 13941d7a2c57SAndrew Trick Weight += UWeight; 13951d7a2c57SAndrew Trick } 13961d7a2c57SAndrew Trick if (Weight > MaxWeight) 13971d7a2c57SAndrew Trick MaxWeight = Weight; 1398301dd8d7SAndrew Trick if (I->Weight != MaxWeight) { 1399301dd8d7SAndrew Trick DEBUG( 1400301dd8d7SAndrew Trick dbgs() << "UberSet " << I - UberSets.begin() << " Weight " << MaxWeight; 140149cf4675SDavid Blaikie for (auto &Unit : I->Regs) 140249cf4675SDavid Blaikie dbgs() << " " << Unit->getName(); 1403301dd8d7SAndrew Trick dbgs() << "\n"); 14041d7a2c57SAndrew Trick // Update the set weight. 14051d7a2c57SAndrew Trick I->Weight = MaxWeight; 1406301dd8d7SAndrew Trick } 14071d7a2c57SAndrew Trick 14081d7a2c57SAndrew Trick // Find singular determinants. 1409be2edf30SOwen Anderson for (const auto R : I->Regs) { 1410be2edf30SOwen Anderson if (R->getRegUnits().count() == 1 && R->getWeight(RegBank) == I->Weight) { 1411be2edf30SOwen Anderson I->SingularDeterminants |= R->getRegUnits(); 1412a366d7b2SOwen Anderson } 14131d7a2c57SAndrew Trick } 14141d7a2c57SAndrew Trick } 14151d7a2c57SAndrew Trick } 14161d7a2c57SAndrew Trick 14171d7a2c57SAndrew Trick // normalizeWeight is a computeRegUnitWeights helper that adjusts the weight of 14181d7a2c57SAndrew Trick // a register and its subregisters so that they have the same weight as their 14191d7a2c57SAndrew Trick // UberSet. Self-recursion processes the subregister tree in postorder so 14201d7a2c57SAndrew Trick // subregisters are normalized first. 14211d7a2c57SAndrew Trick // 14221d7a2c57SAndrew Trick // Side effects: 14231d7a2c57SAndrew Trick // - creates new adopted register units 14241d7a2c57SAndrew Trick // - causes superregisters to inherit adopted units 14251d7a2c57SAndrew Trick // - increases the weight of "singular" units 14261d7a2c57SAndrew Trick // - induces recomputation of UberWeights. 14271d7a2c57SAndrew Trick static bool normalizeWeight(CodeGenRegister *Reg, 14281d7a2c57SAndrew Trick std::vector<UberRegSet> &UberSets, 14291d7a2c57SAndrew Trick std::vector<UberRegSet*> &RegSets, 1430a366d7b2SOwen Anderson SparseBitVector<> &NormalRegs, 14311d7a2c57SAndrew Trick CodeGenRegister::RegUnitList &NormalUnits, 14321d7a2c57SAndrew Trick CodeGenRegBank &RegBank) { 1433a366d7b2SOwen Anderson if (NormalRegs.test(Reg->EnumValue)) 1434a366d7b2SOwen Anderson return false; 1435a366d7b2SOwen Anderson NormalRegs.set(Reg->EnumValue); 14365d133998SAndrew Trick 1437a366d7b2SOwen Anderson bool Changed = false; 14381d7a2c57SAndrew Trick const CodeGenRegister::SubRegMap &SRM = Reg->getSubRegs(); 14391d7a2c57SAndrew Trick for (CodeGenRegister::SubRegMap::const_iterator SRI = SRM.begin(), 14401d7a2c57SAndrew Trick SRE = SRM.end(); SRI != SRE; ++SRI) { 14411d7a2c57SAndrew Trick if (SRI->second == Reg) 14421d7a2c57SAndrew Trick continue; // self-cycles happen 14431d7a2c57SAndrew Trick 14445d133998SAndrew Trick Changed |= normalizeWeight(SRI->second, UberSets, RegSets, 14455d133998SAndrew Trick NormalRegs, NormalUnits, RegBank); 14461d7a2c57SAndrew Trick } 14471d7a2c57SAndrew Trick // Postorder register normalization. 14481d7a2c57SAndrew Trick 14491d7a2c57SAndrew Trick // Inherit register units newly adopted by subregisters. 14501d7a2c57SAndrew Trick if (Reg->inheritRegUnits(RegBank)) 14511d7a2c57SAndrew Trick computeUberWeights(UberSets, RegBank); 14521d7a2c57SAndrew Trick 14531d7a2c57SAndrew Trick // Check if this register is too skinny for its UberRegSet. 14541d7a2c57SAndrew Trick UberRegSet *UberSet = RegSets[RegBank.getRegIndex(Reg)]; 14551d7a2c57SAndrew Trick 14561d7a2c57SAndrew Trick unsigned RegWeight = Reg->getWeight(RegBank); 14571d7a2c57SAndrew Trick if (UberSet->Weight > RegWeight) { 14581d7a2c57SAndrew Trick // A register unit's weight can be adjusted only if it is the singular unit 14591d7a2c57SAndrew Trick // for this register, has not been used to normalize a subregister's set, 14601d7a2c57SAndrew Trick // and has not already been used to singularly determine this UberRegSet. 1461a366d7b2SOwen Anderson unsigned AdjustUnit = *Reg->getRegUnits().begin(); 1462a366d7b2SOwen Anderson if (Reg->getRegUnits().count() != 1 14631d7a2c57SAndrew Trick || hasRegUnit(NormalUnits, AdjustUnit) 14641d7a2c57SAndrew Trick || hasRegUnit(UberSet->SingularDeterminants, AdjustUnit)) { 14651d7a2c57SAndrew Trick // We don't have an adjustable unit, so adopt a new one. 14661d7a2c57SAndrew Trick AdjustUnit = RegBank.newRegUnit(UberSet->Weight - RegWeight); 14671d7a2c57SAndrew Trick Reg->adoptRegUnit(AdjustUnit); 14681d7a2c57SAndrew Trick // Adopting a unit does not immediately require recomputing set weights. 14691d7a2c57SAndrew Trick } 14701d7a2c57SAndrew Trick else { 14711d7a2c57SAndrew Trick // Adjust the existing single unit. 14721d7a2c57SAndrew Trick RegBank.increaseRegUnitWeight(AdjustUnit, UberSet->Weight - RegWeight); 14731d7a2c57SAndrew Trick // The unit may be shared among sets and registers within this set. 14741d7a2c57SAndrew Trick computeUberWeights(UberSets, RegBank); 14751d7a2c57SAndrew Trick } 14761d7a2c57SAndrew Trick Changed = true; 14771d7a2c57SAndrew Trick } 14781d7a2c57SAndrew Trick 14791d7a2c57SAndrew Trick // Mark these units normalized so superregisters can't change their weights. 1480a366d7b2SOwen Anderson NormalUnits |= Reg->getRegUnits(); 14811d7a2c57SAndrew Trick 14821d7a2c57SAndrew Trick return Changed; 14831d7a2c57SAndrew Trick } 14841d7a2c57SAndrew Trick 14851d7a2c57SAndrew Trick // Compute a weight for each register unit created during getSubRegs. 14861d7a2c57SAndrew Trick // 14871d7a2c57SAndrew Trick // The goal is that two registers in the same class will have the same weight, 14881d7a2c57SAndrew Trick // where each register's weight is defined as sum of its units' weights. 14891d7a2c57SAndrew Trick void CodeGenRegBank::computeRegUnitWeights() { 14901d7a2c57SAndrew Trick std::vector<UberRegSet> UberSets; 14911d7a2c57SAndrew Trick std::vector<UberRegSet*> RegSets(Registers.size()); 14921d7a2c57SAndrew Trick computeUberSets(UberSets, RegSets, *this); 14931d7a2c57SAndrew Trick // UberSets and RegSets are now immutable. 14941d7a2c57SAndrew Trick 14951d7a2c57SAndrew Trick computeUberWeights(UberSets, *this); 14961d7a2c57SAndrew Trick 14971d7a2c57SAndrew Trick // Iterate over each Register, normalizing the unit weights until reaching 14981d7a2c57SAndrew Trick // a fix point. 14991d7a2c57SAndrew Trick unsigned NumIters = 0; 15001d7a2c57SAndrew Trick for (bool Changed = true; Changed; ++NumIters) { 15011d7a2c57SAndrew Trick assert(NumIters <= NumNativeRegUnits && "Runaway register unit weights"); 15021d7a2c57SAndrew Trick Changed = false; 15039b613dbaSDavid Blaikie for (auto &Reg : Registers) { 15041d7a2c57SAndrew Trick CodeGenRegister::RegUnitList NormalUnits; 1505a366d7b2SOwen Anderson SparseBitVector<> NormalRegs; 15069b613dbaSDavid Blaikie Changed |= normalizeWeight(&Reg, UberSets, RegSets, NormalRegs, 15079b613dbaSDavid Blaikie NormalUnits, *this); 15081d7a2c57SAndrew Trick } 15091d7a2c57SAndrew Trick } 15101d7a2c57SAndrew Trick } 15111d7a2c57SAndrew Trick 1512739a0038SAndrew Trick // Find a set in UniqueSets with the same elements as Set. 1513739a0038SAndrew Trick // Return an iterator into UniqueSets. 1514739a0038SAndrew Trick static std::vector<RegUnitSet>::const_iterator 1515739a0038SAndrew Trick findRegUnitSet(const std::vector<RegUnitSet> &UniqueSets, 1516739a0038SAndrew Trick const RegUnitSet &Set) { 1517739a0038SAndrew Trick std::vector<RegUnitSet>::const_iterator 1518739a0038SAndrew Trick I = UniqueSets.begin(), E = UniqueSets.end(); 1519739a0038SAndrew Trick for(;I != E; ++I) { 1520739a0038SAndrew Trick if (I->Units == Set.Units) 1521739a0038SAndrew Trick break; 1522739a0038SAndrew Trick } 1523739a0038SAndrew Trick return I; 1524739a0038SAndrew Trick } 1525739a0038SAndrew Trick 1526739a0038SAndrew Trick // Return true if the RUSubSet is a subset of RUSuperSet. 1527739a0038SAndrew Trick static bool isRegUnitSubSet(const std::vector<unsigned> &RUSubSet, 1528739a0038SAndrew Trick const std::vector<unsigned> &RUSuperSet) { 15299002c315SAndrew Trick return std::includes(RUSuperSet.begin(), RUSuperSet.end(), 15309002c315SAndrew Trick RUSubSet.begin(), RUSubSet.end()); 1531739a0038SAndrew Trick } 1532739a0038SAndrew Trick 1533753663ccSAndrew Trick /// Iteratively prune unit sets. Prune subsets that are close to the superset, 15349447cce0SAndrew Trick /// but with one or two registers removed. We occasionally have registers like 15359447cce0SAndrew Trick /// APSR and PC thrown in with the general registers. We also see many 15369447cce0SAndrew Trick /// special-purpose register subsets, such as tail-call and Thumb 15379447cce0SAndrew Trick /// encodings. Generating all possible overlapping sets is combinatorial and 15389447cce0SAndrew Trick /// overkill for modeling pressure. Ideally we could fix this statically in 15399447cce0SAndrew Trick /// tablegen by (1) having the target define register classes that only include 15409447cce0SAndrew Trick /// the allocatable registers and marking other classes as non-allocatable and 15419447cce0SAndrew Trick /// (2) having a way to mark special purpose classes as "don't-care" classes for 15429447cce0SAndrew Trick /// the purpose of pressure. However, we make an attempt to handle targets that 15439447cce0SAndrew Trick /// are not nicely defined by merging nearly identical register unit sets 15449447cce0SAndrew Trick /// statically. This generates smaller tables. Then, dynamically, we adjust the 15459447cce0SAndrew Trick /// set limit by filtering the reserved registers. 15469447cce0SAndrew Trick /// 15479447cce0SAndrew Trick /// Merge sets only if the units have the same weight. For example, on ARM, 15489447cce0SAndrew Trick /// Q-tuples with ssub index 0 include all S regs but also include D16+. We 15499447cce0SAndrew Trick /// should not expand the S set to include D regs. 1550739a0038SAndrew Trick void CodeGenRegBank::pruneUnitSets() { 1551739a0038SAndrew Trick assert(RegClassUnitSets.empty() && "this invalidates RegClassUnitSets"); 1552739a0038SAndrew Trick 1553739a0038SAndrew Trick // Form an equivalence class of UnitSets with no significant difference. 1554a5eee987SAndrew Trick std::vector<unsigned> SuperSetIDs; 1555739a0038SAndrew Trick for (unsigned SubIdx = 0, EndIdx = RegUnitSets.size(); 1556739a0038SAndrew Trick SubIdx != EndIdx; ++SubIdx) { 1557739a0038SAndrew Trick const RegUnitSet &SubSet = RegUnitSets[SubIdx]; 15580d94c73cSAndrew Trick unsigned SuperIdx = 0; 15590d94c73cSAndrew Trick for (; SuperIdx != EndIdx; ++SuperIdx) { 1560739a0038SAndrew Trick if (SuperIdx == SubIdx) 1561739a0038SAndrew Trick continue; 1562a5eee987SAndrew Trick 15639447cce0SAndrew Trick unsigned UnitWeight = RegUnits[SubSet.Units[0]].Weight; 1564a5eee987SAndrew Trick const RegUnitSet &SuperSet = RegUnitSets[SuperIdx]; 1565a5eee987SAndrew Trick if (isRegUnitSubSet(SubSet.Units, SuperSet.Units) 15669447cce0SAndrew Trick && (SubSet.Units.size() + 3 > SuperSet.Units.size()) 15679447cce0SAndrew Trick && UnitWeight == RegUnits[SuperSet.Units[0]].Weight 15689447cce0SAndrew Trick && UnitWeight == RegUnits[SuperSet.Units.back()].Weight) { 1569301dd8d7SAndrew Trick DEBUG(dbgs() << "UnitSet " << SubIdx << " subsumed by " << SuperIdx 1570301dd8d7SAndrew Trick << "\n"); 15710d94c73cSAndrew Trick break; 1572739a0038SAndrew Trick } 1573739a0038SAndrew Trick } 1574a5eee987SAndrew Trick if (SuperIdx == EndIdx) 1575a5eee987SAndrew Trick SuperSetIDs.push_back(SubIdx); 1576a5eee987SAndrew Trick } 1577a5eee987SAndrew Trick // Populate PrunedUnitSets with each equivalence class's superset. 1578a5eee987SAndrew Trick std::vector<RegUnitSet> PrunedUnitSets(SuperSetIDs.size()); 1579a5eee987SAndrew Trick for (unsigned i = 0, e = SuperSetIDs.size(); i != e; ++i) { 1580a5eee987SAndrew Trick unsigned SuperIdx = SuperSetIDs[i]; 1581a5eee987SAndrew Trick PrunedUnitSets[i].Name = RegUnitSets[SuperIdx].Name; 1582a5eee987SAndrew Trick PrunedUnitSets[i].Units.swap(RegUnitSets[SuperIdx].Units); 1583739a0038SAndrew Trick } 1584739a0038SAndrew Trick RegUnitSets.swap(PrunedUnitSets); 1585739a0038SAndrew Trick } 1586739a0038SAndrew Trick 1587739a0038SAndrew Trick // Create a RegUnitSet for each RegClass that contains all units in the class 1588739a0038SAndrew Trick // including adopted units that are necessary to model register pressure. Then 1589739a0038SAndrew Trick // iteratively compute RegUnitSets such that the union of any two overlapping 1590739a0038SAndrew Trick // RegUnitSets is repreresented. 1591739a0038SAndrew Trick // 1592739a0038SAndrew Trick // RegisterInfoEmitter will map each RegClass to its RegUnitClass and any 1593739a0038SAndrew Trick // RegUnitSet that is a superset of that RegUnitClass. 1594739a0038SAndrew Trick void CodeGenRegBank::computeRegUnitSets() { 1595301dd8d7SAndrew Trick assert(RegUnitSets.empty() && "dirty RegUnitSets"); 1596739a0038SAndrew Trick 1597739a0038SAndrew Trick // Compute a unique RegUnitSet for each RegClass. 1598c0bb5cabSDavid Blaikie auto &RegClasses = getRegClasses(); 1599dacea4bcSDavid Blaikie for (auto &RC : RegClasses) { 1600dacea4bcSDavid Blaikie if (!RC.Allocatable) 16010d94c73cSAndrew Trick continue; 1602739a0038SAndrew Trick 1603739a0038SAndrew Trick // Speculatively grow the RegUnitSets to hold the new set. 1604739a0038SAndrew Trick RegUnitSets.resize(RegUnitSets.size() + 1); 1605dacea4bcSDavid Blaikie RegUnitSets.back().Name = RC.getName(); 16067d52db98SAndrew Trick 16077d52db98SAndrew Trick // Compute a sorted list of units in this class. 1608dacea4bcSDavid Blaikie RC.buildRegUnitSet(RegUnitSets.back().Units); 1609739a0038SAndrew Trick 1610739a0038SAndrew Trick // Find an existing RegUnitSet. 1611739a0038SAndrew Trick std::vector<RegUnitSet>::const_iterator SetI = 1612739a0038SAndrew Trick findRegUnitSet(RegUnitSets, RegUnitSets.back()); 1613b6d0bd48SBenjamin Kramer if (SetI != std::prev(RegUnitSets.end())) 1614739a0038SAndrew Trick RegUnitSets.pop_back(); 1615739a0038SAndrew Trick } 1616739a0038SAndrew Trick 1617301dd8d7SAndrew Trick DEBUG(dbgs() << "\nBefore pruning:\n"; 1618301dd8d7SAndrew Trick for (unsigned USIdx = 0, USEnd = RegUnitSets.size(); 1619301dd8d7SAndrew Trick USIdx < USEnd; ++USIdx) { 1620301dd8d7SAndrew Trick dbgs() << "UnitSet " << USIdx << " " << RegUnitSets[USIdx].Name 1621301dd8d7SAndrew Trick << ":"; 162249cf4675SDavid Blaikie for (auto &U : RegUnitSets[USIdx].Units) 162349cf4675SDavid Blaikie dbgs() << " " << RegUnits[U].Roots[0]->getName(); 1624301dd8d7SAndrew Trick dbgs() << "\n"; 1625301dd8d7SAndrew Trick }); 1626301dd8d7SAndrew Trick 1627739a0038SAndrew Trick // Iteratively prune unit sets. 1628739a0038SAndrew Trick pruneUnitSets(); 1629739a0038SAndrew Trick 1630301dd8d7SAndrew Trick DEBUG(dbgs() << "\nBefore union:\n"; 1631301dd8d7SAndrew Trick for (unsigned USIdx = 0, USEnd = RegUnitSets.size(); 1632301dd8d7SAndrew Trick USIdx < USEnd; ++USIdx) { 1633301dd8d7SAndrew Trick dbgs() << "UnitSet " << USIdx << " " << RegUnitSets[USIdx].Name 1634301dd8d7SAndrew Trick << ":"; 163549cf4675SDavid Blaikie for (auto &U : RegUnitSets[USIdx].Units) 163649cf4675SDavid Blaikie dbgs() << " " << RegUnits[U].Roots[0]->getName(); 1637301dd8d7SAndrew Trick dbgs() << "\n"; 16389447cce0SAndrew Trick } 16399447cce0SAndrew Trick dbgs() << "\nUnion sets:\n"); 1640301dd8d7SAndrew Trick 1641739a0038SAndrew Trick // Iterate over all unit sets, including new ones added by this loop. 1642739a0038SAndrew Trick unsigned NumRegUnitSubSets = RegUnitSets.size(); 1643739a0038SAndrew Trick for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) { 1644739a0038SAndrew Trick // In theory, this is combinatorial. In practice, it needs to be bounded 1645739a0038SAndrew Trick // by a small number of sets for regpressure to be efficient. 1646739a0038SAndrew Trick // If the assert is hit, we need to implement pruning. 1647739a0038SAndrew Trick assert(Idx < (2*NumRegUnitSubSets) && "runaway unit set inference"); 1648739a0038SAndrew Trick 1649739a0038SAndrew Trick // Compare new sets with all original classes. 1650f8b1a666SAndrew Trick for (unsigned SearchIdx = (Idx >= NumRegUnitSubSets) ? 0 : Idx+1; 1651739a0038SAndrew Trick SearchIdx != EndIdx; ++SearchIdx) { 1652739a0038SAndrew Trick std::set<unsigned> Intersection; 1653739a0038SAndrew Trick std::set_intersection(RegUnitSets[Idx].Units.begin(), 1654739a0038SAndrew Trick RegUnitSets[Idx].Units.end(), 1655739a0038SAndrew Trick RegUnitSets[SearchIdx].Units.begin(), 1656739a0038SAndrew Trick RegUnitSets[SearchIdx].Units.end(), 1657739a0038SAndrew Trick std::inserter(Intersection, Intersection.begin())); 1658739a0038SAndrew Trick if (Intersection.empty()) 1659739a0038SAndrew Trick continue; 1660739a0038SAndrew Trick 1661739a0038SAndrew Trick // Speculatively grow the RegUnitSets to hold the new set. 1662739a0038SAndrew Trick RegUnitSets.resize(RegUnitSets.size() + 1); 1663739a0038SAndrew Trick RegUnitSets.back().Name = 1664739a0038SAndrew Trick RegUnitSets[Idx].Name + "+" + RegUnitSets[SearchIdx].Name; 1665739a0038SAndrew Trick 1666739a0038SAndrew Trick std::set_union(RegUnitSets[Idx].Units.begin(), 1667739a0038SAndrew Trick RegUnitSets[Idx].Units.end(), 1668739a0038SAndrew Trick RegUnitSets[SearchIdx].Units.begin(), 1669739a0038SAndrew Trick RegUnitSets[SearchIdx].Units.end(), 1670739a0038SAndrew Trick std::inserter(RegUnitSets.back().Units, 1671739a0038SAndrew Trick RegUnitSets.back().Units.begin())); 1672739a0038SAndrew Trick 1673739a0038SAndrew Trick // Find an existing RegUnitSet, or add the union to the unique sets. 1674739a0038SAndrew Trick std::vector<RegUnitSet>::const_iterator SetI = 1675739a0038SAndrew Trick findRegUnitSet(RegUnitSets, RegUnitSets.back()); 1676b6d0bd48SBenjamin Kramer if (SetI != std::prev(RegUnitSets.end())) 1677739a0038SAndrew Trick RegUnitSets.pop_back(); 16789447cce0SAndrew Trick else { 16799447cce0SAndrew Trick DEBUG(dbgs() << "UnitSet " << RegUnitSets.size()-1 16809447cce0SAndrew Trick << " " << RegUnitSets.back().Name << ":"; 168149cf4675SDavid Blaikie for (auto &U : RegUnitSets.back().Units) 168249cf4675SDavid Blaikie dbgs() << " " << RegUnits[U].Roots[0]->getName(); 16839447cce0SAndrew Trick dbgs() << "\n";); 16849447cce0SAndrew Trick } 1685739a0038SAndrew Trick } 1686739a0038SAndrew Trick } 1687739a0038SAndrew Trick 16880d94c73cSAndrew Trick // Iteratively prune unit sets after inferring supersets. 1689739a0038SAndrew Trick pruneUnitSets(); 1690739a0038SAndrew Trick 1691301dd8d7SAndrew Trick DEBUG(dbgs() << "\n"; 1692301dd8d7SAndrew Trick for (unsigned USIdx = 0, USEnd = RegUnitSets.size(); 1693301dd8d7SAndrew Trick USIdx < USEnd; ++USIdx) { 1694301dd8d7SAndrew Trick dbgs() << "UnitSet " << USIdx << " " << RegUnitSets[USIdx].Name 1695301dd8d7SAndrew Trick << ":"; 169649cf4675SDavid Blaikie for (auto &U : RegUnitSets[USIdx].Units) 169749cf4675SDavid Blaikie dbgs() << " " << RegUnits[U].Roots[0]->getName(); 1698301dd8d7SAndrew Trick dbgs() << "\n"; 1699301dd8d7SAndrew Trick }); 1700301dd8d7SAndrew Trick 1701739a0038SAndrew Trick // For each register class, list the UnitSets that are supersets. 1702c0bb5cabSDavid Blaikie RegClassUnitSets.resize(RegClasses.size()); 1703c0bb5cabSDavid Blaikie int RCIdx = -1; 1704dacea4bcSDavid Blaikie for (auto &RC : RegClasses) { 1705c0bb5cabSDavid Blaikie ++RCIdx; 1706dacea4bcSDavid Blaikie if (!RC.Allocatable) 17070d94c73cSAndrew Trick continue; 17080d94c73cSAndrew Trick 1709739a0038SAndrew Trick // Recompute the sorted list of units in this class. 1710301dd8d7SAndrew Trick std::vector<unsigned> RCRegUnits; 1711dacea4bcSDavid Blaikie RC.buildRegUnitSet(RCRegUnits); 1712739a0038SAndrew Trick 1713739a0038SAndrew Trick // Don't increase pressure for unallocatable regclasses. 1714301dd8d7SAndrew Trick if (RCRegUnits.empty()) 1715739a0038SAndrew Trick continue; 1716739a0038SAndrew Trick 1717dacea4bcSDavid Blaikie DEBUG(dbgs() << "RC " << RC.getName() << " Units: \n"; 171849cf4675SDavid Blaikie for (auto &U : RCRegUnits) 171949cf4675SDavid Blaikie dbgs() << RegUnits[U].getRoots()[0]->getName() << " "; 1720301dd8d7SAndrew Trick dbgs() << "\n UnitSetIDs:"); 1721301dd8d7SAndrew Trick 1722739a0038SAndrew Trick // Find all supersets. 1723739a0038SAndrew Trick for (unsigned USIdx = 0, USEnd = RegUnitSets.size(); 1724739a0038SAndrew Trick USIdx != USEnd; ++USIdx) { 1725301dd8d7SAndrew Trick if (isRegUnitSubSet(RCRegUnits, RegUnitSets[USIdx].Units)) { 1726301dd8d7SAndrew Trick DEBUG(dbgs() << " " << USIdx); 1727739a0038SAndrew Trick RegClassUnitSets[RCIdx].push_back(USIdx); 1728739a0038SAndrew Trick } 1729301dd8d7SAndrew Trick } 1730301dd8d7SAndrew Trick DEBUG(dbgs() << "\n"); 17310d94c73cSAndrew Trick assert(!RegClassUnitSets[RCIdx].empty() && "missing unit set for regclass"); 1732739a0038SAndrew Trick } 1733510e606eSAndrew Trick 1734510e606eSAndrew Trick // For each register unit, ensure that we have the list of UnitSets that 1735510e606eSAndrew Trick // contain the unit. Normally, this matches an existing list of UnitSets for a 1736510e606eSAndrew Trick // register class. If not, we create a new entry in RegClassUnitSets as a 1737510e606eSAndrew Trick // "fake" register class. 1738510e606eSAndrew Trick for (unsigned UnitIdx = 0, UnitEnd = NumNativeRegUnits; 1739510e606eSAndrew Trick UnitIdx < UnitEnd; ++UnitIdx) { 1740510e606eSAndrew Trick std::vector<unsigned> RUSets; 1741510e606eSAndrew Trick for (unsigned i = 0, e = RegUnitSets.size(); i != e; ++i) { 1742510e606eSAndrew Trick RegUnitSet &RUSet = RegUnitSets[i]; 1743510e606eSAndrew Trick if (std::find(RUSet.Units.begin(), RUSet.Units.end(), UnitIdx) 1744510e606eSAndrew Trick == RUSet.Units.end()) 1745510e606eSAndrew Trick continue; 1746510e606eSAndrew Trick RUSets.push_back(i); 1747510e606eSAndrew Trick } 1748510e606eSAndrew Trick unsigned RCUnitSetsIdx = 0; 1749510e606eSAndrew Trick for (unsigned e = RegClassUnitSets.size(); 1750510e606eSAndrew Trick RCUnitSetsIdx != e; ++RCUnitSetsIdx) { 1751510e606eSAndrew Trick if (RegClassUnitSets[RCUnitSetsIdx] == RUSets) { 1752510e606eSAndrew Trick break; 1753510e606eSAndrew Trick } 1754510e606eSAndrew Trick } 1755510e606eSAndrew Trick RegUnits[UnitIdx].RegClassUnitSetsIdx = RCUnitSetsIdx; 1756510e606eSAndrew Trick if (RCUnitSetsIdx == RegClassUnitSets.size()) { 1757510e606eSAndrew Trick // Create a new list of UnitSets as a "fake" register class. 1758510e606eSAndrew Trick RegClassUnitSets.resize(RCUnitSetsIdx + 1); 1759510e606eSAndrew Trick RegClassUnitSets[RCUnitSetsIdx].swap(RUSets); 1760510e606eSAndrew Trick } 1761510e606eSAndrew Trick } 1762739a0038SAndrew Trick } 1763739a0038SAndrew Trick 1764755f8b18SMatthias Braun void CodeGenRegBank::computeRegUnitLaneMasks() { 1765755f8b18SMatthias Braun for (auto &Register : Registers) { 1766755f8b18SMatthias Braun // Create an initial lane mask for all register units. 1767755f8b18SMatthias Braun const auto &RegUnits = Register.getRegUnits(); 1768a366d7b2SOwen Anderson CodeGenRegister::RegUnitLaneMaskList RegUnitLaneMasks(RegUnits.count(), 0); 1769755f8b18SMatthias Braun // Iterate through SubRegisters. 1770755f8b18SMatthias Braun typedef CodeGenRegister::SubRegMap SubRegMap; 1771755f8b18SMatthias Braun const SubRegMap &SubRegs = Register.getSubRegs(); 1772755f8b18SMatthias Braun for (SubRegMap::const_iterator S = SubRegs.begin(), 1773755f8b18SMatthias Braun SE = SubRegs.end(); S != SE; ++S) { 1774755f8b18SMatthias Braun CodeGenRegister *SubReg = S->second; 1775755f8b18SMatthias Braun // Ignore non-leaf subregisters, their lane masks are fully covered by 1776755f8b18SMatthias Braun // the leaf subregisters anyway. 1777755f8b18SMatthias Braun if (SubReg->getSubRegs().size() != 0) 1778755f8b18SMatthias Braun continue; 1779755f8b18SMatthias Braun CodeGenSubRegIndex *SubRegIndex = S->first; 1780755f8b18SMatthias Braun const CodeGenRegister *SubRegister = S->second; 1781755f8b18SMatthias Braun unsigned LaneMask = SubRegIndex->LaneMask; 1782755f8b18SMatthias Braun // Distribute LaneMask to Register Units touched. 17836b1aa5f5SRichard Trieu for (unsigned SUI : SubRegister->getRegUnits()) { 1784755f8b18SMatthias Braun bool Found = false; 1785a366d7b2SOwen Anderson unsigned u = 0; 1786a366d7b2SOwen Anderson for (unsigned RU : RegUnits) { 1787a366d7b2SOwen Anderson if (SUI == RU) { 1788755f8b18SMatthias Braun RegUnitLaneMasks[u] |= LaneMask; 1789755f8b18SMatthias Braun assert(!Found); 1790755f8b18SMatthias Braun Found = true; 1791755f8b18SMatthias Braun } 1792a366d7b2SOwen Anderson ++u; 1793755f8b18SMatthias Braun } 179496e68a0cSYaron Keren (void)Found; 1795755f8b18SMatthias Braun assert(Found); 1796755f8b18SMatthias Braun } 1797755f8b18SMatthias Braun } 1798755f8b18SMatthias Braun Register.setRegUnitLaneMasks(RegUnitLaneMasks); 1799755f8b18SMatthias Braun } 1800755f8b18SMatthias Braun } 1801755f8b18SMatthias Braun 180284bd44ebSJakob Stoklund Olesen void CodeGenRegBank::computeDerivedInfo() { 180384bd44ebSJakob Stoklund Olesen computeComposites(); 1804d01627b2SMatthias Braun computeSubRegLaneMasks(); 18051d7a2c57SAndrew Trick 18061d7a2c57SAndrew Trick // Compute a weight for each register unit created during getSubRegs. 18071d7a2c57SAndrew Trick // This may create adopted register units (with unit # >= NumNativeRegUnits). 18081d7a2c57SAndrew Trick computeRegUnitWeights(); 1809739a0038SAndrew Trick 1810739a0038SAndrew Trick // Compute a unique set of RegUnitSets. One for each RegClass and inferred 1811739a0038SAndrew Trick // supersets for the union of overlapping sets. 1812739a0038SAndrew Trick computeRegUnitSets(); 18133aacca46SAndrew Trick 1814755f8b18SMatthias Braun computeRegUnitLaneMasks(); 1815755f8b18SMatthias Braun 1816a25e13aaSMatthias Braun // Compute register class HasDisjunctSubRegs flag. 1817a25e13aaSMatthias Braun for (CodeGenRegisterClass &RC : RegClasses) { 1818a25e13aaSMatthias Braun RC.HasDisjunctSubRegs = false; 1819a25e13aaSMatthias Braun for (const CodeGenRegister *Reg : RC.getMembers()) 1820a25e13aaSMatthias Braun RC.HasDisjunctSubRegs |= Reg->HasDisjunctSubRegs; 1821a25e13aaSMatthias Braun } 1822a25e13aaSMatthias Braun 18233aacca46SAndrew Trick // Get the weight of each set. 18243aacca46SAndrew Trick for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) 18253aacca46SAndrew Trick RegUnitSets[Idx].Weight = getRegUnitSetWeight(RegUnitSets[Idx].Units); 18263aacca46SAndrew Trick 18273aacca46SAndrew Trick // Find the order of each set. 18283aacca46SAndrew Trick RegUnitSetOrder.reserve(RegUnitSets.size()); 18293aacca46SAndrew Trick for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) 18303aacca46SAndrew Trick RegUnitSetOrder.push_back(Idx); 18313aacca46SAndrew Trick 18323aacca46SAndrew Trick std::stable_sort(RegUnitSetOrder.begin(), RegUnitSetOrder.end(), 18333a377bceSBenjamin Kramer [this](unsigned ID1, unsigned ID2) { 18343a377bceSBenjamin Kramer return getRegPressureSet(ID1).Units.size() < 18353a377bceSBenjamin Kramer getRegPressureSet(ID2).Units.size(); 18363a377bceSBenjamin Kramer }); 18373aacca46SAndrew Trick for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) { 18383aacca46SAndrew Trick RegUnitSets[RegUnitSetOrder[Idx]].Order = Idx; 18393aacca46SAndrew Trick } 184084bd44ebSJakob Stoklund Olesen } 184184bd44ebSJakob Stoklund Olesen 1842c0f97e3dSJakob Stoklund Olesen // 1843c0f97e3dSJakob Stoklund Olesen // Synthesize missing register class intersections. 1844c0f97e3dSJakob Stoklund Olesen // 1845c0f97e3dSJakob Stoklund Olesen // Make sure that sub-classes of RC exists such that getCommonSubClass(RC, X) 1846c0f97e3dSJakob Stoklund Olesen // returns a maximal register class for all X. 1847c0f97e3dSJakob Stoklund Olesen // 1848c0f97e3dSJakob Stoklund Olesen void CodeGenRegBank::inferCommonSubClass(CodeGenRegisterClass *RC) { 1849dacea4bcSDavid Blaikie assert(!RegClasses.empty()); 1850dacea4bcSDavid Blaikie // Stash the iterator to the last element so that this loop doesn't visit 1851dacea4bcSDavid Blaikie // elements added by the getOrCreateSubClass call within it. 1852dacea4bcSDavid Blaikie for (auto I = RegClasses.begin(), E = std::prev(RegClasses.end()); 1853dacea4bcSDavid Blaikie I != std::next(E); ++I) { 1854c0f97e3dSJakob Stoklund Olesen CodeGenRegisterClass *RC1 = RC; 1855dacea4bcSDavid Blaikie CodeGenRegisterClass *RC2 = &*I; 1856c0f97e3dSJakob Stoklund Olesen if (RC1 == RC2) 1857c0f97e3dSJakob Stoklund Olesen continue; 1858c0f97e3dSJakob Stoklund Olesen 1859c0f97e3dSJakob Stoklund Olesen // Compute the set intersection of RC1 and RC2. 1860be2edf30SOwen Anderson const CodeGenRegister::Vec &Memb1 = RC1->getMembers(); 1861be2edf30SOwen Anderson const CodeGenRegister::Vec &Memb2 = RC2->getMembers(); 1862be2edf30SOwen Anderson CodeGenRegister::Vec Intersection; 1863440a0456SDavid Blaikie std::set_intersection( 1864440a0456SDavid Blaikie Memb1.begin(), Memb1.end(), Memb2.begin(), Memb2.end(), 1865440a0456SDavid Blaikie std::inserter(Intersection, Intersection.begin()), deref<llvm::less>()); 1866c0f97e3dSJakob Stoklund Olesen 1867c0f97e3dSJakob Stoklund Olesen // Skip disjoint class pairs. 1868c0f97e3dSJakob Stoklund Olesen if (Intersection.empty()) 1869c0f97e3dSJakob Stoklund Olesen continue; 1870c0f97e3dSJakob Stoklund Olesen 1871c0f97e3dSJakob Stoklund Olesen // If RC1 and RC2 have different spill sizes or alignments, use the 1872c0f97e3dSJakob Stoklund Olesen // larger size for sub-classing. If they are equal, prefer RC1. 1873c0f97e3dSJakob Stoklund Olesen if (RC2->SpillSize > RC1->SpillSize || 1874c0f97e3dSJakob Stoklund Olesen (RC2->SpillSize == RC1->SpillSize && 1875c0f97e3dSJakob Stoklund Olesen RC2->SpillAlignment > RC1->SpillAlignment)) 1876c0f97e3dSJakob Stoklund Olesen std::swap(RC1, RC2); 1877c0f97e3dSJakob Stoklund Olesen 1878c0f97e3dSJakob Stoklund Olesen getOrCreateSubClass(RC1, &Intersection, 1879c0f97e3dSJakob Stoklund Olesen RC1->getName() + "_and_" + RC2->getName()); 1880c0f97e3dSJakob Stoklund Olesen } 1881c0f97e3dSJakob Stoklund Olesen } 1882c0f97e3dSJakob Stoklund Olesen 188303efe84dSJakob Stoklund Olesen // 18846a5f0a19SJakob Stoklund Olesen // Synthesize missing sub-classes for getSubClassWithSubReg(). 18856a5f0a19SJakob Stoklund Olesen // 18866a5f0a19SJakob Stoklund Olesen // Make sure that the set of registers in RC with a given SubIdx sub-register 18876a5f0a19SJakob Stoklund Olesen // form a register class. Update RC->SubClassWithSubReg. 18886a5f0a19SJakob Stoklund Olesen // 18896a5f0a19SJakob Stoklund Olesen void CodeGenRegBank::inferSubClassWithSubReg(CodeGenRegisterClass *RC) { 18906a5f0a19SJakob Stoklund Olesen // Map SubRegIndex to set of registers in RC supporting that SubRegIndex. 1891be2edf30SOwen Anderson typedef std::map<const CodeGenSubRegIndex *, CodeGenRegister::Vec, 1892440a0456SDavid Blaikie deref<llvm::less>> SubReg2SetMap; 189303efe84dSJakob Stoklund Olesen 189403efe84dSJakob Stoklund Olesen // Compute the set of registers supporting each SubRegIndex. 189503efe84dSJakob Stoklund Olesen SubReg2SetMap SRSets; 1896be2edf30SOwen Anderson for (const auto R : RC->getMembers()) { 1897be2edf30SOwen Anderson const CodeGenRegister::SubRegMap &SRM = R->getSubRegs(); 1898b1147c46SJakob Stoklund Olesen for (CodeGenRegister::SubRegMap::const_iterator I = SRM.begin(), 1899b1147c46SJakob Stoklund Olesen E = SRM.end(); I != E; ++I) 1900be2edf30SOwen Anderson SRSets[I->first].push_back(R); 190103efe84dSJakob Stoklund Olesen } 190203efe84dSJakob Stoklund Olesen 1903be2edf30SOwen Anderson for (auto I : SRSets) 1904be2edf30SOwen Anderson sortAndUniqueRegisters(I.second); 1905be2edf30SOwen Anderson 190603efe84dSJakob Stoklund Olesen // Find matching classes for all SRSets entries. Iterate in SubRegIndex 190703efe84dSJakob Stoklund Olesen // numerical order to visit synthetic indices last. 19088f25d3bcSDavid Blaikie for (const auto &SubIdx : SubRegIndices) { 19095be6699cSDavid Blaikie SubReg2SetMap::const_iterator I = SRSets.find(&SubIdx); 191003efe84dSJakob Stoklund Olesen // Unsupported SubRegIndex. Skip it. 191103efe84dSJakob Stoklund Olesen if (I == SRSets.end()) 191203efe84dSJakob Stoklund Olesen continue; 19133a541b04SJakob Stoklund Olesen // In most cases, all RC registers support the SubRegIndex. 19146a5f0a19SJakob Stoklund Olesen if (I->second.size() == RC->getMembers().size()) { 19155be6699cSDavid Blaikie RC->setSubClassWithSubReg(&SubIdx, RC); 191603efe84dSJakob Stoklund Olesen continue; 19173a541b04SJakob Stoklund Olesen } 191803efe84dSJakob Stoklund Olesen // This is a real subset. See if we have a matching class. 19197ebc6b05SJakob Stoklund Olesen CodeGenRegisterClass *SubRC = 19206a5f0a19SJakob Stoklund Olesen getOrCreateSubClass(RC, &I->second, 19216a5f0a19SJakob Stoklund Olesen RC->getName() + "_with_" + I->first->getName()); 19225be6699cSDavid Blaikie RC->setSubClassWithSubReg(&SubIdx, SubRC); 19236a5f0a19SJakob Stoklund Olesen } 192403efe84dSJakob Stoklund Olesen } 1925c0f97e3dSJakob Stoklund Olesen 19266a5f0a19SJakob Stoklund Olesen // 1927b92f557cSJakob Stoklund Olesen // Synthesize missing sub-classes of RC for getMatchingSuperRegClass(). 1928b92f557cSJakob Stoklund Olesen // 1929b92f557cSJakob Stoklund Olesen // Create sub-classes of RC such that getMatchingSuperRegClass(RC, SubIdx, X) 1930b92f557cSJakob Stoklund Olesen // has a maximal result for any SubIdx and any X >= FirstSubRegRC. 1931b92f557cSJakob Stoklund Olesen // 1932b92f557cSJakob Stoklund Olesen 1933b92f557cSJakob Stoklund Olesen void CodeGenRegBank::inferMatchingSuperRegClass(CodeGenRegisterClass *RC, 19340bc23e33SDavid Blaikie std::list<CodeGenRegisterClass>::iterator FirstSubRegRC) { 1935b92f557cSJakob Stoklund Olesen SmallVector<std::pair<const CodeGenRegister*, 1936b92f557cSJakob Stoklund Olesen const CodeGenRegister*>, 16> SSPairs; 193750ecd0ffSJakob Stoklund Olesen BitVector TopoSigs(getNumTopoSigs()); 1938b92f557cSJakob Stoklund Olesen 1939b92f557cSJakob Stoklund Olesen // Iterate in SubRegIndex numerical order to visit synthetic indices last. 19408f25d3bcSDavid Blaikie for (auto &SubIdx : SubRegIndices) { 1941b92f557cSJakob Stoklund Olesen // Skip indexes that aren't fully supported by RC's registers. This was 1942b92f557cSJakob Stoklund Olesen // computed by inferSubClassWithSubReg() above which should have been 1943b92f557cSJakob Stoklund Olesen // called first. 19445be6699cSDavid Blaikie if (RC->getSubClassWithSubReg(&SubIdx) != RC) 1945b92f557cSJakob Stoklund Olesen continue; 1946b92f557cSJakob Stoklund Olesen 1947b92f557cSJakob Stoklund Olesen // Build list of (Super, Sub) pairs for this SubIdx. 1948b92f557cSJakob Stoklund Olesen SSPairs.clear(); 194950ecd0ffSJakob Stoklund Olesen TopoSigs.reset(); 1950be2edf30SOwen Anderson for (const auto Super : RC->getMembers()) { 19515be6699cSDavid Blaikie const CodeGenRegister *Sub = Super->getSubRegs().find(&SubIdx)->second; 1952b92f557cSJakob Stoklund Olesen assert(Sub && "Missing sub-register"); 1953b92f557cSJakob Stoklund Olesen SSPairs.push_back(std::make_pair(Super, Sub)); 195450ecd0ffSJakob Stoklund Olesen TopoSigs.set(Sub->getTopoSig()); 1955b92f557cSJakob Stoklund Olesen } 1956b92f557cSJakob Stoklund Olesen 1957b92f557cSJakob Stoklund Olesen // Iterate over sub-register class candidates. Ignore classes created by 1958b92f557cSJakob Stoklund Olesen // this loop. They will never be useful. 19590bc23e33SDavid Blaikie // Store an iterator to the last element (not end) so that this loop doesn't 19600bc23e33SDavid Blaikie // visit newly inserted elements. 1961dacea4bcSDavid Blaikie assert(!RegClasses.empty()); 19620bc23e33SDavid Blaikie for (auto I = FirstSubRegRC, E = std::prev(RegClasses.end()); 1963dacea4bcSDavid Blaikie I != std::next(E); ++I) { 1964dacea4bcSDavid Blaikie CodeGenRegisterClass &SubRC = *I; 196550ecd0ffSJakob Stoklund Olesen // Topological shortcut: SubRC members have the wrong shape. 1966c0bb5cabSDavid Blaikie if (!TopoSigs.anyCommon(SubRC.getTopoSigs())) 196750ecd0ffSJakob Stoklund Olesen continue; 1968b92f557cSJakob Stoklund Olesen // Compute the subset of RC that maps into SubRC. 1969be2edf30SOwen Anderson CodeGenRegister::Vec SubSetVec; 1970b92f557cSJakob Stoklund Olesen for (unsigned i = 0, e = SSPairs.size(); i != e; ++i) 1971c0bb5cabSDavid Blaikie if (SubRC.contains(SSPairs[i].second)) 1972be2edf30SOwen Anderson SubSetVec.push_back(SSPairs[i].first); 1973be2edf30SOwen Anderson 1974be2edf30SOwen Anderson if (SubSetVec.empty()) 1975b92f557cSJakob Stoklund Olesen continue; 1976be2edf30SOwen Anderson 1977b92f557cSJakob Stoklund Olesen // RC injects completely into SubRC. 1978be2edf30SOwen Anderson sortAndUniqueRegisters(SubSetVec); 1979be2edf30SOwen Anderson if (SubSetVec.size() == SSPairs.size()) { 1980c0bb5cabSDavid Blaikie SubRC.addSuperRegClass(&SubIdx, RC); 1981b92f557cSJakob Stoklund Olesen continue; 1982c7b437aeSJakob Stoklund Olesen } 1983be2edf30SOwen Anderson 1984b92f557cSJakob Stoklund Olesen // Only a subset of RC maps into SubRC. Make sure it is represented by a 1985b92f557cSJakob Stoklund Olesen // class. 1986be2edf30SOwen Anderson getOrCreateSubClass(RC, &SubSetVec, RC->getName() + "_with_" + 19875be6699cSDavid Blaikie SubIdx.getName() + "_in_" + 1988c0bb5cabSDavid Blaikie SubRC.getName()); 1989b92f557cSJakob Stoklund Olesen } 1990b92f557cSJakob Stoklund Olesen } 1991b92f557cSJakob Stoklund Olesen } 1992b92f557cSJakob Stoklund Olesen 1993b92f557cSJakob Stoklund Olesen 1994b92f557cSJakob Stoklund Olesen // 19956a5f0a19SJakob Stoklund Olesen // Infer missing register classes. 19966a5f0a19SJakob Stoklund Olesen // 19976a5f0a19SJakob Stoklund Olesen void CodeGenRegBank::computeInferredRegisterClasses() { 19980bc23e33SDavid Blaikie assert(!RegClasses.empty()); 19996a5f0a19SJakob Stoklund Olesen // When this function is called, the register classes have not been sorted 20006a5f0a19SJakob Stoklund Olesen // and assigned EnumValues yet. That means getSubClasses(), 20016a5f0a19SJakob Stoklund Olesen // getSuperClasses(), and hasSubClass() functions are defunct. 20020bc23e33SDavid Blaikie 20030bc23e33SDavid Blaikie // Use one-before-the-end so it doesn't move forward when new elements are 20040bc23e33SDavid Blaikie // added. 20050bc23e33SDavid Blaikie auto FirstNewRC = std::prev(RegClasses.end()); 20066a5f0a19SJakob Stoklund Olesen 20076a5f0a19SJakob Stoklund Olesen // Visit all register classes, including the ones being added by the loop. 2008c0bb5cabSDavid Blaikie // Watch out for iterator invalidation here. 20090bc23e33SDavid Blaikie for (auto I = RegClasses.begin(), E = RegClasses.end(); I != E; ++I) { 20100bc23e33SDavid Blaikie CodeGenRegisterClass *RC = &*I; 20116a5f0a19SJakob Stoklund Olesen 20126a5f0a19SJakob Stoklund Olesen // Synthesize answers for getSubClassWithSubReg(). 20136a5f0a19SJakob Stoklund Olesen inferSubClassWithSubReg(RC); 20146a5f0a19SJakob Stoklund Olesen 2015c0f97e3dSJakob Stoklund Olesen // Synthesize answers for getCommonSubClass(). 20166a5f0a19SJakob Stoklund Olesen inferCommonSubClass(RC); 2017b92f557cSJakob Stoklund Olesen 2018b92f557cSJakob Stoklund Olesen // Synthesize answers for getMatchingSuperRegClass(). 2019b92f557cSJakob Stoklund Olesen inferMatchingSuperRegClass(RC); 2020b92f557cSJakob Stoklund Olesen 2021b92f557cSJakob Stoklund Olesen // New register classes are created while this loop is running, and we need 2022b92f557cSJakob Stoklund Olesen // to visit all of them. I particular, inferMatchingSuperRegClass needs 2023b92f557cSJakob Stoklund Olesen // to match old super-register classes with sub-register classes created 2024b92f557cSJakob Stoklund Olesen // after inferMatchingSuperRegClass was called. At this point, 2025b92f557cSJakob Stoklund Olesen // inferMatchingSuperRegClass has checked SuperRC = [0..rci] with SubRC = 2026b92f557cSJakob Stoklund Olesen // [0..FirstNewRC). We need to cover SubRC = [FirstNewRC..rci]. 20270bc23e33SDavid Blaikie if (I == FirstNewRC) { 20280bc23e33SDavid Blaikie auto NextNewRC = std::prev(RegClasses.end()); 20290bc23e33SDavid Blaikie for (auto I2 = RegClasses.begin(), E2 = std::next(FirstNewRC); I2 != E2; 20300bc23e33SDavid Blaikie ++I2) 20310bc23e33SDavid Blaikie inferMatchingSuperRegClass(&*I2, E2); 2032b92f557cSJakob Stoklund Olesen FirstNewRC = NextNewRC; 2033b92f557cSJakob Stoklund Olesen } 203403efe84dSJakob Stoklund Olesen } 203503efe84dSJakob Stoklund Olesen } 203603efe84dSJakob Stoklund Olesen 203722ea424dSJakob Stoklund Olesen /// getRegisterClassForRegister - Find the register class that contains the 203822ea424dSJakob Stoklund Olesen /// specified physical register. If the register is not in a register class, 203922ea424dSJakob Stoklund Olesen /// return null. If the register is in multiple classes, and the classes have a 204022ea424dSJakob Stoklund Olesen /// superset-subset relationship and the same set of types, return the 204122ea424dSJakob Stoklund Olesen /// superclass. Otherwise return null. 204222ea424dSJakob Stoklund Olesen const CodeGenRegisterClass* 204322ea424dSJakob Stoklund Olesen CodeGenRegBank::getRegClassForRegister(Record *R) { 2044d7bc5c26SJakob Stoklund Olesen const CodeGenRegister *Reg = getReg(R); 204524064771SCraig Topper const CodeGenRegisterClass *FoundRC = nullptr; 2046dacea4bcSDavid Blaikie for (const auto &RC : getRegClasses()) { 2047d7bc5c26SJakob Stoklund Olesen if (!RC.contains(Reg)) 204822ea424dSJakob Stoklund Olesen continue; 204922ea424dSJakob Stoklund Olesen 205022ea424dSJakob Stoklund Olesen // If this is the first class that contains the register, 205122ea424dSJakob Stoklund Olesen // make a note of it and go on to the next class. 205222ea424dSJakob Stoklund Olesen if (!FoundRC) { 205322ea424dSJakob Stoklund Olesen FoundRC = &RC; 205422ea424dSJakob Stoklund Olesen continue; 205522ea424dSJakob Stoklund Olesen } 205622ea424dSJakob Stoklund Olesen 205722ea424dSJakob Stoklund Olesen // If a register's classes have different types, return null. 205822ea424dSJakob Stoklund Olesen if (RC.getValueTypes() != FoundRC->getValueTypes()) 205924064771SCraig Topper return nullptr; 206022ea424dSJakob Stoklund Olesen 206122ea424dSJakob Stoklund Olesen // Check to see if the previously found class that contains 206222ea424dSJakob Stoklund Olesen // the register is a subclass of the current class. If so, 206322ea424dSJakob Stoklund Olesen // prefer the superclass. 2064d7bc5c26SJakob Stoklund Olesen if (RC.hasSubClass(FoundRC)) { 206522ea424dSJakob Stoklund Olesen FoundRC = &RC; 206622ea424dSJakob Stoklund Olesen continue; 206722ea424dSJakob Stoklund Olesen } 206822ea424dSJakob Stoklund Olesen 206922ea424dSJakob Stoklund Olesen // Check to see if the previously found class that contains 207022ea424dSJakob Stoklund Olesen // the register is a superclass of the current class. If so, 207122ea424dSJakob Stoklund Olesen // prefer the superclass. 2072d7bc5c26SJakob Stoklund Olesen if (FoundRC->hasSubClass(&RC)) 207322ea424dSJakob Stoklund Olesen continue; 207422ea424dSJakob Stoklund Olesen 207522ea424dSJakob Stoklund Olesen // Multiple classes, and neither is a superclass of the other. 207622ea424dSJakob Stoklund Olesen // Return null. 207724064771SCraig Topper return nullptr; 207822ea424dSJakob Stoklund Olesen } 207922ea424dSJakob Stoklund Olesen return FoundRC; 208022ea424dSJakob Stoklund Olesen } 2081c3abb0f6SJakob Stoklund Olesen 2082c3abb0f6SJakob Stoklund Olesen BitVector CodeGenRegBank::computeCoveredRegisters(ArrayRef<Record*> Regs) { 208300296815SJakob Stoklund Olesen SetVector<const CodeGenRegister*> Set; 2084c3abb0f6SJakob Stoklund Olesen 2085c3abb0f6SJakob Stoklund Olesen // First add Regs with all sub-registers. 2086c3abb0f6SJakob Stoklund Olesen for (unsigned i = 0, e = Regs.size(); i != e; ++i) { 2087c3abb0f6SJakob Stoklund Olesen CodeGenRegister *Reg = getReg(Regs[i]); 2088c3abb0f6SJakob Stoklund Olesen if (Set.insert(Reg)) 2089c3abb0f6SJakob Stoklund Olesen // Reg is new, add all sub-registers. 2090c3abb0f6SJakob Stoklund Olesen // The pre-ordering is not important here. 2091f1bb1519SJakob Stoklund Olesen Reg->addSubRegsPreOrder(Set, *this); 2092c3abb0f6SJakob Stoklund Olesen } 2093c3abb0f6SJakob Stoklund Olesen 2094c3abb0f6SJakob Stoklund Olesen // Second, find all super-registers that are completely covered by the set. 2095f43b5995SJakob Stoklund Olesen for (unsigned i = 0; i != Set.size(); ++i) { 2096f43b5995SJakob Stoklund Olesen const CodeGenRegister::SuperRegList &SR = Set[i]->getSuperRegs(); 2097f43b5995SJakob Stoklund Olesen for (unsigned j = 0, e = SR.size(); j != e; ++j) { 209800296815SJakob Stoklund Olesen const CodeGenRegister *Super = SR[j]; 2099f43b5995SJakob Stoklund Olesen if (!Super->CoveredBySubRegs || Set.count(Super)) 2100f43b5995SJakob Stoklund Olesen continue; 2101f43b5995SJakob Stoklund Olesen // This new super-register is covered by its sub-registers. 2102f43b5995SJakob Stoklund Olesen bool AllSubsInSet = true; 2103f43b5995SJakob Stoklund Olesen const CodeGenRegister::SubRegMap &SRM = Super->getSubRegs(); 2104f43b5995SJakob Stoklund Olesen for (CodeGenRegister::SubRegMap::const_iterator I = SRM.begin(), 2105f43b5995SJakob Stoklund Olesen E = SRM.end(); I != E; ++I) 2106f43b5995SJakob Stoklund Olesen if (!Set.count(I->second)) { 2107f43b5995SJakob Stoklund Olesen AllSubsInSet = false; 2108f43b5995SJakob Stoklund Olesen break; 2109f43b5995SJakob Stoklund Olesen } 2110f43b5995SJakob Stoklund Olesen // All sub-registers in Set, add Super as well. 2111f43b5995SJakob Stoklund Olesen // We will visit Super later to recheck its super-registers. 2112f43b5995SJakob Stoklund Olesen if (AllSubsInSet) 2113f43b5995SJakob Stoklund Olesen Set.insert(Super); 2114f43b5995SJakob Stoklund Olesen } 2115f43b5995SJakob Stoklund Olesen } 2116c3abb0f6SJakob Stoklund Olesen 2117c3abb0f6SJakob Stoklund Olesen // Convert to BitVector. 2118c3abb0f6SJakob Stoklund Olesen BitVector BV(Registers.size() + 1); 2119c3abb0f6SJakob Stoklund Olesen for (unsigned i = 0, e = Set.size(); i != e; ++i) 2120c3abb0f6SJakob Stoklund Olesen BV.set(Set[i]->EnumValue); 2121c3abb0f6SJakob Stoklund Olesen return BV; 2122c3abb0f6SJakob Stoklund Olesen } 2123