168d6d8abSJakob Stoklund Olesen //===- CodeGenRegisters.cpp - Register and RegisterClass Info -------------===// 268d6d8abSJakob Stoklund Olesen // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 668d6d8abSJakob Stoklund Olesen // 768d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 868d6d8abSJakob Stoklund Olesen // 968d6d8abSJakob Stoklund Olesen // This file defines structures to encapsulate information gleaned from the 1068d6d8abSJakob Stoklund Olesen // target register and register class definitions. 1168d6d8abSJakob Stoklund Olesen // 1268d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 1368d6d8abSJakob Stoklund Olesen 1468d6d8abSJakob Stoklund Olesen #include "CodeGenRegisters.h" 1568d6d8abSJakob Stoklund Olesen #include "CodeGenTarget.h" 16a3fe70d2SEugene Zelenko #include "llvm/ADT/ArrayRef.h" 17a3fe70d2SEugene Zelenko #include "llvm/ADT/BitVector.h" 18a3fe70d2SEugene Zelenko #include "llvm/ADT/DenseMap.h" 191d7a2c57SAndrew Trick #include "llvm/ADT/IntEqClasses.h" 20a3fe70d2SEugene Zelenko #include "llvm/ADT/SetVector.h" 21a3fe70d2SEugene Zelenko #include "llvm/ADT/SmallPtrSet.h" 22a26a848dSKrzysztof Parzyszek #include "llvm/ADT/SmallSet.h" 2391d19d8eSChandler Carruth #include "llvm/ADT/SmallVector.h" 24a3fe70d2SEugene Zelenko #include "llvm/ADT/STLExtras.h" 2568d6d8abSJakob Stoklund Olesen #include "llvm/ADT/StringExtras.h" 26a3fe70d2SEugene Zelenko #include "llvm/ADT/StringRef.h" 279a7f4b76SJim Grosbach #include "llvm/ADT/Twine.h" 28301dd8d7SAndrew Trick #include "llvm/Support/Debug.h" 29a3fe70d2SEugene Zelenko #include "llvm/Support/MathExtras.h" 30a3fe70d2SEugene Zelenko #include "llvm/Support/raw_ostream.h" 3191d19d8eSChandler Carruth #include "llvm/TableGen/Error.h" 32a3fe70d2SEugene Zelenko #include "llvm/TableGen/Record.h" 33a3fe70d2SEugene Zelenko #include <algorithm> 34a3fe70d2SEugene Zelenko #include <cassert> 35a3fe70d2SEugene Zelenko #include <cstdint> 36a3fe70d2SEugene Zelenko #include <iterator> 37a3fe70d2SEugene Zelenko #include <map> 38afcff2d0SMatthias Braun #include <queue> 39a3fe70d2SEugene Zelenko #include <set> 40a3fe70d2SEugene Zelenko #include <string> 41a3fe70d2SEugene Zelenko #include <tuple> 42a3fe70d2SEugene Zelenko #include <utility> 43a3fe70d2SEugene Zelenko #include <vector> 4468d6d8abSJakob Stoklund Olesen 4568d6d8abSJakob Stoklund Olesen using namespace llvm; 4668d6d8abSJakob Stoklund Olesen 4797acce29SChandler Carruth #define DEBUG_TYPE "regalloc-emitter" 4897acce29SChandler Carruth 4968d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 50f1bb1519SJakob Stoklund Olesen // CodeGenSubRegIndex 51f1bb1519SJakob Stoklund Olesen //===----------------------------------------------------------------------===// 52f1bb1519SJakob Stoklund Olesen 53f1bb1519SJakob Stoklund Olesen CodeGenSubRegIndex::CodeGenSubRegIndex(Record *R, unsigned Enum) 54eb0c510eSKrzysztof Parzyszek : TheDef(R), EnumValue(Enum), AllSuperRegsCovered(true), Artificial(true) { 55adcd0268SBenjamin Kramer Name = std::string(R->getName()); 5670a0bbcaSJakob Stoklund Olesen if (R->getValue("Namespace")) 57adcd0268SBenjamin Kramer Namespace = std::string(R->getValueAsString("Namespace")); 58f1ed334dSAhmed Bougacha Size = R->getValueAsInt("Size"); 59f1ed334dSAhmed Bougacha Offset = R->getValueAsInt("Offset"); 60f1bb1519SJakob Stoklund Olesen } 61f1bb1519SJakob Stoklund Olesen 6270a0bbcaSJakob Stoklund Olesen CodeGenSubRegIndex::CodeGenSubRegIndex(StringRef N, StringRef Nspace, 6370a0bbcaSJakob Stoklund Olesen unsigned Enum) 64adcd0268SBenjamin Kramer : TheDef(nullptr), Name(std::string(N)), Namespace(std::string(Nspace)), 65adcd0268SBenjamin Kramer Size(-1), Offset(-1), EnumValue(Enum), AllSuperRegsCovered(true), 66adcd0268SBenjamin Kramer Artificial(true) {} 67f1bb1519SJakob Stoklund Olesen 68f1bb1519SJakob Stoklund Olesen std::string CodeGenSubRegIndex::getQualifiedName() const { 69f1bb1519SJakob Stoklund Olesen std::string N = getNamespace(); 70f1bb1519SJakob Stoklund Olesen if (!N.empty()) 71f1bb1519SJakob Stoklund Olesen N += "::"; 72f1bb1519SJakob Stoklund Olesen N += getName(); 73f1bb1519SJakob Stoklund Olesen return N; 74f1bb1519SJakob Stoklund Olesen } 75f1bb1519SJakob Stoklund Olesen 7621231609SJakob Stoklund Olesen void CodeGenSubRegIndex::updateComponents(CodeGenRegBank &RegBank) { 7770a0bbcaSJakob Stoklund Olesen if (!TheDef) 7870a0bbcaSJakob Stoklund Olesen return; 793697143aSJakob Stoklund Olesen 8021231609SJakob Stoklund Olesen std::vector<Record*> Comps = TheDef->getValueAsListOfDefs("ComposedOf"); 813697143aSJakob Stoklund Olesen if (!Comps.empty()) { 8221231609SJakob Stoklund Olesen if (Comps.size() != 2) 83635debe8SJoerg Sonnenberger PrintFatalError(TheDef->getLoc(), 84635debe8SJoerg Sonnenberger "ComposedOf must have exactly two entries"); 8521231609SJakob Stoklund Olesen CodeGenSubRegIndex *A = RegBank.getSubRegIdx(Comps[0]); 8621231609SJakob Stoklund Olesen CodeGenSubRegIndex *B = RegBank.getSubRegIdx(Comps[1]); 8721231609SJakob Stoklund Olesen CodeGenSubRegIndex *X = A->addComposite(B, this); 8821231609SJakob Stoklund Olesen if (X) 89635debe8SJoerg Sonnenberger PrintFatalError(TheDef->getLoc(), "Ambiguous ComposedOf entries"); 9021231609SJakob Stoklund Olesen } 9121231609SJakob Stoklund Olesen 923697143aSJakob Stoklund Olesen std::vector<Record*> Parts = 933697143aSJakob Stoklund Olesen TheDef->getValueAsListOfDefs("CoveringSubRegIndices"); 943697143aSJakob Stoklund Olesen if (!Parts.empty()) { 953697143aSJakob Stoklund Olesen if (Parts.size() < 2) 96635debe8SJoerg Sonnenberger PrintFatalError(TheDef->getLoc(), 973697143aSJakob Stoklund Olesen "CoveredBySubRegs must have two or more entries"); 983697143aSJakob Stoklund Olesen SmallVector<CodeGenSubRegIndex*, 8> IdxParts; 994b13bfd9SJaved Absar for (Record *Part : Parts) 1004b13bfd9SJaved Absar IdxParts.push_back(RegBank.getSubRegIdx(Part)); 101afcff2d0SMatthias Braun setConcatenationOf(IdxParts); 1023697143aSJakob Stoklund Olesen } 1033697143aSJakob Stoklund Olesen } 1043697143aSJakob Stoklund Olesen 10591b5cf84SKrzysztof Parzyszek LaneBitmask CodeGenSubRegIndex::computeLaneMask() const { 106d346d487SJakob Stoklund Olesen // Already computed? 107ea9f8ce0SKrzysztof Parzyszek if (LaneMask.any()) 108d346d487SJakob Stoklund Olesen return LaneMask; 109d346d487SJakob Stoklund Olesen 110d346d487SJakob Stoklund Olesen // Recursion guard, shouldn't be required. 11191b5cf84SKrzysztof Parzyszek LaneMask = LaneBitmask::getAll(); 112d346d487SJakob Stoklund Olesen 113d346d487SJakob Stoklund Olesen // The lane mask is simply the union of all sub-indices. 11491b5cf84SKrzysztof Parzyszek LaneBitmask M; 1158f25d3bcSDavid Blaikie for (const auto &C : Composed) 1168f25d3bcSDavid Blaikie M |= C.second->computeLaneMask(); 117ea9f8ce0SKrzysztof Parzyszek assert(M.any() && "Missing lane mask, sub-register cycle?"); 118d346d487SJakob Stoklund Olesen LaneMask = M; 119d346d487SJakob Stoklund Olesen return LaneMask; 120d346d487SJakob Stoklund Olesen } 121d346d487SJakob Stoklund Olesen 122afcff2d0SMatthias Braun void CodeGenSubRegIndex::setConcatenationOf( 123afcff2d0SMatthias Braun ArrayRef<CodeGenSubRegIndex*> Parts) { 124abbc4a7fSMatthias Braun if (ConcatenationOf.empty()) 125afcff2d0SMatthias Braun ConcatenationOf.assign(Parts.begin(), Parts.end()); 126abbc4a7fSMatthias Braun else 127afcff2d0SMatthias Braun assert(std::equal(Parts.begin(), Parts.end(), 128afcff2d0SMatthias Braun ConcatenationOf.begin()) && "parts consistent"); 129afcff2d0SMatthias Braun } 130afcff2d0SMatthias Braun 131afcff2d0SMatthias Braun void CodeGenSubRegIndex::computeConcatTransitiveClosure() { 132afcff2d0SMatthias Braun for (SmallVectorImpl<CodeGenSubRegIndex*>::iterator 133afcff2d0SMatthias Braun I = ConcatenationOf.begin(); I != ConcatenationOf.end(); /*empty*/) { 134afcff2d0SMatthias Braun CodeGenSubRegIndex *SubIdx = *I; 135afcff2d0SMatthias Braun SubIdx->computeConcatTransitiveClosure(); 136afcff2d0SMatthias Braun #ifndef NDEBUG 137afcff2d0SMatthias Braun for (CodeGenSubRegIndex *SRI : SubIdx->ConcatenationOf) 138afcff2d0SMatthias Braun assert(SRI->ConcatenationOf.empty() && "No transitive closure?"); 139afcff2d0SMatthias Braun #endif 140afcff2d0SMatthias Braun 141afcff2d0SMatthias Braun if (SubIdx->ConcatenationOf.empty()) { 142afcff2d0SMatthias Braun ++I; 143afcff2d0SMatthias Braun } else { 144afcff2d0SMatthias Braun I = ConcatenationOf.erase(I); 145afcff2d0SMatthias Braun I = ConcatenationOf.insert(I, SubIdx->ConcatenationOf.begin(), 146afcff2d0SMatthias Braun SubIdx->ConcatenationOf.end()); 147afcff2d0SMatthias Braun I += SubIdx->ConcatenationOf.size(); 148afcff2d0SMatthias Braun } 149afcff2d0SMatthias Braun } 150afcff2d0SMatthias Braun } 151afcff2d0SMatthias Braun 152f1bb1519SJakob Stoklund Olesen //===----------------------------------------------------------------------===// 15368d6d8abSJakob Stoklund Olesen // CodeGenRegister 15468d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 15568d6d8abSJakob Stoklund Olesen 15684bd44ebSJakob Stoklund Olesen CodeGenRegister::CodeGenRegister(Record *R, unsigned Enum) 157892e4567SChristudasan Devadasan : TheDef(R), EnumValue(Enum), 158892e4567SChristudasan Devadasan CostPerUse(R->getValueAsListOfInts("CostPerUse")), 159f43b5995SJakob Stoklund Olesen CoveredBySubRegs(R->getValueAsBit("CoveredBySubRegs")), 160892e4567SChristudasan Devadasan HasDisjunctSubRegs(false), SubRegsComplete(false), 161892e4567SChristudasan Devadasan SuperRegsComplete(false), TopoSig(~0u) { 162eb0c510eSKrzysztof Parzyszek Artificial = R->getValueAsBit("isArtificial"); 163eb0c510eSKrzysztof Parzyszek } 16468d6d8abSJakob Stoklund Olesen 165c1e9087fSJakob Stoklund Olesen void CodeGenRegister::buildObjectGraph(CodeGenRegBank &RegBank) { 166c1e9087fSJakob Stoklund Olesen std::vector<Record*> SRIs = TheDef->getValueAsListOfDefs("SubRegIndices"); 167c1e9087fSJakob Stoklund Olesen std::vector<Record*> SRs = TheDef->getValueAsListOfDefs("SubRegs"); 168c1e9087fSJakob Stoklund Olesen 169c1e9087fSJakob Stoklund Olesen if (SRIs.size() != SRs.size()) 170635debe8SJoerg Sonnenberger PrintFatalError(TheDef->getLoc(), 171c1e9087fSJakob Stoklund Olesen "SubRegs and SubRegIndices must have the same size"); 172c1e9087fSJakob Stoklund Olesen 173c1e9087fSJakob Stoklund Olesen for (unsigned i = 0, e = SRIs.size(); i != e; ++i) { 174c1e9087fSJakob Stoklund Olesen ExplicitSubRegIndices.push_back(RegBank.getSubRegIdx(SRIs[i])); 175c1e9087fSJakob Stoklund Olesen ExplicitSubRegs.push_back(RegBank.getReg(SRs[i])); 176c1e9087fSJakob Stoklund Olesen } 177c08df9e5SJakob Stoklund Olesen 178c08df9e5SJakob Stoklund Olesen // Also compute leading super-registers. Each register has a list of 179c08df9e5SJakob Stoklund Olesen // covered-by-subregs super-registers where it appears as the first explicit 180c08df9e5SJakob Stoklund Olesen // sub-register. 181c08df9e5SJakob Stoklund Olesen // 182c08df9e5SJakob Stoklund Olesen // This is used by computeSecondarySubRegs() to find candidates. 183c08df9e5SJakob Stoklund Olesen if (CoveredBySubRegs && !ExplicitSubRegs.empty()) 184c08df9e5SJakob Stoklund Olesen ExplicitSubRegs.front()->LeadingSuperRegs.push_back(this); 185534848b1SJakob Stoklund Olesen 186bde91766SBenjamin Kramer // Add ad hoc alias links. This is a symmetric relationship between two 187534848b1SJakob Stoklund Olesen // registers, so build a symmetric graph by adding links in both ends. 188534848b1SJakob Stoklund Olesen std::vector<Record*> Aliases = TheDef->getValueAsListOfDefs("Aliases"); 1894b13bfd9SJaved Absar for (Record *Alias : Aliases) { 1904b13bfd9SJaved Absar CodeGenRegister *Reg = RegBank.getReg(Alias); 191534848b1SJakob Stoklund Olesen ExplicitAliases.push_back(Reg); 192534848b1SJakob Stoklund Olesen Reg->ExplicitAliases.push_back(this); 193534848b1SJakob Stoklund Olesen } 194c1e9087fSJakob Stoklund Olesen } 195c1e9087fSJakob Stoklund Olesen 19650be8e44SKazu Hirata StringRef CodeGenRegister::getName() const { 1975be22a12SMichael Ilseman assert(TheDef && "no def"); 19868d6d8abSJakob Stoklund Olesen return TheDef->getName(); 19968d6d8abSJakob Stoklund Olesen } 20068d6d8abSJakob Stoklund Olesen 2011d7a2c57SAndrew Trick namespace { 202a3fe70d2SEugene Zelenko 2031d7a2c57SAndrew Trick // Iterate over all register units in a set of registers. 2041d7a2c57SAndrew Trick class RegUnitIterator { 205be2edf30SOwen Anderson CodeGenRegister::Vec::const_iterator RegI, RegE; 206a366d7b2SOwen Anderson CodeGenRegister::RegUnitList::iterator UnitI, UnitE; 2071d7a2c57SAndrew Trick 2081d7a2c57SAndrew Trick public: 209be2edf30SOwen Anderson RegUnitIterator(const CodeGenRegister::Vec &Regs): 210a3fe70d2SEugene Zelenko RegI(Regs.begin()), RegE(Regs.end()) { 2111d7a2c57SAndrew Trick 2121d7a2c57SAndrew Trick if (RegI != RegE) { 2131d7a2c57SAndrew Trick UnitI = (*RegI)->getRegUnits().begin(); 2141d7a2c57SAndrew Trick UnitE = (*RegI)->getRegUnits().end(); 2151d7a2c57SAndrew Trick advance(); 2161d7a2c57SAndrew Trick } 2171d7a2c57SAndrew Trick } 2181d7a2c57SAndrew Trick 2191d7a2c57SAndrew Trick bool isValid() const { return UnitI != UnitE; } 2201d7a2c57SAndrew Trick 221393f432dSBill Wendling unsigned operator* () const { assert(isValid()); return *UnitI; } 2221d7a2c57SAndrew Trick 2231d7a2c57SAndrew Trick const CodeGenRegister *getReg() const { assert(isValid()); return *RegI; } 2241d7a2c57SAndrew Trick 2251d7a2c57SAndrew Trick /// Preincrement. Move to the next unit. 2261d7a2c57SAndrew Trick void operator++() { 2271d7a2c57SAndrew Trick assert(isValid() && "Cannot advance beyond the last operand"); 2281d7a2c57SAndrew Trick ++UnitI; 2291d7a2c57SAndrew Trick advance(); 2301d7a2c57SAndrew Trick } 2311d7a2c57SAndrew Trick 2321d7a2c57SAndrew Trick protected: 2331d7a2c57SAndrew Trick void advance() { 2341d7a2c57SAndrew Trick while (UnitI == UnitE) { 2351d7a2c57SAndrew Trick if (++RegI == RegE) 2361d7a2c57SAndrew Trick break; 2371d7a2c57SAndrew Trick UnitI = (*RegI)->getRegUnits().begin(); 2381d7a2c57SAndrew Trick UnitE = (*RegI)->getRegUnits().end(); 2391d7a2c57SAndrew Trick } 2401d7a2c57SAndrew Trick } 2411d7a2c57SAndrew Trick }; 242a3fe70d2SEugene Zelenko 243a3fe70d2SEugene Zelenko } // end anonymous namespace 2441d7a2c57SAndrew Trick 2451d7a2c57SAndrew Trick // Return true of this unit appears in RegUnits. 2461d7a2c57SAndrew Trick static bool hasRegUnit(CodeGenRegister::RegUnitList &RegUnits, unsigned Unit) { 247a366d7b2SOwen Anderson return RegUnits.test(Unit); 2481d7a2c57SAndrew Trick } 2491d7a2c57SAndrew Trick 2501d7a2c57SAndrew Trick // Inherit register units from subregisters. 2511d7a2c57SAndrew Trick // Return true if the RegUnits changed. 2521d7a2c57SAndrew Trick bool CodeGenRegister::inheritRegUnits(CodeGenRegBank &RegBank) { 253a366d7b2SOwen Anderson bool changed = false; 2544b13bfd9SJaved Absar for (const auto &SubReg : SubRegs) { 2554b13bfd9SJaved Absar CodeGenRegister *SR = SubReg.second; 2561d7a2c57SAndrew Trick // Merge the subregister's units into this register's RegUnits. 257a366d7b2SOwen Anderson changed |= (RegUnits |= SR->RegUnits); 2581d7a2c57SAndrew Trick } 259441b7ac9SOwen Anderson 260a366d7b2SOwen Anderson return changed; 2611d7a2c57SAndrew Trick } 2621d7a2c57SAndrew Trick 26384bd44ebSJakob Stoklund Olesen const CodeGenRegister::SubRegMap & 2647d1fa380SJakob Stoklund Olesen CodeGenRegister::computeSubRegs(CodeGenRegBank &RegBank) { 26584bd44ebSJakob Stoklund Olesen // Only compute this map once. 26684bd44ebSJakob Stoklund Olesen if (SubRegsComplete) 26784bd44ebSJakob Stoklund Olesen return SubRegs; 26884bd44ebSJakob Stoklund Olesen SubRegsComplete = true; 26984bd44ebSJakob Stoklund Olesen 270a25e13aaSMatthias Braun HasDisjunctSubRegs = ExplicitSubRegs.size() > 1; 271a25e13aaSMatthias Braun 272c1e9087fSJakob Stoklund Olesen // First insert the explicit subregs and make sure they are fully indexed. 273c1e9087fSJakob Stoklund Olesen for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 274c1e9087fSJakob Stoklund Olesen CodeGenRegister *SR = ExplicitSubRegs[i]; 275c1e9087fSJakob Stoklund Olesen CodeGenSubRegIndex *Idx = ExplicitSubRegIndices[i]; 276eb0c510eSKrzysztof Parzyszek if (!SR->Artificial) 277eb0c510eSKrzysztof Parzyszek Idx->Artificial = false; 278f1bb1519SJakob Stoklund Olesen if (!SubRegs.insert(std::make_pair(Idx, SR)).second) 279635debe8SJoerg Sonnenberger PrintFatalError(TheDef->getLoc(), "SubRegIndex " + Idx->getName() + 28084bd44ebSJakob Stoklund Olesen " appears twice in Register " + getName()); 2819b41e5dbSJakob Stoklund Olesen // Map explicit sub-registers first, so the names take precedence. 2829b41e5dbSJakob Stoklund Olesen // The inherited sub-registers are mapped below. 2839b41e5dbSJakob Stoklund Olesen SubReg2Idx.insert(std::make_pair(SR, Idx)); 28484bd44ebSJakob Stoklund Olesen } 28584bd44ebSJakob Stoklund Olesen 28684bd44ebSJakob Stoklund Olesen // Keep track of inherited subregs and how they can be reached. 28721231609SJakob Stoklund Olesen SmallPtrSet<CodeGenRegister*, 8> Orphans; 28884bd44ebSJakob Stoklund Olesen 28921231609SJakob Stoklund Olesen // Clone inherited subregs and place duplicate entries in Orphans. 29084bd44ebSJakob Stoklund Olesen // Here the order is important - earlier subregs take precedence. 2914b13bfd9SJaved Absar for (CodeGenRegister *ESR : ExplicitSubRegs) { 2924b13bfd9SJaved Absar const SubRegMap &Map = ESR->computeSubRegs(RegBank); 2934b13bfd9SJaved Absar HasDisjunctSubRegs |= ESR->HasDisjunctSubRegs; 294d2b4713eSJakob Stoklund Olesen 2954b13bfd9SJaved Absar for (const auto &SR : Map) { 2964b13bfd9SJaved Absar if (!SubRegs.insert(SR).second) 2974b13bfd9SJaved Absar Orphans.insert(SR.second); 298d2b4713eSJakob Stoklund Olesen } 29984bd44ebSJakob Stoklund Olesen } 30084bd44ebSJakob Stoklund Olesen 30121231609SJakob Stoklund Olesen // Expand any composed subreg indices. 30221231609SJakob Stoklund Olesen // If dsub_2 has ComposedOf = [qsub_1, dsub_0], and this register has a 30321231609SJakob Stoklund Olesen // qsub_1 subreg, add a dsub_2 subreg. Keep growing Indices and process 30421231609SJakob Stoklund Olesen // expanded subreg indices recursively. 305c1e9087fSJakob Stoklund Olesen SmallVector<CodeGenSubRegIndex*, 8> Indices = ExplicitSubRegIndices; 30621231609SJakob Stoklund Olesen for (unsigned i = 0; i != Indices.size(); ++i) { 30721231609SJakob Stoklund Olesen CodeGenSubRegIndex *Idx = Indices[i]; 30821231609SJakob Stoklund Olesen const CodeGenSubRegIndex::CompMap &Comps = Idx->getComposites(); 30921231609SJakob Stoklund Olesen CodeGenRegister *SR = SubRegs[Idx]; 3107d1fa380SJakob Stoklund Olesen const SubRegMap &Map = SR->computeSubRegs(RegBank); 31121231609SJakob Stoklund Olesen 31221231609SJakob Stoklund Olesen // Look at the possible compositions of Idx. 31321231609SJakob Stoklund Olesen // They may not all be supported by SR. 314*e6cf3d64SCoelacanthus for (auto Comp : Comps) { 315*e6cf3d64SCoelacanthus SubRegMap::const_iterator SRI = Map.find(Comp.first); 31621231609SJakob Stoklund Olesen if (SRI == Map.end()) 31721231609SJakob Stoklund Olesen continue; // Idx + I->first doesn't exist in SR. 31821231609SJakob Stoklund Olesen // Add I->second as a name for the subreg SRI->second, assuming it is 31921231609SJakob Stoklund Olesen // orphaned, and the name isn't already used for something else. 320*e6cf3d64SCoelacanthus if (SubRegs.count(Comp.second) || !Orphans.erase(SRI->second)) 32121231609SJakob Stoklund Olesen continue; 32221231609SJakob Stoklund Olesen // We found a new name for the orphaned sub-register. 323*e6cf3d64SCoelacanthus SubRegs.insert(std::make_pair(Comp.second, SRI->second)); 324*e6cf3d64SCoelacanthus Indices.push_back(Comp.second); 32521231609SJakob Stoklund Olesen } 32621231609SJakob Stoklund Olesen } 32721231609SJakob Stoklund Olesen 32884bd44ebSJakob Stoklund Olesen // Now Orphans contains the inherited subregisters without a direct index. 32984bd44ebSJakob Stoklund Olesen // Create inferred indexes for all missing entries. 33021231609SJakob Stoklund Olesen // Work backwards in the Indices vector in order to compose subregs bottom-up. 33121231609SJakob Stoklund Olesen // Consider this subreg sequence: 33221231609SJakob Stoklund Olesen // 33321231609SJakob Stoklund Olesen // qsub_1 -> dsub_0 -> ssub_0 33421231609SJakob Stoklund Olesen // 33521231609SJakob Stoklund Olesen // The qsub_1 -> dsub_0 composition becomes dsub_2, so the ssub_0 register 33621231609SJakob Stoklund Olesen // can be reached in two different ways: 33721231609SJakob Stoklund Olesen // 33821231609SJakob Stoklund Olesen // qsub_1 -> ssub_0 33921231609SJakob Stoklund Olesen // dsub_2 -> ssub_0 34021231609SJakob Stoklund Olesen // 34121231609SJakob Stoklund Olesen // We pick the latter composition because another register may have [dsub_0, 342bde91766SBenjamin Kramer // dsub_1, dsub_2] subregs without necessarily having a qsub_1 subreg. The 34321231609SJakob Stoklund Olesen // dsub_2 -> ssub_0 composition can be shared. 34421231609SJakob Stoklund Olesen while (!Indices.empty() && !Orphans.empty()) { 34521231609SJakob Stoklund Olesen CodeGenSubRegIndex *Idx = Indices.pop_back_val(); 34621231609SJakob Stoklund Olesen CodeGenRegister *SR = SubRegs[Idx]; 3477d1fa380SJakob Stoklund Olesen const SubRegMap &Map = SR->computeSubRegs(RegBank); 3484b13bfd9SJaved Absar for (const auto &SubReg : Map) 3494b13bfd9SJaved Absar if (Orphans.erase(SubReg.second)) 3504b13bfd9SJaved Absar SubRegs[RegBank.getCompositeSubRegIndex(Idx, SubReg.first)] = SubReg.second; 35184bd44ebSJakob Stoklund Olesen } 3521a004ca0SAndrew Trick 3539b41e5dbSJakob Stoklund Olesen // Compute the inverse SubReg -> Idx map. 3544b13bfd9SJaved Absar for (const auto &SubReg : SubRegs) { 3554b13bfd9SJaved Absar if (SubReg.second == this) { 356d7b66968SJakob Stoklund Olesen ArrayRef<SMLoc> Loc; 35759959363SJakob Stoklund Olesen if (TheDef) 35859959363SJakob Stoklund Olesen Loc = TheDef->getLoc(); 359635debe8SJoerg Sonnenberger PrintFatalError(Loc, "Register " + getName() + 36059959363SJakob Stoklund Olesen " has itself as a sub-register"); 36159959363SJakob Stoklund Olesen } 3629ae96c7aSJakob Stoklund Olesen 3639ae96c7aSJakob Stoklund Olesen // Compute AllSuperRegsCovered. 3649ae96c7aSJakob Stoklund Olesen if (!CoveredBySubRegs) 3654b13bfd9SJaved Absar SubReg.first->AllSuperRegsCovered = false; 3669ae96c7aSJakob Stoklund Olesen 36759959363SJakob Stoklund Olesen // Ensure that every sub-register has a unique name. 36859959363SJakob Stoklund Olesen DenseMap<const CodeGenRegister*, CodeGenSubRegIndex*>::iterator Ins = 3694b13bfd9SJaved Absar SubReg2Idx.insert(std::make_pair(SubReg.second, SubReg.first)).first; 3704b13bfd9SJaved Absar if (Ins->second == SubReg.first) 3719b41e5dbSJakob Stoklund Olesen continue; 3724b13bfd9SJaved Absar // Trouble: Two different names for SubReg.second. 373d7b66968SJakob Stoklund Olesen ArrayRef<SMLoc> Loc; 37459959363SJakob Stoklund Olesen if (TheDef) 37559959363SJakob Stoklund Olesen Loc = TheDef->getLoc(); 376635debe8SJoerg Sonnenberger PrintFatalError(Loc, "Sub-register can't have two names: " + 3774b13bfd9SJaved Absar SubReg.second->getName() + " available as " + 3784b13bfd9SJaved Absar SubReg.first->getName() + " and " + Ins->second->getName()); 3799b41e5dbSJakob Stoklund Olesen } 3809b41e5dbSJakob Stoklund Olesen 381c08df9e5SJakob Stoklund Olesen // Derive possible names for sub-register concatenations from any explicit 382c08df9e5SJakob Stoklund Olesen // sub-registers. By doing this before computeSecondarySubRegs(), we ensure 383c08df9e5SJakob Stoklund Olesen // that getConcatSubRegIndex() won't invent any concatenated indices that the 384c08df9e5SJakob Stoklund Olesen // user already specified. 385c08df9e5SJakob Stoklund Olesen for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 386c08df9e5SJakob Stoklund Olesen CodeGenRegister *SR = ExplicitSubRegs[i]; 387fd974949SKrzysztof Parzyszek if (!SR->CoveredBySubRegs || SR->ExplicitSubRegs.size() <= 1 || 388fd974949SKrzysztof Parzyszek SR->Artificial) 389c08df9e5SJakob Stoklund Olesen continue; 390c08df9e5SJakob Stoklund Olesen 391c08df9e5SJakob Stoklund Olesen // SR is composed of multiple sub-regs. Find their names in this register. 392c08df9e5SJakob Stoklund Olesen SmallVector<CodeGenSubRegIndex*, 8> Parts; 393fd974949SKrzysztof Parzyszek for (unsigned j = 0, e = SR->ExplicitSubRegs.size(); j != e; ++j) { 394fd974949SKrzysztof Parzyszek CodeGenSubRegIndex &I = *SR->ExplicitSubRegIndices[j]; 395fd974949SKrzysztof Parzyszek if (!I.Artificial) 396c08df9e5SJakob Stoklund Olesen Parts.push_back(getSubRegIndex(SR->ExplicitSubRegs[j])); 397fd974949SKrzysztof Parzyszek } 398c08df9e5SJakob Stoklund Olesen 399c08df9e5SJakob Stoklund Olesen // Offer this as an existing spelling for the concatenation of Parts. 400afcff2d0SMatthias Braun CodeGenSubRegIndex &Idx = *ExplicitSubRegIndices[i]; 401afcff2d0SMatthias Braun Idx.setConcatenationOf(Parts); 402c08df9e5SJakob Stoklund Olesen } 403c08df9e5SJakob Stoklund Olesen 404066fba1aSJakob Stoklund Olesen // Initialize RegUnitList. Because getSubRegs is called recursively, this 405066fba1aSJakob Stoklund Olesen // processes the register hierarchy in postorder. 4061a004ca0SAndrew Trick // 407066fba1aSJakob Stoklund Olesen // Inherit all sub-register units. It is good enough to look at the explicit 408066fba1aSJakob Stoklund Olesen // sub-registers, the other registers won't contribute any more units. 409066fba1aSJakob Stoklund Olesen for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 410066fba1aSJakob Stoklund Olesen CodeGenRegister *SR = ExplicitSubRegs[i]; 411a366d7b2SOwen Anderson RegUnits |= SR->RegUnits; 412066fba1aSJakob Stoklund Olesen } 413066fba1aSJakob Stoklund Olesen 414066fba1aSJakob Stoklund Olesen // Absent any ad hoc aliasing, we create one register unit per leaf register. 415066fba1aSJakob Stoklund Olesen // These units correspond to the maximal cliques in the register overlap 416066fba1aSJakob Stoklund Olesen // graph which is optimal. 417066fba1aSJakob Stoklund Olesen // 418066fba1aSJakob Stoklund Olesen // When there is ad hoc aliasing, we simply create one unit per edge in the 419066fba1aSJakob Stoklund Olesen // undirected ad hoc aliasing graph. Technically, we could do better by 420066fba1aSJakob Stoklund Olesen // identifying maximal cliques in the ad hoc graph, but cliques larger than 2 421066fba1aSJakob Stoklund Olesen // are extremely rare anyway (I've never seen one), so we don't bother with 422066fba1aSJakob Stoklund Olesen // the added complexity. 423066fba1aSJakob Stoklund Olesen for (unsigned i = 0, e = ExplicitAliases.size(); i != e; ++i) { 424066fba1aSJakob Stoklund Olesen CodeGenRegister *AR = ExplicitAliases[i]; 425066fba1aSJakob Stoklund Olesen // Only visit each edge once. 426066fba1aSJakob Stoklund Olesen if (AR->SubRegsComplete) 427066fba1aSJakob Stoklund Olesen continue; 428066fba1aSJakob Stoklund Olesen // Create a RegUnit representing this alias edge, and add it to both 429066fba1aSJakob Stoklund Olesen // registers. 430095f22afSJakob Stoklund Olesen unsigned Unit = RegBank.newRegUnit(this, AR); 431a366d7b2SOwen Anderson RegUnits.set(Unit); 432a366d7b2SOwen Anderson AR->RegUnits.set(Unit); 433066fba1aSJakob Stoklund Olesen } 434066fba1aSJakob Stoklund Olesen 435066fba1aSJakob Stoklund Olesen // Finally, create units for leaf registers without ad hoc aliases. Note that 436066fba1aSJakob Stoklund Olesen // a leaf register with ad hoc aliases doesn't get its own unit - it isn't 437066fba1aSJakob Stoklund Olesen // necessary. This means the aliasing leaf registers can share a single unit. 438066fba1aSJakob Stoklund Olesen if (RegUnits.empty()) 439a366d7b2SOwen Anderson RegUnits.set(RegBank.newRegUnit(this)); 440066fba1aSJakob Stoklund Olesen 4417f381bd2SJakob Stoklund Olesen // We have now computed the native register units. More may be adopted later 4427f381bd2SJakob Stoklund Olesen // for balancing purposes. 443a366d7b2SOwen Anderson NativeRegUnits = RegUnits; 4447f381bd2SJakob Stoklund Olesen 44584bd44ebSJakob Stoklund Olesen return SubRegs; 44684bd44ebSJakob Stoklund Olesen } 44784bd44ebSJakob Stoklund Olesen 448c08df9e5SJakob Stoklund Olesen // In a register that is covered by its sub-registers, try to find redundant 449c08df9e5SJakob Stoklund Olesen // sub-registers. For example: 450c08df9e5SJakob Stoklund Olesen // 451c08df9e5SJakob Stoklund Olesen // QQ0 = {Q0, Q1} 452c08df9e5SJakob Stoklund Olesen // Q0 = {D0, D1} 453c08df9e5SJakob Stoklund Olesen // Q1 = {D2, D3} 454c08df9e5SJakob Stoklund Olesen // 455c08df9e5SJakob Stoklund Olesen // We can infer that D1_D2 is also a sub-register, even if it wasn't named in 456c08df9e5SJakob Stoklund Olesen // the register definition. 457c08df9e5SJakob Stoklund Olesen // 458c08df9e5SJakob Stoklund Olesen // The explicitly specified registers form a tree. This function discovers 459c08df9e5SJakob Stoklund Olesen // sub-register relationships that would force a DAG. 460c08df9e5SJakob Stoklund Olesen // 461c08df9e5SJakob Stoklund Olesen void CodeGenRegister::computeSecondarySubRegs(CodeGenRegBank &RegBank) { 462c08df9e5SJakob Stoklund Olesen SmallVector<SubRegMap::value_type, 8> NewSubRegs; 463c08df9e5SJakob Stoklund Olesen 464afcff2d0SMatthias Braun std::queue<std::pair<CodeGenSubRegIndex*,CodeGenRegister*>> SubRegQueue; 465afcff2d0SMatthias Braun for (std::pair<CodeGenSubRegIndex*,CodeGenRegister*> P : SubRegs) 466afcff2d0SMatthias Braun SubRegQueue.push(P); 467afcff2d0SMatthias Braun 468c08df9e5SJakob Stoklund Olesen // Look at the leading super-registers of each sub-register. Those are the 469c08df9e5SJakob Stoklund Olesen // candidates for new sub-registers, assuming they are fully contained in 470c08df9e5SJakob Stoklund Olesen // this register. 471afcff2d0SMatthias Braun while (!SubRegQueue.empty()) { 472afcff2d0SMatthias Braun CodeGenSubRegIndex *SubRegIdx; 473afcff2d0SMatthias Braun const CodeGenRegister *SubReg; 474afcff2d0SMatthias Braun std::tie(SubRegIdx, SubReg) = SubRegQueue.front(); 475afcff2d0SMatthias Braun SubRegQueue.pop(); 476afcff2d0SMatthias Braun 477c08df9e5SJakob Stoklund Olesen const CodeGenRegister::SuperRegList &Leads = SubReg->LeadingSuperRegs; 478c08df9e5SJakob Stoklund Olesen for (unsigned i = 0, e = Leads.size(); i != e; ++i) { 479c08df9e5SJakob Stoklund Olesen CodeGenRegister *Cand = const_cast<CodeGenRegister*>(Leads[i]); 480c08df9e5SJakob Stoklund Olesen // Already got this sub-register? 481c08df9e5SJakob Stoklund Olesen if (Cand == this || getSubRegIndex(Cand)) 482c08df9e5SJakob Stoklund Olesen continue; 483c08df9e5SJakob Stoklund Olesen // Check if each component of Cand is already a sub-register. 484c08df9e5SJakob Stoklund Olesen assert(!Cand->ExplicitSubRegs.empty() && 485c08df9e5SJakob Stoklund Olesen "Super-register has no sub-registers"); 486afcff2d0SMatthias Braun if (Cand->ExplicitSubRegs.size() == 1) 487afcff2d0SMatthias Braun continue; 488afcff2d0SMatthias Braun SmallVector<CodeGenSubRegIndex*, 8> Parts; 489afcff2d0SMatthias Braun // We know that the first component is (SubRegIdx,SubReg). However we 490afcff2d0SMatthias Braun // may still need to split it into smaller subregister parts. 491abbc4a7fSMatthias Braun assert(Cand->ExplicitSubRegs[0] == SubReg && "LeadingSuperRegs correct"); 492abbc4a7fSMatthias Braun assert(getSubRegIndex(SubReg) == SubRegIdx && "LeadingSuperRegs correct"); 493afcff2d0SMatthias Braun for (CodeGenRegister *SubReg : Cand->ExplicitSubRegs) { 494afcff2d0SMatthias Braun if (CodeGenSubRegIndex *SubRegIdx = getSubRegIndex(SubReg)) { 4955d3f3d3aSKazu Hirata if (SubRegIdx->ConcatenationOf.empty()) 496afcff2d0SMatthias Braun Parts.push_back(SubRegIdx); 4975d3f3d3aSKazu Hirata else 4985d3f3d3aSKazu Hirata append_range(Parts, SubRegIdx->ConcatenationOf); 499afcff2d0SMatthias Braun } else { 500c08df9e5SJakob Stoklund Olesen // Sub-register doesn't exist. 501c08df9e5SJakob Stoklund Olesen Parts.clear(); 502c08df9e5SJakob Stoklund Olesen break; 503c08df9e5SJakob Stoklund Olesen } 504c08df9e5SJakob Stoklund Olesen } 505afcff2d0SMatthias Braun // There is nothing to do if some Cand sub-register is not part of this 506afcff2d0SMatthias Braun // register. 507afcff2d0SMatthias Braun if (Parts.empty()) 508c08df9e5SJakob Stoklund Olesen continue; 509c08df9e5SJakob Stoklund Olesen 510c08df9e5SJakob Stoklund Olesen // Each part of Cand is a sub-register of this. Make the full Cand also 511c08df9e5SJakob Stoklund Olesen // a sub-register with a concatenated sub-register index. 512c08df9e5SJakob Stoklund Olesen CodeGenSubRegIndex *Concat = RegBank.getConcatSubRegIndex(Parts); 513afcff2d0SMatthias Braun std::pair<CodeGenSubRegIndex*,CodeGenRegister*> NewSubReg = 514afcff2d0SMatthias Braun std::make_pair(Concat, Cand); 515c08df9e5SJakob Stoklund Olesen 516afcff2d0SMatthias Braun if (!SubRegs.insert(NewSubReg).second) 517c08df9e5SJakob Stoklund Olesen continue; 518c08df9e5SJakob Stoklund Olesen 519afcff2d0SMatthias Braun // We inserted a new subregister. 520afcff2d0SMatthias Braun NewSubRegs.push_back(NewSubReg); 521afcff2d0SMatthias Braun SubRegQueue.push(NewSubReg); 522afcff2d0SMatthias Braun SubReg2Idx.insert(std::make_pair(Cand, Concat)); 523afcff2d0SMatthias Braun } 524c08df9e5SJakob Stoklund Olesen } 525c08df9e5SJakob Stoklund Olesen 526c08df9e5SJakob Stoklund Olesen // Create sub-register index composition maps for the synthesized indices. 527c08df9e5SJakob Stoklund Olesen for (unsigned i = 0, e = NewSubRegs.size(); i != e; ++i) { 528c08df9e5SJakob Stoklund Olesen CodeGenSubRegIndex *NewIdx = NewSubRegs[i].first; 529c08df9e5SJakob Stoklund Olesen CodeGenRegister *NewSubReg = NewSubRegs[i].second; 530*e6cf3d64SCoelacanthus for (auto SubReg : NewSubReg->SubRegs) { 531*e6cf3d64SCoelacanthus CodeGenSubRegIndex *SubIdx = getSubRegIndex(SubReg.second); 532c08df9e5SJakob Stoklund Olesen if (!SubIdx) 533635debe8SJoerg Sonnenberger PrintFatalError(TheDef->getLoc(), "No SubRegIndex for " + 534*e6cf3d64SCoelacanthus SubReg.second->getName() + 535*e6cf3d64SCoelacanthus " in " + getName()); 536*e6cf3d64SCoelacanthus NewIdx->addComposite(SubReg.first, SubIdx); 537c08df9e5SJakob Stoklund Olesen } 538c08df9e5SJakob Stoklund Olesen } 539c08df9e5SJakob Stoklund Olesen } 540c08df9e5SJakob Stoklund Olesen 54150ecd0ffSJakob Stoklund Olesen void CodeGenRegister::computeSuperRegs(CodeGenRegBank &RegBank) { 5423f3eb180SJakob Stoklund Olesen // Only visit each register once. 5433f3eb180SJakob Stoklund Olesen if (SuperRegsComplete) 5443f3eb180SJakob Stoklund Olesen return; 5453f3eb180SJakob Stoklund Olesen SuperRegsComplete = true; 5463f3eb180SJakob Stoklund Olesen 5473f3eb180SJakob Stoklund Olesen // Make sure all sub-registers have been visited first, so the super-reg 5483f3eb180SJakob Stoklund Olesen // lists will be topologically ordered. 549*e6cf3d64SCoelacanthus for (auto SubReg : SubRegs) 550*e6cf3d64SCoelacanthus SubReg.second->computeSuperRegs(RegBank); 5513f3eb180SJakob Stoklund Olesen 5523f3eb180SJakob Stoklund Olesen // Now add this as a super-register on all sub-registers. 55350ecd0ffSJakob Stoklund Olesen // Also compute the TopoSigId in post-order. 55450ecd0ffSJakob Stoklund Olesen TopoSigId Id; 555*e6cf3d64SCoelacanthus for (auto SubReg : SubRegs) { 55650ecd0ffSJakob Stoklund Olesen // Topological signature computed from SubIdx, TopoId(SubReg). 55750ecd0ffSJakob Stoklund Olesen // Loops and idempotent indices have TopoSig = ~0u. 558*e6cf3d64SCoelacanthus Id.push_back(SubReg.first->EnumValue); 559*e6cf3d64SCoelacanthus Id.push_back(SubReg.second->TopoSig); 56050ecd0ffSJakob Stoklund Olesen 5613f3eb180SJakob Stoklund Olesen // Don't add duplicate entries. 562*e6cf3d64SCoelacanthus if (!SubReg.second->SuperRegs.empty() && 563*e6cf3d64SCoelacanthus SubReg.second->SuperRegs.back() == this) 5643f3eb180SJakob Stoklund Olesen continue; 565*e6cf3d64SCoelacanthus SubReg.second->SuperRegs.push_back(this); 5663f3eb180SJakob Stoklund Olesen } 56750ecd0ffSJakob Stoklund Olesen TopoSig = RegBank.getTopoSig(Id); 5683f3eb180SJakob Stoklund Olesen } 5693f3eb180SJakob Stoklund Olesen 570d2b4713eSJakob Stoklund Olesen void 57100296815SJakob Stoklund Olesen CodeGenRegister::addSubRegsPreOrder(SetVector<const CodeGenRegister*> &OSet, 572f1bb1519SJakob Stoklund Olesen CodeGenRegBank &RegBank) const { 573d2b4713eSJakob Stoklund Olesen assert(SubRegsComplete && "Must precompute sub-registers"); 574c1e9087fSJakob Stoklund Olesen for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 575c1e9087fSJakob Stoklund Olesen CodeGenRegister *SR = ExplicitSubRegs[i]; 576d2b4713eSJakob Stoklund Olesen if (OSet.insert(SR)) 577f1bb1519SJakob Stoklund Olesen SR->addSubRegsPreOrder(OSet, RegBank); 578d2b4713eSJakob Stoklund Olesen } 579c08df9e5SJakob Stoklund Olesen // Add any secondary sub-registers that weren't part of the explicit tree. 580*e6cf3d64SCoelacanthus for (auto SubReg : SubRegs) 581*e6cf3d64SCoelacanthus OSet.insert(SubReg.second); 582d2b4713eSJakob Stoklund Olesen } 583d2b4713eSJakob Stoklund Olesen 5841d7a2c57SAndrew Trick // Get the sum of this register's unit weights. 5851d7a2c57SAndrew Trick unsigned CodeGenRegister::getWeight(const CodeGenRegBank &RegBank) const { 5861d7a2c57SAndrew Trick unsigned Weight = 0; 587*e6cf3d64SCoelacanthus for (unsigned RegUnit : RegUnits) { 588*e6cf3d64SCoelacanthus Weight += RegBank.getRegUnit(RegUnit).Weight; 5891d7a2c57SAndrew Trick } 5901d7a2c57SAndrew Trick return Weight; 5911d7a2c57SAndrew Trick } 5921d7a2c57SAndrew Trick 59368d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 5943bd1b65eSJakob Stoklund Olesen // RegisterTuples 5953bd1b65eSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 5963bd1b65eSJakob Stoklund Olesen 5973bd1b65eSJakob Stoklund Olesen // A RegisterTuples def is used to generate pseudo-registers from lists of 5983bd1b65eSJakob Stoklund Olesen // sub-registers. We provide a SetTheory expander class that returns the new 5993bd1b65eSJakob Stoklund Olesen // registers. 6003bd1b65eSJakob Stoklund Olesen namespace { 601a3fe70d2SEugene Zelenko 6023bd1b65eSJakob Stoklund Olesen struct TupleExpander : SetTheory::Expander { 6036c21b3b5SFlorian Hahn // Reference to SynthDefs in the containing CodeGenRegBank, to keep track of 6046c21b3b5SFlorian Hahn // the synthesized definitions for their lifetime. 6056c21b3b5SFlorian Hahn std::vector<std::unique_ptr<Record>> &SynthDefs; 6066c21b3b5SFlorian Hahn 6076c21b3b5SFlorian Hahn TupleExpander(std::vector<std::unique_ptr<Record>> &SynthDefs) 6086c21b3b5SFlorian Hahn : SynthDefs(SynthDefs) {} 6096c21b3b5SFlorian Hahn 610716b0730SCraig Topper void expand(SetTheory &ST, Record *Def, SetTheory::RecSet &Elts) override { 6113bd1b65eSJakob Stoklund Olesen std::vector<Record*> Indices = Def->getValueAsListOfDefs("SubRegIndices"); 6123bd1b65eSJakob Stoklund Olesen unsigned Dim = Indices.size(); 613af8ee2cdSDavid Greene ListInit *SubRegs = Def->getValueAsListInit("SubRegs"); 614664f6a04SCraig Topper if (Dim != SubRegs->size()) 615635debe8SJoerg Sonnenberger PrintFatalError(Def->getLoc(), "SubRegIndices and SubRegs size mismatch"); 6163bd1b65eSJakob Stoklund Olesen if (Dim < 2) 617635debe8SJoerg Sonnenberger PrintFatalError(Def->getLoc(), 618635debe8SJoerg Sonnenberger "Tuples must have at least 2 sub-registers"); 6193bd1b65eSJakob Stoklund Olesen 6203bd1b65eSJakob Stoklund Olesen // Evaluate the sub-register lists to be zipped. 6213bd1b65eSJakob Stoklund Olesen unsigned Length = ~0u; 6223bd1b65eSJakob Stoklund Olesen SmallVector<SetTheory::RecSet, 4> Lists(Dim); 6233bd1b65eSJakob Stoklund Olesen for (unsigned i = 0; i != Dim; ++i) { 62470909373SJoerg Sonnenberger ST.evaluate(SubRegs->getElement(i), Lists[i], Def->getLoc()); 6253bd1b65eSJakob Stoklund Olesen Length = std::min(Length, unsigned(Lists[i].size())); 6263bd1b65eSJakob Stoklund Olesen } 6273bd1b65eSJakob Stoklund Olesen 6283bd1b65eSJakob Stoklund Olesen if (Length == 0) 6293bd1b65eSJakob Stoklund Olesen return; 6303bd1b65eSJakob Stoklund Olesen 6313bd1b65eSJakob Stoklund Olesen // Precompute some types. 6323bd1b65eSJakob Stoklund Olesen Record *RegisterCl = Def->getRecords().getClass("Register"); 633abcfdceaSJakob Stoklund Olesen RecTy *RegisterRecTy = RecordRecTy::get(RegisterCl); 63401fcf923SStanislav Mekhanoshin std::vector<StringRef> RegNames = 63501fcf923SStanislav Mekhanoshin Def->getValueAsListOfStrings("RegAsmNames"); 6363bd1b65eSJakob Stoklund Olesen 6373bd1b65eSJakob Stoklund Olesen // Zip them up. 6383bd1b65eSJakob Stoklund Olesen for (unsigned n = 0; n != Length; ++n) { 6393bd1b65eSJakob Stoklund Olesen std::string Name; 6403bd1b65eSJakob Stoklund Olesen Record *Proto = Lists[0][n]; 641af8ee2cdSDavid Greene std::vector<Init*> Tuple; 6423bd1b65eSJakob Stoklund Olesen for (unsigned i = 0; i != Dim; ++i) { 6433bd1b65eSJakob Stoklund Olesen Record *Reg = Lists[i][n]; 6443bd1b65eSJakob Stoklund Olesen if (i) Name += '_'; 6453bd1b65eSJakob Stoklund Olesen Name += Reg->getName(); 646abcfdceaSJakob Stoklund Olesen Tuple.push_back(DefInit::get(Reg)); 6473bd1b65eSJakob Stoklund Olesen } 6483bd1b65eSJakob Stoklund Olesen 649892e4567SChristudasan Devadasan // Take the cost list of the first register in the tuple. 650892e4567SChristudasan Devadasan ListInit *CostList = Proto->getValueAsListInit("CostPerUse"); 651892e4567SChristudasan Devadasan SmallVector<Init *, 2> CostPerUse; 652892e4567SChristudasan Devadasan CostPerUse.insert(CostPerUse.end(), CostList->begin(), CostList->end()); 653892e4567SChristudasan Devadasan 65401fcf923SStanislav Mekhanoshin StringInit *AsmName = StringInit::get(""); 65501fcf923SStanislav Mekhanoshin if (!RegNames.empty()) { 65601fcf923SStanislav Mekhanoshin if (RegNames.size() <= n) 65701fcf923SStanislav Mekhanoshin PrintFatalError(Def->getLoc(), 65801fcf923SStanislav Mekhanoshin "Register tuple definition missing name for '" + 65901fcf923SStanislav Mekhanoshin Name + "'."); 66001fcf923SStanislav Mekhanoshin AsmName = StringInit::get(RegNames[n]); 66101fcf923SStanislav Mekhanoshin } 66201fcf923SStanislav Mekhanoshin 6633bd1b65eSJakob Stoklund Olesen // Create a new Record representing the synthesized register. This record 6643bd1b65eSJakob Stoklund Olesen // is only for consumption by CodeGenRegister, it is not added to the 6653bd1b65eSJakob Stoklund Olesen // RecordKeeper. 6666c21b3b5SFlorian Hahn SynthDefs.emplace_back( 6670eaee545SJonas Devlieghere std::make_unique<Record>(Name, Def->getLoc(), Def->getRecords())); 6686c21b3b5SFlorian Hahn Record *NewReg = SynthDefs.back().get(); 6693bd1b65eSJakob Stoklund Olesen Elts.insert(NewReg); 6703bd1b65eSJakob Stoklund Olesen 6713bd1b65eSJakob Stoklund Olesen // Copy Proto super-classes. 6720e41d0b9SCraig Topper ArrayRef<std::pair<Record *, SMRange>> Supers = Proto->getSuperClasses(); 6730e41d0b9SCraig Topper for (const auto &SuperPair : Supers) 6740e41d0b9SCraig Topper NewReg->addSuperClass(SuperPair.first, SuperPair.second); 6753bd1b65eSJakob Stoklund Olesen 6763bd1b65eSJakob Stoklund Olesen // Copy Proto fields. 6773bd1b65eSJakob Stoklund Olesen for (unsigned i = 0, e = Proto->getValues().size(); i != e; ++i) { 6783bd1b65eSJakob Stoklund Olesen RecordVal RV = Proto->getValues()[i]; 6793bd1b65eSJakob Stoklund Olesen 680f43b5995SJakob Stoklund Olesen // Skip existing fields, like NAME. 681f43b5995SJakob Stoklund Olesen if (NewReg->getValue(RV.getNameInit())) 682071c69cdSJakob Stoklund Olesen continue; 683071c69cdSJakob Stoklund Olesen 684f43b5995SJakob Stoklund Olesen StringRef Field = RV.getName(); 685f43b5995SJakob Stoklund Olesen 6863bd1b65eSJakob Stoklund Olesen // Replace the sub-register list with Tuple. 687f43b5995SJakob Stoklund Olesen if (Field == "SubRegs") 688e32ebf22SDavid Greene RV.setValue(ListInit::get(Tuple, RegisterRecTy)); 6893bd1b65eSJakob Stoklund Olesen 690f43b5995SJakob Stoklund Olesen if (Field == "AsmName") 69101fcf923SStanislav Mekhanoshin RV.setValue(AsmName); 6923bd1b65eSJakob Stoklund Olesen 6933bd1b65eSJakob Stoklund Olesen // CostPerUse is aggregated from all Tuple members. 694f43b5995SJakob Stoklund Olesen if (Field == "CostPerUse") 695892e4567SChristudasan Devadasan RV.setValue(ListInit::get(CostPerUse, CostList->getElementType())); 6963bd1b65eSJakob Stoklund Olesen 697f43b5995SJakob Stoklund Olesen // Composite registers are always covered by sub-registers. 698f43b5995SJakob Stoklund Olesen if (Field == "CoveredBySubRegs") 699f43b5995SJakob Stoklund Olesen RV.setValue(BitInit::get(true)); 700f43b5995SJakob Stoklund Olesen 7013bd1b65eSJakob Stoklund Olesen // Copy fields from the RegisterTuples def. 702f43b5995SJakob Stoklund Olesen if (Field == "SubRegIndices" || 703f43b5995SJakob Stoklund Olesen Field == "CompositeIndices") { 704f43b5995SJakob Stoklund Olesen NewReg->addValue(*Def->getValue(Field)); 7053bd1b65eSJakob Stoklund Olesen continue; 7063bd1b65eSJakob Stoklund Olesen } 7073bd1b65eSJakob Stoklund Olesen 7083bd1b65eSJakob Stoklund Olesen // Some fields get their default uninitialized value. 709f43b5995SJakob Stoklund Olesen if (Field == "DwarfNumbers" || 710f43b5995SJakob Stoklund Olesen Field == "DwarfAlias" || 711f43b5995SJakob Stoklund Olesen Field == "Aliases") { 712f43b5995SJakob Stoklund Olesen if (const RecordVal *DefRV = RegisterCl->getValue(Field)) 713d9149a45SJakob Stoklund Olesen NewReg->addValue(*DefRV); 7143bd1b65eSJakob Stoklund Olesen continue; 7153bd1b65eSJakob Stoklund Olesen } 7163bd1b65eSJakob Stoklund Olesen 7173bd1b65eSJakob Stoklund Olesen // Everything else is copied from Proto. 7183bd1b65eSJakob Stoklund Olesen NewReg->addValue(RV); 7193bd1b65eSJakob Stoklund Olesen } 7203bd1b65eSJakob Stoklund Olesen } 7213bd1b65eSJakob Stoklund Olesen } 7223bd1b65eSJakob Stoklund Olesen }; 723a3fe70d2SEugene Zelenko 724a3fe70d2SEugene Zelenko } // end anonymous namespace 7253bd1b65eSJakob Stoklund Olesen 7263bd1b65eSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 72768d6d8abSJakob Stoklund Olesen // CodeGenRegisterClass 72868d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 72968d6d8abSJakob Stoklund Olesen 730be2edf30SOwen Anderson static void sortAndUniqueRegisters(CodeGenRegister::Vec &M) { 731d5aecb94SBenjamin Kramer llvm::sort(M, deref<std::less<>>()); 732d5aecb94SBenjamin Kramer M.erase(std::unique(M.begin(), M.end(), deref<std::equal_to<>>()), M.end()); 733be2edf30SOwen Anderson } 734be2edf30SOwen Anderson 735d7bc5c26SJakob Stoklund Olesen CodeGenRegisterClass::CodeGenRegisterClass(CodeGenRegBank &RegBank, Record *R) 736adcd0268SBenjamin Kramer : TheDef(R), Name(std::string(R->getName())), 737adcd0268SBenjamin Kramer TopoSigs(RegBank.getNumTopoSigs()), EnumValue(-1) { 7388e760e10SStanislav Mekhanoshin GeneratePressureSet = R->getValueAsBit("GeneratePressureSet"); 73968d6d8abSJakob Stoklund Olesen std::vector<Record*> TypeList = R->getValueAsListOfDefs("RegTypes"); 7401cfb2077SJay Foad if (TypeList.empty()) 7411cfb2077SJay Foad PrintFatalError(R->getLoc(), "RegTypes list must not be empty!"); 74268d6d8abSJakob Stoklund Olesen for (unsigned i = 0, e = TypeList.size(); i != e; ++i) { 74368d6d8abSJakob Stoklund Olesen Record *Type = TypeList[i]; 74468d6d8abSJakob Stoklund Olesen if (!Type->isSubClassOf("ValueType")) 745dff673bbSDaniel Sanders PrintFatalError(R->getLoc(), 746dff673bbSDaniel Sanders "RegTypes list member '" + Type->getName() + 747635debe8SJoerg Sonnenberger "' does not derive from the ValueType class!"); 748779d98e1SKrzysztof Parzyszek VTs.push_back(getValueTypeByHwMode(Type, RegBank.getHwModes())); 74968d6d8abSJakob Stoklund Olesen } 75068d6d8abSJakob Stoklund Olesen 751331534e5SJakob Stoklund Olesen // Allocation order 0 is the full set. AltOrders provides others. 752331534e5SJakob Stoklund Olesen const SetTheory::RecVec *Elements = RegBank.getSets().expand(R); 753331534e5SJakob Stoklund Olesen ListInit *AltOrders = R->getValueAsListInit("AltOrders"); 754664f6a04SCraig Topper Orders.resize(1 + AltOrders->size()); 755331534e5SJakob Stoklund Olesen 75635cea3daSJakob Stoklund Olesen // Default allocation order always contains all registers. 757eb0c510eSKrzysztof Parzyszek Artificial = true; 758331534e5SJakob Stoklund Olesen for (unsigned i = 0, e = Elements->size(); i != e; ++i) { 759331534e5SJakob Stoklund Olesen Orders[0].push_back((*Elements)[i]); 76050ecd0ffSJakob Stoklund Olesen const CodeGenRegister *Reg = RegBank.getReg((*Elements)[i]); 761be2edf30SOwen Anderson Members.push_back(Reg); 762eb0c510eSKrzysztof Parzyszek Artificial &= Reg->Artificial; 76350ecd0ffSJakob Stoklund Olesen TopoSigs.set(Reg->getTopoSig()); 764331534e5SJakob Stoklund Olesen } 765be2edf30SOwen Anderson sortAndUniqueRegisters(Members); 76668d6d8abSJakob Stoklund Olesen 76735cea3daSJakob Stoklund Olesen // Alternative allocation orders may be subsets. 76835cea3daSJakob Stoklund Olesen SetTheory::RecSet Order; 769664f6a04SCraig Topper for (unsigned i = 0, e = AltOrders->size(); i != e; ++i) { 77070909373SJoerg Sonnenberger RegBank.getSets().evaluate(AltOrders->getElement(i), Order, R->getLoc()); 771331534e5SJakob Stoklund Olesen Orders[1 + i].append(Order.begin(), Order.end()); 77235cea3daSJakob Stoklund Olesen // Verify that all altorder members are regclass members. 77335cea3daSJakob Stoklund Olesen while (!Order.empty()) { 77435cea3daSJakob Stoklund Olesen CodeGenRegister *Reg = RegBank.getReg(Order.back()); 77535cea3daSJakob Stoklund Olesen Order.pop_back(); 77635cea3daSJakob Stoklund Olesen if (!contains(Reg)) 777635debe8SJoerg Sonnenberger PrintFatalError(R->getLoc(), " AltOrder register " + Reg->getName() + 77835cea3daSJakob Stoklund Olesen " is not a class member"); 77935cea3daSJakob Stoklund Olesen } 78035cea3daSJakob Stoklund Olesen } 78135cea3daSJakob Stoklund Olesen 78268d6d8abSJakob Stoklund Olesen Namespace = R->getValueAsString("Namespace"); 783779d98e1SKrzysztof Parzyszek 784779d98e1SKrzysztof Parzyszek if (const RecordVal *RV = R->getValue("RegInfos")) 785779d98e1SKrzysztof Parzyszek if (DefInit *DI = dyn_cast_or_null<DefInit>(RV->getValue())) 786779d98e1SKrzysztof Parzyszek RSI = RegSizeInfoByHwMode(DI->getDef(), RegBank.getHwModes()); 787779d98e1SKrzysztof Parzyszek unsigned Size = R->getValueAsInt("Size"); 788779d98e1SKrzysztof Parzyszek assert((RSI.hasDefault() || Size != 0 || VTs[0].isSimple()) && 789779d98e1SKrzysztof Parzyszek "Impossible to determine register size"); 790779d98e1SKrzysztof Parzyszek if (!RSI.hasDefault()) { 791779d98e1SKrzysztof Parzyszek RegSizeInfo RI; 792779d98e1SKrzysztof Parzyszek RI.RegSize = RI.SpillSize = Size ? Size 793779d98e1SKrzysztof Parzyszek : VTs[0].getSimple().getSizeInBits(); 794779d98e1SKrzysztof Parzyszek RI.SpillAlignment = R->getValueAsInt("Alignment"); 79556277e3eSCraig Topper RSI.insertRegSizeForMode(DefaultMode, RI); 796779d98e1SKrzysztof Parzyszek } 797779d98e1SKrzysztof Parzyszek 79868d6d8abSJakob Stoklund Olesen CopyCost = R->getValueAsInt("CopyCost"); 79968d6d8abSJakob Stoklund Olesen Allocatable = R->getValueAsBit("isAllocatable"); 800dd8fbf57SJakob Stoklund Olesen AltOrderSelect = R->getValueAsString("AltOrderSelect"); 801a354cdd0SMatthias Braun int AllocationPriority = R->getValueAsInt("AllocationPriority"); 802a354cdd0SMatthias Braun if (AllocationPriority < 0 || AllocationPriority > 63) 803a354cdd0SMatthias Braun PrintFatalError(R->getLoc(), "AllocationPriority out of range [0,63]"); 804a354cdd0SMatthias Braun this->AllocationPriority = AllocationPriority; 80568d6d8abSJakob Stoklund Olesen } 80668d6d8abSJakob Stoklund Olesen 80703efe84dSJakob Stoklund Olesen // Create an inferred register class that was missing from the .td files. 80803efe84dSJakob Stoklund Olesen // Most properties will be inherited from the closest super-class after the 80903efe84dSJakob Stoklund Olesen // class structure has been computed. 810eebd5bc6SJakob Stoklund Olesen CodeGenRegisterClass::CodeGenRegisterClass(CodeGenRegBank &RegBank, 811eebd5bc6SJakob Stoklund Olesen StringRef Name, Key Props) 812adcd0268SBenjamin Kramer : Members(*Props.Members), TheDef(nullptr), Name(std::string(Name)), 813adcd0268SBenjamin Kramer TopoSigs(RegBank.getNumTopoSigs()), EnumValue(-1), RSI(Props.RSI), 814adcd0268SBenjamin Kramer CopyCost(0), Allocatable(true), AllocationPriority(0) { 815eb0c510eSKrzysztof Parzyszek Artificial = true; 8168e760e10SStanislav Mekhanoshin GeneratePressureSet = false; 817eb0c510eSKrzysztof Parzyszek for (const auto R : Members) { 818be2edf30SOwen Anderson TopoSigs.set(R->getTopoSig()); 819eb0c510eSKrzysztof Parzyszek Artificial &= R->Artificial; 820eb0c510eSKrzysztof Parzyszek } 82103efe84dSJakob Stoklund Olesen } 82203efe84dSJakob Stoklund Olesen 82303efe84dSJakob Stoklund Olesen // Compute inherited propertied for a synthesized register class. 82403efe84dSJakob Stoklund Olesen void CodeGenRegisterClass::inheritProperties(CodeGenRegBank &RegBank) { 82503efe84dSJakob Stoklund Olesen assert(!getDef() && "Only synthesized classes can inherit properties"); 82603efe84dSJakob Stoklund Olesen assert(!SuperClasses.empty() && "Synthesized class without super class"); 82703efe84dSJakob Stoklund Olesen 82803efe84dSJakob Stoklund Olesen // The last super-class is the smallest one. 82903efe84dSJakob Stoklund Olesen CodeGenRegisterClass &Super = *SuperClasses.back(); 83003efe84dSJakob Stoklund Olesen 83103efe84dSJakob Stoklund Olesen // Most properties are copied directly. 83203efe84dSJakob Stoklund Olesen // Exceptions are members, size, and alignment 83303efe84dSJakob Stoklund Olesen Namespace = Super.Namespace; 83403efe84dSJakob Stoklund Olesen VTs = Super.VTs; 83503efe84dSJakob Stoklund Olesen CopyCost = Super.CopyCost; 83603efe84dSJakob Stoklund Olesen Allocatable = Super.Allocatable; 83703efe84dSJakob Stoklund Olesen AltOrderSelect = Super.AltOrderSelect; 838d5fa8fb1SMatthias Braun AllocationPriority = Super.AllocationPriority; 8398e760e10SStanislav Mekhanoshin GeneratePressureSet |= Super.GeneratePressureSet; 84003efe84dSJakob Stoklund Olesen 84103efe84dSJakob Stoklund Olesen // Copy all allocation orders, filter out foreign registers from the larger 84203efe84dSJakob Stoklund Olesen // super-class. 84303efe84dSJakob Stoklund Olesen Orders.resize(Super.Orders.size()); 84403efe84dSJakob Stoklund Olesen for (unsigned i = 0, ie = Super.Orders.size(); i != ie; ++i) 84503efe84dSJakob Stoklund Olesen for (unsigned j = 0, je = Super.Orders[i].size(); j != je; ++j) 84603efe84dSJakob Stoklund Olesen if (contains(RegBank.getReg(Super.Orders[i][j]))) 84703efe84dSJakob Stoklund Olesen Orders[i].push_back(Super.Orders[i][j]); 84803efe84dSJakob Stoklund Olesen } 84903efe84dSJakob Stoklund Olesen 850d7bc5c26SJakob Stoklund Olesen bool CodeGenRegisterClass::contains(const CodeGenRegister *Reg) const { 851be2edf30SOwen Anderson return std::binary_search(Members.begin(), Members.end(), Reg, 852d5aecb94SBenjamin Kramer deref<std::less<>>()); 853d7bc5c26SJakob Stoklund Olesen } 854d7bc5c26SJakob Stoklund Olesen 855922197d6SStanislav Mekhanoshin unsigned CodeGenRegisterClass::getWeight(const CodeGenRegBank& RegBank) const { 856922197d6SStanislav Mekhanoshin if (TheDef && !TheDef->isValueUnset("Weight")) 857922197d6SStanislav Mekhanoshin return TheDef->getValueAsInt("Weight"); 858922197d6SStanislav Mekhanoshin 859922197d6SStanislav Mekhanoshin if (Members.empty() || Artificial) 860922197d6SStanislav Mekhanoshin return 0; 861922197d6SStanislav Mekhanoshin 862922197d6SStanislav Mekhanoshin return (*Members.begin())->getWeight(RegBank); 863922197d6SStanislav Mekhanoshin } 864922197d6SStanislav Mekhanoshin 86503efe84dSJakob Stoklund Olesen namespace llvm { 866a3fe70d2SEugene Zelenko 86703efe84dSJakob Stoklund Olesen raw_ostream &operator<<(raw_ostream &OS, const CodeGenRegisterClass::Key &K) { 8687725e497SKrzysztof Parzyszek OS << "{ " << K.RSI; 869be2edf30SOwen Anderson for (const auto R : *K.Members) 870be2edf30SOwen Anderson OS << ", " << R->getName(); 87103efe84dSJakob Stoklund Olesen return OS << " }"; 87203efe84dSJakob Stoklund Olesen } 873a3fe70d2SEugene Zelenko 874a3fe70d2SEugene Zelenko } // end namespace llvm 87503efe84dSJakob Stoklund Olesen 87603efe84dSJakob Stoklund Olesen // This is a simple lexicographical order that can be used to search for sets. 87703efe84dSJakob Stoklund Olesen // It is not the same as the topological order provided by TopoOrderRC. 87803efe84dSJakob Stoklund Olesen bool CodeGenRegisterClass::Key:: 87903efe84dSJakob Stoklund Olesen operator<(const CodeGenRegisterClass::Key &B) const { 88003efe84dSJakob Stoklund Olesen assert(Members && B.Members); 881779d98e1SKrzysztof Parzyszek return std::tie(*Members, RSI) < std::tie(*B.Members, B.RSI); 88203efe84dSJakob Stoklund Olesen } 88303efe84dSJakob Stoklund Olesen 884d7bc5c26SJakob Stoklund Olesen // Returns true if RC is a strict subclass. 885d7bc5c26SJakob Stoklund Olesen // RC is a sub-class of this class if it is a valid replacement for any 886d7bc5c26SJakob Stoklund Olesen // instruction operand where a register of this classis required. It must 887d7bc5c26SJakob Stoklund Olesen // satisfy these conditions: 888d7bc5c26SJakob Stoklund Olesen // 889d7bc5c26SJakob Stoklund Olesen // 1. All RC registers are also in this. 890d7bc5c26SJakob Stoklund Olesen // 2. The RC spill size must not be smaller than our spill size. 891d7bc5c26SJakob Stoklund Olesen // 3. RC spill alignment must be compatible with ours. 892d7bc5c26SJakob Stoklund Olesen // 8936417395dSJakob Stoklund Olesen static bool testSubClass(const CodeGenRegisterClass *A, 8946417395dSJakob Stoklund Olesen const CodeGenRegisterClass *B) { 895779d98e1SKrzysztof Parzyszek return A->RSI.isSubClassOf(B->RSI) && 8966417395dSJakob Stoklund Olesen std::includes(A->getMembers().begin(), A->getMembers().end(), 8976417395dSJakob Stoklund Olesen B->getMembers().begin(), B->getMembers().end(), 898d5aecb94SBenjamin Kramer deref<std::less<>>()); 899d7bc5c26SJakob Stoklund Olesen } 900d7bc5c26SJakob Stoklund Olesen 901c0fc173dSJakob Stoklund Olesen /// Sorting predicate for register classes. This provides a topological 902c0fc173dSJakob Stoklund Olesen /// ordering that arranges all register classes before their sub-classes. 903c0fc173dSJakob Stoklund Olesen /// 904c0fc173dSJakob Stoklund Olesen /// Register classes with the same registers, spill size, and alignment form a 905c0fc173dSJakob Stoklund Olesen /// clique. They will be ordered alphabetically. 906c0fc173dSJakob Stoklund Olesen /// 907dacea4bcSDavid Blaikie static bool TopoOrderRC(const CodeGenRegisterClass &PA, 908dacea4bcSDavid Blaikie const CodeGenRegisterClass &PB) { 909dacea4bcSDavid Blaikie auto *A = &PA; 910dacea4bcSDavid Blaikie auto *B = &PB; 911c0fc173dSJakob Stoklund Olesen if (A == B) 912a3fe70d2SEugene Zelenko return false; 913c0fc173dSJakob Stoklund Olesen 914779d98e1SKrzysztof Parzyszek if (A->RSI < B->RSI) 915dacea4bcSDavid Blaikie return true; 916779d98e1SKrzysztof Parzyszek if (A->RSI != B->RSI) 917dacea4bcSDavid Blaikie return false; 918c0fc173dSJakob Stoklund Olesen 9194fd600b6SJakob Stoklund Olesen // Order by descending set size. Note that the classes' allocation order may 9204fd600b6SJakob Stoklund Olesen // not have been computed yet. The Members set is always vaild. 9214fd600b6SJakob Stoklund Olesen if (A->getMembers().size() > B->getMembers().size()) 922dacea4bcSDavid Blaikie return true; 9234fd600b6SJakob Stoklund Olesen if (A->getMembers().size() < B->getMembers().size()) 924dacea4bcSDavid Blaikie return false; 9254fd600b6SJakob Stoklund Olesen 926c0fc173dSJakob Stoklund Olesen // Finally order by name as a tie breaker. 927dacea4bcSDavid Blaikie return StringRef(A->getName()) < B->getName(); 928c0fc173dSJakob Stoklund Olesen } 929c0fc173dSJakob Stoklund Olesen 930bd92dc60SJakob Stoklund Olesen std::string CodeGenRegisterClass::getQualifiedName() const { 931bd92dc60SJakob Stoklund Olesen if (Namespace.empty()) 932bd92dc60SJakob Stoklund Olesen return getName(); 933bd92dc60SJakob Stoklund Olesen else 934c05a1032SCraig Topper return (Namespace + "::" + getName()).str(); 93568d6d8abSJakob Stoklund Olesen } 93668d6d8abSJakob Stoklund Olesen 9372c024b2dSJakob Stoklund Olesen // Compute sub-classes of all register classes. 9382c024b2dSJakob Stoklund Olesen // Assume the classes are ordered topologically. 93903efe84dSJakob Stoklund Olesen void CodeGenRegisterClass::computeSubClasses(CodeGenRegBank &RegBank) { 940c0bb5cabSDavid Blaikie auto &RegClasses = RegBank.getRegClasses(); 94103efe84dSJakob Stoklund Olesen 9422c024b2dSJakob Stoklund Olesen // Visit backwards so sub-classes are seen first. 943c0bb5cabSDavid Blaikie for (auto I = RegClasses.rbegin(), E = RegClasses.rend(); I != E; ++I) { 944dacea4bcSDavid Blaikie CodeGenRegisterClass &RC = *I; 9452c024b2dSJakob Stoklund Olesen RC.SubClasses.resize(RegClasses.size()); 9462c024b2dSJakob Stoklund Olesen RC.SubClasses.set(RC.EnumValue); 947eb0c510eSKrzysztof Parzyszek if (RC.Artificial) 948eb0c510eSKrzysztof Parzyszek continue; 9492c024b2dSJakob Stoklund Olesen 9502c024b2dSJakob Stoklund Olesen // Normally, all subclasses have IDs >= rci, unless RC is part of a clique. 951c0bb5cabSDavid Blaikie for (auto I2 = I.base(), E2 = RegClasses.end(); I2 != E2; ++I2) { 952dacea4bcSDavid Blaikie CodeGenRegisterClass &SubRC = *I2; 953c0bb5cabSDavid Blaikie if (RC.SubClasses.test(SubRC.EnumValue)) 9542c024b2dSJakob Stoklund Olesen continue; 955c0bb5cabSDavid Blaikie if (!testSubClass(&RC, &SubRC)) 9562c024b2dSJakob Stoklund Olesen continue; 9572c024b2dSJakob Stoklund Olesen // SubRC is a sub-class. Grap all its sub-classes so we won't have to 9582c024b2dSJakob Stoklund Olesen // check them again. 959c0bb5cabSDavid Blaikie RC.SubClasses |= SubRC.SubClasses; 9602c024b2dSJakob Stoklund Olesen } 9612c024b2dSJakob Stoklund Olesen 962bde91766SBenjamin Kramer // Sweep up missed clique members. They will be immediately preceding RC. 963dacea4bcSDavid Blaikie for (auto I2 = std::next(I); I2 != E && testSubClass(&RC, &*I2); ++I2) 964dacea4bcSDavid Blaikie RC.SubClasses.set(I2->EnumValue); 9652c024b2dSJakob Stoklund Olesen } 966b15fad9dSJakob Stoklund Olesen 967b15fad9dSJakob Stoklund Olesen // Compute the SuperClasses lists from the SubClasses vectors. 968dacea4bcSDavid Blaikie for (auto &RC : RegClasses) { 969dacea4bcSDavid Blaikie const BitVector &SC = RC.getSubClasses(); 970c0bb5cabSDavid Blaikie auto I = RegClasses.begin(); 971c0bb5cabSDavid Blaikie for (int s = 0, next_s = SC.find_first(); next_s != -1; 972c0bb5cabSDavid Blaikie next_s = SC.find_next(s)) { 973c0bb5cabSDavid Blaikie std::advance(I, next_s - s); 974c0bb5cabSDavid Blaikie s = next_s; 975dacea4bcSDavid Blaikie if (&*I == &RC) 976b15fad9dSJakob Stoklund Olesen continue; 977dacea4bcSDavid Blaikie I->SuperClasses.push_back(&RC); 978b15fad9dSJakob Stoklund Olesen } 979b15fad9dSJakob Stoklund Olesen } 98003efe84dSJakob Stoklund Olesen 98103efe84dSJakob Stoklund Olesen // With the class hierarchy in place, let synthesized register classes inherit 98203efe84dSJakob Stoklund Olesen // properties from their closest super-class. The iteration order here can 98303efe84dSJakob Stoklund Olesen // propagate properties down multiple levels. 984dacea4bcSDavid Blaikie for (auto &RC : RegClasses) 985dacea4bcSDavid Blaikie if (!RC.getDef()) 986dacea4bcSDavid Blaikie RC.inheritProperties(RegBank); 9872c024b2dSJakob Stoklund Olesen } 9882c024b2dSJakob Stoklund Olesen 989cc36dbf5SDaniel Sanders Optional<std::pair<CodeGenRegisterClass *, CodeGenRegisterClass *>> 990cc36dbf5SDaniel Sanders CodeGenRegisterClass::getMatchingSubClassWithSubRegs( 991cc36dbf5SDaniel Sanders CodeGenRegBank &RegBank, const CodeGenSubRegIndex *SubIdx) const { 992d8328c0bSMatt Arsenault auto SizeOrder = [this](const CodeGenRegisterClass *A, 993cc36dbf5SDaniel Sanders const CodeGenRegisterClass *B) { 994d8328c0bSMatt Arsenault // If there are multiple, identical register classes, prefer the original 995d8328c0bSMatt Arsenault // register class. 99638ecd616STa-Wei Tu if (A == B) 99738ecd616STa-Wei Tu return false; 998d8328c0bSMatt Arsenault if (A->getMembers().size() == B->getMembers().size()) 999d8328c0bSMatt Arsenault return A == this; 100022322fb6SDavid Green return A->getMembers().size() > B->getMembers().size(); 1001cc36dbf5SDaniel Sanders }; 1002cc36dbf5SDaniel Sanders 1003cc36dbf5SDaniel Sanders auto &RegClasses = RegBank.getRegClasses(); 1004cc36dbf5SDaniel Sanders 1005cc36dbf5SDaniel Sanders // Find all the subclasses of this one that fully support the sub-register 1006cc36dbf5SDaniel Sanders // index and order them by size. BiggestSuperRC should always be first. 1007cc36dbf5SDaniel Sanders CodeGenRegisterClass *BiggestSuperRegRC = getSubClassWithSubReg(SubIdx); 1008cc36dbf5SDaniel Sanders if (!BiggestSuperRegRC) 1009cc36dbf5SDaniel Sanders return None; 1010cc36dbf5SDaniel Sanders BitVector SuperRegRCsBV = BiggestSuperRegRC->getSubClasses(); 1011cc36dbf5SDaniel Sanders std::vector<CodeGenRegisterClass *> SuperRegRCs; 1012cc36dbf5SDaniel Sanders for (auto &RC : RegClasses) 1013cc36dbf5SDaniel Sanders if (SuperRegRCsBV[RC.EnumValue]) 1014cc36dbf5SDaniel Sanders SuperRegRCs.emplace_back(&RC); 1015d2a9b87fSMatt Arsenault llvm::stable_sort(SuperRegRCs, SizeOrder); 1016d8328c0bSMatt Arsenault 1017d8328c0bSMatt Arsenault assert(SuperRegRCs.front() == BiggestSuperRegRC && 1018d8328c0bSMatt Arsenault "Biggest class wasn't first"); 1019cc36dbf5SDaniel Sanders 1020cc36dbf5SDaniel Sanders // Find all the subreg classes and order them by size too. 1021cc36dbf5SDaniel Sanders std::vector<std::pair<CodeGenRegisterClass *, BitVector>> SuperRegClasses; 1022cc36dbf5SDaniel Sanders for (auto &RC: RegClasses) { 1023cc36dbf5SDaniel Sanders BitVector SuperRegClassesBV(RegClasses.size()); 1024cc36dbf5SDaniel Sanders RC.getSuperRegClasses(SubIdx, SuperRegClassesBV); 1025cc36dbf5SDaniel Sanders if (SuperRegClassesBV.any()) 1026cc36dbf5SDaniel Sanders SuperRegClasses.push_back(std::make_pair(&RC, SuperRegClassesBV)); 1027cc36dbf5SDaniel Sanders } 10280cac726aSFangrui Song llvm::sort(SuperRegClasses, 1029cc36dbf5SDaniel Sanders [&](const std::pair<CodeGenRegisterClass *, BitVector> &A, 1030cc36dbf5SDaniel Sanders const std::pair<CodeGenRegisterClass *, BitVector> &B) { 1031cc36dbf5SDaniel Sanders return SizeOrder(A.first, B.first); 1032cc36dbf5SDaniel Sanders }); 1033cc36dbf5SDaniel Sanders 1034cc36dbf5SDaniel Sanders // Find the biggest subclass and subreg class such that R:subidx is in the 1035cc36dbf5SDaniel Sanders // subreg class for all R in subclass. 1036cc36dbf5SDaniel Sanders // 1037cc36dbf5SDaniel Sanders // For example: 1038cc36dbf5SDaniel Sanders // All registers in X86's GR64 have a sub_32bit subregister but no class 1039cc36dbf5SDaniel Sanders // exists that contains all the 32-bit subregisters because GR64 contains RIP 1040cc36dbf5SDaniel Sanders // but GR32 does not contain EIP. Instead, we constrain SuperRegRC to 1041cc36dbf5SDaniel Sanders // GR32_with_sub_8bit (which is identical to GR32_with_sub_32bit) and then, 1042cc36dbf5SDaniel Sanders // having excluded RIP, we are able to find a SubRegRC (GR32). 1043cc36dbf5SDaniel Sanders CodeGenRegisterClass *ChosenSuperRegClass = nullptr; 1044cc36dbf5SDaniel Sanders CodeGenRegisterClass *SubRegRC = nullptr; 1045cc36dbf5SDaniel Sanders for (auto *SuperRegRC : SuperRegRCs) { 1046cc36dbf5SDaniel Sanders for (const auto &SuperRegClassPair : SuperRegClasses) { 1047cc36dbf5SDaniel Sanders const BitVector &SuperRegClassBV = SuperRegClassPair.second; 1048cc36dbf5SDaniel Sanders if (SuperRegClassBV[SuperRegRC->EnumValue]) { 1049cc36dbf5SDaniel Sanders SubRegRC = SuperRegClassPair.first; 1050cc36dbf5SDaniel Sanders ChosenSuperRegClass = SuperRegRC; 1051cc36dbf5SDaniel Sanders 1052cc36dbf5SDaniel Sanders // If SubRegRC is bigger than SuperRegRC then there are members of 1053cc36dbf5SDaniel Sanders // SubRegRC that don't have super registers via SubIdx. Keep looking to 1054cc36dbf5SDaniel Sanders // find a better fit and fall back on this one if there isn't one. 1055cc36dbf5SDaniel Sanders // 1056cc36dbf5SDaniel Sanders // This is intended to prevent X86 from making odd choices such as 1057cc36dbf5SDaniel Sanders // picking LOW32_ADDR_ACCESS_RBP instead of GR32 in the example above. 1058cc36dbf5SDaniel Sanders // LOW32_ADDR_ACCESS_RBP is a valid choice but contains registers that 1059cc36dbf5SDaniel Sanders // aren't subregisters of SuperRegRC whereas GR32 has a direct 1:1 1060cc36dbf5SDaniel Sanders // mapping. 1061cc36dbf5SDaniel Sanders if (SuperRegRC->getMembers().size() >= SubRegRC->getMembers().size()) 1062cc36dbf5SDaniel Sanders return std::make_pair(ChosenSuperRegClass, SubRegRC); 1063cc36dbf5SDaniel Sanders } 1064cc36dbf5SDaniel Sanders } 1065cc36dbf5SDaniel Sanders 1066cc36dbf5SDaniel Sanders // If we found a fit but it wasn't quite ideal because SubRegRC had excess 1067cc36dbf5SDaniel Sanders // registers, then we're done. 1068cc36dbf5SDaniel Sanders if (ChosenSuperRegClass) 1069cc36dbf5SDaniel Sanders return std::make_pair(ChosenSuperRegClass, SubRegRC); 1070cc36dbf5SDaniel Sanders } 1071cc36dbf5SDaniel Sanders 1072cc36dbf5SDaniel Sanders return None; 1073cc36dbf5SDaniel Sanders } 1074cc36dbf5SDaniel Sanders 10758f25d3bcSDavid Blaikie void CodeGenRegisterClass::getSuperRegClasses(const CodeGenSubRegIndex *SubIdx, 1076f1bb1519SJakob Stoklund Olesen BitVector &Out) const { 10778f25d3bcSDavid Blaikie auto FindI = SuperRegClasses.find(SubIdx); 1078c7b437aeSJakob Stoklund Olesen if (FindI == SuperRegClasses.end()) 1079c7b437aeSJakob Stoklund Olesen return; 10804627679cSCraig Topper for (CodeGenRegisterClass *RC : FindI->second) 10814627679cSCraig Topper Out.set(RC->EnumValue); 1082c7b437aeSJakob Stoklund Olesen } 1083c7b437aeSJakob Stoklund Olesen 108497254150SAndrew Trick // Populate a unique sorted list of units from a register set. 1085eb0c510eSKrzysztof Parzyszek void CodeGenRegisterClass::buildRegUnitSet(const CodeGenRegBank &RegBank, 108697254150SAndrew Trick std::vector<unsigned> &RegUnits) const { 108797254150SAndrew Trick std::vector<unsigned> TmpUnits; 1088eb0c510eSKrzysztof Parzyszek for (RegUnitIterator UnitI(Members); UnitI.isValid(); ++UnitI) { 1089eb0c510eSKrzysztof Parzyszek const RegUnit &RU = RegBank.getRegUnit(*UnitI); 1090eb0c510eSKrzysztof Parzyszek if (!RU.Artificial) 109197254150SAndrew Trick TmpUnits.push_back(*UnitI); 1092eb0c510eSKrzysztof Parzyszek } 10930cac726aSFangrui Song llvm::sort(TmpUnits); 109497254150SAndrew Trick std::unique_copy(TmpUnits.begin(), TmpUnits.end(), 109597254150SAndrew Trick std::back_inserter(RegUnits)); 109697254150SAndrew Trick } 1097c7b437aeSJakob Stoklund Olesen 109876a5a71eSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 109976a5a71eSJakob Stoklund Olesen // CodeGenRegBank 110076a5a71eSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 110176a5a71eSJakob Stoklund Olesen 1102779d98e1SKrzysztof Parzyszek CodeGenRegBank::CodeGenRegBank(RecordKeeper &Records, 1103779d98e1SKrzysztof Parzyszek const CodeGenHwModes &Modes) : CGH(Modes) { 11043bd1b65eSJakob Stoklund Olesen // Configure register Sets to understand register classes and tuples. 11055ee87726SJakob Stoklund Olesen Sets.addFieldExpander("RegisterClass", "MemberList"); 1106c3abb0f6SJakob Stoklund Olesen Sets.addFieldExpander("CalleeSavedRegs", "SaveList"); 11076c21b3b5SFlorian Hahn Sets.addExpander("RegisterTuples", 11080eaee545SJonas Devlieghere std::make_unique<TupleExpander>(SynthDefs)); 11095ee87726SJakob Stoklund Olesen 111084bd44ebSJakob Stoklund Olesen // Read in the user-defined (named) sub-register indices. 111184bd44ebSJakob Stoklund Olesen // More indices will be synthesized later. 1112f1bb1519SJakob Stoklund Olesen std::vector<Record*> SRIs = Records.getAllDerivedDefinitions("SubRegIndex"); 11130cac726aSFangrui Song llvm::sort(SRIs, LessRecord()); 1114f1bb1519SJakob Stoklund Olesen for (unsigned i = 0, e = SRIs.size(); i != e; ++i) 1115f1bb1519SJakob Stoklund Olesen getSubRegIdx(SRIs[i]); 111621231609SJakob Stoklund Olesen // Build composite maps from ComposedOf fields. 11178f25d3bcSDavid Blaikie for (auto &Idx : SubRegIndices) 11185be6699cSDavid Blaikie Idx.updateComponents(*this); 111984bd44ebSJakob Stoklund Olesen 112084bd44ebSJakob Stoklund Olesen // Read in the register definitions. 112184bd44ebSJakob Stoklund Olesen std::vector<Record*> Regs = Records.getAllDerivedDefinitions("Register"); 11220cac726aSFangrui Song llvm::sort(Regs, LessRecordRegister()); 112384bd44ebSJakob Stoklund Olesen // Assign the enumeration values. 112484bd44ebSJakob Stoklund Olesen for (unsigned i = 0, e = Regs.size(); i != e; ++i) 11258e188be0SJakob Stoklund Olesen getReg(Regs[i]); 112622ea424dSJakob Stoklund Olesen 11273bd1b65eSJakob Stoklund Olesen // Expand tuples and number the new registers. 11283bd1b65eSJakob Stoklund Olesen std::vector<Record*> Tups = 11293bd1b65eSJakob Stoklund Olesen Records.getAllDerivedDefinitions("RegisterTuples"); 1130ccd06643SChad Rosier 11317405608cSDavid Blaikie for (Record *R : Tups) { 11327405608cSDavid Blaikie std::vector<Record *> TupRegs = *Sets.expand(R); 11330cac726aSFangrui Song llvm::sort(TupRegs, LessRecordRegister()); 11347405608cSDavid Blaikie for (Record *RC : TupRegs) 11357405608cSDavid Blaikie getReg(RC); 11363bd1b65eSJakob Stoklund Olesen } 11373bd1b65eSJakob Stoklund Olesen 1138c1e9087fSJakob Stoklund Olesen // Now all the registers are known. Build the object graph of explicit 1139c1e9087fSJakob Stoklund Olesen // register-register references. 11409b613dbaSDavid Blaikie for (auto &Reg : Registers) 11419b613dbaSDavid Blaikie Reg.buildObjectGraph(*this); 1142c1e9087fSJakob Stoklund Olesen 1143ccd682c6SOwen Anderson // Compute register name map. 11449b613dbaSDavid Blaikie for (auto &Reg : Registers) 11455106ce78SDavid Blaikie // FIXME: This could just be RegistersByName[name] = register, except that 11465106ce78SDavid Blaikie // causes some failures in MIPS - perhaps they have duplicate register name 11475106ce78SDavid Blaikie // entries? (or maybe there's a reason for it - I don't know much about this 11485106ce78SDavid Blaikie // code, just drive-by refactoring) 11499b613dbaSDavid Blaikie RegistersByName.insert( 11509b613dbaSDavid Blaikie std::make_pair(Reg.TheDef->getValueAsString("AsmName"), &Reg)); 1151ccd682c6SOwen Anderson 1152c1e9087fSJakob Stoklund Olesen // Precompute all sub-register maps. 115303efe84dSJakob Stoklund Olesen // This will create Composite entries for all inferred sub-register indices. 11549b613dbaSDavid Blaikie for (auto &Reg : Registers) 11559b613dbaSDavid Blaikie Reg.computeSubRegs(*this); 115603efe84dSJakob Stoklund Olesen 1157afcff2d0SMatthias Braun // Compute transitive closure of subregister index ConcatenationOf vectors 1158afcff2d0SMatthias Braun // and initialize ConcatIdx map. 1159afcff2d0SMatthias Braun for (CodeGenSubRegIndex &SRI : SubRegIndices) { 1160afcff2d0SMatthias Braun SRI.computeConcatTransitiveClosure(); 1161afcff2d0SMatthias Braun if (!SRI.ConcatenationOf.empty()) 11623923b319SMatthias Braun ConcatIdx.insert(std::make_pair( 11633923b319SMatthias Braun SmallVector<CodeGenSubRegIndex*,8>(SRI.ConcatenationOf.begin(), 11643923b319SMatthias Braun SRI.ConcatenationOf.end()), &SRI)); 1165afcff2d0SMatthias Braun } 1166afcff2d0SMatthias Braun 1167c08df9e5SJakob Stoklund Olesen // Infer even more sub-registers by combining leading super-registers. 11689b613dbaSDavid Blaikie for (auto &Reg : Registers) 11699b613dbaSDavid Blaikie if (Reg.CoveredBySubRegs) 11709b613dbaSDavid Blaikie Reg.computeSecondarySubRegs(*this); 1171c08df9e5SJakob Stoklund Olesen 11723f3eb180SJakob Stoklund Olesen // After the sub-register graph is complete, compute the topologically 11733f3eb180SJakob Stoklund Olesen // ordered SuperRegs list. 11749b613dbaSDavid Blaikie for (auto &Reg : Registers) 11759b613dbaSDavid Blaikie Reg.computeSuperRegs(*this); 11763f3eb180SJakob Stoklund Olesen 1177eb0c510eSKrzysztof Parzyszek // For each pair of Reg:SR, if both are non-artificial, mark the 1178eb0c510eSKrzysztof Parzyszek // corresponding sub-register index as non-artificial. 1179eb0c510eSKrzysztof Parzyszek for (auto &Reg : Registers) { 1180eb0c510eSKrzysztof Parzyszek if (Reg.Artificial) 1181eb0c510eSKrzysztof Parzyszek continue; 1182eb0c510eSKrzysztof Parzyszek for (auto P : Reg.getSubRegs()) { 1183eb0c510eSKrzysztof Parzyszek const CodeGenRegister *SR = P.second; 1184eb0c510eSKrzysztof Parzyszek if (!SR->Artificial) 1185eb0c510eSKrzysztof Parzyszek P.first->Artificial = false; 1186eb0c510eSKrzysztof Parzyszek } 1187eb0c510eSKrzysztof Parzyszek } 1188eb0c510eSKrzysztof Parzyszek 11891d7a2c57SAndrew Trick // Native register units are associated with a leaf register. They've all been 11901d7a2c57SAndrew Trick // discovered now. 1191095f22afSJakob Stoklund Olesen NumNativeRegUnits = RegUnits.size(); 11921d7a2c57SAndrew Trick 119322ea424dSJakob Stoklund Olesen // Read in register class definitions. 119422ea424dSJakob Stoklund Olesen std::vector<Record*> RCs = Records.getAllDerivedDefinitions("RegisterClass"); 119522ea424dSJakob Stoklund Olesen if (RCs.empty()) 119648e7e85dSBenjamin Kramer PrintFatalError("No 'RegisterClass' subclasses defined!"); 119722ea424dSJakob Stoklund Olesen 119803efe84dSJakob Stoklund Olesen // Allocate user-defined register classes. 1199eb0c510eSKrzysztof Parzyszek for (auto *R : RCs) { 1200eb0c510eSKrzysztof Parzyszek RegClasses.emplace_back(*this, R); 1201eb0c510eSKrzysztof Parzyszek CodeGenRegisterClass &RC = RegClasses.back(); 1202eb0c510eSKrzysztof Parzyszek if (!RC.Artificial) 1203eb0c510eSKrzysztof Parzyszek addToMaps(&RC); 1204c0bb5cabSDavid Blaikie } 120503efe84dSJakob Stoklund Olesen 120603efe84dSJakob Stoklund Olesen // Infer missing classes to create a full algebra. 120703efe84dSJakob Stoklund Olesen computeInferredRegisterClasses(); 120803efe84dSJakob Stoklund Olesen 1209c0fc173dSJakob Stoklund Olesen // Order register classes topologically and assign enum values. 1210dacea4bcSDavid Blaikie RegClasses.sort(TopoOrderRC); 1211c0bb5cabSDavid Blaikie unsigned i = 0; 1212dacea4bcSDavid Blaikie for (auto &RC : RegClasses) 1213dacea4bcSDavid Blaikie RC.EnumValue = i++; 121403efe84dSJakob Stoklund Olesen CodeGenRegisterClass::computeSubClasses(*this); 121576a5a71eSJakob Stoklund Olesen } 121676a5a71eSJakob Stoklund Olesen 121770a0bbcaSJakob Stoklund Olesen // Create a synthetic CodeGenSubRegIndex without a corresponding Record. 121870a0bbcaSJakob Stoklund Olesen CodeGenSubRegIndex* 121970a0bbcaSJakob Stoklund Olesen CodeGenRegBank::createSubRegIndex(StringRef Name, StringRef Namespace) { 12205be6699cSDavid Blaikie SubRegIndices.emplace_back(Name, Namespace, SubRegIndices.size() + 1); 12215be6699cSDavid Blaikie return &SubRegIndices.back(); 122270a0bbcaSJakob Stoklund Olesen } 122370a0bbcaSJakob Stoklund Olesen 1224f1bb1519SJakob Stoklund Olesen CodeGenSubRegIndex *CodeGenRegBank::getSubRegIdx(Record *Def) { 1225f1bb1519SJakob Stoklund Olesen CodeGenSubRegIndex *&Idx = Def2SubRegIdx[Def]; 1226f1bb1519SJakob Stoklund Olesen if (Idx) 1227f1bb1519SJakob Stoklund Olesen return Idx; 12285be6699cSDavid Blaikie SubRegIndices.emplace_back(Def, SubRegIndices.size() + 1); 12295be6699cSDavid Blaikie Idx = &SubRegIndices.back(); 1230f1bb1519SJakob Stoklund Olesen return Idx; 1231f1bb1519SJakob Stoklund Olesen } 1232f1bb1519SJakob Stoklund Olesen 1233f8d044bbSStanislav Mekhanoshin const CodeGenSubRegIndex * 1234f8d044bbSStanislav Mekhanoshin CodeGenRegBank::findSubRegIdx(const Record* Def) const { 1235bea8d021SKazu Hirata return Def2SubRegIdx.lookup(Def); 1236f8d044bbSStanislav Mekhanoshin } 1237f8d044bbSStanislav Mekhanoshin 123884bd44ebSJakob Stoklund Olesen CodeGenRegister *CodeGenRegBank::getReg(Record *Def) { 12398e188be0SJakob Stoklund Olesen CodeGenRegister *&Reg = Def2Reg[Def]; 12408e188be0SJakob Stoklund Olesen if (Reg) 124184bd44ebSJakob Stoklund Olesen return Reg; 12429b613dbaSDavid Blaikie Registers.emplace_back(Def, Registers.size() + 1); 12439b613dbaSDavid Blaikie Reg = &Registers.back(); 12448e188be0SJakob Stoklund Olesen return Reg; 124584bd44ebSJakob Stoklund Olesen } 124684bd44ebSJakob Stoklund Olesen 124703efe84dSJakob Stoklund Olesen void CodeGenRegBank::addToMaps(CodeGenRegisterClass *RC) { 124803efe84dSJakob Stoklund Olesen if (Record *Def = RC->getDef()) 124903efe84dSJakob Stoklund Olesen Def2RC.insert(std::make_pair(Def, RC)); 125003efe84dSJakob Stoklund Olesen 125103efe84dSJakob Stoklund Olesen // Duplicate classes are rejected by insert(). 125203efe84dSJakob Stoklund Olesen // That's OK, we only care about the properties handled by CGRC::Key. 125303efe84dSJakob Stoklund Olesen CodeGenRegisterClass::Key K(*RC); 125403efe84dSJakob Stoklund Olesen Key2RC.insert(std::make_pair(K, RC)); 125503efe84dSJakob Stoklund Olesen } 125603efe84dSJakob Stoklund Olesen 12577ebc6b05SJakob Stoklund Olesen // Create a synthetic sub-class if it is missing. 12587ebc6b05SJakob Stoklund Olesen CodeGenRegisterClass* 12597ebc6b05SJakob Stoklund Olesen CodeGenRegBank::getOrCreateSubClass(const CodeGenRegisterClass *RC, 1260be2edf30SOwen Anderson const CodeGenRegister::Vec *Members, 12617ebc6b05SJakob Stoklund Olesen StringRef Name) { 12627ebc6b05SJakob Stoklund Olesen // Synthetic sub-class has the same size and alignment as RC. 1263779d98e1SKrzysztof Parzyszek CodeGenRegisterClass::Key K(Members, RC->RSI); 12647ebc6b05SJakob Stoklund Olesen RCKeyMap::const_iterator FoundI = Key2RC.find(K); 12657ebc6b05SJakob Stoklund Olesen if (FoundI != Key2RC.end()) 12667ebc6b05SJakob Stoklund Olesen return FoundI->second; 12677ebc6b05SJakob Stoklund Olesen 12687ebc6b05SJakob Stoklund Olesen // Sub-class doesn't exist, create a new one. 1269f5e2fc47SBenjamin Kramer RegClasses.emplace_back(*this, Name, K); 1270dacea4bcSDavid Blaikie addToMaps(&RegClasses.back()); 1271dacea4bcSDavid Blaikie return &RegClasses.back(); 12727ebc6b05SJakob Stoklund Olesen } 12737ebc6b05SJakob Stoklund Olesen 1274e225e770Slewis-revill CodeGenRegisterClass *CodeGenRegBank::getRegClass(const Record *Def) const { 1275e225e770Slewis-revill if (CodeGenRegisterClass *RC = Def2RC.lookup(Def)) 127622ea424dSJakob Stoklund Olesen return RC; 127722ea424dSJakob Stoklund Olesen 1278635debe8SJoerg Sonnenberger PrintFatalError(Def->getLoc(), "Not a known RegisterClass!"); 127922ea424dSJakob Stoklund Olesen } 128022ea424dSJakob Stoklund Olesen 1281f1bb1519SJakob Stoklund Olesen CodeGenSubRegIndex* 1282f1bb1519SJakob Stoklund Olesen CodeGenRegBank::getCompositeSubRegIndex(CodeGenSubRegIndex *A, 12839a44ad70SJakob Stoklund Olesen CodeGenSubRegIndex *B) { 128484bd44ebSJakob Stoklund Olesen // Look for an existing entry. 12859a44ad70SJakob Stoklund Olesen CodeGenSubRegIndex *Comp = A->compose(B); 12869a44ad70SJakob Stoklund Olesen if (Comp) 128784bd44ebSJakob Stoklund Olesen return Comp; 128884bd44ebSJakob Stoklund Olesen 128984bd44ebSJakob Stoklund Olesen // None exists, synthesize one. 129076a5a71eSJakob Stoklund Olesen std::string Name = A->getName() + "_then_" + B->getName(); 129170a0bbcaSJakob Stoklund Olesen Comp = createSubRegIndex(Name, A->getNamespace()); 12929a44ad70SJakob Stoklund Olesen A->addComposite(B, Comp); 129384bd44ebSJakob Stoklund Olesen return Comp; 129476a5a71eSJakob Stoklund Olesen } 129576a5a71eSJakob Stoklund Olesen 1296c08df9e5SJakob Stoklund Olesen CodeGenSubRegIndex *CodeGenRegBank:: 1297c08df9e5SJakob Stoklund Olesen getConcatSubRegIndex(const SmallVector<CodeGenSubRegIndex *, 8> &Parts) { 1298c08df9e5SJakob Stoklund Olesen assert(Parts.size() > 1 && "Need two parts to concatenate"); 1299afcff2d0SMatthias Braun #ifndef NDEBUG 1300afcff2d0SMatthias Braun for (CodeGenSubRegIndex *Idx : Parts) { 1301afcff2d0SMatthias Braun assert(Idx->ConcatenationOf.empty() && "No transitive closure?"); 1302afcff2d0SMatthias Braun } 1303afcff2d0SMatthias Braun #endif 1304c08df9e5SJakob Stoklund Olesen 1305c08df9e5SJakob Stoklund Olesen // Look for an existing entry. 1306c08df9e5SJakob Stoklund Olesen CodeGenSubRegIndex *&Idx = ConcatIdx[Parts]; 1307c08df9e5SJakob Stoklund Olesen if (Idx) 1308c08df9e5SJakob Stoklund Olesen return Idx; 1309c08df9e5SJakob Stoklund Olesen 1310c08df9e5SJakob Stoklund Olesen // None exists, synthesize one. 1311c08df9e5SJakob Stoklund Olesen std::string Name = Parts.front()->getName(); 1312b1a4d9daSAhmed Bougacha // Determine whether all parts are contiguous. 1313b1a4d9daSAhmed Bougacha bool isContinuous = true; 1314b1a4d9daSAhmed Bougacha unsigned Size = Parts.front()->Size; 1315b1a4d9daSAhmed Bougacha unsigned LastOffset = Parts.front()->Offset; 1316b1a4d9daSAhmed Bougacha unsigned LastSize = Parts.front()->Size; 1317c08df9e5SJakob Stoklund Olesen for (unsigned i = 1, e = Parts.size(); i != e; ++i) { 1318c08df9e5SJakob Stoklund Olesen Name += '_'; 1319c08df9e5SJakob Stoklund Olesen Name += Parts[i]->getName(); 1320b1a4d9daSAhmed Bougacha Size += Parts[i]->Size; 1321b1a4d9daSAhmed Bougacha if (Parts[i]->Offset != (LastOffset + LastSize)) 1322b1a4d9daSAhmed Bougacha isContinuous = false; 1323b1a4d9daSAhmed Bougacha LastOffset = Parts[i]->Offset; 1324b1a4d9daSAhmed Bougacha LastSize = Parts[i]->Size; 1325c08df9e5SJakob Stoklund Olesen } 1326b1a4d9daSAhmed Bougacha Idx = createSubRegIndex(Name, Parts.front()->getNamespace()); 1327b1a4d9daSAhmed Bougacha Idx->Size = Size; 1328b1a4d9daSAhmed Bougacha Idx->Offset = isContinuous ? Parts.front()->Offset : -1; 1329afcff2d0SMatthias Braun Idx->ConcatenationOf.assign(Parts.begin(), Parts.end()); 1330b1a4d9daSAhmed Bougacha return Idx; 1331c08df9e5SJakob Stoklund Olesen } 1332c08df9e5SJakob Stoklund Olesen 133384bd44ebSJakob Stoklund Olesen void CodeGenRegBank::computeComposites() { 1334a26a848dSKrzysztof Parzyszek using RegMap = std::map<const CodeGenRegister*, const CodeGenRegister*>; 1335a26a848dSKrzysztof Parzyszek 1336a26a848dSKrzysztof Parzyszek // Subreg -> { Reg->Reg }, where the right-hand side is the mapping from 1337a26a848dSKrzysztof Parzyszek // register to (sub)register associated with the action of the left-hand 1338a26a848dSKrzysztof Parzyszek // side subregister. 1339a26a848dSKrzysztof Parzyszek std::map<const CodeGenSubRegIndex*, RegMap> SubRegAction; 1340a26a848dSKrzysztof Parzyszek for (const CodeGenRegister &R : Registers) { 1341a26a848dSKrzysztof Parzyszek const CodeGenRegister::SubRegMap &SM = R.getSubRegs(); 1342a26a848dSKrzysztof Parzyszek for (std::pair<const CodeGenSubRegIndex*, const CodeGenRegister*> P : SM) 1343a26a848dSKrzysztof Parzyszek SubRegAction[P.first].insert({&R, P.second}); 1344a26a848dSKrzysztof Parzyszek } 1345a26a848dSKrzysztof Parzyszek 1346a26a848dSKrzysztof Parzyszek // Calculate the composition of two subregisters as compositions of their 1347a26a848dSKrzysztof Parzyszek // associated actions. 1348a26a848dSKrzysztof Parzyszek auto compose = [&SubRegAction] (const CodeGenSubRegIndex *Sub1, 1349a26a848dSKrzysztof Parzyszek const CodeGenSubRegIndex *Sub2) { 1350a26a848dSKrzysztof Parzyszek RegMap C; 1351a26a848dSKrzysztof Parzyszek const RegMap &Img1 = SubRegAction.at(Sub1); 1352a26a848dSKrzysztof Parzyszek const RegMap &Img2 = SubRegAction.at(Sub2); 1353a26a848dSKrzysztof Parzyszek for (std::pair<const CodeGenRegister*, const CodeGenRegister*> P : Img1) { 1354a26a848dSKrzysztof Parzyszek auto F = Img2.find(P.second); 1355a26a848dSKrzysztof Parzyszek if (F != Img2.end()) 1356a26a848dSKrzysztof Parzyszek C.insert({P.first, F->second}); 1357a26a848dSKrzysztof Parzyszek } 1358a26a848dSKrzysztof Parzyszek return C; 1359a26a848dSKrzysztof Parzyszek }; 1360a26a848dSKrzysztof Parzyszek 1361a26a848dSKrzysztof Parzyszek // Check if the two maps agree on the intersection of their domains. 1362a26a848dSKrzysztof Parzyszek auto agree = [] (const RegMap &Map1, const RegMap &Map2) { 1363a26a848dSKrzysztof Parzyszek // Technically speaking, an empty map agrees with any other map, but 1364a26a848dSKrzysztof Parzyszek // this could flag false positives. We're interested in non-vacuous 1365a26a848dSKrzysztof Parzyszek // agreements. 1366a26a848dSKrzysztof Parzyszek if (Map1.empty() || Map2.empty()) 1367a26a848dSKrzysztof Parzyszek return false; 1368a26a848dSKrzysztof Parzyszek for (std::pair<const CodeGenRegister*, const CodeGenRegister*> P : Map1) { 1369a26a848dSKrzysztof Parzyszek auto F = Map2.find(P.first); 1370a26a848dSKrzysztof Parzyszek if (F == Map2.end() || P.second != F->second) 1371a26a848dSKrzysztof Parzyszek return false; 1372a26a848dSKrzysztof Parzyszek } 1373a26a848dSKrzysztof Parzyszek return true; 1374a26a848dSKrzysztof Parzyszek }; 1375a26a848dSKrzysztof Parzyszek 1376a26a848dSKrzysztof Parzyszek using CompositePair = std::pair<const CodeGenSubRegIndex*, 1377a26a848dSKrzysztof Parzyszek const CodeGenSubRegIndex*>; 1378a26a848dSKrzysztof Parzyszek SmallSet<CompositePair,4> UserDefined; 1379a26a848dSKrzysztof Parzyszek for (const CodeGenSubRegIndex &Idx : SubRegIndices) 1380a26a848dSKrzysztof Parzyszek for (auto P : Idx.getComposites()) 1381a26a848dSKrzysztof Parzyszek UserDefined.insert(std::make_pair(&Idx, P.first)); 1382a26a848dSKrzysztof Parzyszek 138350ecd0ffSJakob Stoklund Olesen // Keep track of TopoSigs visited. We only need to visit each TopoSig once, 138450ecd0ffSJakob Stoklund Olesen // and many registers will share TopoSigs on regular architectures. 138550ecd0ffSJakob Stoklund Olesen BitVector TopoSigs(getNumTopoSigs()); 138650ecd0ffSJakob Stoklund Olesen 13879b613dbaSDavid Blaikie for (const auto &Reg1 : Registers) { 138850ecd0ffSJakob Stoklund Olesen // Skip identical subreg structures already processed. 13899b613dbaSDavid Blaikie if (TopoSigs.test(Reg1.getTopoSig())) 139050ecd0ffSJakob Stoklund Olesen continue; 13919b613dbaSDavid Blaikie TopoSigs.set(Reg1.getTopoSig()); 139250ecd0ffSJakob Stoklund Olesen 13939b613dbaSDavid Blaikie const CodeGenRegister::SubRegMap &SRM1 = Reg1.getSubRegs(); 1394*e6cf3d64SCoelacanthus for (auto I1 : SRM1) { 1395*e6cf3d64SCoelacanthus CodeGenSubRegIndex *Idx1 = I1.first; 1396*e6cf3d64SCoelacanthus CodeGenRegister *Reg2 = I1.second; 139784bd44ebSJakob Stoklund Olesen // Ignore identity compositions. 13989b613dbaSDavid Blaikie if (&Reg1 == Reg2) 139984bd44ebSJakob Stoklund Olesen continue; 1400d2b4713eSJakob Stoklund Olesen const CodeGenRegister::SubRegMap &SRM2 = Reg2->getSubRegs(); 140184bd44ebSJakob Stoklund Olesen // Try composing Idx1 with another SubRegIndex. 1402*e6cf3d64SCoelacanthus for (auto I2 : SRM2) { 1403*e6cf3d64SCoelacanthus CodeGenSubRegIndex *Idx2 = I2.first; 1404*e6cf3d64SCoelacanthus CodeGenRegister *Reg3 = I2.second; 140584bd44ebSJakob Stoklund Olesen // Ignore identity compositions. 140684bd44ebSJakob Stoklund Olesen if (Reg2 == Reg3) 140784bd44ebSJakob Stoklund Olesen continue; 140884bd44ebSJakob Stoklund Olesen // OK Reg1:IdxPair == Reg3. Find the index with Reg:Idx == Reg3. 14099b613dbaSDavid Blaikie CodeGenSubRegIndex *Idx3 = Reg1.getSubRegIndex(Reg3); 14102d247c80SJakob Stoklund Olesen assert(Idx3 && "Sub-register doesn't have an index"); 14112d247c80SJakob Stoklund Olesen 141284bd44ebSJakob Stoklund Olesen // Conflicting composition? Emit a warning but allow it. 1413a26a848dSKrzysztof Parzyszek if (CodeGenSubRegIndex *Prev = Idx1->addComposite(Idx2, Idx3)) { 1414a26a848dSKrzysztof Parzyszek // If the composition was not user-defined, always emit a warning. 1415a26a848dSKrzysztof Parzyszek if (!UserDefined.count({Idx1, Idx2}) || 1416a26a848dSKrzysztof Parzyszek agree(compose(Idx1, Idx2), SubRegAction.at(Idx3))) 14179a7f4b76SJim Grosbach PrintWarning(Twine("SubRegIndex ") + Idx1->getQualifiedName() + 14189a7f4b76SJim Grosbach " and " + Idx2->getQualifiedName() + 14199a7f4b76SJim Grosbach " compose ambiguously as " + Prev->getQualifiedName() + 14202d247c80SJakob Stoklund Olesen " or " + Idx3->getQualifiedName()); 142184bd44ebSJakob Stoklund Olesen } 142284bd44ebSJakob Stoklund Olesen } 142384bd44ebSJakob Stoklund Olesen } 142484bd44ebSJakob Stoklund Olesen } 1425a26a848dSKrzysztof Parzyszek } 142684bd44ebSJakob Stoklund Olesen 1427d346d487SJakob Stoklund Olesen // Compute lane masks. This is similar to register units, but at the 1428d346d487SJakob Stoklund Olesen // sub-register index level. Each bit in the lane mask is like a register unit 1429d346d487SJakob Stoklund Olesen // class, and two lane masks will have a bit in common if two sub-register 1430d346d487SJakob Stoklund Olesen // indices overlap in some register. 1431d346d487SJakob Stoklund Olesen // 1432d346d487SJakob Stoklund Olesen // Conservatively share a lane mask bit if two sub-register indices overlap in 1433d346d487SJakob Stoklund Olesen // some registers, but not in others. That shouldn't happen a lot. 1434d01627b2SMatthias Braun void CodeGenRegBank::computeSubRegLaneMasks() { 1435d346d487SJakob Stoklund Olesen // First assign individual bits to all the leaf indices. 1436d346d487SJakob Stoklund Olesen unsigned Bit = 0; 14379ae96c7aSJakob Stoklund Olesen // Determine mask of lanes that cover their registers. 143891b5cf84SKrzysztof Parzyszek CoveringLanes = LaneBitmask::getAll(); 14398f25d3bcSDavid Blaikie for (auto &Idx : SubRegIndices) { 14405be6699cSDavid Blaikie if (Idx.getComposites().empty()) { 14414fa0cdbbSCraig Topper if (Bit > LaneBitmask::BitWidth) { 1442fe9d6f21SMatthias Braun PrintFatalError( 1443fe9d6f21SMatthias Braun Twine("Ran out of lanemask bits to represent subregister ") 1444fe9d6f21SMatthias Braun + Idx.getName()); 1445fe9d6f21SMatthias Braun } 14464fa0cdbbSCraig Topper Idx.LaneMask = LaneBitmask::getLane(Bit); 14479ae96c7aSJakob Stoklund Olesen ++Bit; 1448d346d487SJakob Stoklund Olesen } else { 144991b5cf84SKrzysztof Parzyszek Idx.LaneMask = LaneBitmask::getNone(); 1450d346d487SJakob Stoklund Olesen } 1451d346d487SJakob Stoklund Olesen } 1452d346d487SJakob Stoklund Olesen 145324557e5bSMatthias Braun // Compute transformation sequences for composeSubRegIndexLaneMask. The idea 145424557e5bSMatthias Braun // here is that for each possible target subregister we look at the leafs 145524557e5bSMatthias Braun // in the subregister graph that compose for this target and create 145624557e5bSMatthias Braun // transformation sequences for the lanemasks. Each step in the sequence 145724557e5bSMatthias Braun // consists of a bitmask and a bitrotate operation. As the rotation amounts 145824557e5bSMatthias Braun // are usually the same for many subregisters we can easily combine the steps 145924557e5bSMatthias Braun // by combining the masks. 146024557e5bSMatthias Braun for (const auto &Idx : SubRegIndices) { 146124557e5bSMatthias Braun const auto &Composites = Idx.getComposites(); 146224557e5bSMatthias Braun auto &LaneTransforms = Idx.CompositionLaneMaskTransform; 1463ff04541fSMatthias Braun 1464ff04541fSMatthias Braun if (Composites.empty()) { 1465ff04541fSMatthias Braun // Moving from a class with no subregisters we just had a single lane: 1466ff04541fSMatthias Braun // The subregister must be a leaf subregister and only occupies 1 bit. 1467ff04541fSMatthias Braun // Move the bit from the class without subregisters into that position. 1468f3a778d7SKrzysztof Parzyszek unsigned DstBit = Idx.LaneMask.getHighestLane(); 14694fa0cdbbSCraig Topper assert(Idx.LaneMask == LaneBitmask::getLane(DstBit) && 147091b5cf84SKrzysztof Parzyszek "Must be a leaf subregister"); 14714fa0cdbbSCraig Topper MaskRolPair MaskRol = { LaneBitmask::getLane(0), (uint8_t)DstBit }; 1472ff04541fSMatthias Braun LaneTransforms.push_back(MaskRol); 1473ff04541fSMatthias Braun } else { 1474ff04541fSMatthias Braun // Go through all leaf subregisters and find the ones that compose with 1475ff04541fSMatthias Braun // Idx. These make out all possible valid bits in the lane mask we want to 147624557e5bSMatthias Braun // transform. Looking only at the leafs ensure that only a single bit in 147724557e5bSMatthias Braun // the mask is set. 147824557e5bSMatthias Braun unsigned NextBit = 0; 147924557e5bSMatthias Braun for (auto &Idx2 : SubRegIndices) { 148024557e5bSMatthias Braun // Skip non-leaf subregisters. 148124557e5bSMatthias Braun if (!Idx2.getComposites().empty()) 148224557e5bSMatthias Braun continue; 148324557e5bSMatthias Braun // Replicate the behaviour from the lane mask generation loop above. 148424557e5bSMatthias Braun unsigned SrcBit = NextBit; 14854fa0cdbbSCraig Topper LaneBitmask SrcMask = LaneBitmask::getLane(SrcBit); 148691b5cf84SKrzysztof Parzyszek if (NextBit < LaneBitmask::BitWidth-1) 148724557e5bSMatthias Braun ++NextBit; 148824557e5bSMatthias Braun assert(Idx2.LaneMask == SrcMask); 148924557e5bSMatthias Braun 149024557e5bSMatthias Braun // Get the composed subregister if there is any. 149124557e5bSMatthias Braun auto C = Composites.find(&Idx2); 149224557e5bSMatthias Braun if (C == Composites.end()) 149324557e5bSMatthias Braun continue; 149424557e5bSMatthias Braun const CodeGenSubRegIndex *Composite = C->second; 149524557e5bSMatthias Braun // The Composed subreg should be a leaf subreg too 149624557e5bSMatthias Braun assert(Composite->getComposites().empty()); 149724557e5bSMatthias Braun 149824557e5bSMatthias Braun // Create Mask+Rotate operation and merge with existing ops if possible. 1499f3a778d7SKrzysztof Parzyszek unsigned DstBit = Composite->LaneMask.getHighestLane(); 150024557e5bSMatthias Braun int Shift = DstBit - SrcBit; 150191b5cf84SKrzysztof Parzyszek uint8_t RotateLeft = Shift >= 0 ? (uint8_t)Shift 150291b5cf84SKrzysztof Parzyszek : LaneBitmask::BitWidth + Shift; 150324557e5bSMatthias Braun for (auto &I : LaneTransforms) { 150424557e5bSMatthias Braun if (I.RotateLeft == RotateLeft) { 150524557e5bSMatthias Braun I.Mask |= SrcMask; 150691b5cf84SKrzysztof Parzyszek SrcMask = LaneBitmask::getNone(); 150724557e5bSMatthias Braun } 150824557e5bSMatthias Braun } 1509ea9f8ce0SKrzysztof Parzyszek if (SrcMask.any()) { 151024557e5bSMatthias Braun MaskRolPair MaskRol = { SrcMask, RotateLeft }; 151124557e5bSMatthias Braun LaneTransforms.push_back(MaskRol); 151224557e5bSMatthias Braun } 151324557e5bSMatthias Braun } 1514ff04541fSMatthias Braun } 1515ff04541fSMatthias Braun 151624557e5bSMatthias Braun // Optimize if the transformation consists of one step only: Set mask to 151724557e5bSMatthias Braun // 0xffffffff (including some irrelevant invalid bits) so that it should 151824557e5bSMatthias Braun // merge with more entries later while compressing the table. 151924557e5bSMatthias Braun if (LaneTransforms.size() == 1) 152091b5cf84SKrzysztof Parzyszek LaneTransforms[0].Mask = LaneBitmask::getAll(); 152124557e5bSMatthias Braun 152224557e5bSMatthias Braun // Further compression optimization: For invalid compositions resulting 152324557e5bSMatthias Braun // in a sequence with 0 entries we can just pick any other. Choose 152424557e5bSMatthias Braun // Mask 0xffffffff with Rotation 0. 152524557e5bSMatthias Braun if (LaneTransforms.size() == 0) { 152691b5cf84SKrzysztof Parzyszek MaskRolPair P = { LaneBitmask::getAll(), 0 }; 152724557e5bSMatthias Braun LaneTransforms.push_back(P); 152824557e5bSMatthias Braun } 152924557e5bSMatthias Braun } 153024557e5bSMatthias Braun 1531d346d487SJakob Stoklund Olesen // FIXME: What if ad-hoc aliasing introduces overlaps that aren't represented 1532d346d487SJakob Stoklund Olesen // by the sub-register graph? This doesn't occur in any known targets. 1533d346d487SJakob Stoklund Olesen 1534d346d487SJakob Stoklund Olesen // Inherit lanes from composites. 15358f25d3bcSDavid Blaikie for (const auto &Idx : SubRegIndices) { 153691b5cf84SKrzysztof Parzyszek LaneBitmask Mask = Idx.computeLaneMask(); 15379ae96c7aSJakob Stoklund Olesen // If some super-registers without CoveredBySubRegs use this index, we can 15389ae96c7aSJakob Stoklund Olesen // no longer assume that the lanes are covering their registers. 15395be6699cSDavid Blaikie if (!Idx.AllSuperRegsCovered) 15409ae96c7aSJakob Stoklund Olesen CoveringLanes &= ~Mask; 15419ae96c7aSJakob Stoklund Olesen } 1542d01627b2SMatthias Braun 1543d01627b2SMatthias Braun // Compute lane mask combinations for register classes. 1544d01627b2SMatthias Braun for (auto &RegClass : RegClasses) { 154591b5cf84SKrzysztof Parzyszek LaneBitmask LaneMask; 1546d01627b2SMatthias Braun for (const auto &SubRegIndex : SubRegIndices) { 15473b365331SMatthias Braun if (RegClass.getSubClassWithSubReg(&SubRegIndex) == nullptr) 1548d01627b2SMatthias Braun continue; 1549d01627b2SMatthias Braun LaneMask |= SubRegIndex.LaneMask; 1550d01627b2SMatthias Braun } 15514353b305SMatthias Braun 1552ff04541fSMatthias Braun // For classes without any subregisters set LaneMask to 1 instead of 0. 15534353b305SMatthias Braun // This makes it easier for client code to handle classes uniformly. 155491b5cf84SKrzysztof Parzyszek if (LaneMask.none()) 15554fa0cdbbSCraig Topper LaneMask = LaneBitmask::getLane(0); 15564353b305SMatthias Braun 1557d01627b2SMatthias Braun RegClass.LaneMask = LaneMask; 1558d01627b2SMatthias Braun } 1559d346d487SJakob Stoklund Olesen } 1560d346d487SJakob Stoklund Olesen 15611d7a2c57SAndrew Trick namespace { 1562a3fe70d2SEugene Zelenko 15631d7a2c57SAndrew Trick // UberRegSet is a helper class for computeRegUnitWeights. Each UberRegSet is 15641d7a2c57SAndrew Trick // the transitive closure of the union of overlapping register 15651d7a2c57SAndrew Trick // classes. Together, the UberRegSets form a partition of the registers. If we 15661d7a2c57SAndrew Trick // consider overlapping register classes to be connected, then each UberRegSet 15671d7a2c57SAndrew Trick // is a set of connected components. 15681d7a2c57SAndrew Trick // 15691d7a2c57SAndrew Trick // An UberRegSet will likely be a horizontal slice of register names of 15701d7a2c57SAndrew Trick // the same width. Nontrivial subregisters should then be in a separate 15711d7a2c57SAndrew Trick // UberRegSet. But this property isn't required for valid computation of 15721d7a2c57SAndrew Trick // register unit weights. 15731d7a2c57SAndrew Trick // 15741d7a2c57SAndrew Trick // A Weight field caches the max per-register unit weight in each UberRegSet. 15751d7a2c57SAndrew Trick // 15761d7a2c57SAndrew Trick // A set of SingularDeterminants flags single units of some register in this set 15771d7a2c57SAndrew Trick // for which the unit weight equals the set weight. These units should not have 15781d7a2c57SAndrew Trick // their weight increased. 15791d7a2c57SAndrew Trick struct UberRegSet { 1580be2edf30SOwen Anderson CodeGenRegister::Vec Regs; 1581a3fe70d2SEugene Zelenko unsigned Weight = 0; 15821d7a2c57SAndrew Trick CodeGenRegister::RegUnitList SingularDeterminants; 15831d7a2c57SAndrew Trick 1584a3fe70d2SEugene Zelenko UberRegSet() = default; 15851d7a2c57SAndrew Trick }; 1586a3fe70d2SEugene Zelenko 1587a3fe70d2SEugene Zelenko } // end anonymous namespace 15881d7a2c57SAndrew Trick 15891d7a2c57SAndrew Trick // Partition registers into UberRegSets, where each set is the transitive 15901d7a2c57SAndrew Trick // closure of the union of overlapping register classes. 15911d7a2c57SAndrew Trick // 15921d7a2c57SAndrew Trick // UberRegSets[0] is a special non-allocatable set. 15931d7a2c57SAndrew Trick static void computeUberSets(std::vector<UberRegSet> &UberSets, 15941d7a2c57SAndrew Trick std::vector<UberRegSet*> &RegSets, 15951d7a2c57SAndrew Trick CodeGenRegBank &RegBank) { 15969b613dbaSDavid Blaikie const auto &Registers = RegBank.getRegisters(); 15971d7a2c57SAndrew Trick 15981d7a2c57SAndrew Trick // The Register EnumValue is one greater than its index into Registers. 15999b613dbaSDavid Blaikie assert(Registers.size() == Registers.back().EnumValue && 16001d7a2c57SAndrew Trick "register enum value mismatch"); 16011d7a2c57SAndrew Trick 16021d7a2c57SAndrew Trick // For simplicitly make the SetID the same as EnumValue. 16031d7a2c57SAndrew Trick IntEqClasses UberSetIDs(Registers.size()+1); 16040d94c73cSAndrew Trick std::set<unsigned> AllocatableRegs; 1605dacea4bcSDavid Blaikie for (auto &RegClass : RegBank.getRegClasses()) { 1606dacea4bcSDavid Blaikie if (!RegClass.Allocatable) 16070d94c73cSAndrew Trick continue; 16080d94c73cSAndrew Trick 1609be2edf30SOwen Anderson const CodeGenRegister::Vec &Regs = RegClass.getMembers(); 16100d94c73cSAndrew Trick if (Regs.empty()) 16110d94c73cSAndrew Trick continue; 16121d7a2c57SAndrew Trick 16131d7a2c57SAndrew Trick unsigned USetID = UberSetIDs.findLeader((*Regs.begin())->EnumValue); 16141d7a2c57SAndrew Trick assert(USetID && "register number 0 is invalid"); 16151d7a2c57SAndrew Trick 16160d94c73cSAndrew Trick AllocatableRegs.insert((*Regs.begin())->EnumValue); 1617be2edf30SOwen Anderson for (auto I = std::next(Regs.begin()), E = Regs.end(); I != E; ++I) { 16180d94c73cSAndrew Trick AllocatableRegs.insert((*I)->EnumValue); 16191d7a2c57SAndrew Trick UberSetIDs.join(USetID, (*I)->EnumValue); 16201d7a2c57SAndrew Trick } 16210d94c73cSAndrew Trick } 16220d94c73cSAndrew Trick // Combine non-allocatable regs. 16239b613dbaSDavid Blaikie for (const auto &Reg : Registers) { 16249b613dbaSDavid Blaikie unsigned RegNum = Reg.EnumValue; 16250d94c73cSAndrew Trick if (AllocatableRegs.count(RegNum)) 16260d94c73cSAndrew Trick continue; 16270d94c73cSAndrew Trick 16280d94c73cSAndrew Trick UberSetIDs.join(0, RegNum); 16290d94c73cSAndrew Trick } 16301d7a2c57SAndrew Trick UberSetIDs.compress(); 16311d7a2c57SAndrew Trick 16321d7a2c57SAndrew Trick // Make the first UberSet a special unallocatable set. 16331d7a2c57SAndrew Trick unsigned ZeroID = UberSetIDs[0]; 16341d7a2c57SAndrew Trick 16351d7a2c57SAndrew Trick // Insert Registers into the UberSets formed by union-find. 16361d7a2c57SAndrew Trick // Do not resize after this. 16371d7a2c57SAndrew Trick UberSets.resize(UberSetIDs.getNumClasses()); 16389b613dbaSDavid Blaikie unsigned i = 0; 16399b613dbaSDavid Blaikie for (const CodeGenRegister &Reg : Registers) { 16409b613dbaSDavid Blaikie unsigned USetID = UberSetIDs[Reg.EnumValue]; 16411d7a2c57SAndrew Trick if (!USetID) 16421d7a2c57SAndrew Trick USetID = ZeroID; 16431d7a2c57SAndrew Trick else if (USetID == ZeroID) 16441d7a2c57SAndrew Trick USetID = 0; 16451d7a2c57SAndrew Trick 16461d7a2c57SAndrew Trick UberRegSet *USet = &UberSets[USetID]; 1647be2edf30SOwen Anderson USet->Regs.push_back(&Reg); 1648be2edf30SOwen Anderson sortAndUniqueRegisters(USet->Regs); 16499b613dbaSDavid Blaikie RegSets[i++] = USet; 16501d7a2c57SAndrew Trick } 16511d7a2c57SAndrew Trick } 16521d7a2c57SAndrew Trick 16531d7a2c57SAndrew Trick // Recompute each UberSet weight after changing unit weights. 16541d7a2c57SAndrew Trick static void computeUberWeights(std::vector<UberRegSet> &UberSets, 16551d7a2c57SAndrew Trick CodeGenRegBank &RegBank) { 16561d7a2c57SAndrew Trick // Skip the first unallocatable set. 1657b6d0bd48SBenjamin Kramer for (std::vector<UberRegSet>::iterator I = std::next(UberSets.begin()), 16581d7a2c57SAndrew Trick E = UberSets.end(); I != E; ++I) { 16591d7a2c57SAndrew Trick 16601d7a2c57SAndrew Trick // Initialize all unit weights in this set, and remember the max units/reg. 166124064771SCraig Topper const CodeGenRegister *Reg = nullptr; 16621d7a2c57SAndrew Trick unsigned MaxWeight = 0, Weight = 0; 16631d7a2c57SAndrew Trick for (RegUnitIterator UnitI(I->Regs); UnitI.isValid(); ++UnitI) { 16641d7a2c57SAndrew Trick if (Reg != UnitI.getReg()) { 16651d7a2c57SAndrew Trick if (Weight > MaxWeight) 16661d7a2c57SAndrew Trick MaxWeight = Weight; 16671d7a2c57SAndrew Trick Reg = UnitI.getReg(); 16681d7a2c57SAndrew Trick Weight = 0; 16691d7a2c57SAndrew Trick } 1670eb0c510eSKrzysztof Parzyszek if (!RegBank.getRegUnit(*UnitI).Artificial) { 1671095f22afSJakob Stoklund Olesen unsigned UWeight = RegBank.getRegUnit(*UnitI).Weight; 16721d7a2c57SAndrew Trick if (!UWeight) { 16731d7a2c57SAndrew Trick UWeight = 1; 16741d7a2c57SAndrew Trick RegBank.increaseRegUnitWeight(*UnitI, UWeight); 16751d7a2c57SAndrew Trick } 16761d7a2c57SAndrew Trick Weight += UWeight; 16771d7a2c57SAndrew Trick } 1678eb0c510eSKrzysztof Parzyszek } 16791d7a2c57SAndrew Trick if (Weight > MaxWeight) 16801d7a2c57SAndrew Trick MaxWeight = Weight; 1681301dd8d7SAndrew Trick if (I->Weight != MaxWeight) { 1682d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "UberSet " << I - UberSets.begin() << " Weight " 1683d34e60caSNicola Zaghen << MaxWeight; 1684d34e60caSNicola Zaghen for (auto &Unit 1685d34e60caSNicola Zaghen : I->Regs) dbgs() 1686d34e60caSNicola Zaghen << " " << Unit->getName(); 1687301dd8d7SAndrew Trick dbgs() << "\n"); 16881d7a2c57SAndrew Trick // Update the set weight. 16891d7a2c57SAndrew Trick I->Weight = MaxWeight; 1690301dd8d7SAndrew Trick } 16911d7a2c57SAndrew Trick 16921d7a2c57SAndrew Trick // Find singular determinants. 1693be2edf30SOwen Anderson for (const auto R : I->Regs) { 1694be2edf30SOwen Anderson if (R->getRegUnits().count() == 1 && R->getWeight(RegBank) == I->Weight) { 1695be2edf30SOwen Anderson I->SingularDeterminants |= R->getRegUnits(); 1696a366d7b2SOwen Anderson } 16971d7a2c57SAndrew Trick } 16981d7a2c57SAndrew Trick } 16991d7a2c57SAndrew Trick } 17001d7a2c57SAndrew Trick 17011d7a2c57SAndrew Trick // normalizeWeight is a computeRegUnitWeights helper that adjusts the weight of 17021d7a2c57SAndrew Trick // a register and its subregisters so that they have the same weight as their 17031d7a2c57SAndrew Trick // UberSet. Self-recursion processes the subregister tree in postorder so 17041d7a2c57SAndrew Trick // subregisters are normalized first. 17051d7a2c57SAndrew Trick // 17061d7a2c57SAndrew Trick // Side effects: 17071d7a2c57SAndrew Trick // - creates new adopted register units 17081d7a2c57SAndrew Trick // - causes superregisters to inherit adopted units 17091d7a2c57SAndrew Trick // - increases the weight of "singular" units 17101d7a2c57SAndrew Trick // - induces recomputation of UberWeights. 17111d7a2c57SAndrew Trick static bool normalizeWeight(CodeGenRegister *Reg, 17121d7a2c57SAndrew Trick std::vector<UberRegSet> &UberSets, 17131d7a2c57SAndrew Trick std::vector<UberRegSet*> &RegSets, 1714646d06fcSDaniel Sanders BitVector &NormalRegs, 17151d7a2c57SAndrew Trick CodeGenRegister::RegUnitList &NormalUnits, 17161d7a2c57SAndrew Trick CodeGenRegBank &RegBank) { 1717646d06fcSDaniel Sanders NormalRegs.resize(std::max(Reg->EnumValue + 1, NormalRegs.size())); 1718a366d7b2SOwen Anderson if (NormalRegs.test(Reg->EnumValue)) 1719a366d7b2SOwen Anderson return false; 1720a366d7b2SOwen Anderson NormalRegs.set(Reg->EnumValue); 17215d133998SAndrew Trick 1722a366d7b2SOwen Anderson bool Changed = false; 17231d7a2c57SAndrew Trick const CodeGenRegister::SubRegMap &SRM = Reg->getSubRegs(); 1724*e6cf3d64SCoelacanthus for (auto SRI : SRM) { 1725*e6cf3d64SCoelacanthus if (SRI.second == Reg) 17261d7a2c57SAndrew Trick continue; // self-cycles happen 17271d7a2c57SAndrew Trick 1728*e6cf3d64SCoelacanthus Changed |= normalizeWeight(SRI.second, UberSets, RegSets, NormalRegs, 1729*e6cf3d64SCoelacanthus NormalUnits, RegBank); 17301d7a2c57SAndrew Trick } 17311d7a2c57SAndrew Trick // Postorder register normalization. 17321d7a2c57SAndrew Trick 17331d7a2c57SAndrew Trick // Inherit register units newly adopted by subregisters. 17341d7a2c57SAndrew Trick if (Reg->inheritRegUnits(RegBank)) 17351d7a2c57SAndrew Trick computeUberWeights(UberSets, RegBank); 17361d7a2c57SAndrew Trick 17371d7a2c57SAndrew Trick // Check if this register is too skinny for its UberRegSet. 17381d7a2c57SAndrew Trick UberRegSet *UberSet = RegSets[RegBank.getRegIndex(Reg)]; 17391d7a2c57SAndrew Trick 17401d7a2c57SAndrew Trick unsigned RegWeight = Reg->getWeight(RegBank); 17411d7a2c57SAndrew Trick if (UberSet->Weight > RegWeight) { 17421d7a2c57SAndrew Trick // A register unit's weight can be adjusted only if it is the singular unit 17431d7a2c57SAndrew Trick // for this register, has not been used to normalize a subregister's set, 17441d7a2c57SAndrew Trick // and has not already been used to singularly determine this UberRegSet. 1745a366d7b2SOwen Anderson unsigned AdjustUnit = *Reg->getRegUnits().begin(); 1746a366d7b2SOwen Anderson if (Reg->getRegUnits().count() != 1 17471d7a2c57SAndrew Trick || hasRegUnit(NormalUnits, AdjustUnit) 17481d7a2c57SAndrew Trick || hasRegUnit(UberSet->SingularDeterminants, AdjustUnit)) { 17491d7a2c57SAndrew Trick // We don't have an adjustable unit, so adopt a new one. 17501d7a2c57SAndrew Trick AdjustUnit = RegBank.newRegUnit(UberSet->Weight - RegWeight); 17511d7a2c57SAndrew Trick Reg->adoptRegUnit(AdjustUnit); 17521d7a2c57SAndrew Trick // Adopting a unit does not immediately require recomputing set weights. 17531d7a2c57SAndrew Trick } 17541d7a2c57SAndrew Trick else { 17551d7a2c57SAndrew Trick // Adjust the existing single unit. 1756eb0c510eSKrzysztof Parzyszek if (!RegBank.getRegUnit(AdjustUnit).Artificial) 17571d7a2c57SAndrew Trick RegBank.increaseRegUnitWeight(AdjustUnit, UberSet->Weight - RegWeight); 17581d7a2c57SAndrew Trick // The unit may be shared among sets and registers within this set. 17591d7a2c57SAndrew Trick computeUberWeights(UberSets, RegBank); 17601d7a2c57SAndrew Trick } 17611d7a2c57SAndrew Trick Changed = true; 17621d7a2c57SAndrew Trick } 17631d7a2c57SAndrew Trick 17641d7a2c57SAndrew Trick // Mark these units normalized so superregisters can't change their weights. 1765a366d7b2SOwen Anderson NormalUnits |= Reg->getRegUnits(); 17661d7a2c57SAndrew Trick 17671d7a2c57SAndrew Trick return Changed; 17681d7a2c57SAndrew Trick } 17691d7a2c57SAndrew Trick 17701d7a2c57SAndrew Trick // Compute a weight for each register unit created during getSubRegs. 17711d7a2c57SAndrew Trick // 17721d7a2c57SAndrew Trick // The goal is that two registers in the same class will have the same weight, 17731d7a2c57SAndrew Trick // where each register's weight is defined as sum of its units' weights. 17741d7a2c57SAndrew Trick void CodeGenRegBank::computeRegUnitWeights() { 17751d7a2c57SAndrew Trick std::vector<UberRegSet> UberSets; 17761d7a2c57SAndrew Trick std::vector<UberRegSet*> RegSets(Registers.size()); 17771d7a2c57SAndrew Trick computeUberSets(UberSets, RegSets, *this); 17781d7a2c57SAndrew Trick // UberSets and RegSets are now immutable. 17791d7a2c57SAndrew Trick 17801d7a2c57SAndrew Trick computeUberWeights(UberSets, *this); 17811d7a2c57SAndrew Trick 17821d7a2c57SAndrew Trick // Iterate over each Register, normalizing the unit weights until reaching 17831d7a2c57SAndrew Trick // a fix point. 17841d7a2c57SAndrew Trick unsigned NumIters = 0; 17851d7a2c57SAndrew Trick for (bool Changed = true; Changed; ++NumIters) { 17861d7a2c57SAndrew Trick assert(NumIters <= NumNativeRegUnits && "Runaway register unit weights"); 17871d7a2c57SAndrew Trick Changed = false; 17889b613dbaSDavid Blaikie for (auto &Reg : Registers) { 17891d7a2c57SAndrew Trick CodeGenRegister::RegUnitList NormalUnits; 1790646d06fcSDaniel Sanders BitVector NormalRegs; 17919b613dbaSDavid Blaikie Changed |= normalizeWeight(&Reg, UberSets, RegSets, NormalRegs, 17929b613dbaSDavid Blaikie NormalUnits, *this); 17931d7a2c57SAndrew Trick } 17941d7a2c57SAndrew Trick } 17951d7a2c57SAndrew Trick } 17961d7a2c57SAndrew Trick 1797739a0038SAndrew Trick // Find a set in UniqueSets with the same elements as Set. 1798739a0038SAndrew Trick // Return an iterator into UniqueSets. 1799739a0038SAndrew Trick static std::vector<RegUnitSet>::const_iterator 1800739a0038SAndrew Trick findRegUnitSet(const std::vector<RegUnitSet> &UniqueSets, 1801739a0038SAndrew Trick const RegUnitSet &Set) { 1802739a0038SAndrew Trick std::vector<RegUnitSet>::const_iterator 1803739a0038SAndrew Trick I = UniqueSets.begin(), E = UniqueSets.end(); 1804739a0038SAndrew Trick for(;I != E; ++I) { 1805739a0038SAndrew Trick if (I->Units == Set.Units) 1806739a0038SAndrew Trick break; 1807739a0038SAndrew Trick } 1808739a0038SAndrew Trick return I; 1809739a0038SAndrew Trick } 1810739a0038SAndrew Trick 1811739a0038SAndrew Trick // Return true if the RUSubSet is a subset of RUSuperSet. 1812739a0038SAndrew Trick static bool isRegUnitSubSet(const std::vector<unsigned> &RUSubSet, 1813739a0038SAndrew Trick const std::vector<unsigned> &RUSuperSet) { 18149002c315SAndrew Trick return std::includes(RUSuperSet.begin(), RUSuperSet.end(), 18159002c315SAndrew Trick RUSubSet.begin(), RUSubSet.end()); 1816739a0038SAndrew Trick } 1817739a0038SAndrew Trick 1818753663ccSAndrew Trick /// Iteratively prune unit sets. Prune subsets that are close to the superset, 18199447cce0SAndrew Trick /// but with one or two registers removed. We occasionally have registers like 18209447cce0SAndrew Trick /// APSR and PC thrown in with the general registers. We also see many 18219447cce0SAndrew Trick /// special-purpose register subsets, such as tail-call and Thumb 18229447cce0SAndrew Trick /// encodings. Generating all possible overlapping sets is combinatorial and 18239447cce0SAndrew Trick /// overkill for modeling pressure. Ideally we could fix this statically in 18249447cce0SAndrew Trick /// tablegen by (1) having the target define register classes that only include 18259447cce0SAndrew Trick /// the allocatable registers and marking other classes as non-allocatable and 18269447cce0SAndrew Trick /// (2) having a way to mark special purpose classes as "don't-care" classes for 18279447cce0SAndrew Trick /// the purpose of pressure. However, we make an attempt to handle targets that 18289447cce0SAndrew Trick /// are not nicely defined by merging nearly identical register unit sets 18299447cce0SAndrew Trick /// statically. This generates smaller tables. Then, dynamically, we adjust the 18309447cce0SAndrew Trick /// set limit by filtering the reserved registers. 18319447cce0SAndrew Trick /// 18329447cce0SAndrew Trick /// Merge sets only if the units have the same weight. For example, on ARM, 18339447cce0SAndrew Trick /// Q-tuples with ssub index 0 include all S regs but also include D16+. We 18349447cce0SAndrew Trick /// should not expand the S set to include D regs. 1835739a0038SAndrew Trick void CodeGenRegBank::pruneUnitSets() { 1836739a0038SAndrew Trick assert(RegClassUnitSets.empty() && "this invalidates RegClassUnitSets"); 1837739a0038SAndrew Trick 1838739a0038SAndrew Trick // Form an equivalence class of UnitSets with no significant difference. 1839a5eee987SAndrew Trick std::vector<unsigned> SuperSetIDs; 1840739a0038SAndrew Trick for (unsigned SubIdx = 0, EndIdx = RegUnitSets.size(); 1841739a0038SAndrew Trick SubIdx != EndIdx; ++SubIdx) { 1842739a0038SAndrew Trick const RegUnitSet &SubSet = RegUnitSets[SubIdx]; 18430d94c73cSAndrew Trick unsigned SuperIdx = 0; 18440d94c73cSAndrew Trick for (; SuperIdx != EndIdx; ++SuperIdx) { 1845739a0038SAndrew Trick if (SuperIdx == SubIdx) 1846739a0038SAndrew Trick continue; 1847a5eee987SAndrew Trick 18489447cce0SAndrew Trick unsigned UnitWeight = RegUnits[SubSet.Units[0]].Weight; 1849a5eee987SAndrew Trick const RegUnitSet &SuperSet = RegUnitSets[SuperIdx]; 1850a5eee987SAndrew Trick if (isRegUnitSubSet(SubSet.Units, SuperSet.Units) 18519447cce0SAndrew Trick && (SubSet.Units.size() + 3 > SuperSet.Units.size()) 18529447cce0SAndrew Trick && UnitWeight == RegUnits[SuperSet.Units[0]].Weight 18539447cce0SAndrew Trick && UnitWeight == RegUnits[SuperSet.Units.back()].Weight) { 1854d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "UnitSet " << SubIdx << " subsumed by " << SuperIdx 1855301dd8d7SAndrew Trick << "\n"); 1856167cbd21SMatthias Braun // We can pick any of the set names for the merged set. Go for the 1857167cbd21SMatthias Braun // shortest one to avoid picking the name of one of the classes that are 1858167cbd21SMatthias Braun // artificially created by tablegen. So "FPR128_lo" instead of 1859167cbd21SMatthias Braun // "QQQQ_with_qsub3_in_FPR128_lo". 1860167cbd21SMatthias Braun if (RegUnitSets[SubIdx].Name.size() < RegUnitSets[SuperIdx].Name.size()) 1861167cbd21SMatthias Braun RegUnitSets[SuperIdx].Name = RegUnitSets[SubIdx].Name; 18620d94c73cSAndrew Trick break; 1863739a0038SAndrew Trick } 1864739a0038SAndrew Trick } 1865a5eee987SAndrew Trick if (SuperIdx == EndIdx) 1866a5eee987SAndrew Trick SuperSetIDs.push_back(SubIdx); 1867a5eee987SAndrew Trick } 1868a5eee987SAndrew Trick // Populate PrunedUnitSets with each equivalence class's superset. 1869a5eee987SAndrew Trick std::vector<RegUnitSet> PrunedUnitSets(SuperSetIDs.size()); 1870a5eee987SAndrew Trick for (unsigned i = 0, e = SuperSetIDs.size(); i != e; ++i) { 1871a5eee987SAndrew Trick unsigned SuperIdx = SuperSetIDs[i]; 1872a5eee987SAndrew Trick PrunedUnitSets[i].Name = RegUnitSets[SuperIdx].Name; 1873a5eee987SAndrew Trick PrunedUnitSets[i].Units.swap(RegUnitSets[SuperIdx].Units); 1874739a0038SAndrew Trick } 1875739a0038SAndrew Trick RegUnitSets.swap(PrunedUnitSets); 1876739a0038SAndrew Trick } 1877739a0038SAndrew Trick 1878739a0038SAndrew Trick // Create a RegUnitSet for each RegClass that contains all units in the class 1879739a0038SAndrew Trick // including adopted units that are necessary to model register pressure. Then 1880739a0038SAndrew Trick // iteratively compute RegUnitSets such that the union of any two overlapping 1881739a0038SAndrew Trick // RegUnitSets is repreresented. 1882739a0038SAndrew Trick // 1883739a0038SAndrew Trick // RegisterInfoEmitter will map each RegClass to its RegUnitClass and any 1884739a0038SAndrew Trick // RegUnitSet that is a superset of that RegUnitClass. 1885739a0038SAndrew Trick void CodeGenRegBank::computeRegUnitSets() { 1886301dd8d7SAndrew Trick assert(RegUnitSets.empty() && "dirty RegUnitSets"); 1887739a0038SAndrew Trick 1888739a0038SAndrew Trick // Compute a unique RegUnitSet for each RegClass. 1889c0bb5cabSDavid Blaikie auto &RegClasses = getRegClasses(); 1890dacea4bcSDavid Blaikie for (auto &RC : RegClasses) { 18918e760e10SStanislav Mekhanoshin if (!RC.Allocatable || RC.Artificial || !RC.GeneratePressureSet) 18920d94c73cSAndrew Trick continue; 1893739a0038SAndrew Trick 1894739a0038SAndrew Trick // Speculatively grow the RegUnitSets to hold the new set. 1895739a0038SAndrew Trick RegUnitSets.resize(RegUnitSets.size() + 1); 1896dacea4bcSDavid Blaikie RegUnitSets.back().Name = RC.getName(); 18977d52db98SAndrew Trick 18987d52db98SAndrew Trick // Compute a sorted list of units in this class. 1899eb0c510eSKrzysztof Parzyszek RC.buildRegUnitSet(*this, RegUnitSets.back().Units); 1900739a0038SAndrew Trick 1901739a0038SAndrew Trick // Find an existing RegUnitSet. 1902739a0038SAndrew Trick std::vector<RegUnitSet>::const_iterator SetI = 1903739a0038SAndrew Trick findRegUnitSet(RegUnitSets, RegUnitSets.back()); 1904b6d0bd48SBenjamin Kramer if (SetI != std::prev(RegUnitSets.end())) 1905739a0038SAndrew Trick RegUnitSets.pop_back(); 1906739a0038SAndrew Trick } 1907739a0038SAndrew Trick 1908d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "\nBefore pruning:\n"; for (unsigned USIdx = 0, 1909d34e60caSNicola Zaghen USEnd = RegUnitSets.size(); 1910301dd8d7SAndrew Trick USIdx < USEnd; ++USIdx) { 1911d34e60caSNicola Zaghen dbgs() << "UnitSet " << USIdx << " " << RegUnitSets[USIdx].Name << ":"; 191249cf4675SDavid Blaikie for (auto &U : RegUnitSets[USIdx].Units) 191346a0392cSKrzysztof Parzyszek printRegUnitName(U); 1914301dd8d7SAndrew Trick dbgs() << "\n"; 1915301dd8d7SAndrew Trick }); 1916301dd8d7SAndrew Trick 1917739a0038SAndrew Trick // Iteratively prune unit sets. 1918739a0038SAndrew Trick pruneUnitSets(); 1919739a0038SAndrew Trick 1920d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "\nBefore union:\n"; for (unsigned USIdx = 0, 1921d34e60caSNicola Zaghen USEnd = RegUnitSets.size(); 1922301dd8d7SAndrew Trick USIdx < USEnd; ++USIdx) { 1923d34e60caSNicola Zaghen dbgs() << "UnitSet " << USIdx << " " << RegUnitSets[USIdx].Name << ":"; 192449cf4675SDavid Blaikie for (auto &U : RegUnitSets[USIdx].Units) 192546a0392cSKrzysztof Parzyszek printRegUnitName(U); 1926301dd8d7SAndrew Trick dbgs() << "\n"; 1927d34e60caSNicola Zaghen } dbgs() << "\nUnion sets:\n"); 1928301dd8d7SAndrew Trick 1929739a0038SAndrew Trick // Iterate over all unit sets, including new ones added by this loop. 1930739a0038SAndrew Trick unsigned NumRegUnitSubSets = RegUnitSets.size(); 1931739a0038SAndrew Trick for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) { 1932739a0038SAndrew Trick // In theory, this is combinatorial. In practice, it needs to be bounded 1933739a0038SAndrew Trick // by a small number of sets for regpressure to be efficient. 1934739a0038SAndrew Trick // If the assert is hit, we need to implement pruning. 1935739a0038SAndrew Trick assert(Idx < (2*NumRegUnitSubSets) && "runaway unit set inference"); 1936739a0038SAndrew Trick 1937739a0038SAndrew Trick // Compare new sets with all original classes. 1938f8b1a666SAndrew Trick for (unsigned SearchIdx = (Idx >= NumRegUnitSubSets) ? 0 : Idx+1; 1939739a0038SAndrew Trick SearchIdx != EndIdx; ++SearchIdx) { 1940739a0038SAndrew Trick std::set<unsigned> Intersection; 1941739a0038SAndrew Trick std::set_intersection(RegUnitSets[Idx].Units.begin(), 1942739a0038SAndrew Trick RegUnitSets[Idx].Units.end(), 1943739a0038SAndrew Trick RegUnitSets[SearchIdx].Units.begin(), 1944739a0038SAndrew Trick RegUnitSets[SearchIdx].Units.end(), 1945739a0038SAndrew Trick std::inserter(Intersection, Intersection.begin())); 1946739a0038SAndrew Trick if (Intersection.empty()) 1947739a0038SAndrew Trick continue; 1948739a0038SAndrew Trick 1949739a0038SAndrew Trick // Speculatively grow the RegUnitSets to hold the new set. 1950739a0038SAndrew Trick RegUnitSets.resize(RegUnitSets.size() + 1); 1951739a0038SAndrew Trick RegUnitSets.back().Name = 1952b2a958a0SStanislav Mekhanoshin RegUnitSets[Idx].Name + "_with_" + RegUnitSets[SearchIdx].Name; 1953739a0038SAndrew Trick 1954739a0038SAndrew Trick std::set_union(RegUnitSets[Idx].Units.begin(), 1955739a0038SAndrew Trick RegUnitSets[Idx].Units.end(), 1956739a0038SAndrew Trick RegUnitSets[SearchIdx].Units.begin(), 1957739a0038SAndrew Trick RegUnitSets[SearchIdx].Units.end(), 1958739a0038SAndrew Trick std::inserter(RegUnitSets.back().Units, 1959739a0038SAndrew Trick RegUnitSets.back().Units.begin())); 1960739a0038SAndrew Trick 1961739a0038SAndrew Trick // Find an existing RegUnitSet, or add the union to the unique sets. 1962739a0038SAndrew Trick std::vector<RegUnitSet>::const_iterator SetI = 1963739a0038SAndrew Trick findRegUnitSet(RegUnitSets, RegUnitSets.back()); 1964b6d0bd48SBenjamin Kramer if (SetI != std::prev(RegUnitSets.end())) 1965739a0038SAndrew Trick RegUnitSets.pop_back(); 19669447cce0SAndrew Trick else { 1967d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "UnitSet " << RegUnitSets.size() - 1 << " " 1968d34e60caSNicola Zaghen << RegUnitSets.back().Name << ":"; 1969d34e60caSNicola Zaghen for (auto &U 1970d34e60caSNicola Zaghen : RegUnitSets.back().Units) printRegUnitName(U); 19719447cce0SAndrew Trick dbgs() << "\n";); 19729447cce0SAndrew Trick } 1973739a0038SAndrew Trick } 1974739a0038SAndrew Trick } 1975739a0038SAndrew Trick 19760d94c73cSAndrew Trick // Iteratively prune unit sets after inferring supersets. 1977739a0038SAndrew Trick pruneUnitSets(); 1978739a0038SAndrew Trick 1979d34e60caSNicola Zaghen LLVM_DEBUG( 1980d34e60caSNicola Zaghen dbgs() << "\n"; for (unsigned USIdx = 0, USEnd = RegUnitSets.size(); 1981301dd8d7SAndrew Trick USIdx < USEnd; ++USIdx) { 1982d34e60caSNicola Zaghen dbgs() << "UnitSet " << USIdx << " " << RegUnitSets[USIdx].Name << ":"; 198349cf4675SDavid Blaikie for (auto &U : RegUnitSets[USIdx].Units) 198446a0392cSKrzysztof Parzyszek printRegUnitName(U); 1985301dd8d7SAndrew Trick dbgs() << "\n"; 1986301dd8d7SAndrew Trick }); 1987301dd8d7SAndrew Trick 1988739a0038SAndrew Trick // For each register class, list the UnitSets that are supersets. 1989c0bb5cabSDavid Blaikie RegClassUnitSets.resize(RegClasses.size()); 1990c0bb5cabSDavid Blaikie int RCIdx = -1; 1991dacea4bcSDavid Blaikie for (auto &RC : RegClasses) { 1992c0bb5cabSDavid Blaikie ++RCIdx; 1993dacea4bcSDavid Blaikie if (!RC.Allocatable) 19940d94c73cSAndrew Trick continue; 19950d94c73cSAndrew Trick 1996739a0038SAndrew Trick // Recompute the sorted list of units in this class. 1997301dd8d7SAndrew Trick std::vector<unsigned> RCRegUnits; 1998eb0c510eSKrzysztof Parzyszek RC.buildRegUnitSet(*this, RCRegUnits); 1999739a0038SAndrew Trick 2000739a0038SAndrew Trick // Don't increase pressure for unallocatable regclasses. 2001301dd8d7SAndrew Trick if (RCRegUnits.empty()) 2002739a0038SAndrew Trick continue; 2003739a0038SAndrew Trick 2004d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "RC " << RC.getName() << " Units:\n"; 2005d34e60caSNicola Zaghen for (auto U 2006d34e60caSNicola Zaghen : RCRegUnits) printRegUnitName(U); 2007301dd8d7SAndrew Trick dbgs() << "\n UnitSetIDs:"); 2008301dd8d7SAndrew Trick 2009739a0038SAndrew Trick // Find all supersets. 2010739a0038SAndrew Trick for (unsigned USIdx = 0, USEnd = RegUnitSets.size(); 2011739a0038SAndrew Trick USIdx != USEnd; ++USIdx) { 2012301dd8d7SAndrew Trick if (isRegUnitSubSet(RCRegUnits, RegUnitSets[USIdx].Units)) { 2013d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << " " << USIdx); 2014739a0038SAndrew Trick RegClassUnitSets[RCIdx].push_back(USIdx); 2015739a0038SAndrew Trick } 2016301dd8d7SAndrew Trick } 2017d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "\n"); 20180d94c73cSAndrew Trick assert(!RegClassUnitSets[RCIdx].empty() && "missing unit set for regclass"); 2019739a0038SAndrew Trick } 2020510e606eSAndrew Trick 2021510e606eSAndrew Trick // For each register unit, ensure that we have the list of UnitSets that 2022510e606eSAndrew Trick // contain the unit. Normally, this matches an existing list of UnitSets for a 2023510e606eSAndrew Trick // register class. If not, we create a new entry in RegClassUnitSets as a 2024510e606eSAndrew Trick // "fake" register class. 2025510e606eSAndrew Trick for (unsigned UnitIdx = 0, UnitEnd = NumNativeRegUnits; 2026510e606eSAndrew Trick UnitIdx < UnitEnd; ++UnitIdx) { 2027510e606eSAndrew Trick std::vector<unsigned> RUSets; 2028510e606eSAndrew Trick for (unsigned i = 0, e = RegUnitSets.size(); i != e; ++i) { 2029510e606eSAndrew Trick RegUnitSet &RUSet = RegUnitSets[i]; 20300d955d0bSDavid Majnemer if (!is_contained(RUSet.Units, UnitIdx)) 2031510e606eSAndrew Trick continue; 2032510e606eSAndrew Trick RUSets.push_back(i); 2033510e606eSAndrew Trick } 2034510e606eSAndrew Trick unsigned RCUnitSetsIdx = 0; 2035510e606eSAndrew Trick for (unsigned e = RegClassUnitSets.size(); 2036510e606eSAndrew Trick RCUnitSetsIdx != e; ++RCUnitSetsIdx) { 2037510e606eSAndrew Trick if (RegClassUnitSets[RCUnitSetsIdx] == RUSets) { 2038510e606eSAndrew Trick break; 2039510e606eSAndrew Trick } 2040510e606eSAndrew Trick } 2041510e606eSAndrew Trick RegUnits[UnitIdx].RegClassUnitSetsIdx = RCUnitSetsIdx; 2042510e606eSAndrew Trick if (RCUnitSetsIdx == RegClassUnitSets.size()) { 2043510e606eSAndrew Trick // Create a new list of UnitSets as a "fake" register class. 2044510e606eSAndrew Trick RegClassUnitSets.resize(RCUnitSetsIdx + 1); 2045510e606eSAndrew Trick RegClassUnitSets[RCUnitSetsIdx].swap(RUSets); 2046510e606eSAndrew Trick } 2047510e606eSAndrew Trick } 2048739a0038SAndrew Trick } 2049739a0038SAndrew Trick 2050755f8b18SMatthias Braun void CodeGenRegBank::computeRegUnitLaneMasks() { 2051755f8b18SMatthias Braun for (auto &Register : Registers) { 2052755f8b18SMatthias Braun // Create an initial lane mask for all register units. 2053755f8b18SMatthias Braun const auto &RegUnits = Register.getRegUnits(); 205491b5cf84SKrzysztof Parzyszek CodeGenRegister::RegUnitLaneMaskList 205591b5cf84SKrzysztof Parzyszek RegUnitLaneMasks(RegUnits.count(), LaneBitmask::getNone()); 2056755f8b18SMatthias Braun // Iterate through SubRegisters. 2057755f8b18SMatthias Braun typedef CodeGenRegister::SubRegMap SubRegMap; 2058755f8b18SMatthias Braun const SubRegMap &SubRegs = Register.getSubRegs(); 2059*e6cf3d64SCoelacanthus for (auto S : SubRegs) { 2060*e6cf3d64SCoelacanthus CodeGenRegister *SubReg = S.second; 2061755f8b18SMatthias Braun // Ignore non-leaf subregisters, their lane masks are fully covered by 2062755f8b18SMatthias Braun // the leaf subregisters anyway. 2063a3fe70d2SEugene Zelenko if (!SubReg->getSubRegs().empty()) 2064755f8b18SMatthias Braun continue; 2065*e6cf3d64SCoelacanthus CodeGenSubRegIndex *SubRegIndex = S.first; 2066*e6cf3d64SCoelacanthus const CodeGenRegister *SubRegister = S.second; 206791b5cf84SKrzysztof Parzyszek LaneBitmask LaneMask = SubRegIndex->LaneMask; 2068755f8b18SMatthias Braun // Distribute LaneMask to Register Units touched. 20696b1aa5f5SRichard Trieu for (unsigned SUI : SubRegister->getRegUnits()) { 2070755f8b18SMatthias Braun bool Found = false; 2071a366d7b2SOwen Anderson unsigned u = 0; 2072a366d7b2SOwen Anderson for (unsigned RU : RegUnits) { 2073a366d7b2SOwen Anderson if (SUI == RU) { 2074755f8b18SMatthias Braun RegUnitLaneMasks[u] |= LaneMask; 2075755f8b18SMatthias Braun assert(!Found); 2076755f8b18SMatthias Braun Found = true; 2077755f8b18SMatthias Braun } 2078a366d7b2SOwen Anderson ++u; 2079755f8b18SMatthias Braun } 208096e68a0cSYaron Keren (void)Found; 2081755f8b18SMatthias Braun assert(Found); 2082755f8b18SMatthias Braun } 2083755f8b18SMatthias Braun } 2084755f8b18SMatthias Braun Register.setRegUnitLaneMasks(RegUnitLaneMasks); 2085755f8b18SMatthias Braun } 2086755f8b18SMatthias Braun } 2087755f8b18SMatthias Braun 208884bd44ebSJakob Stoklund Olesen void CodeGenRegBank::computeDerivedInfo() { 208984bd44ebSJakob Stoklund Olesen computeComposites(); 2090d01627b2SMatthias Braun computeSubRegLaneMasks(); 20911d7a2c57SAndrew Trick 20921d7a2c57SAndrew Trick // Compute a weight for each register unit created during getSubRegs. 20931d7a2c57SAndrew Trick // This may create adopted register units (with unit # >= NumNativeRegUnits). 20941d7a2c57SAndrew Trick computeRegUnitWeights(); 2095739a0038SAndrew Trick 2096739a0038SAndrew Trick // Compute a unique set of RegUnitSets. One for each RegClass and inferred 2097739a0038SAndrew Trick // supersets for the union of overlapping sets. 2098739a0038SAndrew Trick computeRegUnitSets(); 20993aacca46SAndrew Trick 2100755f8b18SMatthias Braun computeRegUnitLaneMasks(); 2101755f8b18SMatthias Braun 210239d1fad5SMatthias Braun // Compute register class HasDisjunctSubRegs/CoveredBySubRegs flag. 2103a25e13aaSMatthias Braun for (CodeGenRegisterClass &RC : RegClasses) { 2104a25e13aaSMatthias Braun RC.HasDisjunctSubRegs = false; 210539d1fad5SMatthias Braun RC.CoveredBySubRegs = true; 210639d1fad5SMatthias Braun for (const CodeGenRegister *Reg : RC.getMembers()) { 2107a25e13aaSMatthias Braun RC.HasDisjunctSubRegs |= Reg->HasDisjunctSubRegs; 210839d1fad5SMatthias Braun RC.CoveredBySubRegs &= Reg->CoveredBySubRegs; 210939d1fad5SMatthias Braun } 2110a25e13aaSMatthias Braun } 2111a25e13aaSMatthias Braun 21123aacca46SAndrew Trick // Get the weight of each set. 21133aacca46SAndrew Trick for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) 21143aacca46SAndrew Trick RegUnitSets[Idx].Weight = getRegUnitSetWeight(RegUnitSets[Idx].Units); 21153aacca46SAndrew Trick 21163aacca46SAndrew Trick // Find the order of each set. 21173aacca46SAndrew Trick RegUnitSetOrder.reserve(RegUnitSets.size()); 21183aacca46SAndrew Trick for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) 21193aacca46SAndrew Trick RegUnitSetOrder.push_back(Idx); 21203aacca46SAndrew Trick 2121efd94c56SFangrui Song llvm::stable_sort(RegUnitSetOrder, [this](unsigned ID1, unsigned ID2) { 21223a377bceSBenjamin Kramer return getRegPressureSet(ID1).Units.size() < 21233a377bceSBenjamin Kramer getRegPressureSet(ID2).Units.size(); 21243a377bceSBenjamin Kramer }); 21253aacca46SAndrew Trick for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) { 21263aacca46SAndrew Trick RegUnitSets[RegUnitSetOrder[Idx]].Order = Idx; 21273aacca46SAndrew Trick } 212884bd44ebSJakob Stoklund Olesen } 212984bd44ebSJakob Stoklund Olesen 2130c0f97e3dSJakob Stoklund Olesen // 2131c0f97e3dSJakob Stoklund Olesen // Synthesize missing register class intersections. 2132c0f97e3dSJakob Stoklund Olesen // 2133c0f97e3dSJakob Stoklund Olesen // Make sure that sub-classes of RC exists such that getCommonSubClass(RC, X) 2134c0f97e3dSJakob Stoklund Olesen // returns a maximal register class for all X. 2135c0f97e3dSJakob Stoklund Olesen // 2136c0f97e3dSJakob Stoklund Olesen void CodeGenRegBank::inferCommonSubClass(CodeGenRegisterClass *RC) { 2137dacea4bcSDavid Blaikie assert(!RegClasses.empty()); 2138dacea4bcSDavid Blaikie // Stash the iterator to the last element so that this loop doesn't visit 2139dacea4bcSDavid Blaikie // elements added by the getOrCreateSubClass call within it. 2140dacea4bcSDavid Blaikie for (auto I = RegClasses.begin(), E = std::prev(RegClasses.end()); 2141dacea4bcSDavid Blaikie I != std::next(E); ++I) { 2142c0f97e3dSJakob Stoklund Olesen CodeGenRegisterClass *RC1 = RC; 2143dacea4bcSDavid Blaikie CodeGenRegisterClass *RC2 = &*I; 2144c0f97e3dSJakob Stoklund Olesen if (RC1 == RC2) 2145c0f97e3dSJakob Stoklund Olesen continue; 2146c0f97e3dSJakob Stoklund Olesen 2147c0f97e3dSJakob Stoklund Olesen // Compute the set intersection of RC1 and RC2. 2148be2edf30SOwen Anderson const CodeGenRegister::Vec &Memb1 = RC1->getMembers(); 2149be2edf30SOwen Anderson const CodeGenRegister::Vec &Memb2 = RC2->getMembers(); 2150be2edf30SOwen Anderson CodeGenRegister::Vec Intersection; 2151d5aecb94SBenjamin Kramer std::set_intersection(Memb1.begin(), Memb1.end(), Memb2.begin(), 2152d5aecb94SBenjamin Kramer Memb2.end(), 2153d5aecb94SBenjamin Kramer std::inserter(Intersection, Intersection.begin()), 2154d5aecb94SBenjamin Kramer deref<std::less<>>()); 2155c0f97e3dSJakob Stoklund Olesen 2156c0f97e3dSJakob Stoklund Olesen // Skip disjoint class pairs. 2157c0f97e3dSJakob Stoklund Olesen if (Intersection.empty()) 2158c0f97e3dSJakob Stoklund Olesen continue; 2159c0f97e3dSJakob Stoklund Olesen 2160c0f97e3dSJakob Stoklund Olesen // If RC1 and RC2 have different spill sizes or alignments, use the 2161779d98e1SKrzysztof Parzyszek // stricter one for sub-classing. If they are equal, prefer RC1. 2162779d98e1SKrzysztof Parzyszek if (RC2->RSI.hasStricterSpillThan(RC1->RSI)) 2163c0f97e3dSJakob Stoklund Olesen std::swap(RC1, RC2); 2164c0f97e3dSJakob Stoklund Olesen 2165c0f97e3dSJakob Stoklund Olesen getOrCreateSubClass(RC1, &Intersection, 2166c0f97e3dSJakob Stoklund Olesen RC1->getName() + "_and_" + RC2->getName()); 2167c0f97e3dSJakob Stoklund Olesen } 2168c0f97e3dSJakob Stoklund Olesen } 2169c0f97e3dSJakob Stoklund Olesen 217003efe84dSJakob Stoklund Olesen // 21716a5f0a19SJakob Stoklund Olesen // Synthesize missing sub-classes for getSubClassWithSubReg(). 21726a5f0a19SJakob Stoklund Olesen // 21736a5f0a19SJakob Stoklund Olesen // Make sure that the set of registers in RC with a given SubIdx sub-register 21746a5f0a19SJakob Stoklund Olesen // form a register class. Update RC->SubClassWithSubReg. 21756a5f0a19SJakob Stoklund Olesen // 21766a5f0a19SJakob Stoklund Olesen void CodeGenRegBank::inferSubClassWithSubReg(CodeGenRegisterClass *RC) { 21776a5f0a19SJakob Stoklund Olesen // Map SubRegIndex to set of registers in RC supporting that SubRegIndex. 2178be2edf30SOwen Anderson typedef std::map<const CodeGenSubRegIndex *, CodeGenRegister::Vec, 2179d5aecb94SBenjamin Kramer deref<std::less<>>> 2180d5aecb94SBenjamin Kramer SubReg2SetMap; 218103efe84dSJakob Stoklund Olesen 218203efe84dSJakob Stoklund Olesen // Compute the set of registers supporting each SubRegIndex. 218303efe84dSJakob Stoklund Olesen SubReg2SetMap SRSets; 2184be2edf30SOwen Anderson for (const auto R : RC->getMembers()) { 2185eb0c510eSKrzysztof Parzyszek if (R->Artificial) 2186eb0c510eSKrzysztof Parzyszek continue; 2187be2edf30SOwen Anderson const CodeGenRegister::SubRegMap &SRM = R->getSubRegs(); 2188*e6cf3d64SCoelacanthus for (auto I : SRM) { 2189*e6cf3d64SCoelacanthus if (!I.first->Artificial) 2190*e6cf3d64SCoelacanthus SRSets[I.first].push_back(R); 219103efe84dSJakob Stoklund Olesen } 2192eb0c510eSKrzysztof Parzyszek } 219303efe84dSJakob Stoklund Olesen 2194be2edf30SOwen Anderson for (auto I : SRSets) 2195be2edf30SOwen Anderson sortAndUniqueRegisters(I.second); 2196be2edf30SOwen Anderson 219703efe84dSJakob Stoklund Olesen // Find matching classes for all SRSets entries. Iterate in SubRegIndex 219803efe84dSJakob Stoklund Olesen // numerical order to visit synthetic indices last. 21998f25d3bcSDavid Blaikie for (const auto &SubIdx : SubRegIndices) { 2200eb0c510eSKrzysztof Parzyszek if (SubIdx.Artificial) 2201eb0c510eSKrzysztof Parzyszek continue; 22025be6699cSDavid Blaikie SubReg2SetMap::const_iterator I = SRSets.find(&SubIdx); 220303efe84dSJakob Stoklund Olesen // Unsupported SubRegIndex. Skip it. 220403efe84dSJakob Stoklund Olesen if (I == SRSets.end()) 220503efe84dSJakob Stoklund Olesen continue; 22063a541b04SJakob Stoklund Olesen // In most cases, all RC registers support the SubRegIndex. 22076a5f0a19SJakob Stoklund Olesen if (I->second.size() == RC->getMembers().size()) { 22085be6699cSDavid Blaikie RC->setSubClassWithSubReg(&SubIdx, RC); 220903efe84dSJakob Stoklund Olesen continue; 22103a541b04SJakob Stoklund Olesen } 221103efe84dSJakob Stoklund Olesen // This is a real subset. See if we have a matching class. 22127ebc6b05SJakob Stoklund Olesen CodeGenRegisterClass *SubRC = 22136a5f0a19SJakob Stoklund Olesen getOrCreateSubClass(RC, &I->second, 22146a5f0a19SJakob Stoklund Olesen RC->getName() + "_with_" + I->first->getName()); 22155be6699cSDavid Blaikie RC->setSubClassWithSubReg(&SubIdx, SubRC); 22166a5f0a19SJakob Stoklund Olesen } 221703efe84dSJakob Stoklund Olesen } 2218c0f97e3dSJakob Stoklund Olesen 22196a5f0a19SJakob Stoklund Olesen // 2220b92f557cSJakob Stoklund Olesen // Synthesize missing sub-classes of RC for getMatchingSuperRegClass(). 2221b92f557cSJakob Stoklund Olesen // 2222b92f557cSJakob Stoklund Olesen // Create sub-classes of RC such that getMatchingSuperRegClass(RC, SubIdx, X) 2223b92f557cSJakob Stoklund Olesen // has a maximal result for any SubIdx and any X >= FirstSubRegRC. 2224b92f557cSJakob Stoklund Olesen // 2225b92f557cSJakob Stoklund Olesen 2226b92f557cSJakob Stoklund Olesen void CodeGenRegBank::inferMatchingSuperRegClass(CodeGenRegisterClass *RC, 22270bc23e33SDavid Blaikie std::list<CodeGenRegisterClass>::iterator FirstSubRegRC) { 2228b92f557cSJakob Stoklund Olesen SmallVector<std::pair<const CodeGenRegister*, 2229b92f557cSJakob Stoklund Olesen const CodeGenRegister*>, 16> SSPairs; 223050ecd0ffSJakob Stoklund Olesen BitVector TopoSigs(getNumTopoSigs()); 2231b92f557cSJakob Stoklund Olesen 2232b92f557cSJakob Stoklund Olesen // Iterate in SubRegIndex numerical order to visit synthetic indices last. 22338f25d3bcSDavid Blaikie for (auto &SubIdx : SubRegIndices) { 2234b92f557cSJakob Stoklund Olesen // Skip indexes that aren't fully supported by RC's registers. This was 2235b92f557cSJakob Stoklund Olesen // computed by inferSubClassWithSubReg() above which should have been 2236b92f557cSJakob Stoklund Olesen // called first. 22375be6699cSDavid Blaikie if (RC->getSubClassWithSubReg(&SubIdx) != RC) 2238b92f557cSJakob Stoklund Olesen continue; 2239b92f557cSJakob Stoklund Olesen 2240b92f557cSJakob Stoklund Olesen // Build list of (Super, Sub) pairs for this SubIdx. 2241b92f557cSJakob Stoklund Olesen SSPairs.clear(); 224250ecd0ffSJakob Stoklund Olesen TopoSigs.reset(); 2243be2edf30SOwen Anderson for (const auto Super : RC->getMembers()) { 22445be6699cSDavid Blaikie const CodeGenRegister *Sub = Super->getSubRegs().find(&SubIdx)->second; 2245b92f557cSJakob Stoklund Olesen assert(Sub && "Missing sub-register"); 2246b92f557cSJakob Stoklund Olesen SSPairs.push_back(std::make_pair(Super, Sub)); 224750ecd0ffSJakob Stoklund Olesen TopoSigs.set(Sub->getTopoSig()); 2248b92f557cSJakob Stoklund Olesen } 2249b92f557cSJakob Stoklund Olesen 2250b92f557cSJakob Stoklund Olesen // Iterate over sub-register class candidates. Ignore classes created by 2251b92f557cSJakob Stoklund Olesen // this loop. They will never be useful. 22520bc23e33SDavid Blaikie // Store an iterator to the last element (not end) so that this loop doesn't 22530bc23e33SDavid Blaikie // visit newly inserted elements. 2254dacea4bcSDavid Blaikie assert(!RegClasses.empty()); 22550bc23e33SDavid Blaikie for (auto I = FirstSubRegRC, E = std::prev(RegClasses.end()); 2256dacea4bcSDavid Blaikie I != std::next(E); ++I) { 2257dacea4bcSDavid Blaikie CodeGenRegisterClass &SubRC = *I; 2258fd974949SKrzysztof Parzyszek if (SubRC.Artificial) 2259fd974949SKrzysztof Parzyszek continue; 226050ecd0ffSJakob Stoklund Olesen // Topological shortcut: SubRC members have the wrong shape. 2261c0bb5cabSDavid Blaikie if (!TopoSigs.anyCommon(SubRC.getTopoSigs())) 226250ecd0ffSJakob Stoklund Olesen continue; 2263b92f557cSJakob Stoklund Olesen // Compute the subset of RC that maps into SubRC. 2264be2edf30SOwen Anderson CodeGenRegister::Vec SubSetVec; 2265b92f557cSJakob Stoklund Olesen for (unsigned i = 0, e = SSPairs.size(); i != e; ++i) 2266c0bb5cabSDavid Blaikie if (SubRC.contains(SSPairs[i].second)) 2267be2edf30SOwen Anderson SubSetVec.push_back(SSPairs[i].first); 2268be2edf30SOwen Anderson 2269be2edf30SOwen Anderson if (SubSetVec.empty()) 2270b92f557cSJakob Stoklund Olesen continue; 2271be2edf30SOwen Anderson 2272b92f557cSJakob Stoklund Olesen // RC injects completely into SubRC. 2273be2edf30SOwen Anderson sortAndUniqueRegisters(SubSetVec); 2274be2edf30SOwen Anderson if (SubSetVec.size() == SSPairs.size()) { 2275c0bb5cabSDavid Blaikie SubRC.addSuperRegClass(&SubIdx, RC); 2276b92f557cSJakob Stoklund Olesen continue; 2277c7b437aeSJakob Stoklund Olesen } 2278be2edf30SOwen Anderson 2279b92f557cSJakob Stoklund Olesen // Only a subset of RC maps into SubRC. Make sure it is represented by a 2280b92f557cSJakob Stoklund Olesen // class. 2281be2edf30SOwen Anderson getOrCreateSubClass(RC, &SubSetVec, RC->getName() + "_with_" + 22825be6699cSDavid Blaikie SubIdx.getName() + "_in_" + 2283c0bb5cabSDavid Blaikie SubRC.getName()); 2284b92f557cSJakob Stoklund Olesen } 2285b92f557cSJakob Stoklund Olesen } 2286b92f557cSJakob Stoklund Olesen } 2287b92f557cSJakob Stoklund Olesen 2288b92f557cSJakob Stoklund Olesen // 22896a5f0a19SJakob Stoklund Olesen // Infer missing register classes. 22906a5f0a19SJakob Stoklund Olesen // 22916a5f0a19SJakob Stoklund Olesen void CodeGenRegBank::computeInferredRegisterClasses() { 22920bc23e33SDavid Blaikie assert(!RegClasses.empty()); 22936a5f0a19SJakob Stoklund Olesen // When this function is called, the register classes have not been sorted 22946a5f0a19SJakob Stoklund Olesen // and assigned EnumValues yet. That means getSubClasses(), 22956a5f0a19SJakob Stoklund Olesen // getSuperClasses(), and hasSubClass() functions are defunct. 22960bc23e33SDavid Blaikie 22970bc23e33SDavid Blaikie // Use one-before-the-end so it doesn't move forward when new elements are 22980bc23e33SDavid Blaikie // added. 22990bc23e33SDavid Blaikie auto FirstNewRC = std::prev(RegClasses.end()); 23006a5f0a19SJakob Stoklund Olesen 23016a5f0a19SJakob Stoklund Olesen // Visit all register classes, including the ones being added by the loop. 2302c0bb5cabSDavid Blaikie // Watch out for iterator invalidation here. 23030bc23e33SDavid Blaikie for (auto I = RegClasses.begin(), E = RegClasses.end(); I != E; ++I) { 23040bc23e33SDavid Blaikie CodeGenRegisterClass *RC = &*I; 2305eb0c510eSKrzysztof Parzyszek if (RC->Artificial) 2306eb0c510eSKrzysztof Parzyszek continue; 23076a5f0a19SJakob Stoklund Olesen 23086a5f0a19SJakob Stoklund Olesen // Synthesize answers for getSubClassWithSubReg(). 23096a5f0a19SJakob Stoklund Olesen inferSubClassWithSubReg(RC); 23106a5f0a19SJakob Stoklund Olesen 2311c0f97e3dSJakob Stoklund Olesen // Synthesize answers for getCommonSubClass(). 23126a5f0a19SJakob Stoklund Olesen inferCommonSubClass(RC); 2313b92f557cSJakob Stoklund Olesen 2314b92f557cSJakob Stoklund Olesen // Synthesize answers for getMatchingSuperRegClass(). 2315b92f557cSJakob Stoklund Olesen inferMatchingSuperRegClass(RC); 2316b92f557cSJakob Stoklund Olesen 2317b92f557cSJakob Stoklund Olesen // New register classes are created while this loop is running, and we need 2318b92f557cSJakob Stoklund Olesen // to visit all of them. I particular, inferMatchingSuperRegClass needs 2319b92f557cSJakob Stoklund Olesen // to match old super-register classes with sub-register classes created 2320b92f557cSJakob Stoklund Olesen // after inferMatchingSuperRegClass was called. At this point, 2321b92f557cSJakob Stoklund Olesen // inferMatchingSuperRegClass has checked SuperRC = [0..rci] with SubRC = 2322b92f557cSJakob Stoklund Olesen // [0..FirstNewRC). We need to cover SubRC = [FirstNewRC..rci]. 23230bc23e33SDavid Blaikie if (I == FirstNewRC) { 23240bc23e33SDavid Blaikie auto NextNewRC = std::prev(RegClasses.end()); 23250bc23e33SDavid Blaikie for (auto I2 = RegClasses.begin(), E2 = std::next(FirstNewRC); I2 != E2; 23260bc23e33SDavid Blaikie ++I2) 23270bc23e33SDavid Blaikie inferMatchingSuperRegClass(&*I2, E2); 2328b92f557cSJakob Stoklund Olesen FirstNewRC = NextNewRC; 2329b92f557cSJakob Stoklund Olesen } 233003efe84dSJakob Stoklund Olesen } 233103efe84dSJakob Stoklund Olesen } 233203efe84dSJakob Stoklund Olesen 233322ea424dSJakob Stoklund Olesen /// getRegisterClassForRegister - Find the register class that contains the 233422ea424dSJakob Stoklund Olesen /// specified physical register. If the register is not in a register class, 233522ea424dSJakob Stoklund Olesen /// return null. If the register is in multiple classes, and the classes have a 233622ea424dSJakob Stoklund Olesen /// superset-subset relationship and the same set of types, return the 233722ea424dSJakob Stoklund Olesen /// superclass. Otherwise return null. 233822ea424dSJakob Stoklund Olesen const CodeGenRegisterClass* 233922ea424dSJakob Stoklund Olesen CodeGenRegBank::getRegClassForRegister(Record *R) { 2340d7bc5c26SJakob Stoklund Olesen const CodeGenRegister *Reg = getReg(R); 234124064771SCraig Topper const CodeGenRegisterClass *FoundRC = nullptr; 2342dacea4bcSDavid Blaikie for (const auto &RC : getRegClasses()) { 2343d7bc5c26SJakob Stoklund Olesen if (!RC.contains(Reg)) 234422ea424dSJakob Stoklund Olesen continue; 234522ea424dSJakob Stoklund Olesen 234622ea424dSJakob Stoklund Olesen // If this is the first class that contains the register, 234722ea424dSJakob Stoklund Olesen // make a note of it and go on to the next class. 234822ea424dSJakob Stoklund Olesen if (!FoundRC) { 234922ea424dSJakob Stoklund Olesen FoundRC = &RC; 235022ea424dSJakob Stoklund Olesen continue; 235122ea424dSJakob Stoklund Olesen } 235222ea424dSJakob Stoklund Olesen 235322ea424dSJakob Stoklund Olesen // If a register's classes have different types, return null. 235422ea424dSJakob Stoklund Olesen if (RC.getValueTypes() != FoundRC->getValueTypes()) 235524064771SCraig Topper return nullptr; 235622ea424dSJakob Stoklund Olesen 235722ea424dSJakob Stoklund Olesen // Check to see if the previously found class that contains 235822ea424dSJakob Stoklund Olesen // the register is a subclass of the current class. If so, 235922ea424dSJakob Stoklund Olesen // prefer the superclass. 2360d7bc5c26SJakob Stoklund Olesen if (RC.hasSubClass(FoundRC)) { 236122ea424dSJakob Stoklund Olesen FoundRC = &RC; 236222ea424dSJakob Stoklund Olesen continue; 236322ea424dSJakob Stoklund Olesen } 236422ea424dSJakob Stoklund Olesen 236522ea424dSJakob Stoklund Olesen // Check to see if the previously found class that contains 236622ea424dSJakob Stoklund Olesen // the register is a superclass of the current class. If so, 236722ea424dSJakob Stoklund Olesen // prefer the superclass. 2368d7bc5c26SJakob Stoklund Olesen if (FoundRC->hasSubClass(&RC)) 236922ea424dSJakob Stoklund Olesen continue; 237022ea424dSJakob Stoklund Olesen 237122ea424dSJakob Stoklund Olesen // Multiple classes, and neither is a superclass of the other. 237222ea424dSJakob Stoklund Olesen // Return null. 237324064771SCraig Topper return nullptr; 237422ea424dSJakob Stoklund Olesen } 237522ea424dSJakob Stoklund Olesen return FoundRC; 237622ea424dSJakob Stoklund Olesen } 2377c3abb0f6SJakob Stoklund Olesen 23783e45c702SMatt Arsenault const CodeGenRegisterClass * 23793e45c702SMatt Arsenault CodeGenRegBank::getMinimalPhysRegClass(Record *RegRecord, 23803e45c702SMatt Arsenault ValueTypeByHwMode *VT) { 23813e45c702SMatt Arsenault const CodeGenRegister *Reg = getReg(RegRecord); 23823e45c702SMatt Arsenault const CodeGenRegisterClass *BestRC = nullptr; 23833e45c702SMatt Arsenault for (const auto &RC : getRegClasses()) { 23843e45c702SMatt Arsenault if ((!VT || RC.hasType(*VT)) && 23853e45c702SMatt Arsenault RC.contains(Reg) && (!BestRC || BestRC->hasSubClass(&RC))) 23863e45c702SMatt Arsenault BestRC = &RC; 23873e45c702SMatt Arsenault } 23883e45c702SMatt Arsenault 23893e45c702SMatt Arsenault assert(BestRC && "Couldn't find the register class"); 23903e45c702SMatt Arsenault return BestRC; 23913e45c702SMatt Arsenault } 23923e45c702SMatt Arsenault 2393c3abb0f6SJakob Stoklund Olesen BitVector CodeGenRegBank::computeCoveredRegisters(ArrayRef<Record*> Regs) { 239400296815SJakob Stoklund Olesen SetVector<const CodeGenRegister*> Set; 2395c3abb0f6SJakob Stoklund Olesen 2396c3abb0f6SJakob Stoklund Olesen // First add Regs with all sub-registers. 2397c3abb0f6SJakob Stoklund Olesen for (unsigned i = 0, e = Regs.size(); i != e; ++i) { 2398c3abb0f6SJakob Stoklund Olesen CodeGenRegister *Reg = getReg(Regs[i]); 2399c3abb0f6SJakob Stoklund Olesen if (Set.insert(Reg)) 2400c3abb0f6SJakob Stoklund Olesen // Reg is new, add all sub-registers. 2401c3abb0f6SJakob Stoklund Olesen // The pre-ordering is not important here. 2402f1bb1519SJakob Stoklund Olesen Reg->addSubRegsPreOrder(Set, *this); 2403c3abb0f6SJakob Stoklund Olesen } 2404c3abb0f6SJakob Stoklund Olesen 2405c3abb0f6SJakob Stoklund Olesen // Second, find all super-registers that are completely covered by the set. 2406f43b5995SJakob Stoklund Olesen for (unsigned i = 0; i != Set.size(); ++i) { 2407f43b5995SJakob Stoklund Olesen const CodeGenRegister::SuperRegList &SR = Set[i]->getSuperRegs(); 2408f43b5995SJakob Stoklund Olesen for (unsigned j = 0, e = SR.size(); j != e; ++j) { 240900296815SJakob Stoklund Olesen const CodeGenRegister *Super = SR[j]; 2410f43b5995SJakob Stoklund Olesen if (!Super->CoveredBySubRegs || Set.count(Super)) 2411f43b5995SJakob Stoklund Olesen continue; 2412f43b5995SJakob Stoklund Olesen // This new super-register is covered by its sub-registers. 2413f43b5995SJakob Stoklund Olesen bool AllSubsInSet = true; 2414f43b5995SJakob Stoklund Olesen const CodeGenRegister::SubRegMap &SRM = Super->getSubRegs(); 2415*e6cf3d64SCoelacanthus for (auto I : SRM) 2416*e6cf3d64SCoelacanthus if (!Set.count(I.second)) { 2417f43b5995SJakob Stoklund Olesen AllSubsInSet = false; 2418f43b5995SJakob Stoklund Olesen break; 2419f43b5995SJakob Stoklund Olesen } 2420f43b5995SJakob Stoklund Olesen // All sub-registers in Set, add Super as well. 2421f43b5995SJakob Stoklund Olesen // We will visit Super later to recheck its super-registers. 2422f43b5995SJakob Stoklund Olesen if (AllSubsInSet) 2423f43b5995SJakob Stoklund Olesen Set.insert(Super); 2424f43b5995SJakob Stoklund Olesen } 2425f43b5995SJakob Stoklund Olesen } 2426c3abb0f6SJakob Stoklund Olesen 2427c3abb0f6SJakob Stoklund Olesen // Convert to BitVector. 2428c3abb0f6SJakob Stoklund Olesen BitVector BV(Registers.size() + 1); 2429c3abb0f6SJakob Stoklund Olesen for (unsigned i = 0, e = Set.size(); i != e; ++i) 2430c3abb0f6SJakob Stoklund Olesen BV.set(Set[i]->EnumValue); 2431c3abb0f6SJakob Stoklund Olesen return BV; 2432c3abb0f6SJakob Stoklund Olesen } 243346a0392cSKrzysztof Parzyszek 243446a0392cSKrzysztof Parzyszek void CodeGenRegBank::printRegUnitName(unsigned Unit) const { 243546a0392cSKrzysztof Parzyszek if (Unit < NumNativeRegUnits) 243646a0392cSKrzysztof Parzyszek dbgs() << ' ' << RegUnits[Unit].Roots[0]->getName(); 243746a0392cSKrzysztof Parzyszek else 243846a0392cSKrzysztof Parzyszek dbgs() << " #" << Unit; 243946a0392cSKrzysztof Parzyszek } 2440