168d6d8abSJakob Stoklund Olesen //===- CodeGenRegisters.cpp - Register and RegisterClass Info -------------===// 268d6d8abSJakob Stoklund Olesen // 368d6d8abSJakob Stoklund Olesen // The LLVM Compiler Infrastructure 468d6d8abSJakob Stoklund Olesen // 568d6d8abSJakob Stoklund Olesen // This file is distributed under the University of Illinois Open Source 668d6d8abSJakob Stoklund Olesen // License. See LICENSE.TXT for details. 768d6d8abSJakob Stoklund Olesen // 868d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 968d6d8abSJakob Stoklund Olesen // 1068d6d8abSJakob Stoklund Olesen // This file defines structures to encapsulate information gleaned from the 1168d6d8abSJakob Stoklund Olesen // target register and register class definitions. 1268d6d8abSJakob Stoklund Olesen // 1368d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 1468d6d8abSJakob Stoklund Olesen 1568d6d8abSJakob Stoklund Olesen #include "CodeGenRegisters.h" 1668d6d8abSJakob Stoklund Olesen #include "CodeGenTarget.h" 171d7a2c57SAndrew Trick #include "llvm/ADT/IntEqClasses.h" 18c0fc173dSJakob Stoklund Olesen #include "llvm/ADT/STLExtras.h" 1991d19d8eSChandler Carruth #include "llvm/ADT/SmallVector.h" 2068d6d8abSJakob Stoklund Olesen #include "llvm/ADT/StringExtras.h" 219a7f4b76SJim Grosbach #include "llvm/ADT/Twine.h" 22301dd8d7SAndrew Trick #include "llvm/Support/Debug.h" 2391d19d8eSChandler Carruth #include "llvm/TableGen/Error.h" 2468d6d8abSJakob Stoklund Olesen 2568d6d8abSJakob Stoklund Olesen using namespace llvm; 2668d6d8abSJakob Stoklund Olesen 2797acce29SChandler Carruth #define DEBUG_TYPE "regalloc-emitter" 2897acce29SChandler Carruth 2968d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 30f1bb1519SJakob Stoklund Olesen // CodeGenSubRegIndex 31f1bb1519SJakob Stoklund Olesen //===----------------------------------------------------------------------===// 32f1bb1519SJakob Stoklund Olesen 33f1bb1519SJakob Stoklund Olesen CodeGenSubRegIndex::CodeGenSubRegIndex(Record *R, unsigned Enum) 349ae96c7aSJakob Stoklund Olesen : TheDef(R), EnumValue(Enum), LaneMask(0), AllSuperRegsCovered(true) { 3570a0bbcaSJakob Stoklund Olesen Name = R->getName(); 3670a0bbcaSJakob Stoklund Olesen if (R->getValue("Namespace")) 3770a0bbcaSJakob Stoklund Olesen Namespace = R->getValueAsString("Namespace"); 38f1ed334dSAhmed Bougacha Size = R->getValueAsInt("Size"); 39f1ed334dSAhmed Bougacha Offset = R->getValueAsInt("Offset"); 40f1bb1519SJakob Stoklund Olesen } 41f1bb1519SJakob Stoklund Olesen 4270a0bbcaSJakob Stoklund Olesen CodeGenSubRegIndex::CodeGenSubRegIndex(StringRef N, StringRef Nspace, 4370a0bbcaSJakob Stoklund Olesen unsigned Enum) 4424064771SCraig Topper : TheDef(nullptr), Name(N), Namespace(Nspace), Size(-1), Offset(-1), 45f1ed334dSAhmed Bougacha EnumValue(Enum), LaneMask(0), AllSuperRegsCovered(true) { 46f1bb1519SJakob Stoklund Olesen } 47f1bb1519SJakob Stoklund Olesen 48f1bb1519SJakob Stoklund Olesen std::string CodeGenSubRegIndex::getQualifiedName() const { 49f1bb1519SJakob Stoklund Olesen std::string N = getNamespace(); 50f1bb1519SJakob Stoklund Olesen if (!N.empty()) 51f1bb1519SJakob Stoklund Olesen N += "::"; 52f1bb1519SJakob Stoklund Olesen N += getName(); 53f1bb1519SJakob Stoklund Olesen return N; 54f1bb1519SJakob Stoklund Olesen } 55f1bb1519SJakob Stoklund Olesen 5621231609SJakob Stoklund Olesen void CodeGenSubRegIndex::updateComponents(CodeGenRegBank &RegBank) { 5770a0bbcaSJakob Stoklund Olesen if (!TheDef) 5870a0bbcaSJakob Stoklund Olesen return; 593697143aSJakob Stoklund Olesen 6021231609SJakob Stoklund Olesen std::vector<Record*> Comps = TheDef->getValueAsListOfDefs("ComposedOf"); 613697143aSJakob Stoklund Olesen if (!Comps.empty()) { 6221231609SJakob Stoklund Olesen if (Comps.size() != 2) 63635debe8SJoerg Sonnenberger PrintFatalError(TheDef->getLoc(), 64635debe8SJoerg Sonnenberger "ComposedOf must have exactly two entries"); 6521231609SJakob Stoklund Olesen CodeGenSubRegIndex *A = RegBank.getSubRegIdx(Comps[0]); 6621231609SJakob Stoklund Olesen CodeGenSubRegIndex *B = RegBank.getSubRegIdx(Comps[1]); 6721231609SJakob Stoklund Olesen CodeGenSubRegIndex *X = A->addComposite(B, this); 6821231609SJakob Stoklund Olesen if (X) 69635debe8SJoerg Sonnenberger PrintFatalError(TheDef->getLoc(), "Ambiguous ComposedOf entries"); 7021231609SJakob Stoklund Olesen } 7121231609SJakob Stoklund Olesen 723697143aSJakob Stoklund Olesen std::vector<Record*> Parts = 733697143aSJakob Stoklund Olesen TheDef->getValueAsListOfDefs("CoveringSubRegIndices"); 743697143aSJakob Stoklund Olesen if (!Parts.empty()) { 753697143aSJakob Stoklund Olesen if (Parts.size() < 2) 76635debe8SJoerg Sonnenberger PrintFatalError(TheDef->getLoc(), 773697143aSJakob Stoklund Olesen "CoveredBySubRegs must have two or more entries"); 783697143aSJakob Stoklund Olesen SmallVector<CodeGenSubRegIndex*, 8> IdxParts; 793697143aSJakob Stoklund Olesen for (unsigned i = 0, e = Parts.size(); i != e; ++i) 803697143aSJakob Stoklund Olesen IdxParts.push_back(RegBank.getSubRegIdx(Parts[i])); 813697143aSJakob Stoklund Olesen RegBank.addConcatSubRegIndex(IdxParts, this); 823697143aSJakob Stoklund Olesen } 833697143aSJakob Stoklund Olesen } 843697143aSJakob Stoklund Olesen 858f25d3bcSDavid Blaikie unsigned CodeGenSubRegIndex::computeLaneMask() const { 86d346d487SJakob Stoklund Olesen // Already computed? 87d346d487SJakob Stoklund Olesen if (LaneMask) 88d346d487SJakob Stoklund Olesen return LaneMask; 89d346d487SJakob Stoklund Olesen 90d346d487SJakob Stoklund Olesen // Recursion guard, shouldn't be required. 91d346d487SJakob Stoklund Olesen LaneMask = ~0u; 92d346d487SJakob Stoklund Olesen 93d346d487SJakob Stoklund Olesen // The lane mask is simply the union of all sub-indices. 94d346d487SJakob Stoklund Olesen unsigned M = 0; 958f25d3bcSDavid Blaikie for (const auto &C : Composed) 968f25d3bcSDavid Blaikie M |= C.second->computeLaneMask(); 97d346d487SJakob Stoklund Olesen assert(M && "Missing lane mask, sub-register cycle?"); 98d346d487SJakob Stoklund Olesen LaneMask = M; 99d346d487SJakob Stoklund Olesen return LaneMask; 100d346d487SJakob Stoklund Olesen } 101d346d487SJakob Stoklund Olesen 102f1bb1519SJakob Stoklund Olesen //===----------------------------------------------------------------------===// 10368d6d8abSJakob Stoklund Olesen // CodeGenRegister 10468d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 10568d6d8abSJakob Stoklund Olesen 10684bd44ebSJakob Stoklund Olesen CodeGenRegister::CodeGenRegister(Record *R, unsigned Enum) 10784bd44ebSJakob Stoklund Olesen : TheDef(R), 10884bd44ebSJakob Stoklund Olesen EnumValue(Enum), 10984bd44ebSJakob Stoklund Olesen CostPerUse(R->getValueAsInt("CostPerUse")), 110f43b5995SJakob Stoklund Olesen CoveredBySubRegs(R->getValueAsBit("CoveredBySubRegs")), 1113f3eb180SJakob Stoklund Olesen SubRegsComplete(false), 11250ecd0ffSJakob Stoklund Olesen SuperRegsComplete(false), 11350ecd0ffSJakob Stoklund Olesen TopoSig(~0u) 11484bd44ebSJakob Stoklund Olesen {} 11568d6d8abSJakob Stoklund Olesen 116c1e9087fSJakob Stoklund Olesen void CodeGenRegister::buildObjectGraph(CodeGenRegBank &RegBank) { 117c1e9087fSJakob Stoklund Olesen std::vector<Record*> SRIs = TheDef->getValueAsListOfDefs("SubRegIndices"); 118c1e9087fSJakob Stoklund Olesen std::vector<Record*> SRs = TheDef->getValueAsListOfDefs("SubRegs"); 119c1e9087fSJakob Stoklund Olesen 120c1e9087fSJakob Stoklund Olesen if (SRIs.size() != SRs.size()) 121635debe8SJoerg Sonnenberger PrintFatalError(TheDef->getLoc(), 122c1e9087fSJakob Stoklund Olesen "SubRegs and SubRegIndices must have the same size"); 123c1e9087fSJakob Stoklund Olesen 124c1e9087fSJakob Stoklund Olesen for (unsigned i = 0, e = SRIs.size(); i != e; ++i) { 125c1e9087fSJakob Stoklund Olesen ExplicitSubRegIndices.push_back(RegBank.getSubRegIdx(SRIs[i])); 126c1e9087fSJakob Stoklund Olesen ExplicitSubRegs.push_back(RegBank.getReg(SRs[i])); 127c1e9087fSJakob Stoklund Olesen } 128c08df9e5SJakob Stoklund Olesen 129c08df9e5SJakob Stoklund Olesen // Also compute leading super-registers. Each register has a list of 130c08df9e5SJakob Stoklund Olesen // covered-by-subregs super-registers where it appears as the first explicit 131c08df9e5SJakob Stoklund Olesen // sub-register. 132c08df9e5SJakob Stoklund Olesen // 133c08df9e5SJakob Stoklund Olesen // This is used by computeSecondarySubRegs() to find candidates. 134c08df9e5SJakob Stoklund Olesen if (CoveredBySubRegs && !ExplicitSubRegs.empty()) 135c08df9e5SJakob Stoklund Olesen ExplicitSubRegs.front()->LeadingSuperRegs.push_back(this); 136534848b1SJakob Stoklund Olesen 137bde91766SBenjamin Kramer // Add ad hoc alias links. This is a symmetric relationship between two 138534848b1SJakob Stoklund Olesen // registers, so build a symmetric graph by adding links in both ends. 139534848b1SJakob Stoklund Olesen std::vector<Record*> Aliases = TheDef->getValueAsListOfDefs("Aliases"); 140534848b1SJakob Stoklund Olesen for (unsigned i = 0, e = Aliases.size(); i != e; ++i) { 141534848b1SJakob Stoklund Olesen CodeGenRegister *Reg = RegBank.getReg(Aliases[i]); 142534848b1SJakob Stoklund Olesen ExplicitAliases.push_back(Reg); 143534848b1SJakob Stoklund Olesen Reg->ExplicitAliases.push_back(this); 144534848b1SJakob Stoklund Olesen } 145c1e9087fSJakob Stoklund Olesen } 146c1e9087fSJakob Stoklund Olesen 14768d6d8abSJakob Stoklund Olesen const std::string &CodeGenRegister::getName() const { 1485be22a12SMichael Ilseman assert(TheDef && "no def"); 14968d6d8abSJakob Stoklund Olesen return TheDef->getName(); 15068d6d8abSJakob Stoklund Olesen } 15168d6d8abSJakob Stoklund Olesen 1521d7a2c57SAndrew Trick namespace { 1531d7a2c57SAndrew Trick // Iterate over all register units in a set of registers. 1541d7a2c57SAndrew Trick class RegUnitIterator { 155be2edf30SOwen Anderson CodeGenRegister::Vec::const_iterator RegI, RegE; 156a366d7b2SOwen Anderson CodeGenRegister::RegUnitList::iterator UnitI, UnitE; 1571d7a2c57SAndrew Trick 1581d7a2c57SAndrew Trick public: 159be2edf30SOwen Anderson RegUnitIterator(const CodeGenRegister::Vec &Regs): 1601d7a2c57SAndrew Trick RegI(Regs.begin()), RegE(Regs.end()), UnitI(), UnitE() { 1611d7a2c57SAndrew Trick 1621d7a2c57SAndrew Trick if (RegI != RegE) { 1631d7a2c57SAndrew Trick UnitI = (*RegI)->getRegUnits().begin(); 1641d7a2c57SAndrew Trick UnitE = (*RegI)->getRegUnits().end(); 1651d7a2c57SAndrew Trick advance(); 1661d7a2c57SAndrew Trick } 1671d7a2c57SAndrew Trick } 1681d7a2c57SAndrew Trick 1691d7a2c57SAndrew Trick bool isValid() const { return UnitI != UnitE; } 1701d7a2c57SAndrew Trick 171393f432dSBill Wendling unsigned operator* () const { assert(isValid()); return *UnitI; } 1721d7a2c57SAndrew Trick 1731d7a2c57SAndrew Trick const CodeGenRegister *getReg() const { assert(isValid()); return *RegI; } 1741d7a2c57SAndrew Trick 1751d7a2c57SAndrew Trick /// Preincrement. Move to the next unit. 1761d7a2c57SAndrew Trick void operator++() { 1771d7a2c57SAndrew Trick assert(isValid() && "Cannot advance beyond the last operand"); 1781d7a2c57SAndrew Trick ++UnitI; 1791d7a2c57SAndrew Trick advance(); 1801d7a2c57SAndrew Trick } 1811d7a2c57SAndrew Trick 1821d7a2c57SAndrew Trick protected: 1831d7a2c57SAndrew Trick void advance() { 1841d7a2c57SAndrew Trick while (UnitI == UnitE) { 1851d7a2c57SAndrew Trick if (++RegI == RegE) 1861d7a2c57SAndrew Trick break; 1871d7a2c57SAndrew Trick UnitI = (*RegI)->getRegUnits().begin(); 1881d7a2c57SAndrew Trick UnitE = (*RegI)->getRegUnits().end(); 1891d7a2c57SAndrew Trick } 1901d7a2c57SAndrew Trick } 1911d7a2c57SAndrew Trick }; 1921d7a2c57SAndrew Trick } // namespace 1931d7a2c57SAndrew Trick 1941d7a2c57SAndrew Trick // Return true of this unit appears in RegUnits. 1951d7a2c57SAndrew Trick static bool hasRegUnit(CodeGenRegister::RegUnitList &RegUnits, unsigned Unit) { 196a366d7b2SOwen Anderson return RegUnits.test(Unit); 1971d7a2c57SAndrew Trick } 1981d7a2c57SAndrew Trick 1991d7a2c57SAndrew Trick // Inherit register units from subregisters. 2001d7a2c57SAndrew Trick // Return true if the RegUnits changed. 2011d7a2c57SAndrew Trick bool CodeGenRegister::inheritRegUnits(CodeGenRegBank &RegBank) { 202a366d7b2SOwen Anderson bool changed = false; 2031d7a2c57SAndrew Trick for (SubRegMap::const_iterator I = SubRegs.begin(), E = SubRegs.end(); 2041d7a2c57SAndrew Trick I != E; ++I) { 2051d7a2c57SAndrew Trick CodeGenRegister *SR = I->second; 2061d7a2c57SAndrew Trick // Merge the subregister's units into this register's RegUnits. 207a366d7b2SOwen Anderson changed |= (RegUnits |= SR->RegUnits); 2081d7a2c57SAndrew Trick } 209441b7ac9SOwen Anderson 210a366d7b2SOwen Anderson return changed; 2111d7a2c57SAndrew Trick } 2121d7a2c57SAndrew Trick 21384bd44ebSJakob Stoklund Olesen const CodeGenRegister::SubRegMap & 2147d1fa380SJakob Stoklund Olesen CodeGenRegister::computeSubRegs(CodeGenRegBank &RegBank) { 21584bd44ebSJakob Stoklund Olesen // Only compute this map once. 21684bd44ebSJakob Stoklund Olesen if (SubRegsComplete) 21784bd44ebSJakob Stoklund Olesen return SubRegs; 21884bd44ebSJakob Stoklund Olesen SubRegsComplete = true; 21984bd44ebSJakob Stoklund Olesen 220c1e9087fSJakob Stoklund Olesen // First insert the explicit subregs and make sure they are fully indexed. 221c1e9087fSJakob Stoklund Olesen for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 222c1e9087fSJakob Stoklund Olesen CodeGenRegister *SR = ExplicitSubRegs[i]; 223c1e9087fSJakob Stoklund Olesen CodeGenSubRegIndex *Idx = ExplicitSubRegIndices[i]; 224f1bb1519SJakob Stoklund Olesen if (!SubRegs.insert(std::make_pair(Idx, SR)).second) 225635debe8SJoerg Sonnenberger PrintFatalError(TheDef->getLoc(), "SubRegIndex " + Idx->getName() + 22684bd44ebSJakob Stoklund Olesen " appears twice in Register " + getName()); 2279b41e5dbSJakob Stoklund Olesen // Map explicit sub-registers first, so the names take precedence. 2289b41e5dbSJakob Stoklund Olesen // The inherited sub-registers are mapped below. 2299b41e5dbSJakob Stoklund Olesen SubReg2Idx.insert(std::make_pair(SR, Idx)); 23084bd44ebSJakob Stoklund Olesen } 23184bd44ebSJakob Stoklund Olesen 23284bd44ebSJakob Stoklund Olesen // Keep track of inherited subregs and how they can be reached. 23321231609SJakob Stoklund Olesen SmallPtrSet<CodeGenRegister*, 8> Orphans; 23484bd44ebSJakob Stoklund Olesen 23521231609SJakob Stoklund Olesen // Clone inherited subregs and place duplicate entries in Orphans. 23684bd44ebSJakob Stoklund Olesen // Here the order is important - earlier subregs take precedence. 237c1e9087fSJakob Stoklund Olesen for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 238c1e9087fSJakob Stoklund Olesen CodeGenRegister *SR = ExplicitSubRegs[i]; 2397d1fa380SJakob Stoklund Olesen const SubRegMap &Map = SR->computeSubRegs(RegBank); 240d2b4713eSJakob Stoklund Olesen 24184bd44ebSJakob Stoklund Olesen for (SubRegMap::const_iterator SI = Map.begin(), SE = Map.end(); SI != SE; 242d2b4713eSJakob Stoklund Olesen ++SI) { 24384bd44ebSJakob Stoklund Olesen if (!SubRegs.insert(*SI).second) 24421231609SJakob Stoklund Olesen Orphans.insert(SI->second); 245d2b4713eSJakob Stoklund Olesen } 24684bd44ebSJakob Stoklund Olesen } 24784bd44ebSJakob Stoklund Olesen 24821231609SJakob Stoklund Olesen // Expand any composed subreg indices. 24921231609SJakob Stoklund Olesen // If dsub_2 has ComposedOf = [qsub_1, dsub_0], and this register has a 25021231609SJakob Stoklund Olesen // qsub_1 subreg, add a dsub_2 subreg. Keep growing Indices and process 25121231609SJakob Stoklund Olesen // expanded subreg indices recursively. 252c1e9087fSJakob Stoklund Olesen SmallVector<CodeGenSubRegIndex*, 8> Indices = ExplicitSubRegIndices; 25321231609SJakob Stoklund Olesen for (unsigned i = 0; i != Indices.size(); ++i) { 25421231609SJakob Stoklund Olesen CodeGenSubRegIndex *Idx = Indices[i]; 25521231609SJakob Stoklund Olesen const CodeGenSubRegIndex::CompMap &Comps = Idx->getComposites(); 25621231609SJakob Stoklund Olesen CodeGenRegister *SR = SubRegs[Idx]; 2577d1fa380SJakob Stoklund Olesen const SubRegMap &Map = SR->computeSubRegs(RegBank); 25821231609SJakob Stoklund Olesen 25921231609SJakob Stoklund Olesen // Look at the possible compositions of Idx. 26021231609SJakob Stoklund Olesen // They may not all be supported by SR. 26121231609SJakob Stoklund Olesen for (CodeGenSubRegIndex::CompMap::const_iterator I = Comps.begin(), 26221231609SJakob Stoklund Olesen E = Comps.end(); I != E; ++I) { 26321231609SJakob Stoklund Olesen SubRegMap::const_iterator SRI = Map.find(I->first); 26421231609SJakob Stoklund Olesen if (SRI == Map.end()) 26521231609SJakob Stoklund Olesen continue; // Idx + I->first doesn't exist in SR. 26621231609SJakob Stoklund Olesen // Add I->second as a name for the subreg SRI->second, assuming it is 26721231609SJakob Stoklund Olesen // orphaned, and the name isn't already used for something else. 26821231609SJakob Stoklund Olesen if (SubRegs.count(I->second) || !Orphans.erase(SRI->second)) 26921231609SJakob Stoklund Olesen continue; 27021231609SJakob Stoklund Olesen // We found a new name for the orphaned sub-register. 27121231609SJakob Stoklund Olesen SubRegs.insert(std::make_pair(I->second, SRI->second)); 27221231609SJakob Stoklund Olesen Indices.push_back(I->second); 27321231609SJakob Stoklund Olesen } 27421231609SJakob Stoklund Olesen } 27521231609SJakob Stoklund Olesen 27684bd44ebSJakob Stoklund Olesen // Now Orphans contains the inherited subregisters without a direct index. 27784bd44ebSJakob Stoklund Olesen // Create inferred indexes for all missing entries. 27821231609SJakob Stoklund Olesen // Work backwards in the Indices vector in order to compose subregs bottom-up. 27921231609SJakob Stoklund Olesen // Consider this subreg sequence: 28021231609SJakob Stoklund Olesen // 28121231609SJakob Stoklund Olesen // qsub_1 -> dsub_0 -> ssub_0 28221231609SJakob Stoklund Olesen // 28321231609SJakob Stoklund Olesen // The qsub_1 -> dsub_0 composition becomes dsub_2, so the ssub_0 register 28421231609SJakob Stoklund Olesen // can be reached in two different ways: 28521231609SJakob Stoklund Olesen // 28621231609SJakob Stoklund Olesen // qsub_1 -> ssub_0 28721231609SJakob Stoklund Olesen // dsub_2 -> ssub_0 28821231609SJakob Stoklund Olesen // 28921231609SJakob Stoklund Olesen // We pick the latter composition because another register may have [dsub_0, 290bde91766SBenjamin Kramer // dsub_1, dsub_2] subregs without necessarily having a qsub_1 subreg. The 29121231609SJakob Stoklund Olesen // dsub_2 -> ssub_0 composition can be shared. 29221231609SJakob Stoklund Olesen while (!Indices.empty() && !Orphans.empty()) { 29321231609SJakob Stoklund Olesen CodeGenSubRegIndex *Idx = Indices.pop_back_val(); 29421231609SJakob Stoklund Olesen CodeGenRegister *SR = SubRegs[Idx]; 2957d1fa380SJakob Stoklund Olesen const SubRegMap &Map = SR->computeSubRegs(RegBank); 29621231609SJakob Stoklund Olesen for (SubRegMap::const_iterator SI = Map.begin(), SE = Map.end(); SI != SE; 29721231609SJakob Stoklund Olesen ++SI) 29821231609SJakob Stoklund Olesen if (Orphans.erase(SI->second)) 29921231609SJakob Stoklund Olesen SubRegs[RegBank.getCompositeSubRegIndex(Idx, SI->first)] = SI->second; 30084bd44ebSJakob Stoklund Olesen } 3011a004ca0SAndrew Trick 3029b41e5dbSJakob Stoklund Olesen // Compute the inverse SubReg -> Idx map. 3039b41e5dbSJakob Stoklund Olesen for (SubRegMap::const_iterator SI = SubRegs.begin(), SE = SubRegs.end(); 3049b41e5dbSJakob Stoklund Olesen SI != SE; ++SI) { 30559959363SJakob Stoklund Olesen if (SI->second == this) { 306d7b66968SJakob Stoklund Olesen ArrayRef<SMLoc> Loc; 30759959363SJakob Stoklund Olesen if (TheDef) 30859959363SJakob Stoklund Olesen Loc = TheDef->getLoc(); 309635debe8SJoerg Sonnenberger PrintFatalError(Loc, "Register " + getName() + 31059959363SJakob Stoklund Olesen " has itself as a sub-register"); 31159959363SJakob Stoklund Olesen } 3129ae96c7aSJakob Stoklund Olesen 3139ae96c7aSJakob Stoklund Olesen // Compute AllSuperRegsCovered. 3149ae96c7aSJakob Stoklund Olesen if (!CoveredBySubRegs) 3159ae96c7aSJakob Stoklund Olesen SI->first->AllSuperRegsCovered = false; 3169ae96c7aSJakob Stoklund Olesen 31759959363SJakob Stoklund Olesen // Ensure that every sub-register has a unique name. 31859959363SJakob Stoklund Olesen DenseMap<const CodeGenRegister*, CodeGenSubRegIndex*>::iterator Ins = 31959959363SJakob Stoklund Olesen SubReg2Idx.insert(std::make_pair(SI->second, SI->first)).first; 32059959363SJakob Stoklund Olesen if (Ins->second == SI->first) 3219b41e5dbSJakob Stoklund Olesen continue; 32259959363SJakob Stoklund Olesen // Trouble: Two different names for SI->second. 323d7b66968SJakob Stoklund Olesen ArrayRef<SMLoc> Loc; 32459959363SJakob Stoklund Olesen if (TheDef) 32559959363SJakob Stoklund Olesen Loc = TheDef->getLoc(); 326635debe8SJoerg Sonnenberger PrintFatalError(Loc, "Sub-register can't have two names: " + 32759959363SJakob Stoklund Olesen SI->second->getName() + " available as " + 32859959363SJakob Stoklund Olesen SI->first->getName() + " and " + Ins->second->getName()); 3299b41e5dbSJakob Stoklund Olesen } 3309b41e5dbSJakob Stoklund Olesen 331c08df9e5SJakob Stoklund Olesen // Derive possible names for sub-register concatenations from any explicit 332c08df9e5SJakob Stoklund Olesen // sub-registers. By doing this before computeSecondarySubRegs(), we ensure 333c08df9e5SJakob Stoklund Olesen // that getConcatSubRegIndex() won't invent any concatenated indices that the 334c08df9e5SJakob Stoklund Olesen // user already specified. 335c08df9e5SJakob Stoklund Olesen for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 336c08df9e5SJakob Stoklund Olesen CodeGenRegister *SR = ExplicitSubRegs[i]; 337c08df9e5SJakob Stoklund Olesen if (!SR->CoveredBySubRegs || SR->ExplicitSubRegs.size() <= 1) 338c08df9e5SJakob Stoklund Olesen continue; 339c08df9e5SJakob Stoklund Olesen 340c08df9e5SJakob Stoklund Olesen // SR is composed of multiple sub-regs. Find their names in this register. 341c08df9e5SJakob Stoklund Olesen SmallVector<CodeGenSubRegIndex*, 8> Parts; 342c08df9e5SJakob Stoklund Olesen for (unsigned j = 0, e = SR->ExplicitSubRegs.size(); j != e; ++j) 343c08df9e5SJakob Stoklund Olesen Parts.push_back(getSubRegIndex(SR->ExplicitSubRegs[j])); 344c08df9e5SJakob Stoklund Olesen 345c08df9e5SJakob Stoklund Olesen // Offer this as an existing spelling for the concatenation of Parts. 346c08df9e5SJakob Stoklund Olesen RegBank.addConcatSubRegIndex(Parts, ExplicitSubRegIndices[i]); 347c08df9e5SJakob Stoklund Olesen } 348c08df9e5SJakob Stoklund Olesen 349066fba1aSJakob Stoklund Olesen // Initialize RegUnitList. Because getSubRegs is called recursively, this 350066fba1aSJakob Stoklund Olesen // processes the register hierarchy in postorder. 3511a004ca0SAndrew Trick // 352066fba1aSJakob Stoklund Olesen // Inherit all sub-register units. It is good enough to look at the explicit 353066fba1aSJakob Stoklund Olesen // sub-registers, the other registers won't contribute any more units. 354066fba1aSJakob Stoklund Olesen for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 355066fba1aSJakob Stoklund Olesen CodeGenRegister *SR = ExplicitSubRegs[i]; 356a366d7b2SOwen Anderson RegUnits |= SR->RegUnits; 357066fba1aSJakob Stoklund Olesen } 358066fba1aSJakob Stoklund Olesen 359066fba1aSJakob Stoklund Olesen // Absent any ad hoc aliasing, we create one register unit per leaf register. 360066fba1aSJakob Stoklund Olesen // These units correspond to the maximal cliques in the register overlap 361066fba1aSJakob Stoklund Olesen // graph which is optimal. 362066fba1aSJakob Stoklund Olesen // 363066fba1aSJakob Stoklund Olesen // When there is ad hoc aliasing, we simply create one unit per edge in the 364066fba1aSJakob Stoklund Olesen // undirected ad hoc aliasing graph. Technically, we could do better by 365066fba1aSJakob Stoklund Olesen // identifying maximal cliques in the ad hoc graph, but cliques larger than 2 366066fba1aSJakob Stoklund Olesen // are extremely rare anyway (I've never seen one), so we don't bother with 367066fba1aSJakob Stoklund Olesen // the added complexity. 368066fba1aSJakob Stoklund Olesen for (unsigned i = 0, e = ExplicitAliases.size(); i != e; ++i) { 369066fba1aSJakob Stoklund Olesen CodeGenRegister *AR = ExplicitAliases[i]; 370066fba1aSJakob Stoklund Olesen // Only visit each edge once. 371066fba1aSJakob Stoklund Olesen if (AR->SubRegsComplete) 372066fba1aSJakob Stoklund Olesen continue; 373066fba1aSJakob Stoklund Olesen // Create a RegUnit representing this alias edge, and add it to both 374066fba1aSJakob Stoklund Olesen // registers. 375095f22afSJakob Stoklund Olesen unsigned Unit = RegBank.newRegUnit(this, AR); 376a366d7b2SOwen Anderson RegUnits.set(Unit); 377a366d7b2SOwen Anderson AR->RegUnits.set(Unit); 378066fba1aSJakob Stoklund Olesen } 379066fba1aSJakob Stoklund Olesen 380066fba1aSJakob Stoklund Olesen // Finally, create units for leaf registers without ad hoc aliases. Note that 381066fba1aSJakob Stoklund Olesen // a leaf register with ad hoc aliases doesn't get its own unit - it isn't 382066fba1aSJakob Stoklund Olesen // necessary. This means the aliasing leaf registers can share a single unit. 383066fba1aSJakob Stoklund Olesen if (RegUnits.empty()) 384a366d7b2SOwen Anderson RegUnits.set(RegBank.newRegUnit(this)); 385066fba1aSJakob Stoklund Olesen 3867f381bd2SJakob Stoklund Olesen // We have now computed the native register units. More may be adopted later 3877f381bd2SJakob Stoklund Olesen // for balancing purposes. 388a366d7b2SOwen Anderson NativeRegUnits = RegUnits; 3897f381bd2SJakob Stoklund Olesen 39084bd44ebSJakob Stoklund Olesen return SubRegs; 39184bd44ebSJakob Stoklund Olesen } 39284bd44ebSJakob Stoklund Olesen 393c08df9e5SJakob Stoklund Olesen // In a register that is covered by its sub-registers, try to find redundant 394c08df9e5SJakob Stoklund Olesen // sub-registers. For example: 395c08df9e5SJakob Stoklund Olesen // 396c08df9e5SJakob Stoklund Olesen // QQ0 = {Q0, Q1} 397c08df9e5SJakob Stoklund Olesen // Q0 = {D0, D1} 398c08df9e5SJakob Stoklund Olesen // Q1 = {D2, D3} 399c08df9e5SJakob Stoklund Olesen // 400c08df9e5SJakob Stoklund Olesen // We can infer that D1_D2 is also a sub-register, even if it wasn't named in 401c08df9e5SJakob Stoklund Olesen // the register definition. 402c08df9e5SJakob Stoklund Olesen // 403c08df9e5SJakob Stoklund Olesen // The explicitly specified registers form a tree. This function discovers 404c08df9e5SJakob Stoklund Olesen // sub-register relationships that would force a DAG. 405c08df9e5SJakob Stoklund Olesen // 406c08df9e5SJakob Stoklund Olesen void CodeGenRegister::computeSecondarySubRegs(CodeGenRegBank &RegBank) { 407c08df9e5SJakob Stoklund Olesen // Collect new sub-registers first, add them later. 408c08df9e5SJakob Stoklund Olesen SmallVector<SubRegMap::value_type, 8> NewSubRegs; 409c08df9e5SJakob Stoklund Olesen 410c08df9e5SJakob Stoklund Olesen // Look at the leading super-registers of each sub-register. Those are the 411c08df9e5SJakob Stoklund Olesen // candidates for new sub-registers, assuming they are fully contained in 412c08df9e5SJakob Stoklund Olesen // this register. 413c08df9e5SJakob Stoklund Olesen for (SubRegMap::iterator I = SubRegs.begin(), E = SubRegs.end(); I != E; ++I){ 414c08df9e5SJakob Stoklund Olesen const CodeGenRegister *SubReg = I->second; 415c08df9e5SJakob Stoklund Olesen const CodeGenRegister::SuperRegList &Leads = SubReg->LeadingSuperRegs; 416c08df9e5SJakob Stoklund Olesen for (unsigned i = 0, e = Leads.size(); i != e; ++i) { 417c08df9e5SJakob Stoklund Olesen CodeGenRegister *Cand = const_cast<CodeGenRegister*>(Leads[i]); 418c08df9e5SJakob Stoklund Olesen // Already got this sub-register? 419c08df9e5SJakob Stoklund Olesen if (Cand == this || getSubRegIndex(Cand)) 420c08df9e5SJakob Stoklund Olesen continue; 421c08df9e5SJakob Stoklund Olesen // Check if each component of Cand is already a sub-register. 422c08df9e5SJakob Stoklund Olesen // We know that the first component is I->second, and is present with the 423c08df9e5SJakob Stoklund Olesen // name I->first. 424c08df9e5SJakob Stoklund Olesen SmallVector<CodeGenSubRegIndex*, 8> Parts(1, I->first); 425c08df9e5SJakob Stoklund Olesen assert(!Cand->ExplicitSubRegs.empty() && 426c08df9e5SJakob Stoklund Olesen "Super-register has no sub-registers"); 427c08df9e5SJakob Stoklund Olesen for (unsigned j = 1, e = Cand->ExplicitSubRegs.size(); j != e; ++j) { 428c08df9e5SJakob Stoklund Olesen if (CodeGenSubRegIndex *Idx = getSubRegIndex(Cand->ExplicitSubRegs[j])) 429c08df9e5SJakob Stoklund Olesen Parts.push_back(Idx); 430c08df9e5SJakob Stoklund Olesen else { 431c08df9e5SJakob Stoklund Olesen // Sub-register doesn't exist. 432c08df9e5SJakob Stoklund Olesen Parts.clear(); 433c08df9e5SJakob Stoklund Olesen break; 434c08df9e5SJakob Stoklund Olesen } 435c08df9e5SJakob Stoklund Olesen } 436c08df9e5SJakob Stoklund Olesen // If some Cand sub-register is not part of this register, or if Cand only 437c08df9e5SJakob Stoklund Olesen // has one sub-register, there is nothing to do. 438c08df9e5SJakob Stoklund Olesen if (Parts.size() <= 1) 439c08df9e5SJakob Stoklund Olesen continue; 440c08df9e5SJakob Stoklund Olesen 441c08df9e5SJakob Stoklund Olesen // Each part of Cand is a sub-register of this. Make the full Cand also 442c08df9e5SJakob Stoklund Olesen // a sub-register with a concatenated sub-register index. 443c08df9e5SJakob Stoklund Olesen CodeGenSubRegIndex *Concat= RegBank.getConcatSubRegIndex(Parts); 444c08df9e5SJakob Stoklund Olesen NewSubRegs.push_back(std::make_pair(Concat, Cand)); 445c08df9e5SJakob Stoklund Olesen } 446c08df9e5SJakob Stoklund Olesen } 447c08df9e5SJakob Stoklund Olesen 448c08df9e5SJakob Stoklund Olesen // Now add all the new sub-registers. 449c08df9e5SJakob Stoklund Olesen for (unsigned i = 0, e = NewSubRegs.size(); i != e; ++i) { 450c08df9e5SJakob Stoklund Olesen // Don't add Cand if another sub-register is already using the index. 451c08df9e5SJakob Stoklund Olesen if (!SubRegs.insert(NewSubRegs[i]).second) 452c08df9e5SJakob Stoklund Olesen continue; 453c08df9e5SJakob Stoklund Olesen 454c08df9e5SJakob Stoklund Olesen CodeGenSubRegIndex *NewIdx = NewSubRegs[i].first; 455c08df9e5SJakob Stoklund Olesen CodeGenRegister *NewSubReg = NewSubRegs[i].second; 456c08df9e5SJakob Stoklund Olesen SubReg2Idx.insert(std::make_pair(NewSubReg, NewIdx)); 457c08df9e5SJakob Stoklund Olesen } 458c08df9e5SJakob Stoklund Olesen 459c08df9e5SJakob Stoklund Olesen // Create sub-register index composition maps for the synthesized indices. 460c08df9e5SJakob Stoklund Olesen for (unsigned i = 0, e = NewSubRegs.size(); i != e; ++i) { 461c08df9e5SJakob Stoklund Olesen CodeGenSubRegIndex *NewIdx = NewSubRegs[i].first; 462c08df9e5SJakob Stoklund Olesen CodeGenRegister *NewSubReg = NewSubRegs[i].second; 463c08df9e5SJakob Stoklund Olesen for (SubRegMap::const_iterator SI = NewSubReg->SubRegs.begin(), 464c08df9e5SJakob Stoklund Olesen SE = NewSubReg->SubRegs.end(); SI != SE; ++SI) { 465c08df9e5SJakob Stoklund Olesen CodeGenSubRegIndex *SubIdx = getSubRegIndex(SI->second); 466c08df9e5SJakob Stoklund Olesen if (!SubIdx) 467635debe8SJoerg Sonnenberger PrintFatalError(TheDef->getLoc(), "No SubRegIndex for " + 468c08df9e5SJakob Stoklund Olesen SI->second->getName() + " in " + getName()); 469c08df9e5SJakob Stoklund Olesen NewIdx->addComposite(SI->first, SubIdx); 470c08df9e5SJakob Stoklund Olesen } 471c08df9e5SJakob Stoklund Olesen } 472c08df9e5SJakob Stoklund Olesen } 473c08df9e5SJakob Stoklund Olesen 47450ecd0ffSJakob Stoklund Olesen void CodeGenRegister::computeSuperRegs(CodeGenRegBank &RegBank) { 4753f3eb180SJakob Stoklund Olesen // Only visit each register once. 4763f3eb180SJakob Stoklund Olesen if (SuperRegsComplete) 4773f3eb180SJakob Stoklund Olesen return; 4783f3eb180SJakob Stoklund Olesen SuperRegsComplete = true; 4793f3eb180SJakob Stoklund Olesen 4803f3eb180SJakob Stoklund Olesen // Make sure all sub-registers have been visited first, so the super-reg 4813f3eb180SJakob Stoklund Olesen // lists will be topologically ordered. 4823f3eb180SJakob Stoklund Olesen for (SubRegMap::const_iterator I = SubRegs.begin(), E = SubRegs.end(); 4833f3eb180SJakob Stoklund Olesen I != E; ++I) 48450ecd0ffSJakob Stoklund Olesen I->second->computeSuperRegs(RegBank); 4853f3eb180SJakob Stoklund Olesen 4863f3eb180SJakob Stoklund Olesen // Now add this as a super-register on all sub-registers. 48750ecd0ffSJakob Stoklund Olesen // Also compute the TopoSigId in post-order. 48850ecd0ffSJakob Stoklund Olesen TopoSigId Id; 4893f3eb180SJakob Stoklund Olesen for (SubRegMap::const_iterator I = SubRegs.begin(), E = SubRegs.end(); 4903f3eb180SJakob Stoklund Olesen I != E; ++I) { 49150ecd0ffSJakob Stoklund Olesen // Topological signature computed from SubIdx, TopoId(SubReg). 49250ecd0ffSJakob Stoklund Olesen // Loops and idempotent indices have TopoSig = ~0u. 49350ecd0ffSJakob Stoklund Olesen Id.push_back(I->first->EnumValue); 49450ecd0ffSJakob Stoklund Olesen Id.push_back(I->second->TopoSig); 49550ecd0ffSJakob Stoklund Olesen 4963f3eb180SJakob Stoklund Olesen // Don't add duplicate entries. 4973f3eb180SJakob Stoklund Olesen if (!I->second->SuperRegs.empty() && I->second->SuperRegs.back() == this) 4983f3eb180SJakob Stoklund Olesen continue; 4993f3eb180SJakob Stoklund Olesen I->second->SuperRegs.push_back(this); 5003f3eb180SJakob Stoklund Olesen } 50150ecd0ffSJakob Stoklund Olesen TopoSig = RegBank.getTopoSig(Id); 5023f3eb180SJakob Stoklund Olesen } 5033f3eb180SJakob Stoklund Olesen 504d2b4713eSJakob Stoklund Olesen void 50500296815SJakob Stoklund Olesen CodeGenRegister::addSubRegsPreOrder(SetVector<const CodeGenRegister*> &OSet, 506f1bb1519SJakob Stoklund Olesen CodeGenRegBank &RegBank) const { 507d2b4713eSJakob Stoklund Olesen assert(SubRegsComplete && "Must precompute sub-registers"); 508c1e9087fSJakob Stoklund Olesen for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) { 509c1e9087fSJakob Stoklund Olesen CodeGenRegister *SR = ExplicitSubRegs[i]; 510d2b4713eSJakob Stoklund Olesen if (OSet.insert(SR)) 511f1bb1519SJakob Stoklund Olesen SR->addSubRegsPreOrder(OSet, RegBank); 512d2b4713eSJakob Stoklund Olesen } 513c08df9e5SJakob Stoklund Olesen // Add any secondary sub-registers that weren't part of the explicit tree. 514c08df9e5SJakob Stoklund Olesen for (SubRegMap::const_iterator I = SubRegs.begin(), E = SubRegs.end(); 515c08df9e5SJakob Stoklund Olesen I != E; ++I) 516c08df9e5SJakob Stoklund Olesen OSet.insert(I->second); 517d2b4713eSJakob Stoklund Olesen } 518d2b4713eSJakob Stoklund Olesen 5191d7a2c57SAndrew Trick // Get the sum of this register's unit weights. 5201d7a2c57SAndrew Trick unsigned CodeGenRegister::getWeight(const CodeGenRegBank &RegBank) const { 5211d7a2c57SAndrew Trick unsigned Weight = 0; 522a366d7b2SOwen Anderson for (RegUnitList::iterator I = RegUnits.begin(), E = RegUnits.end(); 5231d7a2c57SAndrew Trick I != E; ++I) { 524095f22afSJakob Stoklund Olesen Weight += RegBank.getRegUnit(*I).Weight; 5251d7a2c57SAndrew Trick } 5261d7a2c57SAndrew Trick return Weight; 5271d7a2c57SAndrew Trick } 5281d7a2c57SAndrew Trick 52968d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 5303bd1b65eSJakob Stoklund Olesen // RegisterTuples 5313bd1b65eSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 5323bd1b65eSJakob Stoklund Olesen 5333bd1b65eSJakob Stoklund Olesen // A RegisterTuples def is used to generate pseudo-registers from lists of 5343bd1b65eSJakob Stoklund Olesen // sub-registers. We provide a SetTheory expander class that returns the new 5353bd1b65eSJakob Stoklund Olesen // registers. 5363bd1b65eSJakob Stoklund Olesen namespace { 5373bd1b65eSJakob Stoklund Olesen struct TupleExpander : SetTheory::Expander { 538716b0730SCraig Topper void expand(SetTheory &ST, Record *Def, SetTheory::RecSet &Elts) override { 5393bd1b65eSJakob Stoklund Olesen std::vector<Record*> Indices = Def->getValueAsListOfDefs("SubRegIndices"); 5403bd1b65eSJakob Stoklund Olesen unsigned Dim = Indices.size(); 541af8ee2cdSDavid Greene ListInit *SubRegs = Def->getValueAsListInit("SubRegs"); 5423bd1b65eSJakob Stoklund Olesen if (Dim != SubRegs->getSize()) 543635debe8SJoerg Sonnenberger PrintFatalError(Def->getLoc(), "SubRegIndices and SubRegs size mismatch"); 5443bd1b65eSJakob Stoklund Olesen if (Dim < 2) 545635debe8SJoerg Sonnenberger PrintFatalError(Def->getLoc(), 546635debe8SJoerg Sonnenberger "Tuples must have at least 2 sub-registers"); 5473bd1b65eSJakob Stoklund Olesen 5483bd1b65eSJakob Stoklund Olesen // Evaluate the sub-register lists to be zipped. 5493bd1b65eSJakob Stoklund Olesen unsigned Length = ~0u; 5503bd1b65eSJakob Stoklund Olesen SmallVector<SetTheory::RecSet, 4> Lists(Dim); 5513bd1b65eSJakob Stoklund Olesen for (unsigned i = 0; i != Dim; ++i) { 55270909373SJoerg Sonnenberger ST.evaluate(SubRegs->getElement(i), Lists[i], Def->getLoc()); 5533bd1b65eSJakob Stoklund Olesen Length = std::min(Length, unsigned(Lists[i].size())); 5543bd1b65eSJakob Stoklund Olesen } 5553bd1b65eSJakob Stoklund Olesen 5563bd1b65eSJakob Stoklund Olesen if (Length == 0) 5573bd1b65eSJakob Stoklund Olesen return; 5583bd1b65eSJakob Stoklund Olesen 5593bd1b65eSJakob Stoklund Olesen // Precompute some types. 5603bd1b65eSJakob Stoklund Olesen Record *RegisterCl = Def->getRecords().getClass("Register"); 561abcfdceaSJakob Stoklund Olesen RecTy *RegisterRecTy = RecordRecTy::get(RegisterCl); 562af8ee2cdSDavid Greene StringInit *BlankName = StringInit::get(""); 5633bd1b65eSJakob Stoklund Olesen 5643bd1b65eSJakob Stoklund Olesen // Zip them up. 5653bd1b65eSJakob Stoklund Olesen for (unsigned n = 0; n != Length; ++n) { 5663bd1b65eSJakob Stoklund Olesen std::string Name; 5673bd1b65eSJakob Stoklund Olesen Record *Proto = Lists[0][n]; 568af8ee2cdSDavid Greene std::vector<Init*> Tuple; 5693bd1b65eSJakob Stoklund Olesen unsigned CostPerUse = 0; 5703bd1b65eSJakob Stoklund Olesen for (unsigned i = 0; i != Dim; ++i) { 5713bd1b65eSJakob Stoklund Olesen Record *Reg = Lists[i][n]; 5723bd1b65eSJakob Stoklund Olesen if (i) Name += '_'; 5733bd1b65eSJakob Stoklund Olesen Name += Reg->getName(); 574abcfdceaSJakob Stoklund Olesen Tuple.push_back(DefInit::get(Reg)); 5753bd1b65eSJakob Stoklund Olesen CostPerUse = std::max(CostPerUse, 5763bd1b65eSJakob Stoklund Olesen unsigned(Reg->getValueAsInt("CostPerUse"))); 5773bd1b65eSJakob Stoklund Olesen } 5783bd1b65eSJakob Stoklund Olesen 5793bd1b65eSJakob Stoklund Olesen // Create a new Record representing the synthesized register. This record 5803bd1b65eSJakob Stoklund Olesen // is only for consumption by CodeGenRegister, it is not added to the 5813bd1b65eSJakob Stoklund Olesen // RecordKeeper. 5823bd1b65eSJakob Stoklund Olesen Record *NewReg = new Record(Name, Def->getLoc(), Def->getRecords()); 5833bd1b65eSJakob Stoklund Olesen Elts.insert(NewReg); 5843bd1b65eSJakob Stoklund Olesen 5853bd1b65eSJakob Stoklund Olesen // Copy Proto super-classes. 586f12e8a93SJordan Rose ArrayRef<Record *> Supers = Proto->getSuperClasses(); 587f12e8a93SJordan Rose ArrayRef<SMRange> Ranges = Proto->getSuperClassRanges(); 588f12e8a93SJordan Rose for (unsigned i = 0, e = Supers.size(); i != e; ++i) 589f12e8a93SJordan Rose NewReg->addSuperClass(Supers[i], Ranges[i]); 5903bd1b65eSJakob Stoklund Olesen 5913bd1b65eSJakob Stoklund Olesen // Copy Proto fields. 5923bd1b65eSJakob Stoklund Olesen for (unsigned i = 0, e = Proto->getValues().size(); i != e; ++i) { 5933bd1b65eSJakob Stoklund Olesen RecordVal RV = Proto->getValues()[i]; 5943bd1b65eSJakob Stoklund Olesen 595f43b5995SJakob Stoklund Olesen // Skip existing fields, like NAME. 596f43b5995SJakob Stoklund Olesen if (NewReg->getValue(RV.getNameInit())) 597071c69cdSJakob Stoklund Olesen continue; 598071c69cdSJakob Stoklund Olesen 599f43b5995SJakob Stoklund Olesen StringRef Field = RV.getName(); 600f43b5995SJakob Stoklund Olesen 6013bd1b65eSJakob Stoklund Olesen // Replace the sub-register list with Tuple. 602f43b5995SJakob Stoklund Olesen if (Field == "SubRegs") 603e32ebf22SDavid Greene RV.setValue(ListInit::get(Tuple, RegisterRecTy)); 6043bd1b65eSJakob Stoklund Olesen 6053bd1b65eSJakob Stoklund Olesen // Provide a blank AsmName. MC hacks are required anyway. 606f43b5995SJakob Stoklund Olesen if (Field == "AsmName") 6073bd1b65eSJakob Stoklund Olesen RV.setValue(BlankName); 6083bd1b65eSJakob Stoklund Olesen 6093bd1b65eSJakob Stoklund Olesen // CostPerUse is aggregated from all Tuple members. 610f43b5995SJakob Stoklund Olesen if (Field == "CostPerUse") 611e32ebf22SDavid Greene RV.setValue(IntInit::get(CostPerUse)); 6123bd1b65eSJakob Stoklund Olesen 613f43b5995SJakob Stoklund Olesen // Composite registers are always covered by sub-registers. 614f43b5995SJakob Stoklund Olesen if (Field == "CoveredBySubRegs") 615f43b5995SJakob Stoklund Olesen RV.setValue(BitInit::get(true)); 616f43b5995SJakob Stoklund Olesen 6173bd1b65eSJakob Stoklund Olesen // Copy fields from the RegisterTuples def. 618f43b5995SJakob Stoklund Olesen if (Field == "SubRegIndices" || 619f43b5995SJakob Stoklund Olesen Field == "CompositeIndices") { 620f43b5995SJakob Stoklund Olesen NewReg->addValue(*Def->getValue(Field)); 6213bd1b65eSJakob Stoklund Olesen continue; 6223bd1b65eSJakob Stoklund Olesen } 6233bd1b65eSJakob Stoklund Olesen 6243bd1b65eSJakob Stoklund Olesen // Some fields get their default uninitialized value. 625f43b5995SJakob Stoklund Olesen if (Field == "DwarfNumbers" || 626f43b5995SJakob Stoklund Olesen Field == "DwarfAlias" || 627f43b5995SJakob Stoklund Olesen Field == "Aliases") { 628f43b5995SJakob Stoklund Olesen if (const RecordVal *DefRV = RegisterCl->getValue(Field)) 629d9149a45SJakob Stoklund Olesen NewReg->addValue(*DefRV); 6303bd1b65eSJakob Stoklund Olesen continue; 6313bd1b65eSJakob Stoklund Olesen } 6323bd1b65eSJakob Stoklund Olesen 6333bd1b65eSJakob Stoklund Olesen // Everything else is copied from Proto. 6343bd1b65eSJakob Stoklund Olesen NewReg->addValue(RV); 6353bd1b65eSJakob Stoklund Olesen } 6363bd1b65eSJakob Stoklund Olesen } 6373bd1b65eSJakob Stoklund Olesen } 6383bd1b65eSJakob Stoklund Olesen }; 6393bd1b65eSJakob Stoklund Olesen } 6403bd1b65eSJakob Stoklund Olesen 6413bd1b65eSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 64268d6d8abSJakob Stoklund Olesen // CodeGenRegisterClass 64368d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 64468d6d8abSJakob Stoklund Olesen 645be2edf30SOwen Anderson static void sortAndUniqueRegisters(CodeGenRegister::Vec &M) { 646440a0456SDavid Blaikie std::sort(M.begin(), M.end(), deref<llvm::less>()); 647440a0456SDavid Blaikie M.erase(std::unique(M.begin(), M.end(), deref<llvm::equal>()), M.end()); 648be2edf30SOwen Anderson } 649be2edf30SOwen Anderson 650d7bc5c26SJakob Stoklund Olesen CodeGenRegisterClass::CodeGenRegisterClass(CodeGenRegBank &RegBank, Record *R) 65150ecd0ffSJakob Stoklund Olesen : TheDef(R), 65250ecd0ffSJakob Stoklund Olesen Name(R->getName()), 65350ecd0ffSJakob Stoklund Olesen TopoSigs(RegBank.getNumTopoSigs()), 654d01627b2SMatthias Braun EnumValue(-1), 655d01627b2SMatthias Braun LaneMask(0) { 65668d6d8abSJakob Stoklund Olesen // Rename anonymous register classes. 65768d6d8abSJakob Stoklund Olesen if (R->getName().size() > 9 && R->getName()[9] == '.') { 65868d6d8abSJakob Stoklund Olesen static unsigned AnonCounter = 0; 659*97a59fb4SAaron Ballman R->setName("AnonRegClass_" + utostr(AnonCounter++)); 66068d6d8abSJakob Stoklund Olesen } 66168d6d8abSJakob Stoklund Olesen 66268d6d8abSJakob Stoklund Olesen std::vector<Record*> TypeList = R->getValueAsListOfDefs("RegTypes"); 66368d6d8abSJakob Stoklund Olesen for (unsigned i = 0, e = TypeList.size(); i != e; ++i) { 66468d6d8abSJakob Stoklund Olesen Record *Type = TypeList[i]; 66568d6d8abSJakob Stoklund Olesen if (!Type->isSubClassOf("ValueType")) 666635debe8SJoerg Sonnenberger PrintFatalError("RegTypes list member '" + Type->getName() + 667635debe8SJoerg Sonnenberger "' does not derive from the ValueType class!"); 66868d6d8abSJakob Stoklund Olesen VTs.push_back(getValueType(Type)); 66968d6d8abSJakob Stoklund Olesen } 67068d6d8abSJakob Stoklund Olesen assert(!VTs.empty() && "RegisterClass must contain at least one ValueType!"); 67168d6d8abSJakob Stoklund Olesen 672331534e5SJakob Stoklund Olesen // Allocation order 0 is the full set. AltOrders provides others. 673331534e5SJakob Stoklund Olesen const SetTheory::RecVec *Elements = RegBank.getSets().expand(R); 674331534e5SJakob Stoklund Olesen ListInit *AltOrders = R->getValueAsListInit("AltOrders"); 675331534e5SJakob Stoklund Olesen Orders.resize(1 + AltOrders->size()); 676331534e5SJakob Stoklund Olesen 67735cea3daSJakob Stoklund Olesen // Default allocation order always contains all registers. 678331534e5SJakob Stoklund Olesen for (unsigned i = 0, e = Elements->size(); i != e; ++i) { 679331534e5SJakob Stoklund Olesen Orders[0].push_back((*Elements)[i]); 68050ecd0ffSJakob Stoklund Olesen const CodeGenRegister *Reg = RegBank.getReg((*Elements)[i]); 681be2edf30SOwen Anderson Members.push_back(Reg); 68250ecd0ffSJakob Stoklund Olesen TopoSigs.set(Reg->getTopoSig()); 683331534e5SJakob Stoklund Olesen } 684be2edf30SOwen Anderson sortAndUniqueRegisters(Members); 68568d6d8abSJakob Stoklund Olesen 68635cea3daSJakob Stoklund Olesen // Alternative allocation orders may be subsets. 68735cea3daSJakob Stoklund Olesen SetTheory::RecSet Order; 688331534e5SJakob Stoklund Olesen for (unsigned i = 0, e = AltOrders->size(); i != e; ++i) { 68970909373SJoerg Sonnenberger RegBank.getSets().evaluate(AltOrders->getElement(i), Order, R->getLoc()); 690331534e5SJakob Stoklund Olesen Orders[1 + i].append(Order.begin(), Order.end()); 69135cea3daSJakob Stoklund Olesen // Verify that all altorder members are regclass members. 69235cea3daSJakob Stoklund Olesen while (!Order.empty()) { 69335cea3daSJakob Stoklund Olesen CodeGenRegister *Reg = RegBank.getReg(Order.back()); 69435cea3daSJakob Stoklund Olesen Order.pop_back(); 69535cea3daSJakob Stoklund Olesen if (!contains(Reg)) 696635debe8SJoerg Sonnenberger PrintFatalError(R->getLoc(), " AltOrder register " + Reg->getName() + 69735cea3daSJakob Stoklund Olesen " is not a class member"); 69835cea3daSJakob Stoklund Olesen } 69935cea3daSJakob Stoklund Olesen } 70035cea3daSJakob Stoklund Olesen 70168d6d8abSJakob Stoklund Olesen // Allow targets to override the size in bits of the RegisterClass. 70268d6d8abSJakob Stoklund Olesen unsigned Size = R->getValueAsInt("Size"); 70368d6d8abSJakob Stoklund Olesen 70468d6d8abSJakob Stoklund Olesen Namespace = R->getValueAsString("Namespace"); 7058561de90SCraig Topper SpillSize = Size ? Size : MVT(VTs[0]).getSizeInBits(); 70668d6d8abSJakob Stoklund Olesen SpillAlignment = R->getValueAsInt("Alignment"); 70768d6d8abSJakob Stoklund Olesen CopyCost = R->getValueAsInt("CopyCost"); 70868d6d8abSJakob Stoklund Olesen Allocatable = R->getValueAsBit("isAllocatable"); 709dd8fbf57SJakob Stoklund Olesen AltOrderSelect = R->getValueAsString("AltOrderSelect"); 71068d6d8abSJakob Stoklund Olesen } 71168d6d8abSJakob Stoklund Olesen 71203efe84dSJakob Stoklund Olesen // Create an inferred register class that was missing from the .td files. 71303efe84dSJakob Stoklund Olesen // Most properties will be inherited from the closest super-class after the 71403efe84dSJakob Stoklund Olesen // class structure has been computed. 715eebd5bc6SJakob Stoklund Olesen CodeGenRegisterClass::CodeGenRegisterClass(CodeGenRegBank &RegBank, 716eebd5bc6SJakob Stoklund Olesen StringRef Name, Key Props) 71703efe84dSJakob Stoklund Olesen : Members(*Props.Members), 71824064771SCraig Topper TheDef(nullptr), 71903efe84dSJakob Stoklund Olesen Name(Name), 720eebd5bc6SJakob Stoklund Olesen TopoSigs(RegBank.getNumTopoSigs()), 72103efe84dSJakob Stoklund Olesen EnumValue(-1), 72203efe84dSJakob Stoklund Olesen SpillSize(Props.SpillSize), 72303efe84dSJakob Stoklund Olesen SpillAlignment(Props.SpillAlignment), 72403efe84dSJakob Stoklund Olesen CopyCost(0), 72503efe84dSJakob Stoklund Olesen Allocatable(true) { 726be2edf30SOwen Anderson for (const auto R : Members) 727be2edf30SOwen Anderson TopoSigs.set(R->getTopoSig()); 72803efe84dSJakob Stoklund Olesen } 72903efe84dSJakob Stoklund Olesen 73003efe84dSJakob Stoklund Olesen // Compute inherited propertied for a synthesized register class. 73103efe84dSJakob Stoklund Olesen void CodeGenRegisterClass::inheritProperties(CodeGenRegBank &RegBank) { 73203efe84dSJakob Stoklund Olesen assert(!getDef() && "Only synthesized classes can inherit properties"); 73303efe84dSJakob Stoklund Olesen assert(!SuperClasses.empty() && "Synthesized class without super class"); 73403efe84dSJakob Stoklund Olesen 73503efe84dSJakob Stoklund Olesen // The last super-class is the smallest one. 73603efe84dSJakob Stoklund Olesen CodeGenRegisterClass &Super = *SuperClasses.back(); 73703efe84dSJakob Stoklund Olesen 73803efe84dSJakob Stoklund Olesen // Most properties are copied directly. 73903efe84dSJakob Stoklund Olesen // Exceptions are members, size, and alignment 74003efe84dSJakob Stoklund Olesen Namespace = Super.Namespace; 74103efe84dSJakob Stoklund Olesen VTs = Super.VTs; 74203efe84dSJakob Stoklund Olesen CopyCost = Super.CopyCost; 74303efe84dSJakob Stoklund Olesen Allocatable = Super.Allocatable; 74403efe84dSJakob Stoklund Olesen AltOrderSelect = Super.AltOrderSelect; 74503efe84dSJakob Stoklund Olesen 74603efe84dSJakob Stoklund Olesen // Copy all allocation orders, filter out foreign registers from the larger 74703efe84dSJakob Stoklund Olesen // super-class. 74803efe84dSJakob Stoklund Olesen Orders.resize(Super.Orders.size()); 74903efe84dSJakob Stoklund Olesen for (unsigned i = 0, ie = Super.Orders.size(); i != ie; ++i) 75003efe84dSJakob Stoklund Olesen for (unsigned j = 0, je = Super.Orders[i].size(); j != je; ++j) 75103efe84dSJakob Stoklund Olesen if (contains(RegBank.getReg(Super.Orders[i][j]))) 75203efe84dSJakob Stoklund Olesen Orders[i].push_back(Super.Orders[i][j]); 75303efe84dSJakob Stoklund Olesen } 75403efe84dSJakob Stoklund Olesen 755d7bc5c26SJakob Stoklund Olesen bool CodeGenRegisterClass::contains(const CodeGenRegister *Reg) const { 756be2edf30SOwen Anderson return std::binary_search(Members.begin(), Members.end(), Reg, 757440a0456SDavid Blaikie deref<llvm::less>()); 758d7bc5c26SJakob Stoklund Olesen } 759d7bc5c26SJakob Stoklund Olesen 76003efe84dSJakob Stoklund Olesen namespace llvm { 76103efe84dSJakob Stoklund Olesen raw_ostream &operator<<(raw_ostream &OS, const CodeGenRegisterClass::Key &K) { 76203efe84dSJakob Stoklund Olesen OS << "{ S=" << K.SpillSize << ", A=" << K.SpillAlignment; 763be2edf30SOwen Anderson for (const auto R : *K.Members) 764be2edf30SOwen Anderson OS << ", " << R->getName(); 76503efe84dSJakob Stoklund Olesen return OS << " }"; 76603efe84dSJakob Stoklund Olesen } 76703efe84dSJakob Stoklund Olesen } 76803efe84dSJakob Stoklund Olesen 76903efe84dSJakob Stoklund Olesen // This is a simple lexicographical order that can be used to search for sets. 77003efe84dSJakob Stoklund Olesen // It is not the same as the topological order provided by TopoOrderRC. 77103efe84dSJakob Stoklund Olesen bool CodeGenRegisterClass::Key:: 77203efe84dSJakob Stoklund Olesen operator<(const CodeGenRegisterClass::Key &B) const { 77303efe84dSJakob Stoklund Olesen assert(Members && B.Members); 774b2f034b8SBenjamin Kramer return std::tie(*Members, SpillSize, SpillAlignment) < 775b2f034b8SBenjamin Kramer std::tie(*B.Members, B.SpillSize, B.SpillAlignment); 77603efe84dSJakob Stoklund Olesen } 77703efe84dSJakob Stoklund Olesen 778d7bc5c26SJakob Stoklund Olesen // Returns true if RC is a strict subclass. 779d7bc5c26SJakob Stoklund Olesen // RC is a sub-class of this class if it is a valid replacement for any 780d7bc5c26SJakob Stoklund Olesen // instruction operand where a register of this classis required. It must 781d7bc5c26SJakob Stoklund Olesen // satisfy these conditions: 782d7bc5c26SJakob Stoklund Olesen // 783d7bc5c26SJakob Stoklund Olesen // 1. All RC registers are also in this. 784d7bc5c26SJakob Stoklund Olesen // 2. The RC spill size must not be smaller than our spill size. 785d7bc5c26SJakob Stoklund Olesen // 3. RC spill alignment must be compatible with ours. 786d7bc5c26SJakob Stoklund Olesen // 7876417395dSJakob Stoklund Olesen static bool testSubClass(const CodeGenRegisterClass *A, 7886417395dSJakob Stoklund Olesen const CodeGenRegisterClass *B) { 7896417395dSJakob Stoklund Olesen return A->SpillAlignment && B->SpillAlignment % A->SpillAlignment == 0 && 7906417395dSJakob Stoklund Olesen A->SpillSize <= B->SpillSize && 7916417395dSJakob Stoklund Olesen std::includes(A->getMembers().begin(), A->getMembers().end(), 7926417395dSJakob Stoklund Olesen B->getMembers().begin(), B->getMembers().end(), 793440a0456SDavid Blaikie deref<llvm::less>()); 794d7bc5c26SJakob Stoklund Olesen } 795d7bc5c26SJakob Stoklund Olesen 796c0fc173dSJakob Stoklund Olesen /// Sorting predicate for register classes. This provides a topological 797c0fc173dSJakob Stoklund Olesen /// ordering that arranges all register classes before their sub-classes. 798c0fc173dSJakob Stoklund Olesen /// 799c0fc173dSJakob Stoklund Olesen /// Register classes with the same registers, spill size, and alignment form a 800c0fc173dSJakob Stoklund Olesen /// clique. They will be ordered alphabetically. 801c0fc173dSJakob Stoklund Olesen /// 802dacea4bcSDavid Blaikie static bool TopoOrderRC(const CodeGenRegisterClass &PA, 803dacea4bcSDavid Blaikie const CodeGenRegisterClass &PB) { 804dacea4bcSDavid Blaikie auto *A = &PA; 805dacea4bcSDavid Blaikie auto *B = &PB; 806c0fc173dSJakob Stoklund Olesen if (A == B) 807c0fc173dSJakob Stoklund Olesen return 0; 808c0fc173dSJakob Stoklund Olesen 809c0fc173dSJakob Stoklund Olesen // Order by ascending spill size. 810c0fc173dSJakob Stoklund Olesen if (A->SpillSize < B->SpillSize) 811dacea4bcSDavid Blaikie return true; 812c0fc173dSJakob Stoklund Olesen if (A->SpillSize > B->SpillSize) 813dacea4bcSDavid Blaikie return false; 814c0fc173dSJakob Stoklund Olesen 815c0fc173dSJakob Stoklund Olesen // Order by ascending spill alignment. 816c0fc173dSJakob Stoklund Olesen if (A->SpillAlignment < B->SpillAlignment) 817dacea4bcSDavid Blaikie return true; 818c0fc173dSJakob Stoklund Olesen if (A->SpillAlignment > B->SpillAlignment) 819dacea4bcSDavid Blaikie return false; 820c0fc173dSJakob Stoklund Olesen 8214fd600b6SJakob Stoklund Olesen // Order by descending set size. Note that the classes' allocation order may 8224fd600b6SJakob Stoklund Olesen // not have been computed yet. The Members set is always vaild. 8234fd600b6SJakob Stoklund Olesen if (A->getMembers().size() > B->getMembers().size()) 824dacea4bcSDavid Blaikie return true; 8254fd600b6SJakob Stoklund Olesen if (A->getMembers().size() < B->getMembers().size()) 826dacea4bcSDavid Blaikie return false; 8274fd600b6SJakob Stoklund Olesen 828c0fc173dSJakob Stoklund Olesen // Finally order by name as a tie breaker. 829dacea4bcSDavid Blaikie return StringRef(A->getName()) < B->getName(); 830c0fc173dSJakob Stoklund Olesen } 831c0fc173dSJakob Stoklund Olesen 832bd92dc60SJakob Stoklund Olesen std::string CodeGenRegisterClass::getQualifiedName() const { 833bd92dc60SJakob Stoklund Olesen if (Namespace.empty()) 834bd92dc60SJakob Stoklund Olesen return getName(); 835bd92dc60SJakob Stoklund Olesen else 836bd92dc60SJakob Stoklund Olesen return Namespace + "::" + getName(); 83768d6d8abSJakob Stoklund Olesen } 83868d6d8abSJakob Stoklund Olesen 8392c024b2dSJakob Stoklund Olesen // Compute sub-classes of all register classes. 8402c024b2dSJakob Stoklund Olesen // Assume the classes are ordered topologically. 84103efe84dSJakob Stoklund Olesen void CodeGenRegisterClass::computeSubClasses(CodeGenRegBank &RegBank) { 842c0bb5cabSDavid Blaikie auto &RegClasses = RegBank.getRegClasses(); 84303efe84dSJakob Stoklund Olesen 8442c024b2dSJakob Stoklund Olesen // Visit backwards so sub-classes are seen first. 845c0bb5cabSDavid Blaikie for (auto I = RegClasses.rbegin(), E = RegClasses.rend(); I != E; ++I) { 846dacea4bcSDavid Blaikie CodeGenRegisterClass &RC = *I; 8472c024b2dSJakob Stoklund Olesen RC.SubClasses.resize(RegClasses.size()); 8482c024b2dSJakob Stoklund Olesen RC.SubClasses.set(RC.EnumValue); 8492c024b2dSJakob Stoklund Olesen 8502c024b2dSJakob Stoklund Olesen // Normally, all subclasses have IDs >= rci, unless RC is part of a clique. 851c0bb5cabSDavid Blaikie for (auto I2 = I.base(), E2 = RegClasses.end(); I2 != E2; ++I2) { 852dacea4bcSDavid Blaikie CodeGenRegisterClass &SubRC = *I2; 853c0bb5cabSDavid Blaikie if (RC.SubClasses.test(SubRC.EnumValue)) 8542c024b2dSJakob Stoklund Olesen continue; 855c0bb5cabSDavid Blaikie if (!testSubClass(&RC, &SubRC)) 8562c024b2dSJakob Stoklund Olesen continue; 8572c024b2dSJakob Stoklund Olesen // SubRC is a sub-class. Grap all its sub-classes so we won't have to 8582c024b2dSJakob Stoklund Olesen // check them again. 859c0bb5cabSDavid Blaikie RC.SubClasses |= SubRC.SubClasses; 8602c024b2dSJakob Stoklund Olesen } 8612c024b2dSJakob Stoklund Olesen 862bde91766SBenjamin Kramer // Sweep up missed clique members. They will be immediately preceding RC. 863dacea4bcSDavid Blaikie for (auto I2 = std::next(I); I2 != E && testSubClass(&RC, &*I2); ++I2) 864dacea4bcSDavid Blaikie RC.SubClasses.set(I2->EnumValue); 8652c024b2dSJakob Stoklund Olesen } 866b15fad9dSJakob Stoklund Olesen 867b15fad9dSJakob Stoklund Olesen // Compute the SuperClasses lists from the SubClasses vectors. 868dacea4bcSDavid Blaikie for (auto &RC : RegClasses) { 869dacea4bcSDavid Blaikie const BitVector &SC = RC.getSubClasses(); 870c0bb5cabSDavid Blaikie auto I = RegClasses.begin(); 871c0bb5cabSDavid Blaikie for (int s = 0, next_s = SC.find_first(); next_s != -1; 872c0bb5cabSDavid Blaikie next_s = SC.find_next(s)) { 873c0bb5cabSDavid Blaikie std::advance(I, next_s - s); 874c0bb5cabSDavid Blaikie s = next_s; 875dacea4bcSDavid Blaikie if (&*I == &RC) 876b15fad9dSJakob Stoklund Olesen continue; 877dacea4bcSDavid Blaikie I->SuperClasses.push_back(&RC); 878b15fad9dSJakob Stoklund Olesen } 879b15fad9dSJakob Stoklund Olesen } 88003efe84dSJakob Stoklund Olesen 88103efe84dSJakob Stoklund Olesen // With the class hierarchy in place, let synthesized register classes inherit 88203efe84dSJakob Stoklund Olesen // properties from their closest super-class. The iteration order here can 88303efe84dSJakob Stoklund Olesen // propagate properties down multiple levels. 884dacea4bcSDavid Blaikie for (auto &RC : RegClasses) 885dacea4bcSDavid Blaikie if (!RC.getDef()) 886dacea4bcSDavid Blaikie RC.inheritProperties(RegBank); 8872c024b2dSJakob Stoklund Olesen } 8882c024b2dSJakob Stoklund Olesen 8898f25d3bcSDavid Blaikie void CodeGenRegisterClass::getSuperRegClasses(const CodeGenSubRegIndex *SubIdx, 890f1bb1519SJakob Stoklund Olesen BitVector &Out) const { 8918f25d3bcSDavid Blaikie auto FindI = SuperRegClasses.find(SubIdx); 892c7b437aeSJakob Stoklund Olesen if (FindI == SuperRegClasses.end()) 893c7b437aeSJakob Stoklund Olesen return; 8944627679cSCraig Topper for (CodeGenRegisterClass *RC : FindI->second) 8954627679cSCraig Topper Out.set(RC->EnumValue); 896c7b437aeSJakob Stoklund Olesen } 897c7b437aeSJakob Stoklund Olesen 89897254150SAndrew Trick // Populate a unique sorted list of units from a register set. 89997254150SAndrew Trick void CodeGenRegisterClass::buildRegUnitSet( 90097254150SAndrew Trick std::vector<unsigned> &RegUnits) const { 90197254150SAndrew Trick std::vector<unsigned> TmpUnits; 90297254150SAndrew Trick for (RegUnitIterator UnitI(Members); UnitI.isValid(); ++UnitI) 90397254150SAndrew Trick TmpUnits.push_back(*UnitI); 90497254150SAndrew Trick std::sort(TmpUnits.begin(), TmpUnits.end()); 90597254150SAndrew Trick std::unique_copy(TmpUnits.begin(), TmpUnits.end(), 90697254150SAndrew Trick std::back_inserter(RegUnits)); 90797254150SAndrew Trick } 908c7b437aeSJakob Stoklund Olesen 90976a5a71eSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 91076a5a71eSJakob Stoklund Olesen // CodeGenRegBank 91176a5a71eSJakob Stoklund Olesen //===----------------------------------------------------------------------===// 91276a5a71eSJakob Stoklund Olesen 91370a0bbcaSJakob Stoklund Olesen CodeGenRegBank::CodeGenRegBank(RecordKeeper &Records) { 9143bd1b65eSJakob Stoklund Olesen // Configure register Sets to understand register classes and tuples. 9155ee87726SJakob Stoklund Olesen Sets.addFieldExpander("RegisterClass", "MemberList"); 916c3abb0f6SJakob Stoklund Olesen Sets.addFieldExpander("CalleeSavedRegs", "SaveList"); 9173bd1b65eSJakob Stoklund Olesen Sets.addExpander("RegisterTuples", new TupleExpander()); 9185ee87726SJakob Stoklund Olesen 91984bd44ebSJakob Stoklund Olesen // Read in the user-defined (named) sub-register indices. 92084bd44ebSJakob Stoklund Olesen // More indices will be synthesized later. 921f1bb1519SJakob Stoklund Olesen std::vector<Record*> SRIs = Records.getAllDerivedDefinitions("SubRegIndex"); 922f1bb1519SJakob Stoklund Olesen std::sort(SRIs.begin(), SRIs.end(), LessRecord()); 923f1bb1519SJakob Stoklund Olesen for (unsigned i = 0, e = SRIs.size(); i != e; ++i) 924f1bb1519SJakob Stoklund Olesen getSubRegIdx(SRIs[i]); 92521231609SJakob Stoklund Olesen // Build composite maps from ComposedOf fields. 9268f25d3bcSDavid Blaikie for (auto &Idx : SubRegIndices) 9275be6699cSDavid Blaikie Idx.updateComponents(*this); 92884bd44ebSJakob Stoklund Olesen 92984bd44ebSJakob Stoklund Olesen // Read in the register definitions. 93084bd44ebSJakob Stoklund Olesen std::vector<Record*> Regs = Records.getAllDerivedDefinitions("Register"); 931ccd06643SChad Rosier std::sort(Regs.begin(), Regs.end(), LessRecordRegister()); 93284bd44ebSJakob Stoklund Olesen // Assign the enumeration values. 93384bd44ebSJakob Stoklund Olesen for (unsigned i = 0, e = Regs.size(); i != e; ++i) 9348e188be0SJakob Stoklund Olesen getReg(Regs[i]); 93522ea424dSJakob Stoklund Olesen 9363bd1b65eSJakob Stoklund Olesen // Expand tuples and number the new registers. 9373bd1b65eSJakob Stoklund Olesen std::vector<Record*> Tups = 9383bd1b65eSJakob Stoklund Olesen Records.getAllDerivedDefinitions("RegisterTuples"); 939ccd06643SChad Rosier 9407405608cSDavid Blaikie for (Record *R : Tups) { 9417405608cSDavid Blaikie std::vector<Record *> TupRegs = *Sets.expand(R); 9427405608cSDavid Blaikie std::sort(TupRegs.begin(), TupRegs.end(), LessRecordRegister()); 9437405608cSDavid Blaikie for (Record *RC : TupRegs) 9447405608cSDavid Blaikie getReg(RC); 9453bd1b65eSJakob Stoklund Olesen } 9463bd1b65eSJakob Stoklund Olesen 947c1e9087fSJakob Stoklund Olesen // Now all the registers are known. Build the object graph of explicit 948c1e9087fSJakob Stoklund Olesen // register-register references. 9499b613dbaSDavid Blaikie for (auto &Reg : Registers) 9509b613dbaSDavid Blaikie Reg.buildObjectGraph(*this); 951c1e9087fSJakob Stoklund Olesen 952ccd682c6SOwen Anderson // Compute register name map. 9539b613dbaSDavid Blaikie for (auto &Reg : Registers) 9545106ce78SDavid Blaikie // FIXME: This could just be RegistersByName[name] = register, except that 9555106ce78SDavid Blaikie // causes some failures in MIPS - perhaps they have duplicate register name 9565106ce78SDavid Blaikie // entries? (or maybe there's a reason for it - I don't know much about this 9575106ce78SDavid Blaikie // code, just drive-by refactoring) 9589b613dbaSDavid Blaikie RegistersByName.insert( 9599b613dbaSDavid Blaikie std::make_pair(Reg.TheDef->getValueAsString("AsmName"), &Reg)); 960ccd682c6SOwen Anderson 961c1e9087fSJakob Stoklund Olesen // Precompute all sub-register maps. 96203efe84dSJakob Stoklund Olesen // This will create Composite entries for all inferred sub-register indices. 9639b613dbaSDavid Blaikie for (auto &Reg : Registers) 9649b613dbaSDavid Blaikie Reg.computeSubRegs(*this); 96503efe84dSJakob Stoklund Olesen 966c08df9e5SJakob Stoklund Olesen // Infer even more sub-registers by combining leading super-registers. 9679b613dbaSDavid Blaikie for (auto &Reg : Registers) 9689b613dbaSDavid Blaikie if (Reg.CoveredBySubRegs) 9699b613dbaSDavid Blaikie Reg.computeSecondarySubRegs(*this); 970c08df9e5SJakob Stoklund Olesen 9713f3eb180SJakob Stoklund Olesen // After the sub-register graph is complete, compute the topologically 9723f3eb180SJakob Stoklund Olesen // ordered SuperRegs list. 9739b613dbaSDavid Blaikie for (auto &Reg : Registers) 9749b613dbaSDavid Blaikie Reg.computeSuperRegs(*this); 9753f3eb180SJakob Stoklund Olesen 9761d7a2c57SAndrew Trick // Native register units are associated with a leaf register. They've all been 9771d7a2c57SAndrew Trick // discovered now. 978095f22afSJakob Stoklund Olesen NumNativeRegUnits = RegUnits.size(); 9791d7a2c57SAndrew Trick 98022ea424dSJakob Stoklund Olesen // Read in register class definitions. 98122ea424dSJakob Stoklund Olesen std::vector<Record*> RCs = Records.getAllDerivedDefinitions("RegisterClass"); 98222ea424dSJakob Stoklund Olesen if (RCs.empty()) 98348e7e85dSBenjamin Kramer PrintFatalError("No 'RegisterClass' subclasses defined!"); 98422ea424dSJakob Stoklund Olesen 98503efe84dSJakob Stoklund Olesen // Allocate user-defined register classes. 986c0bb5cabSDavid Blaikie for (auto *RC : RCs) { 987dacea4bcSDavid Blaikie RegClasses.push_back(CodeGenRegisterClass(*this, RC)); 988dacea4bcSDavid Blaikie addToMaps(&RegClasses.back()); 989c0bb5cabSDavid Blaikie } 99003efe84dSJakob Stoklund Olesen 99103efe84dSJakob Stoklund Olesen // Infer missing classes to create a full algebra. 99203efe84dSJakob Stoklund Olesen computeInferredRegisterClasses(); 99303efe84dSJakob Stoklund Olesen 994c0fc173dSJakob Stoklund Olesen // Order register classes topologically and assign enum values. 995dacea4bcSDavid Blaikie RegClasses.sort(TopoOrderRC); 996c0bb5cabSDavid Blaikie unsigned i = 0; 997dacea4bcSDavid Blaikie for (auto &RC : RegClasses) 998dacea4bcSDavid Blaikie RC.EnumValue = i++; 99903efe84dSJakob Stoklund Olesen CodeGenRegisterClass::computeSubClasses(*this); 100076a5a71eSJakob Stoklund Olesen } 100176a5a71eSJakob Stoklund Olesen 100270a0bbcaSJakob Stoklund Olesen // Create a synthetic CodeGenSubRegIndex without a corresponding Record. 100370a0bbcaSJakob Stoklund Olesen CodeGenSubRegIndex* 100470a0bbcaSJakob Stoklund Olesen CodeGenRegBank::createSubRegIndex(StringRef Name, StringRef Namespace) { 10055be6699cSDavid Blaikie SubRegIndices.emplace_back(Name, Namespace, SubRegIndices.size() + 1); 10065be6699cSDavid Blaikie return &SubRegIndices.back(); 100770a0bbcaSJakob Stoklund Olesen } 100870a0bbcaSJakob Stoklund Olesen 1009f1bb1519SJakob Stoklund Olesen CodeGenSubRegIndex *CodeGenRegBank::getSubRegIdx(Record *Def) { 1010f1bb1519SJakob Stoklund Olesen CodeGenSubRegIndex *&Idx = Def2SubRegIdx[Def]; 1011f1bb1519SJakob Stoklund Olesen if (Idx) 1012f1bb1519SJakob Stoklund Olesen return Idx; 10135be6699cSDavid Blaikie SubRegIndices.emplace_back(Def, SubRegIndices.size() + 1); 10145be6699cSDavid Blaikie Idx = &SubRegIndices.back(); 1015f1bb1519SJakob Stoklund Olesen return Idx; 1016f1bb1519SJakob Stoklund Olesen } 1017f1bb1519SJakob Stoklund Olesen 101884bd44ebSJakob Stoklund Olesen CodeGenRegister *CodeGenRegBank::getReg(Record *Def) { 10198e188be0SJakob Stoklund Olesen CodeGenRegister *&Reg = Def2Reg[Def]; 10208e188be0SJakob Stoklund Olesen if (Reg) 102184bd44ebSJakob Stoklund Olesen return Reg; 10229b613dbaSDavid Blaikie Registers.emplace_back(Def, Registers.size() + 1); 10239b613dbaSDavid Blaikie Reg = &Registers.back(); 10248e188be0SJakob Stoklund Olesen return Reg; 102584bd44ebSJakob Stoklund Olesen } 102684bd44ebSJakob Stoklund Olesen 102703efe84dSJakob Stoklund Olesen void CodeGenRegBank::addToMaps(CodeGenRegisterClass *RC) { 102803efe84dSJakob Stoklund Olesen if (Record *Def = RC->getDef()) 102903efe84dSJakob Stoklund Olesen Def2RC.insert(std::make_pair(Def, RC)); 103003efe84dSJakob Stoklund Olesen 103103efe84dSJakob Stoklund Olesen // Duplicate classes are rejected by insert(). 103203efe84dSJakob Stoklund Olesen // That's OK, we only care about the properties handled by CGRC::Key. 103303efe84dSJakob Stoklund Olesen CodeGenRegisterClass::Key K(*RC); 103403efe84dSJakob Stoklund Olesen Key2RC.insert(std::make_pair(K, RC)); 103503efe84dSJakob Stoklund Olesen } 103603efe84dSJakob Stoklund Olesen 10377ebc6b05SJakob Stoklund Olesen // Create a synthetic sub-class if it is missing. 10387ebc6b05SJakob Stoklund Olesen CodeGenRegisterClass* 10397ebc6b05SJakob Stoklund Olesen CodeGenRegBank::getOrCreateSubClass(const CodeGenRegisterClass *RC, 1040be2edf30SOwen Anderson const CodeGenRegister::Vec *Members, 10417ebc6b05SJakob Stoklund Olesen StringRef Name) { 10427ebc6b05SJakob Stoklund Olesen // Synthetic sub-class has the same size and alignment as RC. 10437ebc6b05SJakob Stoklund Olesen CodeGenRegisterClass::Key K(Members, RC->SpillSize, RC->SpillAlignment); 10447ebc6b05SJakob Stoklund Olesen RCKeyMap::const_iterator FoundI = Key2RC.find(K); 10457ebc6b05SJakob Stoklund Olesen if (FoundI != Key2RC.end()) 10467ebc6b05SJakob Stoklund Olesen return FoundI->second; 10477ebc6b05SJakob Stoklund Olesen 10487ebc6b05SJakob Stoklund Olesen // Sub-class doesn't exist, create a new one. 1049dacea4bcSDavid Blaikie RegClasses.push_back(CodeGenRegisterClass(*this, Name, K)); 1050dacea4bcSDavid Blaikie addToMaps(&RegClasses.back()); 1051dacea4bcSDavid Blaikie return &RegClasses.back(); 10527ebc6b05SJakob Stoklund Olesen } 10537ebc6b05SJakob Stoklund Olesen 105422ea424dSJakob Stoklund Olesen CodeGenRegisterClass *CodeGenRegBank::getRegClass(Record *Def) { 105522ea424dSJakob Stoklund Olesen if (CodeGenRegisterClass *RC = Def2RC[Def]) 105622ea424dSJakob Stoklund Olesen return RC; 105722ea424dSJakob Stoklund Olesen 1058635debe8SJoerg Sonnenberger PrintFatalError(Def->getLoc(), "Not a known RegisterClass!"); 105922ea424dSJakob Stoklund Olesen } 106022ea424dSJakob Stoklund Olesen 1061f1bb1519SJakob Stoklund Olesen CodeGenSubRegIndex* 1062f1bb1519SJakob Stoklund Olesen CodeGenRegBank::getCompositeSubRegIndex(CodeGenSubRegIndex *A, 10639a44ad70SJakob Stoklund Olesen CodeGenSubRegIndex *B) { 106484bd44ebSJakob Stoklund Olesen // Look for an existing entry. 10659a44ad70SJakob Stoklund Olesen CodeGenSubRegIndex *Comp = A->compose(B); 10669a44ad70SJakob Stoklund Olesen if (Comp) 106784bd44ebSJakob Stoklund Olesen return Comp; 106884bd44ebSJakob Stoklund Olesen 106984bd44ebSJakob Stoklund Olesen // None exists, synthesize one. 107076a5a71eSJakob Stoklund Olesen std::string Name = A->getName() + "_then_" + B->getName(); 107170a0bbcaSJakob Stoklund Olesen Comp = createSubRegIndex(Name, A->getNamespace()); 10729a44ad70SJakob Stoklund Olesen A->addComposite(B, Comp); 107384bd44ebSJakob Stoklund Olesen return Comp; 107476a5a71eSJakob Stoklund Olesen } 107576a5a71eSJakob Stoklund Olesen 1076c08df9e5SJakob Stoklund Olesen CodeGenSubRegIndex *CodeGenRegBank:: 1077c08df9e5SJakob Stoklund Olesen getConcatSubRegIndex(const SmallVector<CodeGenSubRegIndex *, 8> &Parts) { 1078c08df9e5SJakob Stoklund Olesen assert(Parts.size() > 1 && "Need two parts to concatenate"); 1079c08df9e5SJakob Stoklund Olesen 1080c08df9e5SJakob Stoklund Olesen // Look for an existing entry. 1081c08df9e5SJakob Stoklund Olesen CodeGenSubRegIndex *&Idx = ConcatIdx[Parts]; 1082c08df9e5SJakob Stoklund Olesen if (Idx) 1083c08df9e5SJakob Stoklund Olesen return Idx; 1084c08df9e5SJakob Stoklund Olesen 1085c08df9e5SJakob Stoklund Olesen // None exists, synthesize one. 1086c08df9e5SJakob Stoklund Olesen std::string Name = Parts.front()->getName(); 1087b1a4d9daSAhmed Bougacha // Determine whether all parts are contiguous. 1088b1a4d9daSAhmed Bougacha bool isContinuous = true; 1089b1a4d9daSAhmed Bougacha unsigned Size = Parts.front()->Size; 1090b1a4d9daSAhmed Bougacha unsigned LastOffset = Parts.front()->Offset; 1091b1a4d9daSAhmed Bougacha unsigned LastSize = Parts.front()->Size; 1092c08df9e5SJakob Stoklund Olesen for (unsigned i = 1, e = Parts.size(); i != e; ++i) { 1093c08df9e5SJakob Stoklund Olesen Name += '_'; 1094c08df9e5SJakob Stoklund Olesen Name += Parts[i]->getName(); 1095b1a4d9daSAhmed Bougacha Size += Parts[i]->Size; 1096b1a4d9daSAhmed Bougacha if (Parts[i]->Offset != (LastOffset + LastSize)) 1097b1a4d9daSAhmed Bougacha isContinuous = false; 1098b1a4d9daSAhmed Bougacha LastOffset = Parts[i]->Offset; 1099b1a4d9daSAhmed Bougacha LastSize = Parts[i]->Size; 1100c08df9e5SJakob Stoklund Olesen } 1101b1a4d9daSAhmed Bougacha Idx = createSubRegIndex(Name, Parts.front()->getNamespace()); 1102b1a4d9daSAhmed Bougacha Idx->Size = Size; 1103b1a4d9daSAhmed Bougacha Idx->Offset = isContinuous ? Parts.front()->Offset : -1; 1104b1a4d9daSAhmed Bougacha return Idx; 1105c08df9e5SJakob Stoklund Olesen } 1106c08df9e5SJakob Stoklund Olesen 110784bd44ebSJakob Stoklund Olesen void CodeGenRegBank::computeComposites() { 110850ecd0ffSJakob Stoklund Olesen // Keep track of TopoSigs visited. We only need to visit each TopoSig once, 110950ecd0ffSJakob Stoklund Olesen // and many registers will share TopoSigs on regular architectures. 111050ecd0ffSJakob Stoklund Olesen BitVector TopoSigs(getNumTopoSigs()); 111150ecd0ffSJakob Stoklund Olesen 11129b613dbaSDavid Blaikie for (const auto &Reg1 : Registers) { 111350ecd0ffSJakob Stoklund Olesen // Skip identical subreg structures already processed. 11149b613dbaSDavid Blaikie if (TopoSigs.test(Reg1.getTopoSig())) 111550ecd0ffSJakob Stoklund Olesen continue; 11169b613dbaSDavid Blaikie TopoSigs.set(Reg1.getTopoSig()); 111750ecd0ffSJakob Stoklund Olesen 11189b613dbaSDavid Blaikie const CodeGenRegister::SubRegMap &SRM1 = Reg1.getSubRegs(); 111984bd44ebSJakob Stoklund Olesen for (CodeGenRegister::SubRegMap::const_iterator i1 = SRM1.begin(), 112084bd44ebSJakob Stoklund Olesen e1 = SRM1.end(); i1 != e1; ++i1) { 1121f1bb1519SJakob Stoklund Olesen CodeGenSubRegIndex *Idx1 = i1->first; 112284bd44ebSJakob Stoklund Olesen CodeGenRegister *Reg2 = i1->second; 112384bd44ebSJakob Stoklund Olesen // Ignore identity compositions. 11249b613dbaSDavid Blaikie if (&Reg1 == Reg2) 112584bd44ebSJakob Stoklund Olesen continue; 1126d2b4713eSJakob Stoklund Olesen const CodeGenRegister::SubRegMap &SRM2 = Reg2->getSubRegs(); 112784bd44ebSJakob Stoklund Olesen // Try composing Idx1 with another SubRegIndex. 112884bd44ebSJakob Stoklund Olesen for (CodeGenRegister::SubRegMap::const_iterator i2 = SRM2.begin(), 112984bd44ebSJakob Stoklund Olesen e2 = SRM2.end(); i2 != e2; ++i2) { 11309a44ad70SJakob Stoklund Olesen CodeGenSubRegIndex *Idx2 = i2->first; 113184bd44ebSJakob Stoklund Olesen CodeGenRegister *Reg3 = i2->second; 113284bd44ebSJakob Stoklund Olesen // Ignore identity compositions. 113384bd44ebSJakob Stoklund Olesen if (Reg2 == Reg3) 113484bd44ebSJakob Stoklund Olesen continue; 113584bd44ebSJakob Stoklund Olesen // OK Reg1:IdxPair == Reg3. Find the index with Reg:Idx == Reg3. 11369b613dbaSDavid Blaikie CodeGenSubRegIndex *Idx3 = Reg1.getSubRegIndex(Reg3); 11372d247c80SJakob Stoklund Olesen assert(Idx3 && "Sub-register doesn't have an index"); 11382d247c80SJakob Stoklund Olesen 113984bd44ebSJakob Stoklund Olesen // Conflicting composition? Emit a warning but allow it. 11402d247c80SJakob Stoklund Olesen if (CodeGenSubRegIndex *Prev = Idx1->addComposite(Idx2, Idx3)) 11419a7f4b76SJim Grosbach PrintWarning(Twine("SubRegIndex ") + Idx1->getQualifiedName() + 11429a7f4b76SJim Grosbach " and " + Idx2->getQualifiedName() + 11439a7f4b76SJim Grosbach " compose ambiguously as " + Prev->getQualifiedName() + 11442d247c80SJakob Stoklund Olesen " or " + Idx3->getQualifiedName()); 114584bd44ebSJakob Stoklund Olesen } 114684bd44ebSJakob Stoklund Olesen } 114784bd44ebSJakob Stoklund Olesen } 114884bd44ebSJakob Stoklund Olesen } 114984bd44ebSJakob Stoklund Olesen 1150d346d487SJakob Stoklund Olesen // Compute lane masks. This is similar to register units, but at the 1151d346d487SJakob Stoklund Olesen // sub-register index level. Each bit in the lane mask is like a register unit 1152d346d487SJakob Stoklund Olesen // class, and two lane masks will have a bit in common if two sub-register 1153d346d487SJakob Stoklund Olesen // indices overlap in some register. 1154d346d487SJakob Stoklund Olesen // 1155d346d487SJakob Stoklund Olesen // Conservatively share a lane mask bit if two sub-register indices overlap in 1156d346d487SJakob Stoklund Olesen // some registers, but not in others. That shouldn't happen a lot. 1157d01627b2SMatthias Braun void CodeGenRegBank::computeSubRegLaneMasks() { 1158d346d487SJakob Stoklund Olesen // First assign individual bits to all the leaf indices. 1159d346d487SJakob Stoklund Olesen unsigned Bit = 0; 11609ae96c7aSJakob Stoklund Olesen // Determine mask of lanes that cover their registers. 11619ae96c7aSJakob Stoklund Olesen CoveringLanes = ~0u; 11628f25d3bcSDavid Blaikie for (auto &Idx : SubRegIndices) { 11635be6699cSDavid Blaikie if (Idx.getComposites().empty()) { 11645be6699cSDavid Blaikie Idx.LaneMask = 1u << Bit; 1165d346d487SJakob Stoklund Olesen // Share bit 31 in the unlikely case there are more than 32 leafs. 11666b1eda0aSJakob Stoklund Olesen // 11676b1eda0aSJakob Stoklund Olesen // Sharing bits is harmless; it allows graceful degradation in targets 11686b1eda0aSJakob Stoklund Olesen // with more than 32 vector lanes. They simply get a limited resolution 11696b1eda0aSJakob Stoklund Olesen // view of lanes beyond the 32nd. 11706b1eda0aSJakob Stoklund Olesen // 11716b1eda0aSJakob Stoklund Olesen // See also the comment for getSubRegIndexLaneMask(). 11729ae96c7aSJakob Stoklund Olesen if (Bit < 31) 11739ae96c7aSJakob Stoklund Olesen ++Bit; 11749ae96c7aSJakob Stoklund Olesen else 11759ae96c7aSJakob Stoklund Olesen // Once bit 31 is shared among multiple leafs, the 'lane' it represents 11769ae96c7aSJakob Stoklund Olesen // is no longer covering its registers. 11779ae96c7aSJakob Stoklund Olesen CoveringLanes &= ~(1u << Bit); 1178d346d487SJakob Stoklund Olesen } else { 11795be6699cSDavid Blaikie Idx.LaneMask = 0; 1180d346d487SJakob Stoklund Olesen } 1181d346d487SJakob Stoklund Olesen } 1182d346d487SJakob Stoklund Olesen 118324557e5bSMatthias Braun // Compute transformation sequences for composeSubRegIndexLaneMask. The idea 118424557e5bSMatthias Braun // here is that for each possible target subregister we look at the leafs 118524557e5bSMatthias Braun // in the subregister graph that compose for this target and create 118624557e5bSMatthias Braun // transformation sequences for the lanemasks. Each step in the sequence 118724557e5bSMatthias Braun // consists of a bitmask and a bitrotate operation. As the rotation amounts 118824557e5bSMatthias Braun // are usually the same for many subregisters we can easily combine the steps 118924557e5bSMatthias Braun // by combining the masks. 119024557e5bSMatthias Braun for (const auto &Idx : SubRegIndices) { 119124557e5bSMatthias Braun const auto &Composites = Idx.getComposites(); 119224557e5bSMatthias Braun auto &LaneTransforms = Idx.CompositionLaneMaskTransform; 119324557e5bSMatthias Braun // Go through all leaf subregisters and find the ones that compose with Idx. 119424557e5bSMatthias Braun // These make out all possible valid bits in the lane mask we want to 119524557e5bSMatthias Braun // transform. Looking only at the leafs ensure that only a single bit in 119624557e5bSMatthias Braun // the mask is set. 119724557e5bSMatthias Braun unsigned NextBit = 0; 119824557e5bSMatthias Braun for (auto &Idx2 : SubRegIndices) { 119924557e5bSMatthias Braun // Skip non-leaf subregisters. 120024557e5bSMatthias Braun if (!Idx2.getComposites().empty()) 120124557e5bSMatthias Braun continue; 120224557e5bSMatthias Braun // Replicate the behaviour from the lane mask generation loop above. 120324557e5bSMatthias Braun unsigned SrcBit = NextBit; 120424557e5bSMatthias Braun unsigned SrcMask = 1u << SrcBit; 120524557e5bSMatthias Braun if (NextBit < 31) 120624557e5bSMatthias Braun ++NextBit; 120724557e5bSMatthias Braun assert(Idx2.LaneMask == SrcMask); 120824557e5bSMatthias Braun 120924557e5bSMatthias Braun // Get the composed subregister if there is any. 121024557e5bSMatthias Braun auto C = Composites.find(&Idx2); 121124557e5bSMatthias Braun if (C == Composites.end()) 121224557e5bSMatthias Braun continue; 121324557e5bSMatthias Braun const CodeGenSubRegIndex *Composite = C->second; 121424557e5bSMatthias Braun // The Composed subreg should be a leaf subreg too 121524557e5bSMatthias Braun assert(Composite->getComposites().empty()); 121624557e5bSMatthias Braun 121724557e5bSMatthias Braun // Create Mask+Rotate operation and merge with existing ops if possible. 121824557e5bSMatthias Braun unsigned DstBit = Log2_32(Composite->LaneMask); 121924557e5bSMatthias Braun int Shift = DstBit - SrcBit; 122024557e5bSMatthias Braun uint8_t RotateLeft = Shift >= 0 ? (uint8_t)Shift : 32+Shift; 122124557e5bSMatthias Braun for (auto &I : LaneTransforms) { 122224557e5bSMatthias Braun if (I.RotateLeft == RotateLeft) { 122324557e5bSMatthias Braun I.Mask |= SrcMask; 122424557e5bSMatthias Braun SrcMask = 0; 122524557e5bSMatthias Braun } 122624557e5bSMatthias Braun } 122724557e5bSMatthias Braun if (SrcMask != 0) { 122824557e5bSMatthias Braun MaskRolPair MaskRol = { SrcMask, RotateLeft }; 122924557e5bSMatthias Braun LaneTransforms.push_back(MaskRol); 123024557e5bSMatthias Braun } 123124557e5bSMatthias Braun } 123224557e5bSMatthias Braun // Optimize if the transformation consists of one step only: Set mask to 123324557e5bSMatthias Braun // 0xffffffff (including some irrelevant invalid bits) so that it should 123424557e5bSMatthias Braun // merge with more entries later while compressing the table. 123524557e5bSMatthias Braun if (LaneTransforms.size() == 1) 123624557e5bSMatthias Braun LaneTransforms[0].Mask = ~0u; 123724557e5bSMatthias Braun 123824557e5bSMatthias Braun // Further compression optimization: For invalid compositions resulting 123924557e5bSMatthias Braun // in a sequence with 0 entries we can just pick any other. Choose 124024557e5bSMatthias Braun // Mask 0xffffffff with Rotation 0. 124124557e5bSMatthias Braun if (LaneTransforms.size() == 0) { 124224557e5bSMatthias Braun MaskRolPair P = { ~0u, 0 }; 124324557e5bSMatthias Braun LaneTransforms.push_back(P); 124424557e5bSMatthias Braun } 124524557e5bSMatthias Braun } 124624557e5bSMatthias Braun 1247d346d487SJakob Stoklund Olesen // FIXME: What if ad-hoc aliasing introduces overlaps that aren't represented 1248d346d487SJakob Stoklund Olesen // by the sub-register graph? This doesn't occur in any known targets. 1249d346d487SJakob Stoklund Olesen 1250d346d487SJakob Stoklund Olesen // Inherit lanes from composites. 12518f25d3bcSDavid Blaikie for (const auto &Idx : SubRegIndices) { 12525be6699cSDavid Blaikie unsigned Mask = Idx.computeLaneMask(); 12539ae96c7aSJakob Stoklund Olesen // If some super-registers without CoveredBySubRegs use this index, we can 12549ae96c7aSJakob Stoklund Olesen // no longer assume that the lanes are covering their registers. 12555be6699cSDavid Blaikie if (!Idx.AllSuperRegsCovered) 12569ae96c7aSJakob Stoklund Olesen CoveringLanes &= ~Mask; 12579ae96c7aSJakob Stoklund Olesen } 1258d01627b2SMatthias Braun 1259d01627b2SMatthias Braun // Compute lane mask combinations for register classes. 1260d01627b2SMatthias Braun for (auto &RegClass : RegClasses) { 1261d01627b2SMatthias Braun unsigned LaneMask = 0; 1262d01627b2SMatthias Braun for (const auto &SubRegIndex : SubRegIndices) { 1263d01627b2SMatthias Braun if (RegClass.getSubClassWithSubReg(&SubRegIndex) != &RegClass) 1264d01627b2SMatthias Braun continue; 1265d01627b2SMatthias Braun LaneMask |= SubRegIndex.LaneMask; 1266d01627b2SMatthias Braun } 1267d01627b2SMatthias Braun RegClass.LaneMask = LaneMask; 1268d01627b2SMatthias Braun } 1269d346d487SJakob Stoklund Olesen } 1270d346d487SJakob Stoklund Olesen 12711d7a2c57SAndrew Trick namespace { 12721d7a2c57SAndrew Trick // UberRegSet is a helper class for computeRegUnitWeights. Each UberRegSet is 12731d7a2c57SAndrew Trick // the transitive closure of the union of overlapping register 12741d7a2c57SAndrew Trick // classes. Together, the UberRegSets form a partition of the registers. If we 12751d7a2c57SAndrew Trick // consider overlapping register classes to be connected, then each UberRegSet 12761d7a2c57SAndrew Trick // is a set of connected components. 12771d7a2c57SAndrew Trick // 12781d7a2c57SAndrew Trick // An UberRegSet will likely be a horizontal slice of register names of 12791d7a2c57SAndrew Trick // the same width. Nontrivial subregisters should then be in a separate 12801d7a2c57SAndrew Trick // UberRegSet. But this property isn't required for valid computation of 12811d7a2c57SAndrew Trick // register unit weights. 12821d7a2c57SAndrew Trick // 12831d7a2c57SAndrew Trick // A Weight field caches the max per-register unit weight in each UberRegSet. 12841d7a2c57SAndrew Trick // 12851d7a2c57SAndrew Trick // A set of SingularDeterminants flags single units of some register in this set 12861d7a2c57SAndrew Trick // for which the unit weight equals the set weight. These units should not have 12871d7a2c57SAndrew Trick // their weight increased. 12881d7a2c57SAndrew Trick struct UberRegSet { 1289be2edf30SOwen Anderson CodeGenRegister::Vec Regs; 12901d7a2c57SAndrew Trick unsigned Weight; 12911d7a2c57SAndrew Trick CodeGenRegister::RegUnitList SingularDeterminants; 12921d7a2c57SAndrew Trick 12931d7a2c57SAndrew Trick UberRegSet(): Weight(0) {} 12941d7a2c57SAndrew Trick }; 12951d7a2c57SAndrew Trick } // namespace 12961d7a2c57SAndrew Trick 12971d7a2c57SAndrew Trick // Partition registers into UberRegSets, where each set is the transitive 12981d7a2c57SAndrew Trick // closure of the union of overlapping register classes. 12991d7a2c57SAndrew Trick // 13001d7a2c57SAndrew Trick // UberRegSets[0] is a special non-allocatable set. 13011d7a2c57SAndrew Trick static void computeUberSets(std::vector<UberRegSet> &UberSets, 13021d7a2c57SAndrew Trick std::vector<UberRegSet*> &RegSets, 13031d7a2c57SAndrew Trick CodeGenRegBank &RegBank) { 13041d7a2c57SAndrew Trick 13059b613dbaSDavid Blaikie const auto &Registers = RegBank.getRegisters(); 13061d7a2c57SAndrew Trick 13071d7a2c57SAndrew Trick // The Register EnumValue is one greater than its index into Registers. 13089b613dbaSDavid Blaikie assert(Registers.size() == Registers.back().EnumValue && 13091d7a2c57SAndrew Trick "register enum value mismatch"); 13101d7a2c57SAndrew Trick 13111d7a2c57SAndrew Trick // For simplicitly make the SetID the same as EnumValue. 13121d7a2c57SAndrew Trick IntEqClasses UberSetIDs(Registers.size()+1); 13130d94c73cSAndrew Trick std::set<unsigned> AllocatableRegs; 1314dacea4bcSDavid Blaikie for (auto &RegClass : RegBank.getRegClasses()) { 1315dacea4bcSDavid Blaikie if (!RegClass.Allocatable) 13160d94c73cSAndrew Trick continue; 13170d94c73cSAndrew Trick 1318be2edf30SOwen Anderson const CodeGenRegister::Vec &Regs = RegClass.getMembers(); 13190d94c73cSAndrew Trick if (Regs.empty()) 13200d94c73cSAndrew Trick continue; 13211d7a2c57SAndrew Trick 13221d7a2c57SAndrew Trick unsigned USetID = UberSetIDs.findLeader((*Regs.begin())->EnumValue); 13231d7a2c57SAndrew Trick assert(USetID && "register number 0 is invalid"); 13241d7a2c57SAndrew Trick 13250d94c73cSAndrew Trick AllocatableRegs.insert((*Regs.begin())->EnumValue); 1326be2edf30SOwen Anderson for (auto I = std::next(Regs.begin()), E = Regs.end(); I != E; ++I) { 13270d94c73cSAndrew Trick AllocatableRegs.insert((*I)->EnumValue); 13281d7a2c57SAndrew Trick UberSetIDs.join(USetID, (*I)->EnumValue); 13291d7a2c57SAndrew Trick } 13300d94c73cSAndrew Trick } 13310d94c73cSAndrew Trick // Combine non-allocatable regs. 13329b613dbaSDavid Blaikie for (const auto &Reg : Registers) { 13339b613dbaSDavid Blaikie unsigned RegNum = Reg.EnumValue; 13340d94c73cSAndrew Trick if (AllocatableRegs.count(RegNum)) 13350d94c73cSAndrew Trick continue; 13360d94c73cSAndrew Trick 13370d94c73cSAndrew Trick UberSetIDs.join(0, RegNum); 13380d94c73cSAndrew Trick } 13391d7a2c57SAndrew Trick UberSetIDs.compress(); 13401d7a2c57SAndrew Trick 13411d7a2c57SAndrew Trick // Make the first UberSet a special unallocatable set. 13421d7a2c57SAndrew Trick unsigned ZeroID = UberSetIDs[0]; 13431d7a2c57SAndrew Trick 13441d7a2c57SAndrew Trick // Insert Registers into the UberSets formed by union-find. 13451d7a2c57SAndrew Trick // Do not resize after this. 13461d7a2c57SAndrew Trick UberSets.resize(UberSetIDs.getNumClasses()); 13479b613dbaSDavid Blaikie unsigned i = 0; 13489b613dbaSDavid Blaikie for (const CodeGenRegister &Reg : Registers) { 13499b613dbaSDavid Blaikie unsigned USetID = UberSetIDs[Reg.EnumValue]; 13501d7a2c57SAndrew Trick if (!USetID) 13511d7a2c57SAndrew Trick USetID = ZeroID; 13521d7a2c57SAndrew Trick else if (USetID == ZeroID) 13531d7a2c57SAndrew Trick USetID = 0; 13541d7a2c57SAndrew Trick 13551d7a2c57SAndrew Trick UberRegSet *USet = &UberSets[USetID]; 1356be2edf30SOwen Anderson USet->Regs.push_back(&Reg); 1357be2edf30SOwen Anderson sortAndUniqueRegisters(USet->Regs); 13589b613dbaSDavid Blaikie RegSets[i++] = USet; 13591d7a2c57SAndrew Trick } 13601d7a2c57SAndrew Trick } 13611d7a2c57SAndrew Trick 13621d7a2c57SAndrew Trick // Recompute each UberSet weight after changing unit weights. 13631d7a2c57SAndrew Trick static void computeUberWeights(std::vector<UberRegSet> &UberSets, 13641d7a2c57SAndrew Trick CodeGenRegBank &RegBank) { 13651d7a2c57SAndrew Trick // Skip the first unallocatable set. 1366b6d0bd48SBenjamin Kramer for (std::vector<UberRegSet>::iterator I = std::next(UberSets.begin()), 13671d7a2c57SAndrew Trick E = UberSets.end(); I != E; ++I) { 13681d7a2c57SAndrew Trick 13691d7a2c57SAndrew Trick // Initialize all unit weights in this set, and remember the max units/reg. 137024064771SCraig Topper const CodeGenRegister *Reg = nullptr; 13711d7a2c57SAndrew Trick unsigned MaxWeight = 0, Weight = 0; 13721d7a2c57SAndrew Trick for (RegUnitIterator UnitI(I->Regs); UnitI.isValid(); ++UnitI) { 13731d7a2c57SAndrew Trick if (Reg != UnitI.getReg()) { 13741d7a2c57SAndrew Trick if (Weight > MaxWeight) 13751d7a2c57SAndrew Trick MaxWeight = Weight; 13761d7a2c57SAndrew Trick Reg = UnitI.getReg(); 13771d7a2c57SAndrew Trick Weight = 0; 13781d7a2c57SAndrew Trick } 1379095f22afSJakob Stoklund Olesen unsigned UWeight = RegBank.getRegUnit(*UnitI).Weight; 13801d7a2c57SAndrew Trick if (!UWeight) { 13811d7a2c57SAndrew Trick UWeight = 1; 13821d7a2c57SAndrew Trick RegBank.increaseRegUnitWeight(*UnitI, UWeight); 13831d7a2c57SAndrew Trick } 13841d7a2c57SAndrew Trick Weight += UWeight; 13851d7a2c57SAndrew Trick } 13861d7a2c57SAndrew Trick if (Weight > MaxWeight) 13871d7a2c57SAndrew Trick MaxWeight = Weight; 1388301dd8d7SAndrew Trick if (I->Weight != MaxWeight) { 1389301dd8d7SAndrew Trick DEBUG( 1390301dd8d7SAndrew Trick dbgs() << "UberSet " << I - UberSets.begin() << " Weight " << MaxWeight; 139149cf4675SDavid Blaikie for (auto &Unit : I->Regs) 139249cf4675SDavid Blaikie dbgs() << " " << Unit->getName(); 1393301dd8d7SAndrew Trick dbgs() << "\n"); 13941d7a2c57SAndrew Trick // Update the set weight. 13951d7a2c57SAndrew Trick I->Weight = MaxWeight; 1396301dd8d7SAndrew Trick } 13971d7a2c57SAndrew Trick 13981d7a2c57SAndrew Trick // Find singular determinants. 1399be2edf30SOwen Anderson for (const auto R : I->Regs) { 1400be2edf30SOwen Anderson if (R->getRegUnits().count() == 1 && R->getWeight(RegBank) == I->Weight) { 1401be2edf30SOwen Anderson I->SingularDeterminants |= R->getRegUnits(); 1402a366d7b2SOwen Anderson } 14031d7a2c57SAndrew Trick } 14041d7a2c57SAndrew Trick } 14051d7a2c57SAndrew Trick } 14061d7a2c57SAndrew Trick 14071d7a2c57SAndrew Trick // normalizeWeight is a computeRegUnitWeights helper that adjusts the weight of 14081d7a2c57SAndrew Trick // a register and its subregisters so that they have the same weight as their 14091d7a2c57SAndrew Trick // UberSet. Self-recursion processes the subregister tree in postorder so 14101d7a2c57SAndrew Trick // subregisters are normalized first. 14111d7a2c57SAndrew Trick // 14121d7a2c57SAndrew Trick // Side effects: 14131d7a2c57SAndrew Trick // - creates new adopted register units 14141d7a2c57SAndrew Trick // - causes superregisters to inherit adopted units 14151d7a2c57SAndrew Trick // - increases the weight of "singular" units 14161d7a2c57SAndrew Trick // - induces recomputation of UberWeights. 14171d7a2c57SAndrew Trick static bool normalizeWeight(CodeGenRegister *Reg, 14181d7a2c57SAndrew Trick std::vector<UberRegSet> &UberSets, 14191d7a2c57SAndrew Trick std::vector<UberRegSet*> &RegSets, 1420a366d7b2SOwen Anderson SparseBitVector<> &NormalRegs, 14211d7a2c57SAndrew Trick CodeGenRegister::RegUnitList &NormalUnits, 14221d7a2c57SAndrew Trick CodeGenRegBank &RegBank) { 1423a366d7b2SOwen Anderson if (NormalRegs.test(Reg->EnumValue)) 1424a366d7b2SOwen Anderson return false; 1425a366d7b2SOwen Anderson NormalRegs.set(Reg->EnumValue); 14265d133998SAndrew Trick 1427a366d7b2SOwen Anderson bool Changed = false; 14281d7a2c57SAndrew Trick const CodeGenRegister::SubRegMap &SRM = Reg->getSubRegs(); 14291d7a2c57SAndrew Trick for (CodeGenRegister::SubRegMap::const_iterator SRI = SRM.begin(), 14301d7a2c57SAndrew Trick SRE = SRM.end(); SRI != SRE; ++SRI) { 14311d7a2c57SAndrew Trick if (SRI->second == Reg) 14321d7a2c57SAndrew Trick continue; // self-cycles happen 14331d7a2c57SAndrew Trick 14345d133998SAndrew Trick Changed |= normalizeWeight(SRI->second, UberSets, RegSets, 14355d133998SAndrew Trick NormalRegs, NormalUnits, RegBank); 14361d7a2c57SAndrew Trick } 14371d7a2c57SAndrew Trick // Postorder register normalization. 14381d7a2c57SAndrew Trick 14391d7a2c57SAndrew Trick // Inherit register units newly adopted by subregisters. 14401d7a2c57SAndrew Trick if (Reg->inheritRegUnits(RegBank)) 14411d7a2c57SAndrew Trick computeUberWeights(UberSets, RegBank); 14421d7a2c57SAndrew Trick 14431d7a2c57SAndrew Trick // Check if this register is too skinny for its UberRegSet. 14441d7a2c57SAndrew Trick UberRegSet *UberSet = RegSets[RegBank.getRegIndex(Reg)]; 14451d7a2c57SAndrew Trick 14461d7a2c57SAndrew Trick unsigned RegWeight = Reg->getWeight(RegBank); 14471d7a2c57SAndrew Trick if (UberSet->Weight > RegWeight) { 14481d7a2c57SAndrew Trick // A register unit's weight can be adjusted only if it is the singular unit 14491d7a2c57SAndrew Trick // for this register, has not been used to normalize a subregister's set, 14501d7a2c57SAndrew Trick // and has not already been used to singularly determine this UberRegSet. 1451a366d7b2SOwen Anderson unsigned AdjustUnit = *Reg->getRegUnits().begin(); 1452a366d7b2SOwen Anderson if (Reg->getRegUnits().count() != 1 14531d7a2c57SAndrew Trick || hasRegUnit(NormalUnits, AdjustUnit) 14541d7a2c57SAndrew Trick || hasRegUnit(UberSet->SingularDeterminants, AdjustUnit)) { 14551d7a2c57SAndrew Trick // We don't have an adjustable unit, so adopt a new one. 14561d7a2c57SAndrew Trick AdjustUnit = RegBank.newRegUnit(UberSet->Weight - RegWeight); 14571d7a2c57SAndrew Trick Reg->adoptRegUnit(AdjustUnit); 14581d7a2c57SAndrew Trick // Adopting a unit does not immediately require recomputing set weights. 14591d7a2c57SAndrew Trick } 14601d7a2c57SAndrew Trick else { 14611d7a2c57SAndrew Trick // Adjust the existing single unit. 14621d7a2c57SAndrew Trick RegBank.increaseRegUnitWeight(AdjustUnit, UberSet->Weight - RegWeight); 14631d7a2c57SAndrew Trick // The unit may be shared among sets and registers within this set. 14641d7a2c57SAndrew Trick computeUberWeights(UberSets, RegBank); 14651d7a2c57SAndrew Trick } 14661d7a2c57SAndrew Trick Changed = true; 14671d7a2c57SAndrew Trick } 14681d7a2c57SAndrew Trick 14691d7a2c57SAndrew Trick // Mark these units normalized so superregisters can't change their weights. 1470a366d7b2SOwen Anderson NormalUnits |= Reg->getRegUnits(); 14711d7a2c57SAndrew Trick 14721d7a2c57SAndrew Trick return Changed; 14731d7a2c57SAndrew Trick } 14741d7a2c57SAndrew Trick 14751d7a2c57SAndrew Trick // Compute a weight for each register unit created during getSubRegs. 14761d7a2c57SAndrew Trick // 14771d7a2c57SAndrew Trick // The goal is that two registers in the same class will have the same weight, 14781d7a2c57SAndrew Trick // where each register's weight is defined as sum of its units' weights. 14791d7a2c57SAndrew Trick void CodeGenRegBank::computeRegUnitWeights() { 14801d7a2c57SAndrew Trick std::vector<UberRegSet> UberSets; 14811d7a2c57SAndrew Trick std::vector<UberRegSet*> RegSets(Registers.size()); 14821d7a2c57SAndrew Trick computeUberSets(UberSets, RegSets, *this); 14831d7a2c57SAndrew Trick // UberSets and RegSets are now immutable. 14841d7a2c57SAndrew Trick 14851d7a2c57SAndrew Trick computeUberWeights(UberSets, *this); 14861d7a2c57SAndrew Trick 14871d7a2c57SAndrew Trick // Iterate over each Register, normalizing the unit weights until reaching 14881d7a2c57SAndrew Trick // a fix point. 14891d7a2c57SAndrew Trick unsigned NumIters = 0; 14901d7a2c57SAndrew Trick for (bool Changed = true; Changed; ++NumIters) { 14911d7a2c57SAndrew Trick assert(NumIters <= NumNativeRegUnits && "Runaway register unit weights"); 14921d7a2c57SAndrew Trick Changed = false; 14939b613dbaSDavid Blaikie for (auto &Reg : Registers) { 14941d7a2c57SAndrew Trick CodeGenRegister::RegUnitList NormalUnits; 1495a366d7b2SOwen Anderson SparseBitVector<> NormalRegs; 14969b613dbaSDavid Blaikie Changed |= normalizeWeight(&Reg, UberSets, RegSets, NormalRegs, 14979b613dbaSDavid Blaikie NormalUnits, *this); 14981d7a2c57SAndrew Trick } 14991d7a2c57SAndrew Trick } 15001d7a2c57SAndrew Trick } 15011d7a2c57SAndrew Trick 1502739a0038SAndrew Trick // Find a set in UniqueSets with the same elements as Set. 1503739a0038SAndrew Trick // Return an iterator into UniqueSets. 1504739a0038SAndrew Trick static std::vector<RegUnitSet>::const_iterator 1505739a0038SAndrew Trick findRegUnitSet(const std::vector<RegUnitSet> &UniqueSets, 1506739a0038SAndrew Trick const RegUnitSet &Set) { 1507739a0038SAndrew Trick std::vector<RegUnitSet>::const_iterator 1508739a0038SAndrew Trick I = UniqueSets.begin(), E = UniqueSets.end(); 1509739a0038SAndrew Trick for(;I != E; ++I) { 1510739a0038SAndrew Trick if (I->Units == Set.Units) 1511739a0038SAndrew Trick break; 1512739a0038SAndrew Trick } 1513739a0038SAndrew Trick return I; 1514739a0038SAndrew Trick } 1515739a0038SAndrew Trick 1516739a0038SAndrew Trick // Return true if the RUSubSet is a subset of RUSuperSet. 1517739a0038SAndrew Trick static bool isRegUnitSubSet(const std::vector<unsigned> &RUSubSet, 1518739a0038SAndrew Trick const std::vector<unsigned> &RUSuperSet) { 15199002c315SAndrew Trick return std::includes(RUSuperSet.begin(), RUSuperSet.end(), 15209002c315SAndrew Trick RUSubSet.begin(), RUSubSet.end()); 1521739a0038SAndrew Trick } 1522739a0038SAndrew Trick 1523753663ccSAndrew Trick /// Iteratively prune unit sets. Prune subsets that are close to the superset, 15249447cce0SAndrew Trick /// but with one or two registers removed. We occasionally have registers like 15259447cce0SAndrew Trick /// APSR and PC thrown in with the general registers. We also see many 15269447cce0SAndrew Trick /// special-purpose register subsets, such as tail-call and Thumb 15279447cce0SAndrew Trick /// encodings. Generating all possible overlapping sets is combinatorial and 15289447cce0SAndrew Trick /// overkill for modeling pressure. Ideally we could fix this statically in 15299447cce0SAndrew Trick /// tablegen by (1) having the target define register classes that only include 15309447cce0SAndrew Trick /// the allocatable registers and marking other classes as non-allocatable and 15319447cce0SAndrew Trick /// (2) having a way to mark special purpose classes as "don't-care" classes for 15329447cce0SAndrew Trick /// the purpose of pressure. However, we make an attempt to handle targets that 15339447cce0SAndrew Trick /// are not nicely defined by merging nearly identical register unit sets 15349447cce0SAndrew Trick /// statically. This generates smaller tables. Then, dynamically, we adjust the 15359447cce0SAndrew Trick /// set limit by filtering the reserved registers. 15369447cce0SAndrew Trick /// 15379447cce0SAndrew Trick /// Merge sets only if the units have the same weight. For example, on ARM, 15389447cce0SAndrew Trick /// Q-tuples with ssub index 0 include all S regs but also include D16+. We 15399447cce0SAndrew Trick /// should not expand the S set to include D regs. 1540739a0038SAndrew Trick void CodeGenRegBank::pruneUnitSets() { 1541739a0038SAndrew Trick assert(RegClassUnitSets.empty() && "this invalidates RegClassUnitSets"); 1542739a0038SAndrew Trick 1543739a0038SAndrew Trick // Form an equivalence class of UnitSets with no significant difference. 1544a5eee987SAndrew Trick std::vector<unsigned> SuperSetIDs; 1545739a0038SAndrew Trick for (unsigned SubIdx = 0, EndIdx = RegUnitSets.size(); 1546739a0038SAndrew Trick SubIdx != EndIdx; ++SubIdx) { 1547739a0038SAndrew Trick const RegUnitSet &SubSet = RegUnitSets[SubIdx]; 15480d94c73cSAndrew Trick unsigned SuperIdx = 0; 15490d94c73cSAndrew Trick for (; SuperIdx != EndIdx; ++SuperIdx) { 1550739a0038SAndrew Trick if (SuperIdx == SubIdx) 1551739a0038SAndrew Trick continue; 1552a5eee987SAndrew Trick 15539447cce0SAndrew Trick unsigned UnitWeight = RegUnits[SubSet.Units[0]].Weight; 1554a5eee987SAndrew Trick const RegUnitSet &SuperSet = RegUnitSets[SuperIdx]; 1555a5eee987SAndrew Trick if (isRegUnitSubSet(SubSet.Units, SuperSet.Units) 15569447cce0SAndrew Trick && (SubSet.Units.size() + 3 > SuperSet.Units.size()) 15579447cce0SAndrew Trick && UnitWeight == RegUnits[SuperSet.Units[0]].Weight 15589447cce0SAndrew Trick && UnitWeight == RegUnits[SuperSet.Units.back()].Weight) { 1559301dd8d7SAndrew Trick DEBUG(dbgs() << "UnitSet " << SubIdx << " subsumed by " << SuperIdx 1560301dd8d7SAndrew Trick << "\n"); 15610d94c73cSAndrew Trick break; 1562739a0038SAndrew Trick } 1563739a0038SAndrew Trick } 1564a5eee987SAndrew Trick if (SuperIdx == EndIdx) 1565a5eee987SAndrew Trick SuperSetIDs.push_back(SubIdx); 1566a5eee987SAndrew Trick } 1567a5eee987SAndrew Trick // Populate PrunedUnitSets with each equivalence class's superset. 1568a5eee987SAndrew Trick std::vector<RegUnitSet> PrunedUnitSets(SuperSetIDs.size()); 1569a5eee987SAndrew Trick for (unsigned i = 0, e = SuperSetIDs.size(); i != e; ++i) { 1570a5eee987SAndrew Trick unsigned SuperIdx = SuperSetIDs[i]; 1571a5eee987SAndrew Trick PrunedUnitSets[i].Name = RegUnitSets[SuperIdx].Name; 1572a5eee987SAndrew Trick PrunedUnitSets[i].Units.swap(RegUnitSets[SuperIdx].Units); 1573739a0038SAndrew Trick } 1574739a0038SAndrew Trick RegUnitSets.swap(PrunedUnitSets); 1575739a0038SAndrew Trick } 1576739a0038SAndrew Trick 1577739a0038SAndrew Trick // Create a RegUnitSet for each RegClass that contains all units in the class 1578739a0038SAndrew Trick // including adopted units that are necessary to model register pressure. Then 1579739a0038SAndrew Trick // iteratively compute RegUnitSets such that the union of any two overlapping 1580739a0038SAndrew Trick // RegUnitSets is repreresented. 1581739a0038SAndrew Trick // 1582739a0038SAndrew Trick // RegisterInfoEmitter will map each RegClass to its RegUnitClass and any 1583739a0038SAndrew Trick // RegUnitSet that is a superset of that RegUnitClass. 1584739a0038SAndrew Trick void CodeGenRegBank::computeRegUnitSets() { 1585301dd8d7SAndrew Trick assert(RegUnitSets.empty() && "dirty RegUnitSets"); 1586739a0038SAndrew Trick 1587739a0038SAndrew Trick // Compute a unique RegUnitSet for each RegClass. 1588c0bb5cabSDavid Blaikie auto &RegClasses = getRegClasses(); 1589dacea4bcSDavid Blaikie for (auto &RC : RegClasses) { 1590dacea4bcSDavid Blaikie if (!RC.Allocatable) 15910d94c73cSAndrew Trick continue; 1592739a0038SAndrew Trick 1593739a0038SAndrew Trick // Speculatively grow the RegUnitSets to hold the new set. 1594739a0038SAndrew Trick RegUnitSets.resize(RegUnitSets.size() + 1); 1595dacea4bcSDavid Blaikie RegUnitSets.back().Name = RC.getName(); 15967d52db98SAndrew Trick 15977d52db98SAndrew Trick // Compute a sorted list of units in this class. 1598dacea4bcSDavid Blaikie RC.buildRegUnitSet(RegUnitSets.back().Units); 1599739a0038SAndrew Trick 1600739a0038SAndrew Trick // Find an existing RegUnitSet. 1601739a0038SAndrew Trick std::vector<RegUnitSet>::const_iterator SetI = 1602739a0038SAndrew Trick findRegUnitSet(RegUnitSets, RegUnitSets.back()); 1603b6d0bd48SBenjamin Kramer if (SetI != std::prev(RegUnitSets.end())) 1604739a0038SAndrew Trick RegUnitSets.pop_back(); 1605739a0038SAndrew Trick } 1606739a0038SAndrew Trick 1607301dd8d7SAndrew Trick DEBUG(dbgs() << "\nBefore pruning:\n"; 1608301dd8d7SAndrew Trick for (unsigned USIdx = 0, USEnd = RegUnitSets.size(); 1609301dd8d7SAndrew Trick USIdx < USEnd; ++USIdx) { 1610301dd8d7SAndrew Trick dbgs() << "UnitSet " << USIdx << " " << RegUnitSets[USIdx].Name 1611301dd8d7SAndrew Trick << ":"; 161249cf4675SDavid Blaikie for (auto &U : RegUnitSets[USIdx].Units) 161349cf4675SDavid Blaikie dbgs() << " " << RegUnits[U].Roots[0]->getName(); 1614301dd8d7SAndrew Trick dbgs() << "\n"; 1615301dd8d7SAndrew Trick }); 1616301dd8d7SAndrew Trick 1617739a0038SAndrew Trick // Iteratively prune unit sets. 1618739a0038SAndrew Trick pruneUnitSets(); 1619739a0038SAndrew Trick 1620301dd8d7SAndrew Trick DEBUG(dbgs() << "\nBefore union:\n"; 1621301dd8d7SAndrew Trick for (unsigned USIdx = 0, USEnd = RegUnitSets.size(); 1622301dd8d7SAndrew Trick USIdx < USEnd; ++USIdx) { 1623301dd8d7SAndrew Trick dbgs() << "UnitSet " << USIdx << " " << RegUnitSets[USIdx].Name 1624301dd8d7SAndrew Trick << ":"; 162549cf4675SDavid Blaikie for (auto &U : RegUnitSets[USIdx].Units) 162649cf4675SDavid Blaikie dbgs() << " " << RegUnits[U].Roots[0]->getName(); 1627301dd8d7SAndrew Trick dbgs() << "\n"; 16289447cce0SAndrew Trick } 16299447cce0SAndrew Trick dbgs() << "\nUnion sets:\n"); 1630301dd8d7SAndrew Trick 1631739a0038SAndrew Trick // Iterate over all unit sets, including new ones added by this loop. 1632739a0038SAndrew Trick unsigned NumRegUnitSubSets = RegUnitSets.size(); 1633739a0038SAndrew Trick for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) { 1634739a0038SAndrew Trick // In theory, this is combinatorial. In practice, it needs to be bounded 1635739a0038SAndrew Trick // by a small number of sets for regpressure to be efficient. 1636739a0038SAndrew Trick // If the assert is hit, we need to implement pruning. 1637739a0038SAndrew Trick assert(Idx < (2*NumRegUnitSubSets) && "runaway unit set inference"); 1638739a0038SAndrew Trick 1639739a0038SAndrew Trick // Compare new sets with all original classes. 1640f8b1a666SAndrew Trick for (unsigned SearchIdx = (Idx >= NumRegUnitSubSets) ? 0 : Idx+1; 1641739a0038SAndrew Trick SearchIdx != EndIdx; ++SearchIdx) { 1642739a0038SAndrew Trick std::set<unsigned> Intersection; 1643739a0038SAndrew Trick std::set_intersection(RegUnitSets[Idx].Units.begin(), 1644739a0038SAndrew Trick RegUnitSets[Idx].Units.end(), 1645739a0038SAndrew Trick RegUnitSets[SearchIdx].Units.begin(), 1646739a0038SAndrew Trick RegUnitSets[SearchIdx].Units.end(), 1647739a0038SAndrew Trick std::inserter(Intersection, Intersection.begin())); 1648739a0038SAndrew Trick if (Intersection.empty()) 1649739a0038SAndrew Trick continue; 1650739a0038SAndrew Trick 1651739a0038SAndrew Trick // Speculatively grow the RegUnitSets to hold the new set. 1652739a0038SAndrew Trick RegUnitSets.resize(RegUnitSets.size() + 1); 1653739a0038SAndrew Trick RegUnitSets.back().Name = 1654739a0038SAndrew Trick RegUnitSets[Idx].Name + "+" + RegUnitSets[SearchIdx].Name; 1655739a0038SAndrew Trick 1656739a0038SAndrew Trick std::set_union(RegUnitSets[Idx].Units.begin(), 1657739a0038SAndrew Trick RegUnitSets[Idx].Units.end(), 1658739a0038SAndrew Trick RegUnitSets[SearchIdx].Units.begin(), 1659739a0038SAndrew Trick RegUnitSets[SearchIdx].Units.end(), 1660739a0038SAndrew Trick std::inserter(RegUnitSets.back().Units, 1661739a0038SAndrew Trick RegUnitSets.back().Units.begin())); 1662739a0038SAndrew Trick 1663739a0038SAndrew Trick // Find an existing RegUnitSet, or add the union to the unique sets. 1664739a0038SAndrew Trick std::vector<RegUnitSet>::const_iterator SetI = 1665739a0038SAndrew Trick findRegUnitSet(RegUnitSets, RegUnitSets.back()); 1666b6d0bd48SBenjamin Kramer if (SetI != std::prev(RegUnitSets.end())) 1667739a0038SAndrew Trick RegUnitSets.pop_back(); 16689447cce0SAndrew Trick else { 16699447cce0SAndrew Trick DEBUG(dbgs() << "UnitSet " << RegUnitSets.size()-1 16709447cce0SAndrew Trick << " " << RegUnitSets.back().Name << ":"; 167149cf4675SDavid Blaikie for (auto &U : RegUnitSets.back().Units) 167249cf4675SDavid Blaikie dbgs() << " " << RegUnits[U].Roots[0]->getName(); 16739447cce0SAndrew Trick dbgs() << "\n";); 16749447cce0SAndrew Trick } 1675739a0038SAndrew Trick } 1676739a0038SAndrew Trick } 1677739a0038SAndrew Trick 16780d94c73cSAndrew Trick // Iteratively prune unit sets after inferring supersets. 1679739a0038SAndrew Trick pruneUnitSets(); 1680739a0038SAndrew Trick 1681301dd8d7SAndrew Trick DEBUG(dbgs() << "\n"; 1682301dd8d7SAndrew Trick for (unsigned USIdx = 0, USEnd = RegUnitSets.size(); 1683301dd8d7SAndrew Trick USIdx < USEnd; ++USIdx) { 1684301dd8d7SAndrew Trick dbgs() << "UnitSet " << USIdx << " " << RegUnitSets[USIdx].Name 1685301dd8d7SAndrew Trick << ":"; 168649cf4675SDavid Blaikie for (auto &U : RegUnitSets[USIdx].Units) 168749cf4675SDavid Blaikie dbgs() << " " << RegUnits[U].Roots[0]->getName(); 1688301dd8d7SAndrew Trick dbgs() << "\n"; 1689301dd8d7SAndrew Trick }); 1690301dd8d7SAndrew Trick 1691739a0038SAndrew Trick // For each register class, list the UnitSets that are supersets. 1692c0bb5cabSDavid Blaikie RegClassUnitSets.resize(RegClasses.size()); 1693c0bb5cabSDavid Blaikie int RCIdx = -1; 1694dacea4bcSDavid Blaikie for (auto &RC : RegClasses) { 1695c0bb5cabSDavid Blaikie ++RCIdx; 1696dacea4bcSDavid Blaikie if (!RC.Allocatable) 16970d94c73cSAndrew Trick continue; 16980d94c73cSAndrew Trick 1699739a0038SAndrew Trick // Recompute the sorted list of units in this class. 1700301dd8d7SAndrew Trick std::vector<unsigned> RCRegUnits; 1701dacea4bcSDavid Blaikie RC.buildRegUnitSet(RCRegUnits); 1702739a0038SAndrew Trick 1703739a0038SAndrew Trick // Don't increase pressure for unallocatable regclasses. 1704301dd8d7SAndrew Trick if (RCRegUnits.empty()) 1705739a0038SAndrew Trick continue; 1706739a0038SAndrew Trick 1707dacea4bcSDavid Blaikie DEBUG(dbgs() << "RC " << RC.getName() << " Units: \n"; 170849cf4675SDavid Blaikie for (auto &U : RCRegUnits) 170949cf4675SDavid Blaikie dbgs() << RegUnits[U].getRoots()[0]->getName() << " "; 1710301dd8d7SAndrew Trick dbgs() << "\n UnitSetIDs:"); 1711301dd8d7SAndrew Trick 1712739a0038SAndrew Trick // Find all supersets. 1713739a0038SAndrew Trick for (unsigned USIdx = 0, USEnd = RegUnitSets.size(); 1714739a0038SAndrew Trick USIdx != USEnd; ++USIdx) { 1715301dd8d7SAndrew Trick if (isRegUnitSubSet(RCRegUnits, RegUnitSets[USIdx].Units)) { 1716301dd8d7SAndrew Trick DEBUG(dbgs() << " " << USIdx); 1717739a0038SAndrew Trick RegClassUnitSets[RCIdx].push_back(USIdx); 1718739a0038SAndrew Trick } 1719301dd8d7SAndrew Trick } 1720301dd8d7SAndrew Trick DEBUG(dbgs() << "\n"); 17210d94c73cSAndrew Trick assert(!RegClassUnitSets[RCIdx].empty() && "missing unit set for regclass"); 1722739a0038SAndrew Trick } 1723510e606eSAndrew Trick 1724510e606eSAndrew Trick // For each register unit, ensure that we have the list of UnitSets that 1725510e606eSAndrew Trick // contain the unit. Normally, this matches an existing list of UnitSets for a 1726510e606eSAndrew Trick // register class. If not, we create a new entry in RegClassUnitSets as a 1727510e606eSAndrew Trick // "fake" register class. 1728510e606eSAndrew Trick for (unsigned UnitIdx = 0, UnitEnd = NumNativeRegUnits; 1729510e606eSAndrew Trick UnitIdx < UnitEnd; ++UnitIdx) { 1730510e606eSAndrew Trick std::vector<unsigned> RUSets; 1731510e606eSAndrew Trick for (unsigned i = 0, e = RegUnitSets.size(); i != e; ++i) { 1732510e606eSAndrew Trick RegUnitSet &RUSet = RegUnitSets[i]; 1733510e606eSAndrew Trick if (std::find(RUSet.Units.begin(), RUSet.Units.end(), UnitIdx) 1734510e606eSAndrew Trick == RUSet.Units.end()) 1735510e606eSAndrew Trick continue; 1736510e606eSAndrew Trick RUSets.push_back(i); 1737510e606eSAndrew Trick } 1738510e606eSAndrew Trick unsigned RCUnitSetsIdx = 0; 1739510e606eSAndrew Trick for (unsigned e = RegClassUnitSets.size(); 1740510e606eSAndrew Trick RCUnitSetsIdx != e; ++RCUnitSetsIdx) { 1741510e606eSAndrew Trick if (RegClassUnitSets[RCUnitSetsIdx] == RUSets) { 1742510e606eSAndrew Trick break; 1743510e606eSAndrew Trick } 1744510e606eSAndrew Trick } 1745510e606eSAndrew Trick RegUnits[UnitIdx].RegClassUnitSetsIdx = RCUnitSetsIdx; 1746510e606eSAndrew Trick if (RCUnitSetsIdx == RegClassUnitSets.size()) { 1747510e606eSAndrew Trick // Create a new list of UnitSets as a "fake" register class. 1748510e606eSAndrew Trick RegClassUnitSets.resize(RCUnitSetsIdx + 1); 1749510e606eSAndrew Trick RegClassUnitSets[RCUnitSetsIdx].swap(RUSets); 1750510e606eSAndrew Trick } 1751510e606eSAndrew Trick } 1752739a0038SAndrew Trick } 1753739a0038SAndrew Trick 1754755f8b18SMatthias Braun void CodeGenRegBank::computeRegUnitLaneMasks() { 1755755f8b18SMatthias Braun for (auto &Register : Registers) { 1756755f8b18SMatthias Braun // Create an initial lane mask for all register units. 1757755f8b18SMatthias Braun const auto &RegUnits = Register.getRegUnits(); 1758a366d7b2SOwen Anderson CodeGenRegister::RegUnitLaneMaskList RegUnitLaneMasks(RegUnits.count(), 0); 1759755f8b18SMatthias Braun // Iterate through SubRegisters. 1760755f8b18SMatthias Braun typedef CodeGenRegister::SubRegMap SubRegMap; 1761755f8b18SMatthias Braun const SubRegMap &SubRegs = Register.getSubRegs(); 1762755f8b18SMatthias Braun for (SubRegMap::const_iterator S = SubRegs.begin(), 1763755f8b18SMatthias Braun SE = SubRegs.end(); S != SE; ++S) { 1764755f8b18SMatthias Braun CodeGenRegister *SubReg = S->second; 1765755f8b18SMatthias Braun // Ignore non-leaf subregisters, their lane masks are fully covered by 1766755f8b18SMatthias Braun // the leaf subregisters anyway. 1767755f8b18SMatthias Braun if (SubReg->getSubRegs().size() != 0) 1768755f8b18SMatthias Braun continue; 1769755f8b18SMatthias Braun CodeGenSubRegIndex *SubRegIndex = S->first; 1770755f8b18SMatthias Braun const CodeGenRegister *SubRegister = S->second; 1771755f8b18SMatthias Braun unsigned LaneMask = SubRegIndex->LaneMask; 1772755f8b18SMatthias Braun // Distribute LaneMask to Register Units touched. 1773755f8b18SMatthias Braun for (const auto &SUI : SubRegister->getRegUnits()) { 1774755f8b18SMatthias Braun bool Found = false; 1775a366d7b2SOwen Anderson unsigned u = 0; 1776a366d7b2SOwen Anderson for (unsigned RU : RegUnits) { 1777a366d7b2SOwen Anderson if (SUI == RU) { 1778755f8b18SMatthias Braun RegUnitLaneMasks[u] |= LaneMask; 1779755f8b18SMatthias Braun assert(!Found); 1780755f8b18SMatthias Braun Found = true; 1781755f8b18SMatthias Braun } 1782a366d7b2SOwen Anderson ++u; 1783755f8b18SMatthias Braun } 1784755f8b18SMatthias Braun assert(Found); 1785755f8b18SMatthias Braun } 1786755f8b18SMatthias Braun } 1787755f8b18SMatthias Braun Register.setRegUnitLaneMasks(RegUnitLaneMasks); 1788755f8b18SMatthias Braun } 1789755f8b18SMatthias Braun } 1790755f8b18SMatthias Braun 179184bd44ebSJakob Stoklund Olesen void CodeGenRegBank::computeDerivedInfo() { 179284bd44ebSJakob Stoklund Olesen computeComposites(); 1793d01627b2SMatthias Braun computeSubRegLaneMasks(); 17941d7a2c57SAndrew Trick 17951d7a2c57SAndrew Trick // Compute a weight for each register unit created during getSubRegs. 17961d7a2c57SAndrew Trick // This may create adopted register units (with unit # >= NumNativeRegUnits). 17971d7a2c57SAndrew Trick computeRegUnitWeights(); 1798739a0038SAndrew Trick 1799739a0038SAndrew Trick // Compute a unique set of RegUnitSets. One for each RegClass and inferred 1800739a0038SAndrew Trick // supersets for the union of overlapping sets. 1801739a0038SAndrew Trick computeRegUnitSets(); 18023aacca46SAndrew Trick 1803755f8b18SMatthias Braun computeRegUnitLaneMasks(); 1804755f8b18SMatthias Braun 18053aacca46SAndrew Trick // Get the weight of each set. 18063aacca46SAndrew Trick for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) 18073aacca46SAndrew Trick RegUnitSets[Idx].Weight = getRegUnitSetWeight(RegUnitSets[Idx].Units); 18083aacca46SAndrew Trick 18093aacca46SAndrew Trick // Find the order of each set. 18103aacca46SAndrew Trick RegUnitSetOrder.reserve(RegUnitSets.size()); 18113aacca46SAndrew Trick for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) 18123aacca46SAndrew Trick RegUnitSetOrder.push_back(Idx); 18133aacca46SAndrew Trick 18143aacca46SAndrew Trick std::stable_sort(RegUnitSetOrder.begin(), RegUnitSetOrder.end(), 18153a377bceSBenjamin Kramer [this](unsigned ID1, unsigned ID2) { 18163a377bceSBenjamin Kramer return getRegPressureSet(ID1).Units.size() < 18173a377bceSBenjamin Kramer getRegPressureSet(ID2).Units.size(); 18183a377bceSBenjamin Kramer }); 18193aacca46SAndrew Trick for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) { 18203aacca46SAndrew Trick RegUnitSets[RegUnitSetOrder[Idx]].Order = Idx; 18213aacca46SAndrew Trick } 182284bd44ebSJakob Stoklund Olesen } 182384bd44ebSJakob Stoklund Olesen 1824c0f97e3dSJakob Stoklund Olesen // 1825c0f97e3dSJakob Stoklund Olesen // Synthesize missing register class intersections. 1826c0f97e3dSJakob Stoklund Olesen // 1827c0f97e3dSJakob Stoklund Olesen // Make sure that sub-classes of RC exists such that getCommonSubClass(RC, X) 1828c0f97e3dSJakob Stoklund Olesen // returns a maximal register class for all X. 1829c0f97e3dSJakob Stoklund Olesen // 1830c0f97e3dSJakob Stoklund Olesen void CodeGenRegBank::inferCommonSubClass(CodeGenRegisterClass *RC) { 1831dacea4bcSDavid Blaikie assert(!RegClasses.empty()); 1832dacea4bcSDavid Blaikie // Stash the iterator to the last element so that this loop doesn't visit 1833dacea4bcSDavid Blaikie // elements added by the getOrCreateSubClass call within it. 1834dacea4bcSDavid Blaikie for (auto I = RegClasses.begin(), E = std::prev(RegClasses.end()); 1835dacea4bcSDavid Blaikie I != std::next(E); ++I) { 1836c0f97e3dSJakob Stoklund Olesen CodeGenRegisterClass *RC1 = RC; 1837dacea4bcSDavid Blaikie CodeGenRegisterClass *RC2 = &*I; 1838c0f97e3dSJakob Stoklund Olesen if (RC1 == RC2) 1839c0f97e3dSJakob Stoklund Olesen continue; 1840c0f97e3dSJakob Stoklund Olesen 1841c0f97e3dSJakob Stoklund Olesen // Compute the set intersection of RC1 and RC2. 1842be2edf30SOwen Anderson const CodeGenRegister::Vec &Memb1 = RC1->getMembers(); 1843be2edf30SOwen Anderson const CodeGenRegister::Vec &Memb2 = RC2->getMembers(); 1844be2edf30SOwen Anderson CodeGenRegister::Vec Intersection; 1845440a0456SDavid Blaikie std::set_intersection( 1846440a0456SDavid Blaikie Memb1.begin(), Memb1.end(), Memb2.begin(), Memb2.end(), 1847440a0456SDavid Blaikie std::inserter(Intersection, Intersection.begin()), deref<llvm::less>()); 1848c0f97e3dSJakob Stoklund Olesen 1849c0f97e3dSJakob Stoklund Olesen // Skip disjoint class pairs. 1850c0f97e3dSJakob Stoklund Olesen if (Intersection.empty()) 1851c0f97e3dSJakob Stoklund Olesen continue; 1852c0f97e3dSJakob Stoklund Olesen 1853c0f97e3dSJakob Stoklund Olesen // If RC1 and RC2 have different spill sizes or alignments, use the 1854c0f97e3dSJakob Stoklund Olesen // larger size for sub-classing. If they are equal, prefer RC1. 1855c0f97e3dSJakob Stoklund Olesen if (RC2->SpillSize > RC1->SpillSize || 1856c0f97e3dSJakob Stoklund Olesen (RC2->SpillSize == RC1->SpillSize && 1857c0f97e3dSJakob Stoklund Olesen RC2->SpillAlignment > RC1->SpillAlignment)) 1858c0f97e3dSJakob Stoklund Olesen std::swap(RC1, RC2); 1859c0f97e3dSJakob Stoklund Olesen 1860c0f97e3dSJakob Stoklund Olesen getOrCreateSubClass(RC1, &Intersection, 1861c0f97e3dSJakob Stoklund Olesen RC1->getName() + "_and_" + RC2->getName()); 1862c0f97e3dSJakob Stoklund Olesen } 1863c0f97e3dSJakob Stoklund Olesen } 1864c0f97e3dSJakob Stoklund Olesen 186503efe84dSJakob Stoklund Olesen // 18666a5f0a19SJakob Stoklund Olesen // Synthesize missing sub-classes for getSubClassWithSubReg(). 18676a5f0a19SJakob Stoklund Olesen // 18686a5f0a19SJakob Stoklund Olesen // Make sure that the set of registers in RC with a given SubIdx sub-register 18696a5f0a19SJakob Stoklund Olesen // form a register class. Update RC->SubClassWithSubReg. 18706a5f0a19SJakob Stoklund Olesen // 18716a5f0a19SJakob Stoklund Olesen void CodeGenRegBank::inferSubClassWithSubReg(CodeGenRegisterClass *RC) { 18726a5f0a19SJakob Stoklund Olesen // Map SubRegIndex to set of registers in RC supporting that SubRegIndex. 1873be2edf30SOwen Anderson typedef std::map<const CodeGenSubRegIndex *, CodeGenRegister::Vec, 1874440a0456SDavid Blaikie deref<llvm::less>> SubReg2SetMap; 187503efe84dSJakob Stoklund Olesen 187603efe84dSJakob Stoklund Olesen // Compute the set of registers supporting each SubRegIndex. 187703efe84dSJakob Stoklund Olesen SubReg2SetMap SRSets; 1878be2edf30SOwen Anderson for (const auto R : RC->getMembers()) { 1879be2edf30SOwen Anderson const CodeGenRegister::SubRegMap &SRM = R->getSubRegs(); 1880b1147c46SJakob Stoklund Olesen for (CodeGenRegister::SubRegMap::const_iterator I = SRM.begin(), 1881b1147c46SJakob Stoklund Olesen E = SRM.end(); I != E; ++I) 1882be2edf30SOwen Anderson SRSets[I->first].push_back(R); 188303efe84dSJakob Stoklund Olesen } 188403efe84dSJakob Stoklund Olesen 1885be2edf30SOwen Anderson for (auto I : SRSets) 1886be2edf30SOwen Anderson sortAndUniqueRegisters(I.second); 1887be2edf30SOwen Anderson 188803efe84dSJakob Stoklund Olesen // Find matching classes for all SRSets entries. Iterate in SubRegIndex 188903efe84dSJakob Stoklund Olesen // numerical order to visit synthetic indices last. 18908f25d3bcSDavid Blaikie for (const auto &SubIdx : SubRegIndices) { 18915be6699cSDavid Blaikie SubReg2SetMap::const_iterator I = SRSets.find(&SubIdx); 189203efe84dSJakob Stoklund Olesen // Unsupported SubRegIndex. Skip it. 189303efe84dSJakob Stoklund Olesen if (I == SRSets.end()) 189403efe84dSJakob Stoklund Olesen continue; 18953a541b04SJakob Stoklund Olesen // In most cases, all RC registers support the SubRegIndex. 18966a5f0a19SJakob Stoklund Olesen if (I->second.size() == RC->getMembers().size()) { 18975be6699cSDavid Blaikie RC->setSubClassWithSubReg(&SubIdx, RC); 189803efe84dSJakob Stoklund Olesen continue; 18993a541b04SJakob Stoklund Olesen } 190003efe84dSJakob Stoklund Olesen // This is a real subset. See if we have a matching class. 19017ebc6b05SJakob Stoklund Olesen CodeGenRegisterClass *SubRC = 19026a5f0a19SJakob Stoklund Olesen getOrCreateSubClass(RC, &I->second, 19036a5f0a19SJakob Stoklund Olesen RC->getName() + "_with_" + I->first->getName()); 19045be6699cSDavid Blaikie RC->setSubClassWithSubReg(&SubIdx, SubRC); 19056a5f0a19SJakob Stoklund Olesen } 190603efe84dSJakob Stoklund Olesen } 1907c0f97e3dSJakob Stoklund Olesen 19086a5f0a19SJakob Stoklund Olesen // 1909b92f557cSJakob Stoklund Olesen // Synthesize missing sub-classes of RC for getMatchingSuperRegClass(). 1910b92f557cSJakob Stoklund Olesen // 1911b92f557cSJakob Stoklund Olesen // Create sub-classes of RC such that getMatchingSuperRegClass(RC, SubIdx, X) 1912b92f557cSJakob Stoklund Olesen // has a maximal result for any SubIdx and any X >= FirstSubRegRC. 1913b92f557cSJakob Stoklund Olesen // 1914b92f557cSJakob Stoklund Olesen 1915b92f557cSJakob Stoklund Olesen void CodeGenRegBank::inferMatchingSuperRegClass(CodeGenRegisterClass *RC, 19160bc23e33SDavid Blaikie std::list<CodeGenRegisterClass>::iterator FirstSubRegRC) { 1917b92f557cSJakob Stoklund Olesen SmallVector<std::pair<const CodeGenRegister*, 1918b92f557cSJakob Stoklund Olesen const CodeGenRegister*>, 16> SSPairs; 191950ecd0ffSJakob Stoklund Olesen BitVector TopoSigs(getNumTopoSigs()); 1920b92f557cSJakob Stoklund Olesen 1921b92f557cSJakob Stoklund Olesen // Iterate in SubRegIndex numerical order to visit synthetic indices last. 19228f25d3bcSDavid Blaikie for (auto &SubIdx : SubRegIndices) { 1923b92f557cSJakob Stoklund Olesen // Skip indexes that aren't fully supported by RC's registers. This was 1924b92f557cSJakob Stoklund Olesen // computed by inferSubClassWithSubReg() above which should have been 1925b92f557cSJakob Stoklund Olesen // called first. 19265be6699cSDavid Blaikie if (RC->getSubClassWithSubReg(&SubIdx) != RC) 1927b92f557cSJakob Stoklund Olesen continue; 1928b92f557cSJakob Stoklund Olesen 1929b92f557cSJakob Stoklund Olesen // Build list of (Super, Sub) pairs for this SubIdx. 1930b92f557cSJakob Stoklund Olesen SSPairs.clear(); 193150ecd0ffSJakob Stoklund Olesen TopoSigs.reset(); 1932be2edf30SOwen Anderson for (const auto Super : RC->getMembers()) { 19335be6699cSDavid Blaikie const CodeGenRegister *Sub = Super->getSubRegs().find(&SubIdx)->second; 1934b92f557cSJakob Stoklund Olesen assert(Sub && "Missing sub-register"); 1935b92f557cSJakob Stoklund Olesen SSPairs.push_back(std::make_pair(Super, Sub)); 193650ecd0ffSJakob Stoklund Olesen TopoSigs.set(Sub->getTopoSig()); 1937b92f557cSJakob Stoklund Olesen } 1938b92f557cSJakob Stoklund Olesen 1939b92f557cSJakob Stoklund Olesen // Iterate over sub-register class candidates. Ignore classes created by 1940b92f557cSJakob Stoklund Olesen // this loop. They will never be useful. 19410bc23e33SDavid Blaikie // Store an iterator to the last element (not end) so that this loop doesn't 19420bc23e33SDavid Blaikie // visit newly inserted elements. 1943dacea4bcSDavid Blaikie assert(!RegClasses.empty()); 19440bc23e33SDavid Blaikie for (auto I = FirstSubRegRC, E = std::prev(RegClasses.end()); 1945dacea4bcSDavid Blaikie I != std::next(E); ++I) { 1946dacea4bcSDavid Blaikie CodeGenRegisterClass &SubRC = *I; 194750ecd0ffSJakob Stoklund Olesen // Topological shortcut: SubRC members have the wrong shape. 1948c0bb5cabSDavid Blaikie if (!TopoSigs.anyCommon(SubRC.getTopoSigs())) 194950ecd0ffSJakob Stoklund Olesen continue; 1950b92f557cSJakob Stoklund Olesen // Compute the subset of RC that maps into SubRC. 1951be2edf30SOwen Anderson CodeGenRegister::Vec SubSetVec; 1952b92f557cSJakob Stoklund Olesen for (unsigned i = 0, e = SSPairs.size(); i != e; ++i) 1953c0bb5cabSDavid Blaikie if (SubRC.contains(SSPairs[i].second)) 1954be2edf30SOwen Anderson SubSetVec.push_back(SSPairs[i].first); 1955be2edf30SOwen Anderson 1956be2edf30SOwen Anderson if (SubSetVec.empty()) 1957b92f557cSJakob Stoklund Olesen continue; 1958be2edf30SOwen Anderson 1959b92f557cSJakob Stoklund Olesen // RC injects completely into SubRC. 1960be2edf30SOwen Anderson sortAndUniqueRegisters(SubSetVec); 1961be2edf30SOwen Anderson if (SubSetVec.size() == SSPairs.size()) { 1962c0bb5cabSDavid Blaikie SubRC.addSuperRegClass(&SubIdx, RC); 1963b92f557cSJakob Stoklund Olesen continue; 1964c7b437aeSJakob Stoklund Olesen } 1965be2edf30SOwen Anderson 1966b92f557cSJakob Stoklund Olesen // Only a subset of RC maps into SubRC. Make sure it is represented by a 1967b92f557cSJakob Stoklund Olesen // class. 1968be2edf30SOwen Anderson getOrCreateSubClass(RC, &SubSetVec, RC->getName() + "_with_" + 19695be6699cSDavid Blaikie SubIdx.getName() + "_in_" + 1970c0bb5cabSDavid Blaikie SubRC.getName()); 1971b92f557cSJakob Stoklund Olesen } 1972b92f557cSJakob Stoklund Olesen } 1973b92f557cSJakob Stoklund Olesen } 1974b92f557cSJakob Stoklund Olesen 1975b92f557cSJakob Stoklund Olesen 1976b92f557cSJakob Stoklund Olesen // 19776a5f0a19SJakob Stoklund Olesen // Infer missing register classes. 19786a5f0a19SJakob Stoklund Olesen // 19796a5f0a19SJakob Stoklund Olesen void CodeGenRegBank::computeInferredRegisterClasses() { 19800bc23e33SDavid Blaikie assert(!RegClasses.empty()); 19816a5f0a19SJakob Stoklund Olesen // When this function is called, the register classes have not been sorted 19826a5f0a19SJakob Stoklund Olesen // and assigned EnumValues yet. That means getSubClasses(), 19836a5f0a19SJakob Stoklund Olesen // getSuperClasses(), and hasSubClass() functions are defunct. 19840bc23e33SDavid Blaikie 19850bc23e33SDavid Blaikie // Use one-before-the-end so it doesn't move forward when new elements are 19860bc23e33SDavid Blaikie // added. 19870bc23e33SDavid Blaikie auto FirstNewRC = std::prev(RegClasses.end()); 19886a5f0a19SJakob Stoklund Olesen 19896a5f0a19SJakob Stoklund Olesen // Visit all register classes, including the ones being added by the loop. 1990c0bb5cabSDavid Blaikie // Watch out for iterator invalidation here. 19910bc23e33SDavid Blaikie for (auto I = RegClasses.begin(), E = RegClasses.end(); I != E; ++I) { 19920bc23e33SDavid Blaikie CodeGenRegisterClass *RC = &*I; 19936a5f0a19SJakob Stoklund Olesen 19946a5f0a19SJakob Stoklund Olesen // Synthesize answers for getSubClassWithSubReg(). 19956a5f0a19SJakob Stoklund Olesen inferSubClassWithSubReg(RC); 19966a5f0a19SJakob Stoklund Olesen 1997c0f97e3dSJakob Stoklund Olesen // Synthesize answers for getCommonSubClass(). 19986a5f0a19SJakob Stoklund Olesen inferCommonSubClass(RC); 1999b92f557cSJakob Stoklund Olesen 2000b92f557cSJakob Stoklund Olesen // Synthesize answers for getMatchingSuperRegClass(). 2001b92f557cSJakob Stoklund Olesen inferMatchingSuperRegClass(RC); 2002b92f557cSJakob Stoklund Olesen 2003b92f557cSJakob Stoklund Olesen // New register classes are created while this loop is running, and we need 2004b92f557cSJakob Stoklund Olesen // to visit all of them. I particular, inferMatchingSuperRegClass needs 2005b92f557cSJakob Stoklund Olesen // to match old super-register classes with sub-register classes created 2006b92f557cSJakob Stoklund Olesen // after inferMatchingSuperRegClass was called. At this point, 2007b92f557cSJakob Stoklund Olesen // inferMatchingSuperRegClass has checked SuperRC = [0..rci] with SubRC = 2008b92f557cSJakob Stoklund Olesen // [0..FirstNewRC). We need to cover SubRC = [FirstNewRC..rci]. 20090bc23e33SDavid Blaikie if (I == FirstNewRC) { 20100bc23e33SDavid Blaikie auto NextNewRC = std::prev(RegClasses.end()); 20110bc23e33SDavid Blaikie for (auto I2 = RegClasses.begin(), E2 = std::next(FirstNewRC); I2 != E2; 20120bc23e33SDavid Blaikie ++I2) 20130bc23e33SDavid Blaikie inferMatchingSuperRegClass(&*I2, E2); 2014b92f557cSJakob Stoklund Olesen FirstNewRC = NextNewRC; 2015b92f557cSJakob Stoklund Olesen } 201603efe84dSJakob Stoklund Olesen } 201703efe84dSJakob Stoklund Olesen } 201803efe84dSJakob Stoklund Olesen 201922ea424dSJakob Stoklund Olesen /// getRegisterClassForRegister - Find the register class that contains the 202022ea424dSJakob Stoklund Olesen /// specified physical register. If the register is not in a register class, 202122ea424dSJakob Stoklund Olesen /// return null. If the register is in multiple classes, and the classes have a 202222ea424dSJakob Stoklund Olesen /// superset-subset relationship and the same set of types, return the 202322ea424dSJakob Stoklund Olesen /// superclass. Otherwise return null. 202422ea424dSJakob Stoklund Olesen const CodeGenRegisterClass* 202522ea424dSJakob Stoklund Olesen CodeGenRegBank::getRegClassForRegister(Record *R) { 2026d7bc5c26SJakob Stoklund Olesen const CodeGenRegister *Reg = getReg(R); 202724064771SCraig Topper const CodeGenRegisterClass *FoundRC = nullptr; 2028dacea4bcSDavid Blaikie for (const auto &RC : getRegClasses()) { 2029d7bc5c26SJakob Stoklund Olesen if (!RC.contains(Reg)) 203022ea424dSJakob Stoklund Olesen continue; 203122ea424dSJakob Stoklund Olesen 203222ea424dSJakob Stoklund Olesen // If this is the first class that contains the register, 203322ea424dSJakob Stoklund Olesen // make a note of it and go on to the next class. 203422ea424dSJakob Stoklund Olesen if (!FoundRC) { 203522ea424dSJakob Stoklund Olesen FoundRC = &RC; 203622ea424dSJakob Stoklund Olesen continue; 203722ea424dSJakob Stoklund Olesen } 203822ea424dSJakob Stoklund Olesen 203922ea424dSJakob Stoklund Olesen // If a register's classes have different types, return null. 204022ea424dSJakob Stoklund Olesen if (RC.getValueTypes() != FoundRC->getValueTypes()) 204124064771SCraig Topper return nullptr; 204222ea424dSJakob Stoklund Olesen 204322ea424dSJakob Stoklund Olesen // Check to see if the previously found class that contains 204422ea424dSJakob Stoklund Olesen // the register is a subclass of the current class. If so, 204522ea424dSJakob Stoklund Olesen // prefer the superclass. 2046d7bc5c26SJakob Stoklund Olesen if (RC.hasSubClass(FoundRC)) { 204722ea424dSJakob Stoklund Olesen FoundRC = &RC; 204822ea424dSJakob Stoklund Olesen continue; 204922ea424dSJakob Stoklund Olesen } 205022ea424dSJakob Stoklund Olesen 205122ea424dSJakob Stoklund Olesen // Check to see if the previously found class that contains 205222ea424dSJakob Stoklund Olesen // the register is a superclass of the current class. If so, 205322ea424dSJakob Stoklund Olesen // prefer the superclass. 2054d7bc5c26SJakob Stoklund Olesen if (FoundRC->hasSubClass(&RC)) 205522ea424dSJakob Stoklund Olesen continue; 205622ea424dSJakob Stoklund Olesen 205722ea424dSJakob Stoklund Olesen // Multiple classes, and neither is a superclass of the other. 205822ea424dSJakob Stoklund Olesen // Return null. 205924064771SCraig Topper return nullptr; 206022ea424dSJakob Stoklund Olesen } 206122ea424dSJakob Stoklund Olesen return FoundRC; 206222ea424dSJakob Stoklund Olesen } 2063c3abb0f6SJakob Stoklund Olesen 2064c3abb0f6SJakob Stoklund Olesen BitVector CodeGenRegBank::computeCoveredRegisters(ArrayRef<Record*> Regs) { 206500296815SJakob Stoklund Olesen SetVector<const CodeGenRegister*> Set; 2066c3abb0f6SJakob Stoklund Olesen 2067c3abb0f6SJakob Stoklund Olesen // First add Regs with all sub-registers. 2068c3abb0f6SJakob Stoklund Olesen for (unsigned i = 0, e = Regs.size(); i != e; ++i) { 2069c3abb0f6SJakob Stoklund Olesen CodeGenRegister *Reg = getReg(Regs[i]); 2070c3abb0f6SJakob Stoklund Olesen if (Set.insert(Reg)) 2071c3abb0f6SJakob Stoklund Olesen // Reg is new, add all sub-registers. 2072c3abb0f6SJakob Stoklund Olesen // The pre-ordering is not important here. 2073f1bb1519SJakob Stoklund Olesen Reg->addSubRegsPreOrder(Set, *this); 2074c3abb0f6SJakob Stoklund Olesen } 2075c3abb0f6SJakob Stoklund Olesen 2076c3abb0f6SJakob Stoklund Olesen // Second, find all super-registers that are completely covered by the set. 2077f43b5995SJakob Stoklund Olesen for (unsigned i = 0; i != Set.size(); ++i) { 2078f43b5995SJakob Stoklund Olesen const CodeGenRegister::SuperRegList &SR = Set[i]->getSuperRegs(); 2079f43b5995SJakob Stoklund Olesen for (unsigned j = 0, e = SR.size(); j != e; ++j) { 208000296815SJakob Stoklund Olesen const CodeGenRegister *Super = SR[j]; 2081f43b5995SJakob Stoklund Olesen if (!Super->CoveredBySubRegs || Set.count(Super)) 2082f43b5995SJakob Stoklund Olesen continue; 2083f43b5995SJakob Stoklund Olesen // This new super-register is covered by its sub-registers. 2084f43b5995SJakob Stoklund Olesen bool AllSubsInSet = true; 2085f43b5995SJakob Stoklund Olesen const CodeGenRegister::SubRegMap &SRM = Super->getSubRegs(); 2086f43b5995SJakob Stoklund Olesen for (CodeGenRegister::SubRegMap::const_iterator I = SRM.begin(), 2087f43b5995SJakob Stoklund Olesen E = SRM.end(); I != E; ++I) 2088f43b5995SJakob Stoklund Olesen if (!Set.count(I->second)) { 2089f43b5995SJakob Stoklund Olesen AllSubsInSet = false; 2090f43b5995SJakob Stoklund Olesen break; 2091f43b5995SJakob Stoklund Olesen } 2092f43b5995SJakob Stoklund Olesen // All sub-registers in Set, add Super as well. 2093f43b5995SJakob Stoklund Olesen // We will visit Super later to recheck its super-registers. 2094f43b5995SJakob Stoklund Olesen if (AllSubsInSet) 2095f43b5995SJakob Stoklund Olesen Set.insert(Super); 2096f43b5995SJakob Stoklund Olesen } 2097f43b5995SJakob Stoklund Olesen } 2098c3abb0f6SJakob Stoklund Olesen 2099c3abb0f6SJakob Stoklund Olesen // Convert to BitVector. 2100c3abb0f6SJakob Stoklund Olesen BitVector BV(Registers.size() + 1); 2101c3abb0f6SJakob Stoklund Olesen for (unsigned i = 0, e = Set.size(); i != e; ++i) 2102c3abb0f6SJakob Stoklund Olesen BV.set(Set[i]->EnumValue); 2103c3abb0f6SJakob Stoklund Olesen return BV; 2104c3abb0f6SJakob Stoklund Olesen } 2105