168d6d8abSJakob Stoklund Olesen //===- CodeGenRegisters.cpp - Register and RegisterClass Info -------------===//
268d6d8abSJakob Stoklund Olesen //
32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information.
52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
668d6d8abSJakob Stoklund Olesen //
768d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===//
868d6d8abSJakob Stoklund Olesen //
968d6d8abSJakob Stoklund Olesen // This file defines structures to encapsulate information gleaned from the
1068d6d8abSJakob Stoklund Olesen // target register and register class definitions.
1168d6d8abSJakob Stoklund Olesen //
1268d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===//
1368d6d8abSJakob Stoklund Olesen 
1468d6d8abSJakob Stoklund Olesen #include "CodeGenRegisters.h"
15a3fe70d2SEugene Zelenko #include "llvm/ADT/ArrayRef.h"
16a3fe70d2SEugene Zelenko #include "llvm/ADT/BitVector.h"
17a3fe70d2SEugene Zelenko #include "llvm/ADT/DenseMap.h"
181d7a2c57SAndrew Trick #include "llvm/ADT/IntEqClasses.h"
19fbbc41f8Sserge-sans-paille #include "llvm/ADT/STLExtras.h"
20a3fe70d2SEugene Zelenko #include "llvm/ADT/SetVector.h"
21a3fe70d2SEugene Zelenko #include "llvm/ADT/SmallPtrSet.h"
22a26a848dSKrzysztof Parzyszek #include "llvm/ADT/SmallSet.h"
2391d19d8eSChandler Carruth #include "llvm/ADT/SmallVector.h"
24a3fe70d2SEugene Zelenko #include "llvm/ADT/StringRef.h"
259a7f4b76SJim Grosbach #include "llvm/ADT/Twine.h"
26301dd8d7SAndrew Trick #include "llvm/Support/Debug.h"
27a3fe70d2SEugene Zelenko #include "llvm/Support/raw_ostream.h"
2891d19d8eSChandler Carruth #include "llvm/TableGen/Error.h"
29a3fe70d2SEugene Zelenko #include "llvm/TableGen/Record.h"
30a3fe70d2SEugene Zelenko #include <algorithm>
31a3fe70d2SEugene Zelenko #include <cassert>
32a3fe70d2SEugene Zelenko #include <cstdint>
33a3fe70d2SEugene Zelenko #include <iterator>
34a3fe70d2SEugene Zelenko #include <map>
35afcff2d0SMatthias Braun #include <queue>
36a3fe70d2SEugene Zelenko #include <set>
37a3fe70d2SEugene Zelenko #include <string>
38a3fe70d2SEugene Zelenko #include <tuple>
39a3fe70d2SEugene Zelenko #include <utility>
40a3fe70d2SEugene Zelenko #include <vector>
4168d6d8abSJakob Stoklund Olesen 
4268d6d8abSJakob Stoklund Olesen using namespace llvm;
4368d6d8abSJakob Stoklund Olesen 
4497acce29SChandler Carruth #define DEBUG_TYPE "regalloc-emitter"
4597acce29SChandler Carruth 
4668d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===//
47f1bb1519SJakob Stoklund Olesen //                             CodeGenSubRegIndex
48f1bb1519SJakob Stoklund Olesen //===----------------------------------------------------------------------===//
49f1bb1519SJakob Stoklund Olesen 
CodeGenSubRegIndex(Record * R,unsigned Enum)50f1bb1519SJakob Stoklund Olesen CodeGenSubRegIndex::CodeGenSubRegIndex(Record *R, unsigned Enum)
51eb0c510eSKrzysztof Parzyszek   : TheDef(R), EnumValue(Enum), AllSuperRegsCovered(true), Artificial(true) {
52adcd0268SBenjamin Kramer   Name = std::string(R->getName());
5370a0bbcaSJakob Stoklund Olesen   if (R->getValue("Namespace"))
54adcd0268SBenjamin Kramer     Namespace = std::string(R->getValueAsString("Namespace"));
55f1ed334dSAhmed Bougacha   Size = R->getValueAsInt("Size");
56f1ed334dSAhmed Bougacha   Offset = R->getValueAsInt("Offset");
57f1bb1519SJakob Stoklund Olesen }
58f1bb1519SJakob Stoklund Olesen 
CodeGenSubRegIndex(StringRef N,StringRef Nspace,unsigned Enum)5970a0bbcaSJakob Stoklund Olesen CodeGenSubRegIndex::CodeGenSubRegIndex(StringRef N, StringRef Nspace,
6070a0bbcaSJakob Stoklund Olesen                                        unsigned Enum)
61adcd0268SBenjamin Kramer     : TheDef(nullptr), Name(std::string(N)), Namespace(std::string(Nspace)),
62adcd0268SBenjamin Kramer       Size(-1), Offset(-1), EnumValue(Enum), AllSuperRegsCovered(true),
63adcd0268SBenjamin Kramer       Artificial(true) {}
64f1bb1519SJakob Stoklund Olesen 
getQualifiedName() const65f1bb1519SJakob Stoklund Olesen std::string CodeGenSubRegIndex::getQualifiedName() const {
66f1bb1519SJakob Stoklund Olesen   std::string N = getNamespace();
67f1bb1519SJakob Stoklund Olesen   if (!N.empty())
68f1bb1519SJakob Stoklund Olesen     N += "::";
69f1bb1519SJakob Stoklund Olesen   N += getName();
70f1bb1519SJakob Stoklund Olesen   return N;
71f1bb1519SJakob Stoklund Olesen }
72f1bb1519SJakob Stoklund Olesen 
updateComponents(CodeGenRegBank & RegBank)7321231609SJakob Stoklund Olesen void CodeGenSubRegIndex::updateComponents(CodeGenRegBank &RegBank) {
7470a0bbcaSJakob Stoklund Olesen   if (!TheDef)
7570a0bbcaSJakob Stoklund Olesen     return;
763697143aSJakob Stoklund Olesen 
7721231609SJakob Stoklund Olesen   std::vector<Record*> Comps = TheDef->getValueAsListOfDefs("ComposedOf");
783697143aSJakob Stoklund Olesen   if (!Comps.empty()) {
7921231609SJakob Stoklund Olesen     if (Comps.size() != 2)
80635debe8SJoerg Sonnenberger       PrintFatalError(TheDef->getLoc(),
81635debe8SJoerg Sonnenberger                       "ComposedOf must have exactly two entries");
8221231609SJakob Stoklund Olesen     CodeGenSubRegIndex *A = RegBank.getSubRegIdx(Comps[0]);
8321231609SJakob Stoklund Olesen     CodeGenSubRegIndex *B = RegBank.getSubRegIdx(Comps[1]);
8421231609SJakob Stoklund Olesen     CodeGenSubRegIndex *X = A->addComposite(B, this);
8521231609SJakob Stoklund Olesen     if (X)
86635debe8SJoerg Sonnenberger       PrintFatalError(TheDef->getLoc(), "Ambiguous ComposedOf entries");
8721231609SJakob Stoklund Olesen   }
8821231609SJakob Stoklund Olesen 
893697143aSJakob Stoklund Olesen   std::vector<Record*> Parts =
903697143aSJakob Stoklund Olesen     TheDef->getValueAsListOfDefs("CoveringSubRegIndices");
913697143aSJakob Stoklund Olesen   if (!Parts.empty()) {
923697143aSJakob Stoklund Olesen     if (Parts.size() < 2)
93635debe8SJoerg Sonnenberger       PrintFatalError(TheDef->getLoc(),
943697143aSJakob Stoklund Olesen                       "CoveredBySubRegs must have two or more entries");
953697143aSJakob Stoklund Olesen     SmallVector<CodeGenSubRegIndex*, 8> IdxParts;
964b13bfd9SJaved Absar     for (Record *Part : Parts)
974b13bfd9SJaved Absar       IdxParts.push_back(RegBank.getSubRegIdx(Part));
98afcff2d0SMatthias Braun     setConcatenationOf(IdxParts);
993697143aSJakob Stoklund Olesen   }
1003697143aSJakob Stoklund Olesen }
1013697143aSJakob Stoklund Olesen 
computeLaneMask() const10291b5cf84SKrzysztof Parzyszek LaneBitmask CodeGenSubRegIndex::computeLaneMask() const {
103d346d487SJakob Stoklund Olesen   // Already computed?
104ea9f8ce0SKrzysztof Parzyszek   if (LaneMask.any())
105d346d487SJakob Stoklund Olesen     return LaneMask;
106d346d487SJakob Stoklund Olesen 
107d346d487SJakob Stoklund Olesen   // Recursion guard, shouldn't be required.
10891b5cf84SKrzysztof Parzyszek   LaneMask = LaneBitmask::getAll();
109d346d487SJakob Stoklund Olesen 
110d346d487SJakob Stoklund Olesen   // The lane mask is simply the union of all sub-indices.
11191b5cf84SKrzysztof Parzyszek   LaneBitmask M;
1128f25d3bcSDavid Blaikie   for (const auto &C : Composed)
1138f25d3bcSDavid Blaikie     M |= C.second->computeLaneMask();
114ea9f8ce0SKrzysztof Parzyszek   assert(M.any() && "Missing lane mask, sub-register cycle?");
115d346d487SJakob Stoklund Olesen   LaneMask = M;
116d346d487SJakob Stoklund Olesen   return LaneMask;
117d346d487SJakob Stoklund Olesen }
118d346d487SJakob Stoklund Olesen 
setConcatenationOf(ArrayRef<CodeGenSubRegIndex * > Parts)119afcff2d0SMatthias Braun void CodeGenSubRegIndex::setConcatenationOf(
120afcff2d0SMatthias Braun     ArrayRef<CodeGenSubRegIndex*> Parts) {
121abbc4a7fSMatthias Braun   if (ConcatenationOf.empty())
122afcff2d0SMatthias Braun     ConcatenationOf.assign(Parts.begin(), Parts.end());
123abbc4a7fSMatthias Braun   else
124afcff2d0SMatthias Braun     assert(std::equal(Parts.begin(), Parts.end(),
125afcff2d0SMatthias Braun                       ConcatenationOf.begin()) && "parts consistent");
126afcff2d0SMatthias Braun }
127afcff2d0SMatthias Braun 
computeConcatTransitiveClosure()128afcff2d0SMatthias Braun void CodeGenSubRegIndex::computeConcatTransitiveClosure() {
129afcff2d0SMatthias Braun   for (SmallVectorImpl<CodeGenSubRegIndex*>::iterator
130afcff2d0SMatthias Braun        I = ConcatenationOf.begin(); I != ConcatenationOf.end(); /*empty*/) {
131afcff2d0SMatthias Braun     CodeGenSubRegIndex *SubIdx = *I;
132afcff2d0SMatthias Braun     SubIdx->computeConcatTransitiveClosure();
133afcff2d0SMatthias Braun #ifndef NDEBUG
134afcff2d0SMatthias Braun     for (CodeGenSubRegIndex *SRI : SubIdx->ConcatenationOf)
135afcff2d0SMatthias Braun       assert(SRI->ConcatenationOf.empty() && "No transitive closure?");
136afcff2d0SMatthias Braun #endif
137afcff2d0SMatthias Braun 
138afcff2d0SMatthias Braun     if (SubIdx->ConcatenationOf.empty()) {
139afcff2d0SMatthias Braun       ++I;
140afcff2d0SMatthias Braun     } else {
141afcff2d0SMatthias Braun       I = ConcatenationOf.erase(I);
142afcff2d0SMatthias Braun       I = ConcatenationOf.insert(I, SubIdx->ConcatenationOf.begin(),
143afcff2d0SMatthias Braun                                  SubIdx->ConcatenationOf.end());
144afcff2d0SMatthias Braun       I += SubIdx->ConcatenationOf.size();
145afcff2d0SMatthias Braun     }
146afcff2d0SMatthias Braun   }
147afcff2d0SMatthias Braun }
148afcff2d0SMatthias Braun 
149f1bb1519SJakob Stoklund Olesen //===----------------------------------------------------------------------===//
15068d6d8abSJakob Stoklund Olesen //                              CodeGenRegister
15168d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===//
15268d6d8abSJakob Stoklund Olesen 
CodeGenRegister(Record * R,unsigned Enum)15384bd44ebSJakob Stoklund Olesen CodeGenRegister::CodeGenRegister(Record *R, unsigned Enum)
154892e4567SChristudasan Devadasan     : TheDef(R), EnumValue(Enum),
155892e4567SChristudasan Devadasan       CostPerUse(R->getValueAsListOfInts("CostPerUse")),
156f43b5995SJakob Stoklund Olesen       CoveredBySubRegs(R->getValueAsBit("CoveredBySubRegs")),
157892e4567SChristudasan Devadasan       HasDisjunctSubRegs(false), SubRegsComplete(false),
158892e4567SChristudasan Devadasan       SuperRegsComplete(false), TopoSig(~0u) {
159eb0c510eSKrzysztof Parzyszek   Artificial = R->getValueAsBit("isArtificial");
160eb0c510eSKrzysztof Parzyszek }
16168d6d8abSJakob Stoklund Olesen 
buildObjectGraph(CodeGenRegBank & RegBank)162c1e9087fSJakob Stoklund Olesen void CodeGenRegister::buildObjectGraph(CodeGenRegBank &RegBank) {
163c1e9087fSJakob Stoklund Olesen   std::vector<Record*> SRIs = TheDef->getValueAsListOfDefs("SubRegIndices");
164c1e9087fSJakob Stoklund Olesen   std::vector<Record*> SRs = TheDef->getValueAsListOfDefs("SubRegs");
165c1e9087fSJakob Stoklund Olesen 
166c1e9087fSJakob Stoklund Olesen   if (SRIs.size() != SRs.size())
167635debe8SJoerg Sonnenberger     PrintFatalError(TheDef->getLoc(),
168c1e9087fSJakob Stoklund Olesen                     "SubRegs and SubRegIndices must have the same size");
169c1e9087fSJakob Stoklund Olesen 
170c1e9087fSJakob Stoklund Olesen   for (unsigned i = 0, e = SRIs.size(); i != e; ++i) {
171c1e9087fSJakob Stoklund Olesen     ExplicitSubRegIndices.push_back(RegBank.getSubRegIdx(SRIs[i]));
172c1e9087fSJakob Stoklund Olesen     ExplicitSubRegs.push_back(RegBank.getReg(SRs[i]));
173c1e9087fSJakob Stoklund Olesen   }
174c08df9e5SJakob Stoklund Olesen 
175c08df9e5SJakob Stoklund Olesen   // Also compute leading super-registers. Each register has a list of
176c08df9e5SJakob Stoklund Olesen   // covered-by-subregs super-registers where it appears as the first explicit
177c08df9e5SJakob Stoklund Olesen   // sub-register.
178c08df9e5SJakob Stoklund Olesen   //
179c08df9e5SJakob Stoklund Olesen   // This is used by computeSecondarySubRegs() to find candidates.
180c08df9e5SJakob Stoklund Olesen   if (CoveredBySubRegs && !ExplicitSubRegs.empty())
181c08df9e5SJakob Stoklund Olesen     ExplicitSubRegs.front()->LeadingSuperRegs.push_back(this);
182534848b1SJakob Stoklund Olesen 
183bde91766SBenjamin Kramer   // Add ad hoc alias links. This is a symmetric relationship between two
184534848b1SJakob Stoklund Olesen   // registers, so build a symmetric graph by adding links in both ends.
185534848b1SJakob Stoklund Olesen   std::vector<Record*> Aliases = TheDef->getValueAsListOfDefs("Aliases");
1864b13bfd9SJaved Absar   for (Record *Alias : Aliases) {
1874b13bfd9SJaved Absar     CodeGenRegister *Reg = RegBank.getReg(Alias);
188534848b1SJakob Stoklund Olesen     ExplicitAliases.push_back(Reg);
189534848b1SJakob Stoklund Olesen     Reg->ExplicitAliases.push_back(this);
190534848b1SJakob Stoklund Olesen   }
191c1e9087fSJakob Stoklund Olesen }
192c1e9087fSJakob Stoklund Olesen 
getName() const19350be8e44SKazu Hirata StringRef CodeGenRegister::getName() const {
1945be22a12SMichael Ilseman   assert(TheDef && "no def");
19568d6d8abSJakob Stoklund Olesen   return TheDef->getName();
19668d6d8abSJakob Stoklund Olesen }
19768d6d8abSJakob Stoklund Olesen 
1981d7a2c57SAndrew Trick namespace {
199a3fe70d2SEugene Zelenko 
2001d7a2c57SAndrew Trick // Iterate over all register units in a set of registers.
2011d7a2c57SAndrew Trick class RegUnitIterator {
202be2edf30SOwen Anderson   CodeGenRegister::Vec::const_iterator RegI, RegE;
203a366d7b2SOwen Anderson   CodeGenRegister::RegUnitList::iterator UnitI, UnitE;
204b59ad64eSJay Foad   static CodeGenRegister::RegUnitList Sentinel;
2051d7a2c57SAndrew Trick 
2061d7a2c57SAndrew Trick public:
RegUnitIterator(const CodeGenRegister::Vec & Regs)207be2edf30SOwen Anderson   RegUnitIterator(const CodeGenRegister::Vec &Regs):
208a3fe70d2SEugene Zelenko     RegI(Regs.begin()), RegE(Regs.end()) {
2091d7a2c57SAndrew Trick 
210b59ad64eSJay Foad     if (RegI == RegE) {
211b59ad64eSJay Foad       UnitI = Sentinel.end();
212b59ad64eSJay Foad       UnitE = Sentinel.end();
213b59ad64eSJay Foad     } else {
2141d7a2c57SAndrew Trick       UnitI = (*RegI)->getRegUnits().begin();
2151d7a2c57SAndrew Trick       UnitE = (*RegI)->getRegUnits().end();
2161d7a2c57SAndrew Trick       advance();
2171d7a2c57SAndrew Trick     }
2181d7a2c57SAndrew Trick   }
2191d7a2c57SAndrew Trick 
isValid() const2201d7a2c57SAndrew Trick   bool isValid() const { return UnitI != UnitE; }
2211d7a2c57SAndrew Trick 
operator *() const222393f432dSBill Wendling   unsigned operator* () const { assert(isValid()); return *UnitI; }
2231d7a2c57SAndrew Trick 
getReg() const2241d7a2c57SAndrew Trick   const CodeGenRegister *getReg() const { assert(isValid()); return *RegI; }
2251d7a2c57SAndrew Trick 
2261d7a2c57SAndrew Trick   /// Preincrement.  Move to the next unit.
operator ++()2271d7a2c57SAndrew Trick   void operator++() {
2281d7a2c57SAndrew Trick     assert(isValid() && "Cannot advance beyond the last operand");
2291d7a2c57SAndrew Trick     ++UnitI;
2301d7a2c57SAndrew Trick     advance();
2311d7a2c57SAndrew Trick   }
2321d7a2c57SAndrew Trick 
2331d7a2c57SAndrew Trick protected:
advance()2341d7a2c57SAndrew Trick   void advance() {
2351d7a2c57SAndrew Trick     while (UnitI == UnitE) {
2361d7a2c57SAndrew Trick       if (++RegI == RegE)
2371d7a2c57SAndrew Trick         break;
2381d7a2c57SAndrew Trick       UnitI = (*RegI)->getRegUnits().begin();
2391d7a2c57SAndrew Trick       UnitE = (*RegI)->getRegUnits().end();
2401d7a2c57SAndrew Trick     }
2411d7a2c57SAndrew Trick   }
2421d7a2c57SAndrew Trick };
243a3fe70d2SEugene Zelenko 
244b59ad64eSJay Foad CodeGenRegister::RegUnitList RegUnitIterator::Sentinel;
245b59ad64eSJay Foad 
246a3fe70d2SEugene Zelenko } // end anonymous namespace
2471d7a2c57SAndrew Trick 
2481d7a2c57SAndrew Trick // Return true of this unit appears in RegUnits.
hasRegUnit(CodeGenRegister::RegUnitList & RegUnits,unsigned Unit)2491d7a2c57SAndrew Trick static bool hasRegUnit(CodeGenRegister::RegUnitList &RegUnits, unsigned Unit) {
250a366d7b2SOwen Anderson   return RegUnits.test(Unit);
2511d7a2c57SAndrew Trick }
2521d7a2c57SAndrew Trick 
2531d7a2c57SAndrew Trick // Inherit register units from subregisters.
2541d7a2c57SAndrew Trick // Return true if the RegUnits changed.
inheritRegUnits(CodeGenRegBank & RegBank)2551d7a2c57SAndrew Trick bool CodeGenRegister::inheritRegUnits(CodeGenRegBank &RegBank) {
256a366d7b2SOwen Anderson   bool changed = false;
2574b13bfd9SJaved Absar   for (const auto &SubReg : SubRegs) {
2584b13bfd9SJaved Absar     CodeGenRegister *SR = SubReg.second;
2591d7a2c57SAndrew Trick     // Merge the subregister's units into this register's RegUnits.
260a366d7b2SOwen Anderson     changed |= (RegUnits |= SR->RegUnits);
2611d7a2c57SAndrew Trick   }
262441b7ac9SOwen Anderson 
263a366d7b2SOwen Anderson   return changed;
2641d7a2c57SAndrew Trick }
2651d7a2c57SAndrew Trick 
26684bd44ebSJakob Stoklund Olesen const CodeGenRegister::SubRegMap &
computeSubRegs(CodeGenRegBank & RegBank)2677d1fa380SJakob Stoklund Olesen CodeGenRegister::computeSubRegs(CodeGenRegBank &RegBank) {
26884bd44ebSJakob Stoklund Olesen   // Only compute this map once.
26984bd44ebSJakob Stoklund Olesen   if (SubRegsComplete)
27084bd44ebSJakob Stoklund Olesen     return SubRegs;
27184bd44ebSJakob Stoklund Olesen   SubRegsComplete = true;
27284bd44ebSJakob Stoklund Olesen 
273a25e13aaSMatthias Braun   HasDisjunctSubRegs = ExplicitSubRegs.size() > 1;
274a25e13aaSMatthias Braun 
275c1e9087fSJakob Stoklund Olesen   // First insert the explicit subregs and make sure they are fully indexed.
276c1e9087fSJakob Stoklund Olesen   for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) {
277c1e9087fSJakob Stoklund Olesen     CodeGenRegister *SR = ExplicitSubRegs[i];
278c1e9087fSJakob Stoklund Olesen     CodeGenSubRegIndex *Idx = ExplicitSubRegIndices[i];
279eb0c510eSKrzysztof Parzyszek     if (!SR->Artificial)
280eb0c510eSKrzysztof Parzyszek       Idx->Artificial = false;
281f1bb1519SJakob Stoklund Olesen     if (!SubRegs.insert(std::make_pair(Idx, SR)).second)
282635debe8SJoerg Sonnenberger       PrintFatalError(TheDef->getLoc(), "SubRegIndex " + Idx->getName() +
28384bd44ebSJakob Stoklund Olesen                       " appears twice in Register " + getName());
2849b41e5dbSJakob Stoklund Olesen     // Map explicit sub-registers first, so the names take precedence.
2859b41e5dbSJakob Stoklund Olesen     // The inherited sub-registers are mapped below.
2869b41e5dbSJakob Stoklund Olesen     SubReg2Idx.insert(std::make_pair(SR, Idx));
28784bd44ebSJakob Stoklund Olesen   }
28884bd44ebSJakob Stoklund Olesen 
28984bd44ebSJakob Stoklund Olesen   // Keep track of inherited subregs and how they can be reached.
29021231609SJakob Stoklund Olesen   SmallPtrSet<CodeGenRegister*, 8> Orphans;
29184bd44ebSJakob Stoklund Olesen 
29221231609SJakob Stoklund Olesen   // Clone inherited subregs and place duplicate entries in Orphans.
29384bd44ebSJakob Stoklund Olesen   // Here the order is important - earlier subregs take precedence.
2944b13bfd9SJaved Absar   for (CodeGenRegister *ESR : ExplicitSubRegs) {
2954b13bfd9SJaved Absar     const SubRegMap &Map = ESR->computeSubRegs(RegBank);
2964b13bfd9SJaved Absar     HasDisjunctSubRegs |= ESR->HasDisjunctSubRegs;
297d2b4713eSJakob Stoklund Olesen 
2984b13bfd9SJaved Absar     for (const auto &SR : Map) {
2994b13bfd9SJaved Absar       if (!SubRegs.insert(SR).second)
3004b13bfd9SJaved Absar         Orphans.insert(SR.second);
301d2b4713eSJakob Stoklund Olesen     }
30284bd44ebSJakob Stoklund Olesen   }
30384bd44ebSJakob Stoklund Olesen 
30421231609SJakob Stoklund Olesen   // Expand any composed subreg indices.
30521231609SJakob Stoklund Olesen   // If dsub_2 has ComposedOf = [qsub_1, dsub_0], and this register has a
30621231609SJakob Stoklund Olesen   // qsub_1 subreg, add a dsub_2 subreg.  Keep growing Indices and process
30721231609SJakob Stoklund Olesen   // expanded subreg indices recursively.
308c1e9087fSJakob Stoklund Olesen   SmallVector<CodeGenSubRegIndex*, 8> Indices = ExplicitSubRegIndices;
30921231609SJakob Stoklund Olesen   for (unsigned i = 0; i != Indices.size(); ++i) {
31021231609SJakob Stoklund Olesen     CodeGenSubRegIndex *Idx = Indices[i];
31121231609SJakob Stoklund Olesen     const CodeGenSubRegIndex::CompMap &Comps = Idx->getComposites();
31221231609SJakob Stoklund Olesen     CodeGenRegister *SR = SubRegs[Idx];
3137d1fa380SJakob Stoklund Olesen     const SubRegMap &Map = SR->computeSubRegs(RegBank);
31421231609SJakob Stoklund Olesen 
31521231609SJakob Stoklund Olesen     // Look at the possible compositions of Idx.
31621231609SJakob Stoklund Olesen     // They may not all be supported by SR.
317e6cf3d64SCoelacanthus     for (auto Comp : Comps) {
318e6cf3d64SCoelacanthus       SubRegMap::const_iterator SRI = Map.find(Comp.first);
31921231609SJakob Stoklund Olesen       if (SRI == Map.end())
32021231609SJakob Stoklund Olesen         continue; // Idx + I->first doesn't exist in SR.
32121231609SJakob Stoklund Olesen       // Add I->second as a name for the subreg SRI->second, assuming it is
32221231609SJakob Stoklund Olesen       // orphaned, and the name isn't already used for something else.
323e6cf3d64SCoelacanthus       if (SubRegs.count(Comp.second) || !Orphans.erase(SRI->second))
32421231609SJakob Stoklund Olesen         continue;
32521231609SJakob Stoklund Olesen       // We found a new name for the orphaned sub-register.
326e6cf3d64SCoelacanthus       SubRegs.insert(std::make_pair(Comp.second, SRI->second));
327e6cf3d64SCoelacanthus       Indices.push_back(Comp.second);
32821231609SJakob Stoklund Olesen     }
32921231609SJakob Stoklund Olesen   }
33021231609SJakob Stoklund Olesen 
33184bd44ebSJakob Stoklund Olesen   // Now Orphans contains the inherited subregisters without a direct index.
33284bd44ebSJakob Stoklund Olesen   // Create inferred indexes for all missing entries.
33321231609SJakob Stoklund Olesen   // Work backwards in the Indices vector in order to compose subregs bottom-up.
33421231609SJakob Stoklund Olesen   // Consider this subreg sequence:
33521231609SJakob Stoklund Olesen   //
33621231609SJakob Stoklund Olesen   //   qsub_1 -> dsub_0 -> ssub_0
33721231609SJakob Stoklund Olesen   //
33821231609SJakob Stoklund Olesen   // The qsub_1 -> dsub_0 composition becomes dsub_2, so the ssub_0 register
33921231609SJakob Stoklund Olesen   // can be reached in two different ways:
34021231609SJakob Stoklund Olesen   //
34121231609SJakob Stoklund Olesen   //   qsub_1 -> ssub_0
34221231609SJakob Stoklund Olesen   //   dsub_2 -> ssub_0
34321231609SJakob Stoklund Olesen   //
34421231609SJakob Stoklund Olesen   // We pick the latter composition because another register may have [dsub_0,
345bde91766SBenjamin Kramer   // dsub_1, dsub_2] subregs without necessarily having a qsub_1 subreg.  The
34621231609SJakob Stoklund Olesen   // dsub_2 -> ssub_0 composition can be shared.
34721231609SJakob Stoklund Olesen   while (!Indices.empty() && !Orphans.empty()) {
34821231609SJakob Stoklund Olesen     CodeGenSubRegIndex *Idx = Indices.pop_back_val();
34921231609SJakob Stoklund Olesen     CodeGenRegister *SR = SubRegs[Idx];
3507d1fa380SJakob Stoklund Olesen     const SubRegMap &Map = SR->computeSubRegs(RegBank);
3514b13bfd9SJaved Absar     for (const auto &SubReg : Map)
3524b13bfd9SJaved Absar       if (Orphans.erase(SubReg.second))
3534b13bfd9SJaved Absar         SubRegs[RegBank.getCompositeSubRegIndex(Idx, SubReg.first)] = SubReg.second;
35484bd44ebSJakob Stoklund Olesen   }
3551a004ca0SAndrew Trick 
3569b41e5dbSJakob Stoklund Olesen   // Compute the inverse SubReg -> Idx map.
3574b13bfd9SJaved Absar   for (const auto &SubReg : SubRegs) {
3584b13bfd9SJaved Absar     if (SubReg.second == this) {
359d7b66968SJakob Stoklund Olesen       ArrayRef<SMLoc> Loc;
36059959363SJakob Stoklund Olesen       if (TheDef)
36159959363SJakob Stoklund Olesen         Loc = TheDef->getLoc();
362635debe8SJoerg Sonnenberger       PrintFatalError(Loc, "Register " + getName() +
36359959363SJakob Stoklund Olesen                       " has itself as a sub-register");
36459959363SJakob Stoklund Olesen     }
3659ae96c7aSJakob Stoklund Olesen 
3669ae96c7aSJakob Stoklund Olesen     // Compute AllSuperRegsCovered.
3679ae96c7aSJakob Stoklund Olesen     if (!CoveredBySubRegs)
3684b13bfd9SJaved Absar       SubReg.first->AllSuperRegsCovered = false;
3699ae96c7aSJakob Stoklund Olesen 
37059959363SJakob Stoklund Olesen     // Ensure that every sub-register has a unique name.
37159959363SJakob Stoklund Olesen     DenseMap<const CodeGenRegister*, CodeGenSubRegIndex*>::iterator Ins =
3724b13bfd9SJaved Absar       SubReg2Idx.insert(std::make_pair(SubReg.second, SubReg.first)).first;
3734b13bfd9SJaved Absar     if (Ins->second == SubReg.first)
3749b41e5dbSJakob Stoklund Olesen       continue;
3754b13bfd9SJaved Absar     // Trouble: Two different names for SubReg.second.
376d7b66968SJakob Stoklund Olesen     ArrayRef<SMLoc> Loc;
37759959363SJakob Stoklund Olesen     if (TheDef)
37859959363SJakob Stoklund Olesen       Loc = TheDef->getLoc();
379635debe8SJoerg Sonnenberger     PrintFatalError(Loc, "Sub-register can't have two names: " +
3804b13bfd9SJaved Absar                   SubReg.second->getName() + " available as " +
3814b13bfd9SJaved Absar                   SubReg.first->getName() + " and " + Ins->second->getName());
3829b41e5dbSJakob Stoklund Olesen   }
3839b41e5dbSJakob Stoklund Olesen 
384c08df9e5SJakob Stoklund Olesen   // Derive possible names for sub-register concatenations from any explicit
385c08df9e5SJakob Stoklund Olesen   // sub-registers. By doing this before computeSecondarySubRegs(), we ensure
386c08df9e5SJakob Stoklund Olesen   // that getConcatSubRegIndex() won't invent any concatenated indices that the
387c08df9e5SJakob Stoklund Olesen   // user already specified.
388c08df9e5SJakob Stoklund Olesen   for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) {
389c08df9e5SJakob Stoklund Olesen     CodeGenRegister *SR = ExplicitSubRegs[i];
390fd974949SKrzysztof Parzyszek     if (!SR->CoveredBySubRegs || SR->ExplicitSubRegs.size() <= 1 ||
391fd974949SKrzysztof Parzyszek         SR->Artificial)
392c08df9e5SJakob Stoklund Olesen       continue;
393c08df9e5SJakob Stoklund Olesen 
394c08df9e5SJakob Stoklund Olesen     // SR is composed of multiple sub-regs. Find their names in this register.
395c08df9e5SJakob Stoklund Olesen     SmallVector<CodeGenSubRegIndex*, 8> Parts;
396fd974949SKrzysztof Parzyszek     for (unsigned j = 0, e = SR->ExplicitSubRegs.size(); j != e; ++j) {
397fd974949SKrzysztof Parzyszek       CodeGenSubRegIndex &I = *SR->ExplicitSubRegIndices[j];
398fd974949SKrzysztof Parzyszek       if (!I.Artificial)
399c08df9e5SJakob Stoklund Olesen         Parts.push_back(getSubRegIndex(SR->ExplicitSubRegs[j]));
400fd974949SKrzysztof Parzyszek     }
401c08df9e5SJakob Stoklund Olesen 
402c08df9e5SJakob Stoklund Olesen     // Offer this as an existing spelling for the concatenation of Parts.
403afcff2d0SMatthias Braun     CodeGenSubRegIndex &Idx = *ExplicitSubRegIndices[i];
404afcff2d0SMatthias Braun     Idx.setConcatenationOf(Parts);
405c08df9e5SJakob Stoklund Olesen   }
406c08df9e5SJakob Stoklund Olesen 
407066fba1aSJakob Stoklund Olesen   // Initialize RegUnitList. Because getSubRegs is called recursively, this
408066fba1aSJakob Stoklund Olesen   // processes the register hierarchy in postorder.
4091a004ca0SAndrew Trick   //
410066fba1aSJakob Stoklund Olesen   // Inherit all sub-register units. It is good enough to look at the explicit
411066fba1aSJakob Stoklund Olesen   // sub-registers, the other registers won't contribute any more units.
412066fba1aSJakob Stoklund Olesen   for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) {
413066fba1aSJakob Stoklund Olesen     CodeGenRegister *SR = ExplicitSubRegs[i];
414a366d7b2SOwen Anderson     RegUnits |= SR->RegUnits;
415066fba1aSJakob Stoklund Olesen   }
416066fba1aSJakob Stoklund Olesen 
417066fba1aSJakob Stoklund Olesen   // Absent any ad hoc aliasing, we create one register unit per leaf register.
418066fba1aSJakob Stoklund Olesen   // These units correspond to the maximal cliques in the register overlap
419066fba1aSJakob Stoklund Olesen   // graph which is optimal.
420066fba1aSJakob Stoklund Olesen   //
421066fba1aSJakob Stoklund Olesen   // When there is ad hoc aliasing, we simply create one unit per edge in the
422066fba1aSJakob Stoklund Olesen   // undirected ad hoc aliasing graph. Technically, we could do better by
423066fba1aSJakob Stoklund Olesen   // identifying maximal cliques in the ad hoc graph, but cliques larger than 2
424066fba1aSJakob Stoklund Olesen   // are extremely rare anyway (I've never seen one), so we don't bother with
425066fba1aSJakob Stoklund Olesen   // the added complexity.
426066fba1aSJakob Stoklund Olesen   for (unsigned i = 0, e = ExplicitAliases.size(); i != e; ++i) {
427066fba1aSJakob Stoklund Olesen     CodeGenRegister *AR = ExplicitAliases[i];
428066fba1aSJakob Stoklund Olesen     // Only visit each edge once.
429066fba1aSJakob Stoklund Olesen     if (AR->SubRegsComplete)
430066fba1aSJakob Stoklund Olesen       continue;
431066fba1aSJakob Stoklund Olesen     // Create a RegUnit representing this alias edge, and add it to both
432066fba1aSJakob Stoklund Olesen     // registers.
433095f22afSJakob Stoklund Olesen     unsigned Unit = RegBank.newRegUnit(this, AR);
434a366d7b2SOwen Anderson     RegUnits.set(Unit);
435a366d7b2SOwen Anderson     AR->RegUnits.set(Unit);
436066fba1aSJakob Stoklund Olesen   }
437066fba1aSJakob Stoklund Olesen 
438066fba1aSJakob Stoklund Olesen   // Finally, create units for leaf registers without ad hoc aliases. Note that
439066fba1aSJakob Stoklund Olesen   // a leaf register with ad hoc aliases doesn't get its own unit - it isn't
440066fba1aSJakob Stoklund Olesen   // necessary. This means the aliasing leaf registers can share a single unit.
441066fba1aSJakob Stoklund Olesen   if (RegUnits.empty())
442a366d7b2SOwen Anderson     RegUnits.set(RegBank.newRegUnit(this));
443066fba1aSJakob Stoklund Olesen 
4447f381bd2SJakob Stoklund Olesen   // We have now computed the native register units. More may be adopted later
4457f381bd2SJakob Stoklund Olesen   // for balancing purposes.
446a366d7b2SOwen Anderson   NativeRegUnits = RegUnits;
4477f381bd2SJakob Stoklund Olesen 
44884bd44ebSJakob Stoklund Olesen   return SubRegs;
44984bd44ebSJakob Stoklund Olesen }
45084bd44ebSJakob Stoklund Olesen 
451c08df9e5SJakob Stoklund Olesen // In a register that is covered by its sub-registers, try to find redundant
452c08df9e5SJakob Stoklund Olesen // sub-registers. For example:
453c08df9e5SJakob Stoklund Olesen //
454c08df9e5SJakob Stoklund Olesen //   QQ0 = {Q0, Q1}
455c08df9e5SJakob Stoklund Olesen //   Q0 = {D0, D1}
456c08df9e5SJakob Stoklund Olesen //   Q1 = {D2, D3}
457c08df9e5SJakob Stoklund Olesen //
458c08df9e5SJakob Stoklund Olesen // We can infer that D1_D2 is also a sub-register, even if it wasn't named in
459c08df9e5SJakob Stoklund Olesen // the register definition.
460c08df9e5SJakob Stoklund Olesen //
461c08df9e5SJakob Stoklund Olesen // The explicitly specified registers form a tree. This function discovers
462c08df9e5SJakob Stoklund Olesen // sub-register relationships that would force a DAG.
463c08df9e5SJakob Stoklund Olesen //
computeSecondarySubRegs(CodeGenRegBank & RegBank)464c08df9e5SJakob Stoklund Olesen void CodeGenRegister::computeSecondarySubRegs(CodeGenRegBank &RegBank) {
465c08df9e5SJakob Stoklund Olesen   SmallVector<SubRegMap::value_type, 8> NewSubRegs;
466c08df9e5SJakob Stoklund Olesen 
467afcff2d0SMatthias Braun   std::queue<std::pair<CodeGenSubRegIndex*,CodeGenRegister*>> SubRegQueue;
468afcff2d0SMatthias Braun   for (std::pair<CodeGenSubRegIndex*,CodeGenRegister*> P : SubRegs)
469afcff2d0SMatthias Braun     SubRegQueue.push(P);
470afcff2d0SMatthias Braun 
471c08df9e5SJakob Stoklund Olesen   // Look at the leading super-registers of each sub-register. Those are the
472c08df9e5SJakob Stoklund Olesen   // candidates for new sub-registers, assuming they are fully contained in
473c08df9e5SJakob Stoklund Olesen   // this register.
474afcff2d0SMatthias Braun   while (!SubRegQueue.empty()) {
475afcff2d0SMatthias Braun     CodeGenSubRegIndex *SubRegIdx;
476afcff2d0SMatthias Braun     const CodeGenRegister *SubReg;
477afcff2d0SMatthias Braun     std::tie(SubRegIdx, SubReg) = SubRegQueue.front();
478afcff2d0SMatthias Braun     SubRegQueue.pop();
479afcff2d0SMatthias Braun 
480c08df9e5SJakob Stoklund Olesen     const CodeGenRegister::SuperRegList &Leads = SubReg->LeadingSuperRegs;
481c08df9e5SJakob Stoklund Olesen     for (unsigned i = 0, e = Leads.size(); i != e; ++i) {
482c08df9e5SJakob Stoklund Olesen       CodeGenRegister *Cand = const_cast<CodeGenRegister*>(Leads[i]);
483c08df9e5SJakob Stoklund Olesen       // Already got this sub-register?
484c08df9e5SJakob Stoklund Olesen       if (Cand == this || getSubRegIndex(Cand))
485c08df9e5SJakob Stoklund Olesen         continue;
486c08df9e5SJakob Stoklund Olesen       // Check if each component of Cand is already a sub-register.
487c08df9e5SJakob Stoklund Olesen       assert(!Cand->ExplicitSubRegs.empty() &&
488c08df9e5SJakob Stoklund Olesen              "Super-register has no sub-registers");
489afcff2d0SMatthias Braun       if (Cand->ExplicitSubRegs.size() == 1)
490afcff2d0SMatthias Braun         continue;
491afcff2d0SMatthias Braun       SmallVector<CodeGenSubRegIndex*, 8> Parts;
492afcff2d0SMatthias Braun       // We know that the first component is (SubRegIdx,SubReg). However we
493afcff2d0SMatthias Braun       // may still need to split it into smaller subregister parts.
494abbc4a7fSMatthias Braun       assert(Cand->ExplicitSubRegs[0] == SubReg && "LeadingSuperRegs correct");
495abbc4a7fSMatthias Braun       assert(getSubRegIndex(SubReg) == SubRegIdx && "LeadingSuperRegs correct");
496afcff2d0SMatthias Braun       for (CodeGenRegister *SubReg : Cand->ExplicitSubRegs) {
497afcff2d0SMatthias Braun         if (CodeGenSubRegIndex *SubRegIdx = getSubRegIndex(SubReg)) {
4985d3f3d3aSKazu Hirata           if (SubRegIdx->ConcatenationOf.empty())
499afcff2d0SMatthias Braun             Parts.push_back(SubRegIdx);
5005d3f3d3aSKazu Hirata           else
5015d3f3d3aSKazu Hirata             append_range(Parts, SubRegIdx->ConcatenationOf);
502afcff2d0SMatthias Braun         } else {
503c08df9e5SJakob Stoklund Olesen           // Sub-register doesn't exist.
504c08df9e5SJakob Stoklund Olesen           Parts.clear();
505c08df9e5SJakob Stoklund Olesen           break;
506c08df9e5SJakob Stoklund Olesen         }
507c08df9e5SJakob Stoklund Olesen       }
508afcff2d0SMatthias Braun       // There is nothing to do if some Cand sub-register is not part of this
509afcff2d0SMatthias Braun       // register.
510afcff2d0SMatthias Braun       if (Parts.empty())
511c08df9e5SJakob Stoklund Olesen         continue;
512c08df9e5SJakob Stoklund Olesen 
513c08df9e5SJakob Stoklund Olesen       // Each part of Cand is a sub-register of this. Make the full Cand also
514c08df9e5SJakob Stoklund Olesen       // a sub-register with a concatenated sub-register index.
515c08df9e5SJakob Stoklund Olesen       CodeGenSubRegIndex *Concat = RegBank.getConcatSubRegIndex(Parts);
516afcff2d0SMatthias Braun       std::pair<CodeGenSubRegIndex*,CodeGenRegister*> NewSubReg =
517afcff2d0SMatthias Braun           std::make_pair(Concat, Cand);
518c08df9e5SJakob Stoklund Olesen 
519afcff2d0SMatthias Braun       if (!SubRegs.insert(NewSubReg).second)
520c08df9e5SJakob Stoklund Olesen         continue;
521c08df9e5SJakob Stoklund Olesen 
522afcff2d0SMatthias Braun       // We inserted a new subregister.
523afcff2d0SMatthias Braun       NewSubRegs.push_back(NewSubReg);
524afcff2d0SMatthias Braun       SubRegQueue.push(NewSubReg);
525afcff2d0SMatthias Braun       SubReg2Idx.insert(std::make_pair(Cand, Concat));
526afcff2d0SMatthias Braun     }
527c08df9e5SJakob Stoklund Olesen   }
528c08df9e5SJakob Stoklund Olesen 
529c08df9e5SJakob Stoklund Olesen   // Create sub-register index composition maps for the synthesized indices.
530c08df9e5SJakob Stoklund Olesen   for (unsigned i = 0, e = NewSubRegs.size(); i != e; ++i) {
531c08df9e5SJakob Stoklund Olesen     CodeGenSubRegIndex *NewIdx = NewSubRegs[i].first;
532c08df9e5SJakob Stoklund Olesen     CodeGenRegister *NewSubReg = NewSubRegs[i].second;
533e6cf3d64SCoelacanthus     for (auto SubReg : NewSubReg->SubRegs) {
534e6cf3d64SCoelacanthus       CodeGenSubRegIndex *SubIdx = getSubRegIndex(SubReg.second);
535c08df9e5SJakob Stoklund Olesen       if (!SubIdx)
536635debe8SJoerg Sonnenberger         PrintFatalError(TheDef->getLoc(), "No SubRegIndex for " +
537e6cf3d64SCoelacanthus                                               SubReg.second->getName() +
538e6cf3d64SCoelacanthus                                               " in " + getName());
539e6cf3d64SCoelacanthus       NewIdx->addComposite(SubReg.first, SubIdx);
540c08df9e5SJakob Stoklund Olesen     }
541c08df9e5SJakob Stoklund Olesen   }
542c08df9e5SJakob Stoklund Olesen }
543c08df9e5SJakob Stoklund Olesen 
computeSuperRegs(CodeGenRegBank & RegBank)54450ecd0ffSJakob Stoklund Olesen void CodeGenRegister::computeSuperRegs(CodeGenRegBank &RegBank) {
5453f3eb180SJakob Stoklund Olesen   // Only visit each register once.
5463f3eb180SJakob Stoklund Olesen   if (SuperRegsComplete)
5473f3eb180SJakob Stoklund Olesen     return;
5483f3eb180SJakob Stoklund Olesen   SuperRegsComplete = true;
5493f3eb180SJakob Stoklund Olesen 
5503f3eb180SJakob Stoklund Olesen   // Make sure all sub-registers have been visited first, so the super-reg
5513f3eb180SJakob Stoklund Olesen   // lists will be topologically ordered.
552e6cf3d64SCoelacanthus   for (auto SubReg : SubRegs)
553e6cf3d64SCoelacanthus     SubReg.second->computeSuperRegs(RegBank);
5543f3eb180SJakob Stoklund Olesen 
5553f3eb180SJakob Stoklund Olesen   // Now add this as a super-register on all sub-registers.
55650ecd0ffSJakob Stoklund Olesen   // Also compute the TopoSigId in post-order.
55750ecd0ffSJakob Stoklund Olesen   TopoSigId Id;
558e6cf3d64SCoelacanthus   for (auto SubReg : SubRegs) {
55950ecd0ffSJakob Stoklund Olesen     // Topological signature computed from SubIdx, TopoId(SubReg).
56050ecd0ffSJakob Stoklund Olesen     // Loops and idempotent indices have TopoSig = ~0u.
561e6cf3d64SCoelacanthus     Id.push_back(SubReg.first->EnumValue);
562e6cf3d64SCoelacanthus     Id.push_back(SubReg.second->TopoSig);
56350ecd0ffSJakob Stoklund Olesen 
5643f3eb180SJakob Stoklund Olesen     // Don't add duplicate entries.
565e6cf3d64SCoelacanthus     if (!SubReg.second->SuperRegs.empty() &&
566e6cf3d64SCoelacanthus         SubReg.second->SuperRegs.back() == this)
5673f3eb180SJakob Stoklund Olesen       continue;
568e6cf3d64SCoelacanthus     SubReg.second->SuperRegs.push_back(this);
5693f3eb180SJakob Stoklund Olesen   }
57050ecd0ffSJakob Stoklund Olesen   TopoSig = RegBank.getTopoSig(Id);
5713f3eb180SJakob Stoklund Olesen }
5723f3eb180SJakob Stoklund Olesen 
573d2b4713eSJakob Stoklund Olesen void
addSubRegsPreOrder(SetVector<const CodeGenRegister * > & OSet,CodeGenRegBank & RegBank) const57400296815SJakob Stoklund Olesen CodeGenRegister::addSubRegsPreOrder(SetVector<const CodeGenRegister*> &OSet,
575f1bb1519SJakob Stoklund Olesen                                     CodeGenRegBank &RegBank) const {
576d2b4713eSJakob Stoklund Olesen   assert(SubRegsComplete && "Must precompute sub-registers");
577c1e9087fSJakob Stoklund Olesen   for (unsigned i = 0, e = ExplicitSubRegs.size(); i != e; ++i) {
578c1e9087fSJakob Stoklund Olesen     CodeGenRegister *SR = ExplicitSubRegs[i];
579d2b4713eSJakob Stoklund Olesen     if (OSet.insert(SR))
580f1bb1519SJakob Stoklund Olesen       SR->addSubRegsPreOrder(OSet, RegBank);
581d2b4713eSJakob Stoklund Olesen   }
582c08df9e5SJakob Stoklund Olesen   // Add any secondary sub-registers that weren't part of the explicit tree.
583e6cf3d64SCoelacanthus   for (auto SubReg : SubRegs)
584e6cf3d64SCoelacanthus     OSet.insert(SubReg.second);
585d2b4713eSJakob Stoklund Olesen }
586d2b4713eSJakob Stoklund Olesen 
5871d7a2c57SAndrew Trick // Get the sum of this register's unit weights.
getWeight(const CodeGenRegBank & RegBank) const5881d7a2c57SAndrew Trick unsigned CodeGenRegister::getWeight(const CodeGenRegBank &RegBank) const {
5891d7a2c57SAndrew Trick   unsigned Weight = 0;
590e6cf3d64SCoelacanthus   for (unsigned RegUnit : RegUnits) {
591e6cf3d64SCoelacanthus     Weight += RegBank.getRegUnit(RegUnit).Weight;
5921d7a2c57SAndrew Trick   }
5931d7a2c57SAndrew Trick   return Weight;
5941d7a2c57SAndrew Trick }
5951d7a2c57SAndrew Trick 
59668d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===//
5973bd1b65eSJakob Stoklund Olesen //                               RegisterTuples
5983bd1b65eSJakob Stoklund Olesen //===----------------------------------------------------------------------===//
5993bd1b65eSJakob Stoklund Olesen 
6003bd1b65eSJakob Stoklund Olesen // A RegisterTuples def is used to generate pseudo-registers from lists of
6013bd1b65eSJakob Stoklund Olesen // sub-registers. We provide a SetTheory expander class that returns the new
6023bd1b65eSJakob Stoklund Olesen // registers.
6033bd1b65eSJakob Stoklund Olesen namespace {
604a3fe70d2SEugene Zelenko 
6053bd1b65eSJakob Stoklund Olesen struct TupleExpander : SetTheory::Expander {
6066c21b3b5SFlorian Hahn   // Reference to SynthDefs in the containing CodeGenRegBank, to keep track of
6076c21b3b5SFlorian Hahn   // the synthesized definitions for their lifetime.
6086c21b3b5SFlorian Hahn   std::vector<std::unique_ptr<Record>> &SynthDefs;
6096c21b3b5SFlorian Hahn 
TupleExpander__anoncff4b8180211::TupleExpander6106c21b3b5SFlorian Hahn   TupleExpander(std::vector<std::unique_ptr<Record>> &SynthDefs)
6116c21b3b5SFlorian Hahn       : SynthDefs(SynthDefs) {}
6126c21b3b5SFlorian Hahn 
expand__anoncff4b8180211::TupleExpander613716b0730SCraig Topper   void expand(SetTheory &ST, Record *Def, SetTheory::RecSet &Elts) override {
6143bd1b65eSJakob Stoklund Olesen     std::vector<Record*> Indices = Def->getValueAsListOfDefs("SubRegIndices");
6153bd1b65eSJakob Stoklund Olesen     unsigned Dim = Indices.size();
616af8ee2cdSDavid Greene     ListInit *SubRegs = Def->getValueAsListInit("SubRegs");
617664f6a04SCraig Topper     if (Dim != SubRegs->size())
618635debe8SJoerg Sonnenberger       PrintFatalError(Def->getLoc(), "SubRegIndices and SubRegs size mismatch");
6193bd1b65eSJakob Stoklund Olesen     if (Dim < 2)
620635debe8SJoerg Sonnenberger       PrintFatalError(Def->getLoc(),
621635debe8SJoerg Sonnenberger                       "Tuples must have at least 2 sub-registers");
6223bd1b65eSJakob Stoklund Olesen 
6233bd1b65eSJakob Stoklund Olesen     // Evaluate the sub-register lists to be zipped.
6243bd1b65eSJakob Stoklund Olesen     unsigned Length = ~0u;
6253bd1b65eSJakob Stoklund Olesen     SmallVector<SetTheory::RecSet, 4> Lists(Dim);
6263bd1b65eSJakob Stoklund Olesen     for (unsigned i = 0; i != Dim; ++i) {
62770909373SJoerg Sonnenberger       ST.evaluate(SubRegs->getElement(i), Lists[i], Def->getLoc());
6283bd1b65eSJakob Stoklund Olesen       Length = std::min(Length, unsigned(Lists[i].size()));
6293bd1b65eSJakob Stoklund Olesen     }
6303bd1b65eSJakob Stoklund Olesen 
6313bd1b65eSJakob Stoklund Olesen     if (Length == 0)
6323bd1b65eSJakob Stoklund Olesen       return;
6333bd1b65eSJakob Stoklund Olesen 
6343bd1b65eSJakob Stoklund Olesen     // Precompute some types.
6353bd1b65eSJakob Stoklund Olesen     Record *RegisterCl = Def->getRecords().getClass("Register");
636abcfdceaSJakob Stoklund Olesen     RecTy *RegisterRecTy = RecordRecTy::get(RegisterCl);
63701fcf923SStanislav Mekhanoshin     std::vector<StringRef> RegNames =
63801fcf923SStanislav Mekhanoshin       Def->getValueAsListOfStrings("RegAsmNames");
6393bd1b65eSJakob Stoklund Olesen 
6403bd1b65eSJakob Stoklund Olesen     // Zip them up.
6412ac3cd20SRiver Riddle     RecordKeeper &RK = Def->getRecords();
6423bd1b65eSJakob Stoklund Olesen     for (unsigned n = 0; n != Length; ++n) {
6433bd1b65eSJakob Stoklund Olesen       std::string Name;
6443bd1b65eSJakob Stoklund Olesen       Record *Proto = Lists[0][n];
645af8ee2cdSDavid Greene       std::vector<Init*> Tuple;
6463bd1b65eSJakob Stoklund Olesen       for (unsigned i = 0; i != Dim; ++i) {
6473bd1b65eSJakob Stoklund Olesen         Record *Reg = Lists[i][n];
6483bd1b65eSJakob Stoklund Olesen         if (i) Name += '_';
6493bd1b65eSJakob Stoklund Olesen         Name += Reg->getName();
650abcfdceaSJakob Stoklund Olesen         Tuple.push_back(DefInit::get(Reg));
6513bd1b65eSJakob Stoklund Olesen       }
6523bd1b65eSJakob Stoklund Olesen 
653892e4567SChristudasan Devadasan       // Take the cost list of the first register in the tuple.
654892e4567SChristudasan Devadasan       ListInit *CostList = Proto->getValueAsListInit("CostPerUse");
655892e4567SChristudasan Devadasan       SmallVector<Init *, 2> CostPerUse;
656892e4567SChristudasan Devadasan       CostPerUse.insert(CostPerUse.end(), CostList->begin(), CostList->end());
657892e4567SChristudasan Devadasan 
6582ac3cd20SRiver Riddle       StringInit *AsmName = StringInit::get(RK, "");
65901fcf923SStanislav Mekhanoshin       if (!RegNames.empty()) {
66001fcf923SStanislav Mekhanoshin         if (RegNames.size() <= n)
66101fcf923SStanislav Mekhanoshin           PrintFatalError(Def->getLoc(),
66201fcf923SStanislav Mekhanoshin                           "Register tuple definition missing name for '" +
66301fcf923SStanislav Mekhanoshin                             Name + "'.");
6642ac3cd20SRiver Riddle         AsmName = StringInit::get(RK, RegNames[n]);
66501fcf923SStanislav Mekhanoshin       }
66601fcf923SStanislav Mekhanoshin 
6673bd1b65eSJakob Stoklund Olesen       // Create a new Record representing the synthesized register. This record
6683bd1b65eSJakob Stoklund Olesen       // is only for consumption by CodeGenRegister, it is not added to the
6693bd1b65eSJakob Stoklund Olesen       // RecordKeeper.
6706c21b3b5SFlorian Hahn       SynthDefs.emplace_back(
6710eaee545SJonas Devlieghere           std::make_unique<Record>(Name, Def->getLoc(), Def->getRecords()));
6726c21b3b5SFlorian Hahn       Record *NewReg = SynthDefs.back().get();
6733bd1b65eSJakob Stoklund Olesen       Elts.insert(NewReg);
6743bd1b65eSJakob Stoklund Olesen 
6753bd1b65eSJakob Stoklund Olesen       // Copy Proto super-classes.
6760e41d0b9SCraig Topper       ArrayRef<std::pair<Record *, SMRange>> Supers = Proto->getSuperClasses();
6770e41d0b9SCraig Topper       for (const auto &SuperPair : Supers)
6780e41d0b9SCraig Topper         NewReg->addSuperClass(SuperPair.first, SuperPair.second);
6793bd1b65eSJakob Stoklund Olesen 
6803bd1b65eSJakob Stoklund Olesen       // Copy Proto fields.
6813bd1b65eSJakob Stoklund Olesen       for (unsigned i = 0, e = Proto->getValues().size(); i != e; ++i) {
6823bd1b65eSJakob Stoklund Olesen         RecordVal RV = Proto->getValues()[i];
6833bd1b65eSJakob Stoklund Olesen 
684f43b5995SJakob Stoklund Olesen         // Skip existing fields, like NAME.
685f43b5995SJakob Stoklund Olesen         if (NewReg->getValue(RV.getNameInit()))
686071c69cdSJakob Stoklund Olesen           continue;
687071c69cdSJakob Stoklund Olesen 
688f43b5995SJakob Stoklund Olesen         StringRef Field = RV.getName();
689f43b5995SJakob Stoklund Olesen 
6903bd1b65eSJakob Stoklund Olesen         // Replace the sub-register list with Tuple.
691f43b5995SJakob Stoklund Olesen         if (Field == "SubRegs")
692e32ebf22SDavid Greene           RV.setValue(ListInit::get(Tuple, RegisterRecTy));
6933bd1b65eSJakob Stoklund Olesen 
694f43b5995SJakob Stoklund Olesen         if (Field == "AsmName")
69501fcf923SStanislav Mekhanoshin           RV.setValue(AsmName);
6963bd1b65eSJakob Stoklund Olesen 
6973bd1b65eSJakob Stoklund Olesen         // CostPerUse is aggregated from all Tuple members.
698f43b5995SJakob Stoklund Olesen         if (Field == "CostPerUse")
699892e4567SChristudasan Devadasan           RV.setValue(ListInit::get(CostPerUse, CostList->getElementType()));
7003bd1b65eSJakob Stoklund Olesen 
701f43b5995SJakob Stoklund Olesen         // Composite registers are always covered by sub-registers.
702f43b5995SJakob Stoklund Olesen         if (Field == "CoveredBySubRegs")
7032ac3cd20SRiver Riddle           RV.setValue(BitInit::get(RK, true));
704f43b5995SJakob Stoklund Olesen 
7053bd1b65eSJakob Stoklund Olesen         // Copy fields from the RegisterTuples def.
706f43b5995SJakob Stoklund Olesen         if (Field == "SubRegIndices" ||
707f43b5995SJakob Stoklund Olesen             Field == "CompositeIndices") {
708f43b5995SJakob Stoklund Olesen           NewReg->addValue(*Def->getValue(Field));
7093bd1b65eSJakob Stoklund Olesen           continue;
7103bd1b65eSJakob Stoklund Olesen         }
7113bd1b65eSJakob Stoklund Olesen 
7123bd1b65eSJakob Stoklund Olesen         // Some fields get their default uninitialized value.
713f43b5995SJakob Stoklund Olesen         if (Field == "DwarfNumbers" ||
714f43b5995SJakob Stoklund Olesen             Field == "DwarfAlias" ||
715f43b5995SJakob Stoklund Olesen             Field == "Aliases") {
716f43b5995SJakob Stoklund Olesen           if (const RecordVal *DefRV = RegisterCl->getValue(Field))
717d9149a45SJakob Stoklund Olesen             NewReg->addValue(*DefRV);
7183bd1b65eSJakob Stoklund Olesen           continue;
7193bd1b65eSJakob Stoklund Olesen         }
7203bd1b65eSJakob Stoklund Olesen 
7213bd1b65eSJakob Stoklund Olesen         // Everything else is copied from Proto.
7223bd1b65eSJakob Stoklund Olesen         NewReg->addValue(RV);
7233bd1b65eSJakob Stoklund Olesen       }
7243bd1b65eSJakob Stoklund Olesen     }
7253bd1b65eSJakob Stoklund Olesen   }
7263bd1b65eSJakob Stoklund Olesen };
727a3fe70d2SEugene Zelenko 
728a3fe70d2SEugene Zelenko } // end anonymous namespace
7293bd1b65eSJakob Stoklund Olesen 
7303bd1b65eSJakob Stoklund Olesen //===----------------------------------------------------------------------===//
73168d6d8abSJakob Stoklund Olesen //                            CodeGenRegisterClass
73268d6d8abSJakob Stoklund Olesen //===----------------------------------------------------------------------===//
73368d6d8abSJakob Stoklund Olesen 
sortAndUniqueRegisters(CodeGenRegister::Vec & M)734be2edf30SOwen Anderson static void sortAndUniqueRegisters(CodeGenRegister::Vec &M) {
735d5aecb94SBenjamin Kramer   llvm::sort(M, deref<std::less<>>());
736d5aecb94SBenjamin Kramer   M.erase(std::unique(M.begin(), M.end(), deref<std::equal_to<>>()), M.end());
737be2edf30SOwen Anderson }
738be2edf30SOwen Anderson 
CodeGenRegisterClass(CodeGenRegBank & RegBank,Record * R)739d7bc5c26SJakob Stoklund Olesen CodeGenRegisterClass::CodeGenRegisterClass(CodeGenRegBank &RegBank, Record *R)
740adcd0268SBenjamin Kramer     : TheDef(R), Name(std::string(R->getName())),
7416a75041aSChristudasan Devadasan       TopoSigs(RegBank.getNumTopoSigs()), EnumValue(-1), TSFlags(0) {
7428e760e10SStanislav Mekhanoshin   GeneratePressureSet = R->getValueAsBit("GeneratePressureSet");
74368d6d8abSJakob Stoklund Olesen   std::vector<Record*> TypeList = R->getValueAsListOfDefs("RegTypes");
7441cfb2077SJay Foad   if (TypeList.empty())
7451cfb2077SJay Foad     PrintFatalError(R->getLoc(), "RegTypes list must not be empty!");
74668d6d8abSJakob Stoklund Olesen   for (unsigned i = 0, e = TypeList.size(); i != e; ++i) {
74768d6d8abSJakob Stoklund Olesen     Record *Type = TypeList[i];
74868d6d8abSJakob Stoklund Olesen     if (!Type->isSubClassOf("ValueType"))
749dff673bbSDaniel Sanders       PrintFatalError(R->getLoc(),
750dff673bbSDaniel Sanders                       "RegTypes list member '" + Type->getName() +
751635debe8SJoerg Sonnenberger                           "' does not derive from the ValueType class!");
752779d98e1SKrzysztof Parzyszek     VTs.push_back(getValueTypeByHwMode(Type, RegBank.getHwModes()));
75368d6d8abSJakob Stoklund Olesen   }
75468d6d8abSJakob Stoklund Olesen 
755331534e5SJakob Stoklund Olesen   // Allocation order 0 is the full set. AltOrders provides others.
756331534e5SJakob Stoklund Olesen   const SetTheory::RecVec *Elements = RegBank.getSets().expand(R);
757331534e5SJakob Stoklund Olesen   ListInit *AltOrders = R->getValueAsListInit("AltOrders");
758664f6a04SCraig Topper   Orders.resize(1 + AltOrders->size());
759331534e5SJakob Stoklund Olesen 
76035cea3daSJakob Stoklund Olesen   // Default allocation order always contains all registers.
761eb0c510eSKrzysztof Parzyszek   Artificial = true;
762331534e5SJakob Stoklund Olesen   for (unsigned i = 0, e = Elements->size(); i != e; ++i) {
763331534e5SJakob Stoklund Olesen     Orders[0].push_back((*Elements)[i]);
76450ecd0ffSJakob Stoklund Olesen     const CodeGenRegister *Reg = RegBank.getReg((*Elements)[i]);
765be2edf30SOwen Anderson     Members.push_back(Reg);
766eb0c510eSKrzysztof Parzyszek     Artificial &= Reg->Artificial;
76750ecd0ffSJakob Stoklund Olesen     TopoSigs.set(Reg->getTopoSig());
768331534e5SJakob Stoklund Olesen   }
769be2edf30SOwen Anderson   sortAndUniqueRegisters(Members);
77068d6d8abSJakob Stoklund Olesen 
77135cea3daSJakob Stoklund Olesen   // Alternative allocation orders may be subsets.
77235cea3daSJakob Stoklund Olesen   SetTheory::RecSet Order;
773664f6a04SCraig Topper   for (unsigned i = 0, e = AltOrders->size(); i != e; ++i) {
77470909373SJoerg Sonnenberger     RegBank.getSets().evaluate(AltOrders->getElement(i), Order, R->getLoc());
775331534e5SJakob Stoklund Olesen     Orders[1 + i].append(Order.begin(), Order.end());
77635cea3daSJakob Stoklund Olesen     // Verify that all altorder members are regclass members.
77735cea3daSJakob Stoklund Olesen     while (!Order.empty()) {
77835cea3daSJakob Stoklund Olesen       CodeGenRegister *Reg = RegBank.getReg(Order.back());
77935cea3daSJakob Stoklund Olesen       Order.pop_back();
78035cea3daSJakob Stoklund Olesen       if (!contains(Reg))
781635debe8SJoerg Sonnenberger         PrintFatalError(R->getLoc(), " AltOrder register " + Reg->getName() +
78235cea3daSJakob Stoklund Olesen                       " is not a class member");
78335cea3daSJakob Stoklund Olesen     }
78435cea3daSJakob Stoklund Olesen   }
78535cea3daSJakob Stoklund Olesen 
78668d6d8abSJakob Stoklund Olesen   Namespace = R->getValueAsString("Namespace");
787779d98e1SKrzysztof Parzyszek 
788779d98e1SKrzysztof Parzyszek   if (const RecordVal *RV = R->getValue("RegInfos"))
789779d98e1SKrzysztof Parzyszek     if (DefInit *DI = dyn_cast_or_null<DefInit>(RV->getValue()))
790779d98e1SKrzysztof Parzyszek       RSI = RegSizeInfoByHwMode(DI->getDef(), RegBank.getHwModes());
791779d98e1SKrzysztof Parzyszek   unsigned Size = R->getValueAsInt("Size");
792779d98e1SKrzysztof Parzyszek   assert((RSI.hasDefault() || Size != 0 || VTs[0].isSimple()) &&
793779d98e1SKrzysztof Parzyszek          "Impossible to determine register size");
794779d98e1SKrzysztof Parzyszek   if (!RSI.hasDefault()) {
795779d98e1SKrzysztof Parzyszek     RegSizeInfo RI;
796779d98e1SKrzysztof Parzyszek     RI.RegSize = RI.SpillSize = Size ? Size
797779d98e1SKrzysztof Parzyszek                                      : VTs[0].getSimple().getSizeInBits();
798779d98e1SKrzysztof Parzyszek     RI.SpillAlignment = R->getValueAsInt("Alignment");
79956277e3eSCraig Topper     RSI.insertRegSizeForMode(DefaultMode, RI);
800779d98e1SKrzysztof Parzyszek   }
801779d98e1SKrzysztof Parzyszek 
80268d6d8abSJakob Stoklund Olesen   CopyCost = R->getValueAsInt("CopyCost");
80368d6d8abSJakob Stoklund Olesen   Allocatable = R->getValueAsBit("isAllocatable");
804dd8fbf57SJakob Stoklund Olesen   AltOrderSelect = R->getValueAsString("AltOrderSelect");
805a354cdd0SMatthias Braun   int AllocationPriority = R->getValueAsInt("AllocationPriority");
806a354cdd0SMatthias Braun   if (AllocationPriority < 0 || AllocationPriority > 63)
807a354cdd0SMatthias Braun     PrintFatalError(R->getLoc(), "AllocationPriority out of range [0,63]");
808a354cdd0SMatthias Braun   this->AllocationPriority = AllocationPriority;
8096a75041aSChristudasan Devadasan 
8106a75041aSChristudasan Devadasan   BitsInit *TSF = R->getValueAsBitsInit("TSFlags");
8116a75041aSChristudasan Devadasan   for (unsigned I = 0, E = TSF->getNumBits(); I != E; ++I) {
8126a75041aSChristudasan Devadasan     BitInit *Bit = cast<BitInit>(TSF->getBit(I));
8136a75041aSChristudasan Devadasan     TSFlags |= uint8_t(Bit->getValue()) << I;
8146a75041aSChristudasan Devadasan   }
81568d6d8abSJakob Stoklund Olesen }
81668d6d8abSJakob Stoklund Olesen 
81703efe84dSJakob Stoklund Olesen // Create an inferred register class that was missing from the .td files.
81803efe84dSJakob Stoklund Olesen // Most properties will be inherited from the closest super-class after the
81903efe84dSJakob Stoklund Olesen // class structure has been computed.
CodeGenRegisterClass(CodeGenRegBank & RegBank,StringRef Name,Key Props)820eebd5bc6SJakob Stoklund Olesen CodeGenRegisterClass::CodeGenRegisterClass(CodeGenRegBank &RegBank,
821eebd5bc6SJakob Stoklund Olesen                                            StringRef Name, Key Props)
822adcd0268SBenjamin Kramer     : Members(*Props.Members), TheDef(nullptr), Name(std::string(Name)),
823adcd0268SBenjamin Kramer       TopoSigs(RegBank.getNumTopoSigs()), EnumValue(-1), RSI(Props.RSI),
8246a75041aSChristudasan Devadasan       CopyCost(0), Allocatable(true), AllocationPriority(0), TSFlags(0) {
825eb0c510eSKrzysztof Parzyszek   Artificial = true;
8268e760e10SStanislav Mekhanoshin   GeneratePressureSet = false;
827eb0c510eSKrzysztof Parzyszek   for (const auto R : Members) {
828be2edf30SOwen Anderson     TopoSigs.set(R->getTopoSig());
829eb0c510eSKrzysztof Parzyszek     Artificial &= R->Artificial;
830eb0c510eSKrzysztof Parzyszek   }
83103efe84dSJakob Stoklund Olesen }
83203efe84dSJakob Stoklund Olesen 
83303efe84dSJakob Stoklund Olesen // Compute inherited propertied for a synthesized register class.
inheritProperties(CodeGenRegBank & RegBank)83403efe84dSJakob Stoklund Olesen void CodeGenRegisterClass::inheritProperties(CodeGenRegBank &RegBank) {
83503efe84dSJakob Stoklund Olesen   assert(!getDef() && "Only synthesized classes can inherit properties");
83603efe84dSJakob Stoklund Olesen   assert(!SuperClasses.empty() && "Synthesized class without super class");
83703efe84dSJakob Stoklund Olesen 
83803efe84dSJakob Stoklund Olesen   // The last super-class is the smallest one.
83903efe84dSJakob Stoklund Olesen   CodeGenRegisterClass &Super = *SuperClasses.back();
84003efe84dSJakob Stoklund Olesen 
84103efe84dSJakob Stoklund Olesen   // Most properties are copied directly.
84203efe84dSJakob Stoklund Olesen   // Exceptions are members, size, and alignment
84303efe84dSJakob Stoklund Olesen   Namespace = Super.Namespace;
84403efe84dSJakob Stoklund Olesen   VTs = Super.VTs;
84503efe84dSJakob Stoklund Olesen   CopyCost = Super.CopyCost;
846f5917e03SCarl Ritson   // Check for allocatable superclasses.
847f5917e03SCarl Ritson   Allocatable = any_of(SuperClasses, [&](const CodeGenRegisterClass *S) {
848f5917e03SCarl Ritson     return S->Allocatable;
849f5917e03SCarl Ritson   });
85003efe84dSJakob Stoklund Olesen   AltOrderSelect = Super.AltOrderSelect;
851d5fa8fb1SMatthias Braun   AllocationPriority = Super.AllocationPriority;
8526a75041aSChristudasan Devadasan   TSFlags = Super.TSFlags;
8538e760e10SStanislav Mekhanoshin   GeneratePressureSet |= Super.GeneratePressureSet;
85403efe84dSJakob Stoklund Olesen 
85503efe84dSJakob Stoklund Olesen   // Copy all allocation orders, filter out foreign registers from the larger
85603efe84dSJakob Stoklund Olesen   // super-class.
85703efe84dSJakob Stoklund Olesen   Orders.resize(Super.Orders.size());
85803efe84dSJakob Stoklund Olesen   for (unsigned i = 0, ie = Super.Orders.size(); i != ie; ++i)
85903efe84dSJakob Stoklund Olesen     for (unsigned j = 0, je = Super.Orders[i].size(); j != je; ++j)
86003efe84dSJakob Stoklund Olesen       if (contains(RegBank.getReg(Super.Orders[i][j])))
86103efe84dSJakob Stoklund Olesen         Orders[i].push_back(Super.Orders[i][j]);
86203efe84dSJakob Stoklund Olesen }
86303efe84dSJakob Stoklund Olesen 
hasType(const ValueTypeByHwMode & VT) const864*8cadfdf8SKrzysztof Parzyszek bool CodeGenRegisterClass::hasType(const ValueTypeByHwMode &VT) const {
865*8cadfdf8SKrzysztof Parzyszek   if (llvm::is_contained(VTs, VT))
866*8cadfdf8SKrzysztof Parzyszek     return true;
867*8cadfdf8SKrzysztof Parzyszek 
868*8cadfdf8SKrzysztof Parzyszek   // If VT is not identical to any of this class's types, but is a simple
869*8cadfdf8SKrzysztof Parzyszek   // type, check if any of the types for this class contain it under some
870*8cadfdf8SKrzysztof Parzyszek   // mode.
871*8cadfdf8SKrzysztof Parzyszek   // The motivating example came from RISCV, where (likely because of being
872*8cadfdf8SKrzysztof Parzyszek   // guarded by "64-bit" predicate), the type of X5 was {*:[i64]}, but the
873*8cadfdf8SKrzysztof Parzyszek   // type in GRC was {*:[i32], m1:[i64]}.
874*8cadfdf8SKrzysztof Parzyszek   if (VT.isSimple()) {
875*8cadfdf8SKrzysztof Parzyszek     MVT T = VT.getSimple();
876*8cadfdf8SKrzysztof Parzyszek     for (const ValueTypeByHwMode &OurVT : VTs) {
877*8cadfdf8SKrzysztof Parzyszek       if (llvm::count_if(OurVT, [T](auto &&P) { return P.second == T; }))
878*8cadfdf8SKrzysztof Parzyszek         return true;
879*8cadfdf8SKrzysztof Parzyszek     }
880*8cadfdf8SKrzysztof Parzyszek   }
881*8cadfdf8SKrzysztof Parzyszek   return false;
882*8cadfdf8SKrzysztof Parzyszek }
883*8cadfdf8SKrzysztof Parzyszek 
contains(const CodeGenRegister * Reg) const884d7bc5c26SJakob Stoklund Olesen bool CodeGenRegisterClass::contains(const CodeGenRegister *Reg) const {
885be2edf30SOwen Anderson   return std::binary_search(Members.begin(), Members.end(), Reg,
886d5aecb94SBenjamin Kramer                             deref<std::less<>>());
887d7bc5c26SJakob Stoklund Olesen }
888d7bc5c26SJakob Stoklund Olesen 
getWeight(const CodeGenRegBank & RegBank) const889922197d6SStanislav Mekhanoshin unsigned CodeGenRegisterClass::getWeight(const CodeGenRegBank& RegBank) const {
890922197d6SStanislav Mekhanoshin   if (TheDef && !TheDef->isValueUnset("Weight"))
891922197d6SStanislav Mekhanoshin     return TheDef->getValueAsInt("Weight");
892922197d6SStanislav Mekhanoshin 
893922197d6SStanislav Mekhanoshin   if (Members.empty() || Artificial)
894922197d6SStanislav Mekhanoshin     return 0;
895922197d6SStanislav Mekhanoshin 
896922197d6SStanislav Mekhanoshin   return (*Members.begin())->getWeight(RegBank);
897922197d6SStanislav Mekhanoshin }
898922197d6SStanislav Mekhanoshin 
89903efe84dSJakob Stoklund Olesen namespace llvm {
900a3fe70d2SEugene Zelenko 
operator <<(raw_ostream & OS,const CodeGenRegisterClass::Key & K)90103efe84dSJakob Stoklund Olesen   raw_ostream &operator<<(raw_ostream &OS, const CodeGenRegisterClass::Key &K) {
9027725e497SKrzysztof Parzyszek     OS << "{ " << K.RSI;
903be2edf30SOwen Anderson     for (const auto R : *K.Members)
904be2edf30SOwen Anderson       OS << ", " << R->getName();
90503efe84dSJakob Stoklund Olesen     return OS << " }";
90603efe84dSJakob Stoklund Olesen   }
907a3fe70d2SEugene Zelenko 
908a3fe70d2SEugene Zelenko } // end namespace llvm
90903efe84dSJakob Stoklund Olesen 
91003efe84dSJakob Stoklund Olesen // This is a simple lexicographical order that can be used to search for sets.
91103efe84dSJakob Stoklund Olesen // It is not the same as the topological order provided by TopoOrderRC.
91203efe84dSJakob Stoklund Olesen bool CodeGenRegisterClass::Key::
operator <(const CodeGenRegisterClass::Key & B) const91303efe84dSJakob Stoklund Olesen operator<(const CodeGenRegisterClass::Key &B) const {
91403efe84dSJakob Stoklund Olesen   assert(Members && B.Members);
915779d98e1SKrzysztof Parzyszek   return std::tie(*Members, RSI) < std::tie(*B.Members, B.RSI);
91603efe84dSJakob Stoklund Olesen }
91703efe84dSJakob Stoklund Olesen 
918d7bc5c26SJakob Stoklund Olesen // Returns true if RC is a strict subclass.
919d7bc5c26SJakob Stoklund Olesen // RC is a sub-class of this class if it is a valid replacement for any
920d7bc5c26SJakob Stoklund Olesen // instruction operand where a register of this classis required. It must
921d7bc5c26SJakob Stoklund Olesen // satisfy these conditions:
922d7bc5c26SJakob Stoklund Olesen //
923d7bc5c26SJakob Stoklund Olesen // 1. All RC registers are also in this.
924d7bc5c26SJakob Stoklund Olesen // 2. The RC spill size must not be smaller than our spill size.
925d7bc5c26SJakob Stoklund Olesen // 3. RC spill alignment must be compatible with ours.
926d7bc5c26SJakob Stoklund Olesen //
testSubClass(const CodeGenRegisterClass * A,const CodeGenRegisterClass * B)9276417395dSJakob Stoklund Olesen static bool testSubClass(const CodeGenRegisterClass *A,
9286417395dSJakob Stoklund Olesen                          const CodeGenRegisterClass *B) {
929779d98e1SKrzysztof Parzyszek   return A->RSI.isSubClassOf(B->RSI) &&
9306417395dSJakob Stoklund Olesen          std::includes(A->getMembers().begin(), A->getMembers().end(),
9316417395dSJakob Stoklund Olesen                        B->getMembers().begin(), B->getMembers().end(),
932d5aecb94SBenjamin Kramer                        deref<std::less<>>());
933d7bc5c26SJakob Stoklund Olesen }
934d7bc5c26SJakob Stoklund Olesen 
935c0fc173dSJakob Stoklund Olesen /// Sorting predicate for register classes.  This provides a topological
936c0fc173dSJakob Stoklund Olesen /// ordering that arranges all register classes before their sub-classes.
937c0fc173dSJakob Stoklund Olesen ///
938c0fc173dSJakob Stoklund Olesen /// Register classes with the same registers, spill size, and alignment form a
939c0fc173dSJakob Stoklund Olesen /// clique.  They will be ordered alphabetically.
940c0fc173dSJakob Stoklund Olesen ///
TopoOrderRC(const CodeGenRegisterClass & PA,const CodeGenRegisterClass & PB)941dacea4bcSDavid Blaikie static bool TopoOrderRC(const CodeGenRegisterClass &PA,
942dacea4bcSDavid Blaikie                         const CodeGenRegisterClass &PB) {
943dacea4bcSDavid Blaikie   auto *A = &PA;
944dacea4bcSDavid Blaikie   auto *B = &PB;
945c0fc173dSJakob Stoklund Olesen   if (A == B)
946a3fe70d2SEugene Zelenko     return false;
947c0fc173dSJakob Stoklund Olesen 
948779d98e1SKrzysztof Parzyszek   if (A->RSI < B->RSI)
949dacea4bcSDavid Blaikie     return true;
950779d98e1SKrzysztof Parzyszek   if (A->RSI != B->RSI)
951dacea4bcSDavid Blaikie     return false;
952c0fc173dSJakob Stoklund Olesen 
9534fd600b6SJakob Stoklund Olesen   // Order by descending set size.  Note that the classes' allocation order may
9544fd600b6SJakob Stoklund Olesen   // not have been computed yet.  The Members set is always vaild.
9554fd600b6SJakob Stoklund Olesen   if (A->getMembers().size() > B->getMembers().size())
956dacea4bcSDavid Blaikie     return true;
9574fd600b6SJakob Stoklund Olesen   if (A->getMembers().size() < B->getMembers().size())
958dacea4bcSDavid Blaikie     return false;
9594fd600b6SJakob Stoklund Olesen 
960c0fc173dSJakob Stoklund Olesen   // Finally order by name as a tie breaker.
961dacea4bcSDavid Blaikie   return StringRef(A->getName()) < B->getName();
962c0fc173dSJakob Stoklund Olesen }
963c0fc173dSJakob Stoklund Olesen 
getQualifiedName() const964bd92dc60SJakob Stoklund Olesen std::string CodeGenRegisterClass::getQualifiedName() const {
965bd92dc60SJakob Stoklund Olesen   if (Namespace.empty())
966bd92dc60SJakob Stoklund Olesen     return getName();
967bd92dc60SJakob Stoklund Olesen   else
968c05a1032SCraig Topper     return (Namespace + "::" + getName()).str();
96968d6d8abSJakob Stoklund Olesen }
97068d6d8abSJakob Stoklund Olesen 
9712c024b2dSJakob Stoklund Olesen // Compute sub-classes of all register classes.
9722c024b2dSJakob Stoklund Olesen // Assume the classes are ordered topologically.
computeSubClasses(CodeGenRegBank & RegBank)97303efe84dSJakob Stoklund Olesen void CodeGenRegisterClass::computeSubClasses(CodeGenRegBank &RegBank) {
974c0bb5cabSDavid Blaikie   auto &RegClasses = RegBank.getRegClasses();
97503efe84dSJakob Stoklund Olesen 
9762c024b2dSJakob Stoklund Olesen   // Visit backwards so sub-classes are seen first.
977c0bb5cabSDavid Blaikie   for (auto I = RegClasses.rbegin(), E = RegClasses.rend(); I != E; ++I) {
978dacea4bcSDavid Blaikie     CodeGenRegisterClass &RC = *I;
9792c024b2dSJakob Stoklund Olesen     RC.SubClasses.resize(RegClasses.size());
9802c024b2dSJakob Stoklund Olesen     RC.SubClasses.set(RC.EnumValue);
981eb0c510eSKrzysztof Parzyszek     if (RC.Artificial)
982eb0c510eSKrzysztof Parzyszek       continue;
9832c024b2dSJakob Stoklund Olesen 
9842c024b2dSJakob Stoklund Olesen     // Normally, all subclasses have IDs >= rci, unless RC is part of a clique.
985c0bb5cabSDavid Blaikie     for (auto I2 = I.base(), E2 = RegClasses.end(); I2 != E2; ++I2) {
986dacea4bcSDavid Blaikie       CodeGenRegisterClass &SubRC = *I2;
987c0bb5cabSDavid Blaikie       if (RC.SubClasses.test(SubRC.EnumValue))
9882c024b2dSJakob Stoklund Olesen         continue;
989c0bb5cabSDavid Blaikie       if (!testSubClass(&RC, &SubRC))
9902c024b2dSJakob Stoklund Olesen         continue;
9912c024b2dSJakob Stoklund Olesen       // SubRC is a sub-class. Grap all its sub-classes so we won't have to
9922c024b2dSJakob Stoklund Olesen       // check them again.
993c0bb5cabSDavid Blaikie       RC.SubClasses |= SubRC.SubClasses;
9942c024b2dSJakob Stoklund Olesen     }
9952c024b2dSJakob Stoklund Olesen 
996bde91766SBenjamin Kramer     // Sweep up missed clique members.  They will be immediately preceding RC.
997dacea4bcSDavid Blaikie     for (auto I2 = std::next(I); I2 != E && testSubClass(&RC, &*I2); ++I2)
998dacea4bcSDavid Blaikie       RC.SubClasses.set(I2->EnumValue);
9992c024b2dSJakob Stoklund Olesen   }
1000b15fad9dSJakob Stoklund Olesen 
1001b15fad9dSJakob Stoklund Olesen   // Compute the SuperClasses lists from the SubClasses vectors.
1002dacea4bcSDavid Blaikie   for (auto &RC : RegClasses) {
1003dacea4bcSDavid Blaikie     const BitVector &SC = RC.getSubClasses();
1004c0bb5cabSDavid Blaikie     auto I = RegClasses.begin();
1005c0bb5cabSDavid Blaikie     for (int s = 0, next_s = SC.find_first(); next_s != -1;
1006c0bb5cabSDavid Blaikie          next_s = SC.find_next(s)) {
1007c0bb5cabSDavid Blaikie       std::advance(I, next_s - s);
1008c0bb5cabSDavid Blaikie       s = next_s;
1009dacea4bcSDavid Blaikie       if (&*I == &RC)
1010b15fad9dSJakob Stoklund Olesen         continue;
1011dacea4bcSDavid Blaikie       I->SuperClasses.push_back(&RC);
1012b15fad9dSJakob Stoklund Olesen     }
1013b15fad9dSJakob Stoklund Olesen   }
101403efe84dSJakob Stoklund Olesen 
101503efe84dSJakob Stoklund Olesen   // With the class hierarchy in place, let synthesized register classes inherit
101603efe84dSJakob Stoklund Olesen   // properties from their closest super-class. The iteration order here can
101703efe84dSJakob Stoklund Olesen   // propagate properties down multiple levels.
1018dacea4bcSDavid Blaikie   for (auto &RC : RegClasses)
1019dacea4bcSDavid Blaikie     if (!RC.getDef())
1020dacea4bcSDavid Blaikie       RC.inheritProperties(RegBank);
10212c024b2dSJakob Stoklund Olesen }
10222c024b2dSJakob Stoklund Olesen 
1023cc36dbf5SDaniel Sanders Optional<std::pair<CodeGenRegisterClass *, CodeGenRegisterClass *>>
getMatchingSubClassWithSubRegs(CodeGenRegBank & RegBank,const CodeGenSubRegIndex * SubIdx) const1024cc36dbf5SDaniel Sanders CodeGenRegisterClass::getMatchingSubClassWithSubRegs(
1025cc36dbf5SDaniel Sanders     CodeGenRegBank &RegBank, const CodeGenSubRegIndex *SubIdx) const {
1026d8328c0bSMatt Arsenault   auto SizeOrder = [this](const CodeGenRegisterClass *A,
1027cc36dbf5SDaniel Sanders                       const CodeGenRegisterClass *B) {
1028d8328c0bSMatt Arsenault     // If there are multiple, identical register classes, prefer the original
1029d8328c0bSMatt Arsenault     // register class.
103038ecd616STa-Wei Tu     if (A == B)
103138ecd616STa-Wei Tu       return false;
1032d8328c0bSMatt Arsenault     if (A->getMembers().size() == B->getMembers().size())
1033d8328c0bSMatt Arsenault       return A == this;
103422322fb6SDavid Green     return A->getMembers().size() > B->getMembers().size();
1035cc36dbf5SDaniel Sanders   };
1036cc36dbf5SDaniel Sanders 
1037cc36dbf5SDaniel Sanders   auto &RegClasses = RegBank.getRegClasses();
1038cc36dbf5SDaniel Sanders 
1039cc36dbf5SDaniel Sanders   // Find all the subclasses of this one that fully support the sub-register
1040cc36dbf5SDaniel Sanders   // index and order them by size. BiggestSuperRC should always be first.
1041cc36dbf5SDaniel Sanders   CodeGenRegisterClass *BiggestSuperRegRC = getSubClassWithSubReg(SubIdx);
1042cc36dbf5SDaniel Sanders   if (!BiggestSuperRegRC)
1043cc36dbf5SDaniel Sanders     return None;
1044cc36dbf5SDaniel Sanders   BitVector SuperRegRCsBV = BiggestSuperRegRC->getSubClasses();
1045cc36dbf5SDaniel Sanders   std::vector<CodeGenRegisterClass *> SuperRegRCs;
1046cc36dbf5SDaniel Sanders   for (auto &RC : RegClasses)
1047cc36dbf5SDaniel Sanders     if (SuperRegRCsBV[RC.EnumValue])
1048cc36dbf5SDaniel Sanders       SuperRegRCs.emplace_back(&RC);
1049d2a9b87fSMatt Arsenault   llvm::stable_sort(SuperRegRCs, SizeOrder);
1050d8328c0bSMatt Arsenault 
1051d8328c0bSMatt Arsenault   assert(SuperRegRCs.front() == BiggestSuperRegRC &&
1052d8328c0bSMatt Arsenault          "Biggest class wasn't first");
1053cc36dbf5SDaniel Sanders 
1054cc36dbf5SDaniel Sanders   // Find all the subreg classes and order them by size too.
1055cc36dbf5SDaniel Sanders   std::vector<std::pair<CodeGenRegisterClass *, BitVector>> SuperRegClasses;
1056cc36dbf5SDaniel Sanders   for (auto &RC: RegClasses) {
1057cc36dbf5SDaniel Sanders     BitVector SuperRegClassesBV(RegClasses.size());
1058cc36dbf5SDaniel Sanders     RC.getSuperRegClasses(SubIdx, SuperRegClassesBV);
1059cc36dbf5SDaniel Sanders     if (SuperRegClassesBV.any())
1060cc36dbf5SDaniel Sanders       SuperRegClasses.push_back(std::make_pair(&RC, SuperRegClassesBV));
1061cc36dbf5SDaniel Sanders   }
10620cac726aSFangrui Song   llvm::sort(SuperRegClasses,
1063cc36dbf5SDaniel Sanders              [&](const std::pair<CodeGenRegisterClass *, BitVector> &A,
1064cc36dbf5SDaniel Sanders                  const std::pair<CodeGenRegisterClass *, BitVector> &B) {
1065cc36dbf5SDaniel Sanders                return SizeOrder(A.first, B.first);
1066cc36dbf5SDaniel Sanders              });
1067cc36dbf5SDaniel Sanders 
1068cc36dbf5SDaniel Sanders   // Find the biggest subclass and subreg class such that R:subidx is in the
1069cc36dbf5SDaniel Sanders   // subreg class for all R in subclass.
1070cc36dbf5SDaniel Sanders   //
1071cc36dbf5SDaniel Sanders   // For example:
1072cc36dbf5SDaniel Sanders   // All registers in X86's GR64 have a sub_32bit subregister but no class
1073cc36dbf5SDaniel Sanders   // exists that contains all the 32-bit subregisters because GR64 contains RIP
1074cc36dbf5SDaniel Sanders   // but GR32 does not contain EIP. Instead, we constrain SuperRegRC to
1075cc36dbf5SDaniel Sanders   // GR32_with_sub_8bit (which is identical to GR32_with_sub_32bit) and then,
1076cc36dbf5SDaniel Sanders   // having excluded RIP, we are able to find a SubRegRC (GR32).
1077cc36dbf5SDaniel Sanders   CodeGenRegisterClass *ChosenSuperRegClass = nullptr;
1078cc36dbf5SDaniel Sanders   CodeGenRegisterClass *SubRegRC = nullptr;
1079cc36dbf5SDaniel Sanders   for (auto *SuperRegRC : SuperRegRCs) {
1080cc36dbf5SDaniel Sanders     for (const auto &SuperRegClassPair : SuperRegClasses) {
1081cc36dbf5SDaniel Sanders       const BitVector &SuperRegClassBV = SuperRegClassPair.second;
1082cc36dbf5SDaniel Sanders       if (SuperRegClassBV[SuperRegRC->EnumValue]) {
1083cc36dbf5SDaniel Sanders         SubRegRC = SuperRegClassPair.first;
1084cc36dbf5SDaniel Sanders         ChosenSuperRegClass = SuperRegRC;
1085cc36dbf5SDaniel Sanders 
1086cc36dbf5SDaniel Sanders         // If SubRegRC is bigger than SuperRegRC then there are members of
1087cc36dbf5SDaniel Sanders         // SubRegRC that don't have super registers via SubIdx. Keep looking to
1088cc36dbf5SDaniel Sanders         // find a better fit and fall back on this one if there isn't one.
1089cc36dbf5SDaniel Sanders         //
1090cc36dbf5SDaniel Sanders         // This is intended to prevent X86 from making odd choices such as
1091cc36dbf5SDaniel Sanders         // picking LOW32_ADDR_ACCESS_RBP instead of GR32 in the example above.
1092cc36dbf5SDaniel Sanders         // LOW32_ADDR_ACCESS_RBP is a valid choice but contains registers that
1093cc36dbf5SDaniel Sanders         // aren't subregisters of SuperRegRC whereas GR32 has a direct 1:1
1094cc36dbf5SDaniel Sanders         // mapping.
1095cc36dbf5SDaniel Sanders         if (SuperRegRC->getMembers().size() >= SubRegRC->getMembers().size())
1096cc36dbf5SDaniel Sanders           return std::make_pair(ChosenSuperRegClass, SubRegRC);
1097cc36dbf5SDaniel Sanders       }
1098cc36dbf5SDaniel Sanders     }
1099cc36dbf5SDaniel Sanders 
1100cc36dbf5SDaniel Sanders     // If we found a fit but it wasn't quite ideal because SubRegRC had excess
1101cc36dbf5SDaniel Sanders     // registers, then we're done.
1102cc36dbf5SDaniel Sanders     if (ChosenSuperRegClass)
1103cc36dbf5SDaniel Sanders       return std::make_pair(ChosenSuperRegClass, SubRegRC);
1104cc36dbf5SDaniel Sanders   }
1105cc36dbf5SDaniel Sanders 
1106cc36dbf5SDaniel Sanders   return None;
1107cc36dbf5SDaniel Sanders }
1108cc36dbf5SDaniel Sanders 
getSuperRegClasses(const CodeGenSubRegIndex * SubIdx,BitVector & Out) const11098f25d3bcSDavid Blaikie void CodeGenRegisterClass::getSuperRegClasses(const CodeGenSubRegIndex *SubIdx,
1110f1bb1519SJakob Stoklund Olesen                                               BitVector &Out) const {
11118f25d3bcSDavid Blaikie   auto FindI = SuperRegClasses.find(SubIdx);
1112c7b437aeSJakob Stoklund Olesen   if (FindI == SuperRegClasses.end())
1113c7b437aeSJakob Stoklund Olesen     return;
11144627679cSCraig Topper   for (CodeGenRegisterClass *RC : FindI->second)
11154627679cSCraig Topper     Out.set(RC->EnumValue);
1116c7b437aeSJakob Stoklund Olesen }
1117c7b437aeSJakob Stoklund Olesen 
111897254150SAndrew Trick // Populate a unique sorted list of units from a register set.
buildRegUnitSet(const CodeGenRegBank & RegBank,std::vector<unsigned> & RegUnits) const1119eb0c510eSKrzysztof Parzyszek void CodeGenRegisterClass::buildRegUnitSet(const CodeGenRegBank &RegBank,
112097254150SAndrew Trick   std::vector<unsigned> &RegUnits) const {
112197254150SAndrew Trick   std::vector<unsigned> TmpUnits;
1122eb0c510eSKrzysztof Parzyszek   for (RegUnitIterator UnitI(Members); UnitI.isValid(); ++UnitI) {
1123eb0c510eSKrzysztof Parzyszek     const RegUnit &RU = RegBank.getRegUnit(*UnitI);
1124eb0c510eSKrzysztof Parzyszek     if (!RU.Artificial)
112597254150SAndrew Trick       TmpUnits.push_back(*UnitI);
1126eb0c510eSKrzysztof Parzyszek   }
11270cac726aSFangrui Song   llvm::sort(TmpUnits);
112897254150SAndrew Trick   std::unique_copy(TmpUnits.begin(), TmpUnits.end(),
112997254150SAndrew Trick                    std::back_inserter(RegUnits));
113097254150SAndrew Trick }
1131c7b437aeSJakob Stoklund Olesen 
113276a5a71eSJakob Stoklund Olesen //===----------------------------------------------------------------------===//
1133deaf22bcSBill Wendling //                           CodeGenRegisterCategory
1134deaf22bcSBill Wendling //===----------------------------------------------------------------------===//
1135deaf22bcSBill Wendling 
CodeGenRegisterCategory(CodeGenRegBank & RegBank,Record * R)1136deaf22bcSBill Wendling CodeGenRegisterCategory::CodeGenRegisterCategory(CodeGenRegBank &RegBank,
1137deaf22bcSBill Wendling                                                  Record *R)
1138deaf22bcSBill Wendling     : TheDef(R), Name(std::string(R->getName())) {
1139deaf22bcSBill Wendling   for (Record *RegClass : R->getValueAsListOfDefs("Classes"))
1140deaf22bcSBill Wendling     Classes.push_back(RegBank.getRegClass(RegClass));
1141deaf22bcSBill Wendling }
1142deaf22bcSBill Wendling 
1143deaf22bcSBill Wendling //===----------------------------------------------------------------------===//
114476a5a71eSJakob Stoklund Olesen //                               CodeGenRegBank
114576a5a71eSJakob Stoklund Olesen //===----------------------------------------------------------------------===//
114676a5a71eSJakob Stoklund Olesen 
CodeGenRegBank(RecordKeeper & Records,const CodeGenHwModes & Modes)1147779d98e1SKrzysztof Parzyszek CodeGenRegBank::CodeGenRegBank(RecordKeeper &Records,
1148779d98e1SKrzysztof Parzyszek                                const CodeGenHwModes &Modes) : CGH(Modes) {
11493bd1b65eSJakob Stoklund Olesen   // Configure register Sets to understand register classes and tuples.
11505ee87726SJakob Stoklund Olesen   Sets.addFieldExpander("RegisterClass", "MemberList");
1151c3abb0f6SJakob Stoklund Olesen   Sets.addFieldExpander("CalleeSavedRegs", "SaveList");
11526c21b3b5SFlorian Hahn   Sets.addExpander("RegisterTuples",
11530eaee545SJonas Devlieghere                    std::make_unique<TupleExpander>(SynthDefs));
11545ee87726SJakob Stoklund Olesen 
115584bd44ebSJakob Stoklund Olesen   // Read in the user-defined (named) sub-register indices.
115684bd44ebSJakob Stoklund Olesen   // More indices will be synthesized later.
1157f1bb1519SJakob Stoklund Olesen   std::vector<Record*> SRIs = Records.getAllDerivedDefinitions("SubRegIndex");
11580cac726aSFangrui Song   llvm::sort(SRIs, LessRecord());
1159f1bb1519SJakob Stoklund Olesen   for (unsigned i = 0, e = SRIs.size(); i != e; ++i)
1160f1bb1519SJakob Stoklund Olesen     getSubRegIdx(SRIs[i]);
116121231609SJakob Stoklund Olesen   // Build composite maps from ComposedOf fields.
11628f25d3bcSDavid Blaikie   for (auto &Idx : SubRegIndices)
11635be6699cSDavid Blaikie     Idx.updateComponents(*this);
116484bd44ebSJakob Stoklund Olesen 
116584bd44ebSJakob Stoklund Olesen   // Read in the register definitions.
116684bd44ebSJakob Stoklund Olesen   std::vector<Record*> Regs = Records.getAllDerivedDefinitions("Register");
11670cac726aSFangrui Song   llvm::sort(Regs, LessRecordRegister());
116884bd44ebSJakob Stoklund Olesen   // Assign the enumeration values.
116984bd44ebSJakob Stoklund Olesen   for (unsigned i = 0, e = Regs.size(); i != e; ++i)
11708e188be0SJakob Stoklund Olesen     getReg(Regs[i]);
117122ea424dSJakob Stoklund Olesen 
11723bd1b65eSJakob Stoklund Olesen   // Expand tuples and number the new registers.
11733bd1b65eSJakob Stoklund Olesen   std::vector<Record*> Tups =
11743bd1b65eSJakob Stoklund Olesen     Records.getAllDerivedDefinitions("RegisterTuples");
1175ccd06643SChad Rosier 
11767405608cSDavid Blaikie   for (Record *R : Tups) {
11777405608cSDavid Blaikie     std::vector<Record *> TupRegs = *Sets.expand(R);
11780cac726aSFangrui Song     llvm::sort(TupRegs, LessRecordRegister());
11797405608cSDavid Blaikie     for (Record *RC : TupRegs)
11807405608cSDavid Blaikie       getReg(RC);
11813bd1b65eSJakob Stoklund Olesen   }
11823bd1b65eSJakob Stoklund Olesen 
1183c1e9087fSJakob Stoklund Olesen   // Now all the registers are known. Build the object graph of explicit
1184c1e9087fSJakob Stoklund Olesen   // register-register references.
11859b613dbaSDavid Blaikie   for (auto &Reg : Registers)
11869b613dbaSDavid Blaikie     Reg.buildObjectGraph(*this);
1187c1e9087fSJakob Stoklund Olesen 
1188ccd682c6SOwen Anderson   // Compute register name map.
11899b613dbaSDavid Blaikie   for (auto &Reg : Registers)
11905106ce78SDavid Blaikie     // FIXME: This could just be RegistersByName[name] = register, except that
11915106ce78SDavid Blaikie     // causes some failures in MIPS - perhaps they have duplicate register name
11925106ce78SDavid Blaikie     // entries? (or maybe there's a reason for it - I don't know much about this
11935106ce78SDavid Blaikie     // code, just drive-by refactoring)
11949b613dbaSDavid Blaikie     RegistersByName.insert(
11959b613dbaSDavid Blaikie         std::make_pair(Reg.TheDef->getValueAsString("AsmName"), &Reg));
1196ccd682c6SOwen Anderson 
1197c1e9087fSJakob Stoklund Olesen   // Precompute all sub-register maps.
119803efe84dSJakob Stoklund Olesen   // This will create Composite entries for all inferred sub-register indices.
11999b613dbaSDavid Blaikie   for (auto &Reg : Registers)
12009b613dbaSDavid Blaikie     Reg.computeSubRegs(*this);
120103efe84dSJakob Stoklund Olesen 
1202afcff2d0SMatthias Braun   // Compute transitive closure of subregister index ConcatenationOf vectors
1203afcff2d0SMatthias Braun   // and initialize ConcatIdx map.
1204afcff2d0SMatthias Braun   for (CodeGenSubRegIndex &SRI : SubRegIndices) {
1205afcff2d0SMatthias Braun     SRI.computeConcatTransitiveClosure();
1206afcff2d0SMatthias Braun     if (!SRI.ConcatenationOf.empty())
12073923b319SMatthias Braun       ConcatIdx.insert(std::make_pair(
12083923b319SMatthias Braun           SmallVector<CodeGenSubRegIndex*,8>(SRI.ConcatenationOf.begin(),
12093923b319SMatthias Braun                                              SRI.ConcatenationOf.end()), &SRI));
1210afcff2d0SMatthias Braun   }
1211afcff2d0SMatthias Braun 
1212c08df9e5SJakob Stoklund Olesen   // Infer even more sub-registers by combining leading super-registers.
12139b613dbaSDavid Blaikie   for (auto &Reg : Registers)
12149b613dbaSDavid Blaikie     if (Reg.CoveredBySubRegs)
12159b613dbaSDavid Blaikie       Reg.computeSecondarySubRegs(*this);
1216c08df9e5SJakob Stoklund Olesen 
12173f3eb180SJakob Stoklund Olesen   // After the sub-register graph is complete, compute the topologically
12183f3eb180SJakob Stoklund Olesen   // ordered SuperRegs list.
12199b613dbaSDavid Blaikie   for (auto &Reg : Registers)
12209b613dbaSDavid Blaikie     Reg.computeSuperRegs(*this);
12213f3eb180SJakob Stoklund Olesen 
1222eb0c510eSKrzysztof Parzyszek   // For each pair of Reg:SR, if both are non-artificial, mark the
1223eb0c510eSKrzysztof Parzyszek   // corresponding sub-register index as non-artificial.
1224eb0c510eSKrzysztof Parzyszek   for (auto &Reg : Registers) {
1225eb0c510eSKrzysztof Parzyszek     if (Reg.Artificial)
1226eb0c510eSKrzysztof Parzyszek       continue;
1227eb0c510eSKrzysztof Parzyszek     for (auto P : Reg.getSubRegs()) {
1228eb0c510eSKrzysztof Parzyszek       const CodeGenRegister *SR = P.second;
1229eb0c510eSKrzysztof Parzyszek       if (!SR->Artificial)
1230eb0c510eSKrzysztof Parzyszek         P.first->Artificial = false;
1231eb0c510eSKrzysztof Parzyszek     }
1232eb0c510eSKrzysztof Parzyszek   }
1233eb0c510eSKrzysztof Parzyszek 
12341d7a2c57SAndrew Trick   // Native register units are associated with a leaf register. They've all been
12351d7a2c57SAndrew Trick   // discovered now.
1236095f22afSJakob Stoklund Olesen   NumNativeRegUnits = RegUnits.size();
12371d7a2c57SAndrew Trick 
123822ea424dSJakob Stoklund Olesen   // Read in register class definitions.
123922ea424dSJakob Stoklund Olesen   std::vector<Record*> RCs = Records.getAllDerivedDefinitions("RegisterClass");
124022ea424dSJakob Stoklund Olesen   if (RCs.empty())
124148e7e85dSBenjamin Kramer     PrintFatalError("No 'RegisterClass' subclasses defined!");
124222ea424dSJakob Stoklund Olesen 
124303efe84dSJakob Stoklund Olesen   // Allocate user-defined register classes.
1244eb0c510eSKrzysztof Parzyszek   for (auto *R : RCs) {
1245eb0c510eSKrzysztof Parzyszek     RegClasses.emplace_back(*this, R);
1246eb0c510eSKrzysztof Parzyszek     CodeGenRegisterClass &RC = RegClasses.back();
1247eb0c510eSKrzysztof Parzyszek     if (!RC.Artificial)
1248eb0c510eSKrzysztof Parzyszek       addToMaps(&RC);
1249c0bb5cabSDavid Blaikie   }
125003efe84dSJakob Stoklund Olesen 
125103efe84dSJakob Stoklund Olesen   // Infer missing classes to create a full algebra.
125203efe84dSJakob Stoklund Olesen   computeInferredRegisterClasses();
125303efe84dSJakob Stoklund Olesen 
1254c0fc173dSJakob Stoklund Olesen   // Order register classes topologically and assign enum values.
1255dacea4bcSDavid Blaikie   RegClasses.sort(TopoOrderRC);
1256c0bb5cabSDavid Blaikie   unsigned i = 0;
1257dacea4bcSDavid Blaikie   for (auto &RC : RegClasses)
1258dacea4bcSDavid Blaikie     RC.EnumValue = i++;
125903efe84dSJakob Stoklund Olesen   CodeGenRegisterClass::computeSubClasses(*this);
1260deaf22bcSBill Wendling 
1261deaf22bcSBill Wendling   // Read in the register category definitions.
1262deaf22bcSBill Wendling   std::vector<Record *> RCats =
1263deaf22bcSBill Wendling       Records.getAllDerivedDefinitions("RegisterCategory");
1264deaf22bcSBill Wendling   for (auto *R : RCats)
1265deaf22bcSBill Wendling     RegCategories.emplace_back(*this, R);
126676a5a71eSJakob Stoklund Olesen }
126776a5a71eSJakob Stoklund Olesen 
126870a0bbcaSJakob Stoklund Olesen // Create a synthetic CodeGenSubRegIndex without a corresponding Record.
126970a0bbcaSJakob Stoklund Olesen CodeGenSubRegIndex*
createSubRegIndex(StringRef Name,StringRef Namespace)127070a0bbcaSJakob Stoklund Olesen CodeGenRegBank::createSubRegIndex(StringRef Name, StringRef Namespace) {
12715be6699cSDavid Blaikie   SubRegIndices.emplace_back(Name, Namespace, SubRegIndices.size() + 1);
12725be6699cSDavid Blaikie   return &SubRegIndices.back();
127370a0bbcaSJakob Stoklund Olesen }
127470a0bbcaSJakob Stoklund Olesen 
getSubRegIdx(Record * Def)1275f1bb1519SJakob Stoklund Olesen CodeGenSubRegIndex *CodeGenRegBank::getSubRegIdx(Record *Def) {
1276f1bb1519SJakob Stoklund Olesen   CodeGenSubRegIndex *&Idx = Def2SubRegIdx[Def];
1277f1bb1519SJakob Stoklund Olesen   if (Idx)
1278f1bb1519SJakob Stoklund Olesen     return Idx;
12795be6699cSDavid Blaikie   SubRegIndices.emplace_back(Def, SubRegIndices.size() + 1);
12805be6699cSDavid Blaikie   Idx = &SubRegIndices.back();
1281f1bb1519SJakob Stoklund Olesen   return Idx;
1282f1bb1519SJakob Stoklund Olesen }
1283f1bb1519SJakob Stoklund Olesen 
1284f8d044bbSStanislav Mekhanoshin const CodeGenSubRegIndex *
findSubRegIdx(const Record * Def) const1285f8d044bbSStanislav Mekhanoshin CodeGenRegBank::findSubRegIdx(const Record* Def) const {
1286bea8d021SKazu Hirata   return Def2SubRegIdx.lookup(Def);
1287f8d044bbSStanislav Mekhanoshin }
1288f8d044bbSStanislav Mekhanoshin 
getReg(Record * Def)128984bd44ebSJakob Stoklund Olesen CodeGenRegister *CodeGenRegBank::getReg(Record *Def) {
12908e188be0SJakob Stoklund Olesen   CodeGenRegister *&Reg = Def2Reg[Def];
12918e188be0SJakob Stoklund Olesen   if (Reg)
129284bd44ebSJakob Stoklund Olesen     return Reg;
12939b613dbaSDavid Blaikie   Registers.emplace_back(Def, Registers.size() + 1);
12949b613dbaSDavid Blaikie   Reg = &Registers.back();
12958e188be0SJakob Stoklund Olesen   return Reg;
129684bd44ebSJakob Stoklund Olesen }
129784bd44ebSJakob Stoklund Olesen 
addToMaps(CodeGenRegisterClass * RC)129803efe84dSJakob Stoklund Olesen void CodeGenRegBank::addToMaps(CodeGenRegisterClass *RC) {
129903efe84dSJakob Stoklund Olesen   if (Record *Def = RC->getDef())
130003efe84dSJakob Stoklund Olesen     Def2RC.insert(std::make_pair(Def, RC));
130103efe84dSJakob Stoklund Olesen 
130203efe84dSJakob Stoklund Olesen   // Duplicate classes are rejected by insert().
130303efe84dSJakob Stoklund Olesen   // That's OK, we only care about the properties handled by CGRC::Key.
130403efe84dSJakob Stoklund Olesen   CodeGenRegisterClass::Key K(*RC);
130503efe84dSJakob Stoklund Olesen   Key2RC.insert(std::make_pair(K, RC));
130603efe84dSJakob Stoklund Olesen }
130703efe84dSJakob Stoklund Olesen 
13087ebc6b05SJakob Stoklund Olesen // Create a synthetic sub-class if it is missing.
13097ebc6b05SJakob Stoklund Olesen CodeGenRegisterClass*
getOrCreateSubClass(const CodeGenRegisterClass * RC,const CodeGenRegister::Vec * Members,StringRef Name)13107ebc6b05SJakob Stoklund Olesen CodeGenRegBank::getOrCreateSubClass(const CodeGenRegisterClass *RC,
1311be2edf30SOwen Anderson                                     const CodeGenRegister::Vec *Members,
13127ebc6b05SJakob Stoklund Olesen                                     StringRef Name) {
13137ebc6b05SJakob Stoklund Olesen   // Synthetic sub-class has the same size and alignment as RC.
1314779d98e1SKrzysztof Parzyszek   CodeGenRegisterClass::Key K(Members, RC->RSI);
13157ebc6b05SJakob Stoklund Olesen   RCKeyMap::const_iterator FoundI = Key2RC.find(K);
13167ebc6b05SJakob Stoklund Olesen   if (FoundI != Key2RC.end())
13177ebc6b05SJakob Stoklund Olesen     return FoundI->second;
13187ebc6b05SJakob Stoklund Olesen 
13197ebc6b05SJakob Stoklund Olesen   // Sub-class doesn't exist, create a new one.
1320f5e2fc47SBenjamin Kramer   RegClasses.emplace_back(*this, Name, K);
1321dacea4bcSDavid Blaikie   addToMaps(&RegClasses.back());
1322dacea4bcSDavid Blaikie   return &RegClasses.back();
13237ebc6b05SJakob Stoklund Olesen }
13247ebc6b05SJakob Stoklund Olesen 
getRegClass(const Record * Def) const1325e225e770Slewis-revill CodeGenRegisterClass *CodeGenRegBank::getRegClass(const Record *Def) const {
1326e225e770Slewis-revill   if (CodeGenRegisterClass *RC = Def2RC.lookup(Def))
132722ea424dSJakob Stoklund Olesen     return RC;
132822ea424dSJakob Stoklund Olesen 
1329635debe8SJoerg Sonnenberger   PrintFatalError(Def->getLoc(), "Not a known RegisterClass!");
133022ea424dSJakob Stoklund Olesen }
133122ea424dSJakob Stoklund Olesen 
1332f1bb1519SJakob Stoklund Olesen CodeGenSubRegIndex*
getCompositeSubRegIndex(CodeGenSubRegIndex * A,CodeGenSubRegIndex * B)1333f1bb1519SJakob Stoklund Olesen CodeGenRegBank::getCompositeSubRegIndex(CodeGenSubRegIndex *A,
13349a44ad70SJakob Stoklund Olesen                                         CodeGenSubRegIndex *B) {
133584bd44ebSJakob Stoklund Olesen   // Look for an existing entry.
13369a44ad70SJakob Stoklund Olesen   CodeGenSubRegIndex *Comp = A->compose(B);
13379a44ad70SJakob Stoklund Olesen   if (Comp)
133884bd44ebSJakob Stoklund Olesen     return Comp;
133984bd44ebSJakob Stoklund Olesen 
134084bd44ebSJakob Stoklund Olesen   // None exists, synthesize one.
134176a5a71eSJakob Stoklund Olesen   std::string Name = A->getName() + "_then_" + B->getName();
134270a0bbcaSJakob Stoklund Olesen   Comp = createSubRegIndex(Name, A->getNamespace());
13439a44ad70SJakob Stoklund Olesen   A->addComposite(B, Comp);
134484bd44ebSJakob Stoklund Olesen   return Comp;
134576a5a71eSJakob Stoklund Olesen }
134676a5a71eSJakob Stoklund Olesen 
1347c08df9e5SJakob Stoklund Olesen CodeGenSubRegIndex *CodeGenRegBank::
getConcatSubRegIndex(const SmallVector<CodeGenSubRegIndex *,8> & Parts)1348c08df9e5SJakob Stoklund Olesen getConcatSubRegIndex(const SmallVector<CodeGenSubRegIndex *, 8> &Parts) {
1349c08df9e5SJakob Stoklund Olesen   assert(Parts.size() > 1 && "Need two parts to concatenate");
1350afcff2d0SMatthias Braun #ifndef NDEBUG
1351afcff2d0SMatthias Braun   for (CodeGenSubRegIndex *Idx : Parts) {
1352afcff2d0SMatthias Braun     assert(Idx->ConcatenationOf.empty() && "No transitive closure?");
1353afcff2d0SMatthias Braun   }
1354afcff2d0SMatthias Braun #endif
1355c08df9e5SJakob Stoklund Olesen 
1356c08df9e5SJakob Stoklund Olesen   // Look for an existing entry.
1357c08df9e5SJakob Stoklund Olesen   CodeGenSubRegIndex *&Idx = ConcatIdx[Parts];
1358c08df9e5SJakob Stoklund Olesen   if (Idx)
1359c08df9e5SJakob Stoklund Olesen     return Idx;
1360c08df9e5SJakob Stoklund Olesen 
1361c08df9e5SJakob Stoklund Olesen   // None exists, synthesize one.
1362c08df9e5SJakob Stoklund Olesen   std::string Name = Parts.front()->getName();
1363b1a4d9daSAhmed Bougacha   // Determine whether all parts are contiguous.
1364b1a4d9daSAhmed Bougacha   bool isContinuous = true;
1365b1a4d9daSAhmed Bougacha   unsigned Size = Parts.front()->Size;
1366b1a4d9daSAhmed Bougacha   unsigned LastOffset = Parts.front()->Offset;
1367b1a4d9daSAhmed Bougacha   unsigned LastSize = Parts.front()->Size;
1368c08df9e5SJakob Stoklund Olesen   for (unsigned i = 1, e = Parts.size(); i != e; ++i) {
1369c08df9e5SJakob Stoklund Olesen     Name += '_';
1370c08df9e5SJakob Stoklund Olesen     Name += Parts[i]->getName();
1371b1a4d9daSAhmed Bougacha     Size += Parts[i]->Size;
1372b1a4d9daSAhmed Bougacha     if (Parts[i]->Offset != (LastOffset + LastSize))
1373b1a4d9daSAhmed Bougacha       isContinuous = false;
1374b1a4d9daSAhmed Bougacha     LastOffset = Parts[i]->Offset;
1375b1a4d9daSAhmed Bougacha     LastSize = Parts[i]->Size;
1376c08df9e5SJakob Stoklund Olesen   }
1377b1a4d9daSAhmed Bougacha   Idx = createSubRegIndex(Name, Parts.front()->getNamespace());
1378b1a4d9daSAhmed Bougacha   Idx->Size = Size;
1379b1a4d9daSAhmed Bougacha   Idx->Offset = isContinuous ? Parts.front()->Offset : -1;
1380afcff2d0SMatthias Braun   Idx->ConcatenationOf.assign(Parts.begin(), Parts.end());
1381b1a4d9daSAhmed Bougacha   return Idx;
1382c08df9e5SJakob Stoklund Olesen }
1383c08df9e5SJakob Stoklund Olesen 
computeComposites()138484bd44ebSJakob Stoklund Olesen void CodeGenRegBank::computeComposites() {
1385a26a848dSKrzysztof Parzyszek   using RegMap = std::map<const CodeGenRegister*, const CodeGenRegister*>;
1386a26a848dSKrzysztof Parzyszek 
1387a26a848dSKrzysztof Parzyszek   // Subreg -> { Reg->Reg }, where the right-hand side is the mapping from
1388a26a848dSKrzysztof Parzyszek   // register to (sub)register associated with the action of the left-hand
1389a26a848dSKrzysztof Parzyszek   // side subregister.
1390a26a848dSKrzysztof Parzyszek   std::map<const CodeGenSubRegIndex*, RegMap> SubRegAction;
1391a26a848dSKrzysztof Parzyszek   for (const CodeGenRegister &R : Registers) {
1392a26a848dSKrzysztof Parzyszek     const CodeGenRegister::SubRegMap &SM = R.getSubRegs();
1393a26a848dSKrzysztof Parzyszek     for (std::pair<const CodeGenSubRegIndex*, const CodeGenRegister*> P : SM)
1394a26a848dSKrzysztof Parzyszek       SubRegAction[P.first].insert({&R, P.second});
1395a26a848dSKrzysztof Parzyszek   }
1396a26a848dSKrzysztof Parzyszek 
1397a26a848dSKrzysztof Parzyszek   // Calculate the composition of two subregisters as compositions of their
1398a26a848dSKrzysztof Parzyszek   // associated actions.
1399a26a848dSKrzysztof Parzyszek   auto compose = [&SubRegAction] (const CodeGenSubRegIndex *Sub1,
1400a26a848dSKrzysztof Parzyszek                                   const CodeGenSubRegIndex *Sub2) {
1401a26a848dSKrzysztof Parzyszek     RegMap C;
1402a26a848dSKrzysztof Parzyszek     const RegMap &Img1 = SubRegAction.at(Sub1);
1403a26a848dSKrzysztof Parzyszek     const RegMap &Img2 = SubRegAction.at(Sub2);
1404a26a848dSKrzysztof Parzyszek     for (std::pair<const CodeGenRegister*, const CodeGenRegister*> P : Img1) {
1405a26a848dSKrzysztof Parzyszek       auto F = Img2.find(P.second);
1406a26a848dSKrzysztof Parzyszek       if (F != Img2.end())
1407a26a848dSKrzysztof Parzyszek         C.insert({P.first, F->second});
1408a26a848dSKrzysztof Parzyszek     }
1409a26a848dSKrzysztof Parzyszek     return C;
1410a26a848dSKrzysztof Parzyszek   };
1411a26a848dSKrzysztof Parzyszek 
1412a26a848dSKrzysztof Parzyszek   // Check if the two maps agree on the intersection of their domains.
1413a26a848dSKrzysztof Parzyszek   auto agree = [] (const RegMap &Map1, const RegMap &Map2) {
1414a26a848dSKrzysztof Parzyszek     // Technically speaking, an empty map agrees with any other map, but
1415a26a848dSKrzysztof Parzyszek     // this could flag false positives. We're interested in non-vacuous
1416a26a848dSKrzysztof Parzyszek     // agreements.
1417a26a848dSKrzysztof Parzyszek     if (Map1.empty() || Map2.empty())
1418a26a848dSKrzysztof Parzyszek       return false;
1419a26a848dSKrzysztof Parzyszek     for (std::pair<const CodeGenRegister*, const CodeGenRegister*> P : Map1) {
1420a26a848dSKrzysztof Parzyszek       auto F = Map2.find(P.first);
1421a26a848dSKrzysztof Parzyszek       if (F == Map2.end() || P.second != F->second)
1422a26a848dSKrzysztof Parzyszek         return false;
1423a26a848dSKrzysztof Parzyszek     }
1424a26a848dSKrzysztof Parzyszek     return true;
1425a26a848dSKrzysztof Parzyszek   };
1426a26a848dSKrzysztof Parzyszek 
1427a26a848dSKrzysztof Parzyszek   using CompositePair = std::pair<const CodeGenSubRegIndex*,
1428a26a848dSKrzysztof Parzyszek                                   const CodeGenSubRegIndex*>;
1429a26a848dSKrzysztof Parzyszek   SmallSet<CompositePair,4> UserDefined;
1430a26a848dSKrzysztof Parzyszek   for (const CodeGenSubRegIndex &Idx : SubRegIndices)
1431a26a848dSKrzysztof Parzyszek     for (auto P : Idx.getComposites())
1432a26a848dSKrzysztof Parzyszek       UserDefined.insert(std::make_pair(&Idx, P.first));
1433a26a848dSKrzysztof Parzyszek 
143450ecd0ffSJakob Stoklund Olesen   // Keep track of TopoSigs visited. We only need to visit each TopoSig once,
143550ecd0ffSJakob Stoklund Olesen   // and many registers will share TopoSigs on regular architectures.
143650ecd0ffSJakob Stoklund Olesen   BitVector TopoSigs(getNumTopoSigs());
143750ecd0ffSJakob Stoklund Olesen 
14389b613dbaSDavid Blaikie   for (const auto &Reg1 : Registers) {
143950ecd0ffSJakob Stoklund Olesen     // Skip identical subreg structures already processed.
14409b613dbaSDavid Blaikie     if (TopoSigs.test(Reg1.getTopoSig()))
144150ecd0ffSJakob Stoklund Olesen       continue;
14429b613dbaSDavid Blaikie     TopoSigs.set(Reg1.getTopoSig());
144350ecd0ffSJakob Stoklund Olesen 
14449b613dbaSDavid Blaikie     const CodeGenRegister::SubRegMap &SRM1 = Reg1.getSubRegs();
1445e6cf3d64SCoelacanthus     for (auto I1 : SRM1) {
1446e6cf3d64SCoelacanthus       CodeGenSubRegIndex *Idx1 = I1.first;
1447e6cf3d64SCoelacanthus       CodeGenRegister *Reg2 = I1.second;
144884bd44ebSJakob Stoklund Olesen       // Ignore identity compositions.
14499b613dbaSDavid Blaikie       if (&Reg1 == Reg2)
145084bd44ebSJakob Stoklund Olesen         continue;
1451d2b4713eSJakob Stoklund Olesen       const CodeGenRegister::SubRegMap &SRM2 = Reg2->getSubRegs();
145284bd44ebSJakob Stoklund Olesen       // Try composing Idx1 with another SubRegIndex.
1453e6cf3d64SCoelacanthus       for (auto I2 : SRM2) {
1454e6cf3d64SCoelacanthus         CodeGenSubRegIndex *Idx2 = I2.first;
1455e6cf3d64SCoelacanthus         CodeGenRegister *Reg3 = I2.second;
145684bd44ebSJakob Stoklund Olesen         // Ignore identity compositions.
145784bd44ebSJakob Stoklund Olesen         if (Reg2 == Reg3)
145884bd44ebSJakob Stoklund Olesen           continue;
145984bd44ebSJakob Stoklund Olesen         // OK Reg1:IdxPair == Reg3. Find the index with Reg:Idx == Reg3.
14609b613dbaSDavid Blaikie         CodeGenSubRegIndex *Idx3 = Reg1.getSubRegIndex(Reg3);
14612d247c80SJakob Stoklund Olesen         assert(Idx3 && "Sub-register doesn't have an index");
14622d247c80SJakob Stoklund Olesen 
146384bd44ebSJakob Stoklund Olesen         // Conflicting composition? Emit a warning but allow it.
1464a26a848dSKrzysztof Parzyszek         if (CodeGenSubRegIndex *Prev = Idx1->addComposite(Idx2, Idx3)) {
1465a26a848dSKrzysztof Parzyszek           // If the composition was not user-defined, always emit a warning.
1466a26a848dSKrzysztof Parzyszek           if (!UserDefined.count({Idx1, Idx2}) ||
1467a26a848dSKrzysztof Parzyszek               agree(compose(Idx1, Idx2), SubRegAction.at(Idx3)))
14689a7f4b76SJim Grosbach             PrintWarning(Twine("SubRegIndex ") + Idx1->getQualifiedName() +
14699a7f4b76SJim Grosbach                          " and " + Idx2->getQualifiedName() +
14709a7f4b76SJim Grosbach                          " compose ambiguously as " + Prev->getQualifiedName() +
14712d247c80SJakob Stoklund Olesen                          " or " + Idx3->getQualifiedName());
147284bd44ebSJakob Stoklund Olesen         }
147384bd44ebSJakob Stoklund Olesen       }
147484bd44ebSJakob Stoklund Olesen     }
147584bd44ebSJakob Stoklund Olesen   }
1476a26a848dSKrzysztof Parzyszek }
147784bd44ebSJakob Stoklund Olesen 
1478d346d487SJakob Stoklund Olesen // Compute lane masks. This is similar to register units, but at the
1479d346d487SJakob Stoklund Olesen // sub-register index level. Each bit in the lane mask is like a register unit
1480d346d487SJakob Stoklund Olesen // class, and two lane masks will have a bit in common if two sub-register
1481d346d487SJakob Stoklund Olesen // indices overlap in some register.
1482d346d487SJakob Stoklund Olesen //
1483d346d487SJakob Stoklund Olesen // Conservatively share a lane mask bit if two sub-register indices overlap in
1484d346d487SJakob Stoklund Olesen // some registers, but not in others. That shouldn't happen a lot.
computeSubRegLaneMasks()1485d01627b2SMatthias Braun void CodeGenRegBank::computeSubRegLaneMasks() {
1486d346d487SJakob Stoklund Olesen   // First assign individual bits to all the leaf indices.
1487d346d487SJakob Stoklund Olesen   unsigned Bit = 0;
14889ae96c7aSJakob Stoklund Olesen   // Determine mask of lanes that cover their registers.
148991b5cf84SKrzysztof Parzyszek   CoveringLanes = LaneBitmask::getAll();
14908f25d3bcSDavid Blaikie   for (auto &Idx : SubRegIndices) {
14915be6699cSDavid Blaikie     if (Idx.getComposites().empty()) {
14924fa0cdbbSCraig Topper       if (Bit > LaneBitmask::BitWidth) {
1493fe9d6f21SMatthias Braun         PrintFatalError(
1494fe9d6f21SMatthias Braun           Twine("Ran out of lanemask bits to represent subregister ")
1495fe9d6f21SMatthias Braun           + Idx.getName());
1496fe9d6f21SMatthias Braun       }
14974fa0cdbbSCraig Topper       Idx.LaneMask = LaneBitmask::getLane(Bit);
14989ae96c7aSJakob Stoklund Olesen       ++Bit;
1499d346d487SJakob Stoklund Olesen     } else {
150091b5cf84SKrzysztof Parzyszek       Idx.LaneMask = LaneBitmask::getNone();
1501d346d487SJakob Stoklund Olesen     }
1502d346d487SJakob Stoklund Olesen   }
1503d346d487SJakob Stoklund Olesen 
150424557e5bSMatthias Braun   // Compute transformation sequences for composeSubRegIndexLaneMask. The idea
150524557e5bSMatthias Braun   // here is that for each possible target subregister we look at the leafs
150624557e5bSMatthias Braun   // in the subregister graph that compose for this target and create
150724557e5bSMatthias Braun   // transformation sequences for the lanemasks. Each step in the sequence
150824557e5bSMatthias Braun   // consists of a bitmask and a bitrotate operation. As the rotation amounts
150924557e5bSMatthias Braun   // are usually the same for many subregisters we can easily combine the steps
151024557e5bSMatthias Braun   // by combining the masks.
151124557e5bSMatthias Braun   for (const auto &Idx : SubRegIndices) {
151224557e5bSMatthias Braun     const auto &Composites = Idx.getComposites();
151324557e5bSMatthias Braun     auto &LaneTransforms = Idx.CompositionLaneMaskTransform;
1514ff04541fSMatthias Braun 
1515ff04541fSMatthias Braun     if (Composites.empty()) {
1516ff04541fSMatthias Braun       // Moving from a class with no subregisters we just had a single lane:
1517ff04541fSMatthias Braun       // The subregister must be a leaf subregister and only occupies 1 bit.
1518ff04541fSMatthias Braun       // Move the bit from the class without subregisters into that position.
1519f3a778d7SKrzysztof Parzyszek       unsigned DstBit = Idx.LaneMask.getHighestLane();
15204fa0cdbbSCraig Topper       assert(Idx.LaneMask == LaneBitmask::getLane(DstBit) &&
152191b5cf84SKrzysztof Parzyszek              "Must be a leaf subregister");
15224fa0cdbbSCraig Topper       MaskRolPair MaskRol = { LaneBitmask::getLane(0), (uint8_t)DstBit };
1523ff04541fSMatthias Braun       LaneTransforms.push_back(MaskRol);
1524ff04541fSMatthias Braun     } else {
1525ff04541fSMatthias Braun       // Go through all leaf subregisters and find the ones that compose with
1526ff04541fSMatthias Braun       // Idx. These make out all possible valid bits in the lane mask we want to
152724557e5bSMatthias Braun       // transform. Looking only at the leafs ensure that only a single bit in
152824557e5bSMatthias Braun       // the mask is set.
152924557e5bSMatthias Braun       unsigned NextBit = 0;
153024557e5bSMatthias Braun       for (auto &Idx2 : SubRegIndices) {
153124557e5bSMatthias Braun         // Skip non-leaf subregisters.
153224557e5bSMatthias Braun         if (!Idx2.getComposites().empty())
153324557e5bSMatthias Braun           continue;
153424557e5bSMatthias Braun         // Replicate the behaviour from the lane mask generation loop above.
153524557e5bSMatthias Braun         unsigned SrcBit = NextBit;
15364fa0cdbbSCraig Topper         LaneBitmask SrcMask = LaneBitmask::getLane(SrcBit);
153791b5cf84SKrzysztof Parzyszek         if (NextBit < LaneBitmask::BitWidth-1)
153824557e5bSMatthias Braun           ++NextBit;
153924557e5bSMatthias Braun         assert(Idx2.LaneMask == SrcMask);
154024557e5bSMatthias Braun 
154124557e5bSMatthias Braun         // Get the composed subregister if there is any.
154224557e5bSMatthias Braun         auto C = Composites.find(&Idx2);
154324557e5bSMatthias Braun         if (C == Composites.end())
154424557e5bSMatthias Braun           continue;
154524557e5bSMatthias Braun         const CodeGenSubRegIndex *Composite = C->second;
154624557e5bSMatthias Braun         // The Composed subreg should be a leaf subreg too
154724557e5bSMatthias Braun         assert(Composite->getComposites().empty());
154824557e5bSMatthias Braun 
154924557e5bSMatthias Braun         // Create Mask+Rotate operation and merge with existing ops if possible.
1550f3a778d7SKrzysztof Parzyszek         unsigned DstBit = Composite->LaneMask.getHighestLane();
155124557e5bSMatthias Braun         int Shift = DstBit - SrcBit;
155291b5cf84SKrzysztof Parzyszek         uint8_t RotateLeft = Shift >= 0 ? (uint8_t)Shift
155391b5cf84SKrzysztof Parzyszek                                         : LaneBitmask::BitWidth + Shift;
155424557e5bSMatthias Braun         for (auto &I : LaneTransforms) {
155524557e5bSMatthias Braun           if (I.RotateLeft == RotateLeft) {
155624557e5bSMatthias Braun             I.Mask |= SrcMask;
155791b5cf84SKrzysztof Parzyszek             SrcMask = LaneBitmask::getNone();
155824557e5bSMatthias Braun           }
155924557e5bSMatthias Braun         }
1560ea9f8ce0SKrzysztof Parzyszek         if (SrcMask.any()) {
156124557e5bSMatthias Braun           MaskRolPair MaskRol = { SrcMask, RotateLeft };
156224557e5bSMatthias Braun           LaneTransforms.push_back(MaskRol);
156324557e5bSMatthias Braun         }
156424557e5bSMatthias Braun       }
1565ff04541fSMatthias Braun     }
1566ff04541fSMatthias Braun 
156724557e5bSMatthias Braun     // Optimize if the transformation consists of one step only: Set mask to
156824557e5bSMatthias Braun     // 0xffffffff (including some irrelevant invalid bits) so that it should
156924557e5bSMatthias Braun     // merge with more entries later while compressing the table.
157024557e5bSMatthias Braun     if (LaneTransforms.size() == 1)
157191b5cf84SKrzysztof Parzyszek       LaneTransforms[0].Mask = LaneBitmask::getAll();
157224557e5bSMatthias Braun 
157324557e5bSMatthias Braun     // Further compression optimization: For invalid compositions resulting
157424557e5bSMatthias Braun     // in a sequence with 0 entries we can just pick any other. Choose
157524557e5bSMatthias Braun     // Mask 0xffffffff with Rotation 0.
157624557e5bSMatthias Braun     if (LaneTransforms.size() == 0) {
157791b5cf84SKrzysztof Parzyszek       MaskRolPair P = { LaneBitmask::getAll(), 0 };
157824557e5bSMatthias Braun       LaneTransforms.push_back(P);
157924557e5bSMatthias Braun     }
158024557e5bSMatthias Braun   }
158124557e5bSMatthias Braun 
1582d346d487SJakob Stoklund Olesen   // FIXME: What if ad-hoc aliasing introduces overlaps that aren't represented
1583d346d487SJakob Stoklund Olesen   // by the sub-register graph? This doesn't occur in any known targets.
1584d346d487SJakob Stoklund Olesen 
1585d346d487SJakob Stoklund Olesen   // Inherit lanes from composites.
15868f25d3bcSDavid Blaikie   for (const auto &Idx : SubRegIndices) {
158791b5cf84SKrzysztof Parzyszek     LaneBitmask Mask = Idx.computeLaneMask();
15889ae96c7aSJakob Stoklund Olesen     // If some super-registers without CoveredBySubRegs use this index, we can
15899ae96c7aSJakob Stoklund Olesen     // no longer assume that the lanes are covering their registers.
15905be6699cSDavid Blaikie     if (!Idx.AllSuperRegsCovered)
15919ae96c7aSJakob Stoklund Olesen       CoveringLanes &= ~Mask;
15929ae96c7aSJakob Stoklund Olesen   }
1593d01627b2SMatthias Braun 
1594d01627b2SMatthias Braun   // Compute lane mask combinations for register classes.
1595d01627b2SMatthias Braun   for (auto &RegClass : RegClasses) {
159691b5cf84SKrzysztof Parzyszek     LaneBitmask LaneMask;
1597d01627b2SMatthias Braun     for (const auto &SubRegIndex : SubRegIndices) {
15983b365331SMatthias Braun       if (RegClass.getSubClassWithSubReg(&SubRegIndex) == nullptr)
1599d01627b2SMatthias Braun         continue;
1600d01627b2SMatthias Braun       LaneMask |= SubRegIndex.LaneMask;
1601d01627b2SMatthias Braun     }
16024353b305SMatthias Braun 
1603ff04541fSMatthias Braun     // For classes without any subregisters set LaneMask to 1 instead of 0.
16044353b305SMatthias Braun     // This makes it easier for client code to handle classes uniformly.
160591b5cf84SKrzysztof Parzyszek     if (LaneMask.none())
16064fa0cdbbSCraig Topper       LaneMask = LaneBitmask::getLane(0);
16074353b305SMatthias Braun 
1608d01627b2SMatthias Braun     RegClass.LaneMask = LaneMask;
1609d01627b2SMatthias Braun   }
1610d346d487SJakob Stoklund Olesen }
1611d346d487SJakob Stoklund Olesen 
16121d7a2c57SAndrew Trick namespace {
1613a3fe70d2SEugene Zelenko 
16141d7a2c57SAndrew Trick // UberRegSet is a helper class for computeRegUnitWeights. Each UberRegSet is
16151d7a2c57SAndrew Trick // the transitive closure of the union of overlapping register
16161d7a2c57SAndrew Trick // classes. Together, the UberRegSets form a partition of the registers. If we
16171d7a2c57SAndrew Trick // consider overlapping register classes to be connected, then each UberRegSet
16181d7a2c57SAndrew Trick // is a set of connected components.
16191d7a2c57SAndrew Trick //
16201d7a2c57SAndrew Trick // An UberRegSet will likely be a horizontal slice of register names of
16211d7a2c57SAndrew Trick // the same width. Nontrivial subregisters should then be in a separate
16221d7a2c57SAndrew Trick // UberRegSet. But this property isn't required for valid computation of
16231d7a2c57SAndrew Trick // register unit weights.
16241d7a2c57SAndrew Trick //
16251d7a2c57SAndrew Trick // A Weight field caches the max per-register unit weight in each UberRegSet.
16261d7a2c57SAndrew Trick //
16271d7a2c57SAndrew Trick // A set of SingularDeterminants flags single units of some register in this set
16281d7a2c57SAndrew Trick // for which the unit weight equals the set weight. These units should not have
16291d7a2c57SAndrew Trick // their weight increased.
16301d7a2c57SAndrew Trick struct UberRegSet {
1631be2edf30SOwen Anderson   CodeGenRegister::Vec Regs;
1632a3fe70d2SEugene Zelenko   unsigned Weight = 0;
16331d7a2c57SAndrew Trick   CodeGenRegister::RegUnitList SingularDeterminants;
16341d7a2c57SAndrew Trick 
1635a3fe70d2SEugene Zelenko   UberRegSet() = default;
16361d7a2c57SAndrew Trick };
1637a3fe70d2SEugene Zelenko 
1638a3fe70d2SEugene Zelenko } // end anonymous namespace
16391d7a2c57SAndrew Trick 
16401d7a2c57SAndrew Trick // Partition registers into UberRegSets, where each set is the transitive
16411d7a2c57SAndrew Trick // closure of the union of overlapping register classes.
16421d7a2c57SAndrew Trick //
16431d7a2c57SAndrew Trick // UberRegSets[0] is a special non-allocatable set.
computeUberSets(std::vector<UberRegSet> & UberSets,std::vector<UberRegSet * > & RegSets,CodeGenRegBank & RegBank)16441d7a2c57SAndrew Trick static void computeUberSets(std::vector<UberRegSet> &UberSets,
16451d7a2c57SAndrew Trick                             std::vector<UberRegSet*> &RegSets,
16461d7a2c57SAndrew Trick                             CodeGenRegBank &RegBank) {
16479b613dbaSDavid Blaikie   const auto &Registers = RegBank.getRegisters();
16481d7a2c57SAndrew Trick 
16491d7a2c57SAndrew Trick   // The Register EnumValue is one greater than its index into Registers.
16509b613dbaSDavid Blaikie   assert(Registers.size() == Registers.back().EnumValue &&
16511d7a2c57SAndrew Trick          "register enum value mismatch");
16521d7a2c57SAndrew Trick 
16531d7a2c57SAndrew Trick   // For simplicitly make the SetID the same as EnumValue.
16541d7a2c57SAndrew Trick   IntEqClasses UberSetIDs(Registers.size()+1);
16550d94c73cSAndrew Trick   std::set<unsigned> AllocatableRegs;
1656dacea4bcSDavid Blaikie   for (auto &RegClass : RegBank.getRegClasses()) {
1657dacea4bcSDavid Blaikie     if (!RegClass.Allocatable)
16580d94c73cSAndrew Trick       continue;
16590d94c73cSAndrew Trick 
1660be2edf30SOwen Anderson     const CodeGenRegister::Vec &Regs = RegClass.getMembers();
16610d94c73cSAndrew Trick     if (Regs.empty())
16620d94c73cSAndrew Trick       continue;
16631d7a2c57SAndrew Trick 
16641d7a2c57SAndrew Trick     unsigned USetID = UberSetIDs.findLeader((*Regs.begin())->EnumValue);
16651d7a2c57SAndrew Trick     assert(USetID && "register number 0 is invalid");
16661d7a2c57SAndrew Trick 
16670d94c73cSAndrew Trick     AllocatableRegs.insert((*Regs.begin())->EnumValue);
1668cfc74024SKazu Hirata     for (const CodeGenRegister *CGR : llvm::drop_begin(Regs)) {
1669cfc74024SKazu Hirata       AllocatableRegs.insert(CGR->EnumValue);
1670cfc74024SKazu Hirata       UberSetIDs.join(USetID, CGR->EnumValue);
16711d7a2c57SAndrew Trick     }
16720d94c73cSAndrew Trick   }
16730d94c73cSAndrew Trick   // Combine non-allocatable regs.
16749b613dbaSDavid Blaikie   for (const auto &Reg : Registers) {
16759b613dbaSDavid Blaikie     unsigned RegNum = Reg.EnumValue;
16760d94c73cSAndrew Trick     if (AllocatableRegs.count(RegNum))
16770d94c73cSAndrew Trick       continue;
16780d94c73cSAndrew Trick 
16790d94c73cSAndrew Trick     UberSetIDs.join(0, RegNum);
16800d94c73cSAndrew Trick   }
16811d7a2c57SAndrew Trick   UberSetIDs.compress();
16821d7a2c57SAndrew Trick 
16831d7a2c57SAndrew Trick   // Make the first UberSet a special unallocatable set.
16841d7a2c57SAndrew Trick   unsigned ZeroID = UberSetIDs[0];
16851d7a2c57SAndrew Trick 
16861d7a2c57SAndrew Trick   // Insert Registers into the UberSets formed by union-find.
16871d7a2c57SAndrew Trick   // Do not resize after this.
16881d7a2c57SAndrew Trick   UberSets.resize(UberSetIDs.getNumClasses());
16899b613dbaSDavid Blaikie   unsigned i = 0;
16909b613dbaSDavid Blaikie   for (const CodeGenRegister &Reg : Registers) {
16919b613dbaSDavid Blaikie     unsigned USetID = UberSetIDs[Reg.EnumValue];
16921d7a2c57SAndrew Trick     if (!USetID)
16931d7a2c57SAndrew Trick       USetID = ZeroID;
16941d7a2c57SAndrew Trick     else if (USetID == ZeroID)
16951d7a2c57SAndrew Trick       USetID = 0;
16961d7a2c57SAndrew Trick 
16971d7a2c57SAndrew Trick     UberRegSet *USet = &UberSets[USetID];
1698be2edf30SOwen Anderson     USet->Regs.push_back(&Reg);
1699be2edf30SOwen Anderson     sortAndUniqueRegisters(USet->Regs);
17009b613dbaSDavid Blaikie     RegSets[i++] = USet;
17011d7a2c57SAndrew Trick   }
17021d7a2c57SAndrew Trick }
17031d7a2c57SAndrew Trick 
17041d7a2c57SAndrew Trick // Recompute each UberSet weight after changing unit weights.
computeUberWeights(std::vector<UberRegSet> & UberSets,CodeGenRegBank & RegBank)17051d7a2c57SAndrew Trick static void computeUberWeights(std::vector<UberRegSet> &UberSets,
17061d7a2c57SAndrew Trick                                CodeGenRegBank &RegBank) {
17071d7a2c57SAndrew Trick   // Skip the first unallocatable set.
1708b6d0bd48SBenjamin Kramer   for (std::vector<UberRegSet>::iterator I = std::next(UberSets.begin()),
17091d7a2c57SAndrew Trick          E = UberSets.end(); I != E; ++I) {
17101d7a2c57SAndrew Trick 
17111d7a2c57SAndrew Trick     // Initialize all unit weights in this set, and remember the max units/reg.
171224064771SCraig Topper     const CodeGenRegister *Reg = nullptr;
17131d7a2c57SAndrew Trick     unsigned MaxWeight = 0, Weight = 0;
17141d7a2c57SAndrew Trick     for (RegUnitIterator UnitI(I->Regs); UnitI.isValid(); ++UnitI) {
17151d7a2c57SAndrew Trick       if (Reg != UnitI.getReg()) {
17161d7a2c57SAndrew Trick         if (Weight > MaxWeight)
17171d7a2c57SAndrew Trick           MaxWeight = Weight;
17181d7a2c57SAndrew Trick         Reg = UnitI.getReg();
17191d7a2c57SAndrew Trick         Weight = 0;
17201d7a2c57SAndrew Trick       }
1721eb0c510eSKrzysztof Parzyszek       if (!RegBank.getRegUnit(*UnitI).Artificial) {
1722095f22afSJakob Stoklund Olesen         unsigned UWeight = RegBank.getRegUnit(*UnitI).Weight;
17231d7a2c57SAndrew Trick         if (!UWeight) {
17241d7a2c57SAndrew Trick           UWeight = 1;
17251d7a2c57SAndrew Trick           RegBank.increaseRegUnitWeight(*UnitI, UWeight);
17261d7a2c57SAndrew Trick         }
17271d7a2c57SAndrew Trick         Weight += UWeight;
17281d7a2c57SAndrew Trick       }
1729eb0c510eSKrzysztof Parzyszek     }
17301d7a2c57SAndrew Trick     if (Weight > MaxWeight)
17311d7a2c57SAndrew Trick       MaxWeight = Weight;
1732301dd8d7SAndrew Trick     if (I->Weight != MaxWeight) {
1733d34e60caSNicola Zaghen       LLVM_DEBUG(dbgs() << "UberSet " << I - UberSets.begin() << " Weight "
1734d34e60caSNicola Zaghen                         << MaxWeight;
1735d34e60caSNicola Zaghen                  for (auto &Unit
1736d34e60caSNicola Zaghen                       : I->Regs) dbgs()
1737d34e60caSNicola Zaghen                  << " " << Unit->getName();
1738301dd8d7SAndrew Trick                  dbgs() << "\n");
17391d7a2c57SAndrew Trick       // Update the set weight.
17401d7a2c57SAndrew Trick       I->Weight = MaxWeight;
1741301dd8d7SAndrew Trick     }
17421d7a2c57SAndrew Trick 
17431d7a2c57SAndrew Trick     // Find singular determinants.
1744be2edf30SOwen Anderson     for (const auto R : I->Regs) {
1745be2edf30SOwen Anderson       if (R->getRegUnits().count() == 1 && R->getWeight(RegBank) == I->Weight) {
1746be2edf30SOwen Anderson         I->SingularDeterminants |= R->getRegUnits();
1747a366d7b2SOwen Anderson       }
17481d7a2c57SAndrew Trick     }
17491d7a2c57SAndrew Trick   }
17501d7a2c57SAndrew Trick }
17511d7a2c57SAndrew Trick 
17521d7a2c57SAndrew Trick // normalizeWeight is a computeRegUnitWeights helper that adjusts the weight of
17531d7a2c57SAndrew Trick // a register and its subregisters so that they have the same weight as their
17541d7a2c57SAndrew Trick // UberSet. Self-recursion processes the subregister tree in postorder so
17551d7a2c57SAndrew Trick // subregisters are normalized first.
17561d7a2c57SAndrew Trick //
17571d7a2c57SAndrew Trick // Side effects:
17581d7a2c57SAndrew Trick // - creates new adopted register units
17591d7a2c57SAndrew Trick // - causes superregisters to inherit adopted units
17601d7a2c57SAndrew Trick // - increases the weight of "singular" units
17611d7a2c57SAndrew Trick // - induces recomputation of UberWeights.
normalizeWeight(CodeGenRegister * Reg,std::vector<UberRegSet> & UberSets,std::vector<UberRegSet * > & RegSets,BitVector & NormalRegs,CodeGenRegister::RegUnitList & NormalUnits,CodeGenRegBank & RegBank)17621d7a2c57SAndrew Trick static bool normalizeWeight(CodeGenRegister *Reg,
17631d7a2c57SAndrew Trick                             std::vector<UberRegSet> &UberSets,
17641d7a2c57SAndrew Trick                             std::vector<UberRegSet*> &RegSets,
1765646d06fcSDaniel Sanders                             BitVector &NormalRegs,
17661d7a2c57SAndrew Trick                             CodeGenRegister::RegUnitList &NormalUnits,
17671d7a2c57SAndrew Trick                             CodeGenRegBank &RegBank) {
1768646d06fcSDaniel Sanders   NormalRegs.resize(std::max(Reg->EnumValue + 1, NormalRegs.size()));
1769a366d7b2SOwen Anderson   if (NormalRegs.test(Reg->EnumValue))
1770a366d7b2SOwen Anderson     return false;
1771a366d7b2SOwen Anderson   NormalRegs.set(Reg->EnumValue);
17725d133998SAndrew Trick 
1773a366d7b2SOwen Anderson   bool Changed = false;
17741d7a2c57SAndrew Trick   const CodeGenRegister::SubRegMap &SRM = Reg->getSubRegs();
1775e6cf3d64SCoelacanthus   for (auto SRI : SRM) {
1776e6cf3d64SCoelacanthus     if (SRI.second == Reg)
17771d7a2c57SAndrew Trick       continue; // self-cycles happen
17781d7a2c57SAndrew Trick 
1779e6cf3d64SCoelacanthus     Changed |= normalizeWeight(SRI.second, UberSets, RegSets, NormalRegs,
1780e6cf3d64SCoelacanthus                                NormalUnits, RegBank);
17811d7a2c57SAndrew Trick   }
17821d7a2c57SAndrew Trick   // Postorder register normalization.
17831d7a2c57SAndrew Trick 
17841d7a2c57SAndrew Trick   // Inherit register units newly adopted by subregisters.
17851d7a2c57SAndrew Trick   if (Reg->inheritRegUnits(RegBank))
17861d7a2c57SAndrew Trick     computeUberWeights(UberSets, RegBank);
17871d7a2c57SAndrew Trick 
17881d7a2c57SAndrew Trick   // Check if this register is too skinny for its UberRegSet.
17891d7a2c57SAndrew Trick   UberRegSet *UberSet = RegSets[RegBank.getRegIndex(Reg)];
17901d7a2c57SAndrew Trick 
17911d7a2c57SAndrew Trick   unsigned RegWeight = Reg->getWeight(RegBank);
17921d7a2c57SAndrew Trick   if (UberSet->Weight > RegWeight) {
17931d7a2c57SAndrew Trick     // A register unit's weight can be adjusted only if it is the singular unit
17941d7a2c57SAndrew Trick     // for this register, has not been used to normalize a subregister's set,
17951d7a2c57SAndrew Trick     // and has not already been used to singularly determine this UberRegSet.
1796a366d7b2SOwen Anderson     unsigned AdjustUnit = *Reg->getRegUnits().begin();
1797a366d7b2SOwen Anderson     if (Reg->getRegUnits().count() != 1
17981d7a2c57SAndrew Trick         || hasRegUnit(NormalUnits, AdjustUnit)
17991d7a2c57SAndrew Trick         || hasRegUnit(UberSet->SingularDeterminants, AdjustUnit)) {
18001d7a2c57SAndrew Trick       // We don't have an adjustable unit, so adopt a new one.
18011d7a2c57SAndrew Trick       AdjustUnit = RegBank.newRegUnit(UberSet->Weight - RegWeight);
18021d7a2c57SAndrew Trick       Reg->adoptRegUnit(AdjustUnit);
18031d7a2c57SAndrew Trick       // Adopting a unit does not immediately require recomputing set weights.
18041d7a2c57SAndrew Trick     }
18051d7a2c57SAndrew Trick     else {
18061d7a2c57SAndrew Trick       // Adjust the existing single unit.
1807eb0c510eSKrzysztof Parzyszek       if (!RegBank.getRegUnit(AdjustUnit).Artificial)
18081d7a2c57SAndrew Trick         RegBank.increaseRegUnitWeight(AdjustUnit, UberSet->Weight - RegWeight);
18091d7a2c57SAndrew Trick       // The unit may be shared among sets and registers within this set.
18101d7a2c57SAndrew Trick       computeUberWeights(UberSets, RegBank);
18111d7a2c57SAndrew Trick     }
18121d7a2c57SAndrew Trick     Changed = true;
18131d7a2c57SAndrew Trick   }
18141d7a2c57SAndrew Trick 
18151d7a2c57SAndrew Trick   // Mark these units normalized so superregisters can't change their weights.
1816a366d7b2SOwen Anderson   NormalUnits |= Reg->getRegUnits();
18171d7a2c57SAndrew Trick 
18181d7a2c57SAndrew Trick   return Changed;
18191d7a2c57SAndrew Trick }
18201d7a2c57SAndrew Trick 
18211d7a2c57SAndrew Trick // Compute a weight for each register unit created during getSubRegs.
18221d7a2c57SAndrew Trick //
18231d7a2c57SAndrew Trick // The goal is that two registers in the same class will have the same weight,
18241d7a2c57SAndrew Trick // where each register's weight is defined as sum of its units' weights.
computeRegUnitWeights()18251d7a2c57SAndrew Trick void CodeGenRegBank::computeRegUnitWeights() {
18261d7a2c57SAndrew Trick   std::vector<UberRegSet> UberSets;
18271d7a2c57SAndrew Trick   std::vector<UberRegSet*> RegSets(Registers.size());
18281d7a2c57SAndrew Trick   computeUberSets(UberSets, RegSets, *this);
18291d7a2c57SAndrew Trick   // UberSets and RegSets are now immutable.
18301d7a2c57SAndrew Trick 
18311d7a2c57SAndrew Trick   computeUberWeights(UberSets, *this);
18321d7a2c57SAndrew Trick 
18331d7a2c57SAndrew Trick   // Iterate over each Register, normalizing the unit weights until reaching
18341d7a2c57SAndrew Trick   // a fix point.
18351d7a2c57SAndrew Trick   unsigned NumIters = 0;
18361d7a2c57SAndrew Trick   for (bool Changed = true; Changed; ++NumIters) {
18371d7a2c57SAndrew Trick     assert(NumIters <= NumNativeRegUnits && "Runaway register unit weights");
183846776f75SMartin Storsjö     (void) NumIters;
18391d7a2c57SAndrew Trick     Changed = false;
18409b613dbaSDavid Blaikie     for (auto &Reg : Registers) {
18411d7a2c57SAndrew Trick       CodeGenRegister::RegUnitList NormalUnits;
1842646d06fcSDaniel Sanders       BitVector NormalRegs;
18439b613dbaSDavid Blaikie       Changed |= normalizeWeight(&Reg, UberSets, RegSets, NormalRegs,
18449b613dbaSDavid Blaikie                                  NormalUnits, *this);
18451d7a2c57SAndrew Trick     }
18461d7a2c57SAndrew Trick   }
18471d7a2c57SAndrew Trick }
18481d7a2c57SAndrew Trick 
1849739a0038SAndrew Trick // Find a set in UniqueSets with the same elements as Set.
1850739a0038SAndrew Trick // Return an iterator into UniqueSets.
1851739a0038SAndrew Trick static std::vector<RegUnitSet>::const_iterator
findRegUnitSet(const std::vector<RegUnitSet> & UniqueSets,const RegUnitSet & Set)1852739a0038SAndrew Trick findRegUnitSet(const std::vector<RegUnitSet> &UniqueSets,
1853739a0038SAndrew Trick                const RegUnitSet &Set) {
1854739a0038SAndrew Trick   std::vector<RegUnitSet>::const_iterator
1855739a0038SAndrew Trick     I = UniqueSets.begin(), E = UniqueSets.end();
1856739a0038SAndrew Trick   for(;I != E; ++I) {
1857739a0038SAndrew Trick     if (I->Units == Set.Units)
1858739a0038SAndrew Trick       break;
1859739a0038SAndrew Trick   }
1860739a0038SAndrew Trick   return I;
1861739a0038SAndrew Trick }
1862739a0038SAndrew Trick 
1863739a0038SAndrew Trick // Return true if the RUSubSet is a subset of RUSuperSet.
isRegUnitSubSet(const std::vector<unsigned> & RUSubSet,const std::vector<unsigned> & RUSuperSet)1864739a0038SAndrew Trick static bool isRegUnitSubSet(const std::vector<unsigned> &RUSubSet,
1865739a0038SAndrew Trick                             const std::vector<unsigned> &RUSuperSet) {
18669002c315SAndrew Trick   return std::includes(RUSuperSet.begin(), RUSuperSet.end(),
18679002c315SAndrew Trick                        RUSubSet.begin(), RUSubSet.end());
1868739a0038SAndrew Trick }
1869739a0038SAndrew Trick 
1870753663ccSAndrew Trick /// Iteratively prune unit sets. Prune subsets that are close to the superset,
18719447cce0SAndrew Trick /// but with one or two registers removed. We occasionally have registers like
18729447cce0SAndrew Trick /// APSR and PC thrown in with the general registers. We also see many
18739447cce0SAndrew Trick /// special-purpose register subsets, such as tail-call and Thumb
18749447cce0SAndrew Trick /// encodings. Generating all possible overlapping sets is combinatorial and
18759447cce0SAndrew Trick /// overkill for modeling pressure. Ideally we could fix this statically in
18769447cce0SAndrew Trick /// tablegen by (1) having the target define register classes that only include
18779447cce0SAndrew Trick /// the allocatable registers and marking other classes as non-allocatable and
18789447cce0SAndrew Trick /// (2) having a way to mark special purpose classes as "don't-care" classes for
18799447cce0SAndrew Trick /// the purpose of pressure.  However, we make an attempt to handle targets that
18809447cce0SAndrew Trick /// are not nicely defined by merging nearly identical register unit sets
18819447cce0SAndrew Trick /// statically. This generates smaller tables. Then, dynamically, we adjust the
18829447cce0SAndrew Trick /// set limit by filtering the reserved registers.
18839447cce0SAndrew Trick ///
18849447cce0SAndrew Trick /// Merge sets only if the units have the same weight. For example, on ARM,
18859447cce0SAndrew Trick /// Q-tuples with ssub index 0 include all S regs but also include D16+. We
18869447cce0SAndrew Trick /// should not expand the S set to include D regs.
pruneUnitSets()1887739a0038SAndrew Trick void CodeGenRegBank::pruneUnitSets() {
1888739a0038SAndrew Trick   assert(RegClassUnitSets.empty() && "this invalidates RegClassUnitSets");
1889739a0038SAndrew Trick 
1890739a0038SAndrew Trick   // Form an equivalence class of UnitSets with no significant difference.
1891a5eee987SAndrew Trick   std::vector<unsigned> SuperSetIDs;
1892739a0038SAndrew Trick   for (unsigned SubIdx = 0, EndIdx = RegUnitSets.size();
1893739a0038SAndrew Trick        SubIdx != EndIdx; ++SubIdx) {
1894739a0038SAndrew Trick     const RegUnitSet &SubSet = RegUnitSets[SubIdx];
18950d94c73cSAndrew Trick     unsigned SuperIdx = 0;
18960d94c73cSAndrew Trick     for (; SuperIdx != EndIdx; ++SuperIdx) {
1897739a0038SAndrew Trick       if (SuperIdx == SubIdx)
1898739a0038SAndrew Trick         continue;
1899a5eee987SAndrew Trick 
19009447cce0SAndrew Trick       unsigned UnitWeight = RegUnits[SubSet.Units[0]].Weight;
1901a5eee987SAndrew Trick       const RegUnitSet &SuperSet = RegUnitSets[SuperIdx];
1902a5eee987SAndrew Trick       if (isRegUnitSubSet(SubSet.Units, SuperSet.Units)
19039447cce0SAndrew Trick           && (SubSet.Units.size() + 3 > SuperSet.Units.size())
19049447cce0SAndrew Trick           && UnitWeight == RegUnits[SuperSet.Units[0]].Weight
19059447cce0SAndrew Trick           && UnitWeight == RegUnits[SuperSet.Units.back()].Weight) {
1906d34e60caSNicola Zaghen         LLVM_DEBUG(dbgs() << "UnitSet " << SubIdx << " subsumed by " << SuperIdx
1907301dd8d7SAndrew Trick                           << "\n");
1908167cbd21SMatthias Braun         // We can pick any of the set names for the merged set. Go for the
1909167cbd21SMatthias Braun         // shortest one to avoid picking the name of one of the classes that are
1910167cbd21SMatthias Braun         // artificially created by tablegen. So "FPR128_lo" instead of
1911167cbd21SMatthias Braun         // "QQQQ_with_qsub3_in_FPR128_lo".
1912167cbd21SMatthias Braun         if (RegUnitSets[SubIdx].Name.size() < RegUnitSets[SuperIdx].Name.size())
1913167cbd21SMatthias Braun           RegUnitSets[SuperIdx].Name = RegUnitSets[SubIdx].Name;
19140d94c73cSAndrew Trick         break;
1915739a0038SAndrew Trick       }
1916739a0038SAndrew Trick     }
1917a5eee987SAndrew Trick     if (SuperIdx == EndIdx)
1918a5eee987SAndrew Trick       SuperSetIDs.push_back(SubIdx);
1919a5eee987SAndrew Trick   }
1920a5eee987SAndrew Trick   // Populate PrunedUnitSets with each equivalence class's superset.
1921a5eee987SAndrew Trick   std::vector<RegUnitSet> PrunedUnitSets(SuperSetIDs.size());
1922a5eee987SAndrew Trick   for (unsigned i = 0, e = SuperSetIDs.size(); i != e; ++i) {
1923a5eee987SAndrew Trick     unsigned SuperIdx = SuperSetIDs[i];
1924a5eee987SAndrew Trick     PrunedUnitSets[i].Name = RegUnitSets[SuperIdx].Name;
1925a5eee987SAndrew Trick     PrunedUnitSets[i].Units.swap(RegUnitSets[SuperIdx].Units);
1926739a0038SAndrew Trick   }
1927739a0038SAndrew Trick   RegUnitSets.swap(PrunedUnitSets);
1928739a0038SAndrew Trick }
1929739a0038SAndrew Trick 
1930739a0038SAndrew Trick // Create a RegUnitSet for each RegClass that contains all units in the class
1931739a0038SAndrew Trick // including adopted units that are necessary to model register pressure. Then
1932739a0038SAndrew Trick // iteratively compute RegUnitSets such that the union of any two overlapping
1933739a0038SAndrew Trick // RegUnitSets is repreresented.
1934739a0038SAndrew Trick //
1935739a0038SAndrew Trick // RegisterInfoEmitter will map each RegClass to its RegUnitClass and any
1936739a0038SAndrew Trick // RegUnitSet that is a superset of that RegUnitClass.
computeRegUnitSets()1937739a0038SAndrew Trick void CodeGenRegBank::computeRegUnitSets() {
1938301dd8d7SAndrew Trick   assert(RegUnitSets.empty() && "dirty RegUnitSets");
1939739a0038SAndrew Trick 
1940739a0038SAndrew Trick   // Compute a unique RegUnitSet for each RegClass.
1941c0bb5cabSDavid Blaikie   auto &RegClasses = getRegClasses();
1942dacea4bcSDavid Blaikie   for (auto &RC : RegClasses) {
19438e760e10SStanislav Mekhanoshin     if (!RC.Allocatable || RC.Artificial || !RC.GeneratePressureSet)
19440d94c73cSAndrew Trick       continue;
1945739a0038SAndrew Trick 
1946739a0038SAndrew Trick     // Speculatively grow the RegUnitSets to hold the new set.
1947739a0038SAndrew Trick     RegUnitSets.resize(RegUnitSets.size() + 1);
1948dacea4bcSDavid Blaikie     RegUnitSets.back().Name = RC.getName();
19497d52db98SAndrew Trick 
19507d52db98SAndrew Trick     // Compute a sorted list of units in this class.
1951eb0c510eSKrzysztof Parzyszek     RC.buildRegUnitSet(*this, RegUnitSets.back().Units);
1952739a0038SAndrew Trick 
1953739a0038SAndrew Trick     // Find an existing RegUnitSet.
1954739a0038SAndrew Trick     std::vector<RegUnitSet>::const_iterator SetI =
1955739a0038SAndrew Trick       findRegUnitSet(RegUnitSets, RegUnitSets.back());
1956b6d0bd48SBenjamin Kramer     if (SetI != std::prev(RegUnitSets.end()))
1957739a0038SAndrew Trick       RegUnitSets.pop_back();
1958739a0038SAndrew Trick   }
1959739a0038SAndrew Trick 
196040ddde5dSChristudasan Devadasan   if (RegUnitSets.empty())
196140ddde5dSChristudasan Devadasan     PrintFatalError("RegUnitSets cannot be empty!");
196240ddde5dSChristudasan Devadasan 
1963d34e60caSNicola Zaghen   LLVM_DEBUG(dbgs() << "\nBefore pruning:\n"; for (unsigned USIdx = 0,
1964d34e60caSNicola Zaghen                                                    USEnd = RegUnitSets.size();
1965301dd8d7SAndrew Trick                                                    USIdx < USEnd; ++USIdx) {
1966d34e60caSNicola Zaghen     dbgs() << "UnitSet " << USIdx << " " << RegUnitSets[USIdx].Name << ":";
196749cf4675SDavid Blaikie     for (auto &U : RegUnitSets[USIdx].Units)
196846a0392cSKrzysztof Parzyszek       printRegUnitName(U);
1969301dd8d7SAndrew Trick     dbgs() << "\n";
1970301dd8d7SAndrew Trick   });
1971301dd8d7SAndrew Trick 
1972739a0038SAndrew Trick   // Iteratively prune unit sets.
1973739a0038SAndrew Trick   pruneUnitSets();
1974739a0038SAndrew Trick 
1975d34e60caSNicola Zaghen   LLVM_DEBUG(dbgs() << "\nBefore union:\n"; for (unsigned USIdx = 0,
1976d34e60caSNicola Zaghen                                                  USEnd = RegUnitSets.size();
1977301dd8d7SAndrew Trick                                                  USIdx < USEnd; ++USIdx) {
1978d34e60caSNicola Zaghen     dbgs() << "UnitSet " << USIdx << " " << RegUnitSets[USIdx].Name << ":";
197949cf4675SDavid Blaikie     for (auto &U : RegUnitSets[USIdx].Units)
198046a0392cSKrzysztof Parzyszek       printRegUnitName(U);
1981301dd8d7SAndrew Trick     dbgs() << "\n";
1982d34e60caSNicola Zaghen   } dbgs() << "\nUnion sets:\n");
1983301dd8d7SAndrew Trick 
1984739a0038SAndrew Trick   // Iterate over all unit sets, including new ones added by this loop.
1985739a0038SAndrew Trick   unsigned NumRegUnitSubSets = RegUnitSets.size();
1986739a0038SAndrew Trick   for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) {
1987739a0038SAndrew Trick     // In theory, this is combinatorial. In practice, it needs to be bounded
1988739a0038SAndrew Trick     // by a small number of sets for regpressure to be efficient.
1989739a0038SAndrew Trick     // If the assert is hit, we need to implement pruning.
1990739a0038SAndrew Trick     assert(Idx < (2*NumRegUnitSubSets) && "runaway unit set inference");
1991739a0038SAndrew Trick 
1992739a0038SAndrew Trick     // Compare new sets with all original classes.
1993f8b1a666SAndrew Trick     for (unsigned SearchIdx = (Idx >= NumRegUnitSubSets) ? 0 : Idx+1;
1994739a0038SAndrew Trick          SearchIdx != EndIdx; ++SearchIdx) {
1995739a0038SAndrew Trick       std::set<unsigned> Intersection;
1996739a0038SAndrew Trick       std::set_intersection(RegUnitSets[Idx].Units.begin(),
1997739a0038SAndrew Trick                             RegUnitSets[Idx].Units.end(),
1998739a0038SAndrew Trick                             RegUnitSets[SearchIdx].Units.begin(),
1999739a0038SAndrew Trick                             RegUnitSets[SearchIdx].Units.end(),
2000739a0038SAndrew Trick                             std::inserter(Intersection, Intersection.begin()));
2001739a0038SAndrew Trick       if (Intersection.empty())
2002739a0038SAndrew Trick         continue;
2003739a0038SAndrew Trick 
2004739a0038SAndrew Trick       // Speculatively grow the RegUnitSets to hold the new set.
2005739a0038SAndrew Trick       RegUnitSets.resize(RegUnitSets.size() + 1);
2006739a0038SAndrew Trick       RegUnitSets.back().Name =
2007b2a958a0SStanislav Mekhanoshin         RegUnitSets[Idx].Name + "_with_" + RegUnitSets[SearchIdx].Name;
2008739a0038SAndrew Trick 
2009739a0038SAndrew Trick       std::set_union(RegUnitSets[Idx].Units.begin(),
2010739a0038SAndrew Trick                      RegUnitSets[Idx].Units.end(),
2011739a0038SAndrew Trick                      RegUnitSets[SearchIdx].Units.begin(),
2012739a0038SAndrew Trick                      RegUnitSets[SearchIdx].Units.end(),
2013739a0038SAndrew Trick                      std::inserter(RegUnitSets.back().Units,
2014739a0038SAndrew Trick                                    RegUnitSets.back().Units.begin()));
2015739a0038SAndrew Trick 
2016739a0038SAndrew Trick       // Find an existing RegUnitSet, or add the union to the unique sets.
2017739a0038SAndrew Trick       std::vector<RegUnitSet>::const_iterator SetI =
2018739a0038SAndrew Trick         findRegUnitSet(RegUnitSets, RegUnitSets.back());
2019b6d0bd48SBenjamin Kramer       if (SetI != std::prev(RegUnitSets.end()))
2020739a0038SAndrew Trick         RegUnitSets.pop_back();
20219447cce0SAndrew Trick       else {
2022d34e60caSNicola Zaghen         LLVM_DEBUG(dbgs() << "UnitSet " << RegUnitSets.size() - 1 << " "
2023d34e60caSNicola Zaghen                           << RegUnitSets.back().Name << ":";
2024d34e60caSNicola Zaghen                    for (auto &U
2025d34e60caSNicola Zaghen                         : RegUnitSets.back().Units) printRegUnitName(U);
20269447cce0SAndrew Trick                    dbgs() << "\n";);
20279447cce0SAndrew Trick       }
2028739a0038SAndrew Trick     }
2029739a0038SAndrew Trick   }
2030739a0038SAndrew Trick 
20310d94c73cSAndrew Trick   // Iteratively prune unit sets after inferring supersets.
2032739a0038SAndrew Trick   pruneUnitSets();
2033739a0038SAndrew Trick 
2034d34e60caSNicola Zaghen   LLVM_DEBUG(
2035d34e60caSNicola Zaghen       dbgs() << "\n"; for (unsigned USIdx = 0, USEnd = RegUnitSets.size();
2036301dd8d7SAndrew Trick                            USIdx < USEnd; ++USIdx) {
2037d34e60caSNicola Zaghen         dbgs() << "UnitSet " << USIdx << " " << RegUnitSets[USIdx].Name << ":";
203849cf4675SDavid Blaikie         for (auto &U : RegUnitSets[USIdx].Units)
203946a0392cSKrzysztof Parzyszek           printRegUnitName(U);
2040301dd8d7SAndrew Trick         dbgs() << "\n";
2041301dd8d7SAndrew Trick       });
2042301dd8d7SAndrew Trick 
2043739a0038SAndrew Trick   // For each register class, list the UnitSets that are supersets.
2044c0bb5cabSDavid Blaikie   RegClassUnitSets.resize(RegClasses.size());
2045c0bb5cabSDavid Blaikie   int RCIdx = -1;
2046dacea4bcSDavid Blaikie   for (auto &RC : RegClasses) {
2047c0bb5cabSDavid Blaikie     ++RCIdx;
2048dacea4bcSDavid Blaikie     if (!RC.Allocatable)
20490d94c73cSAndrew Trick       continue;
20500d94c73cSAndrew Trick 
2051739a0038SAndrew Trick     // Recompute the sorted list of units in this class.
2052301dd8d7SAndrew Trick     std::vector<unsigned> RCRegUnits;
2053eb0c510eSKrzysztof Parzyszek     RC.buildRegUnitSet(*this, RCRegUnits);
2054739a0038SAndrew Trick 
2055739a0038SAndrew Trick     // Don't increase pressure for unallocatable regclasses.
2056301dd8d7SAndrew Trick     if (RCRegUnits.empty())
2057739a0038SAndrew Trick       continue;
2058739a0038SAndrew Trick 
2059d34e60caSNicola Zaghen     LLVM_DEBUG(dbgs() << "RC " << RC.getName() << " Units:\n";
2060d34e60caSNicola Zaghen                for (auto U
2061d34e60caSNicola Zaghen                     : RCRegUnits) printRegUnitName(U);
2062301dd8d7SAndrew Trick                dbgs() << "\n  UnitSetIDs:");
2063301dd8d7SAndrew Trick 
2064739a0038SAndrew Trick     // Find all supersets.
2065739a0038SAndrew Trick     for (unsigned USIdx = 0, USEnd = RegUnitSets.size();
2066739a0038SAndrew Trick          USIdx != USEnd; ++USIdx) {
2067301dd8d7SAndrew Trick       if (isRegUnitSubSet(RCRegUnits, RegUnitSets[USIdx].Units)) {
2068d34e60caSNicola Zaghen         LLVM_DEBUG(dbgs() << " " << USIdx);
2069739a0038SAndrew Trick         RegClassUnitSets[RCIdx].push_back(USIdx);
2070739a0038SAndrew Trick       }
2071301dd8d7SAndrew Trick     }
2072d34e60caSNicola Zaghen     LLVM_DEBUG(dbgs() << "\n");
207340ddde5dSChristudasan Devadasan     assert((!RegClassUnitSets[RCIdx].empty() || !RC.GeneratePressureSet) &&
207440ddde5dSChristudasan Devadasan            "missing unit set for regclass");
2075739a0038SAndrew Trick   }
2076510e606eSAndrew Trick 
2077510e606eSAndrew Trick   // For each register unit, ensure that we have the list of UnitSets that
2078510e606eSAndrew Trick   // contain the unit. Normally, this matches an existing list of UnitSets for a
2079510e606eSAndrew Trick   // register class. If not, we create a new entry in RegClassUnitSets as a
2080510e606eSAndrew Trick   // "fake" register class.
2081510e606eSAndrew Trick   for (unsigned UnitIdx = 0, UnitEnd = NumNativeRegUnits;
2082510e606eSAndrew Trick        UnitIdx < UnitEnd; ++UnitIdx) {
2083510e606eSAndrew Trick     std::vector<unsigned> RUSets;
2084510e606eSAndrew Trick     for (unsigned i = 0, e = RegUnitSets.size(); i != e; ++i) {
2085510e606eSAndrew Trick       RegUnitSet &RUSet = RegUnitSets[i];
20860d955d0bSDavid Majnemer       if (!is_contained(RUSet.Units, UnitIdx))
2087510e606eSAndrew Trick         continue;
2088510e606eSAndrew Trick       RUSets.push_back(i);
2089510e606eSAndrew Trick     }
2090510e606eSAndrew Trick     unsigned RCUnitSetsIdx = 0;
2091510e606eSAndrew Trick     for (unsigned e = RegClassUnitSets.size();
2092510e606eSAndrew Trick          RCUnitSetsIdx != e; ++RCUnitSetsIdx) {
2093510e606eSAndrew Trick       if (RegClassUnitSets[RCUnitSetsIdx] == RUSets) {
2094510e606eSAndrew Trick         break;
2095510e606eSAndrew Trick       }
2096510e606eSAndrew Trick     }
2097510e606eSAndrew Trick     RegUnits[UnitIdx].RegClassUnitSetsIdx = RCUnitSetsIdx;
2098510e606eSAndrew Trick     if (RCUnitSetsIdx == RegClassUnitSets.size()) {
2099510e606eSAndrew Trick       // Create a new list of UnitSets as a "fake" register class.
2100510e606eSAndrew Trick       RegClassUnitSets.resize(RCUnitSetsIdx + 1);
2101510e606eSAndrew Trick       RegClassUnitSets[RCUnitSetsIdx].swap(RUSets);
2102510e606eSAndrew Trick     }
2103510e606eSAndrew Trick   }
2104739a0038SAndrew Trick }
2105739a0038SAndrew Trick 
computeRegUnitLaneMasks()2106755f8b18SMatthias Braun void CodeGenRegBank::computeRegUnitLaneMasks() {
2107755f8b18SMatthias Braun   for (auto &Register : Registers) {
2108755f8b18SMatthias Braun     // Create an initial lane mask for all register units.
2109755f8b18SMatthias Braun     const auto &RegUnits = Register.getRegUnits();
211091b5cf84SKrzysztof Parzyszek     CodeGenRegister::RegUnitLaneMaskList
211191b5cf84SKrzysztof Parzyszek         RegUnitLaneMasks(RegUnits.count(), LaneBitmask::getNone());
2112755f8b18SMatthias Braun     // Iterate through SubRegisters.
2113755f8b18SMatthias Braun     typedef CodeGenRegister::SubRegMap SubRegMap;
2114755f8b18SMatthias Braun     const SubRegMap &SubRegs = Register.getSubRegs();
2115e6cf3d64SCoelacanthus     for (auto S : SubRegs) {
2116e6cf3d64SCoelacanthus       CodeGenRegister *SubReg = S.second;
2117755f8b18SMatthias Braun       // Ignore non-leaf subregisters, their lane masks are fully covered by
2118755f8b18SMatthias Braun       // the leaf subregisters anyway.
2119a3fe70d2SEugene Zelenko       if (!SubReg->getSubRegs().empty())
2120755f8b18SMatthias Braun         continue;
2121e6cf3d64SCoelacanthus       CodeGenSubRegIndex *SubRegIndex = S.first;
2122e6cf3d64SCoelacanthus       const CodeGenRegister *SubRegister = S.second;
212391b5cf84SKrzysztof Parzyszek       LaneBitmask LaneMask = SubRegIndex->LaneMask;
2124755f8b18SMatthias Braun       // Distribute LaneMask to Register Units touched.
21256b1aa5f5SRichard Trieu       for (unsigned SUI : SubRegister->getRegUnits()) {
2126755f8b18SMatthias Braun         bool Found = false;
2127a366d7b2SOwen Anderson         unsigned u = 0;
2128a366d7b2SOwen Anderson         for (unsigned RU : RegUnits) {
2129a366d7b2SOwen Anderson           if (SUI == RU) {
2130755f8b18SMatthias Braun             RegUnitLaneMasks[u] |= LaneMask;
2131755f8b18SMatthias Braun             assert(!Found);
2132755f8b18SMatthias Braun             Found = true;
2133755f8b18SMatthias Braun           }
2134a366d7b2SOwen Anderson           ++u;
2135755f8b18SMatthias Braun         }
213696e68a0cSYaron Keren         (void)Found;
2137755f8b18SMatthias Braun         assert(Found);
2138755f8b18SMatthias Braun       }
2139755f8b18SMatthias Braun     }
2140755f8b18SMatthias Braun     Register.setRegUnitLaneMasks(RegUnitLaneMasks);
2141755f8b18SMatthias Braun   }
2142755f8b18SMatthias Braun }
2143755f8b18SMatthias Braun 
computeDerivedInfo()214484bd44ebSJakob Stoklund Olesen void CodeGenRegBank::computeDerivedInfo() {
214584bd44ebSJakob Stoklund Olesen   computeComposites();
2146d01627b2SMatthias Braun   computeSubRegLaneMasks();
21471d7a2c57SAndrew Trick 
21481d7a2c57SAndrew Trick   // Compute a weight for each register unit created during getSubRegs.
21491d7a2c57SAndrew Trick   // This may create adopted register units (with unit # >= NumNativeRegUnits).
21501d7a2c57SAndrew Trick   computeRegUnitWeights();
2151739a0038SAndrew Trick 
2152739a0038SAndrew Trick   // Compute a unique set of RegUnitSets. One for each RegClass and inferred
2153739a0038SAndrew Trick   // supersets for the union of overlapping sets.
2154739a0038SAndrew Trick   computeRegUnitSets();
21553aacca46SAndrew Trick 
2156755f8b18SMatthias Braun   computeRegUnitLaneMasks();
2157755f8b18SMatthias Braun 
215839d1fad5SMatthias Braun   // Compute register class HasDisjunctSubRegs/CoveredBySubRegs flag.
2159a25e13aaSMatthias Braun   for (CodeGenRegisterClass &RC : RegClasses) {
2160a25e13aaSMatthias Braun     RC.HasDisjunctSubRegs = false;
216139d1fad5SMatthias Braun     RC.CoveredBySubRegs = true;
216239d1fad5SMatthias Braun     for (const CodeGenRegister *Reg : RC.getMembers()) {
2163a25e13aaSMatthias Braun       RC.HasDisjunctSubRegs |= Reg->HasDisjunctSubRegs;
216439d1fad5SMatthias Braun       RC.CoveredBySubRegs &= Reg->CoveredBySubRegs;
216539d1fad5SMatthias Braun     }
2166a25e13aaSMatthias Braun   }
2167a25e13aaSMatthias Braun 
21683aacca46SAndrew Trick   // Get the weight of each set.
21693aacca46SAndrew Trick   for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx)
21703aacca46SAndrew Trick     RegUnitSets[Idx].Weight = getRegUnitSetWeight(RegUnitSets[Idx].Units);
21713aacca46SAndrew Trick 
21723aacca46SAndrew Trick   // Find the order of each set.
21733aacca46SAndrew Trick   RegUnitSetOrder.reserve(RegUnitSets.size());
21743aacca46SAndrew Trick   for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx)
21753aacca46SAndrew Trick     RegUnitSetOrder.push_back(Idx);
21763aacca46SAndrew Trick 
2177efd94c56SFangrui Song   llvm::stable_sort(RegUnitSetOrder, [this](unsigned ID1, unsigned ID2) {
21783a377bceSBenjamin Kramer     return getRegPressureSet(ID1).Units.size() <
21793a377bceSBenjamin Kramer            getRegPressureSet(ID2).Units.size();
21803a377bceSBenjamin Kramer   });
21813aacca46SAndrew Trick   for (unsigned Idx = 0, EndIdx = RegUnitSets.size(); Idx != EndIdx; ++Idx) {
21823aacca46SAndrew Trick     RegUnitSets[RegUnitSetOrder[Idx]].Order = Idx;
21833aacca46SAndrew Trick   }
218484bd44ebSJakob Stoklund Olesen }
218584bd44ebSJakob Stoklund Olesen 
2186c0f97e3dSJakob Stoklund Olesen //
2187c0f97e3dSJakob Stoklund Olesen // Synthesize missing register class intersections.
2188c0f97e3dSJakob Stoklund Olesen //
2189c0f97e3dSJakob Stoklund Olesen // Make sure that sub-classes of RC exists such that getCommonSubClass(RC, X)
2190c0f97e3dSJakob Stoklund Olesen // returns a maximal register class for all X.
2191c0f97e3dSJakob Stoklund Olesen //
inferCommonSubClass(CodeGenRegisterClass * RC)2192c0f97e3dSJakob Stoklund Olesen void CodeGenRegBank::inferCommonSubClass(CodeGenRegisterClass *RC) {
2193dacea4bcSDavid Blaikie   assert(!RegClasses.empty());
2194dacea4bcSDavid Blaikie   // Stash the iterator to the last element so that this loop doesn't visit
2195dacea4bcSDavid Blaikie   // elements added by the getOrCreateSubClass call within it.
2196dacea4bcSDavid Blaikie   for (auto I = RegClasses.begin(), E = std::prev(RegClasses.end());
2197dacea4bcSDavid Blaikie        I != std::next(E); ++I) {
2198c0f97e3dSJakob Stoklund Olesen     CodeGenRegisterClass *RC1 = RC;
2199dacea4bcSDavid Blaikie     CodeGenRegisterClass *RC2 = &*I;
2200c0f97e3dSJakob Stoklund Olesen     if (RC1 == RC2)
2201c0f97e3dSJakob Stoklund Olesen       continue;
2202c0f97e3dSJakob Stoklund Olesen 
2203c0f97e3dSJakob Stoklund Olesen     // Compute the set intersection of RC1 and RC2.
2204be2edf30SOwen Anderson     const CodeGenRegister::Vec &Memb1 = RC1->getMembers();
2205be2edf30SOwen Anderson     const CodeGenRegister::Vec &Memb2 = RC2->getMembers();
2206be2edf30SOwen Anderson     CodeGenRegister::Vec Intersection;
2207d5aecb94SBenjamin Kramer     std::set_intersection(Memb1.begin(), Memb1.end(), Memb2.begin(),
2208d5aecb94SBenjamin Kramer                           Memb2.end(),
2209d5aecb94SBenjamin Kramer                           std::inserter(Intersection, Intersection.begin()),
2210d5aecb94SBenjamin Kramer                           deref<std::less<>>());
2211c0f97e3dSJakob Stoklund Olesen 
2212c0f97e3dSJakob Stoklund Olesen     // Skip disjoint class pairs.
2213c0f97e3dSJakob Stoklund Olesen     if (Intersection.empty())
2214c0f97e3dSJakob Stoklund Olesen       continue;
2215c0f97e3dSJakob Stoklund Olesen 
2216c0f97e3dSJakob Stoklund Olesen     // If RC1 and RC2 have different spill sizes or alignments, use the
2217779d98e1SKrzysztof Parzyszek     // stricter one for sub-classing.  If they are equal, prefer RC1.
2218779d98e1SKrzysztof Parzyszek     if (RC2->RSI.hasStricterSpillThan(RC1->RSI))
2219c0f97e3dSJakob Stoklund Olesen       std::swap(RC1, RC2);
2220c0f97e3dSJakob Stoklund Olesen 
2221c0f97e3dSJakob Stoklund Olesen     getOrCreateSubClass(RC1, &Intersection,
2222c0f97e3dSJakob Stoklund Olesen                         RC1->getName() + "_and_" + RC2->getName());
2223c0f97e3dSJakob Stoklund Olesen   }
2224c0f97e3dSJakob Stoklund Olesen }
2225c0f97e3dSJakob Stoklund Olesen 
222603efe84dSJakob Stoklund Olesen //
22276a5f0a19SJakob Stoklund Olesen // Synthesize missing sub-classes for getSubClassWithSubReg().
22286a5f0a19SJakob Stoklund Olesen //
22296a5f0a19SJakob Stoklund Olesen // Make sure that the set of registers in RC with a given SubIdx sub-register
22306a5f0a19SJakob Stoklund Olesen // form a register class.  Update RC->SubClassWithSubReg.
22316a5f0a19SJakob Stoklund Olesen //
inferSubClassWithSubReg(CodeGenRegisterClass * RC)22326a5f0a19SJakob Stoklund Olesen void CodeGenRegBank::inferSubClassWithSubReg(CodeGenRegisterClass *RC) {
22336a5f0a19SJakob Stoklund Olesen   // Map SubRegIndex to set of registers in RC supporting that SubRegIndex.
2234be2edf30SOwen Anderson   typedef std::map<const CodeGenSubRegIndex *, CodeGenRegister::Vec,
2235d5aecb94SBenjamin Kramer                    deref<std::less<>>>
2236d5aecb94SBenjamin Kramer       SubReg2SetMap;
223703efe84dSJakob Stoklund Olesen 
223803efe84dSJakob Stoklund Olesen   // Compute the set of registers supporting each SubRegIndex.
223903efe84dSJakob Stoklund Olesen   SubReg2SetMap SRSets;
2240be2edf30SOwen Anderson   for (const auto R : RC->getMembers()) {
2241eb0c510eSKrzysztof Parzyszek     if (R->Artificial)
2242eb0c510eSKrzysztof Parzyszek       continue;
2243be2edf30SOwen Anderson     const CodeGenRegister::SubRegMap &SRM = R->getSubRegs();
2244e6cf3d64SCoelacanthus     for (auto I : SRM) {
2245e6cf3d64SCoelacanthus       if (!I.first->Artificial)
2246e6cf3d64SCoelacanthus         SRSets[I.first].push_back(R);
224703efe84dSJakob Stoklund Olesen     }
2248eb0c510eSKrzysztof Parzyszek   }
224903efe84dSJakob Stoklund Olesen 
2250be2edf30SOwen Anderson   for (auto I : SRSets)
2251be2edf30SOwen Anderson     sortAndUniqueRegisters(I.second);
2252be2edf30SOwen Anderson 
225303efe84dSJakob Stoklund Olesen   // Find matching classes for all SRSets entries.  Iterate in SubRegIndex
225403efe84dSJakob Stoklund Olesen   // numerical order to visit synthetic indices last.
22558f25d3bcSDavid Blaikie   for (const auto &SubIdx : SubRegIndices) {
2256eb0c510eSKrzysztof Parzyszek     if (SubIdx.Artificial)
2257eb0c510eSKrzysztof Parzyszek       continue;
22585be6699cSDavid Blaikie     SubReg2SetMap::const_iterator I = SRSets.find(&SubIdx);
225903efe84dSJakob Stoklund Olesen     // Unsupported SubRegIndex. Skip it.
226003efe84dSJakob Stoklund Olesen     if (I == SRSets.end())
226103efe84dSJakob Stoklund Olesen       continue;
22623a541b04SJakob Stoklund Olesen     // In most cases, all RC registers support the SubRegIndex.
22636a5f0a19SJakob Stoklund Olesen     if (I->second.size() == RC->getMembers().size()) {
22645be6699cSDavid Blaikie       RC->setSubClassWithSubReg(&SubIdx, RC);
226503efe84dSJakob Stoklund Olesen       continue;
22663a541b04SJakob Stoklund Olesen     }
226703efe84dSJakob Stoklund Olesen     // This is a real subset.  See if we have a matching class.
22687ebc6b05SJakob Stoklund Olesen     CodeGenRegisterClass *SubRC =
22696a5f0a19SJakob Stoklund Olesen       getOrCreateSubClass(RC, &I->second,
22706a5f0a19SJakob Stoklund Olesen                           RC->getName() + "_with_" + I->first->getName());
22715be6699cSDavid Blaikie     RC->setSubClassWithSubReg(&SubIdx, SubRC);
22726a5f0a19SJakob Stoklund Olesen   }
227303efe84dSJakob Stoklund Olesen }
2274c0f97e3dSJakob Stoklund Olesen 
22756a5f0a19SJakob Stoklund Olesen //
2276b92f557cSJakob Stoklund Olesen // Synthesize missing sub-classes of RC for getMatchingSuperRegClass().
2277b92f557cSJakob Stoklund Olesen //
2278b92f557cSJakob Stoklund Olesen // Create sub-classes of RC such that getMatchingSuperRegClass(RC, SubIdx, X)
2279b92f557cSJakob Stoklund Olesen // has a maximal result for any SubIdx and any X >= FirstSubRegRC.
2280b92f557cSJakob Stoklund Olesen //
2281b92f557cSJakob Stoklund Olesen 
inferMatchingSuperRegClass(CodeGenRegisterClass * RC,std::list<CodeGenRegisterClass>::iterator FirstSubRegRC)2282b92f557cSJakob Stoklund Olesen void CodeGenRegBank::inferMatchingSuperRegClass(CodeGenRegisterClass *RC,
22830bc23e33SDavid Blaikie                                                 std::list<CodeGenRegisterClass>::iterator FirstSubRegRC) {
2284b92f557cSJakob Stoklund Olesen   SmallVector<std::pair<const CodeGenRegister*,
2285b92f557cSJakob Stoklund Olesen                         const CodeGenRegister*>, 16> SSPairs;
228650ecd0ffSJakob Stoklund Olesen   BitVector TopoSigs(getNumTopoSigs());
2287b92f557cSJakob Stoklund Olesen 
2288b92f557cSJakob Stoklund Olesen   // Iterate in SubRegIndex numerical order to visit synthetic indices last.
22898f25d3bcSDavid Blaikie   for (auto &SubIdx : SubRegIndices) {
2290b92f557cSJakob Stoklund Olesen     // Skip indexes that aren't fully supported by RC's registers. This was
2291b92f557cSJakob Stoklund Olesen     // computed by inferSubClassWithSubReg() above which should have been
2292b92f557cSJakob Stoklund Olesen     // called first.
22935be6699cSDavid Blaikie     if (RC->getSubClassWithSubReg(&SubIdx) != RC)
2294b92f557cSJakob Stoklund Olesen       continue;
2295b92f557cSJakob Stoklund Olesen 
2296b92f557cSJakob Stoklund Olesen     // Build list of (Super, Sub) pairs for this SubIdx.
2297b92f557cSJakob Stoklund Olesen     SSPairs.clear();
229850ecd0ffSJakob Stoklund Olesen     TopoSigs.reset();
2299be2edf30SOwen Anderson     for (const auto Super : RC->getMembers()) {
23005be6699cSDavid Blaikie       const CodeGenRegister *Sub = Super->getSubRegs().find(&SubIdx)->second;
2301b92f557cSJakob Stoklund Olesen       assert(Sub && "Missing sub-register");
2302b92f557cSJakob Stoklund Olesen       SSPairs.push_back(std::make_pair(Super, Sub));
230350ecd0ffSJakob Stoklund Olesen       TopoSigs.set(Sub->getTopoSig());
2304b92f557cSJakob Stoklund Olesen     }
2305b92f557cSJakob Stoklund Olesen 
2306b92f557cSJakob Stoklund Olesen     // Iterate over sub-register class candidates.  Ignore classes created by
2307b92f557cSJakob Stoklund Olesen     // this loop. They will never be useful.
23080bc23e33SDavid Blaikie     // Store an iterator to the last element (not end) so that this loop doesn't
23090bc23e33SDavid Blaikie     // visit newly inserted elements.
2310dacea4bcSDavid Blaikie     assert(!RegClasses.empty());
23110bc23e33SDavid Blaikie     for (auto I = FirstSubRegRC, E = std::prev(RegClasses.end());
2312dacea4bcSDavid Blaikie          I != std::next(E); ++I) {
2313dacea4bcSDavid Blaikie       CodeGenRegisterClass &SubRC = *I;
2314fd974949SKrzysztof Parzyszek       if (SubRC.Artificial)
2315fd974949SKrzysztof Parzyszek         continue;
231650ecd0ffSJakob Stoklund Olesen       // Topological shortcut: SubRC members have the wrong shape.
2317c0bb5cabSDavid Blaikie       if (!TopoSigs.anyCommon(SubRC.getTopoSigs()))
231850ecd0ffSJakob Stoklund Olesen         continue;
2319b92f557cSJakob Stoklund Olesen       // Compute the subset of RC that maps into SubRC.
2320be2edf30SOwen Anderson       CodeGenRegister::Vec SubSetVec;
2321b92f557cSJakob Stoklund Olesen       for (unsigned i = 0, e = SSPairs.size(); i != e; ++i)
2322c0bb5cabSDavid Blaikie         if (SubRC.contains(SSPairs[i].second))
2323be2edf30SOwen Anderson           SubSetVec.push_back(SSPairs[i].first);
2324be2edf30SOwen Anderson 
2325be2edf30SOwen Anderson       if (SubSetVec.empty())
2326b92f557cSJakob Stoklund Olesen         continue;
2327be2edf30SOwen Anderson 
2328b92f557cSJakob Stoklund Olesen       // RC injects completely into SubRC.
2329be2edf30SOwen Anderson       sortAndUniqueRegisters(SubSetVec);
2330be2edf30SOwen Anderson       if (SubSetVec.size() == SSPairs.size()) {
2331c0bb5cabSDavid Blaikie         SubRC.addSuperRegClass(&SubIdx, RC);
2332b92f557cSJakob Stoklund Olesen         continue;
2333c7b437aeSJakob Stoklund Olesen       }
2334be2edf30SOwen Anderson 
2335b92f557cSJakob Stoklund Olesen       // Only a subset of RC maps into SubRC. Make sure it is represented by a
2336b92f557cSJakob Stoklund Olesen       // class.
2337be2edf30SOwen Anderson       getOrCreateSubClass(RC, &SubSetVec, RC->getName() + "_with_" +
23385be6699cSDavid Blaikie                                           SubIdx.getName() + "_in_" +
2339c0bb5cabSDavid Blaikie                                           SubRC.getName());
2340b92f557cSJakob Stoklund Olesen     }
2341b92f557cSJakob Stoklund Olesen   }
2342b92f557cSJakob Stoklund Olesen }
2343b92f557cSJakob Stoklund Olesen 
2344b92f557cSJakob Stoklund Olesen //
23456a5f0a19SJakob Stoklund Olesen // Infer missing register classes.
23466a5f0a19SJakob Stoklund Olesen //
computeInferredRegisterClasses()23476a5f0a19SJakob Stoklund Olesen void CodeGenRegBank::computeInferredRegisterClasses() {
23480bc23e33SDavid Blaikie   assert(!RegClasses.empty());
23496a5f0a19SJakob Stoklund Olesen   // When this function is called, the register classes have not been sorted
23506a5f0a19SJakob Stoklund Olesen   // and assigned EnumValues yet.  That means getSubClasses(),
23516a5f0a19SJakob Stoklund Olesen   // getSuperClasses(), and hasSubClass() functions are defunct.
23520bc23e33SDavid Blaikie 
23530bc23e33SDavid Blaikie   // Use one-before-the-end so it doesn't move forward when new elements are
23540bc23e33SDavid Blaikie   // added.
23550bc23e33SDavid Blaikie   auto FirstNewRC = std::prev(RegClasses.end());
23566a5f0a19SJakob Stoklund Olesen 
23576a5f0a19SJakob Stoklund Olesen   // Visit all register classes, including the ones being added by the loop.
2358c0bb5cabSDavid Blaikie   // Watch out for iterator invalidation here.
23590bc23e33SDavid Blaikie   for (auto I = RegClasses.begin(), E = RegClasses.end(); I != E; ++I) {
23600bc23e33SDavid Blaikie     CodeGenRegisterClass *RC = &*I;
2361eb0c510eSKrzysztof Parzyszek     if (RC->Artificial)
2362eb0c510eSKrzysztof Parzyszek       continue;
23636a5f0a19SJakob Stoklund Olesen 
23646a5f0a19SJakob Stoklund Olesen     // Synthesize answers for getSubClassWithSubReg().
23656a5f0a19SJakob Stoklund Olesen     inferSubClassWithSubReg(RC);
23666a5f0a19SJakob Stoklund Olesen 
2367c0f97e3dSJakob Stoklund Olesen     // Synthesize answers for getCommonSubClass().
23686a5f0a19SJakob Stoklund Olesen     inferCommonSubClass(RC);
2369b92f557cSJakob Stoklund Olesen 
2370b92f557cSJakob Stoklund Olesen     // Synthesize answers for getMatchingSuperRegClass().
2371b92f557cSJakob Stoklund Olesen     inferMatchingSuperRegClass(RC);
2372b92f557cSJakob Stoklund Olesen 
2373b92f557cSJakob Stoklund Olesen     // New register classes are created while this loop is running, and we need
2374b92f557cSJakob Stoklund Olesen     // to visit all of them.  I  particular, inferMatchingSuperRegClass needs
2375b92f557cSJakob Stoklund Olesen     // to match old super-register classes with sub-register classes created
2376b92f557cSJakob Stoklund Olesen     // after inferMatchingSuperRegClass was called.  At this point,
2377b92f557cSJakob Stoklund Olesen     // inferMatchingSuperRegClass has checked SuperRC = [0..rci] with SubRC =
2378b92f557cSJakob Stoklund Olesen     // [0..FirstNewRC).  We need to cover SubRC = [FirstNewRC..rci].
23790bc23e33SDavid Blaikie     if (I == FirstNewRC) {
23800bc23e33SDavid Blaikie       auto NextNewRC = std::prev(RegClasses.end());
23810bc23e33SDavid Blaikie       for (auto I2 = RegClasses.begin(), E2 = std::next(FirstNewRC); I2 != E2;
23820bc23e33SDavid Blaikie            ++I2)
23830bc23e33SDavid Blaikie         inferMatchingSuperRegClass(&*I2, E2);
2384b92f557cSJakob Stoklund Olesen       FirstNewRC = NextNewRC;
2385b92f557cSJakob Stoklund Olesen     }
238603efe84dSJakob Stoklund Olesen   }
238703efe84dSJakob Stoklund Olesen }
238803efe84dSJakob Stoklund Olesen 
238922ea424dSJakob Stoklund Olesen /// getRegisterClassForRegister - Find the register class that contains the
239022ea424dSJakob Stoklund Olesen /// specified physical register.  If the register is not in a register class,
239122ea424dSJakob Stoklund Olesen /// return null. If the register is in multiple classes, and the classes have a
239222ea424dSJakob Stoklund Olesen /// superset-subset relationship and the same set of types, return the
239322ea424dSJakob Stoklund Olesen /// superclass.  Otherwise return null.
239422ea424dSJakob Stoklund Olesen const CodeGenRegisterClass*
getRegClassForRegister(Record * R)239522ea424dSJakob Stoklund Olesen CodeGenRegBank::getRegClassForRegister(Record *R) {
2396d7bc5c26SJakob Stoklund Olesen   const CodeGenRegister *Reg = getReg(R);
239724064771SCraig Topper   const CodeGenRegisterClass *FoundRC = nullptr;
2398dacea4bcSDavid Blaikie   for (const auto &RC : getRegClasses()) {
2399d7bc5c26SJakob Stoklund Olesen     if (!RC.contains(Reg))
240022ea424dSJakob Stoklund Olesen       continue;
240122ea424dSJakob Stoklund Olesen 
240222ea424dSJakob Stoklund Olesen     // If this is the first class that contains the register,
240322ea424dSJakob Stoklund Olesen     // make a note of it and go on to the next class.
240422ea424dSJakob Stoklund Olesen     if (!FoundRC) {
240522ea424dSJakob Stoklund Olesen       FoundRC = &RC;
240622ea424dSJakob Stoklund Olesen       continue;
240722ea424dSJakob Stoklund Olesen     }
240822ea424dSJakob Stoklund Olesen 
240922ea424dSJakob Stoklund Olesen     // If a register's classes have different types, return null.
241022ea424dSJakob Stoklund Olesen     if (RC.getValueTypes() != FoundRC->getValueTypes())
241124064771SCraig Topper       return nullptr;
241222ea424dSJakob Stoklund Olesen 
241322ea424dSJakob Stoklund Olesen     // Check to see if the previously found class that contains
241422ea424dSJakob Stoklund Olesen     // the register is a subclass of the current class. If so,
241522ea424dSJakob Stoklund Olesen     // prefer the superclass.
2416d7bc5c26SJakob Stoklund Olesen     if (RC.hasSubClass(FoundRC)) {
241722ea424dSJakob Stoklund Olesen       FoundRC = &RC;
241822ea424dSJakob Stoklund Olesen       continue;
241922ea424dSJakob Stoklund Olesen     }
242022ea424dSJakob Stoklund Olesen 
242122ea424dSJakob Stoklund Olesen     // Check to see if the previously found class that contains
242222ea424dSJakob Stoklund Olesen     // the register is a superclass of the current class. If so,
242322ea424dSJakob Stoklund Olesen     // prefer the superclass.
2424d7bc5c26SJakob Stoklund Olesen     if (FoundRC->hasSubClass(&RC))
242522ea424dSJakob Stoklund Olesen       continue;
242622ea424dSJakob Stoklund Olesen 
242722ea424dSJakob Stoklund Olesen     // Multiple classes, and neither is a superclass of the other.
242822ea424dSJakob Stoklund Olesen     // Return null.
242924064771SCraig Topper     return nullptr;
243022ea424dSJakob Stoklund Olesen   }
243122ea424dSJakob Stoklund Olesen   return FoundRC;
243222ea424dSJakob Stoklund Olesen }
2433c3abb0f6SJakob Stoklund Olesen 
24343e45c702SMatt Arsenault const CodeGenRegisterClass *
getMinimalPhysRegClass(Record * RegRecord,ValueTypeByHwMode * VT)24353e45c702SMatt Arsenault CodeGenRegBank::getMinimalPhysRegClass(Record *RegRecord,
24363e45c702SMatt Arsenault                                        ValueTypeByHwMode *VT) {
24373e45c702SMatt Arsenault   const CodeGenRegister *Reg = getReg(RegRecord);
24383e45c702SMatt Arsenault   const CodeGenRegisterClass *BestRC = nullptr;
24393e45c702SMatt Arsenault   for (const auto &RC : getRegClasses()) {
24403e45c702SMatt Arsenault     if ((!VT || RC.hasType(*VT)) &&
24413e45c702SMatt Arsenault         RC.contains(Reg) && (!BestRC || BestRC->hasSubClass(&RC)))
24423e45c702SMatt Arsenault       BestRC = &RC;
24433e45c702SMatt Arsenault   }
24443e45c702SMatt Arsenault 
24453e45c702SMatt Arsenault   assert(BestRC && "Couldn't find the register class");
24463e45c702SMatt Arsenault   return BestRC;
24473e45c702SMatt Arsenault }
24483e45c702SMatt Arsenault 
computeCoveredRegisters(ArrayRef<Record * > Regs)2449c3abb0f6SJakob Stoklund Olesen BitVector CodeGenRegBank::computeCoveredRegisters(ArrayRef<Record*> Regs) {
245000296815SJakob Stoklund Olesen   SetVector<const CodeGenRegister*> Set;
2451c3abb0f6SJakob Stoklund Olesen 
2452c3abb0f6SJakob Stoklund Olesen   // First add Regs with all sub-registers.
2453c3abb0f6SJakob Stoklund Olesen   for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
2454c3abb0f6SJakob Stoklund Olesen     CodeGenRegister *Reg = getReg(Regs[i]);
2455c3abb0f6SJakob Stoklund Olesen     if (Set.insert(Reg))
2456c3abb0f6SJakob Stoklund Olesen       // Reg is new, add all sub-registers.
2457c3abb0f6SJakob Stoklund Olesen       // The pre-ordering is not important here.
2458f1bb1519SJakob Stoklund Olesen       Reg->addSubRegsPreOrder(Set, *this);
2459c3abb0f6SJakob Stoklund Olesen   }
2460c3abb0f6SJakob Stoklund Olesen 
2461c3abb0f6SJakob Stoklund Olesen   // Second, find all super-registers that are completely covered by the set.
2462f43b5995SJakob Stoklund Olesen   for (unsigned i = 0; i != Set.size(); ++i) {
2463f43b5995SJakob Stoklund Olesen     const CodeGenRegister::SuperRegList &SR = Set[i]->getSuperRegs();
2464f43b5995SJakob Stoklund Olesen     for (unsigned j = 0, e = SR.size(); j != e; ++j) {
246500296815SJakob Stoklund Olesen       const CodeGenRegister *Super = SR[j];
2466f43b5995SJakob Stoklund Olesen       if (!Super->CoveredBySubRegs || Set.count(Super))
2467f43b5995SJakob Stoklund Olesen         continue;
2468f43b5995SJakob Stoklund Olesen       // This new super-register is covered by its sub-registers.
2469f43b5995SJakob Stoklund Olesen       bool AllSubsInSet = true;
2470f43b5995SJakob Stoklund Olesen       const CodeGenRegister::SubRegMap &SRM = Super->getSubRegs();
2471e6cf3d64SCoelacanthus       for (auto I : SRM)
2472e6cf3d64SCoelacanthus         if (!Set.count(I.second)) {
2473f43b5995SJakob Stoklund Olesen           AllSubsInSet = false;
2474f43b5995SJakob Stoklund Olesen           break;
2475f43b5995SJakob Stoklund Olesen         }
2476f43b5995SJakob Stoklund Olesen       // All sub-registers in Set, add Super as well.
2477f43b5995SJakob Stoklund Olesen       // We will visit Super later to recheck its super-registers.
2478f43b5995SJakob Stoklund Olesen       if (AllSubsInSet)
2479f43b5995SJakob Stoklund Olesen         Set.insert(Super);
2480f43b5995SJakob Stoklund Olesen     }
2481f43b5995SJakob Stoklund Olesen   }
2482c3abb0f6SJakob Stoklund Olesen 
2483c3abb0f6SJakob Stoklund Olesen   // Convert to BitVector.
2484c3abb0f6SJakob Stoklund Olesen   BitVector BV(Registers.size() + 1);
2485c3abb0f6SJakob Stoklund Olesen   for (unsigned i = 0, e = Set.size(); i != e; ++i)
2486c3abb0f6SJakob Stoklund Olesen     BV.set(Set[i]->EnumValue);
2487c3abb0f6SJakob Stoklund Olesen   return BV;
2488c3abb0f6SJakob Stoklund Olesen }
248946a0392cSKrzysztof Parzyszek 
printRegUnitName(unsigned Unit) const249046a0392cSKrzysztof Parzyszek void CodeGenRegBank::printRegUnitName(unsigned Unit) const {
249146a0392cSKrzysztof Parzyszek   if (Unit < NumNativeRegUnits)
249246a0392cSKrzysztof Parzyszek     dbgs() << ' ' << RegUnits[Unit].Roots[0]->getName();
249346a0392cSKrzysztof Parzyszek   else
249446a0392cSKrzysztof Parzyszek     dbgs() << " #" << Unit;
249546a0392cSKrzysztof Parzyszek }
2496