14a5f522dSDiana Picus //===- MachineInstrTest.cpp -----------------------------------------------===//
24a5f522dSDiana Picus //
32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information.
52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
64a5f522dSDiana Picus //
74a5f522dSDiana Picus //===----------------------------------------------------------------------===//
84a5f522dSDiana Picus
94a5f522dSDiana Picus #include "llvm/CodeGen/MachineInstr.h"
10632ebc4aSPhilipp Krones #include "llvm/ADT/Triple.h"
11632ebc4aSPhilipp Krones #include "llvm/CodeGen/MachineBasicBlock.h"
124a5f522dSDiana Picus #include "llvm/CodeGen/MachineFunction.h"
1374204304SAmy Huang #include "llvm/CodeGen/MachineMemOperand.h"
144a5f522dSDiana Picus #include "llvm/CodeGen/MachineModuleInfo.h"
153f833edcSDavid Blaikie #include "llvm/CodeGen/TargetFrameLowering.h"
163f833edcSDavid Blaikie #include "llvm/CodeGen/TargetInstrInfo.h"
17b3bde2eaSDavid Blaikie #include "llvm/CodeGen/TargetLowering.h"
18b3bde2eaSDavid Blaikie #include "llvm/CodeGen/TargetSubtargetInfo.h"
19548add99SFrancis Visoiu Mistrih #include "llvm/IR/DebugInfoMetadata.h"
206af859dcSJeremy Morse #include "llvm/IR/IRBuilder.h"
21548add99SFrancis Visoiu Mistrih #include "llvm/IR/ModuleSlotTracker.h"
2274204304SAmy Huang #include "llvm/MC/MCAsmInfo.h"
2374204304SAmy Huang #include "llvm/MC/MCSymbol.h"
24*89b57061SReid Kleckner #include "llvm/MC/TargetRegistry.h"
254a5f522dSDiana Picus #include "llvm/Support/TargetSelect.h"
264a5f522dSDiana Picus #include "llvm/Target/TargetMachine.h"
274a5f522dSDiana Picus #include "llvm/Target/TargetOptions.h"
284a5f522dSDiana Picus #include "gtest/gtest.h"
294a5f522dSDiana Picus
304a5f522dSDiana Picus using namespace llvm;
314a5f522dSDiana Picus
324a5f522dSDiana Picus namespace {
336af859dcSJeremy Morse // Include helper functions to ease the manipulation of MachineFunctions.
346af859dcSJeremy Morse #include "MFCommon.inc"
354a5f522dSDiana Picus
createMCContext(MCAsmInfo * AsmInfo)36fdd0815eSAmy Huang std::unique_ptr<MCContext> createMCContext(MCAsmInfo *AsmInfo) {
37632ebc4aSPhilipp Krones Triple TheTriple(/*ArchStr=*/"", /*VendorStr=*/"", /*OSStr=*/"",
38632ebc4aSPhilipp Krones /*EnvironmentStr=*/"elf");
39632ebc4aSPhilipp Krones return std::make_unique<MCContext>(TheTriple, AsmInfo, nullptr, nullptr,
40c2f819afSPhilipp Krones nullptr, nullptr, false);
4174204304SAmy Huang }
4274204304SAmy Huang
434a5f522dSDiana Picus // This test makes sure that MachineInstr::isIdenticalTo handles Defs correctly
444a5f522dSDiana Picus // for various combinations of IgnoreDefs, and also that it is symmetrical.
TEST(IsIdenticalToTest,DifferentDefs)454a5f522dSDiana Picus TEST(IsIdenticalToTest, DifferentDefs) {
466af859dcSJeremy Morse LLVMContext Ctx;
476af859dcSJeremy Morse Module Mod("Module", Ctx);
486af859dcSJeremy Morse auto MF = createMachineFunction(Ctx, Mod);
494a5f522dSDiana Picus
504a5f522dSDiana Picus unsigned short NumOps = 2;
514a5f522dSDiana Picus unsigned char NumDefs = 1;
524a5f522dSDiana Picus MCOperandInfo OpInfo[] = {
534a5f522dSDiana Picus {0, 0, MCOI::OPERAND_REGISTER, 0},
544a5f522dSDiana Picus {0, 1 << MCOI::OptionalDef, MCOI::OPERAND_REGISTER, 0}};
554a5f522dSDiana Picus MCInstrDesc MCID = {
564a5f522dSDiana Picus 0, NumOps, NumDefs, 0, 0, 1ULL << MCID::HasOptionalDef,
57854f268cSBenjamin Kramer 0, nullptr, nullptr, OpInfo};
584a5f522dSDiana Picus
594a5f522dSDiana Picus // Create two MIs with different virtual reg defs and the same uses.
604a5f522dSDiana Picus unsigned VirtualDef1 = -42; // The value doesn't matter, but the sign does.
614a5f522dSDiana Picus unsigned VirtualDef2 = -43;
624a5f522dSDiana Picus unsigned VirtualUse = -44;
634a5f522dSDiana Picus
644a5f522dSDiana Picus auto MI1 = MF->CreateMachineInstr(MCID, DebugLoc());
654a5f522dSDiana Picus MI1->addOperand(*MF, MachineOperand::CreateReg(VirtualDef1, /*isDef*/ true));
664a5f522dSDiana Picus MI1->addOperand(*MF, MachineOperand::CreateReg(VirtualUse, /*isDef*/ false));
674a5f522dSDiana Picus
684a5f522dSDiana Picus auto MI2 = MF->CreateMachineInstr(MCID, DebugLoc());
694a5f522dSDiana Picus MI2->addOperand(*MF, MachineOperand::CreateReg(VirtualDef2, /*isDef*/ true));
704a5f522dSDiana Picus MI2->addOperand(*MF, MachineOperand::CreateReg(VirtualUse, /*isDef*/ false));
714a5f522dSDiana Picus
724a5f522dSDiana Picus // Check that they are identical when we ignore virtual register defs, but not
734a5f522dSDiana Picus // when we check defs.
744a5f522dSDiana Picus ASSERT_FALSE(MI1->isIdenticalTo(*MI2, MachineInstr::CheckDefs));
754a5f522dSDiana Picus ASSERT_FALSE(MI2->isIdenticalTo(*MI1, MachineInstr::CheckDefs));
764a5f522dSDiana Picus
774a5f522dSDiana Picus ASSERT_TRUE(MI1->isIdenticalTo(*MI2, MachineInstr::IgnoreVRegDefs));
784a5f522dSDiana Picus ASSERT_TRUE(MI2->isIdenticalTo(*MI1, MachineInstr::IgnoreVRegDefs));
794a5f522dSDiana Picus
804a5f522dSDiana Picus // Create two MIs with different virtual reg defs, and a def or use of a
814a5f522dSDiana Picus // sentinel register.
824a5f522dSDiana Picus unsigned SentinelReg = 0;
834a5f522dSDiana Picus
844a5f522dSDiana Picus auto MI3 = MF->CreateMachineInstr(MCID, DebugLoc());
854a5f522dSDiana Picus MI3->addOperand(*MF, MachineOperand::CreateReg(VirtualDef1, /*isDef*/ true));
864a5f522dSDiana Picus MI3->addOperand(*MF, MachineOperand::CreateReg(SentinelReg, /*isDef*/ true));
874a5f522dSDiana Picus
884a5f522dSDiana Picus auto MI4 = MF->CreateMachineInstr(MCID, DebugLoc());
894a5f522dSDiana Picus MI4->addOperand(*MF, MachineOperand::CreateReg(VirtualDef2, /*isDef*/ true));
904a5f522dSDiana Picus MI4->addOperand(*MF, MachineOperand::CreateReg(SentinelReg, /*isDef*/ false));
914a5f522dSDiana Picus
924a5f522dSDiana Picus // Check that they are never identical.
934a5f522dSDiana Picus ASSERT_FALSE(MI3->isIdenticalTo(*MI4, MachineInstr::CheckDefs));
944a5f522dSDiana Picus ASSERT_FALSE(MI4->isIdenticalTo(*MI3, MachineInstr::CheckDefs));
954a5f522dSDiana Picus
964a5f522dSDiana Picus ASSERT_FALSE(MI3->isIdenticalTo(*MI4, MachineInstr::IgnoreVRegDefs));
974a5f522dSDiana Picus ASSERT_FALSE(MI4->isIdenticalTo(*MI3, MachineInstr::IgnoreVRegDefs));
984a5f522dSDiana Picus }
994a5f522dSDiana Picus
1004a5f522dSDiana Picus // Check that MachineInstrExpressionTrait::isEqual is symmetric and in sync with
1014a5f522dSDiana Picus // MachineInstrExpressionTrait::getHashValue
checkHashAndIsEqualMatch(MachineInstr * MI1,MachineInstr * MI2)1024a5f522dSDiana Picus void checkHashAndIsEqualMatch(MachineInstr *MI1, MachineInstr *MI2) {
1034a5f522dSDiana Picus bool IsEqual1 = MachineInstrExpressionTrait::isEqual(MI1, MI2);
1044a5f522dSDiana Picus bool IsEqual2 = MachineInstrExpressionTrait::isEqual(MI2, MI1);
1054a5f522dSDiana Picus
1064a5f522dSDiana Picus ASSERT_EQ(IsEqual1, IsEqual2);
1074a5f522dSDiana Picus
1084a5f522dSDiana Picus auto Hash1 = MachineInstrExpressionTrait::getHashValue(MI1);
1094a5f522dSDiana Picus auto Hash2 = MachineInstrExpressionTrait::getHashValue(MI2);
1104a5f522dSDiana Picus
1114a5f522dSDiana Picus ASSERT_EQ(IsEqual1, Hash1 == Hash2);
1124a5f522dSDiana Picus }
1134a5f522dSDiana Picus
1144a5f522dSDiana Picus // This test makes sure that MachineInstrExpressionTraits::isEqual is in sync
1154a5f522dSDiana Picus // with MachineInstrExpressionTraits::getHashValue.
TEST(MachineInstrExpressionTraitTest,IsEqualAgreesWithGetHashValue)1164a5f522dSDiana Picus TEST(MachineInstrExpressionTraitTest, IsEqualAgreesWithGetHashValue) {
1176af859dcSJeremy Morse LLVMContext Ctx;
1186af859dcSJeremy Morse Module Mod("Module", Ctx);
1196af859dcSJeremy Morse auto MF = createMachineFunction(Ctx, Mod);
1204a5f522dSDiana Picus
1214a5f522dSDiana Picus unsigned short NumOps = 2;
1224a5f522dSDiana Picus unsigned char NumDefs = 1;
1234a5f522dSDiana Picus MCOperandInfo OpInfo[] = {
1244a5f522dSDiana Picus {0, 0, MCOI::OPERAND_REGISTER, 0},
1254a5f522dSDiana Picus {0, 1 << MCOI::OptionalDef, MCOI::OPERAND_REGISTER, 0}};
1264a5f522dSDiana Picus MCInstrDesc MCID = {
1274a5f522dSDiana Picus 0, NumOps, NumDefs, 0, 0, 1ULL << MCID::HasOptionalDef,
128854f268cSBenjamin Kramer 0, nullptr, nullptr, OpInfo};
1294a5f522dSDiana Picus
1304a5f522dSDiana Picus // Define a series of instructions with different kinds of operands and make
1314a5f522dSDiana Picus // sure that the hash function is consistent with isEqual for various
1324a5f522dSDiana Picus // combinations of them.
1334a5f522dSDiana Picus unsigned VirtualDef1 = -42;
1344a5f522dSDiana Picus unsigned VirtualDef2 = -43;
1354a5f522dSDiana Picus unsigned VirtualReg = -44;
1364a5f522dSDiana Picus unsigned SentinelReg = 0;
1374a5f522dSDiana Picus unsigned PhysicalReg = 45;
1384a5f522dSDiana Picus
1394a5f522dSDiana Picus auto VD1VU = MF->CreateMachineInstr(MCID, DebugLoc());
1404a5f522dSDiana Picus VD1VU->addOperand(*MF,
1414a5f522dSDiana Picus MachineOperand::CreateReg(VirtualDef1, /*isDef*/ true));
1424a5f522dSDiana Picus VD1VU->addOperand(*MF,
1434a5f522dSDiana Picus MachineOperand::CreateReg(VirtualReg, /*isDef*/ false));
1444a5f522dSDiana Picus
1454a5f522dSDiana Picus auto VD2VU = MF->CreateMachineInstr(MCID, DebugLoc());
1464a5f522dSDiana Picus VD2VU->addOperand(*MF,
1474a5f522dSDiana Picus MachineOperand::CreateReg(VirtualDef2, /*isDef*/ true));
1484a5f522dSDiana Picus VD2VU->addOperand(*MF,
1494a5f522dSDiana Picus MachineOperand::CreateReg(VirtualReg, /*isDef*/ false));
1504a5f522dSDiana Picus
1514a5f522dSDiana Picus auto VD1SU = MF->CreateMachineInstr(MCID, DebugLoc());
1524a5f522dSDiana Picus VD1SU->addOperand(*MF,
1534a5f522dSDiana Picus MachineOperand::CreateReg(VirtualDef1, /*isDef*/ true));
1544a5f522dSDiana Picus VD1SU->addOperand(*MF,
1554a5f522dSDiana Picus MachineOperand::CreateReg(SentinelReg, /*isDef*/ false));
1564a5f522dSDiana Picus
1574a5f522dSDiana Picus auto VD1SD = MF->CreateMachineInstr(MCID, DebugLoc());
1584a5f522dSDiana Picus VD1SD->addOperand(*MF,
1594a5f522dSDiana Picus MachineOperand::CreateReg(VirtualDef1, /*isDef*/ true));
1604a5f522dSDiana Picus VD1SD->addOperand(*MF,
1614a5f522dSDiana Picus MachineOperand::CreateReg(SentinelReg, /*isDef*/ true));
1624a5f522dSDiana Picus
1634a5f522dSDiana Picus auto VD2PU = MF->CreateMachineInstr(MCID, DebugLoc());
1644a5f522dSDiana Picus VD2PU->addOperand(*MF,
1654a5f522dSDiana Picus MachineOperand::CreateReg(VirtualDef2, /*isDef*/ true));
1664a5f522dSDiana Picus VD2PU->addOperand(*MF,
1674a5f522dSDiana Picus MachineOperand::CreateReg(PhysicalReg, /*isDef*/ false));
1684a5f522dSDiana Picus
1694a5f522dSDiana Picus auto VD2PD = MF->CreateMachineInstr(MCID, DebugLoc());
1704a5f522dSDiana Picus VD2PD->addOperand(*MF,
1714a5f522dSDiana Picus MachineOperand::CreateReg(VirtualDef2, /*isDef*/ true));
1724a5f522dSDiana Picus VD2PD->addOperand(*MF,
1734a5f522dSDiana Picus MachineOperand::CreateReg(PhysicalReg, /*isDef*/ true));
1744a5f522dSDiana Picus
1754a5f522dSDiana Picus checkHashAndIsEqualMatch(VD1VU, VD2VU);
1764a5f522dSDiana Picus checkHashAndIsEqualMatch(VD1VU, VD1SU);
1774a5f522dSDiana Picus checkHashAndIsEqualMatch(VD1VU, VD1SD);
1784a5f522dSDiana Picus checkHashAndIsEqualMatch(VD1VU, VD2PU);
1794a5f522dSDiana Picus checkHashAndIsEqualMatch(VD1VU, VD2PD);
1804a5f522dSDiana Picus
1814a5f522dSDiana Picus checkHashAndIsEqualMatch(VD2VU, VD1SU);
1824a5f522dSDiana Picus checkHashAndIsEqualMatch(VD2VU, VD1SD);
1834a5f522dSDiana Picus checkHashAndIsEqualMatch(VD2VU, VD2PU);
1844a5f522dSDiana Picus checkHashAndIsEqualMatch(VD2VU, VD2PD);
1854a5f522dSDiana Picus
1864a5f522dSDiana Picus checkHashAndIsEqualMatch(VD1SU, VD1SD);
1874a5f522dSDiana Picus checkHashAndIsEqualMatch(VD1SU, VD2PU);
1884a5f522dSDiana Picus checkHashAndIsEqualMatch(VD1SU, VD2PD);
1894a5f522dSDiana Picus
1904a5f522dSDiana Picus checkHashAndIsEqualMatch(VD1SD, VD2PU);
1914a5f522dSDiana Picus checkHashAndIsEqualMatch(VD1SD, VD2PD);
1924a5f522dSDiana Picus
1934a5f522dSDiana Picus checkHashAndIsEqualMatch(VD2PU, VD2PD);
1944a5f522dSDiana Picus }
195548add99SFrancis Visoiu Mistrih
TEST(MachineInstrPrintingTest,DebugLocPrinting)196548add99SFrancis Visoiu Mistrih TEST(MachineInstrPrintingTest, DebugLocPrinting) {
1976af859dcSJeremy Morse LLVMContext Ctx;
1986af859dcSJeremy Morse Module Mod("Module", Ctx);
1996af859dcSJeremy Morse auto MF = createMachineFunction(Ctx, Mod);
200548add99SFrancis Visoiu Mistrih
201548add99SFrancis Visoiu Mistrih MCOperandInfo OpInfo{0, 0, MCOI::OPERAND_REGISTER, 0};
202854f268cSBenjamin Kramer MCInstrDesc MCID = {0, 1, 1, 0, 0, 0, 0, nullptr, nullptr, &OpInfo};
203548add99SFrancis Visoiu Mistrih
2048ed0f741SFrancis Visoiu Mistrih DIFile *DIF = DIFile::getDistinct(Ctx, "filename", "");
2058ed0f741SFrancis Visoiu Mistrih DISubprogram *DIS = DISubprogram::getDistinct(
206cda54210SPaul Robinson Ctx, nullptr, "", "", DIF, 0, nullptr, 0, nullptr, 0, 0, DINode::FlagZero,
207cda54210SPaul Robinson DISubprogram::SPFlagZero, nullptr);
2088ed0f741SFrancis Visoiu Mistrih DILocation *DIL = DILocation::get(Ctx, 1, 5, DIS);
209548add99SFrancis Visoiu Mistrih DebugLoc DL(DIL);
210548add99SFrancis Visoiu Mistrih MachineInstr *MI = MF->CreateMachineInstr(MCID, DL);
211548add99SFrancis Visoiu Mistrih MI->addOperand(*MF, MachineOperand::CreateReg(0, /*isDef*/ true));
212548add99SFrancis Visoiu Mistrih
213548add99SFrancis Visoiu Mistrih std::string str;
214548add99SFrancis Visoiu Mistrih raw_string_ostream OS(str);
21578c794a7SCraig Topper MI->print(OS, /*IsStandalone*/true, /*SkipOpers*/false, /*SkipDebugLoc*/false,
21678c794a7SCraig Topper /*AddNewLine*/false);
217548add99SFrancis Visoiu Mistrih ASSERT_TRUE(
21843e94b15SPuyan Lotfi StringRef(OS.str()).startswith("$noreg = UNKNOWN debug-location "));
2198ed0f741SFrancis Visoiu Mistrih ASSERT_TRUE(
2208ed0f741SFrancis Visoiu Mistrih StringRef(OS.str()).endswith("filename:1:5"));
221548add99SFrancis Visoiu Mistrih }
222548add99SFrancis Visoiu Mistrih
TEST(MachineInstrSpan,DistanceBegin)2238d6ea2d4SMichael Liao TEST(MachineInstrSpan, DistanceBegin) {
2246af859dcSJeremy Morse LLVMContext Ctx;
2256af859dcSJeremy Morse Module Mod("Module", Ctx);
2266af859dcSJeremy Morse auto MF = createMachineFunction(Ctx, Mod);
2278d6ea2d4SMichael Liao auto MBB = MF->CreateMachineBasicBlock();
2288d6ea2d4SMichael Liao
229854f268cSBenjamin Kramer MCInstrDesc MCID = {0, 0, 0, 0, 0, 0, 0, nullptr, nullptr, nullptr};
2308d6ea2d4SMichael Liao
2318d6ea2d4SMichael Liao auto MII = MBB->begin();
2328d6ea2d4SMichael Liao MachineInstrSpan MIS(MII, MBB);
2338d6ea2d4SMichael Liao ASSERT_TRUE(MIS.empty());
2348d6ea2d4SMichael Liao
2358d6ea2d4SMichael Liao auto MI = MF->CreateMachineInstr(MCID, DebugLoc());
2368d6ea2d4SMichael Liao MBB->insert(MII, MI);
2378d6ea2d4SMichael Liao ASSERT_TRUE(std::distance(MIS.begin(), MII) == 1);
2388d6ea2d4SMichael Liao }
2398d6ea2d4SMichael Liao
TEST(MachineInstrSpan,DistanceEnd)2408d6ea2d4SMichael Liao TEST(MachineInstrSpan, DistanceEnd) {
2416af859dcSJeremy Morse LLVMContext Ctx;
2426af859dcSJeremy Morse Module Mod("Module", Ctx);
2436af859dcSJeremy Morse auto MF = createMachineFunction(Ctx, Mod);
2448d6ea2d4SMichael Liao auto MBB = MF->CreateMachineBasicBlock();
2458d6ea2d4SMichael Liao
246854f268cSBenjamin Kramer MCInstrDesc MCID = {0, 0, 0, 0, 0, 0, 0, nullptr, nullptr, nullptr};
2478d6ea2d4SMichael Liao
2488d6ea2d4SMichael Liao auto MII = MBB->end();
2498d6ea2d4SMichael Liao MachineInstrSpan MIS(MII, MBB);
2508d6ea2d4SMichael Liao ASSERT_TRUE(MIS.empty());
2518d6ea2d4SMichael Liao
2528d6ea2d4SMichael Liao auto MI = MF->CreateMachineInstr(MCID, DebugLoc());
2538d6ea2d4SMichael Liao MBB->insert(MII, MI);
2548d6ea2d4SMichael Liao ASSERT_TRUE(std::distance(MIS.begin(), MII) == 1);
2558d6ea2d4SMichael Liao }
2568d6ea2d4SMichael Liao
TEST(MachineInstrExtraInfo,AddExtraInfo)25774204304SAmy Huang TEST(MachineInstrExtraInfo, AddExtraInfo) {
2586af859dcSJeremy Morse LLVMContext Ctx;
2596af859dcSJeremy Morse Module Mod("Module", Ctx);
2606af859dcSJeremy Morse auto MF = createMachineFunction(Ctx, Mod);
261854f268cSBenjamin Kramer MCInstrDesc MCID = {0, 0, 0, 0, 0, 0, 0, nullptr, nullptr, nullptr};
26274204304SAmy Huang
26374204304SAmy Huang auto MI = MF->CreateMachineInstr(MCID, DebugLoc());
264fdd0815eSAmy Huang auto MAI = MCAsmInfo();
265fdd0815eSAmy Huang auto MC = createMCContext(&MAI);
26674204304SAmy Huang auto MMO = MF->getMachineMemOperand(MachinePointerInfo(),
267bdf77209SGuillaume Chatelet MachineMemOperand::MOLoad, 8, Align(8));
26874204304SAmy Huang SmallVector<MachineMemOperand *, 2> MMOs;
26974204304SAmy Huang MMOs.push_back(MMO);
27074204304SAmy Huang MCSymbol *Sym1 = MC->createTempSymbol("pre_label", false);
27174204304SAmy Huang MCSymbol *Sym2 = MC->createTempSymbol("post_label", false);
27274204304SAmy Huang MDNode *MDN = MDNode::getDistinct(Ctx, None);
27374204304SAmy Huang
27474204304SAmy Huang ASSERT_TRUE(MI->memoperands_empty());
27574204304SAmy Huang ASSERT_FALSE(MI->getPreInstrSymbol());
27674204304SAmy Huang ASSERT_FALSE(MI->getPostInstrSymbol());
27774204304SAmy Huang ASSERT_FALSE(MI->getHeapAllocMarker());
27874204304SAmy Huang
27974204304SAmy Huang MI->setMemRefs(*MF, MMOs);
28074204304SAmy Huang ASSERT_TRUE(MI->memoperands().size() == 1);
28174204304SAmy Huang ASSERT_FALSE(MI->getPreInstrSymbol());
28274204304SAmy Huang ASSERT_FALSE(MI->getPostInstrSymbol());
28374204304SAmy Huang ASSERT_FALSE(MI->getHeapAllocMarker());
28474204304SAmy Huang
28574204304SAmy Huang MI->setPreInstrSymbol(*MF, Sym1);
28674204304SAmy Huang ASSERT_TRUE(MI->memoperands().size() == 1);
28774204304SAmy Huang ASSERT_TRUE(MI->getPreInstrSymbol() == Sym1);
28874204304SAmy Huang ASSERT_FALSE(MI->getPostInstrSymbol());
28974204304SAmy Huang ASSERT_FALSE(MI->getHeapAllocMarker());
29074204304SAmy Huang
29174204304SAmy Huang MI->setPostInstrSymbol(*MF, Sym2);
29274204304SAmy Huang ASSERT_TRUE(MI->memoperands().size() == 1);
29374204304SAmy Huang ASSERT_TRUE(MI->getPreInstrSymbol() == Sym1);
29474204304SAmy Huang ASSERT_TRUE(MI->getPostInstrSymbol() == Sym2);
29574204304SAmy Huang ASSERT_FALSE(MI->getHeapAllocMarker());
29674204304SAmy Huang
29774204304SAmy Huang MI->setHeapAllocMarker(*MF, MDN);
29874204304SAmy Huang ASSERT_TRUE(MI->memoperands().size() == 1);
29974204304SAmy Huang ASSERT_TRUE(MI->getPreInstrSymbol() == Sym1);
30074204304SAmy Huang ASSERT_TRUE(MI->getPostInstrSymbol() == Sym2);
30174204304SAmy Huang ASSERT_TRUE(MI->getHeapAllocMarker() == MDN);
30274204304SAmy Huang }
30374204304SAmy Huang
TEST(MachineInstrExtraInfo,ChangeExtraInfo)30474204304SAmy Huang TEST(MachineInstrExtraInfo, ChangeExtraInfo) {
3056af859dcSJeremy Morse LLVMContext Ctx;
3066af859dcSJeremy Morse Module Mod("Module", Ctx);
3076af859dcSJeremy Morse auto MF = createMachineFunction(Ctx, Mod);
308854f268cSBenjamin Kramer MCInstrDesc MCID = {0, 0, 0, 0, 0, 0, 0, nullptr, nullptr, nullptr};
30974204304SAmy Huang
31074204304SAmy Huang auto MI = MF->CreateMachineInstr(MCID, DebugLoc());
311fdd0815eSAmy Huang auto MAI = MCAsmInfo();
312fdd0815eSAmy Huang auto MC = createMCContext(&MAI);
31374204304SAmy Huang auto MMO = MF->getMachineMemOperand(MachinePointerInfo(),
314bdf77209SGuillaume Chatelet MachineMemOperand::MOLoad, 8, Align(8));
31574204304SAmy Huang SmallVector<MachineMemOperand *, 2> MMOs;
31674204304SAmy Huang MMOs.push_back(MMO);
31774204304SAmy Huang MCSymbol *Sym1 = MC->createTempSymbol("pre_label", false);
31874204304SAmy Huang MCSymbol *Sym2 = MC->createTempSymbol("post_label", false);
31974204304SAmy Huang MDNode *MDN = MDNode::getDistinct(Ctx, None);
32074204304SAmy Huang
32174204304SAmy Huang MI->setMemRefs(*MF, MMOs);
32274204304SAmy Huang MI->setPreInstrSymbol(*MF, Sym1);
32374204304SAmy Huang MI->setPostInstrSymbol(*MF, Sym2);
32474204304SAmy Huang MI->setHeapAllocMarker(*MF, MDN);
32574204304SAmy Huang
32674204304SAmy Huang MMOs.push_back(MMO);
32774204304SAmy Huang
32874204304SAmy Huang MI->setMemRefs(*MF, MMOs);
32974204304SAmy Huang ASSERT_TRUE(MI->memoperands().size() == 2);
33074204304SAmy Huang ASSERT_TRUE(MI->getPreInstrSymbol() == Sym1);
33174204304SAmy Huang ASSERT_TRUE(MI->getPostInstrSymbol() == Sym2);
33274204304SAmy Huang ASSERT_TRUE(MI->getHeapAllocMarker() == MDN);
33374204304SAmy Huang
33474204304SAmy Huang MI->setPostInstrSymbol(*MF, Sym1);
33574204304SAmy Huang ASSERT_TRUE(MI->memoperands().size() == 2);
33674204304SAmy Huang ASSERT_TRUE(MI->getPreInstrSymbol() == Sym1);
33774204304SAmy Huang ASSERT_TRUE(MI->getPostInstrSymbol() == Sym1);
33874204304SAmy Huang ASSERT_TRUE(MI->getHeapAllocMarker() == MDN);
33974204304SAmy Huang }
34074204304SAmy Huang
TEST(MachineInstrExtraInfo,RemoveExtraInfo)34174204304SAmy Huang TEST(MachineInstrExtraInfo, RemoveExtraInfo) {
3426af859dcSJeremy Morse LLVMContext Ctx;
3436af859dcSJeremy Morse Module Mod("Module", Ctx);
3446af859dcSJeremy Morse auto MF = createMachineFunction(Ctx, Mod);
345854f268cSBenjamin Kramer MCInstrDesc MCID = {0, 0, 0, 0, 0, 0, 0, nullptr, nullptr, nullptr};
34674204304SAmy Huang
34774204304SAmy Huang auto MI = MF->CreateMachineInstr(MCID, DebugLoc());
348fdd0815eSAmy Huang auto MAI = MCAsmInfo();
349fdd0815eSAmy Huang auto MC = createMCContext(&MAI);
35074204304SAmy Huang auto MMO = MF->getMachineMemOperand(MachinePointerInfo(),
351bdf77209SGuillaume Chatelet MachineMemOperand::MOLoad, 8, Align(8));
35274204304SAmy Huang SmallVector<MachineMemOperand *, 2> MMOs;
35374204304SAmy Huang MMOs.push_back(MMO);
35474204304SAmy Huang MMOs.push_back(MMO);
35574204304SAmy Huang MCSymbol *Sym1 = MC->createTempSymbol("pre_label", false);
35674204304SAmy Huang MCSymbol *Sym2 = MC->createTempSymbol("post_label", false);
35774204304SAmy Huang MDNode *MDN = MDNode::getDistinct(Ctx, None);
35874204304SAmy Huang
35974204304SAmy Huang MI->setMemRefs(*MF, MMOs);
36074204304SAmy Huang MI->setPreInstrSymbol(*MF, Sym1);
36174204304SAmy Huang MI->setPostInstrSymbol(*MF, Sym2);
36274204304SAmy Huang MI->setHeapAllocMarker(*MF, MDN);
36374204304SAmy Huang
36474204304SAmy Huang MI->setPostInstrSymbol(*MF, nullptr);
36574204304SAmy Huang ASSERT_TRUE(MI->memoperands().size() == 2);
36674204304SAmy Huang ASSERT_TRUE(MI->getPreInstrSymbol() == Sym1);
36774204304SAmy Huang ASSERT_FALSE(MI->getPostInstrSymbol());
36874204304SAmy Huang ASSERT_TRUE(MI->getHeapAllocMarker() == MDN);
36974204304SAmy Huang
37074204304SAmy Huang MI->setHeapAllocMarker(*MF, nullptr);
37174204304SAmy Huang ASSERT_TRUE(MI->memoperands().size() == 2);
37274204304SAmy Huang ASSERT_TRUE(MI->getPreInstrSymbol() == Sym1);
37374204304SAmy Huang ASSERT_FALSE(MI->getPostInstrSymbol());
37474204304SAmy Huang ASSERT_FALSE(MI->getHeapAllocMarker());
37574204304SAmy Huang
37674204304SAmy Huang MI->setPreInstrSymbol(*MF, nullptr);
37774204304SAmy Huang ASSERT_TRUE(MI->memoperands().size() == 2);
37874204304SAmy Huang ASSERT_FALSE(MI->getPreInstrSymbol());
37974204304SAmy Huang ASSERT_FALSE(MI->getPostInstrSymbol());
38074204304SAmy Huang ASSERT_FALSE(MI->getHeapAllocMarker());
38174204304SAmy Huang
38274204304SAmy Huang MI->setMemRefs(*MF, {});
38374204304SAmy Huang ASSERT_TRUE(MI->memoperands_empty());
38474204304SAmy Huang ASSERT_FALSE(MI->getPreInstrSymbol());
38574204304SAmy Huang ASSERT_FALSE(MI->getPostInstrSymbol());
38674204304SAmy Huang ASSERT_FALSE(MI->getHeapAllocMarker());
38774204304SAmy Huang }
38874204304SAmy Huang
TEST(MachineInstrDebugValue,AddDebugValueOperand)389bd4dad87SJack Andersen TEST(MachineInstrDebugValue, AddDebugValueOperand) {
390bd4dad87SJack Andersen LLVMContext Ctx;
391bd4dad87SJack Andersen Module Mod("Module", Ctx);
392bd4dad87SJack Andersen auto MF = createMachineFunction(Ctx, Mod);
393bd4dad87SJack Andersen
394bd4dad87SJack Andersen for (const unsigned short Opcode :
395bd4dad87SJack Andersen {TargetOpcode::DBG_VALUE, TargetOpcode::DBG_VALUE_LIST,
396bd4dad87SJack Andersen TargetOpcode::DBG_INSTR_REF, TargetOpcode::DBG_PHI,
397bd4dad87SJack Andersen TargetOpcode::DBG_LABEL}) {
398bd4dad87SJack Andersen const MCInstrDesc MCID = {
399bd4dad87SJack Andersen Opcode, 0, 0,
400bd4dad87SJack Andersen 0, 0, (1ULL << MCID::Pseudo) | (1ULL << MCID::Variadic),
401bd4dad87SJack Andersen 0, nullptr, nullptr,
402bd4dad87SJack Andersen nullptr};
403bd4dad87SJack Andersen
404bd4dad87SJack Andersen auto *MI = MF->CreateMachineInstr(MCID, DebugLoc());
405bd4dad87SJack Andersen MI->addOperand(*MF, MachineOperand::CreateReg(0, /*isDef*/ false));
406bd4dad87SJack Andersen
407bd4dad87SJack Andersen MI->addOperand(*MF, MachineOperand::CreateImm(0));
408bd4dad87SJack Andersen MI->getOperand(1).ChangeToRegister(0, false);
409bd4dad87SJack Andersen
410bd4dad87SJack Andersen ASSERT_TRUE(MI->getOperand(0).isDebug());
411bd4dad87SJack Andersen ASSERT_TRUE(MI->getOperand(1).isDebug());
412bd4dad87SJack Andersen }
413bd4dad87SJack Andersen }
414bd4dad87SJack Andersen
4151d6ebdfbSFangrui Song static_assert(std::is_trivially_copyable<MCOperand>::value,
4161d6ebdfbSFangrui Song "trivially copyable");
417be88539bSSerge Guelton
4184a5f522dSDiana Picus } // end namespace
419