11a0c0944SMatt Arsenault; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
21a0c0944SMatt Arsenault; RUN: llc -mtriple=amdgcn-mesa-mesa3d -mcpu=gfx908 -amdgpu-atomic-optimizations=false -verify-machineinstrs < %s | FileCheck %s -check-prefix=CHECK
31a0c0944SMatt Arsenault
41a0c0944SMatt Arsenault
51a0c0944SMatt Arsenaultdefine amdgpu_ps void @struct_buffer_atomic_add_f32_noret__vgpr_val__sgpr_rsrc__vgpr_voffset__sgpr_soffset(float %val, <4 x i32> inreg %rsrc, i32 %vindex, i32 %voffset, i32 inreg %soffset) {
61a0c0944SMatt Arsenault; CHECK-LABEL: struct_buffer_atomic_add_f32_noret__vgpr_val__sgpr_rsrc__vgpr_voffset__sgpr_soffset:
71a0c0944SMatt Arsenault; CHECK:       ; %bb.0:
81a0c0944SMatt Arsenault; CHECK-NEXT:    s_mov_b32 s11, s5
91a0c0944SMatt Arsenault; CHECK-NEXT:    s_mov_b32 s10, s4
101a0c0944SMatt Arsenault; CHECK-NEXT:    s_mov_b32 s9, s3
111a0c0944SMatt Arsenault; CHECK-NEXT:    s_mov_b32 s8, s2
121a0c0944SMatt Arsenault; CHECK-NEXT:    buffer_atomic_add_f32 v0, v[1:2], s[8:11], s6 idxen offen
131a0c0944SMatt Arsenault; CHECK-NEXT:    s_endpgm
14*277de43dSStanislav Mekhanoshin  %ret = call float @llvm.amdgcn.struct.buffer.atomic.fadd.f32(float %val, <4 x i32> %rsrc, i32 %vindex, i32 %voffset, i32 %soffset, i32 0)
151a0c0944SMatt Arsenault  ret void
161a0c0944SMatt Arsenault}
171a0c0944SMatt Arsenault
181a0c0944SMatt Arsenault; Natural mapping, no voffset
191a0c0944SMatt Arsenaultdefine amdgpu_ps void @struct_buffer_atomic_add_f32_noret__vgpr_val__sgpr_rsrc__0_voffset__sgpr_soffset(float %val, <4 x i32> inreg %rsrc, i32 %vindex, i32 inreg %soffset) {
201a0c0944SMatt Arsenault; CHECK-LABEL: struct_buffer_atomic_add_f32_noret__vgpr_val__sgpr_rsrc__0_voffset__sgpr_soffset:
211a0c0944SMatt Arsenault; CHECK:       ; %bb.0:
221a0c0944SMatt Arsenault; CHECK-NEXT:    s_mov_b32 s11, s5
231a0c0944SMatt Arsenault; CHECK-NEXT:    s_mov_b32 s10, s4
241a0c0944SMatt Arsenault; CHECK-NEXT:    s_mov_b32 s9, s3
251a0c0944SMatt Arsenault; CHECK-NEXT:    s_mov_b32 s8, s2
261a0c0944SMatt Arsenault; CHECK-NEXT:    buffer_atomic_add_f32 v0, v1, s[8:11], s6 idxen
271a0c0944SMatt Arsenault; CHECK-NEXT:    s_endpgm
28*277de43dSStanislav Mekhanoshin  %ret = call float @llvm.amdgcn.struct.buffer.atomic.fadd.f32(float %val, <4 x i32> %rsrc, i32 %vindex, i32 0, i32 %soffset, i32 0)
291a0c0944SMatt Arsenault  ret void
301a0c0944SMatt Arsenault}
311a0c0944SMatt Arsenault
321a0c0944SMatt Arsenaultdefine amdgpu_ps void @struct_buffer_atomic_add_f32_noret__vgpr_val__sgpr_rsrc__vgpr_voffset__sgpr_soffset_slc(float %val, <4 x i32> inreg %rsrc, i32 %vindex, i32 %voffset, i32 inreg %soffset) {
331a0c0944SMatt Arsenault; CHECK-LABEL: struct_buffer_atomic_add_f32_noret__vgpr_val__sgpr_rsrc__vgpr_voffset__sgpr_soffset_slc:
341a0c0944SMatt Arsenault; CHECK:       ; %bb.0:
351a0c0944SMatt Arsenault; CHECK-NEXT:    s_mov_b32 s11, s5
361a0c0944SMatt Arsenault; CHECK-NEXT:    s_mov_b32 s10, s4
371a0c0944SMatt Arsenault; CHECK-NEXT:    s_mov_b32 s9, s3
381a0c0944SMatt Arsenault; CHECK-NEXT:    s_mov_b32 s8, s2
391a0c0944SMatt Arsenault; CHECK-NEXT:    buffer_atomic_add_f32 v0, v[1:2], s[8:11], s6 idxen offen slc
401a0c0944SMatt Arsenault; CHECK-NEXT:    s_endpgm
41*277de43dSStanislav Mekhanoshin  %ret = call float @llvm.amdgcn.struct.buffer.atomic.fadd.f32(float %val, <4 x i32> %rsrc, i32 %vindex, i32 %voffset, i32 %soffset, i32 2)
421a0c0944SMatt Arsenault  ret void
431a0c0944SMatt Arsenault}
441a0c0944SMatt Arsenault
451a0c0944SMatt Arsenaultdefine amdgpu_ps void @struct_buffer_atomic_add_v2f16_noret__vgpr_val__sgpr_rsrc__vgpr_voffset__sgpr_soffset(<2 x half> %val, <4 x i32> inreg %rsrc, i32 %vindex, i32 %voffset, i32 inreg %soffset) {
461a0c0944SMatt Arsenault; CHECK-LABEL: struct_buffer_atomic_add_v2f16_noret__vgpr_val__sgpr_rsrc__vgpr_voffset__sgpr_soffset:
471a0c0944SMatt Arsenault; CHECK:       ; %bb.0:
481a0c0944SMatt Arsenault; CHECK-NEXT:    s_mov_b32 s11, s5
491a0c0944SMatt Arsenault; CHECK-NEXT:    s_mov_b32 s10, s4
501a0c0944SMatt Arsenault; CHECK-NEXT:    s_mov_b32 s9, s3
511a0c0944SMatt Arsenault; CHECK-NEXT:    s_mov_b32 s8, s2
521a0c0944SMatt Arsenault; CHECK-NEXT:    buffer_atomic_pk_add_f16 v0, v[1:2], s[8:11], s6 idxen offen
531a0c0944SMatt Arsenault; CHECK-NEXT:    s_endpgm
54*277de43dSStanislav Mekhanoshin  %ret = call <2 x half> @llvm.amdgcn.struct.buffer.atomic.fadd.v2f16(<2 x half> %val, <4 x i32> %rsrc, i32 %vindex, i32 %voffset, i32 %soffset, i32 0)
551a0c0944SMatt Arsenault  ret void
561a0c0944SMatt Arsenault}
571a0c0944SMatt Arsenault
58*277de43dSStanislav Mekhanoshindeclare float @llvm.amdgcn.struct.buffer.atomic.fadd.f32(float, <4 x i32>, i32, i32, i32, i32 immarg) #0
59*277de43dSStanislav Mekhanoshindeclare <2 x half> @llvm.amdgcn.struct.buffer.atomic.fadd.v2f16(<2 x half>, <4 x i32>, i32, i32, i32, i32 immarg) #0
601a0c0944SMatt Arsenault
611a0c0944SMatt Arsenaultattributes #0 = { nounwind }
62