1 //===- SLPVectorizer.cpp - A bottom up SLP Vectorizer ---------------------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // This pass implements the Bottom Up SLP vectorizer. It detects consecutive
10 // stores that can be put together into vector-stores. Next, it attempts to
11 // construct vectorizable tree using the use-def chains. If a profitable tree
12 // was found, the SLP vectorizer performs vectorization on the tree.
13 //
14 // The pass is inspired by the work described in the paper:
15 //  "Loop-Aware SLP in GCC" by Ira Rosen, Dorit Nuzman, Ayal Zaks.
16 //
17 //===----------------------------------------------------------------------===//
18 
19 #include "llvm/Transforms/Vectorize/SLPVectorizer.h"
20 #include "llvm/ADT/DenseMap.h"
21 #include "llvm/ADT/DenseSet.h"
22 #include "llvm/ADT/Optional.h"
23 #include "llvm/ADT/PostOrderIterator.h"
24 #include "llvm/ADT/PriorityQueue.h"
25 #include "llvm/ADT/STLExtras.h"
26 #include "llvm/ADT/SetOperations.h"
27 #include "llvm/ADT/SetVector.h"
28 #include "llvm/ADT/SmallBitVector.h"
29 #include "llvm/ADT/SmallPtrSet.h"
30 #include "llvm/ADT/SmallSet.h"
31 #include "llvm/ADT/SmallString.h"
32 #include "llvm/ADT/Statistic.h"
33 #include "llvm/ADT/iterator.h"
34 #include "llvm/ADT/iterator_range.h"
35 #include "llvm/Analysis/AliasAnalysis.h"
36 #include "llvm/Analysis/AssumptionCache.h"
37 #include "llvm/Analysis/CodeMetrics.h"
38 #include "llvm/Analysis/DemandedBits.h"
39 #include "llvm/Analysis/GlobalsModRef.h"
40 #include "llvm/Analysis/IVDescriptors.h"
41 #include "llvm/Analysis/LoopAccessAnalysis.h"
42 #include "llvm/Analysis/LoopInfo.h"
43 #include "llvm/Analysis/MemoryLocation.h"
44 #include "llvm/Analysis/OptimizationRemarkEmitter.h"
45 #include "llvm/Analysis/ScalarEvolution.h"
46 #include "llvm/Analysis/ScalarEvolutionExpressions.h"
47 #include "llvm/Analysis/TargetLibraryInfo.h"
48 #include "llvm/Analysis/TargetTransformInfo.h"
49 #include "llvm/Analysis/ValueTracking.h"
50 #include "llvm/Analysis/VectorUtils.h"
51 #include "llvm/IR/Attributes.h"
52 #include "llvm/IR/BasicBlock.h"
53 #include "llvm/IR/Constant.h"
54 #include "llvm/IR/Constants.h"
55 #include "llvm/IR/DataLayout.h"
56 #include "llvm/IR/DerivedTypes.h"
57 #include "llvm/IR/Dominators.h"
58 #include "llvm/IR/Function.h"
59 #include "llvm/IR/IRBuilder.h"
60 #include "llvm/IR/InstrTypes.h"
61 #include "llvm/IR/Instruction.h"
62 #include "llvm/IR/Instructions.h"
63 #include "llvm/IR/IntrinsicInst.h"
64 #include "llvm/IR/Intrinsics.h"
65 #include "llvm/IR/Module.h"
66 #include "llvm/IR/Operator.h"
67 #include "llvm/IR/PatternMatch.h"
68 #include "llvm/IR/Type.h"
69 #include "llvm/IR/Use.h"
70 #include "llvm/IR/User.h"
71 #include "llvm/IR/Value.h"
72 #include "llvm/IR/ValueHandle.h"
73 #ifdef EXPENSIVE_CHECKS
74 #include "llvm/IR/Verifier.h"
75 #endif
76 #include "llvm/Pass.h"
77 #include "llvm/Support/Casting.h"
78 #include "llvm/Support/CommandLine.h"
79 #include "llvm/Support/Compiler.h"
80 #include "llvm/Support/DOTGraphTraits.h"
81 #include "llvm/Support/Debug.h"
82 #include "llvm/Support/ErrorHandling.h"
83 #include "llvm/Support/GraphWriter.h"
84 #include "llvm/Support/InstructionCost.h"
85 #include "llvm/Support/KnownBits.h"
86 #include "llvm/Support/MathExtras.h"
87 #include "llvm/Support/raw_ostream.h"
88 #include "llvm/Transforms/Utils/InjectTLIMappings.h"
89 #include "llvm/Transforms/Utils/Local.h"
90 #include "llvm/Transforms/Utils/LoopUtils.h"
91 #include "llvm/Transforms/Vectorize.h"
92 #include <algorithm>
93 #include <cassert>
94 #include <cstdint>
95 #include <iterator>
96 #include <memory>
97 #include <set>
98 #include <string>
99 #include <tuple>
100 #include <utility>
101 #include <vector>
102 
103 using namespace llvm;
104 using namespace llvm::PatternMatch;
105 using namespace slpvectorizer;
106 
107 #define SV_NAME "slp-vectorizer"
108 #define DEBUG_TYPE "SLP"
109 
110 STATISTIC(NumVectorInstructions, "Number of vector instructions generated");
111 
112 cl::opt<bool> RunSLPVectorization("vectorize-slp", cl::init(true), cl::Hidden,
113                                   cl::desc("Run the SLP vectorization passes"));
114 
115 static cl::opt<int>
116     SLPCostThreshold("slp-threshold", cl::init(0), cl::Hidden,
117                      cl::desc("Only vectorize if you gain more than this "
118                               "number "));
119 
120 static cl::opt<bool>
121 ShouldVectorizeHor("slp-vectorize-hor", cl::init(true), cl::Hidden,
122                    cl::desc("Attempt to vectorize horizontal reductions"));
123 
124 static cl::opt<bool> ShouldStartVectorizeHorAtStore(
125     "slp-vectorize-hor-store", cl::init(false), cl::Hidden,
126     cl::desc(
127         "Attempt to vectorize horizontal reductions feeding into a store"));
128 
129 static cl::opt<int>
130 MaxVectorRegSizeOption("slp-max-reg-size", cl::init(128), cl::Hidden,
131     cl::desc("Attempt to vectorize for this register size in bits"));
132 
133 static cl::opt<unsigned>
134 MaxVFOption("slp-max-vf", cl::init(0), cl::Hidden,
135     cl::desc("Maximum SLP vectorization factor (0=unlimited)"));
136 
137 static cl::opt<int>
138 MaxStoreLookup("slp-max-store-lookup", cl::init(32), cl::Hidden,
139     cl::desc("Maximum depth of the lookup for consecutive stores."));
140 
141 /// Limits the size of scheduling regions in a block.
142 /// It avoid long compile times for _very_ large blocks where vector
143 /// instructions are spread over a wide range.
144 /// This limit is way higher than needed by real-world functions.
145 static cl::opt<int>
146 ScheduleRegionSizeBudget("slp-schedule-budget", cl::init(100000), cl::Hidden,
147     cl::desc("Limit the size of the SLP scheduling region per block"));
148 
149 static cl::opt<int> MinVectorRegSizeOption(
150     "slp-min-reg-size", cl::init(128), cl::Hidden,
151     cl::desc("Attempt to vectorize for this register size in bits"));
152 
153 static cl::opt<unsigned> RecursionMaxDepth(
154     "slp-recursion-max-depth", cl::init(12), cl::Hidden,
155     cl::desc("Limit the recursion depth when building a vectorizable tree"));
156 
157 static cl::opt<unsigned> MinTreeSize(
158     "slp-min-tree-size", cl::init(3), cl::Hidden,
159     cl::desc("Only vectorize small trees if they are fully vectorizable"));
160 
161 // The maximum depth that the look-ahead score heuristic will explore.
162 // The higher this value, the higher the compilation time overhead.
163 static cl::opt<int> LookAheadMaxDepth(
164     "slp-max-look-ahead-depth", cl::init(2), cl::Hidden,
165     cl::desc("The maximum look-ahead depth for operand reordering scores"));
166 
167 // The maximum depth that the look-ahead score heuristic will explore
168 // when it probing among candidates for vectorization tree roots.
169 // The higher this value, the higher the compilation time overhead but unlike
170 // similar limit for operands ordering this is less frequently used, hence
171 // impact of higher value is less noticeable.
172 static cl::opt<int> RootLookAheadMaxDepth(
173     "slp-max-root-look-ahead-depth", cl::init(2), cl::Hidden,
174     cl::desc("The maximum look-ahead depth for searching best rooting option"));
175 
176 static cl::opt<bool>
177     ViewSLPTree("view-slp-tree", cl::Hidden,
178                 cl::desc("Display the SLP trees with Graphviz"));
179 
180 // Limit the number of alias checks. The limit is chosen so that
181 // it has no negative effect on the llvm benchmarks.
182 static const unsigned AliasedCheckLimit = 10;
183 
184 // Another limit for the alias checks: The maximum distance between load/store
185 // instructions where alias checks are done.
186 // This limit is useful for very large basic blocks.
187 static const unsigned MaxMemDepDistance = 160;
188 
189 /// If the ScheduleRegionSizeBudget is exhausted, we allow small scheduling
190 /// regions to be handled.
191 static const int MinScheduleRegionSize = 16;
192 
193 /// Predicate for the element types that the SLP vectorizer supports.
194 ///
195 /// The most important thing to filter here are types which are invalid in LLVM
196 /// vectors. We also filter target specific types which have absolutely no
197 /// meaningful vectorization path such as x86_fp80 and ppc_f128. This just
198 /// avoids spending time checking the cost model and realizing that they will
199 /// be inevitably scalarized.
200 static bool isValidElementType(Type *Ty) {
201   return VectorType::isValidElementType(Ty) && !Ty->isX86_FP80Ty() &&
202          !Ty->isPPC_FP128Ty();
203 }
204 
205 /// \returns True if the value is a constant (but not globals/constant
206 /// expressions).
207 static bool isConstant(Value *V) {
208   return isa<Constant>(V) && !isa<ConstantExpr>(V) && !isa<GlobalValue>(V);
209 }
210 
211 /// Checks if \p V is one of vector-like instructions, i.e. undef,
212 /// insertelement/extractelement with constant indices for fixed vector type or
213 /// extractvalue instruction.
214 static bool isVectorLikeInstWithConstOps(Value *V) {
215   if (!isa<InsertElementInst, ExtractElementInst>(V) &&
216       !isa<ExtractValueInst, UndefValue>(V))
217     return false;
218   auto *I = dyn_cast<Instruction>(V);
219   if (!I || isa<ExtractValueInst>(I))
220     return true;
221   if (!isa<FixedVectorType>(I->getOperand(0)->getType()))
222     return false;
223   if (isa<ExtractElementInst>(I))
224     return isConstant(I->getOperand(1));
225   assert(isa<InsertElementInst>(V) && "Expected only insertelement.");
226   return isConstant(I->getOperand(2));
227 }
228 
229 /// \returns true if all of the instructions in \p VL are in the same block or
230 /// false otherwise.
231 static bool allSameBlock(ArrayRef<Value *> VL) {
232   Instruction *I0 = dyn_cast<Instruction>(VL[0]);
233   if (!I0)
234     return false;
235   if (all_of(VL, isVectorLikeInstWithConstOps))
236     return true;
237 
238   BasicBlock *BB = I0->getParent();
239   for (int I = 1, E = VL.size(); I < E; I++) {
240     auto *II = dyn_cast<Instruction>(VL[I]);
241     if (!II)
242       return false;
243 
244     if (BB != II->getParent())
245       return false;
246   }
247   return true;
248 }
249 
250 /// \returns True if all of the values in \p VL are constants (but not
251 /// globals/constant expressions).
252 static bool allConstant(ArrayRef<Value *> VL) {
253   // Constant expressions and globals can't be vectorized like normal integer/FP
254   // constants.
255   return all_of(VL, isConstant);
256 }
257 
258 /// \returns True if all of the values in \p VL are identical or some of them
259 /// are UndefValue.
260 static bool isSplat(ArrayRef<Value *> VL) {
261   Value *FirstNonUndef = nullptr;
262   for (Value *V : VL) {
263     if (isa<UndefValue>(V))
264       continue;
265     if (!FirstNonUndef) {
266       FirstNonUndef = V;
267       continue;
268     }
269     if (V != FirstNonUndef)
270       return false;
271   }
272   return FirstNonUndef != nullptr;
273 }
274 
275 /// \returns True if \p I is commutative, handles CmpInst and BinaryOperator.
276 static bool isCommutative(Instruction *I) {
277   if (auto *Cmp = dyn_cast<CmpInst>(I))
278     return Cmp->isCommutative();
279   if (auto *BO = dyn_cast<BinaryOperator>(I))
280     return BO->isCommutative();
281   // TODO: This should check for generic Instruction::isCommutative(), but
282   //       we need to confirm that the caller code correctly handles Intrinsics
283   //       for example (does not have 2 operands).
284   return false;
285 }
286 
287 /// Checks if the given value is actually an undefined constant vector.
288 static bool isUndefVector(const Value *V) {
289   if (isa<UndefValue>(V))
290     return true;
291   auto *C = dyn_cast<Constant>(V);
292   if (!C)
293     return false;
294   if (!C->containsUndefOrPoisonElement())
295     return false;
296   auto *VecTy = dyn_cast<FixedVectorType>(C->getType());
297   if (!VecTy)
298     return false;
299   for (unsigned I = 0, E = VecTy->getNumElements(); I != E; ++I) {
300     if (Constant *Elem = C->getAggregateElement(I))
301       if (!isa<UndefValue>(Elem))
302         return false;
303   }
304   return true;
305 }
306 
307 /// Checks if the vector of instructions can be represented as a shuffle, like:
308 /// %x0 = extractelement <4 x i8> %x, i32 0
309 /// %x3 = extractelement <4 x i8> %x, i32 3
310 /// %y1 = extractelement <4 x i8> %y, i32 1
311 /// %y2 = extractelement <4 x i8> %y, i32 2
312 /// %x0x0 = mul i8 %x0, %x0
313 /// %x3x3 = mul i8 %x3, %x3
314 /// %y1y1 = mul i8 %y1, %y1
315 /// %y2y2 = mul i8 %y2, %y2
316 /// %ins1 = insertelement <4 x i8> poison, i8 %x0x0, i32 0
317 /// %ins2 = insertelement <4 x i8> %ins1, i8 %x3x3, i32 1
318 /// %ins3 = insertelement <4 x i8> %ins2, i8 %y1y1, i32 2
319 /// %ins4 = insertelement <4 x i8> %ins3, i8 %y2y2, i32 3
320 /// ret <4 x i8> %ins4
321 /// can be transformed into:
322 /// %1 = shufflevector <4 x i8> %x, <4 x i8> %y, <4 x i32> <i32 0, i32 3, i32 5,
323 ///                                                         i32 6>
324 /// %2 = mul <4 x i8> %1, %1
325 /// ret <4 x i8> %2
326 /// We convert this initially to something like:
327 /// %x0 = extractelement <4 x i8> %x, i32 0
328 /// %x3 = extractelement <4 x i8> %x, i32 3
329 /// %y1 = extractelement <4 x i8> %y, i32 1
330 /// %y2 = extractelement <4 x i8> %y, i32 2
331 /// %1 = insertelement <4 x i8> poison, i8 %x0, i32 0
332 /// %2 = insertelement <4 x i8> %1, i8 %x3, i32 1
333 /// %3 = insertelement <4 x i8> %2, i8 %y1, i32 2
334 /// %4 = insertelement <4 x i8> %3, i8 %y2, i32 3
335 /// %5 = mul <4 x i8> %4, %4
336 /// %6 = extractelement <4 x i8> %5, i32 0
337 /// %ins1 = insertelement <4 x i8> poison, i8 %6, i32 0
338 /// %7 = extractelement <4 x i8> %5, i32 1
339 /// %ins2 = insertelement <4 x i8> %ins1, i8 %7, i32 1
340 /// %8 = extractelement <4 x i8> %5, i32 2
341 /// %ins3 = insertelement <4 x i8> %ins2, i8 %8, i32 2
342 /// %9 = extractelement <4 x i8> %5, i32 3
343 /// %ins4 = insertelement <4 x i8> %ins3, i8 %9, i32 3
344 /// ret <4 x i8> %ins4
345 /// InstCombiner transforms this into a shuffle and vector mul
346 /// Mask will return the Shuffle Mask equivalent to the extracted elements.
347 /// TODO: Can we split off and reuse the shuffle mask detection from
348 /// TargetTransformInfo::getInstructionThroughput?
349 static Optional<TargetTransformInfo::ShuffleKind>
350 isFixedVectorShuffle(ArrayRef<Value *> VL, SmallVectorImpl<int> &Mask) {
351   const auto *It =
352       find_if(VL, [](Value *V) { return isa<ExtractElementInst>(V); });
353   if (It == VL.end())
354     return None;
355   auto *EI0 = cast<ExtractElementInst>(*It);
356   if (isa<ScalableVectorType>(EI0->getVectorOperandType()))
357     return None;
358   unsigned Size =
359       cast<FixedVectorType>(EI0->getVectorOperandType())->getNumElements();
360   Value *Vec1 = nullptr;
361   Value *Vec2 = nullptr;
362   enum ShuffleMode { Unknown, Select, Permute };
363   ShuffleMode CommonShuffleMode = Unknown;
364   Mask.assign(VL.size(), UndefMaskElem);
365   for (unsigned I = 0, E = VL.size(); I < E; ++I) {
366     // Undef can be represented as an undef element in a vector.
367     if (isa<UndefValue>(VL[I]))
368       continue;
369     auto *EI = cast<ExtractElementInst>(VL[I]);
370     if (isa<ScalableVectorType>(EI->getVectorOperandType()))
371       return None;
372     auto *Vec = EI->getVectorOperand();
373     // We can extractelement from undef or poison vector.
374     if (isUndefVector(Vec))
375       continue;
376     // All vector operands must have the same number of vector elements.
377     if (cast<FixedVectorType>(Vec->getType())->getNumElements() != Size)
378       return None;
379     if (isa<UndefValue>(EI->getIndexOperand()))
380       continue;
381     auto *Idx = dyn_cast<ConstantInt>(EI->getIndexOperand());
382     if (!Idx)
383       return None;
384     // Undefined behavior if Idx is negative or >= Size.
385     if (Idx->getValue().uge(Size))
386       continue;
387     unsigned IntIdx = Idx->getValue().getZExtValue();
388     Mask[I] = IntIdx;
389     // For correct shuffling we have to have at most 2 different vector operands
390     // in all extractelement instructions.
391     if (!Vec1 || Vec1 == Vec) {
392       Vec1 = Vec;
393     } else if (!Vec2 || Vec2 == Vec) {
394       Vec2 = Vec;
395       Mask[I] += Size;
396     } else {
397       return None;
398     }
399     if (CommonShuffleMode == Permute)
400       continue;
401     // If the extract index is not the same as the operation number, it is a
402     // permutation.
403     if (IntIdx != I) {
404       CommonShuffleMode = Permute;
405       continue;
406     }
407     CommonShuffleMode = Select;
408   }
409   // If we're not crossing lanes in different vectors, consider it as blending.
410   if (CommonShuffleMode == Select && Vec2)
411     return TargetTransformInfo::SK_Select;
412   // If Vec2 was never used, we have a permutation of a single vector, otherwise
413   // we have permutation of 2 vectors.
414   return Vec2 ? TargetTransformInfo::SK_PermuteTwoSrc
415               : TargetTransformInfo::SK_PermuteSingleSrc;
416 }
417 
418 namespace {
419 
420 /// Main data required for vectorization of instructions.
421 struct InstructionsState {
422   /// The very first instruction in the list with the main opcode.
423   Value *OpValue = nullptr;
424 
425   /// The main/alternate instruction.
426   Instruction *MainOp = nullptr;
427   Instruction *AltOp = nullptr;
428 
429   /// The main/alternate opcodes for the list of instructions.
430   unsigned getOpcode() const {
431     return MainOp ? MainOp->getOpcode() : 0;
432   }
433 
434   unsigned getAltOpcode() const {
435     return AltOp ? AltOp->getOpcode() : 0;
436   }
437 
438   /// Some of the instructions in the list have alternate opcodes.
439   bool isAltShuffle() const { return AltOp != MainOp; }
440 
441   bool isOpcodeOrAlt(Instruction *I) const {
442     unsigned CheckedOpcode = I->getOpcode();
443     return getOpcode() == CheckedOpcode || getAltOpcode() == CheckedOpcode;
444   }
445 
446   InstructionsState() = delete;
447   InstructionsState(Value *OpValue, Instruction *MainOp, Instruction *AltOp)
448       : OpValue(OpValue), MainOp(MainOp), AltOp(AltOp) {}
449 };
450 
451 } // end anonymous namespace
452 
453 /// Chooses the correct key for scheduling data. If \p Op has the same (or
454 /// alternate) opcode as \p OpValue, the key is \p Op. Otherwise the key is \p
455 /// OpValue.
456 static Value *isOneOf(const InstructionsState &S, Value *Op) {
457   auto *I = dyn_cast<Instruction>(Op);
458   if (I && S.isOpcodeOrAlt(I))
459     return Op;
460   return S.OpValue;
461 }
462 
463 /// \returns true if \p Opcode is allowed as part of of the main/alternate
464 /// instruction for SLP vectorization.
465 ///
466 /// Example of unsupported opcode is SDIV that can potentially cause UB if the
467 /// "shuffled out" lane would result in division by zero.
468 static bool isValidForAlternation(unsigned Opcode) {
469   if (Instruction::isIntDivRem(Opcode))
470     return false;
471 
472   return true;
473 }
474 
475 static InstructionsState getSameOpcode(ArrayRef<Value *> VL,
476                                        unsigned BaseIndex = 0);
477 
478 /// Checks if the provided operands of 2 cmp instructions are compatible, i.e.
479 /// compatible instructions or constants, or just some other regular values.
480 static bool areCompatibleCmpOps(Value *BaseOp0, Value *BaseOp1, Value *Op0,
481                                 Value *Op1) {
482   return (isConstant(BaseOp0) && isConstant(Op0)) ||
483          (isConstant(BaseOp1) && isConstant(Op1)) ||
484          (!isa<Instruction>(BaseOp0) && !isa<Instruction>(Op0) &&
485           !isa<Instruction>(BaseOp1) && !isa<Instruction>(Op1)) ||
486          getSameOpcode({BaseOp0, Op0}).getOpcode() ||
487          getSameOpcode({BaseOp1, Op1}).getOpcode();
488 }
489 
490 /// \returns analysis of the Instructions in \p VL described in
491 /// InstructionsState, the Opcode that we suppose the whole list
492 /// could be vectorized even if its structure is diverse.
493 static InstructionsState getSameOpcode(ArrayRef<Value *> VL,
494                                        unsigned BaseIndex) {
495   // Make sure these are all Instructions.
496   if (llvm::any_of(VL, [](Value *V) { return !isa<Instruction>(V); }))
497     return InstructionsState(VL[BaseIndex], nullptr, nullptr);
498 
499   bool IsCastOp = isa<CastInst>(VL[BaseIndex]);
500   bool IsBinOp = isa<BinaryOperator>(VL[BaseIndex]);
501   bool IsCmpOp = isa<CmpInst>(VL[BaseIndex]);
502   CmpInst::Predicate BasePred =
503       IsCmpOp ? cast<CmpInst>(VL[BaseIndex])->getPredicate()
504               : CmpInst::BAD_ICMP_PREDICATE;
505   unsigned Opcode = cast<Instruction>(VL[BaseIndex])->getOpcode();
506   unsigned AltOpcode = Opcode;
507   unsigned AltIndex = BaseIndex;
508 
509   // Check for one alternate opcode from another BinaryOperator.
510   // TODO - generalize to support all operators (types, calls etc.).
511   for (int Cnt = 0, E = VL.size(); Cnt < E; Cnt++) {
512     unsigned InstOpcode = cast<Instruction>(VL[Cnt])->getOpcode();
513     if (IsBinOp && isa<BinaryOperator>(VL[Cnt])) {
514       if (InstOpcode == Opcode || InstOpcode == AltOpcode)
515         continue;
516       if (Opcode == AltOpcode && isValidForAlternation(InstOpcode) &&
517           isValidForAlternation(Opcode)) {
518         AltOpcode = InstOpcode;
519         AltIndex = Cnt;
520         continue;
521       }
522     } else if (IsCastOp && isa<CastInst>(VL[Cnt])) {
523       Type *Ty0 = cast<Instruction>(VL[BaseIndex])->getOperand(0)->getType();
524       Type *Ty1 = cast<Instruction>(VL[Cnt])->getOperand(0)->getType();
525       if (Ty0 == Ty1) {
526         if (InstOpcode == Opcode || InstOpcode == AltOpcode)
527           continue;
528         if (Opcode == AltOpcode) {
529           assert(isValidForAlternation(Opcode) &&
530                  isValidForAlternation(InstOpcode) &&
531                  "Cast isn't safe for alternation, logic needs to be updated!");
532           AltOpcode = InstOpcode;
533           AltIndex = Cnt;
534           continue;
535         }
536       }
537     } else if (IsCmpOp && isa<CmpInst>(VL[Cnt])) {
538       auto *BaseInst = cast<Instruction>(VL[BaseIndex]);
539       auto *Inst = cast<Instruction>(VL[Cnt]);
540       Type *Ty0 = BaseInst->getOperand(0)->getType();
541       Type *Ty1 = Inst->getOperand(0)->getType();
542       if (Ty0 == Ty1) {
543         Value *BaseOp0 = BaseInst->getOperand(0);
544         Value *BaseOp1 = BaseInst->getOperand(1);
545         Value *Op0 = Inst->getOperand(0);
546         Value *Op1 = Inst->getOperand(1);
547         CmpInst::Predicate CurrentPred =
548             cast<CmpInst>(VL[Cnt])->getPredicate();
549         CmpInst::Predicate SwappedCurrentPred =
550             CmpInst::getSwappedPredicate(CurrentPred);
551         // Check for compatible operands. If the corresponding operands are not
552         // compatible - need to perform alternate vectorization.
553         if (InstOpcode == Opcode) {
554           if (BasePred == CurrentPred &&
555               areCompatibleCmpOps(BaseOp0, BaseOp1, Op0, Op1))
556             continue;
557           if (BasePred == SwappedCurrentPred &&
558               areCompatibleCmpOps(BaseOp0, BaseOp1, Op1, Op0))
559             continue;
560           if (E == 2 &&
561               (BasePred == CurrentPred || BasePred == SwappedCurrentPred))
562             continue;
563           auto *AltInst = cast<CmpInst>(VL[AltIndex]);
564           CmpInst::Predicate AltPred = AltInst->getPredicate();
565           Value *AltOp0 = AltInst->getOperand(0);
566           Value *AltOp1 = AltInst->getOperand(1);
567           // Check if operands are compatible with alternate operands.
568           if (AltPred == CurrentPred &&
569               areCompatibleCmpOps(AltOp0, AltOp1, Op0, Op1))
570             continue;
571           if (AltPred == SwappedCurrentPred &&
572               areCompatibleCmpOps(AltOp0, AltOp1, Op1, Op0))
573             continue;
574         }
575         if (BaseIndex == AltIndex && BasePred != CurrentPred) {
576           assert(isValidForAlternation(Opcode) &&
577                  isValidForAlternation(InstOpcode) &&
578                  "Cast isn't safe for alternation, logic needs to be updated!");
579           AltIndex = Cnt;
580           continue;
581         }
582         auto *AltInst = cast<CmpInst>(VL[AltIndex]);
583         CmpInst::Predicate AltPred = AltInst->getPredicate();
584         if (BasePred == CurrentPred || BasePred == SwappedCurrentPred ||
585             AltPred == CurrentPred || AltPred == SwappedCurrentPred)
586           continue;
587       }
588     } else if (InstOpcode == Opcode || InstOpcode == AltOpcode)
589       continue;
590     return InstructionsState(VL[BaseIndex], nullptr, nullptr);
591   }
592 
593   return InstructionsState(VL[BaseIndex], cast<Instruction>(VL[BaseIndex]),
594                            cast<Instruction>(VL[AltIndex]));
595 }
596 
597 /// \returns true if all of the values in \p VL have the same type or false
598 /// otherwise.
599 static bool allSameType(ArrayRef<Value *> VL) {
600   Type *Ty = VL[0]->getType();
601   for (int i = 1, e = VL.size(); i < e; i++)
602     if (VL[i]->getType() != Ty)
603       return false;
604 
605   return true;
606 }
607 
608 /// \returns True if Extract{Value,Element} instruction extracts element Idx.
609 static Optional<unsigned> getExtractIndex(Instruction *E) {
610   unsigned Opcode = E->getOpcode();
611   assert((Opcode == Instruction::ExtractElement ||
612           Opcode == Instruction::ExtractValue) &&
613          "Expected extractelement or extractvalue instruction.");
614   if (Opcode == Instruction::ExtractElement) {
615     auto *CI = dyn_cast<ConstantInt>(E->getOperand(1));
616     if (!CI)
617       return None;
618     return CI->getZExtValue();
619   }
620   ExtractValueInst *EI = cast<ExtractValueInst>(E);
621   if (EI->getNumIndices() != 1)
622     return None;
623   return *EI->idx_begin();
624 }
625 
626 /// \returns True if in-tree use also needs extract. This refers to
627 /// possible scalar operand in vectorized instruction.
628 static bool InTreeUserNeedToExtract(Value *Scalar, Instruction *UserInst,
629                                     TargetLibraryInfo *TLI) {
630   unsigned Opcode = UserInst->getOpcode();
631   switch (Opcode) {
632   case Instruction::Load: {
633     LoadInst *LI = cast<LoadInst>(UserInst);
634     return (LI->getPointerOperand() == Scalar);
635   }
636   case Instruction::Store: {
637     StoreInst *SI = cast<StoreInst>(UserInst);
638     return (SI->getPointerOperand() == Scalar);
639   }
640   case Instruction::Call: {
641     CallInst *CI = cast<CallInst>(UserInst);
642     Intrinsic::ID ID = getVectorIntrinsicIDForCall(CI, TLI);
643     for (unsigned i = 0, e = CI->arg_size(); i != e; ++i) {
644       if (isVectorIntrinsicWithScalarOpAtArg(ID, i))
645         return (CI->getArgOperand(i) == Scalar);
646     }
647     LLVM_FALLTHROUGH;
648   }
649   default:
650     return false;
651   }
652 }
653 
654 /// \returns the AA location that is being access by the instruction.
655 static MemoryLocation getLocation(Instruction *I) {
656   if (StoreInst *SI = dyn_cast<StoreInst>(I))
657     return MemoryLocation::get(SI);
658   if (LoadInst *LI = dyn_cast<LoadInst>(I))
659     return MemoryLocation::get(LI);
660   return MemoryLocation();
661 }
662 
663 /// \returns True if the instruction is not a volatile or atomic load/store.
664 static bool isSimple(Instruction *I) {
665   if (LoadInst *LI = dyn_cast<LoadInst>(I))
666     return LI->isSimple();
667   if (StoreInst *SI = dyn_cast<StoreInst>(I))
668     return SI->isSimple();
669   if (MemIntrinsic *MI = dyn_cast<MemIntrinsic>(I))
670     return !MI->isVolatile();
671   return true;
672 }
673 
674 /// Shuffles \p Mask in accordance with the given \p SubMask.
675 static void addMask(SmallVectorImpl<int> &Mask, ArrayRef<int> SubMask) {
676   if (SubMask.empty())
677     return;
678   if (Mask.empty()) {
679     Mask.append(SubMask.begin(), SubMask.end());
680     return;
681   }
682   SmallVector<int> NewMask(SubMask.size(), UndefMaskElem);
683   int TermValue = std::min(Mask.size(), SubMask.size());
684   for (int I = 0, E = SubMask.size(); I < E; ++I) {
685     if (SubMask[I] >= TermValue || SubMask[I] == UndefMaskElem ||
686         Mask[SubMask[I]] >= TermValue)
687       continue;
688     NewMask[I] = Mask[SubMask[I]];
689   }
690   Mask.swap(NewMask);
691 }
692 
693 /// Order may have elements assigned special value (size) which is out of
694 /// bounds. Such indices only appear on places which correspond to undef values
695 /// (see canReuseExtract for details) and used in order to avoid undef values
696 /// have effect on operands ordering.
697 /// The first loop below simply finds all unused indices and then the next loop
698 /// nest assigns these indices for undef values positions.
699 /// As an example below Order has two undef positions and they have assigned
700 /// values 3 and 7 respectively:
701 /// before:  6 9 5 4 9 2 1 0
702 /// after:   6 3 5 4 7 2 1 0
703 static void fixupOrderingIndices(SmallVectorImpl<unsigned> &Order) {
704   const unsigned Sz = Order.size();
705   SmallBitVector UnusedIndices(Sz, /*t=*/true);
706   SmallBitVector MaskedIndices(Sz);
707   for (unsigned I = 0; I < Sz; ++I) {
708     if (Order[I] < Sz)
709       UnusedIndices.reset(Order[I]);
710     else
711       MaskedIndices.set(I);
712   }
713   if (MaskedIndices.none())
714     return;
715   assert(UnusedIndices.count() == MaskedIndices.count() &&
716          "Non-synced masked/available indices.");
717   int Idx = UnusedIndices.find_first();
718   int MIdx = MaskedIndices.find_first();
719   while (MIdx >= 0) {
720     assert(Idx >= 0 && "Indices must be synced.");
721     Order[MIdx] = Idx;
722     Idx = UnusedIndices.find_next(Idx);
723     MIdx = MaskedIndices.find_next(MIdx);
724   }
725 }
726 
727 namespace llvm {
728 
729 static void inversePermutation(ArrayRef<unsigned> Indices,
730                                SmallVectorImpl<int> &Mask) {
731   Mask.clear();
732   const unsigned E = Indices.size();
733   Mask.resize(E, UndefMaskElem);
734   for (unsigned I = 0; I < E; ++I)
735     Mask[Indices[I]] = I;
736 }
737 
738 /// \returns inserting index of InsertElement or InsertValue instruction,
739 /// using Offset as base offset for index.
740 static Optional<unsigned> getInsertIndex(const Value *InsertInst,
741                                          unsigned Offset = 0) {
742   int Index = Offset;
743   if (const auto *IE = dyn_cast<InsertElementInst>(InsertInst)) {
744     if (const auto *CI = dyn_cast<ConstantInt>(IE->getOperand(2))) {
745       auto *VT = cast<FixedVectorType>(IE->getType());
746       if (CI->getValue().uge(VT->getNumElements()))
747         return None;
748       Index *= VT->getNumElements();
749       Index += CI->getZExtValue();
750       return Index;
751     }
752     return None;
753   }
754 
755   const auto *IV = cast<InsertValueInst>(InsertInst);
756   Type *CurrentType = IV->getType();
757   for (unsigned I : IV->indices()) {
758     if (const auto *ST = dyn_cast<StructType>(CurrentType)) {
759       Index *= ST->getNumElements();
760       CurrentType = ST->getElementType(I);
761     } else if (const auto *AT = dyn_cast<ArrayType>(CurrentType)) {
762       Index *= AT->getNumElements();
763       CurrentType = AT->getElementType();
764     } else {
765       return None;
766     }
767     Index += I;
768   }
769   return Index;
770 }
771 
772 /// Reorders the list of scalars in accordance with the given \p Mask.
773 static void reorderScalars(SmallVectorImpl<Value *> &Scalars,
774                            ArrayRef<int> Mask) {
775   assert(!Mask.empty() && "Expected non-empty mask.");
776   SmallVector<Value *> Prev(Scalars.size(),
777                             UndefValue::get(Scalars.front()->getType()));
778   Prev.swap(Scalars);
779   for (unsigned I = 0, E = Prev.size(); I < E; ++I)
780     if (Mask[I] != UndefMaskElem)
781       Scalars[Mask[I]] = Prev[I];
782 }
783 
784 /// Checks if the provided value does not require scheduling. It does not
785 /// require scheduling if this is not an instruction or it is an instruction
786 /// that does not read/write memory and all operands are either not instructions
787 /// or phi nodes or instructions from different blocks.
788 static bool areAllOperandsNonInsts(Value *V) {
789   auto *I = dyn_cast<Instruction>(V);
790   if (!I)
791     return true;
792   return !mayHaveNonDefUseDependency(*I) &&
793     all_of(I->operands(), [I](Value *V) {
794       auto *IO = dyn_cast<Instruction>(V);
795       if (!IO)
796         return true;
797       return isa<PHINode>(IO) || IO->getParent() != I->getParent();
798     });
799 }
800 
801 /// Checks if the provided value does not require scheduling. It does not
802 /// require scheduling if this is not an instruction or it is an instruction
803 /// that does not read/write memory and all users are phi nodes or instructions
804 /// from the different blocks.
805 static bool isUsedOutsideBlock(Value *V) {
806   auto *I = dyn_cast<Instruction>(V);
807   if (!I)
808     return true;
809   // Limits the number of uses to save compile time.
810   constexpr int UsesLimit = 8;
811   return !I->mayReadOrWriteMemory() && !I->hasNUsesOrMore(UsesLimit) &&
812          all_of(I->users(), [I](User *U) {
813            auto *IU = dyn_cast<Instruction>(U);
814            if (!IU)
815              return true;
816            return IU->getParent() != I->getParent() || isa<PHINode>(IU);
817          });
818 }
819 
820 /// Checks if the specified value does not require scheduling. It does not
821 /// require scheduling if all operands and all users do not need to be scheduled
822 /// in the current basic block.
823 static bool doesNotNeedToBeScheduled(Value *V) {
824   return areAllOperandsNonInsts(V) && isUsedOutsideBlock(V);
825 }
826 
827 /// Checks if the specified array of instructions does not require scheduling.
828 /// It is so if all either instructions have operands that do not require
829 /// scheduling or their users do not require scheduling since they are phis or
830 /// in other basic blocks.
831 static bool doesNotNeedToSchedule(ArrayRef<Value *> VL) {
832   return !VL.empty() &&
833          (all_of(VL, isUsedOutsideBlock) || all_of(VL, areAllOperandsNonInsts));
834 }
835 
836 namespace slpvectorizer {
837 
838 /// Bottom Up SLP Vectorizer.
839 class BoUpSLP {
840   struct TreeEntry;
841   struct ScheduleData;
842 
843 public:
844   using ValueList = SmallVector<Value *, 8>;
845   using InstrList = SmallVector<Instruction *, 16>;
846   using ValueSet = SmallPtrSet<Value *, 16>;
847   using StoreList = SmallVector<StoreInst *, 8>;
848   using ExtraValueToDebugLocsMap =
849       MapVector<Value *, SmallVector<Instruction *, 2>>;
850   using OrdersType = SmallVector<unsigned, 4>;
851 
852   BoUpSLP(Function *Func, ScalarEvolution *Se, TargetTransformInfo *Tti,
853           TargetLibraryInfo *TLi, AAResults *Aa, LoopInfo *Li,
854           DominatorTree *Dt, AssumptionCache *AC, DemandedBits *DB,
855           const DataLayout *DL, OptimizationRemarkEmitter *ORE)
856       : BatchAA(*Aa), F(Func), SE(Se), TTI(Tti), TLI(TLi), LI(Li),
857         DT(Dt), AC(AC), DB(DB), DL(DL), ORE(ORE), Builder(Se->getContext()) {
858     CodeMetrics::collectEphemeralValues(F, AC, EphValues);
859     // Use the vector register size specified by the target unless overridden
860     // by a command-line option.
861     // TODO: It would be better to limit the vectorization factor based on
862     //       data type rather than just register size. For example, x86 AVX has
863     //       256-bit registers, but it does not support integer operations
864     //       at that width (that requires AVX2).
865     if (MaxVectorRegSizeOption.getNumOccurrences())
866       MaxVecRegSize = MaxVectorRegSizeOption;
867     else
868       MaxVecRegSize =
869           TTI->getRegisterBitWidth(TargetTransformInfo::RGK_FixedWidthVector)
870               .getFixedSize();
871 
872     if (MinVectorRegSizeOption.getNumOccurrences())
873       MinVecRegSize = MinVectorRegSizeOption;
874     else
875       MinVecRegSize = TTI->getMinVectorRegisterBitWidth();
876   }
877 
878   /// Vectorize the tree that starts with the elements in \p VL.
879   /// Returns the vectorized root.
880   Value *vectorizeTree();
881 
882   /// Vectorize the tree but with the list of externally used values \p
883   /// ExternallyUsedValues. Values in this MapVector can be replaced but the
884   /// generated extractvalue instructions.
885   Value *vectorizeTree(ExtraValueToDebugLocsMap &ExternallyUsedValues);
886 
887   /// \returns the cost incurred by unwanted spills and fills, caused by
888   /// holding live values over call sites.
889   InstructionCost getSpillCost() const;
890 
891   /// \returns the vectorization cost of the subtree that starts at \p VL.
892   /// A negative number means that this is profitable.
893   InstructionCost getTreeCost(ArrayRef<Value *> VectorizedVals = None);
894 
895   /// Construct a vectorizable tree that starts at \p Roots, ignoring users for
896   /// the purpose of scheduling and extraction in the \p UserIgnoreLst.
897   void buildTree(ArrayRef<Value *> Roots,
898                  const SmallDenseSet<Value *> &UserIgnoreLst);
899 
900   /// Construct a vectorizable tree that starts at \p Roots.
901   void buildTree(ArrayRef<Value *> Roots);
902 
903   /// Builds external uses of the vectorized scalars, i.e. the list of
904   /// vectorized scalars to be extracted, their lanes and their scalar users. \p
905   /// ExternallyUsedValues contains additional list of external uses to handle
906   /// vectorization of reductions.
907   void
908   buildExternalUses(const ExtraValueToDebugLocsMap &ExternallyUsedValues = {});
909 
910   /// Clear the internal data structures that are created by 'buildTree'.
911   void deleteTree() {
912     VectorizableTree.clear();
913     ScalarToTreeEntry.clear();
914     MustGather.clear();
915     ExternalUses.clear();
916     for (auto &Iter : BlocksSchedules) {
917       BlockScheduling *BS = Iter.second.get();
918       BS->clear();
919     }
920     MinBWs.clear();
921     InstrElementSize.clear();
922     UserIgnoreList = nullptr;
923   }
924 
925   unsigned getTreeSize() const { return VectorizableTree.size(); }
926 
927   /// Perform LICM and CSE on the newly generated gather sequences.
928   void optimizeGatherSequence();
929 
930   /// Checks if the specified gather tree entry \p TE can be represented as a
931   /// shuffled vector entry + (possibly) permutation with other gathers. It
932   /// implements the checks only for possibly ordered scalars (Loads,
933   /// ExtractElement, ExtractValue), which can be part of the graph.
934   Optional<OrdersType> findReusedOrderedScalars(const TreeEntry &TE);
935 
936   /// Sort loads into increasing pointers offsets to allow greater clustering.
937   Optional<OrdersType> findPartiallyOrderedLoads(const TreeEntry &TE);
938 
939   /// Gets reordering data for the given tree entry. If the entry is vectorized
940   /// - just return ReorderIndices, otherwise check if the scalars can be
941   /// reordered and return the most optimal order.
942   /// \param TopToBottom If true, include the order of vectorized stores and
943   /// insertelement nodes, otherwise skip them.
944   Optional<OrdersType> getReorderingData(const TreeEntry &TE, bool TopToBottom);
945 
946   /// Reorders the current graph to the most profitable order starting from the
947   /// root node to the leaf nodes. The best order is chosen only from the nodes
948   /// of the same size (vectorization factor). Smaller nodes are considered
949   /// parts of subgraph with smaller VF and they are reordered independently. We
950   /// can make it because we still need to extend smaller nodes to the wider VF
951   /// and we can merge reordering shuffles with the widening shuffles.
952   void reorderTopToBottom();
953 
954   /// Reorders the current graph to the most profitable order starting from
955   /// leaves to the root. It allows to rotate small subgraphs and reduce the
956   /// number of reshuffles if the leaf nodes use the same order. In this case we
957   /// can merge the orders and just shuffle user node instead of shuffling its
958   /// operands. Plus, even the leaf nodes have different orders, it allows to
959   /// sink reordering in the graph closer to the root node and merge it later
960   /// during analysis.
961   void reorderBottomToTop(bool IgnoreReorder = false);
962 
963   /// \return The vector element size in bits to use when vectorizing the
964   /// expression tree ending at \p V. If V is a store, the size is the width of
965   /// the stored value. Otherwise, the size is the width of the largest loaded
966   /// value reaching V. This method is used by the vectorizer to calculate
967   /// vectorization factors.
968   unsigned getVectorElementSize(Value *V);
969 
970   /// Compute the minimum type sizes required to represent the entries in a
971   /// vectorizable tree.
972   void computeMinimumValueSizes();
973 
974   // \returns maximum vector register size as set by TTI or overridden by cl::opt.
975   unsigned getMaxVecRegSize() const {
976     return MaxVecRegSize;
977   }
978 
979   // \returns minimum vector register size as set by cl::opt.
980   unsigned getMinVecRegSize() const {
981     return MinVecRegSize;
982   }
983 
984   unsigned getMinVF(unsigned Sz) const {
985     return std::max(2U, getMinVecRegSize() / Sz);
986   }
987 
988   unsigned getMaximumVF(unsigned ElemWidth, unsigned Opcode) const {
989     unsigned MaxVF = MaxVFOption.getNumOccurrences() ?
990       MaxVFOption : TTI->getMaximumVF(ElemWidth, Opcode);
991     return MaxVF ? MaxVF : UINT_MAX;
992   }
993 
994   /// Check if homogeneous aggregate is isomorphic to some VectorType.
995   /// Accepts homogeneous multidimensional aggregate of scalars/vectors like
996   /// {[4 x i16], [4 x i16]}, { <2 x float>, <2 x float> },
997   /// {{{i16, i16}, {i16, i16}}, {{i16, i16}, {i16, i16}}} and so on.
998   ///
999   /// \returns number of elements in vector if isomorphism exists, 0 otherwise.
1000   unsigned canMapToVector(Type *T, const DataLayout &DL) const;
1001 
1002   /// \returns True if the VectorizableTree is both tiny and not fully
1003   /// vectorizable. We do not vectorize such trees.
1004   bool isTreeTinyAndNotFullyVectorizable(bool ForReduction = false) const;
1005 
1006   /// Assume that a legal-sized 'or'-reduction of shifted/zexted loaded values
1007   /// can be load combined in the backend. Load combining may not be allowed in
1008   /// the IR optimizer, so we do not want to alter the pattern. For example,
1009   /// partially transforming a scalar bswap() pattern into vector code is
1010   /// effectively impossible for the backend to undo.
1011   /// TODO: If load combining is allowed in the IR optimizer, this analysis
1012   ///       may not be necessary.
1013   bool isLoadCombineReductionCandidate(RecurKind RdxKind) const;
1014 
1015   /// Assume that a vector of stores of bitwise-or/shifted/zexted loaded values
1016   /// can be load combined in the backend. Load combining may not be allowed in
1017   /// the IR optimizer, so we do not want to alter the pattern. For example,
1018   /// partially transforming a scalar bswap() pattern into vector code is
1019   /// effectively impossible for the backend to undo.
1020   /// TODO: If load combining is allowed in the IR optimizer, this analysis
1021   ///       may not be necessary.
1022   bool isLoadCombineCandidate() const;
1023 
1024   OptimizationRemarkEmitter *getORE() { return ORE; }
1025 
1026   /// This structure holds any data we need about the edges being traversed
1027   /// during buildTree_rec(). We keep track of:
1028   /// (i) the user TreeEntry index, and
1029   /// (ii) the index of the edge.
1030   struct EdgeInfo {
1031     EdgeInfo() = default;
1032     EdgeInfo(TreeEntry *UserTE, unsigned EdgeIdx)
1033         : UserTE(UserTE), EdgeIdx(EdgeIdx) {}
1034     /// The user TreeEntry.
1035     TreeEntry *UserTE = nullptr;
1036     /// The operand index of the use.
1037     unsigned EdgeIdx = UINT_MAX;
1038 #ifndef NDEBUG
1039     friend inline raw_ostream &operator<<(raw_ostream &OS,
1040                                           const BoUpSLP::EdgeInfo &EI) {
1041       EI.dump(OS);
1042       return OS;
1043     }
1044     /// Debug print.
1045     void dump(raw_ostream &OS) const {
1046       OS << "{User:" << (UserTE ? std::to_string(UserTE->Idx) : "null")
1047          << " EdgeIdx:" << EdgeIdx << "}";
1048     }
1049     LLVM_DUMP_METHOD void dump() const { dump(dbgs()); }
1050 #endif
1051   };
1052 
1053   /// A helper class used for scoring candidates for two consecutive lanes.
1054   class LookAheadHeuristics {
1055     const DataLayout &DL;
1056     ScalarEvolution &SE;
1057     const BoUpSLP &R;
1058     int NumLanes; // Total number of lanes (aka vectorization factor).
1059     int MaxLevel; // The maximum recursion depth for accumulating score.
1060 
1061   public:
1062     LookAheadHeuristics(const DataLayout &DL, ScalarEvolution &SE,
1063                         const BoUpSLP &R, int NumLanes, int MaxLevel)
1064         : DL(DL), SE(SE), R(R), NumLanes(NumLanes), MaxLevel(MaxLevel) {}
1065 
1066     // The hard-coded scores listed here are not very important, though it shall
1067     // be higher for better matches to improve the resulting cost. When
1068     // computing the scores of matching one sub-tree with another, we are
1069     // basically counting the number of values that are matching. So even if all
1070     // scores are set to 1, we would still get a decent matching result.
1071     // However, sometimes we have to break ties. For example we may have to
1072     // choose between matching loads vs matching opcodes. This is what these
1073     // scores are helping us with: they provide the order of preference. Also,
1074     // this is important if the scalar is externally used or used in another
1075     // tree entry node in the different lane.
1076 
1077     /// Loads from consecutive memory addresses, e.g. load(A[i]), load(A[i+1]).
1078     static const int ScoreConsecutiveLoads = 4;
1079     /// The same load multiple times. This should have a better score than
1080     /// `ScoreSplat` because it in x86 for a 2-lane vector we can represent it
1081     /// with `movddup (%reg), xmm0` which has a throughput of 0.5 versus 0.5 for
1082     /// a vector load and 1.0 for a broadcast.
1083     static const int ScoreSplatLoads = 3;
1084     /// Loads from reversed memory addresses, e.g. load(A[i+1]), load(A[i]).
1085     static const int ScoreReversedLoads = 3;
1086     /// ExtractElementInst from same vector and consecutive indexes.
1087     static const int ScoreConsecutiveExtracts = 4;
1088     /// ExtractElementInst from same vector and reversed indices.
1089     static const int ScoreReversedExtracts = 3;
1090     /// Constants.
1091     static const int ScoreConstants = 2;
1092     /// Instructions with the same opcode.
1093     static const int ScoreSameOpcode = 2;
1094     /// Instructions with alt opcodes (e.g, add + sub).
1095     static const int ScoreAltOpcodes = 1;
1096     /// Identical instructions (a.k.a. splat or broadcast).
1097     static const int ScoreSplat = 1;
1098     /// Matching with an undef is preferable to failing.
1099     static const int ScoreUndef = 1;
1100     /// Score for failing to find a decent match.
1101     static const int ScoreFail = 0;
1102     /// Score if all users are vectorized.
1103     static const int ScoreAllUserVectorized = 1;
1104 
1105     /// \returns the score of placing \p V1 and \p V2 in consecutive lanes.
1106     /// \p U1 and \p U2 are the users of \p V1 and \p V2.
1107     /// Also, checks if \p V1 and \p V2 are compatible with instructions in \p
1108     /// MainAltOps.
1109     int getShallowScore(Value *V1, Value *V2, Instruction *U1, Instruction *U2,
1110                         ArrayRef<Value *> MainAltOps) const {
1111       if (V1 == V2) {
1112         if (isa<LoadInst>(V1)) {
1113           // Retruns true if the users of V1 and V2 won't need to be extracted.
1114           auto AllUsersAreInternal = [U1, U2, this](Value *V1, Value *V2) {
1115             // Bail out if we have too many uses to save compilation time.
1116             static constexpr unsigned Limit = 8;
1117             if (V1->hasNUsesOrMore(Limit) || V2->hasNUsesOrMore(Limit))
1118               return false;
1119 
1120             auto AllUsersVectorized = [U1, U2, this](Value *V) {
1121               return llvm::all_of(V->users(), [U1, U2, this](Value *U) {
1122                 return U == U1 || U == U2 || R.getTreeEntry(U) != nullptr;
1123               });
1124             };
1125             return AllUsersVectorized(V1) && AllUsersVectorized(V2);
1126           };
1127           // A broadcast of a load can be cheaper on some targets.
1128           if (R.TTI->isLegalBroadcastLoad(V1->getType(),
1129                                           ElementCount::getFixed(NumLanes)) &&
1130               ((int)V1->getNumUses() == NumLanes ||
1131                AllUsersAreInternal(V1, V2)))
1132             return LookAheadHeuristics::ScoreSplatLoads;
1133         }
1134         return LookAheadHeuristics::ScoreSplat;
1135       }
1136 
1137       auto *LI1 = dyn_cast<LoadInst>(V1);
1138       auto *LI2 = dyn_cast<LoadInst>(V2);
1139       if (LI1 && LI2) {
1140         if (LI1->getParent() != LI2->getParent())
1141           return LookAheadHeuristics::ScoreFail;
1142 
1143         Optional<int> Dist = getPointersDiff(
1144             LI1->getType(), LI1->getPointerOperand(), LI2->getType(),
1145             LI2->getPointerOperand(), DL, SE, /*StrictCheck=*/true);
1146         if (!Dist || *Dist == 0)
1147           return LookAheadHeuristics::ScoreFail;
1148         // The distance is too large - still may be profitable to use masked
1149         // loads/gathers.
1150         if (std::abs(*Dist) > NumLanes / 2)
1151           return LookAheadHeuristics::ScoreAltOpcodes;
1152         // This still will detect consecutive loads, but we might have "holes"
1153         // in some cases. It is ok for non-power-2 vectorization and may produce
1154         // better results. It should not affect current vectorization.
1155         return (*Dist > 0) ? LookAheadHeuristics::ScoreConsecutiveLoads
1156                            : LookAheadHeuristics::ScoreReversedLoads;
1157       }
1158 
1159       auto *C1 = dyn_cast<Constant>(V1);
1160       auto *C2 = dyn_cast<Constant>(V2);
1161       if (C1 && C2)
1162         return LookAheadHeuristics::ScoreConstants;
1163 
1164       // Extracts from consecutive indexes of the same vector better score as
1165       // the extracts could be optimized away.
1166       Value *EV1;
1167       ConstantInt *Ex1Idx;
1168       if (match(V1, m_ExtractElt(m_Value(EV1), m_ConstantInt(Ex1Idx)))) {
1169         // Undefs are always profitable for extractelements.
1170         if (isa<UndefValue>(V2))
1171           return LookAheadHeuristics::ScoreConsecutiveExtracts;
1172         Value *EV2 = nullptr;
1173         ConstantInt *Ex2Idx = nullptr;
1174         if (match(V2,
1175                   m_ExtractElt(m_Value(EV2), m_CombineOr(m_ConstantInt(Ex2Idx),
1176                                                          m_Undef())))) {
1177           // Undefs are always profitable for extractelements.
1178           if (!Ex2Idx)
1179             return LookAheadHeuristics::ScoreConsecutiveExtracts;
1180           if (isUndefVector(EV2) && EV2->getType() == EV1->getType())
1181             return LookAheadHeuristics::ScoreConsecutiveExtracts;
1182           if (EV2 == EV1) {
1183             int Idx1 = Ex1Idx->getZExtValue();
1184             int Idx2 = Ex2Idx->getZExtValue();
1185             int Dist = Idx2 - Idx1;
1186             // The distance is too large - still may be profitable to use
1187             // shuffles.
1188             if (std::abs(Dist) == 0)
1189               return LookAheadHeuristics::ScoreSplat;
1190             if (std::abs(Dist) > NumLanes / 2)
1191               return LookAheadHeuristics::ScoreSameOpcode;
1192             return (Dist > 0) ? LookAheadHeuristics::ScoreConsecutiveExtracts
1193                               : LookAheadHeuristics::ScoreReversedExtracts;
1194           }
1195           return LookAheadHeuristics::ScoreAltOpcodes;
1196         }
1197         return LookAheadHeuristics::ScoreFail;
1198       }
1199 
1200       auto *I1 = dyn_cast<Instruction>(V1);
1201       auto *I2 = dyn_cast<Instruction>(V2);
1202       if (I1 && I2) {
1203         if (I1->getParent() != I2->getParent())
1204           return LookAheadHeuristics::ScoreFail;
1205         SmallVector<Value *, 4> Ops(MainAltOps.begin(), MainAltOps.end());
1206         Ops.push_back(I1);
1207         Ops.push_back(I2);
1208         InstructionsState S = getSameOpcode(Ops);
1209         // Note: Only consider instructions with <= 2 operands to avoid
1210         // complexity explosion.
1211         if (S.getOpcode() &&
1212             (S.MainOp->getNumOperands() <= 2 || !MainAltOps.empty() ||
1213              !S.isAltShuffle()) &&
1214             all_of(Ops, [&S](Value *V) {
1215               return cast<Instruction>(V)->getNumOperands() ==
1216                      S.MainOp->getNumOperands();
1217             }))
1218           return S.isAltShuffle() ? LookAheadHeuristics::ScoreAltOpcodes
1219                                   : LookAheadHeuristics::ScoreSameOpcode;
1220       }
1221 
1222       if (isa<UndefValue>(V2))
1223         return LookAheadHeuristics::ScoreUndef;
1224 
1225       return LookAheadHeuristics::ScoreFail;
1226     }
1227 
1228     /// Go through the operands of \p LHS and \p RHS recursively until
1229     /// MaxLevel, and return the cummulative score. \p U1 and \p U2 are
1230     /// the users of \p LHS and \p RHS (that is \p LHS and \p RHS are operands
1231     /// of \p U1 and \p U2), except at the beginning of the recursion where
1232     /// these are set to nullptr.
1233     ///
1234     /// For example:
1235     /// \verbatim
1236     ///  A[0]  B[0]  A[1]  B[1]  C[0] D[0]  B[1] A[1]
1237     ///     \ /         \ /         \ /        \ /
1238     ///      +           +           +          +
1239     ///     G1          G2          G3         G4
1240     /// \endverbatim
1241     /// The getScoreAtLevelRec(G1, G2) function will try to match the nodes at
1242     /// each level recursively, accumulating the score. It starts from matching
1243     /// the additions at level 0, then moves on to the loads (level 1). The
1244     /// score of G1 and G2 is higher than G1 and G3, because {A[0],A[1]} and
1245     /// {B[0],B[1]} match with LookAheadHeuristics::ScoreConsecutiveLoads, while
1246     /// {A[0],C[0]} has a score of LookAheadHeuristics::ScoreFail.
1247     /// Please note that the order of the operands does not matter, as we
1248     /// evaluate the score of all profitable combinations of operands. In
1249     /// other words the score of G1 and G4 is the same as G1 and G2. This
1250     /// heuristic is based on ideas described in:
1251     ///   Look-ahead SLP: Auto-vectorization in the presence of commutative
1252     ///   operations, CGO 2018 by Vasileios Porpodas, Rodrigo C. O. Rocha,
1253     ///   Luís F. W. Góes
1254     int getScoreAtLevelRec(Value *LHS, Value *RHS, Instruction *U1,
1255                            Instruction *U2, int CurrLevel,
1256                            ArrayRef<Value *> MainAltOps) const {
1257 
1258       // Get the shallow score of V1 and V2.
1259       int ShallowScoreAtThisLevel =
1260           getShallowScore(LHS, RHS, U1, U2, MainAltOps);
1261 
1262       // If reached MaxLevel,
1263       //  or if V1 and V2 are not instructions,
1264       //  or if they are SPLAT,
1265       //  or if they are not consecutive,
1266       //  or if profitable to vectorize loads or extractelements, early return
1267       //  the current cost.
1268       auto *I1 = dyn_cast<Instruction>(LHS);
1269       auto *I2 = dyn_cast<Instruction>(RHS);
1270       if (CurrLevel == MaxLevel || !(I1 && I2) || I1 == I2 ||
1271           ShallowScoreAtThisLevel == LookAheadHeuristics::ScoreFail ||
1272           (((isa<LoadInst>(I1) && isa<LoadInst>(I2)) ||
1273             (I1->getNumOperands() > 2 && I2->getNumOperands() > 2) ||
1274             (isa<ExtractElementInst>(I1) && isa<ExtractElementInst>(I2))) &&
1275            ShallowScoreAtThisLevel))
1276         return ShallowScoreAtThisLevel;
1277       assert(I1 && I2 && "Should have early exited.");
1278 
1279       // Contains the I2 operand indexes that got matched with I1 operands.
1280       SmallSet<unsigned, 4> Op2Used;
1281 
1282       // Recursion towards the operands of I1 and I2. We are trying all possible
1283       // operand pairs, and keeping track of the best score.
1284       for (unsigned OpIdx1 = 0, NumOperands1 = I1->getNumOperands();
1285            OpIdx1 != NumOperands1; ++OpIdx1) {
1286         // Try to pair op1I with the best operand of I2.
1287         int MaxTmpScore = 0;
1288         unsigned MaxOpIdx2 = 0;
1289         bool FoundBest = false;
1290         // If I2 is commutative try all combinations.
1291         unsigned FromIdx = isCommutative(I2) ? 0 : OpIdx1;
1292         unsigned ToIdx = isCommutative(I2)
1293                              ? I2->getNumOperands()
1294                              : std::min(I2->getNumOperands(), OpIdx1 + 1);
1295         assert(FromIdx <= ToIdx && "Bad index");
1296         for (unsigned OpIdx2 = FromIdx; OpIdx2 != ToIdx; ++OpIdx2) {
1297           // Skip operands already paired with OpIdx1.
1298           if (Op2Used.count(OpIdx2))
1299             continue;
1300           // Recursively calculate the cost at each level
1301           int TmpScore =
1302               getScoreAtLevelRec(I1->getOperand(OpIdx1), I2->getOperand(OpIdx2),
1303                                  I1, I2, CurrLevel + 1, None);
1304           // Look for the best score.
1305           if (TmpScore > LookAheadHeuristics::ScoreFail &&
1306               TmpScore > MaxTmpScore) {
1307             MaxTmpScore = TmpScore;
1308             MaxOpIdx2 = OpIdx2;
1309             FoundBest = true;
1310           }
1311         }
1312         if (FoundBest) {
1313           // Pair {OpIdx1, MaxOpIdx2} was found to be best. Never revisit it.
1314           Op2Used.insert(MaxOpIdx2);
1315           ShallowScoreAtThisLevel += MaxTmpScore;
1316         }
1317       }
1318       return ShallowScoreAtThisLevel;
1319     }
1320   };
1321   /// A helper data structure to hold the operands of a vector of instructions.
1322   /// This supports a fixed vector length for all operand vectors.
1323   class VLOperands {
1324     /// For each operand we need (i) the value, and (ii) the opcode that it
1325     /// would be attached to if the expression was in a left-linearized form.
1326     /// This is required to avoid illegal operand reordering.
1327     /// For example:
1328     /// \verbatim
1329     ///                         0 Op1
1330     ///                         |/
1331     /// Op1 Op2   Linearized    + Op2
1332     ///   \ /     ---------->   |/
1333     ///    -                    -
1334     ///
1335     /// Op1 - Op2            (0 + Op1) - Op2
1336     /// \endverbatim
1337     ///
1338     /// Value Op1 is attached to a '+' operation, and Op2 to a '-'.
1339     ///
1340     /// Another way to think of this is to track all the operations across the
1341     /// path from the operand all the way to the root of the tree and to
1342     /// calculate the operation that corresponds to this path. For example, the
1343     /// path from Op2 to the root crosses the RHS of the '-', therefore the
1344     /// corresponding operation is a '-' (which matches the one in the
1345     /// linearized tree, as shown above).
1346     ///
1347     /// For lack of a better term, we refer to this operation as Accumulated
1348     /// Path Operation (APO).
1349     struct OperandData {
1350       OperandData() = default;
1351       OperandData(Value *V, bool APO, bool IsUsed)
1352           : V(V), APO(APO), IsUsed(IsUsed) {}
1353       /// The operand value.
1354       Value *V = nullptr;
1355       /// TreeEntries only allow a single opcode, or an alternate sequence of
1356       /// them (e.g, +, -). Therefore, we can safely use a boolean value for the
1357       /// APO. It is set to 'true' if 'V' is attached to an inverse operation
1358       /// in the left-linearized form (e.g., Sub/Div), and 'false' otherwise
1359       /// (e.g., Add/Mul)
1360       bool APO = false;
1361       /// Helper data for the reordering function.
1362       bool IsUsed = false;
1363     };
1364 
1365     /// During operand reordering, we are trying to select the operand at lane
1366     /// that matches best with the operand at the neighboring lane. Our
1367     /// selection is based on the type of value we are looking for. For example,
1368     /// if the neighboring lane has a load, we need to look for a load that is
1369     /// accessing a consecutive address. These strategies are summarized in the
1370     /// 'ReorderingMode' enumerator.
1371     enum class ReorderingMode {
1372       Load,     ///< Matching loads to consecutive memory addresses
1373       Opcode,   ///< Matching instructions based on opcode (same or alternate)
1374       Constant, ///< Matching constants
1375       Splat,    ///< Matching the same instruction multiple times (broadcast)
1376       Failed,   ///< We failed to create a vectorizable group
1377     };
1378 
1379     using OperandDataVec = SmallVector<OperandData, 2>;
1380 
1381     /// A vector of operand vectors.
1382     SmallVector<OperandDataVec, 4> OpsVec;
1383 
1384     const DataLayout &DL;
1385     ScalarEvolution &SE;
1386     const BoUpSLP &R;
1387 
1388     /// \returns the operand data at \p OpIdx and \p Lane.
1389     OperandData &getData(unsigned OpIdx, unsigned Lane) {
1390       return OpsVec[OpIdx][Lane];
1391     }
1392 
1393     /// \returns the operand data at \p OpIdx and \p Lane. Const version.
1394     const OperandData &getData(unsigned OpIdx, unsigned Lane) const {
1395       return OpsVec[OpIdx][Lane];
1396     }
1397 
1398     /// Clears the used flag for all entries.
1399     void clearUsed() {
1400       for (unsigned OpIdx = 0, NumOperands = getNumOperands();
1401            OpIdx != NumOperands; ++OpIdx)
1402         for (unsigned Lane = 0, NumLanes = getNumLanes(); Lane != NumLanes;
1403              ++Lane)
1404           OpsVec[OpIdx][Lane].IsUsed = false;
1405     }
1406 
1407     /// Swap the operand at \p OpIdx1 with that one at \p OpIdx2.
1408     void swap(unsigned OpIdx1, unsigned OpIdx2, unsigned Lane) {
1409       std::swap(OpsVec[OpIdx1][Lane], OpsVec[OpIdx2][Lane]);
1410     }
1411 
1412     /// \param Lane lane of the operands under analysis.
1413     /// \param OpIdx operand index in \p Lane lane we're looking the best
1414     /// candidate for.
1415     /// \param Idx operand index of the current candidate value.
1416     /// \returns The additional score due to possible broadcasting of the
1417     /// elements in the lane. It is more profitable to have power-of-2 unique
1418     /// elements in the lane, it will be vectorized with higher probability
1419     /// after removing duplicates. Currently the SLP vectorizer supports only
1420     /// vectorization of the power-of-2 number of unique scalars.
1421     int getSplatScore(unsigned Lane, unsigned OpIdx, unsigned Idx) const {
1422       Value *IdxLaneV = getData(Idx, Lane).V;
1423       if (!isa<Instruction>(IdxLaneV) || IdxLaneV == getData(OpIdx, Lane).V)
1424         return 0;
1425       SmallPtrSet<Value *, 4> Uniques;
1426       for (unsigned Ln = 0, E = getNumLanes(); Ln < E; ++Ln) {
1427         if (Ln == Lane)
1428           continue;
1429         Value *OpIdxLnV = getData(OpIdx, Ln).V;
1430         if (!isa<Instruction>(OpIdxLnV))
1431           return 0;
1432         Uniques.insert(OpIdxLnV);
1433       }
1434       int UniquesCount = Uniques.size();
1435       int UniquesCntWithIdxLaneV =
1436           Uniques.contains(IdxLaneV) ? UniquesCount : UniquesCount + 1;
1437       Value *OpIdxLaneV = getData(OpIdx, Lane).V;
1438       int UniquesCntWithOpIdxLaneV =
1439           Uniques.contains(OpIdxLaneV) ? UniquesCount : UniquesCount + 1;
1440       if (UniquesCntWithIdxLaneV == UniquesCntWithOpIdxLaneV)
1441         return 0;
1442       return (PowerOf2Ceil(UniquesCntWithOpIdxLaneV) -
1443               UniquesCntWithOpIdxLaneV) -
1444              (PowerOf2Ceil(UniquesCntWithIdxLaneV) - UniquesCntWithIdxLaneV);
1445     }
1446 
1447     /// \param Lane lane of the operands under analysis.
1448     /// \param OpIdx operand index in \p Lane lane we're looking the best
1449     /// candidate for.
1450     /// \param Idx operand index of the current candidate value.
1451     /// \returns The additional score for the scalar which users are all
1452     /// vectorized.
1453     int getExternalUseScore(unsigned Lane, unsigned OpIdx, unsigned Idx) const {
1454       Value *IdxLaneV = getData(Idx, Lane).V;
1455       Value *OpIdxLaneV = getData(OpIdx, Lane).V;
1456       // Do not care about number of uses for vector-like instructions
1457       // (extractelement/extractvalue with constant indices), they are extracts
1458       // themselves and already externally used. Vectorization of such
1459       // instructions does not add extra extractelement instruction, just may
1460       // remove it.
1461       if (isVectorLikeInstWithConstOps(IdxLaneV) &&
1462           isVectorLikeInstWithConstOps(OpIdxLaneV))
1463         return LookAheadHeuristics::ScoreAllUserVectorized;
1464       auto *IdxLaneI = dyn_cast<Instruction>(IdxLaneV);
1465       if (!IdxLaneI || !isa<Instruction>(OpIdxLaneV))
1466         return 0;
1467       return R.areAllUsersVectorized(IdxLaneI, None)
1468                  ? LookAheadHeuristics::ScoreAllUserVectorized
1469                  : 0;
1470     }
1471 
1472     /// Score scaling factor for fully compatible instructions but with
1473     /// different number of external uses. Allows better selection of the
1474     /// instructions with less external uses.
1475     static const int ScoreScaleFactor = 10;
1476 
1477     /// \Returns the look-ahead score, which tells us how much the sub-trees
1478     /// rooted at \p LHS and \p RHS match, the more they match the higher the
1479     /// score. This helps break ties in an informed way when we cannot decide on
1480     /// the order of the operands by just considering the immediate
1481     /// predecessors.
1482     int getLookAheadScore(Value *LHS, Value *RHS, ArrayRef<Value *> MainAltOps,
1483                           int Lane, unsigned OpIdx, unsigned Idx,
1484                           bool &IsUsed) {
1485       LookAheadHeuristics LookAhead(DL, SE, R, getNumLanes(),
1486                                     LookAheadMaxDepth);
1487       // Keep track of the instruction stack as we recurse into the operands
1488       // during the look-ahead score exploration.
1489       int Score =
1490           LookAhead.getScoreAtLevelRec(LHS, RHS, /*U1=*/nullptr, /*U2=*/nullptr,
1491                                        /*CurrLevel=*/1, MainAltOps);
1492       if (Score) {
1493         int SplatScore = getSplatScore(Lane, OpIdx, Idx);
1494         if (Score <= -SplatScore) {
1495           // Set the minimum score for splat-like sequence to avoid setting
1496           // failed state.
1497           Score = 1;
1498         } else {
1499           Score += SplatScore;
1500           // Scale score to see the difference between different operands
1501           // and similar operands but all vectorized/not all vectorized
1502           // uses. It does not affect actual selection of the best
1503           // compatible operand in general, just allows to select the
1504           // operand with all vectorized uses.
1505           Score *= ScoreScaleFactor;
1506           Score += getExternalUseScore(Lane, OpIdx, Idx);
1507           IsUsed = true;
1508         }
1509       }
1510       return Score;
1511     }
1512 
1513     /// Best defined scores per lanes between the passes. Used to choose the
1514     /// best operand (with the highest score) between the passes.
1515     /// The key - {Operand Index, Lane}.
1516     /// The value - the best score between the passes for the lane and the
1517     /// operand.
1518     SmallDenseMap<std::pair<unsigned, unsigned>, unsigned, 8>
1519         BestScoresPerLanes;
1520 
1521     // Search all operands in Ops[*][Lane] for the one that matches best
1522     // Ops[OpIdx][LastLane] and return its opreand index.
1523     // If no good match can be found, return None.
1524     Optional<unsigned> getBestOperand(unsigned OpIdx, int Lane, int LastLane,
1525                                       ArrayRef<ReorderingMode> ReorderingModes,
1526                                       ArrayRef<Value *> MainAltOps) {
1527       unsigned NumOperands = getNumOperands();
1528 
1529       // The operand of the previous lane at OpIdx.
1530       Value *OpLastLane = getData(OpIdx, LastLane).V;
1531 
1532       // Our strategy mode for OpIdx.
1533       ReorderingMode RMode = ReorderingModes[OpIdx];
1534       if (RMode == ReorderingMode::Failed)
1535         return None;
1536 
1537       // The linearized opcode of the operand at OpIdx, Lane.
1538       bool OpIdxAPO = getData(OpIdx, Lane).APO;
1539 
1540       // The best operand index and its score.
1541       // Sometimes we have more than one option (e.g., Opcode and Undefs), so we
1542       // are using the score to differentiate between the two.
1543       struct BestOpData {
1544         Optional<unsigned> Idx = None;
1545         unsigned Score = 0;
1546       } BestOp;
1547       BestOp.Score =
1548           BestScoresPerLanes.try_emplace(std::make_pair(OpIdx, Lane), 0)
1549               .first->second;
1550 
1551       // Track if the operand must be marked as used. If the operand is set to
1552       // Score 1 explicitly (because of non power-of-2 unique scalars, we may
1553       // want to reestimate the operands again on the following iterations).
1554       bool IsUsed =
1555           RMode == ReorderingMode::Splat || RMode == ReorderingMode::Constant;
1556       // Iterate through all unused operands and look for the best.
1557       for (unsigned Idx = 0; Idx != NumOperands; ++Idx) {
1558         // Get the operand at Idx and Lane.
1559         OperandData &OpData = getData(Idx, Lane);
1560         Value *Op = OpData.V;
1561         bool OpAPO = OpData.APO;
1562 
1563         // Skip already selected operands.
1564         if (OpData.IsUsed)
1565           continue;
1566 
1567         // Skip if we are trying to move the operand to a position with a
1568         // different opcode in the linearized tree form. This would break the
1569         // semantics.
1570         if (OpAPO != OpIdxAPO)
1571           continue;
1572 
1573         // Look for an operand that matches the current mode.
1574         switch (RMode) {
1575         case ReorderingMode::Load:
1576         case ReorderingMode::Constant:
1577         case ReorderingMode::Opcode: {
1578           bool LeftToRight = Lane > LastLane;
1579           Value *OpLeft = (LeftToRight) ? OpLastLane : Op;
1580           Value *OpRight = (LeftToRight) ? Op : OpLastLane;
1581           int Score = getLookAheadScore(OpLeft, OpRight, MainAltOps, Lane,
1582                                         OpIdx, Idx, IsUsed);
1583           if (Score > static_cast<int>(BestOp.Score)) {
1584             BestOp.Idx = Idx;
1585             BestOp.Score = Score;
1586             BestScoresPerLanes[std::make_pair(OpIdx, Lane)] = Score;
1587           }
1588           break;
1589         }
1590         case ReorderingMode::Splat:
1591           if (Op == OpLastLane)
1592             BestOp.Idx = Idx;
1593           break;
1594         case ReorderingMode::Failed:
1595           llvm_unreachable("Not expected Failed reordering mode.");
1596         }
1597       }
1598 
1599       if (BestOp.Idx) {
1600         getData(BestOp.Idx.getValue(), Lane).IsUsed = IsUsed;
1601         return BestOp.Idx;
1602       }
1603       // If we could not find a good match return None.
1604       return None;
1605     }
1606 
1607     /// Helper for reorderOperandVecs.
1608     /// \returns the lane that we should start reordering from. This is the one
1609     /// which has the least number of operands that can freely move about or
1610     /// less profitable because it already has the most optimal set of operands.
1611     unsigned getBestLaneToStartReordering() const {
1612       unsigned Min = UINT_MAX;
1613       unsigned SameOpNumber = 0;
1614       // std::pair<unsigned, unsigned> is used to implement a simple voting
1615       // algorithm and choose the lane with the least number of operands that
1616       // can freely move about or less profitable because it already has the
1617       // most optimal set of operands. The first unsigned is a counter for
1618       // voting, the second unsigned is the counter of lanes with instructions
1619       // with same/alternate opcodes and same parent basic block.
1620       MapVector<unsigned, std::pair<unsigned, unsigned>> HashMap;
1621       // Try to be closer to the original results, if we have multiple lanes
1622       // with same cost. If 2 lanes have the same cost, use the one with the
1623       // lowest index.
1624       for (int I = getNumLanes(); I > 0; --I) {
1625         unsigned Lane = I - 1;
1626         OperandsOrderData NumFreeOpsHash =
1627             getMaxNumOperandsThatCanBeReordered(Lane);
1628         // Compare the number of operands that can move and choose the one with
1629         // the least number.
1630         if (NumFreeOpsHash.NumOfAPOs < Min) {
1631           Min = NumFreeOpsHash.NumOfAPOs;
1632           SameOpNumber = NumFreeOpsHash.NumOpsWithSameOpcodeParent;
1633           HashMap.clear();
1634           HashMap[NumFreeOpsHash.Hash] = std::make_pair(1, Lane);
1635         } else if (NumFreeOpsHash.NumOfAPOs == Min &&
1636                    NumFreeOpsHash.NumOpsWithSameOpcodeParent < SameOpNumber) {
1637           // Select the most optimal lane in terms of number of operands that
1638           // should be moved around.
1639           SameOpNumber = NumFreeOpsHash.NumOpsWithSameOpcodeParent;
1640           HashMap[NumFreeOpsHash.Hash] = std::make_pair(1, Lane);
1641         } else if (NumFreeOpsHash.NumOfAPOs == Min &&
1642                    NumFreeOpsHash.NumOpsWithSameOpcodeParent == SameOpNumber) {
1643           auto It = HashMap.find(NumFreeOpsHash.Hash);
1644           if (It == HashMap.end())
1645             HashMap[NumFreeOpsHash.Hash] = std::make_pair(1, Lane);
1646           else
1647             ++It->second.first;
1648         }
1649       }
1650       // Select the lane with the minimum counter.
1651       unsigned BestLane = 0;
1652       unsigned CntMin = UINT_MAX;
1653       for (const auto &Data : reverse(HashMap)) {
1654         if (Data.second.first < CntMin) {
1655           CntMin = Data.second.first;
1656           BestLane = Data.second.second;
1657         }
1658       }
1659       return BestLane;
1660     }
1661 
1662     /// Data structure that helps to reorder operands.
1663     struct OperandsOrderData {
1664       /// The best number of operands with the same APOs, which can be
1665       /// reordered.
1666       unsigned NumOfAPOs = UINT_MAX;
1667       /// Number of operands with the same/alternate instruction opcode and
1668       /// parent.
1669       unsigned NumOpsWithSameOpcodeParent = 0;
1670       /// Hash for the actual operands ordering.
1671       /// Used to count operands, actually their position id and opcode
1672       /// value. It is used in the voting mechanism to find the lane with the
1673       /// least number of operands that can freely move about or less profitable
1674       /// because it already has the most optimal set of operands. Can be
1675       /// replaced with SmallVector<unsigned> instead but hash code is faster
1676       /// and requires less memory.
1677       unsigned Hash = 0;
1678     };
1679     /// \returns the maximum number of operands that are allowed to be reordered
1680     /// for \p Lane and the number of compatible instructions(with the same
1681     /// parent/opcode). This is used as a heuristic for selecting the first lane
1682     /// to start operand reordering.
1683     OperandsOrderData getMaxNumOperandsThatCanBeReordered(unsigned Lane) const {
1684       unsigned CntTrue = 0;
1685       unsigned NumOperands = getNumOperands();
1686       // Operands with the same APO can be reordered. We therefore need to count
1687       // how many of them we have for each APO, like this: Cnt[APO] = x.
1688       // Since we only have two APOs, namely true and false, we can avoid using
1689       // a map. Instead we can simply count the number of operands that
1690       // correspond to one of them (in this case the 'true' APO), and calculate
1691       // the other by subtracting it from the total number of operands.
1692       // Operands with the same instruction opcode and parent are more
1693       // profitable since we don't need to move them in many cases, with a high
1694       // probability such lane already can be vectorized effectively.
1695       bool AllUndefs = true;
1696       unsigned NumOpsWithSameOpcodeParent = 0;
1697       Instruction *OpcodeI = nullptr;
1698       BasicBlock *Parent = nullptr;
1699       unsigned Hash = 0;
1700       for (unsigned OpIdx = 0; OpIdx != NumOperands; ++OpIdx) {
1701         const OperandData &OpData = getData(OpIdx, Lane);
1702         if (OpData.APO)
1703           ++CntTrue;
1704         // Use Boyer-Moore majority voting for finding the majority opcode and
1705         // the number of times it occurs.
1706         if (auto *I = dyn_cast<Instruction>(OpData.V)) {
1707           if (!OpcodeI || !getSameOpcode({OpcodeI, I}).getOpcode() ||
1708               I->getParent() != Parent) {
1709             if (NumOpsWithSameOpcodeParent == 0) {
1710               NumOpsWithSameOpcodeParent = 1;
1711               OpcodeI = I;
1712               Parent = I->getParent();
1713             } else {
1714               --NumOpsWithSameOpcodeParent;
1715             }
1716           } else {
1717             ++NumOpsWithSameOpcodeParent;
1718           }
1719         }
1720         Hash = hash_combine(
1721             Hash, hash_value((OpIdx + 1) * (OpData.V->getValueID() + 1)));
1722         AllUndefs = AllUndefs && isa<UndefValue>(OpData.V);
1723       }
1724       if (AllUndefs)
1725         return {};
1726       OperandsOrderData Data;
1727       Data.NumOfAPOs = std::max(CntTrue, NumOperands - CntTrue);
1728       Data.NumOpsWithSameOpcodeParent = NumOpsWithSameOpcodeParent;
1729       Data.Hash = Hash;
1730       return Data;
1731     }
1732 
1733     /// Go through the instructions in VL and append their operands.
1734     void appendOperandsOfVL(ArrayRef<Value *> VL) {
1735       assert(!VL.empty() && "Bad VL");
1736       assert((empty() || VL.size() == getNumLanes()) &&
1737              "Expected same number of lanes");
1738       assert(isa<Instruction>(VL[0]) && "Expected instruction");
1739       unsigned NumOperands = cast<Instruction>(VL[0])->getNumOperands();
1740       OpsVec.resize(NumOperands);
1741       unsigned NumLanes = VL.size();
1742       for (unsigned OpIdx = 0; OpIdx != NumOperands; ++OpIdx) {
1743         OpsVec[OpIdx].resize(NumLanes);
1744         for (unsigned Lane = 0; Lane != NumLanes; ++Lane) {
1745           assert(isa<Instruction>(VL[Lane]) && "Expected instruction");
1746           // Our tree has just 3 nodes: the root and two operands.
1747           // It is therefore trivial to get the APO. We only need to check the
1748           // opcode of VL[Lane] and whether the operand at OpIdx is the LHS or
1749           // RHS operand. The LHS operand of both add and sub is never attached
1750           // to an inversese operation in the linearized form, therefore its APO
1751           // is false. The RHS is true only if VL[Lane] is an inverse operation.
1752 
1753           // Since operand reordering is performed on groups of commutative
1754           // operations or alternating sequences (e.g., +, -), we can safely
1755           // tell the inverse operations by checking commutativity.
1756           bool IsInverseOperation = !isCommutative(cast<Instruction>(VL[Lane]));
1757           bool APO = (OpIdx == 0) ? false : IsInverseOperation;
1758           OpsVec[OpIdx][Lane] = {cast<Instruction>(VL[Lane])->getOperand(OpIdx),
1759                                  APO, false};
1760         }
1761       }
1762     }
1763 
1764     /// \returns the number of operands.
1765     unsigned getNumOperands() const { return OpsVec.size(); }
1766 
1767     /// \returns the number of lanes.
1768     unsigned getNumLanes() const { return OpsVec[0].size(); }
1769 
1770     /// \returns the operand value at \p OpIdx and \p Lane.
1771     Value *getValue(unsigned OpIdx, unsigned Lane) const {
1772       return getData(OpIdx, Lane).V;
1773     }
1774 
1775     /// \returns true if the data structure is empty.
1776     bool empty() const { return OpsVec.empty(); }
1777 
1778     /// Clears the data.
1779     void clear() { OpsVec.clear(); }
1780 
1781     /// \Returns true if there are enough operands identical to \p Op to fill
1782     /// the whole vector.
1783     /// Note: This modifies the 'IsUsed' flag, so a cleanUsed() must follow.
1784     bool shouldBroadcast(Value *Op, unsigned OpIdx, unsigned Lane) {
1785       bool OpAPO = getData(OpIdx, Lane).APO;
1786       for (unsigned Ln = 0, Lns = getNumLanes(); Ln != Lns; ++Ln) {
1787         if (Ln == Lane)
1788           continue;
1789         // This is set to true if we found a candidate for broadcast at Lane.
1790         bool FoundCandidate = false;
1791         for (unsigned OpI = 0, OpE = getNumOperands(); OpI != OpE; ++OpI) {
1792           OperandData &Data = getData(OpI, Ln);
1793           if (Data.APO != OpAPO || Data.IsUsed)
1794             continue;
1795           if (Data.V == Op) {
1796             FoundCandidate = true;
1797             Data.IsUsed = true;
1798             break;
1799           }
1800         }
1801         if (!FoundCandidate)
1802           return false;
1803       }
1804       return true;
1805     }
1806 
1807   public:
1808     /// Initialize with all the operands of the instruction vector \p RootVL.
1809     VLOperands(ArrayRef<Value *> RootVL, const DataLayout &DL,
1810                ScalarEvolution &SE, const BoUpSLP &R)
1811         : DL(DL), SE(SE), R(R) {
1812       // Append all the operands of RootVL.
1813       appendOperandsOfVL(RootVL);
1814     }
1815 
1816     /// \Returns a value vector with the operands across all lanes for the
1817     /// opearnd at \p OpIdx.
1818     ValueList getVL(unsigned OpIdx) const {
1819       ValueList OpVL(OpsVec[OpIdx].size());
1820       assert(OpsVec[OpIdx].size() == getNumLanes() &&
1821              "Expected same num of lanes across all operands");
1822       for (unsigned Lane = 0, Lanes = getNumLanes(); Lane != Lanes; ++Lane)
1823         OpVL[Lane] = OpsVec[OpIdx][Lane].V;
1824       return OpVL;
1825     }
1826 
1827     // Performs operand reordering for 2 or more operands.
1828     // The original operands are in OrigOps[OpIdx][Lane].
1829     // The reordered operands are returned in 'SortedOps[OpIdx][Lane]'.
1830     void reorder() {
1831       unsigned NumOperands = getNumOperands();
1832       unsigned NumLanes = getNumLanes();
1833       // Each operand has its own mode. We are using this mode to help us select
1834       // the instructions for each lane, so that they match best with the ones
1835       // we have selected so far.
1836       SmallVector<ReorderingMode, 2> ReorderingModes(NumOperands);
1837 
1838       // This is a greedy single-pass algorithm. We are going over each lane
1839       // once and deciding on the best order right away with no back-tracking.
1840       // However, in order to increase its effectiveness, we start with the lane
1841       // that has operands that can move the least. For example, given the
1842       // following lanes:
1843       //  Lane 0 : A[0] = B[0] + C[0]   // Visited 3rd
1844       //  Lane 1 : A[1] = C[1] - B[1]   // Visited 1st
1845       //  Lane 2 : A[2] = B[2] + C[2]   // Visited 2nd
1846       //  Lane 3 : A[3] = C[3] - B[3]   // Visited 4th
1847       // we will start at Lane 1, since the operands of the subtraction cannot
1848       // be reordered. Then we will visit the rest of the lanes in a circular
1849       // fashion. That is, Lanes 2, then Lane 0, and finally Lane 3.
1850 
1851       // Find the first lane that we will start our search from.
1852       unsigned FirstLane = getBestLaneToStartReordering();
1853 
1854       // Initialize the modes.
1855       for (unsigned OpIdx = 0; OpIdx != NumOperands; ++OpIdx) {
1856         Value *OpLane0 = getValue(OpIdx, FirstLane);
1857         // Keep track if we have instructions with all the same opcode on one
1858         // side.
1859         if (isa<LoadInst>(OpLane0))
1860           ReorderingModes[OpIdx] = ReorderingMode::Load;
1861         else if (isa<Instruction>(OpLane0)) {
1862           // Check if OpLane0 should be broadcast.
1863           if (shouldBroadcast(OpLane0, OpIdx, FirstLane))
1864             ReorderingModes[OpIdx] = ReorderingMode::Splat;
1865           else
1866             ReorderingModes[OpIdx] = ReorderingMode::Opcode;
1867         }
1868         else if (isa<Constant>(OpLane0))
1869           ReorderingModes[OpIdx] = ReorderingMode::Constant;
1870         else if (isa<Argument>(OpLane0))
1871           // Our best hope is a Splat. It may save some cost in some cases.
1872           ReorderingModes[OpIdx] = ReorderingMode::Splat;
1873         else
1874           // NOTE: This should be unreachable.
1875           ReorderingModes[OpIdx] = ReorderingMode::Failed;
1876       }
1877 
1878       // Check that we don't have same operands. No need to reorder if operands
1879       // are just perfect diamond or shuffled diamond match. Do not do it only
1880       // for possible broadcasts or non-power of 2 number of scalars (just for
1881       // now).
1882       auto &&SkipReordering = [this]() {
1883         SmallPtrSet<Value *, 4> UniqueValues;
1884         ArrayRef<OperandData> Op0 = OpsVec.front();
1885         for (const OperandData &Data : Op0)
1886           UniqueValues.insert(Data.V);
1887         for (ArrayRef<OperandData> Op : drop_begin(OpsVec, 1)) {
1888           if (any_of(Op, [&UniqueValues](const OperandData &Data) {
1889                 return !UniqueValues.contains(Data.V);
1890               }))
1891             return false;
1892         }
1893         // TODO: Check if we can remove a check for non-power-2 number of
1894         // scalars after full support of non-power-2 vectorization.
1895         return UniqueValues.size() != 2 && isPowerOf2_32(UniqueValues.size());
1896       };
1897 
1898       // If the initial strategy fails for any of the operand indexes, then we
1899       // perform reordering again in a second pass. This helps avoid assigning
1900       // high priority to the failed strategy, and should improve reordering for
1901       // the non-failed operand indexes.
1902       for (int Pass = 0; Pass != 2; ++Pass) {
1903         // Check if no need to reorder operands since they're are perfect or
1904         // shuffled diamond match.
1905         // Need to to do it to avoid extra external use cost counting for
1906         // shuffled matches, which may cause regressions.
1907         if (SkipReordering())
1908           break;
1909         // Skip the second pass if the first pass did not fail.
1910         bool StrategyFailed = false;
1911         // Mark all operand data as free to use.
1912         clearUsed();
1913         // We keep the original operand order for the FirstLane, so reorder the
1914         // rest of the lanes. We are visiting the nodes in a circular fashion,
1915         // using FirstLane as the center point and increasing the radius
1916         // distance.
1917         SmallVector<SmallVector<Value *, 2>> MainAltOps(NumOperands);
1918         for (unsigned I = 0; I < NumOperands; ++I)
1919           MainAltOps[I].push_back(getData(I, FirstLane).V);
1920 
1921         for (unsigned Distance = 1; Distance != NumLanes; ++Distance) {
1922           // Visit the lane on the right and then the lane on the left.
1923           for (int Direction : {+1, -1}) {
1924             int Lane = FirstLane + Direction * Distance;
1925             if (Lane < 0 || Lane >= (int)NumLanes)
1926               continue;
1927             int LastLane = Lane - Direction;
1928             assert(LastLane >= 0 && LastLane < (int)NumLanes &&
1929                    "Out of bounds");
1930             // Look for a good match for each operand.
1931             for (unsigned OpIdx = 0; OpIdx != NumOperands; ++OpIdx) {
1932               // Search for the operand that matches SortedOps[OpIdx][Lane-1].
1933               Optional<unsigned> BestIdx = getBestOperand(
1934                   OpIdx, Lane, LastLane, ReorderingModes, MainAltOps[OpIdx]);
1935               // By not selecting a value, we allow the operands that follow to
1936               // select a better matching value. We will get a non-null value in
1937               // the next run of getBestOperand().
1938               if (BestIdx) {
1939                 // Swap the current operand with the one returned by
1940                 // getBestOperand().
1941                 swap(OpIdx, BestIdx.getValue(), Lane);
1942               } else {
1943                 // We failed to find a best operand, set mode to 'Failed'.
1944                 ReorderingModes[OpIdx] = ReorderingMode::Failed;
1945                 // Enable the second pass.
1946                 StrategyFailed = true;
1947               }
1948               // Try to get the alternate opcode and follow it during analysis.
1949               if (MainAltOps[OpIdx].size() != 2) {
1950                 OperandData &AltOp = getData(OpIdx, Lane);
1951                 InstructionsState OpS =
1952                     getSameOpcode({MainAltOps[OpIdx].front(), AltOp.V});
1953                 if (OpS.getOpcode() && OpS.isAltShuffle())
1954                   MainAltOps[OpIdx].push_back(AltOp.V);
1955               }
1956             }
1957           }
1958         }
1959         // Skip second pass if the strategy did not fail.
1960         if (!StrategyFailed)
1961           break;
1962       }
1963     }
1964 
1965 #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
1966     LLVM_DUMP_METHOD static StringRef getModeStr(ReorderingMode RMode) {
1967       switch (RMode) {
1968       case ReorderingMode::Load:
1969         return "Load";
1970       case ReorderingMode::Opcode:
1971         return "Opcode";
1972       case ReorderingMode::Constant:
1973         return "Constant";
1974       case ReorderingMode::Splat:
1975         return "Splat";
1976       case ReorderingMode::Failed:
1977         return "Failed";
1978       }
1979       llvm_unreachable("Unimplemented Reordering Type");
1980     }
1981 
1982     LLVM_DUMP_METHOD static raw_ostream &printMode(ReorderingMode RMode,
1983                                                    raw_ostream &OS) {
1984       return OS << getModeStr(RMode);
1985     }
1986 
1987     /// Debug print.
1988     LLVM_DUMP_METHOD static void dumpMode(ReorderingMode RMode) {
1989       printMode(RMode, dbgs());
1990     }
1991 
1992     friend raw_ostream &operator<<(raw_ostream &OS, ReorderingMode RMode) {
1993       return printMode(RMode, OS);
1994     }
1995 
1996     LLVM_DUMP_METHOD raw_ostream &print(raw_ostream &OS) const {
1997       const unsigned Indent = 2;
1998       unsigned Cnt = 0;
1999       for (const OperandDataVec &OpDataVec : OpsVec) {
2000         OS << "Operand " << Cnt++ << "\n";
2001         for (const OperandData &OpData : OpDataVec) {
2002           OS.indent(Indent) << "{";
2003           if (Value *V = OpData.V)
2004             OS << *V;
2005           else
2006             OS << "null";
2007           OS << ", APO:" << OpData.APO << "}\n";
2008         }
2009         OS << "\n";
2010       }
2011       return OS;
2012     }
2013 
2014     /// Debug print.
2015     LLVM_DUMP_METHOD void dump() const { print(dbgs()); }
2016 #endif
2017   };
2018 
2019   /// Evaluate each pair in \p Candidates and return index into \p Candidates
2020   /// for a pair which have highest score deemed to have best chance to form
2021   /// root of profitable tree to vectorize. Return None if no candidate scored
2022   /// above the LookAheadHeuristics::ScoreFail.
2023   /// \param Limit Lower limit of the cost, considered to be good enough score.
2024   Optional<int>
2025   findBestRootPair(ArrayRef<std::pair<Value *, Value *>> Candidates,
2026                    int Limit = LookAheadHeuristics::ScoreFail) {
2027     LookAheadHeuristics LookAhead(*DL, *SE, *this, /*NumLanes=*/2,
2028                                   RootLookAheadMaxDepth);
2029     int BestScore = Limit;
2030     Optional<int> Index = None;
2031     for (int I : seq<int>(0, Candidates.size())) {
2032       int Score = LookAhead.getScoreAtLevelRec(Candidates[I].first,
2033                                                Candidates[I].second,
2034                                                /*U1=*/nullptr, /*U2=*/nullptr,
2035                                                /*Level=*/1, None);
2036       if (Score > BestScore) {
2037         BestScore = Score;
2038         Index = I;
2039       }
2040     }
2041     return Index;
2042   }
2043 
2044   /// Checks if the instruction is marked for deletion.
2045   bool isDeleted(Instruction *I) const { return DeletedInstructions.count(I); }
2046 
2047   /// Removes an instruction from its block and eventually deletes it.
2048   /// It's like Instruction::eraseFromParent() except that the actual deletion
2049   /// is delayed until BoUpSLP is destructed.
2050   void eraseInstruction(Instruction *I) {
2051     DeletedInstructions.insert(I);
2052   }
2053 
2054   /// Checks if the instruction was already analyzed for being possible
2055   /// reduction root.
2056   bool isAnalyzedReductionRoot(Instruction *I) const {
2057     return AnalyzedReductionsRoots.count(I);
2058   }
2059   /// Register given instruction as already analyzed for being possible
2060   /// reduction root.
2061   void analyzedReductionRoot(Instruction *I) {
2062     AnalyzedReductionsRoots.insert(I);
2063   }
2064   /// Checks if the provided list of reduced values was checked already for
2065   /// vectorization.
2066   bool areAnalyzedReductionVals(ArrayRef<Value *> VL) {
2067     return AnalyzedReductionVals.contains(hash_value(VL));
2068   }
2069   /// Adds the list of reduced values to list of already checked values for the
2070   /// vectorization.
2071   void analyzedReductionVals(ArrayRef<Value *> VL) {
2072     AnalyzedReductionVals.insert(hash_value(VL));
2073   }
2074   /// Clear the list of the analyzed reduction root instructions.
2075   void clearReductionData() {
2076     AnalyzedReductionsRoots.clear();
2077     AnalyzedReductionVals.clear();
2078   }
2079   /// Checks if the given value is gathered in one of the nodes.
2080   bool isAnyGathered(const SmallDenseSet<Value *> &Vals) const {
2081     return any_of(MustGather, [&](Value *V) { return Vals.contains(V); });
2082   }
2083 
2084   ~BoUpSLP();
2085 
2086 private:
2087   /// Check if the operands on the edges \p Edges of the \p UserTE allows
2088   /// reordering (i.e. the operands can be reordered because they have only one
2089   /// user and reordarable).
2090   /// \param ReorderableGathers List of all gather nodes that require reordering
2091   /// (e.g., gather of extractlements or partially vectorizable loads).
2092   /// \param GatherOps List of gather operand nodes for \p UserTE that require
2093   /// reordering, subset of \p NonVectorized.
2094   bool
2095   canReorderOperands(TreeEntry *UserTE,
2096                      SmallVectorImpl<std::pair<unsigned, TreeEntry *>> &Edges,
2097                      ArrayRef<TreeEntry *> ReorderableGathers,
2098                      SmallVectorImpl<TreeEntry *> &GatherOps);
2099 
2100   /// Returns vectorized operand \p OpIdx of the node \p UserTE from the graph,
2101   /// if any. If it is not vectorized (gather node), returns nullptr.
2102   TreeEntry *getVectorizedOperand(TreeEntry *UserTE, unsigned OpIdx) {
2103     ArrayRef<Value *> VL = UserTE->getOperand(OpIdx);
2104     TreeEntry *TE = nullptr;
2105     const auto *It = find_if(VL, [this, &TE](Value *V) {
2106       TE = getTreeEntry(V);
2107       return TE;
2108     });
2109     if (It != VL.end() && TE->isSame(VL))
2110       return TE;
2111     return nullptr;
2112   }
2113 
2114   /// Returns vectorized operand \p OpIdx of the node \p UserTE from the graph,
2115   /// if any. If it is not vectorized (gather node), returns nullptr.
2116   const TreeEntry *getVectorizedOperand(const TreeEntry *UserTE,
2117                                         unsigned OpIdx) const {
2118     return const_cast<BoUpSLP *>(this)->getVectorizedOperand(
2119         const_cast<TreeEntry *>(UserTE), OpIdx);
2120   }
2121 
2122   /// Checks if all users of \p I are the part of the vectorization tree.
2123   bool areAllUsersVectorized(Instruction *I,
2124                              ArrayRef<Value *> VectorizedVals) const;
2125 
2126   /// \returns the cost of the vectorizable entry.
2127   InstructionCost getEntryCost(const TreeEntry *E,
2128                                ArrayRef<Value *> VectorizedVals);
2129 
2130   /// This is the recursive part of buildTree.
2131   void buildTree_rec(ArrayRef<Value *> Roots, unsigned Depth,
2132                      const EdgeInfo &EI);
2133 
2134   /// \returns true if the ExtractElement/ExtractValue instructions in \p VL can
2135   /// be vectorized to use the original vector (or aggregate "bitcast" to a
2136   /// vector) and sets \p CurrentOrder to the identity permutation; otherwise
2137   /// returns false, setting \p CurrentOrder to either an empty vector or a
2138   /// non-identity permutation that allows to reuse extract instructions.
2139   bool canReuseExtract(ArrayRef<Value *> VL, Value *OpValue,
2140                        SmallVectorImpl<unsigned> &CurrentOrder) const;
2141 
2142   /// Vectorize a single entry in the tree.
2143   Value *vectorizeTree(TreeEntry *E);
2144 
2145   /// Vectorize a single entry in the tree, starting in \p VL.
2146   Value *vectorizeTree(ArrayRef<Value *> VL);
2147 
2148   /// Create a new vector from a list of scalar values.  Produces a sequence
2149   /// which exploits values reused across lanes, and arranges the inserts
2150   /// for ease of later optimization.
2151   Value *createBuildVector(ArrayRef<Value *> VL);
2152 
2153   /// \returns the scalarization cost for this type. Scalarization in this
2154   /// context means the creation of vectors from a group of scalars. If \p
2155   /// NeedToShuffle is true, need to add a cost of reshuffling some of the
2156   /// vector elements.
2157   InstructionCost getGatherCost(FixedVectorType *Ty,
2158                                 const APInt &ShuffledIndices,
2159                                 bool NeedToShuffle) const;
2160 
2161   /// Checks if the gathered \p VL can be represented as shuffle(s) of previous
2162   /// tree entries.
2163   /// \returns ShuffleKind, if gathered values can be represented as shuffles of
2164   /// previous tree entries. \p Mask is filled with the shuffle mask.
2165   Optional<TargetTransformInfo::ShuffleKind>
2166   isGatherShuffledEntry(const TreeEntry *TE, SmallVectorImpl<int> &Mask,
2167                         SmallVectorImpl<const TreeEntry *> &Entries);
2168 
2169   /// \returns the scalarization cost for this list of values. Assuming that
2170   /// this subtree gets vectorized, we may need to extract the values from the
2171   /// roots. This method calculates the cost of extracting the values.
2172   InstructionCost getGatherCost(ArrayRef<Value *> VL) const;
2173 
2174   /// Set the Builder insert point to one after the last instruction in
2175   /// the bundle
2176   void setInsertPointAfterBundle(const TreeEntry *E);
2177 
2178   /// \returns a vector from a collection of scalars in \p VL.
2179   Value *gather(ArrayRef<Value *> VL);
2180 
2181   /// \returns whether the VectorizableTree is fully vectorizable and will
2182   /// be beneficial even the tree height is tiny.
2183   bool isFullyVectorizableTinyTree(bool ForReduction) const;
2184 
2185   /// Reorder commutative or alt operands to get better probability of
2186   /// generating vectorized code.
2187   static void reorderInputsAccordingToOpcode(ArrayRef<Value *> VL,
2188                                              SmallVectorImpl<Value *> &Left,
2189                                              SmallVectorImpl<Value *> &Right,
2190                                              const DataLayout &DL,
2191                                              ScalarEvolution &SE,
2192                                              const BoUpSLP &R);
2193 
2194   /// Helper for `findExternalStoreUsersReorderIndices()`. It iterates over the
2195   /// users of \p TE and collects the stores. It returns the map from the store
2196   /// pointers to the collected stores.
2197   DenseMap<Value *, SmallVector<StoreInst *, 4>>
2198   collectUserStores(const BoUpSLP::TreeEntry *TE) const;
2199 
2200   /// Helper for `findExternalStoreUsersReorderIndices()`. It checks if the
2201   /// stores in \p StoresVec can for a vector instruction. If so it returns true
2202   /// and populates \p ReorderIndices with the shuffle indices of the the stores
2203   /// when compared to the sorted vector.
2204   bool CanFormVector(const SmallVector<StoreInst *, 4> &StoresVec,
2205                      OrdersType &ReorderIndices) const;
2206 
2207   /// Iterates through the users of \p TE, looking for scalar stores that can be
2208   /// potentially vectorized in a future SLP-tree. If found, it keeps track of
2209   /// their order and builds an order index vector for each store bundle. It
2210   /// returns all these order vectors found.
2211   /// We run this after the tree has formed, otherwise we may come across user
2212   /// instructions that are not yet in the tree.
2213   SmallVector<OrdersType, 1>
2214   findExternalStoreUsersReorderIndices(TreeEntry *TE) const;
2215 
2216   struct TreeEntry {
2217     using VecTreeTy = SmallVector<std::unique_ptr<TreeEntry>, 8>;
2218     TreeEntry(VecTreeTy &Container) : Container(Container) {}
2219 
2220     /// \returns true if the scalars in VL are equal to this entry.
2221     bool isSame(ArrayRef<Value *> VL) const {
2222       auto &&IsSame = [VL](ArrayRef<Value *> Scalars, ArrayRef<int> Mask) {
2223         if (Mask.size() != VL.size() && VL.size() == Scalars.size())
2224           return std::equal(VL.begin(), VL.end(), Scalars.begin());
2225         return VL.size() == Mask.size() &&
2226                std::equal(VL.begin(), VL.end(), Mask.begin(),
2227                           [Scalars](Value *V, int Idx) {
2228                             return (isa<UndefValue>(V) &&
2229                                     Idx == UndefMaskElem) ||
2230                                    (Idx != UndefMaskElem && V == Scalars[Idx]);
2231                           });
2232       };
2233       if (!ReorderIndices.empty()) {
2234         // TODO: implement matching if the nodes are just reordered, still can
2235         // treat the vector as the same if the list of scalars matches VL
2236         // directly, without reordering.
2237         SmallVector<int> Mask;
2238         inversePermutation(ReorderIndices, Mask);
2239         if (VL.size() == Scalars.size())
2240           return IsSame(Scalars, Mask);
2241         if (VL.size() == ReuseShuffleIndices.size()) {
2242           ::addMask(Mask, ReuseShuffleIndices);
2243           return IsSame(Scalars, Mask);
2244         }
2245         return false;
2246       }
2247       return IsSame(Scalars, ReuseShuffleIndices);
2248     }
2249 
2250     /// \returns true if current entry has same operands as \p TE.
2251     bool hasEqualOperands(const TreeEntry &TE) const {
2252       if (TE.getNumOperands() != getNumOperands())
2253         return false;
2254       SmallBitVector Used(getNumOperands());
2255       for (unsigned I = 0, E = getNumOperands(); I < E; ++I) {
2256         unsigned PrevCount = Used.count();
2257         for (unsigned K = 0; K < E; ++K) {
2258           if (Used.test(K))
2259             continue;
2260           if (getOperand(K) == TE.getOperand(I)) {
2261             Used.set(K);
2262             break;
2263           }
2264         }
2265         // Check if we actually found the matching operand.
2266         if (PrevCount == Used.count())
2267           return false;
2268       }
2269       return true;
2270     }
2271 
2272     /// \return Final vectorization factor for the node. Defined by the total
2273     /// number of vectorized scalars, including those, used several times in the
2274     /// entry and counted in the \a ReuseShuffleIndices, if any.
2275     unsigned getVectorFactor() const {
2276       if (!ReuseShuffleIndices.empty())
2277         return ReuseShuffleIndices.size();
2278       return Scalars.size();
2279     };
2280 
2281     /// A vector of scalars.
2282     ValueList Scalars;
2283 
2284     /// The Scalars are vectorized into this value. It is initialized to Null.
2285     Value *VectorizedValue = nullptr;
2286 
2287     /// Do we need to gather this sequence or vectorize it
2288     /// (either with vector instruction or with scatter/gather
2289     /// intrinsics for store/load)?
2290     enum EntryState { Vectorize, ScatterVectorize, NeedToGather };
2291     EntryState State;
2292 
2293     /// Does this sequence require some shuffling?
2294     SmallVector<int, 4> ReuseShuffleIndices;
2295 
2296     /// Does this entry require reordering?
2297     SmallVector<unsigned, 4> ReorderIndices;
2298 
2299     /// Points back to the VectorizableTree.
2300     ///
2301     /// Only used for Graphviz right now.  Unfortunately GraphTrait::NodeRef has
2302     /// to be a pointer and needs to be able to initialize the child iterator.
2303     /// Thus we need a reference back to the container to translate the indices
2304     /// to entries.
2305     VecTreeTy &Container;
2306 
2307     /// The TreeEntry index containing the user of this entry.  We can actually
2308     /// have multiple users so the data structure is not truly a tree.
2309     SmallVector<EdgeInfo, 1> UserTreeIndices;
2310 
2311     /// The index of this treeEntry in VectorizableTree.
2312     int Idx = -1;
2313 
2314   private:
2315     /// The operands of each instruction in each lane Operands[op_index][lane].
2316     /// Note: This helps avoid the replication of the code that performs the
2317     /// reordering of operands during buildTree_rec() and vectorizeTree().
2318     SmallVector<ValueList, 2> Operands;
2319 
2320     /// The main/alternate instruction.
2321     Instruction *MainOp = nullptr;
2322     Instruction *AltOp = nullptr;
2323 
2324   public:
2325     /// Set this bundle's \p OpIdx'th operand to \p OpVL.
2326     void setOperand(unsigned OpIdx, ArrayRef<Value *> OpVL) {
2327       if (Operands.size() < OpIdx + 1)
2328         Operands.resize(OpIdx + 1);
2329       assert(Operands[OpIdx].empty() && "Already resized?");
2330       assert(OpVL.size() <= Scalars.size() &&
2331              "Number of operands is greater than the number of scalars.");
2332       Operands[OpIdx].resize(OpVL.size());
2333       copy(OpVL, Operands[OpIdx].begin());
2334     }
2335 
2336     /// Set the operands of this bundle in their original order.
2337     void setOperandsInOrder() {
2338       assert(Operands.empty() && "Already initialized?");
2339       auto *I0 = cast<Instruction>(Scalars[0]);
2340       Operands.resize(I0->getNumOperands());
2341       unsigned NumLanes = Scalars.size();
2342       for (unsigned OpIdx = 0, NumOperands = I0->getNumOperands();
2343            OpIdx != NumOperands; ++OpIdx) {
2344         Operands[OpIdx].resize(NumLanes);
2345         for (unsigned Lane = 0; Lane != NumLanes; ++Lane) {
2346           auto *I = cast<Instruction>(Scalars[Lane]);
2347           assert(I->getNumOperands() == NumOperands &&
2348                  "Expected same number of operands");
2349           Operands[OpIdx][Lane] = I->getOperand(OpIdx);
2350         }
2351       }
2352     }
2353 
2354     /// Reorders operands of the node to the given mask \p Mask.
2355     void reorderOperands(ArrayRef<int> Mask) {
2356       for (ValueList &Operand : Operands)
2357         reorderScalars(Operand, Mask);
2358     }
2359 
2360     /// \returns the \p OpIdx operand of this TreeEntry.
2361     ValueList &getOperand(unsigned OpIdx) {
2362       assert(OpIdx < Operands.size() && "Off bounds");
2363       return Operands[OpIdx];
2364     }
2365 
2366     /// \returns the \p OpIdx operand of this TreeEntry.
2367     ArrayRef<Value *> getOperand(unsigned OpIdx) const {
2368       assert(OpIdx < Operands.size() && "Off bounds");
2369       return Operands[OpIdx];
2370     }
2371 
2372     /// \returns the number of operands.
2373     unsigned getNumOperands() const { return Operands.size(); }
2374 
2375     /// \return the single \p OpIdx operand.
2376     Value *getSingleOperand(unsigned OpIdx) const {
2377       assert(OpIdx < Operands.size() && "Off bounds");
2378       assert(!Operands[OpIdx].empty() && "No operand available");
2379       return Operands[OpIdx][0];
2380     }
2381 
2382     /// Some of the instructions in the list have alternate opcodes.
2383     bool isAltShuffle() const { return MainOp != AltOp; }
2384 
2385     bool isOpcodeOrAlt(Instruction *I) const {
2386       unsigned CheckedOpcode = I->getOpcode();
2387       return (getOpcode() == CheckedOpcode ||
2388               getAltOpcode() == CheckedOpcode);
2389     }
2390 
2391     /// Chooses the correct key for scheduling data. If \p Op has the same (or
2392     /// alternate) opcode as \p OpValue, the key is \p Op. Otherwise the key is
2393     /// \p OpValue.
2394     Value *isOneOf(Value *Op) const {
2395       auto *I = dyn_cast<Instruction>(Op);
2396       if (I && isOpcodeOrAlt(I))
2397         return Op;
2398       return MainOp;
2399     }
2400 
2401     void setOperations(const InstructionsState &S) {
2402       MainOp = S.MainOp;
2403       AltOp = S.AltOp;
2404     }
2405 
2406     Instruction *getMainOp() const {
2407       return MainOp;
2408     }
2409 
2410     Instruction *getAltOp() const {
2411       return AltOp;
2412     }
2413 
2414     /// The main/alternate opcodes for the list of instructions.
2415     unsigned getOpcode() const {
2416       return MainOp ? MainOp->getOpcode() : 0;
2417     }
2418 
2419     unsigned getAltOpcode() const {
2420       return AltOp ? AltOp->getOpcode() : 0;
2421     }
2422 
2423     /// When ReuseReorderShuffleIndices is empty it just returns position of \p
2424     /// V within vector of Scalars. Otherwise, try to remap on its reuse index.
2425     int findLaneForValue(Value *V) const {
2426       unsigned FoundLane = std::distance(Scalars.begin(), find(Scalars, V));
2427       assert(FoundLane < Scalars.size() && "Couldn't find extract lane");
2428       if (!ReorderIndices.empty())
2429         FoundLane = ReorderIndices[FoundLane];
2430       assert(FoundLane < Scalars.size() && "Couldn't find extract lane");
2431       if (!ReuseShuffleIndices.empty()) {
2432         FoundLane = std::distance(ReuseShuffleIndices.begin(),
2433                                   find(ReuseShuffleIndices, FoundLane));
2434       }
2435       return FoundLane;
2436     }
2437 
2438 #ifndef NDEBUG
2439     /// Debug printer.
2440     LLVM_DUMP_METHOD void dump() const {
2441       dbgs() << Idx << ".\n";
2442       for (unsigned OpI = 0, OpE = Operands.size(); OpI != OpE; ++OpI) {
2443         dbgs() << "Operand " << OpI << ":\n";
2444         for (const Value *V : Operands[OpI])
2445           dbgs().indent(2) << *V << "\n";
2446       }
2447       dbgs() << "Scalars: \n";
2448       for (Value *V : Scalars)
2449         dbgs().indent(2) << *V << "\n";
2450       dbgs() << "State: ";
2451       switch (State) {
2452       case Vectorize:
2453         dbgs() << "Vectorize\n";
2454         break;
2455       case ScatterVectorize:
2456         dbgs() << "ScatterVectorize\n";
2457         break;
2458       case NeedToGather:
2459         dbgs() << "NeedToGather\n";
2460         break;
2461       }
2462       dbgs() << "MainOp: ";
2463       if (MainOp)
2464         dbgs() << *MainOp << "\n";
2465       else
2466         dbgs() << "NULL\n";
2467       dbgs() << "AltOp: ";
2468       if (AltOp)
2469         dbgs() << *AltOp << "\n";
2470       else
2471         dbgs() << "NULL\n";
2472       dbgs() << "VectorizedValue: ";
2473       if (VectorizedValue)
2474         dbgs() << *VectorizedValue << "\n";
2475       else
2476         dbgs() << "NULL\n";
2477       dbgs() << "ReuseShuffleIndices: ";
2478       if (ReuseShuffleIndices.empty())
2479         dbgs() << "Empty";
2480       else
2481         for (int ReuseIdx : ReuseShuffleIndices)
2482           dbgs() << ReuseIdx << ", ";
2483       dbgs() << "\n";
2484       dbgs() << "ReorderIndices: ";
2485       for (unsigned ReorderIdx : ReorderIndices)
2486         dbgs() << ReorderIdx << ", ";
2487       dbgs() << "\n";
2488       dbgs() << "UserTreeIndices: ";
2489       for (const auto &EInfo : UserTreeIndices)
2490         dbgs() << EInfo << ", ";
2491       dbgs() << "\n";
2492     }
2493 #endif
2494   };
2495 
2496 #ifndef NDEBUG
2497   void dumpTreeCosts(const TreeEntry *E, InstructionCost ReuseShuffleCost,
2498                      InstructionCost VecCost,
2499                      InstructionCost ScalarCost) const {
2500     dbgs() << "SLP: Calculated costs for Tree:\n"; E->dump();
2501     dbgs() << "SLP: Costs:\n";
2502     dbgs() << "SLP:     ReuseShuffleCost = " << ReuseShuffleCost << "\n";
2503     dbgs() << "SLP:     VectorCost = " << VecCost << "\n";
2504     dbgs() << "SLP:     ScalarCost = " << ScalarCost << "\n";
2505     dbgs() << "SLP:     ReuseShuffleCost + VecCost - ScalarCost = " <<
2506                ReuseShuffleCost + VecCost - ScalarCost << "\n";
2507   }
2508 #endif
2509 
2510   /// Create a new VectorizableTree entry.
2511   TreeEntry *newTreeEntry(ArrayRef<Value *> VL, Optional<ScheduleData *> Bundle,
2512                           const InstructionsState &S,
2513                           const EdgeInfo &UserTreeIdx,
2514                           ArrayRef<int> ReuseShuffleIndices = None,
2515                           ArrayRef<unsigned> ReorderIndices = None) {
2516     TreeEntry::EntryState EntryState =
2517         Bundle ? TreeEntry::Vectorize : TreeEntry::NeedToGather;
2518     return newTreeEntry(VL, EntryState, Bundle, S, UserTreeIdx,
2519                         ReuseShuffleIndices, ReorderIndices);
2520   }
2521 
2522   TreeEntry *newTreeEntry(ArrayRef<Value *> VL,
2523                           TreeEntry::EntryState EntryState,
2524                           Optional<ScheduleData *> Bundle,
2525                           const InstructionsState &S,
2526                           const EdgeInfo &UserTreeIdx,
2527                           ArrayRef<int> ReuseShuffleIndices = None,
2528                           ArrayRef<unsigned> ReorderIndices = None) {
2529     assert(((!Bundle && EntryState == TreeEntry::NeedToGather) ||
2530             (Bundle && EntryState != TreeEntry::NeedToGather)) &&
2531            "Need to vectorize gather entry?");
2532     VectorizableTree.push_back(std::make_unique<TreeEntry>(VectorizableTree));
2533     TreeEntry *Last = VectorizableTree.back().get();
2534     Last->Idx = VectorizableTree.size() - 1;
2535     Last->State = EntryState;
2536     Last->ReuseShuffleIndices.append(ReuseShuffleIndices.begin(),
2537                                      ReuseShuffleIndices.end());
2538     if (ReorderIndices.empty()) {
2539       Last->Scalars.assign(VL.begin(), VL.end());
2540       Last->setOperations(S);
2541     } else {
2542       // Reorder scalars and build final mask.
2543       Last->Scalars.assign(VL.size(), nullptr);
2544       transform(ReorderIndices, Last->Scalars.begin(),
2545                 [VL](unsigned Idx) -> Value * {
2546                   if (Idx >= VL.size())
2547                     return UndefValue::get(VL.front()->getType());
2548                   return VL[Idx];
2549                 });
2550       InstructionsState S = getSameOpcode(Last->Scalars);
2551       Last->setOperations(S);
2552       Last->ReorderIndices.append(ReorderIndices.begin(), ReorderIndices.end());
2553     }
2554     if (Last->State != TreeEntry::NeedToGather) {
2555       for (Value *V : VL) {
2556         assert(!getTreeEntry(V) && "Scalar already in tree!");
2557         ScalarToTreeEntry[V] = Last;
2558       }
2559       // Update the scheduler bundle to point to this TreeEntry.
2560       ScheduleData *BundleMember = Bundle.getValue();
2561       assert((BundleMember || isa<PHINode>(S.MainOp) ||
2562               isVectorLikeInstWithConstOps(S.MainOp) ||
2563               doesNotNeedToSchedule(VL)) &&
2564              "Bundle and VL out of sync");
2565       if (BundleMember) {
2566         for (Value *V : VL) {
2567           if (doesNotNeedToBeScheduled(V))
2568             continue;
2569           assert(BundleMember && "Unexpected end of bundle.");
2570           BundleMember->TE = Last;
2571           BundleMember = BundleMember->NextInBundle;
2572         }
2573       }
2574       assert(!BundleMember && "Bundle and VL out of sync");
2575     } else {
2576       MustGather.insert(VL.begin(), VL.end());
2577     }
2578 
2579     if (UserTreeIdx.UserTE)
2580       Last->UserTreeIndices.push_back(UserTreeIdx);
2581 
2582     return Last;
2583   }
2584 
2585   /// -- Vectorization State --
2586   /// Holds all of the tree entries.
2587   TreeEntry::VecTreeTy VectorizableTree;
2588 
2589 #ifndef NDEBUG
2590   /// Debug printer.
2591   LLVM_DUMP_METHOD void dumpVectorizableTree() const {
2592     for (unsigned Id = 0, IdE = VectorizableTree.size(); Id != IdE; ++Id) {
2593       VectorizableTree[Id]->dump();
2594       dbgs() << "\n";
2595     }
2596   }
2597 #endif
2598 
2599   TreeEntry *getTreeEntry(Value *V) { return ScalarToTreeEntry.lookup(V); }
2600 
2601   const TreeEntry *getTreeEntry(Value *V) const {
2602     return ScalarToTreeEntry.lookup(V);
2603   }
2604 
2605   /// Maps a specific scalar to its tree entry.
2606   SmallDenseMap<Value*, TreeEntry *> ScalarToTreeEntry;
2607 
2608   /// Maps a value to the proposed vectorizable size.
2609   SmallDenseMap<Value *, unsigned> InstrElementSize;
2610 
2611   /// A list of scalars that we found that we need to keep as scalars.
2612   ValueSet MustGather;
2613 
2614   /// This POD struct describes one external user in the vectorized tree.
2615   struct ExternalUser {
2616     ExternalUser(Value *S, llvm::User *U, int L)
2617         : Scalar(S), User(U), Lane(L) {}
2618 
2619     // Which scalar in our function.
2620     Value *Scalar;
2621 
2622     // Which user that uses the scalar.
2623     llvm::User *User;
2624 
2625     // Which lane does the scalar belong to.
2626     int Lane;
2627   };
2628   using UserList = SmallVector<ExternalUser, 16>;
2629 
2630   /// Checks if two instructions may access the same memory.
2631   ///
2632   /// \p Loc1 is the location of \p Inst1. It is passed explicitly because it
2633   /// is invariant in the calling loop.
2634   bool isAliased(const MemoryLocation &Loc1, Instruction *Inst1,
2635                  Instruction *Inst2) {
2636     // First check if the result is already in the cache.
2637     AliasCacheKey key = std::make_pair(Inst1, Inst2);
2638     Optional<bool> &result = AliasCache[key];
2639     if (result.hasValue()) {
2640       return result.getValue();
2641     }
2642     bool aliased = true;
2643     if (Loc1.Ptr && isSimple(Inst1))
2644       aliased = isModOrRefSet(BatchAA.getModRefInfo(Inst2, Loc1));
2645     // Store the result in the cache.
2646     result = aliased;
2647     return aliased;
2648   }
2649 
2650   using AliasCacheKey = std::pair<Instruction *, Instruction *>;
2651 
2652   /// Cache for alias results.
2653   /// TODO: consider moving this to the AliasAnalysis itself.
2654   DenseMap<AliasCacheKey, Optional<bool>> AliasCache;
2655 
2656   // Cache for pointerMayBeCaptured calls inside AA.  This is preserved
2657   // globally through SLP because we don't perform any action which
2658   // invalidates capture results.
2659   BatchAAResults BatchAA;
2660 
2661   /// Temporary store for deleted instructions. Instructions will be deleted
2662   /// eventually when the BoUpSLP is destructed.  The deferral is required to
2663   /// ensure that there are no incorrect collisions in the AliasCache, which
2664   /// can happen if a new instruction is allocated at the same address as a
2665   /// previously deleted instruction.
2666   DenseSet<Instruction *> DeletedInstructions;
2667 
2668   /// Set of the instruction, being analyzed already for reductions.
2669   SmallPtrSet<Instruction *, 16> AnalyzedReductionsRoots;
2670 
2671   /// Set of hashes for the list of reduction values already being analyzed.
2672   DenseSet<size_t> AnalyzedReductionVals;
2673 
2674   /// A list of values that need to extracted out of the tree.
2675   /// This list holds pairs of (Internal Scalar : External User). External User
2676   /// can be nullptr, it means that this Internal Scalar will be used later,
2677   /// after vectorization.
2678   UserList ExternalUses;
2679 
2680   /// Values used only by @llvm.assume calls.
2681   SmallPtrSet<const Value *, 32> EphValues;
2682 
2683   /// Holds all of the instructions that we gathered.
2684   SetVector<Instruction *> GatherShuffleSeq;
2685 
2686   /// A list of blocks that we are going to CSE.
2687   SetVector<BasicBlock *> CSEBlocks;
2688 
2689   /// Contains all scheduling relevant data for an instruction.
2690   /// A ScheduleData either represents a single instruction or a member of an
2691   /// instruction bundle (= a group of instructions which is combined into a
2692   /// vector instruction).
2693   struct ScheduleData {
2694     // The initial value for the dependency counters. It means that the
2695     // dependencies are not calculated yet.
2696     enum { InvalidDeps = -1 };
2697 
2698     ScheduleData() = default;
2699 
2700     void init(int BlockSchedulingRegionID, Value *OpVal) {
2701       FirstInBundle = this;
2702       NextInBundle = nullptr;
2703       NextLoadStore = nullptr;
2704       IsScheduled = false;
2705       SchedulingRegionID = BlockSchedulingRegionID;
2706       clearDependencies();
2707       OpValue = OpVal;
2708       TE = nullptr;
2709     }
2710 
2711     /// Verify basic self consistency properties
2712     void verify() {
2713       if (hasValidDependencies()) {
2714         assert(UnscheduledDeps <= Dependencies && "invariant");
2715       } else {
2716         assert(UnscheduledDeps == Dependencies && "invariant");
2717       }
2718 
2719       if (IsScheduled) {
2720         assert(isSchedulingEntity() &&
2721                 "unexpected scheduled state");
2722         for (const ScheduleData *BundleMember = this; BundleMember;
2723              BundleMember = BundleMember->NextInBundle) {
2724           assert(BundleMember->hasValidDependencies() &&
2725                  BundleMember->UnscheduledDeps == 0 &&
2726                  "unexpected scheduled state");
2727           assert((BundleMember == this || !BundleMember->IsScheduled) &&
2728                  "only bundle is marked scheduled");
2729         }
2730       }
2731 
2732       assert(Inst->getParent() == FirstInBundle->Inst->getParent() &&
2733              "all bundle members must be in same basic block");
2734     }
2735 
2736     /// Returns true if the dependency information has been calculated.
2737     /// Note that depenendency validity can vary between instructions within
2738     /// a single bundle.
2739     bool hasValidDependencies() const { return Dependencies != InvalidDeps; }
2740 
2741     /// Returns true for single instructions and for bundle representatives
2742     /// (= the head of a bundle).
2743     bool isSchedulingEntity() const { return FirstInBundle == this; }
2744 
2745     /// Returns true if it represents an instruction bundle and not only a
2746     /// single instruction.
2747     bool isPartOfBundle() const {
2748       return NextInBundle != nullptr || FirstInBundle != this || TE;
2749     }
2750 
2751     /// Returns true if it is ready for scheduling, i.e. it has no more
2752     /// unscheduled depending instructions/bundles.
2753     bool isReady() const {
2754       assert(isSchedulingEntity() &&
2755              "can't consider non-scheduling entity for ready list");
2756       return unscheduledDepsInBundle() == 0 && !IsScheduled;
2757     }
2758 
2759     /// Modifies the number of unscheduled dependencies for this instruction,
2760     /// and returns the number of remaining dependencies for the containing
2761     /// bundle.
2762     int incrementUnscheduledDeps(int Incr) {
2763       assert(hasValidDependencies() &&
2764              "increment of unscheduled deps would be meaningless");
2765       UnscheduledDeps += Incr;
2766       return FirstInBundle->unscheduledDepsInBundle();
2767     }
2768 
2769     /// Sets the number of unscheduled dependencies to the number of
2770     /// dependencies.
2771     void resetUnscheduledDeps() {
2772       UnscheduledDeps = Dependencies;
2773     }
2774 
2775     /// Clears all dependency information.
2776     void clearDependencies() {
2777       Dependencies = InvalidDeps;
2778       resetUnscheduledDeps();
2779       MemoryDependencies.clear();
2780       ControlDependencies.clear();
2781     }
2782 
2783     int unscheduledDepsInBundle() const {
2784       assert(isSchedulingEntity() && "only meaningful on the bundle");
2785       int Sum = 0;
2786       for (const ScheduleData *BundleMember = this; BundleMember;
2787            BundleMember = BundleMember->NextInBundle) {
2788         if (BundleMember->UnscheduledDeps == InvalidDeps)
2789           return InvalidDeps;
2790         Sum += BundleMember->UnscheduledDeps;
2791       }
2792       return Sum;
2793     }
2794 
2795     void dump(raw_ostream &os) const {
2796       if (!isSchedulingEntity()) {
2797         os << "/ " << *Inst;
2798       } else if (NextInBundle) {
2799         os << '[' << *Inst;
2800         ScheduleData *SD = NextInBundle;
2801         while (SD) {
2802           os << ';' << *SD->Inst;
2803           SD = SD->NextInBundle;
2804         }
2805         os << ']';
2806       } else {
2807         os << *Inst;
2808       }
2809     }
2810 
2811     Instruction *Inst = nullptr;
2812 
2813     /// Opcode of the current instruction in the schedule data.
2814     Value *OpValue = nullptr;
2815 
2816     /// The TreeEntry that this instruction corresponds to.
2817     TreeEntry *TE = nullptr;
2818 
2819     /// Points to the head in an instruction bundle (and always to this for
2820     /// single instructions).
2821     ScheduleData *FirstInBundle = nullptr;
2822 
2823     /// Single linked list of all instructions in a bundle. Null if it is a
2824     /// single instruction.
2825     ScheduleData *NextInBundle = nullptr;
2826 
2827     /// Single linked list of all memory instructions (e.g. load, store, call)
2828     /// in the block - until the end of the scheduling region.
2829     ScheduleData *NextLoadStore = nullptr;
2830 
2831     /// The dependent memory instructions.
2832     /// This list is derived on demand in calculateDependencies().
2833     SmallVector<ScheduleData *, 4> MemoryDependencies;
2834 
2835     /// List of instructions which this instruction could be control dependent
2836     /// on.  Allowing such nodes to be scheduled below this one could introduce
2837     /// a runtime fault which didn't exist in the original program.
2838     /// ex: this is a load or udiv following a readonly call which inf loops
2839     SmallVector<ScheduleData *, 4> ControlDependencies;
2840 
2841     /// This ScheduleData is in the current scheduling region if this matches
2842     /// the current SchedulingRegionID of BlockScheduling.
2843     int SchedulingRegionID = 0;
2844 
2845     /// Used for getting a "good" final ordering of instructions.
2846     int SchedulingPriority = 0;
2847 
2848     /// The number of dependencies. Constitutes of the number of users of the
2849     /// instruction plus the number of dependent memory instructions (if any).
2850     /// This value is calculated on demand.
2851     /// If InvalidDeps, the number of dependencies is not calculated yet.
2852     int Dependencies = InvalidDeps;
2853 
2854     /// The number of dependencies minus the number of dependencies of scheduled
2855     /// instructions. As soon as this is zero, the instruction/bundle gets ready
2856     /// for scheduling.
2857     /// Note that this is negative as long as Dependencies is not calculated.
2858     int UnscheduledDeps = InvalidDeps;
2859 
2860     /// True if this instruction is scheduled (or considered as scheduled in the
2861     /// dry-run).
2862     bool IsScheduled = false;
2863   };
2864 
2865 #ifndef NDEBUG
2866   friend inline raw_ostream &operator<<(raw_ostream &os,
2867                                         const BoUpSLP::ScheduleData &SD) {
2868     SD.dump(os);
2869     return os;
2870   }
2871 #endif
2872 
2873   friend struct GraphTraits<BoUpSLP *>;
2874   friend struct DOTGraphTraits<BoUpSLP *>;
2875 
2876   /// Contains all scheduling data for a basic block.
2877   /// It does not schedules instructions, which are not memory read/write
2878   /// instructions and their operands are either constants, or arguments, or
2879   /// phis, or instructions from others blocks, or their users are phis or from
2880   /// the other blocks. The resulting vector instructions can be placed at the
2881   /// beginning of the basic block without scheduling (if operands does not need
2882   /// to be scheduled) or at the end of the block (if users are outside of the
2883   /// block). It allows to save some compile time and memory used by the
2884   /// compiler.
2885   /// ScheduleData is assigned for each instruction in between the boundaries of
2886   /// the tree entry, even for those, which are not part of the graph. It is
2887   /// required to correctly follow the dependencies between the instructions and
2888   /// their correct scheduling. The ScheduleData is not allocated for the
2889   /// instructions, which do not require scheduling, like phis, nodes with
2890   /// extractelements/insertelements only or nodes with instructions, with
2891   /// uses/operands outside of the block.
2892   struct BlockScheduling {
2893     BlockScheduling(BasicBlock *BB)
2894         : BB(BB), ChunkSize(BB->size()), ChunkPos(ChunkSize) {}
2895 
2896     void clear() {
2897       ReadyInsts.clear();
2898       ScheduleStart = nullptr;
2899       ScheduleEnd = nullptr;
2900       FirstLoadStoreInRegion = nullptr;
2901       LastLoadStoreInRegion = nullptr;
2902       RegionHasStackSave = false;
2903 
2904       // Reduce the maximum schedule region size by the size of the
2905       // previous scheduling run.
2906       ScheduleRegionSizeLimit -= ScheduleRegionSize;
2907       if (ScheduleRegionSizeLimit < MinScheduleRegionSize)
2908         ScheduleRegionSizeLimit = MinScheduleRegionSize;
2909       ScheduleRegionSize = 0;
2910 
2911       // Make a new scheduling region, i.e. all existing ScheduleData is not
2912       // in the new region yet.
2913       ++SchedulingRegionID;
2914     }
2915 
2916     ScheduleData *getScheduleData(Instruction *I) {
2917       if (BB != I->getParent())
2918         // Avoid lookup if can't possibly be in map.
2919         return nullptr;
2920       ScheduleData *SD = ScheduleDataMap.lookup(I);
2921       if (SD && isInSchedulingRegion(SD))
2922         return SD;
2923       return nullptr;
2924     }
2925 
2926     ScheduleData *getScheduleData(Value *V) {
2927       if (auto *I = dyn_cast<Instruction>(V))
2928         return getScheduleData(I);
2929       return nullptr;
2930     }
2931 
2932     ScheduleData *getScheduleData(Value *V, Value *Key) {
2933       if (V == Key)
2934         return getScheduleData(V);
2935       auto I = ExtraScheduleDataMap.find(V);
2936       if (I != ExtraScheduleDataMap.end()) {
2937         ScheduleData *SD = I->second.lookup(Key);
2938         if (SD && isInSchedulingRegion(SD))
2939           return SD;
2940       }
2941       return nullptr;
2942     }
2943 
2944     bool isInSchedulingRegion(ScheduleData *SD) const {
2945       return SD->SchedulingRegionID == SchedulingRegionID;
2946     }
2947 
2948     /// Marks an instruction as scheduled and puts all dependent ready
2949     /// instructions into the ready-list.
2950     template <typename ReadyListType>
2951     void schedule(ScheduleData *SD, ReadyListType &ReadyList) {
2952       SD->IsScheduled = true;
2953       LLVM_DEBUG(dbgs() << "SLP:   schedule " << *SD << "\n");
2954 
2955       for (ScheduleData *BundleMember = SD; BundleMember;
2956            BundleMember = BundleMember->NextInBundle) {
2957         if (BundleMember->Inst != BundleMember->OpValue)
2958           continue;
2959 
2960         // Handle the def-use chain dependencies.
2961 
2962         // Decrement the unscheduled counter and insert to ready list if ready.
2963         auto &&DecrUnsched = [this, &ReadyList](Instruction *I) {
2964           doForAllOpcodes(I, [&ReadyList](ScheduleData *OpDef) {
2965             if (OpDef && OpDef->hasValidDependencies() &&
2966                 OpDef->incrementUnscheduledDeps(-1) == 0) {
2967               // There are no more unscheduled dependencies after
2968               // decrementing, so we can put the dependent instruction
2969               // into the ready list.
2970               ScheduleData *DepBundle = OpDef->FirstInBundle;
2971               assert(!DepBundle->IsScheduled &&
2972                      "already scheduled bundle gets ready");
2973               ReadyList.insert(DepBundle);
2974               LLVM_DEBUG(dbgs()
2975                          << "SLP:    gets ready (def): " << *DepBundle << "\n");
2976             }
2977           });
2978         };
2979 
2980         // If BundleMember is a vector bundle, its operands may have been
2981         // reordered during buildTree(). We therefore need to get its operands
2982         // through the TreeEntry.
2983         if (TreeEntry *TE = BundleMember->TE) {
2984           // Need to search for the lane since the tree entry can be reordered.
2985           int Lane = std::distance(TE->Scalars.begin(),
2986                                    find(TE->Scalars, BundleMember->Inst));
2987           assert(Lane >= 0 && "Lane not set");
2988 
2989           // Since vectorization tree is being built recursively this assertion
2990           // ensures that the tree entry has all operands set before reaching
2991           // this code. Couple of exceptions known at the moment are extracts
2992           // where their second (immediate) operand is not added. Since
2993           // immediates do not affect scheduler behavior this is considered
2994           // okay.
2995           auto *In = BundleMember->Inst;
2996           assert(In &&
2997                  (isa<ExtractValueInst>(In) || isa<ExtractElementInst>(In) ||
2998                   In->getNumOperands() == TE->getNumOperands()) &&
2999                  "Missed TreeEntry operands?");
3000           (void)In; // fake use to avoid build failure when assertions disabled
3001 
3002           for (unsigned OpIdx = 0, NumOperands = TE->getNumOperands();
3003                OpIdx != NumOperands; ++OpIdx)
3004             if (auto *I = dyn_cast<Instruction>(TE->getOperand(OpIdx)[Lane]))
3005               DecrUnsched(I);
3006         } else {
3007           // If BundleMember is a stand-alone instruction, no operand reordering
3008           // has taken place, so we directly access its operands.
3009           for (Use &U : BundleMember->Inst->operands())
3010             if (auto *I = dyn_cast<Instruction>(U.get()))
3011               DecrUnsched(I);
3012         }
3013         // Handle the memory dependencies.
3014         for (ScheduleData *MemoryDepSD : BundleMember->MemoryDependencies) {
3015           if (MemoryDepSD->hasValidDependencies() &&
3016               MemoryDepSD->incrementUnscheduledDeps(-1) == 0) {
3017             // There are no more unscheduled dependencies after decrementing,
3018             // so we can put the dependent instruction into the ready list.
3019             ScheduleData *DepBundle = MemoryDepSD->FirstInBundle;
3020             assert(!DepBundle->IsScheduled &&
3021                    "already scheduled bundle gets ready");
3022             ReadyList.insert(DepBundle);
3023             LLVM_DEBUG(dbgs()
3024                        << "SLP:    gets ready (mem): " << *DepBundle << "\n");
3025           }
3026         }
3027         // Handle the control dependencies.
3028         for (ScheduleData *DepSD : BundleMember->ControlDependencies) {
3029           if (DepSD->incrementUnscheduledDeps(-1) == 0) {
3030             // There are no more unscheduled dependencies after decrementing,
3031             // so we can put the dependent instruction into the ready list.
3032             ScheduleData *DepBundle = DepSD->FirstInBundle;
3033             assert(!DepBundle->IsScheduled &&
3034                    "already scheduled bundle gets ready");
3035             ReadyList.insert(DepBundle);
3036             LLVM_DEBUG(dbgs()
3037                        << "SLP:    gets ready (ctl): " << *DepBundle << "\n");
3038           }
3039         }
3040 
3041       }
3042     }
3043 
3044     /// Verify basic self consistency properties of the data structure.
3045     void verify() {
3046       if (!ScheduleStart)
3047         return;
3048 
3049       assert(ScheduleStart->getParent() == ScheduleEnd->getParent() &&
3050              ScheduleStart->comesBefore(ScheduleEnd) &&
3051              "Not a valid scheduling region?");
3052 
3053       for (auto *I = ScheduleStart; I != ScheduleEnd; I = I->getNextNode()) {
3054         auto *SD = getScheduleData(I);
3055         if (!SD)
3056           continue;
3057         assert(isInSchedulingRegion(SD) &&
3058                "primary schedule data not in window?");
3059         assert(isInSchedulingRegion(SD->FirstInBundle) &&
3060                "entire bundle in window!");
3061         (void)SD;
3062         doForAllOpcodes(I, [](ScheduleData *SD) { SD->verify(); });
3063       }
3064 
3065       for (auto *SD : ReadyInsts) {
3066         assert(SD->isSchedulingEntity() && SD->isReady() &&
3067                "item in ready list not ready?");
3068         (void)SD;
3069       }
3070     }
3071 
3072     void doForAllOpcodes(Value *V,
3073                          function_ref<void(ScheduleData *SD)> Action) {
3074       if (ScheduleData *SD = getScheduleData(V))
3075         Action(SD);
3076       auto I = ExtraScheduleDataMap.find(V);
3077       if (I != ExtraScheduleDataMap.end())
3078         for (auto &P : I->second)
3079           if (isInSchedulingRegion(P.second))
3080             Action(P.second);
3081     }
3082 
3083     /// Put all instructions into the ReadyList which are ready for scheduling.
3084     template <typename ReadyListType>
3085     void initialFillReadyList(ReadyListType &ReadyList) {
3086       for (auto *I = ScheduleStart; I != ScheduleEnd; I = I->getNextNode()) {
3087         doForAllOpcodes(I, [&](ScheduleData *SD) {
3088           if (SD->isSchedulingEntity() && SD->hasValidDependencies() &&
3089               SD->isReady()) {
3090             ReadyList.insert(SD);
3091             LLVM_DEBUG(dbgs()
3092                        << "SLP:    initially in ready list: " << *SD << "\n");
3093           }
3094         });
3095       }
3096     }
3097 
3098     /// Build a bundle from the ScheduleData nodes corresponding to the
3099     /// scalar instruction for each lane.
3100     ScheduleData *buildBundle(ArrayRef<Value *> VL);
3101 
3102     /// Checks if a bundle of instructions can be scheduled, i.e. has no
3103     /// cyclic dependencies. This is only a dry-run, no instructions are
3104     /// actually moved at this stage.
3105     /// \returns the scheduling bundle. The returned Optional value is non-None
3106     /// if \p VL is allowed to be scheduled.
3107     Optional<ScheduleData *>
3108     tryScheduleBundle(ArrayRef<Value *> VL, BoUpSLP *SLP,
3109                       const InstructionsState &S);
3110 
3111     /// Un-bundles a group of instructions.
3112     void cancelScheduling(ArrayRef<Value *> VL, Value *OpValue);
3113 
3114     /// Allocates schedule data chunk.
3115     ScheduleData *allocateScheduleDataChunks();
3116 
3117     /// Extends the scheduling region so that V is inside the region.
3118     /// \returns true if the region size is within the limit.
3119     bool extendSchedulingRegion(Value *V, const InstructionsState &S);
3120 
3121     /// Initialize the ScheduleData structures for new instructions in the
3122     /// scheduling region.
3123     void initScheduleData(Instruction *FromI, Instruction *ToI,
3124                           ScheduleData *PrevLoadStore,
3125                           ScheduleData *NextLoadStore);
3126 
3127     /// Updates the dependency information of a bundle and of all instructions/
3128     /// bundles which depend on the original bundle.
3129     void calculateDependencies(ScheduleData *SD, bool InsertInReadyList,
3130                                BoUpSLP *SLP);
3131 
3132     /// Sets all instruction in the scheduling region to un-scheduled.
3133     void resetSchedule();
3134 
3135     BasicBlock *BB;
3136 
3137     /// Simple memory allocation for ScheduleData.
3138     std::vector<std::unique_ptr<ScheduleData[]>> ScheduleDataChunks;
3139 
3140     /// The size of a ScheduleData array in ScheduleDataChunks.
3141     int ChunkSize;
3142 
3143     /// The allocator position in the current chunk, which is the last entry
3144     /// of ScheduleDataChunks.
3145     int ChunkPos;
3146 
3147     /// Attaches ScheduleData to Instruction.
3148     /// Note that the mapping survives during all vectorization iterations, i.e.
3149     /// ScheduleData structures are recycled.
3150     DenseMap<Instruction *, ScheduleData *> ScheduleDataMap;
3151 
3152     /// Attaches ScheduleData to Instruction with the leading key.
3153     DenseMap<Value *, SmallDenseMap<Value *, ScheduleData *>>
3154         ExtraScheduleDataMap;
3155 
3156     /// The ready-list for scheduling (only used for the dry-run).
3157     SetVector<ScheduleData *> ReadyInsts;
3158 
3159     /// The first instruction of the scheduling region.
3160     Instruction *ScheduleStart = nullptr;
3161 
3162     /// The first instruction _after_ the scheduling region.
3163     Instruction *ScheduleEnd = nullptr;
3164 
3165     /// The first memory accessing instruction in the scheduling region
3166     /// (can be null).
3167     ScheduleData *FirstLoadStoreInRegion = nullptr;
3168 
3169     /// The last memory accessing instruction in the scheduling region
3170     /// (can be null).
3171     ScheduleData *LastLoadStoreInRegion = nullptr;
3172 
3173     /// Is there an llvm.stacksave or llvm.stackrestore in the scheduling
3174     /// region?  Used to optimize the dependence calculation for the
3175     /// common case where there isn't.
3176     bool RegionHasStackSave = false;
3177 
3178     /// The current size of the scheduling region.
3179     int ScheduleRegionSize = 0;
3180 
3181     /// The maximum size allowed for the scheduling region.
3182     int ScheduleRegionSizeLimit = ScheduleRegionSizeBudget;
3183 
3184     /// The ID of the scheduling region. For a new vectorization iteration this
3185     /// is incremented which "removes" all ScheduleData from the region.
3186     /// Make sure that the initial SchedulingRegionID is greater than the
3187     /// initial SchedulingRegionID in ScheduleData (which is 0).
3188     int SchedulingRegionID = 1;
3189   };
3190 
3191   /// Attaches the BlockScheduling structures to basic blocks.
3192   MapVector<BasicBlock *, std::unique_ptr<BlockScheduling>> BlocksSchedules;
3193 
3194   /// Performs the "real" scheduling. Done before vectorization is actually
3195   /// performed in a basic block.
3196   void scheduleBlock(BlockScheduling *BS);
3197 
3198   /// List of users to ignore during scheduling and that don't need extracting.
3199   const SmallDenseSet<Value *> *UserIgnoreList = nullptr;
3200 
3201   /// A DenseMapInfo implementation for holding DenseMaps and DenseSets of
3202   /// sorted SmallVectors of unsigned.
3203   struct OrdersTypeDenseMapInfo {
3204     static OrdersType getEmptyKey() {
3205       OrdersType V;
3206       V.push_back(~1U);
3207       return V;
3208     }
3209 
3210     static OrdersType getTombstoneKey() {
3211       OrdersType V;
3212       V.push_back(~2U);
3213       return V;
3214     }
3215 
3216     static unsigned getHashValue(const OrdersType &V) {
3217       return static_cast<unsigned>(hash_combine_range(V.begin(), V.end()));
3218     }
3219 
3220     static bool isEqual(const OrdersType &LHS, const OrdersType &RHS) {
3221       return LHS == RHS;
3222     }
3223   };
3224 
3225   // Analysis and block reference.
3226   Function *F;
3227   ScalarEvolution *SE;
3228   TargetTransformInfo *TTI;
3229   TargetLibraryInfo *TLI;
3230   LoopInfo *LI;
3231   DominatorTree *DT;
3232   AssumptionCache *AC;
3233   DemandedBits *DB;
3234   const DataLayout *DL;
3235   OptimizationRemarkEmitter *ORE;
3236 
3237   unsigned MaxVecRegSize; // This is set by TTI or overridden by cl::opt.
3238   unsigned MinVecRegSize; // Set by cl::opt (default: 128).
3239 
3240   /// Instruction builder to construct the vectorized tree.
3241   IRBuilder<> Builder;
3242 
3243   /// A map of scalar integer values to the smallest bit width with which they
3244   /// can legally be represented. The values map to (width, signed) pairs,
3245   /// where "width" indicates the minimum bit width and "signed" is True if the
3246   /// value must be signed-extended, rather than zero-extended, back to its
3247   /// original width.
3248   MapVector<Value *, std::pair<uint64_t, bool>> MinBWs;
3249 };
3250 
3251 } // end namespace slpvectorizer
3252 
3253 template <> struct GraphTraits<BoUpSLP *> {
3254   using TreeEntry = BoUpSLP::TreeEntry;
3255 
3256   /// NodeRef has to be a pointer per the GraphWriter.
3257   using NodeRef = TreeEntry *;
3258 
3259   using ContainerTy = BoUpSLP::TreeEntry::VecTreeTy;
3260 
3261   /// Add the VectorizableTree to the index iterator to be able to return
3262   /// TreeEntry pointers.
3263   struct ChildIteratorType
3264       : public iterator_adaptor_base<
3265             ChildIteratorType, SmallVector<BoUpSLP::EdgeInfo, 1>::iterator> {
3266     ContainerTy &VectorizableTree;
3267 
3268     ChildIteratorType(SmallVector<BoUpSLP::EdgeInfo, 1>::iterator W,
3269                       ContainerTy &VT)
3270         : ChildIteratorType::iterator_adaptor_base(W), VectorizableTree(VT) {}
3271 
3272     NodeRef operator*() { return I->UserTE; }
3273   };
3274 
3275   static NodeRef getEntryNode(BoUpSLP &R) {
3276     return R.VectorizableTree[0].get();
3277   }
3278 
3279   static ChildIteratorType child_begin(NodeRef N) {
3280     return {N->UserTreeIndices.begin(), N->Container};
3281   }
3282 
3283   static ChildIteratorType child_end(NodeRef N) {
3284     return {N->UserTreeIndices.end(), N->Container};
3285   }
3286 
3287   /// For the node iterator we just need to turn the TreeEntry iterator into a
3288   /// TreeEntry* iterator so that it dereferences to NodeRef.
3289   class nodes_iterator {
3290     using ItTy = ContainerTy::iterator;
3291     ItTy It;
3292 
3293   public:
3294     nodes_iterator(const ItTy &It2) : It(It2) {}
3295     NodeRef operator*() { return It->get(); }
3296     nodes_iterator operator++() {
3297       ++It;
3298       return *this;
3299     }
3300     bool operator!=(const nodes_iterator &N2) const { return N2.It != It; }
3301   };
3302 
3303   static nodes_iterator nodes_begin(BoUpSLP *R) {
3304     return nodes_iterator(R->VectorizableTree.begin());
3305   }
3306 
3307   static nodes_iterator nodes_end(BoUpSLP *R) {
3308     return nodes_iterator(R->VectorizableTree.end());
3309   }
3310 
3311   static unsigned size(BoUpSLP *R) { return R->VectorizableTree.size(); }
3312 };
3313 
3314 template <> struct DOTGraphTraits<BoUpSLP *> : public DefaultDOTGraphTraits {
3315   using TreeEntry = BoUpSLP::TreeEntry;
3316 
3317   DOTGraphTraits(bool isSimple = false) : DefaultDOTGraphTraits(isSimple) {}
3318 
3319   std::string getNodeLabel(const TreeEntry *Entry, const BoUpSLP *R) {
3320     std::string Str;
3321     raw_string_ostream OS(Str);
3322     if (isSplat(Entry->Scalars))
3323       OS << "<splat> ";
3324     for (auto V : Entry->Scalars) {
3325       OS << *V;
3326       if (llvm::any_of(R->ExternalUses, [&](const BoUpSLP::ExternalUser &EU) {
3327             return EU.Scalar == V;
3328           }))
3329         OS << " <extract>";
3330       OS << "\n";
3331     }
3332     return Str;
3333   }
3334 
3335   static std::string getNodeAttributes(const TreeEntry *Entry,
3336                                        const BoUpSLP *) {
3337     if (Entry->State == TreeEntry::NeedToGather)
3338       return "color=red";
3339     return "";
3340   }
3341 };
3342 
3343 } // end namespace llvm
3344 
3345 BoUpSLP::~BoUpSLP() {
3346   SmallVector<WeakTrackingVH> DeadInsts;
3347   for (auto *I : DeletedInstructions) {
3348     for (Use &U : I->operands()) {
3349       auto *Op = dyn_cast<Instruction>(U.get());
3350       if (Op && !DeletedInstructions.count(Op) && Op->hasOneUser() &&
3351           wouldInstructionBeTriviallyDead(Op, TLI))
3352         DeadInsts.emplace_back(Op);
3353     }
3354     I->dropAllReferences();
3355   }
3356   for (auto *I : DeletedInstructions) {
3357     assert(I->use_empty() &&
3358            "trying to erase instruction with users.");
3359     I->eraseFromParent();
3360   }
3361 
3362   // Cleanup any dead scalar code feeding the vectorized instructions
3363   RecursivelyDeleteTriviallyDeadInstructions(DeadInsts, TLI);
3364 
3365 #ifdef EXPENSIVE_CHECKS
3366   // If we could guarantee that this call is not extremely slow, we could
3367   // remove the ifdef limitation (see PR47712).
3368   assert(!verifyFunction(*F, &dbgs()));
3369 #endif
3370 }
3371 
3372 /// Reorders the given \p Reuses mask according to the given \p Mask. \p Reuses
3373 /// contains original mask for the scalars reused in the node. Procedure
3374 /// transform this mask in accordance with the given \p Mask.
3375 static void reorderReuses(SmallVectorImpl<int> &Reuses, ArrayRef<int> Mask) {
3376   assert(!Mask.empty() && Reuses.size() == Mask.size() &&
3377          "Expected non-empty mask.");
3378   SmallVector<int> Prev(Reuses.begin(), Reuses.end());
3379   Prev.swap(Reuses);
3380   for (unsigned I = 0, E = Prev.size(); I < E; ++I)
3381     if (Mask[I] != UndefMaskElem)
3382       Reuses[Mask[I]] = Prev[I];
3383 }
3384 
3385 /// Reorders the given \p Order according to the given \p Mask. \p Order - is
3386 /// the original order of the scalars. Procedure transforms the provided order
3387 /// in accordance with the given \p Mask. If the resulting \p Order is just an
3388 /// identity order, \p Order is cleared.
3389 static void reorderOrder(SmallVectorImpl<unsigned> &Order, ArrayRef<int> Mask) {
3390   assert(!Mask.empty() && "Expected non-empty mask.");
3391   SmallVector<int> MaskOrder;
3392   if (Order.empty()) {
3393     MaskOrder.resize(Mask.size());
3394     std::iota(MaskOrder.begin(), MaskOrder.end(), 0);
3395   } else {
3396     inversePermutation(Order, MaskOrder);
3397   }
3398   reorderReuses(MaskOrder, Mask);
3399   if (ShuffleVectorInst::isIdentityMask(MaskOrder)) {
3400     Order.clear();
3401     return;
3402   }
3403   Order.assign(Mask.size(), Mask.size());
3404   for (unsigned I = 0, E = Mask.size(); I < E; ++I)
3405     if (MaskOrder[I] != UndefMaskElem)
3406       Order[MaskOrder[I]] = I;
3407   fixupOrderingIndices(Order);
3408 }
3409 
3410 Optional<BoUpSLP::OrdersType>
3411 BoUpSLP::findReusedOrderedScalars(const BoUpSLP::TreeEntry &TE) {
3412   assert(TE.State == TreeEntry::NeedToGather && "Expected gather node only.");
3413   unsigned NumScalars = TE.Scalars.size();
3414   OrdersType CurrentOrder(NumScalars, NumScalars);
3415   SmallVector<int> Positions;
3416   SmallBitVector UsedPositions(NumScalars);
3417   const TreeEntry *STE = nullptr;
3418   // Try to find all gathered scalars that are gets vectorized in other
3419   // vectorize node. Here we can have only one single tree vector node to
3420   // correctly identify order of the gathered scalars.
3421   for (unsigned I = 0; I < NumScalars; ++I) {
3422     Value *V = TE.Scalars[I];
3423     if (!isa<LoadInst, ExtractElementInst, ExtractValueInst>(V))
3424       continue;
3425     if (const auto *LocalSTE = getTreeEntry(V)) {
3426       if (!STE)
3427         STE = LocalSTE;
3428       else if (STE != LocalSTE)
3429         // Take the order only from the single vector node.
3430         return None;
3431       unsigned Lane =
3432           std::distance(STE->Scalars.begin(), find(STE->Scalars, V));
3433       if (Lane >= NumScalars)
3434         return None;
3435       if (CurrentOrder[Lane] != NumScalars) {
3436         if (Lane != I)
3437           continue;
3438         UsedPositions.reset(CurrentOrder[Lane]);
3439       }
3440       // The partial identity (where only some elements of the gather node are
3441       // in the identity order) is good.
3442       CurrentOrder[Lane] = I;
3443       UsedPositions.set(I);
3444     }
3445   }
3446   // Need to keep the order if we have a vector entry and at least 2 scalars or
3447   // the vectorized entry has just 2 scalars.
3448   if (STE && (UsedPositions.count() > 1 || STE->Scalars.size() == 2)) {
3449     auto &&IsIdentityOrder = [NumScalars](ArrayRef<unsigned> CurrentOrder) {
3450       for (unsigned I = 0; I < NumScalars; ++I)
3451         if (CurrentOrder[I] != I && CurrentOrder[I] != NumScalars)
3452           return false;
3453       return true;
3454     };
3455     if (IsIdentityOrder(CurrentOrder)) {
3456       CurrentOrder.clear();
3457       return CurrentOrder;
3458     }
3459     auto *It = CurrentOrder.begin();
3460     for (unsigned I = 0; I < NumScalars;) {
3461       if (UsedPositions.test(I)) {
3462         ++I;
3463         continue;
3464       }
3465       if (*It == NumScalars) {
3466         *It = I;
3467         ++I;
3468       }
3469       ++It;
3470     }
3471     return CurrentOrder;
3472   }
3473   return None;
3474 }
3475 
3476 namespace {
3477 /// Tracks the state we can represent the loads in the given sequence.
3478 enum class LoadsState { Gather, Vectorize, ScatterVectorize };
3479 } // anonymous namespace
3480 
3481 /// Checks if the given array of loads can be represented as a vectorized,
3482 /// scatter or just simple gather.
3483 static LoadsState canVectorizeLoads(ArrayRef<Value *> VL, const Value *VL0,
3484                                     const TargetTransformInfo &TTI,
3485                                     const DataLayout &DL, ScalarEvolution &SE,
3486                                     SmallVectorImpl<unsigned> &Order,
3487                                     SmallVectorImpl<Value *> &PointerOps) {
3488   // Check that a vectorized load would load the same memory as a scalar
3489   // load. For example, we don't want to vectorize loads that are smaller
3490   // than 8-bit. Even though we have a packed struct {<i2, i2, i2, i2>} LLVM
3491   // treats loading/storing it as an i8 struct. If we vectorize loads/stores
3492   // from such a struct, we read/write packed bits disagreeing with the
3493   // unvectorized version.
3494   Type *ScalarTy = VL0->getType();
3495 
3496   if (DL.getTypeSizeInBits(ScalarTy) != DL.getTypeAllocSizeInBits(ScalarTy))
3497     return LoadsState::Gather;
3498 
3499   // Make sure all loads in the bundle are simple - we can't vectorize
3500   // atomic or volatile loads.
3501   PointerOps.clear();
3502   PointerOps.resize(VL.size());
3503   auto *POIter = PointerOps.begin();
3504   for (Value *V : VL) {
3505     auto *L = cast<LoadInst>(V);
3506     if (!L->isSimple())
3507       return LoadsState::Gather;
3508     *POIter = L->getPointerOperand();
3509     ++POIter;
3510   }
3511 
3512   Order.clear();
3513   // Check the order of pointer operands.
3514   if (llvm::sortPtrAccesses(PointerOps, ScalarTy, DL, SE, Order)) {
3515     Value *Ptr0;
3516     Value *PtrN;
3517     if (Order.empty()) {
3518       Ptr0 = PointerOps.front();
3519       PtrN = PointerOps.back();
3520     } else {
3521       Ptr0 = PointerOps[Order.front()];
3522       PtrN = PointerOps[Order.back()];
3523     }
3524     Optional<int> Diff =
3525         getPointersDiff(ScalarTy, Ptr0, ScalarTy, PtrN, DL, SE);
3526     // Check that the sorted loads are consecutive.
3527     if (static_cast<unsigned>(*Diff) == VL.size() - 1)
3528       return LoadsState::Vectorize;
3529     Align CommonAlignment = cast<LoadInst>(VL0)->getAlign();
3530     for (Value *V : VL)
3531       CommonAlignment =
3532           commonAlignment(CommonAlignment, cast<LoadInst>(V)->getAlign());
3533     auto *VecTy = FixedVectorType::get(ScalarTy, VL.size());
3534     if (TTI.isLegalMaskedGather(VecTy, CommonAlignment) &&
3535         !TTI.forceScalarizeMaskedGather(VecTy, CommonAlignment))
3536       return LoadsState::ScatterVectorize;
3537   }
3538 
3539   return LoadsState::Gather;
3540 }
3541 
3542 bool clusterSortPtrAccesses(ArrayRef<Value *> VL, Type *ElemTy,
3543                             const DataLayout &DL, ScalarEvolution &SE,
3544                             SmallVectorImpl<unsigned> &SortedIndices) {
3545   assert(llvm::all_of(
3546              VL, [](const Value *V) { return V->getType()->isPointerTy(); }) &&
3547          "Expected list of pointer operands.");
3548   // Map from bases to a vector of (Ptr, Offset, OrigIdx), which we insert each
3549   // Ptr into, sort and return the sorted indices with values next to one
3550   // another.
3551   MapVector<Value *, SmallVector<std::tuple<Value *, int, unsigned>>> Bases;
3552   Bases[VL[0]].push_back(std::make_tuple(VL[0], 0U, 0U));
3553 
3554   unsigned Cnt = 1;
3555   for (Value *Ptr : VL.drop_front()) {
3556     bool Found = any_of(Bases, [&](auto &Base) {
3557       Optional<int> Diff =
3558           getPointersDiff(ElemTy, Base.first, ElemTy, Ptr, DL, SE,
3559                           /*StrictCheck=*/true);
3560       if (!Diff)
3561         return false;
3562 
3563       Base.second.emplace_back(Ptr, *Diff, Cnt++);
3564       return true;
3565     });
3566 
3567     if (!Found) {
3568       // If we haven't found enough to usefully cluster, return early.
3569       if (Bases.size() > VL.size() / 2 - 1)
3570         return false;
3571 
3572       // Not found already - add a new Base
3573       Bases[Ptr].emplace_back(Ptr, 0, Cnt++);
3574     }
3575   }
3576 
3577   // For each of the bases sort the pointers by Offset and check if any of the
3578   // base become consecutively allocated.
3579   bool AnyConsecutive = false;
3580   for (auto &Base : Bases) {
3581     auto &Vec = Base.second;
3582     if (Vec.size() > 1) {
3583       llvm::stable_sort(Vec, [](const std::tuple<Value *, int, unsigned> &X,
3584                                 const std::tuple<Value *, int, unsigned> &Y) {
3585         return std::get<1>(X) < std::get<1>(Y);
3586       });
3587       int InitialOffset = std::get<1>(Vec[0]);
3588       AnyConsecutive |= all_of(enumerate(Vec), [InitialOffset](auto &P) {
3589         return std::get<1>(P.value()) == int(P.index()) + InitialOffset;
3590       });
3591     }
3592   }
3593 
3594   // Fill SortedIndices array only if it looks worth-while to sort the ptrs.
3595   SortedIndices.clear();
3596   if (!AnyConsecutive)
3597     return false;
3598 
3599   for (auto &Base : Bases) {
3600     for (auto &T : Base.second)
3601       SortedIndices.push_back(std::get<2>(T));
3602   }
3603 
3604   assert(SortedIndices.size() == VL.size() &&
3605          "Expected SortedIndices to be the size of VL");
3606   return true;
3607 }
3608 
3609 Optional<BoUpSLP::OrdersType>
3610 BoUpSLP::findPartiallyOrderedLoads(const BoUpSLP::TreeEntry &TE) {
3611   assert(TE.State == TreeEntry::NeedToGather && "Expected gather node only.");
3612   Type *ScalarTy = TE.Scalars[0]->getType();
3613 
3614   SmallVector<Value *> Ptrs;
3615   Ptrs.reserve(TE.Scalars.size());
3616   for (Value *V : TE.Scalars) {
3617     auto *L = dyn_cast<LoadInst>(V);
3618     if (!L || !L->isSimple())
3619       return None;
3620     Ptrs.push_back(L->getPointerOperand());
3621   }
3622 
3623   BoUpSLP::OrdersType Order;
3624   if (clusterSortPtrAccesses(Ptrs, ScalarTy, *DL, *SE, Order))
3625     return Order;
3626   return None;
3627 }
3628 
3629 Optional<BoUpSLP::OrdersType> BoUpSLP::getReorderingData(const TreeEntry &TE,
3630                                                          bool TopToBottom) {
3631   // No need to reorder if need to shuffle reuses, still need to shuffle the
3632   // node.
3633   if (!TE.ReuseShuffleIndices.empty())
3634     return None;
3635   if (TE.State == TreeEntry::Vectorize &&
3636       (isa<LoadInst, ExtractElementInst, ExtractValueInst>(TE.getMainOp()) ||
3637        (TopToBottom && isa<StoreInst, InsertElementInst>(TE.getMainOp()))) &&
3638       !TE.isAltShuffle())
3639     return TE.ReorderIndices;
3640   if (TE.State == TreeEntry::NeedToGather) {
3641     // TODO: add analysis of other gather nodes with extractelement
3642     // instructions and other values/instructions, not only undefs.
3643     if (((TE.getOpcode() == Instruction::ExtractElement &&
3644           !TE.isAltShuffle()) ||
3645          (all_of(TE.Scalars,
3646                  [](Value *V) {
3647                    return isa<UndefValue, ExtractElementInst>(V);
3648                  }) &&
3649           any_of(TE.Scalars,
3650                  [](Value *V) { return isa<ExtractElementInst>(V); }))) &&
3651         all_of(TE.Scalars,
3652                [](Value *V) {
3653                  auto *EE = dyn_cast<ExtractElementInst>(V);
3654                  return !EE || isa<FixedVectorType>(EE->getVectorOperandType());
3655                }) &&
3656         allSameType(TE.Scalars)) {
3657       // Check that gather of extractelements can be represented as
3658       // just a shuffle of a single vector.
3659       OrdersType CurrentOrder;
3660       bool Reuse = canReuseExtract(TE.Scalars, TE.getMainOp(), CurrentOrder);
3661       if (Reuse || !CurrentOrder.empty()) {
3662         if (!CurrentOrder.empty())
3663           fixupOrderingIndices(CurrentOrder);
3664         return CurrentOrder;
3665       }
3666     }
3667     if (Optional<OrdersType> CurrentOrder = findReusedOrderedScalars(TE))
3668       return CurrentOrder;
3669     if (TE.Scalars.size() >= 4)
3670       if (Optional<OrdersType> Order = findPartiallyOrderedLoads(TE))
3671         return Order;
3672   }
3673   return None;
3674 }
3675 
3676 void BoUpSLP::reorderTopToBottom() {
3677   // Maps VF to the graph nodes.
3678   DenseMap<unsigned, SetVector<TreeEntry *>> VFToOrderedEntries;
3679   // ExtractElement gather nodes which can be vectorized and need to handle
3680   // their ordering.
3681   DenseMap<const TreeEntry *, OrdersType> GathersToOrders;
3682 
3683   // Maps a TreeEntry to the reorder indices of external users.
3684   DenseMap<const TreeEntry *, SmallVector<OrdersType, 1>>
3685       ExternalUserReorderMap;
3686   // Find all reorderable nodes with the given VF.
3687   // Currently the are vectorized stores,loads,extracts + some gathering of
3688   // extracts.
3689   for_each(VectorizableTree, [this, &VFToOrderedEntries, &GathersToOrders,
3690                               &ExternalUserReorderMap](
3691                                  const std::unique_ptr<TreeEntry> &TE) {
3692     // Look for external users that will probably be vectorized.
3693     SmallVector<OrdersType, 1> ExternalUserReorderIndices =
3694         findExternalStoreUsersReorderIndices(TE.get());
3695     if (!ExternalUserReorderIndices.empty()) {
3696       VFToOrderedEntries[TE->Scalars.size()].insert(TE.get());
3697       ExternalUserReorderMap.try_emplace(TE.get(),
3698                                          std::move(ExternalUserReorderIndices));
3699     }
3700 
3701     if (Optional<OrdersType> CurrentOrder =
3702             getReorderingData(*TE, /*TopToBottom=*/true)) {
3703       // Do not include ordering for nodes used in the alt opcode vectorization,
3704       // better to reorder them during bottom-to-top stage. If follow the order
3705       // here, it causes reordering of the whole graph though actually it is
3706       // profitable just to reorder the subgraph that starts from the alternate
3707       // opcode vectorization node. Such nodes already end-up with the shuffle
3708       // instruction and it is just enough to change this shuffle rather than
3709       // rotate the scalars for the whole graph.
3710       unsigned Cnt = 0;
3711       const TreeEntry *UserTE = TE.get();
3712       while (UserTE && Cnt < RecursionMaxDepth) {
3713         if (UserTE->UserTreeIndices.size() != 1)
3714           break;
3715         if (all_of(UserTE->UserTreeIndices, [](const EdgeInfo &EI) {
3716               return EI.UserTE->State == TreeEntry::Vectorize &&
3717                      EI.UserTE->isAltShuffle() && EI.UserTE->Idx != 0;
3718             }))
3719           return;
3720         if (UserTE->UserTreeIndices.empty())
3721           UserTE = nullptr;
3722         else
3723           UserTE = UserTE->UserTreeIndices.back().UserTE;
3724         ++Cnt;
3725       }
3726       VFToOrderedEntries[TE->Scalars.size()].insert(TE.get());
3727       if (TE->State != TreeEntry::Vectorize)
3728         GathersToOrders.try_emplace(TE.get(), *CurrentOrder);
3729     }
3730   });
3731 
3732   // Reorder the graph nodes according to their vectorization factor.
3733   for (unsigned VF = VectorizableTree.front()->Scalars.size(); VF > 1;
3734        VF /= 2) {
3735     auto It = VFToOrderedEntries.find(VF);
3736     if (It == VFToOrderedEntries.end())
3737       continue;
3738     // Try to find the most profitable order. We just are looking for the most
3739     // used order and reorder scalar elements in the nodes according to this
3740     // mostly used order.
3741     ArrayRef<TreeEntry *> OrderedEntries = It->second.getArrayRef();
3742     // All operands are reordered and used only in this node - propagate the
3743     // most used order to the user node.
3744     MapVector<OrdersType, unsigned,
3745               DenseMap<OrdersType, unsigned, OrdersTypeDenseMapInfo>>
3746         OrdersUses;
3747     SmallPtrSet<const TreeEntry *, 4> VisitedOps;
3748     for (const TreeEntry *OpTE : OrderedEntries) {
3749       // No need to reorder this nodes, still need to extend and to use shuffle,
3750       // just need to merge reordering shuffle and the reuse shuffle.
3751       if (!OpTE->ReuseShuffleIndices.empty())
3752         continue;
3753       // Count number of orders uses.
3754       const auto &Order = [OpTE, &GathersToOrders]() -> const OrdersType & {
3755         if (OpTE->State == TreeEntry::NeedToGather) {
3756           auto It = GathersToOrders.find(OpTE);
3757           if (It != GathersToOrders.end())
3758             return It->second;
3759         }
3760         return OpTE->ReorderIndices;
3761       }();
3762       // First consider the order of the external scalar users.
3763       auto It = ExternalUserReorderMap.find(OpTE);
3764       if (It != ExternalUserReorderMap.end()) {
3765         const auto &ExternalUserReorderIndices = It->second;
3766         for (const OrdersType &ExtOrder : ExternalUserReorderIndices)
3767           ++OrdersUses.insert(std::make_pair(ExtOrder, 0)).first->second;
3768         // No other useful reorder data in this entry.
3769         if (Order.empty())
3770           continue;
3771       }
3772       // Stores actually store the mask, not the order, need to invert.
3773       if (OpTE->State == TreeEntry::Vectorize && !OpTE->isAltShuffle() &&
3774           OpTE->getOpcode() == Instruction::Store && !Order.empty()) {
3775         SmallVector<int> Mask;
3776         inversePermutation(Order, Mask);
3777         unsigned E = Order.size();
3778         OrdersType CurrentOrder(E, E);
3779         transform(Mask, CurrentOrder.begin(), [E](int Idx) {
3780           return Idx == UndefMaskElem ? E : static_cast<unsigned>(Idx);
3781         });
3782         fixupOrderingIndices(CurrentOrder);
3783         ++OrdersUses.insert(std::make_pair(CurrentOrder, 0)).first->second;
3784       } else {
3785         ++OrdersUses.insert(std::make_pair(Order, 0)).first->second;
3786       }
3787     }
3788     // Set order of the user node.
3789     if (OrdersUses.empty())
3790       continue;
3791     // Choose the most used order.
3792     ArrayRef<unsigned> BestOrder = OrdersUses.front().first;
3793     unsigned Cnt = OrdersUses.front().second;
3794     for (const auto &Pair : drop_begin(OrdersUses)) {
3795       if (Cnt < Pair.second || (Cnt == Pair.second && Pair.first.empty())) {
3796         BestOrder = Pair.first;
3797         Cnt = Pair.second;
3798       }
3799     }
3800     // Set order of the user node.
3801     if (BestOrder.empty())
3802       continue;
3803     SmallVector<int> Mask;
3804     inversePermutation(BestOrder, Mask);
3805     SmallVector<int> MaskOrder(BestOrder.size(), UndefMaskElem);
3806     unsigned E = BestOrder.size();
3807     transform(BestOrder, MaskOrder.begin(), [E](unsigned I) {
3808       return I < E ? static_cast<int>(I) : UndefMaskElem;
3809     });
3810     // Do an actual reordering, if profitable.
3811     for (std::unique_ptr<TreeEntry> &TE : VectorizableTree) {
3812       // Just do the reordering for the nodes with the given VF.
3813       if (TE->Scalars.size() != VF) {
3814         if (TE->ReuseShuffleIndices.size() == VF) {
3815           // Need to reorder the reuses masks of the operands with smaller VF to
3816           // be able to find the match between the graph nodes and scalar
3817           // operands of the given node during vectorization/cost estimation.
3818           assert(all_of(TE->UserTreeIndices,
3819                         [VF, &TE](const EdgeInfo &EI) {
3820                           return EI.UserTE->Scalars.size() == VF ||
3821                                  EI.UserTE->Scalars.size() ==
3822                                      TE->Scalars.size();
3823                         }) &&
3824                  "All users must be of VF size.");
3825           // Update ordering of the operands with the smaller VF than the given
3826           // one.
3827           reorderReuses(TE->ReuseShuffleIndices, Mask);
3828         }
3829         continue;
3830       }
3831       if (TE->State == TreeEntry::Vectorize &&
3832           isa<ExtractElementInst, ExtractValueInst, LoadInst, StoreInst,
3833               InsertElementInst>(TE->getMainOp()) &&
3834           !TE->isAltShuffle()) {
3835         // Build correct orders for extract{element,value}, loads and
3836         // stores.
3837         reorderOrder(TE->ReorderIndices, Mask);
3838         if (isa<InsertElementInst, StoreInst>(TE->getMainOp()))
3839           TE->reorderOperands(Mask);
3840       } else {
3841         // Reorder the node and its operands.
3842         TE->reorderOperands(Mask);
3843         assert(TE->ReorderIndices.empty() &&
3844                "Expected empty reorder sequence.");
3845         reorderScalars(TE->Scalars, Mask);
3846       }
3847       if (!TE->ReuseShuffleIndices.empty()) {
3848         // Apply reversed order to keep the original ordering of the reused
3849         // elements to avoid extra reorder indices shuffling.
3850         OrdersType CurrentOrder;
3851         reorderOrder(CurrentOrder, MaskOrder);
3852         SmallVector<int> NewReuses;
3853         inversePermutation(CurrentOrder, NewReuses);
3854         addMask(NewReuses, TE->ReuseShuffleIndices);
3855         TE->ReuseShuffleIndices.swap(NewReuses);
3856       }
3857     }
3858   }
3859 }
3860 
3861 bool BoUpSLP::canReorderOperands(
3862     TreeEntry *UserTE, SmallVectorImpl<std::pair<unsigned, TreeEntry *>> &Edges,
3863     ArrayRef<TreeEntry *> ReorderableGathers,
3864     SmallVectorImpl<TreeEntry *> &GatherOps) {
3865   for (unsigned I = 0, E = UserTE->getNumOperands(); I < E; ++I) {
3866     if (any_of(Edges, [I](const std::pair<unsigned, TreeEntry *> &OpData) {
3867           return OpData.first == I &&
3868                  OpData.second->State == TreeEntry::Vectorize;
3869         }))
3870       continue;
3871     if (TreeEntry *TE = getVectorizedOperand(UserTE, I)) {
3872       // Do not reorder if operand node is used by many user nodes.
3873       if (any_of(TE->UserTreeIndices,
3874                  [UserTE](const EdgeInfo &EI) { return EI.UserTE != UserTE; }))
3875         return false;
3876       // Add the node to the list of the ordered nodes with the identity
3877       // order.
3878       Edges.emplace_back(I, TE);
3879       // Add ScatterVectorize nodes to the list of operands, where just
3880       // reordering of the scalars is required. Similar to the gathers, so
3881       // simply add to the list of gathered ops.
3882       if (TE->State != TreeEntry::Vectorize)
3883         GatherOps.push_back(TE);
3884       continue;
3885     }
3886     ArrayRef<Value *> VL = UserTE->getOperand(I);
3887     TreeEntry *Gather = nullptr;
3888     if (count_if(ReorderableGathers, [VL, &Gather](TreeEntry *TE) {
3889           assert(TE->State != TreeEntry::Vectorize &&
3890                  "Only non-vectorized nodes are expected.");
3891           if (TE->isSame(VL)) {
3892             Gather = TE;
3893             return true;
3894           }
3895           return false;
3896         }) > 1)
3897       return false;
3898     if (Gather)
3899       GatherOps.push_back(Gather);
3900   }
3901   return true;
3902 }
3903 
3904 void BoUpSLP::reorderBottomToTop(bool IgnoreReorder) {
3905   SetVector<TreeEntry *> OrderedEntries;
3906   DenseMap<const TreeEntry *, OrdersType> GathersToOrders;
3907   // Find all reorderable leaf nodes with the given VF.
3908   // Currently the are vectorized loads,extracts without alternate operands +
3909   // some gathering of extracts.
3910   SmallVector<TreeEntry *> NonVectorized;
3911   for_each(VectorizableTree, [this, &OrderedEntries, &GathersToOrders,
3912                               &NonVectorized](
3913                                  const std::unique_ptr<TreeEntry> &TE) {
3914     if (TE->State != TreeEntry::Vectorize)
3915       NonVectorized.push_back(TE.get());
3916     if (Optional<OrdersType> CurrentOrder =
3917             getReorderingData(*TE, /*TopToBottom=*/false)) {
3918       OrderedEntries.insert(TE.get());
3919       if (TE->State != TreeEntry::Vectorize)
3920         GathersToOrders.try_emplace(TE.get(), *CurrentOrder);
3921     }
3922   });
3923 
3924   // 1. Propagate order to the graph nodes, which use only reordered nodes.
3925   // I.e., if the node has operands, that are reordered, try to make at least
3926   // one operand order in the natural order and reorder others + reorder the
3927   // user node itself.
3928   SmallPtrSet<const TreeEntry *, 4> Visited;
3929   while (!OrderedEntries.empty()) {
3930     // 1. Filter out only reordered nodes.
3931     // 2. If the entry has multiple uses - skip it and jump to the next node.
3932     DenseMap<TreeEntry *, SmallVector<std::pair<unsigned, TreeEntry *>>> Users;
3933     SmallVector<TreeEntry *> Filtered;
3934     for (TreeEntry *TE : OrderedEntries) {
3935       if (!(TE->State == TreeEntry::Vectorize ||
3936             (TE->State == TreeEntry::NeedToGather &&
3937              GathersToOrders.count(TE))) ||
3938           TE->UserTreeIndices.empty() || !TE->ReuseShuffleIndices.empty() ||
3939           !all_of(drop_begin(TE->UserTreeIndices),
3940                   [TE](const EdgeInfo &EI) {
3941                     return EI.UserTE == TE->UserTreeIndices.front().UserTE;
3942                   }) ||
3943           !Visited.insert(TE).second) {
3944         Filtered.push_back(TE);
3945         continue;
3946       }
3947       // Build a map between user nodes and their operands order to speedup
3948       // search. The graph currently does not provide this dependency directly.
3949       for (EdgeInfo &EI : TE->UserTreeIndices) {
3950         TreeEntry *UserTE = EI.UserTE;
3951         auto It = Users.find(UserTE);
3952         if (It == Users.end())
3953           It = Users.insert({UserTE, {}}).first;
3954         It->second.emplace_back(EI.EdgeIdx, TE);
3955       }
3956     }
3957     // Erase filtered entries.
3958     for_each(Filtered,
3959              [&OrderedEntries](TreeEntry *TE) { OrderedEntries.remove(TE); });
3960     SmallVector<
3961         std::pair<TreeEntry *, SmallVector<std::pair<unsigned, TreeEntry *>>>>
3962         UsersVec(Users.begin(), Users.end());
3963     sort(UsersVec, [](const auto &Data1, const auto &Data2) {
3964       return Data1.first->Idx > Data2.first->Idx;
3965     });
3966     for (auto &Data : UsersVec) {
3967       // Check that operands are used only in the User node.
3968       SmallVector<TreeEntry *> GatherOps;
3969       if (!canReorderOperands(Data.first, Data.second, NonVectorized,
3970                               GatherOps)) {
3971         for_each(Data.second,
3972                  [&OrderedEntries](const std::pair<unsigned, TreeEntry *> &Op) {
3973                    OrderedEntries.remove(Op.second);
3974                  });
3975         continue;
3976       }
3977       // All operands are reordered and used only in this node - propagate the
3978       // most used order to the user node.
3979       MapVector<OrdersType, unsigned,
3980                 DenseMap<OrdersType, unsigned, OrdersTypeDenseMapInfo>>
3981           OrdersUses;
3982       // Do the analysis for each tree entry only once, otherwise the order of
3983       // the same node my be considered several times, though might be not
3984       // profitable.
3985       SmallPtrSet<const TreeEntry *, 4> VisitedOps;
3986       SmallPtrSet<const TreeEntry *, 4> VisitedUsers;
3987       for (const auto &Op : Data.second) {
3988         TreeEntry *OpTE = Op.second;
3989         if (!VisitedOps.insert(OpTE).second)
3990           continue;
3991         if (!OpTE->ReuseShuffleIndices.empty() ||
3992             (IgnoreReorder && OpTE == VectorizableTree.front().get()))
3993           continue;
3994         const auto &Order = [OpTE, &GathersToOrders]() -> const OrdersType & {
3995           if (OpTE->State == TreeEntry::NeedToGather)
3996             return GathersToOrders.find(OpTE)->second;
3997           return OpTE->ReorderIndices;
3998         }();
3999         unsigned NumOps = count_if(
4000             Data.second, [OpTE](const std::pair<unsigned, TreeEntry *> &P) {
4001               return P.second == OpTE;
4002             });
4003         // Stores actually store the mask, not the order, need to invert.
4004         if (OpTE->State == TreeEntry::Vectorize && !OpTE->isAltShuffle() &&
4005             OpTE->getOpcode() == Instruction::Store && !Order.empty()) {
4006           SmallVector<int> Mask;
4007           inversePermutation(Order, Mask);
4008           unsigned E = Order.size();
4009           OrdersType CurrentOrder(E, E);
4010           transform(Mask, CurrentOrder.begin(), [E](int Idx) {
4011             return Idx == UndefMaskElem ? E : static_cast<unsigned>(Idx);
4012           });
4013           fixupOrderingIndices(CurrentOrder);
4014           OrdersUses.insert(std::make_pair(CurrentOrder, 0)).first->second +=
4015               NumOps;
4016         } else {
4017           OrdersUses.insert(std::make_pair(Order, 0)).first->second += NumOps;
4018         }
4019         auto Res = OrdersUses.insert(std::make_pair(OrdersType(), 0));
4020         const auto &&AllowsReordering = [IgnoreReorder, &GathersToOrders](
4021                                             const TreeEntry *TE) {
4022           if (!TE->ReorderIndices.empty() || !TE->ReuseShuffleIndices.empty() ||
4023               (TE->State == TreeEntry::Vectorize && TE->isAltShuffle()) ||
4024               (IgnoreReorder && TE->Idx == 0))
4025             return true;
4026           if (TE->State == TreeEntry::NeedToGather) {
4027             auto It = GathersToOrders.find(TE);
4028             if (It != GathersToOrders.end())
4029               return !It->second.empty();
4030             return true;
4031           }
4032           return false;
4033         };
4034         for (const EdgeInfo &EI : OpTE->UserTreeIndices) {
4035           TreeEntry *UserTE = EI.UserTE;
4036           if (!VisitedUsers.insert(UserTE).second)
4037             continue;
4038           // May reorder user node if it requires reordering, has reused
4039           // scalars, is an alternate op vectorize node or its op nodes require
4040           // reordering.
4041           if (AllowsReordering(UserTE))
4042             continue;
4043           // Check if users allow reordering.
4044           // Currently look up just 1 level of operands to avoid increase of
4045           // the compile time.
4046           // Profitable to reorder if definitely more operands allow
4047           // reordering rather than those with natural order.
4048           ArrayRef<std::pair<unsigned, TreeEntry *>> Ops = Users[UserTE];
4049           if (static_cast<unsigned>(count_if(
4050                   Ops, [UserTE, &AllowsReordering](
4051                            const std::pair<unsigned, TreeEntry *> &Op) {
4052                     return AllowsReordering(Op.second) &&
4053                            all_of(Op.second->UserTreeIndices,
4054                                   [UserTE](const EdgeInfo &EI) {
4055                                     return EI.UserTE == UserTE;
4056                                   });
4057                   })) <= Ops.size() / 2)
4058             ++Res.first->second;
4059         }
4060       }
4061       // If no orders - skip current nodes and jump to the next one, if any.
4062       if (OrdersUses.empty()) {
4063         for_each(Data.second,
4064                  [&OrderedEntries](const std::pair<unsigned, TreeEntry *> &Op) {
4065                    OrderedEntries.remove(Op.second);
4066                  });
4067         continue;
4068       }
4069       // Choose the best order.
4070       ArrayRef<unsigned> BestOrder = OrdersUses.front().first;
4071       unsigned Cnt = OrdersUses.front().second;
4072       for (const auto &Pair : drop_begin(OrdersUses)) {
4073         if (Cnt < Pair.second || (Cnt == Pair.second && Pair.first.empty())) {
4074           BestOrder = Pair.first;
4075           Cnt = Pair.second;
4076         }
4077       }
4078       // Set order of the user node (reordering of operands and user nodes).
4079       if (BestOrder.empty()) {
4080         for_each(Data.second,
4081                  [&OrderedEntries](const std::pair<unsigned, TreeEntry *> &Op) {
4082                    OrderedEntries.remove(Op.second);
4083                  });
4084         continue;
4085       }
4086       // Erase operands from OrderedEntries list and adjust their orders.
4087       VisitedOps.clear();
4088       SmallVector<int> Mask;
4089       inversePermutation(BestOrder, Mask);
4090       SmallVector<int> MaskOrder(BestOrder.size(), UndefMaskElem);
4091       unsigned E = BestOrder.size();
4092       transform(BestOrder, MaskOrder.begin(), [E](unsigned I) {
4093         return I < E ? static_cast<int>(I) : UndefMaskElem;
4094       });
4095       for (const std::pair<unsigned, TreeEntry *> &Op : Data.second) {
4096         TreeEntry *TE = Op.second;
4097         OrderedEntries.remove(TE);
4098         if (!VisitedOps.insert(TE).second)
4099           continue;
4100         if (TE->ReuseShuffleIndices.size() == BestOrder.size()) {
4101           // Just reorder reuses indices.
4102           reorderReuses(TE->ReuseShuffleIndices, Mask);
4103           continue;
4104         }
4105         // Gathers are processed separately.
4106         if (TE->State != TreeEntry::Vectorize)
4107           continue;
4108         assert((BestOrder.size() == TE->ReorderIndices.size() ||
4109                 TE->ReorderIndices.empty()) &&
4110                "Non-matching sizes of user/operand entries.");
4111         reorderOrder(TE->ReorderIndices, Mask);
4112       }
4113       // For gathers just need to reorder its scalars.
4114       for (TreeEntry *Gather : GatherOps) {
4115         assert(Gather->ReorderIndices.empty() &&
4116                "Unexpected reordering of gathers.");
4117         if (!Gather->ReuseShuffleIndices.empty()) {
4118           // Just reorder reuses indices.
4119           reorderReuses(Gather->ReuseShuffleIndices, Mask);
4120           continue;
4121         }
4122         reorderScalars(Gather->Scalars, Mask);
4123         OrderedEntries.remove(Gather);
4124       }
4125       // Reorder operands of the user node and set the ordering for the user
4126       // node itself.
4127       if (Data.first->State != TreeEntry::Vectorize ||
4128           !isa<ExtractElementInst, ExtractValueInst, LoadInst>(
4129               Data.first->getMainOp()) ||
4130           Data.first->isAltShuffle())
4131         Data.first->reorderOperands(Mask);
4132       if (!isa<InsertElementInst, StoreInst>(Data.first->getMainOp()) ||
4133           Data.first->isAltShuffle()) {
4134         reorderScalars(Data.first->Scalars, Mask);
4135         reorderOrder(Data.first->ReorderIndices, MaskOrder);
4136         if (Data.first->ReuseShuffleIndices.empty() &&
4137             !Data.first->ReorderIndices.empty() &&
4138             !Data.first->isAltShuffle()) {
4139           // Insert user node to the list to try to sink reordering deeper in
4140           // the graph.
4141           OrderedEntries.insert(Data.first);
4142         }
4143       } else {
4144         reorderOrder(Data.first->ReorderIndices, Mask);
4145       }
4146     }
4147   }
4148   // If the reordering is unnecessary, just remove the reorder.
4149   if (IgnoreReorder && !VectorizableTree.front()->ReorderIndices.empty() &&
4150       VectorizableTree.front()->ReuseShuffleIndices.empty())
4151     VectorizableTree.front()->ReorderIndices.clear();
4152 }
4153 
4154 void BoUpSLP::buildExternalUses(
4155     const ExtraValueToDebugLocsMap &ExternallyUsedValues) {
4156   // Collect the values that we need to extract from the tree.
4157   for (auto &TEPtr : VectorizableTree) {
4158     TreeEntry *Entry = TEPtr.get();
4159 
4160     // No need to handle users of gathered values.
4161     if (Entry->State == TreeEntry::NeedToGather)
4162       continue;
4163 
4164     // For each lane:
4165     for (int Lane = 0, LE = Entry->Scalars.size(); Lane != LE; ++Lane) {
4166       Value *Scalar = Entry->Scalars[Lane];
4167       int FoundLane = Entry->findLaneForValue(Scalar);
4168 
4169       // Check if the scalar is externally used as an extra arg.
4170       auto ExtI = ExternallyUsedValues.find(Scalar);
4171       if (ExtI != ExternallyUsedValues.end()) {
4172         LLVM_DEBUG(dbgs() << "SLP: Need to extract: Extra arg from lane "
4173                           << Lane << " from " << *Scalar << ".\n");
4174         ExternalUses.emplace_back(Scalar, nullptr, FoundLane);
4175       }
4176       for (User *U : Scalar->users()) {
4177         LLVM_DEBUG(dbgs() << "SLP: Checking user:" << *U << ".\n");
4178 
4179         Instruction *UserInst = dyn_cast<Instruction>(U);
4180         if (!UserInst)
4181           continue;
4182 
4183         if (isDeleted(UserInst))
4184           continue;
4185 
4186         // Skip in-tree scalars that become vectors
4187         if (TreeEntry *UseEntry = getTreeEntry(U)) {
4188           Value *UseScalar = UseEntry->Scalars[0];
4189           // Some in-tree scalars will remain as scalar in vectorized
4190           // instructions. If that is the case, the one in Lane 0 will
4191           // be used.
4192           if (UseScalar != U ||
4193               UseEntry->State == TreeEntry::ScatterVectorize ||
4194               !InTreeUserNeedToExtract(Scalar, UserInst, TLI)) {
4195             LLVM_DEBUG(dbgs() << "SLP: \tInternal user will be removed:" << *U
4196                               << ".\n");
4197             assert(UseEntry->State != TreeEntry::NeedToGather && "Bad state");
4198             continue;
4199           }
4200         }
4201 
4202         // Ignore users in the user ignore list.
4203         if (UserIgnoreList && UserIgnoreList->contains(UserInst))
4204           continue;
4205 
4206         LLVM_DEBUG(dbgs() << "SLP: Need to extract:" << *U << " from lane "
4207                           << Lane << " from " << *Scalar << ".\n");
4208         ExternalUses.push_back(ExternalUser(Scalar, U, FoundLane));
4209       }
4210     }
4211   }
4212 }
4213 
4214 DenseMap<Value *, SmallVector<StoreInst *, 4>>
4215 BoUpSLP::collectUserStores(const BoUpSLP::TreeEntry *TE) const {
4216   DenseMap<Value *, SmallVector<StoreInst *, 4>> PtrToStoresMap;
4217   for (unsigned Lane : seq<unsigned>(0, TE->Scalars.size())) {
4218     Value *V = TE->Scalars[Lane];
4219     // To save compilation time we don't visit if we have too many users.
4220     static constexpr unsigned UsersLimit = 4;
4221     if (V->hasNUsesOrMore(UsersLimit))
4222       break;
4223 
4224     // Collect stores per pointer object.
4225     for (User *U : V->users()) {
4226       auto *SI = dyn_cast<StoreInst>(U);
4227       if (SI == nullptr || !SI->isSimple() ||
4228           !isValidElementType(SI->getValueOperand()->getType()))
4229         continue;
4230       // Skip entry if already
4231       if (getTreeEntry(U))
4232         continue;
4233 
4234       Value *Ptr = getUnderlyingObject(SI->getPointerOperand());
4235       auto &StoresVec = PtrToStoresMap[Ptr];
4236       // For now just keep one store per pointer object per lane.
4237       // TODO: Extend this to support multiple stores per pointer per lane
4238       if (StoresVec.size() > Lane)
4239         continue;
4240       // Skip if in different BBs.
4241       if (!StoresVec.empty() &&
4242           SI->getParent() != StoresVec.back()->getParent())
4243         continue;
4244       // Make sure that the stores are of the same type.
4245       if (!StoresVec.empty() &&
4246           SI->getValueOperand()->getType() !=
4247               StoresVec.back()->getValueOperand()->getType())
4248         continue;
4249       StoresVec.push_back(SI);
4250     }
4251   }
4252   return PtrToStoresMap;
4253 }
4254 
4255 bool BoUpSLP::CanFormVector(const SmallVector<StoreInst *, 4> &StoresVec,
4256                             OrdersType &ReorderIndices) const {
4257   // We check whether the stores in StoreVec can form a vector by sorting them
4258   // and checking whether they are consecutive.
4259 
4260   // To avoid calling getPointersDiff() while sorting we create a vector of
4261   // pairs {store, offset from first} and sort this instead.
4262   SmallVector<std::pair<StoreInst *, int>, 4> StoreOffsetVec(StoresVec.size());
4263   StoreInst *S0 = StoresVec[0];
4264   StoreOffsetVec[0] = {S0, 0};
4265   Type *S0Ty = S0->getValueOperand()->getType();
4266   Value *S0Ptr = S0->getPointerOperand();
4267   for (unsigned Idx : seq<unsigned>(1, StoresVec.size())) {
4268     StoreInst *SI = StoresVec[Idx];
4269     Optional<int> Diff =
4270         getPointersDiff(S0Ty, S0Ptr, SI->getValueOperand()->getType(),
4271                         SI->getPointerOperand(), *DL, *SE,
4272                         /*StrictCheck=*/true);
4273     // We failed to compare the pointers so just abandon this StoresVec.
4274     if (!Diff)
4275       return false;
4276     StoreOffsetVec[Idx] = {StoresVec[Idx], *Diff};
4277   }
4278 
4279   // Sort the vector based on the pointers. We create a copy because we may
4280   // need the original later for calculating the reorder (shuffle) indices.
4281   stable_sort(StoreOffsetVec, [](const std::pair<StoreInst *, int> &Pair1,
4282                                  const std::pair<StoreInst *, int> &Pair2) {
4283     int Offset1 = Pair1.second;
4284     int Offset2 = Pair2.second;
4285     return Offset1 < Offset2;
4286   });
4287 
4288   // Check if the stores are consecutive by checking if their difference is 1.
4289   for (unsigned Idx : seq<unsigned>(1, StoreOffsetVec.size()))
4290     if (StoreOffsetVec[Idx].second != StoreOffsetVec[Idx-1].second + 1)
4291       return false;
4292 
4293   // Calculate the shuffle indices according to their offset against the sorted
4294   // StoreOffsetVec.
4295   ReorderIndices.reserve(StoresVec.size());
4296   for (StoreInst *SI : StoresVec) {
4297     unsigned Idx = find_if(StoreOffsetVec,
4298                            [SI](const std::pair<StoreInst *, int> &Pair) {
4299                              return Pair.first == SI;
4300                            }) -
4301                    StoreOffsetVec.begin();
4302     ReorderIndices.push_back(Idx);
4303   }
4304   // Identity order (e.g., {0,1,2,3}) is modeled as an empty OrdersType in
4305   // reorderTopToBottom() and reorderBottomToTop(), so we are following the
4306   // same convention here.
4307   auto IsIdentityOrder = [](const OrdersType &Order) {
4308     for (unsigned Idx : seq<unsigned>(0, Order.size()))
4309       if (Idx != Order[Idx])
4310         return false;
4311     return true;
4312   };
4313   if (IsIdentityOrder(ReorderIndices))
4314     ReorderIndices.clear();
4315 
4316   return true;
4317 }
4318 
4319 #ifndef NDEBUG
4320 LLVM_DUMP_METHOD static void dumpOrder(const BoUpSLP::OrdersType &Order) {
4321   for (unsigned Idx : Order)
4322     dbgs() << Idx << ", ";
4323   dbgs() << "\n";
4324 }
4325 #endif
4326 
4327 SmallVector<BoUpSLP::OrdersType, 1>
4328 BoUpSLP::findExternalStoreUsersReorderIndices(TreeEntry *TE) const {
4329   unsigned NumLanes = TE->Scalars.size();
4330 
4331   DenseMap<Value *, SmallVector<StoreInst *, 4>> PtrToStoresMap =
4332       collectUserStores(TE);
4333 
4334   // Holds the reorder indices for each candidate store vector that is a user of
4335   // the current TreeEntry.
4336   SmallVector<OrdersType, 1> ExternalReorderIndices;
4337 
4338   // Now inspect the stores collected per pointer and look for vectorization
4339   // candidates. For each candidate calculate the reorder index vector and push
4340   // it into `ExternalReorderIndices`
4341   for (const auto &Pair : PtrToStoresMap) {
4342     auto &StoresVec = Pair.second;
4343     // If we have fewer than NumLanes stores, then we can't form a vector.
4344     if (StoresVec.size() != NumLanes)
4345       continue;
4346 
4347     // If the stores are not consecutive then abandon this StoresVec.
4348     OrdersType ReorderIndices;
4349     if (!CanFormVector(StoresVec, ReorderIndices))
4350       continue;
4351 
4352     // We now know that the scalars in StoresVec can form a vector instruction,
4353     // so set the reorder indices.
4354     ExternalReorderIndices.push_back(ReorderIndices);
4355   }
4356   return ExternalReorderIndices;
4357 }
4358 
4359 void BoUpSLP::buildTree(ArrayRef<Value *> Roots,
4360                         const SmallDenseSet<Value *> &UserIgnoreLst) {
4361   deleteTree();
4362   UserIgnoreList = &UserIgnoreLst;
4363   if (!allSameType(Roots))
4364     return;
4365   buildTree_rec(Roots, 0, EdgeInfo());
4366 }
4367 
4368 void BoUpSLP::buildTree(ArrayRef<Value *> Roots) {
4369   deleteTree();
4370   if (!allSameType(Roots))
4371     return;
4372   buildTree_rec(Roots, 0, EdgeInfo());
4373 }
4374 
4375 /// \return true if the specified list of values has only one instruction that
4376 /// requires scheduling, false otherwise.
4377 #ifndef NDEBUG
4378 static bool needToScheduleSingleInstruction(ArrayRef<Value *> VL) {
4379   Value *NeedsScheduling = nullptr;
4380   for (Value *V : VL) {
4381     if (doesNotNeedToBeScheduled(V))
4382       continue;
4383     if (!NeedsScheduling) {
4384       NeedsScheduling = V;
4385       continue;
4386     }
4387     return false;
4388   }
4389   return NeedsScheduling;
4390 }
4391 #endif
4392 
4393 /// Generates key/subkey pair for the given value to provide effective sorting
4394 /// of the values and better detection of the vectorizable values sequences. The
4395 /// keys/subkeys can be used for better sorting of the values themselves (keys)
4396 /// and in values subgroups (subkeys).
4397 static std::pair<size_t, size_t> generateKeySubkey(
4398     Value *V, const TargetLibraryInfo *TLI,
4399     function_ref<hash_code(size_t, LoadInst *)> LoadsSubkeyGenerator,
4400     bool AllowAlternate) {
4401   hash_code Key = hash_value(V->getValueID() + 2);
4402   hash_code SubKey = hash_value(0);
4403   // Sort the loads by the distance between the pointers.
4404   if (auto *LI = dyn_cast<LoadInst>(V)) {
4405     Key = hash_combine(hash_value(Instruction::Load), Key);
4406     if (LI->isSimple())
4407       SubKey = hash_value(LoadsSubkeyGenerator(Key, LI));
4408     else
4409       SubKey = hash_value(LI);
4410   } else if (isVectorLikeInstWithConstOps(V)) {
4411     // Sort extracts by the vector operands.
4412     if (isa<ExtractElementInst, UndefValue>(V))
4413       Key = hash_value(Value::UndefValueVal + 1);
4414     if (auto *EI = dyn_cast<ExtractElementInst>(V)) {
4415       if (!isUndefVector(EI->getVectorOperand()) &&
4416           !isa<UndefValue>(EI->getIndexOperand()))
4417         SubKey = hash_value(EI->getVectorOperand());
4418     }
4419   } else if (auto *I = dyn_cast<Instruction>(V)) {
4420     // Sort other instructions just by the opcodes except for CMPInst.
4421     // For CMP also sort by the predicate kind.
4422     if ((isa<BinaryOperator>(I) || isa<CastInst>(I)) &&
4423         isValidForAlternation(I->getOpcode())) {
4424       if (AllowAlternate)
4425         Key = hash_value(isa<BinaryOperator>(I) ? 1 : 0);
4426       else
4427         Key = hash_combine(hash_value(I->getOpcode()), Key);
4428       SubKey = hash_combine(
4429           hash_value(I->getOpcode()), hash_value(I->getType()),
4430           hash_value(isa<BinaryOperator>(I)
4431                          ? I->getType()
4432                          : cast<CastInst>(I)->getOperand(0)->getType()));
4433       // For casts, look through the only operand to improve compile time.
4434       if (isa<CastInst>(I)) {
4435         std::pair<size_t, size_t> OpVals =
4436             generateKeySubkey(I->getOperand(0), TLI, LoadsSubkeyGenerator,
4437                               /*=AllowAlternate*/ true);
4438         Key = hash_combine(OpVals.first, Key);
4439         SubKey = hash_combine(OpVals.first, SubKey);
4440       }
4441     } else if (auto *CI = dyn_cast<CmpInst>(I)) {
4442       CmpInst::Predicate Pred = CI->getPredicate();
4443       if (CI->isCommutative())
4444         Pred = std::min(Pred, CmpInst::getInversePredicate(Pred));
4445       CmpInst::Predicate SwapPred = CmpInst::getSwappedPredicate(Pred);
4446       SubKey = hash_combine(hash_value(I->getOpcode()), hash_value(Pred),
4447                             hash_value(SwapPred),
4448                             hash_value(CI->getOperand(0)->getType()));
4449     } else if (auto *Call = dyn_cast<CallInst>(I)) {
4450       Intrinsic::ID ID = getVectorIntrinsicIDForCall(Call, TLI);
4451       if (isTriviallyVectorizable(ID)) {
4452         SubKey = hash_combine(hash_value(I->getOpcode()), hash_value(ID));
4453       } else if (!VFDatabase(*Call).getMappings(*Call).empty()) {
4454         SubKey = hash_combine(hash_value(I->getOpcode()),
4455                               hash_value(Call->getCalledFunction()));
4456       } else {
4457         Key = hash_combine(hash_value(Call), Key);
4458         SubKey = hash_combine(hash_value(I->getOpcode()), hash_value(Call));
4459       }
4460       for (const CallBase::BundleOpInfo &Op : Call->bundle_op_infos())
4461         SubKey = hash_combine(hash_value(Op.Begin), hash_value(Op.End),
4462                               hash_value(Op.Tag), SubKey);
4463     } else if (auto *Gep = dyn_cast<GetElementPtrInst>(I)) {
4464       if (Gep->getNumOperands() == 2 && isa<ConstantInt>(Gep->getOperand(1)))
4465         SubKey = hash_value(Gep->getPointerOperand());
4466       else
4467         SubKey = hash_value(Gep);
4468     } else if (BinaryOperator::isIntDivRem(I->getOpcode()) &&
4469                !isa<ConstantInt>(I->getOperand(1))) {
4470       // Do not try to vectorize instructions with potentially high cost.
4471       SubKey = hash_value(I);
4472     } else {
4473       SubKey = hash_value(I->getOpcode());
4474     }
4475     Key = hash_combine(hash_value(I->getParent()), Key);
4476   }
4477   return std::make_pair(Key, SubKey);
4478 }
4479 
4480 void BoUpSLP::buildTree_rec(ArrayRef<Value *> VL, unsigned Depth,
4481                             const EdgeInfo &UserTreeIdx) {
4482   assert((allConstant(VL) || allSameType(VL)) && "Invalid types!");
4483 
4484   SmallVector<int> ReuseShuffleIndicies;
4485   SmallVector<Value *> UniqueValues;
4486   auto &&TryToFindDuplicates = [&VL, &ReuseShuffleIndicies, &UniqueValues,
4487                                 &UserTreeIdx,
4488                                 this](const InstructionsState &S) {
4489     // Check that every instruction appears once in this bundle.
4490     DenseMap<Value *, unsigned> UniquePositions;
4491     for (Value *V : VL) {
4492       if (isConstant(V)) {
4493         ReuseShuffleIndicies.emplace_back(
4494             isa<UndefValue>(V) ? UndefMaskElem : UniqueValues.size());
4495         UniqueValues.emplace_back(V);
4496         continue;
4497       }
4498       auto Res = UniquePositions.try_emplace(V, UniqueValues.size());
4499       ReuseShuffleIndicies.emplace_back(Res.first->second);
4500       if (Res.second)
4501         UniqueValues.emplace_back(V);
4502     }
4503     size_t NumUniqueScalarValues = UniqueValues.size();
4504     if (NumUniqueScalarValues == VL.size()) {
4505       ReuseShuffleIndicies.clear();
4506     } else {
4507       LLVM_DEBUG(dbgs() << "SLP: Shuffle for reused scalars.\n");
4508       if (NumUniqueScalarValues <= 1 ||
4509           (UniquePositions.size() == 1 && all_of(UniqueValues,
4510                                                  [](Value *V) {
4511                                                    return isa<UndefValue>(V) ||
4512                                                           !isConstant(V);
4513                                                  })) ||
4514           !llvm::isPowerOf2_32(NumUniqueScalarValues)) {
4515         LLVM_DEBUG(dbgs() << "SLP: Scalar used twice in bundle.\n");
4516         newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx);
4517         return false;
4518       }
4519       VL = UniqueValues;
4520     }
4521     return true;
4522   };
4523 
4524   InstructionsState S = getSameOpcode(VL);
4525   if (Depth == RecursionMaxDepth) {
4526     LLVM_DEBUG(dbgs() << "SLP: Gathering due to max recursion depth.\n");
4527     if (TryToFindDuplicates(S))
4528       newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
4529                    ReuseShuffleIndicies);
4530     return;
4531   }
4532 
4533   // Don't handle scalable vectors
4534   if (S.getOpcode() == Instruction::ExtractElement &&
4535       isa<ScalableVectorType>(
4536           cast<ExtractElementInst>(S.OpValue)->getVectorOperandType())) {
4537     LLVM_DEBUG(dbgs() << "SLP: Gathering due to scalable vector type.\n");
4538     if (TryToFindDuplicates(S))
4539       newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
4540                    ReuseShuffleIndicies);
4541     return;
4542   }
4543 
4544   // Don't handle vectors.
4545   if (S.OpValue->getType()->isVectorTy() &&
4546       !isa<InsertElementInst>(S.OpValue)) {
4547     LLVM_DEBUG(dbgs() << "SLP: Gathering due to vector type.\n");
4548     newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx);
4549     return;
4550   }
4551 
4552   if (StoreInst *SI = dyn_cast<StoreInst>(S.OpValue))
4553     if (SI->getValueOperand()->getType()->isVectorTy()) {
4554       LLVM_DEBUG(dbgs() << "SLP: Gathering due to store vector type.\n");
4555       newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx);
4556       return;
4557     }
4558 
4559   // If all of the operands are identical or constant we have a simple solution.
4560   // If we deal with insert/extract instructions, they all must have constant
4561   // indices, otherwise we should gather them, not try to vectorize.
4562   // If alternate op node with 2 elements with gathered operands - do not
4563   // vectorize.
4564   auto &&NotProfitableForVectorization = [&S, this,
4565                                           Depth](ArrayRef<Value *> VL) {
4566     if (!S.getOpcode() || !S.isAltShuffle() || VL.size() > 2)
4567       return false;
4568     if (VectorizableTree.size() < MinTreeSize)
4569       return false;
4570     if (Depth >= RecursionMaxDepth - 1)
4571       return true;
4572     // Check if all operands are extracts, part of vector node or can build a
4573     // regular vectorize node.
4574     SmallVector<unsigned, 2> InstsCount(VL.size(), 0);
4575     for (Value *V : VL) {
4576       auto *I = cast<Instruction>(V);
4577       InstsCount.push_back(count_if(I->operand_values(), [](Value *Op) {
4578         return isa<Instruction>(Op) || isVectorLikeInstWithConstOps(Op);
4579       }));
4580     }
4581     bool IsCommutative = isCommutative(S.MainOp) || isCommutative(S.AltOp);
4582     if ((IsCommutative &&
4583          std::accumulate(InstsCount.begin(), InstsCount.end(), 0) < 2) ||
4584         (!IsCommutative &&
4585          all_of(InstsCount, [](unsigned ICnt) { return ICnt < 2; })))
4586       return true;
4587     assert(VL.size() == 2 && "Expected only 2 alternate op instructions.");
4588     SmallVector<SmallVector<std::pair<Value *, Value *>>> Candidates;
4589     auto *I1 = cast<Instruction>(VL.front());
4590     auto *I2 = cast<Instruction>(VL.back());
4591     for (int Op = 0, E = S.MainOp->getNumOperands(); Op < E; ++Op)
4592       Candidates.emplace_back().emplace_back(I1->getOperand(Op),
4593                                              I2->getOperand(Op));
4594     if (count_if(
4595             Candidates, [this](ArrayRef<std::pair<Value *, Value *>> Cand) {
4596               return findBestRootPair(Cand, LookAheadHeuristics::ScoreSplat);
4597             }) >= S.MainOp->getNumOperands() / 2)
4598       return false;
4599     if (S.MainOp->getNumOperands() > 2)
4600       return true;
4601     if (IsCommutative) {
4602       // Check permuted operands.
4603       Candidates.clear();
4604       for (int Op = 0, E = S.MainOp->getNumOperands(); Op < E; ++Op)
4605         Candidates.emplace_back().emplace_back(I1->getOperand(Op),
4606                                                I2->getOperand((Op + 1) % E));
4607       if (any_of(
4608               Candidates, [this](ArrayRef<std::pair<Value *, Value *>> Cand) {
4609                 return findBestRootPair(Cand, LookAheadHeuristics::ScoreSplat);
4610               }))
4611         return false;
4612     }
4613     return true;
4614   };
4615   if (allConstant(VL) || isSplat(VL) || !allSameBlock(VL) || !S.getOpcode() ||
4616       (isa<InsertElementInst, ExtractValueInst, ExtractElementInst>(S.MainOp) &&
4617        !all_of(VL, isVectorLikeInstWithConstOps)) ||
4618       NotProfitableForVectorization(VL)) {
4619     LLVM_DEBUG(dbgs() << "SLP: Gathering due to C,S,B,O, small shuffle. \n");
4620     if (TryToFindDuplicates(S))
4621       newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
4622                    ReuseShuffleIndicies);
4623     return;
4624   }
4625 
4626   // We now know that this is a vector of instructions of the same type from
4627   // the same block.
4628 
4629   // Don't vectorize ephemeral values.
4630   if (!EphValues.empty()) {
4631     for (Value *V : VL) {
4632       if (EphValues.count(V)) {
4633         LLVM_DEBUG(dbgs() << "SLP: The instruction (" << *V
4634                           << ") is ephemeral.\n");
4635         newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx);
4636         return;
4637       }
4638     }
4639   }
4640 
4641   // Check if this is a duplicate of another entry.
4642   if (TreeEntry *E = getTreeEntry(S.OpValue)) {
4643     LLVM_DEBUG(dbgs() << "SLP: \tChecking bundle: " << *S.OpValue << ".\n");
4644     if (!E->isSame(VL)) {
4645       LLVM_DEBUG(dbgs() << "SLP: Gathering due to partial overlap.\n");
4646       if (TryToFindDuplicates(S))
4647         newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
4648                      ReuseShuffleIndicies);
4649       return;
4650     }
4651     // Record the reuse of the tree node.  FIXME, currently this is only used to
4652     // properly draw the graph rather than for the actual vectorization.
4653     E->UserTreeIndices.push_back(UserTreeIdx);
4654     LLVM_DEBUG(dbgs() << "SLP: Perfect diamond merge at " << *S.OpValue
4655                       << ".\n");
4656     return;
4657   }
4658 
4659   // Check that none of the instructions in the bundle are already in the tree.
4660   for (Value *V : VL) {
4661     auto *I = dyn_cast<Instruction>(V);
4662     if (!I)
4663       continue;
4664     if (getTreeEntry(I)) {
4665       LLVM_DEBUG(dbgs() << "SLP: The instruction (" << *V
4666                         << ") is already in tree.\n");
4667       if (TryToFindDuplicates(S))
4668         newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
4669                      ReuseShuffleIndicies);
4670       return;
4671     }
4672   }
4673 
4674   // The reduction nodes (stored in UserIgnoreList) also should stay scalar.
4675   if (UserIgnoreList && !UserIgnoreList->empty()) {
4676     for (Value *V : VL) {
4677       if (UserIgnoreList && UserIgnoreList->contains(V)) {
4678         LLVM_DEBUG(dbgs() << "SLP: Gathering due to gathered scalar.\n");
4679         if (TryToFindDuplicates(S))
4680           newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
4681                        ReuseShuffleIndicies);
4682         return;
4683       }
4684     }
4685   }
4686 
4687   // Check that all of the users of the scalars that we want to vectorize are
4688   // schedulable.
4689   auto *VL0 = cast<Instruction>(S.OpValue);
4690   BasicBlock *BB = VL0->getParent();
4691 
4692   if (!DT->isReachableFromEntry(BB)) {
4693     // Don't go into unreachable blocks. They may contain instructions with
4694     // dependency cycles which confuse the final scheduling.
4695     LLVM_DEBUG(dbgs() << "SLP: bundle in unreachable block.\n");
4696     newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx);
4697     return;
4698   }
4699 
4700   // Check that every instruction appears once in this bundle.
4701   if (!TryToFindDuplicates(S))
4702     return;
4703 
4704   auto &BSRef = BlocksSchedules[BB];
4705   if (!BSRef)
4706     BSRef = std::make_unique<BlockScheduling>(BB);
4707 
4708   BlockScheduling &BS = *BSRef;
4709 
4710   Optional<ScheduleData *> Bundle = BS.tryScheduleBundle(VL, this, S);
4711 #ifdef EXPENSIVE_CHECKS
4712   // Make sure we didn't break any internal invariants
4713   BS.verify();
4714 #endif
4715   if (!Bundle) {
4716     LLVM_DEBUG(dbgs() << "SLP: We are not able to schedule this bundle!\n");
4717     assert((!BS.getScheduleData(VL0) ||
4718             !BS.getScheduleData(VL0)->isPartOfBundle()) &&
4719            "tryScheduleBundle should cancelScheduling on failure");
4720     newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
4721                  ReuseShuffleIndicies);
4722     return;
4723   }
4724   LLVM_DEBUG(dbgs() << "SLP: We are able to schedule this bundle.\n");
4725 
4726   unsigned ShuffleOrOp = S.isAltShuffle() ?
4727                 (unsigned) Instruction::ShuffleVector : S.getOpcode();
4728   switch (ShuffleOrOp) {
4729     case Instruction::PHI: {
4730       auto *PH = cast<PHINode>(VL0);
4731 
4732       // Check for terminator values (e.g. invoke).
4733       for (Value *V : VL)
4734         for (Value *Incoming : cast<PHINode>(V)->incoming_values()) {
4735           Instruction *Term = dyn_cast<Instruction>(Incoming);
4736           if (Term && Term->isTerminator()) {
4737             LLVM_DEBUG(dbgs()
4738                        << "SLP: Need to swizzle PHINodes (terminator use).\n");
4739             BS.cancelScheduling(VL, VL0);
4740             newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
4741                          ReuseShuffleIndicies);
4742             return;
4743           }
4744         }
4745 
4746       TreeEntry *TE =
4747           newTreeEntry(VL, Bundle, S, UserTreeIdx, ReuseShuffleIndicies);
4748       LLVM_DEBUG(dbgs() << "SLP: added a vector of PHINodes.\n");
4749 
4750       // Keeps the reordered operands to avoid code duplication.
4751       SmallVector<ValueList, 2> OperandsVec;
4752       for (unsigned I = 0, E = PH->getNumIncomingValues(); I < E; ++I) {
4753         if (!DT->isReachableFromEntry(PH->getIncomingBlock(I))) {
4754           ValueList Operands(VL.size(), PoisonValue::get(PH->getType()));
4755           TE->setOperand(I, Operands);
4756           OperandsVec.push_back(Operands);
4757           continue;
4758         }
4759         ValueList Operands;
4760         // Prepare the operand vector.
4761         for (Value *V : VL)
4762           Operands.push_back(cast<PHINode>(V)->getIncomingValueForBlock(
4763               PH->getIncomingBlock(I)));
4764         TE->setOperand(I, Operands);
4765         OperandsVec.push_back(Operands);
4766       }
4767       for (unsigned OpIdx = 0, OpE = OperandsVec.size(); OpIdx != OpE; ++OpIdx)
4768         buildTree_rec(OperandsVec[OpIdx], Depth + 1, {TE, OpIdx});
4769       return;
4770     }
4771     case Instruction::ExtractValue:
4772     case Instruction::ExtractElement: {
4773       OrdersType CurrentOrder;
4774       bool Reuse = canReuseExtract(VL, VL0, CurrentOrder);
4775       if (Reuse) {
4776         LLVM_DEBUG(dbgs() << "SLP: Reusing or shuffling extract sequence.\n");
4777         newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx,
4778                      ReuseShuffleIndicies);
4779         // This is a special case, as it does not gather, but at the same time
4780         // we are not extending buildTree_rec() towards the operands.
4781         ValueList Op0;
4782         Op0.assign(VL.size(), VL0->getOperand(0));
4783         VectorizableTree.back()->setOperand(0, Op0);
4784         return;
4785       }
4786       if (!CurrentOrder.empty()) {
4787         LLVM_DEBUG({
4788           dbgs() << "SLP: Reusing or shuffling of reordered extract sequence "
4789                     "with order";
4790           for (unsigned Idx : CurrentOrder)
4791             dbgs() << " " << Idx;
4792           dbgs() << "\n";
4793         });
4794         fixupOrderingIndices(CurrentOrder);
4795         // Insert new order with initial value 0, if it does not exist,
4796         // otherwise return the iterator to the existing one.
4797         newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx,
4798                      ReuseShuffleIndicies, CurrentOrder);
4799         // This is a special case, as it does not gather, but at the same time
4800         // we are not extending buildTree_rec() towards the operands.
4801         ValueList Op0;
4802         Op0.assign(VL.size(), VL0->getOperand(0));
4803         VectorizableTree.back()->setOperand(0, Op0);
4804         return;
4805       }
4806       LLVM_DEBUG(dbgs() << "SLP: Gather extract sequence.\n");
4807       newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
4808                    ReuseShuffleIndicies);
4809       BS.cancelScheduling(VL, VL0);
4810       return;
4811     }
4812     case Instruction::InsertElement: {
4813       assert(ReuseShuffleIndicies.empty() && "All inserts should be unique");
4814 
4815       // Check that we have a buildvector and not a shuffle of 2 or more
4816       // different vectors.
4817       ValueSet SourceVectors;
4818       for (Value *V : VL) {
4819         SourceVectors.insert(cast<Instruction>(V)->getOperand(0));
4820         assert(getInsertIndex(V) != None && "Non-constant or undef index?");
4821       }
4822 
4823       if (count_if(VL, [&SourceVectors](Value *V) {
4824             return !SourceVectors.contains(V);
4825           }) >= 2) {
4826         // Found 2nd source vector - cancel.
4827         LLVM_DEBUG(dbgs() << "SLP: Gather of insertelement vectors with "
4828                              "different source vectors.\n");
4829         newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx);
4830         BS.cancelScheduling(VL, VL0);
4831         return;
4832       }
4833 
4834       auto OrdCompare = [](const std::pair<int, int> &P1,
4835                            const std::pair<int, int> &P2) {
4836         return P1.first > P2.first;
4837       };
4838       PriorityQueue<std::pair<int, int>, SmallVector<std::pair<int, int>>,
4839                     decltype(OrdCompare)>
4840           Indices(OrdCompare);
4841       for (int I = 0, E = VL.size(); I < E; ++I) {
4842         unsigned Idx = *getInsertIndex(VL[I]);
4843         Indices.emplace(Idx, I);
4844       }
4845       OrdersType CurrentOrder(VL.size(), VL.size());
4846       bool IsIdentity = true;
4847       for (int I = 0, E = VL.size(); I < E; ++I) {
4848         CurrentOrder[Indices.top().second] = I;
4849         IsIdentity &= Indices.top().second == I;
4850         Indices.pop();
4851       }
4852       if (IsIdentity)
4853         CurrentOrder.clear();
4854       TreeEntry *TE = newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx,
4855                                    None, CurrentOrder);
4856       LLVM_DEBUG(dbgs() << "SLP: added inserts bundle.\n");
4857 
4858       constexpr int NumOps = 2;
4859       ValueList VectorOperands[NumOps];
4860       for (int I = 0; I < NumOps; ++I) {
4861         for (Value *V : VL)
4862           VectorOperands[I].push_back(cast<Instruction>(V)->getOperand(I));
4863 
4864         TE->setOperand(I, VectorOperands[I]);
4865       }
4866       buildTree_rec(VectorOperands[NumOps - 1], Depth + 1, {TE, NumOps - 1});
4867       return;
4868     }
4869     case Instruction::Load: {
4870       // Check that a vectorized load would load the same memory as a scalar
4871       // load. For example, we don't want to vectorize loads that are smaller
4872       // than 8-bit. Even though we have a packed struct {<i2, i2, i2, i2>} LLVM
4873       // treats loading/storing it as an i8 struct. If we vectorize loads/stores
4874       // from such a struct, we read/write packed bits disagreeing with the
4875       // unvectorized version.
4876       SmallVector<Value *> PointerOps;
4877       OrdersType CurrentOrder;
4878       TreeEntry *TE = nullptr;
4879       switch (canVectorizeLoads(VL, VL0, *TTI, *DL, *SE, CurrentOrder,
4880                                 PointerOps)) {
4881       case LoadsState::Vectorize:
4882         if (CurrentOrder.empty()) {
4883           // Original loads are consecutive and does not require reordering.
4884           TE = newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx,
4885                             ReuseShuffleIndicies);
4886           LLVM_DEBUG(dbgs() << "SLP: added a vector of loads.\n");
4887         } else {
4888           fixupOrderingIndices(CurrentOrder);
4889           // Need to reorder.
4890           TE = newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx,
4891                             ReuseShuffleIndicies, CurrentOrder);
4892           LLVM_DEBUG(dbgs() << "SLP: added a vector of jumbled loads.\n");
4893         }
4894         TE->setOperandsInOrder();
4895         break;
4896       case LoadsState::ScatterVectorize:
4897         // Vectorizing non-consecutive loads with `llvm.masked.gather`.
4898         TE = newTreeEntry(VL, TreeEntry::ScatterVectorize, Bundle, S,
4899                           UserTreeIdx, ReuseShuffleIndicies);
4900         TE->setOperandsInOrder();
4901         buildTree_rec(PointerOps, Depth + 1, {TE, 0});
4902         LLVM_DEBUG(dbgs() << "SLP: added a vector of non-consecutive loads.\n");
4903         break;
4904       case LoadsState::Gather:
4905         BS.cancelScheduling(VL, VL0);
4906         newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
4907                      ReuseShuffleIndicies);
4908 #ifndef NDEBUG
4909         Type *ScalarTy = VL0->getType();
4910         if (DL->getTypeSizeInBits(ScalarTy) !=
4911             DL->getTypeAllocSizeInBits(ScalarTy))
4912           LLVM_DEBUG(dbgs() << "SLP: Gathering loads of non-packed type.\n");
4913         else if (any_of(VL, [](Value *V) {
4914                    return !cast<LoadInst>(V)->isSimple();
4915                  }))
4916           LLVM_DEBUG(dbgs() << "SLP: Gathering non-simple loads.\n");
4917         else
4918           LLVM_DEBUG(dbgs() << "SLP: Gathering non-consecutive loads.\n");
4919 #endif // NDEBUG
4920         break;
4921       }
4922       return;
4923     }
4924     case Instruction::ZExt:
4925     case Instruction::SExt:
4926     case Instruction::FPToUI:
4927     case Instruction::FPToSI:
4928     case Instruction::FPExt:
4929     case Instruction::PtrToInt:
4930     case Instruction::IntToPtr:
4931     case Instruction::SIToFP:
4932     case Instruction::UIToFP:
4933     case Instruction::Trunc:
4934     case Instruction::FPTrunc:
4935     case Instruction::BitCast: {
4936       Type *SrcTy = VL0->getOperand(0)->getType();
4937       for (Value *V : VL) {
4938         Type *Ty = cast<Instruction>(V)->getOperand(0)->getType();
4939         if (Ty != SrcTy || !isValidElementType(Ty)) {
4940           BS.cancelScheduling(VL, VL0);
4941           newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
4942                        ReuseShuffleIndicies);
4943           LLVM_DEBUG(dbgs()
4944                      << "SLP: Gathering casts with different src types.\n");
4945           return;
4946         }
4947       }
4948       TreeEntry *TE = newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx,
4949                                    ReuseShuffleIndicies);
4950       LLVM_DEBUG(dbgs() << "SLP: added a vector of casts.\n");
4951 
4952       TE->setOperandsInOrder();
4953       for (unsigned i = 0, e = VL0->getNumOperands(); i < e; ++i) {
4954         ValueList Operands;
4955         // Prepare the operand vector.
4956         for (Value *V : VL)
4957           Operands.push_back(cast<Instruction>(V)->getOperand(i));
4958 
4959         buildTree_rec(Operands, Depth + 1, {TE, i});
4960       }
4961       return;
4962     }
4963     case Instruction::ICmp:
4964     case Instruction::FCmp: {
4965       // Check that all of the compares have the same predicate.
4966       CmpInst::Predicate P0 = cast<CmpInst>(VL0)->getPredicate();
4967       CmpInst::Predicate SwapP0 = CmpInst::getSwappedPredicate(P0);
4968       Type *ComparedTy = VL0->getOperand(0)->getType();
4969       for (Value *V : VL) {
4970         CmpInst *Cmp = cast<CmpInst>(V);
4971         if ((Cmp->getPredicate() != P0 && Cmp->getPredicate() != SwapP0) ||
4972             Cmp->getOperand(0)->getType() != ComparedTy) {
4973           BS.cancelScheduling(VL, VL0);
4974           newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
4975                        ReuseShuffleIndicies);
4976           LLVM_DEBUG(dbgs()
4977                      << "SLP: Gathering cmp with different predicate.\n");
4978           return;
4979         }
4980       }
4981 
4982       TreeEntry *TE = newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx,
4983                                    ReuseShuffleIndicies);
4984       LLVM_DEBUG(dbgs() << "SLP: added a vector of compares.\n");
4985 
4986       ValueList Left, Right;
4987       if (cast<CmpInst>(VL0)->isCommutative()) {
4988         // Commutative predicate - collect + sort operands of the instructions
4989         // so that each side is more likely to have the same opcode.
4990         assert(P0 == SwapP0 && "Commutative Predicate mismatch");
4991         reorderInputsAccordingToOpcode(VL, Left, Right, *DL, *SE, *this);
4992       } else {
4993         // Collect operands - commute if it uses the swapped predicate.
4994         for (Value *V : VL) {
4995           auto *Cmp = cast<CmpInst>(V);
4996           Value *LHS = Cmp->getOperand(0);
4997           Value *RHS = Cmp->getOperand(1);
4998           if (Cmp->getPredicate() != P0)
4999             std::swap(LHS, RHS);
5000           Left.push_back(LHS);
5001           Right.push_back(RHS);
5002         }
5003       }
5004       TE->setOperand(0, Left);
5005       TE->setOperand(1, Right);
5006       buildTree_rec(Left, Depth + 1, {TE, 0});
5007       buildTree_rec(Right, Depth + 1, {TE, 1});
5008       return;
5009     }
5010     case Instruction::Select:
5011     case Instruction::FNeg:
5012     case Instruction::Add:
5013     case Instruction::FAdd:
5014     case Instruction::Sub:
5015     case Instruction::FSub:
5016     case Instruction::Mul:
5017     case Instruction::FMul:
5018     case Instruction::UDiv:
5019     case Instruction::SDiv:
5020     case Instruction::FDiv:
5021     case Instruction::URem:
5022     case Instruction::SRem:
5023     case Instruction::FRem:
5024     case Instruction::Shl:
5025     case Instruction::LShr:
5026     case Instruction::AShr:
5027     case Instruction::And:
5028     case Instruction::Or:
5029     case Instruction::Xor: {
5030       TreeEntry *TE = newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx,
5031                                    ReuseShuffleIndicies);
5032       LLVM_DEBUG(dbgs() << "SLP: added a vector of un/bin op.\n");
5033 
5034       // Sort operands of the instructions so that each side is more likely to
5035       // have the same opcode.
5036       if (isa<BinaryOperator>(VL0) && VL0->isCommutative()) {
5037         ValueList Left, Right;
5038         reorderInputsAccordingToOpcode(VL, Left, Right, *DL, *SE, *this);
5039         TE->setOperand(0, Left);
5040         TE->setOperand(1, Right);
5041         buildTree_rec(Left, Depth + 1, {TE, 0});
5042         buildTree_rec(Right, Depth + 1, {TE, 1});
5043         return;
5044       }
5045 
5046       TE->setOperandsInOrder();
5047       for (unsigned i = 0, e = VL0->getNumOperands(); i < e; ++i) {
5048         ValueList Operands;
5049         // Prepare the operand vector.
5050         for (Value *V : VL)
5051           Operands.push_back(cast<Instruction>(V)->getOperand(i));
5052 
5053         buildTree_rec(Operands, Depth + 1, {TE, i});
5054       }
5055       return;
5056     }
5057     case Instruction::GetElementPtr: {
5058       // We don't combine GEPs with complicated (nested) indexing.
5059       for (Value *V : VL) {
5060         if (cast<Instruction>(V)->getNumOperands() != 2) {
5061           LLVM_DEBUG(dbgs() << "SLP: not-vectorizable GEP (nested indexes).\n");
5062           BS.cancelScheduling(VL, VL0);
5063           newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
5064                        ReuseShuffleIndicies);
5065           return;
5066         }
5067       }
5068 
5069       // We can't combine several GEPs into one vector if they operate on
5070       // different types.
5071       Type *Ty0 = cast<GEPOperator>(VL0)->getSourceElementType();
5072       for (Value *V : VL) {
5073         Type *CurTy = cast<GEPOperator>(V)->getSourceElementType();
5074         if (Ty0 != CurTy) {
5075           LLVM_DEBUG(dbgs()
5076                      << "SLP: not-vectorizable GEP (different types).\n");
5077           BS.cancelScheduling(VL, VL0);
5078           newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
5079                        ReuseShuffleIndicies);
5080           return;
5081         }
5082       }
5083 
5084       // We don't combine GEPs with non-constant indexes.
5085       Type *Ty1 = VL0->getOperand(1)->getType();
5086       for (Value *V : VL) {
5087         auto Op = cast<Instruction>(V)->getOperand(1);
5088         if (!isa<ConstantInt>(Op) ||
5089             (Op->getType() != Ty1 &&
5090              Op->getType()->getScalarSizeInBits() >
5091                  DL->getIndexSizeInBits(
5092                      V->getType()->getPointerAddressSpace()))) {
5093           LLVM_DEBUG(dbgs()
5094                      << "SLP: not-vectorizable GEP (non-constant indexes).\n");
5095           BS.cancelScheduling(VL, VL0);
5096           newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
5097                        ReuseShuffleIndicies);
5098           return;
5099         }
5100       }
5101 
5102       TreeEntry *TE = newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx,
5103                                    ReuseShuffleIndicies);
5104       LLVM_DEBUG(dbgs() << "SLP: added a vector of GEPs.\n");
5105       SmallVector<ValueList, 2> Operands(2);
5106       // Prepare the operand vector for pointer operands.
5107       for (Value *V : VL)
5108         Operands.front().push_back(
5109             cast<GetElementPtrInst>(V)->getPointerOperand());
5110       TE->setOperand(0, Operands.front());
5111       // Need to cast all indices to the same type before vectorization to
5112       // avoid crash.
5113       // Required to be able to find correct matches between different gather
5114       // nodes and reuse the vectorized values rather than trying to gather them
5115       // again.
5116       int IndexIdx = 1;
5117       Type *VL0Ty = VL0->getOperand(IndexIdx)->getType();
5118       Type *Ty = all_of(VL,
5119                         [VL0Ty, IndexIdx](Value *V) {
5120                           return VL0Ty == cast<GetElementPtrInst>(V)
5121                                               ->getOperand(IndexIdx)
5122                                               ->getType();
5123                         })
5124                      ? VL0Ty
5125                      : DL->getIndexType(cast<GetElementPtrInst>(VL0)
5126                                             ->getPointerOperandType()
5127                                             ->getScalarType());
5128       // Prepare the operand vector.
5129       for (Value *V : VL) {
5130         auto *Op = cast<Instruction>(V)->getOperand(IndexIdx);
5131         auto *CI = cast<ConstantInt>(Op);
5132         Operands.back().push_back(ConstantExpr::getIntegerCast(
5133             CI, Ty, CI->getValue().isSignBitSet()));
5134       }
5135       TE->setOperand(IndexIdx, Operands.back());
5136 
5137       for (unsigned I = 0, Ops = Operands.size(); I < Ops; ++I)
5138         buildTree_rec(Operands[I], Depth + 1, {TE, I});
5139       return;
5140     }
5141     case Instruction::Store: {
5142       // Check if the stores are consecutive or if we need to swizzle them.
5143       llvm::Type *ScalarTy = cast<StoreInst>(VL0)->getValueOperand()->getType();
5144       // Avoid types that are padded when being allocated as scalars, while
5145       // being packed together in a vector (such as i1).
5146       if (DL->getTypeSizeInBits(ScalarTy) !=
5147           DL->getTypeAllocSizeInBits(ScalarTy)) {
5148         BS.cancelScheduling(VL, VL0);
5149         newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
5150                      ReuseShuffleIndicies);
5151         LLVM_DEBUG(dbgs() << "SLP: Gathering stores of non-packed type.\n");
5152         return;
5153       }
5154       // Make sure all stores in the bundle are simple - we can't vectorize
5155       // atomic or volatile stores.
5156       SmallVector<Value *, 4> PointerOps(VL.size());
5157       ValueList Operands(VL.size());
5158       auto POIter = PointerOps.begin();
5159       auto OIter = Operands.begin();
5160       for (Value *V : VL) {
5161         auto *SI = cast<StoreInst>(V);
5162         if (!SI->isSimple()) {
5163           BS.cancelScheduling(VL, VL0);
5164           newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
5165                        ReuseShuffleIndicies);
5166           LLVM_DEBUG(dbgs() << "SLP: Gathering non-simple stores.\n");
5167           return;
5168         }
5169         *POIter = SI->getPointerOperand();
5170         *OIter = SI->getValueOperand();
5171         ++POIter;
5172         ++OIter;
5173       }
5174 
5175       OrdersType CurrentOrder;
5176       // Check the order of pointer operands.
5177       if (llvm::sortPtrAccesses(PointerOps, ScalarTy, *DL, *SE, CurrentOrder)) {
5178         Value *Ptr0;
5179         Value *PtrN;
5180         if (CurrentOrder.empty()) {
5181           Ptr0 = PointerOps.front();
5182           PtrN = PointerOps.back();
5183         } else {
5184           Ptr0 = PointerOps[CurrentOrder.front()];
5185           PtrN = PointerOps[CurrentOrder.back()];
5186         }
5187         Optional<int> Dist =
5188             getPointersDiff(ScalarTy, Ptr0, ScalarTy, PtrN, *DL, *SE);
5189         // Check that the sorted pointer operands are consecutive.
5190         if (static_cast<unsigned>(*Dist) == VL.size() - 1) {
5191           if (CurrentOrder.empty()) {
5192             // Original stores are consecutive and does not require reordering.
5193             TreeEntry *TE = newTreeEntry(VL, Bundle /*vectorized*/, S,
5194                                          UserTreeIdx, ReuseShuffleIndicies);
5195             TE->setOperandsInOrder();
5196             buildTree_rec(Operands, Depth + 1, {TE, 0});
5197             LLVM_DEBUG(dbgs() << "SLP: added a vector of stores.\n");
5198           } else {
5199             fixupOrderingIndices(CurrentOrder);
5200             TreeEntry *TE =
5201                 newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx,
5202                              ReuseShuffleIndicies, CurrentOrder);
5203             TE->setOperandsInOrder();
5204             buildTree_rec(Operands, Depth + 1, {TE, 0});
5205             LLVM_DEBUG(dbgs() << "SLP: added a vector of jumbled stores.\n");
5206           }
5207           return;
5208         }
5209       }
5210 
5211       BS.cancelScheduling(VL, VL0);
5212       newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
5213                    ReuseShuffleIndicies);
5214       LLVM_DEBUG(dbgs() << "SLP: Non-consecutive store.\n");
5215       return;
5216     }
5217     case Instruction::Call: {
5218       // Check if the calls are all to the same vectorizable intrinsic or
5219       // library function.
5220       CallInst *CI = cast<CallInst>(VL0);
5221       Intrinsic::ID ID = getVectorIntrinsicIDForCall(CI, TLI);
5222 
5223       VFShape Shape = VFShape::get(
5224           *CI, ElementCount::getFixed(static_cast<unsigned int>(VL.size())),
5225           false /*HasGlobalPred*/);
5226       Function *VecFunc = VFDatabase(*CI).getVectorizedFunction(Shape);
5227 
5228       if (!VecFunc && !isTriviallyVectorizable(ID)) {
5229         BS.cancelScheduling(VL, VL0);
5230         newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
5231                      ReuseShuffleIndicies);
5232         LLVM_DEBUG(dbgs() << "SLP: Non-vectorizable call.\n");
5233         return;
5234       }
5235       Function *F = CI->getCalledFunction();
5236       unsigned NumArgs = CI->arg_size();
5237       SmallVector<Value*, 4> ScalarArgs(NumArgs, nullptr);
5238       for (unsigned j = 0; j != NumArgs; ++j)
5239         if (isVectorIntrinsicWithScalarOpAtArg(ID, j))
5240           ScalarArgs[j] = CI->getArgOperand(j);
5241       for (Value *V : VL) {
5242         CallInst *CI2 = dyn_cast<CallInst>(V);
5243         if (!CI2 || CI2->getCalledFunction() != F ||
5244             getVectorIntrinsicIDForCall(CI2, TLI) != ID ||
5245             (VecFunc &&
5246              VecFunc != VFDatabase(*CI2).getVectorizedFunction(Shape)) ||
5247             !CI->hasIdenticalOperandBundleSchema(*CI2)) {
5248           BS.cancelScheduling(VL, VL0);
5249           newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
5250                        ReuseShuffleIndicies);
5251           LLVM_DEBUG(dbgs() << "SLP: mismatched calls:" << *CI << "!=" << *V
5252                             << "\n");
5253           return;
5254         }
5255         // Some intrinsics have scalar arguments and should be same in order for
5256         // them to be vectorized.
5257         for (unsigned j = 0; j != NumArgs; ++j) {
5258           if (isVectorIntrinsicWithScalarOpAtArg(ID, j)) {
5259             Value *A1J = CI2->getArgOperand(j);
5260             if (ScalarArgs[j] != A1J) {
5261               BS.cancelScheduling(VL, VL0);
5262               newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
5263                            ReuseShuffleIndicies);
5264               LLVM_DEBUG(dbgs() << "SLP: mismatched arguments in call:" << *CI
5265                                 << " argument " << ScalarArgs[j] << "!=" << A1J
5266                                 << "\n");
5267               return;
5268             }
5269           }
5270         }
5271         // Verify that the bundle operands are identical between the two calls.
5272         if (CI->hasOperandBundles() &&
5273             !std::equal(CI->op_begin() + CI->getBundleOperandsStartIndex(),
5274                         CI->op_begin() + CI->getBundleOperandsEndIndex(),
5275                         CI2->op_begin() + CI2->getBundleOperandsStartIndex())) {
5276           BS.cancelScheduling(VL, VL0);
5277           newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
5278                        ReuseShuffleIndicies);
5279           LLVM_DEBUG(dbgs() << "SLP: mismatched bundle operands in calls:"
5280                             << *CI << "!=" << *V << '\n');
5281           return;
5282         }
5283       }
5284 
5285       TreeEntry *TE = newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx,
5286                                    ReuseShuffleIndicies);
5287       TE->setOperandsInOrder();
5288       for (unsigned i = 0, e = CI->arg_size(); i != e; ++i) {
5289         // For scalar operands no need to to create an entry since no need to
5290         // vectorize it.
5291         if (isVectorIntrinsicWithScalarOpAtArg(ID, i))
5292           continue;
5293         ValueList Operands;
5294         // Prepare the operand vector.
5295         for (Value *V : VL) {
5296           auto *CI2 = cast<CallInst>(V);
5297           Operands.push_back(CI2->getArgOperand(i));
5298         }
5299         buildTree_rec(Operands, Depth + 1, {TE, i});
5300       }
5301       return;
5302     }
5303     case Instruction::ShuffleVector: {
5304       // If this is not an alternate sequence of opcode like add-sub
5305       // then do not vectorize this instruction.
5306       if (!S.isAltShuffle()) {
5307         BS.cancelScheduling(VL, VL0);
5308         newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
5309                      ReuseShuffleIndicies);
5310         LLVM_DEBUG(dbgs() << "SLP: ShuffleVector are not vectorized.\n");
5311         return;
5312       }
5313       TreeEntry *TE = newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx,
5314                                    ReuseShuffleIndicies);
5315       LLVM_DEBUG(dbgs() << "SLP: added a ShuffleVector op.\n");
5316 
5317       // Reorder operands if reordering would enable vectorization.
5318       auto *CI = dyn_cast<CmpInst>(VL0);
5319       if (isa<BinaryOperator>(VL0) || CI) {
5320         ValueList Left, Right;
5321         if (!CI || all_of(VL, [](Value *V) {
5322               return cast<CmpInst>(V)->isCommutative();
5323             })) {
5324           reorderInputsAccordingToOpcode(VL, Left, Right, *DL, *SE, *this);
5325         } else {
5326           CmpInst::Predicate P0 = CI->getPredicate();
5327           CmpInst::Predicate AltP0 = cast<CmpInst>(S.AltOp)->getPredicate();
5328           assert(P0 != AltP0 &&
5329                  "Expected different main/alternate predicates.");
5330           CmpInst::Predicate AltP0Swapped = CmpInst::getSwappedPredicate(AltP0);
5331           Value *BaseOp0 = VL0->getOperand(0);
5332           Value *BaseOp1 = VL0->getOperand(1);
5333           // Collect operands - commute if it uses the swapped predicate or
5334           // alternate operation.
5335           for (Value *V : VL) {
5336             auto *Cmp = cast<CmpInst>(V);
5337             Value *LHS = Cmp->getOperand(0);
5338             Value *RHS = Cmp->getOperand(1);
5339             CmpInst::Predicate CurrentPred = Cmp->getPredicate();
5340             if (P0 == AltP0Swapped) {
5341               if (CI != Cmp && S.AltOp != Cmp &&
5342                   ((P0 == CurrentPred &&
5343                     !areCompatibleCmpOps(BaseOp0, BaseOp1, LHS, RHS)) ||
5344                    (AltP0 == CurrentPred &&
5345                     areCompatibleCmpOps(BaseOp0, BaseOp1, LHS, RHS))))
5346                 std::swap(LHS, RHS);
5347             } else if (P0 != CurrentPred && AltP0 != CurrentPred) {
5348               std::swap(LHS, RHS);
5349             }
5350             Left.push_back(LHS);
5351             Right.push_back(RHS);
5352           }
5353         }
5354         TE->setOperand(0, Left);
5355         TE->setOperand(1, Right);
5356         buildTree_rec(Left, Depth + 1, {TE, 0});
5357         buildTree_rec(Right, Depth + 1, {TE, 1});
5358         return;
5359       }
5360 
5361       TE->setOperandsInOrder();
5362       for (unsigned i = 0, e = VL0->getNumOperands(); i < e; ++i) {
5363         ValueList Operands;
5364         // Prepare the operand vector.
5365         for (Value *V : VL)
5366           Operands.push_back(cast<Instruction>(V)->getOperand(i));
5367 
5368         buildTree_rec(Operands, Depth + 1, {TE, i});
5369       }
5370       return;
5371     }
5372     default:
5373       BS.cancelScheduling(VL, VL0);
5374       newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx,
5375                    ReuseShuffleIndicies);
5376       LLVM_DEBUG(dbgs() << "SLP: Gathering unknown instruction.\n");
5377       return;
5378   }
5379 }
5380 
5381 unsigned BoUpSLP::canMapToVector(Type *T, const DataLayout &DL) const {
5382   unsigned N = 1;
5383   Type *EltTy = T;
5384 
5385   while (isa<StructType>(EltTy) || isa<ArrayType>(EltTy) ||
5386          isa<VectorType>(EltTy)) {
5387     if (auto *ST = dyn_cast<StructType>(EltTy)) {
5388       // Check that struct is homogeneous.
5389       for (const auto *Ty : ST->elements())
5390         if (Ty != *ST->element_begin())
5391           return 0;
5392       N *= ST->getNumElements();
5393       EltTy = *ST->element_begin();
5394     } else if (auto *AT = dyn_cast<ArrayType>(EltTy)) {
5395       N *= AT->getNumElements();
5396       EltTy = AT->getElementType();
5397     } else {
5398       auto *VT = cast<FixedVectorType>(EltTy);
5399       N *= VT->getNumElements();
5400       EltTy = VT->getElementType();
5401     }
5402   }
5403 
5404   if (!isValidElementType(EltTy))
5405     return 0;
5406   uint64_t VTSize = DL.getTypeStoreSizeInBits(FixedVectorType::get(EltTy, N));
5407   if (VTSize < MinVecRegSize || VTSize > MaxVecRegSize || VTSize != DL.getTypeStoreSizeInBits(T))
5408     return 0;
5409   return N;
5410 }
5411 
5412 bool BoUpSLP::canReuseExtract(ArrayRef<Value *> VL, Value *OpValue,
5413                               SmallVectorImpl<unsigned> &CurrentOrder) const {
5414   const auto *It = find_if(VL, [](Value *V) {
5415     return isa<ExtractElementInst, ExtractValueInst>(V);
5416   });
5417   assert(It != VL.end() && "Expected at least one extract instruction.");
5418   auto *E0 = cast<Instruction>(*It);
5419   assert(all_of(VL,
5420                 [](Value *V) {
5421                   return isa<UndefValue, ExtractElementInst, ExtractValueInst>(
5422                       V);
5423                 }) &&
5424          "Invalid opcode");
5425   // Check if all of the extracts come from the same vector and from the
5426   // correct offset.
5427   Value *Vec = E0->getOperand(0);
5428 
5429   CurrentOrder.clear();
5430 
5431   // We have to extract from a vector/aggregate with the same number of elements.
5432   unsigned NElts;
5433   if (E0->getOpcode() == Instruction::ExtractValue) {
5434     const DataLayout &DL = E0->getModule()->getDataLayout();
5435     NElts = canMapToVector(Vec->getType(), DL);
5436     if (!NElts)
5437       return false;
5438     // Check if load can be rewritten as load of vector.
5439     LoadInst *LI = dyn_cast<LoadInst>(Vec);
5440     if (!LI || !LI->isSimple() || !LI->hasNUses(VL.size()))
5441       return false;
5442   } else {
5443     NElts = cast<FixedVectorType>(Vec->getType())->getNumElements();
5444   }
5445 
5446   if (NElts != VL.size())
5447     return false;
5448 
5449   // Check that all of the indices extract from the correct offset.
5450   bool ShouldKeepOrder = true;
5451   unsigned E = VL.size();
5452   // Assign to all items the initial value E + 1 so we can check if the extract
5453   // instruction index was used already.
5454   // Also, later we can check that all the indices are used and we have a
5455   // consecutive access in the extract instructions, by checking that no
5456   // element of CurrentOrder still has value E + 1.
5457   CurrentOrder.assign(E, E);
5458   unsigned I = 0;
5459   for (; I < E; ++I) {
5460     auto *Inst = dyn_cast<Instruction>(VL[I]);
5461     if (!Inst)
5462       continue;
5463     if (Inst->getOperand(0) != Vec)
5464       break;
5465     if (auto *EE = dyn_cast<ExtractElementInst>(Inst))
5466       if (isa<UndefValue>(EE->getIndexOperand()))
5467         continue;
5468     Optional<unsigned> Idx = getExtractIndex(Inst);
5469     if (!Idx)
5470       break;
5471     const unsigned ExtIdx = *Idx;
5472     if (ExtIdx != I) {
5473       if (ExtIdx >= E || CurrentOrder[ExtIdx] != E)
5474         break;
5475       ShouldKeepOrder = false;
5476       CurrentOrder[ExtIdx] = I;
5477     } else {
5478       if (CurrentOrder[I] != E)
5479         break;
5480       CurrentOrder[I] = I;
5481     }
5482   }
5483   if (I < E) {
5484     CurrentOrder.clear();
5485     return false;
5486   }
5487   if (ShouldKeepOrder)
5488     CurrentOrder.clear();
5489 
5490   return ShouldKeepOrder;
5491 }
5492 
5493 bool BoUpSLP::areAllUsersVectorized(Instruction *I,
5494                                     ArrayRef<Value *> VectorizedVals) const {
5495   return (I->hasOneUse() && is_contained(VectorizedVals, I)) ||
5496          all_of(I->users(), [this](User *U) {
5497            return ScalarToTreeEntry.count(U) > 0 ||
5498                   isVectorLikeInstWithConstOps(U) ||
5499                   (isa<ExtractElementInst>(U) && MustGather.contains(U));
5500          });
5501 }
5502 
5503 static std::pair<InstructionCost, InstructionCost>
5504 getVectorCallCosts(CallInst *CI, FixedVectorType *VecTy,
5505                    TargetTransformInfo *TTI, TargetLibraryInfo *TLI) {
5506   Intrinsic::ID ID = getVectorIntrinsicIDForCall(CI, TLI);
5507 
5508   // Calculate the cost of the scalar and vector calls.
5509   SmallVector<Type *, 4> VecTys;
5510   for (Use &Arg : CI->args())
5511     VecTys.push_back(
5512         FixedVectorType::get(Arg->getType(), VecTy->getNumElements()));
5513   FastMathFlags FMF;
5514   if (auto *FPCI = dyn_cast<FPMathOperator>(CI))
5515     FMF = FPCI->getFastMathFlags();
5516   SmallVector<const Value *> Arguments(CI->args());
5517   IntrinsicCostAttributes CostAttrs(ID, VecTy, Arguments, VecTys, FMF,
5518                                     dyn_cast<IntrinsicInst>(CI));
5519   auto IntrinsicCost =
5520     TTI->getIntrinsicInstrCost(CostAttrs, TTI::TCK_RecipThroughput);
5521 
5522   auto Shape = VFShape::get(*CI, ElementCount::getFixed(static_cast<unsigned>(
5523                                      VecTy->getNumElements())),
5524                             false /*HasGlobalPred*/);
5525   Function *VecFunc = VFDatabase(*CI).getVectorizedFunction(Shape);
5526   auto LibCost = IntrinsicCost;
5527   if (!CI->isNoBuiltin() && VecFunc) {
5528     // Calculate the cost of the vector library call.
5529     // If the corresponding vector call is cheaper, return its cost.
5530     LibCost = TTI->getCallInstrCost(nullptr, VecTy, VecTys,
5531                                     TTI::TCK_RecipThroughput);
5532   }
5533   return {IntrinsicCost, LibCost};
5534 }
5535 
5536 /// Compute the cost of creating a vector of type \p VecTy containing the
5537 /// extracted values from \p VL.
5538 static InstructionCost
5539 computeExtractCost(ArrayRef<Value *> VL, FixedVectorType *VecTy,
5540                    TargetTransformInfo::ShuffleKind ShuffleKind,
5541                    ArrayRef<int> Mask, TargetTransformInfo &TTI) {
5542   unsigned NumOfParts = TTI.getNumberOfParts(VecTy);
5543 
5544   if (ShuffleKind != TargetTransformInfo::SK_PermuteSingleSrc || !NumOfParts ||
5545       VecTy->getNumElements() < NumOfParts)
5546     return TTI.getShuffleCost(ShuffleKind, VecTy, Mask);
5547 
5548   bool AllConsecutive = true;
5549   unsigned EltsPerVector = VecTy->getNumElements() / NumOfParts;
5550   unsigned Idx = -1;
5551   InstructionCost Cost = 0;
5552 
5553   // Process extracts in blocks of EltsPerVector to check if the source vector
5554   // operand can be re-used directly. If not, add the cost of creating a shuffle
5555   // to extract the values into a vector register.
5556   SmallVector<int> RegMask(EltsPerVector, UndefMaskElem);
5557   for (auto *V : VL) {
5558     ++Idx;
5559 
5560     // Need to exclude undefs from analysis.
5561     if (isa<UndefValue>(V) || Mask[Idx] == UndefMaskElem)
5562       continue;
5563 
5564     // Reached the start of a new vector registers.
5565     if (Idx % EltsPerVector == 0) {
5566       RegMask.assign(EltsPerVector, UndefMaskElem);
5567       AllConsecutive = true;
5568       continue;
5569     }
5570 
5571     // Check all extracts for a vector register on the target directly
5572     // extract values in order.
5573     unsigned CurrentIdx = *getExtractIndex(cast<Instruction>(V));
5574     if (!isa<UndefValue>(VL[Idx - 1]) && Mask[Idx - 1] != UndefMaskElem) {
5575       unsigned PrevIdx = *getExtractIndex(cast<Instruction>(VL[Idx - 1]));
5576       AllConsecutive &= PrevIdx + 1 == CurrentIdx &&
5577                         CurrentIdx % EltsPerVector == Idx % EltsPerVector;
5578       RegMask[Idx % EltsPerVector] = CurrentIdx % EltsPerVector;
5579     }
5580 
5581     if (AllConsecutive)
5582       continue;
5583 
5584     // Skip all indices, except for the last index per vector block.
5585     if ((Idx + 1) % EltsPerVector != 0 && Idx + 1 != VL.size())
5586       continue;
5587 
5588     // If we have a series of extracts which are not consecutive and hence
5589     // cannot re-use the source vector register directly, compute the shuffle
5590     // cost to extract the vector with EltsPerVector elements.
5591     Cost += TTI.getShuffleCost(
5592         TargetTransformInfo::SK_PermuteSingleSrc,
5593         FixedVectorType::get(VecTy->getElementType(), EltsPerVector), RegMask);
5594   }
5595   return Cost;
5596 }
5597 
5598 /// Build shuffle mask for shuffle graph entries and lists of main and alternate
5599 /// operations operands.
5600 static void
5601 buildShuffleEntryMask(ArrayRef<Value *> VL, ArrayRef<unsigned> ReorderIndices,
5602                       ArrayRef<int> ReusesIndices,
5603                       const function_ref<bool(Instruction *)> IsAltOp,
5604                       SmallVectorImpl<int> &Mask,
5605                       SmallVectorImpl<Value *> *OpScalars = nullptr,
5606                       SmallVectorImpl<Value *> *AltScalars = nullptr) {
5607   unsigned Sz = VL.size();
5608   Mask.assign(Sz, UndefMaskElem);
5609   SmallVector<int> OrderMask;
5610   if (!ReorderIndices.empty())
5611     inversePermutation(ReorderIndices, OrderMask);
5612   for (unsigned I = 0; I < Sz; ++I) {
5613     unsigned Idx = I;
5614     if (!ReorderIndices.empty())
5615       Idx = OrderMask[I];
5616     auto *OpInst = cast<Instruction>(VL[Idx]);
5617     if (IsAltOp(OpInst)) {
5618       Mask[I] = Sz + Idx;
5619       if (AltScalars)
5620         AltScalars->push_back(OpInst);
5621     } else {
5622       Mask[I] = Idx;
5623       if (OpScalars)
5624         OpScalars->push_back(OpInst);
5625     }
5626   }
5627   if (!ReusesIndices.empty()) {
5628     SmallVector<int> NewMask(ReusesIndices.size(), UndefMaskElem);
5629     transform(ReusesIndices, NewMask.begin(), [&Mask](int Idx) {
5630       return Idx != UndefMaskElem ? Mask[Idx] : UndefMaskElem;
5631     });
5632     Mask.swap(NewMask);
5633   }
5634 }
5635 
5636 /// Checks if the specified instruction \p I is an alternate operation for the
5637 /// given \p MainOp and \p AltOp instructions.
5638 static bool isAlternateInstruction(const Instruction *I,
5639                                    const Instruction *MainOp,
5640                                    const Instruction *AltOp) {
5641   if (auto *CI0 = dyn_cast<CmpInst>(MainOp)) {
5642     auto *AltCI0 = cast<CmpInst>(AltOp);
5643     auto *CI = cast<CmpInst>(I);
5644     CmpInst::Predicate P0 = CI0->getPredicate();
5645     CmpInst::Predicate AltP0 = AltCI0->getPredicate();
5646     assert(P0 != AltP0 && "Expected different main/alternate predicates.");
5647     CmpInst::Predicate AltP0Swapped = CmpInst::getSwappedPredicate(AltP0);
5648     CmpInst::Predicate CurrentPred = CI->getPredicate();
5649     if (P0 == AltP0Swapped)
5650       return I == AltCI0 ||
5651              (I != MainOp &&
5652               !areCompatibleCmpOps(CI0->getOperand(0), CI0->getOperand(1),
5653                                    CI->getOperand(0), CI->getOperand(1)));
5654     return AltP0 == CurrentPred || AltP0Swapped == CurrentPred;
5655   }
5656   return I->getOpcode() == AltOp->getOpcode();
5657 }
5658 
5659 InstructionCost BoUpSLP::getEntryCost(const TreeEntry *E,
5660                                       ArrayRef<Value *> VectorizedVals) {
5661   ArrayRef<Value*> VL = E->Scalars;
5662 
5663   Type *ScalarTy = VL[0]->getType();
5664   if (StoreInst *SI = dyn_cast<StoreInst>(VL[0]))
5665     ScalarTy = SI->getValueOperand()->getType();
5666   else if (CmpInst *CI = dyn_cast<CmpInst>(VL[0]))
5667     ScalarTy = CI->getOperand(0)->getType();
5668   else if (auto *IE = dyn_cast<InsertElementInst>(VL[0]))
5669     ScalarTy = IE->getOperand(1)->getType();
5670   auto *VecTy = FixedVectorType::get(ScalarTy, VL.size());
5671   TTI::TargetCostKind CostKind = TTI::TCK_RecipThroughput;
5672 
5673   // If we have computed a smaller type for the expression, update VecTy so
5674   // that the costs will be accurate.
5675   if (MinBWs.count(VL[0]))
5676     VecTy = FixedVectorType::get(
5677         IntegerType::get(F->getContext(), MinBWs[VL[0]].first), VL.size());
5678   unsigned EntryVF = E->getVectorFactor();
5679   auto *FinalVecTy = FixedVectorType::get(VecTy->getElementType(), EntryVF);
5680 
5681   bool NeedToShuffleReuses = !E->ReuseShuffleIndices.empty();
5682   // FIXME: it tries to fix a problem with MSVC buildbots.
5683   TargetTransformInfo &TTIRef = *TTI;
5684   auto &&AdjustExtractsCost = [this, &TTIRef, CostKind, VL, VecTy,
5685                                VectorizedVals, E](InstructionCost &Cost) {
5686     DenseMap<Value *, int> ExtractVectorsTys;
5687     SmallPtrSet<Value *, 4> CheckedExtracts;
5688     for (auto *V : VL) {
5689       if (isa<UndefValue>(V))
5690         continue;
5691       // If all users of instruction are going to be vectorized and this
5692       // instruction itself is not going to be vectorized, consider this
5693       // instruction as dead and remove its cost from the final cost of the
5694       // vectorized tree.
5695       // Also, avoid adjusting the cost for extractelements with multiple uses
5696       // in different graph entries.
5697       const TreeEntry *VE = getTreeEntry(V);
5698       if (!CheckedExtracts.insert(V).second ||
5699           !areAllUsersVectorized(cast<Instruction>(V), VectorizedVals) ||
5700           (VE && VE != E))
5701         continue;
5702       auto *EE = cast<ExtractElementInst>(V);
5703       Optional<unsigned> EEIdx = getExtractIndex(EE);
5704       if (!EEIdx)
5705         continue;
5706       unsigned Idx = *EEIdx;
5707       if (TTIRef.getNumberOfParts(VecTy) !=
5708           TTIRef.getNumberOfParts(EE->getVectorOperandType())) {
5709         auto It =
5710             ExtractVectorsTys.try_emplace(EE->getVectorOperand(), Idx).first;
5711         It->getSecond() = std::min<int>(It->second, Idx);
5712       }
5713       // Take credit for instruction that will become dead.
5714       if (EE->hasOneUse()) {
5715         Instruction *Ext = EE->user_back();
5716         if ((isa<SExtInst>(Ext) || isa<ZExtInst>(Ext)) &&
5717             all_of(Ext->users(),
5718                    [](User *U) { return isa<GetElementPtrInst>(U); })) {
5719           // Use getExtractWithExtendCost() to calculate the cost of
5720           // extractelement/ext pair.
5721           Cost -=
5722               TTIRef.getExtractWithExtendCost(Ext->getOpcode(), Ext->getType(),
5723                                               EE->getVectorOperandType(), Idx);
5724           // Add back the cost of s|zext which is subtracted separately.
5725           Cost += TTIRef.getCastInstrCost(
5726               Ext->getOpcode(), Ext->getType(), EE->getType(),
5727               TTI::getCastContextHint(Ext), CostKind, Ext);
5728           continue;
5729         }
5730       }
5731       Cost -= TTIRef.getVectorInstrCost(Instruction::ExtractElement,
5732                                         EE->getVectorOperandType(), Idx);
5733     }
5734     // Add a cost for subvector extracts/inserts if required.
5735     for (const auto &Data : ExtractVectorsTys) {
5736       auto *EEVTy = cast<FixedVectorType>(Data.first->getType());
5737       unsigned NumElts = VecTy->getNumElements();
5738       if (Data.second % NumElts == 0)
5739         continue;
5740       if (TTIRef.getNumberOfParts(EEVTy) > TTIRef.getNumberOfParts(VecTy)) {
5741         unsigned Idx = (Data.second / NumElts) * NumElts;
5742         unsigned EENumElts = EEVTy->getNumElements();
5743         if (Idx + NumElts <= EENumElts) {
5744           Cost +=
5745               TTIRef.getShuffleCost(TargetTransformInfo::SK_ExtractSubvector,
5746                                     EEVTy, None, Idx, VecTy);
5747         } else {
5748           // Need to round up the subvector type vectorization factor to avoid a
5749           // crash in cost model functions. Make SubVT so that Idx + VF of SubVT
5750           // <= EENumElts.
5751           auto *SubVT =
5752               FixedVectorType::get(VecTy->getElementType(), EENumElts - Idx);
5753           Cost +=
5754               TTIRef.getShuffleCost(TargetTransformInfo::SK_ExtractSubvector,
5755                                     EEVTy, None, Idx, SubVT);
5756         }
5757       } else {
5758         Cost += TTIRef.getShuffleCost(TargetTransformInfo::SK_InsertSubvector,
5759                                       VecTy, None, 0, EEVTy);
5760       }
5761     }
5762   };
5763   if (E->State == TreeEntry::NeedToGather) {
5764     if (allConstant(VL))
5765       return 0;
5766     if (isa<InsertElementInst>(VL[0]))
5767       return InstructionCost::getInvalid();
5768     SmallVector<int> Mask;
5769     SmallVector<const TreeEntry *> Entries;
5770     Optional<TargetTransformInfo::ShuffleKind> Shuffle =
5771         isGatherShuffledEntry(E, Mask, Entries);
5772     if (Shuffle.hasValue()) {
5773       InstructionCost GatherCost = 0;
5774       if (ShuffleVectorInst::isIdentityMask(Mask)) {
5775         // Perfect match in the graph, will reuse the previously vectorized
5776         // node. Cost is 0.
5777         LLVM_DEBUG(
5778             dbgs()
5779             << "SLP: perfect diamond match for gather bundle that starts with "
5780             << *VL.front() << ".\n");
5781         if (NeedToShuffleReuses)
5782           GatherCost =
5783               TTI->getShuffleCost(TargetTransformInfo::SK_PermuteSingleSrc,
5784                                   FinalVecTy, E->ReuseShuffleIndices);
5785       } else {
5786         LLVM_DEBUG(dbgs() << "SLP: shuffled " << Entries.size()
5787                           << " entries for bundle that starts with "
5788                           << *VL.front() << ".\n");
5789         // Detected that instead of gather we can emit a shuffle of single/two
5790         // previously vectorized nodes. Add the cost of the permutation rather
5791         // than gather.
5792         ::addMask(Mask, E->ReuseShuffleIndices);
5793         GatherCost = TTI->getShuffleCost(*Shuffle, FinalVecTy, Mask);
5794       }
5795       return GatherCost;
5796     }
5797     if ((E->getOpcode() == Instruction::ExtractElement ||
5798          all_of(E->Scalars,
5799                 [](Value *V) {
5800                   return isa<ExtractElementInst, UndefValue>(V);
5801                 })) &&
5802         allSameType(VL)) {
5803       // Check that gather of extractelements can be represented as just a
5804       // shuffle of a single/two vectors the scalars are extracted from.
5805       SmallVector<int> Mask;
5806       Optional<TargetTransformInfo::ShuffleKind> ShuffleKind =
5807           isFixedVectorShuffle(VL, Mask);
5808       if (ShuffleKind.hasValue()) {
5809         // Found the bunch of extractelement instructions that must be gathered
5810         // into a vector and can be represented as a permutation elements in a
5811         // single input vector or of 2 input vectors.
5812         InstructionCost Cost =
5813             computeExtractCost(VL, VecTy, *ShuffleKind, Mask, *TTI);
5814         AdjustExtractsCost(Cost);
5815         if (NeedToShuffleReuses)
5816           Cost += TTI->getShuffleCost(TargetTransformInfo::SK_PermuteSingleSrc,
5817                                       FinalVecTy, E->ReuseShuffleIndices);
5818         return Cost;
5819       }
5820     }
5821     if (isSplat(VL)) {
5822       // Found the broadcasting of the single scalar, calculate the cost as the
5823       // broadcast.
5824       assert(VecTy == FinalVecTy &&
5825              "No reused scalars expected for broadcast.");
5826       return TTI->getShuffleCost(TargetTransformInfo::SK_Broadcast, VecTy,
5827                                  /*Mask=*/None, /*Index=*/0,
5828                                  /*SubTp=*/nullptr, /*Args=*/VL[0]);
5829     }
5830     InstructionCost ReuseShuffleCost = 0;
5831     if (NeedToShuffleReuses)
5832       ReuseShuffleCost = TTI->getShuffleCost(
5833           TTI::SK_PermuteSingleSrc, FinalVecTy, E->ReuseShuffleIndices);
5834     // Improve gather cost for gather of loads, if we can group some of the
5835     // loads into vector loads.
5836     if (VL.size() > 2 && E->getOpcode() == Instruction::Load &&
5837         !E->isAltShuffle()) {
5838       BoUpSLP::ValueSet VectorizedLoads;
5839       unsigned StartIdx = 0;
5840       unsigned VF = VL.size() / 2;
5841       unsigned VectorizedCnt = 0;
5842       unsigned ScatterVectorizeCnt = 0;
5843       const unsigned Sz = DL->getTypeSizeInBits(E->getMainOp()->getType());
5844       for (unsigned MinVF = getMinVF(2 * Sz); VF >= MinVF; VF /= 2) {
5845         for (unsigned Cnt = StartIdx, End = VL.size(); Cnt + VF <= End;
5846              Cnt += VF) {
5847           ArrayRef<Value *> Slice = VL.slice(Cnt, VF);
5848           if (!VectorizedLoads.count(Slice.front()) &&
5849               !VectorizedLoads.count(Slice.back()) && allSameBlock(Slice)) {
5850             SmallVector<Value *> PointerOps;
5851             OrdersType CurrentOrder;
5852             LoadsState LS = canVectorizeLoads(Slice, Slice.front(), *TTI, *DL,
5853                                               *SE, CurrentOrder, PointerOps);
5854             switch (LS) {
5855             case LoadsState::Vectorize:
5856             case LoadsState::ScatterVectorize:
5857               // Mark the vectorized loads so that we don't vectorize them
5858               // again.
5859               if (LS == LoadsState::Vectorize)
5860                 ++VectorizedCnt;
5861               else
5862                 ++ScatterVectorizeCnt;
5863               VectorizedLoads.insert(Slice.begin(), Slice.end());
5864               // If we vectorized initial block, no need to try to vectorize it
5865               // again.
5866               if (Cnt == StartIdx)
5867                 StartIdx += VF;
5868               break;
5869             case LoadsState::Gather:
5870               break;
5871             }
5872           }
5873         }
5874         // Check if the whole array was vectorized already - exit.
5875         if (StartIdx >= VL.size())
5876           break;
5877         // Found vectorizable parts - exit.
5878         if (!VectorizedLoads.empty())
5879           break;
5880       }
5881       if (!VectorizedLoads.empty()) {
5882         InstructionCost GatherCost = 0;
5883         unsigned NumParts = TTI->getNumberOfParts(VecTy);
5884         bool NeedInsertSubvectorAnalysis =
5885             !NumParts || (VL.size() / VF) > NumParts;
5886         // Get the cost for gathered loads.
5887         for (unsigned I = 0, End = VL.size(); I < End; I += VF) {
5888           if (VectorizedLoads.contains(VL[I]))
5889             continue;
5890           GatherCost += getGatherCost(VL.slice(I, VF));
5891         }
5892         // The cost for vectorized loads.
5893         InstructionCost ScalarsCost = 0;
5894         for (Value *V : VectorizedLoads) {
5895           auto *LI = cast<LoadInst>(V);
5896           ScalarsCost += TTI->getMemoryOpCost(
5897               Instruction::Load, LI->getType(), LI->getAlign(),
5898               LI->getPointerAddressSpace(), CostKind, LI);
5899         }
5900         auto *LI = cast<LoadInst>(E->getMainOp());
5901         auto *LoadTy = FixedVectorType::get(LI->getType(), VF);
5902         Align Alignment = LI->getAlign();
5903         GatherCost +=
5904             VectorizedCnt *
5905             TTI->getMemoryOpCost(Instruction::Load, LoadTy, Alignment,
5906                                  LI->getPointerAddressSpace(), CostKind, LI);
5907         GatherCost += ScatterVectorizeCnt *
5908                       TTI->getGatherScatterOpCost(
5909                           Instruction::Load, LoadTy, LI->getPointerOperand(),
5910                           /*VariableMask=*/false, Alignment, CostKind, LI);
5911         if (NeedInsertSubvectorAnalysis) {
5912           // Add the cost for the subvectors insert.
5913           for (int I = VF, E = VL.size(); I < E; I += VF)
5914             GatherCost += TTI->getShuffleCost(TTI::SK_InsertSubvector, VecTy,
5915                                               None, I, LoadTy);
5916         }
5917         return ReuseShuffleCost + GatherCost - ScalarsCost;
5918       }
5919     }
5920     return ReuseShuffleCost + getGatherCost(VL);
5921   }
5922   InstructionCost CommonCost = 0;
5923   SmallVector<int> Mask;
5924   if (!E->ReorderIndices.empty()) {
5925     SmallVector<int> NewMask;
5926     if (E->getOpcode() == Instruction::Store) {
5927       // For stores the order is actually a mask.
5928       NewMask.resize(E->ReorderIndices.size());
5929       copy(E->ReorderIndices, NewMask.begin());
5930     } else {
5931       inversePermutation(E->ReorderIndices, NewMask);
5932     }
5933     ::addMask(Mask, NewMask);
5934   }
5935   if (NeedToShuffleReuses)
5936     ::addMask(Mask, E->ReuseShuffleIndices);
5937   if (!Mask.empty() && !ShuffleVectorInst::isIdentityMask(Mask))
5938     CommonCost =
5939         TTI->getShuffleCost(TTI::SK_PermuteSingleSrc, FinalVecTy, Mask);
5940   assert((E->State == TreeEntry::Vectorize ||
5941           E->State == TreeEntry::ScatterVectorize) &&
5942          "Unhandled state");
5943   assert(E->getOpcode() && allSameType(VL) && allSameBlock(VL) && "Invalid VL");
5944   Instruction *VL0 = E->getMainOp();
5945   unsigned ShuffleOrOp =
5946       E->isAltShuffle() ? (unsigned)Instruction::ShuffleVector : E->getOpcode();
5947   switch (ShuffleOrOp) {
5948     case Instruction::PHI:
5949       return 0;
5950 
5951     case Instruction::ExtractValue:
5952     case Instruction::ExtractElement: {
5953       // The common cost of removal ExtractElement/ExtractValue instructions +
5954       // the cost of shuffles, if required to resuffle the original vector.
5955       if (NeedToShuffleReuses) {
5956         unsigned Idx = 0;
5957         for (unsigned I : E->ReuseShuffleIndices) {
5958           if (ShuffleOrOp == Instruction::ExtractElement) {
5959             auto *EE = cast<ExtractElementInst>(VL[I]);
5960             CommonCost -= TTI->getVectorInstrCost(Instruction::ExtractElement,
5961                                                   EE->getVectorOperandType(),
5962                                                   *getExtractIndex(EE));
5963           } else {
5964             CommonCost -= TTI->getVectorInstrCost(Instruction::ExtractElement,
5965                                                   VecTy, Idx);
5966             ++Idx;
5967           }
5968         }
5969         Idx = EntryVF;
5970         for (Value *V : VL) {
5971           if (ShuffleOrOp == Instruction::ExtractElement) {
5972             auto *EE = cast<ExtractElementInst>(V);
5973             CommonCost += TTI->getVectorInstrCost(Instruction::ExtractElement,
5974                                                   EE->getVectorOperandType(),
5975                                                   *getExtractIndex(EE));
5976           } else {
5977             --Idx;
5978             CommonCost += TTI->getVectorInstrCost(Instruction::ExtractElement,
5979                                                   VecTy, Idx);
5980           }
5981         }
5982       }
5983       if (ShuffleOrOp == Instruction::ExtractValue) {
5984         for (unsigned I = 0, E = VL.size(); I < E; ++I) {
5985           auto *EI = cast<Instruction>(VL[I]);
5986           // Take credit for instruction that will become dead.
5987           if (EI->hasOneUse()) {
5988             Instruction *Ext = EI->user_back();
5989             if ((isa<SExtInst>(Ext) || isa<ZExtInst>(Ext)) &&
5990                 all_of(Ext->users(),
5991                        [](User *U) { return isa<GetElementPtrInst>(U); })) {
5992               // Use getExtractWithExtendCost() to calculate the cost of
5993               // extractelement/ext pair.
5994               CommonCost -= TTI->getExtractWithExtendCost(
5995                   Ext->getOpcode(), Ext->getType(), VecTy, I);
5996               // Add back the cost of s|zext which is subtracted separately.
5997               CommonCost += TTI->getCastInstrCost(
5998                   Ext->getOpcode(), Ext->getType(), EI->getType(),
5999                   TTI::getCastContextHint(Ext), CostKind, Ext);
6000               continue;
6001             }
6002           }
6003           CommonCost -=
6004               TTI->getVectorInstrCost(Instruction::ExtractElement, VecTy, I);
6005         }
6006       } else {
6007         AdjustExtractsCost(CommonCost);
6008       }
6009       return CommonCost;
6010     }
6011     case Instruction::InsertElement: {
6012       assert(E->ReuseShuffleIndices.empty() &&
6013              "Unique insertelements only are expected.");
6014       auto *SrcVecTy = cast<FixedVectorType>(VL0->getType());
6015 
6016       unsigned const NumElts = SrcVecTy->getNumElements();
6017       unsigned const NumScalars = VL.size();
6018       APInt DemandedElts = APInt::getZero(NumElts);
6019       // TODO: Add support for Instruction::InsertValue.
6020       SmallVector<int> Mask;
6021       if (!E->ReorderIndices.empty()) {
6022         inversePermutation(E->ReorderIndices, Mask);
6023         Mask.append(NumElts - NumScalars, UndefMaskElem);
6024       } else {
6025         Mask.assign(NumElts, UndefMaskElem);
6026         std::iota(Mask.begin(), std::next(Mask.begin(), NumScalars), 0);
6027       }
6028       unsigned Offset = *getInsertIndex(VL0);
6029       bool IsIdentity = true;
6030       SmallVector<int> PrevMask(NumElts, UndefMaskElem);
6031       Mask.swap(PrevMask);
6032       for (unsigned I = 0; I < NumScalars; ++I) {
6033         unsigned InsertIdx = *getInsertIndex(VL[PrevMask[I]]);
6034         DemandedElts.setBit(InsertIdx);
6035         IsIdentity &= InsertIdx - Offset == I;
6036         Mask[InsertIdx - Offset] = I;
6037       }
6038       assert(Offset < NumElts && "Failed to find vector index offset");
6039 
6040       InstructionCost Cost = 0;
6041       Cost -= TTI->getScalarizationOverhead(SrcVecTy, DemandedElts,
6042                                             /*Insert*/ true, /*Extract*/ false);
6043 
6044       if (IsIdentity && NumElts != NumScalars && Offset % NumScalars != 0) {
6045         // FIXME: Replace with SK_InsertSubvector once it is properly supported.
6046         unsigned Sz = PowerOf2Ceil(Offset + NumScalars);
6047         Cost += TTI->getShuffleCost(
6048             TargetTransformInfo::SK_PermuteSingleSrc,
6049             FixedVectorType::get(SrcVecTy->getElementType(), Sz));
6050       } else if (!IsIdentity) {
6051         auto *FirstInsert =
6052             cast<Instruction>(*find_if(E->Scalars, [E](Value *V) {
6053               return !is_contained(E->Scalars,
6054                                    cast<Instruction>(V)->getOperand(0));
6055             }));
6056         if (isUndefVector(FirstInsert->getOperand(0))) {
6057           Cost += TTI->getShuffleCost(TTI::SK_PermuteSingleSrc, SrcVecTy, Mask);
6058         } else {
6059           SmallVector<int> InsertMask(NumElts);
6060           std::iota(InsertMask.begin(), InsertMask.end(), 0);
6061           for (unsigned I = 0; I < NumElts; I++) {
6062             if (Mask[I] != UndefMaskElem)
6063               InsertMask[Offset + I] = NumElts + I;
6064           }
6065           Cost +=
6066               TTI->getShuffleCost(TTI::SK_PermuteTwoSrc, SrcVecTy, InsertMask);
6067         }
6068       }
6069 
6070       return Cost;
6071     }
6072     case Instruction::ZExt:
6073     case Instruction::SExt:
6074     case Instruction::FPToUI:
6075     case Instruction::FPToSI:
6076     case Instruction::FPExt:
6077     case Instruction::PtrToInt:
6078     case Instruction::IntToPtr:
6079     case Instruction::SIToFP:
6080     case Instruction::UIToFP:
6081     case Instruction::Trunc:
6082     case Instruction::FPTrunc:
6083     case Instruction::BitCast: {
6084       Type *SrcTy = VL0->getOperand(0)->getType();
6085       InstructionCost ScalarEltCost =
6086           TTI->getCastInstrCost(E->getOpcode(), ScalarTy, SrcTy,
6087                                 TTI::getCastContextHint(VL0), CostKind, VL0);
6088       if (NeedToShuffleReuses) {
6089         CommonCost -= (EntryVF - VL.size()) * ScalarEltCost;
6090       }
6091 
6092       // Calculate the cost of this instruction.
6093       InstructionCost ScalarCost = VL.size() * ScalarEltCost;
6094 
6095       auto *SrcVecTy = FixedVectorType::get(SrcTy, VL.size());
6096       InstructionCost VecCost = 0;
6097       // Check if the values are candidates to demote.
6098       if (!MinBWs.count(VL0) || VecTy != SrcVecTy) {
6099         VecCost = CommonCost + TTI->getCastInstrCost(
6100                                    E->getOpcode(), VecTy, SrcVecTy,
6101                                    TTI::getCastContextHint(VL0), CostKind, VL0);
6102       }
6103       LLVM_DEBUG(dumpTreeCosts(E, CommonCost, VecCost, ScalarCost));
6104       return VecCost - ScalarCost;
6105     }
6106     case Instruction::FCmp:
6107     case Instruction::ICmp:
6108     case Instruction::Select: {
6109       // Calculate the cost of this instruction.
6110       InstructionCost ScalarEltCost =
6111           TTI->getCmpSelInstrCost(E->getOpcode(), ScalarTy, Builder.getInt1Ty(),
6112                                   CmpInst::BAD_ICMP_PREDICATE, CostKind, VL0);
6113       if (NeedToShuffleReuses) {
6114         CommonCost -= (EntryVF - VL.size()) * ScalarEltCost;
6115       }
6116       auto *MaskTy = FixedVectorType::get(Builder.getInt1Ty(), VL.size());
6117       InstructionCost ScalarCost = VecTy->getNumElements() * ScalarEltCost;
6118 
6119       // Check if all entries in VL are either compares or selects with compares
6120       // as condition that have the same predicates.
6121       CmpInst::Predicate VecPred = CmpInst::BAD_ICMP_PREDICATE;
6122       bool First = true;
6123       for (auto *V : VL) {
6124         CmpInst::Predicate CurrentPred;
6125         auto MatchCmp = m_Cmp(CurrentPred, m_Value(), m_Value());
6126         if ((!match(V, m_Select(MatchCmp, m_Value(), m_Value())) &&
6127              !match(V, MatchCmp)) ||
6128             (!First && VecPred != CurrentPred)) {
6129           VecPred = CmpInst::BAD_ICMP_PREDICATE;
6130           break;
6131         }
6132         First = false;
6133         VecPred = CurrentPred;
6134       }
6135 
6136       InstructionCost VecCost = TTI->getCmpSelInstrCost(
6137           E->getOpcode(), VecTy, MaskTy, VecPred, CostKind, VL0);
6138       // Check if it is possible and profitable to use min/max for selects in
6139       // VL.
6140       //
6141       auto IntrinsicAndUse = canConvertToMinOrMaxIntrinsic(VL);
6142       if (IntrinsicAndUse.first != Intrinsic::not_intrinsic) {
6143         IntrinsicCostAttributes CostAttrs(IntrinsicAndUse.first, VecTy,
6144                                           {VecTy, VecTy});
6145         InstructionCost IntrinsicCost =
6146             TTI->getIntrinsicInstrCost(CostAttrs, CostKind);
6147         // If the selects are the only uses of the compares, they will be dead
6148         // and we can adjust the cost by removing their cost.
6149         if (IntrinsicAndUse.second)
6150           IntrinsicCost -= TTI->getCmpSelInstrCost(Instruction::ICmp, VecTy,
6151                                                    MaskTy, VecPred, CostKind);
6152         VecCost = std::min(VecCost, IntrinsicCost);
6153       }
6154       LLVM_DEBUG(dumpTreeCosts(E, CommonCost, VecCost, ScalarCost));
6155       return CommonCost + VecCost - ScalarCost;
6156     }
6157     case Instruction::FNeg:
6158     case Instruction::Add:
6159     case Instruction::FAdd:
6160     case Instruction::Sub:
6161     case Instruction::FSub:
6162     case Instruction::Mul:
6163     case Instruction::FMul:
6164     case Instruction::UDiv:
6165     case Instruction::SDiv:
6166     case Instruction::FDiv:
6167     case Instruction::URem:
6168     case Instruction::SRem:
6169     case Instruction::FRem:
6170     case Instruction::Shl:
6171     case Instruction::LShr:
6172     case Instruction::AShr:
6173     case Instruction::And:
6174     case Instruction::Or:
6175     case Instruction::Xor: {
6176       // Certain instructions can be cheaper to vectorize if they have a
6177       // constant second vector operand.
6178       TargetTransformInfo::OperandValueKind Op1VK =
6179           TargetTransformInfo::OK_AnyValue;
6180       TargetTransformInfo::OperandValueKind Op2VK =
6181           TargetTransformInfo::OK_UniformConstantValue;
6182       TargetTransformInfo::OperandValueProperties Op1VP =
6183           TargetTransformInfo::OP_None;
6184       TargetTransformInfo::OperandValueProperties Op2VP =
6185           TargetTransformInfo::OP_PowerOf2;
6186 
6187       // If all operands are exactly the same ConstantInt then set the
6188       // operand kind to OK_UniformConstantValue.
6189       // If instead not all operands are constants, then set the operand kind
6190       // to OK_AnyValue. If all operands are constants but not the same,
6191       // then set the operand kind to OK_NonUniformConstantValue.
6192       ConstantInt *CInt0 = nullptr;
6193       for (unsigned i = 0, e = VL.size(); i < e; ++i) {
6194         const Instruction *I = cast<Instruction>(VL[i]);
6195         unsigned OpIdx = isa<BinaryOperator>(I) ? 1 : 0;
6196         ConstantInt *CInt = dyn_cast<ConstantInt>(I->getOperand(OpIdx));
6197         if (!CInt) {
6198           Op2VK = TargetTransformInfo::OK_AnyValue;
6199           Op2VP = TargetTransformInfo::OP_None;
6200           break;
6201         }
6202         if (Op2VP == TargetTransformInfo::OP_PowerOf2 &&
6203             !CInt->getValue().isPowerOf2())
6204           Op2VP = TargetTransformInfo::OP_None;
6205         if (i == 0) {
6206           CInt0 = CInt;
6207           continue;
6208         }
6209         if (CInt0 != CInt)
6210           Op2VK = TargetTransformInfo::OK_NonUniformConstantValue;
6211       }
6212 
6213       SmallVector<const Value *, 4> Operands(VL0->operand_values());
6214       InstructionCost ScalarEltCost =
6215           TTI->getArithmeticInstrCost(E->getOpcode(), ScalarTy, CostKind, Op1VK,
6216                                       Op2VK, Op1VP, Op2VP, Operands, VL0);
6217       if (NeedToShuffleReuses) {
6218         CommonCost -= (EntryVF - VL.size()) * ScalarEltCost;
6219       }
6220       InstructionCost ScalarCost = VecTy->getNumElements() * ScalarEltCost;
6221       InstructionCost VecCost =
6222           TTI->getArithmeticInstrCost(E->getOpcode(), VecTy, CostKind, Op1VK,
6223                                       Op2VK, Op1VP, Op2VP, Operands, VL0);
6224       LLVM_DEBUG(dumpTreeCosts(E, CommonCost, VecCost, ScalarCost));
6225       return CommonCost + VecCost - ScalarCost;
6226     }
6227     case Instruction::GetElementPtr: {
6228       TargetTransformInfo::OperandValueKind Op1VK =
6229           TargetTransformInfo::OK_AnyValue;
6230       TargetTransformInfo::OperandValueKind Op2VK =
6231           TargetTransformInfo::OK_UniformConstantValue;
6232 
6233       InstructionCost ScalarEltCost = TTI->getArithmeticInstrCost(
6234           Instruction::Add, ScalarTy, CostKind, Op1VK, Op2VK);
6235       if (NeedToShuffleReuses) {
6236         CommonCost -= (EntryVF - VL.size()) * ScalarEltCost;
6237       }
6238       InstructionCost ScalarCost = VecTy->getNumElements() * ScalarEltCost;
6239       InstructionCost VecCost = TTI->getArithmeticInstrCost(
6240           Instruction::Add, VecTy, CostKind, Op1VK, Op2VK);
6241       LLVM_DEBUG(dumpTreeCosts(E, CommonCost, VecCost, ScalarCost));
6242       return CommonCost + VecCost - ScalarCost;
6243     }
6244     case Instruction::Load: {
6245       // Cost of wide load - cost of scalar loads.
6246       Align Alignment = cast<LoadInst>(VL0)->getAlign();
6247       InstructionCost ScalarEltCost = TTI->getMemoryOpCost(
6248           Instruction::Load, ScalarTy, Alignment, 0, CostKind, VL0);
6249       if (NeedToShuffleReuses) {
6250         CommonCost -= (EntryVF - VL.size()) * ScalarEltCost;
6251       }
6252       InstructionCost ScalarLdCost = VecTy->getNumElements() * ScalarEltCost;
6253       InstructionCost VecLdCost;
6254       if (E->State == TreeEntry::Vectorize) {
6255         VecLdCost = TTI->getMemoryOpCost(Instruction::Load, VecTy, Alignment, 0,
6256                                          CostKind, VL0);
6257       } else {
6258         assert(E->State == TreeEntry::ScatterVectorize && "Unknown EntryState");
6259         Align CommonAlignment = Alignment;
6260         for (Value *V : VL)
6261           CommonAlignment =
6262               commonAlignment(CommonAlignment, cast<LoadInst>(V)->getAlign());
6263         VecLdCost = TTI->getGatherScatterOpCost(
6264             Instruction::Load, VecTy, cast<LoadInst>(VL0)->getPointerOperand(),
6265             /*VariableMask=*/false, CommonAlignment, CostKind, VL0);
6266       }
6267       LLVM_DEBUG(dumpTreeCosts(E, CommonCost, VecLdCost, ScalarLdCost));
6268       return CommonCost + VecLdCost - ScalarLdCost;
6269     }
6270     case Instruction::Store: {
6271       // We know that we can merge the stores. Calculate the cost.
6272       bool IsReorder = !E->ReorderIndices.empty();
6273       auto *SI =
6274           cast<StoreInst>(IsReorder ? VL[E->ReorderIndices.front()] : VL0);
6275       Align Alignment = SI->getAlign();
6276       InstructionCost ScalarEltCost = TTI->getMemoryOpCost(
6277           Instruction::Store, ScalarTy, Alignment, 0, CostKind, VL0);
6278       InstructionCost ScalarStCost = VecTy->getNumElements() * ScalarEltCost;
6279       InstructionCost VecStCost = TTI->getMemoryOpCost(
6280           Instruction::Store, VecTy, Alignment, 0, CostKind, VL0);
6281       LLVM_DEBUG(dumpTreeCosts(E, CommonCost, VecStCost, ScalarStCost));
6282       return CommonCost + VecStCost - ScalarStCost;
6283     }
6284     case Instruction::Call: {
6285       CallInst *CI = cast<CallInst>(VL0);
6286       Intrinsic::ID ID = getVectorIntrinsicIDForCall(CI, TLI);
6287 
6288       // Calculate the cost of the scalar and vector calls.
6289       IntrinsicCostAttributes CostAttrs(ID, *CI, 1);
6290       InstructionCost ScalarEltCost =
6291           TTI->getIntrinsicInstrCost(CostAttrs, CostKind);
6292       if (NeedToShuffleReuses) {
6293         CommonCost -= (EntryVF - VL.size()) * ScalarEltCost;
6294       }
6295       InstructionCost ScalarCallCost = VecTy->getNumElements() * ScalarEltCost;
6296 
6297       auto VecCallCosts = getVectorCallCosts(CI, VecTy, TTI, TLI);
6298       InstructionCost VecCallCost =
6299           std::min(VecCallCosts.first, VecCallCosts.second);
6300 
6301       LLVM_DEBUG(dbgs() << "SLP: Call cost " << VecCallCost - ScalarCallCost
6302                         << " (" << VecCallCost << "-" << ScalarCallCost << ")"
6303                         << " for " << *CI << "\n");
6304 
6305       return CommonCost + VecCallCost - ScalarCallCost;
6306     }
6307     case Instruction::ShuffleVector: {
6308       assert(E->isAltShuffle() &&
6309              ((Instruction::isBinaryOp(E->getOpcode()) &&
6310                Instruction::isBinaryOp(E->getAltOpcode())) ||
6311               (Instruction::isCast(E->getOpcode()) &&
6312                Instruction::isCast(E->getAltOpcode())) ||
6313               (isa<CmpInst>(VL0) && isa<CmpInst>(E->getAltOp()))) &&
6314              "Invalid Shuffle Vector Operand");
6315       InstructionCost ScalarCost = 0;
6316       if (NeedToShuffleReuses) {
6317         for (unsigned Idx : E->ReuseShuffleIndices) {
6318           Instruction *I = cast<Instruction>(VL[Idx]);
6319           CommonCost -= TTI->getInstructionCost(I, CostKind);
6320         }
6321         for (Value *V : VL) {
6322           Instruction *I = cast<Instruction>(V);
6323           CommonCost += TTI->getInstructionCost(I, CostKind);
6324         }
6325       }
6326       for (Value *V : VL) {
6327         Instruction *I = cast<Instruction>(V);
6328         assert(E->isOpcodeOrAlt(I) && "Unexpected main/alternate opcode");
6329         ScalarCost += TTI->getInstructionCost(I, CostKind);
6330       }
6331       // VecCost is equal to sum of the cost of creating 2 vectors
6332       // and the cost of creating shuffle.
6333       InstructionCost VecCost = 0;
6334       // Try to find the previous shuffle node with the same operands and same
6335       // main/alternate ops.
6336       auto &&TryFindNodeWithEqualOperands = [this, E]() {
6337         for (const std::unique_ptr<TreeEntry> &TE : VectorizableTree) {
6338           if (TE.get() == E)
6339             break;
6340           if (TE->isAltShuffle() &&
6341               ((TE->getOpcode() == E->getOpcode() &&
6342                 TE->getAltOpcode() == E->getAltOpcode()) ||
6343                (TE->getOpcode() == E->getAltOpcode() &&
6344                 TE->getAltOpcode() == E->getOpcode())) &&
6345               TE->hasEqualOperands(*E))
6346             return true;
6347         }
6348         return false;
6349       };
6350       if (TryFindNodeWithEqualOperands()) {
6351         LLVM_DEBUG({
6352           dbgs() << "SLP: diamond match for alternate node found.\n";
6353           E->dump();
6354         });
6355         // No need to add new vector costs here since we're going to reuse
6356         // same main/alternate vector ops, just do different shuffling.
6357       } else if (Instruction::isBinaryOp(E->getOpcode())) {
6358         VecCost = TTI->getArithmeticInstrCost(E->getOpcode(), VecTy, CostKind);
6359         VecCost += TTI->getArithmeticInstrCost(E->getAltOpcode(), VecTy,
6360                                                CostKind);
6361       } else if (auto *CI0 = dyn_cast<CmpInst>(VL0)) {
6362         VecCost = TTI->getCmpSelInstrCost(E->getOpcode(), ScalarTy,
6363                                           Builder.getInt1Ty(),
6364                                           CI0->getPredicate(), CostKind, VL0);
6365         VecCost += TTI->getCmpSelInstrCost(
6366             E->getOpcode(), ScalarTy, Builder.getInt1Ty(),
6367             cast<CmpInst>(E->getAltOp())->getPredicate(), CostKind,
6368             E->getAltOp());
6369       } else {
6370         Type *Src0SclTy = E->getMainOp()->getOperand(0)->getType();
6371         Type *Src1SclTy = E->getAltOp()->getOperand(0)->getType();
6372         auto *Src0Ty = FixedVectorType::get(Src0SclTy, VL.size());
6373         auto *Src1Ty = FixedVectorType::get(Src1SclTy, VL.size());
6374         VecCost = TTI->getCastInstrCost(E->getOpcode(), VecTy, Src0Ty,
6375                                         TTI::CastContextHint::None, CostKind);
6376         VecCost += TTI->getCastInstrCost(E->getAltOpcode(), VecTy, Src1Ty,
6377                                          TTI::CastContextHint::None, CostKind);
6378       }
6379 
6380       if (E->ReuseShuffleIndices.empty()) {
6381         CommonCost =
6382             TTI->getShuffleCost(TargetTransformInfo::SK_Select, FinalVecTy);
6383       } else {
6384         SmallVector<int> Mask;
6385         buildShuffleEntryMask(
6386             E->Scalars, E->ReorderIndices, E->ReuseShuffleIndices,
6387             [E](Instruction *I) {
6388               assert(E->isOpcodeOrAlt(I) && "Unexpected main/alternate opcode");
6389               return I->getOpcode() == E->getAltOpcode();
6390             },
6391             Mask);
6392         CommonCost = TTI->getShuffleCost(TargetTransformInfo::SK_PermuteTwoSrc,
6393                                          FinalVecTy, Mask);
6394       }
6395       LLVM_DEBUG(dumpTreeCosts(E, CommonCost, VecCost, ScalarCost));
6396       return CommonCost + VecCost - ScalarCost;
6397     }
6398     default:
6399       llvm_unreachable("Unknown instruction");
6400   }
6401 }
6402 
6403 bool BoUpSLP::isFullyVectorizableTinyTree(bool ForReduction) const {
6404   LLVM_DEBUG(dbgs() << "SLP: Check whether the tree with height "
6405                     << VectorizableTree.size() << " is fully vectorizable .\n");
6406 
6407   auto &&AreVectorizableGathers = [this](const TreeEntry *TE, unsigned Limit) {
6408     SmallVector<int> Mask;
6409     return TE->State == TreeEntry::NeedToGather &&
6410            !any_of(TE->Scalars,
6411                    [this](Value *V) { return EphValues.contains(V); }) &&
6412            (allConstant(TE->Scalars) || isSplat(TE->Scalars) ||
6413             TE->Scalars.size() < Limit ||
6414             ((TE->getOpcode() == Instruction::ExtractElement ||
6415               all_of(TE->Scalars,
6416                      [](Value *V) {
6417                        return isa<ExtractElementInst, UndefValue>(V);
6418                      })) &&
6419              isFixedVectorShuffle(TE->Scalars, Mask)) ||
6420             (TE->State == TreeEntry::NeedToGather &&
6421              TE->getOpcode() == Instruction::Load && !TE->isAltShuffle()));
6422   };
6423 
6424   // We only handle trees of heights 1 and 2.
6425   if (VectorizableTree.size() == 1 &&
6426       (VectorizableTree[0]->State == TreeEntry::Vectorize ||
6427        (ForReduction &&
6428         AreVectorizableGathers(VectorizableTree[0].get(),
6429                                VectorizableTree[0]->Scalars.size()) &&
6430         VectorizableTree[0]->getVectorFactor() > 2)))
6431     return true;
6432 
6433   if (VectorizableTree.size() != 2)
6434     return false;
6435 
6436   // Handle splat and all-constants stores. Also try to vectorize tiny trees
6437   // with the second gather nodes if they have less scalar operands rather than
6438   // the initial tree element (may be profitable to shuffle the second gather)
6439   // or they are extractelements, which form shuffle.
6440   SmallVector<int> Mask;
6441   if (VectorizableTree[0]->State == TreeEntry::Vectorize &&
6442       AreVectorizableGathers(VectorizableTree[1].get(),
6443                              VectorizableTree[0]->Scalars.size()))
6444     return true;
6445 
6446   // Gathering cost would be too much for tiny trees.
6447   if (VectorizableTree[0]->State == TreeEntry::NeedToGather ||
6448       (VectorizableTree[1]->State == TreeEntry::NeedToGather &&
6449        VectorizableTree[0]->State != TreeEntry::ScatterVectorize))
6450     return false;
6451 
6452   return true;
6453 }
6454 
6455 static bool isLoadCombineCandidateImpl(Value *Root, unsigned NumElts,
6456                                        TargetTransformInfo *TTI,
6457                                        bool MustMatchOrInst) {
6458   // Look past the root to find a source value. Arbitrarily follow the
6459   // path through operand 0 of any 'or'. Also, peek through optional
6460   // shift-left-by-multiple-of-8-bits.
6461   Value *ZextLoad = Root;
6462   const APInt *ShAmtC;
6463   bool FoundOr = false;
6464   while (!isa<ConstantExpr>(ZextLoad) &&
6465          (match(ZextLoad, m_Or(m_Value(), m_Value())) ||
6466           (match(ZextLoad, m_Shl(m_Value(), m_APInt(ShAmtC))) &&
6467            ShAmtC->urem(8) == 0))) {
6468     auto *BinOp = cast<BinaryOperator>(ZextLoad);
6469     ZextLoad = BinOp->getOperand(0);
6470     if (BinOp->getOpcode() == Instruction::Or)
6471       FoundOr = true;
6472   }
6473   // Check if the input is an extended load of the required or/shift expression.
6474   Value *Load;
6475   if ((MustMatchOrInst && !FoundOr) || ZextLoad == Root ||
6476       !match(ZextLoad, m_ZExt(m_Value(Load))) || !isa<LoadInst>(Load))
6477     return false;
6478 
6479   // Require that the total load bit width is a legal integer type.
6480   // For example, <8 x i8> --> i64 is a legal integer on a 64-bit target.
6481   // But <16 x i8> --> i128 is not, so the backend probably can't reduce it.
6482   Type *SrcTy = Load->getType();
6483   unsigned LoadBitWidth = SrcTy->getIntegerBitWidth() * NumElts;
6484   if (!TTI->isTypeLegal(IntegerType::get(Root->getContext(), LoadBitWidth)))
6485     return false;
6486 
6487   // Everything matched - assume that we can fold the whole sequence using
6488   // load combining.
6489   LLVM_DEBUG(dbgs() << "SLP: Assume load combining for tree starting at "
6490              << *(cast<Instruction>(Root)) << "\n");
6491 
6492   return true;
6493 }
6494 
6495 bool BoUpSLP::isLoadCombineReductionCandidate(RecurKind RdxKind) const {
6496   if (RdxKind != RecurKind::Or)
6497     return false;
6498 
6499   unsigned NumElts = VectorizableTree[0]->Scalars.size();
6500   Value *FirstReduced = VectorizableTree[0]->Scalars[0];
6501   return isLoadCombineCandidateImpl(FirstReduced, NumElts, TTI,
6502                                     /* MatchOr */ false);
6503 }
6504 
6505 bool BoUpSLP::isLoadCombineCandidate() const {
6506   // Peek through a final sequence of stores and check if all operations are
6507   // likely to be load-combined.
6508   unsigned NumElts = VectorizableTree[0]->Scalars.size();
6509   for (Value *Scalar : VectorizableTree[0]->Scalars) {
6510     Value *X;
6511     if (!match(Scalar, m_Store(m_Value(X), m_Value())) ||
6512         !isLoadCombineCandidateImpl(X, NumElts, TTI, /* MatchOr */ true))
6513       return false;
6514   }
6515   return true;
6516 }
6517 
6518 bool BoUpSLP::isTreeTinyAndNotFullyVectorizable(bool ForReduction) const {
6519   // No need to vectorize inserts of gathered values.
6520   if (VectorizableTree.size() == 2 &&
6521       isa<InsertElementInst>(VectorizableTree[0]->Scalars[0]) &&
6522       VectorizableTree[1]->State == TreeEntry::NeedToGather)
6523     return true;
6524 
6525   // We can vectorize the tree if its size is greater than or equal to the
6526   // minimum size specified by the MinTreeSize command line option.
6527   if (VectorizableTree.size() >= MinTreeSize)
6528     return false;
6529 
6530   // If we have a tiny tree (a tree whose size is less than MinTreeSize), we
6531   // can vectorize it if we can prove it fully vectorizable.
6532   if (isFullyVectorizableTinyTree(ForReduction))
6533     return false;
6534 
6535   assert(VectorizableTree.empty()
6536              ? ExternalUses.empty()
6537              : true && "We shouldn't have any external users");
6538 
6539   // Otherwise, we can't vectorize the tree. It is both tiny and not fully
6540   // vectorizable.
6541   return true;
6542 }
6543 
6544 InstructionCost BoUpSLP::getSpillCost() const {
6545   // Walk from the bottom of the tree to the top, tracking which values are
6546   // live. When we see a call instruction that is not part of our tree,
6547   // query TTI to see if there is a cost to keeping values live over it
6548   // (for example, if spills and fills are required).
6549   unsigned BundleWidth = VectorizableTree.front()->Scalars.size();
6550   InstructionCost Cost = 0;
6551 
6552   SmallPtrSet<Instruction*, 4> LiveValues;
6553   Instruction *PrevInst = nullptr;
6554 
6555   // The entries in VectorizableTree are not necessarily ordered by their
6556   // position in basic blocks. Collect them and order them by dominance so later
6557   // instructions are guaranteed to be visited first. For instructions in
6558   // different basic blocks, we only scan to the beginning of the block, so
6559   // their order does not matter, as long as all instructions in a basic block
6560   // are grouped together. Using dominance ensures a deterministic order.
6561   SmallVector<Instruction *, 16> OrderedScalars;
6562   for (const auto &TEPtr : VectorizableTree) {
6563     Instruction *Inst = dyn_cast<Instruction>(TEPtr->Scalars[0]);
6564     if (!Inst)
6565       continue;
6566     OrderedScalars.push_back(Inst);
6567   }
6568   llvm::sort(OrderedScalars, [&](Instruction *A, Instruction *B) {
6569     auto *NodeA = DT->getNode(A->getParent());
6570     auto *NodeB = DT->getNode(B->getParent());
6571     assert(NodeA && "Should only process reachable instructions");
6572     assert(NodeB && "Should only process reachable instructions");
6573     assert((NodeA == NodeB) == (NodeA->getDFSNumIn() == NodeB->getDFSNumIn()) &&
6574            "Different nodes should have different DFS numbers");
6575     if (NodeA != NodeB)
6576       return NodeA->getDFSNumIn() < NodeB->getDFSNumIn();
6577     return B->comesBefore(A);
6578   });
6579 
6580   for (Instruction *Inst : OrderedScalars) {
6581     if (!PrevInst) {
6582       PrevInst = Inst;
6583       continue;
6584     }
6585 
6586     // Update LiveValues.
6587     LiveValues.erase(PrevInst);
6588     for (auto &J : PrevInst->operands()) {
6589       if (isa<Instruction>(&*J) && getTreeEntry(&*J))
6590         LiveValues.insert(cast<Instruction>(&*J));
6591     }
6592 
6593     LLVM_DEBUG({
6594       dbgs() << "SLP: #LV: " << LiveValues.size();
6595       for (auto *X : LiveValues)
6596         dbgs() << " " << X->getName();
6597       dbgs() << ", Looking at ";
6598       Inst->dump();
6599     });
6600 
6601     // Now find the sequence of instructions between PrevInst and Inst.
6602     unsigned NumCalls = 0;
6603     BasicBlock::reverse_iterator InstIt = ++Inst->getIterator().getReverse(),
6604                                  PrevInstIt =
6605                                      PrevInst->getIterator().getReverse();
6606     while (InstIt != PrevInstIt) {
6607       if (PrevInstIt == PrevInst->getParent()->rend()) {
6608         PrevInstIt = Inst->getParent()->rbegin();
6609         continue;
6610       }
6611 
6612       // Debug information does not impact spill cost.
6613       if ((isa<CallInst>(&*PrevInstIt) &&
6614            !isa<DbgInfoIntrinsic>(&*PrevInstIt)) &&
6615           &*PrevInstIt != PrevInst)
6616         NumCalls++;
6617 
6618       ++PrevInstIt;
6619     }
6620 
6621     if (NumCalls) {
6622       SmallVector<Type*, 4> V;
6623       for (auto *II : LiveValues) {
6624         auto *ScalarTy = II->getType();
6625         if (auto *VectorTy = dyn_cast<FixedVectorType>(ScalarTy))
6626           ScalarTy = VectorTy->getElementType();
6627         V.push_back(FixedVectorType::get(ScalarTy, BundleWidth));
6628       }
6629       Cost += NumCalls * TTI->getCostOfKeepingLiveOverCall(V);
6630     }
6631 
6632     PrevInst = Inst;
6633   }
6634 
6635   return Cost;
6636 }
6637 
6638 /// Check if two insertelement instructions are from the same buildvector.
6639 static bool areTwoInsertFromSameBuildVector(InsertElementInst *VU,
6640                                             InsertElementInst *V) {
6641   // Instructions must be from the same basic blocks.
6642   if (VU->getParent() != V->getParent())
6643     return false;
6644   // Checks if 2 insertelements are from the same buildvector.
6645   if (VU->getType() != V->getType())
6646     return false;
6647   // Multiple used inserts are separate nodes.
6648   if (!VU->hasOneUse() && !V->hasOneUse())
6649     return false;
6650   auto *IE1 = VU;
6651   auto *IE2 = V;
6652   unsigned Idx1 = *getInsertIndex(IE1);
6653   unsigned Idx2 = *getInsertIndex(IE2);
6654   // Go through the vector operand of insertelement instructions trying to find
6655   // either VU as the original vector for IE2 or V as the original vector for
6656   // IE1.
6657   do {
6658     if (IE2 == VU)
6659       return VU->hasOneUse();
6660     if (IE1 == V)
6661       return V->hasOneUse();
6662     if (IE1) {
6663       if ((IE1 != VU && !IE1->hasOneUse()) ||
6664           getInsertIndex(IE1).getValueOr(Idx2) == Idx2)
6665         IE1 = nullptr;
6666       else
6667         IE1 = dyn_cast<InsertElementInst>(IE1->getOperand(0));
6668     }
6669     if (IE2) {
6670       if ((IE2 != V && !IE2->hasOneUse()) ||
6671           getInsertIndex(IE2).getValueOr(Idx1) == Idx1)
6672         IE2 = nullptr;
6673       else
6674         IE2 = dyn_cast<InsertElementInst>(IE2->getOperand(0));
6675     }
6676   } while (IE1 || IE2);
6677   return false;
6678 }
6679 
6680 /// Checks if the \p IE1 instructions is followed by \p IE2 instruction in the
6681 /// buildvector sequence.
6682 static bool isFirstInsertElement(const InsertElementInst *IE1,
6683                                  const InsertElementInst *IE2) {
6684   if (IE1 == IE2)
6685     return false;
6686   const auto *I1 = IE1;
6687   const auto *I2 = IE2;
6688   const InsertElementInst *PrevI1;
6689   const InsertElementInst *PrevI2;
6690   unsigned Idx1 = *getInsertIndex(IE1);
6691   unsigned Idx2 = *getInsertIndex(IE2);
6692   do {
6693     if (I2 == IE1)
6694       return true;
6695     if (I1 == IE2)
6696       return false;
6697     PrevI1 = I1;
6698     PrevI2 = I2;
6699     if (I1 && (I1 == IE1 || I1->hasOneUse()) &&
6700         getInsertIndex(I1).getValueOr(Idx2) != Idx2)
6701       I1 = dyn_cast<InsertElementInst>(I1->getOperand(0));
6702     if (I2 && ((I2 == IE2 || I2->hasOneUse())) &&
6703         getInsertIndex(I2).getValueOr(Idx1) != Idx1)
6704       I2 = dyn_cast<InsertElementInst>(I2->getOperand(0));
6705   } while ((I1 && PrevI1 != I1) || (I2 && PrevI2 != I2));
6706   llvm_unreachable("Two different buildvectors not expected.");
6707 }
6708 
6709 namespace {
6710 /// Returns incoming Value *, if the requested type is Value * too, or a default
6711 /// value, otherwise.
6712 struct ValueSelect {
6713   template <typename U>
6714   static typename std::enable_if<std::is_same<Value *, U>::value, Value *>::type
6715   get(Value *V) {
6716     return V;
6717   }
6718   template <typename U>
6719   static typename std::enable_if<!std::is_same<Value *, U>::value, U>::type
6720   get(Value *) {
6721     return U();
6722   }
6723 };
6724 } // namespace
6725 
6726 /// Does the analysis of the provided shuffle masks and performs the requested
6727 /// actions on the vectors with the given shuffle masks. It tries to do it in
6728 /// several steps.
6729 /// 1. If the Base vector is not undef vector, resizing the very first mask to
6730 /// have common VF and perform action for 2 input vectors (including non-undef
6731 /// Base). Other shuffle masks are combined with the resulting after the 1 stage
6732 /// and processed as a shuffle of 2 elements.
6733 /// 2. If the Base is undef vector and have only 1 shuffle mask, perform the
6734 /// action only for 1 vector with the given mask, if it is not the identity
6735 /// mask.
6736 /// 3. If > 2 masks are used, perform the remaining shuffle actions for 2
6737 /// vectors, combing the masks properly between the steps.
6738 template <typename T>
6739 static T *performExtractsShuffleAction(
6740     MutableArrayRef<std::pair<T *, SmallVector<int>>> ShuffleMask, Value *Base,
6741     function_ref<unsigned(T *)> GetVF,
6742     function_ref<std::pair<T *, bool>(T *, ArrayRef<int>)> ResizeAction,
6743     function_ref<T *(ArrayRef<int>, ArrayRef<T *>)> Action) {
6744   assert(!ShuffleMask.empty() && "Empty list of shuffles for inserts.");
6745   SmallVector<int> Mask(ShuffleMask.begin()->second);
6746   auto VMIt = std::next(ShuffleMask.begin());
6747   T *Prev = nullptr;
6748   bool IsBaseNotUndef = !isUndefVector(Base);
6749   if (IsBaseNotUndef) {
6750     // Base is not undef, need to combine it with the next subvectors.
6751     std::pair<T *, bool> Res = ResizeAction(ShuffleMask.begin()->first, Mask);
6752     for (unsigned Idx = 0, VF = Mask.size(); Idx < VF; ++Idx) {
6753       if (Mask[Idx] == UndefMaskElem)
6754         Mask[Idx] = Idx;
6755       else
6756         Mask[Idx] = (Res.second ? Idx : Mask[Idx]) + VF;
6757     }
6758     auto *V = ValueSelect::get<T *>(Base);
6759     (void)V;
6760     assert((!V || GetVF(V) == Mask.size()) &&
6761            "Expected base vector of VF number of elements.");
6762     Prev = Action(Mask, {nullptr, Res.first});
6763   } else if (ShuffleMask.size() == 1) {
6764     // Base is undef and only 1 vector is shuffled - perform the action only for
6765     // single vector, if the mask is not the identity mask.
6766     std::pair<T *, bool> Res = ResizeAction(ShuffleMask.begin()->first, Mask);
6767     if (Res.second)
6768       // Identity mask is found.
6769       Prev = Res.first;
6770     else
6771       Prev = Action(Mask, {ShuffleMask.begin()->first});
6772   } else {
6773     // Base is undef and at least 2 input vectors shuffled - perform 2 vectors
6774     // shuffles step by step, combining shuffle between the steps.
6775     unsigned Vec1VF = GetVF(ShuffleMask.begin()->first);
6776     unsigned Vec2VF = GetVF(VMIt->first);
6777     if (Vec1VF == Vec2VF) {
6778       // No need to resize the input vectors since they are of the same size, we
6779       // can shuffle them directly.
6780       ArrayRef<int> SecMask = VMIt->second;
6781       for (unsigned I = 0, VF = Mask.size(); I < VF; ++I) {
6782         if (SecMask[I] != UndefMaskElem) {
6783           assert(Mask[I] == UndefMaskElem && "Multiple uses of scalars.");
6784           Mask[I] = SecMask[I] + Vec1VF;
6785         }
6786       }
6787       Prev = Action(Mask, {ShuffleMask.begin()->first, VMIt->first});
6788     } else {
6789       // Vectors of different sizes - resize and reshuffle.
6790       std::pair<T *, bool> Res1 =
6791           ResizeAction(ShuffleMask.begin()->first, Mask);
6792       std::pair<T *, bool> Res2 = ResizeAction(VMIt->first, VMIt->second);
6793       ArrayRef<int> SecMask = VMIt->second;
6794       for (unsigned I = 0, VF = Mask.size(); I < VF; ++I) {
6795         if (Mask[I] != UndefMaskElem) {
6796           assert(SecMask[I] == UndefMaskElem && "Multiple uses of scalars.");
6797           if (Res1.second)
6798             Mask[I] = I;
6799         } else if (SecMask[I] != UndefMaskElem) {
6800           assert(Mask[I] == UndefMaskElem && "Multiple uses of scalars.");
6801           Mask[I] = (Res2.second ? I : SecMask[I]) + VF;
6802         }
6803       }
6804       Prev = Action(Mask, {Res1.first, Res2.first});
6805     }
6806     VMIt = std::next(VMIt);
6807   }
6808   // Perform requested actions for the remaining masks/vectors.
6809   for (auto E = ShuffleMask.end(); VMIt != E; ++VMIt) {
6810     // Shuffle other input vectors, if any.
6811     std::pair<T *, bool> Res = ResizeAction(VMIt->first, VMIt->second);
6812     ArrayRef<int> SecMask = VMIt->second;
6813     for (unsigned I = 0, VF = Mask.size(); I < VF; ++I) {
6814       if (SecMask[I] != UndefMaskElem) {
6815         assert((Mask[I] == UndefMaskElem || IsBaseNotUndef) &&
6816                "Multiple uses of scalars.");
6817         Mask[I] = (Res.second ? I : SecMask[I]) + VF;
6818       } else if (Mask[I] != UndefMaskElem) {
6819         Mask[I] = I;
6820       }
6821     }
6822     Prev = Action(Mask, {Prev, Res.first});
6823   }
6824   return Prev;
6825 }
6826 
6827 InstructionCost BoUpSLP::getTreeCost(ArrayRef<Value *> VectorizedVals) {
6828   InstructionCost Cost = 0;
6829   LLVM_DEBUG(dbgs() << "SLP: Calculating cost for tree of size "
6830                     << VectorizableTree.size() << ".\n");
6831 
6832   unsigned BundleWidth = VectorizableTree[0]->Scalars.size();
6833 
6834   for (unsigned I = 0, E = VectorizableTree.size(); I < E; ++I) {
6835     TreeEntry &TE = *VectorizableTree[I];
6836 
6837     InstructionCost C = getEntryCost(&TE, VectorizedVals);
6838     Cost += C;
6839     LLVM_DEBUG(dbgs() << "SLP: Adding cost " << C
6840                       << " for bundle that starts with " << *TE.Scalars[0]
6841                       << ".\n"
6842                       << "SLP: Current total cost = " << Cost << "\n");
6843   }
6844 
6845   SmallPtrSet<Value *, 16> ExtractCostCalculated;
6846   InstructionCost ExtractCost = 0;
6847   SmallVector<MapVector<const TreeEntry *, SmallVector<int>>> ShuffleMasks;
6848   SmallVector<std::pair<Value *, const TreeEntry *>> FirstUsers;
6849   SmallVector<APInt> DemandedElts;
6850   for (ExternalUser &EU : ExternalUses) {
6851     // We only add extract cost once for the same scalar.
6852     if (!isa_and_nonnull<InsertElementInst>(EU.User) &&
6853         !ExtractCostCalculated.insert(EU.Scalar).second)
6854       continue;
6855 
6856     // Uses by ephemeral values are free (because the ephemeral value will be
6857     // removed prior to code generation, and so the extraction will be
6858     // removed as well).
6859     if (EphValues.count(EU.User))
6860       continue;
6861 
6862     // No extract cost for vector "scalar"
6863     if (isa<FixedVectorType>(EU.Scalar->getType()))
6864       continue;
6865 
6866     // Already counted the cost for external uses when tried to adjust the cost
6867     // for extractelements, no need to add it again.
6868     if (isa<ExtractElementInst>(EU.Scalar))
6869       continue;
6870 
6871     // If found user is an insertelement, do not calculate extract cost but try
6872     // to detect it as a final shuffled/identity match.
6873     if (auto *VU = dyn_cast_or_null<InsertElementInst>(EU.User)) {
6874       if (auto *FTy = dyn_cast<FixedVectorType>(VU->getType())) {
6875         Optional<unsigned> InsertIdx = getInsertIndex(VU);
6876         if (InsertIdx) {
6877           const TreeEntry *ScalarTE = getTreeEntry(EU.Scalar);
6878           auto *It =
6879               find_if(FirstUsers,
6880                       [VU](const std::pair<Value *, const TreeEntry *> &Pair) {
6881                         return areTwoInsertFromSameBuildVector(
6882                             VU, cast<InsertElementInst>(Pair.first));
6883                       });
6884           int VecId = -1;
6885           if (It == FirstUsers.end()) {
6886             (void)ShuffleMasks.emplace_back();
6887             SmallVectorImpl<int> &Mask = ShuffleMasks.back()[ScalarTE];
6888             if (Mask.empty())
6889               Mask.assign(FTy->getNumElements(), UndefMaskElem);
6890             // Find the insertvector, vectorized in tree, if any.
6891             Value *Base = VU;
6892             while (auto *IEBase = dyn_cast<InsertElementInst>(Base)) {
6893               if (IEBase != EU.User &&
6894                   (!IEBase->hasOneUse() ||
6895                    getInsertIndex(IEBase).getValueOr(*InsertIdx) == *InsertIdx))
6896                 break;
6897               // Build the mask for the vectorized insertelement instructions.
6898               if (const TreeEntry *E = getTreeEntry(IEBase)) {
6899                 VU = IEBase;
6900                 do {
6901                   IEBase = cast<InsertElementInst>(Base);
6902                   int Idx = *getInsertIndex(IEBase);
6903                   assert(Mask[Idx] == UndefMaskElem &&
6904                          "InsertElementInstruction used already.");
6905                   Mask[Idx] = Idx;
6906                   Base = IEBase->getOperand(0);
6907                 } while (E == getTreeEntry(Base));
6908                 break;
6909               }
6910               Base = cast<InsertElementInst>(Base)->getOperand(0);
6911             }
6912             FirstUsers.emplace_back(VU, ScalarTE);
6913             DemandedElts.push_back(APInt::getZero(FTy->getNumElements()));
6914             VecId = FirstUsers.size() - 1;
6915           } else {
6916             if (isFirstInsertElement(VU, cast<InsertElementInst>(It->first)))
6917               It->first = VU;
6918             VecId = std::distance(FirstUsers.begin(), It);
6919           }
6920           int InIdx = *InsertIdx;
6921           SmallVectorImpl<int> &Mask = ShuffleMasks[VecId][ScalarTE];
6922           if (Mask.empty())
6923             Mask.assign(FTy->getNumElements(), UndefMaskElem);
6924           Mask[InIdx] = EU.Lane;
6925           DemandedElts[VecId].setBit(InIdx);
6926           continue;
6927         }
6928       }
6929     }
6930 
6931     // If we plan to rewrite the tree in a smaller type, we will need to sign
6932     // extend the extracted value back to the original type. Here, we account
6933     // for the extract and the added cost of the sign extend if needed.
6934     auto *VecTy = FixedVectorType::get(EU.Scalar->getType(), BundleWidth);
6935     auto *ScalarRoot = VectorizableTree[0]->Scalars[0];
6936     if (MinBWs.count(ScalarRoot)) {
6937       auto *MinTy = IntegerType::get(F->getContext(), MinBWs[ScalarRoot].first);
6938       auto Extend =
6939           MinBWs[ScalarRoot].second ? Instruction::SExt : Instruction::ZExt;
6940       VecTy = FixedVectorType::get(MinTy, BundleWidth);
6941       ExtractCost += TTI->getExtractWithExtendCost(Extend, EU.Scalar->getType(),
6942                                                    VecTy, EU.Lane);
6943     } else {
6944       ExtractCost +=
6945           TTI->getVectorInstrCost(Instruction::ExtractElement, VecTy, EU.Lane);
6946     }
6947   }
6948 
6949   InstructionCost SpillCost = getSpillCost();
6950   Cost += SpillCost + ExtractCost;
6951   auto &&ResizeToVF = [this, &Cost](const TreeEntry *TE, ArrayRef<int> Mask) {
6952     InstructionCost C = 0;
6953     unsigned VF = Mask.size();
6954     unsigned VecVF = TE->getVectorFactor();
6955     if (VF != VecVF &&
6956         (any_of(Mask, [VF](int Idx) { return Idx >= static_cast<int>(VF); }) ||
6957          (all_of(Mask,
6958                  [VF](int Idx) { return Idx < 2 * static_cast<int>(VF); }) &&
6959           !ShuffleVectorInst::isIdentityMask(Mask)))) {
6960       SmallVector<int> OrigMask(VecVF, UndefMaskElem);
6961       std::copy(Mask.begin(), std::next(Mask.begin(), std::min(VF, VecVF)),
6962                 OrigMask.begin());
6963       C = TTI->getShuffleCost(
6964           TTI::SK_PermuteSingleSrc,
6965           FixedVectorType::get(TE->getMainOp()->getType(), VecVF), OrigMask);
6966       LLVM_DEBUG(
6967           dbgs() << "SLP: Adding cost " << C
6968                  << " for final shuffle of insertelement external users.\n";
6969           TE->dump(); dbgs() << "SLP: Current total cost = " << Cost << "\n");
6970       Cost += C;
6971       return std::make_pair(TE, true);
6972     }
6973     return std::make_pair(TE, false);
6974   };
6975   // Calculate the cost of the reshuffled vectors, if any.
6976   for (int I = 0, E = FirstUsers.size(); I < E; ++I) {
6977     Value *Base = cast<Instruction>(FirstUsers[I].first)->getOperand(0);
6978     unsigned VF = ShuffleMasks[I].begin()->second.size();
6979     auto *FTy = FixedVectorType::get(
6980         cast<VectorType>(FirstUsers[I].first->getType())->getElementType(), VF);
6981     auto Vector = ShuffleMasks[I].takeVector();
6982     auto &&EstimateShufflesCost = [this, FTy,
6983                                    &Cost](ArrayRef<int> Mask,
6984                                           ArrayRef<const TreeEntry *> TEs) {
6985       assert((TEs.size() == 1 || TEs.size() == 2) &&
6986              "Expected exactly 1 or 2 tree entries.");
6987       if (TEs.size() == 1) {
6988         int Limit = 2 * Mask.size();
6989         if (!all_of(Mask, [Limit](int Idx) { return Idx < Limit; }) ||
6990             !ShuffleVectorInst::isIdentityMask(Mask)) {
6991           InstructionCost C =
6992               TTI->getShuffleCost(TTI::SK_PermuteSingleSrc, FTy, Mask);
6993           LLVM_DEBUG(dbgs() << "SLP: Adding cost " << C
6994                             << " for final shuffle of insertelement "
6995                                "external users.\n";
6996                      TEs.front()->dump();
6997                      dbgs() << "SLP: Current total cost = " << Cost << "\n");
6998           Cost += C;
6999         }
7000       } else {
7001         InstructionCost C =
7002             TTI->getShuffleCost(TTI::SK_PermuteTwoSrc, FTy, Mask);
7003         LLVM_DEBUG(dbgs() << "SLP: Adding cost " << C
7004                           << " for final shuffle of vector node and external "
7005                              "insertelement users.\n";
7006                    if (TEs.front()) { TEs.front()->dump(); } TEs.back()->dump();
7007                    dbgs() << "SLP: Current total cost = " << Cost << "\n");
7008         Cost += C;
7009       }
7010       return TEs.back();
7011     };
7012     (void)performExtractsShuffleAction<const TreeEntry>(
7013         makeMutableArrayRef(Vector.data(), Vector.size()), Base,
7014         [](const TreeEntry *E) { return E->getVectorFactor(); }, ResizeToVF,
7015         EstimateShufflesCost);
7016     InstructionCost InsertCost = TTI->getScalarizationOverhead(
7017         cast<FixedVectorType>(FirstUsers[I].first->getType()), DemandedElts[I],
7018         /*Insert*/ true, /*Extract*/ false);
7019     Cost -= InsertCost;
7020   }
7021 
7022 #ifndef NDEBUG
7023   SmallString<256> Str;
7024   {
7025     raw_svector_ostream OS(Str);
7026     OS << "SLP: Spill Cost = " << SpillCost << ".\n"
7027        << "SLP: Extract Cost = " << ExtractCost << ".\n"
7028        << "SLP: Total Cost = " << Cost << ".\n";
7029   }
7030   LLVM_DEBUG(dbgs() << Str);
7031   if (ViewSLPTree)
7032     ViewGraph(this, "SLP" + F->getName(), false, Str);
7033 #endif
7034 
7035   return Cost;
7036 }
7037 
7038 Optional<TargetTransformInfo::ShuffleKind>
7039 BoUpSLP::isGatherShuffledEntry(const TreeEntry *TE, SmallVectorImpl<int> &Mask,
7040                                SmallVectorImpl<const TreeEntry *> &Entries) {
7041   // TODO: currently checking only for Scalars in the tree entry, need to count
7042   // reused elements too for better cost estimation.
7043   Mask.assign(TE->Scalars.size(), UndefMaskElem);
7044   Entries.clear();
7045   // Build a lists of values to tree entries.
7046   DenseMap<Value *, SmallPtrSet<const TreeEntry *, 4>> ValueToTEs;
7047   for (const std::unique_ptr<TreeEntry> &EntryPtr : VectorizableTree) {
7048     if (EntryPtr.get() == TE)
7049       break;
7050     if (EntryPtr->State != TreeEntry::NeedToGather)
7051       continue;
7052     for (Value *V : EntryPtr->Scalars)
7053       ValueToTEs.try_emplace(V).first->getSecond().insert(EntryPtr.get());
7054   }
7055   // Find all tree entries used by the gathered values. If no common entries
7056   // found - not a shuffle.
7057   // Here we build a set of tree nodes for each gathered value and trying to
7058   // find the intersection between these sets. If we have at least one common
7059   // tree node for each gathered value - we have just a permutation of the
7060   // single vector. If we have 2 different sets, we're in situation where we
7061   // have a permutation of 2 input vectors.
7062   SmallVector<SmallPtrSet<const TreeEntry *, 4>> UsedTEs;
7063   DenseMap<Value *, int> UsedValuesEntry;
7064   for (Value *V : TE->Scalars) {
7065     if (isa<UndefValue>(V))
7066       continue;
7067     // Build a list of tree entries where V is used.
7068     SmallPtrSet<const TreeEntry *, 4> VToTEs;
7069     auto It = ValueToTEs.find(V);
7070     if (It != ValueToTEs.end())
7071       VToTEs = It->second;
7072     if (const TreeEntry *VTE = getTreeEntry(V))
7073       VToTEs.insert(VTE);
7074     if (VToTEs.empty())
7075       return None;
7076     if (UsedTEs.empty()) {
7077       // The first iteration, just insert the list of nodes to vector.
7078       UsedTEs.push_back(VToTEs);
7079     } else {
7080       // Need to check if there are any previously used tree nodes which use V.
7081       // If there are no such nodes, consider that we have another one input
7082       // vector.
7083       SmallPtrSet<const TreeEntry *, 4> SavedVToTEs(VToTEs);
7084       unsigned Idx = 0;
7085       for (SmallPtrSet<const TreeEntry *, 4> &Set : UsedTEs) {
7086         // Do we have a non-empty intersection of previously listed tree entries
7087         // and tree entries using current V?
7088         set_intersect(VToTEs, Set);
7089         if (!VToTEs.empty()) {
7090           // Yes, write the new subset and continue analysis for the next
7091           // scalar.
7092           Set.swap(VToTEs);
7093           break;
7094         }
7095         VToTEs = SavedVToTEs;
7096         ++Idx;
7097       }
7098       // No non-empty intersection found - need to add a second set of possible
7099       // source vectors.
7100       if (Idx == UsedTEs.size()) {
7101         // If the number of input vectors is greater than 2 - not a permutation,
7102         // fallback to the regular gather.
7103         if (UsedTEs.size() == 2)
7104           return None;
7105         UsedTEs.push_back(SavedVToTEs);
7106         Idx = UsedTEs.size() - 1;
7107       }
7108       UsedValuesEntry.try_emplace(V, Idx);
7109     }
7110   }
7111 
7112   if (UsedTEs.empty()) {
7113     assert(all_of(TE->Scalars, UndefValue::classof) &&
7114            "Expected vector of undefs only.");
7115     return None;
7116   }
7117 
7118   unsigned VF = 0;
7119   if (UsedTEs.size() == 1) {
7120     // Try to find the perfect match in another gather node at first.
7121     auto It = find_if(UsedTEs.front(), [TE](const TreeEntry *EntryPtr) {
7122       return EntryPtr->isSame(TE->Scalars);
7123     });
7124     if (It != UsedTEs.front().end()) {
7125       Entries.push_back(*It);
7126       std::iota(Mask.begin(), Mask.end(), 0);
7127       return TargetTransformInfo::SK_PermuteSingleSrc;
7128     }
7129     // No perfect match, just shuffle, so choose the first tree node.
7130     Entries.push_back(*UsedTEs.front().begin());
7131   } else {
7132     // Try to find nodes with the same vector factor.
7133     assert(UsedTEs.size() == 2 && "Expected at max 2 permuted entries.");
7134     DenseMap<int, const TreeEntry *> VFToTE;
7135     for (const TreeEntry *TE : UsedTEs.front())
7136       VFToTE.try_emplace(TE->getVectorFactor(), TE);
7137     for (const TreeEntry *TE : UsedTEs.back()) {
7138       auto It = VFToTE.find(TE->getVectorFactor());
7139       if (It != VFToTE.end()) {
7140         VF = It->first;
7141         Entries.push_back(It->second);
7142         Entries.push_back(TE);
7143         break;
7144       }
7145     }
7146     // No 2 source vectors with the same vector factor - give up and do regular
7147     // gather.
7148     if (Entries.empty())
7149       return None;
7150   }
7151 
7152   // Build a shuffle mask for better cost estimation and vector emission.
7153   for (int I = 0, E = TE->Scalars.size(); I < E; ++I) {
7154     Value *V = TE->Scalars[I];
7155     if (isa<UndefValue>(V))
7156       continue;
7157     unsigned Idx = UsedValuesEntry.lookup(V);
7158     const TreeEntry *VTE = Entries[Idx];
7159     int FoundLane = VTE->findLaneForValue(V);
7160     Mask[I] = Idx * VF + FoundLane;
7161     // Extra check required by isSingleSourceMaskImpl function (called by
7162     // ShuffleVectorInst::isSingleSourceMask).
7163     if (Mask[I] >= 2 * E)
7164       return None;
7165   }
7166   switch (Entries.size()) {
7167   case 1:
7168     return TargetTransformInfo::SK_PermuteSingleSrc;
7169   case 2:
7170     return TargetTransformInfo::SK_PermuteTwoSrc;
7171   default:
7172     break;
7173   }
7174   return None;
7175 }
7176 
7177 InstructionCost BoUpSLP::getGatherCost(FixedVectorType *Ty,
7178                                        const APInt &ShuffledIndices,
7179                                        bool NeedToShuffle) const {
7180   InstructionCost Cost =
7181       TTI->getScalarizationOverhead(Ty, ~ShuffledIndices, /*Insert*/ true,
7182                                     /*Extract*/ false);
7183   if (NeedToShuffle)
7184     Cost += TTI->getShuffleCost(TargetTransformInfo::SK_PermuteSingleSrc, Ty);
7185   return Cost;
7186 }
7187 
7188 InstructionCost BoUpSLP::getGatherCost(ArrayRef<Value *> VL) const {
7189   // Find the type of the operands in VL.
7190   Type *ScalarTy = VL[0]->getType();
7191   if (StoreInst *SI = dyn_cast<StoreInst>(VL[0]))
7192     ScalarTy = SI->getValueOperand()->getType();
7193   auto *VecTy = FixedVectorType::get(ScalarTy, VL.size());
7194   bool DuplicateNonConst = false;
7195   // Find the cost of inserting/extracting values from the vector.
7196   // Check if the same elements are inserted several times and count them as
7197   // shuffle candidates.
7198   APInt ShuffledElements = APInt::getZero(VL.size());
7199   DenseSet<Value *> UniqueElements;
7200   // Iterate in reverse order to consider insert elements with the high cost.
7201   for (unsigned I = VL.size(); I > 0; --I) {
7202     unsigned Idx = I - 1;
7203     // No need to shuffle duplicates for constants.
7204     if (isConstant(VL[Idx])) {
7205       ShuffledElements.setBit(Idx);
7206       continue;
7207     }
7208     if (!UniqueElements.insert(VL[Idx]).second) {
7209       DuplicateNonConst = true;
7210       ShuffledElements.setBit(Idx);
7211     }
7212   }
7213   return getGatherCost(VecTy, ShuffledElements, DuplicateNonConst);
7214 }
7215 
7216 // Perform operand reordering on the instructions in VL and return the reordered
7217 // operands in Left and Right.
7218 void BoUpSLP::reorderInputsAccordingToOpcode(ArrayRef<Value *> VL,
7219                                              SmallVectorImpl<Value *> &Left,
7220                                              SmallVectorImpl<Value *> &Right,
7221                                              const DataLayout &DL,
7222                                              ScalarEvolution &SE,
7223                                              const BoUpSLP &R) {
7224   if (VL.empty())
7225     return;
7226   VLOperands Ops(VL, DL, SE, R);
7227   // Reorder the operands in place.
7228   Ops.reorder();
7229   Left = Ops.getVL(0);
7230   Right = Ops.getVL(1);
7231 }
7232 
7233 void BoUpSLP::setInsertPointAfterBundle(const TreeEntry *E) {
7234   // Get the basic block this bundle is in. All instructions in the bundle
7235   // should be in this block (except for extractelement-like instructions with
7236   // constant indeces).
7237   auto *Front = E->getMainOp();
7238   auto *BB = Front->getParent();
7239   assert(llvm::all_of(E->Scalars, [=](Value *V) -> bool {
7240     auto *I = cast<Instruction>(V);
7241     return !E->isOpcodeOrAlt(I) || I->getParent() == BB ||
7242            isVectorLikeInstWithConstOps(I);
7243   }));
7244 
7245   auto &&FindLastInst = [E, Front, this, &BB]() {
7246     Instruction *LastInst = Front;
7247     for (Value *V : E->Scalars) {
7248       auto *I = dyn_cast<Instruction>(V);
7249       if (!I)
7250         continue;
7251       if (LastInst->getParent() == I->getParent()) {
7252         if (LastInst->comesBefore(I))
7253           LastInst = I;
7254         continue;
7255       }
7256       assert(isVectorLikeInstWithConstOps(LastInst) &&
7257              isVectorLikeInstWithConstOps(I) &&
7258              "Expected vector-like insts only.");
7259       if (!DT->isReachableFromEntry(LastInst->getParent())) {
7260         LastInst = I;
7261         continue;
7262       }
7263       if (!DT->isReachableFromEntry(I->getParent()))
7264         continue;
7265       auto *NodeA = DT->getNode(LastInst->getParent());
7266       auto *NodeB = DT->getNode(I->getParent());
7267       assert(NodeA && "Should only process reachable instructions");
7268       assert(NodeB && "Should only process reachable instructions");
7269       assert((NodeA == NodeB) ==
7270                  (NodeA->getDFSNumIn() == NodeB->getDFSNumIn()) &&
7271              "Different nodes should have different DFS numbers");
7272       if (NodeA->getDFSNumIn() < NodeB->getDFSNumIn())
7273         LastInst = I;
7274     }
7275     BB = LastInst->getParent();
7276     return LastInst;
7277   };
7278 
7279   auto &&FindFirstInst = [E, Front]() {
7280     Instruction *FirstInst = Front;
7281     for (Value *V : E->Scalars) {
7282       auto *I = dyn_cast<Instruction>(V);
7283       if (!I)
7284         continue;
7285       if (I->comesBefore(FirstInst))
7286         FirstInst = I;
7287     }
7288     return FirstInst;
7289   };
7290 
7291   // Set the insert point to the beginning of the basic block if the entry
7292   // should not be scheduled.
7293   if (E->State != TreeEntry::NeedToGather &&
7294       doesNotNeedToSchedule(E->Scalars)) {
7295     Instruction *InsertInst;
7296     if (all_of(E->Scalars, isUsedOutsideBlock))
7297       InsertInst = FindLastInst();
7298     else
7299       InsertInst = FindFirstInst();
7300     // If the instruction is PHI, set the insert point after all the PHIs.
7301     if (isa<PHINode>(InsertInst))
7302       InsertInst = BB->getFirstNonPHI();
7303     BasicBlock::iterator InsertPt = InsertInst->getIterator();
7304     Builder.SetInsertPoint(BB, InsertPt);
7305     Builder.SetCurrentDebugLocation(Front->getDebugLoc());
7306     return;
7307   }
7308 
7309   // The last instruction in the bundle in program order.
7310   Instruction *LastInst = nullptr;
7311 
7312   // Find the last instruction. The common case should be that BB has been
7313   // scheduled, and the last instruction is VL.back(). So we start with
7314   // VL.back() and iterate over schedule data until we reach the end of the
7315   // bundle. The end of the bundle is marked by null ScheduleData.
7316   if (BlocksSchedules.count(BB)) {
7317     Value *V = E->isOneOf(E->Scalars.back());
7318     if (doesNotNeedToBeScheduled(V))
7319       V = *find_if_not(E->Scalars, doesNotNeedToBeScheduled);
7320     auto *Bundle = BlocksSchedules[BB]->getScheduleData(V);
7321     if (Bundle && Bundle->isPartOfBundle())
7322       for (; Bundle; Bundle = Bundle->NextInBundle)
7323         if (Bundle->OpValue == Bundle->Inst)
7324           LastInst = Bundle->Inst;
7325   }
7326 
7327   // LastInst can still be null at this point if there's either not an entry
7328   // for BB in BlocksSchedules or there's no ScheduleData available for
7329   // VL.back(). This can be the case if buildTree_rec aborts for various
7330   // reasons (e.g., the maximum recursion depth is reached, the maximum region
7331   // size is reached, etc.). ScheduleData is initialized in the scheduling
7332   // "dry-run".
7333   //
7334   // If this happens, we can still find the last instruction by brute force. We
7335   // iterate forwards from Front (inclusive) until we either see all
7336   // instructions in the bundle or reach the end of the block. If Front is the
7337   // last instruction in program order, LastInst will be set to Front, and we
7338   // will visit all the remaining instructions in the block.
7339   //
7340   // One of the reasons we exit early from buildTree_rec is to place an upper
7341   // bound on compile-time. Thus, taking an additional compile-time hit here is
7342   // not ideal. However, this should be exceedingly rare since it requires that
7343   // we both exit early from buildTree_rec and that the bundle be out-of-order
7344   // (causing us to iterate all the way to the end of the block).
7345   if (!LastInst) {
7346     LastInst = FindLastInst();
7347     // If the instruction is PHI, set the insert point after all the PHIs.
7348     if (isa<PHINode>(LastInst))
7349       LastInst = BB->getFirstNonPHI()->getPrevNode();
7350   }
7351   assert(LastInst && "Failed to find last instruction in bundle");
7352 
7353   // Set the insertion point after the last instruction in the bundle. Set the
7354   // debug location to Front.
7355   Builder.SetInsertPoint(BB, std::next(LastInst->getIterator()));
7356   Builder.SetCurrentDebugLocation(Front->getDebugLoc());
7357 }
7358 
7359 Value *BoUpSLP::gather(ArrayRef<Value *> VL) {
7360   // List of instructions/lanes from current block and/or the blocks which are
7361   // part of the current loop. These instructions will be inserted at the end to
7362   // make it possible to optimize loops and hoist invariant instructions out of
7363   // the loops body with better chances for success.
7364   SmallVector<std::pair<Value *, unsigned>, 4> PostponedInsts;
7365   SmallSet<int, 4> PostponedIndices;
7366   Loop *L = LI->getLoopFor(Builder.GetInsertBlock());
7367   auto &&CheckPredecessor = [](BasicBlock *InstBB, BasicBlock *InsertBB) {
7368     SmallPtrSet<BasicBlock *, 4> Visited;
7369     while (InsertBB && InsertBB != InstBB && Visited.insert(InsertBB).second)
7370       InsertBB = InsertBB->getSinglePredecessor();
7371     return InsertBB && InsertBB == InstBB;
7372   };
7373   for (int I = 0, E = VL.size(); I < E; ++I) {
7374     if (auto *Inst = dyn_cast<Instruction>(VL[I]))
7375       if ((CheckPredecessor(Inst->getParent(), Builder.GetInsertBlock()) ||
7376            getTreeEntry(Inst) || (L && (L->contains(Inst)))) &&
7377           PostponedIndices.insert(I).second)
7378         PostponedInsts.emplace_back(Inst, I);
7379   }
7380 
7381   auto &&CreateInsertElement = [this](Value *Vec, Value *V, unsigned Pos) {
7382     Vec = Builder.CreateInsertElement(Vec, V, Builder.getInt32(Pos));
7383     auto *InsElt = dyn_cast<InsertElementInst>(Vec);
7384     if (!InsElt)
7385       return Vec;
7386     GatherShuffleSeq.insert(InsElt);
7387     CSEBlocks.insert(InsElt->getParent());
7388     // Add to our 'need-to-extract' list.
7389     if (TreeEntry *Entry = getTreeEntry(V)) {
7390       // Find which lane we need to extract.
7391       unsigned FoundLane = Entry->findLaneForValue(V);
7392       ExternalUses.emplace_back(V, InsElt, FoundLane);
7393     }
7394     return Vec;
7395   };
7396   Value *Val0 =
7397       isa<StoreInst>(VL[0]) ? cast<StoreInst>(VL[0])->getValueOperand() : VL[0];
7398   FixedVectorType *VecTy = FixedVectorType::get(Val0->getType(), VL.size());
7399   Value *Vec = PoisonValue::get(VecTy);
7400   SmallVector<int> NonConsts;
7401   // Insert constant values at first.
7402   for (int I = 0, E = VL.size(); I < E; ++I) {
7403     if (PostponedIndices.contains(I))
7404       continue;
7405     if (!isConstant(VL[I])) {
7406       NonConsts.push_back(I);
7407       continue;
7408     }
7409     Vec = CreateInsertElement(Vec, VL[I], I);
7410   }
7411   // Insert non-constant values.
7412   for (int I : NonConsts)
7413     Vec = CreateInsertElement(Vec, VL[I], I);
7414   // Append instructions, which are/may be part of the loop, in the end to make
7415   // it possible to hoist non-loop-based instructions.
7416   for (const std::pair<Value *, unsigned> &Pair : PostponedInsts)
7417     Vec = CreateInsertElement(Vec, Pair.first, Pair.second);
7418 
7419   return Vec;
7420 }
7421 
7422 namespace {
7423 /// Merges shuffle masks and emits final shuffle instruction, if required.
7424 class ShuffleInstructionBuilder {
7425   IRBuilderBase &Builder;
7426   const unsigned VF = 0;
7427   bool IsFinalized = false;
7428   SmallVector<int, 4> Mask;
7429   /// Holds all of the instructions that we gathered.
7430   SetVector<Instruction *> &GatherShuffleSeq;
7431   /// A list of blocks that we are going to CSE.
7432   SetVector<BasicBlock *> &CSEBlocks;
7433 
7434 public:
7435   ShuffleInstructionBuilder(IRBuilderBase &Builder, unsigned VF,
7436                             SetVector<Instruction *> &GatherShuffleSeq,
7437                             SetVector<BasicBlock *> &CSEBlocks)
7438       : Builder(Builder), VF(VF), GatherShuffleSeq(GatherShuffleSeq),
7439         CSEBlocks(CSEBlocks) {}
7440 
7441   /// Adds a mask, inverting it before applying.
7442   void addInversedMask(ArrayRef<unsigned> SubMask) {
7443     if (SubMask.empty())
7444       return;
7445     SmallVector<int, 4> NewMask;
7446     inversePermutation(SubMask, NewMask);
7447     addMask(NewMask);
7448   }
7449 
7450   /// Functions adds masks, merging them into  single one.
7451   void addMask(ArrayRef<unsigned> SubMask) {
7452     SmallVector<int, 4> NewMask(SubMask.begin(), SubMask.end());
7453     addMask(NewMask);
7454   }
7455 
7456   void addMask(ArrayRef<int> SubMask) { ::addMask(Mask, SubMask); }
7457 
7458   Value *finalize(Value *V) {
7459     IsFinalized = true;
7460     unsigned ValueVF = cast<FixedVectorType>(V->getType())->getNumElements();
7461     if (VF == ValueVF && Mask.empty())
7462       return V;
7463     SmallVector<int, 4> NormalizedMask(VF, UndefMaskElem);
7464     std::iota(NormalizedMask.begin(), NormalizedMask.end(), 0);
7465     addMask(NormalizedMask);
7466 
7467     if (VF == ValueVF && ShuffleVectorInst::isIdentityMask(Mask))
7468       return V;
7469     Value *Vec = Builder.CreateShuffleVector(V, Mask, "shuffle");
7470     if (auto *I = dyn_cast<Instruction>(Vec)) {
7471       GatherShuffleSeq.insert(I);
7472       CSEBlocks.insert(I->getParent());
7473     }
7474     return Vec;
7475   }
7476 
7477   ~ShuffleInstructionBuilder() {
7478     assert((IsFinalized || Mask.empty()) &&
7479            "Shuffle construction must be finalized.");
7480   }
7481 };
7482 } // namespace
7483 
7484 Value *BoUpSLP::vectorizeTree(ArrayRef<Value *> VL) {
7485   const unsigned VF = VL.size();
7486   InstructionsState S = getSameOpcode(VL);
7487   if (S.getOpcode()) {
7488     if (TreeEntry *E = getTreeEntry(S.OpValue))
7489       if (E->isSame(VL)) {
7490         Value *V = vectorizeTree(E);
7491         if (VF != cast<FixedVectorType>(V->getType())->getNumElements()) {
7492           if (!E->ReuseShuffleIndices.empty()) {
7493             // Reshuffle to get only unique values.
7494             // If some of the scalars are duplicated in the vectorization tree
7495             // entry, we do not vectorize them but instead generate a mask for
7496             // the reuses. But if there are several users of the same entry,
7497             // they may have different vectorization factors. This is especially
7498             // important for PHI nodes. In this case, we need to adapt the
7499             // resulting instruction for the user vectorization factor and have
7500             // to reshuffle it again to take only unique elements of the vector.
7501             // Without this code the function incorrectly returns reduced vector
7502             // instruction with the same elements, not with the unique ones.
7503 
7504             // block:
7505             // %phi = phi <2 x > { .., %entry} {%shuffle, %block}
7506             // %2 = shuffle <2 x > %phi, poison, <4 x > <1, 1, 0, 0>
7507             // ... (use %2)
7508             // %shuffle = shuffle <2 x> %2, poison, <2 x> {2, 0}
7509             // br %block
7510             SmallVector<int> UniqueIdxs(VF, UndefMaskElem);
7511             SmallSet<int, 4> UsedIdxs;
7512             int Pos = 0;
7513             int Sz = VL.size();
7514             for (int Idx : E->ReuseShuffleIndices) {
7515               if (Idx != Sz && Idx != UndefMaskElem &&
7516                   UsedIdxs.insert(Idx).second)
7517                 UniqueIdxs[Idx] = Pos;
7518               ++Pos;
7519             }
7520             assert(VF >= UsedIdxs.size() && "Expected vectorization factor "
7521                                             "less than original vector size.");
7522             UniqueIdxs.append(VF - UsedIdxs.size(), UndefMaskElem);
7523             V = Builder.CreateShuffleVector(V, UniqueIdxs, "shrink.shuffle");
7524           } else {
7525             assert(VF < cast<FixedVectorType>(V->getType())->getNumElements() &&
7526                    "Expected vectorization factor less "
7527                    "than original vector size.");
7528             SmallVector<int> UniformMask(VF, 0);
7529             std::iota(UniformMask.begin(), UniformMask.end(), 0);
7530             V = Builder.CreateShuffleVector(V, UniformMask, "shrink.shuffle");
7531           }
7532           if (auto *I = dyn_cast<Instruction>(V)) {
7533             GatherShuffleSeq.insert(I);
7534             CSEBlocks.insert(I->getParent());
7535           }
7536         }
7537         return V;
7538       }
7539   }
7540 
7541   // Can't vectorize this, so simply build a new vector with each lane
7542   // corresponding to the requested value.
7543   return createBuildVector(VL);
7544 }
7545 Value *BoUpSLP::createBuildVector(ArrayRef<Value *> VL) {
7546   unsigned VF = VL.size();
7547   // Exploit possible reuse of values across lanes.
7548   SmallVector<int> ReuseShuffleIndicies;
7549   SmallVector<Value *> UniqueValues;
7550   if (VL.size() > 2) {
7551     DenseMap<Value *, unsigned> UniquePositions;
7552     unsigned NumValues =
7553         std::distance(VL.begin(), find_if(reverse(VL), [](Value *V) {
7554                                     return !isa<UndefValue>(V);
7555                                   }).base());
7556     VF = std::max<unsigned>(VF, PowerOf2Ceil(NumValues));
7557     int UniqueVals = 0;
7558     for (Value *V : VL.drop_back(VL.size() - VF)) {
7559       if (isa<UndefValue>(V)) {
7560         ReuseShuffleIndicies.emplace_back(UndefMaskElem);
7561         continue;
7562       }
7563       if (isConstant(V)) {
7564         ReuseShuffleIndicies.emplace_back(UniqueValues.size());
7565         UniqueValues.emplace_back(V);
7566         continue;
7567       }
7568       auto Res = UniquePositions.try_emplace(V, UniqueValues.size());
7569       ReuseShuffleIndicies.emplace_back(Res.first->second);
7570       if (Res.second) {
7571         UniqueValues.emplace_back(V);
7572         ++UniqueVals;
7573       }
7574     }
7575     if (UniqueVals == 1 && UniqueValues.size() == 1) {
7576       // Emit pure splat vector.
7577       ReuseShuffleIndicies.append(VF - ReuseShuffleIndicies.size(),
7578                                   UndefMaskElem);
7579     } else if (UniqueValues.size() >= VF - 1 || UniqueValues.size() <= 1) {
7580       if (UniqueValues.empty()) {
7581         assert(all_of(VL, UndefValue::classof) && "Expected list of undefs.");
7582         NumValues = VF;
7583       }
7584       ReuseShuffleIndicies.clear();
7585       UniqueValues.clear();
7586       UniqueValues.append(VL.begin(), std::next(VL.begin(), NumValues));
7587     }
7588     UniqueValues.append(VF - UniqueValues.size(),
7589                         PoisonValue::get(VL[0]->getType()));
7590     VL = UniqueValues;
7591   }
7592 
7593   ShuffleInstructionBuilder ShuffleBuilder(Builder, VF, GatherShuffleSeq,
7594                                            CSEBlocks);
7595   Value *Vec = gather(VL);
7596   if (!ReuseShuffleIndicies.empty()) {
7597     ShuffleBuilder.addMask(ReuseShuffleIndicies);
7598     Vec = ShuffleBuilder.finalize(Vec);
7599   }
7600   return Vec;
7601 }
7602 
7603 Value *BoUpSLP::vectorizeTree(TreeEntry *E) {
7604   IRBuilder<>::InsertPointGuard Guard(Builder);
7605 
7606   if (E->VectorizedValue) {
7607     LLVM_DEBUG(dbgs() << "SLP: Diamond merged for " << *E->Scalars[0] << ".\n");
7608     return E->VectorizedValue;
7609   }
7610 
7611   bool NeedToShuffleReuses = !E->ReuseShuffleIndices.empty();
7612   unsigned VF = E->getVectorFactor();
7613   ShuffleInstructionBuilder ShuffleBuilder(Builder, VF, GatherShuffleSeq,
7614                                            CSEBlocks);
7615   if (E->State == TreeEntry::NeedToGather) {
7616     if (E->getMainOp())
7617       setInsertPointAfterBundle(E);
7618     Value *Vec;
7619     SmallVector<int> Mask;
7620     SmallVector<const TreeEntry *> Entries;
7621     Optional<TargetTransformInfo::ShuffleKind> Shuffle =
7622         isGatherShuffledEntry(E, Mask, Entries);
7623     if (Shuffle.hasValue()) {
7624       assert((Entries.size() == 1 || Entries.size() == 2) &&
7625              "Expected shuffle of 1 or 2 entries.");
7626       Vec = Builder.CreateShuffleVector(Entries.front()->VectorizedValue,
7627                                         Entries.back()->VectorizedValue, Mask);
7628       if (auto *I = dyn_cast<Instruction>(Vec)) {
7629         GatherShuffleSeq.insert(I);
7630         CSEBlocks.insert(I->getParent());
7631       }
7632     } else {
7633       Vec = gather(E->Scalars);
7634     }
7635     if (NeedToShuffleReuses) {
7636       ShuffleBuilder.addMask(E->ReuseShuffleIndices);
7637       Vec = ShuffleBuilder.finalize(Vec);
7638     }
7639     E->VectorizedValue = Vec;
7640     return Vec;
7641   }
7642 
7643   assert((E->State == TreeEntry::Vectorize ||
7644           E->State == TreeEntry::ScatterVectorize) &&
7645          "Unhandled state");
7646   unsigned ShuffleOrOp =
7647       E->isAltShuffle() ? (unsigned)Instruction::ShuffleVector : E->getOpcode();
7648   Instruction *VL0 = E->getMainOp();
7649   Type *ScalarTy = VL0->getType();
7650   if (auto *Store = dyn_cast<StoreInst>(VL0))
7651     ScalarTy = Store->getValueOperand()->getType();
7652   else if (auto *IE = dyn_cast<InsertElementInst>(VL0))
7653     ScalarTy = IE->getOperand(1)->getType();
7654   auto *VecTy = FixedVectorType::get(ScalarTy, E->Scalars.size());
7655   switch (ShuffleOrOp) {
7656     case Instruction::PHI: {
7657       assert(
7658           (E->ReorderIndices.empty() || E != VectorizableTree.front().get()) &&
7659           "PHI reordering is free.");
7660       auto *PH = cast<PHINode>(VL0);
7661       Builder.SetInsertPoint(PH->getParent()->getFirstNonPHI());
7662       Builder.SetCurrentDebugLocation(PH->getDebugLoc());
7663       PHINode *NewPhi = Builder.CreatePHI(VecTy, PH->getNumIncomingValues());
7664       Value *V = NewPhi;
7665 
7666       // Adjust insertion point once all PHI's have been generated.
7667       Builder.SetInsertPoint(&*PH->getParent()->getFirstInsertionPt());
7668       Builder.SetCurrentDebugLocation(PH->getDebugLoc());
7669 
7670       ShuffleBuilder.addInversedMask(E->ReorderIndices);
7671       ShuffleBuilder.addMask(E->ReuseShuffleIndices);
7672       V = ShuffleBuilder.finalize(V);
7673 
7674       E->VectorizedValue = V;
7675 
7676       // PHINodes may have multiple entries from the same block. We want to
7677       // visit every block once.
7678       SmallPtrSet<BasicBlock*, 4> VisitedBBs;
7679 
7680       for (unsigned i = 0, e = PH->getNumIncomingValues(); i < e; ++i) {
7681         ValueList Operands;
7682         BasicBlock *IBB = PH->getIncomingBlock(i);
7683 
7684         if (!VisitedBBs.insert(IBB).second) {
7685           NewPhi->addIncoming(NewPhi->getIncomingValueForBlock(IBB), IBB);
7686           continue;
7687         }
7688 
7689         Builder.SetInsertPoint(IBB->getTerminator());
7690         Builder.SetCurrentDebugLocation(PH->getDebugLoc());
7691         Value *Vec = vectorizeTree(E->getOperand(i));
7692         NewPhi->addIncoming(Vec, IBB);
7693       }
7694 
7695       assert(NewPhi->getNumIncomingValues() == PH->getNumIncomingValues() &&
7696              "Invalid number of incoming values");
7697       return V;
7698     }
7699 
7700     case Instruction::ExtractElement: {
7701       Value *V = E->getSingleOperand(0);
7702       Builder.SetInsertPoint(VL0);
7703       ShuffleBuilder.addInversedMask(E->ReorderIndices);
7704       ShuffleBuilder.addMask(E->ReuseShuffleIndices);
7705       V = ShuffleBuilder.finalize(V);
7706       E->VectorizedValue = V;
7707       return V;
7708     }
7709     case Instruction::ExtractValue: {
7710       auto *LI = cast<LoadInst>(E->getSingleOperand(0));
7711       Builder.SetInsertPoint(LI);
7712       auto *PtrTy = PointerType::get(VecTy, LI->getPointerAddressSpace());
7713       Value *Ptr = Builder.CreateBitCast(LI->getOperand(0), PtrTy);
7714       LoadInst *V = Builder.CreateAlignedLoad(VecTy, Ptr, LI->getAlign());
7715       Value *NewV = propagateMetadata(V, E->Scalars);
7716       ShuffleBuilder.addInversedMask(E->ReorderIndices);
7717       ShuffleBuilder.addMask(E->ReuseShuffleIndices);
7718       NewV = ShuffleBuilder.finalize(NewV);
7719       E->VectorizedValue = NewV;
7720       return NewV;
7721     }
7722     case Instruction::InsertElement: {
7723       assert(E->ReuseShuffleIndices.empty() && "All inserts should be unique");
7724       Builder.SetInsertPoint(cast<Instruction>(E->Scalars.back()));
7725       Value *V = vectorizeTree(E->getOperand(1));
7726 
7727       // Create InsertVector shuffle if necessary
7728       auto *FirstInsert = cast<Instruction>(*find_if(E->Scalars, [E](Value *V) {
7729         return !is_contained(E->Scalars, cast<Instruction>(V)->getOperand(0));
7730       }));
7731       const unsigned NumElts =
7732           cast<FixedVectorType>(FirstInsert->getType())->getNumElements();
7733       const unsigned NumScalars = E->Scalars.size();
7734 
7735       unsigned Offset = *getInsertIndex(VL0);
7736       assert(Offset < NumElts && "Failed to find vector index offset");
7737 
7738       // Create shuffle to resize vector
7739       SmallVector<int> Mask;
7740       if (!E->ReorderIndices.empty()) {
7741         inversePermutation(E->ReorderIndices, Mask);
7742         Mask.append(NumElts - NumScalars, UndefMaskElem);
7743       } else {
7744         Mask.assign(NumElts, UndefMaskElem);
7745         std::iota(Mask.begin(), std::next(Mask.begin(), NumScalars), 0);
7746       }
7747       // Create InsertVector shuffle if necessary
7748       bool IsIdentity = true;
7749       SmallVector<int> PrevMask(NumElts, UndefMaskElem);
7750       Mask.swap(PrevMask);
7751       for (unsigned I = 0; I < NumScalars; ++I) {
7752         Value *Scalar = E->Scalars[PrevMask[I]];
7753         unsigned InsertIdx = *getInsertIndex(Scalar);
7754         IsIdentity &= InsertIdx - Offset == I;
7755         Mask[InsertIdx - Offset] = I;
7756       }
7757       if (!IsIdentity || NumElts != NumScalars) {
7758         V = Builder.CreateShuffleVector(V, Mask);
7759         if (auto *I = dyn_cast<Instruction>(V)) {
7760           GatherShuffleSeq.insert(I);
7761           CSEBlocks.insert(I->getParent());
7762         }
7763       }
7764 
7765       if ((!IsIdentity || Offset != 0 ||
7766            !isUndefVector(FirstInsert->getOperand(0))) &&
7767           NumElts != NumScalars) {
7768         SmallVector<int> InsertMask(NumElts);
7769         std::iota(InsertMask.begin(), InsertMask.end(), 0);
7770         for (unsigned I = 0; I < NumElts; I++) {
7771           if (Mask[I] != UndefMaskElem)
7772             InsertMask[Offset + I] = NumElts + I;
7773         }
7774 
7775         V = Builder.CreateShuffleVector(
7776             FirstInsert->getOperand(0), V, InsertMask,
7777             cast<Instruction>(E->Scalars.back())->getName());
7778         if (auto *I = dyn_cast<Instruction>(V)) {
7779           GatherShuffleSeq.insert(I);
7780           CSEBlocks.insert(I->getParent());
7781         }
7782       }
7783 
7784       ++NumVectorInstructions;
7785       E->VectorizedValue = V;
7786       return V;
7787     }
7788     case Instruction::ZExt:
7789     case Instruction::SExt:
7790     case Instruction::FPToUI:
7791     case Instruction::FPToSI:
7792     case Instruction::FPExt:
7793     case Instruction::PtrToInt:
7794     case Instruction::IntToPtr:
7795     case Instruction::SIToFP:
7796     case Instruction::UIToFP:
7797     case Instruction::Trunc:
7798     case Instruction::FPTrunc:
7799     case Instruction::BitCast: {
7800       setInsertPointAfterBundle(E);
7801 
7802       Value *InVec = vectorizeTree(E->getOperand(0));
7803 
7804       if (E->VectorizedValue) {
7805         LLVM_DEBUG(dbgs() << "SLP: Diamond merged for " << *VL0 << ".\n");
7806         return E->VectorizedValue;
7807       }
7808 
7809       auto *CI = cast<CastInst>(VL0);
7810       Value *V = Builder.CreateCast(CI->getOpcode(), InVec, VecTy);
7811       ShuffleBuilder.addInversedMask(E->ReorderIndices);
7812       ShuffleBuilder.addMask(E->ReuseShuffleIndices);
7813       V = ShuffleBuilder.finalize(V);
7814 
7815       E->VectorizedValue = V;
7816       ++NumVectorInstructions;
7817       return V;
7818     }
7819     case Instruction::FCmp:
7820     case Instruction::ICmp: {
7821       setInsertPointAfterBundle(E);
7822 
7823       Value *L = vectorizeTree(E->getOperand(0));
7824       Value *R = vectorizeTree(E->getOperand(1));
7825 
7826       if (E->VectorizedValue) {
7827         LLVM_DEBUG(dbgs() << "SLP: Diamond merged for " << *VL0 << ".\n");
7828         return E->VectorizedValue;
7829       }
7830 
7831       CmpInst::Predicate P0 = cast<CmpInst>(VL0)->getPredicate();
7832       Value *V = Builder.CreateCmp(P0, L, R);
7833       propagateIRFlags(V, E->Scalars, VL0);
7834       ShuffleBuilder.addInversedMask(E->ReorderIndices);
7835       ShuffleBuilder.addMask(E->ReuseShuffleIndices);
7836       V = ShuffleBuilder.finalize(V);
7837 
7838       E->VectorizedValue = V;
7839       ++NumVectorInstructions;
7840       return V;
7841     }
7842     case Instruction::Select: {
7843       setInsertPointAfterBundle(E);
7844 
7845       Value *Cond = vectorizeTree(E->getOperand(0));
7846       Value *True = vectorizeTree(E->getOperand(1));
7847       Value *False = vectorizeTree(E->getOperand(2));
7848 
7849       if (E->VectorizedValue) {
7850         LLVM_DEBUG(dbgs() << "SLP: Diamond merged for " << *VL0 << ".\n");
7851         return E->VectorizedValue;
7852       }
7853 
7854       Value *V = Builder.CreateSelect(Cond, True, False);
7855       ShuffleBuilder.addInversedMask(E->ReorderIndices);
7856       ShuffleBuilder.addMask(E->ReuseShuffleIndices);
7857       V = ShuffleBuilder.finalize(V);
7858 
7859       E->VectorizedValue = V;
7860       ++NumVectorInstructions;
7861       return V;
7862     }
7863     case Instruction::FNeg: {
7864       setInsertPointAfterBundle(E);
7865 
7866       Value *Op = vectorizeTree(E->getOperand(0));
7867 
7868       if (E->VectorizedValue) {
7869         LLVM_DEBUG(dbgs() << "SLP: Diamond merged for " << *VL0 << ".\n");
7870         return E->VectorizedValue;
7871       }
7872 
7873       Value *V = Builder.CreateUnOp(
7874           static_cast<Instruction::UnaryOps>(E->getOpcode()), Op);
7875       propagateIRFlags(V, E->Scalars, VL0);
7876       if (auto *I = dyn_cast<Instruction>(V))
7877         V = propagateMetadata(I, E->Scalars);
7878 
7879       ShuffleBuilder.addInversedMask(E->ReorderIndices);
7880       ShuffleBuilder.addMask(E->ReuseShuffleIndices);
7881       V = ShuffleBuilder.finalize(V);
7882 
7883       E->VectorizedValue = V;
7884       ++NumVectorInstructions;
7885 
7886       return V;
7887     }
7888     case Instruction::Add:
7889     case Instruction::FAdd:
7890     case Instruction::Sub:
7891     case Instruction::FSub:
7892     case Instruction::Mul:
7893     case Instruction::FMul:
7894     case Instruction::UDiv:
7895     case Instruction::SDiv:
7896     case Instruction::FDiv:
7897     case Instruction::URem:
7898     case Instruction::SRem:
7899     case Instruction::FRem:
7900     case Instruction::Shl:
7901     case Instruction::LShr:
7902     case Instruction::AShr:
7903     case Instruction::And:
7904     case Instruction::Or:
7905     case Instruction::Xor: {
7906       setInsertPointAfterBundle(E);
7907 
7908       Value *LHS = vectorizeTree(E->getOperand(0));
7909       Value *RHS = vectorizeTree(E->getOperand(1));
7910 
7911       if (E->VectorizedValue) {
7912         LLVM_DEBUG(dbgs() << "SLP: Diamond merged for " << *VL0 << ".\n");
7913         return E->VectorizedValue;
7914       }
7915 
7916       Value *V = Builder.CreateBinOp(
7917           static_cast<Instruction::BinaryOps>(E->getOpcode()), LHS,
7918           RHS);
7919       propagateIRFlags(V, E->Scalars, VL0);
7920       if (auto *I = dyn_cast<Instruction>(V))
7921         V = propagateMetadata(I, E->Scalars);
7922 
7923       ShuffleBuilder.addInversedMask(E->ReorderIndices);
7924       ShuffleBuilder.addMask(E->ReuseShuffleIndices);
7925       V = ShuffleBuilder.finalize(V);
7926 
7927       E->VectorizedValue = V;
7928       ++NumVectorInstructions;
7929 
7930       return V;
7931     }
7932     case Instruction::Load: {
7933       // Loads are inserted at the head of the tree because we don't want to
7934       // sink them all the way down past store instructions.
7935       setInsertPointAfterBundle(E);
7936 
7937       LoadInst *LI = cast<LoadInst>(VL0);
7938       Instruction *NewLI;
7939       unsigned AS = LI->getPointerAddressSpace();
7940       Value *PO = LI->getPointerOperand();
7941       if (E->State == TreeEntry::Vectorize) {
7942         Value *VecPtr = Builder.CreateBitCast(PO, VecTy->getPointerTo(AS));
7943         NewLI = Builder.CreateAlignedLoad(VecTy, VecPtr, LI->getAlign());
7944 
7945         // The pointer operand uses an in-tree scalar so we add the new BitCast
7946         // or LoadInst to ExternalUses list to make sure that an extract will
7947         // be generated in the future.
7948         if (TreeEntry *Entry = getTreeEntry(PO)) {
7949           // Find which lane we need to extract.
7950           unsigned FoundLane = Entry->findLaneForValue(PO);
7951           ExternalUses.emplace_back(
7952               PO, PO != VecPtr ? cast<User>(VecPtr) : NewLI, FoundLane);
7953         }
7954       } else {
7955         assert(E->State == TreeEntry::ScatterVectorize && "Unhandled state");
7956         Value *VecPtr = vectorizeTree(E->getOperand(0));
7957         // Use the minimum alignment of the gathered loads.
7958         Align CommonAlignment = LI->getAlign();
7959         for (Value *V : E->Scalars)
7960           CommonAlignment =
7961               commonAlignment(CommonAlignment, cast<LoadInst>(V)->getAlign());
7962         NewLI = Builder.CreateMaskedGather(VecTy, VecPtr, CommonAlignment);
7963       }
7964       Value *V = propagateMetadata(NewLI, E->Scalars);
7965 
7966       ShuffleBuilder.addInversedMask(E->ReorderIndices);
7967       ShuffleBuilder.addMask(E->ReuseShuffleIndices);
7968       V = ShuffleBuilder.finalize(V);
7969       E->VectorizedValue = V;
7970       ++NumVectorInstructions;
7971       return V;
7972     }
7973     case Instruction::Store: {
7974       auto *SI = cast<StoreInst>(VL0);
7975       unsigned AS = SI->getPointerAddressSpace();
7976 
7977       setInsertPointAfterBundle(E);
7978 
7979       Value *VecValue = vectorizeTree(E->getOperand(0));
7980       ShuffleBuilder.addMask(E->ReorderIndices);
7981       VecValue = ShuffleBuilder.finalize(VecValue);
7982 
7983       Value *ScalarPtr = SI->getPointerOperand();
7984       Value *VecPtr = Builder.CreateBitCast(
7985           ScalarPtr, VecValue->getType()->getPointerTo(AS));
7986       StoreInst *ST =
7987           Builder.CreateAlignedStore(VecValue, VecPtr, SI->getAlign());
7988 
7989       // The pointer operand uses an in-tree scalar, so add the new BitCast or
7990       // StoreInst to ExternalUses to make sure that an extract will be
7991       // generated in the future.
7992       if (TreeEntry *Entry = getTreeEntry(ScalarPtr)) {
7993         // Find which lane we need to extract.
7994         unsigned FoundLane = Entry->findLaneForValue(ScalarPtr);
7995         ExternalUses.push_back(ExternalUser(
7996             ScalarPtr, ScalarPtr != VecPtr ? cast<User>(VecPtr) : ST,
7997             FoundLane));
7998       }
7999 
8000       Value *V = propagateMetadata(ST, E->Scalars);
8001 
8002       E->VectorizedValue = V;
8003       ++NumVectorInstructions;
8004       return V;
8005     }
8006     case Instruction::GetElementPtr: {
8007       auto *GEP0 = cast<GetElementPtrInst>(VL0);
8008       setInsertPointAfterBundle(E);
8009 
8010       Value *Op0 = vectorizeTree(E->getOperand(0));
8011 
8012       SmallVector<Value *> OpVecs;
8013       for (int J = 1, N = GEP0->getNumOperands(); J < N; ++J) {
8014         Value *OpVec = vectorizeTree(E->getOperand(J));
8015         OpVecs.push_back(OpVec);
8016       }
8017 
8018       Value *V = Builder.CreateGEP(GEP0->getSourceElementType(), Op0, OpVecs);
8019       if (Instruction *I = dyn_cast<Instruction>(V))
8020         V = propagateMetadata(I, E->Scalars);
8021 
8022       ShuffleBuilder.addInversedMask(E->ReorderIndices);
8023       ShuffleBuilder.addMask(E->ReuseShuffleIndices);
8024       V = ShuffleBuilder.finalize(V);
8025 
8026       E->VectorizedValue = V;
8027       ++NumVectorInstructions;
8028 
8029       return V;
8030     }
8031     case Instruction::Call: {
8032       CallInst *CI = cast<CallInst>(VL0);
8033       setInsertPointAfterBundle(E);
8034 
8035       Intrinsic::ID IID  = Intrinsic::not_intrinsic;
8036       if (Function *FI = CI->getCalledFunction())
8037         IID = FI->getIntrinsicID();
8038 
8039       Intrinsic::ID ID = getVectorIntrinsicIDForCall(CI, TLI);
8040 
8041       auto VecCallCosts = getVectorCallCosts(CI, VecTy, TTI, TLI);
8042       bool UseIntrinsic = ID != Intrinsic::not_intrinsic &&
8043                           VecCallCosts.first <= VecCallCosts.second;
8044 
8045       Value *ScalarArg = nullptr;
8046       std::vector<Value *> OpVecs;
8047       SmallVector<Type *, 2> TysForDecl =
8048           {FixedVectorType::get(CI->getType(), E->Scalars.size())};
8049       for (int j = 0, e = CI->arg_size(); j < e; ++j) {
8050         ValueList OpVL;
8051         // Some intrinsics have scalar arguments. This argument should not be
8052         // vectorized.
8053         if (UseIntrinsic && isVectorIntrinsicWithScalarOpAtArg(IID, j)) {
8054           CallInst *CEI = cast<CallInst>(VL0);
8055           ScalarArg = CEI->getArgOperand(j);
8056           OpVecs.push_back(CEI->getArgOperand(j));
8057           if (isVectorIntrinsicWithOverloadTypeAtArg(IID, j))
8058             TysForDecl.push_back(ScalarArg->getType());
8059           continue;
8060         }
8061 
8062         Value *OpVec = vectorizeTree(E->getOperand(j));
8063         LLVM_DEBUG(dbgs() << "SLP: OpVec[" << j << "]: " << *OpVec << "\n");
8064         OpVecs.push_back(OpVec);
8065         if (isVectorIntrinsicWithOverloadTypeAtArg(IID, j))
8066           TysForDecl.push_back(OpVec->getType());
8067       }
8068 
8069       Function *CF;
8070       if (!UseIntrinsic) {
8071         VFShape Shape =
8072             VFShape::get(*CI, ElementCount::getFixed(static_cast<unsigned>(
8073                                   VecTy->getNumElements())),
8074                          false /*HasGlobalPred*/);
8075         CF = VFDatabase(*CI).getVectorizedFunction(Shape);
8076       } else {
8077         CF = Intrinsic::getDeclaration(F->getParent(), ID, TysForDecl);
8078       }
8079 
8080       SmallVector<OperandBundleDef, 1> OpBundles;
8081       CI->getOperandBundlesAsDefs(OpBundles);
8082       Value *V = Builder.CreateCall(CF, OpVecs, OpBundles);
8083 
8084       // The scalar argument uses an in-tree scalar so we add the new vectorized
8085       // call to ExternalUses list to make sure that an extract will be
8086       // generated in the future.
8087       if (ScalarArg) {
8088         if (TreeEntry *Entry = getTreeEntry(ScalarArg)) {
8089           // Find which lane we need to extract.
8090           unsigned FoundLane = Entry->findLaneForValue(ScalarArg);
8091           ExternalUses.push_back(
8092               ExternalUser(ScalarArg, cast<User>(V), FoundLane));
8093         }
8094       }
8095 
8096       propagateIRFlags(V, E->Scalars, VL0);
8097       ShuffleBuilder.addInversedMask(E->ReorderIndices);
8098       ShuffleBuilder.addMask(E->ReuseShuffleIndices);
8099       V = ShuffleBuilder.finalize(V);
8100 
8101       E->VectorizedValue = V;
8102       ++NumVectorInstructions;
8103       return V;
8104     }
8105     case Instruction::ShuffleVector: {
8106       assert(E->isAltShuffle() &&
8107              ((Instruction::isBinaryOp(E->getOpcode()) &&
8108                Instruction::isBinaryOp(E->getAltOpcode())) ||
8109               (Instruction::isCast(E->getOpcode()) &&
8110                Instruction::isCast(E->getAltOpcode())) ||
8111               (isa<CmpInst>(VL0) && isa<CmpInst>(E->getAltOp()))) &&
8112              "Invalid Shuffle Vector Operand");
8113 
8114       Value *LHS = nullptr, *RHS = nullptr;
8115       if (Instruction::isBinaryOp(E->getOpcode()) || isa<CmpInst>(VL0)) {
8116         setInsertPointAfterBundle(E);
8117         LHS = vectorizeTree(E->getOperand(0));
8118         RHS = vectorizeTree(E->getOperand(1));
8119       } else {
8120         setInsertPointAfterBundle(E);
8121         LHS = vectorizeTree(E->getOperand(0));
8122       }
8123 
8124       if (E->VectorizedValue) {
8125         LLVM_DEBUG(dbgs() << "SLP: Diamond merged for " << *VL0 << ".\n");
8126         return E->VectorizedValue;
8127       }
8128 
8129       Value *V0, *V1;
8130       if (Instruction::isBinaryOp(E->getOpcode())) {
8131         V0 = Builder.CreateBinOp(
8132             static_cast<Instruction::BinaryOps>(E->getOpcode()), LHS, RHS);
8133         V1 = Builder.CreateBinOp(
8134             static_cast<Instruction::BinaryOps>(E->getAltOpcode()), LHS, RHS);
8135       } else if (auto *CI0 = dyn_cast<CmpInst>(VL0)) {
8136         V0 = Builder.CreateCmp(CI0->getPredicate(), LHS, RHS);
8137         auto *AltCI = cast<CmpInst>(E->getAltOp());
8138         CmpInst::Predicate AltPred = AltCI->getPredicate();
8139         V1 = Builder.CreateCmp(AltPred, LHS, RHS);
8140       } else {
8141         V0 = Builder.CreateCast(
8142             static_cast<Instruction::CastOps>(E->getOpcode()), LHS, VecTy);
8143         V1 = Builder.CreateCast(
8144             static_cast<Instruction::CastOps>(E->getAltOpcode()), LHS, VecTy);
8145       }
8146       // Add V0 and V1 to later analysis to try to find and remove matching
8147       // instruction, if any.
8148       for (Value *V : {V0, V1}) {
8149         if (auto *I = dyn_cast<Instruction>(V)) {
8150           GatherShuffleSeq.insert(I);
8151           CSEBlocks.insert(I->getParent());
8152         }
8153       }
8154 
8155       // Create shuffle to take alternate operations from the vector.
8156       // Also, gather up main and alt scalar ops to propagate IR flags to
8157       // each vector operation.
8158       ValueList OpScalars, AltScalars;
8159       SmallVector<int> Mask;
8160       buildShuffleEntryMask(
8161           E->Scalars, E->ReorderIndices, E->ReuseShuffleIndices,
8162           [E](Instruction *I) {
8163             assert(E->isOpcodeOrAlt(I) && "Unexpected main/alternate opcode");
8164             return isAlternateInstruction(I, E->getMainOp(), E->getAltOp());
8165           },
8166           Mask, &OpScalars, &AltScalars);
8167 
8168       propagateIRFlags(V0, OpScalars);
8169       propagateIRFlags(V1, AltScalars);
8170 
8171       Value *V = Builder.CreateShuffleVector(V0, V1, Mask);
8172       if (auto *I = dyn_cast<Instruction>(V)) {
8173         V = propagateMetadata(I, E->Scalars);
8174         GatherShuffleSeq.insert(I);
8175         CSEBlocks.insert(I->getParent());
8176       }
8177       V = ShuffleBuilder.finalize(V);
8178 
8179       E->VectorizedValue = V;
8180       ++NumVectorInstructions;
8181 
8182       return V;
8183     }
8184     default:
8185     llvm_unreachable("unknown inst");
8186   }
8187   return nullptr;
8188 }
8189 
8190 Value *BoUpSLP::vectorizeTree() {
8191   ExtraValueToDebugLocsMap ExternallyUsedValues;
8192   return vectorizeTree(ExternallyUsedValues);
8193 }
8194 
8195 namespace {
8196 /// Data type for handling buildvector sequences with the reused scalars from
8197 /// other tree entries.
8198 struct ShuffledInsertData {
8199   /// List of insertelements to be replaced by shuffles.
8200   SmallVector<InsertElementInst *> InsertElements;
8201   /// The parent vectors and shuffle mask for the given list of inserts.
8202   MapVector<Value *, SmallVector<int>> ValueMasks;
8203 };
8204 } // namespace
8205 
8206 Value *
8207 BoUpSLP::vectorizeTree(ExtraValueToDebugLocsMap &ExternallyUsedValues) {
8208   // All blocks must be scheduled before any instructions are inserted.
8209   for (auto &BSIter : BlocksSchedules) {
8210     scheduleBlock(BSIter.second.get());
8211   }
8212 
8213   Builder.SetInsertPoint(&F->getEntryBlock().front());
8214   auto *VectorRoot = vectorizeTree(VectorizableTree[0].get());
8215 
8216   // If the vectorized tree can be rewritten in a smaller type, we truncate the
8217   // vectorized root. InstCombine will then rewrite the entire expression. We
8218   // sign extend the extracted values below.
8219   auto *ScalarRoot = VectorizableTree[0]->Scalars[0];
8220   if (MinBWs.count(ScalarRoot)) {
8221     if (auto *I = dyn_cast<Instruction>(VectorRoot)) {
8222       // If current instr is a phi and not the last phi, insert it after the
8223       // last phi node.
8224       if (isa<PHINode>(I))
8225         Builder.SetInsertPoint(&*I->getParent()->getFirstInsertionPt());
8226       else
8227         Builder.SetInsertPoint(&*++BasicBlock::iterator(I));
8228     }
8229     auto BundleWidth = VectorizableTree[0]->Scalars.size();
8230     auto *MinTy = IntegerType::get(F->getContext(), MinBWs[ScalarRoot].first);
8231     auto *VecTy = FixedVectorType::get(MinTy, BundleWidth);
8232     auto *Trunc = Builder.CreateTrunc(VectorRoot, VecTy);
8233     VectorizableTree[0]->VectorizedValue = Trunc;
8234   }
8235 
8236   LLVM_DEBUG(dbgs() << "SLP: Extracting " << ExternalUses.size()
8237                     << " values .\n");
8238 
8239   SmallVector<ShuffledInsertData> ShuffledInserts;
8240   // Maps vector instruction to original insertelement instruction
8241   DenseMap<Value *, InsertElementInst *> VectorToInsertElement;
8242   // Extract all of the elements with the external uses.
8243   for (const auto &ExternalUse : ExternalUses) {
8244     Value *Scalar = ExternalUse.Scalar;
8245     llvm::User *User = ExternalUse.User;
8246 
8247     // Skip users that we already RAUW. This happens when one instruction
8248     // has multiple uses of the same value.
8249     if (User && !is_contained(Scalar->users(), User))
8250       continue;
8251     TreeEntry *E = getTreeEntry(Scalar);
8252     assert(E && "Invalid scalar");
8253     assert(E->State != TreeEntry::NeedToGather &&
8254            "Extracting from a gather list");
8255 
8256     Value *Vec = E->VectorizedValue;
8257     assert(Vec && "Can't find vectorizable value");
8258 
8259     Value *Lane = Builder.getInt32(ExternalUse.Lane);
8260     auto ExtractAndExtendIfNeeded = [&](Value *Vec) {
8261       if (Scalar->getType() != Vec->getType()) {
8262         Value *Ex;
8263         // "Reuse" the existing extract to improve final codegen.
8264         if (auto *ES = dyn_cast<ExtractElementInst>(Scalar)) {
8265           Ex = Builder.CreateExtractElement(ES->getOperand(0),
8266                                             ES->getOperand(1));
8267         } else {
8268           Ex = Builder.CreateExtractElement(Vec, Lane);
8269         }
8270         // If necessary, sign-extend or zero-extend ScalarRoot
8271         // to the larger type.
8272         if (!MinBWs.count(ScalarRoot))
8273           return Ex;
8274         if (MinBWs[ScalarRoot].second)
8275           return Builder.CreateSExt(Ex, Scalar->getType());
8276         return Builder.CreateZExt(Ex, Scalar->getType());
8277       }
8278       assert(isa<FixedVectorType>(Scalar->getType()) &&
8279              isa<InsertElementInst>(Scalar) &&
8280              "In-tree scalar of vector type is not insertelement?");
8281       auto *IE = cast<InsertElementInst>(Scalar);
8282       VectorToInsertElement.try_emplace(Vec, IE);
8283       return Vec;
8284     };
8285     // If User == nullptr, the Scalar is used as extra arg. Generate
8286     // ExtractElement instruction and update the record for this scalar in
8287     // ExternallyUsedValues.
8288     if (!User) {
8289       assert(ExternallyUsedValues.count(Scalar) &&
8290              "Scalar with nullptr as an external user must be registered in "
8291              "ExternallyUsedValues map");
8292       if (auto *VecI = dyn_cast<Instruction>(Vec)) {
8293         Builder.SetInsertPoint(VecI->getParent(),
8294                                std::next(VecI->getIterator()));
8295       } else {
8296         Builder.SetInsertPoint(&F->getEntryBlock().front());
8297       }
8298       Value *NewInst = ExtractAndExtendIfNeeded(Vec);
8299       CSEBlocks.insert(cast<Instruction>(Scalar)->getParent());
8300       auto &NewInstLocs = ExternallyUsedValues[NewInst];
8301       auto It = ExternallyUsedValues.find(Scalar);
8302       assert(It != ExternallyUsedValues.end() &&
8303              "Externally used scalar is not found in ExternallyUsedValues");
8304       NewInstLocs.append(It->second);
8305       ExternallyUsedValues.erase(Scalar);
8306       // Required to update internally referenced instructions.
8307       Scalar->replaceAllUsesWith(NewInst);
8308       continue;
8309     }
8310 
8311     if (auto *VU = dyn_cast<InsertElementInst>(User)) {
8312       // Skip if the scalar is another vector op or Vec is not an instruction.
8313       if (!Scalar->getType()->isVectorTy() && isa<Instruction>(Vec)) {
8314         if (auto *FTy = dyn_cast<FixedVectorType>(User->getType())) {
8315           Optional<unsigned> InsertIdx = getInsertIndex(VU);
8316           if (InsertIdx) {
8317             auto *It =
8318                 find_if(ShuffledInserts, [VU](const ShuffledInsertData &Data) {
8319                   // Checks if 2 insertelements are from the same buildvector.
8320                   InsertElementInst *VecInsert = Data.InsertElements.front();
8321                   return areTwoInsertFromSameBuildVector(VU, VecInsert);
8322                 });
8323             unsigned Idx = *InsertIdx;
8324             if (It == ShuffledInserts.end()) {
8325               (void)ShuffledInserts.emplace_back();
8326               It = std::next(ShuffledInserts.begin(),
8327                              ShuffledInserts.size() - 1);
8328               SmallVectorImpl<int> &Mask = It->ValueMasks[Vec];
8329               if (Mask.empty())
8330                 Mask.assign(FTy->getNumElements(), UndefMaskElem);
8331               // Find the insertvector, vectorized in tree, if any.
8332               Value *Base = VU;
8333               while (auto *IEBase = dyn_cast<InsertElementInst>(Base)) {
8334                 if (IEBase != User &&
8335                     (!IEBase->hasOneUse() ||
8336                      getInsertIndex(IEBase).getValueOr(Idx) == Idx))
8337                   break;
8338                 // Build the mask for the vectorized insertelement instructions.
8339                 if (const TreeEntry *E = getTreeEntry(IEBase)) {
8340                   do {
8341                     IEBase = cast<InsertElementInst>(Base);
8342                     int IEIdx = *getInsertIndex(IEBase);
8343                     assert(Mask[Idx] == UndefMaskElem &&
8344                            "InsertElementInstruction used already.");
8345                     Mask[IEIdx] = IEIdx;
8346                     Base = IEBase->getOperand(0);
8347                   } while (E == getTreeEntry(Base));
8348                   break;
8349                 }
8350                 Base = cast<InsertElementInst>(Base)->getOperand(0);
8351                 // After the vectorization the def-use chain has changed, need
8352                 // to look through original insertelement instructions, if they
8353                 // get replaced by vector instructions.
8354                 auto It = VectorToInsertElement.find(Base);
8355                 if (It != VectorToInsertElement.end())
8356                   Base = It->second;
8357               }
8358             }
8359             SmallVectorImpl<int> &Mask = It->ValueMasks[Vec];
8360             if (Mask.empty())
8361               Mask.assign(FTy->getNumElements(), UndefMaskElem);
8362             Mask[Idx] = ExternalUse.Lane;
8363             It->InsertElements.push_back(cast<InsertElementInst>(User));
8364             continue;
8365           }
8366         }
8367       }
8368     }
8369 
8370     // Generate extracts for out-of-tree users.
8371     // Find the insertion point for the extractelement lane.
8372     if (auto *VecI = dyn_cast<Instruction>(Vec)) {
8373       if (PHINode *PH = dyn_cast<PHINode>(User)) {
8374         for (int i = 0, e = PH->getNumIncomingValues(); i != e; ++i) {
8375           if (PH->getIncomingValue(i) == Scalar) {
8376             Instruction *IncomingTerminator =
8377                 PH->getIncomingBlock(i)->getTerminator();
8378             if (isa<CatchSwitchInst>(IncomingTerminator)) {
8379               Builder.SetInsertPoint(VecI->getParent(),
8380                                      std::next(VecI->getIterator()));
8381             } else {
8382               Builder.SetInsertPoint(PH->getIncomingBlock(i)->getTerminator());
8383             }
8384             Value *NewInst = ExtractAndExtendIfNeeded(Vec);
8385             CSEBlocks.insert(PH->getIncomingBlock(i));
8386             PH->setOperand(i, NewInst);
8387           }
8388         }
8389       } else {
8390         Builder.SetInsertPoint(cast<Instruction>(User));
8391         Value *NewInst = ExtractAndExtendIfNeeded(Vec);
8392         CSEBlocks.insert(cast<Instruction>(User)->getParent());
8393         User->replaceUsesOfWith(Scalar, NewInst);
8394       }
8395     } else {
8396       Builder.SetInsertPoint(&F->getEntryBlock().front());
8397       Value *NewInst = ExtractAndExtendIfNeeded(Vec);
8398       CSEBlocks.insert(&F->getEntryBlock());
8399       User->replaceUsesOfWith(Scalar, NewInst);
8400     }
8401 
8402     LLVM_DEBUG(dbgs() << "SLP: Replaced:" << *User << ".\n");
8403   }
8404 
8405   // Checks if the mask is an identity mask.
8406   auto &&IsIdentityMask = [](ArrayRef<int> Mask, FixedVectorType *VecTy) {
8407     int Limit = Mask.size();
8408     return VecTy->getNumElements() == Mask.size() &&
8409            all_of(Mask, [Limit](int Idx) { return Idx < Limit; }) &&
8410            ShuffleVectorInst::isIdentityMask(Mask);
8411   };
8412   // Tries to combine 2 different masks into single one.
8413   auto &&CombineMasks = [](SmallVectorImpl<int> &Mask, ArrayRef<int> ExtMask) {
8414     SmallVector<int> NewMask(ExtMask.size(), UndefMaskElem);
8415     for (int I = 0, Sz = ExtMask.size(); I < Sz; ++I) {
8416       if (ExtMask[I] == UndefMaskElem)
8417         continue;
8418       NewMask[I] = Mask[ExtMask[I]];
8419     }
8420     Mask.swap(NewMask);
8421   };
8422   // Peek through shuffles, trying to simplify the final shuffle code.
8423   auto &&PeekThroughShuffles =
8424       [&IsIdentityMask, &CombineMasks](Value *&V, SmallVectorImpl<int> &Mask,
8425                                        bool CheckForLengthChange = false) {
8426         while (auto *SV = dyn_cast<ShuffleVectorInst>(V)) {
8427           // Exit if not a fixed vector type or changing size shuffle.
8428           if (!isa<FixedVectorType>(SV->getType()) ||
8429               (CheckForLengthChange && SV->changesLength()))
8430             break;
8431           // Exit if the identity or broadcast mask is found.
8432           if (IsIdentityMask(Mask, cast<FixedVectorType>(SV->getType())) ||
8433               SV->isZeroEltSplat())
8434             break;
8435           bool IsOp1Undef = isUndefVector(SV->getOperand(0));
8436           bool IsOp2Undef = isUndefVector(SV->getOperand(1));
8437           if (!IsOp1Undef && !IsOp2Undef)
8438             break;
8439           SmallVector<int> ShuffleMask(SV->getShuffleMask().begin(),
8440                                        SV->getShuffleMask().end());
8441           CombineMasks(ShuffleMask, Mask);
8442           Mask.swap(ShuffleMask);
8443           if (IsOp2Undef)
8444             V = SV->getOperand(0);
8445           else
8446             V = SV->getOperand(1);
8447         }
8448       };
8449   // Smart shuffle instruction emission, walks through shuffles trees and
8450   // tries to find the best matching vector for the actual shuffle
8451   // instruction.
8452   auto &&CreateShuffle = [this, &IsIdentityMask, &PeekThroughShuffles,
8453                           &CombineMasks](Value *V1, Value *V2,
8454                                          ArrayRef<int> Mask) -> Value * {
8455     assert(V1 && "Expected at least one vector value.");
8456     if (V2 && !isUndefVector(V2)) {
8457       // Peek through shuffles.
8458       Value *Op1 = V1;
8459       Value *Op2 = V2;
8460       int VF =
8461           cast<VectorType>(V1->getType())->getElementCount().getKnownMinValue();
8462       SmallVector<int> CombinedMask1(Mask.size(), UndefMaskElem);
8463       SmallVector<int> CombinedMask2(Mask.size(), UndefMaskElem);
8464       for (int I = 0, E = Mask.size(); I < E; ++I) {
8465         if (Mask[I] < VF)
8466           CombinedMask1[I] = Mask[I];
8467         else
8468           CombinedMask2[I] = Mask[I] - VF;
8469       }
8470       Value *PrevOp1;
8471       Value *PrevOp2;
8472       do {
8473         PrevOp1 = Op1;
8474         PrevOp2 = Op2;
8475         PeekThroughShuffles(Op1, CombinedMask1, /*CheckForLengthChange=*/true);
8476         PeekThroughShuffles(Op2, CombinedMask2, /*CheckForLengthChange=*/true);
8477         // Check if we have 2 resizing shuffles - need to peek through operands
8478         // again.
8479         if (auto *SV1 = dyn_cast<ShuffleVectorInst>(Op1))
8480           if (auto *SV2 = dyn_cast<ShuffleVectorInst>(Op2))
8481             if (SV1->getOperand(0)->getType() ==
8482                     SV2->getOperand(0)->getType() &&
8483                 SV1->getOperand(0)->getType() != SV1->getType() &&
8484                 isUndefVector(SV1->getOperand(1)) &&
8485                 isUndefVector(SV2->getOperand(1))) {
8486               Op1 = SV1->getOperand(0);
8487               Op2 = SV2->getOperand(0);
8488               SmallVector<int> ShuffleMask1(SV1->getShuffleMask().begin(),
8489                                             SV1->getShuffleMask().end());
8490               CombineMasks(ShuffleMask1, CombinedMask1);
8491               CombinedMask1.swap(ShuffleMask1);
8492               SmallVector<int> ShuffleMask2(SV2->getShuffleMask().begin(),
8493                                             SV2->getShuffleMask().end());
8494               CombineMasks(ShuffleMask2, CombinedMask2);
8495               CombinedMask2.swap(ShuffleMask2);
8496             }
8497       } while (PrevOp1 != Op1 || PrevOp2 != Op2);
8498       VF = cast<VectorType>(Op1->getType())
8499                ->getElementCount()
8500                .getKnownMinValue();
8501       for (int I = 0, E = Mask.size(); I < E; ++I) {
8502         if (CombinedMask2[I] != UndefMaskElem) {
8503           assert(CombinedMask1[I] == UndefMaskElem &&
8504                  "Expected undefined mask element");
8505           CombinedMask1[I] = CombinedMask2[I] + (Op1 == Op2 ? 0 : VF);
8506         }
8507       }
8508       Value *Vec = Builder.CreateShuffleVector(
8509           Op1, Op1 == Op2 ? PoisonValue::get(Op1->getType()) : Op2,
8510           CombinedMask1);
8511       if (auto *I = dyn_cast<Instruction>(Vec)) {
8512         GatherShuffleSeq.insert(I);
8513         CSEBlocks.insert(I->getParent());
8514       }
8515       return Vec;
8516     }
8517     if (isa<PoisonValue>(V1))
8518       return PoisonValue::get(FixedVectorType::get(
8519           cast<VectorType>(V1->getType())->getElementType(), Mask.size()));
8520     Value *Op = V1;
8521     SmallVector<int> CombinedMask(Mask.begin(), Mask.end());
8522     PeekThroughShuffles(Op, CombinedMask);
8523     if (!isa<FixedVectorType>(Op->getType()) ||
8524         !IsIdentityMask(CombinedMask, cast<FixedVectorType>(Op->getType()))) {
8525       Value *Vec = Builder.CreateShuffleVector(Op, CombinedMask);
8526       if (auto *I = dyn_cast<Instruction>(Vec)) {
8527         GatherShuffleSeq.insert(I);
8528         CSEBlocks.insert(I->getParent());
8529       }
8530       return Vec;
8531     }
8532     return Op;
8533   };
8534 
8535   auto &&ResizeToVF = [&CreateShuffle](Value *Vec, ArrayRef<int> Mask) {
8536     unsigned VF = Mask.size();
8537     unsigned VecVF = cast<FixedVectorType>(Vec->getType())->getNumElements();
8538     if (VF != VecVF) {
8539       if (any_of(Mask, [VF](int Idx) { return Idx >= static_cast<int>(VF); })) {
8540         Vec = CreateShuffle(Vec, nullptr, Mask);
8541         return std::make_pair(Vec, true);
8542       }
8543       SmallVector<int> ResizeMask(VF, UndefMaskElem);
8544       for (unsigned I = 0; I < VF; ++I) {
8545         if (Mask[I] != UndefMaskElem)
8546           ResizeMask[Mask[I]] = Mask[I];
8547       }
8548       Vec = CreateShuffle(Vec, nullptr, ResizeMask);
8549     }
8550 
8551     return std::make_pair(Vec, false);
8552   };
8553   // Perform shuffling of the vectorize tree entries for better handling of
8554   // external extracts.
8555   for (int I = 0, E = ShuffledInserts.size(); I < E; ++I) {
8556     // Find the first and the last instruction in the list of insertelements.
8557     sort(ShuffledInserts[I].InsertElements, isFirstInsertElement);
8558     InsertElementInst *FirstInsert = ShuffledInserts[I].InsertElements.front();
8559     InsertElementInst *LastInsert = ShuffledInserts[I].InsertElements.back();
8560     Builder.SetInsertPoint(LastInsert);
8561     auto Vector = ShuffledInserts[I].ValueMasks.takeVector();
8562     Value *NewInst = performExtractsShuffleAction<Value>(
8563         makeMutableArrayRef(Vector.data(), Vector.size()),
8564         FirstInsert->getOperand(0),
8565         [](Value *Vec) {
8566           return cast<VectorType>(Vec->getType())
8567               ->getElementCount()
8568               .getKnownMinValue();
8569         },
8570         ResizeToVF,
8571         [FirstInsert, &CreateShuffle](ArrayRef<int> Mask,
8572                                       ArrayRef<Value *> Vals) {
8573           assert((Vals.size() == 1 || Vals.size() == 2) &&
8574                  "Expected exactly 1 or 2 input values.");
8575           if (Vals.size() == 1) {
8576             // Do not create shuffle if the mask is a simple identity
8577             // non-resizing mask.
8578             if (Mask.size() != cast<FixedVectorType>(Vals.front()->getType())
8579                                    ->getNumElements() ||
8580                 !ShuffleVectorInst::isIdentityMask(Mask))
8581               return CreateShuffle(Vals.front(), nullptr, Mask);
8582             return Vals.front();
8583           }
8584           return CreateShuffle(Vals.front() ? Vals.front()
8585                                             : FirstInsert->getOperand(0),
8586                                Vals.back(), Mask);
8587         });
8588     auto It = ShuffledInserts[I].InsertElements.rbegin();
8589     // Rebuild buildvector chain.
8590     InsertElementInst *II = nullptr;
8591     if (It != ShuffledInserts[I].InsertElements.rend())
8592       II = *It;
8593     SmallVector<Instruction *> Inserts;
8594     while (It != ShuffledInserts[I].InsertElements.rend()) {
8595       assert(II && "Must be an insertelement instruction.");
8596       if (*It == II)
8597         ++It;
8598       else
8599         Inserts.push_back(cast<Instruction>(II));
8600       II = dyn_cast<InsertElementInst>(II->getOperand(0));
8601     }
8602     for (Instruction *II : reverse(Inserts)) {
8603       II->replaceUsesOfWith(II->getOperand(0), NewInst);
8604       if (auto *NewI = dyn_cast<Instruction>(NewInst))
8605         if (II->getParent() == NewI->getParent() && II->comesBefore(NewI))
8606           II->moveAfter(NewI);
8607       NewInst = II;
8608     }
8609     LastInsert->replaceAllUsesWith(NewInst);
8610     for (InsertElementInst *IE : reverse(ShuffledInserts[I].InsertElements)) {
8611       IE->replaceUsesOfWith(IE->getOperand(1),
8612                             PoisonValue::get(IE->getOperand(1)->getType()));
8613       eraseInstruction(IE);
8614     }
8615     CSEBlocks.insert(LastInsert->getParent());
8616   }
8617 
8618   // For each vectorized value:
8619   for (auto &TEPtr : VectorizableTree) {
8620     TreeEntry *Entry = TEPtr.get();
8621 
8622     // No need to handle users of gathered values.
8623     if (Entry->State == TreeEntry::NeedToGather)
8624       continue;
8625 
8626     assert(Entry->VectorizedValue && "Can't find vectorizable value");
8627 
8628     // For each lane:
8629     for (int Lane = 0, LE = Entry->Scalars.size(); Lane != LE; ++Lane) {
8630       Value *Scalar = Entry->Scalars[Lane];
8631 
8632 #ifndef NDEBUG
8633       Type *Ty = Scalar->getType();
8634       if (!Ty->isVoidTy()) {
8635         for (User *U : Scalar->users()) {
8636           LLVM_DEBUG(dbgs() << "SLP: \tvalidating user:" << *U << ".\n");
8637 
8638           // It is legal to delete users in the ignorelist.
8639           assert((getTreeEntry(U) ||
8640                   (UserIgnoreList && UserIgnoreList->contains(U)) ||
8641                   (isa_and_nonnull<Instruction>(U) &&
8642                    isDeleted(cast<Instruction>(U)))) &&
8643                  "Deleting out-of-tree value");
8644         }
8645       }
8646 #endif
8647       LLVM_DEBUG(dbgs() << "SLP: \tErasing scalar:" << *Scalar << ".\n");
8648       eraseInstruction(cast<Instruction>(Scalar));
8649     }
8650   }
8651 
8652   Builder.ClearInsertionPoint();
8653   InstrElementSize.clear();
8654 
8655   return VectorizableTree[0]->VectorizedValue;
8656 }
8657 
8658 void BoUpSLP::optimizeGatherSequence() {
8659   LLVM_DEBUG(dbgs() << "SLP: Optimizing " << GatherShuffleSeq.size()
8660                     << " gather sequences instructions.\n");
8661   // LICM InsertElementInst sequences.
8662   for (Instruction *I : GatherShuffleSeq) {
8663     if (isDeleted(I))
8664       continue;
8665 
8666     // Check if this block is inside a loop.
8667     Loop *L = LI->getLoopFor(I->getParent());
8668     if (!L)
8669       continue;
8670 
8671     // Check if it has a preheader.
8672     BasicBlock *PreHeader = L->getLoopPreheader();
8673     if (!PreHeader)
8674       continue;
8675 
8676     // If the vector or the element that we insert into it are
8677     // instructions that are defined in this basic block then we can't
8678     // hoist this instruction.
8679     if (any_of(I->operands(), [L](Value *V) {
8680           auto *OpI = dyn_cast<Instruction>(V);
8681           return OpI && L->contains(OpI);
8682         }))
8683       continue;
8684 
8685     // We can hoist this instruction. Move it to the pre-header.
8686     I->moveBefore(PreHeader->getTerminator());
8687   }
8688 
8689   // Make a list of all reachable blocks in our CSE queue.
8690   SmallVector<const DomTreeNode *, 8> CSEWorkList;
8691   CSEWorkList.reserve(CSEBlocks.size());
8692   for (BasicBlock *BB : CSEBlocks)
8693     if (DomTreeNode *N = DT->getNode(BB)) {
8694       assert(DT->isReachableFromEntry(N));
8695       CSEWorkList.push_back(N);
8696     }
8697 
8698   // Sort blocks by domination. This ensures we visit a block after all blocks
8699   // dominating it are visited.
8700   llvm::sort(CSEWorkList, [](const DomTreeNode *A, const DomTreeNode *B) {
8701     assert((A == B) == (A->getDFSNumIn() == B->getDFSNumIn()) &&
8702            "Different nodes should have different DFS numbers");
8703     return A->getDFSNumIn() < B->getDFSNumIn();
8704   });
8705 
8706   // Less defined shuffles can be replaced by the more defined copies.
8707   // Between two shuffles one is less defined if it has the same vector operands
8708   // and its mask indeces are the same as in the first one or undefs. E.g.
8709   // shuffle %0, poison, <0, 0, 0, undef> is less defined than shuffle %0,
8710   // poison, <0, 0, 0, 0>.
8711   auto &&IsIdenticalOrLessDefined = [this](Instruction *I1, Instruction *I2,
8712                                            SmallVectorImpl<int> &NewMask) {
8713     if (I1->getType() != I2->getType())
8714       return false;
8715     auto *SI1 = dyn_cast<ShuffleVectorInst>(I1);
8716     auto *SI2 = dyn_cast<ShuffleVectorInst>(I2);
8717     if (!SI1 || !SI2)
8718       return I1->isIdenticalTo(I2);
8719     if (SI1->isIdenticalTo(SI2))
8720       return true;
8721     for (int I = 0, E = SI1->getNumOperands(); I < E; ++I)
8722       if (SI1->getOperand(I) != SI2->getOperand(I))
8723         return false;
8724     // Check if the second instruction is more defined than the first one.
8725     NewMask.assign(SI2->getShuffleMask().begin(), SI2->getShuffleMask().end());
8726     ArrayRef<int> SM1 = SI1->getShuffleMask();
8727     // Count trailing undefs in the mask to check the final number of used
8728     // registers.
8729     unsigned LastUndefsCnt = 0;
8730     for (int I = 0, E = NewMask.size(); I < E; ++I) {
8731       if (SM1[I] == UndefMaskElem)
8732         ++LastUndefsCnt;
8733       else
8734         LastUndefsCnt = 0;
8735       if (NewMask[I] != UndefMaskElem && SM1[I] != UndefMaskElem &&
8736           NewMask[I] != SM1[I])
8737         return false;
8738       if (NewMask[I] == UndefMaskElem)
8739         NewMask[I] = SM1[I];
8740     }
8741     // Check if the last undefs actually change the final number of used vector
8742     // registers.
8743     return SM1.size() - LastUndefsCnt > 1 &&
8744            TTI->getNumberOfParts(SI1->getType()) ==
8745                TTI->getNumberOfParts(
8746                    FixedVectorType::get(SI1->getType()->getElementType(),
8747                                         SM1.size() - LastUndefsCnt));
8748   };
8749   // Perform O(N^2) search over the gather/shuffle sequences and merge identical
8750   // instructions. TODO: We can further optimize this scan if we split the
8751   // instructions into different buckets based on the insert lane.
8752   SmallVector<Instruction *, 16> Visited;
8753   for (auto I = CSEWorkList.begin(), E = CSEWorkList.end(); I != E; ++I) {
8754     assert(*I &&
8755            (I == CSEWorkList.begin() || !DT->dominates(*I, *std::prev(I))) &&
8756            "Worklist not sorted properly!");
8757     BasicBlock *BB = (*I)->getBlock();
8758     // For all instructions in blocks containing gather sequences:
8759     for (Instruction &In : llvm::make_early_inc_range(*BB)) {
8760       if (isDeleted(&In))
8761         continue;
8762       if (!isa<InsertElementInst>(&In) && !isa<ExtractElementInst>(&In) &&
8763           !isa<ShuffleVectorInst>(&In) && !GatherShuffleSeq.contains(&In))
8764         continue;
8765 
8766       // Check if we can replace this instruction with any of the
8767       // visited instructions.
8768       bool Replaced = false;
8769       for (Instruction *&V : Visited) {
8770         SmallVector<int> NewMask;
8771         if (IsIdenticalOrLessDefined(&In, V, NewMask) &&
8772             DT->dominates(V->getParent(), In.getParent())) {
8773           In.replaceAllUsesWith(V);
8774           eraseInstruction(&In);
8775           if (auto *SI = dyn_cast<ShuffleVectorInst>(V))
8776             if (!NewMask.empty())
8777               SI->setShuffleMask(NewMask);
8778           Replaced = true;
8779           break;
8780         }
8781         if (isa<ShuffleVectorInst>(In) && isa<ShuffleVectorInst>(V) &&
8782             GatherShuffleSeq.contains(V) &&
8783             IsIdenticalOrLessDefined(V, &In, NewMask) &&
8784             DT->dominates(In.getParent(), V->getParent())) {
8785           In.moveAfter(V);
8786           V->replaceAllUsesWith(&In);
8787           eraseInstruction(V);
8788           if (auto *SI = dyn_cast<ShuffleVectorInst>(&In))
8789             if (!NewMask.empty())
8790               SI->setShuffleMask(NewMask);
8791           V = &In;
8792           Replaced = true;
8793           break;
8794         }
8795       }
8796       if (!Replaced) {
8797         assert(!is_contained(Visited, &In));
8798         Visited.push_back(&In);
8799       }
8800     }
8801   }
8802   CSEBlocks.clear();
8803   GatherShuffleSeq.clear();
8804 }
8805 
8806 BoUpSLP::ScheduleData *
8807 BoUpSLP::BlockScheduling::buildBundle(ArrayRef<Value *> VL) {
8808   ScheduleData *Bundle = nullptr;
8809   ScheduleData *PrevInBundle = nullptr;
8810   for (Value *V : VL) {
8811     if (doesNotNeedToBeScheduled(V))
8812       continue;
8813     ScheduleData *BundleMember = getScheduleData(V);
8814     assert(BundleMember &&
8815            "no ScheduleData for bundle member "
8816            "(maybe not in same basic block)");
8817     assert(BundleMember->isSchedulingEntity() &&
8818            "bundle member already part of other bundle");
8819     if (PrevInBundle) {
8820       PrevInBundle->NextInBundle = BundleMember;
8821     } else {
8822       Bundle = BundleMember;
8823     }
8824 
8825     // Group the instructions to a bundle.
8826     BundleMember->FirstInBundle = Bundle;
8827     PrevInBundle = BundleMember;
8828   }
8829   assert(Bundle && "Failed to find schedule bundle");
8830   return Bundle;
8831 }
8832 
8833 // Groups the instructions to a bundle (which is then a single scheduling entity)
8834 // and schedules instructions until the bundle gets ready.
8835 Optional<BoUpSLP::ScheduleData *>
8836 BoUpSLP::BlockScheduling::tryScheduleBundle(ArrayRef<Value *> VL, BoUpSLP *SLP,
8837                                             const InstructionsState &S) {
8838   // No need to schedule PHIs, insertelement, extractelement and extractvalue
8839   // instructions.
8840   if (isa<PHINode>(S.OpValue) || isVectorLikeInstWithConstOps(S.OpValue) ||
8841       doesNotNeedToSchedule(VL))
8842     return nullptr;
8843 
8844   // Initialize the instruction bundle.
8845   Instruction *OldScheduleEnd = ScheduleEnd;
8846   LLVM_DEBUG(dbgs() << "SLP:  bundle: " << *S.OpValue << "\n");
8847 
8848   auto TryScheduleBundleImpl = [this, OldScheduleEnd, SLP](bool ReSchedule,
8849                                                          ScheduleData *Bundle) {
8850     // The scheduling region got new instructions at the lower end (or it is a
8851     // new region for the first bundle). This makes it necessary to
8852     // recalculate all dependencies.
8853     // It is seldom that this needs to be done a second time after adding the
8854     // initial bundle to the region.
8855     if (ScheduleEnd != OldScheduleEnd) {
8856       for (auto *I = ScheduleStart; I != ScheduleEnd; I = I->getNextNode())
8857         doForAllOpcodes(I, [](ScheduleData *SD) { SD->clearDependencies(); });
8858       ReSchedule = true;
8859     }
8860     if (Bundle) {
8861       LLVM_DEBUG(dbgs() << "SLP: try schedule bundle " << *Bundle
8862                         << " in block " << BB->getName() << "\n");
8863       calculateDependencies(Bundle, /*InsertInReadyList=*/true, SLP);
8864     }
8865 
8866     if (ReSchedule) {
8867       resetSchedule();
8868       initialFillReadyList(ReadyInsts);
8869     }
8870 
8871     // Now try to schedule the new bundle or (if no bundle) just calculate
8872     // dependencies. As soon as the bundle is "ready" it means that there are no
8873     // cyclic dependencies and we can schedule it. Note that's important that we
8874     // don't "schedule" the bundle yet (see cancelScheduling).
8875     while (((!Bundle && ReSchedule) || (Bundle && !Bundle->isReady())) &&
8876            !ReadyInsts.empty()) {
8877       ScheduleData *Picked = ReadyInsts.pop_back_val();
8878       assert(Picked->isSchedulingEntity() && Picked->isReady() &&
8879              "must be ready to schedule");
8880       schedule(Picked, ReadyInsts);
8881     }
8882   };
8883 
8884   // Make sure that the scheduling region contains all
8885   // instructions of the bundle.
8886   for (Value *V : VL) {
8887     if (doesNotNeedToBeScheduled(V))
8888       continue;
8889     if (!extendSchedulingRegion(V, S)) {
8890       // If the scheduling region got new instructions at the lower end (or it
8891       // is a new region for the first bundle). This makes it necessary to
8892       // recalculate all dependencies.
8893       // Otherwise the compiler may crash trying to incorrectly calculate
8894       // dependencies and emit instruction in the wrong order at the actual
8895       // scheduling.
8896       TryScheduleBundleImpl(/*ReSchedule=*/false, nullptr);
8897       return None;
8898     }
8899   }
8900 
8901   bool ReSchedule = false;
8902   for (Value *V : VL) {
8903     if (doesNotNeedToBeScheduled(V))
8904       continue;
8905     ScheduleData *BundleMember = getScheduleData(V);
8906     assert(BundleMember &&
8907            "no ScheduleData for bundle member (maybe not in same basic block)");
8908 
8909     // Make sure we don't leave the pieces of the bundle in the ready list when
8910     // whole bundle might not be ready.
8911     ReadyInsts.remove(BundleMember);
8912 
8913     if (!BundleMember->IsScheduled)
8914       continue;
8915     // A bundle member was scheduled as single instruction before and now
8916     // needs to be scheduled as part of the bundle. We just get rid of the
8917     // existing schedule.
8918     LLVM_DEBUG(dbgs() << "SLP:  reset schedule because " << *BundleMember
8919                       << " was already scheduled\n");
8920     ReSchedule = true;
8921   }
8922 
8923   auto *Bundle = buildBundle(VL);
8924   TryScheduleBundleImpl(ReSchedule, Bundle);
8925   if (!Bundle->isReady()) {
8926     cancelScheduling(VL, S.OpValue);
8927     return None;
8928   }
8929   return Bundle;
8930 }
8931 
8932 void BoUpSLP::BlockScheduling::cancelScheduling(ArrayRef<Value *> VL,
8933                                                 Value *OpValue) {
8934   if (isa<PHINode>(OpValue) || isVectorLikeInstWithConstOps(OpValue) ||
8935       doesNotNeedToSchedule(VL))
8936     return;
8937 
8938   if (doesNotNeedToBeScheduled(OpValue))
8939     OpValue = *find_if_not(VL, doesNotNeedToBeScheduled);
8940   ScheduleData *Bundle = getScheduleData(OpValue);
8941   LLVM_DEBUG(dbgs() << "SLP:  cancel scheduling of " << *Bundle << "\n");
8942   assert(!Bundle->IsScheduled &&
8943          "Can't cancel bundle which is already scheduled");
8944   assert(Bundle->isSchedulingEntity() &&
8945          (Bundle->isPartOfBundle() || needToScheduleSingleInstruction(VL)) &&
8946          "tried to unbundle something which is not a bundle");
8947 
8948   // Remove the bundle from the ready list.
8949   if (Bundle->isReady())
8950     ReadyInsts.remove(Bundle);
8951 
8952   // Un-bundle: make single instructions out of the bundle.
8953   ScheduleData *BundleMember = Bundle;
8954   while (BundleMember) {
8955     assert(BundleMember->FirstInBundle == Bundle && "corrupt bundle links");
8956     BundleMember->FirstInBundle = BundleMember;
8957     ScheduleData *Next = BundleMember->NextInBundle;
8958     BundleMember->NextInBundle = nullptr;
8959     BundleMember->TE = nullptr;
8960     if (BundleMember->unscheduledDepsInBundle() == 0) {
8961       ReadyInsts.insert(BundleMember);
8962     }
8963     BundleMember = Next;
8964   }
8965 }
8966 
8967 BoUpSLP::ScheduleData *BoUpSLP::BlockScheduling::allocateScheduleDataChunks() {
8968   // Allocate a new ScheduleData for the instruction.
8969   if (ChunkPos >= ChunkSize) {
8970     ScheduleDataChunks.push_back(std::make_unique<ScheduleData[]>(ChunkSize));
8971     ChunkPos = 0;
8972   }
8973   return &(ScheduleDataChunks.back()[ChunkPos++]);
8974 }
8975 
8976 bool BoUpSLP::BlockScheduling::extendSchedulingRegion(Value *V,
8977                                                       const InstructionsState &S) {
8978   if (getScheduleData(V, isOneOf(S, V)))
8979     return true;
8980   Instruction *I = dyn_cast<Instruction>(V);
8981   assert(I && "bundle member must be an instruction");
8982   assert(!isa<PHINode>(I) && !isVectorLikeInstWithConstOps(I) &&
8983          !doesNotNeedToBeScheduled(I) &&
8984          "phi nodes/insertelements/extractelements/extractvalues don't need to "
8985          "be scheduled");
8986   auto &&CheckScheduleForI = [this, &S](Instruction *I) -> bool {
8987     ScheduleData *ISD = getScheduleData(I);
8988     if (!ISD)
8989       return false;
8990     assert(isInSchedulingRegion(ISD) &&
8991            "ScheduleData not in scheduling region");
8992     ScheduleData *SD = allocateScheduleDataChunks();
8993     SD->Inst = I;
8994     SD->init(SchedulingRegionID, S.OpValue);
8995     ExtraScheduleDataMap[I][S.OpValue] = SD;
8996     return true;
8997   };
8998   if (CheckScheduleForI(I))
8999     return true;
9000   if (!ScheduleStart) {
9001     // It's the first instruction in the new region.
9002     initScheduleData(I, I->getNextNode(), nullptr, nullptr);
9003     ScheduleStart = I;
9004     ScheduleEnd = I->getNextNode();
9005     if (isOneOf(S, I) != I)
9006       CheckScheduleForI(I);
9007     assert(ScheduleEnd && "tried to vectorize a terminator?");
9008     LLVM_DEBUG(dbgs() << "SLP:  initialize schedule region to " << *I << "\n");
9009     return true;
9010   }
9011   // Search up and down at the same time, because we don't know if the new
9012   // instruction is above or below the existing scheduling region.
9013   BasicBlock::reverse_iterator UpIter =
9014       ++ScheduleStart->getIterator().getReverse();
9015   BasicBlock::reverse_iterator UpperEnd = BB->rend();
9016   BasicBlock::iterator DownIter = ScheduleEnd->getIterator();
9017   BasicBlock::iterator LowerEnd = BB->end();
9018   while (UpIter != UpperEnd && DownIter != LowerEnd && &*UpIter != I &&
9019          &*DownIter != I) {
9020     if (++ScheduleRegionSize > ScheduleRegionSizeLimit) {
9021       LLVM_DEBUG(dbgs() << "SLP:  exceeded schedule region size limit\n");
9022       return false;
9023     }
9024 
9025     ++UpIter;
9026     ++DownIter;
9027   }
9028   if (DownIter == LowerEnd || (UpIter != UpperEnd && &*UpIter == I)) {
9029     assert(I->getParent() == ScheduleStart->getParent() &&
9030            "Instruction is in wrong basic block.");
9031     initScheduleData(I, ScheduleStart, nullptr, FirstLoadStoreInRegion);
9032     ScheduleStart = I;
9033     if (isOneOf(S, I) != I)
9034       CheckScheduleForI(I);
9035     LLVM_DEBUG(dbgs() << "SLP:  extend schedule region start to " << *I
9036                       << "\n");
9037     return true;
9038   }
9039   assert((UpIter == UpperEnd || (DownIter != LowerEnd && &*DownIter == I)) &&
9040          "Expected to reach top of the basic block or instruction down the "
9041          "lower end.");
9042   assert(I->getParent() == ScheduleEnd->getParent() &&
9043          "Instruction is in wrong basic block.");
9044   initScheduleData(ScheduleEnd, I->getNextNode(), LastLoadStoreInRegion,
9045                    nullptr);
9046   ScheduleEnd = I->getNextNode();
9047   if (isOneOf(S, I) != I)
9048     CheckScheduleForI(I);
9049   assert(ScheduleEnd && "tried to vectorize a terminator?");
9050   LLVM_DEBUG(dbgs() << "SLP:  extend schedule region end to " << *I << "\n");
9051   return true;
9052 }
9053 
9054 void BoUpSLP::BlockScheduling::initScheduleData(Instruction *FromI,
9055                                                 Instruction *ToI,
9056                                                 ScheduleData *PrevLoadStore,
9057                                                 ScheduleData *NextLoadStore) {
9058   ScheduleData *CurrentLoadStore = PrevLoadStore;
9059   for (Instruction *I = FromI; I != ToI; I = I->getNextNode()) {
9060     // No need to allocate data for non-schedulable instructions.
9061     if (doesNotNeedToBeScheduled(I))
9062       continue;
9063     ScheduleData *SD = ScheduleDataMap.lookup(I);
9064     if (!SD) {
9065       SD = allocateScheduleDataChunks();
9066       ScheduleDataMap[I] = SD;
9067       SD->Inst = I;
9068     }
9069     assert(!isInSchedulingRegion(SD) &&
9070            "new ScheduleData already in scheduling region");
9071     SD->init(SchedulingRegionID, I);
9072 
9073     if (I->mayReadOrWriteMemory() &&
9074         (!isa<IntrinsicInst>(I) ||
9075          (cast<IntrinsicInst>(I)->getIntrinsicID() != Intrinsic::sideeffect &&
9076           cast<IntrinsicInst>(I)->getIntrinsicID() !=
9077               Intrinsic::pseudoprobe))) {
9078       // Update the linked list of memory accessing instructions.
9079       if (CurrentLoadStore) {
9080         CurrentLoadStore->NextLoadStore = SD;
9081       } else {
9082         FirstLoadStoreInRegion = SD;
9083       }
9084       CurrentLoadStore = SD;
9085     }
9086 
9087     if (match(I, m_Intrinsic<Intrinsic::stacksave>()) ||
9088         match(I, m_Intrinsic<Intrinsic::stackrestore>()))
9089       RegionHasStackSave = true;
9090   }
9091   if (NextLoadStore) {
9092     if (CurrentLoadStore)
9093       CurrentLoadStore->NextLoadStore = NextLoadStore;
9094   } else {
9095     LastLoadStoreInRegion = CurrentLoadStore;
9096   }
9097 }
9098 
9099 void BoUpSLP::BlockScheduling::calculateDependencies(ScheduleData *SD,
9100                                                      bool InsertInReadyList,
9101                                                      BoUpSLP *SLP) {
9102   assert(SD->isSchedulingEntity());
9103 
9104   SmallVector<ScheduleData *, 10> WorkList;
9105   WorkList.push_back(SD);
9106 
9107   while (!WorkList.empty()) {
9108     ScheduleData *SD = WorkList.pop_back_val();
9109     for (ScheduleData *BundleMember = SD; BundleMember;
9110          BundleMember = BundleMember->NextInBundle) {
9111       assert(isInSchedulingRegion(BundleMember));
9112       if (BundleMember->hasValidDependencies())
9113         continue;
9114 
9115       LLVM_DEBUG(dbgs() << "SLP:       update deps of " << *BundleMember
9116                  << "\n");
9117       BundleMember->Dependencies = 0;
9118       BundleMember->resetUnscheduledDeps();
9119 
9120       // Handle def-use chain dependencies.
9121       if (BundleMember->OpValue != BundleMember->Inst) {
9122         if (ScheduleData *UseSD = getScheduleData(BundleMember->Inst)) {
9123           BundleMember->Dependencies++;
9124           ScheduleData *DestBundle = UseSD->FirstInBundle;
9125           if (!DestBundle->IsScheduled)
9126             BundleMember->incrementUnscheduledDeps(1);
9127           if (!DestBundle->hasValidDependencies())
9128             WorkList.push_back(DestBundle);
9129         }
9130       } else {
9131         for (User *U : BundleMember->Inst->users()) {
9132           if (ScheduleData *UseSD = getScheduleData(cast<Instruction>(U))) {
9133             BundleMember->Dependencies++;
9134             ScheduleData *DestBundle = UseSD->FirstInBundle;
9135             if (!DestBundle->IsScheduled)
9136               BundleMember->incrementUnscheduledDeps(1);
9137             if (!DestBundle->hasValidDependencies())
9138               WorkList.push_back(DestBundle);
9139           }
9140         }
9141       }
9142 
9143       auto makeControlDependent = [&](Instruction *I) {
9144         auto *DepDest = getScheduleData(I);
9145         assert(DepDest && "must be in schedule window");
9146         DepDest->ControlDependencies.push_back(BundleMember);
9147         BundleMember->Dependencies++;
9148         ScheduleData *DestBundle = DepDest->FirstInBundle;
9149         if (!DestBundle->IsScheduled)
9150           BundleMember->incrementUnscheduledDeps(1);
9151         if (!DestBundle->hasValidDependencies())
9152           WorkList.push_back(DestBundle);
9153       };
9154 
9155       // Any instruction which isn't safe to speculate at the begining of the
9156       // block is control dependend on any early exit or non-willreturn call
9157       // which proceeds it.
9158       if (!isGuaranteedToTransferExecutionToSuccessor(BundleMember->Inst)) {
9159         for (Instruction *I = BundleMember->Inst->getNextNode();
9160              I != ScheduleEnd; I = I->getNextNode()) {
9161           if (isSafeToSpeculativelyExecute(I, &*BB->begin()))
9162             continue;
9163 
9164           // Add the dependency
9165           makeControlDependent(I);
9166 
9167           if (!isGuaranteedToTransferExecutionToSuccessor(I))
9168             // Everything past here must be control dependent on I.
9169             break;
9170         }
9171       }
9172 
9173       if (RegionHasStackSave) {
9174         // If we have an inalloc alloca instruction, it needs to be scheduled
9175         // after any preceeding stacksave.  We also need to prevent any alloca
9176         // from reordering above a preceeding stackrestore.
9177         if (match(BundleMember->Inst, m_Intrinsic<Intrinsic::stacksave>()) ||
9178             match(BundleMember->Inst, m_Intrinsic<Intrinsic::stackrestore>())) {
9179           for (Instruction *I = BundleMember->Inst->getNextNode();
9180                I != ScheduleEnd; I = I->getNextNode()) {
9181             if (match(I, m_Intrinsic<Intrinsic::stacksave>()) ||
9182                 match(I, m_Intrinsic<Intrinsic::stackrestore>()))
9183               // Any allocas past here must be control dependent on I, and I
9184               // must be memory dependend on BundleMember->Inst.
9185               break;
9186 
9187             if (!isa<AllocaInst>(I))
9188               continue;
9189 
9190             // Add the dependency
9191             makeControlDependent(I);
9192           }
9193         }
9194 
9195         // In addition to the cases handle just above, we need to prevent
9196         // allocas from moving below a stacksave.  The stackrestore case
9197         // is currently thought to be conservatism.
9198         if (isa<AllocaInst>(BundleMember->Inst)) {
9199           for (Instruction *I = BundleMember->Inst->getNextNode();
9200                I != ScheduleEnd; I = I->getNextNode()) {
9201             if (!match(I, m_Intrinsic<Intrinsic::stacksave>()) &&
9202                 !match(I, m_Intrinsic<Intrinsic::stackrestore>()))
9203               continue;
9204 
9205             // Add the dependency
9206             makeControlDependent(I);
9207             break;
9208           }
9209         }
9210       }
9211 
9212       // Handle the memory dependencies (if any).
9213       ScheduleData *DepDest = BundleMember->NextLoadStore;
9214       if (!DepDest)
9215         continue;
9216       Instruction *SrcInst = BundleMember->Inst;
9217       assert(SrcInst->mayReadOrWriteMemory() &&
9218              "NextLoadStore list for non memory effecting bundle?");
9219       MemoryLocation SrcLoc = getLocation(SrcInst);
9220       bool SrcMayWrite = BundleMember->Inst->mayWriteToMemory();
9221       unsigned numAliased = 0;
9222       unsigned DistToSrc = 1;
9223 
9224       for ( ; DepDest; DepDest = DepDest->NextLoadStore) {
9225         assert(isInSchedulingRegion(DepDest));
9226 
9227         // We have two limits to reduce the complexity:
9228         // 1) AliasedCheckLimit: It's a small limit to reduce calls to
9229         //    SLP->isAliased (which is the expensive part in this loop).
9230         // 2) MaxMemDepDistance: It's for very large blocks and it aborts
9231         //    the whole loop (even if the loop is fast, it's quadratic).
9232         //    It's important for the loop break condition (see below) to
9233         //    check this limit even between two read-only instructions.
9234         if (DistToSrc >= MaxMemDepDistance ||
9235             ((SrcMayWrite || DepDest->Inst->mayWriteToMemory()) &&
9236              (numAliased >= AliasedCheckLimit ||
9237               SLP->isAliased(SrcLoc, SrcInst, DepDest->Inst)))) {
9238 
9239           // We increment the counter only if the locations are aliased
9240           // (instead of counting all alias checks). This gives a better
9241           // balance between reduced runtime and accurate dependencies.
9242           numAliased++;
9243 
9244           DepDest->MemoryDependencies.push_back(BundleMember);
9245           BundleMember->Dependencies++;
9246           ScheduleData *DestBundle = DepDest->FirstInBundle;
9247           if (!DestBundle->IsScheduled) {
9248             BundleMember->incrementUnscheduledDeps(1);
9249           }
9250           if (!DestBundle->hasValidDependencies()) {
9251             WorkList.push_back(DestBundle);
9252           }
9253         }
9254 
9255         // Example, explaining the loop break condition: Let's assume our
9256         // starting instruction is i0 and MaxMemDepDistance = 3.
9257         //
9258         //                      +--------v--v--v
9259         //             i0,i1,i2,i3,i4,i5,i6,i7,i8
9260         //             +--------^--^--^
9261         //
9262         // MaxMemDepDistance let us stop alias-checking at i3 and we add
9263         // dependencies from i0 to i3,i4,.. (even if they are not aliased).
9264         // Previously we already added dependencies from i3 to i6,i7,i8
9265         // (because of MaxMemDepDistance). As we added a dependency from
9266         // i0 to i3, we have transitive dependencies from i0 to i6,i7,i8
9267         // and we can abort this loop at i6.
9268         if (DistToSrc >= 2 * MaxMemDepDistance)
9269           break;
9270         DistToSrc++;
9271       }
9272     }
9273     if (InsertInReadyList && SD->isReady()) {
9274       ReadyInsts.insert(SD);
9275       LLVM_DEBUG(dbgs() << "SLP:     gets ready on update: " << *SD->Inst
9276                         << "\n");
9277     }
9278   }
9279 }
9280 
9281 void BoUpSLP::BlockScheduling::resetSchedule() {
9282   assert(ScheduleStart &&
9283          "tried to reset schedule on block which has not been scheduled");
9284   for (Instruction *I = ScheduleStart; I != ScheduleEnd; I = I->getNextNode()) {
9285     doForAllOpcodes(I, [&](ScheduleData *SD) {
9286       assert(isInSchedulingRegion(SD) &&
9287              "ScheduleData not in scheduling region");
9288       SD->IsScheduled = false;
9289       SD->resetUnscheduledDeps();
9290     });
9291   }
9292   ReadyInsts.clear();
9293 }
9294 
9295 void BoUpSLP::scheduleBlock(BlockScheduling *BS) {
9296   if (!BS->ScheduleStart)
9297     return;
9298 
9299   LLVM_DEBUG(dbgs() << "SLP: schedule block " << BS->BB->getName() << "\n");
9300 
9301   // A key point - if we got here, pre-scheduling was able to find a valid
9302   // scheduling of the sub-graph of the scheduling window which consists
9303   // of all vector bundles and their transitive users.  As such, we do not
9304   // need to reschedule anything *outside of* that subgraph.
9305 
9306   BS->resetSchedule();
9307 
9308   // For the real scheduling we use a more sophisticated ready-list: it is
9309   // sorted by the original instruction location. This lets the final schedule
9310   // be as  close as possible to the original instruction order.
9311   // WARNING: If changing this order causes a correctness issue, that means
9312   // there is some missing dependence edge in the schedule data graph.
9313   struct ScheduleDataCompare {
9314     bool operator()(ScheduleData *SD1, ScheduleData *SD2) const {
9315       return SD2->SchedulingPriority < SD1->SchedulingPriority;
9316     }
9317   };
9318   std::set<ScheduleData *, ScheduleDataCompare> ReadyInsts;
9319 
9320   // Ensure that all dependency data is updated (for nodes in the sub-graph)
9321   // and fill the ready-list with initial instructions.
9322   int Idx = 0;
9323   for (auto *I = BS->ScheduleStart; I != BS->ScheduleEnd;
9324        I = I->getNextNode()) {
9325     BS->doForAllOpcodes(I, [this, &Idx, BS](ScheduleData *SD) {
9326       TreeEntry *SDTE = getTreeEntry(SD->Inst);
9327       (void)SDTE;
9328       assert((isVectorLikeInstWithConstOps(SD->Inst) ||
9329               SD->isPartOfBundle() ==
9330                   (SDTE && !doesNotNeedToSchedule(SDTE->Scalars))) &&
9331              "scheduler and vectorizer bundle mismatch");
9332       SD->FirstInBundle->SchedulingPriority = Idx++;
9333 
9334       if (SD->isSchedulingEntity() && SD->isPartOfBundle())
9335         BS->calculateDependencies(SD, false, this);
9336     });
9337   }
9338   BS->initialFillReadyList(ReadyInsts);
9339 
9340   Instruction *LastScheduledInst = BS->ScheduleEnd;
9341 
9342   // Do the "real" scheduling.
9343   while (!ReadyInsts.empty()) {
9344     ScheduleData *picked = *ReadyInsts.begin();
9345     ReadyInsts.erase(ReadyInsts.begin());
9346 
9347     // Move the scheduled instruction(s) to their dedicated places, if not
9348     // there yet.
9349     for (ScheduleData *BundleMember = picked; BundleMember;
9350          BundleMember = BundleMember->NextInBundle) {
9351       Instruction *pickedInst = BundleMember->Inst;
9352       if (pickedInst->getNextNode() != LastScheduledInst)
9353         pickedInst->moveBefore(LastScheduledInst);
9354       LastScheduledInst = pickedInst;
9355     }
9356 
9357     BS->schedule(picked, ReadyInsts);
9358   }
9359 
9360   // Check that we didn't break any of our invariants.
9361 #ifdef EXPENSIVE_CHECKS
9362   BS->verify();
9363 #endif
9364 
9365 #if !defined(NDEBUG) || defined(EXPENSIVE_CHECKS)
9366   // Check that all schedulable entities got scheduled
9367   for (auto *I = BS->ScheduleStart; I != BS->ScheduleEnd; I = I->getNextNode()) {
9368     BS->doForAllOpcodes(I, [&](ScheduleData *SD) {
9369       if (SD->isSchedulingEntity() && SD->hasValidDependencies()) {
9370         assert(SD->IsScheduled && "must be scheduled at this point");
9371       }
9372     });
9373   }
9374 #endif
9375 
9376   // Avoid duplicate scheduling of the block.
9377   BS->ScheduleStart = nullptr;
9378 }
9379 
9380 unsigned BoUpSLP::getVectorElementSize(Value *V) {
9381   // If V is a store, just return the width of the stored value (or value
9382   // truncated just before storing) without traversing the expression tree.
9383   // This is the common case.
9384   if (auto *Store = dyn_cast<StoreInst>(V))
9385     return DL->getTypeSizeInBits(Store->getValueOperand()->getType());
9386 
9387   if (auto *IEI = dyn_cast<InsertElementInst>(V))
9388     return getVectorElementSize(IEI->getOperand(1));
9389 
9390   auto E = InstrElementSize.find(V);
9391   if (E != InstrElementSize.end())
9392     return E->second;
9393 
9394   // If V is not a store, we can traverse the expression tree to find loads
9395   // that feed it. The type of the loaded value may indicate a more suitable
9396   // width than V's type. We want to base the vector element size on the width
9397   // of memory operations where possible.
9398   SmallVector<std::pair<Instruction *, BasicBlock *>, 16> Worklist;
9399   SmallPtrSet<Instruction *, 16> Visited;
9400   if (auto *I = dyn_cast<Instruction>(V)) {
9401     Worklist.emplace_back(I, I->getParent());
9402     Visited.insert(I);
9403   }
9404 
9405   // Traverse the expression tree in bottom-up order looking for loads. If we
9406   // encounter an instruction we don't yet handle, we give up.
9407   auto Width = 0u;
9408   while (!Worklist.empty()) {
9409     Instruction *I;
9410     BasicBlock *Parent;
9411     std::tie(I, Parent) = Worklist.pop_back_val();
9412 
9413     // We should only be looking at scalar instructions here. If the current
9414     // instruction has a vector type, skip.
9415     auto *Ty = I->getType();
9416     if (isa<VectorType>(Ty))
9417       continue;
9418 
9419     // If the current instruction is a load, update MaxWidth to reflect the
9420     // width of the loaded value.
9421     if (isa<LoadInst>(I) || isa<ExtractElementInst>(I) ||
9422         isa<ExtractValueInst>(I))
9423       Width = std::max<unsigned>(Width, DL->getTypeSizeInBits(Ty));
9424 
9425     // Otherwise, we need to visit the operands of the instruction. We only
9426     // handle the interesting cases from buildTree here. If an operand is an
9427     // instruction we haven't yet visited and from the same basic block as the
9428     // user or the use is a PHI node, we add it to the worklist.
9429     else if (isa<PHINode>(I) || isa<CastInst>(I) || isa<GetElementPtrInst>(I) ||
9430              isa<CmpInst>(I) || isa<SelectInst>(I) || isa<BinaryOperator>(I) ||
9431              isa<UnaryOperator>(I)) {
9432       for (Use &U : I->operands())
9433         if (auto *J = dyn_cast<Instruction>(U.get()))
9434           if (Visited.insert(J).second &&
9435               (isa<PHINode>(I) || J->getParent() == Parent))
9436             Worklist.emplace_back(J, J->getParent());
9437     } else {
9438       break;
9439     }
9440   }
9441 
9442   // If we didn't encounter a memory access in the expression tree, or if we
9443   // gave up for some reason, just return the width of V. Otherwise, return the
9444   // maximum width we found.
9445   if (!Width) {
9446     if (auto *CI = dyn_cast<CmpInst>(V))
9447       V = CI->getOperand(0);
9448     Width = DL->getTypeSizeInBits(V->getType());
9449   }
9450 
9451   for (Instruction *I : Visited)
9452     InstrElementSize[I] = Width;
9453 
9454   return Width;
9455 }
9456 
9457 // Determine if a value V in a vectorizable expression Expr can be demoted to a
9458 // smaller type with a truncation. We collect the values that will be demoted
9459 // in ToDemote and additional roots that require investigating in Roots.
9460 static bool collectValuesToDemote(Value *V, SmallPtrSetImpl<Value *> &Expr,
9461                                   SmallVectorImpl<Value *> &ToDemote,
9462                                   SmallVectorImpl<Value *> &Roots) {
9463   // We can always demote constants.
9464   if (isa<Constant>(V)) {
9465     ToDemote.push_back(V);
9466     return true;
9467   }
9468 
9469   // If the value is not an instruction in the expression with only one use, it
9470   // cannot be demoted.
9471   auto *I = dyn_cast<Instruction>(V);
9472   if (!I || !I->hasOneUse() || !Expr.count(I))
9473     return false;
9474 
9475   switch (I->getOpcode()) {
9476 
9477   // We can always demote truncations and extensions. Since truncations can
9478   // seed additional demotion, we save the truncated value.
9479   case Instruction::Trunc:
9480     Roots.push_back(I->getOperand(0));
9481     break;
9482   case Instruction::ZExt:
9483   case Instruction::SExt:
9484     if (isa<ExtractElementInst>(I->getOperand(0)) ||
9485         isa<InsertElementInst>(I->getOperand(0)))
9486       return false;
9487     break;
9488 
9489   // We can demote certain binary operations if we can demote both of their
9490   // operands.
9491   case Instruction::Add:
9492   case Instruction::Sub:
9493   case Instruction::Mul:
9494   case Instruction::And:
9495   case Instruction::Or:
9496   case Instruction::Xor:
9497     if (!collectValuesToDemote(I->getOperand(0), Expr, ToDemote, Roots) ||
9498         !collectValuesToDemote(I->getOperand(1), Expr, ToDemote, Roots))
9499       return false;
9500     break;
9501 
9502   // We can demote selects if we can demote their true and false values.
9503   case Instruction::Select: {
9504     SelectInst *SI = cast<SelectInst>(I);
9505     if (!collectValuesToDemote(SI->getTrueValue(), Expr, ToDemote, Roots) ||
9506         !collectValuesToDemote(SI->getFalseValue(), Expr, ToDemote, Roots))
9507       return false;
9508     break;
9509   }
9510 
9511   // We can demote phis if we can demote all their incoming operands. Note that
9512   // we don't need to worry about cycles since we ensure single use above.
9513   case Instruction::PHI: {
9514     PHINode *PN = cast<PHINode>(I);
9515     for (Value *IncValue : PN->incoming_values())
9516       if (!collectValuesToDemote(IncValue, Expr, ToDemote, Roots))
9517         return false;
9518     break;
9519   }
9520 
9521   // Otherwise, conservatively give up.
9522   default:
9523     return false;
9524   }
9525 
9526   // Record the value that we can demote.
9527   ToDemote.push_back(V);
9528   return true;
9529 }
9530 
9531 void BoUpSLP::computeMinimumValueSizes() {
9532   // If there are no external uses, the expression tree must be rooted by a
9533   // store. We can't demote in-memory values, so there is nothing to do here.
9534   if (ExternalUses.empty())
9535     return;
9536 
9537   // We only attempt to truncate integer expressions.
9538   auto &TreeRoot = VectorizableTree[0]->Scalars;
9539   auto *TreeRootIT = dyn_cast<IntegerType>(TreeRoot[0]->getType());
9540   if (!TreeRootIT)
9541     return;
9542 
9543   // If the expression is not rooted by a store, these roots should have
9544   // external uses. We will rely on InstCombine to rewrite the expression in
9545   // the narrower type. However, InstCombine only rewrites single-use values.
9546   // This means that if a tree entry other than a root is used externally, it
9547   // must have multiple uses and InstCombine will not rewrite it. The code
9548   // below ensures that only the roots are used externally.
9549   SmallPtrSet<Value *, 32> Expr(TreeRoot.begin(), TreeRoot.end());
9550   for (auto &EU : ExternalUses)
9551     if (!Expr.erase(EU.Scalar))
9552       return;
9553   if (!Expr.empty())
9554     return;
9555 
9556   // Collect the scalar values of the vectorizable expression. We will use this
9557   // context to determine which values can be demoted. If we see a truncation,
9558   // we mark it as seeding another demotion.
9559   for (auto &EntryPtr : VectorizableTree)
9560     Expr.insert(EntryPtr->Scalars.begin(), EntryPtr->Scalars.end());
9561 
9562   // Ensure the roots of the vectorizable tree don't form a cycle. They must
9563   // have a single external user that is not in the vectorizable tree.
9564   for (auto *Root : TreeRoot)
9565     if (!Root->hasOneUse() || Expr.count(*Root->user_begin()))
9566       return;
9567 
9568   // Conservatively determine if we can actually truncate the roots of the
9569   // expression. Collect the values that can be demoted in ToDemote and
9570   // additional roots that require investigating in Roots.
9571   SmallVector<Value *, 32> ToDemote;
9572   SmallVector<Value *, 4> Roots;
9573   for (auto *Root : TreeRoot)
9574     if (!collectValuesToDemote(Root, Expr, ToDemote, Roots))
9575       return;
9576 
9577   // The maximum bit width required to represent all the values that can be
9578   // demoted without loss of precision. It would be safe to truncate the roots
9579   // of the expression to this width.
9580   auto MaxBitWidth = 8u;
9581 
9582   // We first check if all the bits of the roots are demanded. If they're not,
9583   // we can truncate the roots to this narrower type.
9584   for (auto *Root : TreeRoot) {
9585     auto Mask = DB->getDemandedBits(cast<Instruction>(Root));
9586     MaxBitWidth = std::max<unsigned>(
9587         Mask.getBitWidth() - Mask.countLeadingZeros(), MaxBitWidth);
9588   }
9589 
9590   // True if the roots can be zero-extended back to their original type, rather
9591   // than sign-extended. We know that if the leading bits are not demanded, we
9592   // can safely zero-extend. So we initialize IsKnownPositive to True.
9593   bool IsKnownPositive = true;
9594 
9595   // If all the bits of the roots are demanded, we can try a little harder to
9596   // compute a narrower type. This can happen, for example, if the roots are
9597   // getelementptr indices. InstCombine promotes these indices to the pointer
9598   // width. Thus, all their bits are technically demanded even though the
9599   // address computation might be vectorized in a smaller type.
9600   //
9601   // We start by looking at each entry that can be demoted. We compute the
9602   // maximum bit width required to store the scalar by using ValueTracking to
9603   // compute the number of high-order bits we can truncate.
9604   if (MaxBitWidth == DL->getTypeSizeInBits(TreeRoot[0]->getType()) &&
9605       llvm::all_of(TreeRoot, [](Value *R) {
9606         assert(R->hasOneUse() && "Root should have only one use!");
9607         return isa<GetElementPtrInst>(R->user_back());
9608       })) {
9609     MaxBitWidth = 8u;
9610 
9611     // Determine if the sign bit of all the roots is known to be zero. If not,
9612     // IsKnownPositive is set to False.
9613     IsKnownPositive = llvm::all_of(TreeRoot, [&](Value *R) {
9614       KnownBits Known = computeKnownBits(R, *DL);
9615       return Known.isNonNegative();
9616     });
9617 
9618     // Determine the maximum number of bits required to store the scalar
9619     // values.
9620     for (auto *Scalar : ToDemote) {
9621       auto NumSignBits = ComputeNumSignBits(Scalar, *DL, 0, AC, nullptr, DT);
9622       auto NumTypeBits = DL->getTypeSizeInBits(Scalar->getType());
9623       MaxBitWidth = std::max<unsigned>(NumTypeBits - NumSignBits, MaxBitWidth);
9624     }
9625 
9626     // If we can't prove that the sign bit is zero, we must add one to the
9627     // maximum bit width to account for the unknown sign bit. This preserves
9628     // the existing sign bit so we can safely sign-extend the root back to the
9629     // original type. Otherwise, if we know the sign bit is zero, we will
9630     // zero-extend the root instead.
9631     //
9632     // FIXME: This is somewhat suboptimal, as there will be cases where adding
9633     //        one to the maximum bit width will yield a larger-than-necessary
9634     //        type. In general, we need to add an extra bit only if we can't
9635     //        prove that the upper bit of the original type is equal to the
9636     //        upper bit of the proposed smaller type. If these two bits are the
9637     //        same (either zero or one) we know that sign-extending from the
9638     //        smaller type will result in the same value. Here, since we can't
9639     //        yet prove this, we are just making the proposed smaller type
9640     //        larger to ensure correctness.
9641     if (!IsKnownPositive)
9642       ++MaxBitWidth;
9643   }
9644 
9645   // Round MaxBitWidth up to the next power-of-two.
9646   if (!isPowerOf2_64(MaxBitWidth))
9647     MaxBitWidth = NextPowerOf2(MaxBitWidth);
9648 
9649   // If the maximum bit width we compute is less than the with of the roots'
9650   // type, we can proceed with the narrowing. Otherwise, do nothing.
9651   if (MaxBitWidth >= TreeRootIT->getBitWidth())
9652     return;
9653 
9654   // If we can truncate the root, we must collect additional values that might
9655   // be demoted as a result. That is, those seeded by truncations we will
9656   // modify.
9657   while (!Roots.empty())
9658     collectValuesToDemote(Roots.pop_back_val(), Expr, ToDemote, Roots);
9659 
9660   // Finally, map the values we can demote to the maximum bit with we computed.
9661   for (auto *Scalar : ToDemote)
9662     MinBWs[Scalar] = std::make_pair(MaxBitWidth, !IsKnownPositive);
9663 }
9664 
9665 namespace {
9666 
9667 /// The SLPVectorizer Pass.
9668 struct SLPVectorizer : public FunctionPass {
9669   SLPVectorizerPass Impl;
9670 
9671   /// Pass identification, replacement for typeid
9672   static char ID;
9673 
9674   explicit SLPVectorizer() : FunctionPass(ID) {
9675     initializeSLPVectorizerPass(*PassRegistry::getPassRegistry());
9676   }
9677 
9678   bool doInitialization(Module &M) override { return false; }
9679 
9680   bool runOnFunction(Function &F) override {
9681     if (skipFunction(F))
9682       return false;
9683 
9684     auto *SE = &getAnalysis<ScalarEvolutionWrapperPass>().getSE();
9685     auto *TTI = &getAnalysis<TargetTransformInfoWrapperPass>().getTTI(F);
9686     auto *TLIP = getAnalysisIfAvailable<TargetLibraryInfoWrapperPass>();
9687     auto *TLI = TLIP ? &TLIP->getTLI(F) : nullptr;
9688     auto *AA = &getAnalysis<AAResultsWrapperPass>().getAAResults();
9689     auto *LI = &getAnalysis<LoopInfoWrapperPass>().getLoopInfo();
9690     auto *DT = &getAnalysis<DominatorTreeWrapperPass>().getDomTree();
9691     auto *AC = &getAnalysis<AssumptionCacheTracker>().getAssumptionCache(F);
9692     auto *DB = &getAnalysis<DemandedBitsWrapperPass>().getDemandedBits();
9693     auto *ORE = &getAnalysis<OptimizationRemarkEmitterWrapperPass>().getORE();
9694 
9695     return Impl.runImpl(F, SE, TTI, TLI, AA, LI, DT, AC, DB, ORE);
9696   }
9697 
9698   void getAnalysisUsage(AnalysisUsage &AU) const override {
9699     FunctionPass::getAnalysisUsage(AU);
9700     AU.addRequired<AssumptionCacheTracker>();
9701     AU.addRequired<ScalarEvolutionWrapperPass>();
9702     AU.addRequired<AAResultsWrapperPass>();
9703     AU.addRequired<TargetTransformInfoWrapperPass>();
9704     AU.addRequired<LoopInfoWrapperPass>();
9705     AU.addRequired<DominatorTreeWrapperPass>();
9706     AU.addRequired<DemandedBitsWrapperPass>();
9707     AU.addRequired<OptimizationRemarkEmitterWrapperPass>();
9708     AU.addRequired<InjectTLIMappingsLegacy>();
9709     AU.addPreserved<LoopInfoWrapperPass>();
9710     AU.addPreserved<DominatorTreeWrapperPass>();
9711     AU.addPreserved<AAResultsWrapperPass>();
9712     AU.addPreserved<GlobalsAAWrapperPass>();
9713     AU.setPreservesCFG();
9714   }
9715 };
9716 
9717 } // end anonymous namespace
9718 
9719 PreservedAnalyses SLPVectorizerPass::run(Function &F, FunctionAnalysisManager &AM) {
9720   auto *SE = &AM.getResult<ScalarEvolutionAnalysis>(F);
9721   auto *TTI = &AM.getResult<TargetIRAnalysis>(F);
9722   auto *TLI = AM.getCachedResult<TargetLibraryAnalysis>(F);
9723   auto *AA = &AM.getResult<AAManager>(F);
9724   auto *LI = &AM.getResult<LoopAnalysis>(F);
9725   auto *DT = &AM.getResult<DominatorTreeAnalysis>(F);
9726   auto *AC = &AM.getResult<AssumptionAnalysis>(F);
9727   auto *DB = &AM.getResult<DemandedBitsAnalysis>(F);
9728   auto *ORE = &AM.getResult<OptimizationRemarkEmitterAnalysis>(F);
9729 
9730   bool Changed = runImpl(F, SE, TTI, TLI, AA, LI, DT, AC, DB, ORE);
9731   if (!Changed)
9732     return PreservedAnalyses::all();
9733 
9734   PreservedAnalyses PA;
9735   PA.preserveSet<CFGAnalyses>();
9736   return PA;
9737 }
9738 
9739 bool SLPVectorizerPass::runImpl(Function &F, ScalarEvolution *SE_,
9740                                 TargetTransformInfo *TTI_,
9741                                 TargetLibraryInfo *TLI_, AAResults *AA_,
9742                                 LoopInfo *LI_, DominatorTree *DT_,
9743                                 AssumptionCache *AC_, DemandedBits *DB_,
9744                                 OptimizationRemarkEmitter *ORE_) {
9745   if (!RunSLPVectorization)
9746     return false;
9747   SE = SE_;
9748   TTI = TTI_;
9749   TLI = TLI_;
9750   AA = AA_;
9751   LI = LI_;
9752   DT = DT_;
9753   AC = AC_;
9754   DB = DB_;
9755   DL = &F.getParent()->getDataLayout();
9756 
9757   Stores.clear();
9758   GEPs.clear();
9759   bool Changed = false;
9760 
9761   // If the target claims to have no vector registers don't attempt
9762   // vectorization.
9763   if (!TTI->getNumberOfRegisters(TTI->getRegisterClassForType(true))) {
9764     LLVM_DEBUG(
9765         dbgs() << "SLP: Didn't find any vector registers for target, abort.\n");
9766     return false;
9767   }
9768 
9769   // Don't vectorize when the attribute NoImplicitFloat is used.
9770   if (F.hasFnAttribute(Attribute::NoImplicitFloat))
9771     return false;
9772 
9773   LLVM_DEBUG(dbgs() << "SLP: Analyzing blocks in " << F.getName() << ".\n");
9774 
9775   // Use the bottom up slp vectorizer to construct chains that start with
9776   // store instructions.
9777   BoUpSLP R(&F, SE, TTI, TLI, AA, LI, DT, AC, DB, DL, ORE_);
9778 
9779   // A general note: the vectorizer must use BoUpSLP::eraseInstruction() to
9780   // delete instructions.
9781 
9782   // Update DFS numbers now so that we can use them for ordering.
9783   DT->updateDFSNumbers();
9784 
9785   // Scan the blocks in the function in post order.
9786   for (auto BB : post_order(&F.getEntryBlock())) {
9787     // Start new block - clear the list of reduction roots.
9788     R.clearReductionData();
9789     collectSeedInstructions(BB);
9790 
9791     // Vectorize trees that end at stores.
9792     if (!Stores.empty()) {
9793       LLVM_DEBUG(dbgs() << "SLP: Found stores for " << Stores.size()
9794                         << " underlying objects.\n");
9795       Changed |= vectorizeStoreChains(R);
9796     }
9797 
9798     // Vectorize trees that end at reductions.
9799     Changed |= vectorizeChainsInBlock(BB, R);
9800 
9801     // Vectorize the index computations of getelementptr instructions. This
9802     // is primarily intended to catch gather-like idioms ending at
9803     // non-consecutive loads.
9804     if (!GEPs.empty()) {
9805       LLVM_DEBUG(dbgs() << "SLP: Found GEPs for " << GEPs.size()
9806                         << " underlying objects.\n");
9807       Changed |= vectorizeGEPIndices(BB, R);
9808     }
9809   }
9810 
9811   if (Changed) {
9812     R.optimizeGatherSequence();
9813     LLVM_DEBUG(dbgs() << "SLP: vectorized \"" << F.getName() << "\"\n");
9814   }
9815   return Changed;
9816 }
9817 
9818 bool SLPVectorizerPass::vectorizeStoreChain(ArrayRef<Value *> Chain, BoUpSLP &R,
9819                                             unsigned Idx, unsigned MinVF) {
9820   LLVM_DEBUG(dbgs() << "SLP: Analyzing a store chain of length " << Chain.size()
9821                     << "\n");
9822   const unsigned Sz = R.getVectorElementSize(Chain[0]);
9823   unsigned VF = Chain.size();
9824 
9825   if (!isPowerOf2_32(Sz) || !isPowerOf2_32(VF) || VF < 2 || VF < MinVF)
9826     return false;
9827 
9828   LLVM_DEBUG(dbgs() << "SLP: Analyzing " << VF << " stores at offset " << Idx
9829                     << "\n");
9830 
9831   R.buildTree(Chain);
9832   if (R.isTreeTinyAndNotFullyVectorizable())
9833     return false;
9834   if (R.isLoadCombineCandidate())
9835     return false;
9836   R.reorderTopToBottom();
9837   R.reorderBottomToTop();
9838   R.buildExternalUses();
9839 
9840   R.computeMinimumValueSizes();
9841 
9842   InstructionCost Cost = R.getTreeCost();
9843 
9844   LLVM_DEBUG(dbgs() << "SLP: Found cost = " << Cost << " for VF =" << VF << "\n");
9845   if (Cost < -SLPCostThreshold) {
9846     LLVM_DEBUG(dbgs() << "SLP: Decided to vectorize cost = " << Cost << "\n");
9847 
9848     using namespace ore;
9849 
9850     R.getORE()->emit(OptimizationRemark(SV_NAME, "StoresVectorized",
9851                                         cast<StoreInst>(Chain[0]))
9852                      << "Stores SLP vectorized with cost " << NV("Cost", Cost)
9853                      << " and with tree size "
9854                      << NV("TreeSize", R.getTreeSize()));
9855 
9856     R.vectorizeTree();
9857     return true;
9858   }
9859 
9860   return false;
9861 }
9862 
9863 bool SLPVectorizerPass::vectorizeStores(ArrayRef<StoreInst *> Stores,
9864                                         BoUpSLP &R) {
9865   // We may run into multiple chains that merge into a single chain. We mark the
9866   // stores that we vectorized so that we don't visit the same store twice.
9867   BoUpSLP::ValueSet VectorizedStores;
9868   bool Changed = false;
9869 
9870   int E = Stores.size();
9871   SmallBitVector Tails(E, false);
9872   int MaxIter = MaxStoreLookup.getValue();
9873   SmallVector<std::pair<int, int>, 16> ConsecutiveChain(
9874       E, std::make_pair(E, INT_MAX));
9875   SmallVector<SmallBitVector, 4> CheckedPairs(E, SmallBitVector(E, false));
9876   int IterCnt;
9877   auto &&FindConsecutiveAccess = [this, &Stores, &Tails, &IterCnt, MaxIter,
9878                                   &CheckedPairs,
9879                                   &ConsecutiveChain](int K, int Idx) {
9880     if (IterCnt >= MaxIter)
9881       return true;
9882     if (CheckedPairs[Idx].test(K))
9883       return ConsecutiveChain[K].second == 1 &&
9884              ConsecutiveChain[K].first == Idx;
9885     ++IterCnt;
9886     CheckedPairs[Idx].set(K);
9887     CheckedPairs[K].set(Idx);
9888     Optional<int> Diff = getPointersDiff(
9889         Stores[K]->getValueOperand()->getType(), Stores[K]->getPointerOperand(),
9890         Stores[Idx]->getValueOperand()->getType(),
9891         Stores[Idx]->getPointerOperand(), *DL, *SE, /*StrictCheck=*/true);
9892     if (!Diff || *Diff == 0)
9893       return false;
9894     int Val = *Diff;
9895     if (Val < 0) {
9896       if (ConsecutiveChain[Idx].second > -Val) {
9897         Tails.set(K);
9898         ConsecutiveChain[Idx] = std::make_pair(K, -Val);
9899       }
9900       return false;
9901     }
9902     if (ConsecutiveChain[K].second <= Val)
9903       return false;
9904 
9905     Tails.set(Idx);
9906     ConsecutiveChain[K] = std::make_pair(Idx, Val);
9907     return Val == 1;
9908   };
9909   // Do a quadratic search on all of the given stores in reverse order and find
9910   // all of the pairs of stores that follow each other.
9911   for (int Idx = E - 1; Idx >= 0; --Idx) {
9912     // If a store has multiple consecutive store candidates, search according
9913     // to the sequence: Idx-1, Idx+1, Idx-2, Idx+2, ...
9914     // This is because usually pairing with immediate succeeding or preceding
9915     // candidate create the best chance to find slp vectorization opportunity.
9916     const int MaxLookDepth = std::max(E - Idx, Idx + 1);
9917     IterCnt = 0;
9918     for (int Offset = 1, F = MaxLookDepth; Offset < F; ++Offset)
9919       if ((Idx >= Offset && FindConsecutiveAccess(Idx - Offset, Idx)) ||
9920           (Idx + Offset < E && FindConsecutiveAccess(Idx + Offset, Idx)))
9921         break;
9922   }
9923 
9924   // Tracks if we tried to vectorize stores starting from the given tail
9925   // already.
9926   SmallBitVector TriedTails(E, false);
9927   // For stores that start but don't end a link in the chain:
9928   for (int Cnt = E; Cnt > 0; --Cnt) {
9929     int I = Cnt - 1;
9930     if (ConsecutiveChain[I].first == E || Tails.test(I))
9931       continue;
9932     // We found a store instr that starts a chain. Now follow the chain and try
9933     // to vectorize it.
9934     BoUpSLP::ValueList Operands;
9935     // Collect the chain into a list.
9936     while (I != E && !VectorizedStores.count(Stores[I])) {
9937       Operands.push_back(Stores[I]);
9938       Tails.set(I);
9939       if (ConsecutiveChain[I].second != 1) {
9940         // Mark the new end in the chain and go back, if required. It might be
9941         // required if the original stores come in reversed order, for example.
9942         if (ConsecutiveChain[I].first != E &&
9943             Tails.test(ConsecutiveChain[I].first) && !TriedTails.test(I) &&
9944             !VectorizedStores.count(Stores[ConsecutiveChain[I].first])) {
9945           TriedTails.set(I);
9946           Tails.reset(ConsecutiveChain[I].first);
9947           if (Cnt < ConsecutiveChain[I].first + 2)
9948             Cnt = ConsecutiveChain[I].first + 2;
9949         }
9950         break;
9951       }
9952       // Move to the next value in the chain.
9953       I = ConsecutiveChain[I].first;
9954     }
9955     assert(!Operands.empty() && "Expected non-empty list of stores.");
9956 
9957     unsigned MaxVecRegSize = R.getMaxVecRegSize();
9958     unsigned EltSize = R.getVectorElementSize(Operands[0]);
9959     unsigned MaxElts = llvm::PowerOf2Floor(MaxVecRegSize / EltSize);
9960 
9961     unsigned MaxVF = std::min(R.getMaximumVF(EltSize, Instruction::Store),
9962                               MaxElts);
9963     auto *Store = cast<StoreInst>(Operands[0]);
9964     Type *StoreTy = Store->getValueOperand()->getType();
9965     Type *ValueTy = StoreTy;
9966     if (auto *Trunc = dyn_cast<TruncInst>(Store->getValueOperand()))
9967       ValueTy = Trunc->getSrcTy();
9968     unsigned MinVF = TTI->getStoreMinimumVF(
9969         R.getMinVF(DL->getTypeSizeInBits(ValueTy)), StoreTy, ValueTy);
9970 
9971     // FIXME: Is division-by-2 the correct step? Should we assert that the
9972     // register size is a power-of-2?
9973     unsigned StartIdx = 0;
9974     for (unsigned Size = MaxVF; Size >= MinVF; Size /= 2) {
9975       for (unsigned Cnt = StartIdx, E = Operands.size(); Cnt + Size <= E;) {
9976         ArrayRef<Value *> Slice = makeArrayRef(Operands).slice(Cnt, Size);
9977         if (!VectorizedStores.count(Slice.front()) &&
9978             !VectorizedStores.count(Slice.back()) &&
9979             vectorizeStoreChain(Slice, R, Cnt, MinVF)) {
9980           // Mark the vectorized stores so that we don't vectorize them again.
9981           VectorizedStores.insert(Slice.begin(), Slice.end());
9982           Changed = true;
9983           // If we vectorized initial block, no need to try to vectorize it
9984           // again.
9985           if (Cnt == StartIdx)
9986             StartIdx += Size;
9987           Cnt += Size;
9988           continue;
9989         }
9990         ++Cnt;
9991       }
9992       // Check if the whole array was vectorized already - exit.
9993       if (StartIdx >= Operands.size())
9994         break;
9995     }
9996   }
9997 
9998   return Changed;
9999 }
10000 
10001 void SLPVectorizerPass::collectSeedInstructions(BasicBlock *BB) {
10002   // Initialize the collections. We will make a single pass over the block.
10003   Stores.clear();
10004   GEPs.clear();
10005 
10006   // Visit the store and getelementptr instructions in BB and organize them in
10007   // Stores and GEPs according to the underlying objects of their pointer
10008   // operands.
10009   for (Instruction &I : *BB) {
10010     // Ignore store instructions that are volatile or have a pointer operand
10011     // that doesn't point to a scalar type.
10012     if (auto *SI = dyn_cast<StoreInst>(&I)) {
10013       if (!SI->isSimple())
10014         continue;
10015       if (!isValidElementType(SI->getValueOperand()->getType()))
10016         continue;
10017       Stores[getUnderlyingObject(SI->getPointerOperand())].push_back(SI);
10018     }
10019 
10020     // Ignore getelementptr instructions that have more than one index, a
10021     // constant index, or a pointer operand that doesn't point to a scalar
10022     // type.
10023     else if (auto *GEP = dyn_cast<GetElementPtrInst>(&I)) {
10024       auto Idx = GEP->idx_begin()->get();
10025       if (GEP->getNumIndices() > 1 || isa<Constant>(Idx))
10026         continue;
10027       if (!isValidElementType(Idx->getType()))
10028         continue;
10029       if (GEP->getType()->isVectorTy())
10030         continue;
10031       GEPs[GEP->getPointerOperand()].push_back(GEP);
10032     }
10033   }
10034 }
10035 
10036 bool SLPVectorizerPass::tryToVectorizePair(Value *A, Value *B, BoUpSLP &R) {
10037   if (!A || !B)
10038     return false;
10039   if (isa<InsertElementInst>(A) || isa<InsertElementInst>(B))
10040     return false;
10041   Value *VL[] = {A, B};
10042   return tryToVectorizeList(VL, R);
10043 }
10044 
10045 bool SLPVectorizerPass::tryToVectorizeList(ArrayRef<Value *> VL, BoUpSLP &R,
10046                                            bool LimitForRegisterSize) {
10047   if (VL.size() < 2)
10048     return false;
10049 
10050   LLVM_DEBUG(dbgs() << "SLP: Trying to vectorize a list of length = "
10051                     << VL.size() << ".\n");
10052 
10053   // Check that all of the parts are instructions of the same type,
10054   // we permit an alternate opcode via InstructionsState.
10055   InstructionsState S = getSameOpcode(VL);
10056   if (!S.getOpcode())
10057     return false;
10058 
10059   Instruction *I0 = cast<Instruction>(S.OpValue);
10060   // Make sure invalid types (including vector type) are rejected before
10061   // determining vectorization factor for scalar instructions.
10062   for (Value *V : VL) {
10063     Type *Ty = V->getType();
10064     if (!isa<InsertElementInst>(V) && !isValidElementType(Ty)) {
10065       // NOTE: the following will give user internal llvm type name, which may
10066       // not be useful.
10067       R.getORE()->emit([&]() {
10068         std::string type_str;
10069         llvm::raw_string_ostream rso(type_str);
10070         Ty->print(rso);
10071         return OptimizationRemarkMissed(SV_NAME, "UnsupportedType", I0)
10072                << "Cannot SLP vectorize list: type "
10073                << rso.str() + " is unsupported by vectorizer";
10074       });
10075       return false;
10076     }
10077   }
10078 
10079   unsigned Sz = R.getVectorElementSize(I0);
10080   unsigned MinVF = R.getMinVF(Sz);
10081   unsigned MaxVF = std::max<unsigned>(PowerOf2Floor(VL.size()), MinVF);
10082   MaxVF = std::min(R.getMaximumVF(Sz, S.getOpcode()), MaxVF);
10083   if (MaxVF < 2) {
10084     R.getORE()->emit([&]() {
10085       return OptimizationRemarkMissed(SV_NAME, "SmallVF", I0)
10086              << "Cannot SLP vectorize list: vectorization factor "
10087              << "less than 2 is not supported";
10088     });
10089     return false;
10090   }
10091 
10092   bool Changed = false;
10093   bool CandidateFound = false;
10094   InstructionCost MinCost = SLPCostThreshold.getValue();
10095   Type *ScalarTy = VL[0]->getType();
10096   if (auto *IE = dyn_cast<InsertElementInst>(VL[0]))
10097     ScalarTy = IE->getOperand(1)->getType();
10098 
10099   unsigned NextInst = 0, MaxInst = VL.size();
10100   for (unsigned VF = MaxVF; NextInst + 1 < MaxInst && VF >= MinVF; VF /= 2) {
10101     // No actual vectorization should happen, if number of parts is the same as
10102     // provided vectorization factor (i.e. the scalar type is used for vector
10103     // code during codegen).
10104     auto *VecTy = FixedVectorType::get(ScalarTy, VF);
10105     if (TTI->getNumberOfParts(VecTy) == VF)
10106       continue;
10107     for (unsigned I = NextInst; I < MaxInst; ++I) {
10108       unsigned OpsWidth = 0;
10109 
10110       if (I + VF > MaxInst)
10111         OpsWidth = MaxInst - I;
10112       else
10113         OpsWidth = VF;
10114 
10115       if (!isPowerOf2_32(OpsWidth))
10116         continue;
10117 
10118       if ((LimitForRegisterSize && OpsWidth < MaxVF) ||
10119           (VF > MinVF && OpsWidth <= VF / 2) || (VF == MinVF && OpsWidth < 2))
10120         break;
10121 
10122       ArrayRef<Value *> Ops = VL.slice(I, OpsWidth);
10123       // Check that a previous iteration of this loop did not delete the Value.
10124       if (llvm::any_of(Ops, [&R](Value *V) {
10125             auto *I = dyn_cast<Instruction>(V);
10126             return I && R.isDeleted(I);
10127           }))
10128         continue;
10129 
10130       LLVM_DEBUG(dbgs() << "SLP: Analyzing " << OpsWidth << " operations "
10131                         << "\n");
10132 
10133       R.buildTree(Ops);
10134       if (R.isTreeTinyAndNotFullyVectorizable())
10135         continue;
10136       R.reorderTopToBottom();
10137       R.reorderBottomToTop(!isa<InsertElementInst>(Ops.front()));
10138       R.buildExternalUses();
10139 
10140       R.computeMinimumValueSizes();
10141       InstructionCost Cost = R.getTreeCost();
10142       CandidateFound = true;
10143       MinCost = std::min(MinCost, Cost);
10144 
10145       if (Cost < -SLPCostThreshold) {
10146         LLVM_DEBUG(dbgs() << "SLP: Vectorizing list at cost:" << Cost << ".\n");
10147         R.getORE()->emit(OptimizationRemark(SV_NAME, "VectorizedList",
10148                                                     cast<Instruction>(Ops[0]))
10149                                  << "SLP vectorized with cost " << ore::NV("Cost", Cost)
10150                                  << " and with tree size "
10151                                  << ore::NV("TreeSize", R.getTreeSize()));
10152 
10153         R.vectorizeTree();
10154         // Move to the next bundle.
10155         I += VF - 1;
10156         NextInst = I + 1;
10157         Changed = true;
10158       }
10159     }
10160   }
10161 
10162   if (!Changed && CandidateFound) {
10163     R.getORE()->emit([&]() {
10164       return OptimizationRemarkMissed(SV_NAME, "NotBeneficial", I0)
10165              << "List vectorization was possible but not beneficial with cost "
10166              << ore::NV("Cost", MinCost) << " >= "
10167              << ore::NV("Treshold", -SLPCostThreshold);
10168     });
10169   } else if (!Changed) {
10170     R.getORE()->emit([&]() {
10171       return OptimizationRemarkMissed(SV_NAME, "NotPossible", I0)
10172              << "Cannot SLP vectorize list: vectorization was impossible"
10173              << " with available vectorization factors";
10174     });
10175   }
10176   return Changed;
10177 }
10178 
10179 bool SLPVectorizerPass::tryToVectorize(Instruction *I, BoUpSLP &R) {
10180   if (!I)
10181     return false;
10182 
10183   if ((!isa<BinaryOperator>(I) && !isa<CmpInst>(I)) ||
10184       isa<VectorType>(I->getType()))
10185     return false;
10186 
10187   Value *P = I->getParent();
10188 
10189   // Vectorize in current basic block only.
10190   auto *Op0 = dyn_cast<Instruction>(I->getOperand(0));
10191   auto *Op1 = dyn_cast<Instruction>(I->getOperand(1));
10192   if (!Op0 || !Op1 || Op0->getParent() != P || Op1->getParent() != P)
10193     return false;
10194 
10195   // First collect all possible candidates
10196   SmallVector<std::pair<Value *, Value *>, 4> Candidates;
10197   Candidates.emplace_back(Op0, Op1);
10198 
10199   auto *A = dyn_cast<BinaryOperator>(Op0);
10200   auto *B = dyn_cast<BinaryOperator>(Op1);
10201   // Try to skip B.
10202   if (A && B && B->hasOneUse()) {
10203     auto *B0 = dyn_cast<BinaryOperator>(B->getOperand(0));
10204     auto *B1 = dyn_cast<BinaryOperator>(B->getOperand(1));
10205     if (B0 && B0->getParent() == P)
10206       Candidates.emplace_back(A, B0);
10207     if (B1 && B1->getParent() == P)
10208       Candidates.emplace_back(A, B1);
10209   }
10210   // Try to skip A.
10211   if (B && A && A->hasOneUse()) {
10212     auto *A0 = dyn_cast<BinaryOperator>(A->getOperand(0));
10213     auto *A1 = dyn_cast<BinaryOperator>(A->getOperand(1));
10214     if (A0 && A0->getParent() == P)
10215       Candidates.emplace_back(A0, B);
10216     if (A1 && A1->getParent() == P)
10217       Candidates.emplace_back(A1, B);
10218   }
10219 
10220   if (Candidates.size() == 1)
10221     return tryToVectorizePair(Op0, Op1, R);
10222 
10223   // We have multiple options. Try to pick the single best.
10224   Optional<int> BestCandidate = R.findBestRootPair(Candidates);
10225   if (!BestCandidate)
10226     return false;
10227   return tryToVectorizePair(Candidates[*BestCandidate].first,
10228                             Candidates[*BestCandidate].second, R);
10229 }
10230 
10231 namespace {
10232 
10233 /// Model horizontal reductions.
10234 ///
10235 /// A horizontal reduction is a tree of reduction instructions that has values
10236 /// that can be put into a vector as its leaves. For example:
10237 ///
10238 /// mul mul mul mul
10239 ///  \  /    \  /
10240 ///   +       +
10241 ///    \     /
10242 ///       +
10243 /// This tree has "mul" as its leaf values and "+" as its reduction
10244 /// instructions. A reduction can feed into a store or a binary operation
10245 /// feeding a phi.
10246 ///    ...
10247 ///    \  /
10248 ///     +
10249 ///     |
10250 ///  phi +=
10251 ///
10252 ///  Or:
10253 ///    ...
10254 ///    \  /
10255 ///     +
10256 ///     |
10257 ///   *p =
10258 ///
10259 class HorizontalReduction {
10260   using ReductionOpsType = SmallVector<Value *, 16>;
10261   using ReductionOpsListType = SmallVector<ReductionOpsType, 2>;
10262   ReductionOpsListType ReductionOps;
10263   /// List of possibly reduced values.
10264   SmallVector<SmallVector<Value *>> ReducedVals;
10265   /// Maps reduced value to the corresponding reduction operation.
10266   DenseMap<Value *, SmallVector<Instruction *>> ReducedValsToOps;
10267   // Use map vector to make stable output.
10268   MapVector<Instruction *, Value *> ExtraArgs;
10269   WeakTrackingVH ReductionRoot;
10270   /// The type of reduction operation.
10271   RecurKind RdxKind;
10272 
10273   static bool isCmpSelMinMax(Instruction *I) {
10274     return match(I, m_Select(m_Cmp(), m_Value(), m_Value())) &&
10275            RecurrenceDescriptor::isMinMaxRecurrenceKind(getRdxKind(I));
10276   }
10277 
10278   // And/or are potentially poison-safe logical patterns like:
10279   // select x, y, false
10280   // select x, true, y
10281   static bool isBoolLogicOp(Instruction *I) {
10282     return match(I, m_LogicalAnd(m_Value(), m_Value())) ||
10283            match(I, m_LogicalOr(m_Value(), m_Value()));
10284   }
10285 
10286   /// Checks if instruction is associative and can be vectorized.
10287   static bool isVectorizable(RecurKind Kind, Instruction *I) {
10288     if (Kind == RecurKind::None)
10289       return false;
10290 
10291     // Integer ops that map to select instructions or intrinsics are fine.
10292     if (RecurrenceDescriptor::isIntMinMaxRecurrenceKind(Kind) ||
10293         isBoolLogicOp(I))
10294       return true;
10295 
10296     if (Kind == RecurKind::FMax || Kind == RecurKind::FMin) {
10297       // FP min/max are associative except for NaN and -0.0. We do not
10298       // have to rule out -0.0 here because the intrinsic semantics do not
10299       // specify a fixed result for it.
10300       return I->getFastMathFlags().noNaNs();
10301     }
10302 
10303     return I->isAssociative();
10304   }
10305 
10306   static Value *getRdxOperand(Instruction *I, unsigned Index) {
10307     // Poison-safe 'or' takes the form: select X, true, Y
10308     // To make that work with the normal operand processing, we skip the
10309     // true value operand.
10310     // TODO: Change the code and data structures to handle this without a hack.
10311     if (getRdxKind(I) == RecurKind::Or && isa<SelectInst>(I) && Index == 1)
10312       return I->getOperand(2);
10313     return I->getOperand(Index);
10314   }
10315 
10316   /// Creates reduction operation with the current opcode.
10317   static Value *createOp(IRBuilder<> &Builder, RecurKind Kind, Value *LHS,
10318                          Value *RHS, const Twine &Name, bool UseSelect) {
10319     unsigned RdxOpcode = RecurrenceDescriptor::getOpcode(Kind);
10320     switch (Kind) {
10321     case RecurKind::Or:
10322       if (UseSelect &&
10323           LHS->getType() == CmpInst::makeCmpResultType(LHS->getType()))
10324         return Builder.CreateSelect(LHS, Builder.getTrue(), RHS, Name);
10325       return Builder.CreateBinOp((Instruction::BinaryOps)RdxOpcode, LHS, RHS,
10326                                  Name);
10327     case RecurKind::And:
10328       if (UseSelect &&
10329           LHS->getType() == CmpInst::makeCmpResultType(LHS->getType()))
10330         return Builder.CreateSelect(LHS, RHS, Builder.getFalse(), Name);
10331       return Builder.CreateBinOp((Instruction::BinaryOps)RdxOpcode, LHS, RHS,
10332                                  Name);
10333     case RecurKind::Add:
10334     case RecurKind::Mul:
10335     case RecurKind::Xor:
10336     case RecurKind::FAdd:
10337     case RecurKind::FMul:
10338       return Builder.CreateBinOp((Instruction::BinaryOps)RdxOpcode, LHS, RHS,
10339                                  Name);
10340     case RecurKind::FMax:
10341       return Builder.CreateBinaryIntrinsic(Intrinsic::maxnum, LHS, RHS);
10342     case RecurKind::FMin:
10343       return Builder.CreateBinaryIntrinsic(Intrinsic::minnum, LHS, RHS);
10344     case RecurKind::SMax:
10345       if (UseSelect) {
10346         Value *Cmp = Builder.CreateICmpSGT(LHS, RHS, Name);
10347         return Builder.CreateSelect(Cmp, LHS, RHS, Name);
10348       }
10349       return Builder.CreateBinaryIntrinsic(Intrinsic::smax, LHS, RHS);
10350     case RecurKind::SMin:
10351       if (UseSelect) {
10352         Value *Cmp = Builder.CreateICmpSLT(LHS, RHS, Name);
10353         return Builder.CreateSelect(Cmp, LHS, RHS, Name);
10354       }
10355       return Builder.CreateBinaryIntrinsic(Intrinsic::smin, LHS, RHS);
10356     case RecurKind::UMax:
10357       if (UseSelect) {
10358         Value *Cmp = Builder.CreateICmpUGT(LHS, RHS, Name);
10359         return Builder.CreateSelect(Cmp, LHS, RHS, Name);
10360       }
10361       return Builder.CreateBinaryIntrinsic(Intrinsic::umax, LHS, RHS);
10362     case RecurKind::UMin:
10363       if (UseSelect) {
10364         Value *Cmp = Builder.CreateICmpULT(LHS, RHS, Name);
10365         return Builder.CreateSelect(Cmp, LHS, RHS, Name);
10366       }
10367       return Builder.CreateBinaryIntrinsic(Intrinsic::umin, LHS, RHS);
10368     default:
10369       llvm_unreachable("Unknown reduction operation.");
10370     }
10371   }
10372 
10373   /// Creates reduction operation with the current opcode with the IR flags
10374   /// from \p ReductionOps, dropping nuw/nsw flags.
10375   static Value *createOp(IRBuilder<> &Builder, RecurKind RdxKind, Value *LHS,
10376                          Value *RHS, const Twine &Name,
10377                          const ReductionOpsListType &ReductionOps) {
10378     bool UseSelect = ReductionOps.size() == 2 ||
10379                      // Logical or/and.
10380                      (ReductionOps.size() == 1 &&
10381                       isa<SelectInst>(ReductionOps.front().front()));
10382     assert((!UseSelect || ReductionOps.size() != 2 ||
10383             isa<SelectInst>(ReductionOps[1][0])) &&
10384            "Expected cmp + select pairs for reduction");
10385     Value *Op = createOp(Builder, RdxKind, LHS, RHS, Name, UseSelect);
10386     if (RecurrenceDescriptor::isIntMinMaxRecurrenceKind(RdxKind)) {
10387       if (auto *Sel = dyn_cast<SelectInst>(Op)) {
10388         propagateIRFlags(Sel->getCondition(), ReductionOps[0], nullptr,
10389                          /*IncludeWrapFlags=*/false);
10390         propagateIRFlags(Op, ReductionOps[1], nullptr,
10391                          /*IncludeWrapFlags=*/false);
10392         return Op;
10393       }
10394     }
10395     propagateIRFlags(Op, ReductionOps[0], nullptr, /*IncludeWrapFlags=*/false);
10396     return Op;
10397   }
10398 
10399   static RecurKind getRdxKind(Value *V) {
10400     auto *I = dyn_cast<Instruction>(V);
10401     if (!I)
10402       return RecurKind::None;
10403     if (match(I, m_Add(m_Value(), m_Value())))
10404       return RecurKind::Add;
10405     if (match(I, m_Mul(m_Value(), m_Value())))
10406       return RecurKind::Mul;
10407     if (match(I, m_And(m_Value(), m_Value())) ||
10408         match(I, m_LogicalAnd(m_Value(), m_Value())))
10409       return RecurKind::And;
10410     if (match(I, m_Or(m_Value(), m_Value())) ||
10411         match(I, m_LogicalOr(m_Value(), m_Value())))
10412       return RecurKind::Or;
10413     if (match(I, m_Xor(m_Value(), m_Value())))
10414       return RecurKind::Xor;
10415     if (match(I, m_FAdd(m_Value(), m_Value())))
10416       return RecurKind::FAdd;
10417     if (match(I, m_FMul(m_Value(), m_Value())))
10418       return RecurKind::FMul;
10419 
10420     if (match(I, m_Intrinsic<Intrinsic::maxnum>(m_Value(), m_Value())))
10421       return RecurKind::FMax;
10422     if (match(I, m_Intrinsic<Intrinsic::minnum>(m_Value(), m_Value())))
10423       return RecurKind::FMin;
10424 
10425     // This matches either cmp+select or intrinsics. SLP is expected to handle
10426     // either form.
10427     // TODO: If we are canonicalizing to intrinsics, we can remove several
10428     //       special-case paths that deal with selects.
10429     if (match(I, m_SMax(m_Value(), m_Value())))
10430       return RecurKind::SMax;
10431     if (match(I, m_SMin(m_Value(), m_Value())))
10432       return RecurKind::SMin;
10433     if (match(I, m_UMax(m_Value(), m_Value())))
10434       return RecurKind::UMax;
10435     if (match(I, m_UMin(m_Value(), m_Value())))
10436       return RecurKind::UMin;
10437 
10438     if (auto *Select = dyn_cast<SelectInst>(I)) {
10439       // Try harder: look for min/max pattern based on instructions producing
10440       // same values such as: select ((cmp Inst1, Inst2), Inst1, Inst2).
10441       // During the intermediate stages of SLP, it's very common to have
10442       // pattern like this (since optimizeGatherSequence is run only once
10443       // at the end):
10444       // %1 = extractelement <2 x i32> %a, i32 0
10445       // %2 = extractelement <2 x i32> %a, i32 1
10446       // %cond = icmp sgt i32 %1, %2
10447       // %3 = extractelement <2 x i32> %a, i32 0
10448       // %4 = extractelement <2 x i32> %a, i32 1
10449       // %select = select i1 %cond, i32 %3, i32 %4
10450       CmpInst::Predicate Pred;
10451       Instruction *L1;
10452       Instruction *L2;
10453 
10454       Value *LHS = Select->getTrueValue();
10455       Value *RHS = Select->getFalseValue();
10456       Value *Cond = Select->getCondition();
10457 
10458       // TODO: Support inverse predicates.
10459       if (match(Cond, m_Cmp(Pred, m_Specific(LHS), m_Instruction(L2)))) {
10460         if (!isa<ExtractElementInst>(RHS) ||
10461             !L2->isIdenticalTo(cast<Instruction>(RHS)))
10462           return RecurKind::None;
10463       } else if (match(Cond, m_Cmp(Pred, m_Instruction(L1), m_Specific(RHS)))) {
10464         if (!isa<ExtractElementInst>(LHS) ||
10465             !L1->isIdenticalTo(cast<Instruction>(LHS)))
10466           return RecurKind::None;
10467       } else {
10468         if (!isa<ExtractElementInst>(LHS) || !isa<ExtractElementInst>(RHS))
10469           return RecurKind::None;
10470         if (!match(Cond, m_Cmp(Pred, m_Instruction(L1), m_Instruction(L2))) ||
10471             !L1->isIdenticalTo(cast<Instruction>(LHS)) ||
10472             !L2->isIdenticalTo(cast<Instruction>(RHS)))
10473           return RecurKind::None;
10474       }
10475 
10476       switch (Pred) {
10477       default:
10478         return RecurKind::None;
10479       case CmpInst::ICMP_SGT:
10480       case CmpInst::ICMP_SGE:
10481         return RecurKind::SMax;
10482       case CmpInst::ICMP_SLT:
10483       case CmpInst::ICMP_SLE:
10484         return RecurKind::SMin;
10485       case CmpInst::ICMP_UGT:
10486       case CmpInst::ICMP_UGE:
10487         return RecurKind::UMax;
10488       case CmpInst::ICMP_ULT:
10489       case CmpInst::ICMP_ULE:
10490         return RecurKind::UMin;
10491       }
10492     }
10493     return RecurKind::None;
10494   }
10495 
10496   /// Get the index of the first operand.
10497   static unsigned getFirstOperandIndex(Instruction *I) {
10498     return isCmpSelMinMax(I) ? 1 : 0;
10499   }
10500 
10501   /// Total number of operands in the reduction operation.
10502   static unsigned getNumberOfOperands(Instruction *I) {
10503     return isCmpSelMinMax(I) ? 3 : 2;
10504   }
10505 
10506   /// Checks if the instruction is in basic block \p BB.
10507   /// For a cmp+sel min/max reduction check that both ops are in \p BB.
10508   static bool hasSameParent(Instruction *I, BasicBlock *BB) {
10509     if (isCmpSelMinMax(I) || (isBoolLogicOp(I) && isa<SelectInst>(I))) {
10510       auto *Sel = cast<SelectInst>(I);
10511       auto *Cmp = dyn_cast<Instruction>(Sel->getCondition());
10512       return Sel->getParent() == BB && Cmp && Cmp->getParent() == BB;
10513     }
10514     return I->getParent() == BB;
10515   }
10516 
10517   /// Expected number of uses for reduction operations/reduced values.
10518   static bool hasRequiredNumberOfUses(bool IsCmpSelMinMax, Instruction *I) {
10519     if (IsCmpSelMinMax) {
10520       // SelectInst must be used twice while the condition op must have single
10521       // use only.
10522       if (auto *Sel = dyn_cast<SelectInst>(I))
10523         return Sel->hasNUses(2) && Sel->getCondition()->hasOneUse();
10524       return I->hasNUses(2);
10525     }
10526 
10527     // Arithmetic reduction operation must be used once only.
10528     return I->hasOneUse();
10529   }
10530 
10531   /// Initializes the list of reduction operations.
10532   void initReductionOps(Instruction *I) {
10533     if (isCmpSelMinMax(I))
10534       ReductionOps.assign(2, ReductionOpsType());
10535     else
10536       ReductionOps.assign(1, ReductionOpsType());
10537   }
10538 
10539   /// Add all reduction operations for the reduction instruction \p I.
10540   void addReductionOps(Instruction *I) {
10541     if (isCmpSelMinMax(I)) {
10542       ReductionOps[0].emplace_back(cast<SelectInst>(I)->getCondition());
10543       ReductionOps[1].emplace_back(I);
10544     } else {
10545       ReductionOps[0].emplace_back(I);
10546     }
10547   }
10548 
10549   static Value *getLHS(RecurKind Kind, Instruction *I) {
10550     if (Kind == RecurKind::None)
10551       return nullptr;
10552     return I->getOperand(getFirstOperandIndex(I));
10553   }
10554   static Value *getRHS(RecurKind Kind, Instruction *I) {
10555     if (Kind == RecurKind::None)
10556       return nullptr;
10557     return I->getOperand(getFirstOperandIndex(I) + 1);
10558   }
10559 
10560 public:
10561   HorizontalReduction() = default;
10562 
10563   /// Try to find a reduction tree.
10564   bool matchAssociativeReduction(PHINode *Phi, Instruction *Inst,
10565                                  ScalarEvolution &SE, const DataLayout &DL,
10566                                  const TargetLibraryInfo &TLI) {
10567     assert((!Phi || is_contained(Phi->operands(), Inst)) &&
10568            "Phi needs to use the binary operator");
10569     assert((isa<BinaryOperator>(Inst) || isa<SelectInst>(Inst) ||
10570             isa<IntrinsicInst>(Inst)) &&
10571            "Expected binop, select, or intrinsic for reduction matching");
10572     RdxKind = getRdxKind(Inst);
10573 
10574     // We could have a initial reductions that is not an add.
10575     //  r *= v1 + v2 + v3 + v4
10576     // In such a case start looking for a tree rooted in the first '+'.
10577     if (Phi) {
10578       if (getLHS(RdxKind, Inst) == Phi) {
10579         Phi = nullptr;
10580         Inst = dyn_cast<Instruction>(getRHS(RdxKind, Inst));
10581         if (!Inst)
10582           return false;
10583         RdxKind = getRdxKind(Inst);
10584       } else if (getRHS(RdxKind, Inst) == Phi) {
10585         Phi = nullptr;
10586         Inst = dyn_cast<Instruction>(getLHS(RdxKind, Inst));
10587         if (!Inst)
10588           return false;
10589         RdxKind = getRdxKind(Inst);
10590       }
10591     }
10592 
10593     if (!isVectorizable(RdxKind, Inst))
10594       return false;
10595 
10596     // Analyze "regular" integer/FP types for reductions - no target-specific
10597     // types or pointers.
10598     Type *Ty = Inst->getType();
10599     if (!isValidElementType(Ty) || Ty->isPointerTy())
10600       return false;
10601 
10602     // Though the ultimate reduction may have multiple uses, its condition must
10603     // have only single use.
10604     if (auto *Sel = dyn_cast<SelectInst>(Inst))
10605       if (!Sel->getCondition()->hasOneUse())
10606         return false;
10607 
10608     ReductionRoot = Inst;
10609 
10610     // Iterate through all the operands of the possible reduction tree and
10611     // gather all the reduced values, sorting them by their value id.
10612     BasicBlock *BB = Inst->getParent();
10613     bool IsCmpSelMinMax = isCmpSelMinMax(Inst);
10614     SmallVector<Instruction *> Worklist(1, Inst);
10615     // Checks if the operands of the \p TreeN instruction are also reduction
10616     // operations or should be treated as reduced values or an extra argument,
10617     // which is not part of the reduction.
10618     auto &&CheckOperands = [this, IsCmpSelMinMax,
10619                             BB](Instruction *TreeN,
10620                                 SmallVectorImpl<Value *> &ExtraArgs,
10621                                 SmallVectorImpl<Value *> &PossibleReducedVals,
10622                                 SmallVectorImpl<Instruction *> &ReductionOps) {
10623       for (int I = getFirstOperandIndex(TreeN),
10624                End = getNumberOfOperands(TreeN);
10625            I < End; ++I) {
10626         Value *EdgeVal = getRdxOperand(TreeN, I);
10627         ReducedValsToOps[EdgeVal].push_back(TreeN);
10628         auto *EdgeInst = dyn_cast<Instruction>(EdgeVal);
10629         // Edge has wrong parent - mark as an extra argument.
10630         if (EdgeInst && !isVectorLikeInstWithConstOps(EdgeInst) &&
10631             !hasSameParent(EdgeInst, BB)) {
10632           ExtraArgs.push_back(EdgeVal);
10633           continue;
10634         }
10635         // If the edge is not an instruction, or it is different from the main
10636         // reduction opcode or has too many uses - possible reduced value.
10637         if (!EdgeInst || getRdxKind(EdgeInst) != RdxKind ||
10638             IsCmpSelMinMax != isCmpSelMinMax(EdgeInst) ||
10639             !hasRequiredNumberOfUses(IsCmpSelMinMax, EdgeInst) ||
10640             !isVectorizable(getRdxKind(EdgeInst), EdgeInst)) {
10641           PossibleReducedVals.push_back(EdgeVal);
10642           continue;
10643         }
10644         ReductionOps.push_back(EdgeInst);
10645       }
10646     };
10647     // Try to regroup reduced values so that it gets more profitable to try to
10648     // reduce them. Values are grouped by their value ids, instructions - by
10649     // instruction op id and/or alternate op id, plus do extra analysis for
10650     // loads (grouping them by the distabce between pointers) and cmp
10651     // instructions (grouping them by the predicate).
10652     MapVector<size_t, MapVector<size_t, MapVector<Value *, unsigned>>>
10653         PossibleReducedVals;
10654     initReductionOps(Inst);
10655     while (!Worklist.empty()) {
10656       Instruction *TreeN = Worklist.pop_back_val();
10657       SmallVector<Value *> Args;
10658       SmallVector<Value *> PossibleRedVals;
10659       SmallVector<Instruction *> PossibleReductionOps;
10660       CheckOperands(TreeN, Args, PossibleRedVals, PossibleReductionOps);
10661       // If too many extra args - mark the instruction itself as a reduction
10662       // value, not a reduction operation.
10663       if (Args.size() < 2) {
10664         addReductionOps(TreeN);
10665         // Add extra args.
10666         if (!Args.empty()) {
10667           assert(Args.size() == 1 && "Expected only single argument.");
10668           ExtraArgs[TreeN] = Args.front();
10669         }
10670         // Add reduction values. The values are sorted for better vectorization
10671         // results.
10672         for (Value *V : PossibleRedVals) {
10673           size_t Key, Idx;
10674           std::tie(Key, Idx) = generateKeySubkey(
10675               V, &TLI,
10676               [&PossibleReducedVals, &DL, &SE](size_t Key, LoadInst *LI) {
10677                 auto It = PossibleReducedVals.find(Key);
10678                 if (It != PossibleReducedVals.end()) {
10679                   for (const auto &LoadData : It->second) {
10680                     auto *RLI = cast<LoadInst>(LoadData.second.front().first);
10681                     if (getPointersDiff(RLI->getType(),
10682                                         RLI->getPointerOperand(), LI->getType(),
10683                                         LI->getPointerOperand(), DL, SE,
10684                                         /*StrictCheck=*/true))
10685                       return hash_value(RLI->getPointerOperand());
10686                   }
10687                 }
10688                 return hash_value(LI->getPointerOperand());
10689               },
10690               /*AllowAlternate=*/false);
10691           ++PossibleReducedVals[Key][Idx]
10692                 .insert(std::make_pair(V, 0))
10693                 .first->second;
10694         }
10695         Worklist.append(PossibleReductionOps.rbegin(),
10696                         PossibleReductionOps.rend());
10697       } else {
10698         size_t Key, Idx;
10699         std::tie(Key, Idx) = generateKeySubkey(
10700             TreeN, &TLI,
10701             [&PossibleReducedVals, &DL, &SE](size_t Key, LoadInst *LI) {
10702               auto It = PossibleReducedVals.find(Key);
10703               if (It != PossibleReducedVals.end()) {
10704                 for (const auto &LoadData : It->second) {
10705                   auto *RLI = cast<LoadInst>(LoadData.second.front().first);
10706                   if (getPointersDiff(RLI->getType(), RLI->getPointerOperand(),
10707                                       LI->getType(), LI->getPointerOperand(),
10708                                       DL, SE, /*StrictCheck=*/true))
10709                     return hash_value(RLI->getPointerOperand());
10710                 }
10711               }
10712               return hash_value(LI->getPointerOperand());
10713             },
10714             /*AllowAlternate=*/false);
10715         ++PossibleReducedVals[Key][Idx]
10716               .insert(std::make_pair(TreeN, 0))
10717               .first->second;
10718       }
10719     }
10720     auto PossibleReducedValsVect = PossibleReducedVals.takeVector();
10721     // Sort values by the total number of values kinds to start the reduction
10722     // from the longest possible reduced values sequences.
10723     for (auto &PossibleReducedVals : PossibleReducedValsVect) {
10724       auto PossibleRedVals = PossibleReducedVals.second.takeVector();
10725       SmallVector<SmallVector<Value *>> PossibleRedValsVect;
10726       for (auto It = PossibleRedVals.begin(), E = PossibleRedVals.end();
10727            It != E; ++It) {
10728         PossibleRedValsVect.emplace_back();
10729         auto RedValsVect = It->second.takeVector();
10730         stable_sort(RedValsVect, [](const auto &P1, const auto &P2) {
10731           return P1.second < P2.second;
10732         });
10733         for (const std::pair<Value *, unsigned> &Data : RedValsVect)
10734           PossibleRedValsVect.back().append(Data.second, Data.first);
10735       }
10736       stable_sort(PossibleRedValsVect, [](const auto &P1, const auto &P2) {
10737         return P1.size() > P2.size();
10738       });
10739       ReducedVals.emplace_back();
10740       for (ArrayRef<Value *> Data : PossibleRedValsVect)
10741         ReducedVals.back().append(Data.rbegin(), Data.rend());
10742     }
10743     // Sort the reduced values by number of same/alternate opcode and/or pointer
10744     // operand.
10745     stable_sort(ReducedVals, [](ArrayRef<Value *> P1, ArrayRef<Value *> P2) {
10746       return P1.size() > P2.size();
10747     });
10748     return true;
10749   }
10750 
10751   /// Attempt to vectorize the tree found by matchAssociativeReduction.
10752   Value *tryToReduce(BoUpSLP &V, TargetTransformInfo *TTI) {
10753     constexpr int ReductionLimit = 4;
10754     constexpr unsigned RegMaxNumber = 4;
10755     constexpr unsigned RedValsMaxNumber = 128;
10756     // If there are a sufficient number of reduction values, reduce
10757     // to a nearby power-of-2. We can safely generate oversized
10758     // vectors and rely on the backend to split them to legal sizes.
10759     unsigned NumReducedVals = std::accumulate(
10760         ReducedVals.begin(), ReducedVals.end(), 0,
10761         [](int Num, ArrayRef<Value *> Vals) { return Num + Vals.size(); });
10762     if (NumReducedVals < ReductionLimit)
10763       return nullptr;
10764 
10765     IRBuilder<> Builder(cast<Instruction>(ReductionRoot));
10766 
10767     // Track the reduced values in case if they are replaced by extractelement
10768     // because of the vectorization.
10769     DenseMap<Value *, WeakTrackingVH> TrackedVals;
10770     BoUpSLP::ExtraValueToDebugLocsMap ExternallyUsedValues;
10771     // The same extra argument may be used several times, so log each attempt
10772     // to use it.
10773     for (const std::pair<Instruction *, Value *> &Pair : ExtraArgs) {
10774       assert(Pair.first && "DebugLoc must be set.");
10775       ExternallyUsedValues[Pair.second].push_back(Pair.first);
10776       TrackedVals.try_emplace(Pair.second, Pair.second);
10777     }
10778 
10779     // The compare instruction of a min/max is the insertion point for new
10780     // instructions and may be replaced with a new compare instruction.
10781     auto &&GetCmpForMinMaxReduction = [](Instruction *RdxRootInst) {
10782       assert(isa<SelectInst>(RdxRootInst) &&
10783              "Expected min/max reduction to have select root instruction");
10784       Value *ScalarCond = cast<SelectInst>(RdxRootInst)->getCondition();
10785       assert(isa<Instruction>(ScalarCond) &&
10786              "Expected min/max reduction to have compare condition");
10787       return cast<Instruction>(ScalarCond);
10788     };
10789 
10790     // The reduction root is used as the insertion point for new instructions,
10791     // so set it as externally used to prevent it from being deleted.
10792     ExternallyUsedValues[ReductionRoot];
10793     SmallDenseSet<Value *> IgnoreList;
10794     for (ReductionOpsType &RdxOps : ReductionOps)
10795       for (Value *RdxOp : RdxOps) {
10796         if (!RdxOp)
10797           continue;
10798         IgnoreList.insert(RdxOp);
10799       }
10800     bool IsCmpSelMinMax = isCmpSelMinMax(cast<Instruction>(ReductionRoot));
10801 
10802     // Need to track reduced vals, they may be changed during vectorization of
10803     // subvectors.
10804     for (ArrayRef<Value *> Candidates : ReducedVals)
10805       for (Value *V : Candidates)
10806         TrackedVals.try_emplace(V, V);
10807 
10808     DenseMap<Value *, unsigned> VectorizedVals;
10809     Value *VectorizedTree = nullptr;
10810     bool CheckForReusedReductionOps = false;
10811     // Try to vectorize elements based on their type.
10812     for (unsigned I = 0, E = ReducedVals.size(); I < E; ++I) {
10813       ArrayRef<Value *> OrigReducedVals = ReducedVals[I];
10814       InstructionsState S = getSameOpcode(OrigReducedVals);
10815       SmallVector<Value *> Candidates;
10816       DenseMap<Value *, Value *> TrackedToOrig;
10817       for (unsigned Cnt = 0, Sz = OrigReducedVals.size(); Cnt < Sz; ++Cnt) {
10818         Value *RdxVal = TrackedVals.find(OrigReducedVals[Cnt])->second;
10819         // Check if the reduction value was not overriden by the extractelement
10820         // instruction because of the vectorization and exclude it, if it is not
10821         // compatible with other values.
10822         if (auto *Inst = dyn_cast<Instruction>(RdxVal))
10823           if (isVectorLikeInstWithConstOps(Inst) &&
10824               (!S.getOpcode() || !S.isOpcodeOrAlt(Inst)))
10825             continue;
10826         Candidates.push_back(RdxVal);
10827         TrackedToOrig.try_emplace(RdxVal, OrigReducedVals[Cnt]);
10828       }
10829       bool ShuffledExtracts = false;
10830       // Try to handle shuffled extractelements.
10831       if (S.getOpcode() == Instruction::ExtractElement && !S.isAltShuffle() &&
10832           I + 1 < E) {
10833         InstructionsState NextS = getSameOpcode(ReducedVals[I + 1]);
10834         if (NextS.getOpcode() == Instruction::ExtractElement &&
10835             !NextS.isAltShuffle()) {
10836           SmallVector<Value *> CommonCandidates(Candidates);
10837           for (Value *RV : ReducedVals[I + 1]) {
10838             Value *RdxVal = TrackedVals.find(RV)->second;
10839             // Check if the reduction value was not overriden by the
10840             // extractelement instruction because of the vectorization and
10841             // exclude it, if it is not compatible with other values.
10842             if (auto *Inst = dyn_cast<Instruction>(RdxVal))
10843               if (!NextS.getOpcode() || !NextS.isOpcodeOrAlt(Inst))
10844                 continue;
10845             CommonCandidates.push_back(RdxVal);
10846             TrackedToOrig.try_emplace(RdxVal, RV);
10847           }
10848           SmallVector<int> Mask;
10849           if (isFixedVectorShuffle(CommonCandidates, Mask)) {
10850             ++I;
10851             Candidates.swap(CommonCandidates);
10852             ShuffledExtracts = true;
10853           }
10854         }
10855       }
10856       unsigned NumReducedVals = Candidates.size();
10857       if (NumReducedVals < ReductionLimit)
10858         continue;
10859 
10860       unsigned MaxVecRegSize = V.getMaxVecRegSize();
10861       unsigned EltSize = V.getVectorElementSize(Candidates[0]);
10862       unsigned MaxElts = RegMaxNumber * PowerOf2Floor(MaxVecRegSize / EltSize);
10863 
10864       unsigned ReduxWidth = std::min<unsigned>(
10865           PowerOf2Floor(NumReducedVals), std::max(RedValsMaxNumber, MaxElts));
10866       unsigned Start = 0;
10867       unsigned Pos = Start;
10868       // Restarts vectorization attempt with lower vector factor.
10869       unsigned PrevReduxWidth = ReduxWidth;
10870       bool CheckForReusedReductionOpsLocal = false;
10871       auto &&AdjustReducedVals = [&Pos, &Start, &ReduxWidth, NumReducedVals,
10872                                   &CheckForReusedReductionOpsLocal,
10873                                   &PrevReduxWidth, &V,
10874                                   &IgnoreList](bool IgnoreVL = false) {
10875         bool IsAnyRedOpGathered = !IgnoreVL && V.isAnyGathered(IgnoreList);
10876         if (!CheckForReusedReductionOpsLocal && PrevReduxWidth == ReduxWidth) {
10877           // Check if any of the reduction ops are gathered. If so, worth
10878           // trying again with less number of reduction ops.
10879           CheckForReusedReductionOpsLocal |= IsAnyRedOpGathered;
10880         }
10881         ++Pos;
10882         if (Pos < NumReducedVals - ReduxWidth + 1)
10883           return IsAnyRedOpGathered;
10884         Pos = Start;
10885         ReduxWidth /= 2;
10886         return IsAnyRedOpGathered;
10887       };
10888       while (Pos < NumReducedVals - ReduxWidth + 1 &&
10889              ReduxWidth >= ReductionLimit) {
10890         // Dependency in tree of the reduction ops - drop this attempt, try
10891         // later.
10892         if (CheckForReusedReductionOpsLocal && PrevReduxWidth != ReduxWidth &&
10893             Start == 0) {
10894           CheckForReusedReductionOps = true;
10895           break;
10896         }
10897         PrevReduxWidth = ReduxWidth;
10898         ArrayRef<Value *> VL(std::next(Candidates.begin(), Pos), ReduxWidth);
10899         // Beeing analyzed already - skip.
10900         if (V.areAnalyzedReductionVals(VL)) {
10901           (void)AdjustReducedVals(/*IgnoreVL=*/true);
10902           continue;
10903         }
10904         // Early exit if any of the reduction values were deleted during
10905         // previous vectorization attempts.
10906         if (any_of(VL, [&V](Value *RedVal) {
10907               auto *RedValI = dyn_cast<Instruction>(RedVal);
10908               if (!RedValI)
10909                 return false;
10910               return V.isDeleted(RedValI);
10911             }))
10912           break;
10913         V.buildTree(VL, IgnoreList);
10914         if (V.isTreeTinyAndNotFullyVectorizable(/*ForReduction=*/true)) {
10915           if (!AdjustReducedVals())
10916             V.analyzedReductionVals(VL);
10917           continue;
10918         }
10919         if (V.isLoadCombineReductionCandidate(RdxKind)) {
10920           if (!AdjustReducedVals())
10921             V.analyzedReductionVals(VL);
10922           continue;
10923         }
10924         V.reorderTopToBottom();
10925         // No need to reorder the root node at all.
10926         V.reorderBottomToTop(/*IgnoreReorder=*/true);
10927         // Keep extracted other reduction values, if they are used in the
10928         // vectorization trees.
10929         BoUpSLP::ExtraValueToDebugLocsMap LocalExternallyUsedValues(
10930             ExternallyUsedValues);
10931         for (unsigned Cnt = 0, Sz = ReducedVals.size(); Cnt < Sz; ++Cnt) {
10932           if (Cnt == I || (ShuffledExtracts && Cnt == I - 1))
10933             continue;
10934           for_each(ReducedVals[Cnt],
10935                    [&LocalExternallyUsedValues, &TrackedVals](Value *V) {
10936                      if (isa<Instruction>(V))
10937                        LocalExternallyUsedValues[TrackedVals[V]];
10938                    });
10939         }
10940         // Number of uses of the candidates in the vector of values.
10941         SmallDenseMap<Value *, unsigned> NumUses;
10942         for (unsigned Cnt = 0; Cnt < Pos; ++Cnt) {
10943           Value *V = Candidates[Cnt];
10944           if (NumUses.count(V) > 0)
10945             continue;
10946           NumUses[V] = std::count(VL.begin(), VL.end(), V);
10947         }
10948         for (unsigned Cnt = Pos + ReduxWidth; Cnt < NumReducedVals; ++Cnt) {
10949           Value *V = Candidates[Cnt];
10950           if (NumUses.count(V) > 0)
10951             continue;
10952           NumUses[V] = std::count(VL.begin(), VL.end(), V);
10953         }
10954         // Gather externally used values.
10955         SmallPtrSet<Value *, 4> Visited;
10956         for (unsigned Cnt = 0; Cnt < Pos; ++Cnt) {
10957           Value *V = Candidates[Cnt];
10958           if (!Visited.insert(V).second)
10959             continue;
10960           unsigned NumOps = VectorizedVals.lookup(V) + NumUses[V];
10961           if (NumOps != ReducedValsToOps.find(V)->second.size())
10962             LocalExternallyUsedValues[V];
10963         }
10964         for (unsigned Cnt = Pos + ReduxWidth; Cnt < NumReducedVals; ++Cnt) {
10965           Value *V = Candidates[Cnt];
10966           if (!Visited.insert(V).second)
10967             continue;
10968           unsigned NumOps = VectorizedVals.lookup(V) + NumUses[V];
10969           if (NumOps != ReducedValsToOps.find(V)->second.size())
10970             LocalExternallyUsedValues[V];
10971         }
10972         V.buildExternalUses(LocalExternallyUsedValues);
10973 
10974         V.computeMinimumValueSizes();
10975 
10976         // Intersect the fast-math-flags from all reduction operations.
10977         FastMathFlags RdxFMF;
10978         RdxFMF.set();
10979         for (Value *U : IgnoreList)
10980           if (auto *FPMO = dyn_cast<FPMathOperator>(U))
10981             RdxFMF &= FPMO->getFastMathFlags();
10982         // Estimate cost.
10983         InstructionCost TreeCost = V.getTreeCost(VL);
10984         InstructionCost ReductionCost =
10985             getReductionCost(TTI, VL, ReduxWidth, RdxFMF);
10986         InstructionCost Cost = TreeCost + ReductionCost;
10987         if (!Cost.isValid()) {
10988           LLVM_DEBUG(dbgs() << "Encountered invalid baseline cost.\n");
10989           return nullptr;
10990         }
10991         if (Cost >= -SLPCostThreshold) {
10992           V.getORE()->emit([&]() {
10993             return OptimizationRemarkMissed(
10994                        SV_NAME, "HorSLPNotBeneficial",
10995                        ReducedValsToOps.find(VL[0])->second.front())
10996                    << "Vectorizing horizontal reduction is possible"
10997                    << "but not beneficial with cost " << ore::NV("Cost", Cost)
10998                    << " and threshold "
10999                    << ore::NV("Threshold", -SLPCostThreshold);
11000           });
11001           if (!AdjustReducedVals())
11002             V.analyzedReductionVals(VL);
11003           continue;
11004         }
11005 
11006         LLVM_DEBUG(dbgs() << "SLP: Vectorizing horizontal reduction at cost:"
11007                           << Cost << ". (HorRdx)\n");
11008         V.getORE()->emit([&]() {
11009           return OptimizationRemark(
11010                      SV_NAME, "VectorizedHorizontalReduction",
11011                      ReducedValsToOps.find(VL[0])->second.front())
11012                  << "Vectorized horizontal reduction with cost "
11013                  << ore::NV("Cost", Cost) << " and with tree size "
11014                  << ore::NV("TreeSize", V.getTreeSize());
11015         });
11016 
11017         Builder.setFastMathFlags(RdxFMF);
11018 
11019         // Vectorize a tree.
11020         Value *VectorizedRoot = V.vectorizeTree(LocalExternallyUsedValues);
11021 
11022         // Emit a reduction. If the root is a select (min/max idiom), the insert
11023         // point is the compare condition of that select.
11024         Instruction *RdxRootInst = cast<Instruction>(ReductionRoot);
11025         if (IsCmpSelMinMax)
11026           Builder.SetInsertPoint(GetCmpForMinMaxReduction(RdxRootInst));
11027         else
11028           Builder.SetInsertPoint(RdxRootInst);
11029 
11030         // To prevent poison from leaking across what used to be sequential,
11031         // safe, scalar boolean logic operations, the reduction operand must be
11032         // frozen.
11033         if (isa<SelectInst>(RdxRootInst) && isBoolLogicOp(RdxRootInst))
11034           VectorizedRoot = Builder.CreateFreeze(VectorizedRoot);
11035 
11036         Value *ReducedSubTree =
11037             emitReduction(VectorizedRoot, Builder, ReduxWidth, TTI);
11038 
11039         if (!VectorizedTree) {
11040           // Initialize the final value in the reduction.
11041           VectorizedTree = ReducedSubTree;
11042         } else {
11043           // Update the final value in the reduction.
11044           Builder.SetCurrentDebugLocation(
11045               cast<Instruction>(ReductionOps.front().front())->getDebugLoc());
11046           VectorizedTree = createOp(Builder, RdxKind, VectorizedTree,
11047                                     ReducedSubTree, "op.rdx", ReductionOps);
11048         }
11049         // Count vectorized reduced values to exclude them from final reduction.
11050         for (Value *V : VL)
11051           ++VectorizedVals.try_emplace(TrackedToOrig.find(V)->second, 0)
11052                 .first->getSecond();
11053         Pos += ReduxWidth;
11054         Start = Pos;
11055         ReduxWidth = PowerOf2Floor(NumReducedVals - Pos);
11056       }
11057     }
11058     if (VectorizedTree) {
11059       // Finish the reduction.
11060       // Need to add extra arguments and not vectorized possible reduction
11061       // values.
11062       // Try to avoid dependencies between the scalar remainders after
11063       // reductions.
11064       auto &&FinalGen =
11065           [this, &Builder,
11066            &TrackedVals](ArrayRef<std::pair<Instruction *, Value *>> InstVals) {
11067             unsigned Sz = InstVals.size();
11068             SmallVector<std::pair<Instruction *, Value *>> ExtraReds(Sz / 2 +
11069                                                                      Sz % 2);
11070             for (unsigned I = 0, E = (Sz / 2) * 2; I < E; I += 2) {
11071               Instruction *RedOp = InstVals[I + 1].first;
11072               Builder.SetCurrentDebugLocation(RedOp->getDebugLoc());
11073               Value *RdxVal1 = InstVals[I].second;
11074               Value *StableRdxVal1 = RdxVal1;
11075               auto It1 = TrackedVals.find(RdxVal1);
11076               if (It1 != TrackedVals.end())
11077                 StableRdxVal1 = It1->second;
11078               Value *RdxVal2 = InstVals[I + 1].second;
11079               Value *StableRdxVal2 = RdxVal2;
11080               auto It2 = TrackedVals.find(RdxVal2);
11081               if (It2 != TrackedVals.end())
11082                 StableRdxVal2 = It2->second;
11083               Value *ExtraRed = createOp(Builder, RdxKind, StableRdxVal1,
11084                                          StableRdxVal2, "op.rdx", ReductionOps);
11085               ExtraReds[I / 2] = std::make_pair(InstVals[I].first, ExtraRed);
11086             }
11087             if (Sz % 2 == 1)
11088               ExtraReds[Sz / 2] = InstVals.back();
11089             return ExtraReds;
11090           };
11091       SmallVector<std::pair<Instruction *, Value *>> ExtraReductions;
11092       SmallPtrSet<Value *, 8> Visited;
11093       for (ArrayRef<Value *> Candidates : ReducedVals) {
11094         for (Value *RdxVal : Candidates) {
11095           if (!Visited.insert(RdxVal).second)
11096             continue;
11097           unsigned NumOps = VectorizedVals.lookup(RdxVal);
11098           for (Instruction *RedOp :
11099                makeArrayRef(ReducedValsToOps.find(RdxVal)->second)
11100                    .drop_back(NumOps))
11101             ExtraReductions.emplace_back(RedOp, RdxVal);
11102         }
11103       }
11104       for (auto &Pair : ExternallyUsedValues) {
11105         // Add each externally used value to the final reduction.
11106         for (auto *I : Pair.second)
11107           ExtraReductions.emplace_back(I, Pair.first);
11108       }
11109       // Iterate through all not-vectorized reduction values/extra arguments.
11110       while (ExtraReductions.size() > 1) {
11111         SmallVector<std::pair<Instruction *, Value *>> NewReds =
11112             FinalGen(ExtraReductions);
11113         ExtraReductions.swap(NewReds);
11114       }
11115       // Final reduction.
11116       if (ExtraReductions.size() == 1) {
11117         Instruction *RedOp = ExtraReductions.back().first;
11118         Builder.SetCurrentDebugLocation(RedOp->getDebugLoc());
11119         Value *RdxVal = ExtraReductions.back().second;
11120         Value *StableRdxVal = RdxVal;
11121         auto It = TrackedVals.find(RdxVal);
11122         if (It != TrackedVals.end())
11123           StableRdxVal = It->second;
11124         VectorizedTree = createOp(Builder, RdxKind, VectorizedTree,
11125                                   StableRdxVal, "op.rdx", ReductionOps);
11126       }
11127 
11128       ReductionRoot->replaceAllUsesWith(VectorizedTree);
11129 
11130       // The original scalar reduction is expected to have no remaining
11131       // uses outside the reduction tree itself.  Assert that we got this
11132       // correct, replace internal uses with undef, and mark for eventual
11133       // deletion.
11134 #ifndef NDEBUG
11135       SmallSet<Value *, 4> IgnoreSet;
11136       for (ArrayRef<Value *> RdxOps : ReductionOps)
11137         IgnoreSet.insert(RdxOps.begin(), RdxOps.end());
11138 #endif
11139       for (ArrayRef<Value *> RdxOps : ReductionOps) {
11140         for (Value *Ignore : RdxOps) {
11141           if (!Ignore)
11142             continue;
11143 #ifndef NDEBUG
11144           for (auto *U : Ignore->users()) {
11145             assert(IgnoreSet.count(U) &&
11146                    "All users must be either in the reduction ops list.");
11147           }
11148 #endif
11149           if (!Ignore->use_empty()) {
11150             Value *Undef = UndefValue::get(Ignore->getType());
11151             Ignore->replaceAllUsesWith(Undef);
11152           }
11153           V.eraseInstruction(cast<Instruction>(Ignore));
11154         }
11155       }
11156     } else if (!CheckForReusedReductionOps) {
11157       for (ReductionOpsType &RdxOps : ReductionOps)
11158         for (Value *RdxOp : RdxOps)
11159           V.analyzedReductionRoot(cast<Instruction>(RdxOp));
11160     }
11161     return VectorizedTree;
11162   }
11163 
11164 private:
11165   /// Calculate the cost of a reduction.
11166   InstructionCost getReductionCost(TargetTransformInfo *TTI,
11167                                    ArrayRef<Value *> ReducedVals,
11168                                    unsigned ReduxWidth, FastMathFlags FMF) {
11169     TTI::TargetCostKind CostKind = TTI::TCK_RecipThroughput;
11170     Value *FirstReducedVal = ReducedVals.front();
11171     Type *ScalarTy = FirstReducedVal->getType();
11172     FixedVectorType *VectorTy = FixedVectorType::get(ScalarTy, ReduxWidth);
11173     InstructionCost VectorCost = 0, ScalarCost;
11174     // If all of the reduced values are constant, the vector cost is 0, since
11175     // the reduction value can be calculated at the compile time.
11176     bool AllConsts = all_of(ReducedVals, isConstant);
11177     switch (RdxKind) {
11178     case RecurKind::Add:
11179     case RecurKind::Mul:
11180     case RecurKind::Or:
11181     case RecurKind::And:
11182     case RecurKind::Xor:
11183     case RecurKind::FAdd:
11184     case RecurKind::FMul: {
11185       unsigned RdxOpcode = RecurrenceDescriptor::getOpcode(RdxKind);
11186       if (!AllConsts)
11187         VectorCost =
11188             TTI->getArithmeticReductionCost(RdxOpcode, VectorTy, FMF, CostKind);
11189       ScalarCost = TTI->getArithmeticInstrCost(RdxOpcode, ScalarTy, CostKind);
11190       break;
11191     }
11192     case RecurKind::FMax:
11193     case RecurKind::FMin: {
11194       auto *SclCondTy = CmpInst::makeCmpResultType(ScalarTy);
11195       if (!AllConsts) {
11196         auto *VecCondTy =
11197             cast<VectorType>(CmpInst::makeCmpResultType(VectorTy));
11198         VectorCost =
11199             TTI->getMinMaxReductionCost(VectorTy, VecCondTy,
11200                                         /*IsUnsigned=*/false, CostKind);
11201       }
11202       CmpInst::Predicate RdxPred = getMinMaxReductionPredicate(RdxKind);
11203       ScalarCost = TTI->getCmpSelInstrCost(Instruction::FCmp, ScalarTy,
11204                                            SclCondTy, RdxPred, CostKind) +
11205                    TTI->getCmpSelInstrCost(Instruction::Select, ScalarTy,
11206                                            SclCondTy, RdxPred, CostKind);
11207       break;
11208     }
11209     case RecurKind::SMax:
11210     case RecurKind::SMin:
11211     case RecurKind::UMax:
11212     case RecurKind::UMin: {
11213       auto *SclCondTy = CmpInst::makeCmpResultType(ScalarTy);
11214       if (!AllConsts) {
11215         auto *VecCondTy =
11216             cast<VectorType>(CmpInst::makeCmpResultType(VectorTy));
11217         bool IsUnsigned =
11218             RdxKind == RecurKind::UMax || RdxKind == RecurKind::UMin;
11219         VectorCost = TTI->getMinMaxReductionCost(VectorTy, VecCondTy,
11220                                                  IsUnsigned, CostKind);
11221       }
11222       CmpInst::Predicate RdxPred = getMinMaxReductionPredicate(RdxKind);
11223       ScalarCost = TTI->getCmpSelInstrCost(Instruction::ICmp, ScalarTy,
11224                                            SclCondTy, RdxPred, CostKind) +
11225                    TTI->getCmpSelInstrCost(Instruction::Select, ScalarTy,
11226                                            SclCondTy, RdxPred, CostKind);
11227       break;
11228     }
11229     default:
11230       llvm_unreachable("Expected arithmetic or min/max reduction operation");
11231     }
11232 
11233     // Scalar cost is repeated for N-1 elements.
11234     ScalarCost *= (ReduxWidth - 1);
11235     LLVM_DEBUG(dbgs() << "SLP: Adding cost " << VectorCost - ScalarCost
11236                       << " for reduction that starts with " << *FirstReducedVal
11237                       << " (It is a splitting reduction)\n");
11238     return VectorCost - ScalarCost;
11239   }
11240 
11241   /// Emit a horizontal reduction of the vectorized value.
11242   Value *emitReduction(Value *VectorizedValue, IRBuilder<> &Builder,
11243                        unsigned ReduxWidth, const TargetTransformInfo *TTI) {
11244     assert(VectorizedValue && "Need to have a vectorized tree node");
11245     assert(isPowerOf2_32(ReduxWidth) &&
11246            "We only handle power-of-two reductions for now");
11247     assert(RdxKind != RecurKind::FMulAdd &&
11248            "A call to the llvm.fmuladd intrinsic is not handled yet");
11249 
11250     ++NumVectorInstructions;
11251     return createSimpleTargetReduction(Builder, TTI, VectorizedValue, RdxKind);
11252   }
11253 };
11254 
11255 } // end anonymous namespace
11256 
11257 static Optional<unsigned> getAggregateSize(Instruction *InsertInst) {
11258   if (auto *IE = dyn_cast<InsertElementInst>(InsertInst))
11259     return cast<FixedVectorType>(IE->getType())->getNumElements();
11260 
11261   unsigned AggregateSize = 1;
11262   auto *IV = cast<InsertValueInst>(InsertInst);
11263   Type *CurrentType = IV->getType();
11264   do {
11265     if (auto *ST = dyn_cast<StructType>(CurrentType)) {
11266       for (auto *Elt : ST->elements())
11267         if (Elt != ST->getElementType(0)) // check homogeneity
11268           return None;
11269       AggregateSize *= ST->getNumElements();
11270       CurrentType = ST->getElementType(0);
11271     } else if (auto *AT = dyn_cast<ArrayType>(CurrentType)) {
11272       AggregateSize *= AT->getNumElements();
11273       CurrentType = AT->getElementType();
11274     } else if (auto *VT = dyn_cast<FixedVectorType>(CurrentType)) {
11275       AggregateSize *= VT->getNumElements();
11276       return AggregateSize;
11277     } else if (CurrentType->isSingleValueType()) {
11278       return AggregateSize;
11279     } else {
11280       return None;
11281     }
11282   } while (true);
11283 }
11284 
11285 static void findBuildAggregate_rec(Instruction *LastInsertInst,
11286                                    TargetTransformInfo *TTI,
11287                                    SmallVectorImpl<Value *> &BuildVectorOpds,
11288                                    SmallVectorImpl<Value *> &InsertElts,
11289                                    unsigned OperandOffset) {
11290   do {
11291     Value *InsertedOperand = LastInsertInst->getOperand(1);
11292     Optional<unsigned> OperandIndex =
11293         getInsertIndex(LastInsertInst, OperandOffset);
11294     if (!OperandIndex)
11295       return;
11296     if (isa<InsertElementInst>(InsertedOperand) ||
11297         isa<InsertValueInst>(InsertedOperand)) {
11298       findBuildAggregate_rec(cast<Instruction>(InsertedOperand), TTI,
11299                              BuildVectorOpds, InsertElts, *OperandIndex);
11300 
11301     } else {
11302       BuildVectorOpds[*OperandIndex] = InsertedOperand;
11303       InsertElts[*OperandIndex] = LastInsertInst;
11304     }
11305     LastInsertInst = dyn_cast<Instruction>(LastInsertInst->getOperand(0));
11306   } while (LastInsertInst != nullptr &&
11307            (isa<InsertValueInst>(LastInsertInst) ||
11308             isa<InsertElementInst>(LastInsertInst)) &&
11309            LastInsertInst->hasOneUse());
11310 }
11311 
11312 /// Recognize construction of vectors like
11313 ///  %ra = insertelement <4 x float> poison, float %s0, i32 0
11314 ///  %rb = insertelement <4 x float> %ra, float %s1, i32 1
11315 ///  %rc = insertelement <4 x float> %rb, float %s2, i32 2
11316 ///  %rd = insertelement <4 x float> %rc, float %s3, i32 3
11317 ///  starting from the last insertelement or insertvalue instruction.
11318 ///
11319 /// Also recognize homogeneous aggregates like {<2 x float>, <2 x float>},
11320 /// {{float, float}, {float, float}}, [2 x {float, float}] and so on.
11321 /// See llvm/test/Transforms/SLPVectorizer/X86/pr42022.ll for examples.
11322 ///
11323 /// Assume LastInsertInst is of InsertElementInst or InsertValueInst type.
11324 ///
11325 /// \return true if it matches.
11326 static bool findBuildAggregate(Instruction *LastInsertInst,
11327                                TargetTransformInfo *TTI,
11328                                SmallVectorImpl<Value *> &BuildVectorOpds,
11329                                SmallVectorImpl<Value *> &InsertElts) {
11330 
11331   assert((isa<InsertElementInst>(LastInsertInst) ||
11332           isa<InsertValueInst>(LastInsertInst)) &&
11333          "Expected insertelement or insertvalue instruction!");
11334 
11335   assert((BuildVectorOpds.empty() && InsertElts.empty()) &&
11336          "Expected empty result vectors!");
11337 
11338   Optional<unsigned> AggregateSize = getAggregateSize(LastInsertInst);
11339   if (!AggregateSize)
11340     return false;
11341   BuildVectorOpds.resize(*AggregateSize);
11342   InsertElts.resize(*AggregateSize);
11343 
11344   findBuildAggregate_rec(LastInsertInst, TTI, BuildVectorOpds, InsertElts, 0);
11345   llvm::erase_value(BuildVectorOpds, nullptr);
11346   llvm::erase_value(InsertElts, nullptr);
11347   if (BuildVectorOpds.size() >= 2)
11348     return true;
11349 
11350   return false;
11351 }
11352 
11353 /// Try and get a reduction value from a phi node.
11354 ///
11355 /// Given a phi node \p P in a block \p ParentBB, consider possible reductions
11356 /// if they come from either \p ParentBB or a containing loop latch.
11357 ///
11358 /// \returns A candidate reduction value if possible, or \code nullptr \endcode
11359 /// if not possible.
11360 static Value *getReductionValue(const DominatorTree *DT, PHINode *P,
11361                                 BasicBlock *ParentBB, LoopInfo *LI) {
11362   // There are situations where the reduction value is not dominated by the
11363   // reduction phi. Vectorizing such cases has been reported to cause
11364   // miscompiles. See PR25787.
11365   auto DominatedReduxValue = [&](Value *R) {
11366     return isa<Instruction>(R) &&
11367            DT->dominates(P->getParent(), cast<Instruction>(R)->getParent());
11368   };
11369 
11370   Value *Rdx = nullptr;
11371 
11372   // Return the incoming value if it comes from the same BB as the phi node.
11373   if (P->getIncomingBlock(0) == ParentBB) {
11374     Rdx = P->getIncomingValue(0);
11375   } else if (P->getIncomingBlock(1) == ParentBB) {
11376     Rdx = P->getIncomingValue(1);
11377   }
11378 
11379   if (Rdx && DominatedReduxValue(Rdx))
11380     return Rdx;
11381 
11382   // Otherwise, check whether we have a loop latch to look at.
11383   Loop *BBL = LI->getLoopFor(ParentBB);
11384   if (!BBL)
11385     return nullptr;
11386   BasicBlock *BBLatch = BBL->getLoopLatch();
11387   if (!BBLatch)
11388     return nullptr;
11389 
11390   // There is a loop latch, return the incoming value if it comes from
11391   // that. This reduction pattern occasionally turns up.
11392   if (P->getIncomingBlock(0) == BBLatch) {
11393     Rdx = P->getIncomingValue(0);
11394   } else if (P->getIncomingBlock(1) == BBLatch) {
11395     Rdx = P->getIncomingValue(1);
11396   }
11397 
11398   if (Rdx && DominatedReduxValue(Rdx))
11399     return Rdx;
11400 
11401   return nullptr;
11402 }
11403 
11404 static bool matchRdxBop(Instruction *I, Value *&V0, Value *&V1) {
11405   if (match(I, m_BinOp(m_Value(V0), m_Value(V1))))
11406     return true;
11407   if (match(I, m_Intrinsic<Intrinsic::maxnum>(m_Value(V0), m_Value(V1))))
11408     return true;
11409   if (match(I, m_Intrinsic<Intrinsic::minnum>(m_Value(V0), m_Value(V1))))
11410     return true;
11411   if (match(I, m_Intrinsic<Intrinsic::smax>(m_Value(V0), m_Value(V1))))
11412     return true;
11413   if (match(I, m_Intrinsic<Intrinsic::smin>(m_Value(V0), m_Value(V1))))
11414     return true;
11415   if (match(I, m_Intrinsic<Intrinsic::umax>(m_Value(V0), m_Value(V1))))
11416     return true;
11417   if (match(I, m_Intrinsic<Intrinsic::umin>(m_Value(V0), m_Value(V1))))
11418     return true;
11419   return false;
11420 }
11421 
11422 /// Attempt to reduce a horizontal reduction.
11423 /// If it is legal to match a horizontal reduction feeding the phi node \a P
11424 /// with reduction operators \a Root (or one of its operands) in a basic block
11425 /// \a BB, then check if it can be done. If horizontal reduction is not found
11426 /// and root instruction is a binary operation, vectorization of the operands is
11427 /// attempted.
11428 /// \returns true if a horizontal reduction was matched and reduced or operands
11429 /// of one of the binary instruction were vectorized.
11430 /// \returns false if a horizontal reduction was not matched (or not possible)
11431 /// or no vectorization of any binary operation feeding \a Root instruction was
11432 /// performed.
11433 static bool tryToVectorizeHorReductionOrInstOperands(
11434     PHINode *P, Instruction *Root, BasicBlock *BB, BoUpSLP &R,
11435     TargetTransformInfo *TTI, ScalarEvolution &SE, const DataLayout &DL,
11436     const TargetLibraryInfo &TLI,
11437     const function_ref<bool(Instruction *, BoUpSLP &)> Vectorize) {
11438   if (!ShouldVectorizeHor)
11439     return false;
11440 
11441   if (!Root)
11442     return false;
11443 
11444   if (Root->getParent() != BB || isa<PHINode>(Root))
11445     return false;
11446   // Start analysis starting from Root instruction. If horizontal reduction is
11447   // found, try to vectorize it. If it is not a horizontal reduction or
11448   // vectorization is not possible or not effective, and currently analyzed
11449   // instruction is a binary operation, try to vectorize the operands, using
11450   // pre-order DFS traversal order. If the operands were not vectorized, repeat
11451   // the same procedure considering each operand as a possible root of the
11452   // horizontal reduction.
11453   // Interrupt the process if the Root instruction itself was vectorized or all
11454   // sub-trees not higher that RecursionMaxDepth were analyzed/vectorized.
11455   // Skip the analysis of CmpInsts. Compiler implements postanalysis of the
11456   // CmpInsts so we can skip extra attempts in
11457   // tryToVectorizeHorReductionOrInstOperands and save compile time.
11458   std::queue<std::pair<Instruction *, unsigned>> Stack;
11459   Stack.emplace(Root, 0);
11460   SmallPtrSet<Value *, 8> VisitedInstrs;
11461   SmallVector<WeakTrackingVH> PostponedInsts;
11462   bool Res = false;
11463   auto &&TryToReduce = [TTI, &SE, &DL, &P, &R, &TLI](Instruction *Inst,
11464                                                      Value *&B0,
11465                                                      Value *&B1) -> Value * {
11466     if (R.isAnalyzedReductionRoot(Inst))
11467       return nullptr;
11468     bool IsBinop = matchRdxBop(Inst, B0, B1);
11469     bool IsSelect = match(Inst, m_Select(m_Value(), m_Value(), m_Value()));
11470     if (IsBinop || IsSelect) {
11471       HorizontalReduction HorRdx;
11472       if (HorRdx.matchAssociativeReduction(P, Inst, SE, DL, TLI))
11473         return HorRdx.tryToReduce(R, TTI);
11474     }
11475     return nullptr;
11476   };
11477   while (!Stack.empty()) {
11478     Instruction *Inst;
11479     unsigned Level;
11480     std::tie(Inst, Level) = Stack.front();
11481     Stack.pop();
11482     // Do not try to analyze instruction that has already been vectorized.
11483     // This may happen when we vectorize instruction operands on a previous
11484     // iteration while stack was populated before that happened.
11485     if (R.isDeleted(Inst))
11486       continue;
11487     Value *B0 = nullptr, *B1 = nullptr;
11488     if (Value *V = TryToReduce(Inst, B0, B1)) {
11489       Res = true;
11490       // Set P to nullptr to avoid re-analysis of phi node in
11491       // matchAssociativeReduction function unless this is the root node.
11492       P = nullptr;
11493       if (auto *I = dyn_cast<Instruction>(V)) {
11494         // Try to find another reduction.
11495         Stack.emplace(I, Level);
11496         continue;
11497       }
11498     } else {
11499       bool IsBinop = B0 && B1;
11500       if (P && IsBinop) {
11501         Inst = dyn_cast<Instruction>(B0);
11502         if (Inst == P)
11503           Inst = dyn_cast<Instruction>(B1);
11504         if (!Inst) {
11505           // Set P to nullptr to avoid re-analysis of phi node in
11506           // matchAssociativeReduction function unless this is the root node.
11507           P = nullptr;
11508           continue;
11509         }
11510       }
11511       // Set P to nullptr to avoid re-analysis of phi node in
11512       // matchAssociativeReduction function unless this is the root node.
11513       P = nullptr;
11514       // Do not try to vectorize CmpInst operands, this is done separately.
11515       // Final attempt for binop args vectorization should happen after the loop
11516       // to try to find reductions.
11517       if (!isa<CmpInst, InsertElementInst, InsertValueInst>(Inst))
11518         PostponedInsts.push_back(Inst);
11519     }
11520 
11521     // Try to vectorize operands.
11522     // Continue analysis for the instruction from the same basic block only to
11523     // save compile time.
11524     if (++Level < RecursionMaxDepth)
11525       for (auto *Op : Inst->operand_values())
11526         if (VisitedInstrs.insert(Op).second)
11527           if (auto *I = dyn_cast<Instruction>(Op))
11528             // Do not try to vectorize CmpInst operands,  this is done
11529             // separately.
11530             if (!isa<PHINode, CmpInst, InsertElementInst, InsertValueInst>(I) &&
11531                 !R.isDeleted(I) && I->getParent() == BB)
11532               Stack.emplace(I, Level);
11533   }
11534   // Try to vectorized binops where reductions were not found.
11535   for (Value *V : PostponedInsts)
11536     if (auto *Inst = dyn_cast<Instruction>(V))
11537       if (!R.isDeleted(Inst))
11538         Res |= Vectorize(Inst, R);
11539   return Res;
11540 }
11541 
11542 bool SLPVectorizerPass::vectorizeRootInstruction(PHINode *P, Value *V,
11543                                                  BasicBlock *BB, BoUpSLP &R,
11544                                                  TargetTransformInfo *TTI) {
11545   auto *I = dyn_cast_or_null<Instruction>(V);
11546   if (!I)
11547     return false;
11548 
11549   if (!isa<BinaryOperator>(I))
11550     P = nullptr;
11551   // Try to match and vectorize a horizontal reduction.
11552   auto &&ExtraVectorization = [this](Instruction *I, BoUpSLP &R) -> bool {
11553     return tryToVectorize(I, R);
11554   };
11555   return tryToVectorizeHorReductionOrInstOperands(P, I, BB, R, TTI, *SE, *DL,
11556                                                   *TLI, ExtraVectorization);
11557 }
11558 
11559 bool SLPVectorizerPass::vectorizeInsertValueInst(InsertValueInst *IVI,
11560                                                  BasicBlock *BB, BoUpSLP &R) {
11561   const DataLayout &DL = BB->getModule()->getDataLayout();
11562   if (!R.canMapToVector(IVI->getType(), DL))
11563     return false;
11564 
11565   SmallVector<Value *, 16> BuildVectorOpds;
11566   SmallVector<Value *, 16> BuildVectorInsts;
11567   if (!findBuildAggregate(IVI, TTI, BuildVectorOpds, BuildVectorInsts))
11568     return false;
11569 
11570   LLVM_DEBUG(dbgs() << "SLP: array mappable to vector: " << *IVI << "\n");
11571   // Aggregate value is unlikely to be processed in vector register.
11572   return tryToVectorizeList(BuildVectorOpds, R);
11573 }
11574 
11575 bool SLPVectorizerPass::vectorizeInsertElementInst(InsertElementInst *IEI,
11576                                                    BasicBlock *BB, BoUpSLP &R) {
11577   SmallVector<Value *, 16> BuildVectorInsts;
11578   SmallVector<Value *, 16> BuildVectorOpds;
11579   SmallVector<int> Mask;
11580   if (!findBuildAggregate(IEI, TTI, BuildVectorOpds, BuildVectorInsts) ||
11581       (llvm::all_of(
11582            BuildVectorOpds,
11583            [](Value *V) { return isa<ExtractElementInst, UndefValue>(V); }) &&
11584        isFixedVectorShuffle(BuildVectorOpds, Mask)))
11585     return false;
11586 
11587   LLVM_DEBUG(dbgs() << "SLP: array mappable to vector: " << *IEI << "\n");
11588   return tryToVectorizeList(BuildVectorInsts, R);
11589 }
11590 
11591 template <typename T>
11592 static bool
11593 tryToVectorizeSequence(SmallVectorImpl<T *> &Incoming,
11594                        function_ref<unsigned(T *)> Limit,
11595                        function_ref<bool(T *, T *)> Comparator,
11596                        function_ref<bool(T *, T *)> AreCompatible,
11597                        function_ref<bool(ArrayRef<T *>, bool)> TryToVectorizeHelper,
11598                        bool LimitForRegisterSize) {
11599   bool Changed = false;
11600   // Sort by type, parent, operands.
11601   stable_sort(Incoming, Comparator);
11602 
11603   // Try to vectorize elements base on their type.
11604   SmallVector<T *> Candidates;
11605   for (auto *IncIt = Incoming.begin(), *E = Incoming.end(); IncIt != E;) {
11606     // Look for the next elements with the same type, parent and operand
11607     // kinds.
11608     auto *SameTypeIt = IncIt;
11609     while (SameTypeIt != E && AreCompatible(*SameTypeIt, *IncIt))
11610       ++SameTypeIt;
11611 
11612     // Try to vectorize them.
11613     unsigned NumElts = (SameTypeIt - IncIt);
11614     LLVM_DEBUG(dbgs() << "SLP: Trying to vectorize starting at nodes ("
11615                       << NumElts << ")\n");
11616     // The vectorization is a 3-state attempt:
11617     // 1. Try to vectorize instructions with the same/alternate opcodes with the
11618     // size of maximal register at first.
11619     // 2. Try to vectorize remaining instructions with the same type, if
11620     // possible. This may result in the better vectorization results rather than
11621     // if we try just to vectorize instructions with the same/alternate opcodes.
11622     // 3. Final attempt to try to vectorize all instructions with the
11623     // same/alternate ops only, this may result in some extra final
11624     // vectorization.
11625     if (NumElts > 1 &&
11626         TryToVectorizeHelper(makeArrayRef(IncIt, NumElts), LimitForRegisterSize)) {
11627       // Success start over because instructions might have been changed.
11628       Changed = true;
11629     } else if (NumElts < Limit(*IncIt) &&
11630                (Candidates.empty() ||
11631                 Candidates.front()->getType() == (*IncIt)->getType())) {
11632       Candidates.append(IncIt, std::next(IncIt, NumElts));
11633     }
11634     // Final attempt to vectorize instructions with the same types.
11635     if (Candidates.size() > 1 &&
11636         (SameTypeIt == E || (*SameTypeIt)->getType() != (*IncIt)->getType())) {
11637       if (TryToVectorizeHelper(Candidates, /*LimitForRegisterSize=*/false)) {
11638         // Success start over because instructions might have been changed.
11639         Changed = true;
11640       } else if (LimitForRegisterSize) {
11641         // Try to vectorize using small vectors.
11642         for (auto *It = Candidates.begin(), *End = Candidates.end();
11643              It != End;) {
11644           auto *SameTypeIt = It;
11645           while (SameTypeIt != End && AreCompatible(*SameTypeIt, *It))
11646             ++SameTypeIt;
11647           unsigned NumElts = (SameTypeIt - It);
11648           if (NumElts > 1 && TryToVectorizeHelper(makeArrayRef(It, NumElts),
11649                                             /*LimitForRegisterSize=*/false))
11650             Changed = true;
11651           It = SameTypeIt;
11652         }
11653       }
11654       Candidates.clear();
11655     }
11656 
11657     // Start over at the next instruction of a different type (or the end).
11658     IncIt = SameTypeIt;
11659   }
11660   return Changed;
11661 }
11662 
11663 /// Compare two cmp instructions. If IsCompatibility is true, function returns
11664 /// true if 2 cmps have same/swapped predicates and mos compatible corresponding
11665 /// operands. If IsCompatibility is false, function implements strict weak
11666 /// ordering relation between two cmp instructions, returning true if the first
11667 /// instruction is "less" than the second, i.e. its predicate is less than the
11668 /// predicate of the second or the operands IDs are less than the operands IDs
11669 /// of the second cmp instruction.
11670 template <bool IsCompatibility>
11671 static bool compareCmp(Value *V, Value *V2,
11672                        function_ref<bool(Instruction *)> IsDeleted) {
11673   auto *CI1 = cast<CmpInst>(V);
11674   auto *CI2 = cast<CmpInst>(V2);
11675   if (IsDeleted(CI2) || !isValidElementType(CI2->getType()))
11676     return false;
11677   if (CI1->getOperand(0)->getType()->getTypeID() <
11678       CI2->getOperand(0)->getType()->getTypeID())
11679     return !IsCompatibility;
11680   if (CI1->getOperand(0)->getType()->getTypeID() >
11681       CI2->getOperand(0)->getType()->getTypeID())
11682     return false;
11683   CmpInst::Predicate Pred1 = CI1->getPredicate();
11684   CmpInst::Predicate Pred2 = CI2->getPredicate();
11685   CmpInst::Predicate SwapPred1 = CmpInst::getSwappedPredicate(Pred1);
11686   CmpInst::Predicate SwapPred2 = CmpInst::getSwappedPredicate(Pred2);
11687   CmpInst::Predicate BasePred1 = std::min(Pred1, SwapPred1);
11688   CmpInst::Predicate BasePred2 = std::min(Pred2, SwapPred2);
11689   if (BasePred1 < BasePred2)
11690     return !IsCompatibility;
11691   if (BasePred1 > BasePred2)
11692     return false;
11693   // Compare operands.
11694   bool LEPreds = Pred1 <= Pred2;
11695   bool GEPreds = Pred1 >= Pred2;
11696   for (int I = 0, E = CI1->getNumOperands(); I < E; ++I) {
11697     auto *Op1 = CI1->getOperand(LEPreds ? I : E - I - 1);
11698     auto *Op2 = CI2->getOperand(GEPreds ? I : E - I - 1);
11699     if (Op1->getValueID() < Op2->getValueID())
11700       return !IsCompatibility;
11701     if (Op1->getValueID() > Op2->getValueID())
11702       return false;
11703     if (auto *I1 = dyn_cast<Instruction>(Op1))
11704       if (auto *I2 = dyn_cast<Instruction>(Op2)) {
11705         if (I1->getParent() != I2->getParent())
11706           return false;
11707         InstructionsState S = getSameOpcode({I1, I2});
11708         if (S.getOpcode())
11709           continue;
11710         return false;
11711       }
11712   }
11713   return IsCompatibility;
11714 }
11715 
11716 bool SLPVectorizerPass::vectorizeSimpleInstructions(
11717     SmallVectorImpl<Instruction *> &Instructions, BasicBlock *BB, BoUpSLP &R,
11718     bool AtTerminator) {
11719   bool OpsChanged = false;
11720   SmallVector<Instruction *, 4> PostponedCmps;
11721   for (auto *I : reverse(Instructions)) {
11722     if (R.isDeleted(I))
11723       continue;
11724     if (auto *LastInsertValue = dyn_cast<InsertValueInst>(I)) {
11725       OpsChanged |= vectorizeInsertValueInst(LastInsertValue, BB, R);
11726     } else if (auto *LastInsertElem = dyn_cast<InsertElementInst>(I)) {
11727       OpsChanged |= vectorizeInsertElementInst(LastInsertElem, BB, R);
11728     } else if (isa<CmpInst>(I)) {
11729       PostponedCmps.push_back(I);
11730       continue;
11731     }
11732     // Try to find reductions in buildvector sequnces.
11733     OpsChanged |= vectorizeRootInstruction(nullptr, I, BB, R, TTI);
11734   }
11735   if (AtTerminator) {
11736     // Try to find reductions first.
11737     for (Instruction *I : PostponedCmps) {
11738       if (R.isDeleted(I))
11739         continue;
11740       for (Value *Op : I->operands())
11741         OpsChanged |= vectorizeRootInstruction(nullptr, Op, BB, R, TTI);
11742     }
11743     // Try to vectorize operands as vector bundles.
11744     for (Instruction *I : PostponedCmps) {
11745       if (R.isDeleted(I))
11746         continue;
11747       OpsChanged |= tryToVectorize(I, R);
11748     }
11749     // Try to vectorize list of compares.
11750     // Sort by type, compare predicate, etc.
11751     auto &&CompareSorter = [&R](Value *V, Value *V2) {
11752       return compareCmp<false>(V, V2,
11753                                [&R](Instruction *I) { return R.isDeleted(I); });
11754     };
11755 
11756     auto &&AreCompatibleCompares = [&R](Value *V1, Value *V2) {
11757       if (V1 == V2)
11758         return true;
11759       return compareCmp<true>(V1, V2,
11760                               [&R](Instruction *I) { return R.isDeleted(I); });
11761     };
11762     auto Limit = [&R](Value *V) {
11763       unsigned EltSize = R.getVectorElementSize(V);
11764       return std::max(2U, R.getMaxVecRegSize() / EltSize);
11765     };
11766 
11767     SmallVector<Value *> Vals(PostponedCmps.begin(), PostponedCmps.end());
11768     OpsChanged |= tryToVectorizeSequence<Value>(
11769         Vals, Limit, CompareSorter, AreCompatibleCompares,
11770         [this, &R](ArrayRef<Value *> Candidates, bool LimitForRegisterSize) {
11771           // Exclude possible reductions from other blocks.
11772           bool ArePossiblyReducedInOtherBlock =
11773               any_of(Candidates, [](Value *V) {
11774                 return any_of(V->users(), [V](User *U) {
11775                   return isa<SelectInst>(U) &&
11776                          cast<SelectInst>(U)->getParent() !=
11777                              cast<Instruction>(V)->getParent();
11778                 });
11779               });
11780           if (ArePossiblyReducedInOtherBlock)
11781             return false;
11782           return tryToVectorizeList(Candidates, R, LimitForRegisterSize);
11783         },
11784         /*LimitForRegisterSize=*/true);
11785     Instructions.clear();
11786   } else {
11787     // Insert in reverse order since the PostponedCmps vector was filled in
11788     // reverse order.
11789     Instructions.assign(PostponedCmps.rbegin(), PostponedCmps.rend());
11790   }
11791   return OpsChanged;
11792 }
11793 
11794 bool SLPVectorizerPass::vectorizeChainsInBlock(BasicBlock *BB, BoUpSLP &R) {
11795   bool Changed = false;
11796   SmallVector<Value *, 4> Incoming;
11797   SmallPtrSet<Value *, 16> VisitedInstrs;
11798   // Maps phi nodes to the non-phi nodes found in the use tree for each phi
11799   // node. Allows better to identify the chains that can be vectorized in the
11800   // better way.
11801   DenseMap<Value *, SmallVector<Value *, 4>> PHIToOpcodes;
11802   auto PHICompare = [this, &PHIToOpcodes](Value *V1, Value *V2) {
11803     assert(isValidElementType(V1->getType()) &&
11804            isValidElementType(V2->getType()) &&
11805            "Expected vectorizable types only.");
11806     // It is fine to compare type IDs here, since we expect only vectorizable
11807     // types, like ints, floats and pointers, we don't care about other type.
11808     if (V1->getType()->getTypeID() < V2->getType()->getTypeID())
11809       return true;
11810     if (V1->getType()->getTypeID() > V2->getType()->getTypeID())
11811       return false;
11812     ArrayRef<Value *> Opcodes1 = PHIToOpcodes[V1];
11813     ArrayRef<Value *> Opcodes2 = PHIToOpcodes[V2];
11814     if (Opcodes1.size() < Opcodes2.size())
11815       return true;
11816     if (Opcodes1.size() > Opcodes2.size())
11817       return false;
11818     Optional<bool> ConstOrder;
11819     for (int I = 0, E = Opcodes1.size(); I < E; ++I) {
11820       // Undefs are compatible with any other value.
11821       if (isa<UndefValue>(Opcodes1[I]) || isa<UndefValue>(Opcodes2[I])) {
11822         if (!ConstOrder)
11823           ConstOrder =
11824               !isa<UndefValue>(Opcodes1[I]) && isa<UndefValue>(Opcodes2[I]);
11825         continue;
11826       }
11827       if (auto *I1 = dyn_cast<Instruction>(Opcodes1[I]))
11828         if (auto *I2 = dyn_cast<Instruction>(Opcodes2[I])) {
11829           DomTreeNodeBase<BasicBlock> *NodeI1 = DT->getNode(I1->getParent());
11830           DomTreeNodeBase<BasicBlock> *NodeI2 = DT->getNode(I2->getParent());
11831           if (!NodeI1)
11832             return NodeI2 != nullptr;
11833           if (!NodeI2)
11834             return false;
11835           assert((NodeI1 == NodeI2) ==
11836                      (NodeI1->getDFSNumIn() == NodeI2->getDFSNumIn()) &&
11837                  "Different nodes should have different DFS numbers");
11838           if (NodeI1 != NodeI2)
11839             return NodeI1->getDFSNumIn() < NodeI2->getDFSNumIn();
11840           InstructionsState S = getSameOpcode({I1, I2});
11841           if (S.getOpcode())
11842             continue;
11843           return I1->getOpcode() < I2->getOpcode();
11844         }
11845       if (isa<Constant>(Opcodes1[I]) && isa<Constant>(Opcodes2[I])) {
11846         if (!ConstOrder)
11847           ConstOrder = Opcodes1[I]->getValueID() < Opcodes2[I]->getValueID();
11848         continue;
11849       }
11850       if (Opcodes1[I]->getValueID() < Opcodes2[I]->getValueID())
11851         return true;
11852       if (Opcodes1[I]->getValueID() > Opcodes2[I]->getValueID())
11853         return false;
11854     }
11855     return ConstOrder && *ConstOrder;
11856   };
11857   auto AreCompatiblePHIs = [&PHIToOpcodes](Value *V1, Value *V2) {
11858     if (V1 == V2)
11859       return true;
11860     if (V1->getType() != V2->getType())
11861       return false;
11862     ArrayRef<Value *> Opcodes1 = PHIToOpcodes[V1];
11863     ArrayRef<Value *> Opcodes2 = PHIToOpcodes[V2];
11864     if (Opcodes1.size() != Opcodes2.size())
11865       return false;
11866     for (int I = 0, E = Opcodes1.size(); I < E; ++I) {
11867       // Undefs are compatible with any other value.
11868       if (isa<UndefValue>(Opcodes1[I]) || isa<UndefValue>(Opcodes2[I]))
11869         continue;
11870       if (auto *I1 = dyn_cast<Instruction>(Opcodes1[I]))
11871         if (auto *I2 = dyn_cast<Instruction>(Opcodes2[I])) {
11872           if (I1->getParent() != I2->getParent())
11873             return false;
11874           InstructionsState S = getSameOpcode({I1, I2});
11875           if (S.getOpcode())
11876             continue;
11877           return false;
11878         }
11879       if (isa<Constant>(Opcodes1[I]) && isa<Constant>(Opcodes2[I]))
11880         continue;
11881       if (Opcodes1[I]->getValueID() != Opcodes2[I]->getValueID())
11882         return false;
11883     }
11884     return true;
11885   };
11886   auto Limit = [&R](Value *V) {
11887     unsigned EltSize = R.getVectorElementSize(V);
11888     return std::max(2U, R.getMaxVecRegSize() / EltSize);
11889   };
11890 
11891   bool HaveVectorizedPhiNodes = false;
11892   do {
11893     // Collect the incoming values from the PHIs.
11894     Incoming.clear();
11895     for (Instruction &I : *BB) {
11896       PHINode *P = dyn_cast<PHINode>(&I);
11897       if (!P)
11898         break;
11899 
11900       // No need to analyze deleted, vectorized and non-vectorizable
11901       // instructions.
11902       if (!VisitedInstrs.count(P) && !R.isDeleted(P) &&
11903           isValidElementType(P->getType()))
11904         Incoming.push_back(P);
11905     }
11906 
11907     // Find the corresponding non-phi nodes for better matching when trying to
11908     // build the tree.
11909     for (Value *V : Incoming) {
11910       SmallVectorImpl<Value *> &Opcodes =
11911           PHIToOpcodes.try_emplace(V).first->getSecond();
11912       if (!Opcodes.empty())
11913         continue;
11914       SmallVector<Value *, 4> Nodes(1, V);
11915       SmallPtrSet<Value *, 4> Visited;
11916       while (!Nodes.empty()) {
11917         auto *PHI = cast<PHINode>(Nodes.pop_back_val());
11918         if (!Visited.insert(PHI).second)
11919           continue;
11920         for (Value *V : PHI->incoming_values()) {
11921           if (auto *PHI1 = dyn_cast<PHINode>((V))) {
11922             Nodes.push_back(PHI1);
11923             continue;
11924           }
11925           Opcodes.emplace_back(V);
11926         }
11927       }
11928     }
11929 
11930     HaveVectorizedPhiNodes = tryToVectorizeSequence<Value>(
11931         Incoming, Limit, PHICompare, AreCompatiblePHIs,
11932         [this, &R](ArrayRef<Value *> Candidates, bool LimitForRegisterSize) {
11933           return tryToVectorizeList(Candidates, R, LimitForRegisterSize);
11934         },
11935         /*LimitForRegisterSize=*/true);
11936     Changed |= HaveVectorizedPhiNodes;
11937     VisitedInstrs.insert(Incoming.begin(), Incoming.end());
11938   } while (HaveVectorizedPhiNodes);
11939 
11940   VisitedInstrs.clear();
11941 
11942   SmallVector<Instruction *, 8> PostProcessInstructions;
11943   SmallDenseSet<Instruction *, 4> KeyNodes;
11944   for (BasicBlock::iterator it = BB->begin(), e = BB->end(); it != e; ++it) {
11945     // Skip instructions with scalable type. The num of elements is unknown at
11946     // compile-time for scalable type.
11947     if (isa<ScalableVectorType>(it->getType()))
11948       continue;
11949 
11950     // Skip instructions marked for the deletion.
11951     if (R.isDeleted(&*it))
11952       continue;
11953     // We may go through BB multiple times so skip the one we have checked.
11954     if (!VisitedInstrs.insert(&*it).second) {
11955       if (it->use_empty() && KeyNodes.contains(&*it) &&
11956           vectorizeSimpleInstructions(PostProcessInstructions, BB, R,
11957                                       it->isTerminator())) {
11958         // We would like to start over since some instructions are deleted
11959         // and the iterator may become invalid value.
11960         Changed = true;
11961         it = BB->begin();
11962         e = BB->end();
11963       }
11964       continue;
11965     }
11966 
11967     if (isa<DbgInfoIntrinsic>(it))
11968       continue;
11969 
11970     // Try to vectorize reductions that use PHINodes.
11971     if (PHINode *P = dyn_cast<PHINode>(it)) {
11972       // Check that the PHI is a reduction PHI.
11973       if (P->getNumIncomingValues() == 2) {
11974         // Try to match and vectorize a horizontal reduction.
11975         if (vectorizeRootInstruction(P, getReductionValue(DT, P, BB, LI), BB, R,
11976                                      TTI)) {
11977           Changed = true;
11978           it = BB->begin();
11979           e = BB->end();
11980           continue;
11981         }
11982       }
11983       // Try to vectorize the incoming values of the PHI, to catch reductions
11984       // that feed into PHIs.
11985       for (unsigned I = 0, E = P->getNumIncomingValues(); I != E; I++) {
11986         // Skip if the incoming block is the current BB for now. Also, bypass
11987         // unreachable IR for efficiency and to avoid crashing.
11988         // TODO: Collect the skipped incoming values and try to vectorize them
11989         // after processing BB.
11990         if (BB == P->getIncomingBlock(I) ||
11991             !DT->isReachableFromEntry(P->getIncomingBlock(I)))
11992           continue;
11993 
11994         Changed |= vectorizeRootInstruction(nullptr, P->getIncomingValue(I),
11995                                             P->getIncomingBlock(I), R, TTI);
11996       }
11997       continue;
11998     }
11999 
12000     // Ran into an instruction without users, like terminator, or function call
12001     // with ignored return value, store. Ignore unused instructions (basing on
12002     // instruction type, except for CallInst and InvokeInst).
12003     if (it->use_empty() && (it->getType()->isVoidTy() || isa<CallInst>(it) ||
12004                             isa<InvokeInst>(it))) {
12005       KeyNodes.insert(&*it);
12006       bool OpsChanged = false;
12007       if (ShouldStartVectorizeHorAtStore || !isa<StoreInst>(it)) {
12008         for (auto *V : it->operand_values()) {
12009           // Try to match and vectorize a horizontal reduction.
12010           OpsChanged |= vectorizeRootInstruction(nullptr, V, BB, R, TTI);
12011         }
12012       }
12013       // Start vectorization of post-process list of instructions from the
12014       // top-tree instructions to try to vectorize as many instructions as
12015       // possible.
12016       OpsChanged |= vectorizeSimpleInstructions(PostProcessInstructions, BB, R,
12017                                                 it->isTerminator());
12018       if (OpsChanged) {
12019         // We would like to start over since some instructions are deleted
12020         // and the iterator may become invalid value.
12021         Changed = true;
12022         it = BB->begin();
12023         e = BB->end();
12024         continue;
12025       }
12026     }
12027 
12028     if (isa<InsertElementInst>(it) || isa<CmpInst>(it) ||
12029         isa<InsertValueInst>(it))
12030       PostProcessInstructions.push_back(&*it);
12031   }
12032 
12033   return Changed;
12034 }
12035 
12036 bool SLPVectorizerPass::vectorizeGEPIndices(BasicBlock *BB, BoUpSLP &R) {
12037   auto Changed = false;
12038   for (auto &Entry : GEPs) {
12039     // If the getelementptr list has fewer than two elements, there's nothing
12040     // to do.
12041     if (Entry.second.size() < 2)
12042       continue;
12043 
12044     LLVM_DEBUG(dbgs() << "SLP: Analyzing a getelementptr list of length "
12045                       << Entry.second.size() << ".\n");
12046 
12047     // Process the GEP list in chunks suitable for the target's supported
12048     // vector size. If a vector register can't hold 1 element, we are done. We
12049     // are trying to vectorize the index computations, so the maximum number of
12050     // elements is based on the size of the index expression, rather than the
12051     // size of the GEP itself (the target's pointer size).
12052     unsigned MaxVecRegSize = R.getMaxVecRegSize();
12053     unsigned EltSize = R.getVectorElementSize(*Entry.second[0]->idx_begin());
12054     if (MaxVecRegSize < EltSize)
12055       continue;
12056 
12057     unsigned MaxElts = MaxVecRegSize / EltSize;
12058     for (unsigned BI = 0, BE = Entry.second.size(); BI < BE; BI += MaxElts) {
12059       auto Len = std::min<unsigned>(BE - BI, MaxElts);
12060       ArrayRef<GetElementPtrInst *> GEPList(&Entry.second[BI], Len);
12061 
12062       // Initialize a set a candidate getelementptrs. Note that we use a
12063       // SetVector here to preserve program order. If the index computations
12064       // are vectorizable and begin with loads, we want to minimize the chance
12065       // of having to reorder them later.
12066       SetVector<Value *> Candidates(GEPList.begin(), GEPList.end());
12067 
12068       // Some of the candidates may have already been vectorized after we
12069       // initially collected them. If so, they are marked as deleted, so remove
12070       // them from the set of candidates.
12071       Candidates.remove_if(
12072           [&R](Value *I) { return R.isDeleted(cast<Instruction>(I)); });
12073 
12074       // Remove from the set of candidates all pairs of getelementptrs with
12075       // constant differences. Such getelementptrs are likely not good
12076       // candidates for vectorization in a bottom-up phase since one can be
12077       // computed from the other. We also ensure all candidate getelementptr
12078       // indices are unique.
12079       for (int I = 0, E = GEPList.size(); I < E && Candidates.size() > 1; ++I) {
12080         auto *GEPI = GEPList[I];
12081         if (!Candidates.count(GEPI))
12082           continue;
12083         auto *SCEVI = SE->getSCEV(GEPList[I]);
12084         for (int J = I + 1; J < E && Candidates.size() > 1; ++J) {
12085           auto *GEPJ = GEPList[J];
12086           auto *SCEVJ = SE->getSCEV(GEPList[J]);
12087           if (isa<SCEVConstant>(SE->getMinusSCEV(SCEVI, SCEVJ))) {
12088             Candidates.remove(GEPI);
12089             Candidates.remove(GEPJ);
12090           } else if (GEPI->idx_begin()->get() == GEPJ->idx_begin()->get()) {
12091             Candidates.remove(GEPJ);
12092           }
12093         }
12094       }
12095 
12096       // We break out of the above computation as soon as we know there are
12097       // fewer than two candidates remaining.
12098       if (Candidates.size() < 2)
12099         continue;
12100 
12101       // Add the single, non-constant index of each candidate to the bundle. We
12102       // ensured the indices met these constraints when we originally collected
12103       // the getelementptrs.
12104       SmallVector<Value *, 16> Bundle(Candidates.size());
12105       auto BundleIndex = 0u;
12106       for (auto *V : Candidates) {
12107         auto *GEP = cast<GetElementPtrInst>(V);
12108         auto *GEPIdx = GEP->idx_begin()->get();
12109         assert(GEP->getNumIndices() == 1 || !isa<Constant>(GEPIdx));
12110         Bundle[BundleIndex++] = GEPIdx;
12111       }
12112 
12113       // Try and vectorize the indices. We are currently only interested in
12114       // gather-like cases of the form:
12115       //
12116       // ... = g[a[0] - b[0]] + g[a[1] - b[1]] + ...
12117       //
12118       // where the loads of "a", the loads of "b", and the subtractions can be
12119       // performed in parallel. It's likely that detecting this pattern in a
12120       // bottom-up phase will be simpler and less costly than building a
12121       // full-blown top-down phase beginning at the consecutive loads.
12122       Changed |= tryToVectorizeList(Bundle, R);
12123     }
12124   }
12125   return Changed;
12126 }
12127 
12128 bool SLPVectorizerPass::vectorizeStoreChains(BoUpSLP &R) {
12129   bool Changed = false;
12130   // Sort by type, base pointers and values operand. Value operands must be
12131   // compatible (have the same opcode, same parent), otherwise it is
12132   // definitely not profitable to try to vectorize them.
12133   auto &&StoreSorter = [this](StoreInst *V, StoreInst *V2) {
12134     if (V->getPointerOperandType()->getTypeID() <
12135         V2->getPointerOperandType()->getTypeID())
12136       return true;
12137     if (V->getPointerOperandType()->getTypeID() >
12138         V2->getPointerOperandType()->getTypeID())
12139       return false;
12140     // UndefValues are compatible with all other values.
12141     if (isa<UndefValue>(V->getValueOperand()) ||
12142         isa<UndefValue>(V2->getValueOperand()))
12143       return false;
12144     if (auto *I1 = dyn_cast<Instruction>(V->getValueOperand()))
12145       if (auto *I2 = dyn_cast<Instruction>(V2->getValueOperand())) {
12146         DomTreeNodeBase<llvm::BasicBlock> *NodeI1 =
12147             DT->getNode(I1->getParent());
12148         DomTreeNodeBase<llvm::BasicBlock> *NodeI2 =
12149             DT->getNode(I2->getParent());
12150         assert(NodeI1 && "Should only process reachable instructions");
12151         assert(NodeI2 && "Should only process reachable instructions");
12152         assert((NodeI1 == NodeI2) ==
12153                    (NodeI1->getDFSNumIn() == NodeI2->getDFSNumIn()) &&
12154                "Different nodes should have different DFS numbers");
12155         if (NodeI1 != NodeI2)
12156           return NodeI1->getDFSNumIn() < NodeI2->getDFSNumIn();
12157         InstructionsState S = getSameOpcode({I1, I2});
12158         if (S.getOpcode())
12159           return false;
12160         return I1->getOpcode() < I2->getOpcode();
12161       }
12162     if (isa<Constant>(V->getValueOperand()) &&
12163         isa<Constant>(V2->getValueOperand()))
12164       return false;
12165     return V->getValueOperand()->getValueID() <
12166            V2->getValueOperand()->getValueID();
12167   };
12168 
12169   auto &&AreCompatibleStores = [](StoreInst *V1, StoreInst *V2) {
12170     if (V1 == V2)
12171       return true;
12172     if (V1->getPointerOperandType() != V2->getPointerOperandType())
12173       return false;
12174     // Undefs are compatible with any other value.
12175     if (isa<UndefValue>(V1->getValueOperand()) ||
12176         isa<UndefValue>(V2->getValueOperand()))
12177       return true;
12178     if (auto *I1 = dyn_cast<Instruction>(V1->getValueOperand()))
12179       if (auto *I2 = dyn_cast<Instruction>(V2->getValueOperand())) {
12180         if (I1->getParent() != I2->getParent())
12181           return false;
12182         InstructionsState S = getSameOpcode({I1, I2});
12183         return S.getOpcode() > 0;
12184       }
12185     if (isa<Constant>(V1->getValueOperand()) &&
12186         isa<Constant>(V2->getValueOperand()))
12187       return true;
12188     return V1->getValueOperand()->getValueID() ==
12189            V2->getValueOperand()->getValueID();
12190   };
12191   auto Limit = [&R, this](StoreInst *SI) {
12192     unsigned EltSize = DL->getTypeSizeInBits(SI->getValueOperand()->getType());
12193     return R.getMinVF(EltSize);
12194   };
12195 
12196   // Attempt to sort and vectorize each of the store-groups.
12197   for (auto &Pair : Stores) {
12198     if (Pair.second.size() < 2)
12199       continue;
12200 
12201     LLVM_DEBUG(dbgs() << "SLP: Analyzing a store chain of length "
12202                       << Pair.second.size() << ".\n");
12203 
12204     if (!isValidElementType(Pair.second.front()->getValueOperand()->getType()))
12205       continue;
12206 
12207     Changed |= tryToVectorizeSequence<StoreInst>(
12208         Pair.second, Limit, StoreSorter, AreCompatibleStores,
12209         [this, &R](ArrayRef<StoreInst *> Candidates, bool) {
12210           return vectorizeStores(Candidates, R);
12211         },
12212         /*LimitForRegisterSize=*/false);
12213   }
12214   return Changed;
12215 }
12216 
12217 char SLPVectorizer::ID = 0;
12218 
12219 static const char lv_name[] = "SLP Vectorizer";
12220 
12221 INITIALIZE_PASS_BEGIN(SLPVectorizer, SV_NAME, lv_name, false, false)
12222 INITIALIZE_PASS_DEPENDENCY(AAResultsWrapperPass)
12223 INITIALIZE_PASS_DEPENDENCY(TargetTransformInfoWrapperPass)
12224 INITIALIZE_PASS_DEPENDENCY(AssumptionCacheTracker)
12225 INITIALIZE_PASS_DEPENDENCY(ScalarEvolutionWrapperPass)
12226 INITIALIZE_PASS_DEPENDENCY(LoopSimplify)
12227 INITIALIZE_PASS_DEPENDENCY(DemandedBitsWrapperPass)
12228 INITIALIZE_PASS_DEPENDENCY(OptimizationRemarkEmitterWrapperPass)
12229 INITIALIZE_PASS_DEPENDENCY(InjectTLIMappingsLegacy)
12230 INITIALIZE_PASS_END(SLPVectorizer, SV_NAME, lv_name, false, false)
12231 
12232 Pass *llvm::createSLPVectorizerPass() { return new SLPVectorizer(); }
12233