1 //===- SLPVectorizer.cpp - A bottom up SLP Vectorizer ---------------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This pass implements the Bottom Up SLP vectorizer. It detects consecutive 10 // stores that can be put together into vector-stores. Next, it attempts to 11 // construct vectorizable tree using the use-def chains. If a profitable tree 12 // was found, the SLP vectorizer performs vectorization on the tree. 13 // 14 // The pass is inspired by the work described in the paper: 15 // "Loop-Aware SLP in GCC" by Ira Rosen, Dorit Nuzman, Ayal Zaks. 16 // 17 //===----------------------------------------------------------------------===// 18 19 #include "llvm/Transforms/Vectorize/SLPVectorizer.h" 20 #include "llvm/ADT/ArrayRef.h" 21 #include "llvm/ADT/DenseMap.h" 22 #include "llvm/ADT/DenseSet.h" 23 #include "llvm/ADT/MapVector.h" 24 #include "llvm/ADT/None.h" 25 #include "llvm/ADT/Optional.h" 26 #include "llvm/ADT/PostOrderIterator.h" 27 #include "llvm/ADT/STLExtras.h" 28 #include "llvm/ADT/SetVector.h" 29 #include "llvm/ADT/SmallBitVector.h" 30 #include "llvm/ADT/SmallPtrSet.h" 31 #include "llvm/ADT/SmallSet.h" 32 #include "llvm/ADT/SmallVector.h" 33 #include "llvm/ADT/Statistic.h" 34 #include "llvm/ADT/iterator.h" 35 #include "llvm/ADT/iterator_range.h" 36 #include "llvm/Analysis/AliasAnalysis.h" 37 #include "llvm/Analysis/CodeMetrics.h" 38 #include "llvm/Analysis/DemandedBits.h" 39 #include "llvm/Analysis/GlobalsModRef.h" 40 #include "llvm/Analysis/LoopAccessAnalysis.h" 41 #include "llvm/Analysis/LoopInfo.h" 42 #include "llvm/Analysis/MemoryLocation.h" 43 #include "llvm/Analysis/OptimizationRemarkEmitter.h" 44 #include "llvm/Analysis/ScalarEvolution.h" 45 #include "llvm/Analysis/ScalarEvolutionExpressions.h" 46 #include "llvm/Analysis/TargetLibraryInfo.h" 47 #include "llvm/Analysis/TargetTransformInfo.h" 48 #include "llvm/Analysis/ValueTracking.h" 49 #include "llvm/Analysis/VectorUtils.h" 50 #include "llvm/IR/Attributes.h" 51 #include "llvm/IR/BasicBlock.h" 52 #include "llvm/IR/Constant.h" 53 #include "llvm/IR/Constants.h" 54 #include "llvm/IR/DataLayout.h" 55 #include "llvm/IR/DebugLoc.h" 56 #include "llvm/IR/DerivedTypes.h" 57 #include "llvm/IR/Dominators.h" 58 #include "llvm/IR/Function.h" 59 #include "llvm/IR/IRBuilder.h" 60 #include "llvm/IR/InstrTypes.h" 61 #include "llvm/IR/Instruction.h" 62 #include "llvm/IR/Instructions.h" 63 #include "llvm/IR/IntrinsicInst.h" 64 #include "llvm/IR/Intrinsics.h" 65 #include "llvm/IR/Module.h" 66 #include "llvm/IR/NoFolder.h" 67 #include "llvm/IR/Operator.h" 68 #include "llvm/IR/PassManager.h" 69 #include "llvm/IR/PatternMatch.h" 70 #include "llvm/IR/Type.h" 71 #include "llvm/IR/Use.h" 72 #include "llvm/IR/User.h" 73 #include "llvm/IR/Value.h" 74 #include "llvm/IR/ValueHandle.h" 75 #include "llvm/IR/Verifier.h" 76 #include "llvm/InitializePasses.h" 77 #include "llvm/Pass.h" 78 #include "llvm/Support/Casting.h" 79 #include "llvm/Support/CommandLine.h" 80 #include "llvm/Support/Compiler.h" 81 #include "llvm/Support/DOTGraphTraits.h" 82 #include "llvm/Support/Debug.h" 83 #include "llvm/Support/ErrorHandling.h" 84 #include "llvm/Support/GraphWriter.h" 85 #include "llvm/Support/KnownBits.h" 86 #include "llvm/Support/MathExtras.h" 87 #include "llvm/Support/raw_ostream.h" 88 #include "llvm/Transforms/Utils/InjectTLIMappings.h" 89 #include "llvm/Transforms/Utils/LoopUtils.h" 90 #include "llvm/Transforms/Vectorize.h" 91 #include <algorithm> 92 #include <cassert> 93 #include <cstdint> 94 #include <iterator> 95 #include <memory> 96 #include <set> 97 #include <string> 98 #include <tuple> 99 #include <utility> 100 #include <vector> 101 102 using namespace llvm; 103 using namespace llvm::PatternMatch; 104 using namespace slpvectorizer; 105 106 #define SV_NAME "slp-vectorizer" 107 #define DEBUG_TYPE "SLP" 108 109 STATISTIC(NumVectorInstructions, "Number of vector instructions generated"); 110 111 cl::opt<bool> RunSLPVectorization("vectorize-slp", cl::init(true), cl::Hidden, 112 cl::desc("Run the SLP vectorization passes")); 113 114 static cl::opt<int> 115 SLPCostThreshold("slp-threshold", cl::init(0), cl::Hidden, 116 cl::desc("Only vectorize if you gain more than this " 117 "number ")); 118 119 static cl::opt<bool> 120 ShouldVectorizeHor("slp-vectorize-hor", cl::init(true), cl::Hidden, 121 cl::desc("Attempt to vectorize horizontal reductions")); 122 123 static cl::opt<bool> ShouldStartVectorizeHorAtStore( 124 "slp-vectorize-hor-store", cl::init(false), cl::Hidden, 125 cl::desc( 126 "Attempt to vectorize horizontal reductions feeding into a store")); 127 128 static cl::opt<int> 129 MaxVectorRegSizeOption("slp-max-reg-size", cl::init(128), cl::Hidden, 130 cl::desc("Attempt to vectorize for this register size in bits")); 131 132 static cl::opt<int> 133 MaxStoreLookup("slp-max-store-lookup", cl::init(32), cl::Hidden, 134 cl::desc("Maximum depth of the lookup for consecutive stores.")); 135 136 /// Limits the size of scheduling regions in a block. 137 /// It avoid long compile times for _very_ large blocks where vector 138 /// instructions are spread over a wide range. 139 /// This limit is way higher than needed by real-world functions. 140 static cl::opt<int> 141 ScheduleRegionSizeBudget("slp-schedule-budget", cl::init(100000), cl::Hidden, 142 cl::desc("Limit the size of the SLP scheduling region per block")); 143 144 static cl::opt<int> MinVectorRegSizeOption( 145 "slp-min-reg-size", cl::init(128), cl::Hidden, 146 cl::desc("Attempt to vectorize for this register size in bits")); 147 148 static cl::opt<unsigned> RecursionMaxDepth( 149 "slp-recursion-max-depth", cl::init(12), cl::Hidden, 150 cl::desc("Limit the recursion depth when building a vectorizable tree")); 151 152 static cl::opt<unsigned> MinTreeSize( 153 "slp-min-tree-size", cl::init(3), cl::Hidden, 154 cl::desc("Only vectorize small trees if they are fully vectorizable")); 155 156 // The maximum depth that the look-ahead score heuristic will explore. 157 // The higher this value, the higher the compilation time overhead. 158 static cl::opt<int> LookAheadMaxDepth( 159 "slp-max-look-ahead-depth", cl::init(2), cl::Hidden, 160 cl::desc("The maximum look-ahead depth for operand reordering scores")); 161 162 // The Look-ahead heuristic goes through the users of the bundle to calculate 163 // the users cost in getExternalUsesCost(). To avoid compilation time increase 164 // we limit the number of users visited to this value. 165 static cl::opt<unsigned> LookAheadUsersBudget( 166 "slp-look-ahead-users-budget", cl::init(2), cl::Hidden, 167 cl::desc("The maximum number of users to visit while visiting the " 168 "predecessors. This prevents compilation time increase.")); 169 170 static cl::opt<bool> 171 ViewSLPTree("view-slp-tree", cl::Hidden, 172 cl::desc("Display the SLP trees with Graphviz")); 173 174 // Limit the number of alias checks. The limit is chosen so that 175 // it has no negative effect on the llvm benchmarks. 176 static const unsigned AliasedCheckLimit = 10; 177 178 // Another limit for the alias checks: The maximum distance between load/store 179 // instructions where alias checks are done. 180 // This limit is useful for very large basic blocks. 181 static const unsigned MaxMemDepDistance = 160; 182 183 /// If the ScheduleRegionSizeBudget is exhausted, we allow small scheduling 184 /// regions to be handled. 185 static const int MinScheduleRegionSize = 16; 186 187 /// Predicate for the element types that the SLP vectorizer supports. 188 /// 189 /// The most important thing to filter here are types which are invalid in LLVM 190 /// vectors. We also filter target specific types which have absolutely no 191 /// meaningful vectorization path such as x86_fp80 and ppc_f128. This just 192 /// avoids spending time checking the cost model and realizing that they will 193 /// be inevitably scalarized. 194 static bool isValidElementType(Type *Ty) { 195 return VectorType::isValidElementType(Ty) && !Ty->isX86_FP80Ty() && 196 !Ty->isPPC_FP128Ty(); 197 } 198 199 /// \returns true if all of the instructions in \p VL are in the same block or 200 /// false otherwise. 201 static bool allSameBlock(ArrayRef<Value *> VL) { 202 Instruction *I0 = dyn_cast<Instruction>(VL[0]); 203 if (!I0) 204 return false; 205 BasicBlock *BB = I0->getParent(); 206 for (int i = 1, e = VL.size(); i < e; i++) { 207 Instruction *I = dyn_cast<Instruction>(VL[i]); 208 if (!I) 209 return false; 210 211 if (BB != I->getParent()) 212 return false; 213 } 214 return true; 215 } 216 217 /// \returns True if all of the values in \p VL are constants (but not 218 /// globals/constant expressions). 219 static bool allConstant(ArrayRef<Value *> VL) { 220 // Constant expressions and globals can't be vectorized like normal integer/FP 221 // constants. 222 for (Value *i : VL) 223 if (!isa<Constant>(i) || isa<ConstantExpr>(i) || isa<GlobalValue>(i)) 224 return false; 225 return true; 226 } 227 228 /// \returns True if all of the values in \p VL are identical. 229 static bool isSplat(ArrayRef<Value *> VL) { 230 for (unsigned i = 1, e = VL.size(); i < e; ++i) 231 if (VL[i] != VL[0]) 232 return false; 233 return true; 234 } 235 236 /// \returns True if \p I is commutative, handles CmpInst as well as Instruction. 237 static bool isCommutative(Instruction *I) { 238 if (auto *IC = dyn_cast<CmpInst>(I)) 239 return IC->isCommutative(); 240 return I->isCommutative(); 241 } 242 243 /// Checks if the vector of instructions can be represented as a shuffle, like: 244 /// %x0 = extractelement <4 x i8> %x, i32 0 245 /// %x3 = extractelement <4 x i8> %x, i32 3 246 /// %y1 = extractelement <4 x i8> %y, i32 1 247 /// %y2 = extractelement <4 x i8> %y, i32 2 248 /// %x0x0 = mul i8 %x0, %x0 249 /// %x3x3 = mul i8 %x3, %x3 250 /// %y1y1 = mul i8 %y1, %y1 251 /// %y2y2 = mul i8 %y2, %y2 252 /// %ins1 = insertelement <4 x i8> undef, i8 %x0x0, i32 0 253 /// %ins2 = insertelement <4 x i8> %ins1, i8 %x3x3, i32 1 254 /// %ins3 = insertelement <4 x i8> %ins2, i8 %y1y1, i32 2 255 /// %ins4 = insertelement <4 x i8> %ins3, i8 %y2y2, i32 3 256 /// ret <4 x i8> %ins4 257 /// can be transformed into: 258 /// %1 = shufflevector <4 x i8> %x, <4 x i8> %y, <4 x i32> <i32 0, i32 3, i32 5, 259 /// i32 6> 260 /// %2 = mul <4 x i8> %1, %1 261 /// ret <4 x i8> %2 262 /// We convert this initially to something like: 263 /// %x0 = extractelement <4 x i8> %x, i32 0 264 /// %x3 = extractelement <4 x i8> %x, i32 3 265 /// %y1 = extractelement <4 x i8> %y, i32 1 266 /// %y2 = extractelement <4 x i8> %y, i32 2 267 /// %1 = insertelement <4 x i8> undef, i8 %x0, i32 0 268 /// %2 = insertelement <4 x i8> %1, i8 %x3, i32 1 269 /// %3 = insertelement <4 x i8> %2, i8 %y1, i32 2 270 /// %4 = insertelement <4 x i8> %3, i8 %y2, i32 3 271 /// %5 = mul <4 x i8> %4, %4 272 /// %6 = extractelement <4 x i8> %5, i32 0 273 /// %ins1 = insertelement <4 x i8> undef, i8 %6, i32 0 274 /// %7 = extractelement <4 x i8> %5, i32 1 275 /// %ins2 = insertelement <4 x i8> %ins1, i8 %7, i32 1 276 /// %8 = extractelement <4 x i8> %5, i32 2 277 /// %ins3 = insertelement <4 x i8> %ins2, i8 %8, i32 2 278 /// %9 = extractelement <4 x i8> %5, i32 3 279 /// %ins4 = insertelement <4 x i8> %ins3, i8 %9, i32 3 280 /// ret <4 x i8> %ins4 281 /// InstCombiner transforms this into a shuffle and vector mul 282 /// TODO: Can we split off and reuse the shuffle mask detection from 283 /// TargetTransformInfo::getInstructionThroughput? 284 static Optional<TargetTransformInfo::ShuffleKind> 285 isShuffle(ArrayRef<Value *> VL) { 286 auto *EI0 = cast<ExtractElementInst>(VL[0]); 287 unsigned Size = EI0->getVectorOperandType()->getNumElements(); 288 Value *Vec1 = nullptr; 289 Value *Vec2 = nullptr; 290 enum ShuffleMode { Unknown, Select, Permute }; 291 ShuffleMode CommonShuffleMode = Unknown; 292 for (unsigned I = 0, E = VL.size(); I < E; ++I) { 293 auto *EI = cast<ExtractElementInst>(VL[I]); 294 auto *Vec = EI->getVectorOperand(); 295 // All vector operands must have the same number of vector elements. 296 if (cast<VectorType>(Vec->getType())->getNumElements() != Size) 297 return None; 298 auto *Idx = dyn_cast<ConstantInt>(EI->getIndexOperand()); 299 if (!Idx) 300 return None; 301 // Undefined behavior if Idx is negative or >= Size. 302 if (Idx->getValue().uge(Size)) 303 continue; 304 unsigned IntIdx = Idx->getValue().getZExtValue(); 305 // We can extractelement from undef vector. 306 if (isa<UndefValue>(Vec)) 307 continue; 308 // For correct shuffling we have to have at most 2 different vector operands 309 // in all extractelement instructions. 310 if (!Vec1 || Vec1 == Vec) 311 Vec1 = Vec; 312 else if (!Vec2 || Vec2 == Vec) 313 Vec2 = Vec; 314 else 315 return None; 316 if (CommonShuffleMode == Permute) 317 continue; 318 // If the extract index is not the same as the operation number, it is a 319 // permutation. 320 if (IntIdx != I) { 321 CommonShuffleMode = Permute; 322 continue; 323 } 324 CommonShuffleMode = Select; 325 } 326 // If we're not crossing lanes in different vectors, consider it as blending. 327 if (CommonShuffleMode == Select && Vec2) 328 return TargetTransformInfo::SK_Select; 329 // If Vec2 was never used, we have a permutation of a single vector, otherwise 330 // we have permutation of 2 vectors. 331 return Vec2 ? TargetTransformInfo::SK_PermuteTwoSrc 332 : TargetTransformInfo::SK_PermuteSingleSrc; 333 } 334 335 namespace { 336 337 /// Main data required for vectorization of instructions. 338 struct InstructionsState { 339 /// The very first instruction in the list with the main opcode. 340 Value *OpValue = nullptr; 341 342 /// The main/alternate instruction. 343 Instruction *MainOp = nullptr; 344 Instruction *AltOp = nullptr; 345 346 /// The main/alternate opcodes for the list of instructions. 347 unsigned getOpcode() const { 348 return MainOp ? MainOp->getOpcode() : 0; 349 } 350 351 unsigned getAltOpcode() const { 352 return AltOp ? AltOp->getOpcode() : 0; 353 } 354 355 /// Some of the instructions in the list have alternate opcodes. 356 bool isAltShuffle() const { return getOpcode() != getAltOpcode(); } 357 358 bool isOpcodeOrAlt(Instruction *I) const { 359 unsigned CheckedOpcode = I->getOpcode(); 360 return getOpcode() == CheckedOpcode || getAltOpcode() == CheckedOpcode; 361 } 362 363 InstructionsState() = delete; 364 InstructionsState(Value *OpValue, Instruction *MainOp, Instruction *AltOp) 365 : OpValue(OpValue), MainOp(MainOp), AltOp(AltOp) {} 366 }; 367 368 } // end anonymous namespace 369 370 /// Chooses the correct key for scheduling data. If \p Op has the same (or 371 /// alternate) opcode as \p OpValue, the key is \p Op. Otherwise the key is \p 372 /// OpValue. 373 static Value *isOneOf(const InstructionsState &S, Value *Op) { 374 auto *I = dyn_cast<Instruction>(Op); 375 if (I && S.isOpcodeOrAlt(I)) 376 return Op; 377 return S.OpValue; 378 } 379 380 /// \returns true if \p Opcode is allowed as part of of the main/alternate 381 /// instruction for SLP vectorization. 382 /// 383 /// Example of unsupported opcode is SDIV that can potentially cause UB if the 384 /// "shuffled out" lane would result in division by zero. 385 static bool isValidForAlternation(unsigned Opcode) { 386 if (Instruction::isIntDivRem(Opcode)) 387 return false; 388 389 return true; 390 } 391 392 /// \returns analysis of the Instructions in \p VL described in 393 /// InstructionsState, the Opcode that we suppose the whole list 394 /// could be vectorized even if its structure is diverse. 395 static InstructionsState getSameOpcode(ArrayRef<Value *> VL, 396 unsigned BaseIndex = 0) { 397 // Make sure these are all Instructions. 398 if (llvm::any_of(VL, [](Value *V) { return !isa<Instruction>(V); })) 399 return InstructionsState(VL[BaseIndex], nullptr, nullptr); 400 401 bool IsCastOp = isa<CastInst>(VL[BaseIndex]); 402 bool IsBinOp = isa<BinaryOperator>(VL[BaseIndex]); 403 unsigned Opcode = cast<Instruction>(VL[BaseIndex])->getOpcode(); 404 unsigned AltOpcode = Opcode; 405 unsigned AltIndex = BaseIndex; 406 407 // Check for one alternate opcode from another BinaryOperator. 408 // TODO - generalize to support all operators (types, calls etc.). 409 for (int Cnt = 0, E = VL.size(); Cnt < E; Cnt++) { 410 unsigned InstOpcode = cast<Instruction>(VL[Cnt])->getOpcode(); 411 if (IsBinOp && isa<BinaryOperator>(VL[Cnt])) { 412 if (InstOpcode == Opcode || InstOpcode == AltOpcode) 413 continue; 414 if (Opcode == AltOpcode && isValidForAlternation(InstOpcode) && 415 isValidForAlternation(Opcode)) { 416 AltOpcode = InstOpcode; 417 AltIndex = Cnt; 418 continue; 419 } 420 } else if (IsCastOp && isa<CastInst>(VL[Cnt])) { 421 Type *Ty0 = cast<Instruction>(VL[BaseIndex])->getOperand(0)->getType(); 422 Type *Ty1 = cast<Instruction>(VL[Cnt])->getOperand(0)->getType(); 423 if (Ty0 == Ty1) { 424 if (InstOpcode == Opcode || InstOpcode == AltOpcode) 425 continue; 426 if (Opcode == AltOpcode) { 427 assert(isValidForAlternation(Opcode) && 428 isValidForAlternation(InstOpcode) && 429 "Cast isn't safe for alternation, logic needs to be updated!"); 430 AltOpcode = InstOpcode; 431 AltIndex = Cnt; 432 continue; 433 } 434 } 435 } else if (InstOpcode == Opcode || InstOpcode == AltOpcode) 436 continue; 437 return InstructionsState(VL[BaseIndex], nullptr, nullptr); 438 } 439 440 return InstructionsState(VL[BaseIndex], cast<Instruction>(VL[BaseIndex]), 441 cast<Instruction>(VL[AltIndex])); 442 } 443 444 /// \returns true if all of the values in \p VL have the same type or false 445 /// otherwise. 446 static bool allSameType(ArrayRef<Value *> VL) { 447 Type *Ty = VL[0]->getType(); 448 for (int i = 1, e = VL.size(); i < e; i++) 449 if (VL[i]->getType() != Ty) 450 return false; 451 452 return true; 453 } 454 455 /// \returns True if Extract{Value,Element} instruction extracts element Idx. 456 static Optional<unsigned> getExtractIndex(Instruction *E) { 457 unsigned Opcode = E->getOpcode(); 458 assert((Opcode == Instruction::ExtractElement || 459 Opcode == Instruction::ExtractValue) && 460 "Expected extractelement or extractvalue instruction."); 461 if (Opcode == Instruction::ExtractElement) { 462 auto *CI = dyn_cast<ConstantInt>(E->getOperand(1)); 463 if (!CI) 464 return None; 465 return CI->getZExtValue(); 466 } 467 ExtractValueInst *EI = cast<ExtractValueInst>(E); 468 if (EI->getNumIndices() != 1) 469 return None; 470 return *EI->idx_begin(); 471 } 472 473 /// \returns True if in-tree use also needs extract. This refers to 474 /// possible scalar operand in vectorized instruction. 475 static bool InTreeUserNeedToExtract(Value *Scalar, Instruction *UserInst, 476 TargetLibraryInfo *TLI) { 477 unsigned Opcode = UserInst->getOpcode(); 478 switch (Opcode) { 479 case Instruction::Load: { 480 LoadInst *LI = cast<LoadInst>(UserInst); 481 return (LI->getPointerOperand() == Scalar); 482 } 483 case Instruction::Store: { 484 StoreInst *SI = cast<StoreInst>(UserInst); 485 return (SI->getPointerOperand() == Scalar); 486 } 487 case Instruction::Call: { 488 CallInst *CI = cast<CallInst>(UserInst); 489 Intrinsic::ID ID = getVectorIntrinsicIDForCall(CI, TLI); 490 for (unsigned i = 0, e = CI->getNumArgOperands(); i != e; ++i) { 491 if (hasVectorInstrinsicScalarOpd(ID, i)) 492 return (CI->getArgOperand(i) == Scalar); 493 } 494 LLVM_FALLTHROUGH; 495 } 496 default: 497 return false; 498 } 499 } 500 501 /// \returns the AA location that is being access by the instruction. 502 static MemoryLocation getLocation(Instruction *I, AliasAnalysis *AA) { 503 if (StoreInst *SI = dyn_cast<StoreInst>(I)) 504 return MemoryLocation::get(SI); 505 if (LoadInst *LI = dyn_cast<LoadInst>(I)) 506 return MemoryLocation::get(LI); 507 return MemoryLocation(); 508 } 509 510 /// \returns True if the instruction is not a volatile or atomic load/store. 511 static bool isSimple(Instruction *I) { 512 if (LoadInst *LI = dyn_cast<LoadInst>(I)) 513 return LI->isSimple(); 514 if (StoreInst *SI = dyn_cast<StoreInst>(I)) 515 return SI->isSimple(); 516 if (MemIntrinsic *MI = dyn_cast<MemIntrinsic>(I)) 517 return !MI->isVolatile(); 518 return true; 519 } 520 521 namespace llvm { 522 523 namespace slpvectorizer { 524 525 /// Bottom Up SLP Vectorizer. 526 class BoUpSLP { 527 struct TreeEntry; 528 struct ScheduleData; 529 530 public: 531 using ValueList = SmallVector<Value *, 8>; 532 using InstrList = SmallVector<Instruction *, 16>; 533 using ValueSet = SmallPtrSet<Value *, 16>; 534 using StoreList = SmallVector<StoreInst *, 8>; 535 using ExtraValueToDebugLocsMap = 536 MapVector<Value *, SmallVector<Instruction *, 2>>; 537 538 BoUpSLP(Function *Func, ScalarEvolution *Se, TargetTransformInfo *Tti, 539 TargetLibraryInfo *TLi, AliasAnalysis *Aa, LoopInfo *Li, 540 DominatorTree *Dt, AssumptionCache *AC, DemandedBits *DB, 541 const DataLayout *DL, OptimizationRemarkEmitter *ORE) 542 : F(Func), SE(Se), TTI(Tti), TLI(TLi), AA(Aa), LI(Li), DT(Dt), AC(AC), 543 DB(DB), DL(DL), ORE(ORE), Builder(Se->getContext()) { 544 CodeMetrics::collectEphemeralValues(F, AC, EphValues); 545 // Use the vector register size specified by the target unless overridden 546 // by a command-line option. 547 // TODO: It would be better to limit the vectorization factor based on 548 // data type rather than just register size. For example, x86 AVX has 549 // 256-bit registers, but it does not support integer operations 550 // at that width (that requires AVX2). 551 if (MaxVectorRegSizeOption.getNumOccurrences()) 552 MaxVecRegSize = MaxVectorRegSizeOption; 553 else 554 MaxVecRegSize = TTI->getRegisterBitWidth(true); 555 556 if (MinVectorRegSizeOption.getNumOccurrences()) 557 MinVecRegSize = MinVectorRegSizeOption; 558 else 559 MinVecRegSize = TTI->getMinVectorRegisterBitWidth(); 560 } 561 562 /// Vectorize the tree that starts with the elements in \p VL. 563 /// Returns the vectorized root. 564 Value *vectorizeTree(); 565 566 /// Vectorize the tree but with the list of externally used values \p 567 /// ExternallyUsedValues. Values in this MapVector can be replaced but the 568 /// generated extractvalue instructions. 569 Value *vectorizeTree(ExtraValueToDebugLocsMap &ExternallyUsedValues); 570 571 /// \returns the cost incurred by unwanted spills and fills, caused by 572 /// holding live values over call sites. 573 int getSpillCost() const; 574 575 /// \returns the vectorization cost of the subtree that starts at \p VL. 576 /// A negative number means that this is profitable. 577 int getTreeCost(); 578 579 /// Construct a vectorizable tree that starts at \p Roots, ignoring users for 580 /// the purpose of scheduling and extraction in the \p UserIgnoreLst. 581 void buildTree(ArrayRef<Value *> Roots, 582 ArrayRef<Value *> UserIgnoreLst = None); 583 584 /// Construct a vectorizable tree that starts at \p Roots, ignoring users for 585 /// the purpose of scheduling and extraction in the \p UserIgnoreLst taking 586 /// into account (and updating it, if required) list of externally used 587 /// values stored in \p ExternallyUsedValues. 588 void buildTree(ArrayRef<Value *> Roots, 589 ExtraValueToDebugLocsMap &ExternallyUsedValues, 590 ArrayRef<Value *> UserIgnoreLst = None); 591 592 /// Clear the internal data structures that are created by 'buildTree'. 593 void deleteTree() { 594 VectorizableTree.clear(); 595 ScalarToTreeEntry.clear(); 596 MustGather.clear(); 597 ExternalUses.clear(); 598 NumOpsWantToKeepOrder.clear(); 599 NumOpsWantToKeepOriginalOrder = 0; 600 for (auto &Iter : BlocksSchedules) { 601 BlockScheduling *BS = Iter.second.get(); 602 BS->clear(); 603 } 604 MinBWs.clear(); 605 } 606 607 unsigned getTreeSize() const { return VectorizableTree.size(); } 608 609 /// Perform LICM and CSE on the newly generated gather sequences. 610 void optimizeGatherSequence(); 611 612 /// \returns The best order of instructions for vectorization. 613 Optional<ArrayRef<unsigned>> bestOrder() const { 614 auto I = std::max_element( 615 NumOpsWantToKeepOrder.begin(), NumOpsWantToKeepOrder.end(), 616 [](const decltype(NumOpsWantToKeepOrder)::value_type &D1, 617 const decltype(NumOpsWantToKeepOrder)::value_type &D2) { 618 return D1.second < D2.second; 619 }); 620 if (I == NumOpsWantToKeepOrder.end() || 621 I->getSecond() <= NumOpsWantToKeepOriginalOrder) 622 return None; 623 624 return makeArrayRef(I->getFirst()); 625 } 626 627 /// \return The vector element size in bits to use when vectorizing the 628 /// expression tree ending at \p V. If V is a store, the size is the width of 629 /// the stored value. Otherwise, the size is the width of the largest loaded 630 /// value reaching V. This method is used by the vectorizer to calculate 631 /// vectorization factors. 632 unsigned getVectorElementSize(Value *V) const; 633 634 /// Compute the minimum type sizes required to represent the entries in a 635 /// vectorizable tree. 636 void computeMinimumValueSizes(); 637 638 // \returns maximum vector register size as set by TTI or overridden by cl::opt. 639 unsigned getMaxVecRegSize() const { 640 return MaxVecRegSize; 641 } 642 643 // \returns minimum vector register size as set by cl::opt. 644 unsigned getMinVecRegSize() const { 645 return MinVecRegSize; 646 } 647 648 /// Check if homogeneous aggregate is isomorphic to some VectorType. 649 /// Accepts homogeneous multidimensional aggregate of scalars/vectors like 650 /// {[4 x i16], [4 x i16]}, { <2 x float>, <2 x float> }, 651 /// {{{i16, i16}, {i16, i16}}, {{i16, i16}, {i16, i16}}} and so on. 652 /// 653 /// \returns number of elements in vector if isomorphism exists, 0 otherwise. 654 unsigned canMapToVector(Type *T, const DataLayout &DL) const; 655 656 /// \returns True if the VectorizableTree is both tiny and not fully 657 /// vectorizable. We do not vectorize such trees. 658 bool isTreeTinyAndNotFullyVectorizable() const; 659 660 /// Assume that a legal-sized 'or'-reduction of shifted/zexted loaded values 661 /// can be load combined in the backend. Load combining may not be allowed in 662 /// the IR optimizer, so we do not want to alter the pattern. For example, 663 /// partially transforming a scalar bswap() pattern into vector code is 664 /// effectively impossible for the backend to undo. 665 /// TODO: If load combining is allowed in the IR optimizer, this analysis 666 /// may not be necessary. 667 bool isLoadCombineReductionCandidate(unsigned ReductionOpcode) const; 668 669 /// Assume that a vector of stores of bitwise-or/shifted/zexted loaded values 670 /// can be load combined in the backend. Load combining may not be allowed in 671 /// the IR optimizer, so we do not want to alter the pattern. For example, 672 /// partially transforming a scalar bswap() pattern into vector code is 673 /// effectively impossible for the backend to undo. 674 /// TODO: If load combining is allowed in the IR optimizer, this analysis 675 /// may not be necessary. 676 bool isLoadCombineCandidate() const; 677 678 OptimizationRemarkEmitter *getORE() { return ORE; } 679 680 /// This structure holds any data we need about the edges being traversed 681 /// during buildTree_rec(). We keep track of: 682 /// (i) the user TreeEntry index, and 683 /// (ii) the index of the edge. 684 struct EdgeInfo { 685 EdgeInfo() = default; 686 EdgeInfo(TreeEntry *UserTE, unsigned EdgeIdx) 687 : UserTE(UserTE), EdgeIdx(EdgeIdx) {} 688 /// The user TreeEntry. 689 TreeEntry *UserTE = nullptr; 690 /// The operand index of the use. 691 unsigned EdgeIdx = UINT_MAX; 692 #ifndef NDEBUG 693 friend inline raw_ostream &operator<<(raw_ostream &OS, 694 const BoUpSLP::EdgeInfo &EI) { 695 EI.dump(OS); 696 return OS; 697 } 698 /// Debug print. 699 void dump(raw_ostream &OS) const { 700 OS << "{User:" << (UserTE ? std::to_string(UserTE->Idx) : "null") 701 << " EdgeIdx:" << EdgeIdx << "}"; 702 } 703 LLVM_DUMP_METHOD void dump() const { dump(dbgs()); } 704 #endif 705 }; 706 707 /// A helper data structure to hold the operands of a vector of instructions. 708 /// This supports a fixed vector length for all operand vectors. 709 class VLOperands { 710 /// For each operand we need (i) the value, and (ii) the opcode that it 711 /// would be attached to if the expression was in a left-linearized form. 712 /// This is required to avoid illegal operand reordering. 713 /// For example: 714 /// \verbatim 715 /// 0 Op1 716 /// |/ 717 /// Op1 Op2 Linearized + Op2 718 /// \ / ----------> |/ 719 /// - - 720 /// 721 /// Op1 - Op2 (0 + Op1) - Op2 722 /// \endverbatim 723 /// 724 /// Value Op1 is attached to a '+' operation, and Op2 to a '-'. 725 /// 726 /// Another way to think of this is to track all the operations across the 727 /// path from the operand all the way to the root of the tree and to 728 /// calculate the operation that corresponds to this path. For example, the 729 /// path from Op2 to the root crosses the RHS of the '-', therefore the 730 /// corresponding operation is a '-' (which matches the one in the 731 /// linearized tree, as shown above). 732 /// 733 /// For lack of a better term, we refer to this operation as Accumulated 734 /// Path Operation (APO). 735 struct OperandData { 736 OperandData() = default; 737 OperandData(Value *V, bool APO, bool IsUsed) 738 : V(V), APO(APO), IsUsed(IsUsed) {} 739 /// The operand value. 740 Value *V = nullptr; 741 /// TreeEntries only allow a single opcode, or an alternate sequence of 742 /// them (e.g, +, -). Therefore, we can safely use a boolean value for the 743 /// APO. It is set to 'true' if 'V' is attached to an inverse operation 744 /// in the left-linearized form (e.g., Sub/Div), and 'false' otherwise 745 /// (e.g., Add/Mul) 746 bool APO = false; 747 /// Helper data for the reordering function. 748 bool IsUsed = false; 749 }; 750 751 /// During operand reordering, we are trying to select the operand at lane 752 /// that matches best with the operand at the neighboring lane. Our 753 /// selection is based on the type of value we are looking for. For example, 754 /// if the neighboring lane has a load, we need to look for a load that is 755 /// accessing a consecutive address. These strategies are summarized in the 756 /// 'ReorderingMode' enumerator. 757 enum class ReorderingMode { 758 Load, ///< Matching loads to consecutive memory addresses 759 Opcode, ///< Matching instructions based on opcode (same or alternate) 760 Constant, ///< Matching constants 761 Splat, ///< Matching the same instruction multiple times (broadcast) 762 Failed, ///< We failed to create a vectorizable group 763 }; 764 765 using OperandDataVec = SmallVector<OperandData, 2>; 766 767 /// A vector of operand vectors. 768 SmallVector<OperandDataVec, 4> OpsVec; 769 770 const DataLayout &DL; 771 ScalarEvolution &SE; 772 const BoUpSLP &R; 773 774 /// \returns the operand data at \p OpIdx and \p Lane. 775 OperandData &getData(unsigned OpIdx, unsigned Lane) { 776 return OpsVec[OpIdx][Lane]; 777 } 778 779 /// \returns the operand data at \p OpIdx and \p Lane. Const version. 780 const OperandData &getData(unsigned OpIdx, unsigned Lane) const { 781 return OpsVec[OpIdx][Lane]; 782 } 783 784 /// Clears the used flag for all entries. 785 void clearUsed() { 786 for (unsigned OpIdx = 0, NumOperands = getNumOperands(); 787 OpIdx != NumOperands; ++OpIdx) 788 for (unsigned Lane = 0, NumLanes = getNumLanes(); Lane != NumLanes; 789 ++Lane) 790 OpsVec[OpIdx][Lane].IsUsed = false; 791 } 792 793 /// Swap the operand at \p OpIdx1 with that one at \p OpIdx2. 794 void swap(unsigned OpIdx1, unsigned OpIdx2, unsigned Lane) { 795 std::swap(OpsVec[OpIdx1][Lane], OpsVec[OpIdx2][Lane]); 796 } 797 798 // The hard-coded scores listed here are not very important. When computing 799 // the scores of matching one sub-tree with another, we are basically 800 // counting the number of values that are matching. So even if all scores 801 // are set to 1, we would still get a decent matching result. 802 // However, sometimes we have to break ties. For example we may have to 803 // choose between matching loads vs matching opcodes. This is what these 804 // scores are helping us with: they provide the order of preference. 805 806 /// Loads from consecutive memory addresses, e.g. load(A[i]), load(A[i+1]). 807 static const int ScoreConsecutiveLoads = 3; 808 /// ExtractElementInst from same vector and consecutive indexes. 809 static const int ScoreConsecutiveExtracts = 3; 810 /// Constants. 811 static const int ScoreConstants = 2; 812 /// Instructions with the same opcode. 813 static const int ScoreSameOpcode = 2; 814 /// Instructions with alt opcodes (e.g, add + sub). 815 static const int ScoreAltOpcodes = 1; 816 /// Identical instructions (a.k.a. splat or broadcast). 817 static const int ScoreSplat = 1; 818 /// Matching with an undef is preferable to failing. 819 static const int ScoreUndef = 1; 820 /// Score for failing to find a decent match. 821 static const int ScoreFail = 0; 822 /// User exteranl to the vectorized code. 823 static const int ExternalUseCost = 1; 824 /// The user is internal but in a different lane. 825 static const int UserInDiffLaneCost = ExternalUseCost; 826 827 /// \returns the score of placing \p V1 and \p V2 in consecutive lanes. 828 static int getShallowScore(Value *V1, Value *V2, const DataLayout &DL, 829 ScalarEvolution &SE) { 830 auto *LI1 = dyn_cast<LoadInst>(V1); 831 auto *LI2 = dyn_cast<LoadInst>(V2); 832 if (LI1 && LI2) 833 return isConsecutiveAccess(LI1, LI2, DL, SE) 834 ? VLOperands::ScoreConsecutiveLoads 835 : VLOperands::ScoreFail; 836 837 auto *C1 = dyn_cast<Constant>(V1); 838 auto *C2 = dyn_cast<Constant>(V2); 839 if (C1 && C2) 840 return VLOperands::ScoreConstants; 841 842 // Extracts from consecutive indexes of the same vector better score as 843 // the extracts could be optimized away. 844 Value *EV; 845 ConstantInt *Ex1Idx, *Ex2Idx; 846 if (match(V1, m_ExtractElement(m_Value(EV), m_ConstantInt(Ex1Idx))) && 847 match(V2, m_ExtractElement(m_Deferred(EV), m_ConstantInt(Ex2Idx))) && 848 Ex1Idx->getZExtValue() + 1 == Ex2Idx->getZExtValue()) 849 return VLOperands::ScoreConsecutiveExtracts; 850 851 auto *I1 = dyn_cast<Instruction>(V1); 852 auto *I2 = dyn_cast<Instruction>(V2); 853 if (I1 && I2) { 854 if (I1 == I2) 855 return VLOperands::ScoreSplat; 856 InstructionsState S = getSameOpcode({I1, I2}); 857 // Note: Only consider instructions with <= 2 operands to avoid 858 // complexity explosion. 859 if (S.getOpcode() && S.MainOp->getNumOperands() <= 2) 860 return S.isAltShuffle() ? VLOperands::ScoreAltOpcodes 861 : VLOperands::ScoreSameOpcode; 862 } 863 864 if (isa<UndefValue>(V2)) 865 return VLOperands::ScoreUndef; 866 867 return VLOperands::ScoreFail; 868 } 869 870 /// Holds the values and their lane that are taking part in the look-ahead 871 /// score calculation. This is used in the external uses cost calculation. 872 SmallDenseMap<Value *, int> InLookAheadValues; 873 874 /// \Returns the additinal cost due to uses of \p LHS and \p RHS that are 875 /// either external to the vectorized code, or require shuffling. 876 int getExternalUsesCost(const std::pair<Value *, int> &LHS, 877 const std::pair<Value *, int> &RHS) { 878 int Cost = 0; 879 std::array<std::pair<Value *, int>, 2> Values = {{LHS, RHS}}; 880 for (int Idx = 0, IdxE = Values.size(); Idx != IdxE; ++Idx) { 881 Value *V = Values[Idx].first; 882 // Calculate the absolute lane, using the minimum relative lane of LHS 883 // and RHS as base and Idx as the offset. 884 int Ln = std::min(LHS.second, RHS.second) + Idx; 885 assert(Ln >= 0 && "Bad lane calculation"); 886 unsigned UsersBudget = LookAheadUsersBudget; 887 for (User *U : V->users()) { 888 if (const TreeEntry *UserTE = R.getTreeEntry(U)) { 889 // The user is in the VectorizableTree. Check if we need to insert. 890 auto It = llvm::find(UserTE->Scalars, U); 891 assert(It != UserTE->Scalars.end() && "U is in UserTE"); 892 int UserLn = std::distance(UserTE->Scalars.begin(), It); 893 assert(UserLn >= 0 && "Bad lane"); 894 if (UserLn != Ln) 895 Cost += UserInDiffLaneCost; 896 } else { 897 // Check if the user is in the look-ahead code. 898 auto It2 = InLookAheadValues.find(U); 899 if (It2 != InLookAheadValues.end()) { 900 // The user is in the look-ahead code. Check the lane. 901 if (It2->second != Ln) 902 Cost += UserInDiffLaneCost; 903 } else { 904 // The user is neither in SLP tree nor in the look-ahead code. 905 Cost += ExternalUseCost; 906 } 907 } 908 // Limit the number of visited uses to cap compilation time. 909 if (--UsersBudget == 0) 910 break; 911 } 912 } 913 return Cost; 914 } 915 916 /// Go through the operands of \p LHS and \p RHS recursively until \p 917 /// MaxLevel, and return the cummulative score. For example: 918 /// \verbatim 919 /// A[0] B[0] A[1] B[1] C[0] D[0] B[1] A[1] 920 /// \ / \ / \ / \ / 921 /// + + + + 922 /// G1 G2 G3 G4 923 /// \endverbatim 924 /// The getScoreAtLevelRec(G1, G2) function will try to match the nodes at 925 /// each level recursively, accumulating the score. It starts from matching 926 /// the additions at level 0, then moves on to the loads (level 1). The 927 /// score of G1 and G2 is higher than G1 and G3, because {A[0],A[1]} and 928 /// {B[0],B[1]} match with VLOperands::ScoreConsecutiveLoads, while 929 /// {A[0],C[0]} has a score of VLOperands::ScoreFail. 930 /// Please note that the order of the operands does not matter, as we 931 /// evaluate the score of all profitable combinations of operands. In 932 /// other words the score of G1 and G4 is the same as G1 and G2. This 933 /// heuristic is based on ideas described in: 934 /// Look-ahead SLP: Auto-vectorization in the presence of commutative 935 /// operations, CGO 2018 by Vasileios Porpodas, Rodrigo C. O. Rocha, 936 /// Luís F. W. Góes 937 int getScoreAtLevelRec(const std::pair<Value *, int> &LHS, 938 const std::pair<Value *, int> &RHS, int CurrLevel, 939 int MaxLevel) { 940 941 Value *V1 = LHS.first; 942 Value *V2 = RHS.first; 943 // Get the shallow score of V1 and V2. 944 int ShallowScoreAtThisLevel = 945 std::max((int)ScoreFail, getShallowScore(V1, V2, DL, SE) - 946 getExternalUsesCost(LHS, RHS)); 947 int Lane1 = LHS.second; 948 int Lane2 = RHS.second; 949 950 // If reached MaxLevel, 951 // or if V1 and V2 are not instructions, 952 // or if they are SPLAT, 953 // or if they are not consecutive, early return the current cost. 954 auto *I1 = dyn_cast<Instruction>(V1); 955 auto *I2 = dyn_cast<Instruction>(V2); 956 if (CurrLevel == MaxLevel || !(I1 && I2) || I1 == I2 || 957 ShallowScoreAtThisLevel == VLOperands::ScoreFail || 958 (isa<LoadInst>(I1) && isa<LoadInst>(I2) && ShallowScoreAtThisLevel)) 959 return ShallowScoreAtThisLevel; 960 assert(I1 && I2 && "Should have early exited."); 961 962 // Keep track of in-tree values for determining the external-use cost. 963 InLookAheadValues[V1] = Lane1; 964 InLookAheadValues[V2] = Lane2; 965 966 // Contains the I2 operand indexes that got matched with I1 operands. 967 SmallSet<unsigned, 4> Op2Used; 968 969 // Recursion towards the operands of I1 and I2. We are trying all possbile 970 // operand pairs, and keeping track of the best score. 971 for (unsigned OpIdx1 = 0, NumOperands1 = I1->getNumOperands(); 972 OpIdx1 != NumOperands1; ++OpIdx1) { 973 // Try to pair op1I with the best operand of I2. 974 int MaxTmpScore = 0; 975 unsigned MaxOpIdx2 = 0; 976 bool FoundBest = false; 977 // If I2 is commutative try all combinations. 978 unsigned FromIdx = isCommutative(I2) ? 0 : OpIdx1; 979 unsigned ToIdx = isCommutative(I2) 980 ? I2->getNumOperands() 981 : std::min(I2->getNumOperands(), OpIdx1 + 1); 982 assert(FromIdx <= ToIdx && "Bad index"); 983 for (unsigned OpIdx2 = FromIdx; OpIdx2 != ToIdx; ++OpIdx2) { 984 // Skip operands already paired with OpIdx1. 985 if (Op2Used.count(OpIdx2)) 986 continue; 987 // Recursively calculate the cost at each level 988 int TmpScore = getScoreAtLevelRec({I1->getOperand(OpIdx1), Lane1}, 989 {I2->getOperand(OpIdx2), Lane2}, 990 CurrLevel + 1, MaxLevel); 991 // Look for the best score. 992 if (TmpScore > VLOperands::ScoreFail && TmpScore > MaxTmpScore) { 993 MaxTmpScore = TmpScore; 994 MaxOpIdx2 = OpIdx2; 995 FoundBest = true; 996 } 997 } 998 if (FoundBest) { 999 // Pair {OpIdx1, MaxOpIdx2} was found to be best. Never revisit it. 1000 Op2Used.insert(MaxOpIdx2); 1001 ShallowScoreAtThisLevel += MaxTmpScore; 1002 } 1003 } 1004 return ShallowScoreAtThisLevel; 1005 } 1006 1007 /// \Returns the look-ahead score, which tells us how much the sub-trees 1008 /// rooted at \p LHS and \p RHS match, the more they match the higher the 1009 /// score. This helps break ties in an informed way when we cannot decide on 1010 /// the order of the operands by just considering the immediate 1011 /// predecessors. 1012 int getLookAheadScore(const std::pair<Value *, int> &LHS, 1013 const std::pair<Value *, int> &RHS) { 1014 InLookAheadValues.clear(); 1015 return getScoreAtLevelRec(LHS, RHS, 1, LookAheadMaxDepth); 1016 } 1017 1018 // Search all operands in Ops[*][Lane] for the one that matches best 1019 // Ops[OpIdx][LastLane] and return its opreand index. 1020 // If no good match can be found, return None. 1021 Optional<unsigned> 1022 getBestOperand(unsigned OpIdx, int Lane, int LastLane, 1023 ArrayRef<ReorderingMode> ReorderingModes) { 1024 unsigned NumOperands = getNumOperands(); 1025 1026 // The operand of the previous lane at OpIdx. 1027 Value *OpLastLane = getData(OpIdx, LastLane).V; 1028 1029 // Our strategy mode for OpIdx. 1030 ReorderingMode RMode = ReorderingModes[OpIdx]; 1031 1032 // The linearized opcode of the operand at OpIdx, Lane. 1033 bool OpIdxAPO = getData(OpIdx, Lane).APO; 1034 1035 // The best operand index and its score. 1036 // Sometimes we have more than one option (e.g., Opcode and Undefs), so we 1037 // are using the score to differentiate between the two. 1038 struct BestOpData { 1039 Optional<unsigned> Idx = None; 1040 unsigned Score = 0; 1041 } BestOp; 1042 1043 // Iterate through all unused operands and look for the best. 1044 for (unsigned Idx = 0; Idx != NumOperands; ++Idx) { 1045 // Get the operand at Idx and Lane. 1046 OperandData &OpData = getData(Idx, Lane); 1047 Value *Op = OpData.V; 1048 bool OpAPO = OpData.APO; 1049 1050 // Skip already selected operands. 1051 if (OpData.IsUsed) 1052 continue; 1053 1054 // Skip if we are trying to move the operand to a position with a 1055 // different opcode in the linearized tree form. This would break the 1056 // semantics. 1057 if (OpAPO != OpIdxAPO) 1058 continue; 1059 1060 // Look for an operand that matches the current mode. 1061 switch (RMode) { 1062 case ReorderingMode::Load: 1063 case ReorderingMode::Constant: 1064 case ReorderingMode::Opcode: { 1065 bool LeftToRight = Lane > LastLane; 1066 Value *OpLeft = (LeftToRight) ? OpLastLane : Op; 1067 Value *OpRight = (LeftToRight) ? Op : OpLastLane; 1068 unsigned Score = 1069 getLookAheadScore({OpLeft, LastLane}, {OpRight, Lane}); 1070 if (Score > BestOp.Score) { 1071 BestOp.Idx = Idx; 1072 BestOp.Score = Score; 1073 } 1074 break; 1075 } 1076 case ReorderingMode::Splat: 1077 if (Op == OpLastLane) 1078 BestOp.Idx = Idx; 1079 break; 1080 case ReorderingMode::Failed: 1081 return None; 1082 } 1083 } 1084 1085 if (BestOp.Idx) { 1086 getData(BestOp.Idx.getValue(), Lane).IsUsed = true; 1087 return BestOp.Idx; 1088 } 1089 // If we could not find a good match return None. 1090 return None; 1091 } 1092 1093 /// Helper for reorderOperandVecs. \Returns the lane that we should start 1094 /// reordering from. This is the one which has the least number of operands 1095 /// that can freely move about. 1096 unsigned getBestLaneToStartReordering() const { 1097 unsigned BestLane = 0; 1098 unsigned Min = UINT_MAX; 1099 for (unsigned Lane = 0, NumLanes = getNumLanes(); Lane != NumLanes; 1100 ++Lane) { 1101 unsigned NumFreeOps = getMaxNumOperandsThatCanBeReordered(Lane); 1102 if (NumFreeOps < Min) { 1103 Min = NumFreeOps; 1104 BestLane = Lane; 1105 } 1106 } 1107 return BestLane; 1108 } 1109 1110 /// \Returns the maximum number of operands that are allowed to be reordered 1111 /// for \p Lane. This is used as a heuristic for selecting the first lane to 1112 /// start operand reordering. 1113 unsigned getMaxNumOperandsThatCanBeReordered(unsigned Lane) const { 1114 unsigned CntTrue = 0; 1115 unsigned NumOperands = getNumOperands(); 1116 // Operands with the same APO can be reordered. We therefore need to count 1117 // how many of them we have for each APO, like this: Cnt[APO] = x. 1118 // Since we only have two APOs, namely true and false, we can avoid using 1119 // a map. Instead we can simply count the number of operands that 1120 // correspond to one of them (in this case the 'true' APO), and calculate 1121 // the other by subtracting it from the total number of operands. 1122 for (unsigned OpIdx = 0; OpIdx != NumOperands; ++OpIdx) 1123 if (getData(OpIdx, Lane).APO) 1124 ++CntTrue; 1125 unsigned CntFalse = NumOperands - CntTrue; 1126 return std::max(CntTrue, CntFalse); 1127 } 1128 1129 /// Go through the instructions in VL and append their operands. 1130 void appendOperandsOfVL(ArrayRef<Value *> VL) { 1131 assert(!VL.empty() && "Bad VL"); 1132 assert((empty() || VL.size() == getNumLanes()) && 1133 "Expected same number of lanes"); 1134 assert(isa<Instruction>(VL[0]) && "Expected instruction"); 1135 unsigned NumOperands = cast<Instruction>(VL[0])->getNumOperands(); 1136 OpsVec.resize(NumOperands); 1137 unsigned NumLanes = VL.size(); 1138 for (unsigned OpIdx = 0; OpIdx != NumOperands; ++OpIdx) { 1139 OpsVec[OpIdx].resize(NumLanes); 1140 for (unsigned Lane = 0; Lane != NumLanes; ++Lane) { 1141 assert(isa<Instruction>(VL[Lane]) && "Expected instruction"); 1142 // Our tree has just 3 nodes: the root and two operands. 1143 // It is therefore trivial to get the APO. We only need to check the 1144 // opcode of VL[Lane] and whether the operand at OpIdx is the LHS or 1145 // RHS operand. The LHS operand of both add and sub is never attached 1146 // to an inversese operation in the linearized form, therefore its APO 1147 // is false. The RHS is true only if VL[Lane] is an inverse operation. 1148 1149 // Since operand reordering is performed on groups of commutative 1150 // operations or alternating sequences (e.g., +, -), we can safely 1151 // tell the inverse operations by checking commutativity. 1152 bool IsInverseOperation = !isCommutative(cast<Instruction>(VL[Lane])); 1153 bool APO = (OpIdx == 0) ? false : IsInverseOperation; 1154 OpsVec[OpIdx][Lane] = {cast<Instruction>(VL[Lane])->getOperand(OpIdx), 1155 APO, false}; 1156 } 1157 } 1158 } 1159 1160 /// \returns the number of operands. 1161 unsigned getNumOperands() const { return OpsVec.size(); } 1162 1163 /// \returns the number of lanes. 1164 unsigned getNumLanes() const { return OpsVec[0].size(); } 1165 1166 /// \returns the operand value at \p OpIdx and \p Lane. 1167 Value *getValue(unsigned OpIdx, unsigned Lane) const { 1168 return getData(OpIdx, Lane).V; 1169 } 1170 1171 /// \returns true if the data structure is empty. 1172 bool empty() const { return OpsVec.empty(); } 1173 1174 /// Clears the data. 1175 void clear() { OpsVec.clear(); } 1176 1177 /// \Returns true if there are enough operands identical to \p Op to fill 1178 /// the whole vector. 1179 /// Note: This modifies the 'IsUsed' flag, so a cleanUsed() must follow. 1180 bool shouldBroadcast(Value *Op, unsigned OpIdx, unsigned Lane) { 1181 bool OpAPO = getData(OpIdx, Lane).APO; 1182 for (unsigned Ln = 0, Lns = getNumLanes(); Ln != Lns; ++Ln) { 1183 if (Ln == Lane) 1184 continue; 1185 // This is set to true if we found a candidate for broadcast at Lane. 1186 bool FoundCandidate = false; 1187 for (unsigned OpI = 0, OpE = getNumOperands(); OpI != OpE; ++OpI) { 1188 OperandData &Data = getData(OpI, Ln); 1189 if (Data.APO != OpAPO || Data.IsUsed) 1190 continue; 1191 if (Data.V == Op) { 1192 FoundCandidate = true; 1193 Data.IsUsed = true; 1194 break; 1195 } 1196 } 1197 if (!FoundCandidate) 1198 return false; 1199 } 1200 return true; 1201 } 1202 1203 public: 1204 /// Initialize with all the operands of the instruction vector \p RootVL. 1205 VLOperands(ArrayRef<Value *> RootVL, const DataLayout &DL, 1206 ScalarEvolution &SE, const BoUpSLP &R) 1207 : DL(DL), SE(SE), R(R) { 1208 // Append all the operands of RootVL. 1209 appendOperandsOfVL(RootVL); 1210 } 1211 1212 /// \Returns a value vector with the operands across all lanes for the 1213 /// opearnd at \p OpIdx. 1214 ValueList getVL(unsigned OpIdx) const { 1215 ValueList OpVL(OpsVec[OpIdx].size()); 1216 assert(OpsVec[OpIdx].size() == getNumLanes() && 1217 "Expected same num of lanes across all operands"); 1218 for (unsigned Lane = 0, Lanes = getNumLanes(); Lane != Lanes; ++Lane) 1219 OpVL[Lane] = OpsVec[OpIdx][Lane].V; 1220 return OpVL; 1221 } 1222 1223 // Performs operand reordering for 2 or more operands. 1224 // The original operands are in OrigOps[OpIdx][Lane]. 1225 // The reordered operands are returned in 'SortedOps[OpIdx][Lane]'. 1226 void reorder() { 1227 unsigned NumOperands = getNumOperands(); 1228 unsigned NumLanes = getNumLanes(); 1229 // Each operand has its own mode. We are using this mode to help us select 1230 // the instructions for each lane, so that they match best with the ones 1231 // we have selected so far. 1232 SmallVector<ReorderingMode, 2> ReorderingModes(NumOperands); 1233 1234 // This is a greedy single-pass algorithm. We are going over each lane 1235 // once and deciding on the best order right away with no back-tracking. 1236 // However, in order to increase its effectiveness, we start with the lane 1237 // that has operands that can move the least. For example, given the 1238 // following lanes: 1239 // Lane 0 : A[0] = B[0] + C[0] // Visited 3rd 1240 // Lane 1 : A[1] = C[1] - B[1] // Visited 1st 1241 // Lane 2 : A[2] = B[2] + C[2] // Visited 2nd 1242 // Lane 3 : A[3] = C[3] - B[3] // Visited 4th 1243 // we will start at Lane 1, since the operands of the subtraction cannot 1244 // be reordered. Then we will visit the rest of the lanes in a circular 1245 // fashion. That is, Lanes 2, then Lane 0, and finally Lane 3. 1246 1247 // Find the first lane that we will start our search from. 1248 unsigned FirstLane = getBestLaneToStartReordering(); 1249 1250 // Initialize the modes. 1251 for (unsigned OpIdx = 0; OpIdx != NumOperands; ++OpIdx) { 1252 Value *OpLane0 = getValue(OpIdx, FirstLane); 1253 // Keep track if we have instructions with all the same opcode on one 1254 // side. 1255 if (isa<LoadInst>(OpLane0)) 1256 ReorderingModes[OpIdx] = ReorderingMode::Load; 1257 else if (isa<Instruction>(OpLane0)) { 1258 // Check if OpLane0 should be broadcast. 1259 if (shouldBroadcast(OpLane0, OpIdx, FirstLane)) 1260 ReorderingModes[OpIdx] = ReorderingMode::Splat; 1261 else 1262 ReorderingModes[OpIdx] = ReorderingMode::Opcode; 1263 } 1264 else if (isa<Constant>(OpLane0)) 1265 ReorderingModes[OpIdx] = ReorderingMode::Constant; 1266 else if (isa<Argument>(OpLane0)) 1267 // Our best hope is a Splat. It may save some cost in some cases. 1268 ReorderingModes[OpIdx] = ReorderingMode::Splat; 1269 else 1270 // NOTE: This should be unreachable. 1271 ReorderingModes[OpIdx] = ReorderingMode::Failed; 1272 } 1273 1274 // If the initial strategy fails for any of the operand indexes, then we 1275 // perform reordering again in a second pass. This helps avoid assigning 1276 // high priority to the failed strategy, and should improve reordering for 1277 // the non-failed operand indexes. 1278 for (int Pass = 0; Pass != 2; ++Pass) { 1279 // Skip the second pass if the first pass did not fail. 1280 bool StrategyFailed = false; 1281 // Mark all operand data as free to use. 1282 clearUsed(); 1283 // We keep the original operand order for the FirstLane, so reorder the 1284 // rest of the lanes. We are visiting the nodes in a circular fashion, 1285 // using FirstLane as the center point and increasing the radius 1286 // distance. 1287 for (unsigned Distance = 1; Distance != NumLanes; ++Distance) { 1288 // Visit the lane on the right and then the lane on the left. 1289 for (int Direction : {+1, -1}) { 1290 int Lane = FirstLane + Direction * Distance; 1291 if (Lane < 0 || Lane >= (int)NumLanes) 1292 continue; 1293 int LastLane = Lane - Direction; 1294 assert(LastLane >= 0 && LastLane < (int)NumLanes && 1295 "Out of bounds"); 1296 // Look for a good match for each operand. 1297 for (unsigned OpIdx = 0; OpIdx != NumOperands; ++OpIdx) { 1298 // Search for the operand that matches SortedOps[OpIdx][Lane-1]. 1299 Optional<unsigned> BestIdx = 1300 getBestOperand(OpIdx, Lane, LastLane, ReorderingModes); 1301 // By not selecting a value, we allow the operands that follow to 1302 // select a better matching value. We will get a non-null value in 1303 // the next run of getBestOperand(). 1304 if (BestIdx) { 1305 // Swap the current operand with the one returned by 1306 // getBestOperand(). 1307 swap(OpIdx, BestIdx.getValue(), Lane); 1308 } else { 1309 // We failed to find a best operand, set mode to 'Failed'. 1310 ReorderingModes[OpIdx] = ReorderingMode::Failed; 1311 // Enable the second pass. 1312 StrategyFailed = true; 1313 } 1314 } 1315 } 1316 } 1317 // Skip second pass if the strategy did not fail. 1318 if (!StrategyFailed) 1319 break; 1320 } 1321 } 1322 1323 #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 1324 LLVM_DUMP_METHOD static StringRef getModeStr(ReorderingMode RMode) { 1325 switch (RMode) { 1326 case ReorderingMode::Load: 1327 return "Load"; 1328 case ReorderingMode::Opcode: 1329 return "Opcode"; 1330 case ReorderingMode::Constant: 1331 return "Constant"; 1332 case ReorderingMode::Splat: 1333 return "Splat"; 1334 case ReorderingMode::Failed: 1335 return "Failed"; 1336 } 1337 llvm_unreachable("Unimplemented Reordering Type"); 1338 } 1339 1340 LLVM_DUMP_METHOD static raw_ostream &printMode(ReorderingMode RMode, 1341 raw_ostream &OS) { 1342 return OS << getModeStr(RMode); 1343 } 1344 1345 /// Debug print. 1346 LLVM_DUMP_METHOD static void dumpMode(ReorderingMode RMode) { 1347 printMode(RMode, dbgs()); 1348 } 1349 1350 friend raw_ostream &operator<<(raw_ostream &OS, ReorderingMode RMode) { 1351 return printMode(RMode, OS); 1352 } 1353 1354 LLVM_DUMP_METHOD raw_ostream &print(raw_ostream &OS) const { 1355 const unsigned Indent = 2; 1356 unsigned Cnt = 0; 1357 for (const OperandDataVec &OpDataVec : OpsVec) { 1358 OS << "Operand " << Cnt++ << "\n"; 1359 for (const OperandData &OpData : OpDataVec) { 1360 OS.indent(Indent) << "{"; 1361 if (Value *V = OpData.V) 1362 OS << *V; 1363 else 1364 OS << "null"; 1365 OS << ", APO:" << OpData.APO << "}\n"; 1366 } 1367 OS << "\n"; 1368 } 1369 return OS; 1370 } 1371 1372 /// Debug print. 1373 LLVM_DUMP_METHOD void dump() const { print(dbgs()); } 1374 #endif 1375 }; 1376 1377 /// Checks if the instruction is marked for deletion. 1378 bool isDeleted(Instruction *I) const { return DeletedInstructions.count(I); } 1379 1380 /// Marks values operands for later deletion by replacing them with Undefs. 1381 void eraseInstructions(ArrayRef<Value *> AV); 1382 1383 ~BoUpSLP(); 1384 1385 private: 1386 /// Checks if all users of \p I are the part of the vectorization tree. 1387 bool areAllUsersVectorized(Instruction *I) const; 1388 1389 /// \returns the cost of the vectorizable entry. 1390 int getEntryCost(TreeEntry *E); 1391 1392 /// This is the recursive part of buildTree. 1393 void buildTree_rec(ArrayRef<Value *> Roots, unsigned Depth, 1394 const EdgeInfo &EI); 1395 1396 /// \returns true if the ExtractElement/ExtractValue instructions in \p VL can 1397 /// be vectorized to use the original vector (or aggregate "bitcast" to a 1398 /// vector) and sets \p CurrentOrder to the identity permutation; otherwise 1399 /// returns false, setting \p CurrentOrder to either an empty vector or a 1400 /// non-identity permutation that allows to reuse extract instructions. 1401 bool canReuseExtract(ArrayRef<Value *> VL, Value *OpValue, 1402 SmallVectorImpl<unsigned> &CurrentOrder) const; 1403 1404 /// Vectorize a single entry in the tree. 1405 Value *vectorizeTree(TreeEntry *E); 1406 1407 /// Vectorize a single entry in the tree, starting in \p VL. 1408 Value *vectorizeTree(ArrayRef<Value *> VL); 1409 1410 /// \returns the scalarization cost for this type. Scalarization in this 1411 /// context means the creation of vectors from a group of scalars. 1412 int getGatherCost(VectorType *Ty, 1413 const DenseSet<unsigned> &ShuffledIndices) const; 1414 1415 /// \returns the scalarization cost for this list of values. Assuming that 1416 /// this subtree gets vectorized, we may need to extract the values from the 1417 /// roots. This method calculates the cost of extracting the values. 1418 int getGatherCost(ArrayRef<Value *> VL) const; 1419 1420 /// Set the Builder insert point to one after the last instruction in 1421 /// the bundle 1422 void setInsertPointAfterBundle(TreeEntry *E); 1423 1424 /// \returns a vector from a collection of scalars in \p VL. 1425 Value *Gather(ArrayRef<Value *> VL, VectorType *Ty); 1426 1427 /// \returns whether the VectorizableTree is fully vectorizable and will 1428 /// be beneficial even the tree height is tiny. 1429 bool isFullyVectorizableTinyTree() const; 1430 1431 /// Reorder commutative or alt operands to get better probability of 1432 /// generating vectorized code. 1433 static void reorderInputsAccordingToOpcode(ArrayRef<Value *> VL, 1434 SmallVectorImpl<Value *> &Left, 1435 SmallVectorImpl<Value *> &Right, 1436 const DataLayout &DL, 1437 ScalarEvolution &SE, 1438 const BoUpSLP &R); 1439 struct TreeEntry { 1440 using VecTreeTy = SmallVector<std::unique_ptr<TreeEntry>, 8>; 1441 TreeEntry(VecTreeTy &Container) : Container(Container) {} 1442 1443 /// \returns true if the scalars in VL are equal to this entry. 1444 bool isSame(ArrayRef<Value *> VL) const { 1445 if (VL.size() == Scalars.size()) 1446 return std::equal(VL.begin(), VL.end(), Scalars.begin()); 1447 return VL.size() == ReuseShuffleIndices.size() && 1448 std::equal( 1449 VL.begin(), VL.end(), ReuseShuffleIndices.begin(), 1450 [this](Value *V, int Idx) { return V == Scalars[Idx]; }); 1451 } 1452 1453 /// A vector of scalars. 1454 ValueList Scalars; 1455 1456 /// The Scalars are vectorized into this value. It is initialized to Null. 1457 Value *VectorizedValue = nullptr; 1458 1459 /// Do we need to gather this sequence ? 1460 enum EntryState { Vectorize, NeedToGather }; 1461 EntryState State; 1462 1463 /// Does this sequence require some shuffling? 1464 SmallVector<int, 4> ReuseShuffleIndices; 1465 1466 /// Does this entry require reordering? 1467 ArrayRef<unsigned> ReorderIndices; 1468 1469 /// Points back to the VectorizableTree. 1470 /// 1471 /// Only used for Graphviz right now. Unfortunately GraphTrait::NodeRef has 1472 /// to be a pointer and needs to be able to initialize the child iterator. 1473 /// Thus we need a reference back to the container to translate the indices 1474 /// to entries. 1475 VecTreeTy &Container; 1476 1477 /// The TreeEntry index containing the user of this entry. We can actually 1478 /// have multiple users so the data structure is not truly a tree. 1479 SmallVector<EdgeInfo, 1> UserTreeIndices; 1480 1481 /// The index of this treeEntry in VectorizableTree. 1482 int Idx = -1; 1483 1484 private: 1485 /// The operands of each instruction in each lane Operands[op_index][lane]. 1486 /// Note: This helps avoid the replication of the code that performs the 1487 /// reordering of operands during buildTree_rec() and vectorizeTree(). 1488 SmallVector<ValueList, 2> Operands; 1489 1490 /// The main/alternate instruction. 1491 Instruction *MainOp = nullptr; 1492 Instruction *AltOp = nullptr; 1493 1494 public: 1495 /// Set this bundle's \p OpIdx'th operand to \p OpVL. 1496 void setOperand(unsigned OpIdx, ArrayRef<Value *> OpVL) { 1497 if (Operands.size() < OpIdx + 1) 1498 Operands.resize(OpIdx + 1); 1499 assert(Operands[OpIdx].size() == 0 && "Already resized?"); 1500 Operands[OpIdx].resize(Scalars.size()); 1501 for (unsigned Lane = 0, E = Scalars.size(); Lane != E; ++Lane) 1502 Operands[OpIdx][Lane] = OpVL[Lane]; 1503 } 1504 1505 /// Set the operands of this bundle in their original order. 1506 void setOperandsInOrder() { 1507 assert(Operands.empty() && "Already initialized?"); 1508 auto *I0 = cast<Instruction>(Scalars[0]); 1509 Operands.resize(I0->getNumOperands()); 1510 unsigned NumLanes = Scalars.size(); 1511 for (unsigned OpIdx = 0, NumOperands = I0->getNumOperands(); 1512 OpIdx != NumOperands; ++OpIdx) { 1513 Operands[OpIdx].resize(NumLanes); 1514 for (unsigned Lane = 0; Lane != NumLanes; ++Lane) { 1515 auto *I = cast<Instruction>(Scalars[Lane]); 1516 assert(I->getNumOperands() == NumOperands && 1517 "Expected same number of operands"); 1518 Operands[OpIdx][Lane] = I->getOperand(OpIdx); 1519 } 1520 } 1521 } 1522 1523 /// \returns the \p OpIdx operand of this TreeEntry. 1524 ValueList &getOperand(unsigned OpIdx) { 1525 assert(OpIdx < Operands.size() && "Off bounds"); 1526 return Operands[OpIdx]; 1527 } 1528 1529 /// \returns the number of operands. 1530 unsigned getNumOperands() const { return Operands.size(); } 1531 1532 /// \return the single \p OpIdx operand. 1533 Value *getSingleOperand(unsigned OpIdx) const { 1534 assert(OpIdx < Operands.size() && "Off bounds"); 1535 assert(!Operands[OpIdx].empty() && "No operand available"); 1536 return Operands[OpIdx][0]; 1537 } 1538 1539 /// Some of the instructions in the list have alternate opcodes. 1540 bool isAltShuffle() const { 1541 return getOpcode() != getAltOpcode(); 1542 } 1543 1544 bool isOpcodeOrAlt(Instruction *I) const { 1545 unsigned CheckedOpcode = I->getOpcode(); 1546 return (getOpcode() == CheckedOpcode || 1547 getAltOpcode() == CheckedOpcode); 1548 } 1549 1550 /// Chooses the correct key for scheduling data. If \p Op has the same (or 1551 /// alternate) opcode as \p OpValue, the key is \p Op. Otherwise the key is 1552 /// \p OpValue. 1553 Value *isOneOf(Value *Op) const { 1554 auto *I = dyn_cast<Instruction>(Op); 1555 if (I && isOpcodeOrAlt(I)) 1556 return Op; 1557 return MainOp; 1558 } 1559 1560 void setOperations(const InstructionsState &S) { 1561 MainOp = S.MainOp; 1562 AltOp = S.AltOp; 1563 } 1564 1565 Instruction *getMainOp() const { 1566 return MainOp; 1567 } 1568 1569 Instruction *getAltOp() const { 1570 return AltOp; 1571 } 1572 1573 /// The main/alternate opcodes for the list of instructions. 1574 unsigned getOpcode() const { 1575 return MainOp ? MainOp->getOpcode() : 0; 1576 } 1577 1578 unsigned getAltOpcode() const { 1579 return AltOp ? AltOp->getOpcode() : 0; 1580 } 1581 1582 /// Update operations state of this entry if reorder occurred. 1583 bool updateStateIfReorder() { 1584 if (ReorderIndices.empty()) 1585 return false; 1586 InstructionsState S = getSameOpcode(Scalars, ReorderIndices.front()); 1587 setOperations(S); 1588 return true; 1589 } 1590 1591 #ifndef NDEBUG 1592 /// Debug printer. 1593 LLVM_DUMP_METHOD void dump() const { 1594 dbgs() << Idx << ".\n"; 1595 for (unsigned OpI = 0, OpE = Operands.size(); OpI != OpE; ++OpI) { 1596 dbgs() << "Operand " << OpI << ":\n"; 1597 for (const Value *V : Operands[OpI]) 1598 dbgs().indent(2) << *V << "\n"; 1599 } 1600 dbgs() << "Scalars: \n"; 1601 for (Value *V : Scalars) 1602 dbgs().indent(2) << *V << "\n"; 1603 dbgs() << "State: "; 1604 switch (State) { 1605 case Vectorize: 1606 dbgs() << "Vectorize\n"; 1607 break; 1608 case NeedToGather: 1609 dbgs() << "NeedToGather\n"; 1610 break; 1611 } 1612 dbgs() << "MainOp: "; 1613 if (MainOp) 1614 dbgs() << *MainOp << "\n"; 1615 else 1616 dbgs() << "NULL\n"; 1617 dbgs() << "AltOp: "; 1618 if (AltOp) 1619 dbgs() << *AltOp << "\n"; 1620 else 1621 dbgs() << "NULL\n"; 1622 dbgs() << "VectorizedValue: "; 1623 if (VectorizedValue) 1624 dbgs() << *VectorizedValue << "\n"; 1625 else 1626 dbgs() << "NULL\n"; 1627 dbgs() << "ReuseShuffleIndices: "; 1628 if (ReuseShuffleIndices.empty()) 1629 dbgs() << "Emtpy"; 1630 else 1631 for (unsigned ReuseIdx : ReuseShuffleIndices) 1632 dbgs() << ReuseIdx << ", "; 1633 dbgs() << "\n"; 1634 dbgs() << "ReorderIndices: "; 1635 for (unsigned ReorderIdx : ReorderIndices) 1636 dbgs() << ReorderIdx << ", "; 1637 dbgs() << "\n"; 1638 dbgs() << "UserTreeIndices: "; 1639 for (const auto &EInfo : UserTreeIndices) 1640 dbgs() << EInfo << ", "; 1641 dbgs() << "\n"; 1642 } 1643 #endif 1644 }; 1645 1646 /// Create a new VectorizableTree entry. 1647 TreeEntry *newTreeEntry(ArrayRef<Value *> VL, Optional<ScheduleData *> Bundle, 1648 const InstructionsState &S, 1649 const EdgeInfo &UserTreeIdx, 1650 ArrayRef<unsigned> ReuseShuffleIndices = None, 1651 ArrayRef<unsigned> ReorderIndices = None) { 1652 bool Vectorized = (bool)Bundle; 1653 VectorizableTree.push_back(std::make_unique<TreeEntry>(VectorizableTree)); 1654 TreeEntry *Last = VectorizableTree.back().get(); 1655 Last->Idx = VectorizableTree.size() - 1; 1656 Last->Scalars.insert(Last->Scalars.begin(), VL.begin(), VL.end()); 1657 Last->State = Vectorized ? TreeEntry::Vectorize : TreeEntry::NeedToGather; 1658 Last->ReuseShuffleIndices.append(ReuseShuffleIndices.begin(), 1659 ReuseShuffleIndices.end()); 1660 Last->ReorderIndices = ReorderIndices; 1661 Last->setOperations(S); 1662 if (Vectorized) { 1663 for (int i = 0, e = VL.size(); i != e; ++i) { 1664 assert(!getTreeEntry(VL[i]) && "Scalar already in tree!"); 1665 ScalarToTreeEntry[VL[i]] = Last; 1666 } 1667 // Update the scheduler bundle to point to this TreeEntry. 1668 unsigned Lane = 0; 1669 for (ScheduleData *BundleMember = Bundle.getValue(); BundleMember; 1670 BundleMember = BundleMember->NextInBundle) { 1671 BundleMember->TE = Last; 1672 BundleMember->Lane = Lane; 1673 ++Lane; 1674 } 1675 assert((!Bundle.getValue() || Lane == VL.size()) && 1676 "Bundle and VL out of sync"); 1677 } else { 1678 MustGather.insert(VL.begin(), VL.end()); 1679 } 1680 1681 if (UserTreeIdx.UserTE) 1682 Last->UserTreeIndices.push_back(UserTreeIdx); 1683 1684 return Last; 1685 } 1686 1687 /// -- Vectorization State -- 1688 /// Holds all of the tree entries. 1689 TreeEntry::VecTreeTy VectorizableTree; 1690 1691 #ifndef NDEBUG 1692 /// Debug printer. 1693 LLVM_DUMP_METHOD void dumpVectorizableTree() const { 1694 for (unsigned Id = 0, IdE = VectorizableTree.size(); Id != IdE; ++Id) { 1695 VectorizableTree[Id]->dump(); 1696 dbgs() << "\n"; 1697 } 1698 } 1699 #endif 1700 1701 TreeEntry *getTreeEntry(Value *V) { 1702 auto I = ScalarToTreeEntry.find(V); 1703 if (I != ScalarToTreeEntry.end()) 1704 return I->second; 1705 return nullptr; 1706 } 1707 1708 const TreeEntry *getTreeEntry(Value *V) const { 1709 auto I = ScalarToTreeEntry.find(V); 1710 if (I != ScalarToTreeEntry.end()) 1711 return I->second; 1712 return nullptr; 1713 } 1714 1715 /// Maps a specific scalar to its tree entry. 1716 SmallDenseMap<Value*, TreeEntry *> ScalarToTreeEntry; 1717 1718 /// A list of scalars that we found that we need to keep as scalars. 1719 ValueSet MustGather; 1720 1721 /// This POD struct describes one external user in the vectorized tree. 1722 struct ExternalUser { 1723 ExternalUser(Value *S, llvm::User *U, int L) 1724 : Scalar(S), User(U), Lane(L) {} 1725 1726 // Which scalar in our function. 1727 Value *Scalar; 1728 1729 // Which user that uses the scalar. 1730 llvm::User *User; 1731 1732 // Which lane does the scalar belong to. 1733 int Lane; 1734 }; 1735 using UserList = SmallVector<ExternalUser, 16>; 1736 1737 /// Checks if two instructions may access the same memory. 1738 /// 1739 /// \p Loc1 is the location of \p Inst1. It is passed explicitly because it 1740 /// is invariant in the calling loop. 1741 bool isAliased(const MemoryLocation &Loc1, Instruction *Inst1, 1742 Instruction *Inst2) { 1743 // First check if the result is already in the cache. 1744 AliasCacheKey key = std::make_pair(Inst1, Inst2); 1745 Optional<bool> &result = AliasCache[key]; 1746 if (result.hasValue()) { 1747 return result.getValue(); 1748 } 1749 MemoryLocation Loc2 = getLocation(Inst2, AA); 1750 bool aliased = true; 1751 if (Loc1.Ptr && Loc2.Ptr && isSimple(Inst1) && isSimple(Inst2)) { 1752 // Do the alias check. 1753 aliased = AA->alias(Loc1, Loc2); 1754 } 1755 // Store the result in the cache. 1756 result = aliased; 1757 return aliased; 1758 } 1759 1760 using AliasCacheKey = std::pair<Instruction *, Instruction *>; 1761 1762 /// Cache for alias results. 1763 /// TODO: consider moving this to the AliasAnalysis itself. 1764 DenseMap<AliasCacheKey, Optional<bool>> AliasCache; 1765 1766 /// Removes an instruction from its block and eventually deletes it. 1767 /// It's like Instruction::eraseFromParent() except that the actual deletion 1768 /// is delayed until BoUpSLP is destructed. 1769 /// This is required to ensure that there are no incorrect collisions in the 1770 /// AliasCache, which can happen if a new instruction is allocated at the 1771 /// same address as a previously deleted instruction. 1772 void eraseInstruction(Instruction *I, bool ReplaceOpsWithUndef = false) { 1773 auto It = DeletedInstructions.try_emplace(I, ReplaceOpsWithUndef).first; 1774 It->getSecond() = It->getSecond() && ReplaceOpsWithUndef; 1775 } 1776 1777 /// Temporary store for deleted instructions. Instructions will be deleted 1778 /// eventually when the BoUpSLP is destructed. 1779 DenseMap<Instruction *, bool> DeletedInstructions; 1780 1781 /// A list of values that need to extracted out of the tree. 1782 /// This list holds pairs of (Internal Scalar : External User). External User 1783 /// can be nullptr, it means that this Internal Scalar will be used later, 1784 /// after vectorization. 1785 UserList ExternalUses; 1786 1787 /// Values used only by @llvm.assume calls. 1788 SmallPtrSet<const Value *, 32> EphValues; 1789 1790 /// Holds all of the instructions that we gathered. 1791 SetVector<Instruction *> GatherSeq; 1792 1793 /// A list of blocks that we are going to CSE. 1794 SetVector<BasicBlock *> CSEBlocks; 1795 1796 /// Contains all scheduling relevant data for an instruction. 1797 /// A ScheduleData either represents a single instruction or a member of an 1798 /// instruction bundle (= a group of instructions which is combined into a 1799 /// vector instruction). 1800 struct ScheduleData { 1801 // The initial value for the dependency counters. It means that the 1802 // dependencies are not calculated yet. 1803 enum { InvalidDeps = -1 }; 1804 1805 ScheduleData() = default; 1806 1807 void init(int BlockSchedulingRegionID, Value *OpVal) { 1808 FirstInBundle = this; 1809 NextInBundle = nullptr; 1810 NextLoadStore = nullptr; 1811 IsScheduled = false; 1812 SchedulingRegionID = BlockSchedulingRegionID; 1813 UnscheduledDepsInBundle = UnscheduledDeps; 1814 clearDependencies(); 1815 OpValue = OpVal; 1816 TE = nullptr; 1817 Lane = -1; 1818 } 1819 1820 /// Returns true if the dependency information has been calculated. 1821 bool hasValidDependencies() const { return Dependencies != InvalidDeps; } 1822 1823 /// Returns true for single instructions and for bundle representatives 1824 /// (= the head of a bundle). 1825 bool isSchedulingEntity() const { return FirstInBundle == this; } 1826 1827 /// Returns true if it represents an instruction bundle and not only a 1828 /// single instruction. 1829 bool isPartOfBundle() const { 1830 return NextInBundle != nullptr || FirstInBundle != this; 1831 } 1832 1833 /// Returns true if it is ready for scheduling, i.e. it has no more 1834 /// unscheduled depending instructions/bundles. 1835 bool isReady() const { 1836 assert(isSchedulingEntity() && 1837 "can't consider non-scheduling entity for ready list"); 1838 return UnscheduledDepsInBundle == 0 && !IsScheduled; 1839 } 1840 1841 /// Modifies the number of unscheduled dependencies, also updating it for 1842 /// the whole bundle. 1843 int incrementUnscheduledDeps(int Incr) { 1844 UnscheduledDeps += Incr; 1845 return FirstInBundle->UnscheduledDepsInBundle += Incr; 1846 } 1847 1848 /// Sets the number of unscheduled dependencies to the number of 1849 /// dependencies. 1850 void resetUnscheduledDeps() { 1851 incrementUnscheduledDeps(Dependencies - UnscheduledDeps); 1852 } 1853 1854 /// Clears all dependency information. 1855 void clearDependencies() { 1856 Dependencies = InvalidDeps; 1857 resetUnscheduledDeps(); 1858 MemoryDependencies.clear(); 1859 } 1860 1861 void dump(raw_ostream &os) const { 1862 if (!isSchedulingEntity()) { 1863 os << "/ " << *Inst; 1864 } else if (NextInBundle) { 1865 os << '[' << *Inst; 1866 ScheduleData *SD = NextInBundle; 1867 while (SD) { 1868 os << ';' << *SD->Inst; 1869 SD = SD->NextInBundle; 1870 } 1871 os << ']'; 1872 } else { 1873 os << *Inst; 1874 } 1875 } 1876 1877 Instruction *Inst = nullptr; 1878 1879 /// Points to the head in an instruction bundle (and always to this for 1880 /// single instructions). 1881 ScheduleData *FirstInBundle = nullptr; 1882 1883 /// Single linked list of all instructions in a bundle. Null if it is a 1884 /// single instruction. 1885 ScheduleData *NextInBundle = nullptr; 1886 1887 /// Single linked list of all memory instructions (e.g. load, store, call) 1888 /// in the block - until the end of the scheduling region. 1889 ScheduleData *NextLoadStore = nullptr; 1890 1891 /// The dependent memory instructions. 1892 /// This list is derived on demand in calculateDependencies(). 1893 SmallVector<ScheduleData *, 4> MemoryDependencies; 1894 1895 /// This ScheduleData is in the current scheduling region if this matches 1896 /// the current SchedulingRegionID of BlockScheduling. 1897 int SchedulingRegionID = 0; 1898 1899 /// Used for getting a "good" final ordering of instructions. 1900 int SchedulingPriority = 0; 1901 1902 /// The number of dependencies. Constitutes of the number of users of the 1903 /// instruction plus the number of dependent memory instructions (if any). 1904 /// This value is calculated on demand. 1905 /// If InvalidDeps, the number of dependencies is not calculated yet. 1906 int Dependencies = InvalidDeps; 1907 1908 /// The number of dependencies minus the number of dependencies of scheduled 1909 /// instructions. As soon as this is zero, the instruction/bundle gets ready 1910 /// for scheduling. 1911 /// Note that this is negative as long as Dependencies is not calculated. 1912 int UnscheduledDeps = InvalidDeps; 1913 1914 /// The sum of UnscheduledDeps in a bundle. Equals to UnscheduledDeps for 1915 /// single instructions. 1916 int UnscheduledDepsInBundle = InvalidDeps; 1917 1918 /// True if this instruction is scheduled (or considered as scheduled in the 1919 /// dry-run). 1920 bool IsScheduled = false; 1921 1922 /// Opcode of the current instruction in the schedule data. 1923 Value *OpValue = nullptr; 1924 1925 /// The TreeEntry that this instruction corresponds to. 1926 TreeEntry *TE = nullptr; 1927 1928 /// The lane of this node in the TreeEntry. 1929 int Lane = -1; 1930 }; 1931 1932 #ifndef NDEBUG 1933 friend inline raw_ostream &operator<<(raw_ostream &os, 1934 const BoUpSLP::ScheduleData &SD) { 1935 SD.dump(os); 1936 return os; 1937 } 1938 #endif 1939 1940 friend struct GraphTraits<BoUpSLP *>; 1941 friend struct DOTGraphTraits<BoUpSLP *>; 1942 1943 /// Contains all scheduling data for a basic block. 1944 struct BlockScheduling { 1945 BlockScheduling(BasicBlock *BB) 1946 : BB(BB), ChunkSize(BB->size()), ChunkPos(ChunkSize) {} 1947 1948 void clear() { 1949 ReadyInsts.clear(); 1950 ScheduleStart = nullptr; 1951 ScheduleEnd = nullptr; 1952 FirstLoadStoreInRegion = nullptr; 1953 LastLoadStoreInRegion = nullptr; 1954 1955 // Reduce the maximum schedule region size by the size of the 1956 // previous scheduling run. 1957 ScheduleRegionSizeLimit -= ScheduleRegionSize; 1958 if (ScheduleRegionSizeLimit < MinScheduleRegionSize) 1959 ScheduleRegionSizeLimit = MinScheduleRegionSize; 1960 ScheduleRegionSize = 0; 1961 1962 // Make a new scheduling region, i.e. all existing ScheduleData is not 1963 // in the new region yet. 1964 ++SchedulingRegionID; 1965 } 1966 1967 ScheduleData *getScheduleData(Value *V) { 1968 ScheduleData *SD = ScheduleDataMap[V]; 1969 if (SD && SD->SchedulingRegionID == SchedulingRegionID) 1970 return SD; 1971 return nullptr; 1972 } 1973 1974 ScheduleData *getScheduleData(Value *V, Value *Key) { 1975 if (V == Key) 1976 return getScheduleData(V); 1977 auto I = ExtraScheduleDataMap.find(V); 1978 if (I != ExtraScheduleDataMap.end()) { 1979 ScheduleData *SD = I->second[Key]; 1980 if (SD && SD->SchedulingRegionID == SchedulingRegionID) 1981 return SD; 1982 } 1983 return nullptr; 1984 } 1985 1986 bool isInSchedulingRegion(ScheduleData *SD) const { 1987 return SD->SchedulingRegionID == SchedulingRegionID; 1988 } 1989 1990 /// Marks an instruction as scheduled and puts all dependent ready 1991 /// instructions into the ready-list. 1992 template <typename ReadyListType> 1993 void schedule(ScheduleData *SD, ReadyListType &ReadyList) { 1994 SD->IsScheduled = true; 1995 LLVM_DEBUG(dbgs() << "SLP: schedule " << *SD << "\n"); 1996 1997 ScheduleData *BundleMember = SD; 1998 while (BundleMember) { 1999 if (BundleMember->Inst != BundleMember->OpValue) { 2000 BundleMember = BundleMember->NextInBundle; 2001 continue; 2002 } 2003 // Handle the def-use chain dependencies. 2004 2005 // Decrement the unscheduled counter and insert to ready list if ready. 2006 auto &&DecrUnsched = [this, &ReadyList](Instruction *I) { 2007 doForAllOpcodes(I, [&ReadyList](ScheduleData *OpDef) { 2008 if (OpDef && OpDef->hasValidDependencies() && 2009 OpDef->incrementUnscheduledDeps(-1) == 0) { 2010 // There are no more unscheduled dependencies after 2011 // decrementing, so we can put the dependent instruction 2012 // into the ready list. 2013 ScheduleData *DepBundle = OpDef->FirstInBundle; 2014 assert(!DepBundle->IsScheduled && 2015 "already scheduled bundle gets ready"); 2016 ReadyList.insert(DepBundle); 2017 LLVM_DEBUG(dbgs() 2018 << "SLP: gets ready (def): " << *DepBundle << "\n"); 2019 } 2020 }); 2021 }; 2022 2023 // If BundleMember is a vector bundle, its operands may have been 2024 // reordered duiring buildTree(). We therefore need to get its operands 2025 // through the TreeEntry. 2026 if (TreeEntry *TE = BundleMember->TE) { 2027 int Lane = BundleMember->Lane; 2028 assert(Lane >= 0 && "Lane not set"); 2029 2030 // Since vectorization tree is being built recursively this assertion 2031 // ensures that the tree entry has all operands set before reaching 2032 // this code. Couple of exceptions known at the moment are extracts 2033 // where their second (immediate) operand is not added. Since 2034 // immediates do not affect scheduler behavior this is considered 2035 // okay. 2036 auto *In = TE->getMainOp(); 2037 assert(In && 2038 (isa<ExtractValueInst>(In) || isa<ExtractElementInst>(In) || 2039 In->getNumOperands() == TE->getNumOperands()) && 2040 "Missed TreeEntry operands?"); 2041 (void)In; // fake use to avoid build failure when assertions disabled 2042 2043 for (unsigned OpIdx = 0, NumOperands = TE->getNumOperands(); 2044 OpIdx != NumOperands; ++OpIdx) 2045 if (auto *I = dyn_cast<Instruction>(TE->getOperand(OpIdx)[Lane])) 2046 DecrUnsched(I); 2047 } else { 2048 // If BundleMember is a stand-alone instruction, no operand reordering 2049 // has taken place, so we directly access its operands. 2050 for (Use &U : BundleMember->Inst->operands()) 2051 if (auto *I = dyn_cast<Instruction>(U.get())) 2052 DecrUnsched(I); 2053 } 2054 // Handle the memory dependencies. 2055 for (ScheduleData *MemoryDepSD : BundleMember->MemoryDependencies) { 2056 if (MemoryDepSD->incrementUnscheduledDeps(-1) == 0) { 2057 // There are no more unscheduled dependencies after decrementing, 2058 // so we can put the dependent instruction into the ready list. 2059 ScheduleData *DepBundle = MemoryDepSD->FirstInBundle; 2060 assert(!DepBundle->IsScheduled && 2061 "already scheduled bundle gets ready"); 2062 ReadyList.insert(DepBundle); 2063 LLVM_DEBUG(dbgs() 2064 << "SLP: gets ready (mem): " << *DepBundle << "\n"); 2065 } 2066 } 2067 BundleMember = BundleMember->NextInBundle; 2068 } 2069 } 2070 2071 void doForAllOpcodes(Value *V, 2072 function_ref<void(ScheduleData *SD)> Action) { 2073 if (ScheduleData *SD = getScheduleData(V)) 2074 Action(SD); 2075 auto I = ExtraScheduleDataMap.find(V); 2076 if (I != ExtraScheduleDataMap.end()) 2077 for (auto &P : I->second) 2078 if (P.second->SchedulingRegionID == SchedulingRegionID) 2079 Action(P.second); 2080 } 2081 2082 /// Put all instructions into the ReadyList which are ready for scheduling. 2083 template <typename ReadyListType> 2084 void initialFillReadyList(ReadyListType &ReadyList) { 2085 for (auto *I = ScheduleStart; I != ScheduleEnd; I = I->getNextNode()) { 2086 doForAllOpcodes(I, [&](ScheduleData *SD) { 2087 if (SD->isSchedulingEntity() && SD->isReady()) { 2088 ReadyList.insert(SD); 2089 LLVM_DEBUG(dbgs() 2090 << "SLP: initially in ready list: " << *I << "\n"); 2091 } 2092 }); 2093 } 2094 } 2095 2096 /// Checks if a bundle of instructions can be scheduled, i.e. has no 2097 /// cyclic dependencies. This is only a dry-run, no instructions are 2098 /// actually moved at this stage. 2099 /// \returns the scheduling bundle. The returned Optional value is non-None 2100 /// if \p VL is allowed to be scheduled. 2101 Optional<ScheduleData *> 2102 tryScheduleBundle(ArrayRef<Value *> VL, BoUpSLP *SLP, 2103 const InstructionsState &S); 2104 2105 /// Un-bundles a group of instructions. 2106 void cancelScheduling(ArrayRef<Value *> VL, Value *OpValue); 2107 2108 /// Allocates schedule data chunk. 2109 ScheduleData *allocateScheduleDataChunks(); 2110 2111 /// Extends the scheduling region so that V is inside the region. 2112 /// \returns true if the region size is within the limit. 2113 bool extendSchedulingRegion(Value *V, const InstructionsState &S); 2114 2115 /// Initialize the ScheduleData structures for new instructions in the 2116 /// scheduling region. 2117 void initScheduleData(Instruction *FromI, Instruction *ToI, 2118 ScheduleData *PrevLoadStore, 2119 ScheduleData *NextLoadStore); 2120 2121 /// Updates the dependency information of a bundle and of all instructions/ 2122 /// bundles which depend on the original bundle. 2123 void calculateDependencies(ScheduleData *SD, bool InsertInReadyList, 2124 BoUpSLP *SLP); 2125 2126 /// Sets all instruction in the scheduling region to un-scheduled. 2127 void resetSchedule(); 2128 2129 BasicBlock *BB; 2130 2131 /// Simple memory allocation for ScheduleData. 2132 std::vector<std::unique_ptr<ScheduleData[]>> ScheduleDataChunks; 2133 2134 /// The size of a ScheduleData array in ScheduleDataChunks. 2135 int ChunkSize; 2136 2137 /// The allocator position in the current chunk, which is the last entry 2138 /// of ScheduleDataChunks. 2139 int ChunkPos; 2140 2141 /// Attaches ScheduleData to Instruction. 2142 /// Note that the mapping survives during all vectorization iterations, i.e. 2143 /// ScheduleData structures are recycled. 2144 DenseMap<Value *, ScheduleData *> ScheduleDataMap; 2145 2146 /// Attaches ScheduleData to Instruction with the leading key. 2147 DenseMap<Value *, SmallDenseMap<Value *, ScheduleData *>> 2148 ExtraScheduleDataMap; 2149 2150 struct ReadyList : SmallVector<ScheduleData *, 8> { 2151 void insert(ScheduleData *SD) { push_back(SD); } 2152 }; 2153 2154 /// The ready-list for scheduling (only used for the dry-run). 2155 ReadyList ReadyInsts; 2156 2157 /// The first instruction of the scheduling region. 2158 Instruction *ScheduleStart = nullptr; 2159 2160 /// The first instruction _after_ the scheduling region. 2161 Instruction *ScheduleEnd = nullptr; 2162 2163 /// The first memory accessing instruction in the scheduling region 2164 /// (can be null). 2165 ScheduleData *FirstLoadStoreInRegion = nullptr; 2166 2167 /// The last memory accessing instruction in the scheduling region 2168 /// (can be null). 2169 ScheduleData *LastLoadStoreInRegion = nullptr; 2170 2171 /// The current size of the scheduling region. 2172 int ScheduleRegionSize = 0; 2173 2174 /// The maximum size allowed for the scheduling region. 2175 int ScheduleRegionSizeLimit = ScheduleRegionSizeBudget; 2176 2177 /// The ID of the scheduling region. For a new vectorization iteration this 2178 /// is incremented which "removes" all ScheduleData from the region. 2179 // Make sure that the initial SchedulingRegionID is greater than the 2180 // initial SchedulingRegionID in ScheduleData (which is 0). 2181 int SchedulingRegionID = 1; 2182 }; 2183 2184 /// Attaches the BlockScheduling structures to basic blocks. 2185 MapVector<BasicBlock *, std::unique_ptr<BlockScheduling>> BlocksSchedules; 2186 2187 /// Performs the "real" scheduling. Done before vectorization is actually 2188 /// performed in a basic block. 2189 void scheduleBlock(BlockScheduling *BS); 2190 2191 /// List of users to ignore during scheduling and that don't need extracting. 2192 ArrayRef<Value *> UserIgnoreList; 2193 2194 using OrdersType = SmallVector<unsigned, 4>; 2195 /// A DenseMapInfo implementation for holding DenseMaps and DenseSets of 2196 /// sorted SmallVectors of unsigned. 2197 struct OrdersTypeDenseMapInfo { 2198 static OrdersType getEmptyKey() { 2199 OrdersType V; 2200 V.push_back(~1U); 2201 return V; 2202 } 2203 2204 static OrdersType getTombstoneKey() { 2205 OrdersType V; 2206 V.push_back(~2U); 2207 return V; 2208 } 2209 2210 static unsigned getHashValue(const OrdersType &V) { 2211 return static_cast<unsigned>(hash_combine_range(V.begin(), V.end())); 2212 } 2213 2214 static bool isEqual(const OrdersType &LHS, const OrdersType &RHS) { 2215 return LHS == RHS; 2216 } 2217 }; 2218 2219 /// Contains orders of operations along with the number of bundles that have 2220 /// operations in this order. It stores only those orders that require 2221 /// reordering, if reordering is not required it is counted using \a 2222 /// NumOpsWantToKeepOriginalOrder. 2223 DenseMap<OrdersType, unsigned, OrdersTypeDenseMapInfo> NumOpsWantToKeepOrder; 2224 /// Number of bundles that do not require reordering. 2225 unsigned NumOpsWantToKeepOriginalOrder = 0; 2226 2227 // Analysis and block reference. 2228 Function *F; 2229 ScalarEvolution *SE; 2230 TargetTransformInfo *TTI; 2231 TargetLibraryInfo *TLI; 2232 AliasAnalysis *AA; 2233 LoopInfo *LI; 2234 DominatorTree *DT; 2235 AssumptionCache *AC; 2236 DemandedBits *DB; 2237 const DataLayout *DL; 2238 OptimizationRemarkEmitter *ORE; 2239 2240 unsigned MaxVecRegSize; // This is set by TTI or overridden by cl::opt. 2241 unsigned MinVecRegSize; // Set by cl::opt (default: 128). 2242 2243 /// Instruction builder to construct the vectorized tree. 2244 IRBuilder<> Builder; 2245 2246 /// A map of scalar integer values to the smallest bit width with which they 2247 /// can legally be represented. The values map to (width, signed) pairs, 2248 /// where "width" indicates the minimum bit width and "signed" is True if the 2249 /// value must be signed-extended, rather than zero-extended, back to its 2250 /// original width. 2251 MapVector<Value *, std::pair<uint64_t, bool>> MinBWs; 2252 }; 2253 2254 } // end namespace slpvectorizer 2255 2256 template <> struct GraphTraits<BoUpSLP *> { 2257 using TreeEntry = BoUpSLP::TreeEntry; 2258 2259 /// NodeRef has to be a pointer per the GraphWriter. 2260 using NodeRef = TreeEntry *; 2261 2262 using ContainerTy = BoUpSLP::TreeEntry::VecTreeTy; 2263 2264 /// Add the VectorizableTree to the index iterator to be able to return 2265 /// TreeEntry pointers. 2266 struct ChildIteratorType 2267 : public iterator_adaptor_base< 2268 ChildIteratorType, SmallVector<BoUpSLP::EdgeInfo, 1>::iterator> { 2269 ContainerTy &VectorizableTree; 2270 2271 ChildIteratorType(SmallVector<BoUpSLP::EdgeInfo, 1>::iterator W, 2272 ContainerTy &VT) 2273 : ChildIteratorType::iterator_adaptor_base(W), VectorizableTree(VT) {} 2274 2275 NodeRef operator*() { return I->UserTE; } 2276 }; 2277 2278 static NodeRef getEntryNode(BoUpSLP &R) { 2279 return R.VectorizableTree[0].get(); 2280 } 2281 2282 static ChildIteratorType child_begin(NodeRef N) { 2283 return {N->UserTreeIndices.begin(), N->Container}; 2284 } 2285 2286 static ChildIteratorType child_end(NodeRef N) { 2287 return {N->UserTreeIndices.end(), N->Container}; 2288 } 2289 2290 /// For the node iterator we just need to turn the TreeEntry iterator into a 2291 /// TreeEntry* iterator so that it dereferences to NodeRef. 2292 class nodes_iterator { 2293 using ItTy = ContainerTy::iterator; 2294 ItTy It; 2295 2296 public: 2297 nodes_iterator(const ItTy &It2) : It(It2) {} 2298 NodeRef operator*() { return It->get(); } 2299 nodes_iterator operator++() { 2300 ++It; 2301 return *this; 2302 } 2303 bool operator!=(const nodes_iterator &N2) const { return N2.It != It; } 2304 }; 2305 2306 static nodes_iterator nodes_begin(BoUpSLP *R) { 2307 return nodes_iterator(R->VectorizableTree.begin()); 2308 } 2309 2310 static nodes_iterator nodes_end(BoUpSLP *R) { 2311 return nodes_iterator(R->VectorizableTree.end()); 2312 } 2313 2314 static unsigned size(BoUpSLP *R) { return R->VectorizableTree.size(); } 2315 }; 2316 2317 template <> struct DOTGraphTraits<BoUpSLP *> : public DefaultDOTGraphTraits { 2318 using TreeEntry = BoUpSLP::TreeEntry; 2319 2320 DOTGraphTraits(bool isSimple = false) : DefaultDOTGraphTraits(isSimple) {} 2321 2322 std::string getNodeLabel(const TreeEntry *Entry, const BoUpSLP *R) { 2323 std::string Str; 2324 raw_string_ostream OS(Str); 2325 if (isSplat(Entry->Scalars)) { 2326 OS << "<splat> " << *Entry->Scalars[0]; 2327 return Str; 2328 } 2329 for (auto V : Entry->Scalars) { 2330 OS << *V; 2331 if (std::any_of( 2332 R->ExternalUses.begin(), R->ExternalUses.end(), 2333 [&](const BoUpSLP::ExternalUser &EU) { return EU.Scalar == V; })) 2334 OS << " <extract>"; 2335 OS << "\n"; 2336 } 2337 return Str; 2338 } 2339 2340 static std::string getNodeAttributes(const TreeEntry *Entry, 2341 const BoUpSLP *) { 2342 if (Entry->State == TreeEntry::NeedToGather) 2343 return "color=red"; 2344 return ""; 2345 } 2346 }; 2347 2348 } // end namespace llvm 2349 2350 BoUpSLP::~BoUpSLP() { 2351 for (const auto &Pair : DeletedInstructions) { 2352 // Replace operands of ignored instructions with Undefs in case if they were 2353 // marked for deletion. 2354 if (Pair.getSecond()) { 2355 Value *Undef = UndefValue::get(Pair.getFirst()->getType()); 2356 Pair.getFirst()->replaceAllUsesWith(Undef); 2357 } 2358 Pair.getFirst()->dropAllReferences(); 2359 } 2360 for (const auto &Pair : DeletedInstructions) { 2361 assert(Pair.getFirst()->use_empty() && 2362 "trying to erase instruction with users."); 2363 Pair.getFirst()->eraseFromParent(); 2364 } 2365 } 2366 2367 void BoUpSLP::eraseInstructions(ArrayRef<Value *> AV) { 2368 for (auto *V : AV) { 2369 if (auto *I = dyn_cast<Instruction>(V)) 2370 eraseInstruction(I, /*ReplaceWithUndef=*/true); 2371 }; 2372 } 2373 2374 void BoUpSLP::buildTree(ArrayRef<Value *> Roots, 2375 ArrayRef<Value *> UserIgnoreLst) { 2376 ExtraValueToDebugLocsMap ExternallyUsedValues; 2377 buildTree(Roots, ExternallyUsedValues, UserIgnoreLst); 2378 } 2379 2380 void BoUpSLP::buildTree(ArrayRef<Value *> Roots, 2381 ExtraValueToDebugLocsMap &ExternallyUsedValues, 2382 ArrayRef<Value *> UserIgnoreLst) { 2383 deleteTree(); 2384 UserIgnoreList = UserIgnoreLst; 2385 if (!allSameType(Roots)) 2386 return; 2387 buildTree_rec(Roots, 0, EdgeInfo()); 2388 2389 // Collect the values that we need to extract from the tree. 2390 for (auto &TEPtr : VectorizableTree) { 2391 TreeEntry *Entry = TEPtr.get(); 2392 2393 // No need to handle users of gathered values. 2394 if (Entry->State == TreeEntry::NeedToGather) 2395 continue; 2396 2397 // For each lane: 2398 for (int Lane = 0, LE = Entry->Scalars.size(); Lane != LE; ++Lane) { 2399 Value *Scalar = Entry->Scalars[Lane]; 2400 int FoundLane = Lane; 2401 if (!Entry->ReuseShuffleIndices.empty()) { 2402 FoundLane = 2403 std::distance(Entry->ReuseShuffleIndices.begin(), 2404 llvm::find(Entry->ReuseShuffleIndices, FoundLane)); 2405 } 2406 2407 // Check if the scalar is externally used as an extra arg. 2408 auto ExtI = ExternallyUsedValues.find(Scalar); 2409 if (ExtI != ExternallyUsedValues.end()) { 2410 LLVM_DEBUG(dbgs() << "SLP: Need to extract: Extra arg from lane " 2411 << Lane << " from " << *Scalar << ".\n"); 2412 ExternalUses.emplace_back(Scalar, nullptr, FoundLane); 2413 } 2414 for (User *U : Scalar->users()) { 2415 LLVM_DEBUG(dbgs() << "SLP: Checking user:" << *U << ".\n"); 2416 2417 Instruction *UserInst = dyn_cast<Instruction>(U); 2418 if (!UserInst) 2419 continue; 2420 2421 // Skip in-tree scalars that become vectors 2422 if (TreeEntry *UseEntry = getTreeEntry(U)) { 2423 Value *UseScalar = UseEntry->Scalars[0]; 2424 // Some in-tree scalars will remain as scalar in vectorized 2425 // instructions. If that is the case, the one in Lane 0 will 2426 // be used. 2427 if (UseScalar != U || 2428 !InTreeUserNeedToExtract(Scalar, UserInst, TLI)) { 2429 LLVM_DEBUG(dbgs() << "SLP: \tInternal user will be removed:" << *U 2430 << ".\n"); 2431 assert(UseEntry->State != TreeEntry::NeedToGather && "Bad state"); 2432 continue; 2433 } 2434 } 2435 2436 // Ignore users in the user ignore list. 2437 if (is_contained(UserIgnoreList, UserInst)) 2438 continue; 2439 2440 LLVM_DEBUG(dbgs() << "SLP: Need to extract:" << *U << " from lane " 2441 << Lane << " from " << *Scalar << ".\n"); 2442 ExternalUses.push_back(ExternalUser(Scalar, U, FoundLane)); 2443 } 2444 } 2445 } 2446 } 2447 2448 void BoUpSLP::buildTree_rec(ArrayRef<Value *> VL, unsigned Depth, 2449 const EdgeInfo &UserTreeIdx) { 2450 assert((allConstant(VL) || allSameType(VL)) && "Invalid types!"); 2451 2452 InstructionsState S = getSameOpcode(VL); 2453 if (Depth == RecursionMaxDepth) { 2454 LLVM_DEBUG(dbgs() << "SLP: Gathering due to max recursion depth.\n"); 2455 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx); 2456 return; 2457 } 2458 2459 // Don't handle vectors. 2460 if (S.OpValue->getType()->isVectorTy()) { 2461 LLVM_DEBUG(dbgs() << "SLP: Gathering due to vector type.\n"); 2462 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx); 2463 return; 2464 } 2465 2466 if (StoreInst *SI = dyn_cast<StoreInst>(S.OpValue)) 2467 if (SI->getValueOperand()->getType()->isVectorTy()) { 2468 LLVM_DEBUG(dbgs() << "SLP: Gathering due to store vector type.\n"); 2469 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx); 2470 return; 2471 } 2472 2473 // If all of the operands are identical or constant we have a simple solution. 2474 if (allConstant(VL) || isSplat(VL) || !allSameBlock(VL) || !S.getOpcode()) { 2475 LLVM_DEBUG(dbgs() << "SLP: Gathering due to C,S,B,O. \n"); 2476 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx); 2477 return; 2478 } 2479 2480 // We now know that this is a vector of instructions of the same type from 2481 // the same block. 2482 2483 // Don't vectorize ephemeral values. 2484 for (Value *V : VL) { 2485 if (EphValues.count(V)) { 2486 LLVM_DEBUG(dbgs() << "SLP: The instruction (" << *V 2487 << ") is ephemeral.\n"); 2488 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx); 2489 return; 2490 } 2491 } 2492 2493 // Check if this is a duplicate of another entry. 2494 if (TreeEntry *E = getTreeEntry(S.OpValue)) { 2495 LLVM_DEBUG(dbgs() << "SLP: \tChecking bundle: " << *S.OpValue << ".\n"); 2496 if (!E->isSame(VL)) { 2497 LLVM_DEBUG(dbgs() << "SLP: Gathering due to partial overlap.\n"); 2498 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx); 2499 return; 2500 } 2501 // Record the reuse of the tree node. FIXME, currently this is only used to 2502 // properly draw the graph rather than for the actual vectorization. 2503 E->UserTreeIndices.push_back(UserTreeIdx); 2504 LLVM_DEBUG(dbgs() << "SLP: Perfect diamond merge at " << *S.OpValue 2505 << ".\n"); 2506 return; 2507 } 2508 2509 // Check that none of the instructions in the bundle are already in the tree. 2510 for (Value *V : VL) { 2511 auto *I = dyn_cast<Instruction>(V); 2512 if (!I) 2513 continue; 2514 if (getTreeEntry(I)) { 2515 LLVM_DEBUG(dbgs() << "SLP: The instruction (" << *V 2516 << ") is already in tree.\n"); 2517 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx); 2518 return; 2519 } 2520 } 2521 2522 // If any of the scalars is marked as a value that needs to stay scalar, then 2523 // we need to gather the scalars. 2524 // The reduction nodes (stored in UserIgnoreList) also should stay scalar. 2525 for (Value *V : VL) { 2526 if (MustGather.count(V) || is_contained(UserIgnoreList, V)) { 2527 LLVM_DEBUG(dbgs() << "SLP: Gathering due to gathered scalar.\n"); 2528 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx); 2529 return; 2530 } 2531 } 2532 2533 // Check that all of the users of the scalars that we want to vectorize are 2534 // schedulable. 2535 auto *VL0 = cast<Instruction>(S.OpValue); 2536 BasicBlock *BB = VL0->getParent(); 2537 2538 if (!DT->isReachableFromEntry(BB)) { 2539 // Don't go into unreachable blocks. They may contain instructions with 2540 // dependency cycles which confuse the final scheduling. 2541 LLVM_DEBUG(dbgs() << "SLP: bundle in unreachable block.\n"); 2542 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx); 2543 return; 2544 } 2545 2546 // Check that every instruction appears once in this bundle. 2547 SmallVector<unsigned, 4> ReuseShuffleIndicies; 2548 SmallVector<Value *, 4> UniqueValues; 2549 DenseMap<Value *, unsigned> UniquePositions; 2550 for (Value *V : VL) { 2551 auto Res = UniquePositions.try_emplace(V, UniqueValues.size()); 2552 ReuseShuffleIndicies.emplace_back(Res.first->second); 2553 if (Res.second) 2554 UniqueValues.emplace_back(V); 2555 } 2556 size_t NumUniqueScalarValues = UniqueValues.size(); 2557 if (NumUniqueScalarValues == VL.size()) { 2558 ReuseShuffleIndicies.clear(); 2559 } else { 2560 LLVM_DEBUG(dbgs() << "SLP: Shuffle for reused scalars.\n"); 2561 if (NumUniqueScalarValues <= 1 || 2562 !llvm::isPowerOf2_32(NumUniqueScalarValues)) { 2563 LLVM_DEBUG(dbgs() << "SLP: Scalar used twice in bundle.\n"); 2564 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx); 2565 return; 2566 } 2567 VL = UniqueValues; 2568 } 2569 2570 auto &BSRef = BlocksSchedules[BB]; 2571 if (!BSRef) 2572 BSRef = std::make_unique<BlockScheduling>(BB); 2573 2574 BlockScheduling &BS = *BSRef.get(); 2575 2576 Optional<ScheduleData *> Bundle = BS.tryScheduleBundle(VL, this, S); 2577 if (!Bundle) { 2578 LLVM_DEBUG(dbgs() << "SLP: We are not able to schedule this bundle!\n"); 2579 assert((!BS.getScheduleData(VL0) || 2580 !BS.getScheduleData(VL0)->isPartOfBundle()) && 2581 "tryScheduleBundle should cancelScheduling on failure"); 2582 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx, 2583 ReuseShuffleIndicies); 2584 return; 2585 } 2586 LLVM_DEBUG(dbgs() << "SLP: We are able to schedule this bundle.\n"); 2587 2588 unsigned ShuffleOrOp = S.isAltShuffle() ? 2589 (unsigned) Instruction::ShuffleVector : S.getOpcode(); 2590 switch (ShuffleOrOp) { 2591 case Instruction::PHI: { 2592 auto *PH = cast<PHINode>(VL0); 2593 2594 // Check for terminator values (e.g. invoke). 2595 for (unsigned j = 0; j < VL.size(); ++j) 2596 for (unsigned i = 0, e = PH->getNumIncomingValues(); i < e; ++i) { 2597 Instruction *Term = dyn_cast<Instruction>( 2598 cast<PHINode>(VL[j])->getIncomingValueForBlock( 2599 PH->getIncomingBlock(i))); 2600 if (Term && Term->isTerminator()) { 2601 LLVM_DEBUG(dbgs() 2602 << "SLP: Need to swizzle PHINodes (terminator use).\n"); 2603 BS.cancelScheduling(VL, VL0); 2604 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx, 2605 ReuseShuffleIndicies); 2606 return; 2607 } 2608 } 2609 2610 TreeEntry *TE = 2611 newTreeEntry(VL, Bundle, S, UserTreeIdx, ReuseShuffleIndicies); 2612 LLVM_DEBUG(dbgs() << "SLP: added a vector of PHINodes.\n"); 2613 2614 // Keeps the reordered operands to avoid code duplication. 2615 SmallVector<ValueList, 2> OperandsVec; 2616 for (unsigned i = 0, e = PH->getNumIncomingValues(); i < e; ++i) { 2617 ValueList Operands; 2618 // Prepare the operand vector. 2619 for (Value *j : VL) 2620 Operands.push_back(cast<PHINode>(j)->getIncomingValueForBlock( 2621 PH->getIncomingBlock(i))); 2622 TE->setOperand(i, Operands); 2623 OperandsVec.push_back(Operands); 2624 } 2625 for (unsigned OpIdx = 0, OpE = OperandsVec.size(); OpIdx != OpE; ++OpIdx) 2626 buildTree_rec(OperandsVec[OpIdx], Depth + 1, {TE, OpIdx}); 2627 return; 2628 } 2629 case Instruction::ExtractValue: 2630 case Instruction::ExtractElement: { 2631 OrdersType CurrentOrder; 2632 bool Reuse = canReuseExtract(VL, VL0, CurrentOrder); 2633 if (Reuse) { 2634 LLVM_DEBUG(dbgs() << "SLP: Reusing or shuffling extract sequence.\n"); 2635 ++NumOpsWantToKeepOriginalOrder; 2636 newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx, 2637 ReuseShuffleIndicies); 2638 // This is a special case, as it does not gather, but at the same time 2639 // we are not extending buildTree_rec() towards the operands. 2640 ValueList Op0; 2641 Op0.assign(VL.size(), VL0->getOperand(0)); 2642 VectorizableTree.back()->setOperand(0, Op0); 2643 return; 2644 } 2645 if (!CurrentOrder.empty()) { 2646 LLVM_DEBUG({ 2647 dbgs() << "SLP: Reusing or shuffling of reordered extract sequence " 2648 "with order"; 2649 for (unsigned Idx : CurrentOrder) 2650 dbgs() << " " << Idx; 2651 dbgs() << "\n"; 2652 }); 2653 // Insert new order with initial value 0, if it does not exist, 2654 // otherwise return the iterator to the existing one. 2655 auto StoredCurrentOrderAndNum = 2656 NumOpsWantToKeepOrder.try_emplace(CurrentOrder).first; 2657 ++StoredCurrentOrderAndNum->getSecond(); 2658 newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx, 2659 ReuseShuffleIndicies, 2660 StoredCurrentOrderAndNum->getFirst()); 2661 // This is a special case, as it does not gather, but at the same time 2662 // we are not extending buildTree_rec() towards the operands. 2663 ValueList Op0; 2664 Op0.assign(VL.size(), VL0->getOperand(0)); 2665 VectorizableTree.back()->setOperand(0, Op0); 2666 return; 2667 } 2668 LLVM_DEBUG(dbgs() << "SLP: Gather extract sequence.\n"); 2669 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx, 2670 ReuseShuffleIndicies); 2671 BS.cancelScheduling(VL, VL0); 2672 return; 2673 } 2674 case Instruction::Load: { 2675 // Check that a vectorized load would load the same memory as a scalar 2676 // load. For example, we don't want to vectorize loads that are smaller 2677 // than 8-bit. Even though we have a packed struct {<i2, i2, i2, i2>} LLVM 2678 // treats loading/storing it as an i8 struct. If we vectorize loads/stores 2679 // from such a struct, we read/write packed bits disagreeing with the 2680 // unvectorized version. 2681 Type *ScalarTy = VL0->getType(); 2682 2683 if (DL->getTypeSizeInBits(ScalarTy) != 2684 DL->getTypeAllocSizeInBits(ScalarTy)) { 2685 BS.cancelScheduling(VL, VL0); 2686 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx, 2687 ReuseShuffleIndicies); 2688 LLVM_DEBUG(dbgs() << "SLP: Gathering loads of non-packed type.\n"); 2689 return; 2690 } 2691 2692 // Make sure all loads in the bundle are simple - we can't vectorize 2693 // atomic or volatile loads. 2694 SmallVector<Value *, 4> PointerOps(VL.size()); 2695 auto POIter = PointerOps.begin(); 2696 for (Value *V : VL) { 2697 auto *L = cast<LoadInst>(V); 2698 if (!L->isSimple()) { 2699 BS.cancelScheduling(VL, VL0); 2700 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx, 2701 ReuseShuffleIndicies); 2702 LLVM_DEBUG(dbgs() << "SLP: Gathering non-simple loads.\n"); 2703 return; 2704 } 2705 *POIter = L->getPointerOperand(); 2706 ++POIter; 2707 } 2708 2709 OrdersType CurrentOrder; 2710 // Check the order of pointer operands. 2711 if (llvm::sortPtrAccesses(PointerOps, *DL, *SE, CurrentOrder)) { 2712 Value *Ptr0; 2713 Value *PtrN; 2714 if (CurrentOrder.empty()) { 2715 Ptr0 = PointerOps.front(); 2716 PtrN = PointerOps.back(); 2717 } else { 2718 Ptr0 = PointerOps[CurrentOrder.front()]; 2719 PtrN = PointerOps[CurrentOrder.back()]; 2720 } 2721 const SCEV *Scev0 = SE->getSCEV(Ptr0); 2722 const SCEV *ScevN = SE->getSCEV(PtrN); 2723 const auto *Diff = 2724 dyn_cast<SCEVConstant>(SE->getMinusSCEV(ScevN, Scev0)); 2725 uint64_t Size = DL->getTypeAllocSize(ScalarTy); 2726 // Check that the sorted loads are consecutive. 2727 if (Diff && Diff->getAPInt() == (VL.size() - 1) * Size) { 2728 if (CurrentOrder.empty()) { 2729 // Original loads are consecutive and does not require reordering. 2730 ++NumOpsWantToKeepOriginalOrder; 2731 TreeEntry *TE = newTreeEntry(VL, Bundle /*vectorized*/, S, 2732 UserTreeIdx, ReuseShuffleIndicies); 2733 TE->setOperandsInOrder(); 2734 LLVM_DEBUG(dbgs() << "SLP: added a vector of loads.\n"); 2735 } else { 2736 // Need to reorder. 2737 auto I = NumOpsWantToKeepOrder.try_emplace(CurrentOrder).first; 2738 ++I->getSecond(); 2739 TreeEntry *TE = 2740 newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx, 2741 ReuseShuffleIndicies, I->getFirst()); 2742 TE->setOperandsInOrder(); 2743 LLVM_DEBUG(dbgs() << "SLP: added a vector of jumbled loads.\n"); 2744 } 2745 return; 2746 } 2747 } 2748 2749 LLVM_DEBUG(dbgs() << "SLP: Gathering non-consecutive loads.\n"); 2750 BS.cancelScheduling(VL, VL0); 2751 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx, 2752 ReuseShuffleIndicies); 2753 return; 2754 } 2755 case Instruction::ZExt: 2756 case Instruction::SExt: 2757 case Instruction::FPToUI: 2758 case Instruction::FPToSI: 2759 case Instruction::FPExt: 2760 case Instruction::PtrToInt: 2761 case Instruction::IntToPtr: 2762 case Instruction::SIToFP: 2763 case Instruction::UIToFP: 2764 case Instruction::Trunc: 2765 case Instruction::FPTrunc: 2766 case Instruction::BitCast: { 2767 Type *SrcTy = VL0->getOperand(0)->getType(); 2768 for (Value *V : VL) { 2769 Type *Ty = cast<Instruction>(V)->getOperand(0)->getType(); 2770 if (Ty != SrcTy || !isValidElementType(Ty)) { 2771 BS.cancelScheduling(VL, VL0); 2772 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx, 2773 ReuseShuffleIndicies); 2774 LLVM_DEBUG(dbgs() 2775 << "SLP: Gathering casts with different src types.\n"); 2776 return; 2777 } 2778 } 2779 TreeEntry *TE = newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx, 2780 ReuseShuffleIndicies); 2781 LLVM_DEBUG(dbgs() << "SLP: added a vector of casts.\n"); 2782 2783 TE->setOperandsInOrder(); 2784 for (unsigned i = 0, e = VL0->getNumOperands(); i < e; ++i) { 2785 ValueList Operands; 2786 // Prepare the operand vector. 2787 for (Value *V : VL) 2788 Operands.push_back(cast<Instruction>(V)->getOperand(i)); 2789 2790 buildTree_rec(Operands, Depth + 1, {TE, i}); 2791 } 2792 return; 2793 } 2794 case Instruction::ICmp: 2795 case Instruction::FCmp: { 2796 // Check that all of the compares have the same predicate. 2797 CmpInst::Predicate P0 = cast<CmpInst>(VL0)->getPredicate(); 2798 CmpInst::Predicate SwapP0 = CmpInst::getSwappedPredicate(P0); 2799 Type *ComparedTy = VL0->getOperand(0)->getType(); 2800 for (Value *V : VL) { 2801 CmpInst *Cmp = cast<CmpInst>(V); 2802 if ((Cmp->getPredicate() != P0 && Cmp->getPredicate() != SwapP0) || 2803 Cmp->getOperand(0)->getType() != ComparedTy) { 2804 BS.cancelScheduling(VL, VL0); 2805 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx, 2806 ReuseShuffleIndicies); 2807 LLVM_DEBUG(dbgs() 2808 << "SLP: Gathering cmp with different predicate.\n"); 2809 return; 2810 } 2811 } 2812 2813 TreeEntry *TE = newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx, 2814 ReuseShuffleIndicies); 2815 LLVM_DEBUG(dbgs() << "SLP: added a vector of compares.\n"); 2816 2817 ValueList Left, Right; 2818 if (cast<CmpInst>(VL0)->isCommutative()) { 2819 // Commutative predicate - collect + sort operands of the instructions 2820 // so that each side is more likely to have the same opcode. 2821 assert(P0 == SwapP0 && "Commutative Predicate mismatch"); 2822 reorderInputsAccordingToOpcode(VL, Left, Right, *DL, *SE, *this); 2823 } else { 2824 // Collect operands - commute if it uses the swapped predicate. 2825 for (Value *V : VL) { 2826 auto *Cmp = cast<CmpInst>(V); 2827 Value *LHS = Cmp->getOperand(0); 2828 Value *RHS = Cmp->getOperand(1); 2829 if (Cmp->getPredicate() != P0) 2830 std::swap(LHS, RHS); 2831 Left.push_back(LHS); 2832 Right.push_back(RHS); 2833 } 2834 } 2835 TE->setOperand(0, Left); 2836 TE->setOperand(1, Right); 2837 buildTree_rec(Left, Depth + 1, {TE, 0}); 2838 buildTree_rec(Right, Depth + 1, {TE, 1}); 2839 return; 2840 } 2841 case Instruction::Select: 2842 case Instruction::FNeg: 2843 case Instruction::Add: 2844 case Instruction::FAdd: 2845 case Instruction::Sub: 2846 case Instruction::FSub: 2847 case Instruction::Mul: 2848 case Instruction::FMul: 2849 case Instruction::UDiv: 2850 case Instruction::SDiv: 2851 case Instruction::FDiv: 2852 case Instruction::URem: 2853 case Instruction::SRem: 2854 case Instruction::FRem: 2855 case Instruction::Shl: 2856 case Instruction::LShr: 2857 case Instruction::AShr: 2858 case Instruction::And: 2859 case Instruction::Or: 2860 case Instruction::Xor: { 2861 TreeEntry *TE = newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx, 2862 ReuseShuffleIndicies); 2863 LLVM_DEBUG(dbgs() << "SLP: added a vector of un/bin op.\n"); 2864 2865 // Sort operands of the instructions so that each side is more likely to 2866 // have the same opcode. 2867 if (isa<BinaryOperator>(VL0) && VL0->isCommutative()) { 2868 ValueList Left, Right; 2869 reorderInputsAccordingToOpcode(VL, Left, Right, *DL, *SE, *this); 2870 TE->setOperand(0, Left); 2871 TE->setOperand(1, Right); 2872 buildTree_rec(Left, Depth + 1, {TE, 0}); 2873 buildTree_rec(Right, Depth + 1, {TE, 1}); 2874 return; 2875 } 2876 2877 TE->setOperandsInOrder(); 2878 for (unsigned i = 0, e = VL0->getNumOperands(); i < e; ++i) { 2879 ValueList Operands; 2880 // Prepare the operand vector. 2881 for (Value *j : VL) 2882 Operands.push_back(cast<Instruction>(j)->getOperand(i)); 2883 2884 buildTree_rec(Operands, Depth + 1, {TE, i}); 2885 } 2886 return; 2887 } 2888 case Instruction::GetElementPtr: { 2889 // We don't combine GEPs with complicated (nested) indexing. 2890 for (Value *V : VL) { 2891 if (cast<Instruction>(V)->getNumOperands() != 2) { 2892 LLVM_DEBUG(dbgs() << "SLP: not-vectorizable GEP (nested indexes).\n"); 2893 BS.cancelScheduling(VL, VL0); 2894 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx, 2895 ReuseShuffleIndicies); 2896 return; 2897 } 2898 } 2899 2900 // We can't combine several GEPs into one vector if they operate on 2901 // different types. 2902 Type *Ty0 = VL0->getOperand(0)->getType(); 2903 for (Value *V : VL) { 2904 Type *CurTy = cast<Instruction>(V)->getOperand(0)->getType(); 2905 if (Ty0 != CurTy) { 2906 LLVM_DEBUG(dbgs() 2907 << "SLP: not-vectorizable GEP (different types).\n"); 2908 BS.cancelScheduling(VL, VL0); 2909 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx, 2910 ReuseShuffleIndicies); 2911 return; 2912 } 2913 } 2914 2915 // We don't combine GEPs with non-constant indexes. 2916 Type *Ty1 = VL0->getOperand(1)->getType(); 2917 for (Value *V : VL) { 2918 auto Op = cast<Instruction>(V)->getOperand(1); 2919 if (!isa<ConstantInt>(Op) || 2920 (Op->getType() != Ty1 && 2921 Op->getType()->getScalarSizeInBits() > 2922 DL->getIndexSizeInBits( 2923 V->getType()->getPointerAddressSpace()))) { 2924 LLVM_DEBUG(dbgs() 2925 << "SLP: not-vectorizable GEP (non-constant indexes).\n"); 2926 BS.cancelScheduling(VL, VL0); 2927 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx, 2928 ReuseShuffleIndicies); 2929 return; 2930 } 2931 } 2932 2933 TreeEntry *TE = newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx, 2934 ReuseShuffleIndicies); 2935 LLVM_DEBUG(dbgs() << "SLP: added a vector of GEPs.\n"); 2936 TE->setOperandsInOrder(); 2937 for (unsigned i = 0, e = 2; i < e; ++i) { 2938 ValueList Operands; 2939 // Prepare the operand vector. 2940 for (Value *V : VL) 2941 Operands.push_back(cast<Instruction>(V)->getOperand(i)); 2942 2943 buildTree_rec(Operands, Depth + 1, {TE, i}); 2944 } 2945 return; 2946 } 2947 case Instruction::Store: { 2948 // Check if the stores are consecutive or if we need to swizzle them. 2949 llvm::Type *ScalarTy = cast<StoreInst>(VL0)->getValueOperand()->getType(); 2950 // Make sure all stores in the bundle are simple - we can't vectorize 2951 // atomic or volatile stores. 2952 SmallVector<Value *, 4> PointerOps(VL.size()); 2953 ValueList Operands(VL.size()); 2954 auto POIter = PointerOps.begin(); 2955 auto OIter = Operands.begin(); 2956 for (Value *V : VL) { 2957 auto *SI = cast<StoreInst>(V); 2958 if (!SI->isSimple()) { 2959 BS.cancelScheduling(VL, VL0); 2960 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx, 2961 ReuseShuffleIndicies); 2962 LLVM_DEBUG(dbgs() << "SLP: Gathering non-simple stores.\n"); 2963 return; 2964 } 2965 *POIter = SI->getPointerOperand(); 2966 *OIter = SI->getValueOperand(); 2967 ++POIter; 2968 ++OIter; 2969 } 2970 2971 OrdersType CurrentOrder; 2972 // Check the order of pointer operands. 2973 if (llvm::sortPtrAccesses(PointerOps, *DL, *SE, CurrentOrder)) { 2974 Value *Ptr0; 2975 Value *PtrN; 2976 if (CurrentOrder.empty()) { 2977 Ptr0 = PointerOps.front(); 2978 PtrN = PointerOps.back(); 2979 } else { 2980 Ptr0 = PointerOps[CurrentOrder.front()]; 2981 PtrN = PointerOps[CurrentOrder.back()]; 2982 } 2983 const SCEV *Scev0 = SE->getSCEV(Ptr0); 2984 const SCEV *ScevN = SE->getSCEV(PtrN); 2985 const auto *Diff = 2986 dyn_cast<SCEVConstant>(SE->getMinusSCEV(ScevN, Scev0)); 2987 uint64_t Size = DL->getTypeAllocSize(ScalarTy); 2988 // Check that the sorted pointer operands are consecutive. 2989 if (Diff && Diff->getAPInt() == (VL.size() - 1) * Size) { 2990 if (CurrentOrder.empty()) { 2991 // Original stores are consecutive and does not require reordering. 2992 ++NumOpsWantToKeepOriginalOrder; 2993 TreeEntry *TE = newTreeEntry(VL, Bundle /*vectorized*/, S, 2994 UserTreeIdx, ReuseShuffleIndicies); 2995 TE->setOperandsInOrder(); 2996 buildTree_rec(Operands, Depth + 1, {TE, 0}); 2997 LLVM_DEBUG(dbgs() << "SLP: added a vector of stores.\n"); 2998 } else { 2999 // Need to reorder. 3000 auto I = NumOpsWantToKeepOrder.try_emplace(CurrentOrder).first; 3001 ++(I->getSecond()); 3002 TreeEntry *TE = 3003 newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx, 3004 ReuseShuffleIndicies, I->getFirst()); 3005 TE->setOperandsInOrder(); 3006 buildTree_rec(Operands, Depth + 1, {TE, 0}); 3007 LLVM_DEBUG(dbgs() << "SLP: added a vector of jumbled stores.\n"); 3008 } 3009 return; 3010 } 3011 } 3012 3013 BS.cancelScheduling(VL, VL0); 3014 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx, 3015 ReuseShuffleIndicies); 3016 LLVM_DEBUG(dbgs() << "SLP: Non-consecutive store.\n"); 3017 return; 3018 } 3019 case Instruction::Call: { 3020 // Check if the calls are all to the same vectorizable intrinsic. 3021 CallInst *CI = cast<CallInst>(VL0); 3022 // Check if this is an Intrinsic call or something that can be 3023 // represented by an intrinsic call 3024 Intrinsic::ID ID = getVectorIntrinsicIDForCall(CI, TLI); 3025 if (!isTriviallyVectorizable(ID)) { 3026 BS.cancelScheduling(VL, VL0); 3027 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx, 3028 ReuseShuffleIndicies); 3029 LLVM_DEBUG(dbgs() << "SLP: Non-vectorizable call.\n"); 3030 return; 3031 } 3032 Function *Int = CI->getCalledFunction(); 3033 unsigned NumArgs = CI->getNumArgOperands(); 3034 SmallVector<Value*, 4> ScalarArgs(NumArgs, nullptr); 3035 for (unsigned j = 0; j != NumArgs; ++j) 3036 if (hasVectorInstrinsicScalarOpd(ID, j)) 3037 ScalarArgs[j] = CI->getArgOperand(j); 3038 for (Value *V : VL) { 3039 CallInst *CI2 = dyn_cast<CallInst>(V); 3040 if (!CI2 || CI2->getCalledFunction() != Int || 3041 getVectorIntrinsicIDForCall(CI2, TLI) != ID || 3042 !CI->hasIdenticalOperandBundleSchema(*CI2)) { 3043 BS.cancelScheduling(VL, VL0); 3044 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx, 3045 ReuseShuffleIndicies); 3046 LLVM_DEBUG(dbgs() << "SLP: mismatched calls:" << *CI << "!=" << *V 3047 << "\n"); 3048 return; 3049 } 3050 // Some intrinsics have scalar arguments and should be same in order for 3051 // them to be vectorized. 3052 for (unsigned j = 0; j != NumArgs; ++j) { 3053 if (hasVectorInstrinsicScalarOpd(ID, j)) { 3054 Value *A1J = CI2->getArgOperand(j); 3055 if (ScalarArgs[j] != A1J) { 3056 BS.cancelScheduling(VL, VL0); 3057 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx, 3058 ReuseShuffleIndicies); 3059 LLVM_DEBUG(dbgs() << "SLP: mismatched arguments in call:" << *CI 3060 << " argument " << ScalarArgs[j] << "!=" << A1J 3061 << "\n"); 3062 return; 3063 } 3064 } 3065 } 3066 // Verify that the bundle operands are identical between the two calls. 3067 if (CI->hasOperandBundles() && 3068 !std::equal(CI->op_begin() + CI->getBundleOperandsStartIndex(), 3069 CI->op_begin() + CI->getBundleOperandsEndIndex(), 3070 CI2->op_begin() + CI2->getBundleOperandsStartIndex())) { 3071 BS.cancelScheduling(VL, VL0); 3072 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx, 3073 ReuseShuffleIndicies); 3074 LLVM_DEBUG(dbgs() << "SLP: mismatched bundle operands in calls:" 3075 << *CI << "!=" << *V << '\n'); 3076 return; 3077 } 3078 } 3079 3080 TreeEntry *TE = newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx, 3081 ReuseShuffleIndicies); 3082 TE->setOperandsInOrder(); 3083 for (unsigned i = 0, e = CI->getNumArgOperands(); i != e; ++i) { 3084 ValueList Operands; 3085 // Prepare the operand vector. 3086 for (Value *V : VL) { 3087 auto *CI2 = cast<CallInst>(V); 3088 Operands.push_back(CI2->getArgOperand(i)); 3089 } 3090 buildTree_rec(Operands, Depth + 1, {TE, i}); 3091 } 3092 return; 3093 } 3094 case Instruction::ShuffleVector: { 3095 // If this is not an alternate sequence of opcode like add-sub 3096 // then do not vectorize this instruction. 3097 if (!S.isAltShuffle()) { 3098 BS.cancelScheduling(VL, VL0); 3099 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx, 3100 ReuseShuffleIndicies); 3101 LLVM_DEBUG(dbgs() << "SLP: ShuffleVector are not vectorized.\n"); 3102 return; 3103 } 3104 TreeEntry *TE = newTreeEntry(VL, Bundle /*vectorized*/, S, UserTreeIdx, 3105 ReuseShuffleIndicies); 3106 LLVM_DEBUG(dbgs() << "SLP: added a ShuffleVector op.\n"); 3107 3108 // Reorder operands if reordering would enable vectorization. 3109 if (isa<BinaryOperator>(VL0)) { 3110 ValueList Left, Right; 3111 reorderInputsAccordingToOpcode(VL, Left, Right, *DL, *SE, *this); 3112 TE->setOperand(0, Left); 3113 TE->setOperand(1, Right); 3114 buildTree_rec(Left, Depth + 1, {TE, 0}); 3115 buildTree_rec(Right, Depth + 1, {TE, 1}); 3116 return; 3117 } 3118 3119 TE->setOperandsInOrder(); 3120 for (unsigned i = 0, e = VL0->getNumOperands(); i < e; ++i) { 3121 ValueList Operands; 3122 // Prepare the operand vector. 3123 for (Value *V : VL) 3124 Operands.push_back(cast<Instruction>(V)->getOperand(i)); 3125 3126 buildTree_rec(Operands, Depth + 1, {TE, i}); 3127 } 3128 return; 3129 } 3130 default: 3131 BS.cancelScheduling(VL, VL0); 3132 newTreeEntry(VL, None /*not vectorized*/, S, UserTreeIdx, 3133 ReuseShuffleIndicies); 3134 LLVM_DEBUG(dbgs() << "SLP: Gathering unknown instruction.\n"); 3135 return; 3136 } 3137 } 3138 3139 unsigned BoUpSLP::canMapToVector(Type *T, const DataLayout &DL) const { 3140 unsigned N = 1; 3141 Type *EltTy = T; 3142 3143 while (isa<StructType>(EltTy) || isa<ArrayType>(EltTy) || 3144 isa<VectorType>(EltTy)) { 3145 if (auto *ST = dyn_cast<StructType>(EltTy)) { 3146 // Check that struct is homogeneous. 3147 for (const auto *Ty : ST->elements()) 3148 if (Ty != *ST->element_begin()) 3149 return 0; 3150 N *= ST->getNumElements(); 3151 EltTy = *ST->element_begin(); 3152 } else if (auto *AT = dyn_cast<ArrayType>(EltTy)) { 3153 N *= AT->getNumElements(); 3154 EltTy = AT->getElementType(); 3155 } else { 3156 auto *VT = cast<VectorType>(EltTy); 3157 N *= VT->getNumElements(); 3158 EltTy = VT->getElementType(); 3159 } 3160 } 3161 3162 if (!isValidElementType(EltTy)) 3163 return 0; 3164 uint64_t VTSize = DL.getTypeStoreSizeInBits(VectorType::get(EltTy, N)); 3165 if (VTSize < MinVecRegSize || VTSize > MaxVecRegSize || VTSize != DL.getTypeStoreSizeInBits(T)) 3166 return 0; 3167 return N; 3168 } 3169 3170 bool BoUpSLP::canReuseExtract(ArrayRef<Value *> VL, Value *OpValue, 3171 SmallVectorImpl<unsigned> &CurrentOrder) const { 3172 Instruction *E0 = cast<Instruction>(OpValue); 3173 assert(E0->getOpcode() == Instruction::ExtractElement || 3174 E0->getOpcode() == Instruction::ExtractValue); 3175 assert(E0->getOpcode() == getSameOpcode(VL).getOpcode() && "Invalid opcode"); 3176 // Check if all of the extracts come from the same vector and from the 3177 // correct offset. 3178 Value *Vec = E0->getOperand(0); 3179 3180 CurrentOrder.clear(); 3181 3182 // We have to extract from a vector/aggregate with the same number of elements. 3183 unsigned NElts; 3184 if (E0->getOpcode() == Instruction::ExtractValue) { 3185 const DataLayout &DL = E0->getModule()->getDataLayout(); 3186 NElts = canMapToVector(Vec->getType(), DL); 3187 if (!NElts) 3188 return false; 3189 // Check if load can be rewritten as load of vector. 3190 LoadInst *LI = dyn_cast<LoadInst>(Vec); 3191 if (!LI || !LI->isSimple() || !LI->hasNUses(VL.size())) 3192 return false; 3193 } else { 3194 NElts = cast<VectorType>(Vec->getType())->getNumElements(); 3195 } 3196 3197 if (NElts != VL.size()) 3198 return false; 3199 3200 // Check that all of the indices extract from the correct offset. 3201 bool ShouldKeepOrder = true; 3202 unsigned E = VL.size(); 3203 // Assign to all items the initial value E + 1 so we can check if the extract 3204 // instruction index was used already. 3205 // Also, later we can check that all the indices are used and we have a 3206 // consecutive access in the extract instructions, by checking that no 3207 // element of CurrentOrder still has value E + 1. 3208 CurrentOrder.assign(E, E + 1); 3209 unsigned I = 0; 3210 for (; I < E; ++I) { 3211 auto *Inst = cast<Instruction>(VL[I]); 3212 if (Inst->getOperand(0) != Vec) 3213 break; 3214 Optional<unsigned> Idx = getExtractIndex(Inst); 3215 if (!Idx) 3216 break; 3217 const unsigned ExtIdx = *Idx; 3218 if (ExtIdx != I) { 3219 if (ExtIdx >= E || CurrentOrder[ExtIdx] != E + 1) 3220 break; 3221 ShouldKeepOrder = false; 3222 CurrentOrder[ExtIdx] = I; 3223 } else { 3224 if (CurrentOrder[I] != E + 1) 3225 break; 3226 CurrentOrder[I] = I; 3227 } 3228 } 3229 if (I < E) { 3230 CurrentOrder.clear(); 3231 return false; 3232 } 3233 3234 return ShouldKeepOrder; 3235 } 3236 3237 bool BoUpSLP::areAllUsersVectorized(Instruction *I) const { 3238 return I->hasOneUse() || 3239 std::all_of(I->user_begin(), I->user_end(), [this](User *U) { 3240 return ScalarToTreeEntry.count(U) > 0; 3241 }); 3242 } 3243 3244 static std::pair<unsigned, unsigned> 3245 getVectorCallCosts(CallInst *CI, VectorType *VecTy, TargetTransformInfo *TTI, 3246 TargetLibraryInfo *TLI) { 3247 Intrinsic::ID ID = getVectorIntrinsicIDForCall(CI, TLI); 3248 3249 // Calculate the cost of the scalar and vector calls. 3250 FastMathFlags FMF; 3251 if (auto *FPMO = dyn_cast<FPMathOperator>(CI)) 3252 FMF = FPMO->getFastMathFlags(); 3253 3254 SmallVector<Value *, 4> Args(CI->arg_operands()); 3255 int IntrinsicCost = TTI->getIntrinsicInstrCost(ID, CI->getType(), Args, FMF, 3256 VecTy->getNumElements()); 3257 3258 auto Shape = 3259 VFShape::get(*CI, {static_cast<unsigned>(VecTy->getNumElements()), false}, 3260 false /*HasGlobalPred*/); 3261 Function *VecFunc = VFDatabase(*CI).getVectorizedFunction(Shape); 3262 int LibCost = IntrinsicCost; 3263 if (!CI->isNoBuiltin() && VecFunc) { 3264 // Calculate the cost of the vector library call. 3265 SmallVector<Type *, 4> VecTys; 3266 for (Use &Arg : CI->args()) 3267 VecTys.push_back( 3268 VectorType::get(Arg->getType(), VecTy->getNumElements())); 3269 3270 // If the corresponding vector call is cheaper, return its cost. 3271 LibCost = TTI->getCallInstrCost(nullptr, VecTy, VecTys, 3272 TTI::TCK_RecipThroughput); 3273 } 3274 return {IntrinsicCost, LibCost}; 3275 } 3276 3277 int BoUpSLP::getEntryCost(TreeEntry *E) { 3278 ArrayRef<Value*> VL = E->Scalars; 3279 3280 Type *ScalarTy = VL[0]->getType(); 3281 if (StoreInst *SI = dyn_cast<StoreInst>(VL[0])) 3282 ScalarTy = SI->getValueOperand()->getType(); 3283 else if (CmpInst *CI = dyn_cast<CmpInst>(VL[0])) 3284 ScalarTy = CI->getOperand(0)->getType(); 3285 VectorType *VecTy = VectorType::get(ScalarTy, VL.size()); 3286 TTI::TargetCostKind CostKind = TTI::TCK_RecipThroughput; 3287 3288 // If we have computed a smaller type for the expression, update VecTy so 3289 // that the costs will be accurate. 3290 if (MinBWs.count(VL[0])) 3291 VecTy = VectorType::get( 3292 IntegerType::get(F->getContext(), MinBWs[VL[0]].first), VL.size()); 3293 3294 unsigned ReuseShuffleNumbers = E->ReuseShuffleIndices.size(); 3295 bool NeedToShuffleReuses = !E->ReuseShuffleIndices.empty(); 3296 int ReuseShuffleCost = 0; 3297 if (NeedToShuffleReuses) { 3298 ReuseShuffleCost = 3299 TTI->getShuffleCost(TargetTransformInfo::SK_PermuteSingleSrc, VecTy); 3300 } 3301 if (E->State == TreeEntry::NeedToGather) { 3302 if (allConstant(VL)) 3303 return 0; 3304 if (isSplat(VL)) { 3305 return ReuseShuffleCost + 3306 TTI->getShuffleCost(TargetTransformInfo::SK_Broadcast, VecTy, 0); 3307 } 3308 if (E->getOpcode() == Instruction::ExtractElement && 3309 allSameType(VL) && allSameBlock(VL)) { 3310 Optional<TargetTransformInfo::ShuffleKind> ShuffleKind = isShuffle(VL); 3311 if (ShuffleKind.hasValue()) { 3312 int Cost = TTI->getShuffleCost(ShuffleKind.getValue(), VecTy); 3313 for (auto *V : VL) { 3314 // If all users of instruction are going to be vectorized and this 3315 // instruction itself is not going to be vectorized, consider this 3316 // instruction as dead and remove its cost from the final cost of the 3317 // vectorized tree. 3318 if (areAllUsersVectorized(cast<Instruction>(V)) && 3319 !ScalarToTreeEntry.count(V)) { 3320 auto *IO = cast<ConstantInt>( 3321 cast<ExtractElementInst>(V)->getIndexOperand()); 3322 Cost -= TTI->getVectorInstrCost(Instruction::ExtractElement, VecTy, 3323 IO->getZExtValue()); 3324 } 3325 } 3326 return ReuseShuffleCost + Cost; 3327 } 3328 } 3329 return ReuseShuffleCost + getGatherCost(VL); 3330 } 3331 assert(E->State == TreeEntry::Vectorize && "Unhandled state"); 3332 assert(E->getOpcode() && allSameType(VL) && allSameBlock(VL) && "Invalid VL"); 3333 Instruction *VL0 = E->getMainOp(); 3334 unsigned ShuffleOrOp = 3335 E->isAltShuffle() ? (unsigned)Instruction::ShuffleVector : E->getOpcode(); 3336 switch (ShuffleOrOp) { 3337 case Instruction::PHI: 3338 return 0; 3339 3340 case Instruction::ExtractValue: 3341 case Instruction::ExtractElement: { 3342 if (NeedToShuffleReuses) { 3343 unsigned Idx = 0; 3344 for (unsigned I : E->ReuseShuffleIndices) { 3345 if (ShuffleOrOp == Instruction::ExtractElement) { 3346 auto *IO = cast<ConstantInt>( 3347 cast<ExtractElementInst>(VL[I])->getIndexOperand()); 3348 Idx = IO->getZExtValue(); 3349 ReuseShuffleCost -= TTI->getVectorInstrCost( 3350 Instruction::ExtractElement, VecTy, Idx); 3351 } else { 3352 ReuseShuffleCost -= TTI->getVectorInstrCost( 3353 Instruction::ExtractElement, VecTy, Idx); 3354 ++Idx; 3355 } 3356 } 3357 Idx = ReuseShuffleNumbers; 3358 for (Value *V : VL) { 3359 if (ShuffleOrOp == Instruction::ExtractElement) { 3360 auto *IO = cast<ConstantInt>( 3361 cast<ExtractElementInst>(V)->getIndexOperand()); 3362 Idx = IO->getZExtValue(); 3363 } else { 3364 --Idx; 3365 } 3366 ReuseShuffleCost += 3367 TTI->getVectorInstrCost(Instruction::ExtractElement, VecTy, Idx); 3368 } 3369 } 3370 int DeadCost = ReuseShuffleCost; 3371 if (!E->ReorderIndices.empty()) { 3372 // TODO: Merge this shuffle with the ReuseShuffleCost. 3373 DeadCost += TTI->getShuffleCost( 3374 TargetTransformInfo::SK_PermuteSingleSrc, VecTy); 3375 } 3376 for (unsigned i = 0, e = VL.size(); i < e; ++i) { 3377 Instruction *E = cast<Instruction>(VL[i]); 3378 // If all users are going to be vectorized, instruction can be 3379 // considered as dead. 3380 // The same, if have only one user, it will be vectorized for sure. 3381 if (areAllUsersVectorized(E)) { 3382 // Take credit for instruction that will become dead. 3383 if (E->hasOneUse()) { 3384 Instruction *Ext = E->user_back(); 3385 if ((isa<SExtInst>(Ext) || isa<ZExtInst>(Ext)) && 3386 all_of(Ext->users(), 3387 [](User *U) { return isa<GetElementPtrInst>(U); })) { 3388 // Use getExtractWithExtendCost() to calculate the cost of 3389 // extractelement/ext pair. 3390 DeadCost -= TTI->getExtractWithExtendCost( 3391 Ext->getOpcode(), Ext->getType(), VecTy, i); 3392 // Add back the cost of s|zext which is subtracted separately. 3393 DeadCost += TTI->getCastInstrCost( 3394 Ext->getOpcode(), Ext->getType(), E->getType(), CostKind, 3395 Ext); 3396 continue; 3397 } 3398 } 3399 DeadCost -= 3400 TTI->getVectorInstrCost(Instruction::ExtractElement, VecTy, i); 3401 } 3402 } 3403 return DeadCost; 3404 } 3405 case Instruction::ZExt: 3406 case Instruction::SExt: 3407 case Instruction::FPToUI: 3408 case Instruction::FPToSI: 3409 case Instruction::FPExt: 3410 case Instruction::PtrToInt: 3411 case Instruction::IntToPtr: 3412 case Instruction::SIToFP: 3413 case Instruction::UIToFP: 3414 case Instruction::Trunc: 3415 case Instruction::FPTrunc: 3416 case Instruction::BitCast: { 3417 Type *SrcTy = VL0->getOperand(0)->getType(); 3418 int ScalarEltCost = 3419 TTI->getCastInstrCost(E->getOpcode(), ScalarTy, SrcTy, CostKind, 3420 VL0); 3421 if (NeedToShuffleReuses) { 3422 ReuseShuffleCost -= (ReuseShuffleNumbers - VL.size()) * ScalarEltCost; 3423 } 3424 3425 // Calculate the cost of this instruction. 3426 int ScalarCost = VL.size() * ScalarEltCost; 3427 3428 VectorType *SrcVecTy = VectorType::get(SrcTy, VL.size()); 3429 int VecCost = 0; 3430 // Check if the values are candidates to demote. 3431 if (!MinBWs.count(VL0) || VecTy != SrcVecTy) { 3432 VecCost = ReuseShuffleCost + 3433 TTI->getCastInstrCost(E->getOpcode(), VecTy, SrcVecTy, 3434 CostKind, VL0); 3435 } 3436 return VecCost - ScalarCost; 3437 } 3438 case Instruction::FCmp: 3439 case Instruction::ICmp: 3440 case Instruction::Select: { 3441 // Calculate the cost of this instruction. 3442 int ScalarEltCost = TTI->getCmpSelInstrCost(E->getOpcode(), ScalarTy, 3443 Builder.getInt1Ty(), 3444 CostKind, VL0); 3445 if (NeedToShuffleReuses) { 3446 ReuseShuffleCost -= (ReuseShuffleNumbers - VL.size()) * ScalarEltCost; 3447 } 3448 VectorType *MaskTy = VectorType::get(Builder.getInt1Ty(), VL.size()); 3449 int ScalarCost = VecTy->getNumElements() * ScalarEltCost; 3450 int VecCost = TTI->getCmpSelInstrCost(E->getOpcode(), VecTy, MaskTy, 3451 CostKind, VL0); 3452 return ReuseShuffleCost + VecCost - ScalarCost; 3453 } 3454 case Instruction::FNeg: 3455 case Instruction::Add: 3456 case Instruction::FAdd: 3457 case Instruction::Sub: 3458 case Instruction::FSub: 3459 case Instruction::Mul: 3460 case Instruction::FMul: 3461 case Instruction::UDiv: 3462 case Instruction::SDiv: 3463 case Instruction::FDiv: 3464 case Instruction::URem: 3465 case Instruction::SRem: 3466 case Instruction::FRem: 3467 case Instruction::Shl: 3468 case Instruction::LShr: 3469 case Instruction::AShr: 3470 case Instruction::And: 3471 case Instruction::Or: 3472 case Instruction::Xor: { 3473 // Certain instructions can be cheaper to vectorize if they have a 3474 // constant second vector operand. 3475 TargetTransformInfo::OperandValueKind Op1VK = 3476 TargetTransformInfo::OK_AnyValue; 3477 TargetTransformInfo::OperandValueKind Op2VK = 3478 TargetTransformInfo::OK_UniformConstantValue; 3479 TargetTransformInfo::OperandValueProperties Op1VP = 3480 TargetTransformInfo::OP_None; 3481 TargetTransformInfo::OperandValueProperties Op2VP = 3482 TargetTransformInfo::OP_PowerOf2; 3483 3484 // If all operands are exactly the same ConstantInt then set the 3485 // operand kind to OK_UniformConstantValue. 3486 // If instead not all operands are constants, then set the operand kind 3487 // to OK_AnyValue. If all operands are constants but not the same, 3488 // then set the operand kind to OK_NonUniformConstantValue. 3489 ConstantInt *CInt0 = nullptr; 3490 for (unsigned i = 0, e = VL.size(); i < e; ++i) { 3491 const Instruction *I = cast<Instruction>(VL[i]); 3492 unsigned OpIdx = isa<BinaryOperator>(I) ? 1 : 0; 3493 ConstantInt *CInt = dyn_cast<ConstantInt>(I->getOperand(OpIdx)); 3494 if (!CInt) { 3495 Op2VK = TargetTransformInfo::OK_AnyValue; 3496 Op2VP = TargetTransformInfo::OP_None; 3497 break; 3498 } 3499 if (Op2VP == TargetTransformInfo::OP_PowerOf2 && 3500 !CInt->getValue().isPowerOf2()) 3501 Op2VP = TargetTransformInfo::OP_None; 3502 if (i == 0) { 3503 CInt0 = CInt; 3504 continue; 3505 } 3506 if (CInt0 != CInt) 3507 Op2VK = TargetTransformInfo::OK_NonUniformConstantValue; 3508 } 3509 3510 SmallVector<const Value *, 4> Operands(VL0->operand_values()); 3511 int ScalarEltCost = TTI->getArithmeticInstrCost( 3512 E->getOpcode(), ScalarTy, CostKind, Op1VK, Op2VK, Op1VP, Op2VP, 3513 Operands, VL0); 3514 if (NeedToShuffleReuses) { 3515 ReuseShuffleCost -= (ReuseShuffleNumbers - VL.size()) * ScalarEltCost; 3516 } 3517 int ScalarCost = VecTy->getNumElements() * ScalarEltCost; 3518 int VecCost = TTI->getArithmeticInstrCost( 3519 E->getOpcode(), VecTy, CostKind, Op1VK, Op2VK, Op1VP, Op2VP, 3520 Operands, VL0); 3521 return ReuseShuffleCost + VecCost - ScalarCost; 3522 } 3523 case Instruction::GetElementPtr: { 3524 TargetTransformInfo::OperandValueKind Op1VK = 3525 TargetTransformInfo::OK_AnyValue; 3526 TargetTransformInfo::OperandValueKind Op2VK = 3527 TargetTransformInfo::OK_UniformConstantValue; 3528 3529 int ScalarEltCost = 3530 TTI->getArithmeticInstrCost(Instruction::Add, ScalarTy, CostKind, 3531 Op1VK, Op2VK); 3532 if (NeedToShuffleReuses) { 3533 ReuseShuffleCost -= (ReuseShuffleNumbers - VL.size()) * ScalarEltCost; 3534 } 3535 int ScalarCost = VecTy->getNumElements() * ScalarEltCost; 3536 int VecCost = 3537 TTI->getArithmeticInstrCost(Instruction::Add, VecTy, CostKind, 3538 Op1VK, Op2VK); 3539 return ReuseShuffleCost + VecCost - ScalarCost; 3540 } 3541 case Instruction::Load: { 3542 // Cost of wide load - cost of scalar loads. 3543 MaybeAlign alignment(cast<LoadInst>(VL0)->getAlignment()); 3544 int ScalarEltCost = 3545 TTI->getMemoryOpCost(Instruction::Load, ScalarTy, alignment, 0, 3546 CostKind, VL0); 3547 if (NeedToShuffleReuses) { 3548 ReuseShuffleCost -= (ReuseShuffleNumbers - VL.size()) * ScalarEltCost; 3549 } 3550 int ScalarLdCost = VecTy->getNumElements() * ScalarEltCost; 3551 int VecLdCost = 3552 TTI->getMemoryOpCost(Instruction::Load, VecTy, alignment, 0, 3553 CostKind, VL0); 3554 if (!E->ReorderIndices.empty()) { 3555 // TODO: Merge this shuffle with the ReuseShuffleCost. 3556 VecLdCost += TTI->getShuffleCost( 3557 TargetTransformInfo::SK_PermuteSingleSrc, VecTy); 3558 } 3559 return ReuseShuffleCost + VecLdCost - ScalarLdCost; 3560 } 3561 case Instruction::Store: { 3562 // We know that we can merge the stores. Calculate the cost. 3563 bool IsReorder = !E->ReorderIndices.empty(); 3564 auto *SI = 3565 cast<StoreInst>(IsReorder ? VL[E->ReorderIndices.front()] : VL0); 3566 MaybeAlign Alignment(SI->getAlignment()); 3567 int ScalarEltCost = 3568 TTI->getMemoryOpCost(Instruction::Store, ScalarTy, Alignment, 0, 3569 CostKind, VL0); 3570 if (NeedToShuffleReuses) 3571 ReuseShuffleCost = -(ReuseShuffleNumbers - VL.size()) * ScalarEltCost; 3572 int ScalarStCost = VecTy->getNumElements() * ScalarEltCost; 3573 int VecStCost = TTI->getMemoryOpCost(Instruction::Store, 3574 VecTy, Alignment, 0, CostKind, VL0); 3575 if (IsReorder) { 3576 // TODO: Merge this shuffle with the ReuseShuffleCost. 3577 VecStCost += TTI->getShuffleCost( 3578 TargetTransformInfo::SK_PermuteSingleSrc, VecTy); 3579 } 3580 return ReuseShuffleCost + VecStCost - ScalarStCost; 3581 } 3582 case Instruction::Call: { 3583 CallInst *CI = cast<CallInst>(VL0); 3584 Intrinsic::ID ID = getVectorIntrinsicIDForCall(CI, TLI); 3585 3586 // Calculate the cost of the scalar and vector calls. 3587 SmallVector<Type *, 4> ScalarTys; 3588 for (unsigned op = 0, opc = CI->getNumArgOperands(); op != opc; ++op) 3589 ScalarTys.push_back(CI->getArgOperand(op)->getType()); 3590 3591 FastMathFlags FMF; 3592 if (auto *FPMO = dyn_cast<FPMathOperator>(CI)) 3593 FMF = FPMO->getFastMathFlags(); 3594 3595 int ScalarEltCost = 3596 TTI->getIntrinsicInstrCost(ID, ScalarTy, ScalarTys, FMF, 1, CostKind); 3597 if (NeedToShuffleReuses) { 3598 ReuseShuffleCost -= (ReuseShuffleNumbers - VL.size()) * ScalarEltCost; 3599 } 3600 int ScalarCallCost = VecTy->getNumElements() * ScalarEltCost; 3601 3602 auto VecCallCosts = getVectorCallCosts(CI, VecTy, TTI, TLI); 3603 int VecCallCost = std::min(VecCallCosts.first, VecCallCosts.second); 3604 3605 LLVM_DEBUG(dbgs() << "SLP: Call cost " << VecCallCost - ScalarCallCost 3606 << " (" << VecCallCost << "-" << ScalarCallCost << ")" 3607 << " for " << *CI << "\n"); 3608 3609 return ReuseShuffleCost + VecCallCost - ScalarCallCost; 3610 } 3611 case Instruction::ShuffleVector: { 3612 assert(E->isAltShuffle() && 3613 ((Instruction::isBinaryOp(E->getOpcode()) && 3614 Instruction::isBinaryOp(E->getAltOpcode())) || 3615 (Instruction::isCast(E->getOpcode()) && 3616 Instruction::isCast(E->getAltOpcode()))) && 3617 "Invalid Shuffle Vector Operand"); 3618 int ScalarCost = 0; 3619 if (NeedToShuffleReuses) { 3620 for (unsigned Idx : E->ReuseShuffleIndices) { 3621 Instruction *I = cast<Instruction>(VL[Idx]); 3622 ReuseShuffleCost -= TTI->getInstructionCost(I, CostKind); 3623 } 3624 for (Value *V : VL) { 3625 Instruction *I = cast<Instruction>(V); 3626 ReuseShuffleCost += TTI->getInstructionCost(I, CostKind); 3627 } 3628 } 3629 for (Value *V : VL) { 3630 Instruction *I = cast<Instruction>(V); 3631 assert(E->isOpcodeOrAlt(I) && "Unexpected main/alternate opcode"); 3632 ScalarCost += TTI->getInstructionCost(I, CostKind); 3633 } 3634 // VecCost is equal to sum of the cost of creating 2 vectors 3635 // and the cost of creating shuffle. 3636 int VecCost = 0; 3637 if (Instruction::isBinaryOp(E->getOpcode())) { 3638 VecCost = TTI->getArithmeticInstrCost(E->getOpcode(), VecTy, CostKind); 3639 VecCost += TTI->getArithmeticInstrCost(E->getAltOpcode(), VecTy, 3640 CostKind); 3641 } else { 3642 Type *Src0SclTy = E->getMainOp()->getOperand(0)->getType(); 3643 Type *Src1SclTy = E->getAltOp()->getOperand(0)->getType(); 3644 VectorType *Src0Ty = VectorType::get(Src0SclTy, VL.size()); 3645 VectorType *Src1Ty = VectorType::get(Src1SclTy, VL.size()); 3646 VecCost = TTI->getCastInstrCost(E->getOpcode(), VecTy, Src0Ty, 3647 CostKind); 3648 VecCost += TTI->getCastInstrCost(E->getAltOpcode(), VecTy, Src1Ty, 3649 CostKind); 3650 } 3651 VecCost += TTI->getShuffleCost(TargetTransformInfo::SK_Select, VecTy, 0); 3652 return ReuseShuffleCost + VecCost - ScalarCost; 3653 } 3654 default: 3655 llvm_unreachable("Unknown instruction"); 3656 } 3657 } 3658 3659 bool BoUpSLP::isFullyVectorizableTinyTree() const { 3660 LLVM_DEBUG(dbgs() << "SLP: Check whether the tree with height " 3661 << VectorizableTree.size() << " is fully vectorizable .\n"); 3662 3663 // We only handle trees of heights 1 and 2. 3664 if (VectorizableTree.size() == 1 && 3665 VectorizableTree[0]->State == TreeEntry::Vectorize) 3666 return true; 3667 3668 if (VectorizableTree.size() != 2) 3669 return false; 3670 3671 // Handle splat and all-constants stores. 3672 if (VectorizableTree[0]->State == TreeEntry::Vectorize && 3673 (allConstant(VectorizableTree[1]->Scalars) || 3674 isSplat(VectorizableTree[1]->Scalars))) 3675 return true; 3676 3677 // Gathering cost would be too much for tiny trees. 3678 if (VectorizableTree[0]->State == TreeEntry::NeedToGather || 3679 VectorizableTree[1]->State == TreeEntry::NeedToGather) 3680 return false; 3681 3682 return true; 3683 } 3684 3685 static bool isLoadCombineCandidateImpl(Value *Root, unsigned NumElts, 3686 TargetTransformInfo *TTI) { 3687 // Look past the root to find a source value. Arbitrarily follow the 3688 // path through operand 0 of any 'or'. Also, peek through optional 3689 // shift-left-by-constant. 3690 Value *ZextLoad = Root; 3691 while (!isa<ConstantExpr>(ZextLoad) && 3692 (match(ZextLoad, m_Or(m_Value(), m_Value())) || 3693 match(ZextLoad, m_Shl(m_Value(), m_Constant())))) 3694 ZextLoad = cast<BinaryOperator>(ZextLoad)->getOperand(0); 3695 3696 // Check if the input is an extended load of the required or/shift expression. 3697 Value *LoadPtr; 3698 if (ZextLoad == Root || !match(ZextLoad, m_ZExt(m_Load(m_Value(LoadPtr))))) 3699 return false; 3700 3701 // Require that the total load bit width is a legal integer type. 3702 // For example, <8 x i8> --> i64 is a legal integer on a 64-bit target. 3703 // But <16 x i8> --> i128 is not, so the backend probably can't reduce it. 3704 Type *SrcTy = LoadPtr->getType()->getPointerElementType(); 3705 unsigned LoadBitWidth = SrcTy->getIntegerBitWidth() * NumElts; 3706 if (!TTI->isTypeLegal(IntegerType::get(Root->getContext(), LoadBitWidth))) 3707 return false; 3708 3709 // Everything matched - assume that we can fold the whole sequence using 3710 // load combining. 3711 LLVM_DEBUG(dbgs() << "SLP: Assume load combining for tree starting at " 3712 << *(cast<Instruction>(Root)) << "\n"); 3713 3714 return true; 3715 } 3716 3717 bool BoUpSLP::isLoadCombineReductionCandidate(unsigned RdxOpcode) const { 3718 if (RdxOpcode != Instruction::Or) 3719 return false; 3720 3721 unsigned NumElts = VectorizableTree[0]->Scalars.size(); 3722 Value *FirstReduced = VectorizableTree[0]->Scalars[0]; 3723 return isLoadCombineCandidateImpl(FirstReduced, NumElts, TTI); 3724 } 3725 3726 bool BoUpSLP::isLoadCombineCandidate() const { 3727 // Peek through a final sequence of stores and check if all operations are 3728 // likely to be load-combined. 3729 unsigned NumElts = VectorizableTree[0]->Scalars.size(); 3730 for (Value *Scalar : VectorizableTree[0]->Scalars) { 3731 Value *X; 3732 if (!match(Scalar, m_Store(m_Value(X), m_Value())) || 3733 !isLoadCombineCandidateImpl(X, NumElts, TTI)) 3734 return false; 3735 } 3736 return true; 3737 } 3738 3739 bool BoUpSLP::isTreeTinyAndNotFullyVectorizable() const { 3740 // We can vectorize the tree if its size is greater than or equal to the 3741 // minimum size specified by the MinTreeSize command line option. 3742 if (VectorizableTree.size() >= MinTreeSize) 3743 return false; 3744 3745 // If we have a tiny tree (a tree whose size is less than MinTreeSize), we 3746 // can vectorize it if we can prove it fully vectorizable. 3747 if (isFullyVectorizableTinyTree()) 3748 return false; 3749 3750 assert(VectorizableTree.empty() 3751 ? ExternalUses.empty() 3752 : true && "We shouldn't have any external users"); 3753 3754 // Otherwise, we can't vectorize the tree. It is both tiny and not fully 3755 // vectorizable. 3756 return true; 3757 } 3758 3759 int BoUpSLP::getSpillCost() const { 3760 // Walk from the bottom of the tree to the top, tracking which values are 3761 // live. When we see a call instruction that is not part of our tree, 3762 // query TTI to see if there is a cost to keeping values live over it 3763 // (for example, if spills and fills are required). 3764 unsigned BundleWidth = VectorizableTree.front()->Scalars.size(); 3765 int Cost = 0; 3766 3767 SmallPtrSet<Instruction*, 4> LiveValues; 3768 Instruction *PrevInst = nullptr; 3769 3770 for (const auto &TEPtr : VectorizableTree) { 3771 Instruction *Inst = dyn_cast<Instruction>(TEPtr->Scalars[0]); 3772 if (!Inst) 3773 continue; 3774 3775 if (!PrevInst) { 3776 PrevInst = Inst; 3777 continue; 3778 } 3779 3780 // Update LiveValues. 3781 LiveValues.erase(PrevInst); 3782 for (auto &J : PrevInst->operands()) { 3783 if (isa<Instruction>(&*J) && getTreeEntry(&*J)) 3784 LiveValues.insert(cast<Instruction>(&*J)); 3785 } 3786 3787 LLVM_DEBUG({ 3788 dbgs() << "SLP: #LV: " << LiveValues.size(); 3789 for (auto *X : LiveValues) 3790 dbgs() << " " << X->getName(); 3791 dbgs() << ", Looking at "; 3792 Inst->dump(); 3793 }); 3794 3795 // Now find the sequence of instructions between PrevInst and Inst. 3796 unsigned NumCalls = 0; 3797 BasicBlock::reverse_iterator InstIt = ++Inst->getIterator().getReverse(), 3798 PrevInstIt = 3799 PrevInst->getIterator().getReverse(); 3800 while (InstIt != PrevInstIt) { 3801 if (PrevInstIt == PrevInst->getParent()->rend()) { 3802 PrevInstIt = Inst->getParent()->rbegin(); 3803 continue; 3804 } 3805 3806 // Debug information does not impact spill cost. 3807 if ((isa<CallInst>(&*PrevInstIt) && 3808 !isa<DbgInfoIntrinsic>(&*PrevInstIt)) && 3809 &*PrevInstIt != PrevInst) 3810 NumCalls++; 3811 3812 ++PrevInstIt; 3813 } 3814 3815 if (NumCalls) { 3816 SmallVector<Type*, 4> V; 3817 for (auto *II : LiveValues) 3818 V.push_back(VectorType::get(II->getType(), BundleWidth)); 3819 Cost += NumCalls * TTI->getCostOfKeepingLiveOverCall(V); 3820 } 3821 3822 PrevInst = Inst; 3823 } 3824 3825 return Cost; 3826 } 3827 3828 int BoUpSLP::getTreeCost() { 3829 int Cost = 0; 3830 LLVM_DEBUG(dbgs() << "SLP: Calculating cost for tree of size " 3831 << VectorizableTree.size() << ".\n"); 3832 3833 unsigned BundleWidth = VectorizableTree[0]->Scalars.size(); 3834 3835 for (unsigned I = 0, E = VectorizableTree.size(); I < E; ++I) { 3836 TreeEntry &TE = *VectorizableTree[I].get(); 3837 3838 // We create duplicate tree entries for gather sequences that have multiple 3839 // uses. However, we should not compute the cost of duplicate sequences. 3840 // For example, if we have a build vector (i.e., insertelement sequence) 3841 // that is used by more than one vector instruction, we only need to 3842 // compute the cost of the insertelement instructions once. The redundant 3843 // instructions will be eliminated by CSE. 3844 // 3845 // We should consider not creating duplicate tree entries for gather 3846 // sequences, and instead add additional edges to the tree representing 3847 // their uses. Since such an approach results in fewer total entries, 3848 // existing heuristics based on tree size may yield different results. 3849 // 3850 if (TE.State == TreeEntry::NeedToGather && 3851 std::any_of(std::next(VectorizableTree.begin(), I + 1), 3852 VectorizableTree.end(), 3853 [TE](const std::unique_ptr<TreeEntry> &EntryPtr) { 3854 return EntryPtr->State == TreeEntry::NeedToGather && 3855 EntryPtr->isSame(TE.Scalars); 3856 })) 3857 continue; 3858 3859 int C = getEntryCost(&TE); 3860 LLVM_DEBUG(dbgs() << "SLP: Adding cost " << C 3861 << " for bundle that starts with " << *TE.Scalars[0] 3862 << ".\n"); 3863 Cost += C; 3864 } 3865 3866 SmallPtrSet<Value *, 16> ExtractCostCalculated; 3867 int ExtractCost = 0; 3868 for (ExternalUser &EU : ExternalUses) { 3869 // We only add extract cost once for the same scalar. 3870 if (!ExtractCostCalculated.insert(EU.Scalar).second) 3871 continue; 3872 3873 // Uses by ephemeral values are free (because the ephemeral value will be 3874 // removed prior to code generation, and so the extraction will be 3875 // removed as well). 3876 if (EphValues.count(EU.User)) 3877 continue; 3878 3879 // If we plan to rewrite the tree in a smaller type, we will need to sign 3880 // extend the extracted value back to the original type. Here, we account 3881 // for the extract and the added cost of the sign extend if needed. 3882 auto *VecTy = VectorType::get(EU.Scalar->getType(), BundleWidth); 3883 auto *ScalarRoot = VectorizableTree[0]->Scalars[0]; 3884 if (MinBWs.count(ScalarRoot)) { 3885 auto *MinTy = IntegerType::get(F->getContext(), MinBWs[ScalarRoot].first); 3886 auto Extend = 3887 MinBWs[ScalarRoot].second ? Instruction::SExt : Instruction::ZExt; 3888 VecTy = VectorType::get(MinTy, BundleWidth); 3889 ExtractCost += TTI->getExtractWithExtendCost(Extend, EU.Scalar->getType(), 3890 VecTy, EU.Lane); 3891 } else { 3892 ExtractCost += 3893 TTI->getVectorInstrCost(Instruction::ExtractElement, VecTy, EU.Lane); 3894 } 3895 } 3896 3897 int SpillCost = getSpillCost(); 3898 Cost += SpillCost + ExtractCost; 3899 3900 std::string Str; 3901 { 3902 raw_string_ostream OS(Str); 3903 OS << "SLP: Spill Cost = " << SpillCost << ".\n" 3904 << "SLP: Extract Cost = " << ExtractCost << ".\n" 3905 << "SLP: Total Cost = " << Cost << ".\n"; 3906 } 3907 LLVM_DEBUG(dbgs() << Str); 3908 3909 if (ViewSLPTree) 3910 ViewGraph(this, "SLP" + F->getName(), false, Str); 3911 3912 return Cost; 3913 } 3914 3915 int BoUpSLP::getGatherCost(VectorType *Ty, 3916 const DenseSet<unsigned> &ShuffledIndices) const { 3917 unsigned NumElts = Ty->getNumElements(); 3918 APInt DemandedElts = APInt::getNullValue(NumElts); 3919 for (unsigned i = 0; i < NumElts; ++i) 3920 if (!ShuffledIndices.count(i)) 3921 DemandedElts.setBit(i); 3922 int Cost = TTI->getScalarizationOverhead(Ty, DemandedElts, /*Insert*/ true, 3923 /*Extract*/ false); 3924 if (!ShuffledIndices.empty()) 3925 Cost += TTI->getShuffleCost(TargetTransformInfo::SK_PermuteSingleSrc, Ty); 3926 return Cost; 3927 } 3928 3929 int BoUpSLP::getGatherCost(ArrayRef<Value *> VL) const { 3930 // Find the type of the operands in VL. 3931 Type *ScalarTy = VL[0]->getType(); 3932 if (StoreInst *SI = dyn_cast<StoreInst>(VL[0])) 3933 ScalarTy = SI->getValueOperand()->getType(); 3934 VectorType *VecTy = VectorType::get(ScalarTy, VL.size()); 3935 // Find the cost of inserting/extracting values from the vector. 3936 // Check if the same elements are inserted several times and count them as 3937 // shuffle candidates. 3938 DenseSet<unsigned> ShuffledElements; 3939 DenseSet<Value *> UniqueElements; 3940 // Iterate in reverse order to consider insert elements with the high cost. 3941 for (unsigned I = VL.size(); I > 0; --I) { 3942 unsigned Idx = I - 1; 3943 if (!UniqueElements.insert(VL[Idx]).second) 3944 ShuffledElements.insert(Idx); 3945 } 3946 return getGatherCost(VecTy, ShuffledElements); 3947 } 3948 3949 // Perform operand reordering on the instructions in VL and return the reordered 3950 // operands in Left and Right. 3951 void BoUpSLP::reorderInputsAccordingToOpcode(ArrayRef<Value *> VL, 3952 SmallVectorImpl<Value *> &Left, 3953 SmallVectorImpl<Value *> &Right, 3954 const DataLayout &DL, 3955 ScalarEvolution &SE, 3956 const BoUpSLP &R) { 3957 if (VL.empty()) 3958 return; 3959 VLOperands Ops(VL, DL, SE, R); 3960 // Reorder the operands in place. 3961 Ops.reorder(); 3962 Left = Ops.getVL(0); 3963 Right = Ops.getVL(1); 3964 } 3965 3966 void BoUpSLP::setInsertPointAfterBundle(TreeEntry *E) { 3967 // Get the basic block this bundle is in. All instructions in the bundle 3968 // should be in this block. 3969 auto *Front = E->getMainOp(); 3970 auto *BB = Front->getParent(); 3971 assert(llvm::all_of(make_range(E->Scalars.begin(), E->Scalars.end()), 3972 [=](Value *V) -> bool { 3973 auto *I = cast<Instruction>(V); 3974 return !E->isOpcodeOrAlt(I) || I->getParent() == BB; 3975 })); 3976 3977 // The last instruction in the bundle in program order. 3978 Instruction *LastInst = nullptr; 3979 3980 // Find the last instruction. The common case should be that BB has been 3981 // scheduled, and the last instruction is VL.back(). So we start with 3982 // VL.back() and iterate over schedule data until we reach the end of the 3983 // bundle. The end of the bundle is marked by null ScheduleData. 3984 if (BlocksSchedules.count(BB)) { 3985 auto *Bundle = 3986 BlocksSchedules[BB]->getScheduleData(E->isOneOf(E->Scalars.back())); 3987 if (Bundle && Bundle->isPartOfBundle()) 3988 for (; Bundle; Bundle = Bundle->NextInBundle) 3989 if (Bundle->OpValue == Bundle->Inst) 3990 LastInst = Bundle->Inst; 3991 } 3992 3993 // LastInst can still be null at this point if there's either not an entry 3994 // for BB in BlocksSchedules or there's no ScheduleData available for 3995 // VL.back(). This can be the case if buildTree_rec aborts for various 3996 // reasons (e.g., the maximum recursion depth is reached, the maximum region 3997 // size is reached, etc.). ScheduleData is initialized in the scheduling 3998 // "dry-run". 3999 // 4000 // If this happens, we can still find the last instruction by brute force. We 4001 // iterate forwards from Front (inclusive) until we either see all 4002 // instructions in the bundle or reach the end of the block. If Front is the 4003 // last instruction in program order, LastInst will be set to Front, and we 4004 // will visit all the remaining instructions in the block. 4005 // 4006 // One of the reasons we exit early from buildTree_rec is to place an upper 4007 // bound on compile-time. Thus, taking an additional compile-time hit here is 4008 // not ideal. However, this should be exceedingly rare since it requires that 4009 // we both exit early from buildTree_rec and that the bundle be out-of-order 4010 // (causing us to iterate all the way to the end of the block). 4011 if (!LastInst) { 4012 SmallPtrSet<Value *, 16> Bundle(E->Scalars.begin(), E->Scalars.end()); 4013 for (auto &I : make_range(BasicBlock::iterator(Front), BB->end())) { 4014 if (Bundle.erase(&I) && E->isOpcodeOrAlt(&I)) 4015 LastInst = &I; 4016 if (Bundle.empty()) 4017 break; 4018 } 4019 } 4020 assert(LastInst && "Failed to find last instruction in bundle"); 4021 4022 // Set the insertion point after the last instruction in the bundle. Set the 4023 // debug location to Front. 4024 Builder.SetInsertPoint(BB, ++LastInst->getIterator()); 4025 Builder.SetCurrentDebugLocation(Front->getDebugLoc()); 4026 } 4027 4028 Value *BoUpSLP::Gather(ArrayRef<Value *> VL, VectorType *Ty) { 4029 Value *Vec = UndefValue::get(Ty); 4030 // Generate the 'InsertElement' instruction. 4031 for (unsigned i = 0; i < Ty->getNumElements(); ++i) { 4032 Vec = Builder.CreateInsertElement(Vec, VL[i], Builder.getInt32(i)); 4033 if (auto *Insrt = dyn_cast<InsertElementInst>(Vec)) { 4034 GatherSeq.insert(Insrt); 4035 CSEBlocks.insert(Insrt->getParent()); 4036 4037 // Add to our 'need-to-extract' list. 4038 if (TreeEntry *E = getTreeEntry(VL[i])) { 4039 // Find which lane we need to extract. 4040 int FoundLane = -1; 4041 for (unsigned Lane = 0, LE = E->Scalars.size(); Lane != LE; ++Lane) { 4042 // Is this the lane of the scalar that we are looking for ? 4043 if (E->Scalars[Lane] == VL[i]) { 4044 FoundLane = Lane; 4045 break; 4046 } 4047 } 4048 assert(FoundLane >= 0 && "Could not find the correct lane"); 4049 if (!E->ReuseShuffleIndices.empty()) { 4050 FoundLane = 4051 std::distance(E->ReuseShuffleIndices.begin(), 4052 llvm::find(E->ReuseShuffleIndices, FoundLane)); 4053 } 4054 ExternalUses.push_back(ExternalUser(VL[i], Insrt, FoundLane)); 4055 } 4056 } 4057 } 4058 4059 return Vec; 4060 } 4061 4062 Value *BoUpSLP::vectorizeTree(ArrayRef<Value *> VL) { 4063 InstructionsState S = getSameOpcode(VL); 4064 if (S.getOpcode()) { 4065 if (TreeEntry *E = getTreeEntry(S.OpValue)) { 4066 if (E->isSame(VL)) { 4067 Value *V = vectorizeTree(E); 4068 if (VL.size() == E->Scalars.size() && !E->ReuseShuffleIndices.empty()) { 4069 // We need to get the vectorized value but without shuffle. 4070 if (auto *SV = dyn_cast<ShuffleVectorInst>(V)) { 4071 V = SV->getOperand(0); 4072 } else { 4073 // Reshuffle to get only unique values. 4074 SmallVector<int, 4> UniqueIdxs; 4075 SmallSet<int, 4> UsedIdxs; 4076 for (int Idx : E->ReuseShuffleIndices) 4077 if (UsedIdxs.insert(Idx).second) 4078 UniqueIdxs.emplace_back(Idx); 4079 V = Builder.CreateShuffleVector(V, UndefValue::get(V->getType()), 4080 UniqueIdxs); 4081 } 4082 } 4083 return V; 4084 } 4085 } 4086 } 4087 4088 Type *ScalarTy = S.OpValue->getType(); 4089 if (StoreInst *SI = dyn_cast<StoreInst>(S.OpValue)) 4090 ScalarTy = SI->getValueOperand()->getType(); 4091 4092 // Check that every instruction appears once in this bundle. 4093 SmallVector<int, 4> ReuseShuffleIndicies; 4094 SmallVector<Value *, 4> UniqueValues; 4095 if (VL.size() > 2) { 4096 DenseMap<Value *, unsigned> UniquePositions; 4097 for (Value *V : VL) { 4098 auto Res = UniquePositions.try_emplace(V, UniqueValues.size()); 4099 ReuseShuffleIndicies.emplace_back(Res.first->second); 4100 if (Res.second || isa<Constant>(V)) 4101 UniqueValues.emplace_back(V); 4102 } 4103 // Do not shuffle single element or if number of unique values is not power 4104 // of 2. 4105 if (UniqueValues.size() == VL.size() || UniqueValues.size() <= 1 || 4106 !llvm::isPowerOf2_32(UniqueValues.size())) 4107 ReuseShuffleIndicies.clear(); 4108 else 4109 VL = UniqueValues; 4110 } 4111 VectorType *VecTy = VectorType::get(ScalarTy, VL.size()); 4112 4113 Value *V = Gather(VL, VecTy); 4114 if (!ReuseShuffleIndicies.empty()) { 4115 V = Builder.CreateShuffleVector(V, UndefValue::get(VecTy), 4116 ReuseShuffleIndicies, "shuffle"); 4117 if (auto *I = dyn_cast<Instruction>(V)) { 4118 GatherSeq.insert(I); 4119 CSEBlocks.insert(I->getParent()); 4120 } 4121 } 4122 return V; 4123 } 4124 4125 static void inversePermutation(ArrayRef<unsigned> Indices, 4126 SmallVectorImpl<int> &Mask) { 4127 Mask.clear(); 4128 const unsigned E = Indices.size(); 4129 Mask.resize(E); 4130 for (unsigned I = 0; I < E; ++I) 4131 Mask[Indices[I]] = I; 4132 } 4133 4134 Value *BoUpSLP::vectorizeTree(TreeEntry *E) { 4135 IRBuilder<>::InsertPointGuard Guard(Builder); 4136 4137 if (E->VectorizedValue) { 4138 LLVM_DEBUG(dbgs() << "SLP: Diamond merged for " << *E->Scalars[0] << ".\n"); 4139 return E->VectorizedValue; 4140 } 4141 4142 Instruction *VL0 = E->getMainOp(); 4143 Type *ScalarTy = VL0->getType(); 4144 if (StoreInst *SI = dyn_cast<StoreInst>(VL0)) 4145 ScalarTy = SI->getValueOperand()->getType(); 4146 VectorType *VecTy = VectorType::get(ScalarTy, E->Scalars.size()); 4147 4148 bool NeedToShuffleReuses = !E->ReuseShuffleIndices.empty(); 4149 4150 if (E->State == TreeEntry::NeedToGather) { 4151 setInsertPointAfterBundle(E); 4152 auto *V = Gather(E->Scalars, VecTy); 4153 if (NeedToShuffleReuses) { 4154 V = Builder.CreateShuffleVector(V, UndefValue::get(VecTy), 4155 E->ReuseShuffleIndices, "shuffle"); 4156 if (auto *I = dyn_cast<Instruction>(V)) { 4157 GatherSeq.insert(I); 4158 CSEBlocks.insert(I->getParent()); 4159 } 4160 } 4161 E->VectorizedValue = V; 4162 return V; 4163 } 4164 4165 assert(E->State == TreeEntry::Vectorize && "Unhandled state"); 4166 unsigned ShuffleOrOp = 4167 E->isAltShuffle() ? (unsigned)Instruction::ShuffleVector : E->getOpcode(); 4168 switch (ShuffleOrOp) { 4169 case Instruction::PHI: { 4170 auto *PH = cast<PHINode>(VL0); 4171 Builder.SetInsertPoint(PH->getParent()->getFirstNonPHI()); 4172 Builder.SetCurrentDebugLocation(PH->getDebugLoc()); 4173 PHINode *NewPhi = Builder.CreatePHI(VecTy, PH->getNumIncomingValues()); 4174 Value *V = NewPhi; 4175 if (NeedToShuffleReuses) { 4176 V = Builder.CreateShuffleVector(V, UndefValue::get(VecTy), 4177 E->ReuseShuffleIndices, "shuffle"); 4178 } 4179 E->VectorizedValue = V; 4180 4181 // PHINodes may have multiple entries from the same block. We want to 4182 // visit every block once. 4183 SmallPtrSet<BasicBlock*, 4> VisitedBBs; 4184 4185 for (unsigned i = 0, e = PH->getNumIncomingValues(); i < e; ++i) { 4186 ValueList Operands; 4187 BasicBlock *IBB = PH->getIncomingBlock(i); 4188 4189 if (!VisitedBBs.insert(IBB).second) { 4190 NewPhi->addIncoming(NewPhi->getIncomingValueForBlock(IBB), IBB); 4191 continue; 4192 } 4193 4194 Builder.SetInsertPoint(IBB->getTerminator()); 4195 Builder.SetCurrentDebugLocation(PH->getDebugLoc()); 4196 Value *Vec = vectorizeTree(E->getOperand(i)); 4197 NewPhi->addIncoming(Vec, IBB); 4198 } 4199 4200 assert(NewPhi->getNumIncomingValues() == PH->getNumIncomingValues() && 4201 "Invalid number of incoming values"); 4202 return V; 4203 } 4204 4205 case Instruction::ExtractElement: { 4206 Value *V = E->getSingleOperand(0); 4207 if (!E->ReorderIndices.empty()) { 4208 SmallVector<int, 4> Mask; 4209 inversePermutation(E->ReorderIndices, Mask); 4210 Builder.SetInsertPoint(VL0); 4211 V = Builder.CreateShuffleVector(V, UndefValue::get(VecTy), Mask, 4212 "reorder_shuffle"); 4213 } 4214 if (NeedToShuffleReuses) { 4215 // TODO: Merge this shuffle with the ReorderShuffleMask. 4216 if (E->ReorderIndices.empty()) 4217 Builder.SetInsertPoint(VL0); 4218 V = Builder.CreateShuffleVector(V, UndefValue::get(VecTy), 4219 E->ReuseShuffleIndices, "shuffle"); 4220 } 4221 E->VectorizedValue = V; 4222 return V; 4223 } 4224 case Instruction::ExtractValue: { 4225 LoadInst *LI = cast<LoadInst>(E->getSingleOperand(0)); 4226 Builder.SetInsertPoint(LI); 4227 PointerType *PtrTy = 4228 PointerType::get(VecTy, LI->getPointerAddressSpace()); 4229 Value *Ptr = Builder.CreateBitCast(LI->getOperand(0), PtrTy); 4230 LoadInst *V = Builder.CreateAlignedLoad(VecTy, Ptr, LI->getAlign()); 4231 Value *NewV = propagateMetadata(V, E->Scalars); 4232 if (!E->ReorderIndices.empty()) { 4233 SmallVector<int, 4> Mask; 4234 inversePermutation(E->ReorderIndices, Mask); 4235 NewV = Builder.CreateShuffleVector(NewV, UndefValue::get(VecTy), Mask, 4236 "reorder_shuffle"); 4237 } 4238 if (NeedToShuffleReuses) { 4239 // TODO: Merge this shuffle with the ReorderShuffleMask. 4240 NewV = Builder.CreateShuffleVector(NewV, UndefValue::get(VecTy), 4241 E->ReuseShuffleIndices, "shuffle"); 4242 } 4243 E->VectorizedValue = NewV; 4244 return NewV; 4245 } 4246 case Instruction::ZExt: 4247 case Instruction::SExt: 4248 case Instruction::FPToUI: 4249 case Instruction::FPToSI: 4250 case Instruction::FPExt: 4251 case Instruction::PtrToInt: 4252 case Instruction::IntToPtr: 4253 case Instruction::SIToFP: 4254 case Instruction::UIToFP: 4255 case Instruction::Trunc: 4256 case Instruction::FPTrunc: 4257 case Instruction::BitCast: { 4258 setInsertPointAfterBundle(E); 4259 4260 Value *InVec = vectorizeTree(E->getOperand(0)); 4261 4262 if (E->VectorizedValue) { 4263 LLVM_DEBUG(dbgs() << "SLP: Diamond merged for " << *VL0 << ".\n"); 4264 return E->VectorizedValue; 4265 } 4266 4267 auto *CI = cast<CastInst>(VL0); 4268 Value *V = Builder.CreateCast(CI->getOpcode(), InVec, VecTy); 4269 if (NeedToShuffleReuses) { 4270 V = Builder.CreateShuffleVector(V, UndefValue::get(VecTy), 4271 E->ReuseShuffleIndices, "shuffle"); 4272 } 4273 E->VectorizedValue = V; 4274 ++NumVectorInstructions; 4275 return V; 4276 } 4277 case Instruction::FCmp: 4278 case Instruction::ICmp: { 4279 setInsertPointAfterBundle(E); 4280 4281 Value *L = vectorizeTree(E->getOperand(0)); 4282 Value *R = vectorizeTree(E->getOperand(1)); 4283 4284 if (E->VectorizedValue) { 4285 LLVM_DEBUG(dbgs() << "SLP: Diamond merged for " << *VL0 << ".\n"); 4286 return E->VectorizedValue; 4287 } 4288 4289 CmpInst::Predicate P0 = cast<CmpInst>(VL0)->getPredicate(); 4290 Value *V; 4291 if (E->getOpcode() == Instruction::FCmp) 4292 V = Builder.CreateFCmp(P0, L, R); 4293 else 4294 V = Builder.CreateICmp(P0, L, R); 4295 4296 propagateIRFlags(V, E->Scalars, VL0); 4297 if (NeedToShuffleReuses) { 4298 V = Builder.CreateShuffleVector(V, UndefValue::get(VecTy), 4299 E->ReuseShuffleIndices, "shuffle"); 4300 } 4301 E->VectorizedValue = V; 4302 ++NumVectorInstructions; 4303 return V; 4304 } 4305 case Instruction::Select: { 4306 setInsertPointAfterBundle(E); 4307 4308 Value *Cond = vectorizeTree(E->getOperand(0)); 4309 Value *True = vectorizeTree(E->getOperand(1)); 4310 Value *False = vectorizeTree(E->getOperand(2)); 4311 4312 if (E->VectorizedValue) { 4313 LLVM_DEBUG(dbgs() << "SLP: Diamond merged for " << *VL0 << ".\n"); 4314 return E->VectorizedValue; 4315 } 4316 4317 Value *V = Builder.CreateSelect(Cond, True, False); 4318 if (NeedToShuffleReuses) { 4319 V = Builder.CreateShuffleVector(V, UndefValue::get(VecTy), 4320 E->ReuseShuffleIndices, "shuffle"); 4321 } 4322 E->VectorizedValue = V; 4323 ++NumVectorInstructions; 4324 return V; 4325 } 4326 case Instruction::FNeg: { 4327 setInsertPointAfterBundle(E); 4328 4329 Value *Op = vectorizeTree(E->getOperand(0)); 4330 4331 if (E->VectorizedValue) { 4332 LLVM_DEBUG(dbgs() << "SLP: Diamond merged for " << *VL0 << ".\n"); 4333 return E->VectorizedValue; 4334 } 4335 4336 Value *V = Builder.CreateUnOp( 4337 static_cast<Instruction::UnaryOps>(E->getOpcode()), Op); 4338 propagateIRFlags(V, E->Scalars, VL0); 4339 if (auto *I = dyn_cast<Instruction>(V)) 4340 V = propagateMetadata(I, E->Scalars); 4341 4342 if (NeedToShuffleReuses) { 4343 V = Builder.CreateShuffleVector(V, UndefValue::get(VecTy), 4344 E->ReuseShuffleIndices, "shuffle"); 4345 } 4346 E->VectorizedValue = V; 4347 ++NumVectorInstructions; 4348 4349 return V; 4350 } 4351 case Instruction::Add: 4352 case Instruction::FAdd: 4353 case Instruction::Sub: 4354 case Instruction::FSub: 4355 case Instruction::Mul: 4356 case Instruction::FMul: 4357 case Instruction::UDiv: 4358 case Instruction::SDiv: 4359 case Instruction::FDiv: 4360 case Instruction::URem: 4361 case Instruction::SRem: 4362 case Instruction::FRem: 4363 case Instruction::Shl: 4364 case Instruction::LShr: 4365 case Instruction::AShr: 4366 case Instruction::And: 4367 case Instruction::Or: 4368 case Instruction::Xor: { 4369 setInsertPointAfterBundle(E); 4370 4371 Value *LHS = vectorizeTree(E->getOperand(0)); 4372 Value *RHS = vectorizeTree(E->getOperand(1)); 4373 4374 if (E->VectorizedValue) { 4375 LLVM_DEBUG(dbgs() << "SLP: Diamond merged for " << *VL0 << ".\n"); 4376 return E->VectorizedValue; 4377 } 4378 4379 Value *V = Builder.CreateBinOp( 4380 static_cast<Instruction::BinaryOps>(E->getOpcode()), LHS, 4381 RHS); 4382 propagateIRFlags(V, E->Scalars, VL0); 4383 if (auto *I = dyn_cast<Instruction>(V)) 4384 V = propagateMetadata(I, E->Scalars); 4385 4386 if (NeedToShuffleReuses) { 4387 V = Builder.CreateShuffleVector(V, UndefValue::get(VecTy), 4388 E->ReuseShuffleIndices, "shuffle"); 4389 } 4390 E->VectorizedValue = V; 4391 ++NumVectorInstructions; 4392 4393 return V; 4394 } 4395 case Instruction::Load: { 4396 // Loads are inserted at the head of the tree because we don't want to 4397 // sink them all the way down past store instructions. 4398 bool IsReorder = E->updateStateIfReorder(); 4399 if (IsReorder) 4400 VL0 = E->getMainOp(); 4401 setInsertPointAfterBundle(E); 4402 4403 LoadInst *LI = cast<LoadInst>(VL0); 4404 Type *ScalarLoadTy = LI->getType(); 4405 unsigned AS = LI->getPointerAddressSpace(); 4406 4407 Value *VecPtr = Builder.CreateBitCast(LI->getPointerOperand(), 4408 VecTy->getPointerTo(AS)); 4409 4410 // The pointer operand uses an in-tree scalar so we add the new BitCast to 4411 // ExternalUses list to make sure that an extract will be generated in the 4412 // future. 4413 Value *PO = LI->getPointerOperand(); 4414 if (getTreeEntry(PO)) 4415 ExternalUses.push_back(ExternalUser(PO, cast<User>(VecPtr), 0)); 4416 4417 Align Alignment = DL->getValueOrABITypeAlignment(LI->getAlign(), 4418 ScalarLoadTy); 4419 LI = Builder.CreateAlignedLoad(VecTy, VecPtr, Alignment); 4420 Value *V = propagateMetadata(LI, E->Scalars); 4421 if (IsReorder) { 4422 SmallVector<int, 4> Mask; 4423 inversePermutation(E->ReorderIndices, Mask); 4424 V = Builder.CreateShuffleVector(V, UndefValue::get(V->getType()), 4425 Mask, "reorder_shuffle"); 4426 } 4427 if (NeedToShuffleReuses) { 4428 // TODO: Merge this shuffle with the ReorderShuffleMask. 4429 V = Builder.CreateShuffleVector(V, UndefValue::get(VecTy), 4430 E->ReuseShuffleIndices, "shuffle"); 4431 } 4432 E->VectorizedValue = V; 4433 ++NumVectorInstructions; 4434 return V; 4435 } 4436 case Instruction::Store: { 4437 bool IsReorder = !E->ReorderIndices.empty(); 4438 auto *SI = cast<StoreInst>( 4439 IsReorder ? E->Scalars[E->ReorderIndices.front()] : VL0); 4440 unsigned Alignment = SI->getAlignment(); 4441 unsigned AS = SI->getPointerAddressSpace(); 4442 4443 setInsertPointAfterBundle(E); 4444 4445 Value *VecValue = vectorizeTree(E->getOperand(0)); 4446 if (IsReorder) { 4447 SmallVector<int, 4> Mask(E->ReorderIndices.begin(), 4448 E->ReorderIndices.end()); 4449 VecValue = Builder.CreateShuffleVector( 4450 VecValue, UndefValue::get(VecValue->getType()), Mask, 4451 "reorder_shuffle"); 4452 } 4453 Value *ScalarPtr = SI->getPointerOperand(); 4454 Value *VecPtr = Builder.CreateBitCast( 4455 ScalarPtr, VecValue->getType()->getPointerTo(AS)); 4456 StoreInst *ST = Builder.CreateStore(VecValue, VecPtr); 4457 4458 // The pointer operand uses an in-tree scalar, so add the new BitCast to 4459 // ExternalUses to make sure that an extract will be generated in the 4460 // future. 4461 if (getTreeEntry(ScalarPtr)) 4462 ExternalUses.push_back(ExternalUser(ScalarPtr, cast<User>(VecPtr), 0)); 4463 4464 if (!Alignment) 4465 Alignment = DL->getABITypeAlignment(SI->getValueOperand()->getType()); 4466 4467 ST->setAlignment(Align(Alignment)); 4468 Value *V = propagateMetadata(ST, E->Scalars); 4469 if (NeedToShuffleReuses) { 4470 V = Builder.CreateShuffleVector(V, UndefValue::get(VecTy), 4471 E->ReuseShuffleIndices, "shuffle"); 4472 } 4473 E->VectorizedValue = V; 4474 ++NumVectorInstructions; 4475 return V; 4476 } 4477 case Instruction::GetElementPtr: { 4478 setInsertPointAfterBundle(E); 4479 4480 Value *Op0 = vectorizeTree(E->getOperand(0)); 4481 4482 std::vector<Value *> OpVecs; 4483 for (int j = 1, e = cast<GetElementPtrInst>(VL0)->getNumOperands(); j < e; 4484 ++j) { 4485 ValueList &VL = E->getOperand(j); 4486 // Need to cast all elements to the same type before vectorization to 4487 // avoid crash. 4488 Type *VL0Ty = VL0->getOperand(j)->getType(); 4489 Type *Ty = llvm::all_of( 4490 VL, [VL0Ty](Value *V) { return VL0Ty == V->getType(); }) 4491 ? VL0Ty 4492 : DL->getIndexType(cast<GetElementPtrInst>(VL0) 4493 ->getPointerOperandType() 4494 ->getScalarType()); 4495 for (Value *&V : VL) { 4496 auto *CI = cast<ConstantInt>(V); 4497 V = ConstantExpr::getIntegerCast(CI, Ty, 4498 CI->getValue().isSignBitSet()); 4499 } 4500 Value *OpVec = vectorizeTree(VL); 4501 OpVecs.push_back(OpVec); 4502 } 4503 4504 Value *V = Builder.CreateGEP( 4505 cast<GetElementPtrInst>(VL0)->getSourceElementType(), Op0, OpVecs); 4506 if (Instruction *I = dyn_cast<Instruction>(V)) 4507 V = propagateMetadata(I, E->Scalars); 4508 4509 if (NeedToShuffleReuses) { 4510 V = Builder.CreateShuffleVector(V, UndefValue::get(VecTy), 4511 E->ReuseShuffleIndices, "shuffle"); 4512 } 4513 E->VectorizedValue = V; 4514 ++NumVectorInstructions; 4515 4516 return V; 4517 } 4518 case Instruction::Call: { 4519 CallInst *CI = cast<CallInst>(VL0); 4520 setInsertPointAfterBundle(E); 4521 4522 Intrinsic::ID IID = Intrinsic::not_intrinsic; 4523 if (Function *FI = CI->getCalledFunction()) 4524 IID = FI->getIntrinsicID(); 4525 4526 Intrinsic::ID ID = getVectorIntrinsicIDForCall(CI, TLI); 4527 4528 auto VecCallCosts = getVectorCallCosts(CI, VecTy, TTI, TLI); 4529 bool UseIntrinsic = VecCallCosts.first <= VecCallCosts.second; 4530 4531 Value *ScalarArg = nullptr; 4532 std::vector<Value *> OpVecs; 4533 for (int j = 0, e = CI->getNumArgOperands(); j < e; ++j) { 4534 ValueList OpVL; 4535 // Some intrinsics have scalar arguments. This argument should not be 4536 // vectorized. 4537 if (UseIntrinsic && hasVectorInstrinsicScalarOpd(IID, j)) { 4538 CallInst *CEI = cast<CallInst>(VL0); 4539 ScalarArg = CEI->getArgOperand(j); 4540 OpVecs.push_back(CEI->getArgOperand(j)); 4541 continue; 4542 } 4543 4544 Value *OpVec = vectorizeTree(E->getOperand(j)); 4545 LLVM_DEBUG(dbgs() << "SLP: OpVec[" << j << "]: " << *OpVec << "\n"); 4546 OpVecs.push_back(OpVec); 4547 } 4548 4549 Module *M = F->getParent(); 4550 Type *Tys[] = { VectorType::get(CI->getType(), E->Scalars.size()) }; 4551 Function *CF = Intrinsic::getDeclaration(M, ID, Tys); 4552 4553 if (!UseIntrinsic) { 4554 VFShape Shape = VFShape::get( 4555 *CI, {static_cast<unsigned>(VecTy->getNumElements()), false}, 4556 false /*HasGlobalPred*/); 4557 CF = VFDatabase(*CI).getVectorizedFunction(Shape); 4558 } 4559 4560 SmallVector<OperandBundleDef, 1> OpBundles; 4561 CI->getOperandBundlesAsDefs(OpBundles); 4562 Value *V = Builder.CreateCall(CF, OpVecs, OpBundles); 4563 4564 // The scalar argument uses an in-tree scalar so we add the new vectorized 4565 // call to ExternalUses list to make sure that an extract will be 4566 // generated in the future. 4567 if (ScalarArg && getTreeEntry(ScalarArg)) 4568 ExternalUses.push_back(ExternalUser(ScalarArg, cast<User>(V), 0)); 4569 4570 propagateIRFlags(V, E->Scalars, VL0); 4571 if (NeedToShuffleReuses) { 4572 V = Builder.CreateShuffleVector(V, UndefValue::get(VecTy), 4573 E->ReuseShuffleIndices, "shuffle"); 4574 } 4575 E->VectorizedValue = V; 4576 ++NumVectorInstructions; 4577 return V; 4578 } 4579 case Instruction::ShuffleVector: { 4580 assert(E->isAltShuffle() && 4581 ((Instruction::isBinaryOp(E->getOpcode()) && 4582 Instruction::isBinaryOp(E->getAltOpcode())) || 4583 (Instruction::isCast(E->getOpcode()) && 4584 Instruction::isCast(E->getAltOpcode()))) && 4585 "Invalid Shuffle Vector Operand"); 4586 4587 Value *LHS = nullptr, *RHS = nullptr; 4588 if (Instruction::isBinaryOp(E->getOpcode())) { 4589 setInsertPointAfterBundle(E); 4590 LHS = vectorizeTree(E->getOperand(0)); 4591 RHS = vectorizeTree(E->getOperand(1)); 4592 } else { 4593 setInsertPointAfterBundle(E); 4594 LHS = vectorizeTree(E->getOperand(0)); 4595 } 4596 4597 if (E->VectorizedValue) { 4598 LLVM_DEBUG(dbgs() << "SLP: Diamond merged for " << *VL0 << ".\n"); 4599 return E->VectorizedValue; 4600 } 4601 4602 Value *V0, *V1; 4603 if (Instruction::isBinaryOp(E->getOpcode())) { 4604 V0 = Builder.CreateBinOp( 4605 static_cast<Instruction::BinaryOps>(E->getOpcode()), LHS, RHS); 4606 V1 = Builder.CreateBinOp( 4607 static_cast<Instruction::BinaryOps>(E->getAltOpcode()), LHS, RHS); 4608 } else { 4609 V0 = Builder.CreateCast( 4610 static_cast<Instruction::CastOps>(E->getOpcode()), LHS, VecTy); 4611 V1 = Builder.CreateCast( 4612 static_cast<Instruction::CastOps>(E->getAltOpcode()), LHS, VecTy); 4613 } 4614 4615 // Create shuffle to take alternate operations from the vector. 4616 // Also, gather up main and alt scalar ops to propagate IR flags to 4617 // each vector operation. 4618 ValueList OpScalars, AltScalars; 4619 unsigned e = E->Scalars.size(); 4620 SmallVector<int, 8> Mask(e); 4621 for (unsigned i = 0; i < e; ++i) { 4622 auto *OpInst = cast<Instruction>(E->Scalars[i]); 4623 assert(E->isOpcodeOrAlt(OpInst) && "Unexpected main/alternate opcode"); 4624 if (OpInst->getOpcode() == E->getAltOpcode()) { 4625 Mask[i] = e + i; 4626 AltScalars.push_back(E->Scalars[i]); 4627 } else { 4628 Mask[i] = i; 4629 OpScalars.push_back(E->Scalars[i]); 4630 } 4631 } 4632 4633 propagateIRFlags(V0, OpScalars); 4634 propagateIRFlags(V1, AltScalars); 4635 4636 Value *V = Builder.CreateShuffleVector(V0, V1, Mask); 4637 if (Instruction *I = dyn_cast<Instruction>(V)) 4638 V = propagateMetadata(I, E->Scalars); 4639 if (NeedToShuffleReuses) { 4640 V = Builder.CreateShuffleVector(V, UndefValue::get(VecTy), 4641 E->ReuseShuffleIndices, "shuffle"); 4642 } 4643 E->VectorizedValue = V; 4644 ++NumVectorInstructions; 4645 4646 return V; 4647 } 4648 default: 4649 llvm_unreachable("unknown inst"); 4650 } 4651 return nullptr; 4652 } 4653 4654 Value *BoUpSLP::vectorizeTree() { 4655 ExtraValueToDebugLocsMap ExternallyUsedValues; 4656 return vectorizeTree(ExternallyUsedValues); 4657 } 4658 4659 Value * 4660 BoUpSLP::vectorizeTree(ExtraValueToDebugLocsMap &ExternallyUsedValues) { 4661 // All blocks must be scheduled before any instructions are inserted. 4662 for (auto &BSIter : BlocksSchedules) { 4663 scheduleBlock(BSIter.second.get()); 4664 } 4665 4666 Builder.SetInsertPoint(&F->getEntryBlock().front()); 4667 auto *VectorRoot = vectorizeTree(VectorizableTree[0].get()); 4668 4669 // If the vectorized tree can be rewritten in a smaller type, we truncate the 4670 // vectorized root. InstCombine will then rewrite the entire expression. We 4671 // sign extend the extracted values below. 4672 auto *ScalarRoot = VectorizableTree[0]->Scalars[0]; 4673 if (MinBWs.count(ScalarRoot)) { 4674 if (auto *I = dyn_cast<Instruction>(VectorRoot)) 4675 Builder.SetInsertPoint(&*++BasicBlock::iterator(I)); 4676 auto BundleWidth = VectorizableTree[0]->Scalars.size(); 4677 auto *MinTy = IntegerType::get(F->getContext(), MinBWs[ScalarRoot].first); 4678 auto *VecTy = VectorType::get(MinTy, BundleWidth); 4679 auto *Trunc = Builder.CreateTrunc(VectorRoot, VecTy); 4680 VectorizableTree[0]->VectorizedValue = Trunc; 4681 } 4682 4683 LLVM_DEBUG(dbgs() << "SLP: Extracting " << ExternalUses.size() 4684 << " values .\n"); 4685 4686 // If necessary, sign-extend or zero-extend ScalarRoot to the larger type 4687 // specified by ScalarType. 4688 auto extend = [&](Value *ScalarRoot, Value *Ex, Type *ScalarType) { 4689 if (!MinBWs.count(ScalarRoot)) 4690 return Ex; 4691 if (MinBWs[ScalarRoot].second) 4692 return Builder.CreateSExt(Ex, ScalarType); 4693 return Builder.CreateZExt(Ex, ScalarType); 4694 }; 4695 4696 // Extract all of the elements with the external uses. 4697 for (const auto &ExternalUse : ExternalUses) { 4698 Value *Scalar = ExternalUse.Scalar; 4699 llvm::User *User = ExternalUse.User; 4700 4701 // Skip users that we already RAUW. This happens when one instruction 4702 // has multiple uses of the same value. 4703 if (User && !is_contained(Scalar->users(), User)) 4704 continue; 4705 TreeEntry *E = getTreeEntry(Scalar); 4706 assert(E && "Invalid scalar"); 4707 assert(E->State == TreeEntry::Vectorize && "Extracting from a gather list"); 4708 4709 Value *Vec = E->VectorizedValue; 4710 assert(Vec && "Can't find vectorizable value"); 4711 4712 Value *Lane = Builder.getInt32(ExternalUse.Lane); 4713 // If User == nullptr, the Scalar is used as extra arg. Generate 4714 // ExtractElement instruction and update the record for this scalar in 4715 // ExternallyUsedValues. 4716 if (!User) { 4717 assert(ExternallyUsedValues.count(Scalar) && 4718 "Scalar with nullptr as an external user must be registered in " 4719 "ExternallyUsedValues map"); 4720 if (auto *VecI = dyn_cast<Instruction>(Vec)) { 4721 Builder.SetInsertPoint(VecI->getParent(), 4722 std::next(VecI->getIterator())); 4723 } else { 4724 Builder.SetInsertPoint(&F->getEntryBlock().front()); 4725 } 4726 Value *Ex = Builder.CreateExtractElement(Vec, Lane); 4727 Ex = extend(ScalarRoot, Ex, Scalar->getType()); 4728 CSEBlocks.insert(cast<Instruction>(Scalar)->getParent()); 4729 auto &Locs = ExternallyUsedValues[Scalar]; 4730 ExternallyUsedValues.insert({Ex, Locs}); 4731 ExternallyUsedValues.erase(Scalar); 4732 // Required to update internally referenced instructions. 4733 Scalar->replaceAllUsesWith(Ex); 4734 continue; 4735 } 4736 4737 // Generate extracts for out-of-tree users. 4738 // Find the insertion point for the extractelement lane. 4739 if (auto *VecI = dyn_cast<Instruction>(Vec)) { 4740 if (PHINode *PH = dyn_cast<PHINode>(User)) { 4741 for (int i = 0, e = PH->getNumIncomingValues(); i != e; ++i) { 4742 if (PH->getIncomingValue(i) == Scalar) { 4743 Instruction *IncomingTerminator = 4744 PH->getIncomingBlock(i)->getTerminator(); 4745 if (isa<CatchSwitchInst>(IncomingTerminator)) { 4746 Builder.SetInsertPoint(VecI->getParent(), 4747 std::next(VecI->getIterator())); 4748 } else { 4749 Builder.SetInsertPoint(PH->getIncomingBlock(i)->getTerminator()); 4750 } 4751 Value *Ex = Builder.CreateExtractElement(Vec, Lane); 4752 Ex = extend(ScalarRoot, Ex, Scalar->getType()); 4753 CSEBlocks.insert(PH->getIncomingBlock(i)); 4754 PH->setOperand(i, Ex); 4755 } 4756 } 4757 } else { 4758 Builder.SetInsertPoint(cast<Instruction>(User)); 4759 Value *Ex = Builder.CreateExtractElement(Vec, Lane); 4760 Ex = extend(ScalarRoot, Ex, Scalar->getType()); 4761 CSEBlocks.insert(cast<Instruction>(User)->getParent()); 4762 User->replaceUsesOfWith(Scalar, Ex); 4763 } 4764 } else { 4765 Builder.SetInsertPoint(&F->getEntryBlock().front()); 4766 Value *Ex = Builder.CreateExtractElement(Vec, Lane); 4767 Ex = extend(ScalarRoot, Ex, Scalar->getType()); 4768 CSEBlocks.insert(&F->getEntryBlock()); 4769 User->replaceUsesOfWith(Scalar, Ex); 4770 } 4771 4772 LLVM_DEBUG(dbgs() << "SLP: Replaced:" << *User << ".\n"); 4773 } 4774 4775 // For each vectorized value: 4776 for (auto &TEPtr : VectorizableTree) { 4777 TreeEntry *Entry = TEPtr.get(); 4778 4779 // No need to handle users of gathered values. 4780 if (Entry->State == TreeEntry::NeedToGather) 4781 continue; 4782 4783 assert(Entry->VectorizedValue && "Can't find vectorizable value"); 4784 4785 // For each lane: 4786 for (int Lane = 0, LE = Entry->Scalars.size(); Lane != LE; ++Lane) { 4787 Value *Scalar = Entry->Scalars[Lane]; 4788 4789 #ifndef NDEBUG 4790 Type *Ty = Scalar->getType(); 4791 if (!Ty->isVoidTy()) { 4792 for (User *U : Scalar->users()) { 4793 LLVM_DEBUG(dbgs() << "SLP: \tvalidating user:" << *U << ".\n"); 4794 4795 // It is legal to delete users in the ignorelist. 4796 assert((getTreeEntry(U) || is_contained(UserIgnoreList, U)) && 4797 "Deleting out-of-tree value"); 4798 } 4799 } 4800 #endif 4801 LLVM_DEBUG(dbgs() << "SLP: \tErasing scalar:" << *Scalar << ".\n"); 4802 eraseInstruction(cast<Instruction>(Scalar)); 4803 } 4804 } 4805 4806 Builder.ClearInsertionPoint(); 4807 4808 return VectorizableTree[0]->VectorizedValue; 4809 } 4810 4811 void BoUpSLP::optimizeGatherSequence() { 4812 LLVM_DEBUG(dbgs() << "SLP: Optimizing " << GatherSeq.size() 4813 << " gather sequences instructions.\n"); 4814 // LICM InsertElementInst sequences. 4815 for (Instruction *I : GatherSeq) { 4816 if (isDeleted(I)) 4817 continue; 4818 4819 // Check if this block is inside a loop. 4820 Loop *L = LI->getLoopFor(I->getParent()); 4821 if (!L) 4822 continue; 4823 4824 // Check if it has a preheader. 4825 BasicBlock *PreHeader = L->getLoopPreheader(); 4826 if (!PreHeader) 4827 continue; 4828 4829 // If the vector or the element that we insert into it are 4830 // instructions that are defined in this basic block then we can't 4831 // hoist this instruction. 4832 auto *Op0 = dyn_cast<Instruction>(I->getOperand(0)); 4833 auto *Op1 = dyn_cast<Instruction>(I->getOperand(1)); 4834 if (Op0 && L->contains(Op0)) 4835 continue; 4836 if (Op1 && L->contains(Op1)) 4837 continue; 4838 4839 // We can hoist this instruction. Move it to the pre-header. 4840 I->moveBefore(PreHeader->getTerminator()); 4841 } 4842 4843 // Make a list of all reachable blocks in our CSE queue. 4844 SmallVector<const DomTreeNode *, 8> CSEWorkList; 4845 CSEWorkList.reserve(CSEBlocks.size()); 4846 for (BasicBlock *BB : CSEBlocks) 4847 if (DomTreeNode *N = DT->getNode(BB)) { 4848 assert(DT->isReachableFromEntry(N)); 4849 CSEWorkList.push_back(N); 4850 } 4851 4852 // Sort blocks by domination. This ensures we visit a block after all blocks 4853 // dominating it are visited. 4854 llvm::stable_sort(CSEWorkList, 4855 [this](const DomTreeNode *A, const DomTreeNode *B) { 4856 return DT->properlyDominates(A, B); 4857 }); 4858 4859 // Perform O(N^2) search over the gather sequences and merge identical 4860 // instructions. TODO: We can further optimize this scan if we split the 4861 // instructions into different buckets based on the insert lane. 4862 SmallVector<Instruction *, 16> Visited; 4863 for (auto I = CSEWorkList.begin(), E = CSEWorkList.end(); I != E; ++I) { 4864 assert((I == CSEWorkList.begin() || !DT->dominates(*I, *std::prev(I))) && 4865 "Worklist not sorted properly!"); 4866 BasicBlock *BB = (*I)->getBlock(); 4867 // For all instructions in blocks containing gather sequences: 4868 for (BasicBlock::iterator it = BB->begin(), e = BB->end(); it != e;) { 4869 Instruction *In = &*it++; 4870 if (isDeleted(In)) 4871 continue; 4872 if (!isa<InsertElementInst>(In) && !isa<ExtractElementInst>(In)) 4873 continue; 4874 4875 // Check if we can replace this instruction with any of the 4876 // visited instructions. 4877 for (Instruction *v : Visited) { 4878 if (In->isIdenticalTo(v) && 4879 DT->dominates(v->getParent(), In->getParent())) { 4880 In->replaceAllUsesWith(v); 4881 eraseInstruction(In); 4882 In = nullptr; 4883 break; 4884 } 4885 } 4886 if (In) { 4887 assert(!is_contained(Visited, In)); 4888 Visited.push_back(In); 4889 } 4890 } 4891 } 4892 CSEBlocks.clear(); 4893 GatherSeq.clear(); 4894 } 4895 4896 // Groups the instructions to a bundle (which is then a single scheduling entity) 4897 // and schedules instructions until the bundle gets ready. 4898 Optional<BoUpSLP::ScheduleData *> 4899 BoUpSLP::BlockScheduling::tryScheduleBundle(ArrayRef<Value *> VL, BoUpSLP *SLP, 4900 const InstructionsState &S) { 4901 if (isa<PHINode>(S.OpValue)) 4902 return nullptr; 4903 4904 // Initialize the instruction bundle. 4905 Instruction *OldScheduleEnd = ScheduleEnd; 4906 ScheduleData *PrevInBundle = nullptr; 4907 ScheduleData *Bundle = nullptr; 4908 bool ReSchedule = false; 4909 LLVM_DEBUG(dbgs() << "SLP: bundle: " << *S.OpValue << "\n"); 4910 4911 // Make sure that the scheduling region contains all 4912 // instructions of the bundle. 4913 for (Value *V : VL) { 4914 if (!extendSchedulingRegion(V, S)) 4915 return None; 4916 } 4917 4918 for (Value *V : VL) { 4919 ScheduleData *BundleMember = getScheduleData(V); 4920 assert(BundleMember && 4921 "no ScheduleData for bundle member (maybe not in same basic block)"); 4922 if (BundleMember->IsScheduled) { 4923 // A bundle member was scheduled as single instruction before and now 4924 // needs to be scheduled as part of the bundle. We just get rid of the 4925 // existing schedule. 4926 LLVM_DEBUG(dbgs() << "SLP: reset schedule because " << *BundleMember 4927 << " was already scheduled\n"); 4928 ReSchedule = true; 4929 } 4930 assert(BundleMember->isSchedulingEntity() && 4931 "bundle member already part of other bundle"); 4932 if (PrevInBundle) { 4933 PrevInBundle->NextInBundle = BundleMember; 4934 } else { 4935 Bundle = BundleMember; 4936 } 4937 BundleMember->UnscheduledDepsInBundle = 0; 4938 Bundle->UnscheduledDepsInBundle += BundleMember->UnscheduledDeps; 4939 4940 // Group the instructions to a bundle. 4941 BundleMember->FirstInBundle = Bundle; 4942 PrevInBundle = BundleMember; 4943 } 4944 if (ScheduleEnd != OldScheduleEnd) { 4945 // The scheduling region got new instructions at the lower end (or it is a 4946 // new region for the first bundle). This makes it necessary to 4947 // recalculate all dependencies. 4948 // It is seldom that this needs to be done a second time after adding the 4949 // initial bundle to the region. 4950 for (auto *I = ScheduleStart; I != ScheduleEnd; I = I->getNextNode()) { 4951 doForAllOpcodes(I, [](ScheduleData *SD) { 4952 SD->clearDependencies(); 4953 }); 4954 } 4955 ReSchedule = true; 4956 } 4957 if (ReSchedule) { 4958 resetSchedule(); 4959 initialFillReadyList(ReadyInsts); 4960 } 4961 assert(Bundle && "Failed to find schedule bundle"); 4962 4963 LLVM_DEBUG(dbgs() << "SLP: try schedule bundle " << *Bundle << " in block " 4964 << BB->getName() << "\n"); 4965 4966 calculateDependencies(Bundle, true, SLP); 4967 4968 // Now try to schedule the new bundle. As soon as the bundle is "ready" it 4969 // means that there are no cyclic dependencies and we can schedule it. 4970 // Note that's important that we don't "schedule" the bundle yet (see 4971 // cancelScheduling). 4972 while (!Bundle->isReady() && !ReadyInsts.empty()) { 4973 4974 ScheduleData *pickedSD = ReadyInsts.back(); 4975 ReadyInsts.pop_back(); 4976 4977 if (pickedSD->isSchedulingEntity() && pickedSD->isReady()) { 4978 schedule(pickedSD, ReadyInsts); 4979 } 4980 } 4981 if (!Bundle->isReady()) { 4982 cancelScheduling(VL, S.OpValue); 4983 return None; 4984 } 4985 return Bundle; 4986 } 4987 4988 void BoUpSLP::BlockScheduling::cancelScheduling(ArrayRef<Value *> VL, 4989 Value *OpValue) { 4990 if (isa<PHINode>(OpValue)) 4991 return; 4992 4993 ScheduleData *Bundle = getScheduleData(OpValue); 4994 LLVM_DEBUG(dbgs() << "SLP: cancel scheduling of " << *Bundle << "\n"); 4995 assert(!Bundle->IsScheduled && 4996 "Can't cancel bundle which is already scheduled"); 4997 assert(Bundle->isSchedulingEntity() && Bundle->isPartOfBundle() && 4998 "tried to unbundle something which is not a bundle"); 4999 5000 // Un-bundle: make single instructions out of the bundle. 5001 ScheduleData *BundleMember = Bundle; 5002 while (BundleMember) { 5003 assert(BundleMember->FirstInBundle == Bundle && "corrupt bundle links"); 5004 BundleMember->FirstInBundle = BundleMember; 5005 ScheduleData *Next = BundleMember->NextInBundle; 5006 BundleMember->NextInBundle = nullptr; 5007 BundleMember->UnscheduledDepsInBundle = BundleMember->UnscheduledDeps; 5008 if (BundleMember->UnscheduledDepsInBundle == 0) { 5009 ReadyInsts.insert(BundleMember); 5010 } 5011 BundleMember = Next; 5012 } 5013 } 5014 5015 BoUpSLP::ScheduleData *BoUpSLP::BlockScheduling::allocateScheduleDataChunks() { 5016 // Allocate a new ScheduleData for the instruction. 5017 if (ChunkPos >= ChunkSize) { 5018 ScheduleDataChunks.push_back(std::make_unique<ScheduleData[]>(ChunkSize)); 5019 ChunkPos = 0; 5020 } 5021 return &(ScheduleDataChunks.back()[ChunkPos++]); 5022 } 5023 5024 bool BoUpSLP::BlockScheduling::extendSchedulingRegion(Value *V, 5025 const InstructionsState &S) { 5026 if (getScheduleData(V, isOneOf(S, V))) 5027 return true; 5028 Instruction *I = dyn_cast<Instruction>(V); 5029 assert(I && "bundle member must be an instruction"); 5030 assert(!isa<PHINode>(I) && "phi nodes don't need to be scheduled"); 5031 auto &&CheckSheduleForI = [this, &S](Instruction *I) -> bool { 5032 ScheduleData *ISD = getScheduleData(I); 5033 if (!ISD) 5034 return false; 5035 assert(isInSchedulingRegion(ISD) && 5036 "ScheduleData not in scheduling region"); 5037 ScheduleData *SD = allocateScheduleDataChunks(); 5038 SD->Inst = I; 5039 SD->init(SchedulingRegionID, S.OpValue); 5040 ExtraScheduleDataMap[I][S.OpValue] = SD; 5041 return true; 5042 }; 5043 if (CheckSheduleForI(I)) 5044 return true; 5045 if (!ScheduleStart) { 5046 // It's the first instruction in the new region. 5047 initScheduleData(I, I->getNextNode(), nullptr, nullptr); 5048 ScheduleStart = I; 5049 ScheduleEnd = I->getNextNode(); 5050 if (isOneOf(S, I) != I) 5051 CheckSheduleForI(I); 5052 assert(ScheduleEnd && "tried to vectorize a terminator?"); 5053 LLVM_DEBUG(dbgs() << "SLP: initialize schedule region to " << *I << "\n"); 5054 return true; 5055 } 5056 // Search up and down at the same time, because we don't know if the new 5057 // instruction is above or below the existing scheduling region. 5058 BasicBlock::reverse_iterator UpIter = 5059 ++ScheduleStart->getIterator().getReverse(); 5060 BasicBlock::reverse_iterator UpperEnd = BB->rend(); 5061 BasicBlock::iterator DownIter = ScheduleEnd->getIterator(); 5062 BasicBlock::iterator LowerEnd = BB->end(); 5063 while (true) { 5064 if (++ScheduleRegionSize > ScheduleRegionSizeLimit) { 5065 LLVM_DEBUG(dbgs() << "SLP: exceeded schedule region size limit\n"); 5066 return false; 5067 } 5068 5069 if (UpIter != UpperEnd) { 5070 if (&*UpIter == I) { 5071 initScheduleData(I, ScheduleStart, nullptr, FirstLoadStoreInRegion); 5072 ScheduleStart = I; 5073 if (isOneOf(S, I) != I) 5074 CheckSheduleForI(I); 5075 LLVM_DEBUG(dbgs() << "SLP: extend schedule region start to " << *I 5076 << "\n"); 5077 return true; 5078 } 5079 ++UpIter; 5080 } 5081 if (DownIter != LowerEnd) { 5082 if (&*DownIter == I) { 5083 initScheduleData(ScheduleEnd, I->getNextNode(), LastLoadStoreInRegion, 5084 nullptr); 5085 ScheduleEnd = I->getNextNode(); 5086 if (isOneOf(S, I) != I) 5087 CheckSheduleForI(I); 5088 assert(ScheduleEnd && "tried to vectorize a terminator?"); 5089 LLVM_DEBUG(dbgs() << "SLP: extend schedule region end to " << *I 5090 << "\n"); 5091 return true; 5092 } 5093 ++DownIter; 5094 } 5095 assert((UpIter != UpperEnd || DownIter != LowerEnd) && 5096 "instruction not found in block"); 5097 } 5098 return true; 5099 } 5100 5101 void BoUpSLP::BlockScheduling::initScheduleData(Instruction *FromI, 5102 Instruction *ToI, 5103 ScheduleData *PrevLoadStore, 5104 ScheduleData *NextLoadStore) { 5105 ScheduleData *CurrentLoadStore = PrevLoadStore; 5106 for (Instruction *I = FromI; I != ToI; I = I->getNextNode()) { 5107 ScheduleData *SD = ScheduleDataMap[I]; 5108 if (!SD) { 5109 SD = allocateScheduleDataChunks(); 5110 ScheduleDataMap[I] = SD; 5111 SD->Inst = I; 5112 } 5113 assert(!isInSchedulingRegion(SD) && 5114 "new ScheduleData already in scheduling region"); 5115 SD->init(SchedulingRegionID, I); 5116 5117 if (I->mayReadOrWriteMemory() && 5118 (!isa<IntrinsicInst>(I) || 5119 cast<IntrinsicInst>(I)->getIntrinsicID() != Intrinsic::sideeffect)) { 5120 // Update the linked list of memory accessing instructions. 5121 if (CurrentLoadStore) { 5122 CurrentLoadStore->NextLoadStore = SD; 5123 } else { 5124 FirstLoadStoreInRegion = SD; 5125 } 5126 CurrentLoadStore = SD; 5127 } 5128 } 5129 if (NextLoadStore) { 5130 if (CurrentLoadStore) 5131 CurrentLoadStore->NextLoadStore = NextLoadStore; 5132 } else { 5133 LastLoadStoreInRegion = CurrentLoadStore; 5134 } 5135 } 5136 5137 void BoUpSLP::BlockScheduling::calculateDependencies(ScheduleData *SD, 5138 bool InsertInReadyList, 5139 BoUpSLP *SLP) { 5140 assert(SD->isSchedulingEntity()); 5141 5142 SmallVector<ScheduleData *, 10> WorkList; 5143 WorkList.push_back(SD); 5144 5145 while (!WorkList.empty()) { 5146 ScheduleData *SD = WorkList.back(); 5147 WorkList.pop_back(); 5148 5149 ScheduleData *BundleMember = SD; 5150 while (BundleMember) { 5151 assert(isInSchedulingRegion(BundleMember)); 5152 if (!BundleMember->hasValidDependencies()) { 5153 5154 LLVM_DEBUG(dbgs() << "SLP: update deps of " << *BundleMember 5155 << "\n"); 5156 BundleMember->Dependencies = 0; 5157 BundleMember->resetUnscheduledDeps(); 5158 5159 // Handle def-use chain dependencies. 5160 if (BundleMember->OpValue != BundleMember->Inst) { 5161 ScheduleData *UseSD = getScheduleData(BundleMember->Inst); 5162 if (UseSD && isInSchedulingRegion(UseSD->FirstInBundle)) { 5163 BundleMember->Dependencies++; 5164 ScheduleData *DestBundle = UseSD->FirstInBundle; 5165 if (!DestBundle->IsScheduled) 5166 BundleMember->incrementUnscheduledDeps(1); 5167 if (!DestBundle->hasValidDependencies()) 5168 WorkList.push_back(DestBundle); 5169 } 5170 } else { 5171 for (User *U : BundleMember->Inst->users()) { 5172 if (isa<Instruction>(U)) { 5173 ScheduleData *UseSD = getScheduleData(U); 5174 if (UseSD && isInSchedulingRegion(UseSD->FirstInBundle)) { 5175 BundleMember->Dependencies++; 5176 ScheduleData *DestBundle = UseSD->FirstInBundle; 5177 if (!DestBundle->IsScheduled) 5178 BundleMember->incrementUnscheduledDeps(1); 5179 if (!DestBundle->hasValidDependencies()) 5180 WorkList.push_back(DestBundle); 5181 } 5182 } else { 5183 // I'm not sure if this can ever happen. But we need to be safe. 5184 // This lets the instruction/bundle never be scheduled and 5185 // eventually disable vectorization. 5186 BundleMember->Dependencies++; 5187 BundleMember->incrementUnscheduledDeps(1); 5188 } 5189 } 5190 } 5191 5192 // Handle the memory dependencies. 5193 ScheduleData *DepDest = BundleMember->NextLoadStore; 5194 if (DepDest) { 5195 Instruction *SrcInst = BundleMember->Inst; 5196 MemoryLocation SrcLoc = getLocation(SrcInst, SLP->AA); 5197 bool SrcMayWrite = BundleMember->Inst->mayWriteToMemory(); 5198 unsigned numAliased = 0; 5199 unsigned DistToSrc = 1; 5200 5201 while (DepDest) { 5202 assert(isInSchedulingRegion(DepDest)); 5203 5204 // We have two limits to reduce the complexity: 5205 // 1) AliasedCheckLimit: It's a small limit to reduce calls to 5206 // SLP->isAliased (which is the expensive part in this loop). 5207 // 2) MaxMemDepDistance: It's for very large blocks and it aborts 5208 // the whole loop (even if the loop is fast, it's quadratic). 5209 // It's important for the loop break condition (see below) to 5210 // check this limit even between two read-only instructions. 5211 if (DistToSrc >= MaxMemDepDistance || 5212 ((SrcMayWrite || DepDest->Inst->mayWriteToMemory()) && 5213 (numAliased >= AliasedCheckLimit || 5214 SLP->isAliased(SrcLoc, SrcInst, DepDest->Inst)))) { 5215 5216 // We increment the counter only if the locations are aliased 5217 // (instead of counting all alias checks). This gives a better 5218 // balance between reduced runtime and accurate dependencies. 5219 numAliased++; 5220 5221 DepDest->MemoryDependencies.push_back(BundleMember); 5222 BundleMember->Dependencies++; 5223 ScheduleData *DestBundle = DepDest->FirstInBundle; 5224 if (!DestBundle->IsScheduled) { 5225 BundleMember->incrementUnscheduledDeps(1); 5226 } 5227 if (!DestBundle->hasValidDependencies()) { 5228 WorkList.push_back(DestBundle); 5229 } 5230 } 5231 DepDest = DepDest->NextLoadStore; 5232 5233 // Example, explaining the loop break condition: Let's assume our 5234 // starting instruction is i0 and MaxMemDepDistance = 3. 5235 // 5236 // +--------v--v--v 5237 // i0,i1,i2,i3,i4,i5,i6,i7,i8 5238 // +--------^--^--^ 5239 // 5240 // MaxMemDepDistance let us stop alias-checking at i3 and we add 5241 // dependencies from i0 to i3,i4,.. (even if they are not aliased). 5242 // Previously we already added dependencies from i3 to i6,i7,i8 5243 // (because of MaxMemDepDistance). As we added a dependency from 5244 // i0 to i3, we have transitive dependencies from i0 to i6,i7,i8 5245 // and we can abort this loop at i6. 5246 if (DistToSrc >= 2 * MaxMemDepDistance) 5247 break; 5248 DistToSrc++; 5249 } 5250 } 5251 } 5252 BundleMember = BundleMember->NextInBundle; 5253 } 5254 if (InsertInReadyList && SD->isReady()) { 5255 ReadyInsts.push_back(SD); 5256 LLVM_DEBUG(dbgs() << "SLP: gets ready on update: " << *SD->Inst 5257 << "\n"); 5258 } 5259 } 5260 } 5261 5262 void BoUpSLP::BlockScheduling::resetSchedule() { 5263 assert(ScheduleStart && 5264 "tried to reset schedule on block which has not been scheduled"); 5265 for (Instruction *I = ScheduleStart; I != ScheduleEnd; I = I->getNextNode()) { 5266 doForAllOpcodes(I, [&](ScheduleData *SD) { 5267 assert(isInSchedulingRegion(SD) && 5268 "ScheduleData not in scheduling region"); 5269 SD->IsScheduled = false; 5270 SD->resetUnscheduledDeps(); 5271 }); 5272 } 5273 ReadyInsts.clear(); 5274 } 5275 5276 void BoUpSLP::scheduleBlock(BlockScheduling *BS) { 5277 if (!BS->ScheduleStart) 5278 return; 5279 5280 LLVM_DEBUG(dbgs() << "SLP: schedule block " << BS->BB->getName() << "\n"); 5281 5282 BS->resetSchedule(); 5283 5284 // For the real scheduling we use a more sophisticated ready-list: it is 5285 // sorted by the original instruction location. This lets the final schedule 5286 // be as close as possible to the original instruction order. 5287 struct ScheduleDataCompare { 5288 bool operator()(ScheduleData *SD1, ScheduleData *SD2) const { 5289 return SD2->SchedulingPriority < SD1->SchedulingPriority; 5290 } 5291 }; 5292 std::set<ScheduleData *, ScheduleDataCompare> ReadyInsts; 5293 5294 // Ensure that all dependency data is updated and fill the ready-list with 5295 // initial instructions. 5296 int Idx = 0; 5297 int NumToSchedule = 0; 5298 for (auto *I = BS->ScheduleStart; I != BS->ScheduleEnd; 5299 I = I->getNextNode()) { 5300 BS->doForAllOpcodes(I, [this, &Idx, &NumToSchedule, BS](ScheduleData *SD) { 5301 assert(SD->isPartOfBundle() == 5302 (getTreeEntry(SD->Inst) != nullptr) && 5303 "scheduler and vectorizer bundle mismatch"); 5304 SD->FirstInBundle->SchedulingPriority = Idx++; 5305 if (SD->isSchedulingEntity()) { 5306 BS->calculateDependencies(SD, false, this); 5307 NumToSchedule++; 5308 } 5309 }); 5310 } 5311 BS->initialFillReadyList(ReadyInsts); 5312 5313 Instruction *LastScheduledInst = BS->ScheduleEnd; 5314 5315 // Do the "real" scheduling. 5316 while (!ReadyInsts.empty()) { 5317 ScheduleData *picked = *ReadyInsts.begin(); 5318 ReadyInsts.erase(ReadyInsts.begin()); 5319 5320 // Move the scheduled instruction(s) to their dedicated places, if not 5321 // there yet. 5322 ScheduleData *BundleMember = picked; 5323 while (BundleMember) { 5324 Instruction *pickedInst = BundleMember->Inst; 5325 if (LastScheduledInst->getNextNode() != pickedInst) { 5326 BS->BB->getInstList().remove(pickedInst); 5327 BS->BB->getInstList().insert(LastScheduledInst->getIterator(), 5328 pickedInst); 5329 } 5330 LastScheduledInst = pickedInst; 5331 BundleMember = BundleMember->NextInBundle; 5332 } 5333 5334 BS->schedule(picked, ReadyInsts); 5335 NumToSchedule--; 5336 } 5337 assert(NumToSchedule == 0 && "could not schedule all instructions"); 5338 5339 // Avoid duplicate scheduling of the block. 5340 BS->ScheduleStart = nullptr; 5341 } 5342 5343 unsigned BoUpSLP::getVectorElementSize(Value *V) const { 5344 // If V is a store, just return the width of the stored value without 5345 // traversing the expression tree. This is the common case. 5346 if (auto *Store = dyn_cast<StoreInst>(V)) 5347 return DL->getTypeSizeInBits(Store->getValueOperand()->getType()); 5348 5349 // If V is not a store, we can traverse the expression tree to find loads 5350 // that feed it. The type of the loaded value may indicate a more suitable 5351 // width than V's type. We want to base the vector element size on the width 5352 // of memory operations where possible. 5353 SmallVector<Instruction *, 16> Worklist; 5354 SmallPtrSet<Instruction *, 16> Visited; 5355 if (auto *I = dyn_cast<Instruction>(V)) { 5356 Worklist.push_back(I); 5357 Visited.insert(I); 5358 } 5359 5360 // Traverse the expression tree in bottom-up order looking for loads. If we 5361 // encounter an instruction we don't yet handle, we give up. 5362 auto MaxWidth = 0u; 5363 auto FoundUnknownInst = false; 5364 while (!Worklist.empty() && !FoundUnknownInst) { 5365 auto *I = Worklist.pop_back_val(); 5366 5367 // We should only be looking at scalar instructions here. If the current 5368 // instruction has a vector type, give up. 5369 auto *Ty = I->getType(); 5370 if (isa<VectorType>(Ty)) 5371 FoundUnknownInst = true; 5372 5373 // If the current instruction is a load, update MaxWidth to reflect the 5374 // width of the loaded value. 5375 else if (isa<LoadInst>(I)) 5376 MaxWidth = std::max<unsigned>(MaxWidth, DL->getTypeSizeInBits(Ty)); 5377 5378 // Otherwise, we need to visit the operands of the instruction. We only 5379 // handle the interesting cases from buildTree here. If an operand is an 5380 // instruction we haven't yet visited, we add it to the worklist. 5381 else if (isa<PHINode>(I) || isa<CastInst>(I) || isa<GetElementPtrInst>(I) || 5382 isa<CmpInst>(I) || isa<SelectInst>(I) || isa<BinaryOperator>(I)) { 5383 for (Use &U : I->operands()) 5384 if (auto *J = dyn_cast<Instruction>(U.get())) 5385 if (Visited.insert(J).second) 5386 Worklist.push_back(J); 5387 } 5388 5389 // If we don't yet handle the instruction, give up. 5390 else 5391 FoundUnknownInst = true; 5392 } 5393 5394 // If we didn't encounter a memory access in the expression tree, or if we 5395 // gave up for some reason, just return the width of V. 5396 if (!MaxWidth || FoundUnknownInst) 5397 return DL->getTypeSizeInBits(V->getType()); 5398 5399 // Otherwise, return the maximum width we found. 5400 return MaxWidth; 5401 } 5402 5403 // Determine if a value V in a vectorizable expression Expr can be demoted to a 5404 // smaller type with a truncation. We collect the values that will be demoted 5405 // in ToDemote and additional roots that require investigating in Roots. 5406 static bool collectValuesToDemote(Value *V, SmallPtrSetImpl<Value *> &Expr, 5407 SmallVectorImpl<Value *> &ToDemote, 5408 SmallVectorImpl<Value *> &Roots) { 5409 // We can always demote constants. 5410 if (isa<Constant>(V)) { 5411 ToDemote.push_back(V); 5412 return true; 5413 } 5414 5415 // If the value is not an instruction in the expression with only one use, it 5416 // cannot be demoted. 5417 auto *I = dyn_cast<Instruction>(V); 5418 if (!I || !I->hasOneUse() || !Expr.count(I)) 5419 return false; 5420 5421 switch (I->getOpcode()) { 5422 5423 // We can always demote truncations and extensions. Since truncations can 5424 // seed additional demotion, we save the truncated value. 5425 case Instruction::Trunc: 5426 Roots.push_back(I->getOperand(0)); 5427 break; 5428 case Instruction::ZExt: 5429 case Instruction::SExt: 5430 break; 5431 5432 // We can demote certain binary operations if we can demote both of their 5433 // operands. 5434 case Instruction::Add: 5435 case Instruction::Sub: 5436 case Instruction::Mul: 5437 case Instruction::And: 5438 case Instruction::Or: 5439 case Instruction::Xor: 5440 if (!collectValuesToDemote(I->getOperand(0), Expr, ToDemote, Roots) || 5441 !collectValuesToDemote(I->getOperand(1), Expr, ToDemote, Roots)) 5442 return false; 5443 break; 5444 5445 // We can demote selects if we can demote their true and false values. 5446 case Instruction::Select: { 5447 SelectInst *SI = cast<SelectInst>(I); 5448 if (!collectValuesToDemote(SI->getTrueValue(), Expr, ToDemote, Roots) || 5449 !collectValuesToDemote(SI->getFalseValue(), Expr, ToDemote, Roots)) 5450 return false; 5451 break; 5452 } 5453 5454 // We can demote phis if we can demote all their incoming operands. Note that 5455 // we don't need to worry about cycles since we ensure single use above. 5456 case Instruction::PHI: { 5457 PHINode *PN = cast<PHINode>(I); 5458 for (Value *IncValue : PN->incoming_values()) 5459 if (!collectValuesToDemote(IncValue, Expr, ToDemote, Roots)) 5460 return false; 5461 break; 5462 } 5463 5464 // Otherwise, conservatively give up. 5465 default: 5466 return false; 5467 } 5468 5469 // Record the value that we can demote. 5470 ToDemote.push_back(V); 5471 return true; 5472 } 5473 5474 void BoUpSLP::computeMinimumValueSizes() { 5475 // If there are no external uses, the expression tree must be rooted by a 5476 // store. We can't demote in-memory values, so there is nothing to do here. 5477 if (ExternalUses.empty()) 5478 return; 5479 5480 // We only attempt to truncate integer expressions. 5481 auto &TreeRoot = VectorizableTree[0]->Scalars; 5482 auto *TreeRootIT = dyn_cast<IntegerType>(TreeRoot[0]->getType()); 5483 if (!TreeRootIT) 5484 return; 5485 5486 // If the expression is not rooted by a store, these roots should have 5487 // external uses. We will rely on InstCombine to rewrite the expression in 5488 // the narrower type. However, InstCombine only rewrites single-use values. 5489 // This means that if a tree entry other than a root is used externally, it 5490 // must have multiple uses and InstCombine will not rewrite it. The code 5491 // below ensures that only the roots are used externally. 5492 SmallPtrSet<Value *, 32> Expr(TreeRoot.begin(), TreeRoot.end()); 5493 for (auto &EU : ExternalUses) 5494 if (!Expr.erase(EU.Scalar)) 5495 return; 5496 if (!Expr.empty()) 5497 return; 5498 5499 // Collect the scalar values of the vectorizable expression. We will use this 5500 // context to determine which values can be demoted. If we see a truncation, 5501 // we mark it as seeding another demotion. 5502 for (auto &EntryPtr : VectorizableTree) 5503 Expr.insert(EntryPtr->Scalars.begin(), EntryPtr->Scalars.end()); 5504 5505 // Ensure the roots of the vectorizable tree don't form a cycle. They must 5506 // have a single external user that is not in the vectorizable tree. 5507 for (auto *Root : TreeRoot) 5508 if (!Root->hasOneUse() || Expr.count(*Root->user_begin())) 5509 return; 5510 5511 // Conservatively determine if we can actually truncate the roots of the 5512 // expression. Collect the values that can be demoted in ToDemote and 5513 // additional roots that require investigating in Roots. 5514 SmallVector<Value *, 32> ToDemote; 5515 SmallVector<Value *, 4> Roots; 5516 for (auto *Root : TreeRoot) 5517 if (!collectValuesToDemote(Root, Expr, ToDemote, Roots)) 5518 return; 5519 5520 // The maximum bit width required to represent all the values that can be 5521 // demoted without loss of precision. It would be safe to truncate the roots 5522 // of the expression to this width. 5523 auto MaxBitWidth = 8u; 5524 5525 // We first check if all the bits of the roots are demanded. If they're not, 5526 // we can truncate the roots to this narrower type. 5527 for (auto *Root : TreeRoot) { 5528 auto Mask = DB->getDemandedBits(cast<Instruction>(Root)); 5529 MaxBitWidth = std::max<unsigned>( 5530 Mask.getBitWidth() - Mask.countLeadingZeros(), MaxBitWidth); 5531 } 5532 5533 // True if the roots can be zero-extended back to their original type, rather 5534 // than sign-extended. We know that if the leading bits are not demanded, we 5535 // can safely zero-extend. So we initialize IsKnownPositive to True. 5536 bool IsKnownPositive = true; 5537 5538 // If all the bits of the roots are demanded, we can try a little harder to 5539 // compute a narrower type. This can happen, for example, if the roots are 5540 // getelementptr indices. InstCombine promotes these indices to the pointer 5541 // width. Thus, all their bits are technically demanded even though the 5542 // address computation might be vectorized in a smaller type. 5543 // 5544 // We start by looking at each entry that can be demoted. We compute the 5545 // maximum bit width required to store the scalar by using ValueTracking to 5546 // compute the number of high-order bits we can truncate. 5547 if (MaxBitWidth == DL->getTypeSizeInBits(TreeRoot[0]->getType()) && 5548 llvm::all_of(TreeRoot, [](Value *R) { 5549 assert(R->hasOneUse() && "Root should have only one use!"); 5550 return isa<GetElementPtrInst>(R->user_back()); 5551 })) { 5552 MaxBitWidth = 8u; 5553 5554 // Determine if the sign bit of all the roots is known to be zero. If not, 5555 // IsKnownPositive is set to False. 5556 IsKnownPositive = llvm::all_of(TreeRoot, [&](Value *R) { 5557 KnownBits Known = computeKnownBits(R, *DL); 5558 return Known.isNonNegative(); 5559 }); 5560 5561 // Determine the maximum number of bits required to store the scalar 5562 // values. 5563 for (auto *Scalar : ToDemote) { 5564 auto NumSignBits = ComputeNumSignBits(Scalar, *DL, 0, AC, nullptr, DT); 5565 auto NumTypeBits = DL->getTypeSizeInBits(Scalar->getType()); 5566 MaxBitWidth = std::max<unsigned>(NumTypeBits - NumSignBits, MaxBitWidth); 5567 } 5568 5569 // If we can't prove that the sign bit is zero, we must add one to the 5570 // maximum bit width to account for the unknown sign bit. This preserves 5571 // the existing sign bit so we can safely sign-extend the root back to the 5572 // original type. Otherwise, if we know the sign bit is zero, we will 5573 // zero-extend the root instead. 5574 // 5575 // FIXME: This is somewhat suboptimal, as there will be cases where adding 5576 // one to the maximum bit width will yield a larger-than-necessary 5577 // type. In general, we need to add an extra bit only if we can't 5578 // prove that the upper bit of the original type is equal to the 5579 // upper bit of the proposed smaller type. If these two bits are the 5580 // same (either zero or one) we know that sign-extending from the 5581 // smaller type will result in the same value. Here, since we can't 5582 // yet prove this, we are just making the proposed smaller type 5583 // larger to ensure correctness. 5584 if (!IsKnownPositive) 5585 ++MaxBitWidth; 5586 } 5587 5588 // Round MaxBitWidth up to the next power-of-two. 5589 if (!isPowerOf2_64(MaxBitWidth)) 5590 MaxBitWidth = NextPowerOf2(MaxBitWidth); 5591 5592 // If the maximum bit width we compute is less than the with of the roots' 5593 // type, we can proceed with the narrowing. Otherwise, do nothing. 5594 if (MaxBitWidth >= TreeRootIT->getBitWidth()) 5595 return; 5596 5597 // If we can truncate the root, we must collect additional values that might 5598 // be demoted as a result. That is, those seeded by truncations we will 5599 // modify. 5600 while (!Roots.empty()) 5601 collectValuesToDemote(Roots.pop_back_val(), Expr, ToDemote, Roots); 5602 5603 // Finally, map the values we can demote to the maximum bit with we computed. 5604 for (auto *Scalar : ToDemote) 5605 MinBWs[Scalar] = std::make_pair(MaxBitWidth, !IsKnownPositive); 5606 } 5607 5608 namespace { 5609 5610 /// The SLPVectorizer Pass. 5611 struct SLPVectorizer : public FunctionPass { 5612 SLPVectorizerPass Impl; 5613 5614 /// Pass identification, replacement for typeid 5615 static char ID; 5616 5617 explicit SLPVectorizer() : FunctionPass(ID) { 5618 initializeSLPVectorizerPass(*PassRegistry::getPassRegistry()); 5619 } 5620 5621 bool doInitialization(Module &M) override { 5622 return false; 5623 } 5624 5625 bool runOnFunction(Function &F) override { 5626 if (skipFunction(F)) 5627 return false; 5628 5629 auto *SE = &getAnalysis<ScalarEvolutionWrapperPass>().getSE(); 5630 auto *TTI = &getAnalysis<TargetTransformInfoWrapperPass>().getTTI(F); 5631 auto *TLIP = getAnalysisIfAvailable<TargetLibraryInfoWrapperPass>(); 5632 auto *TLI = TLIP ? &TLIP->getTLI(F) : nullptr; 5633 auto *AA = &getAnalysis<AAResultsWrapperPass>().getAAResults(); 5634 auto *LI = &getAnalysis<LoopInfoWrapperPass>().getLoopInfo(); 5635 auto *DT = &getAnalysis<DominatorTreeWrapperPass>().getDomTree(); 5636 auto *AC = &getAnalysis<AssumptionCacheTracker>().getAssumptionCache(F); 5637 auto *DB = &getAnalysis<DemandedBitsWrapperPass>().getDemandedBits(); 5638 auto *ORE = &getAnalysis<OptimizationRemarkEmitterWrapperPass>().getORE(); 5639 5640 return Impl.runImpl(F, SE, TTI, TLI, AA, LI, DT, AC, DB, ORE); 5641 } 5642 5643 void getAnalysisUsage(AnalysisUsage &AU) const override { 5644 FunctionPass::getAnalysisUsage(AU); 5645 AU.addRequired<AssumptionCacheTracker>(); 5646 AU.addRequired<ScalarEvolutionWrapperPass>(); 5647 AU.addRequired<AAResultsWrapperPass>(); 5648 AU.addRequired<TargetTransformInfoWrapperPass>(); 5649 AU.addRequired<LoopInfoWrapperPass>(); 5650 AU.addRequired<DominatorTreeWrapperPass>(); 5651 AU.addRequired<DemandedBitsWrapperPass>(); 5652 AU.addRequired<OptimizationRemarkEmitterWrapperPass>(); 5653 AU.addRequired<InjectTLIMappingsLegacy>(); 5654 AU.addPreserved<LoopInfoWrapperPass>(); 5655 AU.addPreserved<DominatorTreeWrapperPass>(); 5656 AU.addPreserved<AAResultsWrapperPass>(); 5657 AU.addPreserved<GlobalsAAWrapperPass>(); 5658 AU.setPreservesCFG(); 5659 } 5660 }; 5661 5662 } // end anonymous namespace 5663 5664 PreservedAnalyses SLPVectorizerPass::run(Function &F, FunctionAnalysisManager &AM) { 5665 auto *SE = &AM.getResult<ScalarEvolutionAnalysis>(F); 5666 auto *TTI = &AM.getResult<TargetIRAnalysis>(F); 5667 auto *TLI = AM.getCachedResult<TargetLibraryAnalysis>(F); 5668 auto *AA = &AM.getResult<AAManager>(F); 5669 auto *LI = &AM.getResult<LoopAnalysis>(F); 5670 auto *DT = &AM.getResult<DominatorTreeAnalysis>(F); 5671 auto *AC = &AM.getResult<AssumptionAnalysis>(F); 5672 auto *DB = &AM.getResult<DemandedBitsAnalysis>(F); 5673 auto *ORE = &AM.getResult<OptimizationRemarkEmitterAnalysis>(F); 5674 5675 bool Changed = runImpl(F, SE, TTI, TLI, AA, LI, DT, AC, DB, ORE); 5676 if (!Changed) 5677 return PreservedAnalyses::all(); 5678 5679 PreservedAnalyses PA; 5680 PA.preserveSet<CFGAnalyses>(); 5681 PA.preserve<AAManager>(); 5682 PA.preserve<GlobalsAA>(); 5683 return PA; 5684 } 5685 5686 bool SLPVectorizerPass::runImpl(Function &F, ScalarEvolution *SE_, 5687 TargetTransformInfo *TTI_, 5688 TargetLibraryInfo *TLI_, AliasAnalysis *AA_, 5689 LoopInfo *LI_, DominatorTree *DT_, 5690 AssumptionCache *AC_, DemandedBits *DB_, 5691 OptimizationRemarkEmitter *ORE_) { 5692 if (!RunSLPVectorization) 5693 return false; 5694 SE = SE_; 5695 TTI = TTI_; 5696 TLI = TLI_; 5697 AA = AA_; 5698 LI = LI_; 5699 DT = DT_; 5700 AC = AC_; 5701 DB = DB_; 5702 DL = &F.getParent()->getDataLayout(); 5703 5704 Stores.clear(); 5705 GEPs.clear(); 5706 bool Changed = false; 5707 5708 // If the target claims to have no vector registers don't attempt 5709 // vectorization. 5710 if (!TTI->getNumberOfRegisters(TTI->getRegisterClassForType(true))) 5711 return false; 5712 5713 // Don't vectorize when the attribute NoImplicitFloat is used. 5714 if (F.hasFnAttribute(Attribute::NoImplicitFloat)) 5715 return false; 5716 5717 LLVM_DEBUG(dbgs() << "SLP: Analyzing blocks in " << F.getName() << ".\n"); 5718 5719 // Use the bottom up slp vectorizer to construct chains that start with 5720 // store instructions. 5721 BoUpSLP R(&F, SE, TTI, TLI, AA, LI, DT, AC, DB, DL, ORE_); 5722 5723 // A general note: the vectorizer must use BoUpSLP::eraseInstruction() to 5724 // delete instructions. 5725 5726 // Scan the blocks in the function in post order. 5727 for (auto BB : post_order(&F.getEntryBlock())) { 5728 collectSeedInstructions(BB); 5729 5730 // Vectorize trees that end at stores. 5731 if (!Stores.empty()) { 5732 LLVM_DEBUG(dbgs() << "SLP: Found stores for " << Stores.size() 5733 << " underlying objects.\n"); 5734 Changed |= vectorizeStoreChains(R); 5735 } 5736 5737 // Vectorize trees that end at reductions. 5738 Changed |= vectorizeChainsInBlock(BB, R); 5739 5740 // Vectorize the index computations of getelementptr instructions. This 5741 // is primarily intended to catch gather-like idioms ending at 5742 // non-consecutive loads. 5743 if (!GEPs.empty()) { 5744 LLVM_DEBUG(dbgs() << "SLP: Found GEPs for " << GEPs.size() 5745 << " underlying objects.\n"); 5746 Changed |= vectorizeGEPIndices(BB, R); 5747 } 5748 } 5749 5750 if (Changed) { 5751 R.optimizeGatherSequence(); 5752 LLVM_DEBUG(dbgs() << "SLP: vectorized \"" << F.getName() << "\"\n"); 5753 LLVM_DEBUG(verifyFunction(F)); 5754 } 5755 return Changed; 5756 } 5757 5758 bool SLPVectorizerPass::vectorizeStoreChain(ArrayRef<Value *> Chain, BoUpSLP &R, 5759 unsigned Idx) { 5760 LLVM_DEBUG(dbgs() << "SLP: Analyzing a store chain of length " << Chain.size() 5761 << "\n"); 5762 const unsigned Sz = R.getVectorElementSize(Chain[0]); 5763 const unsigned MinVF = R.getMinVecRegSize() / Sz; 5764 unsigned VF = Chain.size(); 5765 5766 if (!isPowerOf2_32(Sz) || !isPowerOf2_32(VF) || VF < 2 || VF < MinVF) 5767 return false; 5768 5769 LLVM_DEBUG(dbgs() << "SLP: Analyzing " << VF << " stores at offset " << Idx 5770 << "\n"); 5771 5772 R.buildTree(Chain); 5773 Optional<ArrayRef<unsigned>> Order = R.bestOrder(); 5774 // TODO: Handle orders of size less than number of elements in the vector. 5775 if (Order && Order->size() == Chain.size()) { 5776 // TODO: reorder tree nodes without tree rebuilding. 5777 SmallVector<Value *, 4> ReorderedOps(Chain.rbegin(), Chain.rend()); 5778 llvm::transform(*Order, ReorderedOps.begin(), 5779 [Chain](const unsigned Idx) { return Chain[Idx]; }); 5780 R.buildTree(ReorderedOps); 5781 } 5782 if (R.isTreeTinyAndNotFullyVectorizable()) 5783 return false; 5784 if (R.isLoadCombineCandidate()) 5785 return false; 5786 5787 R.computeMinimumValueSizes(); 5788 5789 int Cost = R.getTreeCost(); 5790 5791 LLVM_DEBUG(dbgs() << "SLP: Found cost=" << Cost << " for VF=" << VF << "\n"); 5792 if (Cost < -SLPCostThreshold) { 5793 LLVM_DEBUG(dbgs() << "SLP: Decided to vectorize cost=" << Cost << "\n"); 5794 5795 using namespace ore; 5796 5797 R.getORE()->emit(OptimizationRemark(SV_NAME, "StoresVectorized", 5798 cast<StoreInst>(Chain[0])) 5799 << "Stores SLP vectorized with cost " << NV("Cost", Cost) 5800 << " and with tree size " 5801 << NV("TreeSize", R.getTreeSize())); 5802 5803 R.vectorizeTree(); 5804 return true; 5805 } 5806 5807 return false; 5808 } 5809 5810 bool SLPVectorizerPass::vectorizeStores(ArrayRef<StoreInst *> Stores, 5811 BoUpSLP &R) { 5812 // We may run into multiple chains that merge into a single chain. We mark the 5813 // stores that we vectorized so that we don't visit the same store twice. 5814 BoUpSLP::ValueSet VectorizedStores; 5815 bool Changed = false; 5816 5817 int E = Stores.size(); 5818 SmallBitVector Tails(E, false); 5819 SmallVector<int, 16> ConsecutiveChain(E, E + 1); 5820 int MaxIter = MaxStoreLookup.getValue(); 5821 int IterCnt; 5822 auto &&FindConsecutiveAccess = [this, &Stores, &Tails, &IterCnt, MaxIter, 5823 &ConsecutiveChain](int K, int Idx) { 5824 if (IterCnt >= MaxIter) 5825 return true; 5826 ++IterCnt; 5827 if (!isConsecutiveAccess(Stores[K], Stores[Idx], *DL, *SE)) 5828 return false; 5829 5830 Tails.set(Idx); 5831 ConsecutiveChain[K] = Idx; 5832 return true; 5833 }; 5834 // Do a quadratic search on all of the given stores in reverse order and find 5835 // all of the pairs of stores that follow each other. 5836 for (int Idx = E - 1; Idx >= 0; --Idx) { 5837 // If a store has multiple consecutive store candidates, search according 5838 // to the sequence: Idx-1, Idx+1, Idx-2, Idx+2, ... 5839 // This is because usually pairing with immediate succeeding or preceding 5840 // candidate create the best chance to find slp vectorization opportunity. 5841 const int MaxLookDepth = std::max(E - Idx, Idx + 1); 5842 IterCnt = 0; 5843 for (int Offset = 1, F = MaxLookDepth; Offset < F; ++Offset) 5844 if ((Idx >= Offset && FindConsecutiveAccess(Idx - Offset, Idx)) || 5845 (Idx + Offset < E && FindConsecutiveAccess(Idx + Offset, Idx))) 5846 break; 5847 } 5848 5849 // For stores that start but don't end a link in the chain: 5850 for (int Cnt = E; Cnt > 0; --Cnt) { 5851 int I = Cnt - 1; 5852 if (ConsecutiveChain[I] == E + 1 || Tails.test(I)) 5853 continue; 5854 // We found a store instr that starts a chain. Now follow the chain and try 5855 // to vectorize it. 5856 BoUpSLP::ValueList Operands; 5857 // Collect the chain into a list. 5858 while (I != E + 1 && !VectorizedStores.count(Stores[I])) { 5859 Operands.push_back(Stores[I]); 5860 // Move to the next value in the chain. 5861 I = ConsecutiveChain[I]; 5862 } 5863 5864 // If a vector register can't hold 1 element, we are done. 5865 unsigned MaxVecRegSize = R.getMaxVecRegSize(); 5866 unsigned EltSize = R.getVectorElementSize(Stores[0]); 5867 if (MaxVecRegSize % EltSize != 0) 5868 continue; 5869 5870 unsigned MaxElts = MaxVecRegSize / EltSize; 5871 // FIXME: Is division-by-2 the correct step? Should we assert that the 5872 // register size is a power-of-2? 5873 unsigned StartIdx = 0; 5874 for (unsigned Size = llvm::PowerOf2Ceil(MaxElts); Size >= 2; Size /= 2) { 5875 for (unsigned Cnt = StartIdx, E = Operands.size(); Cnt + Size <= E;) { 5876 ArrayRef<Value *> Slice = makeArrayRef(Operands).slice(Cnt, Size); 5877 if (!VectorizedStores.count(Slice.front()) && 5878 !VectorizedStores.count(Slice.back()) && 5879 vectorizeStoreChain(Slice, R, Cnt)) { 5880 // Mark the vectorized stores so that we don't vectorize them again. 5881 VectorizedStores.insert(Slice.begin(), Slice.end()); 5882 Changed = true; 5883 // If we vectorized initial block, no need to try to vectorize it 5884 // again. 5885 if (Cnt == StartIdx) 5886 StartIdx += Size; 5887 Cnt += Size; 5888 continue; 5889 } 5890 ++Cnt; 5891 } 5892 // Check if the whole array was vectorized already - exit. 5893 if (StartIdx >= Operands.size()) 5894 break; 5895 } 5896 } 5897 5898 return Changed; 5899 } 5900 5901 void SLPVectorizerPass::collectSeedInstructions(BasicBlock *BB) { 5902 // Initialize the collections. We will make a single pass over the block. 5903 Stores.clear(); 5904 GEPs.clear(); 5905 5906 // Visit the store and getelementptr instructions in BB and organize them in 5907 // Stores and GEPs according to the underlying objects of their pointer 5908 // operands. 5909 for (Instruction &I : *BB) { 5910 // Ignore store instructions that are volatile or have a pointer operand 5911 // that doesn't point to a scalar type. 5912 if (auto *SI = dyn_cast<StoreInst>(&I)) { 5913 if (!SI->isSimple()) 5914 continue; 5915 if (!isValidElementType(SI->getValueOperand()->getType())) 5916 continue; 5917 Stores[GetUnderlyingObject(SI->getPointerOperand(), *DL)].push_back(SI); 5918 } 5919 5920 // Ignore getelementptr instructions that have more than one index, a 5921 // constant index, or a pointer operand that doesn't point to a scalar 5922 // type. 5923 else if (auto *GEP = dyn_cast<GetElementPtrInst>(&I)) { 5924 auto Idx = GEP->idx_begin()->get(); 5925 if (GEP->getNumIndices() > 1 || isa<Constant>(Idx)) 5926 continue; 5927 if (!isValidElementType(Idx->getType())) 5928 continue; 5929 if (GEP->getType()->isVectorTy()) 5930 continue; 5931 GEPs[GEP->getPointerOperand()].push_back(GEP); 5932 } 5933 } 5934 } 5935 5936 bool SLPVectorizerPass::tryToVectorizePair(Value *A, Value *B, BoUpSLP &R) { 5937 if (!A || !B) 5938 return false; 5939 Value *VL[] = { A, B }; 5940 return tryToVectorizeList(VL, R, /*UserCost=*/0, true); 5941 } 5942 5943 bool SLPVectorizerPass::tryToVectorizeList(ArrayRef<Value *> VL, BoUpSLP &R, 5944 int UserCost, bool AllowReorder) { 5945 if (VL.size() < 2) 5946 return false; 5947 5948 LLVM_DEBUG(dbgs() << "SLP: Trying to vectorize a list of length = " 5949 << VL.size() << ".\n"); 5950 5951 // Check that all of the parts are instructions of the same type, 5952 // we permit an alternate opcode via InstructionsState. 5953 InstructionsState S = getSameOpcode(VL); 5954 if (!S.getOpcode()) 5955 return false; 5956 5957 Instruction *I0 = cast<Instruction>(S.OpValue); 5958 // Make sure invalid types (including vector type) are rejected before 5959 // determining vectorization factor for scalar instructions. 5960 for (Value *V : VL) { 5961 Type *Ty = V->getType(); 5962 if (!isValidElementType(Ty)) { 5963 // NOTE: the following will give user internal llvm type name, which may 5964 // not be useful. 5965 R.getORE()->emit([&]() { 5966 std::string type_str; 5967 llvm::raw_string_ostream rso(type_str); 5968 Ty->print(rso); 5969 return OptimizationRemarkMissed(SV_NAME, "UnsupportedType", I0) 5970 << "Cannot SLP vectorize list: type " 5971 << rso.str() + " is unsupported by vectorizer"; 5972 }); 5973 return false; 5974 } 5975 } 5976 5977 unsigned Sz = R.getVectorElementSize(I0); 5978 unsigned MinVF = std::max(2U, R.getMinVecRegSize() / Sz); 5979 unsigned MaxVF = std::max<unsigned>(PowerOf2Floor(VL.size()), MinVF); 5980 if (MaxVF < 2) { 5981 R.getORE()->emit([&]() { 5982 return OptimizationRemarkMissed(SV_NAME, "SmallVF", I0) 5983 << "Cannot SLP vectorize list: vectorization factor " 5984 << "less than 2 is not supported"; 5985 }); 5986 return false; 5987 } 5988 5989 bool Changed = false; 5990 bool CandidateFound = false; 5991 int MinCost = SLPCostThreshold; 5992 5993 unsigned NextInst = 0, MaxInst = VL.size(); 5994 for (unsigned VF = MaxVF; NextInst + 1 < MaxInst && VF >= MinVF; VF /= 2) { 5995 // No actual vectorization should happen, if number of parts is the same as 5996 // provided vectorization factor (i.e. the scalar type is used for vector 5997 // code during codegen). 5998 auto *VecTy = VectorType::get(VL[0]->getType(), VF); 5999 if (TTI->getNumberOfParts(VecTy) == VF) 6000 continue; 6001 for (unsigned I = NextInst; I < MaxInst; ++I) { 6002 unsigned OpsWidth = 0; 6003 6004 if (I + VF > MaxInst) 6005 OpsWidth = MaxInst - I; 6006 else 6007 OpsWidth = VF; 6008 6009 if (!isPowerOf2_32(OpsWidth) || OpsWidth < 2) 6010 break; 6011 6012 ArrayRef<Value *> Ops = VL.slice(I, OpsWidth); 6013 // Check that a previous iteration of this loop did not delete the Value. 6014 if (llvm::any_of(Ops, [&R](Value *V) { 6015 auto *I = dyn_cast<Instruction>(V); 6016 return I && R.isDeleted(I); 6017 })) 6018 continue; 6019 6020 LLVM_DEBUG(dbgs() << "SLP: Analyzing " << OpsWidth << " operations " 6021 << "\n"); 6022 6023 R.buildTree(Ops); 6024 Optional<ArrayRef<unsigned>> Order = R.bestOrder(); 6025 // TODO: check if we can allow reordering for more cases. 6026 if (AllowReorder && Order) { 6027 // TODO: reorder tree nodes without tree rebuilding. 6028 // Conceptually, there is nothing actually preventing us from trying to 6029 // reorder a larger list. In fact, we do exactly this when vectorizing 6030 // reductions. However, at this point, we only expect to get here when 6031 // there are exactly two operations. 6032 assert(Ops.size() == 2); 6033 Value *ReorderedOps[] = {Ops[1], Ops[0]}; 6034 R.buildTree(ReorderedOps, None); 6035 } 6036 if (R.isTreeTinyAndNotFullyVectorizable()) 6037 continue; 6038 6039 R.computeMinimumValueSizes(); 6040 int Cost = R.getTreeCost() - UserCost; 6041 CandidateFound = true; 6042 MinCost = std::min(MinCost, Cost); 6043 6044 if (Cost < -SLPCostThreshold) { 6045 LLVM_DEBUG(dbgs() << "SLP: Vectorizing list at cost:" << Cost << ".\n"); 6046 R.getORE()->emit(OptimizationRemark(SV_NAME, "VectorizedList", 6047 cast<Instruction>(Ops[0])) 6048 << "SLP vectorized with cost " << ore::NV("Cost", Cost) 6049 << " and with tree size " 6050 << ore::NV("TreeSize", R.getTreeSize())); 6051 6052 R.vectorizeTree(); 6053 // Move to the next bundle. 6054 I += VF - 1; 6055 NextInst = I + 1; 6056 Changed = true; 6057 } 6058 } 6059 } 6060 6061 if (!Changed && CandidateFound) { 6062 R.getORE()->emit([&]() { 6063 return OptimizationRemarkMissed(SV_NAME, "NotBeneficial", I0) 6064 << "List vectorization was possible but not beneficial with cost " 6065 << ore::NV("Cost", MinCost) << " >= " 6066 << ore::NV("Treshold", -SLPCostThreshold); 6067 }); 6068 } else if (!Changed) { 6069 R.getORE()->emit([&]() { 6070 return OptimizationRemarkMissed(SV_NAME, "NotPossible", I0) 6071 << "Cannot SLP vectorize list: vectorization was impossible" 6072 << " with available vectorization factors"; 6073 }); 6074 } 6075 return Changed; 6076 } 6077 6078 bool SLPVectorizerPass::tryToVectorize(Instruction *I, BoUpSLP &R) { 6079 if (!I) 6080 return false; 6081 6082 if (!isa<BinaryOperator>(I) && !isa<CmpInst>(I)) 6083 return false; 6084 6085 Value *P = I->getParent(); 6086 6087 // Vectorize in current basic block only. 6088 auto *Op0 = dyn_cast<Instruction>(I->getOperand(0)); 6089 auto *Op1 = dyn_cast<Instruction>(I->getOperand(1)); 6090 if (!Op0 || !Op1 || Op0->getParent() != P || Op1->getParent() != P) 6091 return false; 6092 6093 // Try to vectorize V. 6094 if (tryToVectorizePair(Op0, Op1, R)) 6095 return true; 6096 6097 auto *A = dyn_cast<BinaryOperator>(Op0); 6098 auto *B = dyn_cast<BinaryOperator>(Op1); 6099 // Try to skip B. 6100 if (B && B->hasOneUse()) { 6101 auto *B0 = dyn_cast<BinaryOperator>(B->getOperand(0)); 6102 auto *B1 = dyn_cast<BinaryOperator>(B->getOperand(1)); 6103 if (B0 && B0->getParent() == P && tryToVectorizePair(A, B0, R)) 6104 return true; 6105 if (B1 && B1->getParent() == P && tryToVectorizePair(A, B1, R)) 6106 return true; 6107 } 6108 6109 // Try to skip A. 6110 if (A && A->hasOneUse()) { 6111 auto *A0 = dyn_cast<BinaryOperator>(A->getOperand(0)); 6112 auto *A1 = dyn_cast<BinaryOperator>(A->getOperand(1)); 6113 if (A0 && A0->getParent() == P && tryToVectorizePair(A0, B, R)) 6114 return true; 6115 if (A1 && A1->getParent() == P && tryToVectorizePair(A1, B, R)) 6116 return true; 6117 } 6118 return false; 6119 } 6120 6121 /// Generate a shuffle mask to be used in a reduction tree. 6122 /// 6123 /// \param VecLen The length of the vector to be reduced. 6124 /// \param NumEltsToRdx The number of elements that should be reduced in the 6125 /// vector. 6126 /// \param IsPairwise Whether the reduction is a pairwise or splitting 6127 /// reduction. A pairwise reduction will generate a mask of 6128 /// <0,2,...> or <1,3,..> while a splitting reduction will generate 6129 /// <2,3, undef,undef> for a vector of 4 and NumElts = 2. 6130 /// \param IsLeft True will generate a mask of even elements, odd otherwise. 6131 static SmallVector<int, 32> createRdxShuffleMask(unsigned VecLen, 6132 unsigned NumEltsToRdx, 6133 bool IsPairwise, bool IsLeft) { 6134 assert((IsPairwise || !IsLeft) && "Don't support a <0,1,undef,...> mask"); 6135 6136 SmallVector<int, 32> ShuffleMask(VecLen, -1); 6137 6138 if (IsPairwise) 6139 // Build a mask of 0, 2, ... (left) or 1, 3, ... (right). 6140 for (unsigned i = 0; i != NumEltsToRdx; ++i) 6141 ShuffleMask[i] = 2 * i + !IsLeft; 6142 else 6143 // Move the upper half of the vector to the lower half. 6144 for (unsigned i = 0; i != NumEltsToRdx; ++i) 6145 ShuffleMask[i] = NumEltsToRdx + i; 6146 6147 return ShuffleMask; 6148 } 6149 6150 namespace { 6151 6152 /// Model horizontal reductions. 6153 /// 6154 /// A horizontal reduction is a tree of reduction operations (currently add and 6155 /// fadd) that has operations that can be put into a vector as its leaf. 6156 /// For example, this tree: 6157 /// 6158 /// mul mul mul mul 6159 /// \ / \ / 6160 /// + + 6161 /// \ / 6162 /// + 6163 /// This tree has "mul" as its reduced values and "+" as its reduction 6164 /// operations. A reduction might be feeding into a store or a binary operation 6165 /// feeding a phi. 6166 /// ... 6167 /// \ / 6168 /// + 6169 /// | 6170 /// phi += 6171 /// 6172 /// Or: 6173 /// ... 6174 /// \ / 6175 /// + 6176 /// | 6177 /// *p = 6178 /// 6179 class HorizontalReduction { 6180 using ReductionOpsType = SmallVector<Value *, 16>; 6181 using ReductionOpsListType = SmallVector<ReductionOpsType, 2>; 6182 ReductionOpsListType ReductionOps; 6183 SmallVector<Value *, 32> ReducedVals; 6184 // Use map vector to make stable output. 6185 MapVector<Instruction *, Value *> ExtraArgs; 6186 6187 /// Kind of the reduction data. 6188 enum ReductionKind { 6189 RK_None, /// Not a reduction. 6190 RK_Arithmetic, /// Binary reduction data. 6191 RK_Min, /// Minimum reduction data. 6192 RK_UMin, /// Unsigned minimum reduction data. 6193 RK_Max, /// Maximum reduction data. 6194 RK_UMax, /// Unsigned maximum reduction data. 6195 }; 6196 6197 /// Contains info about operation, like its opcode, left and right operands. 6198 class OperationData { 6199 /// Opcode of the instruction. 6200 unsigned Opcode = 0; 6201 6202 /// Left operand of the reduction operation. 6203 Value *LHS = nullptr; 6204 6205 /// Right operand of the reduction operation. 6206 Value *RHS = nullptr; 6207 6208 /// Kind of the reduction operation. 6209 ReductionKind Kind = RK_None; 6210 6211 /// True if float point min/max reduction has no NaNs. 6212 bool NoNaN = false; 6213 6214 /// Checks if the reduction operation can be vectorized. 6215 bool isVectorizable() const { 6216 return LHS && RHS && 6217 // We currently only support add/mul/logical && min/max reductions. 6218 ((Kind == RK_Arithmetic && 6219 (Opcode == Instruction::Add || Opcode == Instruction::FAdd || 6220 Opcode == Instruction::Mul || Opcode == Instruction::FMul || 6221 Opcode == Instruction::And || Opcode == Instruction::Or || 6222 Opcode == Instruction::Xor)) || 6223 ((Opcode == Instruction::ICmp || Opcode == Instruction::FCmp) && 6224 (Kind == RK_Min || Kind == RK_Max)) || 6225 (Opcode == Instruction::ICmp && 6226 (Kind == RK_UMin || Kind == RK_UMax))); 6227 } 6228 6229 /// Creates reduction operation with the current opcode. 6230 Value *createOp(IRBuilder<> &Builder, const Twine &Name) const { 6231 assert(isVectorizable() && 6232 "Expected add|fadd or min/max reduction operation."); 6233 Value *Cmp = nullptr; 6234 switch (Kind) { 6235 case RK_Arithmetic: 6236 return Builder.CreateBinOp((Instruction::BinaryOps)Opcode, LHS, RHS, 6237 Name); 6238 case RK_Min: 6239 Cmp = Opcode == Instruction::ICmp ? Builder.CreateICmpSLT(LHS, RHS) 6240 : Builder.CreateFCmpOLT(LHS, RHS); 6241 return Builder.CreateSelect(Cmp, LHS, RHS, Name); 6242 case RK_Max: 6243 Cmp = Opcode == Instruction::ICmp ? Builder.CreateICmpSGT(LHS, RHS) 6244 : Builder.CreateFCmpOGT(LHS, RHS); 6245 return Builder.CreateSelect(Cmp, LHS, RHS, Name); 6246 case RK_UMin: 6247 assert(Opcode == Instruction::ICmp && "Expected integer types."); 6248 Cmp = Builder.CreateICmpULT(LHS, RHS); 6249 return Builder.CreateSelect(Cmp, LHS, RHS, Name); 6250 case RK_UMax: 6251 assert(Opcode == Instruction::ICmp && "Expected integer types."); 6252 Cmp = Builder.CreateICmpUGT(LHS, RHS); 6253 return Builder.CreateSelect(Cmp, LHS, RHS, Name); 6254 case RK_None: 6255 break; 6256 } 6257 llvm_unreachable("Unknown reduction operation."); 6258 } 6259 6260 public: 6261 explicit OperationData() = default; 6262 6263 /// Construction for reduced values. They are identified by opcode only and 6264 /// don't have associated LHS/RHS values. 6265 explicit OperationData(Value *V) { 6266 if (auto *I = dyn_cast<Instruction>(V)) 6267 Opcode = I->getOpcode(); 6268 } 6269 6270 /// Constructor for reduction operations with opcode and its left and 6271 /// right operands. 6272 OperationData(unsigned Opcode, Value *LHS, Value *RHS, ReductionKind Kind, 6273 bool NoNaN = false) 6274 : Opcode(Opcode), LHS(LHS), RHS(RHS), Kind(Kind), NoNaN(NoNaN) { 6275 assert(Kind != RK_None && "One of the reduction operations is expected."); 6276 } 6277 6278 explicit operator bool() const { return Opcode; } 6279 6280 /// Return true if this operation is any kind of minimum or maximum. 6281 bool isMinMax() const { 6282 switch (Kind) { 6283 case RK_Arithmetic: 6284 return false; 6285 case RK_Min: 6286 case RK_Max: 6287 case RK_UMin: 6288 case RK_UMax: 6289 return true; 6290 case RK_None: 6291 break; 6292 } 6293 llvm_unreachable("Reduction kind is not set"); 6294 } 6295 6296 /// Get the index of the first operand. 6297 unsigned getFirstOperandIndex() const { 6298 assert(!!*this && "The opcode is not set."); 6299 // We allow calling this before 'Kind' is set, so handle that specially. 6300 if (Kind == RK_None) 6301 return 0; 6302 return isMinMax() ? 1 : 0; 6303 } 6304 6305 /// Total number of operands in the reduction operation. 6306 unsigned getNumberOfOperands() const { 6307 assert(Kind != RK_None && !!*this && LHS && RHS && 6308 "Expected reduction operation."); 6309 return isMinMax() ? 3 : 2; 6310 } 6311 6312 /// Checks if the operation has the same parent as \p P. 6313 bool hasSameParent(Instruction *I, Value *P, bool IsRedOp) const { 6314 assert(Kind != RK_None && !!*this && LHS && RHS && 6315 "Expected reduction operation."); 6316 if (!IsRedOp) 6317 return I->getParent() == P; 6318 if (isMinMax()) { 6319 // SelectInst must be used twice while the condition op must have single 6320 // use only. 6321 auto *Cmp = cast<Instruction>(cast<SelectInst>(I)->getCondition()); 6322 return I->getParent() == P && Cmp && Cmp->getParent() == P; 6323 } 6324 // Arithmetic reduction operation must be used once only. 6325 return I->getParent() == P; 6326 } 6327 6328 /// Expected number of uses for reduction operations/reduced values. 6329 bool hasRequiredNumberOfUses(Instruction *I, bool IsReductionOp) const { 6330 assert(Kind != RK_None && !!*this && LHS && RHS && 6331 "Expected reduction operation."); 6332 if (isMinMax()) 6333 return I->hasNUses(2) && 6334 (!IsReductionOp || 6335 cast<SelectInst>(I)->getCondition()->hasOneUse()); 6336 return I->hasOneUse(); 6337 } 6338 6339 /// Initializes the list of reduction operations. 6340 void initReductionOps(ReductionOpsListType &ReductionOps) { 6341 assert(Kind != RK_None && !!*this && LHS && RHS && 6342 "Expected reduction operation."); 6343 if (isMinMax()) 6344 ReductionOps.assign(2, ReductionOpsType()); 6345 else 6346 ReductionOps.assign(1, ReductionOpsType()); 6347 } 6348 6349 /// Add all reduction operations for the reduction instruction \p I. 6350 void addReductionOps(Instruction *I, ReductionOpsListType &ReductionOps) { 6351 assert(Kind != RK_None && !!*this && LHS && RHS && 6352 "Expected reduction operation."); 6353 if (isMinMax()) { 6354 ReductionOps[0].emplace_back(cast<SelectInst>(I)->getCondition()); 6355 ReductionOps[1].emplace_back(I); 6356 } else { 6357 ReductionOps[0].emplace_back(I); 6358 } 6359 } 6360 6361 /// Checks if instruction is associative and can be vectorized. 6362 bool isAssociative(Instruction *I) const { 6363 assert(Kind != RK_None && *this && LHS && RHS && 6364 "Expected reduction operation."); 6365 switch (Kind) { 6366 case RK_Arithmetic: 6367 return I->isAssociative(); 6368 case RK_Min: 6369 case RK_Max: 6370 return Opcode == Instruction::ICmp || 6371 cast<Instruction>(I->getOperand(0))->isFast(); 6372 case RK_UMin: 6373 case RK_UMax: 6374 assert(Opcode == Instruction::ICmp && 6375 "Only integer compare operation is expected."); 6376 return true; 6377 case RK_None: 6378 break; 6379 } 6380 llvm_unreachable("Reduction kind is not set"); 6381 } 6382 6383 /// Checks if the reduction operation can be vectorized. 6384 bool isVectorizable(Instruction *I) const { 6385 return isVectorizable() && isAssociative(I); 6386 } 6387 6388 /// Checks if two operation data are both a reduction op or both a reduced 6389 /// value. 6390 bool operator==(const OperationData &OD) const { 6391 assert(((Kind != OD.Kind) || ((!LHS == !OD.LHS) && (!RHS == !OD.RHS))) && 6392 "One of the comparing operations is incorrect."); 6393 return this == &OD || (Kind == OD.Kind && Opcode == OD.Opcode); 6394 } 6395 bool operator!=(const OperationData &OD) const { return !(*this == OD); } 6396 void clear() { 6397 Opcode = 0; 6398 LHS = nullptr; 6399 RHS = nullptr; 6400 Kind = RK_None; 6401 NoNaN = false; 6402 } 6403 6404 /// Get the opcode of the reduction operation. 6405 unsigned getOpcode() const { 6406 assert(isVectorizable() && "Expected vectorizable operation."); 6407 return Opcode; 6408 } 6409 6410 /// Get kind of reduction data. 6411 ReductionKind getKind() const { return Kind; } 6412 Value *getLHS() const { return LHS; } 6413 Value *getRHS() const { return RHS; } 6414 Type *getConditionType() const { 6415 return isMinMax() ? CmpInst::makeCmpResultType(LHS->getType()) : nullptr; 6416 } 6417 6418 /// Creates reduction operation with the current opcode with the IR flags 6419 /// from \p ReductionOps. 6420 Value *createOp(IRBuilder<> &Builder, const Twine &Name, 6421 const ReductionOpsListType &ReductionOps) const { 6422 assert(isVectorizable() && 6423 "Expected add|fadd or min/max reduction operation."); 6424 auto *Op = createOp(Builder, Name); 6425 switch (Kind) { 6426 case RK_Arithmetic: 6427 propagateIRFlags(Op, ReductionOps[0]); 6428 return Op; 6429 case RK_Min: 6430 case RK_Max: 6431 case RK_UMin: 6432 case RK_UMax: 6433 if (auto *SI = dyn_cast<SelectInst>(Op)) 6434 propagateIRFlags(SI->getCondition(), ReductionOps[0]); 6435 propagateIRFlags(Op, ReductionOps[1]); 6436 return Op; 6437 case RK_None: 6438 break; 6439 } 6440 llvm_unreachable("Unknown reduction operation."); 6441 } 6442 /// Creates reduction operation with the current opcode with the IR flags 6443 /// from \p I. 6444 Value *createOp(IRBuilder<> &Builder, const Twine &Name, 6445 Instruction *I) const { 6446 assert(isVectorizable() && 6447 "Expected add|fadd or min/max reduction operation."); 6448 auto *Op = createOp(Builder, Name); 6449 switch (Kind) { 6450 case RK_Arithmetic: 6451 propagateIRFlags(Op, I); 6452 return Op; 6453 case RK_Min: 6454 case RK_Max: 6455 case RK_UMin: 6456 case RK_UMax: 6457 if (auto *SI = dyn_cast<SelectInst>(Op)) { 6458 propagateIRFlags(SI->getCondition(), 6459 cast<SelectInst>(I)->getCondition()); 6460 } 6461 propagateIRFlags(Op, I); 6462 return Op; 6463 case RK_None: 6464 break; 6465 } 6466 llvm_unreachable("Unknown reduction operation."); 6467 } 6468 6469 TargetTransformInfo::ReductionFlags getFlags() const { 6470 TargetTransformInfo::ReductionFlags Flags; 6471 Flags.NoNaN = NoNaN; 6472 switch (Kind) { 6473 case RK_Arithmetic: 6474 break; 6475 case RK_Min: 6476 Flags.IsSigned = Opcode == Instruction::ICmp; 6477 Flags.IsMaxOp = false; 6478 break; 6479 case RK_Max: 6480 Flags.IsSigned = Opcode == Instruction::ICmp; 6481 Flags.IsMaxOp = true; 6482 break; 6483 case RK_UMin: 6484 Flags.IsSigned = false; 6485 Flags.IsMaxOp = false; 6486 break; 6487 case RK_UMax: 6488 Flags.IsSigned = false; 6489 Flags.IsMaxOp = true; 6490 break; 6491 case RK_None: 6492 llvm_unreachable("Reduction kind is not set"); 6493 } 6494 return Flags; 6495 } 6496 }; 6497 6498 WeakTrackingVH ReductionRoot; 6499 6500 /// The operation data of the reduction operation. 6501 OperationData ReductionData; 6502 6503 /// The operation data of the values we perform a reduction on. 6504 OperationData ReducedValueData; 6505 6506 /// Should we model this reduction as a pairwise reduction tree or a tree that 6507 /// splits the vector in halves and adds those halves. 6508 bool IsPairwiseReduction = false; 6509 6510 /// Checks if the ParentStackElem.first should be marked as a reduction 6511 /// operation with an extra argument or as extra argument itself. 6512 void markExtraArg(std::pair<Instruction *, unsigned> &ParentStackElem, 6513 Value *ExtraArg) { 6514 if (ExtraArgs.count(ParentStackElem.first)) { 6515 ExtraArgs[ParentStackElem.first] = nullptr; 6516 // We ran into something like: 6517 // ParentStackElem.first = ExtraArgs[ParentStackElem.first] + ExtraArg. 6518 // The whole ParentStackElem.first should be considered as an extra value 6519 // in this case. 6520 // Do not perform analysis of remaining operands of ParentStackElem.first 6521 // instruction, this whole instruction is an extra argument. 6522 ParentStackElem.second = ParentStackElem.first->getNumOperands(); 6523 } else { 6524 // We ran into something like: 6525 // ParentStackElem.first += ... + ExtraArg + ... 6526 ExtraArgs[ParentStackElem.first] = ExtraArg; 6527 } 6528 } 6529 6530 static OperationData getOperationData(Value *V) { 6531 if (!V) 6532 return OperationData(); 6533 6534 Value *LHS; 6535 Value *RHS; 6536 if (m_BinOp(m_Value(LHS), m_Value(RHS)).match(V)) { 6537 return OperationData(cast<BinaryOperator>(V)->getOpcode(), LHS, RHS, 6538 RK_Arithmetic); 6539 } 6540 if (auto *Select = dyn_cast<SelectInst>(V)) { 6541 // Look for a min/max pattern. 6542 if (m_UMin(m_Value(LHS), m_Value(RHS)).match(Select)) { 6543 return OperationData(Instruction::ICmp, LHS, RHS, RK_UMin); 6544 } else if (m_SMin(m_Value(LHS), m_Value(RHS)).match(Select)) { 6545 return OperationData(Instruction::ICmp, LHS, RHS, RK_Min); 6546 } else if (m_OrdFMin(m_Value(LHS), m_Value(RHS)).match(Select) || 6547 m_UnordFMin(m_Value(LHS), m_Value(RHS)).match(Select)) { 6548 return OperationData( 6549 Instruction::FCmp, LHS, RHS, RK_Min, 6550 cast<Instruction>(Select->getCondition())->hasNoNaNs()); 6551 } else if (m_UMax(m_Value(LHS), m_Value(RHS)).match(Select)) { 6552 return OperationData(Instruction::ICmp, LHS, RHS, RK_UMax); 6553 } else if (m_SMax(m_Value(LHS), m_Value(RHS)).match(Select)) { 6554 return OperationData(Instruction::ICmp, LHS, RHS, RK_Max); 6555 } else if (m_OrdFMax(m_Value(LHS), m_Value(RHS)).match(Select) || 6556 m_UnordFMax(m_Value(LHS), m_Value(RHS)).match(Select)) { 6557 return OperationData( 6558 Instruction::FCmp, LHS, RHS, RK_Max, 6559 cast<Instruction>(Select->getCondition())->hasNoNaNs()); 6560 } else { 6561 // Try harder: look for min/max pattern based on instructions producing 6562 // same values such as: select ((cmp Inst1, Inst2), Inst1, Inst2). 6563 // During the intermediate stages of SLP, it's very common to have 6564 // pattern like this (since optimizeGatherSequence is run only once 6565 // at the end): 6566 // %1 = extractelement <2 x i32> %a, i32 0 6567 // %2 = extractelement <2 x i32> %a, i32 1 6568 // %cond = icmp sgt i32 %1, %2 6569 // %3 = extractelement <2 x i32> %a, i32 0 6570 // %4 = extractelement <2 x i32> %a, i32 1 6571 // %select = select i1 %cond, i32 %3, i32 %4 6572 CmpInst::Predicate Pred; 6573 Instruction *L1; 6574 Instruction *L2; 6575 6576 LHS = Select->getTrueValue(); 6577 RHS = Select->getFalseValue(); 6578 Value *Cond = Select->getCondition(); 6579 6580 // TODO: Support inverse predicates. 6581 if (match(Cond, m_Cmp(Pred, m_Specific(LHS), m_Instruction(L2)))) { 6582 if (!isa<ExtractElementInst>(RHS) || 6583 !L2->isIdenticalTo(cast<Instruction>(RHS))) 6584 return OperationData(V); 6585 } else if (match(Cond, m_Cmp(Pred, m_Instruction(L1), m_Specific(RHS)))) { 6586 if (!isa<ExtractElementInst>(LHS) || 6587 !L1->isIdenticalTo(cast<Instruction>(LHS))) 6588 return OperationData(V); 6589 } else { 6590 if (!isa<ExtractElementInst>(LHS) || !isa<ExtractElementInst>(RHS)) 6591 return OperationData(V); 6592 if (!match(Cond, m_Cmp(Pred, m_Instruction(L1), m_Instruction(L2))) || 6593 !L1->isIdenticalTo(cast<Instruction>(LHS)) || 6594 !L2->isIdenticalTo(cast<Instruction>(RHS))) 6595 return OperationData(V); 6596 } 6597 switch (Pred) { 6598 default: 6599 return OperationData(V); 6600 6601 case CmpInst::ICMP_ULT: 6602 case CmpInst::ICMP_ULE: 6603 return OperationData(Instruction::ICmp, LHS, RHS, RK_UMin); 6604 6605 case CmpInst::ICMP_SLT: 6606 case CmpInst::ICMP_SLE: 6607 return OperationData(Instruction::ICmp, LHS, RHS, RK_Min); 6608 6609 case CmpInst::FCMP_OLT: 6610 case CmpInst::FCMP_OLE: 6611 case CmpInst::FCMP_ULT: 6612 case CmpInst::FCMP_ULE: 6613 return OperationData(Instruction::FCmp, LHS, RHS, RK_Min, 6614 cast<Instruction>(Cond)->hasNoNaNs()); 6615 6616 case CmpInst::ICMP_UGT: 6617 case CmpInst::ICMP_UGE: 6618 return OperationData(Instruction::ICmp, LHS, RHS, RK_UMax); 6619 6620 case CmpInst::ICMP_SGT: 6621 case CmpInst::ICMP_SGE: 6622 return OperationData(Instruction::ICmp, LHS, RHS, RK_Max); 6623 6624 case CmpInst::FCMP_OGT: 6625 case CmpInst::FCMP_OGE: 6626 case CmpInst::FCMP_UGT: 6627 case CmpInst::FCMP_UGE: 6628 return OperationData(Instruction::FCmp, LHS, RHS, RK_Max, 6629 cast<Instruction>(Cond)->hasNoNaNs()); 6630 } 6631 } 6632 } 6633 return OperationData(V); 6634 } 6635 6636 public: 6637 HorizontalReduction() = default; 6638 6639 /// Try to find a reduction tree. 6640 bool matchAssociativeReduction(PHINode *Phi, Instruction *B) { 6641 assert((!Phi || is_contained(Phi->operands(), B)) && 6642 "Thi phi needs to use the binary operator"); 6643 6644 ReductionData = getOperationData(B); 6645 6646 // We could have a initial reductions that is not an add. 6647 // r *= v1 + v2 + v3 + v4 6648 // In such a case start looking for a tree rooted in the first '+'. 6649 if (Phi) { 6650 if (ReductionData.getLHS() == Phi) { 6651 Phi = nullptr; 6652 B = dyn_cast<Instruction>(ReductionData.getRHS()); 6653 ReductionData = getOperationData(B); 6654 } else if (ReductionData.getRHS() == Phi) { 6655 Phi = nullptr; 6656 B = dyn_cast<Instruction>(ReductionData.getLHS()); 6657 ReductionData = getOperationData(B); 6658 } 6659 } 6660 6661 if (!ReductionData.isVectorizable(B)) 6662 return false; 6663 6664 Type *Ty = B->getType(); 6665 if (!isValidElementType(Ty)) 6666 return false; 6667 if (!Ty->isIntOrIntVectorTy() && !Ty->isFPOrFPVectorTy()) 6668 return false; 6669 6670 ReducedValueData.clear(); 6671 ReductionRoot = B; 6672 6673 // Post order traverse the reduction tree starting at B. We only handle true 6674 // trees containing only binary operators. 6675 SmallVector<std::pair<Instruction *, unsigned>, 32> Stack; 6676 Stack.push_back(std::make_pair(B, ReductionData.getFirstOperandIndex())); 6677 ReductionData.initReductionOps(ReductionOps); 6678 while (!Stack.empty()) { 6679 Instruction *TreeN = Stack.back().first; 6680 unsigned EdgeToVist = Stack.back().second++; 6681 OperationData OpData = getOperationData(TreeN); 6682 bool IsReducedValue = OpData != ReductionData; 6683 6684 // Postorder vist. 6685 if (IsReducedValue || EdgeToVist == OpData.getNumberOfOperands()) { 6686 if (IsReducedValue) 6687 ReducedVals.push_back(TreeN); 6688 else { 6689 auto I = ExtraArgs.find(TreeN); 6690 if (I != ExtraArgs.end() && !I->second) { 6691 // Check if TreeN is an extra argument of its parent operation. 6692 if (Stack.size() <= 1) { 6693 // TreeN can't be an extra argument as it is a root reduction 6694 // operation. 6695 return false; 6696 } 6697 // Yes, TreeN is an extra argument, do not add it to a list of 6698 // reduction operations. 6699 // Stack[Stack.size() - 2] always points to the parent operation. 6700 markExtraArg(Stack[Stack.size() - 2], TreeN); 6701 ExtraArgs.erase(TreeN); 6702 } else 6703 ReductionData.addReductionOps(TreeN, ReductionOps); 6704 } 6705 // Retract. 6706 Stack.pop_back(); 6707 continue; 6708 } 6709 6710 // Visit left or right. 6711 Value *NextV = TreeN->getOperand(EdgeToVist); 6712 if (NextV != Phi) { 6713 auto *I = dyn_cast<Instruction>(NextV); 6714 OpData = getOperationData(I); 6715 // Continue analysis if the next operand is a reduction operation or 6716 // (possibly) a reduced value. If the reduced value opcode is not set, 6717 // the first met operation != reduction operation is considered as the 6718 // reduced value class. 6719 if (I && (!ReducedValueData || OpData == ReducedValueData || 6720 OpData == ReductionData)) { 6721 const bool IsReductionOperation = OpData == ReductionData; 6722 // Only handle trees in the current basic block. 6723 if (!ReductionData.hasSameParent(I, B->getParent(), 6724 IsReductionOperation)) { 6725 // I is an extra argument for TreeN (its parent operation). 6726 markExtraArg(Stack.back(), I); 6727 continue; 6728 } 6729 6730 // Each tree node needs to have minimal number of users except for the 6731 // ultimate reduction. 6732 if (!ReductionData.hasRequiredNumberOfUses(I, 6733 OpData == ReductionData) && 6734 I != B) { 6735 // I is an extra argument for TreeN (its parent operation). 6736 markExtraArg(Stack.back(), I); 6737 continue; 6738 } 6739 6740 if (IsReductionOperation) { 6741 // We need to be able to reassociate the reduction operations. 6742 if (!OpData.isAssociative(I)) { 6743 // I is an extra argument for TreeN (its parent operation). 6744 markExtraArg(Stack.back(), I); 6745 continue; 6746 } 6747 } else if (ReducedValueData && 6748 ReducedValueData != OpData) { 6749 // Make sure that the opcodes of the operations that we are going to 6750 // reduce match. 6751 // I is an extra argument for TreeN (its parent operation). 6752 markExtraArg(Stack.back(), I); 6753 continue; 6754 } else if (!ReducedValueData) 6755 ReducedValueData = OpData; 6756 6757 Stack.push_back(std::make_pair(I, OpData.getFirstOperandIndex())); 6758 continue; 6759 } 6760 } 6761 // NextV is an extra argument for TreeN (its parent operation). 6762 markExtraArg(Stack.back(), NextV); 6763 } 6764 return true; 6765 } 6766 6767 /// Attempt to vectorize the tree found by 6768 /// matchAssociativeReduction. 6769 bool tryToReduce(BoUpSLP &V, TargetTransformInfo *TTI) { 6770 if (ReducedVals.empty()) 6771 return false; 6772 6773 // If there is a sufficient number of reduction values, reduce 6774 // to a nearby power-of-2. Can safely generate oversized 6775 // vectors and rely on the backend to split them to legal sizes. 6776 unsigned NumReducedVals = ReducedVals.size(); 6777 if (NumReducedVals < 4) 6778 return false; 6779 6780 unsigned ReduxWidth = PowerOf2Floor(NumReducedVals); 6781 6782 Value *VectorizedTree = nullptr; 6783 6784 // FIXME: Fast-math-flags should be set based on the instructions in the 6785 // reduction (not all of 'fast' are required). 6786 IRBuilder<> Builder(cast<Instruction>(ReductionRoot)); 6787 FastMathFlags Unsafe; 6788 Unsafe.setFast(); 6789 Builder.setFastMathFlags(Unsafe); 6790 unsigned i = 0; 6791 6792 BoUpSLP::ExtraValueToDebugLocsMap ExternallyUsedValues; 6793 // The same extra argument may be used several time, so log each attempt 6794 // to use it. 6795 for (auto &Pair : ExtraArgs) { 6796 assert(Pair.first && "DebugLoc must be set."); 6797 ExternallyUsedValues[Pair.second].push_back(Pair.first); 6798 } 6799 6800 // The compare instruction of a min/max is the insertion point for new 6801 // instructions and may be replaced with a new compare instruction. 6802 auto getCmpForMinMaxReduction = [](Instruction *RdxRootInst) { 6803 assert(isa<SelectInst>(RdxRootInst) && 6804 "Expected min/max reduction to have select root instruction"); 6805 Value *ScalarCond = cast<SelectInst>(RdxRootInst)->getCondition(); 6806 assert(isa<Instruction>(ScalarCond) && 6807 "Expected min/max reduction to have compare condition"); 6808 return cast<Instruction>(ScalarCond); 6809 }; 6810 6811 // The reduction root is used as the insertion point for new instructions, 6812 // so set it as externally used to prevent it from being deleted. 6813 ExternallyUsedValues[ReductionRoot]; 6814 SmallVector<Value *, 16> IgnoreList; 6815 for (auto &V : ReductionOps) 6816 IgnoreList.append(V.begin(), V.end()); 6817 while (i < NumReducedVals - ReduxWidth + 1 && ReduxWidth > 2) { 6818 auto VL = makeArrayRef(&ReducedVals[i], ReduxWidth); 6819 V.buildTree(VL, ExternallyUsedValues, IgnoreList); 6820 Optional<ArrayRef<unsigned>> Order = V.bestOrder(); 6821 // TODO: Handle orders of size less than number of elements in the vector. 6822 if (Order && Order->size() == VL.size()) { 6823 // TODO: reorder tree nodes without tree rebuilding. 6824 SmallVector<Value *, 4> ReorderedOps(VL.size()); 6825 llvm::transform(*Order, ReorderedOps.begin(), 6826 [VL](const unsigned Idx) { return VL[Idx]; }); 6827 V.buildTree(ReorderedOps, ExternallyUsedValues, IgnoreList); 6828 } 6829 if (V.isTreeTinyAndNotFullyVectorizable()) 6830 break; 6831 if (V.isLoadCombineReductionCandidate(ReductionData.getOpcode())) 6832 break; 6833 6834 V.computeMinimumValueSizes(); 6835 6836 // Estimate cost. 6837 int TreeCost = V.getTreeCost(); 6838 int ReductionCost = getReductionCost(TTI, ReducedVals[i], ReduxWidth); 6839 int Cost = TreeCost + ReductionCost; 6840 if (Cost >= -SLPCostThreshold) { 6841 V.getORE()->emit([&]() { 6842 return OptimizationRemarkMissed( 6843 SV_NAME, "HorSLPNotBeneficial", cast<Instruction>(VL[0])) 6844 << "Vectorizing horizontal reduction is possible" 6845 << "but not beneficial with cost " 6846 << ore::NV("Cost", Cost) << " and threshold " 6847 << ore::NV("Threshold", -SLPCostThreshold); 6848 }); 6849 break; 6850 } 6851 6852 LLVM_DEBUG(dbgs() << "SLP: Vectorizing horizontal reduction at cost:" 6853 << Cost << ". (HorRdx)\n"); 6854 V.getORE()->emit([&]() { 6855 return OptimizationRemark( 6856 SV_NAME, "VectorizedHorizontalReduction", cast<Instruction>(VL[0])) 6857 << "Vectorized horizontal reduction with cost " 6858 << ore::NV("Cost", Cost) << " and with tree size " 6859 << ore::NV("TreeSize", V.getTreeSize()); 6860 }); 6861 6862 // Vectorize a tree. 6863 DebugLoc Loc = cast<Instruction>(ReducedVals[i])->getDebugLoc(); 6864 Value *VectorizedRoot = V.vectorizeTree(ExternallyUsedValues); 6865 6866 // Emit a reduction. For min/max, the root is a select, but the insertion 6867 // point is the compare condition of that select. 6868 Instruction *RdxRootInst = cast<Instruction>(ReductionRoot); 6869 if (ReductionData.isMinMax()) 6870 Builder.SetInsertPoint(getCmpForMinMaxReduction(RdxRootInst)); 6871 else 6872 Builder.SetInsertPoint(RdxRootInst); 6873 6874 Value *ReducedSubTree = 6875 emitReduction(VectorizedRoot, Builder, ReduxWidth, TTI); 6876 if (VectorizedTree) { 6877 Builder.SetCurrentDebugLocation(Loc); 6878 OperationData VectReductionData(ReductionData.getOpcode(), 6879 VectorizedTree, ReducedSubTree, 6880 ReductionData.getKind()); 6881 VectorizedTree = 6882 VectReductionData.createOp(Builder, "op.rdx", ReductionOps); 6883 } else 6884 VectorizedTree = ReducedSubTree; 6885 i += ReduxWidth; 6886 ReduxWidth = PowerOf2Floor(NumReducedVals - i); 6887 } 6888 6889 if (VectorizedTree) { 6890 // Finish the reduction. 6891 for (; i < NumReducedVals; ++i) { 6892 auto *I = cast<Instruction>(ReducedVals[i]); 6893 Builder.SetCurrentDebugLocation(I->getDebugLoc()); 6894 OperationData VectReductionData(ReductionData.getOpcode(), 6895 VectorizedTree, I, 6896 ReductionData.getKind()); 6897 VectorizedTree = VectReductionData.createOp(Builder, "", ReductionOps); 6898 } 6899 for (auto &Pair : ExternallyUsedValues) { 6900 // Add each externally used value to the final reduction. 6901 for (auto *I : Pair.second) { 6902 Builder.SetCurrentDebugLocation(I->getDebugLoc()); 6903 OperationData VectReductionData(ReductionData.getOpcode(), 6904 VectorizedTree, Pair.first, 6905 ReductionData.getKind()); 6906 VectorizedTree = VectReductionData.createOp(Builder, "op.extra", I); 6907 } 6908 } 6909 6910 // Update users. For a min/max reduction that ends with a compare and 6911 // select, we also have to RAUW for the compare instruction feeding the 6912 // reduction root. That's because the original compare may have extra uses 6913 // besides the final select of the reduction. 6914 if (ReductionData.isMinMax()) { 6915 if (auto *VecSelect = dyn_cast<SelectInst>(VectorizedTree)) { 6916 Instruction *ScalarCmp = 6917 getCmpForMinMaxReduction(cast<Instruction>(ReductionRoot)); 6918 ScalarCmp->replaceAllUsesWith(VecSelect->getCondition()); 6919 } 6920 } 6921 ReductionRoot->replaceAllUsesWith(VectorizedTree); 6922 6923 // Mark all scalar reduction ops for deletion, they are replaced by the 6924 // vector reductions. 6925 V.eraseInstructions(IgnoreList); 6926 } 6927 return VectorizedTree != nullptr; 6928 } 6929 6930 unsigned numReductionValues() const { 6931 return ReducedVals.size(); 6932 } 6933 6934 private: 6935 /// Calculate the cost of a reduction. 6936 int getReductionCost(TargetTransformInfo *TTI, Value *FirstReducedVal, 6937 unsigned ReduxWidth) { 6938 Type *ScalarTy = FirstReducedVal->getType(); 6939 VectorType *VecTy = VectorType::get(ScalarTy, ReduxWidth); 6940 6941 int PairwiseRdxCost; 6942 int SplittingRdxCost; 6943 switch (ReductionData.getKind()) { 6944 case RK_Arithmetic: 6945 PairwiseRdxCost = 6946 TTI->getArithmeticReductionCost(ReductionData.getOpcode(), VecTy, 6947 /*IsPairwiseForm=*/true); 6948 SplittingRdxCost = 6949 TTI->getArithmeticReductionCost(ReductionData.getOpcode(), VecTy, 6950 /*IsPairwiseForm=*/false); 6951 break; 6952 case RK_Min: 6953 case RK_Max: 6954 case RK_UMin: 6955 case RK_UMax: { 6956 auto *VecCondTy = cast<VectorType>(CmpInst::makeCmpResultType(VecTy)); 6957 bool IsUnsigned = ReductionData.getKind() == RK_UMin || 6958 ReductionData.getKind() == RK_UMax; 6959 PairwiseRdxCost = 6960 TTI->getMinMaxReductionCost(VecTy, VecCondTy, 6961 /*IsPairwiseForm=*/true, IsUnsigned); 6962 SplittingRdxCost = 6963 TTI->getMinMaxReductionCost(VecTy, VecCondTy, 6964 /*IsPairwiseForm=*/false, IsUnsigned); 6965 break; 6966 } 6967 case RK_None: 6968 llvm_unreachable("Expected arithmetic or min/max reduction operation"); 6969 } 6970 6971 IsPairwiseReduction = PairwiseRdxCost < SplittingRdxCost; 6972 int VecReduxCost = IsPairwiseReduction ? PairwiseRdxCost : SplittingRdxCost; 6973 6974 int ScalarReduxCost = 0; 6975 switch (ReductionData.getKind()) { 6976 case RK_Arithmetic: 6977 ScalarReduxCost = 6978 TTI->getArithmeticInstrCost(ReductionData.getOpcode(), ScalarTy); 6979 break; 6980 case RK_Min: 6981 case RK_Max: 6982 case RK_UMin: 6983 case RK_UMax: 6984 ScalarReduxCost = 6985 TTI->getCmpSelInstrCost(ReductionData.getOpcode(), ScalarTy) + 6986 TTI->getCmpSelInstrCost(Instruction::Select, ScalarTy, 6987 CmpInst::makeCmpResultType(ScalarTy)); 6988 break; 6989 case RK_None: 6990 llvm_unreachable("Expected arithmetic or min/max reduction operation"); 6991 } 6992 ScalarReduxCost *= (ReduxWidth - 1); 6993 6994 LLVM_DEBUG(dbgs() << "SLP: Adding cost " << VecReduxCost - ScalarReduxCost 6995 << " for reduction that starts with " << *FirstReducedVal 6996 << " (It is a " 6997 << (IsPairwiseReduction ? "pairwise" : "splitting") 6998 << " reduction)\n"); 6999 7000 return VecReduxCost - ScalarReduxCost; 7001 } 7002 7003 /// Emit a horizontal reduction of the vectorized value. 7004 Value *emitReduction(Value *VectorizedValue, IRBuilder<> &Builder, 7005 unsigned ReduxWidth, const TargetTransformInfo *TTI) { 7006 assert(VectorizedValue && "Need to have a vectorized tree node"); 7007 assert(isPowerOf2_32(ReduxWidth) && 7008 "We only handle power-of-two reductions for now"); 7009 7010 if (!IsPairwiseReduction) { 7011 // FIXME: The builder should use an FMF guard. It should not be hard-coded 7012 // to 'fast'. 7013 assert(Builder.getFastMathFlags().isFast() && "Expected 'fast' FMF"); 7014 return createSimpleTargetReduction( 7015 Builder, TTI, ReductionData.getOpcode(), VectorizedValue, 7016 ReductionData.getFlags(), ReductionOps.back()); 7017 } 7018 7019 Value *TmpVec = VectorizedValue; 7020 for (unsigned i = ReduxWidth / 2; i != 0; i >>= 1) { 7021 auto LeftMask = createRdxShuffleMask(ReduxWidth, i, true, true); 7022 auto RightMask = createRdxShuffleMask(ReduxWidth, i, true, false); 7023 7024 Value *LeftShuf = Builder.CreateShuffleVector( 7025 TmpVec, UndefValue::get(TmpVec->getType()), LeftMask, "rdx.shuf.l"); 7026 Value *RightShuf = Builder.CreateShuffleVector( 7027 TmpVec, UndefValue::get(TmpVec->getType()), (RightMask), 7028 "rdx.shuf.r"); 7029 OperationData VectReductionData(ReductionData.getOpcode(), LeftShuf, 7030 RightShuf, ReductionData.getKind()); 7031 TmpVec = VectReductionData.createOp(Builder, "op.rdx", ReductionOps); 7032 } 7033 7034 // The result is in the first element of the vector. 7035 return Builder.CreateExtractElement(TmpVec, Builder.getInt32(0)); 7036 } 7037 }; 7038 7039 } // end anonymous namespace 7040 7041 /// Recognize construction of vectors like 7042 /// %ra = insertelement <4 x float> undef, float %s0, i32 0 7043 /// %rb = insertelement <4 x float> %ra, float %s1, i32 1 7044 /// %rc = insertelement <4 x float> %rb, float %s2, i32 2 7045 /// %rd = insertelement <4 x float> %rc, float %s3, i32 3 7046 /// starting from the last insertelement or insertvalue instruction. 7047 /// 7048 /// Also recognize aggregates like {<2 x float>, <2 x float>}, 7049 /// {{float, float}, {float, float}}, [2 x {float, float}] and so on. 7050 /// See llvm/test/Transforms/SLPVectorizer/X86/pr42022.ll for examples. 7051 /// 7052 /// Assume LastInsertInst is of InsertElementInst or InsertValueInst type. 7053 /// 7054 /// \return true if it matches. 7055 static bool findBuildAggregate(Value *LastInsertInst, TargetTransformInfo *TTI, 7056 SmallVectorImpl<Value *> &BuildVectorOpds, 7057 int &UserCost) { 7058 assert((isa<InsertElementInst>(LastInsertInst) || 7059 isa<InsertValueInst>(LastInsertInst)) && 7060 "Expected insertelement or insertvalue instruction!"); 7061 UserCost = 0; 7062 do { 7063 // TODO: Use TTI's getScalarizationOverhead for sequence of inserts rather 7064 // than sum of single inserts as the latter may overestimate cost. 7065 // This work should imply improving cost estimation for extracts that 7066 // added in for external (for vectorization tree) users. 7067 // For example, in following case all extracts added in order to feed 7068 // into external users (inserts), which in turn form sequence to build 7069 // an aggregate that we do match here: 7070 // %4 = extractelement <4 x i64> %3, i32 0 7071 // %v0 = insertelement <4 x i64> undef, i64 %4, i32 0 7072 // %5 = extractelement <4 x i64> %3, i32 1 7073 // %v1 = insertelement <4 x i64> %v0, i64 %5, i32 1 7074 // %6 = extractelement <4 x i64> %3, i32 2 7075 // %v2 = insertelement <4 x i64> %v1, i64 %6, i32 2 7076 // %7 = extractelement <4 x i64> %3, i32 3 7077 // %v3 = insertelement <4 x i64> %v2, i64 %7, i32 3 7078 // 7079 // Cost of this entire sequence is currently estimated as sum of single 7080 // extracts (as this aggregate build sequence is an external to 7081 // vectorization tree user) minus cost of the aggregate build. 7082 // As this whole sequence will be optimized away we want the cost to be 7083 // zero. But it is not quite possible using given approach (at least for 7084 // X86) because inserts can be more expensive than extracts for longer 7085 // vector lengths so the difference turns out not zero in such a case. 7086 // Ideally we want to match this entire sequence and treat it as a no-op 7087 // (i.e. do not count into final cost at all). 7088 // Currently the difference tends to be negative thus adding a bias 7089 // toward favoring vectorization. If we switch into using TTI interface 7090 // the bias tendency will remain but will be lower. 7091 Value *InsertedOperand; 7092 if (auto *IE = dyn_cast<InsertElementInst>(LastInsertInst)) { 7093 InsertedOperand = IE->getOperand(1); 7094 LastInsertInst = IE->getOperand(0); 7095 if (auto *CI = dyn_cast<ConstantInt>(IE->getOperand(2))) { 7096 UserCost += TTI->getVectorInstrCost(Instruction::InsertElement, 7097 IE->getType(), CI->getZExtValue()); 7098 } 7099 } else { 7100 auto *IV = cast<InsertValueInst>(LastInsertInst); 7101 InsertedOperand = IV->getInsertedValueOperand(); 7102 LastInsertInst = IV->getAggregateOperand(); 7103 } 7104 if (isa<InsertElementInst>(InsertedOperand) || 7105 isa<InsertValueInst>(InsertedOperand)) { 7106 int TmpUserCost; 7107 SmallVector<Value *, 8> TmpBuildVectorOpds; 7108 if (!findBuildAggregate(InsertedOperand, TTI, TmpBuildVectorOpds, 7109 TmpUserCost)) 7110 return false; 7111 BuildVectorOpds.append(TmpBuildVectorOpds.rbegin(), 7112 TmpBuildVectorOpds.rend()); 7113 UserCost += TmpUserCost; 7114 } else { 7115 BuildVectorOpds.push_back(InsertedOperand); 7116 } 7117 if (isa<UndefValue>(LastInsertInst)) 7118 break; 7119 if ((!isa<InsertValueInst>(LastInsertInst) && 7120 !isa<InsertElementInst>(LastInsertInst)) || 7121 !LastInsertInst->hasOneUse()) 7122 return false; 7123 } while (true); 7124 std::reverse(BuildVectorOpds.begin(), BuildVectorOpds.end()); 7125 return true; 7126 } 7127 7128 static bool PhiTypeSorterFunc(Value *V, Value *V2) { 7129 return V->getType() < V2->getType(); 7130 } 7131 7132 /// Try and get a reduction value from a phi node. 7133 /// 7134 /// Given a phi node \p P in a block \p ParentBB, consider possible reductions 7135 /// if they come from either \p ParentBB or a containing loop latch. 7136 /// 7137 /// \returns A candidate reduction value if possible, or \code nullptr \endcode 7138 /// if not possible. 7139 static Value *getReductionValue(const DominatorTree *DT, PHINode *P, 7140 BasicBlock *ParentBB, LoopInfo *LI) { 7141 // There are situations where the reduction value is not dominated by the 7142 // reduction phi. Vectorizing such cases has been reported to cause 7143 // miscompiles. See PR25787. 7144 auto DominatedReduxValue = [&](Value *R) { 7145 return isa<Instruction>(R) && 7146 DT->dominates(P->getParent(), cast<Instruction>(R)->getParent()); 7147 }; 7148 7149 Value *Rdx = nullptr; 7150 7151 // Return the incoming value if it comes from the same BB as the phi node. 7152 if (P->getIncomingBlock(0) == ParentBB) { 7153 Rdx = P->getIncomingValue(0); 7154 } else if (P->getIncomingBlock(1) == ParentBB) { 7155 Rdx = P->getIncomingValue(1); 7156 } 7157 7158 if (Rdx && DominatedReduxValue(Rdx)) 7159 return Rdx; 7160 7161 // Otherwise, check whether we have a loop latch to look at. 7162 Loop *BBL = LI->getLoopFor(ParentBB); 7163 if (!BBL) 7164 return nullptr; 7165 BasicBlock *BBLatch = BBL->getLoopLatch(); 7166 if (!BBLatch) 7167 return nullptr; 7168 7169 // There is a loop latch, return the incoming value if it comes from 7170 // that. This reduction pattern occasionally turns up. 7171 if (P->getIncomingBlock(0) == BBLatch) { 7172 Rdx = P->getIncomingValue(0); 7173 } else if (P->getIncomingBlock(1) == BBLatch) { 7174 Rdx = P->getIncomingValue(1); 7175 } 7176 7177 if (Rdx && DominatedReduxValue(Rdx)) 7178 return Rdx; 7179 7180 return nullptr; 7181 } 7182 7183 /// Attempt to reduce a horizontal reduction. 7184 /// If it is legal to match a horizontal reduction feeding the phi node \a P 7185 /// with reduction operators \a Root (or one of its operands) in a basic block 7186 /// \a BB, then check if it can be done. If horizontal reduction is not found 7187 /// and root instruction is a binary operation, vectorization of the operands is 7188 /// attempted. 7189 /// \returns true if a horizontal reduction was matched and reduced or operands 7190 /// of one of the binary instruction were vectorized. 7191 /// \returns false if a horizontal reduction was not matched (or not possible) 7192 /// or no vectorization of any binary operation feeding \a Root instruction was 7193 /// performed. 7194 static bool tryToVectorizeHorReductionOrInstOperands( 7195 PHINode *P, Instruction *Root, BasicBlock *BB, BoUpSLP &R, 7196 TargetTransformInfo *TTI, 7197 const function_ref<bool(Instruction *, BoUpSLP &)> Vectorize) { 7198 if (!ShouldVectorizeHor) 7199 return false; 7200 7201 if (!Root) 7202 return false; 7203 7204 if (Root->getParent() != BB || isa<PHINode>(Root)) 7205 return false; 7206 // Start analysis starting from Root instruction. If horizontal reduction is 7207 // found, try to vectorize it. If it is not a horizontal reduction or 7208 // vectorization is not possible or not effective, and currently analyzed 7209 // instruction is a binary operation, try to vectorize the operands, using 7210 // pre-order DFS traversal order. If the operands were not vectorized, repeat 7211 // the same procedure considering each operand as a possible root of the 7212 // horizontal reduction. 7213 // Interrupt the process if the Root instruction itself was vectorized or all 7214 // sub-trees not higher that RecursionMaxDepth were analyzed/vectorized. 7215 SmallVector<std::pair<Instruction *, unsigned>, 8> Stack(1, {Root, 0}); 7216 SmallPtrSet<Value *, 8> VisitedInstrs; 7217 bool Res = false; 7218 while (!Stack.empty()) { 7219 Instruction *Inst; 7220 unsigned Level; 7221 std::tie(Inst, Level) = Stack.pop_back_val(); 7222 auto *BI = dyn_cast<BinaryOperator>(Inst); 7223 auto *SI = dyn_cast<SelectInst>(Inst); 7224 if (BI || SI) { 7225 HorizontalReduction HorRdx; 7226 if (HorRdx.matchAssociativeReduction(P, Inst)) { 7227 if (HorRdx.tryToReduce(R, TTI)) { 7228 Res = true; 7229 // Set P to nullptr to avoid re-analysis of phi node in 7230 // matchAssociativeReduction function unless this is the root node. 7231 P = nullptr; 7232 continue; 7233 } 7234 } 7235 if (P && BI) { 7236 Inst = dyn_cast<Instruction>(BI->getOperand(0)); 7237 if (Inst == P) 7238 Inst = dyn_cast<Instruction>(BI->getOperand(1)); 7239 if (!Inst) { 7240 // Set P to nullptr to avoid re-analysis of phi node in 7241 // matchAssociativeReduction function unless this is the root node. 7242 P = nullptr; 7243 continue; 7244 } 7245 } 7246 } 7247 // Set P to nullptr to avoid re-analysis of phi node in 7248 // matchAssociativeReduction function unless this is the root node. 7249 P = nullptr; 7250 if (Vectorize(Inst, R)) { 7251 Res = true; 7252 continue; 7253 } 7254 7255 // Try to vectorize operands. 7256 // Continue analysis for the instruction from the same basic block only to 7257 // save compile time. 7258 if (++Level < RecursionMaxDepth) 7259 for (auto *Op : Inst->operand_values()) 7260 if (VisitedInstrs.insert(Op).second) 7261 if (auto *I = dyn_cast<Instruction>(Op)) 7262 if (!isa<PHINode>(I) && !R.isDeleted(I) && I->getParent() == BB) 7263 Stack.emplace_back(I, Level); 7264 } 7265 return Res; 7266 } 7267 7268 bool SLPVectorizerPass::vectorizeRootInstruction(PHINode *P, Value *V, 7269 BasicBlock *BB, BoUpSLP &R, 7270 TargetTransformInfo *TTI) { 7271 if (!V) 7272 return false; 7273 auto *I = dyn_cast<Instruction>(V); 7274 if (!I) 7275 return false; 7276 7277 if (!isa<BinaryOperator>(I)) 7278 P = nullptr; 7279 // Try to match and vectorize a horizontal reduction. 7280 auto &&ExtraVectorization = [this](Instruction *I, BoUpSLP &R) -> bool { 7281 return tryToVectorize(I, R); 7282 }; 7283 return tryToVectorizeHorReductionOrInstOperands(P, I, BB, R, TTI, 7284 ExtraVectorization); 7285 } 7286 7287 bool SLPVectorizerPass::vectorizeInsertValueInst(InsertValueInst *IVI, 7288 BasicBlock *BB, BoUpSLP &R) { 7289 int UserCost = 0; 7290 const DataLayout &DL = BB->getModule()->getDataLayout(); 7291 if (!R.canMapToVector(IVI->getType(), DL)) 7292 return false; 7293 7294 SmallVector<Value *, 16> BuildVectorOpds; 7295 if (!findBuildAggregate(IVI, TTI, BuildVectorOpds, UserCost)) 7296 return false; 7297 7298 LLVM_DEBUG(dbgs() << "SLP: array mappable to vector: " << *IVI << "\n"); 7299 // Aggregate value is unlikely to be processed in vector register, we need to 7300 // extract scalars into scalar registers, so NeedExtraction is set true. 7301 return tryToVectorizeList(BuildVectorOpds, R, UserCost); 7302 } 7303 7304 bool SLPVectorizerPass::vectorizeInsertElementInst(InsertElementInst *IEI, 7305 BasicBlock *BB, BoUpSLP &R) { 7306 int UserCost; 7307 SmallVector<Value *, 16> BuildVectorOpds; 7308 if (!findBuildAggregate(IEI, TTI, BuildVectorOpds, UserCost) || 7309 (llvm::all_of(BuildVectorOpds, 7310 [](Value *V) { return isa<ExtractElementInst>(V); }) && 7311 isShuffle(BuildVectorOpds))) 7312 return false; 7313 7314 // Vectorize starting with the build vector operands ignoring the BuildVector 7315 // instructions for the purpose of scheduling and user extraction. 7316 return tryToVectorizeList(BuildVectorOpds, R, UserCost); 7317 } 7318 7319 bool SLPVectorizerPass::vectorizeCmpInst(CmpInst *CI, BasicBlock *BB, 7320 BoUpSLP &R) { 7321 if (tryToVectorizePair(CI->getOperand(0), CI->getOperand(1), R)) 7322 return true; 7323 7324 bool OpsChanged = false; 7325 for (int Idx = 0; Idx < 2; ++Idx) { 7326 OpsChanged |= 7327 vectorizeRootInstruction(nullptr, CI->getOperand(Idx), BB, R, TTI); 7328 } 7329 return OpsChanged; 7330 } 7331 7332 bool SLPVectorizerPass::vectorizeSimpleInstructions( 7333 SmallVectorImpl<Instruction *> &Instructions, BasicBlock *BB, BoUpSLP &R) { 7334 bool OpsChanged = false; 7335 for (auto *I : reverse(Instructions)) { 7336 if (R.isDeleted(I)) 7337 continue; 7338 if (auto *LastInsertValue = dyn_cast<InsertValueInst>(I)) 7339 OpsChanged |= vectorizeInsertValueInst(LastInsertValue, BB, R); 7340 else if (auto *LastInsertElem = dyn_cast<InsertElementInst>(I)) 7341 OpsChanged |= vectorizeInsertElementInst(LastInsertElem, BB, R); 7342 else if (auto *CI = dyn_cast<CmpInst>(I)) 7343 OpsChanged |= vectorizeCmpInst(CI, BB, R); 7344 } 7345 Instructions.clear(); 7346 return OpsChanged; 7347 } 7348 7349 bool SLPVectorizerPass::vectorizeChainsInBlock(BasicBlock *BB, BoUpSLP &R) { 7350 bool Changed = false; 7351 SmallVector<Value *, 4> Incoming; 7352 SmallPtrSet<Value *, 16> VisitedInstrs; 7353 7354 bool HaveVectorizedPhiNodes = true; 7355 while (HaveVectorizedPhiNodes) { 7356 HaveVectorizedPhiNodes = false; 7357 7358 // Collect the incoming values from the PHIs. 7359 Incoming.clear(); 7360 for (Instruction &I : *BB) { 7361 PHINode *P = dyn_cast<PHINode>(&I); 7362 if (!P) 7363 break; 7364 7365 if (!VisitedInstrs.count(P) && !R.isDeleted(P)) 7366 Incoming.push_back(P); 7367 } 7368 7369 // Sort by type. 7370 llvm::stable_sort(Incoming, PhiTypeSorterFunc); 7371 7372 // Try to vectorize elements base on their type. 7373 for (SmallVector<Value *, 4>::iterator IncIt = Incoming.begin(), 7374 E = Incoming.end(); 7375 IncIt != E;) { 7376 7377 // Look for the next elements with the same type. 7378 SmallVector<Value *, 4>::iterator SameTypeIt = IncIt; 7379 while (SameTypeIt != E && 7380 (*SameTypeIt)->getType() == (*IncIt)->getType()) { 7381 VisitedInstrs.insert(*SameTypeIt); 7382 ++SameTypeIt; 7383 } 7384 7385 // Try to vectorize them. 7386 unsigned NumElts = (SameTypeIt - IncIt); 7387 LLVM_DEBUG(dbgs() << "SLP: Trying to vectorize starting at PHIs (" 7388 << NumElts << ")\n"); 7389 // The order in which the phi nodes appear in the program does not matter. 7390 // So allow tryToVectorizeList to reorder them if it is beneficial. This 7391 // is done when there are exactly two elements since tryToVectorizeList 7392 // asserts that there are only two values when AllowReorder is true. 7393 bool AllowReorder = NumElts == 2; 7394 if (NumElts > 1 && tryToVectorizeList(makeArrayRef(IncIt, NumElts), R, 7395 /*UserCost=*/0, AllowReorder)) { 7396 // Success start over because instructions might have been changed. 7397 HaveVectorizedPhiNodes = true; 7398 Changed = true; 7399 break; 7400 } 7401 7402 // Start over at the next instruction of a different type (or the end). 7403 IncIt = SameTypeIt; 7404 } 7405 } 7406 7407 VisitedInstrs.clear(); 7408 7409 SmallVector<Instruction *, 8> PostProcessInstructions; 7410 SmallDenseSet<Instruction *, 4> KeyNodes; 7411 for (BasicBlock::iterator it = BB->begin(), e = BB->end(); it != e; ++it) { 7412 // Skip instructions marked for the deletion. 7413 if (R.isDeleted(&*it)) 7414 continue; 7415 // We may go through BB multiple times so skip the one we have checked. 7416 if (!VisitedInstrs.insert(&*it).second) { 7417 if (it->use_empty() && KeyNodes.count(&*it) > 0 && 7418 vectorizeSimpleInstructions(PostProcessInstructions, BB, R)) { 7419 // We would like to start over since some instructions are deleted 7420 // and the iterator may become invalid value. 7421 Changed = true; 7422 it = BB->begin(); 7423 e = BB->end(); 7424 } 7425 continue; 7426 } 7427 7428 if (isa<DbgInfoIntrinsic>(it)) 7429 continue; 7430 7431 // Try to vectorize reductions that use PHINodes. 7432 if (PHINode *P = dyn_cast<PHINode>(it)) { 7433 // Check that the PHI is a reduction PHI. 7434 if (P->getNumIncomingValues() != 2) 7435 return Changed; 7436 7437 // Try to match and vectorize a horizontal reduction. 7438 if (vectorizeRootInstruction(P, getReductionValue(DT, P, BB, LI), BB, R, 7439 TTI)) { 7440 Changed = true; 7441 it = BB->begin(); 7442 e = BB->end(); 7443 continue; 7444 } 7445 continue; 7446 } 7447 7448 // Ran into an instruction without users, like terminator, or function call 7449 // with ignored return value, store. Ignore unused instructions (basing on 7450 // instruction type, except for CallInst and InvokeInst). 7451 if (it->use_empty() && (it->getType()->isVoidTy() || isa<CallInst>(it) || 7452 isa<InvokeInst>(it))) { 7453 KeyNodes.insert(&*it); 7454 bool OpsChanged = false; 7455 if (ShouldStartVectorizeHorAtStore || !isa<StoreInst>(it)) { 7456 for (auto *V : it->operand_values()) { 7457 // Try to match and vectorize a horizontal reduction. 7458 OpsChanged |= vectorizeRootInstruction(nullptr, V, BB, R, TTI); 7459 } 7460 } 7461 // Start vectorization of post-process list of instructions from the 7462 // top-tree instructions to try to vectorize as many instructions as 7463 // possible. 7464 OpsChanged |= vectorizeSimpleInstructions(PostProcessInstructions, BB, R); 7465 if (OpsChanged) { 7466 // We would like to start over since some instructions are deleted 7467 // and the iterator may become invalid value. 7468 Changed = true; 7469 it = BB->begin(); 7470 e = BB->end(); 7471 continue; 7472 } 7473 } 7474 7475 if (isa<InsertElementInst>(it) || isa<CmpInst>(it) || 7476 isa<InsertValueInst>(it)) 7477 PostProcessInstructions.push_back(&*it); 7478 } 7479 7480 return Changed; 7481 } 7482 7483 bool SLPVectorizerPass::vectorizeGEPIndices(BasicBlock *BB, BoUpSLP &R) { 7484 auto Changed = false; 7485 for (auto &Entry : GEPs) { 7486 // If the getelementptr list has fewer than two elements, there's nothing 7487 // to do. 7488 if (Entry.second.size() < 2) 7489 continue; 7490 7491 LLVM_DEBUG(dbgs() << "SLP: Analyzing a getelementptr list of length " 7492 << Entry.second.size() << ".\n"); 7493 7494 // Process the GEP list in chunks suitable for the target's supported 7495 // vector size. If a vector register can't hold 1 element, we are done. 7496 unsigned MaxVecRegSize = R.getMaxVecRegSize(); 7497 unsigned EltSize = R.getVectorElementSize(Entry.second[0]); 7498 if (MaxVecRegSize < EltSize) 7499 continue; 7500 7501 unsigned MaxElts = MaxVecRegSize / EltSize; 7502 for (unsigned BI = 0, BE = Entry.second.size(); BI < BE; BI += MaxElts) { 7503 auto Len = std::min<unsigned>(BE - BI, MaxElts); 7504 auto GEPList = makeArrayRef(&Entry.second[BI], Len); 7505 7506 // Initialize a set a candidate getelementptrs. Note that we use a 7507 // SetVector here to preserve program order. If the index computations 7508 // are vectorizable and begin with loads, we want to minimize the chance 7509 // of having to reorder them later. 7510 SetVector<Value *> Candidates(GEPList.begin(), GEPList.end()); 7511 7512 // Some of the candidates may have already been vectorized after we 7513 // initially collected them. If so, they are marked as deleted, so remove 7514 // them from the set of candidates. 7515 Candidates.remove_if( 7516 [&R](Value *I) { return R.isDeleted(cast<Instruction>(I)); }); 7517 7518 // Remove from the set of candidates all pairs of getelementptrs with 7519 // constant differences. Such getelementptrs are likely not good 7520 // candidates for vectorization in a bottom-up phase since one can be 7521 // computed from the other. We also ensure all candidate getelementptr 7522 // indices are unique. 7523 for (int I = 0, E = GEPList.size(); I < E && Candidates.size() > 1; ++I) { 7524 auto *GEPI = GEPList[I]; 7525 if (!Candidates.count(GEPI)) 7526 continue; 7527 auto *SCEVI = SE->getSCEV(GEPList[I]); 7528 for (int J = I + 1; J < E && Candidates.size() > 1; ++J) { 7529 auto *GEPJ = GEPList[J]; 7530 auto *SCEVJ = SE->getSCEV(GEPList[J]); 7531 if (isa<SCEVConstant>(SE->getMinusSCEV(SCEVI, SCEVJ))) { 7532 Candidates.remove(GEPI); 7533 Candidates.remove(GEPJ); 7534 } else if (GEPI->idx_begin()->get() == GEPJ->idx_begin()->get()) { 7535 Candidates.remove(GEPJ); 7536 } 7537 } 7538 } 7539 7540 // We break out of the above computation as soon as we know there are 7541 // fewer than two candidates remaining. 7542 if (Candidates.size() < 2) 7543 continue; 7544 7545 // Add the single, non-constant index of each candidate to the bundle. We 7546 // ensured the indices met these constraints when we originally collected 7547 // the getelementptrs. 7548 SmallVector<Value *, 16> Bundle(Candidates.size()); 7549 auto BundleIndex = 0u; 7550 for (auto *V : Candidates) { 7551 auto *GEP = cast<GetElementPtrInst>(V); 7552 auto *GEPIdx = GEP->idx_begin()->get(); 7553 assert(GEP->getNumIndices() == 1 || !isa<Constant>(GEPIdx)); 7554 Bundle[BundleIndex++] = GEPIdx; 7555 } 7556 7557 // Try and vectorize the indices. We are currently only interested in 7558 // gather-like cases of the form: 7559 // 7560 // ... = g[a[0] - b[0]] + g[a[1] - b[1]] + ... 7561 // 7562 // where the loads of "a", the loads of "b", and the subtractions can be 7563 // performed in parallel. It's likely that detecting this pattern in a 7564 // bottom-up phase will be simpler and less costly than building a 7565 // full-blown top-down phase beginning at the consecutive loads. 7566 Changed |= tryToVectorizeList(Bundle, R); 7567 } 7568 } 7569 return Changed; 7570 } 7571 7572 bool SLPVectorizerPass::vectorizeStoreChains(BoUpSLP &R) { 7573 bool Changed = false; 7574 // Attempt to sort and vectorize each of the store-groups. 7575 for (StoreListMap::iterator it = Stores.begin(), e = Stores.end(); it != e; 7576 ++it) { 7577 if (it->second.size() < 2) 7578 continue; 7579 7580 LLVM_DEBUG(dbgs() << "SLP: Analyzing a store chain of length " 7581 << it->second.size() << ".\n"); 7582 7583 Changed |= vectorizeStores(it->second, R); 7584 } 7585 return Changed; 7586 } 7587 7588 char SLPVectorizer::ID = 0; 7589 7590 static const char lv_name[] = "SLP Vectorizer"; 7591 7592 INITIALIZE_PASS_BEGIN(SLPVectorizer, SV_NAME, lv_name, false, false) 7593 INITIALIZE_PASS_DEPENDENCY(AAResultsWrapperPass) 7594 INITIALIZE_PASS_DEPENDENCY(TargetTransformInfoWrapperPass) 7595 INITIALIZE_PASS_DEPENDENCY(AssumptionCacheTracker) 7596 INITIALIZE_PASS_DEPENDENCY(ScalarEvolutionWrapperPass) 7597 INITIALIZE_PASS_DEPENDENCY(LoopSimplify) 7598 INITIALIZE_PASS_DEPENDENCY(DemandedBitsWrapperPass) 7599 INITIALIZE_PASS_DEPENDENCY(OptimizationRemarkEmitterWrapperPass) 7600 INITIALIZE_PASS_DEPENDENCY(InjectTLIMappingsLegacy) 7601 INITIALIZE_PASS_END(SLPVectorizer, SV_NAME, lv_name, false, false) 7602 7603 Pass *llvm::createSLPVectorizerPass() { return new SLPVectorizer(); } 7604