1 //===-- X86TargetTransformInfo.cpp - X86 specific TTI pass ----------------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 /// \file
9 /// This file implements a TargetTransformInfo analysis pass specific to the
10 /// X86 target machine. It uses the target's detailed information to provide
11 /// more precise answers to certain TTI queries, while letting the target
12 /// independent and default TTI implementations handle the rest.
13 ///
14 //===----------------------------------------------------------------------===//
15 /// About Cost Model numbers used below it's necessary to say the following:
16 /// the numbers correspond to some "generic" X86 CPU instead of usage of
17 /// concrete CPU model. Usually the numbers correspond to CPU where the feature
18 /// apeared at the first time. For example, if we do Subtarget.hasSSE42() in
19 /// the lookups below the cost is based on Nehalem as that was the first CPU
20 /// to support that feature level and thus has most likely the worst case cost.
21 /// Some examples of other technologies/CPUs:
22 ///   SSE 3   - Pentium4 / Athlon64
23 ///   SSE 4.1 - Penryn
24 ///   SSE 4.2 - Nehalem
25 ///   AVX     - Sandy Bridge
26 ///   AVX2    - Haswell
27 ///   AVX-512 - Xeon Phi / Skylake
28 /// And some examples of instruction target dependent costs (latency)
29 ///                   divss     sqrtss          rsqrtss
30 ///   AMD K7            11-16     19              3
31 ///   Piledriver        9-24      13-15           5
32 ///   Jaguar            14        16              2
33 ///   Pentium II,III    18        30              2
34 ///   Nehalem           7-14      7-18            3
35 ///   Haswell           10-13     11              5
36 /// TODO: Develop and implement  the target dependent cost model and
37 /// specialize cost numbers for different Cost Model Targets such as throughput,
38 /// code size, latency and uop count.
39 //===----------------------------------------------------------------------===//
40 
41 #include "X86TargetTransformInfo.h"
42 #include "llvm/Analysis/TargetTransformInfo.h"
43 #include "llvm/CodeGen/BasicTTIImpl.h"
44 #include "llvm/CodeGen/CostTable.h"
45 #include "llvm/CodeGen/TargetLowering.h"
46 #include "llvm/IR/InstIterator.h"
47 #include "llvm/IR/IntrinsicInst.h"
48 #include "llvm/Support/Debug.h"
49 
50 using namespace llvm;
51 
52 #define DEBUG_TYPE "x86tti"
53 
54 //===----------------------------------------------------------------------===//
55 //
56 // X86 cost model.
57 //
58 //===----------------------------------------------------------------------===//
59 
60 TargetTransformInfo::PopcntSupportKind
61 X86TTIImpl::getPopcntSupport(unsigned TyWidth) {
62   assert(isPowerOf2_32(TyWidth) && "Ty width must be power of 2");
63   // TODO: Currently the __builtin_popcount() implementation using SSE3
64   //   instructions is inefficient. Once the problem is fixed, we should
65   //   call ST->hasSSE3() instead of ST->hasPOPCNT().
66   return ST->hasPOPCNT() ? TTI::PSK_FastHardware : TTI::PSK_Software;
67 }
68 
69 llvm::Optional<unsigned> X86TTIImpl::getCacheSize(
70   TargetTransformInfo::CacheLevel Level) const {
71   switch (Level) {
72   case TargetTransformInfo::CacheLevel::L1D:
73     //   - Penryn
74     //   - Nehalem
75     //   - Westmere
76     //   - Sandy Bridge
77     //   - Ivy Bridge
78     //   - Haswell
79     //   - Broadwell
80     //   - Skylake
81     //   - Kabylake
82     return 32 * 1024;  //  32 KByte
83   case TargetTransformInfo::CacheLevel::L2D:
84     //   - Penryn
85     //   - Nehalem
86     //   - Westmere
87     //   - Sandy Bridge
88     //   - Ivy Bridge
89     //   - Haswell
90     //   - Broadwell
91     //   - Skylake
92     //   - Kabylake
93     return 256 * 1024; // 256 KByte
94   }
95 
96   llvm_unreachable("Unknown TargetTransformInfo::CacheLevel");
97 }
98 
99 llvm::Optional<unsigned> X86TTIImpl::getCacheAssociativity(
100   TargetTransformInfo::CacheLevel Level) const {
101   //   - Penryn
102   //   - Nehalem
103   //   - Westmere
104   //   - Sandy Bridge
105   //   - Ivy Bridge
106   //   - Haswell
107   //   - Broadwell
108   //   - Skylake
109   //   - Kabylake
110   switch (Level) {
111   case TargetTransformInfo::CacheLevel::L1D:
112     LLVM_FALLTHROUGH;
113   case TargetTransformInfo::CacheLevel::L2D:
114     return 8;
115   }
116 
117   llvm_unreachable("Unknown TargetTransformInfo::CacheLevel");
118 }
119 
120 unsigned X86TTIImpl::getNumberOfRegisters(unsigned ClassID) const {
121   bool Vector = (ClassID == 1);
122   if (Vector && !ST->hasSSE1())
123     return 0;
124 
125   if (ST->is64Bit()) {
126     if (Vector && ST->hasAVX512())
127       return 32;
128     return 16;
129   }
130   return 8;
131 }
132 
133 TypeSize
134 X86TTIImpl::getRegisterBitWidth(TargetTransformInfo::RegisterKind K) const {
135   unsigned PreferVectorWidth = ST->getPreferVectorWidth();
136   switch (K) {
137   case TargetTransformInfo::RGK_Scalar:
138     return TypeSize::getFixed(ST->is64Bit() ? 64 : 32);
139   case TargetTransformInfo::RGK_FixedWidthVector:
140     if (ST->hasAVX512() && PreferVectorWidth >= 512)
141       return TypeSize::getFixed(512);
142     if (ST->hasAVX() && PreferVectorWidth >= 256)
143       return TypeSize::getFixed(256);
144     if (ST->hasSSE1() && PreferVectorWidth >= 128)
145       return TypeSize::getFixed(128);
146     return TypeSize::getFixed(0);
147   case TargetTransformInfo::RGK_ScalableVector:
148     return TypeSize::getScalable(0);
149   }
150 
151   llvm_unreachable("Unsupported register kind");
152 }
153 
154 unsigned X86TTIImpl::getLoadStoreVecRegBitWidth(unsigned) const {
155   return getRegisterBitWidth(TargetTransformInfo::RGK_FixedWidthVector)
156       .getFixedSize();
157 }
158 
159 unsigned X86TTIImpl::getMaxInterleaveFactor(unsigned VF) {
160   // If the loop will not be vectorized, don't interleave the loop.
161   // Let regular unroll to unroll the loop, which saves the overflow
162   // check and memory check cost.
163   if (VF == 1)
164     return 1;
165 
166   if (ST->isAtom())
167     return 1;
168 
169   // Sandybridge and Haswell have multiple execution ports and pipelined
170   // vector units.
171   if (ST->hasAVX())
172     return 4;
173 
174   return 2;
175 }
176 
177 InstructionCost X86TTIImpl::getArithmeticInstrCost(
178     unsigned Opcode, Type *Ty, TTI::TargetCostKind CostKind,
179     TTI::OperandValueKind Op1Info, TTI::OperandValueKind Op2Info,
180     TTI::OperandValueProperties Opd1PropInfo,
181     TTI::OperandValueProperties Opd2PropInfo, ArrayRef<const Value *> Args,
182     const Instruction *CxtI) {
183   // TODO: Handle more cost kinds.
184   if (CostKind != TTI::TCK_RecipThroughput)
185     return BaseT::getArithmeticInstrCost(Opcode, Ty, CostKind, Op1Info,
186                                          Op2Info, Opd1PropInfo,
187                                          Opd2PropInfo, Args, CxtI);
188 
189   // vXi8 multiplications are always promoted to vXi16.
190   if (Opcode == Instruction::Mul && Ty->isVectorTy() &&
191       Ty->getScalarSizeInBits() == 8) {
192     Type *WideVecTy =
193         VectorType::getExtendedElementVectorType(cast<VectorType>(Ty));
194     return getCastInstrCost(Instruction::ZExt, WideVecTy, Ty,
195                             TargetTransformInfo::CastContextHint::None,
196                             CostKind) +
197            getCastInstrCost(Instruction::Trunc, Ty, WideVecTy,
198                             TargetTransformInfo::CastContextHint::None,
199                             CostKind) +
200            getArithmeticInstrCost(Opcode, WideVecTy, CostKind, Op1Info, Op2Info,
201                                   Opd1PropInfo, Opd2PropInfo);
202   }
203 
204   // Legalize the type.
205   std::pair<InstructionCost, MVT> LT = TLI->getTypeLegalizationCost(DL, Ty);
206 
207   int ISD = TLI->InstructionOpcodeToISD(Opcode);
208   assert(ISD && "Invalid opcode");
209 
210   if (ISD == ISD::MUL && Args.size() == 2 && LT.second.isVector() &&
211       LT.second.getScalarType() == MVT::i32) {
212     // Check if the operands can be represented as a smaller datatype.
213     bool Op1Signed = false, Op2Signed = false;
214     unsigned Op1MinSize = BaseT::minRequiredElementSize(Args[0], Op1Signed);
215     unsigned Op2MinSize = BaseT::minRequiredElementSize(Args[1], Op2Signed);
216     unsigned OpMinSize = std::max(Op1MinSize, Op2MinSize);
217 
218     // If both are representable as i15 and at least one is constant,
219     // zero-extended, or sign-extended from vXi16 (or less pre-SSE41) then we
220     // can treat this as PMADDWD which has the same costs as a vXi16 multiply.
221     if (OpMinSize <= 15 && !ST->isPMADDWDSlow()) {
222       bool Op1Constant =
223           isa<ConstantDataVector>(Args[0]) || isa<ConstantVector>(Args[0]);
224       bool Op2Constant =
225           isa<ConstantDataVector>(Args[1]) || isa<ConstantVector>(Args[1]);
226       bool Op1Sext = isa<SExtInst>(Args[0]) &&
227                      (Op1MinSize == 15 || (Op1MinSize < 15 && !ST->hasSSE41()));
228       bool Op2Sext = isa<SExtInst>(Args[1]) &&
229                      (Op2MinSize == 15 || (Op2MinSize < 15 && !ST->hasSSE41()));
230 
231       bool IsZeroExtended = !Op1Signed || !Op2Signed;
232       bool IsConstant = Op1Constant || Op2Constant;
233       bool IsSext = Op1Sext || Op2Sext;
234       if (IsConstant || IsZeroExtended || IsSext)
235         LT.second =
236             MVT::getVectorVT(MVT::i16, 2 * LT.second.getVectorNumElements());
237     }
238   }
239 
240   // Vector multiply by pow2 will be simplified to shifts.
241   if (ISD == ISD::MUL &&
242       (Op2Info == TargetTransformInfo::OK_UniformConstantValue ||
243        Op2Info == TargetTransformInfo::OK_NonUniformConstantValue) &&
244       Opd2PropInfo == TargetTransformInfo::OP_PowerOf2)
245     return getArithmeticInstrCost(Instruction::Shl, Ty, CostKind, Op1Info,
246                                   Op2Info, TargetTransformInfo::OP_None,
247                                   TargetTransformInfo::OP_None);
248 
249   // On X86, vector signed division by constants power-of-two are
250   // normally expanded to the sequence SRA + SRL + ADD + SRA.
251   // The OperandValue properties may not be the same as that of the previous
252   // operation; conservatively assume OP_None.
253   if ((ISD == ISD::SDIV || ISD == ISD::SREM) &&
254       (Op2Info == TargetTransformInfo::OK_UniformConstantValue ||
255        Op2Info == TargetTransformInfo::OK_NonUniformConstantValue) &&
256       Opd2PropInfo == TargetTransformInfo::OP_PowerOf2) {
257     InstructionCost Cost =
258         2 * getArithmeticInstrCost(Instruction::AShr, Ty, CostKind, Op1Info,
259                                    Op2Info, TargetTransformInfo::OP_None,
260                                    TargetTransformInfo::OP_None);
261     Cost += getArithmeticInstrCost(Instruction::LShr, Ty, CostKind, Op1Info,
262                                    Op2Info, TargetTransformInfo::OP_None,
263                                    TargetTransformInfo::OP_None);
264     Cost += getArithmeticInstrCost(Instruction::Add, Ty, CostKind, Op1Info,
265                                    Op2Info, TargetTransformInfo::OP_None,
266                                    TargetTransformInfo::OP_None);
267 
268     if (ISD == ISD::SREM) {
269       // For SREM: (X % C) is the equivalent of (X - (X/C)*C)
270       Cost += getArithmeticInstrCost(Instruction::Mul, Ty, CostKind, Op1Info,
271                                      Op2Info);
272       Cost += getArithmeticInstrCost(Instruction::Sub, Ty, CostKind, Op1Info,
273                                      Op2Info);
274     }
275 
276     return Cost;
277   }
278 
279   // Vector unsigned division/remainder will be simplified to shifts/masks.
280   if ((ISD == ISD::UDIV || ISD == ISD::UREM) &&
281       (Op2Info == TargetTransformInfo::OK_UniformConstantValue ||
282        Op2Info == TargetTransformInfo::OK_NonUniformConstantValue) &&
283       Opd2PropInfo == TargetTransformInfo::OP_PowerOf2) {
284     if (ISD == ISD::UDIV)
285       return getArithmeticInstrCost(Instruction::LShr, Ty, CostKind, Op1Info,
286                                     Op2Info, TargetTransformInfo::OP_None,
287                                     TargetTransformInfo::OP_None);
288     // UREM
289     return getArithmeticInstrCost(Instruction::And, Ty, CostKind, Op1Info,
290                                   Op2Info, TargetTransformInfo::OP_None,
291                                   TargetTransformInfo::OP_None);
292   }
293 
294   static const CostTblEntry GLMCostTable[] = {
295     { ISD::FDIV,  MVT::f32,   18 }, // divss
296     { ISD::FDIV,  MVT::v4f32, 35 }, // divps
297     { ISD::FDIV,  MVT::f64,   33 }, // divsd
298     { ISD::FDIV,  MVT::v2f64, 65 }, // divpd
299   };
300 
301   if (ST->useGLMDivSqrtCosts())
302     if (const auto *Entry = CostTableLookup(GLMCostTable, ISD,
303                                             LT.second))
304       return LT.first * Entry->Cost;
305 
306   static const CostTblEntry SLMCostTable[] = {
307     { ISD::MUL,   MVT::v4i32, 11 }, // pmulld
308     { ISD::MUL,   MVT::v8i16, 2  }, // pmullw
309     { ISD::FMUL,  MVT::f64,   2  }, // mulsd
310     { ISD::FMUL,  MVT::v2f64, 4  }, // mulpd
311     { ISD::FMUL,  MVT::v4f32, 2  }, // mulps
312     { ISD::FDIV,  MVT::f32,   17 }, // divss
313     { ISD::FDIV,  MVT::v4f32, 39 }, // divps
314     { ISD::FDIV,  MVT::f64,   32 }, // divsd
315     { ISD::FDIV,  MVT::v2f64, 69 }, // divpd
316     { ISD::FADD,  MVT::v2f64, 2  }, // addpd
317     { ISD::FSUB,  MVT::v2f64, 2  }, // subpd
318     // v2i64/v4i64 mul is custom lowered as a series of long:
319     // multiplies(3), shifts(3) and adds(2)
320     // slm muldq version throughput is 2 and addq throughput 4
321     // thus: 3X2 (muldq throughput) + 3X1 (shift throughput) +
322     //       3X4 (addq throughput) = 17
323     { ISD::MUL,   MVT::v2i64, 17 },
324     // slm addq\subq throughput is 4
325     { ISD::ADD,   MVT::v2i64, 4  },
326     { ISD::SUB,   MVT::v2i64, 4  },
327   };
328 
329   if (ST->useSLMArithCosts()) {
330     if (Args.size() == 2 && ISD == ISD::MUL && LT.second == MVT::v4i32) {
331       // Check if the operands can be shrinked into a smaller datatype.
332       // TODO: Merge this into generiic vXi32 MUL patterns above.
333       bool Op1Signed = false;
334       unsigned Op1MinSize = BaseT::minRequiredElementSize(Args[0], Op1Signed);
335       bool Op2Signed = false;
336       unsigned Op2MinSize = BaseT::minRequiredElementSize(Args[1], Op2Signed);
337 
338       bool SignedMode = Op1Signed || Op2Signed;
339       unsigned OpMinSize = std::max(Op1MinSize, Op2MinSize);
340 
341       if (OpMinSize <= 7)
342         return LT.first * 3; // pmullw/sext
343       if (!SignedMode && OpMinSize <= 8)
344         return LT.first * 3; // pmullw/zext
345       if (OpMinSize <= 15)
346         return LT.first * 5; // pmullw/pmulhw/pshuf
347       if (!SignedMode && OpMinSize <= 16)
348         return LT.first * 5; // pmullw/pmulhw/pshuf
349     }
350 
351     if (const auto *Entry = CostTableLookup(SLMCostTable, ISD,
352                                             LT.second)) {
353       return LT.first * Entry->Cost;
354     }
355   }
356 
357   static const CostTblEntry AVX512BWUniformConstCostTable[] = {
358     { ISD::SHL,  MVT::v64i8,   2 }, // psllw + pand.
359     { ISD::SRL,  MVT::v64i8,   2 }, // psrlw + pand.
360     { ISD::SRA,  MVT::v64i8,   4 }, // psrlw, pand, pxor, psubb.
361   };
362 
363   if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
364       ST->hasBWI()) {
365     if (const auto *Entry = CostTableLookup(AVX512BWUniformConstCostTable, ISD,
366                                             LT.second))
367       return LT.first * Entry->Cost;
368   }
369 
370   static const CostTblEntry AVX512UniformConstCostTable[] = {
371     { ISD::SRA,  MVT::v2i64,   1 },
372     { ISD::SRA,  MVT::v4i64,   1 },
373     { ISD::SRA,  MVT::v8i64,   1 },
374 
375     { ISD::SHL,  MVT::v64i8,   4 }, // psllw + pand.
376     { ISD::SRL,  MVT::v64i8,   4 }, // psrlw + pand.
377     { ISD::SRA,  MVT::v64i8,   8 }, // psrlw, pand, pxor, psubb.
378 
379     { ISD::SDIV, MVT::v16i32,  6 }, // pmuludq sequence
380     { ISD::SREM, MVT::v16i32,  8 }, // pmuludq+mul+sub sequence
381     { ISD::UDIV, MVT::v16i32,  5 }, // pmuludq sequence
382     { ISD::UREM, MVT::v16i32,  7 }, // pmuludq+mul+sub sequence
383   };
384 
385   if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
386       ST->hasAVX512()) {
387     if (const auto *Entry = CostTableLookup(AVX512UniformConstCostTable, ISD,
388                                             LT.second))
389       return LT.first * Entry->Cost;
390   }
391 
392   static const CostTblEntry AVX2UniformConstCostTable[] = {
393     { ISD::SHL,  MVT::v32i8,   2 }, // psllw + pand.
394     { ISD::SRL,  MVT::v32i8,   2 }, // psrlw + pand.
395     { ISD::SRA,  MVT::v32i8,   4 }, // psrlw, pand, pxor, psubb.
396 
397     { ISD::SRA,  MVT::v4i64,   4 }, // 2 x psrad + shuffle.
398 
399     { ISD::SDIV, MVT::v8i32,   6 }, // pmuludq sequence
400     { ISD::SREM, MVT::v8i32,   8 }, // pmuludq+mul+sub sequence
401     { ISD::UDIV, MVT::v8i32,   5 }, // pmuludq sequence
402     { ISD::UREM, MVT::v8i32,   7 }, // pmuludq+mul+sub sequence
403   };
404 
405   if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
406       ST->hasAVX2()) {
407     if (const auto *Entry = CostTableLookup(AVX2UniformConstCostTable, ISD,
408                                             LT.second))
409       return LT.first * Entry->Cost;
410   }
411 
412   static const CostTblEntry SSE2UniformConstCostTable[] = {
413     { ISD::SHL,  MVT::v16i8,     2 }, // psllw + pand.
414     { ISD::SRL,  MVT::v16i8,     2 }, // psrlw + pand.
415     { ISD::SRA,  MVT::v16i8,     4 }, // psrlw, pand, pxor, psubb.
416 
417     { ISD::SHL,  MVT::v32i8,   4+2 }, // 2*(psllw + pand) + split.
418     { ISD::SRL,  MVT::v32i8,   4+2 }, // 2*(psrlw + pand) + split.
419     { ISD::SRA,  MVT::v32i8,   8+2 }, // 2*(psrlw, pand, pxor, psubb) + split.
420 
421     { ISD::SDIV, MVT::v8i32,  12+2 }, // 2*pmuludq sequence + split.
422     { ISD::SREM, MVT::v8i32,  16+2 }, // 2*pmuludq+mul+sub sequence + split.
423     { ISD::SDIV, MVT::v4i32,     6 }, // pmuludq sequence
424     { ISD::SREM, MVT::v4i32,     8 }, // pmuludq+mul+sub sequence
425     { ISD::UDIV, MVT::v8i32,  10+2 }, // 2*pmuludq sequence + split.
426     { ISD::UREM, MVT::v8i32,  14+2 }, // 2*pmuludq+mul+sub sequence + split.
427     { ISD::UDIV, MVT::v4i32,     5 }, // pmuludq sequence
428     { ISD::UREM, MVT::v4i32,     7 }, // pmuludq+mul+sub sequence
429   };
430 
431   // XOP has faster vXi8 shifts.
432   if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
433       ST->hasSSE2() && !ST->hasXOP()) {
434     if (const auto *Entry =
435             CostTableLookup(SSE2UniformConstCostTable, ISD, LT.second))
436       return LT.first * Entry->Cost;
437   }
438 
439   static const CostTblEntry AVX512BWConstCostTable[] = {
440     { ISD::SDIV, MVT::v64i8,  14 }, // 2*ext+2*pmulhw sequence
441     { ISD::SREM, MVT::v64i8,  16 }, // 2*ext+2*pmulhw+mul+sub sequence
442     { ISD::UDIV, MVT::v64i8,  14 }, // 2*ext+2*pmulhw sequence
443     { ISD::UREM, MVT::v64i8,  16 }, // 2*ext+2*pmulhw+mul+sub sequence
444     { ISD::SDIV, MVT::v32i16,  6 }, // vpmulhw sequence
445     { ISD::SREM, MVT::v32i16,  8 }, // vpmulhw+mul+sub sequence
446     { ISD::UDIV, MVT::v32i16,  6 }, // vpmulhuw sequence
447     { ISD::UREM, MVT::v32i16,  8 }, // vpmulhuw+mul+sub sequence
448   };
449 
450   if ((Op2Info == TargetTransformInfo::OK_UniformConstantValue ||
451        Op2Info == TargetTransformInfo::OK_NonUniformConstantValue) &&
452       ST->hasBWI()) {
453     if (const auto *Entry =
454             CostTableLookup(AVX512BWConstCostTable, ISD, LT.second))
455       return LT.first * Entry->Cost;
456   }
457 
458   static const CostTblEntry AVX512ConstCostTable[] = {
459     { ISD::SDIV, MVT::v16i32, 15 }, // vpmuldq sequence
460     { ISD::SREM, MVT::v16i32, 17 }, // vpmuldq+mul+sub sequence
461     { ISD::UDIV, MVT::v16i32, 15 }, // vpmuludq sequence
462     { ISD::UREM, MVT::v16i32, 17 }, // vpmuludq+mul+sub sequence
463     { ISD::SDIV, MVT::v64i8,  28 }, // 4*ext+4*pmulhw sequence
464     { ISD::SREM, MVT::v64i8,  32 }, // 4*ext+4*pmulhw+mul+sub sequence
465     { ISD::UDIV, MVT::v64i8,  28 }, // 4*ext+4*pmulhw sequence
466     { ISD::UREM, MVT::v64i8,  32 }, // 4*ext+4*pmulhw+mul+sub sequence
467     { ISD::SDIV, MVT::v32i16, 12 }, // 2*vpmulhw sequence
468     { ISD::SREM, MVT::v32i16, 16 }, // 2*vpmulhw+mul+sub sequence
469     { ISD::UDIV, MVT::v32i16, 12 }, // 2*vpmulhuw sequence
470     { ISD::UREM, MVT::v32i16, 16 }, // 2*vpmulhuw+mul+sub sequence
471   };
472 
473   if ((Op2Info == TargetTransformInfo::OK_UniformConstantValue ||
474        Op2Info == TargetTransformInfo::OK_NonUniformConstantValue) &&
475       ST->hasAVX512()) {
476     if (const auto *Entry =
477             CostTableLookup(AVX512ConstCostTable, ISD, LT.second))
478       return LT.first * Entry->Cost;
479   }
480 
481   static const CostTblEntry AVX2ConstCostTable[] = {
482     { ISD::SDIV, MVT::v32i8,  14 }, // 2*ext+2*pmulhw sequence
483     { ISD::SREM, MVT::v32i8,  16 }, // 2*ext+2*pmulhw+mul+sub sequence
484     { ISD::UDIV, MVT::v32i8,  14 }, // 2*ext+2*pmulhw sequence
485     { ISD::UREM, MVT::v32i8,  16 }, // 2*ext+2*pmulhw+mul+sub sequence
486     { ISD::SDIV, MVT::v16i16,  6 }, // vpmulhw sequence
487     { ISD::SREM, MVT::v16i16,  8 }, // vpmulhw+mul+sub sequence
488     { ISD::UDIV, MVT::v16i16,  6 }, // vpmulhuw sequence
489     { ISD::UREM, MVT::v16i16,  8 }, // vpmulhuw+mul+sub sequence
490     { ISD::SDIV, MVT::v8i32,  15 }, // vpmuldq sequence
491     { ISD::SREM, MVT::v8i32,  19 }, // vpmuldq+mul+sub sequence
492     { ISD::UDIV, MVT::v8i32,  15 }, // vpmuludq sequence
493     { ISD::UREM, MVT::v8i32,  19 }, // vpmuludq+mul+sub sequence
494   };
495 
496   if ((Op2Info == TargetTransformInfo::OK_UniformConstantValue ||
497        Op2Info == TargetTransformInfo::OK_NonUniformConstantValue) &&
498       ST->hasAVX2()) {
499     if (const auto *Entry = CostTableLookup(AVX2ConstCostTable, ISD, LT.second))
500       return LT.first * Entry->Cost;
501   }
502 
503   static const CostTblEntry SSE2ConstCostTable[] = {
504     { ISD::SDIV, MVT::v32i8,  28+2 }, // 4*ext+4*pmulhw sequence + split.
505     { ISD::SREM, MVT::v32i8,  32+2 }, // 4*ext+4*pmulhw+mul+sub sequence + split.
506     { ISD::SDIV, MVT::v16i8,    14 }, // 2*ext+2*pmulhw sequence
507     { ISD::SREM, MVT::v16i8,    16 }, // 2*ext+2*pmulhw+mul+sub sequence
508     { ISD::UDIV, MVT::v32i8,  28+2 }, // 4*ext+4*pmulhw sequence + split.
509     { ISD::UREM, MVT::v32i8,  32+2 }, // 4*ext+4*pmulhw+mul+sub sequence + split.
510     { ISD::UDIV, MVT::v16i8,    14 }, // 2*ext+2*pmulhw sequence
511     { ISD::UREM, MVT::v16i8,    16 }, // 2*ext+2*pmulhw+mul+sub sequence
512     { ISD::SDIV, MVT::v16i16, 12+2 }, // 2*pmulhw sequence + split.
513     { ISD::SREM, MVT::v16i16, 16+2 }, // 2*pmulhw+mul+sub sequence + split.
514     { ISD::SDIV, MVT::v8i16,     6 }, // pmulhw sequence
515     { ISD::SREM, MVT::v8i16,     8 }, // pmulhw+mul+sub sequence
516     { ISD::UDIV, MVT::v16i16, 12+2 }, // 2*pmulhuw sequence + split.
517     { ISD::UREM, MVT::v16i16, 16+2 }, // 2*pmulhuw+mul+sub sequence + split.
518     { ISD::UDIV, MVT::v8i16,     6 }, // pmulhuw sequence
519     { ISD::UREM, MVT::v8i16,     8 }, // pmulhuw+mul+sub sequence
520     { ISD::SDIV, MVT::v8i32,  38+2 }, // 2*pmuludq sequence + split.
521     { ISD::SREM, MVT::v8i32,  48+2 }, // 2*pmuludq+mul+sub sequence + split.
522     { ISD::SDIV, MVT::v4i32,    19 }, // pmuludq sequence
523     { ISD::SREM, MVT::v4i32,    24 }, // pmuludq+mul+sub sequence
524     { ISD::UDIV, MVT::v8i32,  30+2 }, // 2*pmuludq sequence + split.
525     { ISD::UREM, MVT::v8i32,  40+2 }, // 2*pmuludq+mul+sub sequence + split.
526     { ISD::UDIV, MVT::v4i32,    15 }, // pmuludq sequence
527     { ISD::UREM, MVT::v4i32,    20 }, // pmuludq+mul+sub sequence
528   };
529 
530   if ((Op2Info == TargetTransformInfo::OK_UniformConstantValue ||
531        Op2Info == TargetTransformInfo::OK_NonUniformConstantValue) &&
532       ST->hasSSE2()) {
533     // pmuldq sequence.
534     if (ISD == ISD::SDIV && LT.second == MVT::v8i32 && ST->hasAVX())
535       return LT.first * 32;
536     if (ISD == ISD::SREM && LT.second == MVT::v8i32 && ST->hasAVX())
537       return LT.first * 38;
538     if (ISD == ISD::SDIV && LT.second == MVT::v4i32 && ST->hasSSE41())
539       return LT.first * 15;
540     if (ISD == ISD::SREM && LT.second == MVT::v4i32 && ST->hasSSE41())
541       return LT.first * 20;
542 
543     if (const auto *Entry = CostTableLookup(SSE2ConstCostTable, ISD, LT.second))
544       return LT.first * Entry->Cost;
545   }
546 
547   static const CostTblEntry AVX512BWShiftCostTable[] = {
548     { ISD::SHL,   MVT::v16i8,      4 }, // extend/vpsllvw/pack sequence.
549     { ISD::SRL,   MVT::v16i8,      4 }, // extend/vpsrlvw/pack sequence.
550     { ISD::SRA,   MVT::v16i8,      4 }, // extend/vpsravw/pack sequence.
551     { ISD::SHL,   MVT::v32i8,      4 }, // extend/vpsllvw/pack sequence.
552     { ISD::SRL,   MVT::v32i8,      4 }, // extend/vpsrlvw/pack sequence.
553     { ISD::SRA,   MVT::v32i8,      6 }, // extend/vpsravw/pack sequence.
554     { ISD::SHL,   MVT::v64i8,      6 }, // extend/vpsllvw/pack sequence.
555     { ISD::SRL,   MVT::v64i8,      7 }, // extend/vpsrlvw/pack sequence.
556     { ISD::SRA,   MVT::v64i8,     15 }, // extend/vpsravw/pack sequence.
557 
558     { ISD::SHL,   MVT::v8i16,      1 }, // vpsllvw
559     { ISD::SRL,   MVT::v8i16,      1 }, // vpsrlvw
560     { ISD::SRA,   MVT::v8i16,      1 }, // vpsravw
561     { ISD::SHL,   MVT::v16i16,     1 }, // vpsllvw
562     { ISD::SRL,   MVT::v16i16,     1 }, // vpsrlvw
563     { ISD::SRA,   MVT::v16i16,     1 }, // vpsravw
564     { ISD::SHL,   MVT::v32i16,     1 }, // vpsllvw
565     { ISD::SRL,   MVT::v32i16,     1 }, // vpsrlvw
566     { ISD::SRA,   MVT::v32i16,     1 }, // vpsravw
567   };
568 
569   if (ST->hasBWI())
570     if (const auto *Entry = CostTableLookup(AVX512BWShiftCostTable, ISD, LT.second))
571       return LT.first * Entry->Cost;
572 
573   static const CostTblEntry AVX2UniformCostTable[] = {
574     // Uniform splats are cheaper for the following instructions.
575     { ISD::SHL,  MVT::v16i16, 1 }, // psllw.
576     { ISD::SRL,  MVT::v16i16, 1 }, // psrlw.
577     { ISD::SRA,  MVT::v16i16, 1 }, // psraw.
578     { ISD::SHL,  MVT::v32i16, 2 }, // 2*psllw.
579     { ISD::SRL,  MVT::v32i16, 2 }, // 2*psrlw.
580     { ISD::SRA,  MVT::v32i16, 2 }, // 2*psraw.
581 
582     { ISD::SHL,  MVT::v8i32,  1 }, // pslld
583     { ISD::SRL,  MVT::v8i32,  1 }, // psrld
584     { ISD::SRA,  MVT::v8i32,  1 }, // psrad
585     { ISD::SHL,  MVT::v4i64,  1 }, // psllq
586     { ISD::SRL,  MVT::v4i64,  1 }, // psrlq
587   };
588 
589   if (ST->hasAVX2() &&
590       ((Op2Info == TargetTransformInfo::OK_UniformConstantValue) ||
591        (Op2Info == TargetTransformInfo::OK_UniformValue))) {
592     if (const auto *Entry =
593             CostTableLookup(AVX2UniformCostTable, ISD, LT.second))
594       return LT.first * Entry->Cost;
595   }
596 
597   static const CostTblEntry SSE2UniformCostTable[] = {
598     // Uniform splats are cheaper for the following instructions.
599     { ISD::SHL,  MVT::v8i16,  1 }, // psllw.
600     { ISD::SHL,  MVT::v4i32,  1 }, // pslld
601     { ISD::SHL,  MVT::v2i64,  1 }, // psllq.
602 
603     { ISD::SRL,  MVT::v8i16,  1 }, // psrlw.
604     { ISD::SRL,  MVT::v4i32,  1 }, // psrld.
605     { ISD::SRL,  MVT::v2i64,  1 }, // psrlq.
606 
607     { ISD::SRA,  MVT::v8i16,  1 }, // psraw.
608     { ISD::SRA,  MVT::v4i32,  1 }, // psrad.
609   };
610 
611   if (ST->hasSSE2() &&
612       ((Op2Info == TargetTransformInfo::OK_UniformConstantValue) ||
613        (Op2Info == TargetTransformInfo::OK_UniformValue))) {
614     if (const auto *Entry =
615             CostTableLookup(SSE2UniformCostTable, ISD, LT.second))
616       return LT.first * Entry->Cost;
617   }
618 
619   static const CostTblEntry AVX512DQCostTable[] = {
620     { ISD::MUL,  MVT::v2i64, 2 }, // pmullq
621     { ISD::MUL,  MVT::v4i64, 2 }, // pmullq
622     { ISD::MUL,  MVT::v8i64, 2 }  // pmullq
623   };
624 
625   // Look for AVX512DQ lowering tricks for custom cases.
626   if (ST->hasDQI())
627     if (const auto *Entry = CostTableLookup(AVX512DQCostTable, ISD, LT.second))
628       return LT.first * Entry->Cost;
629 
630   static const CostTblEntry AVX512BWCostTable[] = {
631     { ISD::SHL,   MVT::v64i8,     11 }, // vpblendvb sequence.
632     { ISD::SRL,   MVT::v64i8,     11 }, // vpblendvb sequence.
633     { ISD::SRA,   MVT::v64i8,     24 }, // vpblendvb sequence.
634   };
635 
636   // Look for AVX512BW lowering tricks for custom cases.
637   if (ST->hasBWI())
638     if (const auto *Entry = CostTableLookup(AVX512BWCostTable, ISD, LT.second))
639       return LT.first * Entry->Cost;
640 
641   static const CostTblEntry AVX512CostTable[] = {
642     { ISD::SHL,     MVT::v4i32,      1 },
643     { ISD::SRL,     MVT::v4i32,      1 },
644     { ISD::SRA,     MVT::v4i32,      1 },
645     { ISD::SHL,     MVT::v8i32,      1 },
646     { ISD::SRL,     MVT::v8i32,      1 },
647     { ISD::SRA,     MVT::v8i32,      1 },
648     { ISD::SHL,     MVT::v16i32,     1 },
649     { ISD::SRL,     MVT::v16i32,     1 },
650     { ISD::SRA,     MVT::v16i32,     1 },
651 
652     { ISD::SHL,     MVT::v2i64,      1 },
653     { ISD::SRL,     MVT::v2i64,      1 },
654     { ISD::SHL,     MVT::v4i64,      1 },
655     { ISD::SRL,     MVT::v4i64,      1 },
656     { ISD::SHL,     MVT::v8i64,      1 },
657     { ISD::SRL,     MVT::v8i64,      1 },
658 
659     { ISD::SRA,     MVT::v2i64,      1 },
660     { ISD::SRA,     MVT::v4i64,      1 },
661     { ISD::SRA,     MVT::v8i64,      1 },
662 
663     { ISD::MUL,     MVT::v16i32,     1 }, // pmulld (Skylake from agner.org)
664     { ISD::MUL,     MVT::v8i32,      1 }, // pmulld (Skylake from agner.org)
665     { ISD::MUL,     MVT::v4i32,      1 }, // pmulld (Skylake from agner.org)
666     { ISD::MUL,     MVT::v8i64,      6 }, // 3*pmuludq/3*shift/2*add
667     { ISD::MUL,     MVT::i64,        1 }, // Skylake from http://www.agner.org/
668 
669     { ISD::FNEG,    MVT::v8f64,      1 }, // Skylake from http://www.agner.org/
670     { ISD::FADD,    MVT::v8f64,      1 }, // Skylake from http://www.agner.org/
671     { ISD::FSUB,    MVT::v8f64,      1 }, // Skylake from http://www.agner.org/
672     { ISD::FMUL,    MVT::v8f64,      1 }, // Skylake from http://www.agner.org/
673     { ISD::FDIV,    MVT::f64,        4 }, // Skylake from http://www.agner.org/
674     { ISD::FDIV,    MVT::v2f64,      4 }, // Skylake from http://www.agner.org/
675     { ISD::FDIV,    MVT::v4f64,      8 }, // Skylake from http://www.agner.org/
676     { ISD::FDIV,    MVT::v8f64,     16 }, // Skylake from http://www.agner.org/
677 
678     { ISD::FNEG,    MVT::v16f32,     1 }, // Skylake from http://www.agner.org/
679     { ISD::FADD,    MVT::v16f32,     1 }, // Skylake from http://www.agner.org/
680     { ISD::FSUB,    MVT::v16f32,     1 }, // Skylake from http://www.agner.org/
681     { ISD::FMUL,    MVT::v16f32,     1 }, // Skylake from http://www.agner.org/
682     { ISD::FDIV,    MVT::f32,        3 }, // Skylake from http://www.agner.org/
683     { ISD::FDIV,    MVT::v4f32,      3 }, // Skylake from http://www.agner.org/
684     { ISD::FDIV,    MVT::v8f32,      5 }, // Skylake from http://www.agner.org/
685     { ISD::FDIV,    MVT::v16f32,    10 }, // Skylake from http://www.agner.org/
686   };
687 
688   if (ST->hasAVX512())
689     if (const auto *Entry = CostTableLookup(AVX512CostTable, ISD, LT.second))
690       return LT.first * Entry->Cost;
691 
692   static const CostTblEntry AVX2ShiftCostTable[] = {
693     // Shifts on vXi64/vXi32 on AVX2 is legal even though we declare to
694     // customize them to detect the cases where shift amount is a scalar one.
695     { ISD::SHL,     MVT::v4i32,    2 }, // vpsllvd (Haswell from agner.org)
696     { ISD::SRL,     MVT::v4i32,    2 }, // vpsrlvd (Haswell from agner.org)
697     { ISD::SRA,     MVT::v4i32,    2 }, // vpsravd (Haswell from agner.org)
698     { ISD::SHL,     MVT::v8i32,    2 }, // vpsllvd (Haswell from agner.org)
699     { ISD::SRL,     MVT::v8i32,    2 }, // vpsrlvd (Haswell from agner.org)
700     { ISD::SRA,     MVT::v8i32,    2 }, // vpsravd (Haswell from agner.org)
701     { ISD::SHL,     MVT::v2i64,    1 }, // vpsllvq (Haswell from agner.org)
702     { ISD::SRL,     MVT::v2i64,    1 }, // vpsrlvq (Haswell from agner.org)
703     { ISD::SHL,     MVT::v4i64,    1 }, // vpsllvq (Haswell from agner.org)
704     { ISD::SRL,     MVT::v4i64,    1 }, // vpsrlvq (Haswell from agner.org)
705   };
706 
707   if (ST->hasAVX512()) {
708     if (ISD == ISD::SHL && LT.second == MVT::v32i16 &&
709         (Op2Info == TargetTransformInfo::OK_UniformConstantValue ||
710          Op2Info == TargetTransformInfo::OK_NonUniformConstantValue))
711       // On AVX512, a packed v32i16 shift left by a constant build_vector
712       // is lowered into a vector multiply (vpmullw).
713       return getArithmeticInstrCost(Instruction::Mul, Ty, CostKind,
714                                     Op1Info, Op2Info,
715                                     TargetTransformInfo::OP_None,
716                                     TargetTransformInfo::OP_None);
717   }
718 
719   // Look for AVX2 lowering tricks (XOP is always better at v4i32 shifts).
720   if (ST->hasAVX2() && !(ST->hasXOP() && LT.second == MVT::v4i32)) {
721     if (ISD == ISD::SHL && LT.second == MVT::v16i16 &&
722         (Op2Info == TargetTransformInfo::OK_UniformConstantValue ||
723          Op2Info == TargetTransformInfo::OK_NonUniformConstantValue))
724       // On AVX2, a packed v16i16 shift left by a constant build_vector
725       // is lowered into a vector multiply (vpmullw).
726       return getArithmeticInstrCost(Instruction::Mul, Ty, CostKind,
727                                     Op1Info, Op2Info,
728                                     TargetTransformInfo::OP_None,
729                                     TargetTransformInfo::OP_None);
730 
731     if (const auto *Entry = CostTableLookup(AVX2ShiftCostTable, ISD, LT.second))
732       return LT.first * Entry->Cost;
733   }
734 
735   static const CostTblEntry XOPShiftCostTable[] = {
736     // 128bit shifts take 1cy, but right shifts require negation beforehand.
737     { ISD::SHL,     MVT::v16i8,    1 },
738     { ISD::SRL,     MVT::v16i8,    2 },
739     { ISD::SRA,     MVT::v16i8,    2 },
740     { ISD::SHL,     MVT::v8i16,    1 },
741     { ISD::SRL,     MVT::v8i16,    2 },
742     { ISD::SRA,     MVT::v8i16,    2 },
743     { ISD::SHL,     MVT::v4i32,    1 },
744     { ISD::SRL,     MVT::v4i32,    2 },
745     { ISD::SRA,     MVT::v4i32,    2 },
746     { ISD::SHL,     MVT::v2i64,    1 },
747     { ISD::SRL,     MVT::v2i64,    2 },
748     { ISD::SRA,     MVT::v2i64,    2 },
749     // 256bit shifts require splitting if AVX2 didn't catch them above.
750     { ISD::SHL,     MVT::v32i8,  2+2 },
751     { ISD::SRL,     MVT::v32i8,  4+2 },
752     { ISD::SRA,     MVT::v32i8,  4+2 },
753     { ISD::SHL,     MVT::v16i16, 2+2 },
754     { ISD::SRL,     MVT::v16i16, 4+2 },
755     { ISD::SRA,     MVT::v16i16, 4+2 },
756     { ISD::SHL,     MVT::v8i32,  2+2 },
757     { ISD::SRL,     MVT::v8i32,  4+2 },
758     { ISD::SRA,     MVT::v8i32,  4+2 },
759     { ISD::SHL,     MVT::v4i64,  2+2 },
760     { ISD::SRL,     MVT::v4i64,  4+2 },
761     { ISD::SRA,     MVT::v4i64,  4+2 },
762   };
763 
764   // Look for XOP lowering tricks.
765   if (ST->hasXOP()) {
766     // If the right shift is constant then we'll fold the negation so
767     // it's as cheap as a left shift.
768     int ShiftISD = ISD;
769     if ((ShiftISD == ISD::SRL || ShiftISD == ISD::SRA) &&
770         (Op2Info == TargetTransformInfo::OK_UniformConstantValue ||
771          Op2Info == TargetTransformInfo::OK_NonUniformConstantValue))
772       ShiftISD = ISD::SHL;
773     if (const auto *Entry =
774             CostTableLookup(XOPShiftCostTable, ShiftISD, LT.second))
775       return LT.first * Entry->Cost;
776   }
777 
778   static const CostTblEntry SSE2UniformShiftCostTable[] = {
779     // Uniform splats are cheaper for the following instructions.
780     { ISD::SHL,  MVT::v16i16, 2+2 }, // 2*psllw + split.
781     { ISD::SHL,  MVT::v8i32,  2+2 }, // 2*pslld + split.
782     { ISD::SHL,  MVT::v4i64,  2+2 }, // 2*psllq + split.
783 
784     { ISD::SRL,  MVT::v16i16, 2+2 }, // 2*psrlw + split.
785     { ISD::SRL,  MVT::v8i32,  2+2 }, // 2*psrld + split.
786     { ISD::SRL,  MVT::v4i64,  2+2 }, // 2*psrlq + split.
787 
788     { ISD::SRA,  MVT::v16i16, 2+2 }, // 2*psraw + split.
789     { ISD::SRA,  MVT::v8i32,  2+2 }, // 2*psrad + split.
790     { ISD::SRA,  MVT::v2i64,    4 }, // 2*psrad + shuffle.
791     { ISD::SRA,  MVT::v4i64,  8+2 }, // 2*(2*psrad + shuffle) + split.
792   };
793 
794   if (ST->hasSSE2() &&
795       ((Op2Info == TargetTransformInfo::OK_UniformConstantValue) ||
796        (Op2Info == TargetTransformInfo::OK_UniformValue))) {
797 
798     // Handle AVX2 uniform v4i64 ISD::SRA, it's not worth a table.
799     if (ISD == ISD::SRA && LT.second == MVT::v4i64 && ST->hasAVX2())
800       return LT.first * 4; // 2*psrad + shuffle.
801 
802     if (const auto *Entry =
803             CostTableLookup(SSE2UniformShiftCostTable, ISD, LT.second))
804       return LT.first * Entry->Cost;
805   }
806 
807   if (ISD == ISD::SHL &&
808       Op2Info == TargetTransformInfo::OK_NonUniformConstantValue) {
809     MVT VT = LT.second;
810     // Vector shift left by non uniform constant can be lowered
811     // into vector multiply.
812     if (((VT == MVT::v8i16 || VT == MVT::v4i32) && ST->hasSSE2()) ||
813         ((VT == MVT::v16i16 || VT == MVT::v8i32) && ST->hasAVX()))
814       ISD = ISD::MUL;
815   }
816 
817   static const CostTblEntry AVX2CostTable[] = {
818     { ISD::SHL,  MVT::v16i8,      6 }, // vpblendvb sequence.
819     { ISD::SHL,  MVT::v32i8,      6 }, // vpblendvb sequence.
820     { ISD::SHL,  MVT::v64i8,     12 }, // 2*vpblendvb sequence.
821     { ISD::SHL,  MVT::v8i16,      5 }, // extend/vpsrlvd/pack sequence.
822     { ISD::SHL,  MVT::v16i16,     7 }, // extend/vpsrlvd/pack sequence.
823     { ISD::SHL,  MVT::v32i16,    14 }, // 2*extend/vpsrlvd/pack sequence.
824 
825     { ISD::SRL,  MVT::v16i8,      6 }, // vpblendvb sequence.
826     { ISD::SRL,  MVT::v32i8,      6 }, // vpblendvb sequence.
827     { ISD::SRL,  MVT::v64i8,     12 }, // 2*vpblendvb sequence.
828     { ISD::SRL,  MVT::v8i16,      5 }, // extend/vpsrlvd/pack sequence.
829     { ISD::SRL,  MVT::v16i16,     7 }, // extend/vpsrlvd/pack sequence.
830     { ISD::SRL,  MVT::v32i16,    14 }, // 2*extend/vpsrlvd/pack sequence.
831 
832     { ISD::SRA,  MVT::v16i8,     17 }, // vpblendvb sequence.
833     { ISD::SRA,  MVT::v32i8,     17 }, // vpblendvb sequence.
834     { ISD::SRA,  MVT::v64i8,     34 }, // 2*vpblendvb sequence.
835     { ISD::SRA,  MVT::v8i16,      5 }, // extend/vpsravd/pack sequence.
836     { ISD::SRA,  MVT::v16i16,     7 }, // extend/vpsravd/pack sequence.
837     { ISD::SRA,  MVT::v32i16,    14 }, // 2*extend/vpsravd/pack sequence.
838     { ISD::SRA,  MVT::v2i64,      2 }, // srl/xor/sub sequence.
839     { ISD::SRA,  MVT::v4i64,      2 }, // srl/xor/sub sequence.
840 
841     { ISD::SUB,  MVT::v32i8,      1 }, // psubb
842     { ISD::ADD,  MVT::v32i8,      1 }, // paddb
843     { ISD::SUB,  MVT::v16i16,     1 }, // psubw
844     { ISD::ADD,  MVT::v16i16,     1 }, // paddw
845     { ISD::SUB,  MVT::v8i32,      1 }, // psubd
846     { ISD::ADD,  MVT::v8i32,      1 }, // paddd
847     { ISD::SUB,  MVT::v4i64,      1 }, // psubq
848     { ISD::ADD,  MVT::v4i64,      1 }, // paddq
849 
850     { ISD::MUL,  MVT::v16i16,     1 }, // pmullw
851     { ISD::MUL,  MVT::v8i32,      2 }, // pmulld (Haswell from agner.org)
852     { ISD::MUL,  MVT::v4i64,      6 }, // 3*pmuludq/3*shift/2*add
853 
854     { ISD::FNEG, MVT::v4f64,      1 }, // Haswell from http://www.agner.org/
855     { ISD::FNEG, MVT::v8f32,      1 }, // Haswell from http://www.agner.org/
856     { ISD::FADD, MVT::v4f64,      1 }, // Haswell from http://www.agner.org/
857     { ISD::FADD, MVT::v8f32,      1 }, // Haswell from http://www.agner.org/
858     { ISD::FSUB, MVT::v4f64,      1 }, // Haswell from http://www.agner.org/
859     { ISD::FSUB, MVT::v8f32,      1 }, // Haswell from http://www.agner.org/
860     { ISD::FMUL, MVT::f64,        1 }, // Haswell from http://www.agner.org/
861     { ISD::FMUL, MVT::v2f64,      1 }, // Haswell from http://www.agner.org/
862     { ISD::FMUL, MVT::v4f64,      1 }, // Haswell from http://www.agner.org/
863     { ISD::FMUL, MVT::v8f32,      1 }, // Haswell from http://www.agner.org/
864 
865     { ISD::FDIV, MVT::f32,        7 }, // Haswell from http://www.agner.org/
866     { ISD::FDIV, MVT::v4f32,      7 }, // Haswell from http://www.agner.org/
867     { ISD::FDIV, MVT::v8f32,     14 }, // Haswell from http://www.agner.org/
868     { ISD::FDIV, MVT::f64,       14 }, // Haswell from http://www.agner.org/
869     { ISD::FDIV, MVT::v2f64,     14 }, // Haswell from http://www.agner.org/
870     { ISD::FDIV, MVT::v4f64,     28 }, // Haswell from http://www.agner.org/
871   };
872 
873   // Look for AVX2 lowering tricks for custom cases.
874   if (ST->hasAVX2())
875     if (const auto *Entry = CostTableLookup(AVX2CostTable, ISD, LT.second))
876       return LT.first * Entry->Cost;
877 
878   static const CostTblEntry AVX1CostTable[] = {
879     // We don't have to scalarize unsupported ops. We can issue two half-sized
880     // operations and we only need to extract the upper YMM half.
881     // Two ops + 1 extract + 1 insert = 4.
882     { ISD::MUL,     MVT::v16i16,     4 },
883     { ISD::MUL,     MVT::v8i32,      5 }, // BTVER2 from http://www.agner.org/
884     { ISD::MUL,     MVT::v4i64,     12 },
885 
886     { ISD::SUB,     MVT::v32i8,      4 },
887     { ISD::ADD,     MVT::v32i8,      4 },
888     { ISD::SUB,     MVT::v16i16,     4 },
889     { ISD::ADD,     MVT::v16i16,     4 },
890     { ISD::SUB,     MVT::v8i32,      4 },
891     { ISD::ADD,     MVT::v8i32,      4 },
892     { ISD::SUB,     MVT::v4i64,      4 },
893     { ISD::ADD,     MVT::v4i64,      4 },
894 
895     { ISD::SHL,     MVT::v32i8,     22 }, // pblendvb sequence + split.
896     { ISD::SHL,     MVT::v8i16,      6 }, // pblendvb sequence.
897     { ISD::SHL,     MVT::v16i16,    13 }, // pblendvb sequence + split.
898     { ISD::SHL,     MVT::v4i32,      3 }, // pslld/paddd/cvttps2dq/pmulld
899     { ISD::SHL,     MVT::v8i32,      9 }, // pslld/paddd/cvttps2dq/pmulld + split
900     { ISD::SHL,     MVT::v2i64,      2 }, // Shift each lane + blend.
901     { ISD::SHL,     MVT::v4i64,      6 }, // Shift each lane + blend + split.
902 
903     { ISD::SRL,     MVT::v32i8,     23 }, // pblendvb sequence + split.
904     { ISD::SRL,     MVT::v16i16,    28 }, // pblendvb sequence + split.
905     { ISD::SRL,     MVT::v4i32,      6 }, // Shift each lane + blend.
906     { ISD::SRL,     MVT::v8i32,     14 }, // Shift each lane + blend + split.
907     { ISD::SRL,     MVT::v2i64,      2 }, // Shift each lane + blend.
908     { ISD::SRL,     MVT::v4i64,      6 }, // Shift each lane + blend + split.
909 
910     { ISD::SRA,     MVT::v32i8,     44 }, // pblendvb sequence + split.
911     { ISD::SRA,     MVT::v16i16,    28 }, // pblendvb sequence + split.
912     { ISD::SRA,     MVT::v4i32,      6 }, // Shift each lane + blend.
913     { ISD::SRA,     MVT::v8i32,     14 }, // Shift each lane + blend + split.
914     { ISD::SRA,     MVT::v2i64,      5 }, // Shift each lane + blend.
915     { ISD::SRA,     MVT::v4i64,     12 }, // Shift each lane + blend + split.
916 
917     { ISD::FNEG,    MVT::v4f64,      2 }, // BTVER2 from http://www.agner.org/
918     { ISD::FNEG,    MVT::v8f32,      2 }, // BTVER2 from http://www.agner.org/
919 
920     { ISD::FMUL,    MVT::f64,        2 }, // BTVER2 from http://www.agner.org/
921     { ISD::FMUL,    MVT::v2f64,      2 }, // BTVER2 from http://www.agner.org/
922     { ISD::FMUL,    MVT::v4f64,      4 }, // BTVER2 from http://www.agner.org/
923 
924     { ISD::FDIV,    MVT::f32,       14 }, // SNB from http://www.agner.org/
925     { ISD::FDIV,    MVT::v4f32,     14 }, // SNB from http://www.agner.org/
926     { ISD::FDIV,    MVT::v8f32,     28 }, // SNB from http://www.agner.org/
927     { ISD::FDIV,    MVT::f64,       22 }, // SNB from http://www.agner.org/
928     { ISD::FDIV,    MVT::v2f64,     22 }, // SNB from http://www.agner.org/
929     { ISD::FDIV,    MVT::v4f64,     44 }, // SNB from http://www.agner.org/
930   };
931 
932   if (ST->hasAVX())
933     if (const auto *Entry = CostTableLookup(AVX1CostTable, ISD, LT.second))
934       return LT.first * Entry->Cost;
935 
936   static const CostTblEntry SSE42CostTable[] = {
937     { ISD::FADD, MVT::f64,     1 }, // Nehalem from http://www.agner.org/
938     { ISD::FADD, MVT::f32,     1 }, // Nehalem from http://www.agner.org/
939     { ISD::FADD, MVT::v2f64,   1 }, // Nehalem from http://www.agner.org/
940     { ISD::FADD, MVT::v4f32,   1 }, // Nehalem from http://www.agner.org/
941 
942     { ISD::FSUB, MVT::f64,     1 }, // Nehalem from http://www.agner.org/
943     { ISD::FSUB, MVT::f32 ,    1 }, // Nehalem from http://www.agner.org/
944     { ISD::FSUB, MVT::v2f64,   1 }, // Nehalem from http://www.agner.org/
945     { ISD::FSUB, MVT::v4f32,   1 }, // Nehalem from http://www.agner.org/
946 
947     { ISD::FMUL, MVT::f64,     1 }, // Nehalem from http://www.agner.org/
948     { ISD::FMUL, MVT::f32,     1 }, // Nehalem from http://www.agner.org/
949     { ISD::FMUL, MVT::v2f64,   1 }, // Nehalem from http://www.agner.org/
950     { ISD::FMUL, MVT::v4f32,   1 }, // Nehalem from http://www.agner.org/
951 
952     { ISD::FDIV,  MVT::f32,   14 }, // Nehalem from http://www.agner.org/
953     { ISD::FDIV,  MVT::v4f32, 14 }, // Nehalem from http://www.agner.org/
954     { ISD::FDIV,  MVT::f64,   22 }, // Nehalem from http://www.agner.org/
955     { ISD::FDIV,  MVT::v2f64, 22 }, // Nehalem from http://www.agner.org/
956 
957     { ISD::MUL,   MVT::v2i64,  6 }  // 3*pmuludq/3*shift/2*add
958   };
959 
960   if (ST->hasSSE42())
961     if (const auto *Entry = CostTableLookup(SSE42CostTable, ISD, LT.second))
962       return LT.first * Entry->Cost;
963 
964   static const CostTblEntry SSE41CostTable[] = {
965     { ISD::SHL,  MVT::v16i8,      10 }, // pblendvb sequence.
966     { ISD::SHL,  MVT::v8i16,      11 }, // pblendvb sequence.
967     { ISD::SHL,  MVT::v4i32,       4 }, // pslld/paddd/cvttps2dq/pmulld
968 
969     { ISD::SRL,  MVT::v16i8,      11 }, // pblendvb sequence.
970     { ISD::SRL,  MVT::v8i16,      13 }, // pblendvb sequence.
971     { ISD::SRL,  MVT::v4i32,      16 }, // Shift each lane + blend.
972 
973     { ISD::SRA,  MVT::v16i8,      21 }, // pblendvb sequence.
974     { ISD::SRA,  MVT::v8i16,      13 }, // pblendvb sequence.
975 
976     { ISD::MUL,  MVT::v4i32,       2 }  // pmulld (Nehalem from agner.org)
977   };
978 
979   if (ST->hasSSE41())
980     if (const auto *Entry = CostTableLookup(SSE41CostTable, ISD, LT.second))
981       return LT.first * Entry->Cost;
982 
983   static const CostTblEntry SSE2CostTable[] = {
984     // We don't correctly identify costs of casts because they are marked as
985     // custom.
986     { ISD::SHL,  MVT::v16i8,      13 }, // cmpgtb sequence.
987     { ISD::SHL,  MVT::v8i16,      25 }, // cmpgtw sequence.
988     { ISD::SHL,  MVT::v4i32,      16 }, // pslld/paddd/cvttps2dq/pmuludq.
989     { ISD::SHL,  MVT::v2i64,       4 }, // splat+shuffle sequence.
990 
991     { ISD::SRL,  MVT::v16i8,      14 }, // cmpgtb sequence.
992     { ISD::SRL,  MVT::v8i16,      16 }, // cmpgtw sequence.
993     { ISD::SRL,  MVT::v4i32,      12 }, // Shift each lane + blend.
994     { ISD::SRL,  MVT::v2i64,       4 }, // splat+shuffle sequence.
995 
996     { ISD::SRA,  MVT::v16i8,      27 }, // unpacked cmpgtb sequence.
997     { ISD::SRA,  MVT::v8i16,      16 }, // cmpgtw sequence.
998     { ISD::SRA,  MVT::v4i32,      12 }, // Shift each lane + blend.
999     { ISD::SRA,  MVT::v2i64,       8 }, // srl/xor/sub splat+shuffle sequence.
1000 
1001     { ISD::MUL,  MVT::v8i16,       1 }, // pmullw
1002     { ISD::MUL,  MVT::v4i32,       6 }, // 3*pmuludq/4*shuffle
1003     { ISD::MUL,  MVT::v2i64,       8 }, // 3*pmuludq/3*shift/2*add
1004 
1005     { ISD::FDIV, MVT::f32,        23 }, // Pentium IV from http://www.agner.org/
1006     { ISD::FDIV, MVT::v4f32,      39 }, // Pentium IV from http://www.agner.org/
1007     { ISD::FDIV, MVT::f64,        38 }, // Pentium IV from http://www.agner.org/
1008     { ISD::FDIV, MVT::v2f64,      69 }, // Pentium IV from http://www.agner.org/
1009 
1010     { ISD::FNEG, MVT::f32,         1 }, // Pentium IV from http://www.agner.org/
1011     { ISD::FNEG, MVT::f64,         1 }, // Pentium IV from http://www.agner.org/
1012     { ISD::FNEG, MVT::v4f32,       1 }, // Pentium IV from http://www.agner.org/
1013     { ISD::FNEG, MVT::v2f64,       1 }, // Pentium IV from http://www.agner.org/
1014 
1015     { ISD::FADD, MVT::f32,         2 }, // Pentium IV from http://www.agner.org/
1016     { ISD::FADD, MVT::f64,         2 }, // Pentium IV from http://www.agner.org/
1017 
1018     { ISD::FSUB, MVT::f32,         2 }, // Pentium IV from http://www.agner.org/
1019     { ISD::FSUB, MVT::f64,         2 }, // Pentium IV from http://www.agner.org/
1020   };
1021 
1022   if (ST->hasSSE2())
1023     if (const auto *Entry = CostTableLookup(SSE2CostTable, ISD, LT.second))
1024       return LT.first * Entry->Cost;
1025 
1026   static const CostTblEntry SSE1CostTable[] = {
1027     { ISD::FDIV, MVT::f32,   17 }, // Pentium III from http://www.agner.org/
1028     { ISD::FDIV, MVT::v4f32, 34 }, // Pentium III from http://www.agner.org/
1029 
1030     { ISD::FNEG, MVT::f32,    2 }, // Pentium III from http://www.agner.org/
1031     { ISD::FNEG, MVT::v4f32,  2 }, // Pentium III from http://www.agner.org/
1032 
1033     { ISD::FADD, MVT::f32,    1 }, // Pentium III from http://www.agner.org/
1034     { ISD::FADD, MVT::v4f32,  2 }, // Pentium III from http://www.agner.org/
1035 
1036     { ISD::FSUB, MVT::f32,    1 }, // Pentium III from http://www.agner.org/
1037     { ISD::FSUB, MVT::v4f32,  2 }, // Pentium III from http://www.agner.org/
1038   };
1039 
1040   if (ST->hasSSE1())
1041     if (const auto *Entry = CostTableLookup(SSE1CostTable, ISD, LT.second))
1042       return LT.first * Entry->Cost;
1043 
1044   static const CostTblEntry X64CostTbl[] = { // 64-bit targets
1045     { ISD::ADD,  MVT::i64,    1 }, // Core (Merom) from http://www.agner.org/
1046     { ISD::SUB,  MVT::i64,    1 }, // Core (Merom) from http://www.agner.org/
1047     { ISD::MUL,  MVT::i64,    2 }, // Nehalem from http://www.agner.org/
1048   };
1049 
1050   if (ST->is64Bit())
1051     if (const auto *Entry = CostTableLookup(X64CostTbl, ISD, LT.second))
1052       return LT.first * Entry->Cost;
1053 
1054   static const CostTblEntry X86CostTbl[] = { // 32 or 64-bit targets
1055     { ISD::ADD,  MVT::i8,    1 }, // Pentium III from http://www.agner.org/
1056     { ISD::ADD,  MVT::i16,   1 }, // Pentium III from http://www.agner.org/
1057     { ISD::ADD,  MVT::i32,   1 }, // Pentium III from http://www.agner.org/
1058 
1059     { ISD::SUB,  MVT::i8,    1 }, // Pentium III from http://www.agner.org/
1060     { ISD::SUB,  MVT::i16,   1 }, // Pentium III from http://www.agner.org/
1061     { ISD::SUB,  MVT::i32,   1 }, // Pentium III from http://www.agner.org/
1062   };
1063 
1064   if (const auto *Entry = CostTableLookup(X86CostTbl, ISD, LT.second))
1065     return LT.first * Entry->Cost;
1066 
1067   // It is not a good idea to vectorize division. We have to scalarize it and
1068   // in the process we will often end up having to spilling regular
1069   // registers. The overhead of division is going to dominate most kernels
1070   // anyways so try hard to prevent vectorization of division - it is
1071   // generally a bad idea. Assume somewhat arbitrarily that we have to be able
1072   // to hide "20 cycles" for each lane.
1073   if (LT.second.isVector() && (ISD == ISD::SDIV || ISD == ISD::SREM ||
1074                                ISD == ISD::UDIV || ISD == ISD::UREM)) {
1075     InstructionCost ScalarCost = getArithmeticInstrCost(
1076         Opcode, Ty->getScalarType(), CostKind, Op1Info, Op2Info,
1077         TargetTransformInfo::OP_None, TargetTransformInfo::OP_None);
1078     return 20 * LT.first * LT.second.getVectorNumElements() * ScalarCost;
1079   }
1080 
1081   // Fallback to the default implementation.
1082   return BaseT::getArithmeticInstrCost(Opcode, Ty, CostKind, Op1Info, Op2Info);
1083 }
1084 
1085 InstructionCost X86TTIImpl::getShuffleCost(TTI::ShuffleKind Kind,
1086                                            VectorType *BaseTp,
1087                                            ArrayRef<int> Mask, int Index,
1088                                            VectorType *SubTp,
1089                                            ArrayRef<Value *> Args) {
1090   // 64-bit packed float vectors (v2f32) are widened to type v4f32.
1091   // 64-bit packed integer vectors (v2i32) are widened to type v4i32.
1092   std::pair<InstructionCost, MVT> LT = TLI->getTypeLegalizationCost(DL, BaseTp);
1093 
1094   Kind = improveShuffleKindFromMask(Kind, Mask);
1095   // Treat Transpose as 2-op shuffles - there's no difference in lowering.
1096   if (Kind == TTI::SK_Transpose)
1097     Kind = TTI::SK_PermuteTwoSrc;
1098 
1099   // For Broadcasts we are splatting the first element from the first input
1100   // register, so only need to reference that input and all the output
1101   // registers are the same.
1102   if (Kind == TTI::SK_Broadcast)
1103     LT.first = 1;
1104 
1105   // Subvector extractions are free if they start at the beginning of a
1106   // vector and cheap if the subvectors are aligned.
1107   if (Kind == TTI::SK_ExtractSubvector && LT.second.isVector()) {
1108     int NumElts = LT.second.getVectorNumElements();
1109     if ((Index % NumElts) == 0)
1110       return 0;
1111     std::pair<InstructionCost, MVT> SubLT =
1112         TLI->getTypeLegalizationCost(DL, SubTp);
1113     if (SubLT.second.isVector()) {
1114       int NumSubElts = SubLT.second.getVectorNumElements();
1115       if ((Index % NumSubElts) == 0 && (NumElts % NumSubElts) == 0)
1116         return SubLT.first;
1117       // Handle some cases for widening legalization. For now we only handle
1118       // cases where the original subvector was naturally aligned and evenly
1119       // fit in its legalized subvector type.
1120       // FIXME: Remove some of the alignment restrictions.
1121       // FIXME: We can use permq for 64-bit or larger extracts from 256-bit
1122       // vectors.
1123       int OrigSubElts = cast<FixedVectorType>(SubTp)->getNumElements();
1124       if (NumSubElts > OrigSubElts && (Index % OrigSubElts) == 0 &&
1125           (NumSubElts % OrigSubElts) == 0 &&
1126           LT.second.getVectorElementType() ==
1127               SubLT.second.getVectorElementType() &&
1128           LT.second.getVectorElementType().getSizeInBits() ==
1129               BaseTp->getElementType()->getPrimitiveSizeInBits()) {
1130         assert(NumElts >= NumSubElts && NumElts > OrigSubElts &&
1131                "Unexpected number of elements!");
1132         auto *VecTy = FixedVectorType::get(BaseTp->getElementType(),
1133                                            LT.second.getVectorNumElements());
1134         auto *SubTy = FixedVectorType::get(BaseTp->getElementType(),
1135                                            SubLT.second.getVectorNumElements());
1136         int ExtractIndex = alignDown((Index % NumElts), NumSubElts);
1137         InstructionCost ExtractCost = getShuffleCost(
1138             TTI::SK_ExtractSubvector, VecTy, None, ExtractIndex, SubTy);
1139 
1140         // If the original size is 32-bits or more, we can use pshufd. Otherwise
1141         // if we have SSSE3 we can use pshufb.
1142         if (SubTp->getPrimitiveSizeInBits() >= 32 || ST->hasSSSE3())
1143           return ExtractCost + 1; // pshufd or pshufb
1144 
1145         assert(SubTp->getPrimitiveSizeInBits() == 16 &&
1146                "Unexpected vector size");
1147 
1148         return ExtractCost + 2; // worst case pshufhw + pshufd
1149       }
1150     }
1151   }
1152 
1153   // Subvector insertions are cheap if the subvectors are aligned.
1154   // Note that in general, the insertion starting at the beginning of a vector
1155   // isn't free, because we need to preserve the rest of the wide vector.
1156   if (Kind == TTI::SK_InsertSubvector && LT.second.isVector()) {
1157     int NumElts = LT.second.getVectorNumElements();
1158     std::pair<InstructionCost, MVT> SubLT =
1159         TLI->getTypeLegalizationCost(DL, SubTp);
1160     if (SubLT.second.isVector()) {
1161       int NumSubElts = SubLT.second.getVectorNumElements();
1162       if ((Index % NumSubElts) == 0 && (NumElts % NumSubElts) == 0)
1163         return SubLT.first;
1164     }
1165 
1166     // If the insertion isn't aligned, treat it like a 2-op shuffle.
1167     Kind = TTI::SK_PermuteTwoSrc;
1168   }
1169 
1170   // Handle some common (illegal) sub-vector types as they are often very cheap
1171   // to shuffle even on targets without PSHUFB.
1172   EVT VT = TLI->getValueType(DL, BaseTp);
1173   if (VT.isSimple() && VT.isVector() && VT.getSizeInBits() < 128 &&
1174       !ST->hasSSSE3()) {
1175      static const CostTblEntry SSE2SubVectorShuffleTbl[] = {
1176       {TTI::SK_Broadcast,        MVT::v4i16, 1}, // pshuflw
1177       {TTI::SK_Broadcast,        MVT::v2i16, 1}, // pshuflw
1178       {TTI::SK_Broadcast,        MVT::v8i8,  2}, // punpck/pshuflw
1179       {TTI::SK_Broadcast,        MVT::v4i8,  2}, // punpck/pshuflw
1180       {TTI::SK_Broadcast,        MVT::v2i8,  1}, // punpck
1181 
1182       {TTI::SK_Reverse,          MVT::v4i16, 1}, // pshuflw
1183       {TTI::SK_Reverse,          MVT::v2i16, 1}, // pshuflw
1184       {TTI::SK_Reverse,          MVT::v4i8,  3}, // punpck/pshuflw/packus
1185       {TTI::SK_Reverse,          MVT::v2i8,  1}, // punpck
1186 
1187       {TTI::SK_PermuteTwoSrc,    MVT::v4i16, 2}, // punpck/pshuflw
1188       {TTI::SK_PermuteTwoSrc,    MVT::v2i16, 2}, // punpck/pshuflw
1189       {TTI::SK_PermuteTwoSrc,    MVT::v8i8,  7}, // punpck/pshuflw
1190       {TTI::SK_PermuteTwoSrc,    MVT::v4i8,  4}, // punpck/pshuflw
1191       {TTI::SK_PermuteTwoSrc,    MVT::v2i8,  2}, // punpck
1192 
1193       {TTI::SK_PermuteSingleSrc, MVT::v4i16, 1}, // pshuflw
1194       {TTI::SK_PermuteSingleSrc, MVT::v2i16, 1}, // pshuflw
1195       {TTI::SK_PermuteSingleSrc, MVT::v8i8,  5}, // punpck/pshuflw
1196       {TTI::SK_PermuteSingleSrc, MVT::v4i8,  3}, // punpck/pshuflw
1197       {TTI::SK_PermuteSingleSrc, MVT::v2i8,  1}, // punpck
1198     };
1199 
1200     if (ST->hasSSE2())
1201       if (const auto *Entry =
1202               CostTableLookup(SSE2SubVectorShuffleTbl, Kind, VT.getSimpleVT()))
1203         return Entry->Cost;
1204   }
1205 
1206   // We are going to permute multiple sources and the result will be in multiple
1207   // destinations. Providing an accurate cost only for splits where the element
1208   // type remains the same.
1209   if (Kind == TTI::SK_PermuteSingleSrc && LT.first != 1) {
1210     MVT LegalVT = LT.second;
1211     if (LegalVT.isVector() &&
1212         LegalVT.getVectorElementType().getSizeInBits() ==
1213             BaseTp->getElementType()->getPrimitiveSizeInBits() &&
1214         LegalVT.getVectorNumElements() <
1215             cast<FixedVectorType>(BaseTp)->getNumElements()) {
1216 
1217       unsigned VecTySize = DL.getTypeStoreSize(BaseTp);
1218       unsigned LegalVTSize = LegalVT.getStoreSize();
1219       // Number of source vectors after legalization:
1220       unsigned NumOfSrcs = (VecTySize + LegalVTSize - 1) / LegalVTSize;
1221       // Number of destination vectors after legalization:
1222       InstructionCost NumOfDests = LT.first;
1223 
1224       auto *SingleOpTy = FixedVectorType::get(BaseTp->getElementType(),
1225                                               LegalVT.getVectorNumElements());
1226 
1227       InstructionCost NumOfShuffles = (NumOfSrcs - 1) * NumOfDests;
1228       return NumOfShuffles * getShuffleCost(TTI::SK_PermuteTwoSrc, SingleOpTy,
1229                                             None, 0, nullptr);
1230     }
1231 
1232     return BaseT::getShuffleCost(Kind, BaseTp, Mask, Index, SubTp);
1233   }
1234 
1235   // For 2-input shuffles, we must account for splitting the 2 inputs into many.
1236   if (Kind == TTI::SK_PermuteTwoSrc && LT.first != 1) {
1237     // We assume that source and destination have the same vector type.
1238     InstructionCost NumOfDests = LT.first;
1239     InstructionCost NumOfShufflesPerDest = LT.first * 2 - 1;
1240     LT.first = NumOfDests * NumOfShufflesPerDest;
1241   }
1242 
1243   static const CostTblEntry AVX512FP16ShuffleTbl[] = {
1244       {TTI::SK_Broadcast, MVT::v32f16, 1}, // vpbroadcastw
1245       {TTI::SK_Broadcast, MVT::v16f16, 1}, // vpbroadcastw
1246       {TTI::SK_Broadcast, MVT::v8f16, 1},  // vpbroadcastw
1247 
1248       {TTI::SK_Reverse, MVT::v32f16, 2}, // vpermw
1249       {TTI::SK_Reverse, MVT::v16f16, 2}, // vpermw
1250       {TTI::SK_Reverse, MVT::v8f16, 1},  // vpshufb
1251 
1252       {TTI::SK_PermuteSingleSrc, MVT::v32f16, 2}, // vpermw
1253       {TTI::SK_PermuteSingleSrc, MVT::v16f16, 2}, // vpermw
1254       {TTI::SK_PermuteSingleSrc, MVT::v8f16, 1},  // vpshufb
1255 
1256       {TTI::SK_PermuteTwoSrc, MVT::v32f16, 2}, // vpermt2w
1257       {TTI::SK_PermuteTwoSrc, MVT::v16f16, 2}, // vpermt2w
1258       {TTI::SK_PermuteTwoSrc, MVT::v8f16, 2}   // vpermt2w
1259   };
1260 
1261   if (!ST->useSoftFloat() && ST->hasFP16())
1262     if (const auto *Entry =
1263             CostTableLookup(AVX512FP16ShuffleTbl, Kind, LT.second))
1264       return LT.first * Entry->Cost;
1265 
1266   static const CostTblEntry AVX512VBMIShuffleTbl[] = {
1267       {TTI::SK_Reverse, MVT::v64i8, 1}, // vpermb
1268       {TTI::SK_Reverse, MVT::v32i8, 1}, // vpermb
1269 
1270       {TTI::SK_PermuteSingleSrc, MVT::v64i8, 1}, // vpermb
1271       {TTI::SK_PermuteSingleSrc, MVT::v32i8, 1}, // vpermb
1272 
1273       {TTI::SK_PermuteTwoSrc, MVT::v64i8, 2}, // vpermt2b
1274       {TTI::SK_PermuteTwoSrc, MVT::v32i8, 2}, // vpermt2b
1275       {TTI::SK_PermuteTwoSrc, MVT::v16i8, 2}  // vpermt2b
1276   };
1277 
1278   if (ST->hasVBMI())
1279     if (const auto *Entry =
1280             CostTableLookup(AVX512VBMIShuffleTbl, Kind, LT.second))
1281       return LT.first * Entry->Cost;
1282 
1283   static const CostTblEntry AVX512BWShuffleTbl[] = {
1284       {TTI::SK_Broadcast, MVT::v32i16, 1}, // vpbroadcastw
1285       {TTI::SK_Broadcast, MVT::v64i8, 1},  // vpbroadcastb
1286 
1287       {TTI::SK_Reverse, MVT::v32i16, 2}, // vpermw
1288       {TTI::SK_Reverse, MVT::v16i16, 2}, // vpermw
1289       {TTI::SK_Reverse, MVT::v64i8, 2},  // pshufb + vshufi64x2
1290 
1291       {TTI::SK_PermuteSingleSrc, MVT::v32i16, 2}, // vpermw
1292       {TTI::SK_PermuteSingleSrc, MVT::v16i16, 2}, // vpermw
1293       {TTI::SK_PermuteSingleSrc, MVT::v64i8, 8},  // extend to v32i16
1294 
1295       {TTI::SK_PermuteTwoSrc, MVT::v32i16, 2}, // vpermt2w
1296       {TTI::SK_PermuteTwoSrc, MVT::v16i16, 2}, // vpermt2w
1297       {TTI::SK_PermuteTwoSrc, MVT::v8i16, 2},  // vpermt2w
1298       {TTI::SK_PermuteTwoSrc, MVT::v64i8, 19}, // 6 * v32i8 + 1
1299 
1300       {TTI::SK_Select, MVT::v32i16, 1}, // vblendmw
1301       {TTI::SK_Select, MVT::v64i8,  1}, // vblendmb
1302   };
1303 
1304   if (ST->hasBWI())
1305     if (const auto *Entry =
1306             CostTableLookup(AVX512BWShuffleTbl, Kind, LT.second))
1307       return LT.first * Entry->Cost;
1308 
1309   static const CostTblEntry AVX512ShuffleTbl[] = {
1310       {TTI::SK_Broadcast, MVT::v8f64, 1},  // vbroadcastpd
1311       {TTI::SK_Broadcast, MVT::v16f32, 1}, // vbroadcastps
1312       {TTI::SK_Broadcast, MVT::v8i64, 1},  // vpbroadcastq
1313       {TTI::SK_Broadcast, MVT::v16i32, 1}, // vpbroadcastd
1314       {TTI::SK_Broadcast, MVT::v32i16, 1}, // vpbroadcastw
1315       {TTI::SK_Broadcast, MVT::v64i8, 1},  // vpbroadcastb
1316 
1317       {TTI::SK_Reverse, MVT::v8f64, 1},  // vpermpd
1318       {TTI::SK_Reverse, MVT::v16f32, 1}, // vpermps
1319       {TTI::SK_Reverse, MVT::v8i64, 1},  // vpermq
1320       {TTI::SK_Reverse, MVT::v16i32, 1}, // vpermd
1321       {TTI::SK_Reverse, MVT::v32i16, 7}, // per mca
1322       {TTI::SK_Reverse, MVT::v64i8,  7}, // per mca
1323 
1324       {TTI::SK_PermuteSingleSrc, MVT::v8f64, 1},  // vpermpd
1325       {TTI::SK_PermuteSingleSrc, MVT::v4f64, 1},  // vpermpd
1326       {TTI::SK_PermuteSingleSrc, MVT::v2f64, 1},  // vpermpd
1327       {TTI::SK_PermuteSingleSrc, MVT::v16f32, 1}, // vpermps
1328       {TTI::SK_PermuteSingleSrc, MVT::v8f32, 1},  // vpermps
1329       {TTI::SK_PermuteSingleSrc, MVT::v4f32, 1},  // vpermps
1330       {TTI::SK_PermuteSingleSrc, MVT::v8i64, 1},  // vpermq
1331       {TTI::SK_PermuteSingleSrc, MVT::v4i64, 1},  // vpermq
1332       {TTI::SK_PermuteSingleSrc, MVT::v2i64, 1},  // vpermq
1333       {TTI::SK_PermuteSingleSrc, MVT::v16i32, 1}, // vpermd
1334       {TTI::SK_PermuteSingleSrc, MVT::v8i32, 1},  // vpermd
1335       {TTI::SK_PermuteSingleSrc, MVT::v4i32, 1},  // vpermd
1336       {TTI::SK_PermuteSingleSrc, MVT::v16i8, 1},  // pshufb
1337 
1338       {TTI::SK_PermuteTwoSrc, MVT::v8f64, 1},  // vpermt2pd
1339       {TTI::SK_PermuteTwoSrc, MVT::v16f32, 1}, // vpermt2ps
1340       {TTI::SK_PermuteTwoSrc, MVT::v8i64, 1},  // vpermt2q
1341       {TTI::SK_PermuteTwoSrc, MVT::v16i32, 1}, // vpermt2d
1342       {TTI::SK_PermuteTwoSrc, MVT::v4f64, 1},  // vpermt2pd
1343       {TTI::SK_PermuteTwoSrc, MVT::v8f32, 1},  // vpermt2ps
1344       {TTI::SK_PermuteTwoSrc, MVT::v4i64, 1},  // vpermt2q
1345       {TTI::SK_PermuteTwoSrc, MVT::v8i32, 1},  // vpermt2d
1346       {TTI::SK_PermuteTwoSrc, MVT::v2f64, 1},  // vpermt2pd
1347       {TTI::SK_PermuteTwoSrc, MVT::v4f32, 1},  // vpermt2ps
1348       {TTI::SK_PermuteTwoSrc, MVT::v2i64, 1},  // vpermt2q
1349       {TTI::SK_PermuteTwoSrc, MVT::v4i32, 1},  // vpermt2d
1350 
1351       // FIXME: This just applies the type legalization cost rules above
1352       // assuming these completely split.
1353       {TTI::SK_PermuteSingleSrc, MVT::v32i16, 14},
1354       {TTI::SK_PermuteSingleSrc, MVT::v64i8,  14},
1355       {TTI::SK_PermuteTwoSrc,    MVT::v32i16, 42},
1356       {TTI::SK_PermuteTwoSrc,    MVT::v64i8,  42},
1357 
1358       {TTI::SK_Select, MVT::v32i16, 1}, // vpternlogq
1359       {TTI::SK_Select, MVT::v64i8,  1}, // vpternlogq
1360       {TTI::SK_Select, MVT::v8f64,  1}, // vblendmpd
1361       {TTI::SK_Select, MVT::v16f32, 1}, // vblendmps
1362       {TTI::SK_Select, MVT::v8i64,  1}, // vblendmq
1363       {TTI::SK_Select, MVT::v16i32, 1}, // vblendmd
1364   };
1365 
1366   if (ST->hasAVX512())
1367     if (const auto *Entry = CostTableLookup(AVX512ShuffleTbl, Kind, LT.second))
1368       return LT.first * Entry->Cost;
1369 
1370   static const CostTblEntry AVX2ShuffleTbl[] = {
1371       {TTI::SK_Broadcast, MVT::v4f64, 1},  // vbroadcastpd
1372       {TTI::SK_Broadcast, MVT::v8f32, 1},  // vbroadcastps
1373       {TTI::SK_Broadcast, MVT::v4i64, 1},  // vpbroadcastq
1374       {TTI::SK_Broadcast, MVT::v8i32, 1},  // vpbroadcastd
1375       {TTI::SK_Broadcast, MVT::v16i16, 1}, // vpbroadcastw
1376       {TTI::SK_Broadcast, MVT::v32i8, 1},  // vpbroadcastb
1377 
1378       {TTI::SK_Reverse, MVT::v4f64, 1},  // vpermpd
1379       {TTI::SK_Reverse, MVT::v8f32, 1},  // vpermps
1380       {TTI::SK_Reverse, MVT::v4i64, 1},  // vpermq
1381       {TTI::SK_Reverse, MVT::v8i32, 1},  // vpermd
1382       {TTI::SK_Reverse, MVT::v16i16, 2}, // vperm2i128 + pshufb
1383       {TTI::SK_Reverse, MVT::v32i8, 2},  // vperm2i128 + pshufb
1384 
1385       {TTI::SK_Select, MVT::v16i16, 1}, // vpblendvb
1386       {TTI::SK_Select, MVT::v32i8, 1},  // vpblendvb
1387 
1388       {TTI::SK_PermuteSingleSrc, MVT::v4f64, 1},  // vpermpd
1389       {TTI::SK_PermuteSingleSrc, MVT::v8f32, 1},  // vpermps
1390       {TTI::SK_PermuteSingleSrc, MVT::v4i64, 1},  // vpermq
1391       {TTI::SK_PermuteSingleSrc, MVT::v8i32, 1},  // vpermd
1392       {TTI::SK_PermuteSingleSrc, MVT::v16i16, 4}, // vperm2i128 + 2*vpshufb
1393                                                   // + vpblendvb
1394       {TTI::SK_PermuteSingleSrc, MVT::v32i8, 4},  // vperm2i128 + 2*vpshufb
1395                                                   // + vpblendvb
1396 
1397       {TTI::SK_PermuteTwoSrc, MVT::v4f64, 3},  // 2*vpermpd + vblendpd
1398       {TTI::SK_PermuteTwoSrc, MVT::v8f32, 3},  // 2*vpermps + vblendps
1399       {TTI::SK_PermuteTwoSrc, MVT::v4i64, 3},  // 2*vpermq + vpblendd
1400       {TTI::SK_PermuteTwoSrc, MVT::v8i32, 3},  // 2*vpermd + vpblendd
1401       {TTI::SK_PermuteTwoSrc, MVT::v16i16, 7}, // 2*vperm2i128 + 4*vpshufb
1402                                                // + vpblendvb
1403       {TTI::SK_PermuteTwoSrc, MVT::v32i8, 7},  // 2*vperm2i128 + 4*vpshufb
1404                                                // + vpblendvb
1405   };
1406 
1407   if (ST->hasAVX2())
1408     if (const auto *Entry = CostTableLookup(AVX2ShuffleTbl, Kind, LT.second))
1409       return LT.first * Entry->Cost;
1410 
1411   static const CostTblEntry XOPShuffleTbl[] = {
1412       {TTI::SK_PermuteSingleSrc, MVT::v4f64, 2},  // vperm2f128 + vpermil2pd
1413       {TTI::SK_PermuteSingleSrc, MVT::v8f32, 2},  // vperm2f128 + vpermil2ps
1414       {TTI::SK_PermuteSingleSrc, MVT::v4i64, 2},  // vperm2f128 + vpermil2pd
1415       {TTI::SK_PermuteSingleSrc, MVT::v8i32, 2},  // vperm2f128 + vpermil2ps
1416       {TTI::SK_PermuteSingleSrc, MVT::v16i16, 4}, // vextractf128 + 2*vpperm
1417                                                   // + vinsertf128
1418       {TTI::SK_PermuteSingleSrc, MVT::v32i8, 4},  // vextractf128 + 2*vpperm
1419                                                   // + vinsertf128
1420 
1421       {TTI::SK_PermuteTwoSrc, MVT::v16i16, 9}, // 2*vextractf128 + 6*vpperm
1422                                                // + vinsertf128
1423       {TTI::SK_PermuteTwoSrc, MVT::v8i16, 1},  // vpperm
1424       {TTI::SK_PermuteTwoSrc, MVT::v32i8, 9},  // 2*vextractf128 + 6*vpperm
1425                                                // + vinsertf128
1426       {TTI::SK_PermuteTwoSrc, MVT::v16i8, 1},  // vpperm
1427   };
1428 
1429   if (ST->hasXOP())
1430     if (const auto *Entry = CostTableLookup(XOPShuffleTbl, Kind, LT.second))
1431       return LT.first * Entry->Cost;
1432 
1433   static const CostTblEntry AVX1ShuffleTbl[] = {
1434       {TTI::SK_Broadcast, MVT::v4f64, 2},  // vperm2f128 + vpermilpd
1435       {TTI::SK_Broadcast, MVT::v8f32, 2},  // vperm2f128 + vpermilps
1436       {TTI::SK_Broadcast, MVT::v4i64, 2},  // vperm2f128 + vpermilpd
1437       {TTI::SK_Broadcast, MVT::v8i32, 2},  // vperm2f128 + vpermilps
1438       {TTI::SK_Broadcast, MVT::v16i16, 3}, // vpshuflw + vpshufd + vinsertf128
1439       {TTI::SK_Broadcast, MVT::v32i8, 2},  // vpshufb + vinsertf128
1440 
1441       {TTI::SK_Reverse, MVT::v4f64, 2},  // vperm2f128 + vpermilpd
1442       {TTI::SK_Reverse, MVT::v8f32, 2},  // vperm2f128 + vpermilps
1443       {TTI::SK_Reverse, MVT::v4i64, 2},  // vperm2f128 + vpermilpd
1444       {TTI::SK_Reverse, MVT::v8i32, 2},  // vperm2f128 + vpermilps
1445       {TTI::SK_Reverse, MVT::v16i16, 4}, // vextractf128 + 2*pshufb
1446                                          // + vinsertf128
1447       {TTI::SK_Reverse, MVT::v32i8, 4},  // vextractf128 + 2*pshufb
1448                                          // + vinsertf128
1449 
1450       {TTI::SK_Select, MVT::v4i64, 1},  // vblendpd
1451       {TTI::SK_Select, MVT::v4f64, 1},  // vblendpd
1452       {TTI::SK_Select, MVT::v8i32, 1},  // vblendps
1453       {TTI::SK_Select, MVT::v8f32, 1},  // vblendps
1454       {TTI::SK_Select, MVT::v16i16, 3}, // vpand + vpandn + vpor
1455       {TTI::SK_Select, MVT::v32i8, 3},  // vpand + vpandn + vpor
1456 
1457       {TTI::SK_PermuteSingleSrc, MVT::v4f64, 2},  // vperm2f128 + vshufpd
1458       {TTI::SK_PermuteSingleSrc, MVT::v4i64, 2},  // vperm2f128 + vshufpd
1459       {TTI::SK_PermuteSingleSrc, MVT::v8f32, 4},  // 2*vperm2f128 + 2*vshufps
1460       {TTI::SK_PermuteSingleSrc, MVT::v8i32, 4},  // 2*vperm2f128 + 2*vshufps
1461       {TTI::SK_PermuteSingleSrc, MVT::v16i16, 8}, // vextractf128 + 4*pshufb
1462                                                   // + 2*por + vinsertf128
1463       {TTI::SK_PermuteSingleSrc, MVT::v32i8, 8},  // vextractf128 + 4*pshufb
1464                                                   // + 2*por + vinsertf128
1465 
1466       {TTI::SK_PermuteTwoSrc, MVT::v4f64, 3},   // 2*vperm2f128 + vshufpd
1467       {TTI::SK_PermuteTwoSrc, MVT::v4i64, 3},   // 2*vperm2f128 + vshufpd
1468       {TTI::SK_PermuteTwoSrc, MVT::v8f32, 4},   // 2*vperm2f128 + 2*vshufps
1469       {TTI::SK_PermuteTwoSrc, MVT::v8i32, 4},   // 2*vperm2f128 + 2*vshufps
1470       {TTI::SK_PermuteTwoSrc, MVT::v16i16, 15}, // 2*vextractf128 + 8*pshufb
1471                                                 // + 4*por + vinsertf128
1472       {TTI::SK_PermuteTwoSrc, MVT::v32i8, 15},  // 2*vextractf128 + 8*pshufb
1473                                                 // + 4*por + vinsertf128
1474   };
1475 
1476   if (ST->hasAVX())
1477     if (const auto *Entry = CostTableLookup(AVX1ShuffleTbl, Kind, LT.second))
1478       return LT.first * Entry->Cost;
1479 
1480   static const CostTblEntry SSE41ShuffleTbl[] = {
1481       {TTI::SK_Select, MVT::v2i64, 1}, // pblendw
1482       {TTI::SK_Select, MVT::v2f64, 1}, // movsd
1483       {TTI::SK_Select, MVT::v4i32, 1}, // pblendw
1484       {TTI::SK_Select, MVT::v4f32, 1}, // blendps
1485       {TTI::SK_Select, MVT::v8i16, 1}, // pblendw
1486       {TTI::SK_Select, MVT::v16i8, 1}  // pblendvb
1487   };
1488 
1489   if (ST->hasSSE41())
1490     if (const auto *Entry = CostTableLookup(SSE41ShuffleTbl, Kind, LT.second))
1491       return LT.first * Entry->Cost;
1492 
1493   static const CostTblEntry SSSE3ShuffleTbl[] = {
1494       {TTI::SK_Broadcast, MVT::v8i16, 1}, // pshufb
1495       {TTI::SK_Broadcast, MVT::v16i8, 1}, // pshufb
1496 
1497       {TTI::SK_Reverse, MVT::v8i16, 1}, // pshufb
1498       {TTI::SK_Reverse, MVT::v16i8, 1}, // pshufb
1499 
1500       {TTI::SK_Select, MVT::v8i16, 3}, // 2*pshufb + por
1501       {TTI::SK_Select, MVT::v16i8, 3}, // 2*pshufb + por
1502 
1503       {TTI::SK_PermuteSingleSrc, MVT::v8i16, 1}, // pshufb
1504       {TTI::SK_PermuteSingleSrc, MVT::v16i8, 1}, // pshufb
1505 
1506       {TTI::SK_PermuteTwoSrc, MVT::v8i16, 3}, // 2*pshufb + por
1507       {TTI::SK_PermuteTwoSrc, MVT::v16i8, 3}, // 2*pshufb + por
1508   };
1509 
1510   if (ST->hasSSSE3())
1511     if (const auto *Entry = CostTableLookup(SSSE3ShuffleTbl, Kind, LT.second))
1512       return LT.first * Entry->Cost;
1513 
1514   static const CostTblEntry SSE2ShuffleTbl[] = {
1515       {TTI::SK_Broadcast, MVT::v2f64, 1}, // shufpd
1516       {TTI::SK_Broadcast, MVT::v2i64, 1}, // pshufd
1517       {TTI::SK_Broadcast, MVT::v4i32, 1}, // pshufd
1518       {TTI::SK_Broadcast, MVT::v8i16, 2}, // pshuflw + pshufd
1519       {TTI::SK_Broadcast, MVT::v16i8, 3}, // unpck + pshuflw + pshufd
1520 
1521       {TTI::SK_Reverse, MVT::v2f64, 1}, // shufpd
1522       {TTI::SK_Reverse, MVT::v2i64, 1}, // pshufd
1523       {TTI::SK_Reverse, MVT::v4i32, 1}, // pshufd
1524       {TTI::SK_Reverse, MVT::v8i16, 3}, // pshuflw + pshufhw + pshufd
1525       {TTI::SK_Reverse, MVT::v16i8, 9}, // 2*pshuflw + 2*pshufhw
1526                                         // + 2*pshufd + 2*unpck + packus
1527 
1528       {TTI::SK_Select, MVT::v2i64, 1}, // movsd
1529       {TTI::SK_Select, MVT::v2f64, 1}, // movsd
1530       {TTI::SK_Select, MVT::v4i32, 2}, // 2*shufps
1531       {TTI::SK_Select, MVT::v8i16, 3}, // pand + pandn + por
1532       {TTI::SK_Select, MVT::v16i8, 3}, // pand + pandn + por
1533 
1534       {TTI::SK_PermuteSingleSrc, MVT::v2f64, 1}, // shufpd
1535       {TTI::SK_PermuteSingleSrc, MVT::v2i64, 1}, // pshufd
1536       {TTI::SK_PermuteSingleSrc, MVT::v4i32, 1}, // pshufd
1537       {TTI::SK_PermuteSingleSrc, MVT::v8i16, 5}, // 2*pshuflw + 2*pshufhw
1538                                                   // + pshufd/unpck
1539     { TTI::SK_PermuteSingleSrc, MVT::v16i8, 10 }, // 2*pshuflw + 2*pshufhw
1540                                                   // + 2*pshufd + 2*unpck + 2*packus
1541 
1542     { TTI::SK_PermuteTwoSrc,    MVT::v2f64,  1 }, // shufpd
1543     { TTI::SK_PermuteTwoSrc,    MVT::v2i64,  1 }, // shufpd
1544     { TTI::SK_PermuteTwoSrc,    MVT::v4i32,  2 }, // 2*{unpck,movsd,pshufd}
1545     { TTI::SK_PermuteTwoSrc,    MVT::v8i16,  8 }, // blend+permute
1546     { TTI::SK_PermuteTwoSrc,    MVT::v16i8, 13 }, // blend+permute
1547   };
1548 
1549   static const CostTblEntry SSE3BroadcastLoadTbl[] = {
1550       {TTI::SK_Broadcast, MVT::v2f64, 0}, // broadcast handled by movddup
1551   };
1552 
1553   if (ST->hasSSE2()) {
1554     bool IsLoad = !Args.empty() && llvm::all_of(Args, [](const Value *V) {
1555       return isa<LoadInst>(V);
1556     });
1557     if (ST->hasSSE3() && IsLoad)
1558       if (const auto *Entry =
1559               CostTableLookup(SSE3BroadcastLoadTbl, Kind, LT.second)) {
1560         assert(isLegalBroadcastLoad(
1561                    BaseTp->getElementType(),
1562                    cast<FixedVectorType>(BaseTp)->getNumElements()) &&
1563                "Table entry missing from isLegalBroadcastLoad()");
1564         return LT.first * Entry->Cost;
1565       }
1566 
1567     if (const auto *Entry = CostTableLookup(SSE2ShuffleTbl, Kind, LT.second))
1568       return LT.first * Entry->Cost;
1569   }
1570 
1571   static const CostTblEntry SSE1ShuffleTbl[] = {
1572     { TTI::SK_Broadcast,        MVT::v4f32, 1 }, // shufps
1573     { TTI::SK_Reverse,          MVT::v4f32, 1 }, // shufps
1574     { TTI::SK_Select,           MVT::v4f32, 2 }, // 2*shufps
1575     { TTI::SK_PermuteSingleSrc, MVT::v4f32, 1 }, // shufps
1576     { TTI::SK_PermuteTwoSrc,    MVT::v4f32, 2 }, // 2*shufps
1577   };
1578 
1579   if (ST->hasSSE1())
1580     if (const auto *Entry = CostTableLookup(SSE1ShuffleTbl, Kind, LT.second))
1581       return LT.first * Entry->Cost;
1582 
1583   return BaseT::getShuffleCost(Kind, BaseTp, Mask, Index, SubTp);
1584 }
1585 
1586 InstructionCost X86TTIImpl::getCastInstrCost(unsigned Opcode, Type *Dst,
1587                                              Type *Src,
1588                                              TTI::CastContextHint CCH,
1589                                              TTI::TargetCostKind CostKind,
1590                                              const Instruction *I) {
1591   int ISD = TLI->InstructionOpcodeToISD(Opcode);
1592   assert(ISD && "Invalid opcode");
1593 
1594   // TODO: Allow non-throughput costs that aren't binary.
1595   auto AdjustCost = [&CostKind](InstructionCost Cost) -> InstructionCost {
1596     if (CostKind != TTI::TCK_RecipThroughput)
1597       return Cost == 0 ? 0 : 1;
1598     return Cost;
1599   };
1600 
1601   // The cost tables include both specific, custom (non-legal) src/dst type
1602   // conversions and generic, legalized types. We test for customs first, before
1603   // falling back to legalization.
1604   // FIXME: Need a better design of the cost table to handle non-simple types of
1605   // potential massive combinations (elem_num x src_type x dst_type).
1606   static const TypeConversionCostTblEntry AVX512BWConversionTbl[] {
1607     { ISD::SIGN_EXTEND, MVT::v32i16, MVT::v32i8, 1 },
1608     { ISD::ZERO_EXTEND, MVT::v32i16, MVT::v32i8, 1 },
1609 
1610     // Mask sign extend has an instruction.
1611     { ISD::SIGN_EXTEND, MVT::v2i8,   MVT::v2i1,   1 },
1612     { ISD::SIGN_EXTEND, MVT::v16i8,  MVT::v2i1,   1 },
1613     { ISD::SIGN_EXTEND, MVT::v2i16,  MVT::v2i1,   1 },
1614     { ISD::SIGN_EXTEND, MVT::v8i16,  MVT::v2i1,   1 },
1615     { ISD::SIGN_EXTEND, MVT::v4i8,   MVT::v4i1,   1 },
1616     { ISD::SIGN_EXTEND, MVT::v16i8,  MVT::v4i1,   1 },
1617     { ISD::SIGN_EXTEND, MVT::v4i16,  MVT::v4i1,   1 },
1618     { ISD::SIGN_EXTEND, MVT::v8i16,  MVT::v4i1,   1 },
1619     { ISD::SIGN_EXTEND, MVT::v8i8,   MVT::v8i1,   1 },
1620     { ISD::SIGN_EXTEND, MVT::v16i8,  MVT::v8i1,   1 },
1621     { ISD::SIGN_EXTEND, MVT::v8i16,  MVT::v8i1,   1 },
1622     { ISD::SIGN_EXTEND, MVT::v16i8,  MVT::v16i1,  1 },
1623     { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i1,  1 },
1624     { ISD::SIGN_EXTEND, MVT::v32i8,  MVT::v32i1,  1 },
1625     { ISD::SIGN_EXTEND, MVT::v32i16, MVT::v32i1,  1 },
1626     { ISD::SIGN_EXTEND, MVT::v64i8,  MVT::v64i1,  1 },
1627     { ISD::SIGN_EXTEND, MVT::v32i16, MVT::v64i1,  1 },
1628 
1629     // Mask zero extend is a sext + shift.
1630     { ISD::ZERO_EXTEND, MVT::v2i8,   MVT::v2i1,   2 },
1631     { ISD::ZERO_EXTEND, MVT::v16i8,  MVT::v2i1,   2 },
1632     { ISD::ZERO_EXTEND, MVT::v2i16,  MVT::v2i1,   2 },
1633     { ISD::ZERO_EXTEND, MVT::v8i16,  MVT::v2i1,   2 },
1634     { ISD::ZERO_EXTEND, MVT::v4i8,   MVT::v4i1,   2 },
1635     { ISD::ZERO_EXTEND, MVT::v16i8,  MVT::v4i1,   2 },
1636     { ISD::ZERO_EXTEND, MVT::v4i16,  MVT::v4i1,   2 },
1637     { ISD::ZERO_EXTEND, MVT::v8i16,  MVT::v4i1,   2 },
1638     { ISD::ZERO_EXTEND, MVT::v8i8,   MVT::v8i1,   2 },
1639     { ISD::ZERO_EXTEND, MVT::v16i8,  MVT::v8i1,   2 },
1640     { ISD::ZERO_EXTEND, MVT::v8i16,  MVT::v8i1,   2 },
1641     { ISD::ZERO_EXTEND, MVT::v16i8,  MVT::v16i1,  2 },
1642     { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i1,  2 },
1643     { ISD::ZERO_EXTEND, MVT::v32i8,  MVT::v32i1,  2 },
1644     { ISD::ZERO_EXTEND, MVT::v32i16, MVT::v32i1,  2 },
1645     { ISD::ZERO_EXTEND, MVT::v64i8,  MVT::v64i1,  2 },
1646     { ISD::ZERO_EXTEND, MVT::v32i16, MVT::v64i1,  2 },
1647 
1648     { ISD::TRUNCATE,    MVT::v2i1,   MVT::v2i8,   2 },
1649     { ISD::TRUNCATE,    MVT::v2i1,   MVT::v16i8,  2 },
1650     { ISD::TRUNCATE,    MVT::v2i1,   MVT::v2i16,  2 },
1651     { ISD::TRUNCATE,    MVT::v2i1,   MVT::v8i16,  2 },
1652     { ISD::TRUNCATE,    MVT::v4i1,   MVT::v4i8,   2 },
1653     { ISD::TRUNCATE,    MVT::v4i1,   MVT::v16i8,  2 },
1654     { ISD::TRUNCATE,    MVT::v4i1,   MVT::v4i16,  2 },
1655     { ISD::TRUNCATE,    MVT::v4i1,   MVT::v8i16,  2 },
1656     { ISD::TRUNCATE,    MVT::v8i1,   MVT::v8i8,   2 },
1657     { ISD::TRUNCATE,    MVT::v8i1,   MVT::v16i8,  2 },
1658     { ISD::TRUNCATE,    MVT::v8i1,   MVT::v8i16,  2 },
1659     { ISD::TRUNCATE,    MVT::v16i1,  MVT::v16i8,  2 },
1660     { ISD::TRUNCATE,    MVT::v16i1,  MVT::v16i16, 2 },
1661     { ISD::TRUNCATE,    MVT::v32i1,  MVT::v32i8,  2 },
1662     { ISD::TRUNCATE,    MVT::v32i1,  MVT::v32i16, 2 },
1663     { ISD::TRUNCATE,    MVT::v64i1,  MVT::v64i8,  2 },
1664     { ISD::TRUNCATE,    MVT::v64i1,  MVT::v32i16, 2 },
1665 
1666     { ISD::TRUNCATE,    MVT::v32i8,  MVT::v32i16, 2 },
1667     { ISD::TRUNCATE,    MVT::v16i8,  MVT::v16i16, 2 }, // widen to zmm
1668     { ISD::TRUNCATE,    MVT::v2i8,   MVT::v2i16,  2 }, // vpmovwb
1669     { ISD::TRUNCATE,    MVT::v4i8,   MVT::v4i16,  2 }, // vpmovwb
1670     { ISD::TRUNCATE,    MVT::v8i8,   MVT::v8i16,  2 }, // vpmovwb
1671   };
1672 
1673   static const TypeConversionCostTblEntry AVX512DQConversionTbl[] = {
1674     // Mask sign extend has an instruction.
1675     { ISD::SIGN_EXTEND, MVT::v2i64,  MVT::v2i1,   1 },
1676     { ISD::SIGN_EXTEND, MVT::v4i32,  MVT::v2i1,   1 },
1677     { ISD::SIGN_EXTEND, MVT::v4i32,  MVT::v4i1,   1 },
1678     { ISD::SIGN_EXTEND, MVT::v4i64,  MVT::v4i1,   1 },
1679     { ISD::SIGN_EXTEND, MVT::v8i32,  MVT::v8i1,   1 },
1680     { ISD::SIGN_EXTEND, MVT::v8i64,  MVT::v16i1,  1 },
1681     { ISD::SIGN_EXTEND, MVT::v8i64,  MVT::v8i1,   1 },
1682     { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i1,  1 },
1683 
1684     // Mask zero extend is a sext + shift.
1685     { ISD::ZERO_EXTEND, MVT::v2i64,  MVT::v2i1,   2 },
1686     { ISD::ZERO_EXTEND, MVT::v4i32,  MVT::v2i1,   2 },
1687     { ISD::ZERO_EXTEND, MVT::v4i32,  MVT::v4i1,   2 },
1688     { ISD::ZERO_EXTEND, MVT::v4i64,  MVT::v4i1,   2 },
1689     { ISD::ZERO_EXTEND, MVT::v8i32,  MVT::v8i1,   2 },
1690     { ISD::ZERO_EXTEND, MVT::v8i64,  MVT::v16i1,  2 },
1691     { ISD::ZERO_EXTEND, MVT::v8i64,  MVT::v8i1,   2 },
1692     { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i1,  2 },
1693 
1694     { ISD::TRUNCATE,    MVT::v2i1,   MVT::v2i64,  2 },
1695     { ISD::TRUNCATE,    MVT::v2i1,   MVT::v4i32,  2 },
1696     { ISD::TRUNCATE,    MVT::v4i1,   MVT::v4i32,  2 },
1697     { ISD::TRUNCATE,    MVT::v4i1,   MVT::v4i64,  2 },
1698     { ISD::TRUNCATE,    MVT::v8i1,   MVT::v8i32,  2 },
1699     { ISD::TRUNCATE,    MVT::v8i1,   MVT::v8i64,  2 },
1700     { ISD::TRUNCATE,    MVT::v16i1,  MVT::v16i32, 2 },
1701     { ISD::TRUNCATE,    MVT::v16i1,  MVT::v8i64,  2 },
1702 
1703     { ISD::SINT_TO_FP,  MVT::v8f32,  MVT::v8i64,  1 },
1704     { ISD::SINT_TO_FP,  MVT::v8f64,  MVT::v8i64,  1 },
1705 
1706     { ISD::UINT_TO_FP,  MVT::v8f32,  MVT::v8i64,  1 },
1707     { ISD::UINT_TO_FP,  MVT::v8f64,  MVT::v8i64,  1 },
1708 
1709     { ISD::FP_TO_SINT,  MVT::v8i64,  MVT::v8f32,  1 },
1710     { ISD::FP_TO_SINT,  MVT::v8i64,  MVT::v8f64,  1 },
1711 
1712     { ISD::FP_TO_UINT,  MVT::v8i64,  MVT::v8f32,  1 },
1713     { ISD::FP_TO_UINT,  MVT::v8i64,  MVT::v8f64,  1 },
1714   };
1715 
1716   // TODO: For AVX512DQ + AVX512VL, we also have cheap casts for 128-bit and
1717   // 256-bit wide vectors.
1718 
1719   static const TypeConversionCostTblEntry AVX512FConversionTbl[] = {
1720     { ISD::FP_EXTEND, MVT::v8f64,   MVT::v8f32,  1 },
1721     { ISD::FP_EXTEND, MVT::v8f64,   MVT::v16f32, 3 },
1722     { ISD::FP_ROUND,  MVT::v8f32,   MVT::v8f64,  1 },
1723 
1724     { ISD::TRUNCATE,  MVT::v2i1,    MVT::v2i8,   3 }, // sext+vpslld+vptestmd
1725     { ISD::TRUNCATE,  MVT::v4i1,    MVT::v4i8,   3 }, // sext+vpslld+vptestmd
1726     { ISD::TRUNCATE,  MVT::v8i1,    MVT::v8i8,   3 }, // sext+vpslld+vptestmd
1727     { ISD::TRUNCATE,  MVT::v16i1,   MVT::v16i8,  3 }, // sext+vpslld+vptestmd
1728     { ISD::TRUNCATE,  MVT::v2i1,    MVT::v2i16,  3 }, // sext+vpsllq+vptestmq
1729     { ISD::TRUNCATE,  MVT::v4i1,    MVT::v4i16,  3 }, // sext+vpsllq+vptestmq
1730     { ISD::TRUNCATE,  MVT::v8i1,    MVT::v8i16,  3 }, // sext+vpsllq+vptestmq
1731     { ISD::TRUNCATE,  MVT::v16i1,   MVT::v16i16, 3 }, // sext+vpslld+vptestmd
1732     { ISD::TRUNCATE,  MVT::v2i1,    MVT::v2i32,  2 }, // zmm vpslld+vptestmd
1733     { ISD::TRUNCATE,  MVT::v4i1,    MVT::v4i32,  2 }, // zmm vpslld+vptestmd
1734     { ISD::TRUNCATE,  MVT::v8i1,    MVT::v8i32,  2 }, // zmm vpslld+vptestmd
1735     { ISD::TRUNCATE,  MVT::v16i1,   MVT::v16i32, 2 }, // vpslld+vptestmd
1736     { ISD::TRUNCATE,  MVT::v2i1,    MVT::v2i64,  2 }, // zmm vpsllq+vptestmq
1737     { ISD::TRUNCATE,  MVT::v4i1,    MVT::v4i64,  2 }, // zmm vpsllq+vptestmq
1738     { ISD::TRUNCATE,  MVT::v8i1,    MVT::v8i64,  2 }, // vpsllq+vptestmq
1739     { ISD::TRUNCATE,  MVT::v2i8,    MVT::v2i32,  2 }, // vpmovdb
1740     { ISD::TRUNCATE,  MVT::v4i8,    MVT::v4i32,  2 }, // vpmovdb
1741     { ISD::TRUNCATE,  MVT::v16i8,   MVT::v16i32, 2 }, // vpmovdb
1742     { ISD::TRUNCATE,  MVT::v32i8,   MVT::v16i32, 2 }, // vpmovdb
1743     { ISD::TRUNCATE,  MVT::v64i8,   MVT::v16i32, 2 }, // vpmovdb
1744     { ISD::TRUNCATE,  MVT::v16i16,  MVT::v16i32, 2 }, // vpmovdw
1745     { ISD::TRUNCATE,  MVT::v32i16,  MVT::v16i32, 2 }, // vpmovdw
1746     { ISD::TRUNCATE,  MVT::v2i8,    MVT::v2i64,  2 }, // vpmovqb
1747     { ISD::TRUNCATE,  MVT::v2i16,   MVT::v2i64,  1 }, // vpshufb
1748     { ISD::TRUNCATE,  MVT::v8i8,    MVT::v8i64,  2 }, // vpmovqb
1749     { ISD::TRUNCATE,  MVT::v16i8,   MVT::v8i64,  2 }, // vpmovqb
1750     { ISD::TRUNCATE,  MVT::v32i8,   MVT::v8i64,  2 }, // vpmovqb
1751     { ISD::TRUNCATE,  MVT::v64i8,   MVT::v8i64,  2 }, // vpmovqb
1752     { ISD::TRUNCATE,  MVT::v8i16,   MVT::v8i64,  2 }, // vpmovqw
1753     { ISD::TRUNCATE,  MVT::v16i16,  MVT::v8i64,  2 }, // vpmovqw
1754     { ISD::TRUNCATE,  MVT::v32i16,  MVT::v8i64,  2 }, // vpmovqw
1755     { ISD::TRUNCATE,  MVT::v8i32,   MVT::v8i64,  1 }, // vpmovqd
1756     { ISD::TRUNCATE,  MVT::v4i32,   MVT::v4i64,  1 }, // zmm vpmovqd
1757     { ISD::TRUNCATE,  MVT::v16i8,   MVT::v16i64, 5 },// 2*vpmovqd+concat+vpmovdb
1758 
1759     { ISD::TRUNCATE,  MVT::v16i8,  MVT::v16i16,  3 }, // extend to v16i32
1760     { ISD::TRUNCATE,  MVT::v32i8,  MVT::v32i16,  8 },
1761     { ISD::TRUNCATE,  MVT::v64i8,  MVT::v32i16,  8 },
1762 
1763     // Sign extend is zmm vpternlogd+vptruncdb.
1764     // Zero extend is zmm broadcast load+vptruncdw.
1765     { ISD::SIGN_EXTEND, MVT::v2i8,   MVT::v2i1,   3 },
1766     { ISD::ZERO_EXTEND, MVT::v2i8,   MVT::v2i1,   4 },
1767     { ISD::SIGN_EXTEND, MVT::v4i8,   MVT::v4i1,   3 },
1768     { ISD::ZERO_EXTEND, MVT::v4i8,   MVT::v4i1,   4 },
1769     { ISD::SIGN_EXTEND, MVT::v8i8,   MVT::v8i1,   3 },
1770     { ISD::ZERO_EXTEND, MVT::v8i8,   MVT::v8i1,   4 },
1771     { ISD::SIGN_EXTEND, MVT::v16i8,  MVT::v16i1,  3 },
1772     { ISD::ZERO_EXTEND, MVT::v16i8,  MVT::v16i1,  4 },
1773 
1774     // Sign extend is zmm vpternlogd+vptruncdw.
1775     // Zero extend is zmm vpternlogd+vptruncdw+vpsrlw.
1776     { ISD::SIGN_EXTEND, MVT::v2i16,  MVT::v2i1,   3 },
1777     { ISD::ZERO_EXTEND, MVT::v2i16,  MVT::v2i1,   4 },
1778     { ISD::SIGN_EXTEND, MVT::v4i16,  MVT::v4i1,   3 },
1779     { ISD::ZERO_EXTEND, MVT::v4i16,  MVT::v4i1,   4 },
1780     { ISD::SIGN_EXTEND, MVT::v8i16,  MVT::v8i1,   3 },
1781     { ISD::ZERO_EXTEND, MVT::v8i16,  MVT::v8i1,   4 },
1782     { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i1,  3 },
1783     { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i1,  4 },
1784 
1785     { ISD::SIGN_EXTEND, MVT::v2i32,  MVT::v2i1,   1 }, // zmm vpternlogd
1786     { ISD::ZERO_EXTEND, MVT::v2i32,  MVT::v2i1,   2 }, // zmm vpternlogd+psrld
1787     { ISD::SIGN_EXTEND, MVT::v4i32,  MVT::v4i1,   1 }, // zmm vpternlogd
1788     { ISD::ZERO_EXTEND, MVT::v4i32,  MVT::v4i1,   2 }, // zmm vpternlogd+psrld
1789     { ISD::SIGN_EXTEND, MVT::v8i32,  MVT::v8i1,   1 }, // zmm vpternlogd
1790     { ISD::ZERO_EXTEND, MVT::v8i32,  MVT::v8i1,   2 }, // zmm vpternlogd+psrld
1791     { ISD::SIGN_EXTEND, MVT::v2i64,  MVT::v2i1,   1 }, // zmm vpternlogq
1792     { ISD::ZERO_EXTEND, MVT::v2i64,  MVT::v2i1,   2 }, // zmm vpternlogq+psrlq
1793     { ISD::SIGN_EXTEND, MVT::v4i64,  MVT::v4i1,   1 }, // zmm vpternlogq
1794     { ISD::ZERO_EXTEND, MVT::v4i64,  MVT::v4i1,   2 }, // zmm vpternlogq+psrlq
1795 
1796     { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i1,  1 }, // vpternlogd
1797     { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i1,  2 }, // vpternlogd+psrld
1798     { ISD::SIGN_EXTEND, MVT::v8i64,  MVT::v8i1,   1 }, // vpternlogq
1799     { ISD::ZERO_EXTEND, MVT::v8i64,  MVT::v8i1,   2 }, // vpternlogq+psrlq
1800 
1801     { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i8,  1 },
1802     { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i8,  1 },
1803     { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i16, 1 },
1804     { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i16, 1 },
1805     { ISD::SIGN_EXTEND, MVT::v8i64,  MVT::v8i8,   1 },
1806     { ISD::ZERO_EXTEND, MVT::v8i64,  MVT::v8i8,   1 },
1807     { ISD::SIGN_EXTEND, MVT::v8i64,  MVT::v8i16,  1 },
1808     { ISD::ZERO_EXTEND, MVT::v8i64,  MVT::v8i16,  1 },
1809     { ISD::SIGN_EXTEND, MVT::v8i64,  MVT::v8i32,  1 },
1810     { ISD::ZERO_EXTEND, MVT::v8i64,  MVT::v8i32,  1 },
1811 
1812     { ISD::SIGN_EXTEND, MVT::v32i16, MVT::v32i8,  3 }, // FIXME: May not be right
1813     { ISD::ZERO_EXTEND, MVT::v32i16, MVT::v32i8,  3 }, // FIXME: May not be right
1814 
1815     { ISD::SINT_TO_FP,  MVT::v8f64,  MVT::v8i1,   4 },
1816     { ISD::SINT_TO_FP,  MVT::v16f32, MVT::v16i1,  3 },
1817     { ISD::SINT_TO_FP,  MVT::v8f64,  MVT::v16i8,  2 },
1818     { ISD::SINT_TO_FP,  MVT::v16f32, MVT::v16i8,  1 },
1819     { ISD::SINT_TO_FP,  MVT::v8f64,  MVT::v8i16,  2 },
1820     { ISD::SINT_TO_FP,  MVT::v16f32, MVT::v16i16, 1 },
1821     { ISD::SINT_TO_FP,  MVT::v8f64,  MVT::v8i32,  1 },
1822     { ISD::SINT_TO_FP,  MVT::v16f32, MVT::v16i32, 1 },
1823 
1824     { ISD::UINT_TO_FP,  MVT::v8f64,  MVT::v8i1,   4 },
1825     { ISD::UINT_TO_FP,  MVT::v16f32, MVT::v16i1,  3 },
1826     { ISD::UINT_TO_FP,  MVT::v8f64,  MVT::v16i8,  2 },
1827     { ISD::UINT_TO_FP,  MVT::v16f32, MVT::v16i8,  1 },
1828     { ISD::UINT_TO_FP,  MVT::v8f64,  MVT::v8i16,  2 },
1829     { ISD::UINT_TO_FP,  MVT::v16f32, MVT::v16i16, 1 },
1830     { ISD::UINT_TO_FP,  MVT::v8f64,  MVT::v8i32,  1 },
1831     { ISD::UINT_TO_FP,  MVT::v16f32, MVT::v16i32, 1 },
1832     { ISD::UINT_TO_FP,  MVT::v8f32,  MVT::v8i64, 26 },
1833     { ISD::UINT_TO_FP,  MVT::v8f64,  MVT::v8i64,  5 },
1834 
1835     { ISD::FP_TO_SINT,  MVT::v16i8,  MVT::v16f32, 2 },
1836     { ISD::FP_TO_SINT,  MVT::v16i8,  MVT::v16f64, 7 },
1837     { ISD::FP_TO_SINT,  MVT::v32i8,  MVT::v32f64,15 },
1838     { ISD::FP_TO_SINT,  MVT::v64i8,  MVT::v64f32,11 },
1839     { ISD::FP_TO_SINT,  MVT::v64i8,  MVT::v64f64,31 },
1840     { ISD::FP_TO_SINT,  MVT::v8i16,  MVT::v8f64,  3 },
1841     { ISD::FP_TO_SINT,  MVT::v16i16, MVT::v16f64, 7 },
1842     { ISD::FP_TO_SINT,  MVT::v32i16, MVT::v32f32, 5 },
1843     { ISD::FP_TO_SINT,  MVT::v32i16, MVT::v32f64,15 },
1844     { ISD::FP_TO_SINT,  MVT::v8i32,  MVT::v8f64,  1 },
1845     { ISD::FP_TO_SINT,  MVT::v16i32, MVT::v16f64, 3 },
1846 
1847     { ISD::FP_TO_UINT,  MVT::v8i32,  MVT::v8f64,  1 },
1848     { ISD::FP_TO_UINT,  MVT::v8i16,  MVT::v8f64,  3 },
1849     { ISD::FP_TO_UINT,  MVT::v8i8,   MVT::v8f64,  3 },
1850     { ISD::FP_TO_UINT,  MVT::v16i32, MVT::v16f32, 1 },
1851     { ISD::FP_TO_UINT,  MVT::v16i16, MVT::v16f32, 3 },
1852     { ISD::FP_TO_UINT,  MVT::v16i8,  MVT::v16f32, 3 },
1853   };
1854 
1855   static const TypeConversionCostTblEntry AVX512BWVLConversionTbl[] {
1856     // Mask sign extend has an instruction.
1857     { ISD::SIGN_EXTEND, MVT::v2i8,   MVT::v2i1,   1 },
1858     { ISD::SIGN_EXTEND, MVT::v16i8,  MVT::v2i1,   1 },
1859     { ISD::SIGN_EXTEND, MVT::v2i16,  MVT::v2i1,   1 },
1860     { ISD::SIGN_EXTEND, MVT::v8i16,  MVT::v2i1,   1 },
1861     { ISD::SIGN_EXTEND, MVT::v4i16,  MVT::v4i1,   1 },
1862     { ISD::SIGN_EXTEND, MVT::v16i8,  MVT::v4i1,   1 },
1863     { ISD::SIGN_EXTEND, MVT::v4i8,   MVT::v4i1,   1 },
1864     { ISD::SIGN_EXTEND, MVT::v8i16,  MVT::v4i1,   1 },
1865     { ISD::SIGN_EXTEND, MVT::v8i8,   MVT::v8i1,   1 },
1866     { ISD::SIGN_EXTEND, MVT::v16i8,  MVT::v8i1,   1 },
1867     { ISD::SIGN_EXTEND, MVT::v8i16,  MVT::v8i1,   1 },
1868     { ISD::SIGN_EXTEND, MVT::v16i8,  MVT::v16i1,  1 },
1869     { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i1,  1 },
1870     { ISD::SIGN_EXTEND, MVT::v32i8,  MVT::v32i1,  1 },
1871     { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v32i1,  1 },
1872     { ISD::SIGN_EXTEND, MVT::v32i8,  MVT::v64i1,  1 },
1873     { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v64i1,  1 },
1874 
1875     // Mask zero extend is a sext + shift.
1876     { ISD::ZERO_EXTEND, MVT::v2i8,   MVT::v2i1,   2 },
1877     { ISD::ZERO_EXTEND, MVT::v16i8,  MVT::v2i1,   2 },
1878     { ISD::ZERO_EXTEND, MVT::v2i16,  MVT::v2i1,   2 },
1879     { ISD::ZERO_EXTEND, MVT::v8i16,  MVT::v2i1,   2 },
1880     { ISD::ZERO_EXTEND, MVT::v4i8,   MVT::v4i1,   2 },
1881     { ISD::ZERO_EXTEND, MVT::v16i8,  MVT::v4i1,   2 },
1882     { ISD::ZERO_EXTEND, MVT::v4i16,  MVT::v4i1,   2 },
1883     { ISD::ZERO_EXTEND, MVT::v8i16,  MVT::v4i1,   2 },
1884     { ISD::ZERO_EXTEND, MVT::v8i8,   MVT::v8i1,   2 },
1885     { ISD::ZERO_EXTEND, MVT::v16i8,  MVT::v8i1,   2 },
1886     { ISD::ZERO_EXTEND, MVT::v8i16,  MVT::v8i1,   2 },
1887     { ISD::ZERO_EXTEND, MVT::v16i8,  MVT::v16i1,  2 },
1888     { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i1,  2 },
1889     { ISD::ZERO_EXTEND, MVT::v32i8,  MVT::v32i1,  2 },
1890     { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v32i1,  2 },
1891     { ISD::ZERO_EXTEND, MVT::v32i8,  MVT::v64i1,  2 },
1892     { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v64i1,  2 },
1893 
1894     { ISD::TRUNCATE,    MVT::v2i1,   MVT::v2i8,   2 },
1895     { ISD::TRUNCATE,    MVT::v2i1,   MVT::v16i8,  2 },
1896     { ISD::TRUNCATE,    MVT::v2i1,   MVT::v2i16,  2 },
1897     { ISD::TRUNCATE,    MVT::v2i1,   MVT::v8i16,  2 },
1898     { ISD::TRUNCATE,    MVT::v4i1,   MVT::v4i8,   2 },
1899     { ISD::TRUNCATE,    MVT::v4i1,   MVT::v16i8,  2 },
1900     { ISD::TRUNCATE,    MVT::v4i1,   MVT::v4i16,  2 },
1901     { ISD::TRUNCATE,    MVT::v4i1,   MVT::v8i16,  2 },
1902     { ISD::TRUNCATE,    MVT::v8i1,   MVT::v8i8,   2 },
1903     { ISD::TRUNCATE,    MVT::v8i1,   MVT::v16i8,  2 },
1904     { ISD::TRUNCATE,    MVT::v8i1,   MVT::v8i16,  2 },
1905     { ISD::TRUNCATE,    MVT::v16i1,  MVT::v16i8,  2 },
1906     { ISD::TRUNCATE,    MVT::v16i1,  MVT::v16i16, 2 },
1907     { ISD::TRUNCATE,    MVT::v32i1,  MVT::v32i8,  2 },
1908     { ISD::TRUNCATE,    MVT::v32i1,  MVT::v16i16, 2 },
1909     { ISD::TRUNCATE,    MVT::v64i1,  MVT::v32i8,  2 },
1910     { ISD::TRUNCATE,    MVT::v64i1,  MVT::v16i16, 2 },
1911 
1912     { ISD::TRUNCATE,    MVT::v16i8,  MVT::v16i16, 2 },
1913   };
1914 
1915   static const TypeConversionCostTblEntry AVX512DQVLConversionTbl[] = {
1916     // Mask sign extend has an instruction.
1917     { ISD::SIGN_EXTEND, MVT::v2i64,  MVT::v2i1,   1 },
1918     { ISD::SIGN_EXTEND, MVT::v4i32,  MVT::v2i1,   1 },
1919     { ISD::SIGN_EXTEND, MVT::v4i32,  MVT::v4i1,   1 },
1920     { ISD::SIGN_EXTEND, MVT::v4i64,  MVT::v16i1,  1 },
1921     { ISD::SIGN_EXTEND, MVT::v4i64,  MVT::v4i1,   1 },
1922     { ISD::SIGN_EXTEND, MVT::v4i64,  MVT::v8i1,   1 },
1923     { ISD::SIGN_EXTEND, MVT::v8i32,  MVT::v16i1,  1 },
1924     { ISD::SIGN_EXTEND, MVT::v8i32,  MVT::v8i1,   1 },
1925 
1926     // Mask zero extend is a sext + shift.
1927     { ISD::ZERO_EXTEND, MVT::v2i64,  MVT::v2i1,   2 },
1928     { ISD::ZERO_EXTEND, MVT::v4i32,  MVT::v2i1,   2 },
1929     { ISD::ZERO_EXTEND, MVT::v4i32,  MVT::v4i1,   2 },
1930     { ISD::ZERO_EXTEND, MVT::v4i64,  MVT::v16i1,  2 },
1931     { ISD::ZERO_EXTEND, MVT::v4i64,  MVT::v4i1,   2 },
1932     { ISD::ZERO_EXTEND, MVT::v4i64,  MVT::v8i1,   2 },
1933     { ISD::ZERO_EXTEND, MVT::v8i32,  MVT::v16i1,  2 },
1934     { ISD::ZERO_EXTEND, MVT::v8i32,  MVT::v8i1,   2 },
1935 
1936     { ISD::TRUNCATE,    MVT::v16i1,  MVT::v4i64,  2 },
1937     { ISD::TRUNCATE,    MVT::v16i1,  MVT::v8i32,  2 },
1938     { ISD::TRUNCATE,    MVT::v2i1,   MVT::v2i64,  2 },
1939     { ISD::TRUNCATE,    MVT::v2i1,   MVT::v4i32,  2 },
1940     { ISD::TRUNCATE,    MVT::v4i1,   MVT::v4i32,  2 },
1941     { ISD::TRUNCATE,    MVT::v4i1,   MVT::v4i64,  2 },
1942     { ISD::TRUNCATE,    MVT::v8i1,   MVT::v4i64,  2 },
1943     { ISD::TRUNCATE,    MVT::v8i1,   MVT::v8i32,  2 },
1944 
1945     { ISD::SINT_TO_FP,  MVT::v2f32,  MVT::v2i64,  1 },
1946     { ISD::SINT_TO_FP,  MVT::v2f64,  MVT::v2i64,  1 },
1947     { ISD::SINT_TO_FP,  MVT::v4f32,  MVT::v4i64,  1 },
1948     { ISD::SINT_TO_FP,  MVT::v4f64,  MVT::v4i64,  1 },
1949 
1950     { ISD::UINT_TO_FP,  MVT::v2f32,  MVT::v2i64,  1 },
1951     { ISD::UINT_TO_FP,  MVT::v2f64,  MVT::v2i64,  1 },
1952     { ISD::UINT_TO_FP,  MVT::v4f32,  MVT::v4i64,  1 },
1953     { ISD::UINT_TO_FP,  MVT::v4f64,  MVT::v4i64,  1 },
1954 
1955     { ISD::FP_TO_SINT,  MVT::v2i64,  MVT::v4f32,  1 },
1956     { ISD::FP_TO_SINT,  MVT::v4i64,  MVT::v4f32,  1 },
1957     { ISD::FP_TO_SINT,  MVT::v2i64,  MVT::v2f64,  1 },
1958     { ISD::FP_TO_SINT,  MVT::v4i64,  MVT::v4f64,  1 },
1959 
1960     { ISD::FP_TO_UINT,  MVT::v2i64,  MVT::v4f32,  1 },
1961     { ISD::FP_TO_UINT,  MVT::v4i64,  MVT::v4f32,  1 },
1962     { ISD::FP_TO_UINT,  MVT::v2i64,  MVT::v2f64,  1 },
1963     { ISD::FP_TO_UINT,  MVT::v4i64,  MVT::v4f64,  1 },
1964   };
1965 
1966   static const TypeConversionCostTblEntry AVX512VLConversionTbl[] = {
1967     { ISD::TRUNCATE,  MVT::v2i1,    MVT::v2i8,   3 }, // sext+vpslld+vptestmd
1968     { ISD::TRUNCATE,  MVT::v4i1,    MVT::v4i8,   3 }, // sext+vpslld+vptestmd
1969     { ISD::TRUNCATE,  MVT::v8i1,    MVT::v8i8,   3 }, // sext+vpslld+vptestmd
1970     { ISD::TRUNCATE,  MVT::v16i1,   MVT::v16i8,  8 }, // split+2*v8i8
1971     { ISD::TRUNCATE,  MVT::v2i1,    MVT::v2i16,  3 }, // sext+vpsllq+vptestmq
1972     { ISD::TRUNCATE,  MVT::v4i1,    MVT::v4i16,  3 }, // sext+vpsllq+vptestmq
1973     { ISD::TRUNCATE,  MVT::v8i1,    MVT::v8i16,  3 }, // sext+vpsllq+vptestmq
1974     { ISD::TRUNCATE,  MVT::v16i1,   MVT::v16i16, 8 }, // split+2*v8i16
1975     { ISD::TRUNCATE,  MVT::v2i1,    MVT::v2i32,  2 }, // vpslld+vptestmd
1976     { ISD::TRUNCATE,  MVT::v4i1,    MVT::v4i32,  2 }, // vpslld+vptestmd
1977     { ISD::TRUNCATE,  MVT::v8i1,    MVT::v8i32,  2 }, // vpslld+vptestmd
1978     { ISD::TRUNCATE,  MVT::v2i1,    MVT::v2i64,  2 }, // vpsllq+vptestmq
1979     { ISD::TRUNCATE,  MVT::v4i1,    MVT::v4i64,  2 }, // vpsllq+vptestmq
1980     { ISD::TRUNCATE,  MVT::v4i32,   MVT::v4i64,  1 }, // vpmovqd
1981     { ISD::TRUNCATE,  MVT::v4i8,    MVT::v4i64,  2 }, // vpmovqb
1982     { ISD::TRUNCATE,  MVT::v4i16,   MVT::v4i64,  2 }, // vpmovqw
1983     { ISD::TRUNCATE,  MVT::v8i8,    MVT::v8i32,  2 }, // vpmovwb
1984 
1985     // sign extend is vpcmpeq+maskedmove+vpmovdw+vpacksswb
1986     // zero extend is vpcmpeq+maskedmove+vpmovdw+vpsrlw+vpackuswb
1987     { ISD::SIGN_EXTEND, MVT::v2i8,   MVT::v2i1,   5 },
1988     { ISD::ZERO_EXTEND, MVT::v2i8,   MVT::v2i1,   6 },
1989     { ISD::SIGN_EXTEND, MVT::v4i8,   MVT::v4i1,   5 },
1990     { ISD::ZERO_EXTEND, MVT::v4i8,   MVT::v4i1,   6 },
1991     { ISD::SIGN_EXTEND, MVT::v8i8,   MVT::v8i1,   5 },
1992     { ISD::ZERO_EXTEND, MVT::v8i8,   MVT::v8i1,   6 },
1993     { ISD::SIGN_EXTEND, MVT::v16i8,  MVT::v16i1, 10 },
1994     { ISD::ZERO_EXTEND, MVT::v16i8,  MVT::v16i1, 12 },
1995 
1996     // sign extend is vpcmpeq+maskedmove+vpmovdw
1997     // zero extend is vpcmpeq+maskedmove+vpmovdw+vpsrlw
1998     { ISD::SIGN_EXTEND, MVT::v2i16,  MVT::v2i1,   4 },
1999     { ISD::ZERO_EXTEND, MVT::v2i16,  MVT::v2i1,   5 },
2000     { ISD::SIGN_EXTEND, MVT::v4i16,  MVT::v4i1,   4 },
2001     { ISD::ZERO_EXTEND, MVT::v4i16,  MVT::v4i1,   5 },
2002     { ISD::SIGN_EXTEND, MVT::v8i16,  MVT::v8i1,   4 },
2003     { ISD::ZERO_EXTEND, MVT::v8i16,  MVT::v8i1,   5 },
2004     { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i1, 10 },
2005     { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i1, 12 },
2006 
2007     { ISD::SIGN_EXTEND, MVT::v2i32,  MVT::v2i1,   1 }, // vpternlogd
2008     { ISD::ZERO_EXTEND, MVT::v2i32,  MVT::v2i1,   2 }, // vpternlogd+psrld
2009     { ISD::SIGN_EXTEND, MVT::v4i32,  MVT::v4i1,   1 }, // vpternlogd
2010     { ISD::ZERO_EXTEND, MVT::v4i32,  MVT::v4i1,   2 }, // vpternlogd+psrld
2011     { ISD::SIGN_EXTEND, MVT::v8i32,  MVT::v8i1,   1 }, // vpternlogd
2012     { ISD::ZERO_EXTEND, MVT::v8i32,  MVT::v8i1,   2 }, // vpternlogd+psrld
2013     { ISD::SIGN_EXTEND, MVT::v2i64,  MVT::v2i1,   1 }, // vpternlogq
2014     { ISD::ZERO_EXTEND, MVT::v2i64,  MVT::v2i1,   2 }, // vpternlogq+psrlq
2015     { ISD::SIGN_EXTEND, MVT::v4i64,  MVT::v4i1,   1 }, // vpternlogq
2016     { ISD::ZERO_EXTEND, MVT::v4i64,  MVT::v4i1,   2 }, // vpternlogq+psrlq
2017 
2018     { ISD::SIGN_EXTEND, MVT::v4i64,  MVT::v16i8,  1 },
2019     { ISD::ZERO_EXTEND, MVT::v4i64,  MVT::v16i8,  1 },
2020     { ISD::SIGN_EXTEND, MVT::v8i32,  MVT::v16i8,  1 },
2021     { ISD::ZERO_EXTEND, MVT::v8i32,  MVT::v16i8,  1 },
2022     { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8,  1 },
2023     { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8,  1 },
2024     { ISD::SIGN_EXTEND, MVT::v4i64,  MVT::v8i16,  1 },
2025     { ISD::ZERO_EXTEND, MVT::v4i64,  MVT::v8i16,  1 },
2026     { ISD::SIGN_EXTEND, MVT::v8i32,  MVT::v8i16,  1 },
2027     { ISD::ZERO_EXTEND, MVT::v8i32,  MVT::v8i16,  1 },
2028     { ISD::SIGN_EXTEND, MVT::v4i64,  MVT::v4i32,  1 },
2029     { ISD::ZERO_EXTEND, MVT::v4i64,  MVT::v4i32,  1 },
2030 
2031     { ISD::SINT_TO_FP,  MVT::v2f64,  MVT::v16i8,  1 },
2032     { ISD::SINT_TO_FP,  MVT::v8f32,  MVT::v16i8,  1 },
2033     { ISD::SINT_TO_FP,  MVT::v2f64,  MVT::v8i16,  1 },
2034     { ISD::SINT_TO_FP,  MVT::v8f32,  MVT::v8i16,  1 },
2035 
2036     { ISD::UINT_TO_FP,  MVT::f32,    MVT::i64,    1 },
2037     { ISD::UINT_TO_FP,  MVT::f64,    MVT::i64,    1 },
2038     { ISD::UINT_TO_FP,  MVT::v2f64,  MVT::v16i8,  1 },
2039     { ISD::UINT_TO_FP,  MVT::v8f32,  MVT::v16i8,  1 },
2040     { ISD::UINT_TO_FP,  MVT::v2f64,  MVT::v8i16,  1 },
2041     { ISD::UINT_TO_FP,  MVT::v8f32,  MVT::v8i16,  1 },
2042     { ISD::UINT_TO_FP,  MVT::v2f32,  MVT::v2i32,  1 },
2043     { ISD::UINT_TO_FP,  MVT::v4f32,  MVT::v4i32,  1 },
2044     { ISD::UINT_TO_FP,  MVT::v4f64,  MVT::v4i32,  1 },
2045     { ISD::UINT_TO_FP,  MVT::v8f32,  MVT::v8i32,  1 },
2046     { ISD::UINT_TO_FP,  MVT::v2f32,  MVT::v2i64,  5 },
2047     { ISD::UINT_TO_FP,  MVT::v2f64,  MVT::v2i64,  5 },
2048     { ISD::UINT_TO_FP,  MVT::v4f64,  MVT::v4i64,  5 },
2049 
2050     { ISD::FP_TO_SINT,  MVT::v16i8,  MVT::v8f32,  2 },
2051     { ISD::FP_TO_SINT,  MVT::v16i8,  MVT::v16f32, 2 },
2052     { ISD::FP_TO_SINT,  MVT::v32i8,  MVT::v32f32, 5 },
2053 
2054     { ISD::FP_TO_UINT,  MVT::i64,    MVT::f32,    1 },
2055     { ISD::FP_TO_UINT,  MVT::i64,    MVT::f64,    1 },
2056     { ISD::FP_TO_UINT,  MVT::v4i32,  MVT::v4f32,  1 },
2057     { ISD::FP_TO_UINT,  MVT::v4i32,  MVT::v2f64,  1 },
2058     { ISD::FP_TO_UINT,  MVT::v4i32,  MVT::v4f64,  1 },
2059     { ISD::FP_TO_UINT,  MVT::v8i32,  MVT::v8f32,  1 },
2060     { ISD::FP_TO_UINT,  MVT::v8i32,  MVT::v8f64,  1 },
2061   };
2062 
2063   static const TypeConversionCostTblEntry AVX2ConversionTbl[] = {
2064     { ISD::SIGN_EXTEND, MVT::v4i64,  MVT::v4i1,   3 },
2065     { ISD::ZERO_EXTEND, MVT::v4i64,  MVT::v4i1,   3 },
2066     { ISD::SIGN_EXTEND, MVT::v8i32,  MVT::v8i1,   3 },
2067     { ISD::ZERO_EXTEND, MVT::v8i32,  MVT::v8i1,   3 },
2068     { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i1,  1 },
2069     { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i1,  1 },
2070 
2071     { ISD::SIGN_EXTEND, MVT::v4i64,  MVT::v16i8,  2 },
2072     { ISD::ZERO_EXTEND, MVT::v4i64,  MVT::v16i8,  2 },
2073     { ISD::SIGN_EXTEND, MVT::v8i32,  MVT::v16i8,  2 },
2074     { ISD::ZERO_EXTEND, MVT::v8i32,  MVT::v16i8,  2 },
2075     { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8,  2 },
2076     { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8,  2 },
2077     { ISD::SIGN_EXTEND, MVT::v4i64,  MVT::v8i16,  2 },
2078     { ISD::ZERO_EXTEND, MVT::v4i64,  MVT::v8i16,  2 },
2079     { ISD::SIGN_EXTEND, MVT::v8i32,  MVT::v8i16,  2 },
2080     { ISD::ZERO_EXTEND, MVT::v8i32,  MVT::v8i16,  2 },
2081     { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i16, 3 },
2082     { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i16, 3 },
2083     { ISD::SIGN_EXTEND, MVT::v4i64,  MVT::v4i32,  2 },
2084     { ISD::ZERO_EXTEND, MVT::v4i64,  MVT::v4i32,  2 },
2085 
2086     { ISD::TRUNCATE,    MVT::v8i1,   MVT::v8i32,  2 },
2087 
2088     { ISD::TRUNCATE,    MVT::v16i16, MVT::v16i32, 4 },
2089     { ISD::TRUNCATE,    MVT::v16i8,  MVT::v16i32, 4 },
2090     { ISD::TRUNCATE,    MVT::v16i8,  MVT::v8i16,  1 },
2091     { ISD::TRUNCATE,    MVT::v16i8,  MVT::v4i32,  1 },
2092     { ISD::TRUNCATE,    MVT::v16i8,  MVT::v2i64,  1 },
2093     { ISD::TRUNCATE,    MVT::v16i8,  MVT::v8i32,  4 },
2094     { ISD::TRUNCATE,    MVT::v16i8,  MVT::v4i64,  4 },
2095     { ISD::TRUNCATE,    MVT::v8i16,  MVT::v4i32,  1 },
2096     { ISD::TRUNCATE,    MVT::v8i16,  MVT::v2i64,  1 },
2097     { ISD::TRUNCATE,    MVT::v8i16,  MVT::v4i64,  5 },
2098     { ISD::TRUNCATE,    MVT::v4i32,  MVT::v4i64,  1 },
2099     { ISD::TRUNCATE,    MVT::v8i16,  MVT::v8i32,  2 },
2100 
2101     { ISD::FP_EXTEND,   MVT::v8f64,  MVT::v8f32,  3 },
2102     { ISD::FP_ROUND,    MVT::v8f32,  MVT::v8f64,  3 },
2103 
2104     { ISD::FP_TO_SINT,  MVT::v16i16, MVT::v8f32,  1 },
2105     { ISD::FP_TO_SINT,  MVT::v4i32,  MVT::v4f64,  1 },
2106     { ISD::FP_TO_SINT,  MVT::v8i32,  MVT::v8f32,  1 },
2107     { ISD::FP_TO_SINT,  MVT::v8i32,  MVT::v8f64,  3 },
2108 
2109     { ISD::FP_TO_UINT,  MVT::i64,    MVT::f32,    3 },
2110     { ISD::FP_TO_UINT,  MVT::i64,    MVT::f64,    3 },
2111     { ISD::FP_TO_UINT,  MVT::v16i16, MVT::v8f32,  1 },
2112     { ISD::FP_TO_UINT,  MVT::v4i32,  MVT::v4f32,  3 },
2113     { ISD::FP_TO_UINT,  MVT::v4i32,  MVT::v2f64,  4 },
2114     { ISD::FP_TO_UINT,  MVT::v4i32,  MVT::v4f64,  4 },
2115     { ISD::FP_TO_UINT,  MVT::v8i32,  MVT::v8f32,  3 },
2116     { ISD::FP_TO_UINT,  MVT::v8i32,  MVT::v4f64,  4 },
2117 
2118     { ISD::SINT_TO_FP,  MVT::v2f64,  MVT::v16i8,  2 },
2119     { ISD::SINT_TO_FP,  MVT::v8f32,  MVT::v16i8,  2 },
2120     { ISD::SINT_TO_FP,  MVT::v2f64,  MVT::v8i16,  2 },
2121     { ISD::SINT_TO_FP,  MVT::v8f32,  MVT::v8i16,  2 },
2122     { ISD::SINT_TO_FP,  MVT::v4f64,  MVT::v4i32,  1 },
2123     { ISD::SINT_TO_FP,  MVT::v8f32,  MVT::v8i32,  1 },
2124     { ISD::SINT_TO_FP,  MVT::v8f64,  MVT::v8i32,  3 },
2125 
2126     { ISD::UINT_TO_FP,  MVT::v2f64,  MVT::v16i8,  2 },
2127     { ISD::UINT_TO_FP,  MVT::v8f32,  MVT::v16i8,  2 },
2128     { ISD::UINT_TO_FP,  MVT::v2f64,  MVT::v8i16,  2 },
2129     { ISD::UINT_TO_FP,  MVT::v8f32,  MVT::v8i16,  2 },
2130     { ISD::UINT_TO_FP,  MVT::v2f32,  MVT::v2i32,  2 },
2131     { ISD::UINT_TO_FP,  MVT::v2f64,  MVT::v2i32,  1 },
2132     { ISD::UINT_TO_FP,  MVT::v4f32,  MVT::v4i32,  2 },
2133     { ISD::UINT_TO_FP,  MVT::v4f64,  MVT::v4i32,  2 },
2134     { ISD::UINT_TO_FP,  MVT::v8f32,  MVT::v8i32,  2 },
2135     { ISD::UINT_TO_FP,  MVT::v8f64,  MVT::v8i32,  4 },
2136   };
2137 
2138   static const TypeConversionCostTblEntry AVXConversionTbl[] = {
2139     { ISD::SIGN_EXTEND, MVT::v4i64,  MVT::v4i1,   6 },
2140     { ISD::ZERO_EXTEND, MVT::v4i64,  MVT::v4i1,   4 },
2141     { ISD::SIGN_EXTEND, MVT::v8i32,  MVT::v8i1,   7 },
2142     { ISD::ZERO_EXTEND, MVT::v8i32,  MVT::v8i1,   4 },
2143     { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i1,  4 },
2144     { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i1,  4 },
2145 
2146     { ISD::SIGN_EXTEND, MVT::v4i64,  MVT::v16i8,  3 },
2147     { ISD::ZERO_EXTEND, MVT::v4i64,  MVT::v16i8,  3 },
2148     { ISD::SIGN_EXTEND, MVT::v8i32,  MVT::v16i8,  3 },
2149     { ISD::ZERO_EXTEND, MVT::v8i32,  MVT::v16i8,  3 },
2150     { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8,  3 },
2151     { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8,  3 },
2152     { ISD::SIGN_EXTEND, MVT::v4i64,  MVT::v8i16,  3 },
2153     { ISD::ZERO_EXTEND, MVT::v4i64,  MVT::v8i16,  3 },
2154     { ISD::SIGN_EXTEND, MVT::v8i32,  MVT::v8i16,  3 },
2155     { ISD::ZERO_EXTEND, MVT::v8i32,  MVT::v8i16,  3 },
2156     { ISD::SIGN_EXTEND, MVT::v4i64,  MVT::v4i32,  3 },
2157     { ISD::ZERO_EXTEND, MVT::v4i64,  MVT::v4i32,  3 },
2158 
2159     { ISD::TRUNCATE,    MVT::v4i1,   MVT::v4i64,  4 },
2160     { ISD::TRUNCATE,    MVT::v8i1,   MVT::v8i32,  5 },
2161     { ISD::TRUNCATE,    MVT::v16i1,  MVT::v16i16, 4 },
2162     { ISD::TRUNCATE,    MVT::v8i1,   MVT::v8i64,  9 },
2163     { ISD::TRUNCATE,    MVT::v16i1,  MVT::v16i64, 11 },
2164 
2165     { ISD::TRUNCATE,    MVT::v16i16, MVT::v16i32, 6 },
2166     { ISD::TRUNCATE,    MVT::v16i8,  MVT::v16i32, 6 },
2167     { ISD::TRUNCATE,    MVT::v16i8,  MVT::v16i16, 2 }, // and+extract+packuswb
2168     { ISD::TRUNCATE,    MVT::v16i8,  MVT::v8i32,  5 },
2169     { ISD::TRUNCATE,    MVT::v8i16,  MVT::v8i32,  5 },
2170     { ISD::TRUNCATE,    MVT::v16i8,  MVT::v4i64,  5 },
2171     { ISD::TRUNCATE,    MVT::v8i16,  MVT::v4i64,  3 }, // and+extract+2*packusdw
2172     { ISD::TRUNCATE,    MVT::v4i32,  MVT::v4i64,  2 },
2173 
2174     { ISD::SINT_TO_FP,  MVT::v4f32,  MVT::v4i1,   3 },
2175     { ISD::SINT_TO_FP,  MVT::v4f64,  MVT::v4i1,   3 },
2176     { ISD::SINT_TO_FP,  MVT::v8f32,  MVT::v8i1,   8 },
2177     { ISD::SINT_TO_FP,  MVT::v8f32,  MVT::v16i8,  4 },
2178     { ISD::SINT_TO_FP,  MVT::v4f64,  MVT::v16i8,  2 },
2179     { ISD::SINT_TO_FP,  MVT::v8f32,  MVT::v8i16,  4 },
2180     { ISD::SINT_TO_FP,  MVT::v4f64,  MVT::v8i16,  2 },
2181     { ISD::SINT_TO_FP,  MVT::v4f64,  MVT::v4i32,  2 },
2182     { ISD::SINT_TO_FP,  MVT::v8f32,  MVT::v8i32,  2 },
2183     { ISD::SINT_TO_FP,  MVT::v8f64,  MVT::v8i32,  4 },
2184     { ISD::SINT_TO_FP,  MVT::v4f32,  MVT::v2i64,  5 },
2185     { ISD::SINT_TO_FP,  MVT::v4f32,  MVT::v4i64,  8 },
2186 
2187     { ISD::UINT_TO_FP,  MVT::v4f32,  MVT::v4i1,   7 },
2188     { ISD::UINT_TO_FP,  MVT::v4f64,  MVT::v4i1,   7 },
2189     { ISD::UINT_TO_FP,  MVT::v8f32,  MVT::v8i1,   6 },
2190     { ISD::UINT_TO_FP,  MVT::v8f32,  MVT::v16i8,  4 },
2191     { ISD::UINT_TO_FP,  MVT::v4f64,  MVT::v16i8,  2 },
2192     { ISD::UINT_TO_FP,  MVT::v8f32,  MVT::v8i16,  4 },
2193     { ISD::UINT_TO_FP,  MVT::v4f64,  MVT::v8i16,  2 },
2194     { ISD::UINT_TO_FP,  MVT::v2f32,  MVT::v2i32,  4 },
2195     { ISD::UINT_TO_FP,  MVT::v2f64,  MVT::v2i32,  4 },
2196     { ISD::UINT_TO_FP,  MVT::v4f32,  MVT::v4i32,  5 },
2197     { ISD::UINT_TO_FP,  MVT::v4f64,  MVT::v4i32,  6 },
2198     { ISD::UINT_TO_FP,  MVT::v8f32,  MVT::v8i32,  8 },
2199     { ISD::UINT_TO_FP,  MVT::v8f64,  MVT::v8i32, 10 },
2200     { ISD::UINT_TO_FP,  MVT::v2f32,  MVT::v2i64, 10 },
2201     { ISD::UINT_TO_FP,  MVT::v4f32,  MVT::v4i64, 18 },
2202     { ISD::UINT_TO_FP,  MVT::v2f64,  MVT::v2i64,  5 },
2203     { ISD::UINT_TO_FP,  MVT::v4f64,  MVT::v4i64, 10 },
2204 
2205     { ISD::FP_TO_SINT,  MVT::v16i8,  MVT::v8f32,  2 },
2206     { ISD::FP_TO_SINT,  MVT::v16i8,  MVT::v4f64,  2 },
2207     { ISD::FP_TO_SINT,  MVT::v32i8,  MVT::v8f32,  2 },
2208     { ISD::FP_TO_SINT,  MVT::v32i8,  MVT::v4f64,  2 },
2209     { ISD::FP_TO_SINT,  MVT::v8i16,  MVT::v8f32,  2 },
2210     { ISD::FP_TO_SINT,  MVT::v8i16,  MVT::v4f64,  2 },
2211     { ISD::FP_TO_SINT,  MVT::v16i16, MVT::v8f32,  2 },
2212     { ISD::FP_TO_SINT,  MVT::v16i16, MVT::v4f64,  2 },
2213     { ISD::FP_TO_SINT,  MVT::v4i32,  MVT::v4f64,  2 },
2214     { ISD::FP_TO_SINT,  MVT::v8i32,  MVT::v8f32,  2 },
2215     { ISD::FP_TO_SINT,  MVT::v8i32,  MVT::v8f64,  5 },
2216 
2217     { ISD::FP_TO_UINT,  MVT::v16i8,  MVT::v8f32,  2 },
2218     { ISD::FP_TO_UINT,  MVT::v16i8,  MVT::v4f64,  2 },
2219     { ISD::FP_TO_UINT,  MVT::v32i8,  MVT::v8f32,  2 },
2220     { ISD::FP_TO_UINT,  MVT::v32i8,  MVT::v4f64,  2 },
2221     { ISD::FP_TO_UINT,  MVT::v8i16,  MVT::v8f32,  2 },
2222     { ISD::FP_TO_UINT,  MVT::v8i16,  MVT::v4f64,  2 },
2223     { ISD::FP_TO_UINT,  MVT::v16i16, MVT::v8f32,  2 },
2224     { ISD::FP_TO_UINT,  MVT::v16i16, MVT::v4f64,  2 },
2225     { ISD::FP_TO_UINT,  MVT::v4i32,  MVT::v4f32,  3 },
2226     { ISD::FP_TO_UINT,  MVT::v4i32,  MVT::v2f64,  4 },
2227     { ISD::FP_TO_UINT,  MVT::v4i32,  MVT::v4f64,  6 },
2228     { ISD::FP_TO_UINT,  MVT::v8i32,  MVT::v8f32,  7 },
2229     { ISD::FP_TO_UINT,  MVT::v8i32,  MVT::v4f64,  7 },
2230 
2231     { ISD::FP_EXTEND,   MVT::v4f64,  MVT::v4f32,  1 },
2232     { ISD::FP_ROUND,    MVT::v4f32,  MVT::v4f64,  1 },
2233   };
2234 
2235   static const TypeConversionCostTblEntry SSE41ConversionTbl[] = {
2236     { ISD::ZERO_EXTEND, MVT::v2i64, MVT::v16i8,   1 },
2237     { ISD::SIGN_EXTEND, MVT::v2i64, MVT::v16i8,   1 },
2238     { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v16i8,   1 },
2239     { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v16i8,   1 },
2240     { ISD::ZERO_EXTEND, MVT::v8i16, MVT::v16i8,   1 },
2241     { ISD::SIGN_EXTEND, MVT::v8i16, MVT::v16i8,   1 },
2242     { ISD::ZERO_EXTEND, MVT::v2i64, MVT::v8i16,   1 },
2243     { ISD::SIGN_EXTEND, MVT::v2i64, MVT::v8i16,   1 },
2244     { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v8i16,   1 },
2245     { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v8i16,   1 },
2246     { ISD::ZERO_EXTEND, MVT::v2i64, MVT::v4i32,   1 },
2247     { ISD::SIGN_EXTEND, MVT::v2i64, MVT::v4i32,   1 },
2248 
2249     // These truncates end up widening elements.
2250     { ISD::TRUNCATE,    MVT::v2i1,   MVT::v2i8,   1 }, // PMOVXZBQ
2251     { ISD::TRUNCATE,    MVT::v2i1,   MVT::v2i16,  1 }, // PMOVXZWQ
2252     { ISD::TRUNCATE,    MVT::v4i1,   MVT::v4i8,   1 }, // PMOVXZBD
2253 
2254     { ISD::TRUNCATE,    MVT::v16i8,  MVT::v4i32,  2 },
2255     { ISD::TRUNCATE,    MVT::v8i16,  MVT::v4i32,  2 },
2256     { ISD::TRUNCATE,    MVT::v16i8,  MVT::v2i64,  2 },
2257 
2258     { ISD::SINT_TO_FP,  MVT::f32,    MVT::i32,    1 },
2259     { ISD::SINT_TO_FP,  MVT::f64,    MVT::i32,    1 },
2260     { ISD::SINT_TO_FP,  MVT::f32,    MVT::i64,    1 },
2261     { ISD::SINT_TO_FP,  MVT::f64,    MVT::i64,    1 },
2262     { ISD::SINT_TO_FP,  MVT::v4f32,  MVT::v16i8,  1 },
2263     { ISD::SINT_TO_FP,  MVT::v2f64,  MVT::v16i8,  1 },
2264     { ISD::SINT_TO_FP,  MVT::v4f32,  MVT::v8i16,  1 },
2265     { ISD::SINT_TO_FP,  MVT::v2f64,  MVT::v8i16,  1 },
2266     { ISD::SINT_TO_FP,  MVT::v4f32,  MVT::v4i32,  1 },
2267     { ISD::SINT_TO_FP,  MVT::v2f64,  MVT::v4i32,  1 },
2268     { ISD::SINT_TO_FP,  MVT::v4f64,  MVT::v4i32,  2 },
2269 
2270     { ISD::UINT_TO_FP,  MVT::f32,    MVT::i32,    1 },
2271     { ISD::UINT_TO_FP,  MVT::f64,    MVT::i32,    1 },
2272     { ISD::UINT_TO_FP,  MVT::f32,    MVT::i64,    4 },
2273     { ISD::UINT_TO_FP,  MVT::f64,    MVT::i64,    4 },
2274     { ISD::UINT_TO_FP,  MVT::v4f32,  MVT::v16i8,  1 },
2275     { ISD::UINT_TO_FP,  MVT::v2f64,  MVT::v16i8,  1 },
2276     { ISD::UINT_TO_FP,  MVT::v4f32,  MVT::v8i16,  1 },
2277     { ISD::UINT_TO_FP,  MVT::v2f64,  MVT::v8i16,  1 },
2278     { ISD::UINT_TO_FP,  MVT::v2f32,  MVT::v2i32,  3 },
2279     { ISD::UINT_TO_FP,  MVT::v4f32,  MVT::v4i32,  3 },
2280     { ISD::UINT_TO_FP,  MVT::v2f64,  MVT::v4i32,  2 },
2281     { ISD::UINT_TO_FP,  MVT::v4f32,  MVT::v2i64, 12 },
2282     { ISD::UINT_TO_FP,  MVT::v4f32,  MVT::v4i64, 22 },
2283     { ISD::UINT_TO_FP,  MVT::v2f64,  MVT::v2i64,  4 },
2284 
2285     { ISD::FP_TO_SINT,  MVT::i32,    MVT::f32,    1 },
2286     { ISD::FP_TO_SINT,  MVT::i64,    MVT::f32,    1 },
2287     { ISD::FP_TO_SINT,  MVT::i32,    MVT::f64,    1 },
2288     { ISD::FP_TO_SINT,  MVT::i64,    MVT::f64,    1 },
2289     { ISD::FP_TO_SINT,  MVT::v16i8,  MVT::v4f32,  2 },
2290     { ISD::FP_TO_SINT,  MVT::v16i8,  MVT::v2f64,  2 },
2291     { ISD::FP_TO_SINT,  MVT::v8i16,  MVT::v4f32,  1 },
2292     { ISD::FP_TO_SINT,  MVT::v8i16,  MVT::v2f64,  1 },
2293     { ISD::FP_TO_SINT,  MVT::v4i32,  MVT::v4f32,  1 },
2294     { ISD::FP_TO_SINT,  MVT::v4i32,  MVT::v2f64,  1 },
2295 
2296     { ISD::FP_TO_UINT,  MVT::i32,    MVT::f32,    1 },
2297     { ISD::FP_TO_UINT,  MVT::i64,    MVT::f32,    4 },
2298     { ISD::FP_TO_UINT,  MVT::i32,    MVT::f64,    1 },
2299     { ISD::FP_TO_UINT,  MVT::i64,    MVT::f64,    4 },
2300     { ISD::FP_TO_UINT,  MVT::v16i8,  MVT::v4f32,  2 },
2301     { ISD::FP_TO_UINT,  MVT::v16i8,  MVT::v2f64,  2 },
2302     { ISD::FP_TO_UINT,  MVT::v8i16,  MVT::v4f32,  1 },
2303     { ISD::FP_TO_UINT,  MVT::v8i16,  MVT::v2f64,  1 },
2304     { ISD::FP_TO_UINT,  MVT::v4i32,  MVT::v4f32,  4 },
2305     { ISD::FP_TO_UINT,  MVT::v4i32,  MVT::v2f64,  4 },
2306   };
2307 
2308   static const TypeConversionCostTblEntry SSE2ConversionTbl[] = {
2309     // These are somewhat magic numbers justified by comparing the
2310     // output of llvm-mca for our various supported scheduler models
2311     // and basing it off the worst case scenario.
2312     { ISD::SINT_TO_FP,  MVT::f32,    MVT::i32,    3 },
2313     { ISD::SINT_TO_FP,  MVT::f64,    MVT::i32,    3 },
2314     { ISD::SINT_TO_FP,  MVT::f32,    MVT::i64,    3 },
2315     { ISD::SINT_TO_FP,  MVT::f64,    MVT::i64,    3 },
2316     { ISD::SINT_TO_FP,  MVT::v4f32,  MVT::v16i8,  3 },
2317     { ISD::SINT_TO_FP,  MVT::v2f64,  MVT::v16i8,  4 },
2318     { ISD::SINT_TO_FP,  MVT::v4f32,  MVT::v8i16,  3 },
2319     { ISD::SINT_TO_FP,  MVT::v2f64,  MVT::v8i16,  4 },
2320     { ISD::SINT_TO_FP,  MVT::v4f32,  MVT::v4i32,  3 },
2321     { ISD::SINT_TO_FP,  MVT::v2f64,  MVT::v4i32,  4 },
2322     { ISD::SINT_TO_FP,  MVT::v4f32,  MVT::v2i64,  8 },
2323     { ISD::SINT_TO_FP,  MVT::v2f64,  MVT::v2i64,  8 },
2324 
2325     { ISD::UINT_TO_FP,  MVT::f32,    MVT::i32,    3 },
2326     { ISD::UINT_TO_FP,  MVT::f64,    MVT::i32,    3 },
2327     { ISD::UINT_TO_FP,  MVT::f32,    MVT::i64,    8 },
2328     { ISD::UINT_TO_FP,  MVT::f64,    MVT::i64,    9 },
2329     { ISD::UINT_TO_FP,  MVT::v2f64,  MVT::v16i8,  4 },
2330     { ISD::UINT_TO_FP,  MVT::v4f32,  MVT::v16i8,  4 },
2331     { ISD::UINT_TO_FP,  MVT::v4f32,  MVT::v8i16,  4 },
2332     { ISD::UINT_TO_FP,  MVT::v2f64,  MVT::v8i16,  4 },
2333     { ISD::UINT_TO_FP,  MVT::v2f32,  MVT::v2i32,  7 },
2334     { ISD::UINT_TO_FP,  MVT::v2f64,  MVT::v4i32,  7 },
2335     { ISD::UINT_TO_FP,  MVT::v4f32,  MVT::v4i32,  5 },
2336     { ISD::UINT_TO_FP,  MVT::v2f64,  MVT::v2i64, 15 },
2337     { ISD::UINT_TO_FP,  MVT::v4f32,  MVT::v2i64, 18 },
2338 
2339     { ISD::FP_TO_SINT,  MVT::i32,    MVT::f32,    4 },
2340     { ISD::FP_TO_SINT,  MVT::i64,    MVT::f32,    4 },
2341     { ISD::FP_TO_SINT,  MVT::i32,    MVT::f64,    4 },
2342     { ISD::FP_TO_SINT,  MVT::i64,    MVT::f64,    4 },
2343     { ISD::FP_TO_SINT,  MVT::v16i8,  MVT::v4f32,  6 },
2344     { ISD::FP_TO_SINT,  MVT::v16i8,  MVT::v2f64,  6 },
2345     { ISD::FP_TO_SINT,  MVT::v8i16,  MVT::v4f32,  5 },
2346     { ISD::FP_TO_SINT,  MVT::v8i16,  MVT::v2f64,  5 },
2347     { ISD::FP_TO_SINT,  MVT::v4i32,  MVT::v4f32,  4 },
2348     { ISD::FP_TO_SINT,  MVT::v4i32,  MVT::v2f64,  4 },
2349 
2350     { ISD::FP_TO_UINT,  MVT::i32,    MVT::f32,    4 },
2351     { ISD::FP_TO_UINT,  MVT::i64,    MVT::f32,    4 },
2352     { ISD::FP_TO_UINT,  MVT::i32,    MVT::f64,    4 },
2353     { ISD::FP_TO_UINT,  MVT::i64,    MVT::f64,   15 },
2354     { ISD::FP_TO_UINT,  MVT::v16i8,  MVT::v4f32,  6 },
2355     { ISD::FP_TO_UINT,  MVT::v16i8,  MVT::v2f64,  6 },
2356     { ISD::FP_TO_UINT,  MVT::v8i16,  MVT::v4f32,  5 },
2357     { ISD::FP_TO_UINT,  MVT::v8i16,  MVT::v2f64,  5 },
2358     { ISD::FP_TO_UINT,  MVT::v4i32,  MVT::v4f32,  8 },
2359     { ISD::FP_TO_UINT,  MVT::v4i32,  MVT::v2f64,  8 },
2360 
2361     { ISD::ZERO_EXTEND, MVT::v2i64,  MVT::v16i8,  4 },
2362     { ISD::SIGN_EXTEND, MVT::v2i64,  MVT::v16i8,  4 },
2363     { ISD::ZERO_EXTEND, MVT::v4i32,  MVT::v16i8,  2 },
2364     { ISD::SIGN_EXTEND, MVT::v4i32,  MVT::v16i8,  3 },
2365     { ISD::ZERO_EXTEND, MVT::v8i16,  MVT::v16i8,  1 },
2366     { ISD::SIGN_EXTEND, MVT::v8i16,  MVT::v16i8,  2 },
2367     { ISD::ZERO_EXTEND, MVT::v2i64,  MVT::v8i16,  2 },
2368     { ISD::SIGN_EXTEND, MVT::v2i64,  MVT::v8i16,  3 },
2369     { ISD::ZERO_EXTEND, MVT::v4i32,  MVT::v8i16,  1 },
2370     { ISD::SIGN_EXTEND, MVT::v4i32,  MVT::v8i16,  2 },
2371     { ISD::ZERO_EXTEND, MVT::v2i64,  MVT::v4i32,  1 },
2372     { ISD::SIGN_EXTEND, MVT::v2i64,  MVT::v4i32,  2 },
2373 
2374     // These truncates are really widening elements.
2375     { ISD::TRUNCATE,    MVT::v2i1,   MVT::v2i32,  1 }, // PSHUFD
2376     { ISD::TRUNCATE,    MVT::v2i1,   MVT::v2i16,  2 }, // PUNPCKLWD+DQ
2377     { ISD::TRUNCATE,    MVT::v2i1,   MVT::v2i8,   3 }, // PUNPCKLBW+WD+PSHUFD
2378     { ISD::TRUNCATE,    MVT::v4i1,   MVT::v4i16,  1 }, // PUNPCKLWD
2379     { ISD::TRUNCATE,    MVT::v4i1,   MVT::v4i8,   2 }, // PUNPCKLBW+WD
2380     { ISD::TRUNCATE,    MVT::v8i1,   MVT::v8i8,   1 }, // PUNPCKLBW
2381 
2382     { ISD::TRUNCATE,    MVT::v16i8,  MVT::v8i16,  2 }, // PAND+PACKUSWB
2383     { ISD::TRUNCATE,    MVT::v16i8,  MVT::v16i16, 3 },
2384     { ISD::TRUNCATE,    MVT::v16i8,  MVT::v4i32,  3 }, // PAND+2*PACKUSWB
2385     { ISD::TRUNCATE,    MVT::v16i8,  MVT::v16i32, 7 },
2386     { ISD::TRUNCATE,    MVT::v2i16,  MVT::v2i32,  1 },
2387     { ISD::TRUNCATE,    MVT::v8i16,  MVT::v4i32,  3 },
2388     { ISD::TRUNCATE,    MVT::v8i16,  MVT::v8i32,  5 },
2389     { ISD::TRUNCATE,    MVT::v16i16, MVT::v16i32,10 },
2390     { ISD::TRUNCATE,    MVT::v16i8,  MVT::v2i64,  4 }, // PAND+3*PACKUSWB
2391     { ISD::TRUNCATE,    MVT::v8i16,  MVT::v2i64,  2 }, // PSHUFD+PSHUFLW
2392     { ISD::TRUNCATE,    MVT::v4i32,  MVT::v2i64,  1 }, // PSHUFD
2393   };
2394 
2395   // Attempt to map directly to (simple) MVT types to let us match custom entries.
2396   EVT SrcTy = TLI->getValueType(DL, Src);
2397   EVT DstTy = TLI->getValueType(DL, Dst);
2398 
2399   // The function getSimpleVT only handles simple value types.
2400   if (SrcTy.isSimple() && DstTy.isSimple()) {
2401     MVT SimpleSrcTy = SrcTy.getSimpleVT();
2402     MVT SimpleDstTy = DstTy.getSimpleVT();
2403 
2404     if (ST->useAVX512Regs()) {
2405       if (ST->hasBWI())
2406         if (const auto *Entry = ConvertCostTableLookup(
2407                 AVX512BWConversionTbl, ISD, SimpleDstTy, SimpleSrcTy))
2408           return AdjustCost(Entry->Cost);
2409 
2410       if (ST->hasDQI())
2411         if (const auto *Entry = ConvertCostTableLookup(
2412                 AVX512DQConversionTbl, ISD, SimpleDstTy, SimpleSrcTy))
2413           return AdjustCost(Entry->Cost);
2414 
2415       if (ST->hasAVX512())
2416         if (const auto *Entry = ConvertCostTableLookup(
2417                 AVX512FConversionTbl, ISD, SimpleDstTy, SimpleSrcTy))
2418           return AdjustCost(Entry->Cost);
2419     }
2420 
2421     if (ST->hasBWI())
2422       if (const auto *Entry = ConvertCostTableLookup(
2423               AVX512BWVLConversionTbl, ISD, SimpleDstTy, SimpleSrcTy))
2424         return AdjustCost(Entry->Cost);
2425 
2426     if (ST->hasDQI())
2427       if (const auto *Entry = ConvertCostTableLookup(
2428               AVX512DQVLConversionTbl, ISD, SimpleDstTy, SimpleSrcTy))
2429         return AdjustCost(Entry->Cost);
2430 
2431     if (ST->hasAVX512())
2432       if (const auto *Entry = ConvertCostTableLookup(AVX512VLConversionTbl, ISD,
2433                                                      SimpleDstTy, SimpleSrcTy))
2434         return AdjustCost(Entry->Cost);
2435 
2436     if (ST->hasAVX2()) {
2437       if (const auto *Entry = ConvertCostTableLookup(AVX2ConversionTbl, ISD,
2438                                                      SimpleDstTy, SimpleSrcTy))
2439         return AdjustCost(Entry->Cost);
2440     }
2441 
2442     if (ST->hasAVX()) {
2443       if (const auto *Entry = ConvertCostTableLookup(AVXConversionTbl, ISD,
2444                                                      SimpleDstTy, SimpleSrcTy))
2445         return AdjustCost(Entry->Cost);
2446     }
2447 
2448     if (ST->hasSSE41()) {
2449       if (const auto *Entry = ConvertCostTableLookup(SSE41ConversionTbl, ISD,
2450                                                      SimpleDstTy, SimpleSrcTy))
2451         return AdjustCost(Entry->Cost);
2452     }
2453 
2454     if (ST->hasSSE2()) {
2455       if (const auto *Entry = ConvertCostTableLookup(SSE2ConversionTbl, ISD,
2456                                                      SimpleDstTy, SimpleSrcTy))
2457         return AdjustCost(Entry->Cost);
2458     }
2459   }
2460 
2461   // Fall back to legalized types.
2462   std::pair<InstructionCost, MVT> LTSrc = TLI->getTypeLegalizationCost(DL, Src);
2463   std::pair<InstructionCost, MVT> LTDest =
2464       TLI->getTypeLegalizationCost(DL, Dst);
2465 
2466   if (ST->useAVX512Regs()) {
2467     if (ST->hasBWI())
2468       if (const auto *Entry = ConvertCostTableLookup(
2469               AVX512BWConversionTbl, ISD, LTDest.second, LTSrc.second))
2470         return AdjustCost(std::max(LTSrc.first, LTDest.first) * Entry->Cost);
2471 
2472     if (ST->hasDQI())
2473       if (const auto *Entry = ConvertCostTableLookup(
2474               AVX512DQConversionTbl, ISD, LTDest.second, LTSrc.second))
2475         return AdjustCost(std::max(LTSrc.first, LTDest.first) * Entry->Cost);
2476 
2477     if (ST->hasAVX512())
2478       if (const auto *Entry = ConvertCostTableLookup(
2479               AVX512FConversionTbl, ISD, LTDest.second, LTSrc.second))
2480         return AdjustCost(std::max(LTSrc.first, LTDest.first) * Entry->Cost);
2481   }
2482 
2483   if (ST->hasBWI())
2484     if (const auto *Entry = ConvertCostTableLookup(AVX512BWVLConversionTbl, ISD,
2485                                                    LTDest.second, LTSrc.second))
2486       return AdjustCost(std::max(LTSrc.first, LTDest.first) * Entry->Cost);
2487 
2488   if (ST->hasDQI())
2489     if (const auto *Entry = ConvertCostTableLookup(AVX512DQVLConversionTbl, ISD,
2490                                                    LTDest.second, LTSrc.second))
2491       return AdjustCost(std::max(LTSrc.first, LTDest.first) * Entry->Cost);
2492 
2493   if (ST->hasAVX512())
2494     if (const auto *Entry = ConvertCostTableLookup(AVX512VLConversionTbl, ISD,
2495                                                    LTDest.second, LTSrc.second))
2496       return AdjustCost(std::max(LTSrc.first, LTDest.first) * Entry->Cost);
2497 
2498   if (ST->hasAVX2())
2499     if (const auto *Entry = ConvertCostTableLookup(AVX2ConversionTbl, ISD,
2500                                                    LTDest.second, LTSrc.second))
2501       return AdjustCost(std::max(LTSrc.first, LTDest.first) * Entry->Cost);
2502 
2503   if (ST->hasAVX())
2504     if (const auto *Entry = ConvertCostTableLookup(AVXConversionTbl, ISD,
2505                                                    LTDest.second, LTSrc.second))
2506       return AdjustCost(std::max(LTSrc.first, LTDest.first) * Entry->Cost);
2507 
2508   if (ST->hasSSE41())
2509     if (const auto *Entry = ConvertCostTableLookup(SSE41ConversionTbl, ISD,
2510                                                    LTDest.second, LTSrc.second))
2511       return AdjustCost(std::max(LTSrc.first, LTDest.first) * Entry->Cost);
2512 
2513   if (ST->hasSSE2())
2514     if (const auto *Entry = ConvertCostTableLookup(SSE2ConversionTbl, ISD,
2515                                                    LTDest.second, LTSrc.second))
2516       return AdjustCost(std::max(LTSrc.first, LTDest.first) * Entry->Cost);
2517 
2518   // Fallback, for i8/i16 sitofp/uitofp cases we need to extend to i32 for
2519   // sitofp.
2520   if ((ISD == ISD::SINT_TO_FP || ISD == ISD::UINT_TO_FP) &&
2521       1 < Src->getScalarSizeInBits() && Src->getScalarSizeInBits() < 32) {
2522     Type *ExtSrc = Src->getWithNewBitWidth(32);
2523     unsigned ExtOpc =
2524         (ISD == ISD::SINT_TO_FP) ? Instruction::SExt : Instruction::ZExt;
2525 
2526     // For scalar loads the extend would be free.
2527     InstructionCost ExtCost = 0;
2528     if (!(Src->isIntegerTy() && I && isa<LoadInst>(I->getOperand(0))))
2529       ExtCost = getCastInstrCost(ExtOpc, ExtSrc, Src, CCH, CostKind);
2530 
2531     return ExtCost + getCastInstrCost(Instruction::SIToFP, Dst, ExtSrc,
2532                                       TTI::CastContextHint::None, CostKind);
2533   }
2534 
2535   // Fallback for fptosi/fptoui i8/i16 cases we need to truncate from fptosi
2536   // i32.
2537   if ((ISD == ISD::FP_TO_SINT || ISD == ISD::FP_TO_UINT) &&
2538       1 < Dst->getScalarSizeInBits() && Dst->getScalarSizeInBits() < 32) {
2539     Type *TruncDst = Dst->getWithNewBitWidth(32);
2540     return getCastInstrCost(Instruction::FPToSI, TruncDst, Src, CCH, CostKind) +
2541            getCastInstrCost(Instruction::Trunc, Dst, TruncDst,
2542                             TTI::CastContextHint::None, CostKind);
2543   }
2544 
2545   return AdjustCost(
2546       BaseT::getCastInstrCost(Opcode, Dst, Src, CCH, CostKind, I));
2547 }
2548 
2549 InstructionCost X86TTIImpl::getCmpSelInstrCost(unsigned Opcode, Type *ValTy,
2550                                                Type *CondTy,
2551                                                CmpInst::Predicate VecPred,
2552                                                TTI::TargetCostKind CostKind,
2553                                                const Instruction *I) {
2554   // TODO: Handle other cost kinds.
2555   if (CostKind != TTI::TCK_RecipThroughput)
2556     return BaseT::getCmpSelInstrCost(Opcode, ValTy, CondTy, VecPred, CostKind,
2557                                      I);
2558 
2559   // Legalize the type.
2560   std::pair<InstructionCost, MVT> LT = TLI->getTypeLegalizationCost(DL, ValTy);
2561 
2562   MVT MTy = LT.second;
2563 
2564   int ISD = TLI->InstructionOpcodeToISD(Opcode);
2565   assert(ISD && "Invalid opcode");
2566 
2567   unsigned ExtraCost = 0;
2568   if (Opcode == Instruction::ICmp || Opcode == Instruction::FCmp) {
2569     // Some vector comparison predicates cost extra instructions.
2570     // TODO: Should we invert this and assume worst case cmp costs
2571     // and reduce for particular predicates?
2572     if (MTy.isVector() &&
2573         !((ST->hasXOP() && (!ST->hasAVX2() || MTy.is128BitVector())) ||
2574           (ST->hasAVX512() && 32 <= MTy.getScalarSizeInBits()) ||
2575           ST->hasBWI())) {
2576       // Fallback to I if a specific predicate wasn't specified.
2577       CmpInst::Predicate Pred = VecPred;
2578       if (I && (Pred == CmpInst::BAD_ICMP_PREDICATE ||
2579                 Pred == CmpInst::BAD_FCMP_PREDICATE))
2580         Pred = cast<CmpInst>(I)->getPredicate();
2581 
2582       switch (Pred) {
2583       case CmpInst::Predicate::ICMP_NE:
2584         // xor(cmpeq(x,y),-1)
2585         ExtraCost = 1;
2586         break;
2587       case CmpInst::Predicate::ICMP_SGE:
2588       case CmpInst::Predicate::ICMP_SLE:
2589         // xor(cmpgt(x,y),-1)
2590         ExtraCost = 1;
2591         break;
2592       case CmpInst::Predicate::ICMP_ULT:
2593       case CmpInst::Predicate::ICMP_UGT:
2594         // cmpgt(xor(x,signbit),xor(y,signbit))
2595         // xor(cmpeq(pmaxu(x,y),x),-1)
2596         ExtraCost = 2;
2597         break;
2598       case CmpInst::Predicate::ICMP_ULE:
2599       case CmpInst::Predicate::ICMP_UGE:
2600         if ((ST->hasSSE41() && MTy.getScalarSizeInBits() == 32) ||
2601             (ST->hasSSE2() && MTy.getScalarSizeInBits() < 32)) {
2602           // cmpeq(psubus(x,y),0)
2603           // cmpeq(pminu(x,y),x)
2604           ExtraCost = 1;
2605         } else {
2606           // xor(cmpgt(xor(x,signbit),xor(y,signbit)),-1)
2607           ExtraCost = 3;
2608         }
2609         break;
2610       case CmpInst::Predicate::BAD_ICMP_PREDICATE:
2611       case CmpInst::Predicate::BAD_FCMP_PREDICATE:
2612         // Assume worst case scenario and add the maximum extra cost.
2613         ExtraCost = 3;
2614         break;
2615       default:
2616         break;
2617       }
2618     }
2619   }
2620 
2621   static const CostTblEntry SLMCostTbl[] = {
2622     // slm pcmpeq/pcmpgt throughput is 2
2623     { ISD::SETCC,   MVT::v2i64,   2 },
2624   };
2625 
2626   static const CostTblEntry AVX512BWCostTbl[] = {
2627     { ISD::SETCC,   MVT::v32i16,  1 },
2628     { ISD::SETCC,   MVT::v64i8,   1 },
2629 
2630     { ISD::SELECT,  MVT::v32i16,  1 },
2631     { ISD::SELECT,  MVT::v64i8,   1 },
2632   };
2633 
2634   static const CostTblEntry AVX512CostTbl[] = {
2635     { ISD::SETCC,   MVT::v8i64,   1 },
2636     { ISD::SETCC,   MVT::v16i32,  1 },
2637     { ISD::SETCC,   MVT::v8f64,   1 },
2638     { ISD::SETCC,   MVT::v16f32,  1 },
2639 
2640     { ISD::SELECT,  MVT::v8i64,   1 },
2641     { ISD::SELECT,  MVT::v16i32,  1 },
2642     { ISD::SELECT,  MVT::v8f64,   1 },
2643     { ISD::SELECT,  MVT::v16f32,  1 },
2644 
2645     { ISD::SETCC,   MVT::v32i16,  2 }, // FIXME: should probably be 4
2646     { ISD::SETCC,   MVT::v64i8,   2 }, // FIXME: should probably be 4
2647 
2648     { ISD::SELECT,  MVT::v32i16,  2 }, // FIXME: should be 3
2649     { ISD::SELECT,  MVT::v64i8,   2 }, // FIXME: should be 3
2650   };
2651 
2652   static const CostTblEntry AVX2CostTbl[] = {
2653     { ISD::SETCC,   MVT::v4i64,   1 },
2654     { ISD::SETCC,   MVT::v8i32,   1 },
2655     { ISD::SETCC,   MVT::v16i16,  1 },
2656     { ISD::SETCC,   MVT::v32i8,   1 },
2657 
2658     { ISD::SELECT,  MVT::v4i64,   1 }, // pblendvb
2659     { ISD::SELECT,  MVT::v8i32,   1 }, // pblendvb
2660     { ISD::SELECT,  MVT::v16i16,  1 }, // pblendvb
2661     { ISD::SELECT,  MVT::v32i8,   1 }, // pblendvb
2662   };
2663 
2664   static const CostTblEntry AVX1CostTbl[] = {
2665     { ISD::SETCC,   MVT::v4f64,   1 },
2666     { ISD::SETCC,   MVT::v8f32,   1 },
2667     // AVX1 does not support 8-wide integer compare.
2668     { ISD::SETCC,   MVT::v4i64,   4 },
2669     { ISD::SETCC,   MVT::v8i32,   4 },
2670     { ISD::SETCC,   MVT::v16i16,  4 },
2671     { ISD::SETCC,   MVT::v32i8,   4 },
2672 
2673     { ISD::SELECT,  MVT::v4f64,   1 }, // vblendvpd
2674     { ISD::SELECT,  MVT::v8f32,   1 }, // vblendvps
2675     { ISD::SELECT,  MVT::v4i64,   1 }, // vblendvpd
2676     { ISD::SELECT,  MVT::v8i32,   1 }, // vblendvps
2677     { ISD::SELECT,  MVT::v16i16,  3 }, // vandps + vandnps + vorps
2678     { ISD::SELECT,  MVT::v32i8,   3 }, // vandps + vandnps + vorps
2679   };
2680 
2681   static const CostTblEntry SSE42CostTbl[] = {
2682     { ISD::SETCC,   MVT::v2f64,   1 },
2683     { ISD::SETCC,   MVT::v4f32,   1 },
2684     { ISD::SETCC,   MVT::v2i64,   1 },
2685   };
2686 
2687   static const CostTblEntry SSE41CostTbl[] = {
2688     { ISD::SELECT,  MVT::v2f64,   1 }, // blendvpd
2689     { ISD::SELECT,  MVT::v4f32,   1 }, // blendvps
2690     { ISD::SELECT,  MVT::v2i64,   1 }, // pblendvb
2691     { ISD::SELECT,  MVT::v4i32,   1 }, // pblendvb
2692     { ISD::SELECT,  MVT::v8i16,   1 }, // pblendvb
2693     { ISD::SELECT,  MVT::v16i8,   1 }, // pblendvb
2694   };
2695 
2696   static const CostTblEntry SSE2CostTbl[] = {
2697     { ISD::SETCC,   MVT::v2f64,   2 },
2698     { ISD::SETCC,   MVT::f64,     1 },
2699     { ISD::SETCC,   MVT::v2i64,   8 },
2700     { ISD::SETCC,   MVT::v4i32,   1 },
2701     { ISD::SETCC,   MVT::v8i16,   1 },
2702     { ISD::SETCC,   MVT::v16i8,   1 },
2703 
2704     { ISD::SELECT,  MVT::v2f64,   3 }, // andpd + andnpd + orpd
2705     { ISD::SELECT,  MVT::v2i64,   3 }, // pand + pandn + por
2706     { ISD::SELECT,  MVT::v4i32,   3 }, // pand + pandn + por
2707     { ISD::SELECT,  MVT::v8i16,   3 }, // pand + pandn + por
2708     { ISD::SELECT,  MVT::v16i8,   3 }, // pand + pandn + por
2709   };
2710 
2711   static const CostTblEntry SSE1CostTbl[] = {
2712     { ISD::SETCC,   MVT::v4f32,   2 },
2713     { ISD::SETCC,   MVT::f32,     1 },
2714 
2715     { ISD::SELECT,  MVT::v4f32,   3 }, // andps + andnps + orps
2716   };
2717 
2718   if (ST->useSLMArithCosts())
2719     if (const auto *Entry = CostTableLookup(SLMCostTbl, ISD, MTy))
2720       return LT.first * (ExtraCost + Entry->Cost);
2721 
2722   if (ST->hasBWI())
2723     if (const auto *Entry = CostTableLookup(AVX512BWCostTbl, ISD, MTy))
2724       return LT.first * (ExtraCost + Entry->Cost);
2725 
2726   if (ST->hasAVX512())
2727     if (const auto *Entry = CostTableLookup(AVX512CostTbl, ISD, MTy))
2728       return LT.first * (ExtraCost + Entry->Cost);
2729 
2730   if (ST->hasAVX2())
2731     if (const auto *Entry = CostTableLookup(AVX2CostTbl, ISD, MTy))
2732       return LT.first * (ExtraCost + Entry->Cost);
2733 
2734   if (ST->hasAVX())
2735     if (const auto *Entry = CostTableLookup(AVX1CostTbl, ISD, MTy))
2736       return LT.first * (ExtraCost + Entry->Cost);
2737 
2738   if (ST->hasSSE42())
2739     if (const auto *Entry = CostTableLookup(SSE42CostTbl, ISD, MTy))
2740       return LT.first * (ExtraCost + Entry->Cost);
2741 
2742   if (ST->hasSSE41())
2743     if (const auto *Entry = CostTableLookup(SSE41CostTbl, ISD, MTy))
2744       return LT.first * (ExtraCost + Entry->Cost);
2745 
2746   if (ST->hasSSE2())
2747     if (const auto *Entry = CostTableLookup(SSE2CostTbl, ISD, MTy))
2748       return LT.first * (ExtraCost + Entry->Cost);
2749 
2750   if (ST->hasSSE1())
2751     if (const auto *Entry = CostTableLookup(SSE1CostTbl, ISD, MTy))
2752       return LT.first * (ExtraCost + Entry->Cost);
2753 
2754   return BaseT::getCmpSelInstrCost(Opcode, ValTy, CondTy, VecPred, CostKind, I);
2755 }
2756 
2757 unsigned X86TTIImpl::getAtomicMemIntrinsicMaxElementSize() const { return 16; }
2758 
2759 InstructionCost
2760 X86TTIImpl::getTypeBasedIntrinsicInstrCost(const IntrinsicCostAttributes &ICA,
2761                                            TTI::TargetCostKind CostKind) {
2762 
2763   // Costs should match the codegen from:
2764   // BITREVERSE: llvm\test\CodeGen\X86\vector-bitreverse.ll
2765   // BSWAP: llvm\test\CodeGen\X86\bswap-vector.ll
2766   // CTLZ: llvm\test\CodeGen\X86\vector-lzcnt-*.ll
2767   // CTPOP: llvm\test\CodeGen\X86\vector-popcnt-*.ll
2768   // CTTZ: llvm\test\CodeGen\X86\vector-tzcnt-*.ll
2769 
2770   // TODO: Overflow intrinsics (*ADDO, *SUBO, *MULO) with vector types are not
2771   //       specialized in these tables yet.
2772   static const CostTblEntry AVX512BITALGCostTbl[] = {
2773     { ISD::CTPOP,      MVT::v32i16,  1 },
2774     { ISD::CTPOP,      MVT::v64i8,   1 },
2775     { ISD::CTPOP,      MVT::v16i16,  1 },
2776     { ISD::CTPOP,      MVT::v32i8,   1 },
2777     { ISD::CTPOP,      MVT::v8i16,   1 },
2778     { ISD::CTPOP,      MVT::v16i8,   1 },
2779   };
2780   static const CostTblEntry AVX512VPOPCNTDQCostTbl[] = {
2781     { ISD::CTPOP,      MVT::v8i64,   1 },
2782     { ISD::CTPOP,      MVT::v16i32,  1 },
2783     { ISD::CTPOP,      MVT::v4i64,   1 },
2784     { ISD::CTPOP,      MVT::v8i32,   1 },
2785     { ISD::CTPOP,      MVT::v2i64,   1 },
2786     { ISD::CTPOP,      MVT::v4i32,   1 },
2787   };
2788   static const CostTblEntry AVX512CDCostTbl[] = {
2789     { ISD::CTLZ,       MVT::v8i64,   1 },
2790     { ISD::CTLZ,       MVT::v16i32,  1 },
2791     { ISD::CTLZ,       MVT::v32i16,  8 },
2792     { ISD::CTLZ,       MVT::v64i8,  20 },
2793     { ISD::CTLZ,       MVT::v4i64,   1 },
2794     { ISD::CTLZ,       MVT::v8i32,   1 },
2795     { ISD::CTLZ,       MVT::v16i16,  4 },
2796     { ISD::CTLZ,       MVT::v32i8,  10 },
2797     { ISD::CTLZ,       MVT::v2i64,   1 },
2798     { ISD::CTLZ,       MVT::v4i32,   1 },
2799     { ISD::CTLZ,       MVT::v8i16,   4 },
2800     { ISD::CTLZ,       MVT::v16i8,   4 },
2801   };
2802   static const CostTblEntry AVX512BWCostTbl[] = {
2803     { ISD::ABS,        MVT::v32i16,  1 },
2804     { ISD::ABS,        MVT::v64i8,   1 },
2805     { ISD::BITREVERSE, MVT::v8i64,   3 },
2806     { ISD::BITREVERSE, MVT::v16i32,  3 },
2807     { ISD::BITREVERSE, MVT::v32i16,  3 },
2808     { ISD::BITREVERSE, MVT::v64i8,   2 },
2809     { ISD::BSWAP,      MVT::v8i64,   1 },
2810     { ISD::BSWAP,      MVT::v16i32,  1 },
2811     { ISD::BSWAP,      MVT::v32i16,  1 },
2812     { ISD::CTLZ,       MVT::v8i64,  23 },
2813     { ISD::CTLZ,       MVT::v16i32, 22 },
2814     { ISD::CTLZ,       MVT::v32i16, 18 },
2815     { ISD::CTLZ,       MVT::v64i8,  17 },
2816     { ISD::CTPOP,      MVT::v8i64,   7 },
2817     { ISD::CTPOP,      MVT::v16i32, 11 },
2818     { ISD::CTPOP,      MVT::v32i16,  9 },
2819     { ISD::CTPOP,      MVT::v64i8,   6 },
2820     { ISD::CTTZ,       MVT::v8i64,  10 },
2821     { ISD::CTTZ,       MVT::v16i32, 14 },
2822     { ISD::CTTZ,       MVT::v32i16, 12 },
2823     { ISD::CTTZ,       MVT::v64i8,   9 },
2824     { ISD::SADDSAT,    MVT::v32i16,  1 },
2825     { ISD::SADDSAT,    MVT::v64i8,   1 },
2826     { ISD::SMAX,       MVT::v32i16,  1 },
2827     { ISD::SMAX,       MVT::v64i8,   1 },
2828     { ISD::SMIN,       MVT::v32i16,  1 },
2829     { ISD::SMIN,       MVT::v64i8,   1 },
2830     { ISD::SSUBSAT,    MVT::v32i16,  1 },
2831     { ISD::SSUBSAT,    MVT::v64i8,   1 },
2832     { ISD::UADDSAT,    MVT::v32i16,  1 },
2833     { ISD::UADDSAT,    MVT::v64i8,   1 },
2834     { ISD::UMAX,       MVT::v32i16,  1 },
2835     { ISD::UMAX,       MVT::v64i8,   1 },
2836     { ISD::UMIN,       MVT::v32i16,  1 },
2837     { ISD::UMIN,       MVT::v64i8,   1 },
2838     { ISD::USUBSAT,    MVT::v32i16,  1 },
2839     { ISD::USUBSAT,    MVT::v64i8,   1 },
2840   };
2841   static const CostTblEntry AVX512CostTbl[] = {
2842     { ISD::ABS,        MVT::v8i64,   1 },
2843     { ISD::ABS,        MVT::v16i32,  1 },
2844     { ISD::ABS,        MVT::v32i16,  2 },
2845     { ISD::ABS,        MVT::v64i8,   2 },
2846     { ISD::ABS,        MVT::v4i64,   1 },
2847     { ISD::ABS,        MVT::v2i64,   1 },
2848     { ISD::BITREVERSE, MVT::v8i64,  36 },
2849     { ISD::BITREVERSE, MVT::v16i32, 24 },
2850     { ISD::BITREVERSE, MVT::v32i16, 10 },
2851     { ISD::BITREVERSE, MVT::v64i8,  10 },
2852     { ISD::BSWAP,      MVT::v8i64,   4 },
2853     { ISD::BSWAP,      MVT::v16i32,  4 },
2854     { ISD::BSWAP,      MVT::v32i16,  4 },
2855     { ISD::CTLZ,       MVT::v8i64,  29 },
2856     { ISD::CTLZ,       MVT::v16i32, 35 },
2857     { ISD::CTLZ,       MVT::v32i16, 28 },
2858     { ISD::CTLZ,       MVT::v64i8,  18 },
2859     { ISD::CTPOP,      MVT::v8i64,  16 },
2860     { ISD::CTPOP,      MVT::v16i32, 24 },
2861     { ISD::CTPOP,      MVT::v32i16, 18 },
2862     { ISD::CTPOP,      MVT::v64i8,  12 },
2863     { ISD::CTTZ,       MVT::v8i64,  20 },
2864     { ISD::CTTZ,       MVT::v16i32, 28 },
2865     { ISD::CTTZ,       MVT::v32i16, 24 },
2866     { ISD::CTTZ,       MVT::v64i8,  18 },
2867     { ISD::SMAX,       MVT::v8i64,   1 },
2868     { ISD::SMAX,       MVT::v16i32,  1 },
2869     { ISD::SMAX,       MVT::v32i16,  2 },
2870     { ISD::SMAX,       MVT::v64i8,   2 },
2871     { ISD::SMAX,       MVT::v4i64,   1 },
2872     { ISD::SMAX,       MVT::v2i64,   1 },
2873     { ISD::SMIN,       MVT::v8i64,   1 },
2874     { ISD::SMIN,       MVT::v16i32,  1 },
2875     { ISD::SMIN,       MVT::v32i16,  2 },
2876     { ISD::SMIN,       MVT::v64i8,   2 },
2877     { ISD::SMIN,       MVT::v4i64,   1 },
2878     { ISD::SMIN,       MVT::v2i64,   1 },
2879     { ISD::UMAX,       MVT::v8i64,   1 },
2880     { ISD::UMAX,       MVT::v16i32,  1 },
2881     { ISD::UMAX,       MVT::v32i16,  2 },
2882     { ISD::UMAX,       MVT::v64i8,   2 },
2883     { ISD::UMAX,       MVT::v4i64,   1 },
2884     { ISD::UMAX,       MVT::v2i64,   1 },
2885     { ISD::UMIN,       MVT::v8i64,   1 },
2886     { ISD::UMIN,       MVT::v16i32,  1 },
2887     { ISD::UMIN,       MVT::v32i16,  2 },
2888     { ISD::UMIN,       MVT::v64i8,   2 },
2889     { ISD::UMIN,       MVT::v4i64,   1 },
2890     { ISD::UMIN,       MVT::v2i64,   1 },
2891     { ISD::USUBSAT,    MVT::v16i32,  2 }, // pmaxud + psubd
2892     { ISD::USUBSAT,    MVT::v2i64,   2 }, // pmaxuq + psubq
2893     { ISD::USUBSAT,    MVT::v4i64,   2 }, // pmaxuq + psubq
2894     { ISD::USUBSAT,    MVT::v8i64,   2 }, // pmaxuq + psubq
2895     { ISD::UADDSAT,    MVT::v16i32,  3 }, // not + pminud + paddd
2896     { ISD::UADDSAT,    MVT::v2i64,   3 }, // not + pminuq + paddq
2897     { ISD::UADDSAT,    MVT::v4i64,   3 }, // not + pminuq + paddq
2898     { ISD::UADDSAT,    MVT::v8i64,   3 }, // not + pminuq + paddq
2899     { ISD::SADDSAT,    MVT::v32i16,  2 },
2900     { ISD::SADDSAT,    MVT::v64i8,   2 },
2901     { ISD::SSUBSAT,    MVT::v32i16,  2 },
2902     { ISD::SSUBSAT,    MVT::v64i8,   2 },
2903     { ISD::UADDSAT,    MVT::v32i16,  2 },
2904     { ISD::UADDSAT,    MVT::v64i8,   2 },
2905     { ISD::USUBSAT,    MVT::v32i16,  2 },
2906     { ISD::USUBSAT,    MVT::v64i8,   2 },
2907     { ISD::FMAXNUM,    MVT::f32,     2 },
2908     { ISD::FMAXNUM,    MVT::v4f32,   2 },
2909     { ISD::FMAXNUM,    MVT::v8f32,   2 },
2910     { ISD::FMAXNUM,    MVT::v16f32,  2 },
2911     { ISD::FMAXNUM,    MVT::f64,     2 },
2912     { ISD::FMAXNUM,    MVT::v2f64,   2 },
2913     { ISD::FMAXNUM,    MVT::v4f64,   2 },
2914     { ISD::FMAXNUM,    MVT::v8f64,   2 },
2915   };
2916   static const CostTblEntry XOPCostTbl[] = {
2917     { ISD::BITREVERSE, MVT::v4i64,   4 },
2918     { ISD::BITREVERSE, MVT::v8i32,   4 },
2919     { ISD::BITREVERSE, MVT::v16i16,  4 },
2920     { ISD::BITREVERSE, MVT::v32i8,   4 },
2921     { ISD::BITREVERSE, MVT::v2i64,   1 },
2922     { ISD::BITREVERSE, MVT::v4i32,   1 },
2923     { ISD::BITREVERSE, MVT::v8i16,   1 },
2924     { ISD::BITREVERSE, MVT::v16i8,   1 },
2925     { ISD::BITREVERSE, MVT::i64,     3 },
2926     { ISD::BITREVERSE, MVT::i32,     3 },
2927     { ISD::BITREVERSE, MVT::i16,     3 },
2928     { ISD::BITREVERSE, MVT::i8,      3 }
2929   };
2930   static const CostTblEntry AVX2CostTbl[] = {
2931     { ISD::ABS,        MVT::v4i64,   2 }, // VBLENDVPD(X,VPSUBQ(0,X),X)
2932     { ISD::ABS,        MVT::v8i32,   1 },
2933     { ISD::ABS,        MVT::v16i16,  1 },
2934     { ISD::ABS,        MVT::v32i8,   1 },
2935     { ISD::BITREVERSE, MVT::v2i64,   3 },
2936     { ISD::BITREVERSE, MVT::v4i64,   3 },
2937     { ISD::BITREVERSE, MVT::v4i32,   3 },
2938     { ISD::BITREVERSE, MVT::v8i32,   3 },
2939     { ISD::BITREVERSE, MVT::v8i16,   3 },
2940     { ISD::BITREVERSE, MVT::v16i16,  3 },
2941     { ISD::BITREVERSE, MVT::v16i8,   3 },
2942     { ISD::BITREVERSE, MVT::v32i8,   3 },
2943     { ISD::BSWAP,      MVT::v4i64,   1 },
2944     { ISD::BSWAP,      MVT::v8i32,   1 },
2945     { ISD::BSWAP,      MVT::v16i16,  1 },
2946     { ISD::CTLZ,       MVT::v2i64,   7 },
2947     { ISD::CTLZ,       MVT::v4i64,   7 },
2948     { ISD::CTLZ,       MVT::v4i32,   5 },
2949     { ISD::CTLZ,       MVT::v8i32,   5 },
2950     { ISD::CTLZ,       MVT::v8i16,   4 },
2951     { ISD::CTLZ,       MVT::v16i16,  4 },
2952     { ISD::CTLZ,       MVT::v16i8,   3 },
2953     { ISD::CTLZ,       MVT::v32i8,   3 },
2954     { ISD::CTPOP,      MVT::v2i64,   3 },
2955     { ISD::CTPOP,      MVT::v4i64,   3 },
2956     { ISD::CTPOP,      MVT::v4i32,   7 },
2957     { ISD::CTPOP,      MVT::v8i32,   7 },
2958     { ISD::CTPOP,      MVT::v8i16,   3 },
2959     { ISD::CTPOP,      MVT::v16i16,  3 },
2960     { ISD::CTPOP,      MVT::v16i8,   2 },
2961     { ISD::CTPOP,      MVT::v32i8,   2 },
2962     { ISD::CTTZ,       MVT::v2i64,   4 },
2963     { ISD::CTTZ,       MVT::v4i64,   4 },
2964     { ISD::CTTZ,       MVT::v4i32,   7 },
2965     { ISD::CTTZ,       MVT::v8i32,   7 },
2966     { ISD::CTTZ,       MVT::v8i16,   4 },
2967     { ISD::CTTZ,       MVT::v16i16,  4 },
2968     { ISD::CTTZ,       MVT::v16i8,   3 },
2969     { ISD::CTTZ,       MVT::v32i8,   3 },
2970     { ISD::SADDSAT,    MVT::v16i16,  1 },
2971     { ISD::SADDSAT,    MVT::v32i8,   1 },
2972     { ISD::SMAX,       MVT::v8i32,   1 },
2973     { ISD::SMAX,       MVT::v16i16,  1 },
2974     { ISD::SMAX,       MVT::v32i8,   1 },
2975     { ISD::SMIN,       MVT::v8i32,   1 },
2976     { ISD::SMIN,       MVT::v16i16,  1 },
2977     { ISD::SMIN,       MVT::v32i8,   1 },
2978     { ISD::SSUBSAT,    MVT::v16i16,  1 },
2979     { ISD::SSUBSAT,    MVT::v32i8,   1 },
2980     { ISD::UADDSAT,    MVT::v16i16,  1 },
2981     { ISD::UADDSAT,    MVT::v32i8,   1 },
2982     { ISD::UADDSAT,    MVT::v8i32,   3 }, // not + pminud + paddd
2983     { ISD::UMAX,       MVT::v8i32,   1 },
2984     { ISD::UMAX,       MVT::v16i16,  1 },
2985     { ISD::UMAX,       MVT::v32i8,   1 },
2986     { ISD::UMIN,       MVT::v8i32,   1 },
2987     { ISD::UMIN,       MVT::v16i16,  1 },
2988     { ISD::UMIN,       MVT::v32i8,   1 },
2989     { ISD::USUBSAT,    MVT::v16i16,  1 },
2990     { ISD::USUBSAT,    MVT::v32i8,   1 },
2991     { ISD::USUBSAT,    MVT::v8i32,   2 }, // pmaxud + psubd
2992     { ISD::FMAXNUM,    MVT::v8f32,   3 }, // MAXPS + CMPUNORDPS + BLENDVPS
2993     { ISD::FMAXNUM,    MVT::v4f64,   3 }, // MAXPD + CMPUNORDPD + BLENDVPD
2994     { ISD::FSQRT,      MVT::f32,     7 }, // Haswell from http://www.agner.org/
2995     { ISD::FSQRT,      MVT::v4f32,   7 }, // Haswell from http://www.agner.org/
2996     { ISD::FSQRT,      MVT::v8f32,  14 }, // Haswell from http://www.agner.org/
2997     { ISD::FSQRT,      MVT::f64,    14 }, // Haswell from http://www.agner.org/
2998     { ISD::FSQRT,      MVT::v2f64,  14 }, // Haswell from http://www.agner.org/
2999     { ISD::FSQRT,      MVT::v4f64,  28 }, // Haswell from http://www.agner.org/
3000   };
3001   static const CostTblEntry AVX1CostTbl[] = {
3002     { ISD::ABS,        MVT::v4i64,   5 }, // VBLENDVPD(X,VPSUBQ(0,X),X)
3003     { ISD::ABS,        MVT::v8i32,   3 },
3004     { ISD::ABS,        MVT::v16i16,  3 },
3005     { ISD::ABS,        MVT::v32i8,   3 },
3006     { ISD::BITREVERSE, MVT::v4i64,  12 }, // 2 x 128-bit Op + extract/insert
3007     { ISD::BITREVERSE, MVT::v8i32,  12 }, // 2 x 128-bit Op + extract/insert
3008     { ISD::BITREVERSE, MVT::v16i16, 12 }, // 2 x 128-bit Op + extract/insert
3009     { ISD::BITREVERSE, MVT::v32i8,  12 }, // 2 x 128-bit Op + extract/insert
3010     { ISD::BSWAP,      MVT::v4i64,   4 },
3011     { ISD::BSWAP,      MVT::v8i32,   4 },
3012     { ISD::BSWAP,      MVT::v16i16,  4 },
3013     { ISD::CTLZ,       MVT::v4i64,  48 }, // 2 x 128-bit Op + extract/insert
3014     { ISD::CTLZ,       MVT::v8i32,  38 }, // 2 x 128-bit Op + extract/insert
3015     { ISD::CTLZ,       MVT::v16i16, 30 }, // 2 x 128-bit Op + extract/insert
3016     { ISD::CTLZ,       MVT::v32i8,  20 }, // 2 x 128-bit Op + extract/insert
3017     { ISD::CTPOP,      MVT::v4i64,  16 }, // 2 x 128-bit Op + extract/insert
3018     { ISD::CTPOP,      MVT::v8i32,  24 }, // 2 x 128-bit Op + extract/insert
3019     { ISD::CTPOP,      MVT::v16i16, 20 }, // 2 x 128-bit Op + extract/insert
3020     { ISD::CTPOP,      MVT::v32i8,  14 }, // 2 x 128-bit Op + extract/insert
3021     { ISD::CTTZ,       MVT::v4i64,  22 }, // 2 x 128-bit Op + extract/insert
3022     { ISD::CTTZ,       MVT::v8i32,  30 }, // 2 x 128-bit Op + extract/insert
3023     { ISD::CTTZ,       MVT::v16i16, 26 }, // 2 x 128-bit Op + extract/insert
3024     { ISD::CTTZ,       MVT::v32i8,  20 }, // 2 x 128-bit Op + extract/insert
3025     { ISD::SADDSAT,    MVT::v16i16,  4 }, // 2 x 128-bit Op + extract/insert
3026     { ISD::SADDSAT,    MVT::v32i8,   4 }, // 2 x 128-bit Op + extract/insert
3027     { ISD::SMAX,       MVT::v8i32,   4 }, // 2 x 128-bit Op + extract/insert
3028     { ISD::SMAX,       MVT::v16i16,  4 }, // 2 x 128-bit Op + extract/insert
3029     { ISD::SMAX,       MVT::v32i8,   4 }, // 2 x 128-bit Op + extract/insert
3030     { ISD::SMIN,       MVT::v8i32,   4 }, // 2 x 128-bit Op + extract/insert
3031     { ISD::SMIN,       MVT::v16i16,  4 }, // 2 x 128-bit Op + extract/insert
3032     { ISD::SMIN,       MVT::v32i8,   4 }, // 2 x 128-bit Op + extract/insert
3033     { ISD::SSUBSAT,    MVT::v16i16,  4 }, // 2 x 128-bit Op + extract/insert
3034     { ISD::SSUBSAT,    MVT::v32i8,   4 }, // 2 x 128-bit Op + extract/insert
3035     { ISD::UADDSAT,    MVT::v16i16,  4 }, // 2 x 128-bit Op + extract/insert
3036     { ISD::UADDSAT,    MVT::v32i8,   4 }, // 2 x 128-bit Op + extract/insert
3037     { ISD::UADDSAT,    MVT::v8i32,   8 }, // 2 x 128-bit Op + extract/insert
3038     { ISD::UMAX,       MVT::v8i32,   4 }, // 2 x 128-bit Op + extract/insert
3039     { ISD::UMAX,       MVT::v16i16,  4 }, // 2 x 128-bit Op + extract/insert
3040     { ISD::UMAX,       MVT::v32i8,   4 }, // 2 x 128-bit Op + extract/insert
3041     { ISD::UMIN,       MVT::v8i32,   4 }, // 2 x 128-bit Op + extract/insert
3042     { ISD::UMIN,       MVT::v16i16,  4 }, // 2 x 128-bit Op + extract/insert
3043     { ISD::UMIN,       MVT::v32i8,   4 }, // 2 x 128-bit Op + extract/insert
3044     { ISD::USUBSAT,    MVT::v16i16,  4 }, // 2 x 128-bit Op + extract/insert
3045     { ISD::USUBSAT,    MVT::v32i8,   4 }, // 2 x 128-bit Op + extract/insert
3046     { ISD::USUBSAT,    MVT::v8i32,   6 }, // 2 x 128-bit Op + extract/insert
3047     { ISD::FMAXNUM,    MVT::f32,     3 }, // MAXSS + CMPUNORDSS + BLENDVPS
3048     { ISD::FMAXNUM,    MVT::v4f32,   3 }, // MAXPS + CMPUNORDPS + BLENDVPS
3049     { ISD::FMAXNUM,    MVT::v8f32,   5 }, // MAXPS + CMPUNORDPS + BLENDVPS + ?
3050     { ISD::FMAXNUM,    MVT::f64,     3 }, // MAXSD + CMPUNORDSD + BLENDVPD
3051     { ISD::FMAXNUM,    MVT::v2f64,   3 }, // MAXPD + CMPUNORDPD + BLENDVPD
3052     { ISD::FMAXNUM,    MVT::v4f64,   5 }, // MAXPD + CMPUNORDPD + BLENDVPD + ?
3053     { ISD::FSQRT,      MVT::f32,    14 }, // SNB from http://www.agner.org/
3054     { ISD::FSQRT,      MVT::v4f32,  14 }, // SNB from http://www.agner.org/
3055     { ISD::FSQRT,      MVT::v8f32,  28 }, // SNB from http://www.agner.org/
3056     { ISD::FSQRT,      MVT::f64,    21 }, // SNB from http://www.agner.org/
3057     { ISD::FSQRT,      MVT::v2f64,  21 }, // SNB from http://www.agner.org/
3058     { ISD::FSQRT,      MVT::v4f64,  43 }, // SNB from http://www.agner.org/
3059   };
3060   static const CostTblEntry GLMCostTbl[] = {
3061     { ISD::FSQRT, MVT::f32,   19 }, // sqrtss
3062     { ISD::FSQRT, MVT::v4f32, 37 }, // sqrtps
3063     { ISD::FSQRT, MVT::f64,   34 }, // sqrtsd
3064     { ISD::FSQRT, MVT::v2f64, 67 }, // sqrtpd
3065   };
3066   static const CostTblEntry SLMCostTbl[] = {
3067     { ISD::FSQRT, MVT::f32,   20 }, // sqrtss
3068     { ISD::FSQRT, MVT::v4f32, 40 }, // sqrtps
3069     { ISD::FSQRT, MVT::f64,   35 }, // sqrtsd
3070     { ISD::FSQRT, MVT::v2f64, 70 }, // sqrtpd
3071   };
3072   static const CostTblEntry SSE42CostTbl[] = {
3073     { ISD::USUBSAT,    MVT::v4i32,   2 }, // pmaxud + psubd
3074     { ISD::UADDSAT,    MVT::v4i32,   3 }, // not + pminud + paddd
3075     { ISD::FSQRT,      MVT::f32,    18 }, // Nehalem from http://www.agner.org/
3076     { ISD::FSQRT,      MVT::v4f32,  18 }, // Nehalem from http://www.agner.org/
3077   };
3078   static const CostTblEntry SSE41CostTbl[] = {
3079     { ISD::ABS,        MVT::v2i64,   2 }, // BLENDVPD(X,PSUBQ(0,X),X)
3080     { ISD::SMAX,       MVT::v4i32,   1 },
3081     { ISD::SMAX,       MVT::v16i8,   1 },
3082     { ISD::SMIN,       MVT::v4i32,   1 },
3083     { ISD::SMIN,       MVT::v16i8,   1 },
3084     { ISD::UMAX,       MVT::v4i32,   1 },
3085     { ISD::UMAX,       MVT::v8i16,   1 },
3086     { ISD::UMIN,       MVT::v4i32,   1 },
3087     { ISD::UMIN,       MVT::v8i16,   1 },
3088   };
3089   static const CostTblEntry SSSE3CostTbl[] = {
3090     { ISD::ABS,        MVT::v4i32,   1 },
3091     { ISD::ABS,        MVT::v8i16,   1 },
3092     { ISD::ABS,        MVT::v16i8,   1 },
3093     { ISD::BITREVERSE, MVT::v2i64,   5 },
3094     { ISD::BITREVERSE, MVT::v4i32,   5 },
3095     { ISD::BITREVERSE, MVT::v8i16,   5 },
3096     { ISD::BITREVERSE, MVT::v16i8,   5 },
3097     { ISD::BSWAP,      MVT::v2i64,   1 },
3098     { ISD::BSWAP,      MVT::v4i32,   1 },
3099     { ISD::BSWAP,      MVT::v8i16,   1 },
3100     { ISD::CTLZ,       MVT::v2i64,  23 },
3101     { ISD::CTLZ,       MVT::v4i32,  18 },
3102     { ISD::CTLZ,       MVT::v8i16,  14 },
3103     { ISD::CTLZ,       MVT::v16i8,   9 },
3104     { ISD::CTPOP,      MVT::v2i64,   7 },
3105     { ISD::CTPOP,      MVT::v4i32,  11 },
3106     { ISD::CTPOP,      MVT::v8i16,   9 },
3107     { ISD::CTPOP,      MVT::v16i8,   6 },
3108     { ISD::CTTZ,       MVT::v2i64,  10 },
3109     { ISD::CTTZ,       MVT::v4i32,  14 },
3110     { ISD::CTTZ,       MVT::v8i16,  12 },
3111     { ISD::CTTZ,       MVT::v16i8,   9 }
3112   };
3113   static const CostTblEntry SSE2CostTbl[] = {
3114     { ISD::ABS,        MVT::v2i64,   4 },
3115     { ISD::ABS,        MVT::v4i32,   3 },
3116     { ISD::ABS,        MVT::v8i16,   2 },
3117     { ISD::ABS,        MVT::v16i8,   2 },
3118     { ISD::BITREVERSE, MVT::v2i64,  29 },
3119     { ISD::BITREVERSE, MVT::v4i32,  27 },
3120     { ISD::BITREVERSE, MVT::v8i16,  27 },
3121     { ISD::BITREVERSE, MVT::v16i8,  20 },
3122     { ISD::BSWAP,      MVT::v2i64,   7 },
3123     { ISD::BSWAP,      MVT::v4i32,   7 },
3124     { ISD::BSWAP,      MVT::v8i16,   7 },
3125     { ISD::CTLZ,       MVT::v2i64,  25 },
3126     { ISD::CTLZ,       MVT::v4i32,  26 },
3127     { ISD::CTLZ,       MVT::v8i16,  20 },
3128     { ISD::CTLZ,       MVT::v16i8,  17 },
3129     { ISD::CTPOP,      MVT::v2i64,  12 },
3130     { ISD::CTPOP,      MVT::v4i32,  15 },
3131     { ISD::CTPOP,      MVT::v8i16,  13 },
3132     { ISD::CTPOP,      MVT::v16i8,  10 },
3133     { ISD::CTTZ,       MVT::v2i64,  14 },
3134     { ISD::CTTZ,       MVT::v4i32,  18 },
3135     { ISD::CTTZ,       MVT::v8i16,  16 },
3136     { ISD::CTTZ,       MVT::v16i8,  13 },
3137     { ISD::SADDSAT,    MVT::v8i16,   1 },
3138     { ISD::SADDSAT,    MVT::v16i8,   1 },
3139     { ISD::SMAX,       MVT::v8i16,   1 },
3140     { ISD::SMIN,       MVT::v8i16,   1 },
3141     { ISD::SSUBSAT,    MVT::v8i16,   1 },
3142     { ISD::SSUBSAT,    MVT::v16i8,   1 },
3143     { ISD::UADDSAT,    MVT::v8i16,   1 },
3144     { ISD::UADDSAT,    MVT::v16i8,   1 },
3145     { ISD::UMAX,       MVT::v8i16,   2 },
3146     { ISD::UMAX,       MVT::v16i8,   1 },
3147     { ISD::UMIN,       MVT::v8i16,   2 },
3148     { ISD::UMIN,       MVT::v16i8,   1 },
3149     { ISD::USUBSAT,    MVT::v8i16,   1 },
3150     { ISD::USUBSAT,    MVT::v16i8,   1 },
3151     { ISD::FMAXNUM,    MVT::f64,     4 },
3152     { ISD::FMAXNUM,    MVT::v2f64,   4 },
3153     { ISD::FSQRT,      MVT::f64,    32 }, // Nehalem from http://www.agner.org/
3154     { ISD::FSQRT,      MVT::v2f64,  32 }, // Nehalem from http://www.agner.org/
3155   };
3156   static const CostTblEntry SSE1CostTbl[] = {
3157     { ISD::FMAXNUM,    MVT::f32,     4 },
3158     { ISD::FMAXNUM,    MVT::v4f32,   4 },
3159     { ISD::FSQRT,      MVT::f32,    28 }, // Pentium III from http://www.agner.org/
3160     { ISD::FSQRT,      MVT::v4f32,  56 }, // Pentium III from http://www.agner.org/
3161   };
3162   static const CostTblEntry BMI64CostTbl[] = { // 64-bit targets
3163     { ISD::CTTZ,       MVT::i64,     1 },
3164   };
3165   static const CostTblEntry BMI32CostTbl[] = { // 32 or 64-bit targets
3166     { ISD::CTTZ,       MVT::i32,     1 },
3167     { ISD::CTTZ,       MVT::i16,     1 },
3168     { ISD::CTTZ,       MVT::i8,      1 },
3169   };
3170   static const CostTblEntry LZCNT64CostTbl[] = { // 64-bit targets
3171     { ISD::CTLZ,       MVT::i64,     1 },
3172   };
3173   static const CostTblEntry LZCNT32CostTbl[] = { // 32 or 64-bit targets
3174     { ISD::CTLZ,       MVT::i32,     1 },
3175     { ISD::CTLZ,       MVT::i16,     1 },
3176     { ISD::CTLZ,       MVT::i8,      1 },
3177   };
3178   static const CostTblEntry POPCNT64CostTbl[] = { // 64-bit targets
3179     { ISD::CTPOP,      MVT::i64,     1 },
3180   };
3181   static const CostTblEntry POPCNT32CostTbl[] = { // 32 or 64-bit targets
3182     { ISD::CTPOP,      MVT::i32,     1 },
3183     { ISD::CTPOP,      MVT::i16,     1 },
3184     { ISD::CTPOP,      MVT::i8,      1 },
3185   };
3186   static const CostTblEntry X64CostTbl[] = { // 64-bit targets
3187     { ISD::ABS,        MVT::i64,     2 }, // SUB+CMOV
3188     { ISD::BITREVERSE, MVT::i64,    14 },
3189     { ISD::BSWAP,      MVT::i64,     1 },
3190     { ISD::CTLZ,       MVT::i64,     4 }, // BSR+XOR or BSR+XOR+CMOV
3191     { ISD::CTTZ,       MVT::i64,     3 }, // TEST+BSF+CMOV/BRANCH
3192     { ISD::CTPOP,      MVT::i64,    10 },
3193     { ISD::SADDO,      MVT::i64,     1 },
3194     { ISD::UADDO,      MVT::i64,     1 },
3195     { ISD::UMULO,      MVT::i64,     2 }, // mulq + seto
3196   };
3197   static const CostTblEntry X86CostTbl[] = { // 32 or 64-bit targets
3198     { ISD::ABS,        MVT::i32,     2 }, // SUB+CMOV
3199     { ISD::ABS,        MVT::i16,     2 }, // SUB+CMOV
3200     { ISD::BITREVERSE, MVT::i32,    14 },
3201     { ISD::BITREVERSE, MVT::i16,    14 },
3202     { ISD::BITREVERSE, MVT::i8,     11 },
3203     { ISD::BSWAP,      MVT::i32,     1 },
3204     { ISD::BSWAP,      MVT::i16,     1 }, // ROL
3205     { ISD::CTLZ,       MVT::i32,     4 }, // BSR+XOR or BSR+XOR+CMOV
3206     { ISD::CTLZ,       MVT::i16,     4 }, // BSR+XOR or BSR+XOR+CMOV
3207     { ISD::CTLZ,       MVT::i8,      4 }, // BSR+XOR or BSR+XOR+CMOV
3208     { ISD::CTTZ,       MVT::i32,     3 }, // TEST+BSF+CMOV/BRANCH
3209     { ISD::CTTZ,       MVT::i16,     3 }, // TEST+BSF+CMOV/BRANCH
3210     { ISD::CTTZ,       MVT::i8,      3 }, // TEST+BSF+CMOV/BRANCH
3211     { ISD::CTPOP,      MVT::i32,     8 },
3212     { ISD::CTPOP,      MVT::i16,     9 },
3213     { ISD::CTPOP,      MVT::i8,      7 },
3214     { ISD::SADDO,      MVT::i32,     1 },
3215     { ISD::SADDO,      MVT::i16,     1 },
3216     { ISD::SADDO,      MVT::i8,      1 },
3217     { ISD::UADDO,      MVT::i32,     1 },
3218     { ISD::UADDO,      MVT::i16,     1 },
3219     { ISD::UADDO,      MVT::i8,      1 },
3220     { ISD::UMULO,      MVT::i32,     2 }, // mul + seto
3221     { ISD::UMULO,      MVT::i16,     2 },
3222     { ISD::UMULO,      MVT::i8,      2 },
3223   };
3224 
3225   Type *RetTy = ICA.getReturnType();
3226   Type *OpTy = RetTy;
3227   Intrinsic::ID IID = ICA.getID();
3228   unsigned ISD = ISD::DELETED_NODE;
3229   switch (IID) {
3230   default:
3231     break;
3232   case Intrinsic::abs:
3233     ISD = ISD::ABS;
3234     break;
3235   case Intrinsic::bitreverse:
3236     ISD = ISD::BITREVERSE;
3237     break;
3238   case Intrinsic::bswap:
3239     ISD = ISD::BSWAP;
3240     break;
3241   case Intrinsic::ctlz:
3242     ISD = ISD::CTLZ;
3243     break;
3244   case Intrinsic::ctpop:
3245     ISD = ISD::CTPOP;
3246     break;
3247   case Intrinsic::cttz:
3248     ISD = ISD::CTTZ;
3249     break;
3250   case Intrinsic::maxnum:
3251   case Intrinsic::minnum:
3252     // FMINNUM has same costs so don't duplicate.
3253     ISD = ISD::FMAXNUM;
3254     break;
3255   case Intrinsic::sadd_sat:
3256     ISD = ISD::SADDSAT;
3257     break;
3258   case Intrinsic::smax:
3259     ISD = ISD::SMAX;
3260     break;
3261   case Intrinsic::smin:
3262     ISD = ISD::SMIN;
3263     break;
3264   case Intrinsic::ssub_sat:
3265     ISD = ISD::SSUBSAT;
3266     break;
3267   case Intrinsic::uadd_sat:
3268     ISD = ISD::UADDSAT;
3269     break;
3270   case Intrinsic::umax:
3271     ISD = ISD::UMAX;
3272     break;
3273   case Intrinsic::umin:
3274     ISD = ISD::UMIN;
3275     break;
3276   case Intrinsic::usub_sat:
3277     ISD = ISD::USUBSAT;
3278     break;
3279   case Intrinsic::sqrt:
3280     ISD = ISD::FSQRT;
3281     break;
3282   case Intrinsic::sadd_with_overflow:
3283   case Intrinsic::ssub_with_overflow:
3284     // SSUBO has same costs so don't duplicate.
3285     ISD = ISD::SADDO;
3286     OpTy = RetTy->getContainedType(0);
3287     break;
3288   case Intrinsic::uadd_with_overflow:
3289   case Intrinsic::usub_with_overflow:
3290     // USUBO has same costs so don't duplicate.
3291     ISD = ISD::UADDO;
3292     OpTy = RetTy->getContainedType(0);
3293     break;
3294   case Intrinsic::umul_with_overflow:
3295   case Intrinsic::smul_with_overflow:
3296     // SMULO has same costs so don't duplicate.
3297     ISD = ISD::UMULO;
3298     OpTy = RetTy->getContainedType(0);
3299     break;
3300   }
3301 
3302   if (ISD != ISD::DELETED_NODE) {
3303     // Legalize the type.
3304     std::pair<InstructionCost, MVT> LT = TLI->getTypeLegalizationCost(DL, OpTy);
3305     MVT MTy = LT.second;
3306 
3307     // Attempt to lookup cost.
3308     if (ISD == ISD::BITREVERSE && ST->hasGFNI() && ST->hasSSSE3() &&
3309         MTy.isVector()) {
3310       // With PSHUFB the code is very similar for all types. If we have integer
3311       // byte operations, we just need a GF2P8AFFINEQB for vXi8. For other types
3312       // we also need a PSHUFB.
3313       unsigned Cost = MTy.getVectorElementType() == MVT::i8 ? 1 : 2;
3314 
3315       // Without byte operations, we need twice as many GF2P8AFFINEQB and PSHUFB
3316       // instructions. We also need an extract and an insert.
3317       if (!(MTy.is128BitVector() || (ST->hasAVX2() && MTy.is256BitVector()) ||
3318             (ST->hasBWI() && MTy.is512BitVector())))
3319         Cost = Cost * 2 + 2;
3320 
3321       return LT.first * Cost;
3322     }
3323 
3324     auto adjustTableCost = [](const CostTblEntry &Entry,
3325                               InstructionCost LegalizationCost,
3326                               FastMathFlags FMF) {
3327       // If there are no NANs to deal with, then these are reduced to a
3328       // single MIN** or MAX** instruction instead of the MIN/CMP/SELECT that we
3329       // assume is used in the non-fast case.
3330       if (Entry.ISD == ISD::FMAXNUM || Entry.ISD == ISD::FMINNUM) {
3331         if (FMF.noNaNs())
3332           return LegalizationCost * 1;
3333       }
3334       return LegalizationCost * (int)Entry.Cost;
3335     };
3336 
3337     if (ST->useGLMDivSqrtCosts())
3338       if (const auto *Entry = CostTableLookup(GLMCostTbl, ISD, MTy))
3339         return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3340 
3341     if (ST->useSLMArithCosts())
3342       if (const auto *Entry = CostTableLookup(SLMCostTbl, ISD, MTy))
3343         return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3344 
3345     if (ST->hasBITALG())
3346       if (const auto *Entry = CostTableLookup(AVX512BITALGCostTbl, ISD, MTy))
3347         return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3348 
3349     if (ST->hasVPOPCNTDQ())
3350       if (const auto *Entry = CostTableLookup(AVX512VPOPCNTDQCostTbl, ISD, MTy))
3351         return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3352 
3353     if (ST->hasCDI())
3354       if (const auto *Entry = CostTableLookup(AVX512CDCostTbl, ISD, MTy))
3355         return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3356 
3357     if (ST->hasBWI())
3358       if (const auto *Entry = CostTableLookup(AVX512BWCostTbl, ISD, MTy))
3359         return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3360 
3361     if (ST->hasAVX512())
3362       if (const auto *Entry = CostTableLookup(AVX512CostTbl, ISD, MTy))
3363         return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3364 
3365     if (ST->hasXOP())
3366       if (const auto *Entry = CostTableLookup(XOPCostTbl, ISD, MTy))
3367         return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3368 
3369     if (ST->hasAVX2())
3370       if (const auto *Entry = CostTableLookup(AVX2CostTbl, ISD, MTy))
3371         return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3372 
3373     if (ST->hasAVX())
3374       if (const auto *Entry = CostTableLookup(AVX1CostTbl, ISD, MTy))
3375         return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3376 
3377     if (ST->hasSSE42())
3378       if (const auto *Entry = CostTableLookup(SSE42CostTbl, ISD, MTy))
3379         return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3380 
3381     if (ST->hasSSE41())
3382       if (const auto *Entry = CostTableLookup(SSE41CostTbl, ISD, MTy))
3383         return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3384 
3385     if (ST->hasSSSE3())
3386       if (const auto *Entry = CostTableLookup(SSSE3CostTbl, ISD, MTy))
3387         return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3388 
3389     if (ST->hasSSE2())
3390       if (const auto *Entry = CostTableLookup(SSE2CostTbl, ISD, MTy))
3391         return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3392 
3393     if (ST->hasSSE1())
3394       if (const auto *Entry = CostTableLookup(SSE1CostTbl, ISD, MTy))
3395         return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3396 
3397     if (ST->hasBMI()) {
3398       if (ST->is64Bit())
3399         if (const auto *Entry = CostTableLookup(BMI64CostTbl, ISD, MTy))
3400           return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3401 
3402       if (const auto *Entry = CostTableLookup(BMI32CostTbl, ISD, MTy))
3403         return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3404     }
3405 
3406     if (ST->hasLZCNT()) {
3407       if (ST->is64Bit())
3408         if (const auto *Entry = CostTableLookup(LZCNT64CostTbl, ISD, MTy))
3409           return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3410 
3411       if (const auto *Entry = CostTableLookup(LZCNT32CostTbl, ISD, MTy))
3412         return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3413     }
3414 
3415     if (ST->hasPOPCNT()) {
3416       if (ST->is64Bit())
3417         if (const auto *Entry = CostTableLookup(POPCNT64CostTbl, ISD, MTy))
3418           return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3419 
3420       if (const auto *Entry = CostTableLookup(POPCNT32CostTbl, ISD, MTy))
3421         return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3422     }
3423 
3424     if (ISD == ISD::BSWAP && ST->hasMOVBE() && ST->hasFastMOVBE()) {
3425       if (const Instruction *II = ICA.getInst()) {
3426         if (II->hasOneUse() && isa<StoreInst>(II->user_back()))
3427           return TTI::TCC_Free;
3428         if (auto *LI = dyn_cast<LoadInst>(II->getOperand(0))) {
3429           if (LI->hasOneUse())
3430             return TTI::TCC_Free;
3431         }
3432       }
3433     }
3434 
3435     if (ST->is64Bit())
3436       if (const auto *Entry = CostTableLookup(X64CostTbl, ISD, MTy))
3437         return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3438 
3439     if (const auto *Entry = CostTableLookup(X86CostTbl, ISD, MTy))
3440       return adjustTableCost(*Entry, LT.first, ICA.getFlags());
3441   }
3442 
3443   return BaseT::getIntrinsicInstrCost(ICA, CostKind);
3444 }
3445 
3446 InstructionCost
3447 X86TTIImpl::getIntrinsicInstrCost(const IntrinsicCostAttributes &ICA,
3448                                   TTI::TargetCostKind CostKind) {
3449   if (ICA.isTypeBasedOnly())
3450     return getTypeBasedIntrinsicInstrCost(ICA, CostKind);
3451 
3452   static const CostTblEntry AVX512BWCostTbl[] = {
3453     { ISD::ROTL,       MVT::v32i16,  2 },
3454     { ISD::ROTL,       MVT::v16i16,  2 },
3455     { ISD::ROTL,       MVT::v8i16,   2 },
3456     { ISD::ROTL,       MVT::v64i8,   5 },
3457     { ISD::ROTL,       MVT::v32i8,   5 },
3458     { ISD::ROTL,       MVT::v16i8,   5 },
3459     { ISD::ROTR,       MVT::v32i16,  2 },
3460     { ISD::ROTR,       MVT::v16i16,  2 },
3461     { ISD::ROTR,       MVT::v8i16,   2 },
3462     { ISD::ROTR,       MVT::v64i8,   5 },
3463     { ISD::ROTR,       MVT::v32i8,   5 },
3464     { ISD::ROTR,       MVT::v16i8,   5 }
3465   };
3466   static const CostTblEntry AVX512CostTbl[] = {
3467     { ISD::ROTL,       MVT::v8i64,   1 },
3468     { ISD::ROTL,       MVT::v4i64,   1 },
3469     { ISD::ROTL,       MVT::v2i64,   1 },
3470     { ISD::ROTL,       MVT::v16i32,  1 },
3471     { ISD::ROTL,       MVT::v8i32,   1 },
3472     { ISD::ROTL,       MVT::v4i32,   1 },
3473     { ISD::ROTR,       MVT::v8i64,   1 },
3474     { ISD::ROTR,       MVT::v4i64,   1 },
3475     { ISD::ROTR,       MVT::v2i64,   1 },
3476     { ISD::ROTR,       MVT::v16i32,  1 },
3477     { ISD::ROTR,       MVT::v8i32,   1 },
3478     { ISD::ROTR,       MVT::v4i32,   1 }
3479   };
3480   // XOP: ROTL = VPROT(X,Y), ROTR = VPROT(X,SUB(0,Y))
3481   static const CostTblEntry XOPCostTbl[] = {
3482     { ISD::ROTL,       MVT::v4i64,   4 },
3483     { ISD::ROTL,       MVT::v8i32,   4 },
3484     { ISD::ROTL,       MVT::v16i16,  4 },
3485     { ISD::ROTL,       MVT::v32i8,   4 },
3486     { ISD::ROTL,       MVT::v2i64,   1 },
3487     { ISD::ROTL,       MVT::v4i32,   1 },
3488     { ISD::ROTL,       MVT::v8i16,   1 },
3489     { ISD::ROTL,       MVT::v16i8,   1 },
3490     { ISD::ROTR,       MVT::v4i64,   6 },
3491     { ISD::ROTR,       MVT::v8i32,   6 },
3492     { ISD::ROTR,       MVT::v16i16,  6 },
3493     { ISD::ROTR,       MVT::v32i8,   6 },
3494     { ISD::ROTR,       MVT::v2i64,   2 },
3495     { ISD::ROTR,       MVT::v4i32,   2 },
3496     { ISD::ROTR,       MVT::v8i16,   2 },
3497     { ISD::ROTR,       MVT::v16i8,   2 }
3498   };
3499   static const CostTblEntry X64CostTbl[] = { // 64-bit targets
3500     { ISD::ROTL,       MVT::i64,     1 },
3501     { ISD::ROTR,       MVT::i64,     1 },
3502     { ISD::FSHL,       MVT::i64,     4 }
3503   };
3504   static const CostTblEntry X86CostTbl[] = { // 32 or 64-bit targets
3505     { ISD::ROTL,       MVT::i32,     1 },
3506     { ISD::ROTL,       MVT::i16,     1 },
3507     { ISD::ROTL,       MVT::i8,      1 },
3508     { ISD::ROTR,       MVT::i32,     1 },
3509     { ISD::ROTR,       MVT::i16,     1 },
3510     { ISD::ROTR,       MVT::i8,      1 },
3511     { ISD::FSHL,       MVT::i32,     4 },
3512     { ISD::FSHL,       MVT::i16,     4 },
3513     { ISD::FSHL,       MVT::i8,      4 }
3514   };
3515 
3516   Intrinsic::ID IID = ICA.getID();
3517   Type *RetTy = ICA.getReturnType();
3518   const SmallVectorImpl<const Value *> &Args = ICA.getArgs();
3519   unsigned ISD = ISD::DELETED_NODE;
3520   switch (IID) {
3521   default:
3522     break;
3523   case Intrinsic::fshl:
3524     ISD = ISD::FSHL;
3525     if (Args[0] == Args[1])
3526       ISD = ISD::ROTL;
3527     break;
3528   case Intrinsic::fshr:
3529     // FSHR has same costs so don't duplicate.
3530     ISD = ISD::FSHL;
3531     if (Args[0] == Args[1])
3532       ISD = ISD::ROTR;
3533     break;
3534   }
3535 
3536   if (ISD != ISD::DELETED_NODE) {
3537     // Legalize the type.
3538     std::pair<InstructionCost, MVT> LT =
3539         TLI->getTypeLegalizationCost(DL, RetTy);
3540     MVT MTy = LT.second;
3541 
3542     // Attempt to lookup cost.
3543     if (ST->hasBWI())
3544       if (const auto *Entry = CostTableLookup(AVX512BWCostTbl, ISD, MTy))
3545         return LT.first * Entry->Cost;
3546 
3547     if (ST->hasAVX512())
3548       if (const auto *Entry = CostTableLookup(AVX512CostTbl, ISD, MTy))
3549         return LT.first * Entry->Cost;
3550 
3551     if (ST->hasXOP())
3552       if (const auto *Entry = CostTableLookup(XOPCostTbl, ISD, MTy))
3553         return LT.first * Entry->Cost;
3554 
3555     if (ST->is64Bit())
3556       if (const auto *Entry = CostTableLookup(X64CostTbl, ISD, MTy))
3557         return LT.first * Entry->Cost;
3558 
3559     if (const auto *Entry = CostTableLookup(X86CostTbl, ISD, MTy))
3560       return LT.first * Entry->Cost;
3561   }
3562 
3563   return BaseT::getIntrinsicInstrCost(ICA, CostKind);
3564 }
3565 
3566 InstructionCost X86TTIImpl::getVectorInstrCost(unsigned Opcode, Type *Val,
3567                                                unsigned Index) {
3568   static const CostTblEntry SLMCostTbl[] = {
3569      { ISD::EXTRACT_VECTOR_ELT,       MVT::i8,      4 },
3570      { ISD::EXTRACT_VECTOR_ELT,       MVT::i16,     4 },
3571      { ISD::EXTRACT_VECTOR_ELT,       MVT::i32,     4 },
3572      { ISD::EXTRACT_VECTOR_ELT,       MVT::i64,     7 }
3573    };
3574 
3575   assert(Val->isVectorTy() && "This must be a vector type");
3576   Type *ScalarType = Val->getScalarType();
3577   int RegisterFileMoveCost = 0;
3578 
3579   // Non-immediate extraction/insertion can be handled as a sequence of
3580   // aliased loads+stores via the stack.
3581   if (Index == -1U && (Opcode == Instruction::ExtractElement ||
3582                        Opcode == Instruction::InsertElement)) {
3583     // TODO: On some SSE41+ targets, we expand to cmp+splat+select patterns:
3584     // inselt N0, N1, N2 --> select (SplatN2 == {0,1,2...}) ? SplatN1 : N0.
3585 
3586     // TODO: Move this to BasicTTIImpl.h? We'd need better gep + index handling.
3587     assert(isa<FixedVectorType>(Val) && "Fixed vector type expected");
3588     Align VecAlign = DL.getPrefTypeAlign(Val);
3589     Align SclAlign = DL.getPrefTypeAlign(ScalarType);
3590 
3591     // Extract - store vector to stack, load scalar.
3592     if (Opcode == Instruction::ExtractElement) {
3593       return getMemoryOpCost(Instruction::Store, Val, VecAlign, 0,
3594                              TTI::TargetCostKind::TCK_RecipThroughput) +
3595              getMemoryOpCost(Instruction::Load, ScalarType, SclAlign, 0,
3596                              TTI::TargetCostKind::TCK_RecipThroughput);
3597     }
3598     // Insert - store vector to stack, store scalar, load vector.
3599     if (Opcode == Instruction::InsertElement) {
3600       return getMemoryOpCost(Instruction::Store, Val, VecAlign, 0,
3601                              TTI::TargetCostKind::TCK_RecipThroughput) +
3602              getMemoryOpCost(Instruction::Store, ScalarType, SclAlign, 0,
3603                              TTI::TargetCostKind::TCK_RecipThroughput) +
3604              getMemoryOpCost(Instruction::Load, Val, VecAlign, 0,
3605                              TTI::TargetCostKind::TCK_RecipThroughput);
3606     }
3607   }
3608 
3609   if (Index != -1U && (Opcode == Instruction::ExtractElement ||
3610                        Opcode == Instruction::InsertElement)) {
3611     // Extraction of vXi1 elements are now efficiently handled by MOVMSK.
3612     if (Opcode == Instruction::ExtractElement &&
3613         ScalarType->getScalarSizeInBits() == 1 &&
3614         cast<FixedVectorType>(Val)->getNumElements() > 1)
3615       return 1;
3616 
3617     // Legalize the type.
3618     std::pair<InstructionCost, MVT> LT = TLI->getTypeLegalizationCost(DL, Val);
3619 
3620     // This type is legalized to a scalar type.
3621     if (!LT.second.isVector())
3622       return 0;
3623 
3624     // The type may be split. Normalize the index to the new type.
3625     unsigned SizeInBits = LT.second.getSizeInBits();
3626     unsigned NumElts = LT.second.getVectorNumElements();
3627     unsigned SubNumElts = NumElts;
3628     Index = Index % NumElts;
3629 
3630     // For >128-bit vectors, we need to extract higher 128-bit subvectors.
3631     // For inserts, we also need to insert the subvector back.
3632     if (SizeInBits > 128) {
3633       assert((SizeInBits % 128) == 0 && "Illegal vector");
3634       unsigned NumSubVecs = SizeInBits / 128;
3635       SubNumElts = NumElts / NumSubVecs;
3636       if (SubNumElts <= Index) {
3637         RegisterFileMoveCost += (Opcode == Instruction::InsertElement ? 2 : 1);
3638         Index %= SubNumElts;
3639       }
3640     }
3641 
3642     if (Index == 0) {
3643       // Floating point scalars are already located in index #0.
3644       // Many insertions to #0 can fold away for scalar fp-ops, so let's assume
3645       // true for all.
3646       if (ScalarType->isFloatingPointTy())
3647         return RegisterFileMoveCost;
3648 
3649       // Assume movd/movq XMM -> GPR is relatively cheap on all targets.
3650       if (ScalarType->isIntegerTy() && Opcode == Instruction::ExtractElement)
3651         return 1 + RegisterFileMoveCost;
3652     }
3653 
3654     int ISD = TLI->InstructionOpcodeToISD(Opcode);
3655     assert(ISD && "Unexpected vector opcode");
3656     MVT MScalarTy = LT.second.getScalarType();
3657     if (ST->useSLMArithCosts())
3658       if (auto *Entry = CostTableLookup(SLMCostTbl, ISD, MScalarTy))
3659         return Entry->Cost + RegisterFileMoveCost;
3660 
3661     // Assume pinsr/pextr XMM <-> GPR is relatively cheap on all targets.
3662     if ((MScalarTy == MVT::i16 && ST->hasSSE2()) ||
3663         (MScalarTy.isInteger() && ST->hasSSE41()))
3664       return 1 + RegisterFileMoveCost;
3665 
3666     // Assume insertps is relatively cheap on all targets.
3667     if (MScalarTy == MVT::f32 && ST->hasSSE41() &&
3668         Opcode == Instruction::InsertElement)
3669       return 1 + RegisterFileMoveCost;
3670 
3671     // For extractions we just need to shuffle the element to index 0, which
3672     // should be very cheap (assume cost = 1). For insertions we need to shuffle
3673     // the elements to its destination. In both cases we must handle the
3674     // subvector move(s).
3675     // If the vector type is already less than 128-bits then don't reduce it.
3676     // TODO: Under what circumstances should we shuffle using the full width?
3677     InstructionCost ShuffleCost = 1;
3678     if (Opcode == Instruction::InsertElement) {
3679       auto *SubTy = cast<VectorType>(Val);
3680       EVT VT = TLI->getValueType(DL, Val);
3681       if (VT.getScalarType() != MScalarTy || VT.getSizeInBits() >= 128)
3682         SubTy = FixedVectorType::get(ScalarType, SubNumElts);
3683       ShuffleCost =
3684           getShuffleCost(TTI::SK_PermuteTwoSrc, SubTy, None, 0, SubTy);
3685     }
3686     int IntOrFpCost = ScalarType->isFloatingPointTy() ? 0 : 1;
3687     return ShuffleCost + IntOrFpCost + RegisterFileMoveCost;
3688   }
3689 
3690   // Add to the base cost if we know that the extracted element of a vector is
3691   // destined to be moved to and used in the integer register file.
3692   if (Opcode == Instruction::ExtractElement && ScalarType->isPointerTy())
3693     RegisterFileMoveCost += 1;
3694 
3695   return BaseT::getVectorInstrCost(Opcode, Val, Index) + RegisterFileMoveCost;
3696 }
3697 
3698 InstructionCost X86TTIImpl::getScalarizationOverhead(VectorType *Ty,
3699                                                      const APInt &DemandedElts,
3700                                                      bool Insert,
3701                                                      bool Extract) {
3702   InstructionCost Cost = 0;
3703 
3704   // For insertions, a ISD::BUILD_VECTOR style vector initialization can be much
3705   // cheaper than an accumulation of ISD::INSERT_VECTOR_ELT.
3706   if (Insert) {
3707     std::pair<InstructionCost, MVT> LT = TLI->getTypeLegalizationCost(DL, Ty);
3708     MVT MScalarTy = LT.second.getScalarType();
3709     unsigned SizeInBits = LT.second.getSizeInBits();
3710 
3711     if ((MScalarTy == MVT::i16 && ST->hasSSE2()) ||
3712         (MScalarTy.isInteger() && ST->hasSSE41()) ||
3713         (MScalarTy == MVT::f32 && ST->hasSSE41())) {
3714       // For types we can insert directly, insertion into 128-bit sub vectors is
3715       // cheap, followed by a cheap chain of concatenations.
3716       if (SizeInBits <= 128) {
3717         Cost +=
3718             BaseT::getScalarizationOverhead(Ty, DemandedElts, Insert, false);
3719       } else {
3720         // In each 128-lane, if at least one index is demanded but not all
3721         // indices are demanded and this 128-lane is not the first 128-lane of
3722         // the legalized-vector, then this 128-lane needs a extracti128; If in
3723         // each 128-lane, there is at least one demanded index, this 128-lane
3724         // needs a inserti128.
3725 
3726         // The following cases will help you build a better understanding:
3727         // Assume we insert several elements into a v8i32 vector in avx2,
3728         // Case#1: inserting into 1th index needs vpinsrd + inserti128.
3729         // Case#2: inserting into 5th index needs extracti128 + vpinsrd +
3730         // inserti128.
3731         // Case#3: inserting into 4,5,6,7 index needs 4*vpinsrd + inserti128.
3732         const int CostValue = *LT.first.getValue();
3733         assert(CostValue >= 0 && "Negative cost!");
3734         unsigned Num128Lanes = SizeInBits / 128 * CostValue;
3735         unsigned NumElts = LT.second.getVectorNumElements() * CostValue;
3736         APInt WidenedDemandedElts = DemandedElts.zextOrSelf(NumElts);
3737         unsigned Scale = NumElts / Num128Lanes;
3738         // We iterate each 128-lane, and check if we need a
3739         // extracti128/inserti128 for this 128-lane.
3740         for (unsigned I = 0; I < NumElts; I += Scale) {
3741           APInt Mask = WidenedDemandedElts.getBitsSet(NumElts, I, I + Scale);
3742           APInt MaskedDE = Mask & WidenedDemandedElts;
3743           unsigned Population = MaskedDE.countPopulation();
3744           Cost += (Population > 0 && Population != Scale &&
3745                    I % LT.second.getVectorNumElements() != 0);
3746           Cost += Population > 0;
3747         }
3748         Cost += DemandedElts.countPopulation();
3749 
3750         // For vXf32 cases, insertion into the 0'th index in each v4f32
3751         // 128-bit vector is free.
3752         // NOTE: This assumes legalization widens vXf32 vectors.
3753         if (MScalarTy == MVT::f32)
3754           for (unsigned i = 0, e = cast<FixedVectorType>(Ty)->getNumElements();
3755                i < e; i += 4)
3756             if (DemandedElts[i])
3757               Cost--;
3758       }
3759     } else if (LT.second.isVector()) {
3760       // Without fast insertion, we need to use MOVD/MOVQ to pass each demanded
3761       // integer element as a SCALAR_TO_VECTOR, then we build the vector as a
3762       // series of UNPCK followed by CONCAT_VECTORS - all of these can be
3763       // considered cheap.
3764       if (Ty->isIntOrIntVectorTy())
3765         Cost += DemandedElts.countPopulation();
3766 
3767       // Get the smaller of the legalized or original pow2-extended number of
3768       // vector elements, which represents the number of unpacks we'll end up
3769       // performing.
3770       unsigned NumElts = LT.second.getVectorNumElements();
3771       unsigned Pow2Elts =
3772           PowerOf2Ceil(cast<FixedVectorType>(Ty)->getNumElements());
3773       Cost += (std::min<unsigned>(NumElts, Pow2Elts) - 1) * LT.first;
3774     }
3775   }
3776 
3777   // TODO: Use default extraction for now, but we should investigate extending this
3778   // to handle repeated subvector extraction.
3779   if (Extract)
3780     Cost += BaseT::getScalarizationOverhead(Ty, DemandedElts, false, Extract);
3781 
3782   return Cost;
3783 }
3784 
3785 InstructionCost
3786 X86TTIImpl::getReplicationShuffleCost(Type *EltTy, int ReplicationFactor,
3787                                       int VF, const APInt &DemandedDstElts,
3788                                       TTI::TargetCostKind CostKind) {
3789   const unsigned EltTyBits = DL.getTypeSizeInBits(EltTy);
3790   // We don't differentiate element types here, only element bit width.
3791   EltTy = IntegerType::getIntNTy(EltTy->getContext(), EltTyBits);
3792 
3793   auto bailout = [&]() {
3794     return BaseT::getReplicationShuffleCost(EltTy, ReplicationFactor, VF,
3795                                             DemandedDstElts, CostKind);
3796   };
3797 
3798   // For now, only deal with AVX512 cases.
3799   if (!ST->hasAVX512())
3800     return bailout();
3801 
3802   // Do we have a native shuffle for this element type, or should we promote?
3803   unsigned PromEltTyBits = EltTyBits;
3804   switch (EltTyBits) {
3805   case 32:
3806   case 64:
3807     break; // AVX512F.
3808   case 16:
3809     if (!ST->hasBWI())
3810       PromEltTyBits = 32; // promote to i32, AVX512F.
3811     break;                // AVX512BW
3812   case 8:
3813     if (!ST->hasVBMI())
3814       PromEltTyBits = 32; // promote to i32, AVX512F.
3815     break;                // AVX512VBMI
3816   case 1:
3817     // There is no support for shuffling i1 elements. We *must* promote.
3818     if (ST->hasBWI()) {
3819       if (ST->hasVBMI())
3820         PromEltTyBits = 8; // promote to i8, AVX512VBMI.
3821       else
3822         PromEltTyBits = 16; // promote to i16, AVX512BW.
3823       break;
3824     }
3825     if (ST->hasDQI()) {
3826       PromEltTyBits = 32; // promote to i32, AVX512F.
3827       break;
3828     }
3829     return bailout();
3830   default:
3831     return bailout();
3832   }
3833   auto *PromEltTy = IntegerType::getIntNTy(EltTy->getContext(), PromEltTyBits);
3834 
3835   auto *SrcVecTy = FixedVectorType::get(EltTy, VF);
3836   auto *PromSrcVecTy = FixedVectorType::get(PromEltTy, VF);
3837 
3838   int NumDstElements = VF * ReplicationFactor;
3839   auto *PromDstVecTy = FixedVectorType::get(PromEltTy, NumDstElements);
3840   auto *DstVecTy = FixedVectorType::get(EltTy, NumDstElements);
3841 
3842   // Legalize the types.
3843   MVT LegalSrcVecTy = TLI->getTypeLegalizationCost(DL, SrcVecTy).second;
3844   MVT LegalPromSrcVecTy = TLI->getTypeLegalizationCost(DL, PromSrcVecTy).second;
3845   MVT LegalPromDstVecTy = TLI->getTypeLegalizationCost(DL, PromDstVecTy).second;
3846   MVT LegalDstVecTy = TLI->getTypeLegalizationCost(DL, DstVecTy).second;
3847   // They should have legalized into vector types.
3848   if (!LegalSrcVecTy.isVector() || !LegalPromSrcVecTy.isVector() ||
3849       !LegalPromDstVecTy.isVector() || !LegalDstVecTy.isVector())
3850     return bailout();
3851 
3852   if (PromEltTyBits != EltTyBits) {
3853     // If we have to perform the shuffle with wider elt type than our data type,
3854     // then we will first need to anyext (we don't care about the new bits)
3855     // the source elements, and then truncate Dst elements.
3856     InstructionCost PromotionCost;
3857     PromotionCost += getCastInstrCost(
3858         Instruction::SExt, /*Dst=*/PromSrcVecTy, /*Src=*/SrcVecTy,
3859         TargetTransformInfo::CastContextHint::None, CostKind);
3860     PromotionCost +=
3861         getCastInstrCost(Instruction::Trunc, /*Dst=*/DstVecTy,
3862                          /*Src=*/PromDstVecTy,
3863                          TargetTransformInfo::CastContextHint::None, CostKind);
3864     return PromotionCost + getReplicationShuffleCost(PromEltTy,
3865                                                      ReplicationFactor, VF,
3866                                                      DemandedDstElts, CostKind);
3867   }
3868 
3869   assert(LegalSrcVecTy.getScalarSizeInBits() == EltTyBits &&
3870          LegalSrcVecTy.getScalarType() == LegalDstVecTy.getScalarType() &&
3871          "We expect that the legalization doesn't affect the element width, "
3872          "doesn't coalesce/split elements.");
3873 
3874   unsigned NumEltsPerDstVec = LegalDstVecTy.getVectorNumElements();
3875   unsigned NumDstVectors =
3876       divideCeil(DstVecTy->getNumElements(), NumEltsPerDstVec);
3877 
3878   auto *SingleDstVecTy = FixedVectorType::get(EltTy, NumEltsPerDstVec);
3879 
3880   // Not all the produced Dst elements may be demanded. In our case,
3881   // given that a single Dst vector is formed by a single shuffle,
3882   // if all elements that will form a single Dst vector aren't demanded,
3883   // then we won't need to do that shuffle, so adjust the cost accordingly.
3884   APInt DemandedDstVectors = APIntOps::ScaleBitMask(
3885       DemandedDstElts.zextOrSelf(NumDstVectors * NumEltsPerDstVec),
3886       NumDstVectors);
3887   unsigned NumDstVectorsDemanded = DemandedDstVectors.countPopulation();
3888 
3889   InstructionCost SingleShuffleCost =
3890       getShuffleCost(TTI::SK_PermuteSingleSrc, SingleDstVecTy,
3891                      /*Mask=*/None, /*Index=*/0, /*SubTp=*/nullptr);
3892   return NumDstVectorsDemanded * SingleShuffleCost;
3893 }
3894 
3895 InstructionCost X86TTIImpl::getMemoryOpCost(unsigned Opcode, Type *Src,
3896                                             MaybeAlign Alignment,
3897                                             unsigned AddressSpace,
3898                                             TTI::TargetCostKind CostKind,
3899                                             const Instruction *I) {
3900   // TODO: Handle other cost kinds.
3901   if (CostKind != TTI::TCK_RecipThroughput) {
3902     if (auto *SI = dyn_cast_or_null<StoreInst>(I)) {
3903       // Store instruction with index and scale costs 2 Uops.
3904       // Check the preceding GEP to identify non-const indices.
3905       if (auto *GEP = dyn_cast<GetElementPtrInst>(SI->getPointerOperand())) {
3906         if (!all_of(GEP->indices(), [](Value *V) { return isa<Constant>(V); }))
3907           return TTI::TCC_Basic * 2;
3908       }
3909     }
3910     return TTI::TCC_Basic;
3911   }
3912 
3913   assert((Opcode == Instruction::Load || Opcode == Instruction::Store) &&
3914          "Invalid Opcode");
3915   // Type legalization can't handle structs
3916   if (TLI->getValueType(DL, Src, true) == MVT::Other)
3917     return BaseT::getMemoryOpCost(Opcode, Src, Alignment, AddressSpace,
3918                                   CostKind);
3919 
3920   // Legalize the type.
3921   std::pair<InstructionCost, MVT> LT = TLI->getTypeLegalizationCost(DL, Src);
3922 
3923   auto *VTy = dyn_cast<FixedVectorType>(Src);
3924 
3925   // Handle the simple case of non-vectors.
3926   // NOTE: this assumes that legalization never creates vector from scalars!
3927   if (!VTy || !LT.second.isVector())
3928     // Each load/store unit costs 1.
3929     return LT.first * 1;
3930 
3931   bool IsLoad = Opcode == Instruction::Load;
3932 
3933   Type *EltTy = VTy->getElementType();
3934 
3935   const int EltTyBits = DL.getTypeSizeInBits(EltTy);
3936 
3937   InstructionCost Cost = 0;
3938 
3939   // Source of truth: how many elements were there in the original IR vector?
3940   const unsigned SrcNumElt = VTy->getNumElements();
3941 
3942   // How far have we gotten?
3943   int NumEltRemaining = SrcNumElt;
3944   // Note that we intentionally capture by-reference, NumEltRemaining changes.
3945   auto NumEltDone = [&]() { return SrcNumElt - NumEltRemaining; };
3946 
3947   const int MaxLegalOpSizeBytes = divideCeil(LT.second.getSizeInBits(), 8);
3948 
3949   // Note that even if we can store 64 bits of an XMM, we still operate on XMM.
3950   const unsigned XMMBits = 128;
3951   if (XMMBits % EltTyBits != 0)
3952     // Vector size must be a multiple of the element size. I.e. no padding.
3953     return BaseT::getMemoryOpCost(Opcode, Src, Alignment, AddressSpace,
3954                                   CostKind);
3955   const int NumEltPerXMM = XMMBits / EltTyBits;
3956 
3957   auto *XMMVecTy = FixedVectorType::get(EltTy, NumEltPerXMM);
3958 
3959   for (int CurrOpSizeBytes = MaxLegalOpSizeBytes, SubVecEltsLeft = 0;
3960        NumEltRemaining > 0; CurrOpSizeBytes /= 2) {
3961     // How many elements would a single op deal with at once?
3962     if ((8 * CurrOpSizeBytes) % EltTyBits != 0)
3963       // Vector size must be a multiple of the element size. I.e. no padding.
3964       return BaseT::getMemoryOpCost(Opcode, Src, Alignment, AddressSpace,
3965                                     CostKind);
3966     int CurrNumEltPerOp = (8 * CurrOpSizeBytes) / EltTyBits;
3967 
3968     assert(CurrOpSizeBytes > 0 && CurrNumEltPerOp > 0 && "How'd we get here?");
3969     assert((((NumEltRemaining * EltTyBits) < (2 * 8 * CurrOpSizeBytes)) ||
3970             (CurrOpSizeBytes == MaxLegalOpSizeBytes)) &&
3971            "Unless we haven't halved the op size yet, "
3972            "we have less than two op's sized units of work left.");
3973 
3974     auto *CurrVecTy = CurrNumEltPerOp > NumEltPerXMM
3975                           ? FixedVectorType::get(EltTy, CurrNumEltPerOp)
3976                           : XMMVecTy;
3977 
3978     assert(CurrVecTy->getNumElements() % CurrNumEltPerOp == 0 &&
3979            "After halving sizes, the vector elt count is no longer a multiple "
3980            "of number of elements per operation?");
3981     auto *CoalescedVecTy =
3982         CurrNumEltPerOp == 1
3983             ? CurrVecTy
3984             : FixedVectorType::get(
3985                   IntegerType::get(Src->getContext(),
3986                                    EltTyBits * CurrNumEltPerOp),
3987                   CurrVecTy->getNumElements() / CurrNumEltPerOp);
3988     assert(DL.getTypeSizeInBits(CoalescedVecTy) ==
3989                DL.getTypeSizeInBits(CurrVecTy) &&
3990            "coalesciing elements doesn't change vector width.");
3991 
3992     while (NumEltRemaining > 0) {
3993       assert(SubVecEltsLeft >= 0 && "Subreg element count overconsumtion?");
3994 
3995       // Can we use this vector size, as per the remaining element count?
3996       // Iff the vector is naturally aligned, we can do a wide load regardless.
3997       if (NumEltRemaining < CurrNumEltPerOp &&
3998           (!IsLoad || Alignment.valueOrOne() < CurrOpSizeBytes) &&
3999           CurrOpSizeBytes != 1)
4000         break; // Try smalled vector size.
4001 
4002       bool Is0thSubVec = (NumEltDone() % LT.second.getVectorNumElements()) == 0;
4003 
4004       // If we have fully processed the previous reg, we need to replenish it.
4005       if (SubVecEltsLeft == 0) {
4006         SubVecEltsLeft += CurrVecTy->getNumElements();
4007         // And that's free only for the 0'th subvector of a legalized vector.
4008         if (!Is0thSubVec)
4009           Cost += getShuffleCost(IsLoad ? TTI::ShuffleKind::SK_InsertSubvector
4010                                         : TTI::ShuffleKind::SK_ExtractSubvector,
4011                                  VTy, None, NumEltDone(), CurrVecTy);
4012       }
4013 
4014       // While we can directly load/store ZMM, YMM, and 64-bit halves of XMM,
4015       // for smaller widths (32/16/8) we have to insert/extract them separately.
4016       // Again, it's free for the 0'th subreg (if op is 32/64 bit wide,
4017       // but let's pretend that it is also true for 16/8 bit wide ops...)
4018       if (CurrOpSizeBytes <= 32 / 8 && !Is0thSubVec) {
4019         int NumEltDoneInCurrXMM = NumEltDone() % NumEltPerXMM;
4020         assert(NumEltDoneInCurrXMM % CurrNumEltPerOp == 0 && "");
4021         int CoalescedVecEltIdx = NumEltDoneInCurrXMM / CurrNumEltPerOp;
4022         APInt DemandedElts =
4023             APInt::getBitsSet(CoalescedVecTy->getNumElements(),
4024                               CoalescedVecEltIdx, CoalescedVecEltIdx + 1);
4025         assert(DemandedElts.countPopulation() == 1 && "Inserting single value");
4026         Cost += getScalarizationOverhead(CoalescedVecTy, DemandedElts, IsLoad,
4027                                          !IsLoad);
4028       }
4029 
4030       // This isn't exactly right. We're using slow unaligned 32-byte accesses
4031       // as a proxy for a double-pumped AVX memory interface such as on
4032       // Sandybridge.
4033       if (CurrOpSizeBytes == 32 && ST->isUnalignedMem32Slow())
4034         Cost += 2;
4035       else
4036         Cost += 1;
4037 
4038       SubVecEltsLeft -= CurrNumEltPerOp;
4039       NumEltRemaining -= CurrNumEltPerOp;
4040       Alignment = commonAlignment(Alignment.valueOrOne(), CurrOpSizeBytes);
4041     }
4042   }
4043 
4044   assert(NumEltRemaining <= 0 && "Should have processed all the elements.");
4045 
4046   return Cost;
4047 }
4048 
4049 InstructionCost
4050 X86TTIImpl::getMaskedMemoryOpCost(unsigned Opcode, Type *SrcTy, Align Alignment,
4051                                   unsigned AddressSpace,
4052                                   TTI::TargetCostKind CostKind) {
4053   bool IsLoad = (Instruction::Load == Opcode);
4054   bool IsStore = (Instruction::Store == Opcode);
4055 
4056   auto *SrcVTy = dyn_cast<FixedVectorType>(SrcTy);
4057   if (!SrcVTy)
4058     // To calculate scalar take the regular cost, without mask
4059     return getMemoryOpCost(Opcode, SrcTy, Alignment, AddressSpace, CostKind);
4060 
4061   unsigned NumElem = SrcVTy->getNumElements();
4062   auto *MaskTy =
4063       FixedVectorType::get(Type::getInt8Ty(SrcVTy->getContext()), NumElem);
4064   if ((IsLoad && !isLegalMaskedLoad(SrcVTy, Alignment)) ||
4065       (IsStore && !isLegalMaskedStore(SrcVTy, Alignment))) {
4066     // Scalarization
4067     APInt DemandedElts = APInt::getAllOnes(NumElem);
4068     InstructionCost MaskSplitCost =
4069         getScalarizationOverhead(MaskTy, DemandedElts, false, true);
4070     InstructionCost ScalarCompareCost = getCmpSelInstrCost(
4071         Instruction::ICmp, Type::getInt8Ty(SrcVTy->getContext()), nullptr,
4072         CmpInst::BAD_ICMP_PREDICATE, CostKind);
4073     InstructionCost BranchCost = getCFInstrCost(Instruction::Br, CostKind);
4074     InstructionCost MaskCmpCost = NumElem * (BranchCost + ScalarCompareCost);
4075     InstructionCost ValueSplitCost =
4076         getScalarizationOverhead(SrcVTy, DemandedElts, IsLoad, IsStore);
4077     InstructionCost MemopCost =
4078         NumElem * BaseT::getMemoryOpCost(Opcode, SrcVTy->getScalarType(),
4079                                          Alignment, AddressSpace, CostKind);
4080     return MemopCost + ValueSplitCost + MaskSplitCost + MaskCmpCost;
4081   }
4082 
4083   // Legalize the type.
4084   std::pair<InstructionCost, MVT> LT = TLI->getTypeLegalizationCost(DL, SrcVTy);
4085   auto VT = TLI->getValueType(DL, SrcVTy);
4086   InstructionCost Cost = 0;
4087   if (VT.isSimple() && LT.second != VT.getSimpleVT() &&
4088       LT.second.getVectorNumElements() == NumElem)
4089     // Promotion requires extend/truncate for data and a shuffle for mask.
4090     Cost += getShuffleCost(TTI::SK_PermuteTwoSrc, SrcVTy, None, 0, nullptr) +
4091             getShuffleCost(TTI::SK_PermuteTwoSrc, MaskTy, None, 0, nullptr);
4092 
4093   else if (LT.first * LT.second.getVectorNumElements() > NumElem) {
4094     auto *NewMaskTy = FixedVectorType::get(MaskTy->getElementType(),
4095                                            LT.second.getVectorNumElements());
4096     // Expanding requires fill mask with zeroes
4097     Cost += getShuffleCost(TTI::SK_InsertSubvector, NewMaskTy, None, 0, MaskTy);
4098   }
4099 
4100   // Pre-AVX512 - each maskmov load costs 2 + store costs ~8.
4101   if (!ST->hasAVX512())
4102     return Cost + LT.first * (IsLoad ? 2 : 8);
4103 
4104   // AVX-512 masked load/store is cheapper
4105   return Cost + LT.first;
4106 }
4107 
4108 InstructionCost X86TTIImpl::getAddressComputationCost(Type *Ty,
4109                                                       ScalarEvolution *SE,
4110                                                       const SCEV *Ptr) {
4111   // Address computations in vectorized code with non-consecutive addresses will
4112   // likely result in more instructions compared to scalar code where the
4113   // computation can more often be merged into the index mode. The resulting
4114   // extra micro-ops can significantly decrease throughput.
4115   const unsigned NumVectorInstToHideOverhead = 10;
4116 
4117   // Cost modeling of Strided Access Computation is hidden by the indexing
4118   // modes of X86 regardless of the stride value. We dont believe that there
4119   // is a difference between constant strided access in gerenal and constant
4120   // strided value which is less than or equal to 64.
4121   // Even in the case of (loop invariant) stride whose value is not known at
4122   // compile time, the address computation will not incur more than one extra
4123   // ADD instruction.
4124   if (Ty->isVectorTy() && SE && !ST->hasAVX2()) {
4125     // TODO: AVX2 is the current cut-off because we don't have correct
4126     //       interleaving costs for prior ISA's.
4127     if (!BaseT::isStridedAccess(Ptr))
4128       return NumVectorInstToHideOverhead;
4129     if (!BaseT::getConstantStrideStep(SE, Ptr))
4130       return 1;
4131   }
4132 
4133   return BaseT::getAddressComputationCost(Ty, SE, Ptr);
4134 }
4135 
4136 InstructionCost
4137 X86TTIImpl::getArithmeticReductionCost(unsigned Opcode, VectorType *ValTy,
4138                                        Optional<FastMathFlags> FMF,
4139                                        TTI::TargetCostKind CostKind) {
4140   if (TTI::requiresOrderedReduction(FMF))
4141     return BaseT::getArithmeticReductionCost(Opcode, ValTy, FMF, CostKind);
4142 
4143   // We use the Intel Architecture Code Analyzer(IACA) to measure the throughput
4144   // and make it as the cost.
4145 
4146   static const CostTblEntry SLMCostTblNoPairWise[] = {
4147     { ISD::FADD,  MVT::v2f64,   3 },
4148     { ISD::ADD,   MVT::v2i64,   5 },
4149   };
4150 
4151   static const CostTblEntry SSE2CostTblNoPairWise[] = {
4152     { ISD::FADD,  MVT::v2f64,   2 },
4153     { ISD::FADD,  MVT::v2f32,   2 },
4154     { ISD::FADD,  MVT::v4f32,   4 },
4155     { ISD::ADD,   MVT::v2i64,   2 },      // The data reported by the IACA tool is "1.6".
4156     { ISD::ADD,   MVT::v2i32,   2 }, // FIXME: chosen to be less than v4i32
4157     { ISD::ADD,   MVT::v4i32,   3 },      // The data reported by the IACA tool is "3.3".
4158     { ISD::ADD,   MVT::v2i16,   2 },      // The data reported by the IACA tool is "4.3".
4159     { ISD::ADD,   MVT::v4i16,   3 },      // The data reported by the IACA tool is "4.3".
4160     { ISD::ADD,   MVT::v8i16,   4 },      // The data reported by the IACA tool is "4.3".
4161     { ISD::ADD,   MVT::v2i8,    2 },
4162     { ISD::ADD,   MVT::v4i8,    2 },
4163     { ISD::ADD,   MVT::v8i8,    2 },
4164     { ISD::ADD,   MVT::v16i8,   3 },
4165   };
4166 
4167   static const CostTblEntry AVX1CostTblNoPairWise[] = {
4168     { ISD::FADD,  MVT::v4f64,   3 },
4169     { ISD::FADD,  MVT::v4f32,   3 },
4170     { ISD::FADD,  MVT::v8f32,   4 },
4171     { ISD::ADD,   MVT::v2i64,   1 },      // The data reported by the IACA tool is "1.5".
4172     { ISD::ADD,   MVT::v4i64,   3 },
4173     { ISD::ADD,   MVT::v8i32,   5 },
4174     { ISD::ADD,   MVT::v16i16,  5 },
4175     { ISD::ADD,   MVT::v32i8,   4 },
4176   };
4177 
4178   int ISD = TLI->InstructionOpcodeToISD(Opcode);
4179   assert(ISD && "Invalid opcode");
4180 
4181   // Before legalizing the type, give a chance to look up illegal narrow types
4182   // in the table.
4183   // FIXME: Is there a better way to do this?
4184   EVT VT = TLI->getValueType(DL, ValTy);
4185   if (VT.isSimple()) {
4186     MVT MTy = VT.getSimpleVT();
4187     if (ST->useSLMArithCosts())
4188       if (const auto *Entry = CostTableLookup(SLMCostTblNoPairWise, ISD, MTy))
4189         return Entry->Cost;
4190 
4191     if (ST->hasAVX())
4192       if (const auto *Entry = CostTableLookup(AVX1CostTblNoPairWise, ISD, MTy))
4193         return Entry->Cost;
4194 
4195     if (ST->hasSSE2())
4196       if (const auto *Entry = CostTableLookup(SSE2CostTblNoPairWise, ISD, MTy))
4197         return Entry->Cost;
4198   }
4199 
4200   std::pair<InstructionCost, MVT> LT = TLI->getTypeLegalizationCost(DL, ValTy);
4201 
4202   MVT MTy = LT.second;
4203 
4204   auto *ValVTy = cast<FixedVectorType>(ValTy);
4205 
4206   // Special case: vXi8 mul reductions are performed as vXi16.
4207   if (ISD == ISD::MUL && MTy.getScalarType() == MVT::i8) {
4208     auto *WideSclTy = IntegerType::get(ValVTy->getContext(), 16);
4209     auto *WideVecTy = FixedVectorType::get(WideSclTy, ValVTy->getNumElements());
4210     return getCastInstrCost(Instruction::ZExt, WideVecTy, ValTy,
4211                             TargetTransformInfo::CastContextHint::None,
4212                             CostKind) +
4213            getArithmeticReductionCost(Opcode, WideVecTy, FMF, CostKind);
4214   }
4215 
4216   InstructionCost ArithmeticCost = 0;
4217   if (LT.first != 1 && MTy.isVector() &&
4218       MTy.getVectorNumElements() < ValVTy->getNumElements()) {
4219     // Type needs to be split. We need LT.first - 1 arithmetic ops.
4220     auto *SingleOpTy = FixedVectorType::get(ValVTy->getElementType(),
4221                                             MTy.getVectorNumElements());
4222     ArithmeticCost = getArithmeticInstrCost(Opcode, SingleOpTy, CostKind);
4223     ArithmeticCost *= LT.first - 1;
4224   }
4225 
4226   if (ST->useSLMArithCosts())
4227     if (const auto *Entry = CostTableLookup(SLMCostTblNoPairWise, ISD, MTy))
4228       return ArithmeticCost + Entry->Cost;
4229 
4230   if (ST->hasAVX())
4231     if (const auto *Entry = CostTableLookup(AVX1CostTblNoPairWise, ISD, MTy))
4232       return ArithmeticCost + Entry->Cost;
4233 
4234   if (ST->hasSSE2())
4235     if (const auto *Entry = CostTableLookup(SSE2CostTblNoPairWise, ISD, MTy))
4236       return ArithmeticCost + Entry->Cost;
4237 
4238   // FIXME: These assume a naive kshift+binop lowering, which is probably
4239   // conservative in most cases.
4240   static const CostTblEntry AVX512BoolReduction[] = {
4241     { ISD::AND,  MVT::v2i1,   3 },
4242     { ISD::AND,  MVT::v4i1,   5 },
4243     { ISD::AND,  MVT::v8i1,   7 },
4244     { ISD::AND,  MVT::v16i1,  9 },
4245     { ISD::AND,  MVT::v32i1, 11 },
4246     { ISD::AND,  MVT::v64i1, 13 },
4247     { ISD::OR,   MVT::v2i1,   3 },
4248     { ISD::OR,   MVT::v4i1,   5 },
4249     { ISD::OR,   MVT::v8i1,   7 },
4250     { ISD::OR,   MVT::v16i1,  9 },
4251     { ISD::OR,   MVT::v32i1, 11 },
4252     { ISD::OR,   MVT::v64i1, 13 },
4253   };
4254 
4255   static const CostTblEntry AVX2BoolReduction[] = {
4256     { ISD::AND,  MVT::v16i16,  2 }, // vpmovmskb + cmp
4257     { ISD::AND,  MVT::v32i8,   2 }, // vpmovmskb + cmp
4258     { ISD::OR,   MVT::v16i16,  2 }, // vpmovmskb + cmp
4259     { ISD::OR,   MVT::v32i8,   2 }, // vpmovmskb + cmp
4260   };
4261 
4262   static const CostTblEntry AVX1BoolReduction[] = {
4263     { ISD::AND,  MVT::v4i64,   2 }, // vmovmskpd + cmp
4264     { ISD::AND,  MVT::v8i32,   2 }, // vmovmskps + cmp
4265     { ISD::AND,  MVT::v16i16,  4 }, // vextractf128 + vpand + vpmovmskb + cmp
4266     { ISD::AND,  MVT::v32i8,   4 }, // vextractf128 + vpand + vpmovmskb + cmp
4267     { ISD::OR,   MVT::v4i64,   2 }, // vmovmskpd + cmp
4268     { ISD::OR,   MVT::v8i32,   2 }, // vmovmskps + cmp
4269     { ISD::OR,   MVT::v16i16,  4 }, // vextractf128 + vpor + vpmovmskb + cmp
4270     { ISD::OR,   MVT::v32i8,   4 }, // vextractf128 + vpor + vpmovmskb + cmp
4271   };
4272 
4273   static const CostTblEntry SSE2BoolReduction[] = {
4274     { ISD::AND,  MVT::v2i64,   2 }, // movmskpd + cmp
4275     { ISD::AND,  MVT::v4i32,   2 }, // movmskps + cmp
4276     { ISD::AND,  MVT::v8i16,   2 }, // pmovmskb + cmp
4277     { ISD::AND,  MVT::v16i8,   2 }, // pmovmskb + cmp
4278     { ISD::OR,   MVT::v2i64,   2 }, // movmskpd + cmp
4279     { ISD::OR,   MVT::v4i32,   2 }, // movmskps + cmp
4280     { ISD::OR,   MVT::v8i16,   2 }, // pmovmskb + cmp
4281     { ISD::OR,   MVT::v16i8,   2 }, // pmovmskb + cmp
4282   };
4283 
4284   // Handle bool allof/anyof patterns.
4285   if (ValVTy->getElementType()->isIntegerTy(1)) {
4286     InstructionCost ArithmeticCost = 0;
4287     if (LT.first != 1 && MTy.isVector() &&
4288         MTy.getVectorNumElements() < ValVTy->getNumElements()) {
4289       // Type needs to be split. We need LT.first - 1 arithmetic ops.
4290       auto *SingleOpTy = FixedVectorType::get(ValVTy->getElementType(),
4291                                               MTy.getVectorNumElements());
4292       ArithmeticCost = getArithmeticInstrCost(Opcode, SingleOpTy, CostKind);
4293       ArithmeticCost *= LT.first - 1;
4294     }
4295 
4296     if (ST->hasAVX512())
4297       if (const auto *Entry = CostTableLookup(AVX512BoolReduction, ISD, MTy))
4298         return ArithmeticCost + Entry->Cost;
4299     if (ST->hasAVX2())
4300       if (const auto *Entry = CostTableLookup(AVX2BoolReduction, ISD, MTy))
4301         return ArithmeticCost + Entry->Cost;
4302     if (ST->hasAVX())
4303       if (const auto *Entry = CostTableLookup(AVX1BoolReduction, ISD, MTy))
4304         return ArithmeticCost + Entry->Cost;
4305     if (ST->hasSSE2())
4306       if (const auto *Entry = CostTableLookup(SSE2BoolReduction, ISD, MTy))
4307         return ArithmeticCost + Entry->Cost;
4308 
4309     return BaseT::getArithmeticReductionCost(Opcode, ValVTy, FMF, CostKind);
4310   }
4311 
4312   unsigned NumVecElts = ValVTy->getNumElements();
4313   unsigned ScalarSize = ValVTy->getScalarSizeInBits();
4314 
4315   // Special case power of 2 reductions where the scalar type isn't changed
4316   // by type legalization.
4317   if (!isPowerOf2_32(NumVecElts) || ScalarSize != MTy.getScalarSizeInBits())
4318     return BaseT::getArithmeticReductionCost(Opcode, ValVTy, FMF, CostKind);
4319 
4320   InstructionCost ReductionCost = 0;
4321 
4322   auto *Ty = ValVTy;
4323   if (LT.first != 1 && MTy.isVector() &&
4324       MTy.getVectorNumElements() < ValVTy->getNumElements()) {
4325     // Type needs to be split. We need LT.first - 1 arithmetic ops.
4326     Ty = FixedVectorType::get(ValVTy->getElementType(),
4327                               MTy.getVectorNumElements());
4328     ReductionCost = getArithmeticInstrCost(Opcode, Ty, CostKind);
4329     ReductionCost *= LT.first - 1;
4330     NumVecElts = MTy.getVectorNumElements();
4331   }
4332 
4333   // Now handle reduction with the legal type, taking into account size changes
4334   // at each level.
4335   while (NumVecElts > 1) {
4336     // Determine the size of the remaining vector we need to reduce.
4337     unsigned Size = NumVecElts * ScalarSize;
4338     NumVecElts /= 2;
4339     // If we're reducing from 256/512 bits, use an extract_subvector.
4340     if (Size > 128) {
4341       auto *SubTy = FixedVectorType::get(ValVTy->getElementType(), NumVecElts);
4342       ReductionCost +=
4343           getShuffleCost(TTI::SK_ExtractSubvector, Ty, None, NumVecElts, SubTy);
4344       Ty = SubTy;
4345     } else if (Size == 128) {
4346       // Reducing from 128 bits is a permute of v2f64/v2i64.
4347       FixedVectorType *ShufTy;
4348       if (ValVTy->isFloatingPointTy())
4349         ShufTy =
4350             FixedVectorType::get(Type::getDoubleTy(ValVTy->getContext()), 2);
4351       else
4352         ShufTy =
4353             FixedVectorType::get(Type::getInt64Ty(ValVTy->getContext()), 2);
4354       ReductionCost +=
4355           getShuffleCost(TTI::SK_PermuteSingleSrc, ShufTy, None, 0, nullptr);
4356     } else if (Size == 64) {
4357       // Reducing from 64 bits is a shuffle of v4f32/v4i32.
4358       FixedVectorType *ShufTy;
4359       if (ValVTy->isFloatingPointTy())
4360         ShufTy =
4361             FixedVectorType::get(Type::getFloatTy(ValVTy->getContext()), 4);
4362       else
4363         ShufTy =
4364             FixedVectorType::get(Type::getInt32Ty(ValVTy->getContext()), 4);
4365       ReductionCost +=
4366           getShuffleCost(TTI::SK_PermuteSingleSrc, ShufTy, None, 0, nullptr);
4367     } else {
4368       // Reducing from smaller size is a shift by immediate.
4369       auto *ShiftTy = FixedVectorType::get(
4370           Type::getIntNTy(ValVTy->getContext(), Size), 128 / Size);
4371       ReductionCost += getArithmeticInstrCost(
4372           Instruction::LShr, ShiftTy, CostKind,
4373           TargetTransformInfo::OK_AnyValue,
4374           TargetTransformInfo::OK_UniformConstantValue,
4375           TargetTransformInfo::OP_None, TargetTransformInfo::OP_None);
4376     }
4377 
4378     // Add the arithmetic op for this level.
4379     ReductionCost += getArithmeticInstrCost(Opcode, Ty, CostKind);
4380   }
4381 
4382   // Add the final extract element to the cost.
4383   return ReductionCost + getVectorInstrCost(Instruction::ExtractElement, Ty, 0);
4384 }
4385 
4386 InstructionCost X86TTIImpl::getMinMaxCost(Type *Ty, Type *CondTy,
4387                                           bool IsUnsigned) {
4388   std::pair<InstructionCost, MVT> LT = TLI->getTypeLegalizationCost(DL, Ty);
4389 
4390   MVT MTy = LT.second;
4391 
4392   int ISD;
4393   if (Ty->isIntOrIntVectorTy()) {
4394     ISD = IsUnsigned ? ISD::UMIN : ISD::SMIN;
4395   } else {
4396     assert(Ty->isFPOrFPVectorTy() &&
4397            "Expected float point or integer vector type.");
4398     ISD = ISD::FMINNUM;
4399   }
4400 
4401   static const CostTblEntry SSE1CostTbl[] = {
4402     {ISD::FMINNUM, MVT::v4f32, 1},
4403   };
4404 
4405   static const CostTblEntry SSE2CostTbl[] = {
4406     {ISD::FMINNUM, MVT::v2f64, 1},
4407     {ISD::SMIN,    MVT::v8i16, 1},
4408     {ISD::UMIN,    MVT::v16i8, 1},
4409   };
4410 
4411   static const CostTblEntry SSE41CostTbl[] = {
4412     {ISD::SMIN,    MVT::v4i32, 1},
4413     {ISD::UMIN,    MVT::v4i32, 1},
4414     {ISD::UMIN,    MVT::v8i16, 1},
4415     {ISD::SMIN,    MVT::v16i8, 1},
4416   };
4417 
4418   static const CostTblEntry SSE42CostTbl[] = {
4419     {ISD::UMIN,    MVT::v2i64, 3}, // xor+pcmpgtq+blendvpd
4420   };
4421 
4422   static const CostTblEntry AVX1CostTbl[] = {
4423     {ISD::FMINNUM, MVT::v8f32,  1},
4424     {ISD::FMINNUM, MVT::v4f64,  1},
4425     {ISD::SMIN,    MVT::v8i32,  3},
4426     {ISD::UMIN,    MVT::v8i32,  3},
4427     {ISD::SMIN,    MVT::v16i16, 3},
4428     {ISD::UMIN,    MVT::v16i16, 3},
4429     {ISD::SMIN,    MVT::v32i8,  3},
4430     {ISD::UMIN,    MVT::v32i8,  3},
4431   };
4432 
4433   static const CostTblEntry AVX2CostTbl[] = {
4434     {ISD::SMIN,    MVT::v8i32,  1},
4435     {ISD::UMIN,    MVT::v8i32,  1},
4436     {ISD::SMIN,    MVT::v16i16, 1},
4437     {ISD::UMIN,    MVT::v16i16, 1},
4438     {ISD::SMIN,    MVT::v32i8,  1},
4439     {ISD::UMIN,    MVT::v32i8,  1},
4440   };
4441 
4442   static const CostTblEntry AVX512CostTbl[] = {
4443     {ISD::FMINNUM, MVT::v16f32, 1},
4444     {ISD::FMINNUM, MVT::v8f64,  1},
4445     {ISD::SMIN,    MVT::v2i64,  1},
4446     {ISD::UMIN,    MVT::v2i64,  1},
4447     {ISD::SMIN,    MVT::v4i64,  1},
4448     {ISD::UMIN,    MVT::v4i64,  1},
4449     {ISD::SMIN,    MVT::v8i64,  1},
4450     {ISD::UMIN,    MVT::v8i64,  1},
4451     {ISD::SMIN,    MVT::v16i32, 1},
4452     {ISD::UMIN,    MVT::v16i32, 1},
4453   };
4454 
4455   static const CostTblEntry AVX512BWCostTbl[] = {
4456     {ISD::SMIN,    MVT::v32i16, 1},
4457     {ISD::UMIN,    MVT::v32i16, 1},
4458     {ISD::SMIN,    MVT::v64i8,  1},
4459     {ISD::UMIN,    MVT::v64i8,  1},
4460   };
4461 
4462   // If we have a native MIN/MAX instruction for this type, use it.
4463   if (ST->hasBWI())
4464     if (const auto *Entry = CostTableLookup(AVX512BWCostTbl, ISD, MTy))
4465       return LT.first * Entry->Cost;
4466 
4467   if (ST->hasAVX512())
4468     if (const auto *Entry = CostTableLookup(AVX512CostTbl, ISD, MTy))
4469       return LT.first * Entry->Cost;
4470 
4471   if (ST->hasAVX2())
4472     if (const auto *Entry = CostTableLookup(AVX2CostTbl, ISD, MTy))
4473       return LT.first * Entry->Cost;
4474 
4475   if (ST->hasAVX())
4476     if (const auto *Entry = CostTableLookup(AVX1CostTbl, ISD, MTy))
4477       return LT.first * Entry->Cost;
4478 
4479   if (ST->hasSSE42())
4480     if (const auto *Entry = CostTableLookup(SSE42CostTbl, ISD, MTy))
4481       return LT.first * Entry->Cost;
4482 
4483   if (ST->hasSSE41())
4484     if (const auto *Entry = CostTableLookup(SSE41CostTbl, ISD, MTy))
4485       return LT.first * Entry->Cost;
4486 
4487   if (ST->hasSSE2())
4488     if (const auto *Entry = CostTableLookup(SSE2CostTbl, ISD, MTy))
4489       return LT.first * Entry->Cost;
4490 
4491   if (ST->hasSSE1())
4492     if (const auto *Entry = CostTableLookup(SSE1CostTbl, ISD, MTy))
4493       return LT.first * Entry->Cost;
4494 
4495   unsigned CmpOpcode;
4496   if (Ty->isFPOrFPVectorTy()) {
4497     CmpOpcode = Instruction::FCmp;
4498   } else {
4499     assert(Ty->isIntOrIntVectorTy() &&
4500            "expecting floating point or integer type for min/max reduction");
4501     CmpOpcode = Instruction::ICmp;
4502   }
4503 
4504   TTI::TargetCostKind CostKind = TTI::TCK_RecipThroughput;
4505   // Otherwise fall back to cmp+select.
4506   InstructionCost Result =
4507       getCmpSelInstrCost(CmpOpcode, Ty, CondTy, CmpInst::BAD_ICMP_PREDICATE,
4508                          CostKind) +
4509       getCmpSelInstrCost(Instruction::Select, Ty, CondTy,
4510                          CmpInst::BAD_ICMP_PREDICATE, CostKind);
4511   return Result;
4512 }
4513 
4514 InstructionCost
4515 X86TTIImpl::getMinMaxReductionCost(VectorType *ValTy, VectorType *CondTy,
4516                                    bool IsUnsigned,
4517                                    TTI::TargetCostKind CostKind) {
4518   std::pair<InstructionCost, MVT> LT = TLI->getTypeLegalizationCost(DL, ValTy);
4519 
4520   MVT MTy = LT.second;
4521 
4522   int ISD;
4523   if (ValTy->isIntOrIntVectorTy()) {
4524     ISD = IsUnsigned ? ISD::UMIN : ISD::SMIN;
4525   } else {
4526     assert(ValTy->isFPOrFPVectorTy() &&
4527            "Expected float point or integer vector type.");
4528     ISD = ISD::FMINNUM;
4529   }
4530 
4531   // We use the Intel Architecture Code Analyzer(IACA) to measure the throughput
4532   // and make it as the cost.
4533 
4534   static const CostTblEntry SSE2CostTblNoPairWise[] = {
4535       {ISD::UMIN, MVT::v2i16, 5}, // need pxors to use pminsw/pmaxsw
4536       {ISD::UMIN, MVT::v4i16, 7}, // need pxors to use pminsw/pmaxsw
4537       {ISD::UMIN, MVT::v8i16, 9}, // need pxors to use pminsw/pmaxsw
4538   };
4539 
4540   static const CostTblEntry SSE41CostTblNoPairWise[] = {
4541       {ISD::SMIN, MVT::v2i16, 3}, // same as sse2
4542       {ISD::SMIN, MVT::v4i16, 5}, // same as sse2
4543       {ISD::UMIN, MVT::v2i16, 5}, // same as sse2
4544       {ISD::UMIN, MVT::v4i16, 7}, // same as sse2
4545       {ISD::SMIN, MVT::v8i16, 4}, // phminposuw+xor
4546       {ISD::UMIN, MVT::v8i16, 4}, // FIXME: umin is cheaper than umax
4547       {ISD::SMIN, MVT::v2i8,  3}, // pminsb
4548       {ISD::SMIN, MVT::v4i8,  5}, // pminsb
4549       {ISD::SMIN, MVT::v8i8,  7}, // pminsb
4550       {ISD::SMIN, MVT::v16i8, 6},
4551       {ISD::UMIN, MVT::v2i8,  3}, // same as sse2
4552       {ISD::UMIN, MVT::v4i8,  5}, // same as sse2
4553       {ISD::UMIN, MVT::v8i8,  7}, // same as sse2
4554       {ISD::UMIN, MVT::v16i8, 6}, // FIXME: umin is cheaper than umax
4555   };
4556 
4557   static const CostTblEntry AVX1CostTblNoPairWise[] = {
4558       {ISD::SMIN, MVT::v16i16, 6},
4559       {ISD::UMIN, MVT::v16i16, 6}, // FIXME: umin is cheaper than umax
4560       {ISD::SMIN, MVT::v32i8, 8},
4561       {ISD::UMIN, MVT::v32i8, 8},
4562   };
4563 
4564   static const CostTblEntry AVX512BWCostTblNoPairWise[] = {
4565       {ISD::SMIN, MVT::v32i16, 8},
4566       {ISD::UMIN, MVT::v32i16, 8}, // FIXME: umin is cheaper than umax
4567       {ISD::SMIN, MVT::v64i8, 10},
4568       {ISD::UMIN, MVT::v64i8, 10},
4569   };
4570 
4571   // Before legalizing the type, give a chance to look up illegal narrow types
4572   // in the table.
4573   // FIXME: Is there a better way to do this?
4574   EVT VT = TLI->getValueType(DL, ValTy);
4575   if (VT.isSimple()) {
4576     MVT MTy = VT.getSimpleVT();
4577     if (ST->hasBWI())
4578       if (const auto *Entry = CostTableLookup(AVX512BWCostTblNoPairWise, ISD, MTy))
4579         return Entry->Cost;
4580 
4581     if (ST->hasAVX())
4582       if (const auto *Entry = CostTableLookup(AVX1CostTblNoPairWise, ISD, MTy))
4583         return Entry->Cost;
4584 
4585     if (ST->hasSSE41())
4586       if (const auto *Entry = CostTableLookup(SSE41CostTblNoPairWise, ISD, MTy))
4587         return Entry->Cost;
4588 
4589     if (ST->hasSSE2())
4590       if (const auto *Entry = CostTableLookup(SSE2CostTblNoPairWise, ISD, MTy))
4591         return Entry->Cost;
4592   }
4593 
4594   auto *ValVTy = cast<FixedVectorType>(ValTy);
4595   unsigned NumVecElts = ValVTy->getNumElements();
4596 
4597   auto *Ty = ValVTy;
4598   InstructionCost MinMaxCost = 0;
4599   if (LT.first != 1 && MTy.isVector() &&
4600       MTy.getVectorNumElements() < ValVTy->getNumElements()) {
4601     // Type needs to be split. We need LT.first - 1 operations ops.
4602     Ty = FixedVectorType::get(ValVTy->getElementType(),
4603                               MTy.getVectorNumElements());
4604     auto *SubCondTy = FixedVectorType::get(CondTy->getElementType(),
4605                                            MTy.getVectorNumElements());
4606     MinMaxCost = getMinMaxCost(Ty, SubCondTy, IsUnsigned);
4607     MinMaxCost *= LT.first - 1;
4608     NumVecElts = MTy.getVectorNumElements();
4609   }
4610 
4611   if (ST->hasBWI())
4612     if (const auto *Entry = CostTableLookup(AVX512BWCostTblNoPairWise, ISD, MTy))
4613       return MinMaxCost + Entry->Cost;
4614 
4615   if (ST->hasAVX())
4616     if (const auto *Entry = CostTableLookup(AVX1CostTblNoPairWise, ISD, MTy))
4617       return MinMaxCost + Entry->Cost;
4618 
4619   if (ST->hasSSE41())
4620     if (const auto *Entry = CostTableLookup(SSE41CostTblNoPairWise, ISD, MTy))
4621       return MinMaxCost + Entry->Cost;
4622 
4623   if (ST->hasSSE2())
4624     if (const auto *Entry = CostTableLookup(SSE2CostTblNoPairWise, ISD, MTy))
4625       return MinMaxCost + Entry->Cost;
4626 
4627   unsigned ScalarSize = ValTy->getScalarSizeInBits();
4628 
4629   // Special case power of 2 reductions where the scalar type isn't changed
4630   // by type legalization.
4631   if (!isPowerOf2_32(ValVTy->getNumElements()) ||
4632       ScalarSize != MTy.getScalarSizeInBits())
4633     return BaseT::getMinMaxReductionCost(ValTy, CondTy, IsUnsigned, CostKind);
4634 
4635   // Now handle reduction with the legal type, taking into account size changes
4636   // at each level.
4637   while (NumVecElts > 1) {
4638     // Determine the size of the remaining vector we need to reduce.
4639     unsigned Size = NumVecElts * ScalarSize;
4640     NumVecElts /= 2;
4641     // If we're reducing from 256/512 bits, use an extract_subvector.
4642     if (Size > 128) {
4643       auto *SubTy = FixedVectorType::get(ValVTy->getElementType(), NumVecElts);
4644       MinMaxCost +=
4645           getShuffleCost(TTI::SK_ExtractSubvector, Ty, None, NumVecElts, SubTy);
4646       Ty = SubTy;
4647     } else if (Size == 128) {
4648       // Reducing from 128 bits is a permute of v2f64/v2i64.
4649       VectorType *ShufTy;
4650       if (ValTy->isFloatingPointTy())
4651         ShufTy =
4652             FixedVectorType::get(Type::getDoubleTy(ValTy->getContext()), 2);
4653       else
4654         ShufTy = FixedVectorType::get(Type::getInt64Ty(ValTy->getContext()), 2);
4655       MinMaxCost +=
4656           getShuffleCost(TTI::SK_PermuteSingleSrc, ShufTy, None, 0, nullptr);
4657     } else if (Size == 64) {
4658       // Reducing from 64 bits is a shuffle of v4f32/v4i32.
4659       FixedVectorType *ShufTy;
4660       if (ValTy->isFloatingPointTy())
4661         ShufTy = FixedVectorType::get(Type::getFloatTy(ValTy->getContext()), 4);
4662       else
4663         ShufTy = FixedVectorType::get(Type::getInt32Ty(ValTy->getContext()), 4);
4664       MinMaxCost +=
4665           getShuffleCost(TTI::SK_PermuteSingleSrc, ShufTy, None, 0, nullptr);
4666     } else {
4667       // Reducing from smaller size is a shift by immediate.
4668       auto *ShiftTy = FixedVectorType::get(
4669           Type::getIntNTy(ValTy->getContext(), Size), 128 / Size);
4670       MinMaxCost += getArithmeticInstrCost(
4671           Instruction::LShr, ShiftTy, TTI::TCK_RecipThroughput,
4672           TargetTransformInfo::OK_AnyValue,
4673           TargetTransformInfo::OK_UniformConstantValue,
4674           TargetTransformInfo::OP_None, TargetTransformInfo::OP_None);
4675     }
4676 
4677     // Add the arithmetic op for this level.
4678     auto *SubCondTy =
4679         FixedVectorType::get(CondTy->getElementType(), Ty->getNumElements());
4680     MinMaxCost += getMinMaxCost(Ty, SubCondTy, IsUnsigned);
4681   }
4682 
4683   // Add the final extract element to the cost.
4684   return MinMaxCost + getVectorInstrCost(Instruction::ExtractElement, Ty, 0);
4685 }
4686 
4687 /// Calculate the cost of materializing a 64-bit value. This helper
4688 /// method might only calculate a fraction of a larger immediate. Therefore it
4689 /// is valid to return a cost of ZERO.
4690 InstructionCost X86TTIImpl::getIntImmCost(int64_t Val) {
4691   if (Val == 0)
4692     return TTI::TCC_Free;
4693 
4694   if (isInt<32>(Val))
4695     return TTI::TCC_Basic;
4696 
4697   return 2 * TTI::TCC_Basic;
4698 }
4699 
4700 InstructionCost X86TTIImpl::getIntImmCost(const APInt &Imm, Type *Ty,
4701                                           TTI::TargetCostKind CostKind) {
4702   assert(Ty->isIntegerTy());
4703 
4704   unsigned BitSize = Ty->getPrimitiveSizeInBits();
4705   if (BitSize == 0)
4706     return ~0U;
4707 
4708   // Never hoist constants larger than 128bit, because this might lead to
4709   // incorrect code generation or assertions in codegen.
4710   // Fixme: Create a cost model for types larger than i128 once the codegen
4711   // issues have been fixed.
4712   if (BitSize > 128)
4713     return TTI::TCC_Free;
4714 
4715   if (Imm == 0)
4716     return TTI::TCC_Free;
4717 
4718   // Sign-extend all constants to a multiple of 64-bit.
4719   APInt ImmVal = Imm;
4720   if (BitSize % 64 != 0)
4721     ImmVal = Imm.sext(alignTo(BitSize, 64));
4722 
4723   // Split the constant into 64-bit chunks and calculate the cost for each
4724   // chunk.
4725   InstructionCost Cost = 0;
4726   for (unsigned ShiftVal = 0; ShiftVal < BitSize; ShiftVal += 64) {
4727     APInt Tmp = ImmVal.ashr(ShiftVal).sextOrTrunc(64);
4728     int64_t Val = Tmp.getSExtValue();
4729     Cost += getIntImmCost(Val);
4730   }
4731   // We need at least one instruction to materialize the constant.
4732   return std::max<InstructionCost>(1, Cost);
4733 }
4734 
4735 InstructionCost X86TTIImpl::getIntImmCostInst(unsigned Opcode, unsigned Idx,
4736                                               const APInt &Imm, Type *Ty,
4737                                               TTI::TargetCostKind CostKind,
4738                                               Instruction *Inst) {
4739   assert(Ty->isIntegerTy());
4740 
4741   unsigned BitSize = Ty->getPrimitiveSizeInBits();
4742   // There is no cost model for constants with a bit size of 0. Return TCC_Free
4743   // here, so that constant hoisting will ignore this constant.
4744   if (BitSize == 0)
4745     return TTI::TCC_Free;
4746 
4747   unsigned ImmIdx = ~0U;
4748   switch (Opcode) {
4749   default:
4750     return TTI::TCC_Free;
4751   case Instruction::GetElementPtr:
4752     // Always hoist the base address of a GetElementPtr. This prevents the
4753     // creation of new constants for every base constant that gets constant
4754     // folded with the offset.
4755     if (Idx == 0)
4756       return 2 * TTI::TCC_Basic;
4757     return TTI::TCC_Free;
4758   case Instruction::Store:
4759     ImmIdx = 0;
4760     break;
4761   case Instruction::ICmp:
4762     // This is an imperfect hack to prevent constant hoisting of
4763     // compares that might be trying to check if a 64-bit value fits in
4764     // 32-bits. The backend can optimize these cases using a right shift by 32.
4765     // Ideally we would check the compare predicate here. There also other
4766     // similar immediates the backend can use shifts for.
4767     if (Idx == 1 && Imm.getBitWidth() == 64) {
4768       uint64_t ImmVal = Imm.getZExtValue();
4769       if (ImmVal == 0x100000000ULL || ImmVal == 0xffffffff)
4770         return TTI::TCC_Free;
4771     }
4772     ImmIdx = 1;
4773     break;
4774   case Instruction::And:
4775     // We support 64-bit ANDs with immediates with 32-bits of leading zeroes
4776     // by using a 32-bit operation with implicit zero extension. Detect such
4777     // immediates here as the normal path expects bit 31 to be sign extended.
4778     if (Idx == 1 && Imm.getBitWidth() == 64 && isUInt<32>(Imm.getZExtValue()))
4779       return TTI::TCC_Free;
4780     ImmIdx = 1;
4781     break;
4782   case Instruction::Add:
4783   case Instruction::Sub:
4784     // For add/sub, we can use the opposite instruction for INT32_MIN.
4785     if (Idx == 1 && Imm.getBitWidth() == 64 && Imm.getZExtValue() == 0x80000000)
4786       return TTI::TCC_Free;
4787     ImmIdx = 1;
4788     break;
4789   case Instruction::UDiv:
4790   case Instruction::SDiv:
4791   case Instruction::URem:
4792   case Instruction::SRem:
4793     // Division by constant is typically expanded later into a different
4794     // instruction sequence. This completely changes the constants.
4795     // Report them as "free" to stop ConstantHoist from marking them as opaque.
4796     return TTI::TCC_Free;
4797   case Instruction::Mul:
4798   case Instruction::Or:
4799   case Instruction::Xor:
4800     ImmIdx = 1;
4801     break;
4802   // Always return TCC_Free for the shift value of a shift instruction.
4803   case Instruction::Shl:
4804   case Instruction::LShr:
4805   case Instruction::AShr:
4806     if (Idx == 1)
4807       return TTI::TCC_Free;
4808     break;
4809   case Instruction::Trunc:
4810   case Instruction::ZExt:
4811   case Instruction::SExt:
4812   case Instruction::IntToPtr:
4813   case Instruction::PtrToInt:
4814   case Instruction::BitCast:
4815   case Instruction::PHI:
4816   case Instruction::Call:
4817   case Instruction::Select:
4818   case Instruction::Ret:
4819   case Instruction::Load:
4820     break;
4821   }
4822 
4823   if (Idx == ImmIdx) {
4824     int NumConstants = divideCeil(BitSize, 64);
4825     InstructionCost Cost = X86TTIImpl::getIntImmCost(Imm, Ty, CostKind);
4826     return (Cost <= NumConstants * TTI::TCC_Basic)
4827                ? static_cast<int>(TTI::TCC_Free)
4828                : Cost;
4829   }
4830 
4831   return X86TTIImpl::getIntImmCost(Imm, Ty, CostKind);
4832 }
4833 
4834 InstructionCost X86TTIImpl::getIntImmCostIntrin(Intrinsic::ID IID, unsigned Idx,
4835                                                 const APInt &Imm, Type *Ty,
4836                                                 TTI::TargetCostKind CostKind) {
4837   assert(Ty->isIntegerTy());
4838 
4839   unsigned BitSize = Ty->getPrimitiveSizeInBits();
4840   // There is no cost model for constants with a bit size of 0. Return TCC_Free
4841   // here, so that constant hoisting will ignore this constant.
4842   if (BitSize == 0)
4843     return TTI::TCC_Free;
4844 
4845   switch (IID) {
4846   default:
4847     return TTI::TCC_Free;
4848   case Intrinsic::sadd_with_overflow:
4849   case Intrinsic::uadd_with_overflow:
4850   case Intrinsic::ssub_with_overflow:
4851   case Intrinsic::usub_with_overflow:
4852   case Intrinsic::smul_with_overflow:
4853   case Intrinsic::umul_with_overflow:
4854     if ((Idx == 1) && Imm.getBitWidth() <= 64 && isInt<32>(Imm.getSExtValue()))
4855       return TTI::TCC_Free;
4856     break;
4857   case Intrinsic::experimental_stackmap:
4858     if ((Idx < 2) || (Imm.getBitWidth() <= 64 && isInt<64>(Imm.getSExtValue())))
4859       return TTI::TCC_Free;
4860     break;
4861   case Intrinsic::experimental_patchpoint_void:
4862   case Intrinsic::experimental_patchpoint_i64:
4863     if ((Idx < 4) || (Imm.getBitWidth() <= 64 && isInt<64>(Imm.getSExtValue())))
4864       return TTI::TCC_Free;
4865     break;
4866   }
4867   return X86TTIImpl::getIntImmCost(Imm, Ty, CostKind);
4868 }
4869 
4870 InstructionCost X86TTIImpl::getCFInstrCost(unsigned Opcode,
4871                                            TTI::TargetCostKind CostKind,
4872                                            const Instruction *I) {
4873   if (CostKind != TTI::TCK_RecipThroughput)
4874     return Opcode == Instruction::PHI ? 0 : 1;
4875   // Branches are assumed to be predicted.
4876   return 0;
4877 }
4878 
4879 int X86TTIImpl::getGatherOverhead() const {
4880   // Some CPUs have more overhead for gather. The specified overhead is relative
4881   // to the Load operation. "2" is the number provided by Intel architects. This
4882   // parameter is used for cost estimation of Gather Op and comparison with
4883   // other alternatives.
4884   // TODO: Remove the explicit hasAVX512()?, That would mean we would only
4885   // enable gather with a -march.
4886   if (ST->hasAVX512() || (ST->hasAVX2() && ST->hasFastGather()))
4887     return 2;
4888 
4889   return 1024;
4890 }
4891 
4892 int X86TTIImpl::getScatterOverhead() const {
4893   if (ST->hasAVX512())
4894     return 2;
4895 
4896   return 1024;
4897 }
4898 
4899 // Return an average cost of Gather / Scatter instruction, maybe improved later.
4900 // FIXME: Add TargetCostKind support.
4901 InstructionCost X86TTIImpl::getGSVectorCost(unsigned Opcode, Type *SrcVTy,
4902                                             const Value *Ptr, Align Alignment,
4903                                             unsigned AddressSpace) {
4904 
4905   assert(isa<VectorType>(SrcVTy) && "Unexpected type in getGSVectorCost");
4906   unsigned VF = cast<FixedVectorType>(SrcVTy)->getNumElements();
4907 
4908   // Try to reduce index size from 64 bit (default for GEP)
4909   // to 32. It is essential for VF 16. If the index can't be reduced to 32, the
4910   // operation will use 16 x 64 indices which do not fit in a zmm and needs
4911   // to split. Also check that the base pointer is the same for all lanes,
4912   // and that there's at most one variable index.
4913   auto getIndexSizeInBits = [](const Value *Ptr, const DataLayout &DL) {
4914     unsigned IndexSize = DL.getPointerSizeInBits();
4915     const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr);
4916     if (IndexSize < 64 || !GEP)
4917       return IndexSize;
4918 
4919     unsigned NumOfVarIndices = 0;
4920     const Value *Ptrs = GEP->getPointerOperand();
4921     if (Ptrs->getType()->isVectorTy() && !getSplatValue(Ptrs))
4922       return IndexSize;
4923     for (unsigned i = 1; i < GEP->getNumOperands(); ++i) {
4924       if (isa<Constant>(GEP->getOperand(i)))
4925         continue;
4926       Type *IndxTy = GEP->getOperand(i)->getType();
4927       if (auto *IndexVTy = dyn_cast<VectorType>(IndxTy))
4928         IndxTy = IndexVTy->getElementType();
4929       if ((IndxTy->getPrimitiveSizeInBits() == 64 &&
4930           !isa<SExtInst>(GEP->getOperand(i))) ||
4931          ++NumOfVarIndices > 1)
4932         return IndexSize; // 64
4933     }
4934     return (unsigned)32;
4935   };
4936 
4937   // Trying to reduce IndexSize to 32 bits for vector 16.
4938   // By default the IndexSize is equal to pointer size.
4939   unsigned IndexSize = (ST->hasAVX512() && VF >= 16)
4940                            ? getIndexSizeInBits(Ptr, DL)
4941                            : DL.getPointerSizeInBits();
4942 
4943   auto *IndexVTy = FixedVectorType::get(
4944       IntegerType::get(SrcVTy->getContext(), IndexSize), VF);
4945   std::pair<InstructionCost, MVT> IdxsLT =
4946       TLI->getTypeLegalizationCost(DL, IndexVTy);
4947   std::pair<InstructionCost, MVT> SrcLT =
4948       TLI->getTypeLegalizationCost(DL, SrcVTy);
4949   InstructionCost::CostType SplitFactor =
4950       *std::max(IdxsLT.first, SrcLT.first).getValue();
4951   if (SplitFactor > 1) {
4952     // Handle splitting of vector of pointers
4953     auto *SplitSrcTy =
4954         FixedVectorType::get(SrcVTy->getScalarType(), VF / SplitFactor);
4955     return SplitFactor * getGSVectorCost(Opcode, SplitSrcTy, Ptr, Alignment,
4956                                          AddressSpace);
4957   }
4958 
4959   // The gather / scatter cost is given by Intel architects. It is a rough
4960   // number since we are looking at one instruction in a time.
4961   const int GSOverhead = (Opcode == Instruction::Load)
4962                              ? getGatherOverhead()
4963                              : getScatterOverhead();
4964   return GSOverhead + VF * getMemoryOpCost(Opcode, SrcVTy->getScalarType(),
4965                                            MaybeAlign(Alignment), AddressSpace,
4966                                            TTI::TCK_RecipThroughput);
4967 }
4968 
4969 /// Return the cost of full scalarization of gather / scatter operation.
4970 ///
4971 /// Opcode - Load or Store instruction.
4972 /// SrcVTy - The type of the data vector that should be gathered or scattered.
4973 /// VariableMask - The mask is non-constant at compile time.
4974 /// Alignment - Alignment for one element.
4975 /// AddressSpace - pointer[s] address space.
4976 ///
4977 /// FIXME: Add TargetCostKind support.
4978 InstructionCost X86TTIImpl::getGSScalarCost(unsigned Opcode, Type *SrcVTy,
4979                                             bool VariableMask, Align Alignment,
4980                                             unsigned AddressSpace) {
4981   Type *ScalarTy = SrcVTy->getScalarType();
4982   unsigned VF = cast<FixedVectorType>(SrcVTy)->getNumElements();
4983   APInt DemandedElts = APInt::getAllOnes(VF);
4984   TTI::TargetCostKind CostKind = TTI::TCK_RecipThroughput;
4985 
4986   InstructionCost MaskUnpackCost = 0;
4987   if (VariableMask) {
4988     auto *MaskTy =
4989         FixedVectorType::get(Type::getInt1Ty(SrcVTy->getContext()), VF);
4990     MaskUnpackCost = getScalarizationOverhead(
4991         MaskTy, DemandedElts, /*Insert=*/false, /*Extract=*/true);
4992     InstructionCost ScalarCompareCost = getCmpSelInstrCost(
4993         Instruction::ICmp, Type::getInt1Ty(SrcVTy->getContext()), nullptr,
4994         CmpInst::BAD_ICMP_PREDICATE, CostKind);
4995     InstructionCost BranchCost = getCFInstrCost(Instruction::Br, CostKind);
4996     MaskUnpackCost += VF * (BranchCost + ScalarCompareCost);
4997   }
4998 
4999   InstructionCost AddressUnpackCost = getScalarizationOverhead(
5000       FixedVectorType::get(ScalarTy->getPointerTo(), VF), DemandedElts,
5001       /*Insert=*/false, /*Extract=*/true);
5002 
5003   // The cost of the scalar loads/stores.
5004   InstructionCost MemoryOpCost =
5005       VF * getMemoryOpCost(Opcode, ScalarTy, MaybeAlign(Alignment),
5006                            AddressSpace, CostKind);
5007 
5008   // The cost of forming the vector from loaded scalars/
5009   // scalarizing the vector to perform scalar stores.
5010   InstructionCost InsertExtractCost =
5011       getScalarizationOverhead(cast<FixedVectorType>(SrcVTy), DemandedElts,
5012                                /*Insert=*/Opcode == Instruction::Load,
5013                                /*Extract=*/Opcode == Instruction::Store);
5014 
5015   return AddressUnpackCost + MemoryOpCost + MaskUnpackCost + InsertExtractCost;
5016 }
5017 
5018 /// Calculate the cost of Gather / Scatter operation
5019 InstructionCost X86TTIImpl::getGatherScatterOpCost(
5020     unsigned Opcode, Type *SrcVTy, const Value *Ptr, bool VariableMask,
5021     Align Alignment, TTI::TargetCostKind CostKind,
5022     const Instruction *I = nullptr) {
5023   if (CostKind != TTI::TCK_RecipThroughput) {
5024     if ((Opcode == Instruction::Load &&
5025          isLegalMaskedGather(SrcVTy, Align(Alignment)) &&
5026          !forceScalarizeMaskedGather(cast<VectorType>(SrcVTy),
5027                                      Align(Alignment))) ||
5028         (Opcode == Instruction::Store &&
5029          isLegalMaskedScatter(SrcVTy, Align(Alignment)) &&
5030          !forceScalarizeMaskedScatter(cast<VectorType>(SrcVTy),
5031                                       Align(Alignment))))
5032       return 1;
5033     return BaseT::getGatherScatterOpCost(Opcode, SrcVTy, Ptr, VariableMask,
5034                                          Alignment, CostKind, I);
5035   }
5036 
5037   assert(SrcVTy->isVectorTy() && "Unexpected data type for Gather/Scatter");
5038   PointerType *PtrTy = dyn_cast<PointerType>(Ptr->getType());
5039   if (!PtrTy && Ptr->getType()->isVectorTy())
5040     PtrTy = dyn_cast<PointerType>(
5041         cast<VectorType>(Ptr->getType())->getElementType());
5042   assert(PtrTy && "Unexpected type for Ptr argument");
5043   unsigned AddressSpace = PtrTy->getAddressSpace();
5044 
5045   if ((Opcode == Instruction::Load &&
5046        (!isLegalMaskedGather(SrcVTy, Align(Alignment)) ||
5047         forceScalarizeMaskedGather(cast<VectorType>(SrcVTy),
5048                                    Align(Alignment)))) ||
5049       (Opcode == Instruction::Store &&
5050        (!isLegalMaskedScatter(SrcVTy, Align(Alignment)) ||
5051         forceScalarizeMaskedScatter(cast<VectorType>(SrcVTy),
5052                                     Align(Alignment)))))
5053     return getGSScalarCost(Opcode, SrcVTy, VariableMask, Alignment,
5054                            AddressSpace);
5055 
5056   return getGSVectorCost(Opcode, SrcVTy, Ptr, Alignment, AddressSpace);
5057 }
5058 
5059 bool X86TTIImpl::isLSRCostLess(TargetTransformInfo::LSRCost &C1,
5060                                TargetTransformInfo::LSRCost &C2) {
5061     // X86 specific here are "instruction number 1st priority".
5062     return std::tie(C1.Insns, C1.NumRegs, C1.AddRecCost,
5063                     C1.NumIVMuls, C1.NumBaseAdds,
5064                     C1.ScaleCost, C1.ImmCost, C1.SetupCost) <
5065            std::tie(C2.Insns, C2.NumRegs, C2.AddRecCost,
5066                     C2.NumIVMuls, C2.NumBaseAdds,
5067                     C2.ScaleCost, C2.ImmCost, C2.SetupCost);
5068 }
5069 
5070 bool X86TTIImpl::canMacroFuseCmp() {
5071   return ST->hasMacroFusion() || ST->hasBranchFusion();
5072 }
5073 
5074 bool X86TTIImpl::isLegalMaskedLoad(Type *DataTy, Align Alignment) {
5075   if (!ST->hasAVX())
5076     return false;
5077 
5078   // The backend can't handle a single element vector.
5079   if (isa<VectorType>(DataTy) &&
5080       cast<FixedVectorType>(DataTy)->getNumElements() == 1)
5081     return false;
5082   Type *ScalarTy = DataTy->getScalarType();
5083 
5084   if (ScalarTy->isPointerTy())
5085     return true;
5086 
5087   if (ScalarTy->isFloatTy() || ScalarTy->isDoubleTy())
5088     return true;
5089 
5090   if (ScalarTy->isHalfTy() && ST->hasBWI() && ST->hasFP16())
5091     return true;
5092 
5093   if (!ScalarTy->isIntegerTy())
5094     return false;
5095 
5096   unsigned IntWidth = ScalarTy->getIntegerBitWidth();
5097   return IntWidth == 32 || IntWidth == 64 ||
5098          ((IntWidth == 8 || IntWidth == 16) && ST->hasBWI());
5099 }
5100 
5101 bool X86TTIImpl::isLegalMaskedStore(Type *DataType, Align Alignment) {
5102   return isLegalMaskedLoad(DataType, Alignment);
5103 }
5104 
5105 bool X86TTIImpl::isLegalNTLoad(Type *DataType, Align Alignment) {
5106   unsigned DataSize = DL.getTypeStoreSize(DataType);
5107   // The only supported nontemporal loads are for aligned vectors of 16 or 32
5108   // bytes.  Note that 32-byte nontemporal vector loads are supported by AVX2
5109   // (the equivalent stores only require AVX).
5110   if (Alignment >= DataSize && (DataSize == 16 || DataSize == 32))
5111     return DataSize == 16 ?  ST->hasSSE1() : ST->hasAVX2();
5112 
5113   return false;
5114 }
5115 
5116 bool X86TTIImpl::isLegalNTStore(Type *DataType, Align Alignment) {
5117   unsigned DataSize = DL.getTypeStoreSize(DataType);
5118 
5119   // SSE4A supports nontemporal stores of float and double at arbitrary
5120   // alignment.
5121   if (ST->hasSSE4A() && (DataType->isFloatTy() || DataType->isDoubleTy()))
5122     return true;
5123 
5124   // Besides the SSE4A subtarget exception above, only aligned stores are
5125   // available nontemporaly on any other subtarget.  And only stores with a size
5126   // of 4..32 bytes (powers of 2, only) are permitted.
5127   if (Alignment < DataSize || DataSize < 4 || DataSize > 32 ||
5128       !isPowerOf2_32(DataSize))
5129     return false;
5130 
5131   // 32-byte vector nontemporal stores are supported by AVX (the equivalent
5132   // loads require AVX2).
5133   if (DataSize == 32)
5134     return ST->hasAVX();
5135   if (DataSize == 16)
5136     return ST->hasSSE1();
5137   return true;
5138 }
5139 
5140 bool X86TTIImpl::isLegalBroadcastLoad(Type *ElementTy,
5141                                       unsigned NumElements) const {
5142   // movddup
5143   return ST->hasSSE3() && NumElements == 2 &&
5144          ElementTy == Type::getDoubleTy(ElementTy->getContext());
5145 }
5146 
5147 bool X86TTIImpl::isLegalMaskedExpandLoad(Type *DataTy) {
5148   if (!isa<VectorType>(DataTy))
5149     return false;
5150 
5151   if (!ST->hasAVX512())
5152     return false;
5153 
5154   // The backend can't handle a single element vector.
5155   if (cast<FixedVectorType>(DataTy)->getNumElements() == 1)
5156     return false;
5157 
5158   Type *ScalarTy = cast<VectorType>(DataTy)->getElementType();
5159 
5160   if (ScalarTy->isFloatTy() || ScalarTy->isDoubleTy())
5161     return true;
5162 
5163   if (!ScalarTy->isIntegerTy())
5164     return false;
5165 
5166   unsigned IntWidth = ScalarTy->getIntegerBitWidth();
5167   return IntWidth == 32 || IntWidth == 64 ||
5168          ((IntWidth == 8 || IntWidth == 16) && ST->hasVBMI2());
5169 }
5170 
5171 bool X86TTIImpl::isLegalMaskedCompressStore(Type *DataTy) {
5172   return isLegalMaskedExpandLoad(DataTy);
5173 }
5174 
5175 bool X86TTIImpl::supportsGather() const {
5176   // Some CPUs have better gather performance than others.
5177   // TODO: Remove the explicit ST->hasAVX512()?, That would mean we would only
5178   // enable gather with a -march.
5179   return ST->hasAVX512() || (ST->hasFastGather() && ST->hasAVX2());
5180 }
5181 
5182 bool X86TTIImpl::forceScalarizeMaskedGather(VectorType *VTy, Align Alignment) {
5183   // Gather / Scatter for vector 2 is not profitable on KNL / SKX
5184   // Vector-4 of gather/scatter instruction does not exist on KNL. We can extend
5185   // it to 8 elements, but zeroing upper bits of the mask vector will add more
5186   // instructions. Right now we give the scalar cost of vector-4 for KNL. TODO:
5187   // Check, maybe the gather/scatter instruction is better in the VariableMask
5188   // case.
5189   unsigned NumElts = cast<FixedVectorType>(VTy)->getNumElements();
5190   return NumElts == 1 ||
5191          (ST->hasAVX512() && (NumElts == 2 || (NumElts == 4 && !ST->hasVLX())));
5192 }
5193 
5194 bool X86TTIImpl::isLegalMaskedGather(Type *DataTy, Align Alignment) {
5195   if (!supportsGather())
5196     return false;
5197   Type *ScalarTy = DataTy->getScalarType();
5198   if (ScalarTy->isPointerTy())
5199     return true;
5200 
5201   if (ScalarTy->isFloatTy() || ScalarTy->isDoubleTy())
5202     return true;
5203 
5204   if (!ScalarTy->isIntegerTy())
5205     return false;
5206 
5207   unsigned IntWidth = ScalarTy->getIntegerBitWidth();
5208   return IntWidth == 32 || IntWidth == 64;
5209 }
5210 
5211 bool X86TTIImpl::isLegalMaskedScatter(Type *DataType, Align Alignment) {
5212   // AVX2 doesn't support scatter
5213   if (!ST->hasAVX512())
5214     return false;
5215   return isLegalMaskedGather(DataType, Alignment);
5216 }
5217 
5218 bool X86TTIImpl::hasDivRemOp(Type *DataType, bool IsSigned) {
5219   EVT VT = TLI->getValueType(DL, DataType);
5220   return TLI->isOperationLegal(IsSigned ? ISD::SDIVREM : ISD::UDIVREM, VT);
5221 }
5222 
5223 bool X86TTIImpl::isFCmpOrdCheaperThanFCmpZero(Type *Ty) {
5224   return false;
5225 }
5226 
5227 bool X86TTIImpl::areInlineCompatible(const Function *Caller,
5228                                      const Function *Callee) const {
5229   const TargetMachine &TM = getTLI()->getTargetMachine();
5230 
5231   // Work this as a subsetting of subtarget features.
5232   const FeatureBitset &CallerBits =
5233       TM.getSubtargetImpl(*Caller)->getFeatureBits();
5234   const FeatureBitset &CalleeBits =
5235       TM.getSubtargetImpl(*Callee)->getFeatureBits();
5236 
5237   // Check whether features are the same (apart from the ignore list).
5238   FeatureBitset RealCallerBits = CallerBits & ~InlineFeatureIgnoreList;
5239   FeatureBitset RealCalleeBits = CalleeBits & ~InlineFeatureIgnoreList;
5240   if (RealCallerBits == RealCalleeBits)
5241     return true;
5242 
5243   // If the features are a subset, we need to additionally check for calls
5244   // that may become ABI-incompatible as a result of inlining.
5245   if ((RealCallerBits & RealCalleeBits) != RealCalleeBits)
5246     return false;
5247 
5248   for (const Instruction &I : instructions(Callee)) {
5249     if (const auto *CB = dyn_cast<CallBase>(&I)) {
5250       SmallVector<Type *, 8> Types;
5251       for (Value *Arg : CB->args())
5252         Types.push_back(Arg->getType());
5253       if (!CB->getType()->isVoidTy())
5254         Types.push_back(CB->getType());
5255 
5256       // Simple types are always ABI compatible.
5257       auto IsSimpleTy = [](Type *Ty) {
5258         return !Ty->isVectorTy() && !Ty->isAggregateType();
5259       };
5260       if (all_of(Types, IsSimpleTy))
5261         continue;
5262 
5263       if (Function *NestedCallee = CB->getCalledFunction()) {
5264         // Assume that intrinsics are always ABI compatible.
5265         if (NestedCallee->isIntrinsic())
5266           continue;
5267 
5268         // Do a precise compatibility check.
5269         if (!areTypesABICompatible(Caller, NestedCallee, Types))
5270           return false;
5271       } else {
5272         // We don't know the target features of the callee,
5273         // assume it is incompatible.
5274         return false;
5275       }
5276     }
5277   }
5278   return true;
5279 }
5280 
5281 bool X86TTIImpl::areTypesABICompatible(const Function *Caller,
5282                                        const Function *Callee,
5283                                        const ArrayRef<Type *> &Types) const {
5284   if (!BaseT::areTypesABICompatible(Caller, Callee, Types))
5285     return false;
5286 
5287   // If we get here, we know the target features match. If one function
5288   // considers 512-bit vectors legal and the other does not, consider them
5289   // incompatible.
5290   const TargetMachine &TM = getTLI()->getTargetMachine();
5291 
5292   if (TM.getSubtarget<X86Subtarget>(*Caller).useAVX512Regs() ==
5293       TM.getSubtarget<X86Subtarget>(*Callee).useAVX512Regs())
5294     return true;
5295 
5296   // Consider the arguments compatible if they aren't vectors or aggregates.
5297   // FIXME: Look at the size of vectors.
5298   // FIXME: Look at the element types of aggregates to see if there are vectors.
5299   return llvm::none_of(Types,
5300       [](Type *T) { return T->isVectorTy() || T->isAggregateType(); });
5301 }
5302 
5303 X86TTIImpl::TTI::MemCmpExpansionOptions
5304 X86TTIImpl::enableMemCmpExpansion(bool OptSize, bool IsZeroCmp) const {
5305   TTI::MemCmpExpansionOptions Options;
5306   Options.MaxNumLoads = TLI->getMaxExpandSizeMemcmp(OptSize);
5307   Options.NumLoadsPerBlock = 2;
5308   // All GPR and vector loads can be unaligned.
5309   Options.AllowOverlappingLoads = true;
5310   if (IsZeroCmp) {
5311     // Only enable vector loads for equality comparison. Right now the vector
5312     // version is not as fast for three way compare (see #33329).
5313     const unsigned PreferredWidth = ST->getPreferVectorWidth();
5314     if (PreferredWidth >= 512 && ST->hasAVX512()) Options.LoadSizes.push_back(64);
5315     if (PreferredWidth >= 256 && ST->hasAVX()) Options.LoadSizes.push_back(32);
5316     if (PreferredWidth >= 128 && ST->hasSSE2()) Options.LoadSizes.push_back(16);
5317   }
5318   if (ST->is64Bit()) {
5319     Options.LoadSizes.push_back(8);
5320   }
5321   Options.LoadSizes.push_back(4);
5322   Options.LoadSizes.push_back(2);
5323   Options.LoadSizes.push_back(1);
5324   return Options;
5325 }
5326 
5327 bool X86TTIImpl::prefersVectorizedAddressing() const {
5328   return supportsGather();
5329 }
5330 
5331 bool X86TTIImpl::supportsEfficientVectorElementLoadStore() const {
5332   return false;
5333 }
5334 
5335 bool X86TTIImpl::enableInterleavedAccessVectorization() {
5336   // TODO: We expect this to be beneficial regardless of arch,
5337   // but there are currently some unexplained performance artifacts on Atom.
5338   // As a temporary solution, disable on Atom.
5339   return !(ST->isAtom());
5340 }
5341 
5342 // Get estimation for interleaved load/store operations and strided load.
5343 // \p Indices contains indices for strided load.
5344 // \p Factor - the factor of interleaving.
5345 // AVX-512 provides 3-src shuffles that significantly reduces the cost.
5346 InstructionCost X86TTIImpl::getInterleavedMemoryOpCostAVX512(
5347     unsigned Opcode, FixedVectorType *VecTy, unsigned Factor,
5348     ArrayRef<unsigned> Indices, Align Alignment, unsigned AddressSpace,
5349     TTI::TargetCostKind CostKind, bool UseMaskForCond, bool UseMaskForGaps) {
5350   // VecTy for interleave memop is <VF*Factor x Elt>.
5351   // So, for VF=4, Interleave Factor = 3, Element type = i32 we have
5352   // VecTy = <12 x i32>.
5353 
5354   // Calculate the number of memory operations (NumOfMemOps), required
5355   // for load/store the VecTy.
5356   MVT LegalVT = getTLI()->getTypeLegalizationCost(DL, VecTy).second;
5357   unsigned VecTySize = DL.getTypeStoreSize(VecTy);
5358   unsigned LegalVTSize = LegalVT.getStoreSize();
5359   unsigned NumOfMemOps = (VecTySize + LegalVTSize - 1) / LegalVTSize;
5360 
5361   // Get the cost of one memory operation.
5362   auto *SingleMemOpTy = FixedVectorType::get(VecTy->getElementType(),
5363                                              LegalVT.getVectorNumElements());
5364   InstructionCost MemOpCost;
5365   bool UseMaskedMemOp = UseMaskForCond || UseMaskForGaps;
5366   if (UseMaskedMemOp)
5367     MemOpCost = getMaskedMemoryOpCost(Opcode, SingleMemOpTy, Alignment,
5368                                       AddressSpace, CostKind);
5369   else
5370     MemOpCost = getMemoryOpCost(Opcode, SingleMemOpTy, MaybeAlign(Alignment),
5371                                 AddressSpace, CostKind);
5372 
5373   unsigned VF = VecTy->getNumElements() / Factor;
5374   MVT VT = MVT::getVectorVT(MVT::getVT(VecTy->getScalarType()), VF);
5375 
5376   InstructionCost MaskCost;
5377   if (UseMaskedMemOp) {
5378     APInt DemandedLoadStoreElts = APInt::getZero(VecTy->getNumElements());
5379     for (unsigned Index : Indices) {
5380       assert(Index < Factor && "Invalid index for interleaved memory op");
5381       for (unsigned Elm = 0; Elm < VF; Elm++)
5382         DemandedLoadStoreElts.setBit(Index + Elm * Factor);
5383     }
5384 
5385     Type *I1Type = Type::getInt1Ty(VecTy->getContext());
5386 
5387     MaskCost = getReplicationShuffleCost(
5388         I1Type, Factor, VF,
5389         UseMaskForGaps ? DemandedLoadStoreElts
5390                        : APInt::getAllOnes(VecTy->getNumElements()),
5391         CostKind);
5392 
5393     // The Gaps mask is invariant and created outside the loop, therefore the
5394     // cost of creating it is not accounted for here. However if we have both
5395     // a MaskForGaps and some other mask that guards the execution of the
5396     // memory access, we need to account for the cost of And-ing the two masks
5397     // inside the loop.
5398     if (UseMaskForGaps) {
5399       auto *MaskVT = FixedVectorType::get(I1Type, VecTy->getNumElements());
5400       MaskCost += getArithmeticInstrCost(BinaryOperator::And, MaskVT, CostKind);
5401     }
5402   }
5403 
5404   if (Opcode == Instruction::Load) {
5405     // The tables (AVX512InterleavedLoadTbl and AVX512InterleavedStoreTbl)
5406     // contain the cost of the optimized shuffle sequence that the
5407     // X86InterleavedAccess pass will generate.
5408     // The cost of loads and stores are computed separately from the table.
5409 
5410     // X86InterleavedAccess support only the following interleaved-access group.
5411     static const CostTblEntry AVX512InterleavedLoadTbl[] = {
5412         {3, MVT::v16i8, 12}, //(load 48i8 and) deinterleave into 3 x 16i8
5413         {3, MVT::v32i8, 14}, //(load 96i8 and) deinterleave into 3 x 32i8
5414         {3, MVT::v64i8, 22}, //(load 96i8 and) deinterleave into 3 x 32i8
5415     };
5416 
5417     if (const auto *Entry =
5418             CostTableLookup(AVX512InterleavedLoadTbl, Factor, VT))
5419       return MaskCost + NumOfMemOps * MemOpCost + Entry->Cost;
5420     //If an entry does not exist, fallback to the default implementation.
5421 
5422     // Kind of shuffle depends on number of loaded values.
5423     // If we load the entire data in one register, we can use a 1-src shuffle.
5424     // Otherwise, we'll merge 2 sources in each operation.
5425     TTI::ShuffleKind ShuffleKind =
5426         (NumOfMemOps > 1) ? TTI::SK_PermuteTwoSrc : TTI::SK_PermuteSingleSrc;
5427 
5428     InstructionCost ShuffleCost =
5429         getShuffleCost(ShuffleKind, SingleMemOpTy, None, 0, nullptr);
5430 
5431     unsigned NumOfLoadsInInterleaveGrp =
5432         Indices.size() ? Indices.size() : Factor;
5433     auto *ResultTy = FixedVectorType::get(VecTy->getElementType(),
5434                                           VecTy->getNumElements() / Factor);
5435     InstructionCost NumOfResults =
5436         getTLI()->getTypeLegalizationCost(DL, ResultTy).first *
5437         NumOfLoadsInInterleaveGrp;
5438 
5439     // About a half of the loads may be folded in shuffles when we have only
5440     // one result. If we have more than one result, or the loads are masked,
5441     // we do not fold loads at all.
5442     unsigned NumOfUnfoldedLoads =
5443         UseMaskedMemOp || NumOfResults > 1 ? NumOfMemOps : NumOfMemOps / 2;
5444 
5445     // Get a number of shuffle operations per result.
5446     unsigned NumOfShufflesPerResult =
5447         std::max((unsigned)1, (unsigned)(NumOfMemOps - 1));
5448 
5449     // The SK_MergeTwoSrc shuffle clobbers one of src operands.
5450     // When we have more than one destination, we need additional instructions
5451     // to keep sources.
5452     InstructionCost NumOfMoves = 0;
5453     if (NumOfResults > 1 && ShuffleKind == TTI::SK_PermuteTwoSrc)
5454       NumOfMoves = NumOfResults * NumOfShufflesPerResult / 2;
5455 
5456     InstructionCost Cost = NumOfResults * NumOfShufflesPerResult * ShuffleCost +
5457                            MaskCost + NumOfUnfoldedLoads * MemOpCost +
5458                            NumOfMoves;
5459 
5460     return Cost;
5461   }
5462 
5463   // Store.
5464   assert(Opcode == Instruction::Store &&
5465          "Expected Store Instruction at this  point");
5466   // X86InterleavedAccess support only the following interleaved-access group.
5467   static const CostTblEntry AVX512InterleavedStoreTbl[] = {
5468       {3, MVT::v16i8, 12}, // interleave 3 x 16i8 into 48i8 (and store)
5469       {3, MVT::v32i8, 14}, // interleave 3 x 32i8 into 96i8 (and store)
5470       {3, MVT::v64i8, 26}, // interleave 3 x 64i8 into 96i8 (and store)
5471 
5472       {4, MVT::v8i8, 10},  // interleave 4 x 8i8  into 32i8  (and store)
5473       {4, MVT::v16i8, 11}, // interleave 4 x 16i8 into 64i8  (and store)
5474       {4, MVT::v32i8, 14}, // interleave 4 x 32i8 into 128i8 (and store)
5475       {4, MVT::v64i8, 24}  // interleave 4 x 32i8 into 256i8 (and store)
5476   };
5477 
5478   if (const auto *Entry =
5479           CostTableLookup(AVX512InterleavedStoreTbl, Factor, VT))
5480     return MaskCost + NumOfMemOps * MemOpCost + Entry->Cost;
5481   //If an entry does not exist, fallback to the default implementation.
5482 
5483   // There is no strided stores meanwhile. And store can't be folded in
5484   // shuffle.
5485   unsigned NumOfSources = Factor; // The number of values to be merged.
5486   InstructionCost ShuffleCost =
5487       getShuffleCost(TTI::SK_PermuteTwoSrc, SingleMemOpTy, None, 0, nullptr);
5488   unsigned NumOfShufflesPerStore = NumOfSources - 1;
5489 
5490   // The SK_MergeTwoSrc shuffle clobbers one of src operands.
5491   // We need additional instructions to keep sources.
5492   unsigned NumOfMoves = NumOfMemOps * NumOfShufflesPerStore / 2;
5493   InstructionCost Cost =
5494       MaskCost +
5495       NumOfMemOps * (MemOpCost + NumOfShufflesPerStore * ShuffleCost) +
5496       NumOfMoves;
5497   return Cost;
5498 }
5499 
5500 InstructionCost X86TTIImpl::getInterleavedMemoryOpCost(
5501     unsigned Opcode, Type *BaseTy, unsigned Factor, ArrayRef<unsigned> Indices,
5502     Align Alignment, unsigned AddressSpace, TTI::TargetCostKind CostKind,
5503     bool UseMaskForCond, bool UseMaskForGaps) {
5504   auto *VecTy = cast<FixedVectorType>(BaseTy);
5505 
5506   auto isSupportedOnAVX512 = [&](Type *VecTy, bool HasBW) {
5507     Type *EltTy = cast<VectorType>(VecTy)->getElementType();
5508     if (EltTy->isFloatTy() || EltTy->isDoubleTy() || EltTy->isIntegerTy(64) ||
5509         EltTy->isIntegerTy(32) || EltTy->isPointerTy())
5510       return true;
5511     if (EltTy->isIntegerTy(16) || EltTy->isIntegerTy(8) ||
5512         (!ST->useSoftFloat() && ST->hasFP16() && EltTy->isHalfTy()))
5513       return HasBW;
5514     return false;
5515   };
5516   if (ST->hasAVX512() && isSupportedOnAVX512(VecTy, ST->hasBWI()))
5517     return getInterleavedMemoryOpCostAVX512(
5518         Opcode, VecTy, Factor, Indices, Alignment,
5519         AddressSpace, CostKind, UseMaskForCond, UseMaskForGaps);
5520 
5521   if (UseMaskForCond || UseMaskForGaps)
5522     return BaseT::getInterleavedMemoryOpCost(Opcode, VecTy, Factor, Indices,
5523                                              Alignment, AddressSpace, CostKind,
5524                                              UseMaskForCond, UseMaskForGaps);
5525 
5526   // Get estimation for interleaved load/store operations for SSE-AVX2.
5527   // As opposed to AVX-512, SSE-AVX2 do not have generic shuffles that allow
5528   // computing the cost using a generic formula as a function of generic
5529   // shuffles. We therefore use a lookup table instead, filled according to
5530   // the instruction sequences that codegen currently generates.
5531 
5532   // VecTy for interleave memop is <VF*Factor x Elt>.
5533   // So, for VF=4, Interleave Factor = 3, Element type = i32 we have
5534   // VecTy = <12 x i32>.
5535   MVT LegalVT = getTLI()->getTypeLegalizationCost(DL, VecTy).second;
5536 
5537   // This function can be called with VecTy=<6xi128>, Factor=3, in which case
5538   // the VF=2, while v2i128 is an unsupported MVT vector type
5539   // (see MachineValueType.h::getVectorVT()).
5540   if (!LegalVT.isVector())
5541     return BaseT::getInterleavedMemoryOpCost(Opcode, VecTy, Factor, Indices,
5542                                              Alignment, AddressSpace, CostKind);
5543 
5544   unsigned VF = VecTy->getNumElements() / Factor;
5545   Type *ScalarTy = VecTy->getElementType();
5546   // Deduplicate entries, model floats/pointers as appropriately-sized integers.
5547   if (!ScalarTy->isIntegerTy())
5548     ScalarTy =
5549         Type::getIntNTy(ScalarTy->getContext(), DL.getTypeSizeInBits(ScalarTy));
5550 
5551   // Get the cost of all the memory operations.
5552   // FIXME: discount dead loads.
5553   InstructionCost MemOpCosts = getMemoryOpCost(
5554       Opcode, VecTy, MaybeAlign(Alignment), AddressSpace, CostKind);
5555 
5556   auto *VT = FixedVectorType::get(ScalarTy, VF);
5557   EVT ETy = TLI->getValueType(DL, VT);
5558   if (!ETy.isSimple())
5559     return BaseT::getInterleavedMemoryOpCost(Opcode, VecTy, Factor, Indices,
5560                                              Alignment, AddressSpace, CostKind);
5561 
5562   // TODO: Complete for other data-types and strides.
5563   // Each combination of Stride, element bit width and VF results in a different
5564   // sequence; The cost tables are therefore accessed with:
5565   // Factor (stride) and VectorType=VFxiN.
5566   // The Cost accounts only for the shuffle sequence;
5567   // The cost of the loads/stores is accounted for separately.
5568   //
5569   static const CostTblEntry AVX2InterleavedLoadTbl[] = {
5570       {2, MVT::v2i8, 2},  // (load 4i8 and) deinterleave into 2 x 2i8
5571       {2, MVT::v4i8, 2},  // (load 8i8 and) deinterleave into 2 x 4i8
5572       {2, MVT::v8i8, 2},  // (load 16i8 and) deinterleave into 2 x 8i8
5573       {2, MVT::v16i8, 4}, // (load 32i8 and) deinterleave into 2 x 16i8
5574       {2, MVT::v32i8, 6}, // (load 64i8 and) deinterleave into 2 x 32i8
5575 
5576       {2, MVT::v8i16, 6},   // (load 16i16 and) deinterleave into 2 x 8i16
5577       {2, MVT::v16i16, 9},  // (load 32i16 and) deinterleave into 2 x 16i16
5578       {2, MVT::v32i16, 18}, // (load 64i16 and) deinterleave into 2 x 32i16
5579 
5580       {2, MVT::v8i32, 4},   // (load 16i32 and) deinterleave into 2 x 8i32
5581       {2, MVT::v16i32, 8},  // (load 32i32 and) deinterleave into 2 x 16i32
5582       {2, MVT::v32i32, 16}, // (load 64i32 and) deinterleave into 2 x 32i32
5583 
5584       {2, MVT::v4i64, 4},   // (load 8i64 and) deinterleave into 2 x 4i64
5585       {2, MVT::v8i64, 8},   // (load 16i64 and) deinterleave into 2 x 8i64
5586       {2, MVT::v16i64, 16}, // (load 32i64 and) deinterleave into 2 x 16i64
5587       {2, MVT::v32i64, 32}, // (load 64i64 and) deinterleave into 2 x 32i64
5588 
5589       {3, MVT::v2i8, 3},   // (load 6i8 and) deinterleave into 3 x 2i8
5590       {3, MVT::v4i8, 3},   // (load 12i8 and) deinterleave into 3 x 4i8
5591       {3, MVT::v8i8, 6},   // (load 24i8 and) deinterleave into 3 x 8i8
5592       {3, MVT::v16i8, 11}, // (load 48i8 and) deinterleave into 3 x 16i8
5593       {3, MVT::v32i8, 14}, // (load 96i8 and) deinterleave into 3 x 32i8
5594 
5595       {3, MVT::v2i16, 5},   // (load 6i16 and) deinterleave into 3 x 2i16
5596       {3, MVT::v4i16, 7},   // (load 12i16 and) deinterleave into 3 x 4i16
5597       {3, MVT::v8i16, 9},   // (load 24i16 and) deinterleave into 3 x 8i16
5598       {3, MVT::v16i16, 28}, // (load 48i16 and) deinterleave into 3 x 16i16
5599       {3, MVT::v32i16, 56}, // (load 96i16 and) deinterleave into 3 x 32i16
5600 
5601       {3, MVT::v2i32, 3},   // (load 6i32 and) deinterleave into 3 x 2i32
5602       {3, MVT::v4i32, 3},   // (load 12i32 and) deinterleave into 3 x 4i32
5603       {3, MVT::v8i32, 7},   // (load 24i32 and) deinterleave into 3 x 8i32
5604       {3, MVT::v16i32, 14}, // (load 48i32 and) deinterleave into 3 x 16i32
5605       {3, MVT::v32i32, 32}, // (load 96i32 and) deinterleave into 3 x 32i32
5606 
5607       {3, MVT::v2i64, 1},   // (load 6i64 and) deinterleave into 3 x 2i64
5608       {3, MVT::v4i64, 5},   // (load 12i64 and) deinterleave into 3 x 4i64
5609       {3, MVT::v8i64, 10},  // (load 24i64 and) deinterleave into 3 x 8i64
5610       {3, MVT::v16i64, 20}, // (load 48i64 and) deinterleave into 3 x 16i64
5611 
5612       {4, MVT::v2i8, 4},   // (load 8i8 and) deinterleave into 4 x 2i8
5613       {4, MVT::v4i8, 4},   // (load 16i8 and) deinterleave into 4 x 4i8
5614       {4, MVT::v8i8, 12},  // (load 32i8 and) deinterleave into 4 x 8i8
5615       {4, MVT::v16i8, 24}, // (load 64i8 and) deinterleave into 4 x 16i8
5616       {4, MVT::v32i8, 56}, // (load 128i8 and) deinterleave into 4 x 32i8
5617 
5618       {4, MVT::v2i16, 6},    // (load 8i16 and) deinterleave into 4 x 2i16
5619       {4, MVT::v4i16, 17},   // (load 16i16 and) deinterleave into 4 x 4i16
5620       {4, MVT::v8i16, 33},   // (load 32i16 and) deinterleave into 4 x 8i16
5621       {4, MVT::v16i16, 75},  // (load 64i16 and) deinterleave into 4 x 16i16
5622       {4, MVT::v32i16, 150}, // (load 128i16 and) deinterleave into 4 x 32i16
5623 
5624       {4, MVT::v2i32, 4},   // (load 8i32 and) deinterleave into 4 x 2i32
5625       {4, MVT::v4i32, 8},   // (load 16i32 and) deinterleave into 4 x 4i32
5626       {4, MVT::v8i32, 16},  // (load 32i32 and) deinterleave into 4 x 8i32
5627       {4, MVT::v16i32, 32}, // (load 64i32 and) deinterleave into 4 x 16i32
5628       {4, MVT::v32i32, 68}, // (load 128i32 and) deinterleave into 4 x 32i32
5629 
5630       {4, MVT::v2i64, 6},  // (load 8i64 and) deinterleave into 4 x 2i64
5631       {4, MVT::v4i64, 8},  // (load 16i64 and) deinterleave into 4 x 4i64
5632       {4, MVT::v8i64, 20}, // (load 32i64 and) deinterleave into 4 x 8i64
5633       {4, MVT::v16i64, 40}, // (load 64i64 and) deinterleave into 4 x 16i64
5634 
5635       {6, MVT::v2i8, 6},   // (load 12i8 and) deinterleave into 6 x 2i8
5636       {6, MVT::v4i8, 14},  // (load 24i8 and) deinterleave into 6 x 4i8
5637       {6, MVT::v8i8, 18},  // (load 48i8 and) deinterleave into 6 x 8i8
5638       {6, MVT::v16i8, 43}, // (load 96i8 and) deinterleave into 6 x 16i8
5639       {6, MVT::v32i8, 82}, // (load 192i8 and) deinterleave into 6 x 32i8
5640 
5641       {6, MVT::v2i16, 13},   // (load 12i16 and) deinterleave into 6 x 2i16
5642       {6, MVT::v4i16, 9},    // (load 24i16 and) deinterleave into 6 x 4i16
5643       {6, MVT::v8i16, 39},   // (load 48i16 and) deinterleave into 6 x 8i16
5644       {6, MVT::v16i16, 106}, // (load 96i16 and) deinterleave into 6 x 16i16
5645       {6, MVT::v32i16, 212}, // (load 192i16 and) deinterleave into 6 x 32i16
5646 
5647       {6, MVT::v2i32, 6},   // (load 12i32 and) deinterleave into 6 x 2i32
5648       {6, MVT::v4i32, 15},  // (load 24i32 and) deinterleave into 6 x 4i32
5649       {6, MVT::v8i32, 31},  // (load 48i32 and) deinterleave into 6 x 8i32
5650       {6, MVT::v16i32, 64}, // (load 96i32 and) deinterleave into 6 x 16i32
5651 
5652       {6, MVT::v2i64, 6},  // (load 12i64 and) deinterleave into 6 x 2i64
5653       {6, MVT::v4i64, 18}, // (load 24i64 and) deinterleave into 6 x 4i64
5654       {6, MVT::v8i64, 36}, // (load 48i64 and) deinterleave into 6 x 8i64
5655 
5656       {8, MVT::v8i32, 40} // (load 64i32 and) deinterleave into 8 x 8i32
5657   };
5658 
5659   static const CostTblEntry SSSE3InterleavedLoadTbl[] = {
5660       {2, MVT::v4i16, 2},   // (load 8i16 and) deinterleave into 2 x 4i16
5661   };
5662 
5663   static const CostTblEntry SSE2InterleavedLoadTbl[] = {
5664       {2, MVT::v2i16, 2},   // (load 4i16 and) deinterleave into 2 x 2i16
5665       {2, MVT::v4i16, 7},   // (load 8i16 and) deinterleave into 2 x 4i16
5666 
5667       {2, MVT::v2i32, 2},   // (load 4i32 and) deinterleave into 2 x 2i32
5668       {2, MVT::v4i32, 2},   // (load 8i32 and) deinterleave into 2 x 4i32
5669 
5670       {2, MVT::v2i64, 2},   // (load 4i64 and) deinterleave into 2 x 2i64
5671   };
5672 
5673   static const CostTblEntry AVX2InterleavedStoreTbl[] = {
5674       {2, MVT::v16i8, 3}, // interleave 2 x 16i8 into 32i8 (and store)
5675       {2, MVT::v32i8, 4}, // interleave 2 x 32i8 into 64i8 (and store)
5676 
5677       {2, MVT::v8i16, 3},  // interleave 2 x 8i16 into 16i16 (and store)
5678       {2, MVT::v16i16, 4}, // interleave 2 x 16i16 into 32i16 (and store)
5679       {2, MVT::v32i16, 8}, // interleave 2 x 32i16 into 64i16 (and store)
5680 
5681       {2, MVT::v4i32, 2},   // interleave 2 x 4i32 into 8i32 (and store)
5682       {2, MVT::v8i32, 4},   // interleave 2 x 8i32 into 16i32 (and store)
5683       {2, MVT::v16i32, 8},  // interleave 2 x 16i32 into 32i32 (and store)
5684       {2, MVT::v32i32, 16}, // interleave 2 x 32i32 into 64i32 (and store)
5685 
5686       {2, MVT::v2i64, 2},   // interleave 2 x 2i64 into 4i64 (and store)
5687       {2, MVT::v4i64, 4},   // interleave 2 x 4i64 into 8i64 (and store)
5688       {2, MVT::v8i64, 8},   // interleave 2 x 8i64 into 16i64 (and store)
5689       {2, MVT::v16i64, 16}, // interleave 2 x 16i64 into 32i64 (and store)
5690       {2, MVT::v32i64, 32}, // interleave 2 x 32i64 into 64i64 (and store)
5691 
5692       {3, MVT::v2i8, 4},   // interleave 3 x 2i8 into 6i8 (and store)
5693       {3, MVT::v4i8, 4},   // interleave 3 x 4i8 into 12i8 (and store)
5694       {3, MVT::v8i8, 6},   // interleave 3 x 8i8 into 24i8 (and store)
5695       {3, MVT::v16i8, 11}, // interleave 3 x 16i8 into 48i8 (and store)
5696       {3, MVT::v32i8, 13}, // interleave 3 x 32i8 into 96i8 (and store)
5697 
5698       {3, MVT::v2i16, 4},   // interleave 3 x 2i16 into 6i16 (and store)
5699       {3, MVT::v4i16, 6},   // interleave 3 x 4i16 into 12i16 (and store)
5700       {3, MVT::v8i16, 12},  // interleave 3 x 8i16 into 24i16 (and store)
5701       {3, MVT::v16i16, 27}, // interleave 3 x 16i16 into 48i16 (and store)
5702       {3, MVT::v32i16, 54}, // interleave 3 x 32i16 into 96i16 (and store)
5703 
5704       {3, MVT::v2i32, 4},   // interleave 3 x 2i32 into 6i32 (and store)
5705       {3, MVT::v4i32, 5},   // interleave 3 x 4i32 into 12i32 (and store)
5706       {3, MVT::v8i32, 11},  // interleave 3 x 8i32 into 24i32 (and store)
5707       {3, MVT::v16i32, 22}, // interleave 3 x 16i32 into 48i32 (and store)
5708       {3, MVT::v32i32, 48}, // interleave 3 x 32i32 into 96i32 (and store)
5709 
5710       {3, MVT::v2i64, 4},   // interleave 3 x 2i64 into 6i64 (and store)
5711       {3, MVT::v4i64, 6},   // interleave 3 x 4i64 into 12i64 (and store)
5712       {3, MVT::v8i64, 12},  // interleave 3 x 8i64 into 24i64 (and store)
5713       {3, MVT::v16i64, 24}, // interleave 3 x 16i64 into 48i64 (and store)
5714 
5715       {4, MVT::v2i8, 4},   // interleave 4 x 2i8 into 8i8 (and store)
5716       {4, MVT::v4i8, 4},   // interleave 4 x 4i8 into 16i8 (and store)
5717       {4, MVT::v8i8, 4},   // interleave 4 x 8i8 into 32i8 (and store)
5718       {4, MVT::v16i8, 8},  // interleave 4 x 16i8 into 64i8 (and store)
5719       {4, MVT::v32i8, 12}, // interleave 4 x 32i8 into 128i8 (and store)
5720 
5721       {4, MVT::v2i16, 2},   // interleave 4 x 2i16 into 8i16 (and store)
5722       {4, MVT::v4i16, 6},   // interleave 4 x 4i16 into 16i16 (and store)
5723       {4, MVT::v8i16, 10},  // interleave 4 x 8i16 into 32i16 (and store)
5724       {4, MVT::v16i16, 32}, // interleave 4 x 16i16 into 64i16 (and store)
5725       {4, MVT::v32i16, 64}, // interleave 4 x 32i16 into 128i16 (and store)
5726 
5727       {4, MVT::v2i32, 5},   // interleave 4 x 2i32 into 8i32 (and store)
5728       {4, MVT::v4i32, 6},   // interleave 4 x 4i32 into 16i32 (and store)
5729       {4, MVT::v8i32, 16},  // interleave 4 x 8i32 into 32i32 (and store)
5730       {4, MVT::v16i32, 32}, // interleave 4 x 16i32 into 64i32 (and store)
5731       {4, MVT::v32i32, 64}, // interleave 4 x 32i32 into 128i32 (and store)
5732 
5733       {4, MVT::v2i64, 6},  // interleave 4 x 2i64 into 8i64 (and store)
5734       {4, MVT::v4i64, 8},  // interleave 4 x 4i64 into 16i64 (and store)
5735       {4, MVT::v8i64, 20}, // interleave 4 x 8i64 into 32i64 (and store)
5736       {4, MVT::v16i64, 40}, // interleave 4 x 16i64 into 64i64 (and store)
5737 
5738       {6, MVT::v2i8, 7},   // interleave 6 x 2i8 into 12i8 (and store)
5739       {6, MVT::v4i8, 9},   // interleave 6 x 4i8 into 24i8 (and store)
5740       {6, MVT::v8i8, 16},  // interleave 6 x 8i8 into 48i8 (and store)
5741       {6, MVT::v16i8, 27}, // interleave 6 x 16i8 into 96i8 (and store)
5742       {6, MVT::v32i8, 90}, // interleave 6 x 32i8 into 192i8 (and store)
5743 
5744       {6, MVT::v2i16, 10},  // interleave 6 x 2i16 into 12i16 (and store)
5745       {6, MVT::v4i16, 15},  // interleave 6 x 4i16 into 24i16 (and store)
5746       {6, MVT::v8i16, 21},  // interleave 6 x 8i16 into 48i16 (and store)
5747       {6, MVT::v16i16, 58}, // interleave 6 x 16i16 into 96i16 (and store)
5748       {6, MVT::v32i16, 90}, // interleave 6 x 32i16 into 192i16 (and store)
5749 
5750       {6, MVT::v2i32, 9},   // interleave 6 x 2i32 into 12i32 (and store)
5751       {6, MVT::v4i32, 12},  // interleave 6 x 4i32 into 24i32 (and store)
5752       {6, MVT::v8i32, 33},  // interleave 6 x 8i32 into 48i32 (and store)
5753       {6, MVT::v16i32, 66}, // interleave 6 x 16i32 into 96i32 (and store)
5754 
5755       {6, MVT::v2i64, 8},  // interleave 6 x 2i64 into 12i64 (and store)
5756       {6, MVT::v4i64, 15}, // interleave 6 x 4i64 into 24i64 (and store)
5757       {6, MVT::v8i64, 30}, // interleave 6 x 8i64 into 48i64 (and store)
5758   };
5759 
5760   static const CostTblEntry SSE2InterleavedStoreTbl[] = {
5761       {2, MVT::v2i8, 1},   // interleave 2 x 2i8 into 4i8 (and store)
5762       {2, MVT::v4i8, 1},   // interleave 2 x 4i8 into 8i8 (and store)
5763       {2, MVT::v8i8, 1},   // interleave 2 x 8i8 into 16i8 (and store)
5764 
5765       {2, MVT::v2i16, 1},  // interleave 2 x 2i16 into 4i16 (and store)
5766       {2, MVT::v4i16, 1},  // interleave 2 x 4i16 into 8i16 (and store)
5767 
5768       {2, MVT::v2i32, 1},  // interleave 2 x 2i32 into 4i32 (and store)
5769   };
5770 
5771   if (Opcode == Instruction::Load) {
5772     auto GetDiscountedCost = [Factor, NumMembers = Indices.size(),
5773                               MemOpCosts](const CostTblEntry *Entry) {
5774       // NOTE: this is just an approximation!
5775       //       It can over/under -estimate the cost!
5776       return MemOpCosts + divideCeil(NumMembers * Entry->Cost, Factor);
5777     };
5778 
5779     if (ST->hasAVX2())
5780       if (const auto *Entry = CostTableLookup(AVX2InterleavedLoadTbl, Factor,
5781                                               ETy.getSimpleVT()))
5782         return GetDiscountedCost(Entry);
5783 
5784     if (ST->hasSSSE3())
5785       if (const auto *Entry = CostTableLookup(SSSE3InterleavedLoadTbl, Factor,
5786                                               ETy.getSimpleVT()))
5787         return GetDiscountedCost(Entry);
5788 
5789     if (ST->hasSSE2())
5790       if (const auto *Entry = CostTableLookup(SSE2InterleavedLoadTbl, Factor,
5791                                               ETy.getSimpleVT()))
5792         return GetDiscountedCost(Entry);
5793   } else {
5794     assert(Opcode == Instruction::Store &&
5795            "Expected Store Instruction at this point");
5796     assert((!Indices.size() || Indices.size() == Factor) &&
5797            "Interleaved store only supports fully-interleaved groups.");
5798     if (ST->hasAVX2())
5799       if (const auto *Entry = CostTableLookup(AVX2InterleavedStoreTbl, Factor,
5800                                               ETy.getSimpleVT()))
5801         return MemOpCosts + Entry->Cost;
5802 
5803     if (ST->hasSSE2())
5804       if (const auto *Entry = CostTableLookup(SSE2InterleavedStoreTbl, Factor,
5805                                               ETy.getSimpleVT()))
5806         return MemOpCosts + Entry->Cost;
5807   }
5808 
5809   return BaseT::getInterleavedMemoryOpCost(Opcode, VecTy, Factor, Indices,
5810                                            Alignment, AddressSpace, CostKind,
5811                                            UseMaskForCond, UseMaskForGaps);
5812 }
5813