1 //===-- X86TargetMachine.cpp - Define TargetMachine for the X86 -----------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // This file defines the X86 specific subclass of TargetMachine.
10 //
11 //===----------------------------------------------------------------------===//
12 
13 #include "X86TargetMachine.h"
14 #include "MCTargetDesc/X86MCTargetDesc.h"
15 #include "TargetInfo/X86TargetInfo.h"
16 #include "X86.h"
17 #include "X86CallLowering.h"
18 #include "X86LegalizerInfo.h"
19 #include "X86MacroFusion.h"
20 #include "X86Subtarget.h"
21 #include "X86TargetObjectFile.h"
22 #include "X86TargetTransformInfo.h"
23 #include "llvm/ADT/Optional.h"
24 #include "llvm/ADT/STLExtras.h"
25 #include "llvm/ADT/SmallString.h"
26 #include "llvm/ADT/StringRef.h"
27 #include "llvm/ADT/Triple.h"
28 #include "llvm/Analysis/TargetTransformInfo.h"
29 #include "llvm/CodeGen/ExecutionDomainFix.h"
30 #include "llvm/CodeGen/GlobalISel/CallLowering.h"
31 #include "llvm/CodeGen/GlobalISel/IRTranslator.h"
32 #include "llvm/CodeGen/GlobalISel/InstructionSelect.h"
33 #include "llvm/CodeGen/GlobalISel/Legalizer.h"
34 #include "llvm/CodeGen/GlobalISel/RegBankSelect.h"
35 #include "llvm/CodeGen/MachineScheduler.h"
36 #include "llvm/CodeGen/Passes.h"
37 #include "llvm/CodeGen/TargetPassConfig.h"
38 #include "llvm/IR/Attributes.h"
39 #include "llvm/IR/DataLayout.h"
40 #include "llvm/IR/Function.h"
41 #include "llvm/MC/MCAsmInfo.h"
42 #include "llvm/Pass.h"
43 #include "llvm/Support/CodeGen.h"
44 #include "llvm/Support/CommandLine.h"
45 #include "llvm/Support/ErrorHandling.h"
46 #include "llvm/Support/TargetRegistry.h"
47 #include "llvm/Target/TargetLoweringObjectFile.h"
48 #include "llvm/Target/TargetOptions.h"
49 #include "llvm/Transforms/CFGuard.h"
50 #include <memory>
51 #include <string>
52 
53 using namespace llvm;
54 
55 static cl::opt<bool> EnableMachineCombinerPass("x86-machine-combiner",
56                                cl::desc("Enable the machine combiner pass"),
57                                cl::init(true), cl::Hidden);
58 
59 extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeX86Target() {
60   // Register the target.
61   RegisterTargetMachine<X86TargetMachine> X(getTheX86_32Target());
62   RegisterTargetMachine<X86TargetMachine> Y(getTheX86_64Target());
63 
64   PassRegistry &PR = *PassRegistry::getPassRegistry();
65   initializeGlobalISel(PR);
66   initializeWinEHStatePassPass(PR);
67   initializeFixupBWInstPassPass(PR);
68   initializeEvexToVexInstPassPass(PR);
69   initializeFixupLEAPassPass(PR);
70   initializeFPSPass(PR);
71   initializeX86FixupSetCCPassPass(PR);
72   initializeX86CallFrameOptimizationPass(PR);
73   initializeX86CmovConverterPassPass(PR);
74   initializeX86ExpandPseudoPass(PR);
75   initializeX86ExecutionDomainFixPass(PR);
76   initializeX86DomainReassignmentPass(PR);
77   initializeX86AvoidSFBPassPass(PR);
78   initializeX86AvoidTrailingCallPassPass(PR);
79   initializeX86SpeculativeLoadHardeningPassPass(PR);
80   initializeX86SpeculativeExecutionSideEffectSuppressionPass(PR);
81   initializeX86FlagsCopyLoweringPassPass(PR);
82   initializeX86LoadValueInjectionLoadHardeningPassPass(PR);
83   initializeX86LoadValueInjectionRetHardeningPassPass(PR);
84   initializeX86OptimizeLEAPassPass(PR);
85   initializeX86PartialReductionPass(PR);
86 }
87 
88 static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
89   if (TT.isOSBinFormatMachO()) {
90     if (TT.getArch() == Triple::x86_64)
91       return std::make_unique<X86_64MachoTargetObjectFile>();
92     return std::make_unique<TargetLoweringObjectFileMachO>();
93   }
94 
95   if (TT.isOSBinFormatCOFF())
96     return std::make_unique<TargetLoweringObjectFileCOFF>();
97   return std::make_unique<X86ELFTargetObjectFile>();
98 }
99 
100 static std::string computeDataLayout(const Triple &TT) {
101   // X86 is little endian
102   std::string Ret = "e";
103 
104   Ret += DataLayout::getManglingComponent(TT);
105   // X86 and x32 have 32 bit pointers.
106   if ((TT.isArch64Bit() &&
107        (TT.getEnvironment() == Triple::GNUX32 || TT.isOSNaCl())) ||
108       !TT.isArch64Bit())
109     Ret += "-p:32:32";
110 
111   // Address spaces for 32 bit signed, 32 bit unsigned, and 64 bit pointers.
112   Ret += "-p270:32:32-p271:32:32-p272:64:64";
113 
114   // Some ABIs align 64 bit integers and doubles to 64 bits, others to 32.
115   if (TT.isArch64Bit() || TT.isOSWindows() || TT.isOSNaCl())
116     Ret += "-i64:64";
117   else if (TT.isOSIAMCU())
118     Ret += "-i64:32-f64:32";
119   else
120     Ret += "-f64:32:64";
121 
122   // Some ABIs align long double to 128 bits, others to 32.
123   if (TT.isOSNaCl() || TT.isOSIAMCU())
124     ; // No f80
125   else if (TT.isArch64Bit() || TT.isOSDarwin())
126     Ret += "-f80:128";
127   else
128     Ret += "-f80:32";
129 
130   if (TT.isOSIAMCU())
131     Ret += "-f128:32";
132 
133   // The registers can hold 8, 16, 32 or, in x86-64, 64 bits.
134   if (TT.isArch64Bit())
135     Ret += "-n8:16:32:64";
136   else
137     Ret += "-n8:16:32";
138 
139   // The stack is aligned to 32 bits on some ABIs and 128 bits on others.
140   if ((!TT.isArch64Bit() && TT.isOSWindows()) || TT.isOSIAMCU())
141     Ret += "-a:0:32-S32";
142   else
143     Ret += "-S128";
144 
145   return Ret;
146 }
147 
148 static Reloc::Model getEffectiveRelocModel(const Triple &TT,
149                                            bool JIT,
150                                            Optional<Reloc::Model> RM) {
151   bool is64Bit = TT.getArch() == Triple::x86_64;
152   if (!RM.hasValue()) {
153     // JIT codegen should use static relocations by default, since it's
154     // typically executed in process and not relocatable.
155     if (JIT)
156       return Reloc::Static;
157 
158     // Darwin defaults to PIC in 64 bit mode and dynamic-no-pic in 32 bit mode.
159     // Win64 requires rip-rel addressing, thus we force it to PIC. Otherwise we
160     // use static relocation model by default.
161     if (TT.isOSDarwin()) {
162       if (is64Bit)
163         return Reloc::PIC_;
164       return Reloc::DynamicNoPIC;
165     }
166     if (TT.isOSWindows() && is64Bit)
167       return Reloc::PIC_;
168     return Reloc::Static;
169   }
170 
171   // ELF and X86-64 don't have a distinct DynamicNoPIC model.  DynamicNoPIC
172   // is defined as a model for code which may be used in static or dynamic
173   // executables but not necessarily a shared library. On X86-32 we just
174   // compile in -static mode, in x86-64 we use PIC.
175   if (*RM == Reloc::DynamicNoPIC) {
176     if (is64Bit)
177       return Reloc::PIC_;
178     if (!TT.isOSDarwin())
179       return Reloc::Static;
180   }
181 
182   // If we are on Darwin, disallow static relocation model in X86-64 mode, since
183   // the Mach-O file format doesn't support it.
184   if (*RM == Reloc::Static && TT.isOSDarwin() && is64Bit)
185     return Reloc::PIC_;
186 
187   return *RM;
188 }
189 
190 static CodeModel::Model getEffectiveX86CodeModel(Optional<CodeModel::Model> CM,
191                                                  bool JIT, bool Is64Bit) {
192   if (CM) {
193     if (*CM == CodeModel::Tiny)
194       report_fatal_error("Target does not support the tiny CodeModel", false);
195     return *CM;
196   }
197   if (JIT)
198     return Is64Bit ? CodeModel::Large : CodeModel::Small;
199   return CodeModel::Small;
200 }
201 
202 /// Create an X86 target.
203 ///
204 X86TargetMachine::X86TargetMachine(const Target &T, const Triple &TT,
205                                    StringRef CPU, StringRef FS,
206                                    const TargetOptions &Options,
207                                    Optional<Reloc::Model> RM,
208                                    Optional<CodeModel::Model> CM,
209                                    CodeGenOpt::Level OL, bool JIT)
210     : LLVMTargetMachine(
211           T, computeDataLayout(TT), TT, CPU, FS, Options,
212           getEffectiveRelocModel(TT, JIT, RM),
213           getEffectiveX86CodeModel(CM, JIT, TT.getArch() == Triple::x86_64),
214           OL),
215       TLOF(createTLOF(getTargetTriple())), IsJIT(JIT) {
216   // On PS4, the "return address" of a 'noreturn' call must still be within
217   // the calling function, and TrapUnreachable is an easy way to get that.
218   if (TT.isPS4() || TT.isOSBinFormatMachO()) {
219     this->Options.TrapUnreachable = true;
220     this->Options.NoTrapAfterNoreturn = TT.isOSBinFormatMachO();
221   }
222 
223   setMachineOutliner(true);
224 
225   // x86 supports the debug entry values.
226   setSupportsDebugEntryValues(true);
227 
228   initAsmInfo();
229 }
230 
231 X86TargetMachine::~X86TargetMachine() = default;
232 
233 const X86Subtarget *
234 X86TargetMachine::getSubtargetImpl(const Function &F) const {
235   Attribute CPUAttr = F.getFnAttribute("target-cpu");
236   Attribute TuneAttr = F.getFnAttribute("tune-cpu");
237   Attribute FSAttr = F.getFnAttribute("target-features");
238 
239   StringRef CPU = !CPUAttr.hasAttribute(Attribute::None)
240                       ? CPUAttr.getValueAsString()
241                       : (StringRef)TargetCPU;
242   StringRef TuneCPU = !TuneAttr.hasAttribute(Attribute::None)
243                       ? TuneAttr.getValueAsString()
244                       : (StringRef)CPU;
245   StringRef FS = !FSAttr.hasAttribute(Attribute::None)
246                      ? FSAttr.getValueAsString()
247                      : (StringRef)TargetFS;
248 
249   SmallString<512> Key;
250   // The additions here are ordered so that the definitely short strings are
251   // added first so we won't exceed the small size. We append the
252   // much longer FS string at the end so that we only heap allocate at most
253   // one time.
254 
255   // Extract prefer-vector-width attribute.
256   unsigned PreferVectorWidthOverride = 0;
257   Attribute PreferVecWidthAttr = F.getFnAttribute("prefer-vector-width");
258   if (!PreferVecWidthAttr.hasAttribute(Attribute::None)) {
259     StringRef Val = PreferVecWidthAttr.getValueAsString();
260     unsigned Width;
261     if (!Val.getAsInteger(0, Width)) {
262       Key += "prefer-vector-width=";
263       Key += Val;
264       PreferVectorWidthOverride = Width;
265     }
266   }
267 
268   // Extract min-legal-vector-width attribute.
269   unsigned RequiredVectorWidth = UINT32_MAX;
270   Attribute MinLegalVecWidthAttr = F.getFnAttribute("min-legal-vector-width");
271   if (!MinLegalVecWidthAttr.hasAttribute(Attribute::None)) {
272     StringRef Val = MinLegalVecWidthAttr.getValueAsString();
273     unsigned Width;
274     if (!Val.getAsInteger(0, Width)) {
275       Key += "min-legal-vector-width=";
276       Key += Val;
277       RequiredVectorWidth = Width;
278     }
279   }
280 
281   // Add CPU to the Key.
282   Key += CPU;
283 
284   // Add tune CPU to the Key.
285   Key += "tune=";
286   Key += TuneCPU;
287 
288   // Keep track of the start of the feature portion of the string.
289   unsigned FSStart = Key.size();
290 
291   // FIXME: This is related to the code below to reset the target options,
292   // we need to know whether or not the soft float flag is set on the
293   // function before we can generate a subtarget. We also need to use
294   // it as a key for the subtarget since that can be the only difference
295   // between two functions.
296   bool SoftFloat =
297       F.getFnAttribute("use-soft-float").getValueAsString() == "true";
298   // If the soft float attribute is set on the function turn on the soft float
299   // subtarget feature.
300   if (SoftFloat)
301     Key += FS.empty() ? "+soft-float" : "+soft-float,";
302 
303   Key += FS;
304 
305   // We may have added +soft-float to the features so move the StringRef to
306   // point to the full string in the Key.
307   FS = Key.substr(FSStart);
308 
309   auto &I = SubtargetMap[Key];
310   if (!I) {
311     // This needs to be done before we create a new subtarget since any
312     // creation will depend on the TM and the code generation flags on the
313     // function that reside in TargetOptions.
314     resetTargetOptions(F);
315     I = std::make_unique<X86Subtarget>(
316         TargetTriple, CPU, TuneCPU, FS, *this,
317         MaybeAlign(Options.StackAlignmentOverride), PreferVectorWidthOverride,
318         RequiredVectorWidth);
319   }
320   return I.get();
321 }
322 
323 bool X86TargetMachine::isNoopAddrSpaceCast(unsigned SrcAS,
324                                            unsigned DestAS) const {
325   assert(SrcAS != DestAS && "Expected different address spaces!");
326   if (getPointerSize(SrcAS) != getPointerSize(DestAS))
327     return false;
328   return SrcAS < 256 && DestAS < 256;
329 }
330 
331 //===----------------------------------------------------------------------===//
332 // X86 TTI query.
333 //===----------------------------------------------------------------------===//
334 
335 TargetTransformInfo
336 X86TargetMachine::getTargetTransformInfo(const Function &F) {
337   return TargetTransformInfo(X86TTIImpl(this, F));
338 }
339 
340 //===----------------------------------------------------------------------===//
341 // Pass Pipeline Configuration
342 //===----------------------------------------------------------------------===//
343 
344 namespace {
345 
346 /// X86 Code Generator Pass Configuration Options.
347 class X86PassConfig : public TargetPassConfig {
348 public:
349   X86PassConfig(X86TargetMachine &TM, PassManagerBase &PM)
350     : TargetPassConfig(TM, PM) {}
351 
352   X86TargetMachine &getX86TargetMachine() const {
353     return getTM<X86TargetMachine>();
354   }
355 
356   ScheduleDAGInstrs *
357   createMachineScheduler(MachineSchedContext *C) const override {
358     ScheduleDAGMILive *DAG = createGenericSchedLive(C);
359     DAG->addMutation(createX86MacroFusionDAGMutation());
360     return DAG;
361   }
362 
363   ScheduleDAGInstrs *
364   createPostMachineScheduler(MachineSchedContext *C) const override {
365     ScheduleDAGMI *DAG = createGenericSchedPostRA(C);
366     DAG->addMutation(createX86MacroFusionDAGMutation());
367     return DAG;
368   }
369 
370   void addIRPasses() override;
371   bool addInstSelector() override;
372   bool addIRTranslator() override;
373   bool addLegalizeMachineIR() override;
374   bool addRegBankSelect() override;
375   bool addGlobalInstructionSelect() override;
376   bool addILPOpts() override;
377   bool addPreISel() override;
378   void addMachineSSAOptimization() override;
379   void addPreRegAlloc() override;
380   void addPostRegAlloc() override;
381   void addPreEmitPass() override;
382   void addPreEmitPass2() override;
383   void addPreSched2() override;
384 
385   std::unique_ptr<CSEConfigBase> getCSEConfig() const override;
386 };
387 
388 class X86ExecutionDomainFix : public ExecutionDomainFix {
389 public:
390   static char ID;
391   X86ExecutionDomainFix() : ExecutionDomainFix(ID, X86::VR128XRegClass) {}
392   StringRef getPassName() const override {
393     return "X86 Execution Dependency Fix";
394   }
395 };
396 char X86ExecutionDomainFix::ID;
397 
398 } // end anonymous namespace
399 
400 INITIALIZE_PASS_BEGIN(X86ExecutionDomainFix, "x86-execution-domain-fix",
401   "X86 Execution Domain Fix", false, false)
402 INITIALIZE_PASS_DEPENDENCY(ReachingDefAnalysis)
403 INITIALIZE_PASS_END(X86ExecutionDomainFix, "x86-execution-domain-fix",
404   "X86 Execution Domain Fix", false, false)
405 
406 TargetPassConfig *X86TargetMachine::createPassConfig(PassManagerBase &PM) {
407   return new X86PassConfig(*this, PM);
408 }
409 
410 void X86PassConfig::addIRPasses() {
411   addPass(createAtomicExpandPass());
412 
413   TargetPassConfig::addIRPasses();
414 
415   if (TM->getOptLevel() != CodeGenOpt::None) {
416     addPass(createInterleavedAccessPass());
417     addPass(createX86PartialReductionPass());
418   }
419 
420   // Add passes that handle indirect branch removal and insertion of a retpoline
421   // thunk. These will be a no-op unless a function subtarget has the retpoline
422   // feature enabled.
423   addPass(createIndirectBrExpandPass());
424 
425   // Add Control Flow Guard checks.
426   const Triple &TT = TM->getTargetTriple();
427   if (TT.isOSWindows()) {
428     if (TT.getArch() == Triple::x86_64) {
429       addPass(createCFGuardDispatchPass());
430     } else {
431       addPass(createCFGuardCheckPass());
432     }
433   }
434 }
435 
436 bool X86PassConfig::addInstSelector() {
437   // Install an instruction selector.
438   addPass(createX86ISelDag(getX86TargetMachine(), getOptLevel()));
439 
440   // For ELF, cleanup any local-dynamic TLS accesses.
441   if (TM->getTargetTriple().isOSBinFormatELF() &&
442       getOptLevel() != CodeGenOpt::None)
443     addPass(createCleanupLocalDynamicTLSPass());
444 
445   addPass(createX86GlobalBaseRegPass());
446   return false;
447 }
448 
449 bool X86PassConfig::addIRTranslator() {
450   addPass(new IRTranslator());
451   return false;
452 }
453 
454 bool X86PassConfig::addLegalizeMachineIR() {
455   addPass(new Legalizer());
456   return false;
457 }
458 
459 bool X86PassConfig::addRegBankSelect() {
460   addPass(new RegBankSelect());
461   return false;
462 }
463 
464 bool X86PassConfig::addGlobalInstructionSelect() {
465   addPass(new InstructionSelect());
466   return false;
467 }
468 
469 bool X86PassConfig::addILPOpts() {
470   addPass(&EarlyIfConverterID);
471   if (EnableMachineCombinerPass)
472     addPass(&MachineCombinerID);
473   addPass(createX86CmovConverterPass());
474   return true;
475 }
476 
477 bool X86PassConfig::addPreISel() {
478   // Only add this pass for 32-bit x86 Windows.
479   const Triple &TT = TM->getTargetTriple();
480   if (TT.isOSWindows() && TT.getArch() == Triple::x86)
481     addPass(createX86WinEHStatePass());
482   return true;
483 }
484 
485 void X86PassConfig::addPreRegAlloc() {
486   if (getOptLevel() != CodeGenOpt::None) {
487     addPass(&LiveRangeShrinkID);
488     addPass(createX86FixupSetCC());
489     addPass(createX86OptimizeLEAs());
490     addPass(createX86CallFrameOptimization());
491     addPass(createX86AvoidStoreForwardingBlocks());
492   }
493 
494   addPass(createX86SpeculativeLoadHardeningPass());
495   addPass(createX86FlagsCopyLoweringPass());
496   addPass(createX86WinAllocaExpander());
497 }
498 void X86PassConfig::addMachineSSAOptimization() {
499   addPass(createX86DomainReassignmentPass());
500   TargetPassConfig::addMachineSSAOptimization();
501 }
502 
503 void X86PassConfig::addPostRegAlloc() {
504   addPass(createX86FloatingPointStackifierPass());
505   // When -O0 is enabled, the Load Value Injection Hardening pass will fall back
506   // to using the Speculative Execution Side Effect Suppression pass for
507   // mitigation. This is to prevent slow downs due to
508   // analyses needed by the LVIHardening pass when compiling at -O0.
509   if (getOptLevel() != CodeGenOpt::None)
510     addPass(createX86LoadValueInjectionLoadHardeningPass());
511 }
512 
513 void X86PassConfig::addPreSched2() { addPass(createX86ExpandPseudoPass()); }
514 
515 void X86PassConfig::addPreEmitPass() {
516   if (getOptLevel() != CodeGenOpt::None) {
517     addPass(new X86ExecutionDomainFix());
518     addPass(createBreakFalseDeps());
519   }
520 
521   addPass(createX86IndirectBranchTrackingPass());
522 
523   addPass(createX86IssueVZeroUpperPass());
524 
525   if (getOptLevel() != CodeGenOpt::None) {
526     addPass(createX86FixupBWInsts());
527     addPass(createX86PadShortFunctions());
528     addPass(createX86FixupLEAs());
529   }
530   addPass(createX86EvexToVexInsts());
531   addPass(createX86DiscriminateMemOpsPass());
532   addPass(createX86InsertPrefetchPass());
533   addPass(createX86InsertX87waitPass());
534 }
535 
536 void X86PassConfig::addPreEmitPass2() {
537   const Triple &TT = TM->getTargetTriple();
538   const MCAsmInfo *MAI = TM->getMCAsmInfo();
539 
540   // The X86 Speculative Execution Pass must run after all control
541   // flow graph modifying passes. As a result it was listed to run right before
542   // the X86 Retpoline Thunks pass. The reason it must run after control flow
543   // graph modifications is that the model of LFENCE in LLVM has to be updated
544   // (FIXME: https://bugs.llvm.org/show_bug.cgi?id=45167). Currently the
545   // placement of this pass was hand checked to ensure that the subsequent
546   // passes don't move the code around the LFENCEs in a way that will hurt the
547   // correctness of this pass. This placement has been shown to work based on
548   // hand inspection of the codegen output.
549   addPass(createX86SpeculativeExecutionSideEffectSuppression());
550   addPass(createX86IndirectThunksPass());
551 
552   // Insert extra int3 instructions after trailing call instructions to avoid
553   // issues in the unwinder.
554   if (TT.isOSWindows() && TT.getArch() == Triple::x86_64)
555     addPass(createX86AvoidTrailingCallPass());
556 
557   // Verify basic block incoming and outgoing cfa offset and register values and
558   // correct CFA calculation rule where needed by inserting appropriate CFI
559   // instructions.
560   if (!TT.isOSDarwin() &&
561       (!TT.isOSWindows() ||
562        MAI->getExceptionHandlingType() == ExceptionHandling::DwarfCFI))
563     addPass(createCFIInstrInserter());
564   // Identify valid longjmp targets for Windows Control Flow Guard.
565   if (TT.isOSWindows())
566     addPass(createCFGuardLongjmpPass());
567   addPass(createX86LoadValueInjectionRetHardeningPass());
568 }
569 
570 std::unique_ptr<CSEConfigBase> X86PassConfig::getCSEConfig() const {
571   return getStandardCSEConfigForOpt(TM->getOptLevel());
572 }
573