110e730a2SDan Gohman //===- WebAssemblyTargetMachine.cpp - Define TargetMachine for WebAssembly -==// 210e730a2SDan Gohman // 310e730a2SDan Gohman // The LLVM Compiler Infrastructure 410e730a2SDan Gohman // 510e730a2SDan Gohman // This file is distributed under the University of Illinois Open Source 610e730a2SDan Gohman // License. See LICENSE.TXT for details. 710e730a2SDan Gohman // 810e730a2SDan Gohman //===----------------------------------------------------------------------===// 910e730a2SDan Gohman /// 1010e730a2SDan Gohman /// \file 1110e730a2SDan Gohman /// \brief This file defines the WebAssembly-specific subclass of TargetMachine. 1210e730a2SDan Gohman /// 1310e730a2SDan Gohman //===----------------------------------------------------------------------===// 1410e730a2SDan Gohman 1510e730a2SDan Gohman #include "WebAssembly.h" 1610e730a2SDan Gohman #include "MCTargetDesc/WebAssemblyMCTargetDesc.h" 1710e730a2SDan Gohman #include "WebAssemblyTargetMachine.h" 185bf22fc8SDan Gohman #include "WebAssemblyTargetObjectFile.h" 1910e730a2SDan Gohman #include "WebAssemblyTargetTransformInfo.h" 2010e730a2SDan Gohman #include "llvm/CodeGen/MachineFunctionPass.h" 2110e730a2SDan Gohman #include "llvm/CodeGen/Passes.h" 2210e730a2SDan Gohman #include "llvm/CodeGen/RegAllocRegistry.h" 2331d19d43SMatthias Braun #include "llvm/CodeGen/TargetPassConfig.h" 2410e730a2SDan Gohman #include "llvm/IR/Function.h" 2510e730a2SDan Gohman #include "llvm/Support/TargetRegistry.h" 2610e730a2SDan Gohman #include "llvm/Target/TargetOptions.h" 2703855df1SJF Bastien #include "llvm/Transforms/Scalar.h" 2810e730a2SDan Gohman using namespace llvm; 2910e730a2SDan Gohman 3010e730a2SDan Gohman #define DEBUG_TYPE "wasm" 3110e730a2SDan Gohman 32f41f67d3SDerek Schuff // Emscripten's asm.js-style exception handling 33ccdceda1SDerek Schuff static cl::opt<bool> EnableEmException( 3453b9af02SDerek Schuff "enable-emscripten-cxx-exceptions", 35f41f67d3SDerek Schuff cl::desc("WebAssembly Emscripten-style exception handling"), 36f41f67d3SDerek Schuff cl::init(false)); 37f41f67d3SDerek Schuff 38ccdceda1SDerek Schuff // Emscripten's asm.js-style setjmp/longjmp handling 39ccdceda1SDerek Schuff static cl::opt<bool> EnableEmSjLj( 40ccdceda1SDerek Schuff "enable-emscripten-sjlj", 41ccdceda1SDerek Schuff cl::desc("WebAssembly Emscripten-style setjmp/longjmp handling"), 42ccdceda1SDerek Schuff cl::init(false)); 43ccdceda1SDerek Schuff 4410e730a2SDan Gohman extern "C" void LLVMInitializeWebAssemblyTarget() { 4510e730a2SDan Gohman // Register the target. 46*f42454b9SMehdi Amini RegisterTargetMachine<WebAssemblyTargetMachine> X( 47*f42454b9SMehdi Amini getTheWebAssemblyTarget32()); 48*f42454b9SMehdi Amini RegisterTargetMachine<WebAssemblyTargetMachine> Y( 49*f42454b9SMehdi Amini getTheWebAssemblyTarget64()); 50f41f67d3SDerek Schuff 51f41f67d3SDerek Schuff // Register exception handling pass to opt 52ccdceda1SDerek Schuff initializeWebAssemblyLowerEmscriptenEHSjLjPass( 53f41f67d3SDerek Schuff *PassRegistry::getPassRegistry()); 5410e730a2SDan Gohman } 5510e730a2SDan Gohman 5610e730a2SDan Gohman //===----------------------------------------------------------------------===// 5710e730a2SDan Gohman // WebAssembly Lowering public interface. 5810e730a2SDan Gohman //===----------------------------------------------------------------------===// 5910e730a2SDan Gohman 6041133a3eSDan Gohman static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) { 6141133a3eSDan Gohman if (!RM.hasValue()) 6241133a3eSDan Gohman return Reloc::PIC_; 6341133a3eSDan Gohman return *RM; 6441133a3eSDan Gohman } 6541133a3eSDan Gohman 6610e730a2SDan Gohman /// Create an WebAssembly architecture model. 6710e730a2SDan Gohman /// 6810e730a2SDan Gohman WebAssemblyTargetMachine::WebAssemblyTargetMachine( 6910e730a2SDan Gohman const Target &T, const Triple &TT, StringRef CPU, StringRef FS, 7041133a3eSDan Gohman const TargetOptions &Options, Optional<Reloc::Model> RM, 7141133a3eSDan Gohman CodeModel::Model CM, CodeGenOpt::Level OL) 720c6f5ac5SDan Gohman : LLVMTargetMachine(T, 730c6f5ac5SDan Gohman TT.isArch64Bit() ? "e-m:e-p:64:64-i64:64-n32:64-S128" 740c6f5ac5SDan Gohman : "e-m:e-p:32:32-i64:64-n32:64-S128", 7541133a3eSDan Gohman TT, CPU, FS, Options, getEffectiveRelocModel(RM), 7641133a3eSDan Gohman CM, OL), 775bf22fc8SDan Gohman TLOF(make_unique<WebAssemblyTargetObjectFile>()) { 78e040533eSDan Gohman // WebAssembly type-checks instructions, but a noreturn function with a return 79ffa143ceSDerek Schuff // type that doesn't match the context will cause a check failure. So we lower 80ffa143ceSDerek Schuff // LLVM 'unreachable' to ISD::TRAP and then lower that to WebAssembly's 81e040533eSDan Gohman // 'unreachable' instructions which is meant for that case. 82ffa143ceSDerek Schuff this->Options.TrapUnreachable = true; 83ffa143ceSDerek Schuff 8410e730a2SDan Gohman initAsmInfo(); 8510e730a2SDan Gohman 86d85ab7fcSDan Gohman // Note that we don't use setRequiresStructuredCFG(true). It disables 87d85ab7fcSDan Gohman // optimizations than we're ok with, and want, such as critical edge 88d85ab7fcSDan Gohman // splitting and tail merging. 8910e730a2SDan Gohman } 9010e730a2SDan Gohman 9110e730a2SDan Gohman WebAssemblyTargetMachine::~WebAssemblyTargetMachine() {} 9210e730a2SDan Gohman 9310e730a2SDan Gohman const WebAssemblySubtarget * 9410e730a2SDan Gohman WebAssemblyTargetMachine::getSubtargetImpl(const Function &F) const { 9510e730a2SDan Gohman Attribute CPUAttr = F.getFnAttribute("target-cpu"); 9610e730a2SDan Gohman Attribute FSAttr = F.getFnAttribute("target-features"); 9710e730a2SDan Gohman 9810e730a2SDan Gohman std::string CPU = !CPUAttr.hasAttribute(Attribute::None) 9910e730a2SDan Gohman ? CPUAttr.getValueAsString().str() 10010e730a2SDan Gohman : TargetCPU; 10110e730a2SDan Gohman std::string FS = !FSAttr.hasAttribute(Attribute::None) 10210e730a2SDan Gohman ? FSAttr.getValueAsString().str() 10310e730a2SDan Gohman : TargetFS; 10410e730a2SDan Gohman 10510e730a2SDan Gohman auto &I = SubtargetMap[CPU + FS]; 10610e730a2SDan Gohman if (!I) { 10710e730a2SDan Gohman // This needs to be done before we create a new subtarget since any 10810e730a2SDan Gohman // creation will depend on the TM and the code generation flags on the 10910e730a2SDan Gohman // function that reside in TargetOptions. 11010e730a2SDan Gohman resetTargetOptions(F); 1113adc7ce9SRafael Espindola I = llvm::make_unique<WebAssemblySubtarget>(TargetTriple, CPU, FS, *this); 11210e730a2SDan Gohman } 11310e730a2SDan Gohman return I.get(); 11410e730a2SDan Gohman } 11510e730a2SDan Gohman 11610e730a2SDan Gohman namespace { 11710e730a2SDan Gohman /// WebAssembly Code Generator Pass Configuration Options. 11810e730a2SDan Gohman class WebAssemblyPassConfig final : public TargetPassConfig { 11910e730a2SDan Gohman public: 12010e730a2SDan Gohman WebAssemblyPassConfig(WebAssemblyTargetMachine *TM, PassManagerBase &PM) 12110e730a2SDan Gohman : TargetPassConfig(TM, PM) {} 12210e730a2SDan Gohman 12310e730a2SDan Gohman WebAssemblyTargetMachine &getWebAssemblyTargetMachine() const { 12410e730a2SDan Gohman return getTM<WebAssemblyTargetMachine>(); 12510e730a2SDan Gohman } 12610e730a2SDan Gohman 12710e730a2SDan Gohman FunctionPass *createTargetRegisterAllocator(bool) override; 12810e730a2SDan Gohman 12910e730a2SDan Gohman void addIRPasses() override; 13010e730a2SDan Gohman bool addInstSelector() override; 13110e730a2SDan Gohman void addPostRegAlloc() override; 132ad154c83SDerek Schuff bool addGCPasses() override { return false; } 13310e730a2SDan Gohman void addPreEmitPass() override; 13410e730a2SDan Gohman }; 13510e730a2SDan Gohman } // end anonymous namespace 13610e730a2SDan Gohman 13710e730a2SDan Gohman TargetIRAnalysis WebAssemblyTargetMachine::getTargetIRAnalysis() { 1389099b5e6SHans Wennborg return TargetIRAnalysis([this](const Function &F) { 13910e730a2SDan Gohman return TargetTransformInfo(WebAssemblyTTIImpl(this, F)); 14010e730a2SDan Gohman }); 14110e730a2SDan Gohman } 14210e730a2SDan Gohman 14310e730a2SDan Gohman TargetPassConfig * 14410e730a2SDan Gohman WebAssemblyTargetMachine::createPassConfig(PassManagerBase &PM) { 14510e730a2SDan Gohman return new WebAssemblyPassConfig(this, PM); 14610e730a2SDan Gohman } 14710e730a2SDan Gohman 14810e730a2SDan Gohman FunctionPass *WebAssemblyPassConfig::createTargetRegisterAllocator(bool) { 14910e730a2SDan Gohman return nullptr; // No reg alloc 15010e730a2SDan Gohman } 15110e730a2SDan Gohman 15210e730a2SDan Gohman //===----------------------------------------------------------------------===// 15310e730a2SDan Gohman // The following functions are called from lib/CodeGen/Passes.cpp to modify 15410e730a2SDan Gohman // the CodeGen pass sequence. 15510e730a2SDan Gohman //===----------------------------------------------------------------------===// 15610e730a2SDan Gohman 15710e730a2SDan Gohman void WebAssemblyPassConfig::addIRPasses() { 15803855df1SJF Bastien if (TM->Options.ThreadModel == ThreadModel::Single) 1599c54d3b4SDan Gohman // In "single" mode, atomics get lowered to non-atomics. 16003855df1SJF Bastien addPass(createLowerAtomicPass()); 16103855df1SJF Bastien else 16210e730a2SDan Gohman // Expand some atomic operations. WebAssemblyTargetLowering has hooks which 16310e730a2SDan Gohman // control specifically what gets lowered. 16403855df1SJF Bastien addPass(createAtomicExpandPass(TM)); 16510e730a2SDan Gohman 16681719f85SDan Gohman // Optimize "returned" function attributes. 167b13c91f1SDan Gohman if (getOptLevel() != CodeGenOpt::None) 16881719f85SDan Gohman addPass(createWebAssemblyOptimizeReturned()); 16981719f85SDan Gohman 170c0f18172SHeejin Ahn // If exception handling is not enabled and setjmp/longjmp handling is 171c0f18172SHeejin Ahn // enabled, we lower invokes into calls and delete unreachable landingpad 172c0f18172SHeejin Ahn // blocks. Lowering invokes when there is no EH support is done in 173c0f18172SHeejin Ahn // TargetPassConfig::addPassesToHandleExceptions, but this runs after this 174c0f18172SHeejin Ahn // function and SjLj handling expects all invokes to be lowered before. 175c0f18172SHeejin Ahn if (!EnableEmException) { 176c0f18172SHeejin Ahn addPass(createLowerInvokePass()); 177c0f18172SHeejin Ahn // The lower invoke pass may create unreachable code. Remove it in order not 178c0f18172SHeejin Ahn // to process dead blocks in setjmp/longjmp handling. 179c0f18172SHeejin Ahn addPass(createUnreachableBlockEliminationPass()); 180c0f18172SHeejin Ahn } 181c0f18172SHeejin Ahn 182c0f18172SHeejin Ahn // Handle exceptions and setjmp/longjmp if enabled. 183ccdceda1SDerek Schuff if (EnableEmException || EnableEmSjLj) 184ccdceda1SDerek Schuff addPass(createWebAssemblyLowerEmscriptenEHSjLj(EnableEmException, 185ccdceda1SDerek Schuff EnableEmSjLj)); 186f41f67d3SDerek Schuff 18710e730a2SDan Gohman TargetPassConfig::addIRPasses(); 18810e730a2SDan Gohman } 18910e730a2SDan Gohman 19010e730a2SDan Gohman bool WebAssemblyPassConfig::addInstSelector() { 191b0921ca9SDan Gohman (void)TargetPassConfig::addInstSelector(); 19210e730a2SDan Gohman addPass( 19310e730a2SDan Gohman createWebAssemblyISelDag(getWebAssemblyTargetMachine(), getOptLevel())); 1941cf96c0cSDan Gohman // Run the argument-move pass immediately after the ScheduleDAG scheduler 1951cf96c0cSDan Gohman // so that we can fix up the ARGUMENT instructions before anything else 1961cf96c0cSDan Gohman // sees them in the wrong place. 1971cf96c0cSDan Gohman addPass(createWebAssemblyArgumentMove()); 198bb372243SDan Gohman // Set the p2align operands. This information is present during ISel, however 199bb372243SDan Gohman // it's inconvenient to collect. Collect it now, and update the immediate 200bb372243SDan Gohman // operands. 201bb372243SDan Gohman addPass(createWebAssemblySetP2AlignOperands()); 20210e730a2SDan Gohman return false; 20310e730a2SDan Gohman } 20410e730a2SDan Gohman 205600aee98SJF Bastien void WebAssemblyPassConfig::addPostRegAlloc() { 2069c54d3b4SDan Gohman // TODO: The following CodeGen passes don't currently support code containing 2079c54d3b4SDan Gohman // virtual registers. Consider removing their restrictions and re-enabling 2089c54d3b4SDan Gohman // them. 209ad154c83SDerek Schuff 210ad154c83SDerek Schuff // Has no asserts of its own, but was not written to handle virtual regs. 211ad154c83SDerek Schuff disablePass(&ShrinkWrapID); 212ecabac62SDerek Schuff 2131eb47368SMatthias Braun // These functions all require the NoVRegs property. 214600aee98SJF Bastien disablePass(&MachineCopyPropagationID); 215ecabac62SDerek Schuff disablePass(&PostRASchedulerID); 216ecabac62SDerek Schuff disablePass(&FuncletLayoutID); 217ecabac62SDerek Schuff disablePass(&StackMapLivenessID); 218ecabac62SDerek Schuff disablePass(&LiveDebugValuesID); 219fe71ec77SSanjoy Das disablePass(&PatchableFunctionID); 220950a13cfSDan Gohman 221b0921ca9SDan Gohman TargetPassConfig::addPostRegAlloc(); 222600aee98SJF Bastien } 22310e730a2SDan Gohman 224950a13cfSDan Gohman void WebAssemblyPassConfig::addPreEmitPass() { 225b0921ca9SDan Gohman TargetPassConfig::addPreEmitPass(); 226b0921ca9SDan Gohman 2270cfb5f85SDan Gohman // Now that we have a prologue and epilogue and all frame indices are 2280cfb5f85SDan Gohman // rewritten, eliminate SP and FP. This allows them to be stackified, 2290cfb5f85SDan Gohman // colored, and numbered with the rest of the registers. 2300cfb5f85SDan Gohman addPass(createWebAssemblyReplacePhysRegs()); 2310cfb5f85SDan Gohman 2320cfb5f85SDan Gohman if (getOptLevel() != CodeGenOpt::None) { 2330cfb5f85SDan Gohman // LiveIntervals isn't commonly run this late. Re-establish preconditions. 2340cfb5f85SDan Gohman addPass(createWebAssemblyPrepareForLiveIntervals()); 2350cfb5f85SDan Gohman 2360cfb5f85SDan Gohman // Depend on LiveIntervals and perform some optimizations on it. 2370cfb5f85SDan Gohman addPass(createWebAssemblyOptimizeLiveIntervals()); 2380cfb5f85SDan Gohman 2390cfb5f85SDan Gohman // Prepare store instructions for register stackifying. 2400cfb5f85SDan Gohman addPass(createWebAssemblyStoreResults()); 2410cfb5f85SDan Gohman 242e040533eSDan Gohman // Mark registers as representing wasm's value stack. This is a key 2430cfb5f85SDan Gohman // code-compression technique in WebAssembly. We run this pass (and 2440cfb5f85SDan Gohman // StoreResults above) very late, so that it sees as much code as possible, 2450cfb5f85SDan Gohman // including code emitted by PEI and expanded by late tail duplication. 2460cfb5f85SDan Gohman addPass(createWebAssemblyRegStackify()); 2470cfb5f85SDan Gohman 2480cfb5f85SDan Gohman // Run the register coloring pass to reduce the total number of registers. 2490cfb5f85SDan Gohman // This runs after stackification so that it doesn't consider registers 2500cfb5f85SDan Gohman // that become stackified. 2510cfb5f85SDan Gohman addPass(createWebAssemblyRegColoring()); 2520cfb5f85SDan Gohman } 2530cfb5f85SDan Gohman 254d7a2eea6SDan Gohman // Eliminate multiple-entry loops. 255d7a2eea6SDan Gohman addPass(createWebAssemblyFixIrreducibleControlFlow()); 256d7a2eea6SDan Gohman 2575941bde0SDan Gohman // Put the CFG in structured form; insert BLOCK and LOOP markers. 258950a13cfSDan Gohman addPass(createWebAssemblyCFGStackify()); 2595941bde0SDan Gohman 260f0b165a7SDan Gohman // Lower br_unless into br_if. 261f0b165a7SDan Gohman addPass(createWebAssemblyLowerBrUnless()); 262f0b165a7SDan Gohman 2635941bde0SDan Gohman // Perform the very last peephole optimizations on the code. 264b13c91f1SDan Gohman if (getOptLevel() != CodeGenOpt::None) 26581719f85SDan Gohman addPass(createWebAssemblyPeephole()); 266b7c2400fSDan Gohman 267b7c2400fSDan Gohman // Create a mapping from LLVM CodeGen virtual registers to wasm registers. 268b7c2400fSDan Gohman addPass(createWebAssemblyRegNumbering()); 269950a13cfSDan Gohman } 270