110e730a2SDan Gohman //===- WebAssemblyTargetMachine.cpp - Define TargetMachine for WebAssembly -==// 210e730a2SDan Gohman // 310e730a2SDan Gohman // The LLVM Compiler Infrastructure 410e730a2SDan Gohman // 510e730a2SDan Gohman // This file is distributed under the University of Illinois Open Source 610e730a2SDan Gohman // License. See LICENSE.TXT for details. 710e730a2SDan Gohman // 810e730a2SDan Gohman //===----------------------------------------------------------------------===// 910e730a2SDan Gohman /// 1010e730a2SDan Gohman /// \file 1110e730a2SDan Gohman /// \brief This file defines the WebAssembly-specific subclass of TargetMachine. 1210e730a2SDan Gohman /// 1310e730a2SDan Gohman //===----------------------------------------------------------------------===// 1410e730a2SDan Gohman 1510e730a2SDan Gohman #include "WebAssembly.h" 1610e730a2SDan Gohman #include "MCTargetDesc/WebAssemblyMCTargetDesc.h" 1710e730a2SDan Gohman #include "WebAssemblyTargetMachine.h" 18*5bf22fc8SDan Gohman #include "WebAssemblyTargetObjectFile.h" 1910e730a2SDan Gohman #include "WebAssemblyTargetTransformInfo.h" 2010e730a2SDan Gohman #include "llvm/CodeGen/MachineFunctionPass.h" 2110e730a2SDan Gohman #include "llvm/CodeGen/Passes.h" 2210e730a2SDan Gohman #include "llvm/CodeGen/RegAllocRegistry.h" 2310e730a2SDan Gohman #include "llvm/IR/Function.h" 2410e730a2SDan Gohman #include "llvm/Support/CommandLine.h" 2510e730a2SDan Gohman #include "llvm/Support/TargetRegistry.h" 2610e730a2SDan Gohman #include "llvm/Target/TargetOptions.h" 2703855df1SJF Bastien #include "llvm/Transforms/Scalar.h" 2810e730a2SDan Gohman using namespace llvm; 2910e730a2SDan Gohman 3010e730a2SDan Gohman #define DEBUG_TYPE "wasm" 3110e730a2SDan Gohman 3210e730a2SDan Gohman extern "C" void LLVMInitializeWebAssemblyTarget() { 3310e730a2SDan Gohman // Register the target. 34d82494bbSDan Gohman RegisterTargetMachine<WebAssemblyTargetMachine> X(TheWebAssemblyTarget32); 35d82494bbSDan Gohman RegisterTargetMachine<WebAssemblyTargetMachine> Y(TheWebAssemblyTarget64); 3610e730a2SDan Gohman } 3710e730a2SDan Gohman 3810e730a2SDan Gohman //===----------------------------------------------------------------------===// 3910e730a2SDan Gohman // WebAssembly Lowering public interface. 4010e730a2SDan Gohman //===----------------------------------------------------------------------===// 4110e730a2SDan Gohman 4210e730a2SDan Gohman /// Create an WebAssembly architecture model. 4310e730a2SDan Gohman /// 4410e730a2SDan Gohman WebAssemblyTargetMachine::WebAssemblyTargetMachine( 4510e730a2SDan Gohman const Target &T, const Triple &TT, StringRef CPU, StringRef FS, 4610e730a2SDan Gohman const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM, 4710e730a2SDan Gohman CodeGenOpt::Level OL) 487a6b9825SDan Gohman : LLVMTargetMachine(T, TT.isArch64Bit() ? "e-p:64:64-i64:64-n32:64-S128" 49dde8dce6SDan Gohman : "e-p:32:32-i64:64-n32:64-S128", 5010e730a2SDan Gohman TT, CPU, FS, Options, RM, CM, OL), 51*5bf22fc8SDan Gohman TLOF(make_unique<WebAssemblyTargetObjectFile>()) { 52ffa143ceSDerek Schuff // WebAssembly type-checks expressions, but a noreturn function with a return 53ffa143ceSDerek Schuff // type that doesn't match the context will cause a check failure. So we lower 54ffa143ceSDerek Schuff // LLVM 'unreachable' to ISD::TRAP and then lower that to WebAssembly's 55ffa143ceSDerek Schuff // 'unreachable' expression which is meant for that case. 56ffa143ceSDerek Schuff this->Options.TrapUnreachable = true; 57ffa143ceSDerek Schuff 5810e730a2SDan Gohman initAsmInfo(); 5910e730a2SDan Gohman 6010e730a2SDan Gohman // We need a reducible CFG, so disable some optimizations which tend to 6110e730a2SDan Gohman // introduce irreducibility. 6210e730a2SDan Gohman setRequiresStructuredCFG(true); 6310e730a2SDan Gohman } 6410e730a2SDan Gohman 6510e730a2SDan Gohman WebAssemblyTargetMachine::~WebAssemblyTargetMachine() {} 6610e730a2SDan Gohman 6710e730a2SDan Gohman const WebAssemblySubtarget * 6810e730a2SDan Gohman WebAssemblyTargetMachine::getSubtargetImpl(const Function &F) const { 6910e730a2SDan Gohman Attribute CPUAttr = F.getFnAttribute("target-cpu"); 7010e730a2SDan Gohman Attribute FSAttr = F.getFnAttribute("target-features"); 7110e730a2SDan Gohman 7210e730a2SDan Gohman std::string CPU = !CPUAttr.hasAttribute(Attribute::None) 7310e730a2SDan Gohman ? CPUAttr.getValueAsString().str() 7410e730a2SDan Gohman : TargetCPU; 7510e730a2SDan Gohman std::string FS = !FSAttr.hasAttribute(Attribute::None) 7610e730a2SDan Gohman ? FSAttr.getValueAsString().str() 7710e730a2SDan Gohman : TargetFS; 7810e730a2SDan Gohman 7910e730a2SDan Gohman auto &I = SubtargetMap[CPU + FS]; 8010e730a2SDan Gohman if (!I) { 8110e730a2SDan Gohman // This needs to be done before we create a new subtarget since any 8210e730a2SDan Gohman // creation will depend on the TM and the code generation flags on the 8310e730a2SDan Gohman // function that reside in TargetOptions. 8410e730a2SDan Gohman resetTargetOptions(F); 853adc7ce9SRafael Espindola I = llvm::make_unique<WebAssemblySubtarget>(TargetTriple, CPU, FS, *this); 8610e730a2SDan Gohman } 8710e730a2SDan Gohman return I.get(); 8810e730a2SDan Gohman } 8910e730a2SDan Gohman 9010e730a2SDan Gohman namespace { 9110e730a2SDan Gohman /// WebAssembly Code Generator Pass Configuration Options. 9210e730a2SDan Gohman class WebAssemblyPassConfig final : public TargetPassConfig { 9310e730a2SDan Gohman public: 9410e730a2SDan Gohman WebAssemblyPassConfig(WebAssemblyTargetMachine *TM, PassManagerBase &PM) 9510e730a2SDan Gohman : TargetPassConfig(TM, PM) {} 9610e730a2SDan Gohman 9710e730a2SDan Gohman WebAssemblyTargetMachine &getWebAssemblyTargetMachine() const { 9810e730a2SDan Gohman return getTM<WebAssemblyTargetMachine>(); 9910e730a2SDan Gohman } 10010e730a2SDan Gohman 10110e730a2SDan Gohman FunctionPass *createTargetRegisterAllocator(bool) override; 10210e730a2SDan Gohman 10310e730a2SDan Gohman void addIRPasses() override; 10410e730a2SDan Gohman bool addInstSelector() override; 10510e730a2SDan Gohman bool addILPOpts() override; 10610e730a2SDan Gohman void addPreRegAlloc() override; 10710e730a2SDan Gohman void addPostRegAlloc() override; 10810e730a2SDan Gohman void addPreEmitPass() override; 10910e730a2SDan Gohman }; 11010e730a2SDan Gohman } // end anonymous namespace 11110e730a2SDan Gohman 11210e730a2SDan Gohman TargetIRAnalysis WebAssemblyTargetMachine::getTargetIRAnalysis() { 1139099b5e6SHans Wennborg return TargetIRAnalysis([this](const Function &F) { 11410e730a2SDan Gohman return TargetTransformInfo(WebAssemblyTTIImpl(this, F)); 11510e730a2SDan Gohman }); 11610e730a2SDan Gohman } 11710e730a2SDan Gohman 11810e730a2SDan Gohman TargetPassConfig * 11910e730a2SDan Gohman WebAssemblyTargetMachine::createPassConfig(PassManagerBase &PM) { 12010e730a2SDan Gohman return new WebAssemblyPassConfig(this, PM); 12110e730a2SDan Gohman } 12210e730a2SDan Gohman 12310e730a2SDan Gohman FunctionPass *WebAssemblyPassConfig::createTargetRegisterAllocator(bool) { 12410e730a2SDan Gohman return nullptr; // No reg alloc 12510e730a2SDan Gohman } 12610e730a2SDan Gohman 12710e730a2SDan Gohman //===----------------------------------------------------------------------===// 12810e730a2SDan Gohman // The following functions are called from lib/CodeGen/Passes.cpp to modify 12910e730a2SDan Gohman // the CodeGen pass sequence. 13010e730a2SDan Gohman //===----------------------------------------------------------------------===// 13110e730a2SDan Gohman 13210e730a2SDan Gohman void WebAssemblyPassConfig::addIRPasses() { 13303855df1SJF Bastien if (TM->Options.ThreadModel == ThreadModel::Single) 1349c54d3b4SDan Gohman // In "single" mode, atomics get lowered to non-atomics. 13503855df1SJF Bastien addPass(createLowerAtomicPass()); 13603855df1SJF Bastien else 13710e730a2SDan Gohman // Expand some atomic operations. WebAssemblyTargetLowering has hooks which 13810e730a2SDan Gohman // control specifically what gets lowered. 13903855df1SJF Bastien addPass(createAtomicExpandPass(TM)); 14010e730a2SDan Gohman 14181719f85SDan Gohman // Optimize "returned" function attributes. 14281719f85SDan Gohman addPass(createWebAssemblyOptimizeReturned()); 14381719f85SDan Gohman 14410e730a2SDan Gohman TargetPassConfig::addIRPasses(); 14510e730a2SDan Gohman } 14610e730a2SDan Gohman 14710e730a2SDan Gohman bool WebAssemblyPassConfig::addInstSelector() { 148b0921ca9SDan Gohman (void)TargetPassConfig::addInstSelector(); 14910e730a2SDan Gohman addPass( 15010e730a2SDan Gohman createWebAssemblyISelDag(getWebAssemblyTargetMachine(), getOptLevel())); 1511cf96c0cSDan Gohman // Run the argument-move pass immediately after the ScheduleDAG scheduler 1521cf96c0cSDan Gohman // so that we can fix up the ARGUMENT instructions before anything else 1531cf96c0cSDan Gohman // sees them in the wrong place. 1541cf96c0cSDan Gohman addPass(createWebAssemblyArgumentMove()); 15510e730a2SDan Gohman return false; 15610e730a2SDan Gohman } 15710e730a2SDan Gohman 158b0921ca9SDan Gohman bool WebAssemblyPassConfig::addILPOpts() { 159b0921ca9SDan Gohman (void)TargetPassConfig::addILPOpts(); 160b0921ca9SDan Gohman return true; 161b0921ca9SDan Gohman } 16210e730a2SDan Gohman 1634ba4816bSDan Gohman void WebAssemblyPassConfig::addPreRegAlloc() { 164b0921ca9SDan Gohman TargetPassConfig::addPreRegAlloc(); 165b0921ca9SDan Gohman 16681719f85SDan Gohman // Prepare store instructions for register stackifying. 16781719f85SDan Gohman addPass(createWebAssemblyStoreResults()); 16881719f85SDan Gohman 1694ba4816bSDan Gohman // Mark registers as representing wasm's expression stack. 1704ba4816bSDan Gohman addPass(createWebAssemblyRegStackify()); 1718bb5f292SDerek Schuff // The register coalescing pass has a bad interaction with COPY MIs which have 1728bb5f292SDerek Schuff // EXPR_STACK as an extra operand 1738bb5f292SDerek Schuff // disablePass(&RegisterCoalescerID); 1744ba4816bSDan Gohman } 17510e730a2SDan Gohman 176600aee98SJF Bastien void WebAssemblyPassConfig::addPostRegAlloc() { 1779c54d3b4SDan Gohman // TODO: The following CodeGen passes don't currently support code containing 1789c54d3b4SDan Gohman // virtual registers. Consider removing their restrictions and re-enabling 1799c54d3b4SDan Gohman // them. 180600aee98SJF Bastien // 1819769debfSDerek Schuff // We use our own PrologEpilogInserter which is very slightly modified to 1829769debfSDerek Schuff // tolerate virtual registers. 183600aee98SJF Bastien disablePass(&PrologEpilogCodeInserterID); 184600aee98SJF Bastien // Fails with: should be run after register allocation. 185600aee98SJF Bastien disablePass(&MachineCopyPropagationID); 186950a13cfSDan Gohman 1874ba4816bSDan Gohman // Run the register coloring pass to reduce the total number of registers. 1884ba4816bSDan Gohman addPass(createWebAssemblyRegColoring()); 189b0921ca9SDan Gohman 190b0921ca9SDan Gohman TargetPassConfig::addPostRegAlloc(); 1919769debfSDerek Schuff 1929769debfSDerek Schuff // Run WebAssembly's version of the PrologEpilogInserter. Target-independent 1939769debfSDerek Schuff // PEI runs after PostRegAlloc and after ShrinkWrap. Putting it here will run 1949769debfSDerek Schuff // PEI before ShrinkWrap but otherwise in the same position in the order. 1959769debfSDerek Schuff addPass(createWebAssemblyPEI()); 196600aee98SJF Bastien } 19710e730a2SDan Gohman 198950a13cfSDan Gohman void WebAssemblyPassConfig::addPreEmitPass() { 199b0921ca9SDan Gohman TargetPassConfig::addPreEmitPass(); 200b0921ca9SDan Gohman 2015941bde0SDan Gohman // Put the CFG in structured form; insert BLOCK and LOOP markers. 202950a13cfSDan Gohman addPass(createWebAssemblyCFGStackify()); 2035941bde0SDan Gohman 204f0b165a7SDan Gohman // Lower br_unless into br_if. 205f0b165a7SDan Gohman addPass(createWebAssemblyLowerBrUnless()); 206f0b165a7SDan Gohman 2075941bde0SDan Gohman // Create a mapping from LLVM CodeGen virtual registers to wasm registers. 208cf4748f1SDan Gohman addPass(createWebAssemblyRegNumbering()); 2095941bde0SDan Gohman 2105941bde0SDan Gohman // Perform the very last peephole optimizations on the code. 21181719f85SDan Gohman addPass(createWebAssemblyPeephole()); 212950a13cfSDan Gohman } 213