110e730a2SDan Gohman //===- WebAssemblyTargetMachine.cpp - Define TargetMachine for WebAssembly -==// 210e730a2SDan Gohman // 310e730a2SDan Gohman // The LLVM Compiler Infrastructure 410e730a2SDan Gohman // 510e730a2SDan Gohman // This file is distributed under the University of Illinois Open Source 610e730a2SDan Gohman // License. See LICENSE.TXT for details. 710e730a2SDan Gohman // 810e730a2SDan Gohman //===----------------------------------------------------------------------===// 910e730a2SDan Gohman /// 1010e730a2SDan Gohman /// \file 1110e730a2SDan Gohman /// \brief This file defines the WebAssembly-specific subclass of TargetMachine. 1210e730a2SDan Gohman /// 1310e730a2SDan Gohman //===----------------------------------------------------------------------===// 1410e730a2SDan Gohman 1510e730a2SDan Gohman #include "WebAssembly.h" 1610e730a2SDan Gohman #include "MCTargetDesc/WebAssemblyMCTargetDesc.h" 1710e730a2SDan Gohman #include "WebAssemblyTargetMachine.h" 185bf22fc8SDan Gohman #include "WebAssemblyTargetObjectFile.h" 1910e730a2SDan Gohman #include "WebAssemblyTargetTransformInfo.h" 2010e730a2SDan Gohman #include "llvm/CodeGen/MachineFunctionPass.h" 2110e730a2SDan Gohman #include "llvm/CodeGen/Passes.h" 2210e730a2SDan Gohman #include "llvm/CodeGen/RegAllocRegistry.h" 2331d19d43SMatthias Braun #include "llvm/CodeGen/TargetPassConfig.h" 2410e730a2SDan Gohman #include "llvm/IR/Function.h" 2510e730a2SDan Gohman #include "llvm/Support/TargetRegistry.h" 2610e730a2SDan Gohman #include "llvm/Target/TargetOptions.h" 2703855df1SJF Bastien #include "llvm/Transforms/Scalar.h" 2810e730a2SDan Gohman using namespace llvm; 2910e730a2SDan Gohman 3010e730a2SDan Gohman #define DEBUG_TYPE "wasm" 3110e730a2SDan Gohman 3210e730a2SDan Gohman extern "C" void LLVMInitializeWebAssemblyTarget() { 3310e730a2SDan Gohman // Register the target. 34d82494bbSDan Gohman RegisterTargetMachine<WebAssemblyTargetMachine> X(TheWebAssemblyTarget32); 35d82494bbSDan Gohman RegisterTargetMachine<WebAssemblyTargetMachine> Y(TheWebAssemblyTarget64); 3610e730a2SDan Gohman } 3710e730a2SDan Gohman 3810e730a2SDan Gohman //===----------------------------------------------------------------------===// 3910e730a2SDan Gohman // WebAssembly Lowering public interface. 4010e730a2SDan Gohman //===----------------------------------------------------------------------===// 4110e730a2SDan Gohman 42*41133a3eSDan Gohman static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) { 43*41133a3eSDan Gohman if (!RM.hasValue()) 44*41133a3eSDan Gohman return Reloc::PIC_; 45*41133a3eSDan Gohman return *RM; 46*41133a3eSDan Gohman } 47*41133a3eSDan Gohman 4810e730a2SDan Gohman /// Create an WebAssembly architecture model. 4910e730a2SDan Gohman /// 5010e730a2SDan Gohman WebAssemblyTargetMachine::WebAssemblyTargetMachine( 5110e730a2SDan Gohman const Target &T, const Triple &TT, StringRef CPU, StringRef FS, 52*41133a3eSDan Gohman const TargetOptions &Options, Optional<Reloc::Model> RM, 53*41133a3eSDan Gohman CodeModel::Model CM, CodeGenOpt::Level OL) 540c6f5ac5SDan Gohman : LLVMTargetMachine(T, 550c6f5ac5SDan Gohman TT.isArch64Bit() ? "e-m:e-p:64:64-i64:64-n32:64-S128" 560c6f5ac5SDan Gohman : "e-m:e-p:32:32-i64:64-n32:64-S128", 57*41133a3eSDan Gohman TT, CPU, FS, Options, getEffectiveRelocModel(RM), 58*41133a3eSDan Gohman CM, OL), 595bf22fc8SDan Gohman TLOF(make_unique<WebAssemblyTargetObjectFile>()) { 60ffa143ceSDerek Schuff // WebAssembly type-checks expressions, but a noreturn function with a return 61ffa143ceSDerek Schuff // type that doesn't match the context will cause a check failure. So we lower 62ffa143ceSDerek Schuff // LLVM 'unreachable' to ISD::TRAP and then lower that to WebAssembly's 63ffa143ceSDerek Schuff // 'unreachable' expression which is meant for that case. 64ffa143ceSDerek Schuff this->Options.TrapUnreachable = true; 65ffa143ceSDerek Schuff 6610e730a2SDan Gohman initAsmInfo(); 6710e730a2SDan Gohman 68d85ab7fcSDan Gohman // Note that we don't use setRequiresStructuredCFG(true). It disables 69d85ab7fcSDan Gohman // optimizations than we're ok with, and want, such as critical edge 70d85ab7fcSDan Gohman // splitting and tail merging. 7110e730a2SDan Gohman } 7210e730a2SDan Gohman 7310e730a2SDan Gohman WebAssemblyTargetMachine::~WebAssemblyTargetMachine() {} 7410e730a2SDan Gohman 7510e730a2SDan Gohman const WebAssemblySubtarget * 7610e730a2SDan Gohman WebAssemblyTargetMachine::getSubtargetImpl(const Function &F) const { 7710e730a2SDan Gohman Attribute CPUAttr = F.getFnAttribute("target-cpu"); 7810e730a2SDan Gohman Attribute FSAttr = F.getFnAttribute("target-features"); 7910e730a2SDan Gohman 8010e730a2SDan Gohman std::string CPU = !CPUAttr.hasAttribute(Attribute::None) 8110e730a2SDan Gohman ? CPUAttr.getValueAsString().str() 8210e730a2SDan Gohman : TargetCPU; 8310e730a2SDan Gohman std::string FS = !FSAttr.hasAttribute(Attribute::None) 8410e730a2SDan Gohman ? FSAttr.getValueAsString().str() 8510e730a2SDan Gohman : TargetFS; 8610e730a2SDan Gohman 8710e730a2SDan Gohman auto &I = SubtargetMap[CPU + FS]; 8810e730a2SDan Gohman if (!I) { 8910e730a2SDan Gohman // This needs to be done before we create a new subtarget since any 9010e730a2SDan Gohman // creation will depend on the TM and the code generation flags on the 9110e730a2SDan Gohman // function that reside in TargetOptions. 9210e730a2SDan Gohman resetTargetOptions(F); 933adc7ce9SRafael Espindola I = llvm::make_unique<WebAssemblySubtarget>(TargetTriple, CPU, FS, *this); 9410e730a2SDan Gohman } 9510e730a2SDan Gohman return I.get(); 9610e730a2SDan Gohman } 9710e730a2SDan Gohman 9810e730a2SDan Gohman namespace { 9910e730a2SDan Gohman /// WebAssembly Code Generator Pass Configuration Options. 10010e730a2SDan Gohman class WebAssemblyPassConfig final : public TargetPassConfig { 10110e730a2SDan Gohman public: 10210e730a2SDan Gohman WebAssemblyPassConfig(WebAssemblyTargetMachine *TM, PassManagerBase &PM) 10310e730a2SDan Gohman : TargetPassConfig(TM, PM) {} 10410e730a2SDan Gohman 10510e730a2SDan Gohman WebAssemblyTargetMachine &getWebAssemblyTargetMachine() const { 10610e730a2SDan Gohman return getTM<WebAssemblyTargetMachine>(); 10710e730a2SDan Gohman } 10810e730a2SDan Gohman 10910e730a2SDan Gohman FunctionPass *createTargetRegisterAllocator(bool) override; 11010e730a2SDan Gohman 11110e730a2SDan Gohman void addIRPasses() override; 11210e730a2SDan Gohman bool addInstSelector() override; 11310e730a2SDan Gohman void addPostRegAlloc() override; 114ad154c83SDerek Schuff bool addGCPasses() override { return false; } 11510e730a2SDan Gohman void addPreEmitPass() override; 11610e730a2SDan Gohman }; 11710e730a2SDan Gohman } // end anonymous namespace 11810e730a2SDan Gohman 11910e730a2SDan Gohman TargetIRAnalysis WebAssemblyTargetMachine::getTargetIRAnalysis() { 1209099b5e6SHans Wennborg return TargetIRAnalysis([this](const Function &F) { 12110e730a2SDan Gohman return TargetTransformInfo(WebAssemblyTTIImpl(this, F)); 12210e730a2SDan Gohman }); 12310e730a2SDan Gohman } 12410e730a2SDan Gohman 12510e730a2SDan Gohman TargetPassConfig * 12610e730a2SDan Gohman WebAssemblyTargetMachine::createPassConfig(PassManagerBase &PM) { 12710e730a2SDan Gohman return new WebAssemblyPassConfig(this, PM); 12810e730a2SDan Gohman } 12910e730a2SDan Gohman 13010e730a2SDan Gohman FunctionPass *WebAssemblyPassConfig::createTargetRegisterAllocator(bool) { 13110e730a2SDan Gohman return nullptr; // No reg alloc 13210e730a2SDan Gohman } 13310e730a2SDan Gohman 13410e730a2SDan Gohman //===----------------------------------------------------------------------===// 13510e730a2SDan Gohman // The following functions are called from lib/CodeGen/Passes.cpp to modify 13610e730a2SDan Gohman // the CodeGen pass sequence. 13710e730a2SDan Gohman //===----------------------------------------------------------------------===// 13810e730a2SDan Gohman 13910e730a2SDan Gohman void WebAssemblyPassConfig::addIRPasses() { 14003855df1SJF Bastien if (TM->Options.ThreadModel == ThreadModel::Single) 1419c54d3b4SDan Gohman // In "single" mode, atomics get lowered to non-atomics. 14203855df1SJF Bastien addPass(createLowerAtomicPass()); 14303855df1SJF Bastien else 14410e730a2SDan Gohman // Expand some atomic operations. WebAssemblyTargetLowering has hooks which 14510e730a2SDan Gohman // control specifically what gets lowered. 14603855df1SJF Bastien addPass(createAtomicExpandPass(TM)); 14710e730a2SDan Gohman 14881719f85SDan Gohman // Optimize "returned" function attributes. 149b13c91f1SDan Gohman if (getOptLevel() != CodeGenOpt::None) 15081719f85SDan Gohman addPass(createWebAssemblyOptimizeReturned()); 15181719f85SDan Gohman 15210e730a2SDan Gohman TargetPassConfig::addIRPasses(); 15310e730a2SDan Gohman } 15410e730a2SDan Gohman 15510e730a2SDan Gohman bool WebAssemblyPassConfig::addInstSelector() { 156b0921ca9SDan Gohman (void)TargetPassConfig::addInstSelector(); 15710e730a2SDan Gohman addPass( 15810e730a2SDan Gohman createWebAssemblyISelDag(getWebAssemblyTargetMachine(), getOptLevel())); 1591cf96c0cSDan Gohman // Run the argument-move pass immediately after the ScheduleDAG scheduler 1601cf96c0cSDan Gohman // so that we can fix up the ARGUMENT instructions before anything else 1611cf96c0cSDan Gohman // sees them in the wrong place. 1621cf96c0cSDan Gohman addPass(createWebAssemblyArgumentMove()); 163bb372243SDan Gohman // Set the p2align operands. This information is present during ISel, however 164bb372243SDan Gohman // it's inconvenient to collect. Collect it now, and update the immediate 165bb372243SDan Gohman // operands. 166bb372243SDan Gohman addPass(createWebAssemblySetP2AlignOperands()); 16710e730a2SDan Gohman return false; 16810e730a2SDan Gohman } 16910e730a2SDan Gohman 170600aee98SJF Bastien void WebAssemblyPassConfig::addPostRegAlloc() { 1719c54d3b4SDan Gohman // TODO: The following CodeGen passes don't currently support code containing 1729c54d3b4SDan Gohman // virtual registers. Consider removing their restrictions and re-enabling 1739c54d3b4SDan Gohman // them. 174ad154c83SDerek Schuff 175ad154c83SDerek Schuff // Has no asserts of its own, but was not written to handle virtual regs. 176ad154c83SDerek Schuff disablePass(&ShrinkWrapID); 177ecabac62SDerek Schuff 178ecabac62SDerek Schuff // These functions all require the AllVRegsAllocated property. 179600aee98SJF Bastien disablePass(&MachineCopyPropagationID); 180ecabac62SDerek Schuff disablePass(&PostRASchedulerID); 181ecabac62SDerek Schuff disablePass(&FuncletLayoutID); 182ecabac62SDerek Schuff disablePass(&StackMapLivenessID); 183ecabac62SDerek Schuff disablePass(&LiveDebugValuesID); 184fe71ec77SSanjoy Das disablePass(&PatchableFunctionID); 185950a13cfSDan Gohman 186b0921ca9SDan Gohman TargetPassConfig::addPostRegAlloc(); 187600aee98SJF Bastien } 18810e730a2SDan Gohman 189950a13cfSDan Gohman void WebAssemblyPassConfig::addPreEmitPass() { 190b0921ca9SDan Gohman TargetPassConfig::addPreEmitPass(); 191b0921ca9SDan Gohman 1920cfb5f85SDan Gohman // Now that we have a prologue and epilogue and all frame indices are 1930cfb5f85SDan Gohman // rewritten, eliminate SP and FP. This allows them to be stackified, 1940cfb5f85SDan Gohman // colored, and numbered with the rest of the registers. 1950cfb5f85SDan Gohman addPass(createWebAssemblyReplacePhysRegs()); 1960cfb5f85SDan Gohman 1970cfb5f85SDan Gohman if (getOptLevel() != CodeGenOpt::None) { 1980cfb5f85SDan Gohman // LiveIntervals isn't commonly run this late. Re-establish preconditions. 1990cfb5f85SDan Gohman addPass(createWebAssemblyPrepareForLiveIntervals()); 2000cfb5f85SDan Gohman 2010cfb5f85SDan Gohman // Depend on LiveIntervals and perform some optimizations on it. 2020cfb5f85SDan Gohman addPass(createWebAssemblyOptimizeLiveIntervals()); 2030cfb5f85SDan Gohman 2040cfb5f85SDan Gohman // Prepare store instructions for register stackifying. 2050cfb5f85SDan Gohman addPass(createWebAssemblyStoreResults()); 2060cfb5f85SDan Gohman 2070cfb5f85SDan Gohman // Mark registers as representing wasm's expression stack. This is a key 2080cfb5f85SDan Gohman // code-compression technique in WebAssembly. We run this pass (and 2090cfb5f85SDan Gohman // StoreResults above) very late, so that it sees as much code as possible, 2100cfb5f85SDan Gohman // including code emitted by PEI and expanded by late tail duplication. 2110cfb5f85SDan Gohman addPass(createWebAssemblyRegStackify()); 2120cfb5f85SDan Gohman 2130cfb5f85SDan Gohman // Run the register coloring pass to reduce the total number of registers. 2140cfb5f85SDan Gohman // This runs after stackification so that it doesn't consider registers 2150cfb5f85SDan Gohman // that become stackified. 2160cfb5f85SDan Gohman addPass(createWebAssemblyRegColoring()); 2170cfb5f85SDan Gohman } 2180cfb5f85SDan Gohman 219d7a2eea6SDan Gohman // Eliminate multiple-entry loops. 220d7a2eea6SDan Gohman addPass(createWebAssemblyFixIrreducibleControlFlow()); 221d7a2eea6SDan Gohman 2225941bde0SDan Gohman // Put the CFG in structured form; insert BLOCK and LOOP markers. 223950a13cfSDan Gohman addPass(createWebAssemblyCFGStackify()); 2245941bde0SDan Gohman 225f0b165a7SDan Gohman // Lower br_unless into br_if. 226f0b165a7SDan Gohman addPass(createWebAssemblyLowerBrUnless()); 227f0b165a7SDan Gohman 2285941bde0SDan Gohman // Create a mapping from LLVM CodeGen virtual registers to wasm registers. 229cf4748f1SDan Gohman addPass(createWebAssemblyRegNumbering()); 2305941bde0SDan Gohman 2315941bde0SDan Gohman // Perform the very last peephole optimizations on the code. 232b13c91f1SDan Gohman if (getOptLevel() != CodeGenOpt::None) 23381719f85SDan Gohman addPass(createWebAssemblyPeephole()); 234950a13cfSDan Gohman } 235