11462faadSDan Gohman //===-- WebAssemblyRegStackify.cpp - Register Stackification --------------===// 21462faadSDan Gohman // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 61462faadSDan Gohman // 71462faadSDan Gohman //===----------------------------------------------------------------------===// 81462faadSDan Gohman /// 91462faadSDan Gohman /// \file 105f8f34e4SAdrian Prantl /// This file implements a register stacking pass. 111462faadSDan Gohman /// 121462faadSDan Gohman /// This pass reorders instructions to put register uses and defs in an order 131462faadSDan Gohman /// such that they form single-use expression trees. Registers fitting this form 141462faadSDan Gohman /// are then marked as "stackified", meaning references to them are replaced by 15e040533eSDan Gohman /// "push" and "pop" from the value stack. 161462faadSDan Gohman /// 1731448f16SDan Gohman /// This is primarily a code size optimization, since temporary values on the 18e040533eSDan Gohman /// value stack don't need to be named. 191462faadSDan Gohman /// 201462faadSDan Gohman //===----------------------------------------------------------------------===// 211462faadSDan Gohman 224ba4816bSDan Gohman #include "MCTargetDesc/WebAssemblyMCTargetDesc.h" // for WebAssembly::ARGUMENT_* 236bda14b3SChandler Carruth #include "WebAssembly.h" 24be24c020SYury Delendik #include "WebAssemblyDebugValueManager.h" 257a6b9825SDan Gohman #include "WebAssemblyMachineFunctionInfo.h" 26b6fd39a3SDan Gohman #include "WebAssemblySubtarget.h" 274fc4e42dSDan Gohman #include "WebAssemblyUtilities.h" 287c18d608SYury Delendik #include "llvm/ADT/SmallPtrSet.h" 2981719f85SDan Gohman #include "llvm/Analysis/AliasAnalysis.h" 30f842297dSMatthias Braun #include "llvm/CodeGen/LiveIntervals.h" 311462faadSDan Gohman #include "llvm/CodeGen/MachineBlockFrequencyInfo.h" 32adf28177SDan Gohman #include "llvm/CodeGen/MachineDominators.h" 33adf28177SDan Gohman #include "llvm/CodeGen/MachineInstrBuilder.h" 3482607f56SDan Gohman #include "llvm/CodeGen/MachineModuleInfoImpls.h" 351462faadSDan Gohman #include "llvm/CodeGen/MachineRegisterInfo.h" 361462faadSDan Gohman #include "llvm/CodeGen/Passes.h" 371462faadSDan Gohman #include "llvm/Support/Debug.h" 381462faadSDan Gohman #include "llvm/Support/raw_ostream.h" 3952861809SThomas Lively #include <iterator> 401462faadSDan Gohman using namespace llvm; 411462faadSDan Gohman 421462faadSDan Gohman #define DEBUG_TYPE "wasm-reg-stackify" 431462faadSDan Gohman 441462faadSDan Gohman namespace { 451462faadSDan Gohman class WebAssemblyRegStackify final : public MachineFunctionPass { 46117296c0SMehdi Amini StringRef getPassName() const override { 471462faadSDan Gohman return "WebAssembly Register Stackify"; 481462faadSDan Gohman } 491462faadSDan Gohman 501462faadSDan Gohman void getAnalysisUsage(AnalysisUsage &AU) const override { 511462faadSDan Gohman AU.setPreservesCFG(); 5281719f85SDan Gohman AU.addRequired<AAResultsWrapperPass>(); 53adf28177SDan Gohman AU.addRequired<MachineDominatorTree>(); 548887d1faSDan Gohman AU.addRequired<LiveIntervals>(); 551462faadSDan Gohman AU.addPreserved<MachineBlockFrequencyInfo>(); 568887d1faSDan Gohman AU.addPreserved<SlotIndexes>(); 578887d1faSDan Gohman AU.addPreserved<LiveIntervals>(); 588887d1faSDan Gohman AU.addPreservedID(LiveVariablesID); 59adf28177SDan Gohman AU.addPreserved<MachineDominatorTree>(); 601462faadSDan Gohman MachineFunctionPass::getAnalysisUsage(AU); 611462faadSDan Gohman } 621462faadSDan Gohman 631462faadSDan Gohman bool runOnMachineFunction(MachineFunction &MF) override; 641462faadSDan Gohman 651462faadSDan Gohman public: 661462faadSDan Gohman static char ID; // Pass identification, replacement for typeid 671462faadSDan Gohman WebAssemblyRegStackify() : MachineFunctionPass(ID) {} 681462faadSDan Gohman }; 691462faadSDan Gohman } // end anonymous namespace 701462faadSDan Gohman 711462faadSDan Gohman char WebAssemblyRegStackify::ID = 0; 7240926451SJacob Gravelle INITIALIZE_PASS(WebAssemblyRegStackify, DEBUG_TYPE, 7340926451SJacob Gravelle "Reorder instructions to use the WebAssembly value stack", 7440926451SJacob Gravelle false, false) 7540926451SJacob Gravelle 761462faadSDan Gohman FunctionPass *llvm::createWebAssemblyRegStackify() { 771462faadSDan Gohman return new WebAssemblyRegStackify(); 781462faadSDan Gohman } 791462faadSDan Gohman 80b0992dafSDan Gohman // Decorate the given instruction with implicit operands that enforce the 818887d1faSDan Gohman // expression stack ordering constraints for an instruction which is on 828887d1faSDan Gohman // the expression stack. 8318c56a07SHeejin Ahn static void imposeStackOrdering(MachineInstr *MI) { 84e040533eSDan Gohman // Write the opaque VALUE_STACK register. 85e040533eSDan Gohman if (!MI->definesRegister(WebAssembly::VALUE_STACK)) 86e040533eSDan Gohman MI->addOperand(MachineOperand::CreateReg(WebAssembly::VALUE_STACK, 87b0992dafSDan Gohman /*isDef=*/true, 88b0992dafSDan Gohman /*isImp=*/true)); 894da4abd8SDan Gohman 90e040533eSDan Gohman // Also read the opaque VALUE_STACK register. 91e040533eSDan Gohman if (!MI->readsRegister(WebAssembly::VALUE_STACK)) 92e040533eSDan Gohman MI->addOperand(MachineOperand::CreateReg(WebAssembly::VALUE_STACK, 93b0992dafSDan Gohman /*isDef=*/false, 94b0992dafSDan Gohman /*isImp=*/true)); 95b0992dafSDan Gohman } 96b0992dafSDan Gohman 97e81021a5SDan Gohman // Convert an IMPLICIT_DEF instruction into an instruction which defines 98e81021a5SDan Gohman // a constant zero value. 9918c56a07SHeejin Ahn static void convertImplicitDefToConstZero(MachineInstr *MI, 100e81021a5SDan Gohman MachineRegisterInfo &MRI, 101e81021a5SDan Gohman const TargetInstrInfo *TII, 102feb18fe9SThomas Lively MachineFunction &MF, 103feb18fe9SThomas Lively LiveIntervals &LIS) { 104e81021a5SDan Gohman assert(MI->getOpcode() == TargetOpcode::IMPLICIT_DEF); 105e81021a5SDan Gohman 106f208f631SHeejin Ahn const auto *RegClass = MRI.getRegClass(MI->getOperand(0).getReg()); 107e81021a5SDan Gohman if (RegClass == &WebAssembly::I32RegClass) { 108e81021a5SDan Gohman MI->setDesc(TII->get(WebAssembly::CONST_I32)); 109e81021a5SDan Gohman MI->addOperand(MachineOperand::CreateImm(0)); 110e81021a5SDan Gohman } else if (RegClass == &WebAssembly::I64RegClass) { 111e81021a5SDan Gohman MI->setDesc(TII->get(WebAssembly::CONST_I64)); 112e81021a5SDan Gohman MI->addOperand(MachineOperand::CreateImm(0)); 113e81021a5SDan Gohman } else if (RegClass == &WebAssembly::F32RegClass) { 114e81021a5SDan Gohman MI->setDesc(TII->get(WebAssembly::CONST_F32)); 11518c56a07SHeejin Ahn auto *Val = cast<ConstantFP>(Constant::getNullValue( 11621109249SDavid Blaikie Type::getFloatTy(MF.getFunction().getContext()))); 117e81021a5SDan Gohman MI->addOperand(MachineOperand::CreateFPImm(Val)); 118e81021a5SDan Gohman } else if (RegClass == &WebAssembly::F64RegClass) { 119e81021a5SDan Gohman MI->setDesc(TII->get(WebAssembly::CONST_F64)); 12018c56a07SHeejin Ahn auto *Val = cast<ConstantFP>(Constant::getNullValue( 12121109249SDavid Blaikie Type::getDoubleTy(MF.getFunction().getContext()))); 122e81021a5SDan Gohman MI->addOperand(MachineOperand::CreateFPImm(Val)); 1236ff31fe3SThomas Lively } else if (RegClass == &WebAssembly::V128RegClass) { 12452861809SThomas Lively // TODO: Replace this with v128.const 0 once that is supported in V8 12505c145d6SDaniel Sanders Register TempReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass); 12644ee14f9SThomas Lively MI->setDesc(TII->get(WebAssembly::SPLAT_I32x4)); 127feb18fe9SThomas Lively MI->addOperand(MachineOperand::CreateReg(TempReg, false)); 128feb18fe9SThomas Lively MachineInstr *Const = BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), 129feb18fe9SThomas Lively TII->get(WebAssembly::CONST_I32), TempReg) 130feb18fe9SThomas Lively .addImm(0); 131feb18fe9SThomas Lively LIS.InsertMachineInstrInMaps(*Const); 132e81021a5SDan Gohman } else { 133e81021a5SDan Gohman llvm_unreachable("Unexpected reg class"); 134e81021a5SDan Gohman } 135e81021a5SDan Gohman } 136e81021a5SDan Gohman 1372644d74bSDan Gohman // Determine whether a call to the callee referenced by 1382644d74bSDan Gohman // MI->getOperand(CalleeOpNo) reads memory, writes memory, and/or has side 1392644d74bSDan Gohman // effects. 1407b64a590SThomas Lively static void queryCallee(const MachineInstr &MI, bool &Read, bool &Write, 1417b64a590SThomas Lively bool &Effects, bool &StackPointer) { 142d08cd15fSDan Gohman // All calls can use the stack pointer. 143d08cd15fSDan Gohman StackPointer = true; 144d08cd15fSDan Gohman 1457b64a590SThomas Lively const MachineOperand &MO = WebAssembly::getCalleeOp(MI); 1462644d74bSDan Gohman if (MO.isGlobal()) { 1472644d74bSDan Gohman const Constant *GV = MO.getGlobal(); 14818c56a07SHeejin Ahn if (const auto *GA = dyn_cast<GlobalAlias>(GV)) 1492644d74bSDan Gohman if (!GA->isInterposable()) 1502644d74bSDan Gohman GV = GA->getAliasee(); 1512644d74bSDan Gohman 15218c56a07SHeejin Ahn if (const auto *F = dyn_cast<Function>(GV)) { 1532644d74bSDan Gohman if (!F->doesNotThrow()) 1542644d74bSDan Gohman Effects = true; 1552644d74bSDan Gohman if (F->doesNotAccessMemory()) 1562644d74bSDan Gohman return; 1572644d74bSDan Gohman if (F->onlyReadsMemory()) { 1582644d74bSDan Gohman Read = true; 1592644d74bSDan Gohman return; 1602644d74bSDan Gohman } 1612644d74bSDan Gohman } 1622644d74bSDan Gohman } 1632644d74bSDan Gohman 1642644d74bSDan Gohman // Assume the worst. 1652644d74bSDan Gohman Write = true; 1662644d74bSDan Gohman Read = true; 1672644d74bSDan Gohman Effects = true; 1682644d74bSDan Gohman } 1692644d74bSDan Gohman 170d08cd15fSDan Gohman // Determine whether MI reads memory, writes memory, has side effects, 17182607f56SDan Gohman // and/or uses the stack pointer value. 17218c56a07SHeejin Ahn static void query(const MachineInstr &MI, AliasAnalysis &AA, bool &Read, 173500d0469SDuncan P. N. Exon Smith bool &Write, bool &Effects, bool &StackPointer) { 174500d0469SDuncan P. N. Exon Smith assert(!MI.isTerminator()); 1756c8f20d7SDan Gohman 1765ef4d5f9SHeejin Ahn if (MI.isDebugInstr() || MI.isPosition()) 1776c8f20d7SDan Gohman return; 1782644d74bSDan Gohman 1792644d74bSDan Gohman // Check for loads. 180d98cf00cSJustin Lebar if (MI.mayLoad() && !MI.isDereferenceableInvariantLoad(&AA)) 1812644d74bSDan Gohman Read = true; 1822644d74bSDan Gohman 1832644d74bSDan Gohman // Check for stores. 184500d0469SDuncan P. N. Exon Smith if (MI.mayStore()) { 1852644d74bSDan Gohman Write = true; 186500d0469SDuncan P. N. Exon Smith } else if (MI.hasOrderedMemoryRef()) { 187500d0469SDuncan P. N. Exon Smith switch (MI.getOpcode()) { 188f208f631SHeejin Ahn case WebAssembly::DIV_S_I32: 189f208f631SHeejin Ahn case WebAssembly::DIV_S_I64: 190f208f631SHeejin Ahn case WebAssembly::REM_S_I32: 191f208f631SHeejin Ahn case WebAssembly::REM_S_I64: 192f208f631SHeejin Ahn case WebAssembly::DIV_U_I32: 193f208f631SHeejin Ahn case WebAssembly::DIV_U_I64: 194f208f631SHeejin Ahn case WebAssembly::REM_U_I32: 195f208f631SHeejin Ahn case WebAssembly::REM_U_I64: 196f208f631SHeejin Ahn case WebAssembly::I32_TRUNC_S_F32: 197f208f631SHeejin Ahn case WebAssembly::I64_TRUNC_S_F32: 198f208f631SHeejin Ahn case WebAssembly::I32_TRUNC_S_F64: 199f208f631SHeejin Ahn case WebAssembly::I64_TRUNC_S_F64: 200f208f631SHeejin Ahn case WebAssembly::I32_TRUNC_U_F32: 201f208f631SHeejin Ahn case WebAssembly::I64_TRUNC_U_F32: 202f208f631SHeejin Ahn case WebAssembly::I32_TRUNC_U_F64: 203f208f631SHeejin Ahn case WebAssembly::I64_TRUNC_U_F64: 2042644d74bSDan Gohman // These instruction have hasUnmodeledSideEffects() returning true 2052644d74bSDan Gohman // because they trap on overflow and invalid so they can't be arbitrarily 2062644d74bSDan Gohman // moved, however hasOrderedMemoryRef() interprets this plus their lack 2072644d74bSDan Gohman // of memoperands as having a potential unknown memory reference. 2082644d74bSDan Gohman break; 2092644d74bSDan Gohman default: 2101054570aSDan Gohman // Record volatile accesses, unless it's a call, as calls are handled 2112644d74bSDan Gohman // specially below. 212500d0469SDuncan P. N. Exon Smith if (!MI.isCall()) { 2132644d74bSDan Gohman Write = true; 2141054570aSDan Gohman Effects = true; 2151054570aSDan Gohman } 2162644d74bSDan Gohman break; 2172644d74bSDan Gohman } 2182644d74bSDan Gohman } 2192644d74bSDan Gohman 2202644d74bSDan Gohman // Check for side effects. 221500d0469SDuncan P. N. Exon Smith if (MI.hasUnmodeledSideEffects()) { 222500d0469SDuncan P. N. Exon Smith switch (MI.getOpcode()) { 223f208f631SHeejin Ahn case WebAssembly::DIV_S_I32: 224f208f631SHeejin Ahn case WebAssembly::DIV_S_I64: 225f208f631SHeejin Ahn case WebAssembly::REM_S_I32: 226f208f631SHeejin Ahn case WebAssembly::REM_S_I64: 227f208f631SHeejin Ahn case WebAssembly::DIV_U_I32: 228f208f631SHeejin Ahn case WebAssembly::DIV_U_I64: 229f208f631SHeejin Ahn case WebAssembly::REM_U_I32: 230f208f631SHeejin Ahn case WebAssembly::REM_U_I64: 231f208f631SHeejin Ahn case WebAssembly::I32_TRUNC_S_F32: 232f208f631SHeejin Ahn case WebAssembly::I64_TRUNC_S_F32: 233f208f631SHeejin Ahn case WebAssembly::I32_TRUNC_S_F64: 234f208f631SHeejin Ahn case WebAssembly::I64_TRUNC_S_F64: 235f208f631SHeejin Ahn case WebAssembly::I32_TRUNC_U_F32: 236f208f631SHeejin Ahn case WebAssembly::I64_TRUNC_U_F32: 237f208f631SHeejin Ahn case WebAssembly::I32_TRUNC_U_F64: 238f208f631SHeejin Ahn case WebAssembly::I64_TRUNC_U_F64: 2392644d74bSDan Gohman // These instructions have hasUnmodeledSideEffects() returning true 2402644d74bSDan Gohman // because they trap on overflow and invalid so they can't be arbitrarily 2412644d74bSDan Gohman // moved, however in the specific case of register stackifying, it is safe 2422644d74bSDan Gohman // to move them because overflow and invalid are Undefined Behavior. 2432644d74bSDan Gohman break; 2442644d74bSDan Gohman default: 2452644d74bSDan Gohman Effects = true; 2462644d74bSDan Gohman break; 2472644d74bSDan Gohman } 2482644d74bSDan Gohman } 2492644d74bSDan Gohman 250e73c7a1aSHeejin Ahn // Check for writes to __stack_pointer global. 251b9a539c0SWouter van Oortmerssen if ((MI.getOpcode() == WebAssembly::GLOBAL_SET_I32 || 252b9a539c0SWouter van Oortmerssen MI.getOpcode() == WebAssembly::GLOBAL_SET_I64) && 253e73c7a1aSHeejin Ahn strcmp(MI.getOperand(0).getSymbolName(), "__stack_pointer") == 0) 254e73c7a1aSHeejin Ahn StackPointer = true; 255e73c7a1aSHeejin Ahn 2562644d74bSDan Gohman // Analyze calls. 257500d0469SDuncan P. N. Exon Smith if (MI.isCall()) { 2587b64a590SThomas Lively queryCallee(MI, Read, Write, Effects, StackPointer); 2592644d74bSDan Gohman } 2602644d74bSDan Gohman } 2612644d74bSDan Gohman 2622644d74bSDan Gohman // Test whether Def is safe and profitable to rematerialize. 26318c56a07SHeejin Ahn static bool shouldRematerialize(const MachineInstr &Def, AliasAnalysis &AA, 2642644d74bSDan Gohman const WebAssemblyInstrInfo *TII) { 2659cfc75c2SDuncan P. N. Exon Smith return Def.isAsCheapAsAMove() && TII->isTriviallyReMaterializable(Def, &AA); 2662644d74bSDan Gohman } 2672644d74bSDan Gohman 26812de0b91SDan Gohman // Identify the definition for this register at this point. This is a 26912de0b91SDan Gohman // generalization of MachineRegisterInfo::getUniqueVRegDef that uses 27012de0b91SDan Gohman // LiveIntervals to handle complex cases. 27118c56a07SHeejin Ahn static MachineInstr *getVRegDef(unsigned Reg, const MachineInstr *Insert, 2722644d74bSDan Gohman const MachineRegisterInfo &MRI, 273f208f631SHeejin Ahn const LiveIntervals &LIS) { 2742644d74bSDan Gohman // Most registers are in SSA form here so we try a quick MRI query first. 2752644d74bSDan Gohman if (MachineInstr *Def = MRI.getUniqueVRegDef(Reg)) 2762644d74bSDan Gohman return Def; 2772644d74bSDan Gohman 2782644d74bSDan Gohman // MRI doesn't know what the Def is. Try asking LIS. 2792644d74bSDan Gohman if (const VNInfo *ValNo = LIS.getInterval(Reg).getVNInfoBefore( 2802644d74bSDan Gohman LIS.getInstructionIndex(*Insert))) 2812644d74bSDan Gohman return LIS.getInstructionFromIndex(ValNo->def); 2822644d74bSDan Gohman 2832644d74bSDan Gohman return nullptr; 2842644d74bSDan Gohman } 2852644d74bSDan Gohman 28612de0b91SDan Gohman // Test whether Reg, as defined at Def, has exactly one use. This is a 28712de0b91SDan Gohman // generalization of MachineRegisterInfo::hasOneUse that uses LiveIntervals 28812de0b91SDan Gohman // to handle complex cases. 28918c56a07SHeejin Ahn static bool hasOneUse(unsigned Reg, MachineInstr *Def, MachineRegisterInfo &MRI, 290f208f631SHeejin Ahn MachineDominatorTree &MDT, LiveIntervals &LIS) { 29112de0b91SDan Gohman // Most registers are in SSA form here so we try a quick MRI query first. 29212de0b91SDan Gohman if (MRI.hasOneUse(Reg)) 29312de0b91SDan Gohman return true; 29412de0b91SDan Gohman 29512de0b91SDan Gohman bool HasOne = false; 29612de0b91SDan Gohman const LiveInterval &LI = LIS.getInterval(Reg); 297f208f631SHeejin Ahn const VNInfo *DefVNI = 298f208f631SHeejin Ahn LI.getVNInfoAt(LIS.getInstructionIndex(*Def).getRegSlot()); 29912de0b91SDan Gohman assert(DefVNI); 300a8a63829SDominic Chen for (auto &I : MRI.use_nodbg_operands(Reg)) { 30112de0b91SDan Gohman const auto &Result = LI.Query(LIS.getInstructionIndex(*I.getParent())); 30212de0b91SDan Gohman if (Result.valueIn() == DefVNI) { 30312de0b91SDan Gohman if (!Result.isKill()) 30412de0b91SDan Gohman return false; 30512de0b91SDan Gohman if (HasOne) 30612de0b91SDan Gohman return false; 30712de0b91SDan Gohman HasOne = true; 30812de0b91SDan Gohman } 30912de0b91SDan Gohman } 31012de0b91SDan Gohman return HasOne; 31112de0b91SDan Gohman } 31212de0b91SDan Gohman 3138887d1faSDan Gohman // Test whether it's safe to move Def to just before Insert. 31481719f85SDan Gohman // TODO: Compute memory dependencies in a way that doesn't require always 31581719f85SDan Gohman // walking the block. 31681719f85SDan Gohman // TODO: Compute memory dependencies in a way that uses AliasAnalysis to be 31781719f85SDan Gohman // more precise. 31852861809SThomas Lively static bool isSafeToMove(const MachineOperand *Def, const MachineOperand *Use, 31952861809SThomas Lively const MachineInstr *Insert, AliasAnalysis &AA, 32052861809SThomas Lively const WebAssemblyFunctionInfo &MFI, 32152861809SThomas Lively const MachineRegisterInfo &MRI) { 32252861809SThomas Lively const MachineInstr *DefI = Def->getParent(); 32352861809SThomas Lively const MachineInstr *UseI = Use->getParent(); 32452861809SThomas Lively assert(DefI->getParent() == Insert->getParent()); 32552861809SThomas Lively assert(UseI->getParent() == Insert->getParent()); 32652861809SThomas Lively 32752861809SThomas Lively // The first def of a multivalue instruction can be stackified by moving, 32852861809SThomas Lively // since the later defs can always be placed into locals if necessary. Later 32952861809SThomas Lively // defs can only be stackified if all previous defs are already stackified 33052861809SThomas Lively // since ExplicitLocals will not know how to place a def in a local if a 33152861809SThomas Lively // subsequent def is stackified. But only one def can be stackified by moving 33252861809SThomas Lively // the instruction, so it must be the first one. 33352861809SThomas Lively // 33452861809SThomas Lively // TODO: This could be loosened to be the first *live* def, but care would 33552861809SThomas Lively // have to be taken to ensure the drops of the initial dead defs can be 33652861809SThomas Lively // placed. This would require checking that no previous defs are used in the 33752861809SThomas Lively // same instruction as subsequent defs. 33852861809SThomas Lively if (Def != DefI->defs().begin()) 33952861809SThomas Lively return false; 34052861809SThomas Lively 34152861809SThomas Lively // If any subsequent def is used prior to the current value by the same 34252861809SThomas Lively // instruction in which the current value is used, we cannot 34352861809SThomas Lively // stackify. Stackifying in this case would require that def moving below the 34452861809SThomas Lively // current def in the stack, which cannot be achieved, even with locals. 34552861809SThomas Lively for (const auto &SubsequentDef : drop_begin(DefI->defs(), 1)) { 34652861809SThomas Lively for (const auto &PriorUse : UseI->uses()) { 34752861809SThomas Lively if (&PriorUse == Use) 34852861809SThomas Lively break; 34952861809SThomas Lively if (PriorUse.isReg() && SubsequentDef.getReg() == PriorUse.getReg()) 35052861809SThomas Lively return false; 35152861809SThomas Lively } 35252861809SThomas Lively } 35352861809SThomas Lively 35452861809SThomas Lively // If moving is a semantic nop, it is always allowed 35552861809SThomas Lively const MachineBasicBlock *MBB = DefI->getParent(); 35652861809SThomas Lively auto NextI = std::next(MachineBasicBlock::const_iterator(DefI)); 35752861809SThomas Lively for (auto E = MBB->end(); NextI != E && NextI->isDebugInstr(); ++NextI) 35852861809SThomas Lively ; 35952861809SThomas Lively if (NextI == Insert) 36052861809SThomas Lively return true; 3618887d1faSDan Gohman 362*9e4eadebSHeejin Ahn // 'catch' and 'catch_all' should be the first instruction of a BB and cannot 363*9e4eadebSHeejin Ahn // move. 364*9e4eadebSHeejin Ahn if (WebAssembly::isCatch(DefI->getOpcode())) 365d6f48786SHeejin Ahn return false; 366d6f48786SHeejin Ahn 3678887d1faSDan Gohman // Check for register dependencies. 368e9e6891bSDerek Schuff SmallVector<unsigned, 4> MutableRegisters; 36952861809SThomas Lively for (const MachineOperand &MO : DefI->operands()) { 3708887d1faSDan Gohman if (!MO.isReg() || MO.isUndef()) 3718887d1faSDan Gohman continue; 37205c145d6SDaniel Sanders Register Reg = MO.getReg(); 3738887d1faSDan Gohman 3748887d1faSDan Gohman // If the register is dead here and at Insert, ignore it. 3758887d1faSDan Gohman if (MO.isDead() && Insert->definesRegister(Reg) && 3768887d1faSDan Gohman !Insert->readsRegister(Reg)) 3778887d1faSDan Gohman continue; 3788887d1faSDan Gohman 3792bea69bfSDaniel Sanders if (Register::isPhysicalRegister(Reg)) { 3800cfb5f85SDan Gohman // Ignore ARGUMENTS; it's just used to keep the ARGUMENT_* instructions 3810cfb5f85SDan Gohman // from moving down, and we've already checked for that. 3820cfb5f85SDan Gohman if (Reg == WebAssembly::ARGUMENTS) 3830cfb5f85SDan Gohman continue; 3848887d1faSDan Gohman // If the physical register is never modified, ignore it. 3858887d1faSDan Gohman if (!MRI.isPhysRegModified(Reg)) 3868887d1faSDan Gohman continue; 3878887d1faSDan Gohman // Otherwise, it's a physical register with unknown liveness. 3888887d1faSDan Gohman return false; 3898887d1faSDan Gohman } 3908887d1faSDan Gohman 391e9e6891bSDerek Schuff // If one of the operands isn't in SSA form, it has different values at 392e9e6891bSDerek Schuff // different times, and we need to make sure we don't move our use across 393e9e6891bSDerek Schuff // a different def. 394e9e6891bSDerek Schuff if (!MO.isDef() && !MRI.hasOneDef(Reg)) 395e9e6891bSDerek Schuff MutableRegisters.push_back(Reg); 3968887d1faSDan Gohman } 3978887d1faSDan Gohman 398d08cd15fSDan Gohman bool Read = false, Write = false, Effects = false, StackPointer = false; 39952861809SThomas Lively query(*DefI, AA, Read, Write, Effects, StackPointer); 4002644d74bSDan Gohman 4012644d74bSDan Gohman // If the instruction does not access memory and has no side effects, it has 4022644d74bSDan Gohman // no additional dependencies. 403e9e6891bSDerek Schuff bool HasMutableRegisters = !MutableRegisters.empty(); 404e9e6891bSDerek Schuff if (!Read && !Write && !Effects && !StackPointer && !HasMutableRegisters) 4052644d74bSDan Gohman return true; 4062644d74bSDan Gohman 40752861809SThomas Lively // Scan through the intervening instructions between DefI and Insert. 40852861809SThomas Lively MachineBasicBlock::const_iterator D(DefI), I(Insert); 4092644d74bSDan Gohman for (--I; I != D; --I) { 4102644d74bSDan Gohman bool InterveningRead = false; 4112644d74bSDan Gohman bool InterveningWrite = false; 4122644d74bSDan Gohman bool InterveningEffects = false; 413d08cd15fSDan Gohman bool InterveningStackPointer = false; 41418c56a07SHeejin Ahn query(*I, AA, InterveningRead, InterveningWrite, InterveningEffects, 415d08cd15fSDan Gohman InterveningStackPointer); 4162644d74bSDan Gohman if (Effects && InterveningEffects) 4172644d74bSDan Gohman return false; 4182644d74bSDan Gohman if (Read && InterveningWrite) 4192644d74bSDan Gohman return false; 4202644d74bSDan Gohman if (Write && (InterveningRead || InterveningWrite)) 4212644d74bSDan Gohman return false; 422d08cd15fSDan Gohman if (StackPointer && InterveningStackPointer) 423d08cd15fSDan Gohman return false; 424e9e6891bSDerek Schuff 425e9e6891bSDerek Schuff for (unsigned Reg : MutableRegisters) 426e9e6891bSDerek Schuff for (const MachineOperand &MO : I->operands()) 427e9e6891bSDerek Schuff if (MO.isReg() && MO.isDef() && MO.getReg() == Reg) 428e9e6891bSDerek Schuff return false; 4292644d74bSDan Gohman } 4302644d74bSDan Gohman 4312644d74bSDan Gohman return true; 43281719f85SDan Gohman } 43381719f85SDan Gohman 434adf28177SDan Gohman /// Test whether OneUse, a use of Reg, dominates all of Reg's other uses. 43518c56a07SHeejin Ahn static bool oneUseDominatesOtherUses(unsigned Reg, const MachineOperand &OneUse, 436adf28177SDan Gohman const MachineBasicBlock &MBB, 437adf28177SDan Gohman const MachineRegisterInfo &MRI, 4380cfb5f85SDan Gohman const MachineDominatorTree &MDT, 4391054570aSDan Gohman LiveIntervals &LIS, 4401054570aSDan Gohman WebAssemblyFunctionInfo &MFI) { 4410cfb5f85SDan Gohman const LiveInterval &LI = LIS.getInterval(Reg); 4420cfb5f85SDan Gohman 4430cfb5f85SDan Gohman const MachineInstr *OneUseInst = OneUse.getParent(); 4440cfb5f85SDan Gohman VNInfo *OneUseVNI = LI.getVNInfoBefore(LIS.getInstructionIndex(*OneUseInst)); 4450cfb5f85SDan Gohman 446a8a63829SDominic Chen for (const MachineOperand &Use : MRI.use_nodbg_operands(Reg)) { 447adf28177SDan Gohman if (&Use == &OneUse) 448adf28177SDan Gohman continue; 4490cfb5f85SDan Gohman 450adf28177SDan Gohman const MachineInstr *UseInst = Use.getParent(); 4510cfb5f85SDan Gohman VNInfo *UseVNI = LI.getVNInfoBefore(LIS.getInstructionIndex(*UseInst)); 4520cfb5f85SDan Gohman 4530cfb5f85SDan Gohman if (UseVNI != OneUseVNI) 4540cfb5f85SDan Gohman continue; 4550cfb5f85SDan Gohman 45612de0b91SDan Gohman if (UseInst == OneUseInst) { 457adf28177SDan Gohman // Another use in the same instruction. We need to ensure that the one 458adf28177SDan Gohman // selected use happens "before" it. 459adf28177SDan Gohman if (&OneUse > &Use) 460adf28177SDan Gohman return false; 461adf28177SDan Gohman } else { 462adf28177SDan Gohman // Test that the use is dominated by the one selected use. 4631054570aSDan Gohman while (!MDT.dominates(OneUseInst, UseInst)) { 4641054570aSDan Gohman // Actually, dominating is over-conservative. Test that the use would 4651054570aSDan Gohman // happen after the one selected use in the stack evaluation order. 4661054570aSDan Gohman // 4676a87ddacSThomas Lively // This is needed as a consequence of using implicit local.gets for 4686a87ddacSThomas Lively // uses and implicit local.sets for defs. 4691054570aSDan Gohman if (UseInst->getDesc().getNumDefs() == 0) 470adf28177SDan Gohman return false; 4711054570aSDan Gohman const MachineOperand &MO = UseInst->getOperand(0); 4721054570aSDan Gohman if (!MO.isReg()) 4731054570aSDan Gohman return false; 47405c145d6SDaniel Sanders Register DefReg = MO.getReg(); 4752bea69bfSDaniel Sanders if (!Register::isVirtualRegister(DefReg) || 4761054570aSDan Gohman !MFI.isVRegStackified(DefReg)) 4771054570aSDan Gohman return false; 478b3857e4dSYury Delendik assert(MRI.hasOneNonDBGUse(DefReg)); 479b3857e4dSYury Delendik const MachineOperand &NewUse = *MRI.use_nodbg_begin(DefReg); 4801054570aSDan Gohman const MachineInstr *NewUseInst = NewUse.getParent(); 4811054570aSDan Gohman if (NewUseInst == OneUseInst) { 4821054570aSDan Gohman if (&OneUse > &NewUse) 4831054570aSDan Gohman return false; 4841054570aSDan Gohman break; 4851054570aSDan Gohman } 4861054570aSDan Gohman UseInst = NewUseInst; 4871054570aSDan Gohman } 488adf28177SDan Gohman } 489adf28177SDan Gohman } 490adf28177SDan Gohman return true; 491adf28177SDan Gohman } 492adf28177SDan Gohman 4934fc4e42dSDan Gohman /// Get the appropriate tee opcode for the given register class. 49418c56a07SHeejin Ahn static unsigned getTeeOpcode(const TargetRegisterClass *RC) { 495adf28177SDan Gohman if (RC == &WebAssembly::I32RegClass) 4964fc4e42dSDan Gohman return WebAssembly::TEE_I32; 497adf28177SDan Gohman if (RC == &WebAssembly::I64RegClass) 4984fc4e42dSDan Gohman return WebAssembly::TEE_I64; 499adf28177SDan Gohman if (RC == &WebAssembly::F32RegClass) 5004fc4e42dSDan Gohman return WebAssembly::TEE_F32; 501adf28177SDan Gohman if (RC == &WebAssembly::F64RegClass) 5024fc4e42dSDan Gohman return WebAssembly::TEE_F64; 50339bf39f3SDerek Schuff if (RC == &WebAssembly::V128RegClass) 5044fc4e42dSDan Gohman return WebAssembly::TEE_V128; 505adf28177SDan Gohman llvm_unreachable("Unexpected register class"); 506adf28177SDan Gohman } 507adf28177SDan Gohman 5082644d74bSDan Gohman // Shrink LI to its uses, cleaning up LI. 50918c56a07SHeejin Ahn static void shrinkToUses(LiveInterval &LI, LiveIntervals &LIS) { 5102644d74bSDan Gohman if (LIS.shrinkToUses(&LI)) { 5112644d74bSDan Gohman SmallVector<LiveInterval *, 4> SplitLIs; 5122644d74bSDan Gohman LIS.splitSeparateComponents(LI, SplitLIs); 5132644d74bSDan Gohman } 5142644d74bSDan Gohman } 5152644d74bSDan Gohman 516adf28177SDan Gohman /// A single-use def in the same block with no intervening memory or register 517adf28177SDan Gohman /// dependencies; move the def down and nest it with the current instruction. 51818c56a07SHeejin Ahn static MachineInstr *moveForSingleUse(unsigned Reg, MachineOperand &Op, 519f208f631SHeejin Ahn MachineInstr *Def, MachineBasicBlock &MBB, 520adf28177SDan Gohman MachineInstr *Insert, LiveIntervals &LIS, 5210cfb5f85SDan Gohman WebAssemblyFunctionInfo &MFI, 5220cfb5f85SDan Gohman MachineRegisterInfo &MRI) { 523d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "Move for single use: "; Def->dump()); 5242644d74bSDan Gohman 525be24c020SYury Delendik WebAssemblyDebugValueManager DefDIs(Def); 526adf28177SDan Gohman MBB.splice(Insert, &MBB, Def); 527be24c020SYury Delendik DefDIs.move(Insert); 5281afd1e2bSJF Bastien LIS.handleMove(*Def); 5290cfb5f85SDan Gohman 53012de0b91SDan Gohman if (MRI.hasOneDef(Reg) && MRI.hasOneUse(Reg)) { 53112de0b91SDan Gohman // No one else is using this register for anything so we can just stackify 53212de0b91SDan Gohman // it in place. 533c5d24009SMatt Arsenault MFI.stackifyVReg(MRI, Reg); 5340cfb5f85SDan Gohman } else { 53512de0b91SDan Gohman // The register may have unrelated uses or defs; create a new register for 53612de0b91SDan Gohman // just our one def and use so that we can stackify it. 53705c145d6SDaniel Sanders Register NewReg = MRI.createVirtualRegister(MRI.getRegClass(Reg)); 5380cfb5f85SDan Gohman Def->getOperand(0).setReg(NewReg); 5390cfb5f85SDan Gohman Op.setReg(NewReg); 5400cfb5f85SDan Gohman 5410cfb5f85SDan Gohman // Tell LiveIntervals about the new register. 5420cfb5f85SDan Gohman LIS.createAndComputeVirtRegInterval(NewReg); 5430cfb5f85SDan Gohman 5440cfb5f85SDan Gohman // Tell LiveIntervals about the changes to the old register. 5450cfb5f85SDan Gohman LiveInterval &LI = LIS.getInterval(Reg); 5466c8f20d7SDan Gohman LI.removeSegment(LIS.getInstructionIndex(*Def).getRegSlot(), 5476c8f20d7SDan Gohman LIS.getInstructionIndex(*Op.getParent()).getRegSlot(), 5486c8f20d7SDan Gohman /*RemoveDeadValNo=*/true); 5490cfb5f85SDan Gohman 550c5d24009SMatt Arsenault MFI.stackifyVReg(MRI, NewReg); 5512644d74bSDan Gohman 552be24c020SYury Delendik DefDIs.updateReg(NewReg); 5537c18d608SYury Delendik 554d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << " - Replaced register: "; Def->dump()); 5550cfb5f85SDan Gohman } 5560cfb5f85SDan Gohman 55718c56a07SHeejin Ahn imposeStackOrdering(Def); 558adf28177SDan Gohman return Def; 559adf28177SDan Gohman } 560adf28177SDan Gohman 561adf28177SDan Gohman /// A trivially cloneable instruction; clone it and nest the new copy with the 562adf28177SDan Gohman /// current instruction. 56318c56a07SHeejin Ahn static MachineInstr *rematerializeCheapDef( 5649cfc75c2SDuncan P. N. Exon Smith unsigned Reg, MachineOperand &Op, MachineInstr &Def, MachineBasicBlock &MBB, 5659cfc75c2SDuncan P. N. Exon Smith MachineBasicBlock::instr_iterator Insert, LiveIntervals &LIS, 5669cfc75c2SDuncan P. N. Exon Smith WebAssemblyFunctionInfo &MFI, MachineRegisterInfo &MRI, 5679cfc75c2SDuncan P. N. Exon Smith const WebAssemblyInstrInfo *TII, const WebAssemblyRegisterInfo *TRI) { 568d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "Rematerializing cheap def: "; Def.dump()); 569d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << " - for use in "; Op.getParent()->dump()); 5702644d74bSDan Gohman 571be24c020SYury Delendik WebAssemblyDebugValueManager DefDIs(&Def); 572be24c020SYury Delendik 57305c145d6SDaniel Sanders Register NewReg = MRI.createVirtualRegister(MRI.getRegClass(Reg)); 574adf28177SDan Gohman TII->reMaterialize(MBB, Insert, NewReg, 0, Def, *TRI); 575adf28177SDan Gohman Op.setReg(NewReg); 5769cfc75c2SDuncan P. N. Exon Smith MachineInstr *Clone = &*std::prev(Insert); 57713d3b9b7SJF Bastien LIS.InsertMachineInstrInMaps(*Clone); 578adf28177SDan Gohman LIS.createAndComputeVirtRegInterval(NewReg); 579c5d24009SMatt Arsenault MFI.stackifyVReg(MRI, NewReg); 58018c56a07SHeejin Ahn imposeStackOrdering(Clone); 581adf28177SDan Gohman 582d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << " - Cloned to "; Clone->dump()); 5832644d74bSDan Gohman 5840cfb5f85SDan Gohman // Shrink the interval. 5850cfb5f85SDan Gohman bool IsDead = MRI.use_empty(Reg); 5860cfb5f85SDan Gohman if (!IsDead) { 5870cfb5f85SDan Gohman LiveInterval &LI = LIS.getInterval(Reg); 58818c56a07SHeejin Ahn shrinkToUses(LI, LIS); 5899cfc75c2SDuncan P. N. Exon Smith IsDead = !LI.liveAt(LIS.getInstructionIndex(Def).getDeadSlot()); 5900cfb5f85SDan Gohman } 5910cfb5f85SDan Gohman 592adf28177SDan Gohman // If that was the last use of the original, delete the original. 5937c18d608SYury Delendik // Move or clone corresponding DBG_VALUEs to the 'Insert' location. 5940cfb5f85SDan Gohman if (IsDead) { 595d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << " - Deleting original\n"); 5969cfc75c2SDuncan P. N. Exon Smith SlotIndex Idx = LIS.getInstructionIndex(Def).getRegSlot(); 5974cfc4025SMircea Trofin LIS.removePhysRegDefAt(MCRegister::from(WebAssembly::ARGUMENTS), Idx); 598adf28177SDan Gohman LIS.removeInterval(Reg); 5999cfc75c2SDuncan P. N. Exon Smith LIS.RemoveMachineInstrFromMaps(Def); 6009cfc75c2SDuncan P. N. Exon Smith Def.eraseFromParent(); 6017c18d608SYury Delendik 602be24c020SYury Delendik DefDIs.move(&*Insert); 603be24c020SYury Delendik DefDIs.updateReg(NewReg); 6047c18d608SYury Delendik } else { 605be24c020SYury Delendik DefDIs.clone(&*Insert, NewReg); 606adf28177SDan Gohman } 6070cfb5f85SDan Gohman 608adf28177SDan Gohman return Clone; 609adf28177SDan Gohman } 610adf28177SDan Gohman 611adf28177SDan Gohman /// A multiple-use def in the same block with no intervening memory or register 612adf28177SDan Gohman /// dependencies; move the def down, nest it with the current instruction, and 6134fc4e42dSDan Gohman /// insert a tee to satisfy the rest of the uses. As an illustration, rewrite 6144fc4e42dSDan Gohman /// this: 615adf28177SDan Gohman /// 616adf28177SDan Gohman /// Reg = INST ... // Def 617adf28177SDan Gohman /// INST ..., Reg, ... // Insert 618adf28177SDan Gohman /// INST ..., Reg, ... 619adf28177SDan Gohman /// INST ..., Reg, ... 620adf28177SDan Gohman /// 621adf28177SDan Gohman /// to this: 622adf28177SDan Gohman /// 6238aa237c3SDan Gohman /// DefReg = INST ... // Def (to become the new Insert) 6244fc4e42dSDan Gohman /// TeeReg, Reg = TEE_... DefReg 625adf28177SDan Gohman /// INST ..., TeeReg, ... // Insert 6266c8f20d7SDan Gohman /// INST ..., Reg, ... 6276c8f20d7SDan Gohman /// INST ..., Reg, ... 628adf28177SDan Gohman /// 6296a87ddacSThomas Lively /// with DefReg and TeeReg stackified. This eliminates a local.get from the 630adf28177SDan Gohman /// resulting code. 63118c56a07SHeejin Ahn static MachineInstr *moveAndTeeForMultiUse( 632adf28177SDan Gohman unsigned Reg, MachineOperand &Op, MachineInstr *Def, MachineBasicBlock &MBB, 633adf28177SDan Gohman MachineInstr *Insert, LiveIntervals &LIS, WebAssemblyFunctionInfo &MFI, 634adf28177SDan Gohman MachineRegisterInfo &MRI, const WebAssemblyInstrInfo *TII) { 635d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "Move and tee for multi-use:"; Def->dump()); 6362644d74bSDan Gohman 637be24c020SYury Delendik WebAssemblyDebugValueManager DefDIs(Def); 638be24c020SYury Delendik 63912de0b91SDan Gohman // Move Def into place. 640adf28177SDan Gohman MBB.splice(Insert, &MBB, Def); 6411afd1e2bSJF Bastien LIS.handleMove(*Def); 64212de0b91SDan Gohman 64312de0b91SDan Gohman // Create the Tee and attach the registers. 644adf28177SDan Gohman const auto *RegClass = MRI.getRegClass(Reg); 64505c145d6SDaniel Sanders Register TeeReg = MRI.createVirtualRegister(RegClass); 64605c145d6SDaniel Sanders Register DefReg = MRI.createVirtualRegister(RegClass); 64733e694a8SDan Gohman MachineOperand &DefMO = Def->getOperand(0); 648adf28177SDan Gohman MachineInstr *Tee = BuildMI(MBB, Insert, Insert->getDebugLoc(), 64918c56a07SHeejin Ahn TII->get(getTeeOpcode(RegClass)), TeeReg) 65012de0b91SDan Gohman .addReg(Reg, RegState::Define) 65133e694a8SDan Gohman .addReg(DefReg, getUndefRegState(DefMO.isDead())); 652adf28177SDan Gohman Op.setReg(TeeReg); 65333e694a8SDan Gohman DefMO.setReg(DefReg); 65412de0b91SDan Gohman SlotIndex TeeIdx = LIS.InsertMachineInstrInMaps(*Tee).getRegSlot(); 65512de0b91SDan Gohman SlotIndex DefIdx = LIS.getInstructionIndex(*Def).getRegSlot(); 65612de0b91SDan Gohman 657be24c020SYury Delendik DefDIs.move(Insert); 6587c18d608SYury Delendik 65912de0b91SDan Gohman // Tell LiveIntervals we moved the original vreg def from Def to Tee. 66012de0b91SDan Gohman LiveInterval &LI = LIS.getInterval(Reg); 66112de0b91SDan Gohman LiveInterval::iterator I = LI.FindSegmentContaining(DefIdx); 66212de0b91SDan Gohman VNInfo *ValNo = LI.getVNInfoAt(DefIdx); 66312de0b91SDan Gohman I->start = TeeIdx; 66412de0b91SDan Gohman ValNo->def = TeeIdx; 66518c56a07SHeejin Ahn shrinkToUses(LI, LIS); 66612de0b91SDan Gohman 66712de0b91SDan Gohman // Finish stackifying the new regs. 668adf28177SDan Gohman LIS.createAndComputeVirtRegInterval(TeeReg); 6698aa237c3SDan Gohman LIS.createAndComputeVirtRegInterval(DefReg); 670c5d24009SMatt Arsenault MFI.stackifyVReg(MRI, DefReg); 671c5d24009SMatt Arsenault MFI.stackifyVReg(MRI, TeeReg); 67218c56a07SHeejin Ahn imposeStackOrdering(Def); 67318c56a07SHeejin Ahn imposeStackOrdering(Tee); 67412de0b91SDan Gohman 675be24c020SYury Delendik DefDIs.clone(Tee, DefReg); 676be24c020SYury Delendik DefDIs.clone(Insert, TeeReg); 6777c18d608SYury Delendik 678d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << " - Replaced register: "; Def->dump()); 679d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << " - Tee instruction: "; Tee->dump()); 680adf28177SDan Gohman return Def; 681adf28177SDan Gohman } 682adf28177SDan Gohman 683adf28177SDan Gohman namespace { 684adf28177SDan Gohman /// A stack for walking the tree of instructions being built, visiting the 685adf28177SDan Gohman /// MachineOperands in DFS order. 686adf28177SDan Gohman class TreeWalkerState { 68718c56a07SHeejin Ahn using mop_iterator = MachineInstr::mop_iterator; 68818c56a07SHeejin Ahn using mop_reverse_iterator = std::reverse_iterator<mop_iterator>; 68918c56a07SHeejin Ahn using RangeTy = iterator_range<mop_reverse_iterator>; 690adf28177SDan Gohman SmallVector<RangeTy, 4> Worklist; 691adf28177SDan Gohman 692adf28177SDan Gohman public: 693adf28177SDan Gohman explicit TreeWalkerState(MachineInstr *Insert) { 694adf28177SDan Gohman const iterator_range<mop_iterator> &Range = Insert->explicit_uses(); 695adf28177SDan Gohman if (Range.begin() != Range.end()) 696adf28177SDan Gohman Worklist.push_back(reverse(Range)); 697adf28177SDan Gohman } 698adf28177SDan Gohman 69918c56a07SHeejin Ahn bool done() const { return Worklist.empty(); } 700adf28177SDan Gohman 70118c56a07SHeejin Ahn MachineOperand &pop() { 702adf28177SDan Gohman RangeTy &Range = Worklist.back(); 703adf28177SDan Gohman MachineOperand &Op = *Range.begin(); 704adf28177SDan Gohman Range = drop_begin(Range, 1); 705adf28177SDan Gohman if (Range.begin() == Range.end()) 706adf28177SDan Gohman Worklist.pop_back(); 707adf28177SDan Gohman assert((Worklist.empty() || 708adf28177SDan Gohman Worklist.back().begin() != Worklist.back().end()) && 709adf28177SDan Gohman "Empty ranges shouldn't remain in the worklist"); 710adf28177SDan Gohman return Op; 711adf28177SDan Gohman } 712adf28177SDan Gohman 713adf28177SDan Gohman /// Push Instr's operands onto the stack to be visited. 71418c56a07SHeejin Ahn void pushOperands(MachineInstr *Instr) { 715adf28177SDan Gohman const iterator_range<mop_iterator> &Range(Instr->explicit_uses()); 716adf28177SDan Gohman if (Range.begin() != Range.end()) 717adf28177SDan Gohman Worklist.push_back(reverse(Range)); 718adf28177SDan Gohman } 719adf28177SDan Gohman 720adf28177SDan Gohman /// Some of Instr's operands are on the top of the stack; remove them and 721adf28177SDan Gohman /// re-insert them starting from the beginning (because we've commuted them). 72218c56a07SHeejin Ahn void resetTopOperands(MachineInstr *Instr) { 72318c56a07SHeejin Ahn assert(hasRemainingOperands(Instr) && 724adf28177SDan Gohman "Reseting operands should only be done when the instruction has " 725adf28177SDan Gohman "an operand still on the stack"); 726adf28177SDan Gohman Worklist.back() = reverse(Instr->explicit_uses()); 727adf28177SDan Gohman } 728adf28177SDan Gohman 729adf28177SDan Gohman /// Test whether Instr has operands remaining to be visited at the top of 730adf28177SDan Gohman /// the stack. 73118c56a07SHeejin Ahn bool hasRemainingOperands(const MachineInstr *Instr) const { 732adf28177SDan Gohman if (Worklist.empty()) 733adf28177SDan Gohman return false; 734adf28177SDan Gohman const RangeTy &Range = Worklist.back(); 735adf28177SDan Gohman return Range.begin() != Range.end() && Range.begin()->getParent() == Instr; 736adf28177SDan Gohman } 737fbfe5ec4SDan Gohman 738fbfe5ec4SDan Gohman /// Test whether the given register is present on the stack, indicating an 739fbfe5ec4SDan Gohman /// operand in the tree that we haven't visited yet. Moving a definition of 740fbfe5ec4SDan Gohman /// Reg to a point in the tree after that would change its value. 7411054570aSDan Gohman /// 7426a87ddacSThomas Lively /// This is needed as a consequence of using implicit local.gets for 7436a87ddacSThomas Lively /// uses and implicit local.sets for defs. 74418c56a07SHeejin Ahn bool isOnStack(unsigned Reg) const { 745fbfe5ec4SDan Gohman for (const RangeTy &Range : Worklist) 746fbfe5ec4SDan Gohman for (const MachineOperand &MO : Range) 747fbfe5ec4SDan Gohman if (MO.isReg() && MO.getReg() == Reg) 748fbfe5ec4SDan Gohman return true; 749fbfe5ec4SDan Gohman return false; 750fbfe5ec4SDan Gohman } 751adf28177SDan Gohman }; 752adf28177SDan Gohman 753adf28177SDan Gohman /// State to keep track of whether commuting is in flight or whether it's been 754adf28177SDan Gohman /// tried for the current instruction and didn't work. 755adf28177SDan Gohman class CommutingState { 756adf28177SDan Gohman /// There are effectively three states: the initial state where we haven't 75799d39463SHeejin Ahn /// started commuting anything and we don't know anything yet, the tentative 758adf28177SDan Gohman /// state where we've commuted the operands of the current instruction and are 75999d39463SHeejin Ahn /// revisiting it, and the declined state where we've reverted the operands 760adf28177SDan Gohman /// back to their original order and will no longer commute it further. 76118c56a07SHeejin Ahn bool TentativelyCommuting = false; 76218c56a07SHeejin Ahn bool Declined = false; 763adf28177SDan Gohman 764adf28177SDan Gohman /// During the tentative state, these hold the operand indices of the commuted 765adf28177SDan Gohman /// operands. 766adf28177SDan Gohman unsigned Operand0, Operand1; 767adf28177SDan Gohman 768adf28177SDan Gohman public: 769adf28177SDan Gohman /// Stackification for an operand was not successful due to ordering 770adf28177SDan Gohman /// constraints. If possible, and if we haven't already tried it and declined 771adf28177SDan Gohman /// it, commute Insert's operands and prepare to revisit it. 77218c56a07SHeejin Ahn void maybeCommute(MachineInstr *Insert, TreeWalkerState &TreeWalker, 773adf28177SDan Gohman const WebAssemblyInstrInfo *TII) { 774adf28177SDan Gohman if (TentativelyCommuting) { 775adf28177SDan Gohman assert(!Declined && 776adf28177SDan Gohman "Don't decline commuting until you've finished trying it"); 777adf28177SDan Gohman // Commuting didn't help. Revert it. 7789cfc75c2SDuncan P. N. Exon Smith TII->commuteInstruction(*Insert, /*NewMI=*/false, Operand0, Operand1); 779adf28177SDan Gohman TentativelyCommuting = false; 780adf28177SDan Gohman Declined = true; 78118c56a07SHeejin Ahn } else if (!Declined && TreeWalker.hasRemainingOperands(Insert)) { 782adf28177SDan Gohman Operand0 = TargetInstrInfo::CommuteAnyOperandIndex; 783adf28177SDan Gohman Operand1 = TargetInstrInfo::CommuteAnyOperandIndex; 7849cfc75c2SDuncan P. N. Exon Smith if (TII->findCommutedOpIndices(*Insert, Operand0, Operand1)) { 785adf28177SDan Gohman // Tentatively commute the operands and try again. 7869cfc75c2SDuncan P. N. Exon Smith TII->commuteInstruction(*Insert, /*NewMI=*/false, Operand0, Operand1); 78718c56a07SHeejin Ahn TreeWalker.resetTopOperands(Insert); 788adf28177SDan Gohman TentativelyCommuting = true; 789adf28177SDan Gohman Declined = false; 790adf28177SDan Gohman } 791adf28177SDan Gohman } 792adf28177SDan Gohman } 793adf28177SDan Gohman 794adf28177SDan Gohman /// Stackification for some operand was successful. Reset to the default 795adf28177SDan Gohman /// state. 79618c56a07SHeejin Ahn void reset() { 797adf28177SDan Gohman TentativelyCommuting = false; 798adf28177SDan Gohman Declined = false; 799adf28177SDan Gohman } 800adf28177SDan Gohman }; 801adf28177SDan Gohman } // end anonymous namespace 802adf28177SDan Gohman 8031462faadSDan Gohman bool WebAssemblyRegStackify::runOnMachineFunction(MachineFunction &MF) { 804d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "********** Register Stackifying **********\n" 8051462faadSDan Gohman "********** Function: " 8061462faadSDan Gohman << MF.getName() << '\n'); 8071462faadSDan Gohman 8081462faadSDan Gohman bool Changed = false; 8091462faadSDan Gohman MachineRegisterInfo &MRI = MF.getRegInfo(); 8101462faadSDan Gohman WebAssemblyFunctionInfo &MFI = *MF.getInfo<WebAssemblyFunctionInfo>(); 811b6fd39a3SDan Gohman const auto *TII = MF.getSubtarget<WebAssemblySubtarget>().getInstrInfo(); 812b6fd39a3SDan Gohman const auto *TRI = MF.getSubtarget<WebAssemblySubtarget>().getRegisterInfo(); 81381719f85SDan Gohman AliasAnalysis &AA = getAnalysis<AAResultsWrapperPass>().getAAResults(); 81418c56a07SHeejin Ahn auto &MDT = getAnalysis<MachineDominatorTree>(); 81518c56a07SHeejin Ahn auto &LIS = getAnalysis<LiveIntervals>(); 816d70e5907SDan Gohman 8171462faadSDan Gohman // Walk the instructions from the bottom up. Currently we don't look past 8181462faadSDan Gohman // block boundaries, and the blocks aren't ordered so the block visitation 8191462faadSDan Gohman // order isn't significant, but we may want to change this in the future. 8201462faadSDan Gohman for (MachineBasicBlock &MBB : MF) { 8218f59cf75SDan Gohman // Don't use a range-based for loop, because we modify the list as we're 8228f59cf75SDan Gohman // iterating over it and the end iterator may change. 8238f59cf75SDan Gohman for (auto MII = MBB.rbegin(); MII != MBB.rend(); ++MII) { 8248f59cf75SDan Gohman MachineInstr *Insert = &*MII; 82581719f85SDan Gohman // Don't nest anything inside an inline asm, because we don't have 82681719f85SDan Gohman // constraints for $push inputs. 827c45e39b3SCraig Topper if (Insert->isInlineAsm()) 828595e8ab2SDan Gohman continue; 829595e8ab2SDan Gohman 830595e8ab2SDan Gohman // Ignore debugging intrinsics. 831c45e39b3SCraig Topper if (Insert->isDebugValue()) 832595e8ab2SDan Gohman continue; 83381719f85SDan Gohman 8341462faadSDan Gohman // Iterate through the inputs in reverse order, since we'll be pulling 83553d13997SDan Gohman // operands off the stack in LIFO order. 836adf28177SDan Gohman CommutingState Commuting; 837adf28177SDan Gohman TreeWalkerState TreeWalker(Insert); 83818c56a07SHeejin Ahn while (!TreeWalker.done()) { 83952861809SThomas Lively MachineOperand &Use = TreeWalker.pop(); 840adf28177SDan Gohman 8411462faadSDan Gohman // We're only interested in explicit virtual register operands. 84252861809SThomas Lively if (!Use.isReg()) 8431462faadSDan Gohman continue; 8441462faadSDan Gohman 84552861809SThomas Lively Register Reg = Use.getReg(); 84652861809SThomas Lively assert(Use.isUse() && "explicit_uses() should only iterate over uses"); 84752861809SThomas Lively assert(!Use.isImplicit() && 848adf28177SDan Gohman "explicit_uses() should only iterate over explicit operands"); 8492bea69bfSDaniel Sanders if (Register::isPhysicalRegister(Reg)) 850adf28177SDan Gohman continue; 8511462faadSDan Gohman 852ffc184bbSDan Gohman // Identify the definition for this register at this point. 85352861809SThomas Lively MachineInstr *DefI = getVRegDef(Reg, Insert, MRI, LIS); 85452861809SThomas Lively if (!DefI) 8551462faadSDan Gohman continue; 8561462faadSDan Gohman 85781719f85SDan Gohman // Don't nest an INLINE_ASM def into anything, because we don't have 85881719f85SDan Gohman // constraints for $pop outputs. 85952861809SThomas Lively if (DefI->isInlineAsm()) 86081719f85SDan Gohman continue; 86181719f85SDan Gohman 8624ba4816bSDan Gohman // Argument instructions represent live-in registers and not real 8634ba4816bSDan Gohman // instructions. 86452861809SThomas Lively if (WebAssembly::isArgument(DefI->getOpcode())) 8654ba4816bSDan Gohman continue; 8664ba4816bSDan Gohman 867d6f48786SHeejin Ahn // Currently catch's return value register cannot be stackified, because 868d6f48786SHeejin Ahn // the wasm LLVM backend currently does not support live-in values 869d6f48786SHeejin Ahn // entering blocks, which is a part of multi-value proposal. 870d6f48786SHeejin Ahn // 871d6f48786SHeejin Ahn // Once we support live-in values of wasm blocks, this can be: 8729f96a58cSHeejin Ahn // catch ; push exnref value onto stack 8739f96a58cSHeejin Ahn // block exnref -> i32 8749f96a58cSHeejin Ahn // br_on_exn $__cpp_exception ; pop the exnref value 875d6f48786SHeejin Ahn // end_block 876d6f48786SHeejin Ahn // 877d6f48786SHeejin Ahn // But because we don't support it yet, the catch instruction's dst 878d6f48786SHeejin Ahn // register should be assigned to a local to be propagated across 879d6f48786SHeejin Ahn // 'block' boundary now. 880d6f48786SHeejin Ahn // 88152861809SThomas Lively // TODO: Fix this once we support the multivalue blocks 88252861809SThomas Lively if (DefI->getOpcode() == WebAssembly::CATCH) 883d6f48786SHeejin Ahn continue; 884d6f48786SHeejin Ahn 88552861809SThomas Lively MachineOperand *Def = DefI->findRegisterDefOperand(Reg); 88652861809SThomas Lively assert(Def != nullptr); 88752861809SThomas Lively 888adf28177SDan Gohman // Decide which strategy to take. Prefer to move a single-use value 8894fc4e42dSDan Gohman // over cloning it, and prefer cloning over introducing a tee. 890adf28177SDan Gohman // For moving, we require the def to be in the same block as the use; 891adf28177SDan Gohman // this makes things simpler (LiveIntervals' handleMove function only 892adf28177SDan Gohman // supports intra-block moves) and it's MachineSink's job to catch all 893adf28177SDan Gohman // the sinking opportunities anyway. 89452861809SThomas Lively bool SameBlock = DefI->getParent() == &MBB; 89552861809SThomas Lively bool CanMove = SameBlock && 89652861809SThomas Lively isSafeToMove(Def, &Use, Insert, AA, MFI, MRI) && 89718c56a07SHeejin Ahn !TreeWalker.isOnStack(Reg); 89852861809SThomas Lively if (CanMove && hasOneUse(Reg, DefI, MRI, MDT, LIS)) { 89952861809SThomas Lively Insert = moveForSingleUse(Reg, Use, DefI, MBB, Insert, LIS, MFI, MRI); 900d966bf83SDerek Schuff 901d966bf83SDerek Schuff // If we are removing the frame base reg completely, remove the debug 902d966bf83SDerek Schuff // info as well. 903d966bf83SDerek Schuff // TODO: Encode this properly as a stackified value. 904d966bf83SDerek Schuff if (MFI.isFrameBaseVirtual() && MFI.getFrameBaseVreg() == Reg) 905d966bf83SDerek Schuff MFI.clearFrameBaseVreg(); 90652861809SThomas Lively } else if (shouldRematerialize(*DefI, AA, TII)) { 9079cfc75c2SDuncan P. N. Exon Smith Insert = 90852861809SThomas Lively rematerializeCheapDef(Reg, Use, *DefI, MBB, Insert->getIterator(), 9099cfc75c2SDuncan P. N. Exon Smith LIS, MFI, MRI, TII, TRI); 91052861809SThomas Lively } else if (CanMove && oneUseDominatesOtherUses(Reg, Use, MBB, MRI, MDT, 91152861809SThomas Lively LIS, MFI)) { 91252861809SThomas Lively Insert = moveAndTeeForMultiUse(Reg, Use, DefI, MBB, Insert, LIS, MFI, 913adf28177SDan Gohman MRI, TII); 914b6fd39a3SDan Gohman } else { 915adf28177SDan Gohman // We failed to stackify the operand. If the problem was ordering 916adf28177SDan Gohman // constraints, Commuting may be able to help. 917adf28177SDan Gohman if (!CanMove && SameBlock) 91818c56a07SHeejin Ahn Commuting.maybeCommute(Insert, TreeWalker, TII); 919adf28177SDan Gohman // Proceed to the next operand. 920adf28177SDan Gohman continue; 921b6fd39a3SDan Gohman } 922adf28177SDan Gohman 92352861809SThomas Lively // Stackifying a multivalue def may unlock in-place stackification of 92452861809SThomas Lively // subsequent defs. TODO: Handle the case where the consecutive uses are 92552861809SThomas Lively // not all in the same instruction. 92616aabc86SThomas Lively auto *SubsequentDef = Insert->defs().begin(); 92752861809SThomas Lively auto *SubsequentUse = &Use; 92816aabc86SThomas Lively while (SubsequentDef != Insert->defs().end() && 92952861809SThomas Lively SubsequentUse != Use.getParent()->uses().end()) { 93052861809SThomas Lively if (!SubsequentDef->isReg() || !SubsequentUse->isReg()) 93152861809SThomas Lively break; 93252861809SThomas Lively unsigned DefReg = SubsequentDef->getReg(); 93352861809SThomas Lively unsigned UseReg = SubsequentUse->getReg(); 93452861809SThomas Lively // TODO: This single-use restriction could be relaxed by using tees 93552861809SThomas Lively if (DefReg != UseReg || !MRI.hasOneUse(DefReg)) 93652861809SThomas Lively break; 937c5d24009SMatt Arsenault MFI.stackifyVReg(MRI, DefReg); 93852861809SThomas Lively ++SubsequentDef; 93952861809SThomas Lively ++SubsequentUse; 94052861809SThomas Lively } 94152861809SThomas Lively 942e81021a5SDan Gohman // If the instruction we just stackified is an IMPLICIT_DEF, convert it 943e81021a5SDan Gohman // to a constant 0 so that the def is explicit, and the push/pop 944e81021a5SDan Gohman // correspondence is maintained. 945e81021a5SDan Gohman if (Insert->getOpcode() == TargetOpcode::IMPLICIT_DEF) 94618c56a07SHeejin Ahn convertImplicitDefToConstZero(Insert, MRI, TII, MF, LIS); 947e81021a5SDan Gohman 948adf28177SDan Gohman // We stackified an operand. Add the defining instruction's operands to 949adf28177SDan Gohman // the worklist stack now to continue to build an ever deeper tree. 95018c56a07SHeejin Ahn Commuting.reset(); 95118c56a07SHeejin Ahn TreeWalker.pushOperands(Insert); 952b6fd39a3SDan Gohman } 953adf28177SDan Gohman 954adf28177SDan Gohman // If we stackified any operands, skip over the tree to start looking for 955adf28177SDan Gohman // the next instruction we can build a tree on. 956adf28177SDan Gohman if (Insert != &*MII) { 95718c56a07SHeejin Ahn imposeStackOrdering(&*MII); 958c7e5a9ceSEric Liu MII = MachineBasicBlock::iterator(Insert).getReverse(); 959adf28177SDan Gohman Changed = true; 960adf28177SDan Gohman } 9611462faadSDan Gohman } 9621462faadSDan Gohman } 9631462faadSDan Gohman 964e040533eSDan Gohman // If we used VALUE_STACK anywhere, add it to the live-in sets everywhere so 965adf28177SDan Gohman // that it never looks like a use-before-def. 966b0992dafSDan Gohman if (Changed) { 967e040533eSDan Gohman MF.getRegInfo().addLiveIn(WebAssembly::VALUE_STACK); 968b0992dafSDan Gohman for (MachineBasicBlock &MBB : MF) 969e040533eSDan Gohman MBB.addLiveIn(WebAssembly::VALUE_STACK); 970b0992dafSDan Gohman } 971b0992dafSDan Gohman 9727bafa0eaSDan Gohman #ifndef NDEBUG 973b6fd39a3SDan Gohman // Verify that pushes and pops are performed in LIFO order. 9747bafa0eaSDan Gohman SmallVector<unsigned, 0> Stack; 9757bafa0eaSDan Gohman for (MachineBasicBlock &MBB : MF) { 9767bafa0eaSDan Gohman for (MachineInstr &MI : MBB) { 977801bf7ebSShiva Chen if (MI.isDebugInstr()) 9780cfb5f85SDan Gohman continue; 97952861809SThomas Lively for (MachineOperand &MO : reverse(MI.explicit_uses())) { 9807a6b9825SDan Gohman if (!MO.isReg()) 9817a6b9825SDan Gohman continue; 98205c145d6SDaniel Sanders Register Reg = MO.getReg(); 98352861809SThomas Lively if (MFI.isVRegStackified(Reg)) 984adf28177SDan Gohman assert(Stack.pop_back_val() == Reg && 985adf28177SDan Gohman "Register stack pop should be paired with a push"); 9867bafa0eaSDan Gohman } 98752861809SThomas Lively for (MachineOperand &MO : MI.defs()) { 98852861809SThomas Lively if (!MO.isReg()) 98952861809SThomas Lively continue; 99052861809SThomas Lively Register Reg = MO.getReg(); 99152861809SThomas Lively if (MFI.isVRegStackified(Reg)) 99252861809SThomas Lively Stack.push_back(MO.getReg()); 9937bafa0eaSDan Gohman } 9947bafa0eaSDan Gohman } 9957bafa0eaSDan Gohman // TODO: Generalize this code to support keeping values on the stack across 9967bafa0eaSDan Gohman // basic block boundaries. 997adf28177SDan Gohman assert(Stack.empty() && 998adf28177SDan Gohman "Register stack pushes and pops should be balanced"); 9997bafa0eaSDan Gohman } 10007bafa0eaSDan Gohman #endif 10017bafa0eaSDan Gohman 10021462faadSDan Gohman return Changed; 10031462faadSDan Gohman } 1004