11462faadSDan Gohman //===-- WebAssemblyRegStackify.cpp - Register Stackification --------------===//
21462faadSDan Gohman //
32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information.
52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
61462faadSDan Gohman //
71462faadSDan Gohman //===----------------------------------------------------------------------===//
81462faadSDan Gohman ///
91462faadSDan Gohman /// \file
105f8f34e4SAdrian Prantl /// This file implements a register stacking pass.
111462faadSDan Gohman ///
121462faadSDan Gohman /// This pass reorders instructions to put register uses and defs in an order
131462faadSDan Gohman /// such that they form single-use expression trees. Registers fitting this form
141462faadSDan Gohman /// are then marked as "stackified", meaning references to them are replaced by
15e040533eSDan Gohman /// "push" and "pop" from the value stack.
161462faadSDan Gohman ///
1731448f16SDan Gohman /// This is primarily a code size optimization, since temporary values on the
18e040533eSDan Gohman /// value stack don't need to be named.
191462faadSDan Gohman ///
201462faadSDan Gohman //===----------------------------------------------------------------------===//
211462faadSDan Gohman 
224ba4816bSDan Gohman #include "MCTargetDesc/WebAssemblyMCTargetDesc.h" // for WebAssembly::ARGUMENT_*
230b2bc69bSHeejin Ahn #include "Utils/WebAssemblyUtilities.h"
246bda14b3SChandler Carruth #include "WebAssembly.h"
25be24c020SYury Delendik #include "WebAssemblyDebugValueManager.h"
267a6b9825SDan Gohman #include "WebAssemblyMachineFunctionInfo.h"
27b6fd39a3SDan Gohman #include "WebAssemblySubtarget.h"
287c18d608SYury Delendik #include "llvm/ADT/SmallPtrSet.h"
2981719f85SDan Gohman #include "llvm/Analysis/AliasAnalysis.h"
30f842297dSMatthias Braun #include "llvm/CodeGen/LiveIntervals.h"
311462faadSDan Gohman #include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
32adf28177SDan Gohman #include "llvm/CodeGen/MachineDominators.h"
33adf28177SDan Gohman #include "llvm/CodeGen/MachineInstrBuilder.h"
3482607f56SDan Gohman #include "llvm/CodeGen/MachineModuleInfoImpls.h"
351462faadSDan Gohman #include "llvm/CodeGen/MachineRegisterInfo.h"
361462faadSDan Gohman #include "llvm/CodeGen/Passes.h"
371462faadSDan Gohman #include "llvm/Support/Debug.h"
381462faadSDan Gohman #include "llvm/Support/raw_ostream.h"
3952861809SThomas Lively #include <iterator>
401462faadSDan Gohman using namespace llvm;
411462faadSDan Gohman 
421462faadSDan Gohman #define DEBUG_TYPE "wasm-reg-stackify"
431462faadSDan Gohman 
441462faadSDan Gohman namespace {
451462faadSDan Gohman class WebAssemblyRegStackify final : public MachineFunctionPass {
getPassName() const46117296c0SMehdi Amini   StringRef getPassName() const override {
471462faadSDan Gohman     return "WebAssembly Register Stackify";
481462faadSDan Gohman   }
491462faadSDan Gohman 
getAnalysisUsage(AnalysisUsage & AU) const501462faadSDan Gohman   void getAnalysisUsage(AnalysisUsage &AU) const override {
511462faadSDan Gohman     AU.setPreservesCFG();
52adf28177SDan Gohman     AU.addRequired<MachineDominatorTree>();
538887d1faSDan Gohman     AU.addRequired<LiveIntervals>();
541462faadSDan Gohman     AU.addPreserved<MachineBlockFrequencyInfo>();
558887d1faSDan Gohman     AU.addPreserved<SlotIndexes>();
568887d1faSDan Gohman     AU.addPreserved<LiveIntervals>();
578887d1faSDan Gohman     AU.addPreservedID(LiveVariablesID);
58adf28177SDan Gohman     AU.addPreserved<MachineDominatorTree>();
591462faadSDan Gohman     MachineFunctionPass::getAnalysisUsage(AU);
601462faadSDan Gohman   }
611462faadSDan Gohman 
621462faadSDan Gohman   bool runOnMachineFunction(MachineFunction &MF) override;
631462faadSDan Gohman 
641462faadSDan Gohman public:
651462faadSDan Gohman   static char ID; // Pass identification, replacement for typeid
WebAssemblyRegStackify()661462faadSDan Gohman   WebAssemblyRegStackify() : MachineFunctionPass(ID) {}
671462faadSDan Gohman };
681462faadSDan Gohman } // end anonymous namespace
691462faadSDan Gohman 
701462faadSDan Gohman char WebAssemblyRegStackify::ID = 0;
7140926451SJacob Gravelle INITIALIZE_PASS(WebAssemblyRegStackify, DEBUG_TYPE,
7240926451SJacob Gravelle                 "Reorder instructions to use the WebAssembly value stack",
7340926451SJacob Gravelle                 false, false)
7440926451SJacob Gravelle 
createWebAssemblyRegStackify()751462faadSDan Gohman FunctionPass *llvm::createWebAssemblyRegStackify() {
761462faadSDan Gohman   return new WebAssemblyRegStackify();
771462faadSDan Gohman }
781462faadSDan Gohman 
79b0992dafSDan Gohman // Decorate the given instruction with implicit operands that enforce the
808887d1faSDan Gohman // expression stack ordering constraints for an instruction which is on
818887d1faSDan Gohman // the expression stack.
imposeStackOrdering(MachineInstr * MI)8218c56a07SHeejin Ahn static void imposeStackOrdering(MachineInstr *MI) {
83e040533eSDan Gohman   // Write the opaque VALUE_STACK register.
84e040533eSDan Gohman   if (!MI->definesRegister(WebAssembly::VALUE_STACK))
85e040533eSDan Gohman     MI->addOperand(MachineOperand::CreateReg(WebAssembly::VALUE_STACK,
86b0992dafSDan Gohman                                              /*isDef=*/true,
87b0992dafSDan Gohman                                              /*isImp=*/true));
884da4abd8SDan Gohman 
89e040533eSDan Gohman   // Also read the opaque VALUE_STACK register.
90e040533eSDan Gohman   if (!MI->readsRegister(WebAssembly::VALUE_STACK))
91e040533eSDan Gohman     MI->addOperand(MachineOperand::CreateReg(WebAssembly::VALUE_STACK,
92b0992dafSDan Gohman                                              /*isDef=*/false,
93b0992dafSDan Gohman                                              /*isImp=*/true));
94b0992dafSDan Gohman }
95b0992dafSDan Gohman 
96e81021a5SDan Gohman // Convert an IMPLICIT_DEF instruction into an instruction which defines
97e81021a5SDan Gohman // a constant zero value.
convertImplicitDefToConstZero(MachineInstr * MI,MachineRegisterInfo & MRI,const TargetInstrInfo * TII,MachineFunction & MF,LiveIntervals & LIS)9818c56a07SHeejin Ahn static void convertImplicitDefToConstZero(MachineInstr *MI,
99e81021a5SDan Gohman                                           MachineRegisterInfo &MRI,
100e81021a5SDan Gohman                                           const TargetInstrInfo *TII,
101feb18fe9SThomas Lively                                           MachineFunction &MF,
102feb18fe9SThomas Lively                                           LiveIntervals &LIS) {
103e81021a5SDan Gohman   assert(MI->getOpcode() == TargetOpcode::IMPLICIT_DEF);
104e81021a5SDan Gohman 
105f208f631SHeejin Ahn   const auto *RegClass = MRI.getRegClass(MI->getOperand(0).getReg());
106e81021a5SDan Gohman   if (RegClass == &WebAssembly::I32RegClass) {
107e81021a5SDan Gohman     MI->setDesc(TII->get(WebAssembly::CONST_I32));
108e81021a5SDan Gohman     MI->addOperand(MachineOperand::CreateImm(0));
109e81021a5SDan Gohman   } else if (RegClass == &WebAssembly::I64RegClass) {
110e81021a5SDan Gohman     MI->setDesc(TII->get(WebAssembly::CONST_I64));
111e81021a5SDan Gohman     MI->addOperand(MachineOperand::CreateImm(0));
112e81021a5SDan Gohman   } else if (RegClass == &WebAssembly::F32RegClass) {
113e81021a5SDan Gohman     MI->setDesc(TII->get(WebAssembly::CONST_F32));
11418c56a07SHeejin Ahn     auto *Val = cast<ConstantFP>(Constant::getNullValue(
11521109249SDavid Blaikie         Type::getFloatTy(MF.getFunction().getContext())));
116e81021a5SDan Gohman     MI->addOperand(MachineOperand::CreateFPImm(Val));
117e81021a5SDan Gohman   } else if (RegClass == &WebAssembly::F64RegClass) {
118e81021a5SDan Gohman     MI->setDesc(TII->get(WebAssembly::CONST_F64));
11918c56a07SHeejin Ahn     auto *Val = cast<ConstantFP>(Constant::getNullValue(
12021109249SDavid Blaikie         Type::getDoubleTy(MF.getFunction().getContext())));
121e81021a5SDan Gohman     MI->addOperand(MachineOperand::CreateFPImm(Val));
1226ff31fe3SThomas Lively   } else if (RegClass == &WebAssembly::V128RegClass) {
123e657c84fSThomas Lively     MI->setDesc(TII->get(WebAssembly::CONST_V128_I64x2));
124e657c84fSThomas Lively     MI->addOperand(MachineOperand::CreateImm(0));
125e657c84fSThomas Lively     MI->addOperand(MachineOperand::CreateImm(0));
126e81021a5SDan Gohman   } else {
127e81021a5SDan Gohman     llvm_unreachable("Unexpected reg class");
128e81021a5SDan Gohman   }
129e81021a5SDan Gohman }
130e81021a5SDan Gohman 
1312644d74bSDan Gohman // Determine whether a call to the callee referenced by
1322644d74bSDan Gohman // MI->getOperand(CalleeOpNo) reads memory, writes memory, and/or has side
1332644d74bSDan Gohman // effects.
queryCallee(const MachineInstr & MI,bool & Read,bool & Write,bool & Effects,bool & StackPointer)1347b64a590SThomas Lively static void queryCallee(const MachineInstr &MI, bool &Read, bool &Write,
1357b64a590SThomas Lively                         bool &Effects, bool &StackPointer) {
136d08cd15fSDan Gohman   // All calls can use the stack pointer.
137d08cd15fSDan Gohman   StackPointer = true;
138d08cd15fSDan Gohman 
1397b64a590SThomas Lively   const MachineOperand &MO = WebAssembly::getCalleeOp(MI);
1402644d74bSDan Gohman   if (MO.isGlobal()) {
1412644d74bSDan Gohman     const Constant *GV = MO.getGlobal();
14218c56a07SHeejin Ahn     if (const auto *GA = dyn_cast<GlobalAlias>(GV))
1432644d74bSDan Gohman       if (!GA->isInterposable())
1442644d74bSDan Gohman         GV = GA->getAliasee();
1452644d74bSDan Gohman 
14618c56a07SHeejin Ahn     if (const auto *F = dyn_cast<Function>(GV)) {
1472644d74bSDan Gohman       if (!F->doesNotThrow())
1482644d74bSDan Gohman         Effects = true;
1492644d74bSDan Gohman       if (F->doesNotAccessMemory())
1502644d74bSDan Gohman         return;
1512644d74bSDan Gohman       if (F->onlyReadsMemory()) {
1522644d74bSDan Gohman         Read = true;
1532644d74bSDan Gohman         return;
1542644d74bSDan Gohman       }
1552644d74bSDan Gohman     }
1562644d74bSDan Gohman   }
1572644d74bSDan Gohman 
1582644d74bSDan Gohman   // Assume the worst.
1592644d74bSDan Gohman   Write = true;
1602644d74bSDan Gohman   Read = true;
1612644d74bSDan Gohman   Effects = true;
1622644d74bSDan Gohman }
1632644d74bSDan Gohman 
164d08cd15fSDan Gohman // Determine whether MI reads memory, writes memory, has side effects,
16582607f56SDan Gohman // and/or uses the stack pointer value.
query(const MachineInstr & MI,bool & Read,bool & Write,bool & Effects,bool & StackPointer)166*8d0383ebSMatt Arsenault static void query(const MachineInstr &MI, bool &Read, bool &Write,
167*8d0383ebSMatt Arsenault                   bool &Effects, bool &StackPointer) {
168500d0469SDuncan P. N. Exon Smith   assert(!MI.isTerminator());
1696c8f20d7SDan Gohman 
1705ef4d5f9SHeejin Ahn   if (MI.isDebugInstr() || MI.isPosition())
1716c8f20d7SDan Gohman     return;
1722644d74bSDan Gohman 
1732644d74bSDan Gohman   // Check for loads.
174*8d0383ebSMatt Arsenault   if (MI.mayLoad() && !MI.isDereferenceableInvariantLoad())
1752644d74bSDan Gohman     Read = true;
1762644d74bSDan Gohman 
1772644d74bSDan Gohman   // Check for stores.
178500d0469SDuncan P. N. Exon Smith   if (MI.mayStore()) {
1792644d74bSDan Gohman     Write = true;
180500d0469SDuncan P. N. Exon Smith   } else if (MI.hasOrderedMemoryRef()) {
181500d0469SDuncan P. N. Exon Smith     switch (MI.getOpcode()) {
182f208f631SHeejin Ahn     case WebAssembly::DIV_S_I32:
183f208f631SHeejin Ahn     case WebAssembly::DIV_S_I64:
184f208f631SHeejin Ahn     case WebAssembly::REM_S_I32:
185f208f631SHeejin Ahn     case WebAssembly::REM_S_I64:
186f208f631SHeejin Ahn     case WebAssembly::DIV_U_I32:
187f208f631SHeejin Ahn     case WebAssembly::DIV_U_I64:
188f208f631SHeejin Ahn     case WebAssembly::REM_U_I32:
189f208f631SHeejin Ahn     case WebAssembly::REM_U_I64:
190f208f631SHeejin Ahn     case WebAssembly::I32_TRUNC_S_F32:
191f208f631SHeejin Ahn     case WebAssembly::I64_TRUNC_S_F32:
192f208f631SHeejin Ahn     case WebAssembly::I32_TRUNC_S_F64:
193f208f631SHeejin Ahn     case WebAssembly::I64_TRUNC_S_F64:
194f208f631SHeejin Ahn     case WebAssembly::I32_TRUNC_U_F32:
195f208f631SHeejin Ahn     case WebAssembly::I64_TRUNC_U_F32:
196f208f631SHeejin Ahn     case WebAssembly::I32_TRUNC_U_F64:
197f208f631SHeejin Ahn     case WebAssembly::I64_TRUNC_U_F64:
1982644d74bSDan Gohman       // These instruction have hasUnmodeledSideEffects() returning true
1992644d74bSDan Gohman       // because they trap on overflow and invalid so they can't be arbitrarily
2002644d74bSDan Gohman       // moved, however hasOrderedMemoryRef() interprets this plus their lack
2012644d74bSDan Gohman       // of memoperands as having a potential unknown memory reference.
2022644d74bSDan Gohman       break;
2032644d74bSDan Gohman     default:
2041054570aSDan Gohman       // Record volatile accesses, unless it's a call, as calls are handled
2052644d74bSDan Gohman       // specially below.
206500d0469SDuncan P. N. Exon Smith       if (!MI.isCall()) {
2072644d74bSDan Gohman         Write = true;
2081054570aSDan Gohman         Effects = true;
2091054570aSDan Gohman       }
2102644d74bSDan Gohman       break;
2112644d74bSDan Gohman     }
2122644d74bSDan Gohman   }
2132644d74bSDan Gohman 
2142644d74bSDan Gohman   // Check for side effects.
215500d0469SDuncan P. N. Exon Smith   if (MI.hasUnmodeledSideEffects()) {
216500d0469SDuncan P. N. Exon Smith     switch (MI.getOpcode()) {
217f208f631SHeejin Ahn     case WebAssembly::DIV_S_I32:
218f208f631SHeejin Ahn     case WebAssembly::DIV_S_I64:
219f208f631SHeejin Ahn     case WebAssembly::REM_S_I32:
220f208f631SHeejin Ahn     case WebAssembly::REM_S_I64:
221f208f631SHeejin Ahn     case WebAssembly::DIV_U_I32:
222f208f631SHeejin Ahn     case WebAssembly::DIV_U_I64:
223f208f631SHeejin Ahn     case WebAssembly::REM_U_I32:
224f208f631SHeejin Ahn     case WebAssembly::REM_U_I64:
225f208f631SHeejin Ahn     case WebAssembly::I32_TRUNC_S_F32:
226f208f631SHeejin Ahn     case WebAssembly::I64_TRUNC_S_F32:
227f208f631SHeejin Ahn     case WebAssembly::I32_TRUNC_S_F64:
228f208f631SHeejin Ahn     case WebAssembly::I64_TRUNC_S_F64:
229f208f631SHeejin Ahn     case WebAssembly::I32_TRUNC_U_F32:
230f208f631SHeejin Ahn     case WebAssembly::I64_TRUNC_U_F32:
231f208f631SHeejin Ahn     case WebAssembly::I32_TRUNC_U_F64:
232f208f631SHeejin Ahn     case WebAssembly::I64_TRUNC_U_F64:
2332644d74bSDan Gohman       // These instructions have hasUnmodeledSideEffects() returning true
2342644d74bSDan Gohman       // because they trap on overflow and invalid so they can't be arbitrarily
2352644d74bSDan Gohman       // moved, however in the specific case of register stackifying, it is safe
2362644d74bSDan Gohman       // to move them because overflow and invalid are Undefined Behavior.
2372644d74bSDan Gohman       break;
2382644d74bSDan Gohman     default:
2392644d74bSDan Gohman       Effects = true;
2402644d74bSDan Gohman       break;
2412644d74bSDan Gohman     }
2422644d74bSDan Gohman   }
2432644d74bSDan Gohman 
244e73c7a1aSHeejin Ahn   // Check for writes to __stack_pointer global.
245b9a539c0SWouter van Oortmerssen   if ((MI.getOpcode() == WebAssembly::GLOBAL_SET_I32 ||
246b9a539c0SWouter van Oortmerssen        MI.getOpcode() == WebAssembly::GLOBAL_SET_I64) &&
247e73c7a1aSHeejin Ahn       strcmp(MI.getOperand(0).getSymbolName(), "__stack_pointer") == 0)
248e73c7a1aSHeejin Ahn     StackPointer = true;
249e73c7a1aSHeejin Ahn 
2502644d74bSDan Gohman   // Analyze calls.
251500d0469SDuncan P. N. Exon Smith   if (MI.isCall()) {
2527b64a590SThomas Lively     queryCallee(MI, Read, Write, Effects, StackPointer);
2532644d74bSDan Gohman   }
2542644d74bSDan Gohman }
2552644d74bSDan Gohman 
2562644d74bSDan Gohman // Test whether Def is safe and profitable to rematerialize.
shouldRematerialize(const MachineInstr & Def,const WebAssemblyInstrInfo * TII)257*8d0383ebSMatt Arsenault static bool shouldRematerialize(const MachineInstr &Def,
2582644d74bSDan Gohman                                 const WebAssemblyInstrInfo *TII) {
259*8d0383ebSMatt Arsenault   return Def.isAsCheapAsAMove() && TII->isTriviallyReMaterializable(Def);
2602644d74bSDan Gohman }
2612644d74bSDan Gohman 
26212de0b91SDan Gohman // Identify the definition for this register at this point. This is a
26312de0b91SDan Gohman // generalization of MachineRegisterInfo::getUniqueVRegDef that uses
26412de0b91SDan Gohman // LiveIntervals to handle complex cases.
getVRegDef(unsigned Reg,const MachineInstr * Insert,const MachineRegisterInfo & MRI,const LiveIntervals & LIS)26518c56a07SHeejin Ahn static MachineInstr *getVRegDef(unsigned Reg, const MachineInstr *Insert,
2662644d74bSDan Gohman                                 const MachineRegisterInfo &MRI,
267f208f631SHeejin Ahn                                 const LiveIntervals &LIS) {
2682644d74bSDan Gohman   // Most registers are in SSA form here so we try a quick MRI query first.
2692644d74bSDan Gohman   if (MachineInstr *Def = MRI.getUniqueVRegDef(Reg))
2702644d74bSDan Gohman     return Def;
2712644d74bSDan Gohman 
2722644d74bSDan Gohman   // MRI doesn't know what the Def is. Try asking LIS.
2732644d74bSDan Gohman   if (const VNInfo *ValNo = LIS.getInterval(Reg).getVNInfoBefore(
2742644d74bSDan Gohman           LIS.getInstructionIndex(*Insert)))
2752644d74bSDan Gohman     return LIS.getInstructionFromIndex(ValNo->def);
2762644d74bSDan Gohman 
2772644d74bSDan Gohman   return nullptr;
2782644d74bSDan Gohman }
2792644d74bSDan Gohman 
28012de0b91SDan Gohman // Test whether Reg, as defined at Def, has exactly one use. This is a
28112de0b91SDan Gohman // generalization of MachineRegisterInfo::hasOneUse that uses LiveIntervals
28212de0b91SDan Gohman // to handle complex cases.
hasOneUse(unsigned Reg,MachineInstr * Def,MachineRegisterInfo & MRI,MachineDominatorTree & MDT,LiveIntervals & LIS)28318c56a07SHeejin Ahn static bool hasOneUse(unsigned Reg, MachineInstr *Def, MachineRegisterInfo &MRI,
284f208f631SHeejin Ahn                       MachineDominatorTree &MDT, LiveIntervals &LIS) {
28512de0b91SDan Gohman   // Most registers are in SSA form here so we try a quick MRI query first.
28612de0b91SDan Gohman   if (MRI.hasOneUse(Reg))
28712de0b91SDan Gohman     return true;
28812de0b91SDan Gohman 
28912de0b91SDan Gohman   bool HasOne = false;
29012de0b91SDan Gohman   const LiveInterval &LI = LIS.getInterval(Reg);
291f208f631SHeejin Ahn   const VNInfo *DefVNI =
292f208f631SHeejin Ahn       LI.getVNInfoAt(LIS.getInstructionIndex(*Def).getRegSlot());
29312de0b91SDan Gohman   assert(DefVNI);
294a8a63829SDominic Chen   for (auto &I : MRI.use_nodbg_operands(Reg)) {
29512de0b91SDan Gohman     const auto &Result = LI.Query(LIS.getInstructionIndex(*I.getParent()));
29612de0b91SDan Gohman     if (Result.valueIn() == DefVNI) {
29712de0b91SDan Gohman       if (!Result.isKill())
29812de0b91SDan Gohman         return false;
29912de0b91SDan Gohman       if (HasOne)
30012de0b91SDan Gohman         return false;
30112de0b91SDan Gohman       HasOne = true;
30212de0b91SDan Gohman     }
30312de0b91SDan Gohman   }
30412de0b91SDan Gohman   return HasOne;
30512de0b91SDan Gohman }
30612de0b91SDan Gohman 
3078887d1faSDan Gohman // Test whether it's safe to move Def to just before Insert.
30881719f85SDan Gohman // TODO: Compute memory dependencies in a way that doesn't require always
30981719f85SDan Gohman // walking the block.
31081719f85SDan Gohman // TODO: Compute memory dependencies in a way that uses AliasAnalysis to be
31181719f85SDan Gohman // more precise.
isSafeToMove(const MachineOperand * Def,const MachineOperand * Use,const MachineInstr * Insert,const WebAssemblyFunctionInfo & MFI,const MachineRegisterInfo & MRI)31252861809SThomas Lively static bool isSafeToMove(const MachineOperand *Def, const MachineOperand *Use,
313*8d0383ebSMatt Arsenault                          const MachineInstr *Insert,
31452861809SThomas Lively                          const WebAssemblyFunctionInfo &MFI,
31552861809SThomas Lively                          const MachineRegisterInfo &MRI) {
31652861809SThomas Lively   const MachineInstr *DefI = Def->getParent();
31752861809SThomas Lively   const MachineInstr *UseI = Use->getParent();
31852861809SThomas Lively   assert(DefI->getParent() == Insert->getParent());
31952861809SThomas Lively   assert(UseI->getParent() == Insert->getParent());
32052861809SThomas Lively 
32152861809SThomas Lively   // The first def of a multivalue instruction can be stackified by moving,
32252861809SThomas Lively   // since the later defs can always be placed into locals if necessary. Later
32352861809SThomas Lively   // defs can only be stackified if all previous defs are already stackified
32452861809SThomas Lively   // since ExplicitLocals will not know how to place a def in a local if a
32552861809SThomas Lively   // subsequent def is stackified. But only one def can be stackified by moving
32652861809SThomas Lively   // the instruction, so it must be the first one.
32752861809SThomas Lively   //
32852861809SThomas Lively   // TODO: This could be loosened to be the first *live* def, but care would
32952861809SThomas Lively   // have to be taken to ensure the drops of the initial dead defs can be
33052861809SThomas Lively   // placed. This would require checking that no previous defs are used in the
33152861809SThomas Lively   // same instruction as subsequent defs.
33252861809SThomas Lively   if (Def != DefI->defs().begin())
33352861809SThomas Lively     return false;
33452861809SThomas Lively 
33552861809SThomas Lively   // If any subsequent def is used prior to the current value by the same
33652861809SThomas Lively   // instruction in which the current value is used, we cannot
33752861809SThomas Lively   // stackify. Stackifying in this case would require that def moving below the
33852861809SThomas Lively   // current def in the stack, which cannot be achieved, even with locals.
33923b0ab2aSKazu Hirata   for (const auto &SubsequentDef : drop_begin(DefI->defs())) {
34052861809SThomas Lively     for (const auto &PriorUse : UseI->uses()) {
34152861809SThomas Lively       if (&PriorUse == Use)
34252861809SThomas Lively         break;
34352861809SThomas Lively       if (PriorUse.isReg() && SubsequentDef.getReg() == PriorUse.getReg())
34452861809SThomas Lively         return false;
34552861809SThomas Lively     }
34652861809SThomas Lively   }
34752861809SThomas Lively 
34852861809SThomas Lively   // If moving is a semantic nop, it is always allowed
34952861809SThomas Lively   const MachineBasicBlock *MBB = DefI->getParent();
35052861809SThomas Lively   auto NextI = std::next(MachineBasicBlock::const_iterator(DefI));
35152861809SThomas Lively   for (auto E = MBB->end(); NextI != E && NextI->isDebugInstr(); ++NextI)
35252861809SThomas Lively     ;
35352861809SThomas Lively   if (NextI == Insert)
35452861809SThomas Lively     return true;
3558887d1faSDan Gohman 
3569e4eadebSHeejin Ahn   // 'catch' and 'catch_all' should be the first instruction of a BB and cannot
3579e4eadebSHeejin Ahn   // move.
3589e4eadebSHeejin Ahn   if (WebAssembly::isCatch(DefI->getOpcode()))
359d6f48786SHeejin Ahn     return false;
360d6f48786SHeejin Ahn 
3618887d1faSDan Gohman   // Check for register dependencies.
362e9e6891bSDerek Schuff   SmallVector<unsigned, 4> MutableRegisters;
36352861809SThomas Lively   for (const MachineOperand &MO : DefI->operands()) {
3648887d1faSDan Gohman     if (!MO.isReg() || MO.isUndef())
3658887d1faSDan Gohman       continue;
36605c145d6SDaniel Sanders     Register Reg = MO.getReg();
3678887d1faSDan Gohman 
3688887d1faSDan Gohman     // If the register is dead here and at Insert, ignore it.
3698887d1faSDan Gohman     if (MO.isDead() && Insert->definesRegister(Reg) &&
3708887d1faSDan Gohman         !Insert->readsRegister(Reg))
3718887d1faSDan Gohman       continue;
3728887d1faSDan Gohman 
3732bea69bfSDaniel Sanders     if (Register::isPhysicalRegister(Reg)) {
3740cfb5f85SDan Gohman       // Ignore ARGUMENTS; it's just used to keep the ARGUMENT_* instructions
3750cfb5f85SDan Gohman       // from moving down, and we've already checked for that.
3760cfb5f85SDan Gohman       if (Reg == WebAssembly::ARGUMENTS)
3770cfb5f85SDan Gohman         continue;
3788887d1faSDan Gohman       // If the physical register is never modified, ignore it.
3798887d1faSDan Gohman       if (!MRI.isPhysRegModified(Reg))
3808887d1faSDan Gohman         continue;
3818887d1faSDan Gohman       // Otherwise, it's a physical register with unknown liveness.
3828887d1faSDan Gohman       return false;
3838887d1faSDan Gohman     }
3848887d1faSDan Gohman 
385e9e6891bSDerek Schuff     // If one of the operands isn't in SSA form, it has different values at
386e9e6891bSDerek Schuff     // different times, and we need to make sure we don't move our use across
387e9e6891bSDerek Schuff     // a different def.
388e9e6891bSDerek Schuff     if (!MO.isDef() && !MRI.hasOneDef(Reg))
389e9e6891bSDerek Schuff       MutableRegisters.push_back(Reg);
3908887d1faSDan Gohman   }
3918887d1faSDan Gohman 
392d08cd15fSDan Gohman   bool Read = false, Write = false, Effects = false, StackPointer = false;
393*8d0383ebSMatt Arsenault   query(*DefI, Read, Write, Effects, StackPointer);
3942644d74bSDan Gohman 
3952644d74bSDan Gohman   // If the instruction does not access memory and has no side effects, it has
3962644d74bSDan Gohman   // no additional dependencies.
397e9e6891bSDerek Schuff   bool HasMutableRegisters = !MutableRegisters.empty();
398e9e6891bSDerek Schuff   if (!Read && !Write && !Effects && !StackPointer && !HasMutableRegisters)
3992644d74bSDan Gohman     return true;
4002644d74bSDan Gohman 
40152861809SThomas Lively   // Scan through the intervening instructions between DefI and Insert.
40252861809SThomas Lively   MachineBasicBlock::const_iterator D(DefI), I(Insert);
4032644d74bSDan Gohman   for (--I; I != D; --I) {
4042644d74bSDan Gohman     bool InterveningRead = false;
4052644d74bSDan Gohman     bool InterveningWrite = false;
4062644d74bSDan Gohman     bool InterveningEffects = false;
407d08cd15fSDan Gohman     bool InterveningStackPointer = false;
408*8d0383ebSMatt Arsenault     query(*I, InterveningRead, InterveningWrite, InterveningEffects,
409d08cd15fSDan Gohman           InterveningStackPointer);
4102644d74bSDan Gohman     if (Effects && InterveningEffects)
4112644d74bSDan Gohman       return false;
4122644d74bSDan Gohman     if (Read && InterveningWrite)
4132644d74bSDan Gohman       return false;
4142644d74bSDan Gohman     if (Write && (InterveningRead || InterveningWrite))
4152644d74bSDan Gohman       return false;
416d08cd15fSDan Gohman     if (StackPointer && InterveningStackPointer)
417d08cd15fSDan Gohman       return false;
418e9e6891bSDerek Schuff 
419e9e6891bSDerek Schuff     for (unsigned Reg : MutableRegisters)
420e9e6891bSDerek Schuff       for (const MachineOperand &MO : I->operands())
421e9e6891bSDerek Schuff         if (MO.isReg() && MO.isDef() && MO.getReg() == Reg)
422e9e6891bSDerek Schuff           return false;
4232644d74bSDan Gohman   }
4242644d74bSDan Gohman 
4252644d74bSDan Gohman   return true;
42681719f85SDan Gohman }
42781719f85SDan Gohman 
428adf28177SDan Gohman /// Test whether OneUse, a use of Reg, dominates all of Reg's other uses.
oneUseDominatesOtherUses(unsigned Reg,const MachineOperand & OneUse,const MachineBasicBlock & MBB,const MachineRegisterInfo & MRI,const MachineDominatorTree & MDT,LiveIntervals & LIS,WebAssemblyFunctionInfo & MFI)42918c56a07SHeejin Ahn static bool oneUseDominatesOtherUses(unsigned Reg, const MachineOperand &OneUse,
430adf28177SDan Gohman                                      const MachineBasicBlock &MBB,
431adf28177SDan Gohman                                      const MachineRegisterInfo &MRI,
4320cfb5f85SDan Gohman                                      const MachineDominatorTree &MDT,
4331054570aSDan Gohman                                      LiveIntervals &LIS,
4341054570aSDan Gohman                                      WebAssemblyFunctionInfo &MFI) {
4350cfb5f85SDan Gohman   const LiveInterval &LI = LIS.getInterval(Reg);
4360cfb5f85SDan Gohman 
4370cfb5f85SDan Gohman   const MachineInstr *OneUseInst = OneUse.getParent();
4380cfb5f85SDan Gohman   VNInfo *OneUseVNI = LI.getVNInfoBefore(LIS.getInstructionIndex(*OneUseInst));
4390cfb5f85SDan Gohman 
440a8a63829SDominic Chen   for (const MachineOperand &Use : MRI.use_nodbg_operands(Reg)) {
441adf28177SDan Gohman     if (&Use == &OneUse)
442adf28177SDan Gohman       continue;
4430cfb5f85SDan Gohman 
444adf28177SDan Gohman     const MachineInstr *UseInst = Use.getParent();
4450cfb5f85SDan Gohman     VNInfo *UseVNI = LI.getVNInfoBefore(LIS.getInstructionIndex(*UseInst));
4460cfb5f85SDan Gohman 
4470cfb5f85SDan Gohman     if (UseVNI != OneUseVNI)
4480cfb5f85SDan Gohman       continue;
4490cfb5f85SDan Gohman 
45012de0b91SDan Gohman     if (UseInst == OneUseInst) {
451adf28177SDan Gohman       // Another use in the same instruction. We need to ensure that the one
452adf28177SDan Gohman       // selected use happens "before" it.
453adf28177SDan Gohman       if (&OneUse > &Use)
454adf28177SDan Gohman         return false;
455adf28177SDan Gohman     } else {
456adf28177SDan Gohman       // Test that the use is dominated by the one selected use.
4571054570aSDan Gohman       while (!MDT.dominates(OneUseInst, UseInst)) {
4581054570aSDan Gohman         // Actually, dominating is over-conservative. Test that the use would
4591054570aSDan Gohman         // happen after the one selected use in the stack evaluation order.
4601054570aSDan Gohman         //
4616a87ddacSThomas Lively         // This is needed as a consequence of using implicit local.gets for
4626a87ddacSThomas Lively         // uses and implicit local.sets for defs.
4631054570aSDan Gohman         if (UseInst->getDesc().getNumDefs() == 0)
464adf28177SDan Gohman           return false;
4651054570aSDan Gohman         const MachineOperand &MO = UseInst->getOperand(0);
4661054570aSDan Gohman         if (!MO.isReg())
4671054570aSDan Gohman           return false;
46805c145d6SDaniel Sanders         Register DefReg = MO.getReg();
4692bea69bfSDaniel Sanders         if (!Register::isVirtualRegister(DefReg) ||
4701054570aSDan Gohman             !MFI.isVRegStackified(DefReg))
4711054570aSDan Gohman           return false;
472b3857e4dSYury Delendik         assert(MRI.hasOneNonDBGUse(DefReg));
473b3857e4dSYury Delendik         const MachineOperand &NewUse = *MRI.use_nodbg_begin(DefReg);
4741054570aSDan Gohman         const MachineInstr *NewUseInst = NewUse.getParent();
4751054570aSDan Gohman         if (NewUseInst == OneUseInst) {
4761054570aSDan Gohman           if (&OneUse > &NewUse)
4771054570aSDan Gohman             return false;
4781054570aSDan Gohman           break;
4791054570aSDan Gohman         }
4801054570aSDan Gohman         UseInst = NewUseInst;
4811054570aSDan Gohman       }
482adf28177SDan Gohman     }
483adf28177SDan Gohman   }
484adf28177SDan Gohman   return true;
485adf28177SDan Gohman }
486adf28177SDan Gohman 
4874fc4e42dSDan Gohman /// Get the appropriate tee opcode for the given register class.
getTeeOpcode(const TargetRegisterClass * RC)48818c56a07SHeejin Ahn static unsigned getTeeOpcode(const TargetRegisterClass *RC) {
489adf28177SDan Gohman   if (RC == &WebAssembly::I32RegClass)
4904fc4e42dSDan Gohman     return WebAssembly::TEE_I32;
491adf28177SDan Gohman   if (RC == &WebAssembly::I64RegClass)
4924fc4e42dSDan Gohman     return WebAssembly::TEE_I64;
493adf28177SDan Gohman   if (RC == &WebAssembly::F32RegClass)
4944fc4e42dSDan Gohman     return WebAssembly::TEE_F32;
495adf28177SDan Gohman   if (RC == &WebAssembly::F64RegClass)
4964fc4e42dSDan Gohman     return WebAssembly::TEE_F64;
49739bf39f3SDerek Schuff   if (RC == &WebAssembly::V128RegClass)
4984fc4e42dSDan Gohman     return WebAssembly::TEE_V128;
4996d0c7bc1SPaulo Matos   if (RC == &WebAssembly::EXTERNREFRegClass)
5006d0c7bc1SPaulo Matos     return WebAssembly::TEE_EXTERNREF;
5016d0c7bc1SPaulo Matos   if (RC == &WebAssembly::FUNCREFRegClass)
5026d0c7bc1SPaulo Matos     return WebAssembly::TEE_FUNCREF;
503adf28177SDan Gohman   llvm_unreachable("Unexpected register class");
504adf28177SDan Gohman }
505adf28177SDan Gohman 
5062644d74bSDan Gohman // Shrink LI to its uses, cleaning up LI.
shrinkToUses(LiveInterval & LI,LiveIntervals & LIS)50718c56a07SHeejin Ahn static void shrinkToUses(LiveInterval &LI, LiveIntervals &LIS) {
5082644d74bSDan Gohman   if (LIS.shrinkToUses(&LI)) {
5092644d74bSDan Gohman     SmallVector<LiveInterval *, 4> SplitLIs;
5102644d74bSDan Gohman     LIS.splitSeparateComponents(LI, SplitLIs);
5112644d74bSDan Gohman   }
5122644d74bSDan Gohman }
5132644d74bSDan Gohman 
514adf28177SDan Gohman /// A single-use def in the same block with no intervening memory or register
515adf28177SDan Gohman /// dependencies; move the def down and nest it with the current instruction.
moveForSingleUse(unsigned Reg,MachineOperand & Op,MachineInstr * Def,MachineBasicBlock & MBB,MachineInstr * Insert,LiveIntervals & LIS,WebAssemblyFunctionInfo & MFI,MachineRegisterInfo & MRI)51618c56a07SHeejin Ahn static MachineInstr *moveForSingleUse(unsigned Reg, MachineOperand &Op,
517f208f631SHeejin Ahn                                       MachineInstr *Def, MachineBasicBlock &MBB,
518adf28177SDan Gohman                                       MachineInstr *Insert, LiveIntervals &LIS,
5190cfb5f85SDan Gohman                                       WebAssemblyFunctionInfo &MFI,
5200cfb5f85SDan Gohman                                       MachineRegisterInfo &MRI) {
521d34e60caSNicola Zaghen   LLVM_DEBUG(dbgs() << "Move for single use: "; Def->dump());
5222644d74bSDan Gohman 
523be24c020SYury Delendik   WebAssemblyDebugValueManager DefDIs(Def);
524adf28177SDan Gohman   MBB.splice(Insert, &MBB, Def);
525be24c020SYury Delendik   DefDIs.move(Insert);
5261afd1e2bSJF Bastien   LIS.handleMove(*Def);
5270cfb5f85SDan Gohman 
52812de0b91SDan Gohman   if (MRI.hasOneDef(Reg) && MRI.hasOneUse(Reg)) {
52912de0b91SDan Gohman     // No one else is using this register for anything so we can just stackify
53012de0b91SDan Gohman     // it in place.
531c5d24009SMatt Arsenault     MFI.stackifyVReg(MRI, Reg);
5320cfb5f85SDan Gohman   } else {
53312de0b91SDan Gohman     // The register may have unrelated uses or defs; create a new register for
53412de0b91SDan Gohman     // just our one def and use so that we can stackify it.
53505c145d6SDaniel Sanders     Register NewReg = MRI.createVirtualRegister(MRI.getRegClass(Reg));
5360cfb5f85SDan Gohman     Def->getOperand(0).setReg(NewReg);
5370cfb5f85SDan Gohman     Op.setReg(NewReg);
5380cfb5f85SDan Gohman 
5390cfb5f85SDan Gohman     // Tell LiveIntervals about the new register.
5400cfb5f85SDan Gohman     LIS.createAndComputeVirtRegInterval(NewReg);
5410cfb5f85SDan Gohman 
5420cfb5f85SDan Gohman     // Tell LiveIntervals about the changes to the old register.
5430cfb5f85SDan Gohman     LiveInterval &LI = LIS.getInterval(Reg);
5446c8f20d7SDan Gohman     LI.removeSegment(LIS.getInstructionIndex(*Def).getRegSlot(),
5456c8f20d7SDan Gohman                      LIS.getInstructionIndex(*Op.getParent()).getRegSlot(),
5466c8f20d7SDan Gohman                      /*RemoveDeadValNo=*/true);
5470cfb5f85SDan Gohman 
548c5d24009SMatt Arsenault     MFI.stackifyVReg(MRI, NewReg);
5492644d74bSDan Gohman 
550be24c020SYury Delendik     DefDIs.updateReg(NewReg);
5517c18d608SYury Delendik 
552d34e60caSNicola Zaghen     LLVM_DEBUG(dbgs() << " - Replaced register: "; Def->dump());
5530cfb5f85SDan Gohman   }
5540cfb5f85SDan Gohman 
55518c56a07SHeejin Ahn   imposeStackOrdering(Def);
556adf28177SDan Gohman   return Def;
557adf28177SDan Gohman }
558adf28177SDan Gohman 
559adf28177SDan Gohman /// A trivially cloneable instruction; clone it and nest the new copy with the
560adf28177SDan Gohman /// current instruction.
rematerializeCheapDef(unsigned Reg,MachineOperand & Op,MachineInstr & Def,MachineBasicBlock & MBB,MachineBasicBlock::instr_iterator Insert,LiveIntervals & LIS,WebAssemblyFunctionInfo & MFI,MachineRegisterInfo & MRI,const WebAssemblyInstrInfo * TII,const WebAssemblyRegisterInfo * TRI)56118c56a07SHeejin Ahn static MachineInstr *rematerializeCheapDef(
5629cfc75c2SDuncan P. N. Exon Smith     unsigned Reg, MachineOperand &Op, MachineInstr &Def, MachineBasicBlock &MBB,
5639cfc75c2SDuncan P. N. Exon Smith     MachineBasicBlock::instr_iterator Insert, LiveIntervals &LIS,
5649cfc75c2SDuncan P. N. Exon Smith     WebAssemblyFunctionInfo &MFI, MachineRegisterInfo &MRI,
5659cfc75c2SDuncan P. N. Exon Smith     const WebAssemblyInstrInfo *TII, const WebAssemblyRegisterInfo *TRI) {
566d34e60caSNicola Zaghen   LLVM_DEBUG(dbgs() << "Rematerializing cheap def: "; Def.dump());
567d34e60caSNicola Zaghen   LLVM_DEBUG(dbgs() << " - for use in "; Op.getParent()->dump());
5682644d74bSDan Gohman 
569be24c020SYury Delendik   WebAssemblyDebugValueManager DefDIs(&Def);
570be24c020SYury Delendik 
57105c145d6SDaniel Sanders   Register NewReg = MRI.createVirtualRegister(MRI.getRegClass(Reg));
572adf28177SDan Gohman   TII->reMaterialize(MBB, Insert, NewReg, 0, Def, *TRI);
573adf28177SDan Gohman   Op.setReg(NewReg);
5749cfc75c2SDuncan P. N. Exon Smith   MachineInstr *Clone = &*std::prev(Insert);
57513d3b9b7SJF Bastien   LIS.InsertMachineInstrInMaps(*Clone);
576adf28177SDan Gohman   LIS.createAndComputeVirtRegInterval(NewReg);
577c5d24009SMatt Arsenault   MFI.stackifyVReg(MRI, NewReg);
57818c56a07SHeejin Ahn   imposeStackOrdering(Clone);
579adf28177SDan Gohman 
580d34e60caSNicola Zaghen   LLVM_DEBUG(dbgs() << " - Cloned to "; Clone->dump());
5812644d74bSDan Gohman 
5820cfb5f85SDan Gohman   // Shrink the interval.
5830cfb5f85SDan Gohman   bool IsDead = MRI.use_empty(Reg);
5840cfb5f85SDan Gohman   if (!IsDead) {
5850cfb5f85SDan Gohman     LiveInterval &LI = LIS.getInterval(Reg);
58618c56a07SHeejin Ahn     shrinkToUses(LI, LIS);
5879cfc75c2SDuncan P. N. Exon Smith     IsDead = !LI.liveAt(LIS.getInstructionIndex(Def).getDeadSlot());
5880cfb5f85SDan Gohman   }
5890cfb5f85SDan Gohman 
590adf28177SDan Gohman   // If that was the last use of the original, delete the original.
5917c18d608SYury Delendik   // Move or clone corresponding DBG_VALUEs to the 'Insert' location.
5920cfb5f85SDan Gohman   if (IsDead) {
593d34e60caSNicola Zaghen     LLVM_DEBUG(dbgs() << " - Deleting original\n");
5949cfc75c2SDuncan P. N. Exon Smith     SlotIndex Idx = LIS.getInstructionIndex(Def).getRegSlot();
5954cfc4025SMircea Trofin     LIS.removePhysRegDefAt(MCRegister::from(WebAssembly::ARGUMENTS), Idx);
596adf28177SDan Gohman     LIS.removeInterval(Reg);
5979cfc75c2SDuncan P. N. Exon Smith     LIS.RemoveMachineInstrFromMaps(Def);
5989cfc75c2SDuncan P. N. Exon Smith     Def.eraseFromParent();
5997c18d608SYury Delendik 
600be24c020SYury Delendik     DefDIs.move(&*Insert);
601be24c020SYury Delendik     DefDIs.updateReg(NewReg);
6027c18d608SYury Delendik   } else {
603be24c020SYury Delendik     DefDIs.clone(&*Insert, NewReg);
604adf28177SDan Gohman   }
6050cfb5f85SDan Gohman 
606adf28177SDan Gohman   return Clone;
607adf28177SDan Gohman }
608adf28177SDan Gohman 
609adf28177SDan Gohman /// A multiple-use def in the same block with no intervening memory or register
610adf28177SDan Gohman /// dependencies; move the def down, nest it with the current instruction, and
6114fc4e42dSDan Gohman /// insert a tee to satisfy the rest of the uses. As an illustration, rewrite
6124fc4e42dSDan Gohman /// this:
613adf28177SDan Gohman ///
614adf28177SDan Gohman ///    Reg = INST ...        // Def
615adf28177SDan Gohman ///    INST ..., Reg, ...    // Insert
616adf28177SDan Gohman ///    INST ..., Reg, ...
617adf28177SDan Gohman ///    INST ..., Reg, ...
618adf28177SDan Gohman ///
619adf28177SDan Gohman /// to this:
620adf28177SDan Gohman ///
6218aa237c3SDan Gohman ///    DefReg = INST ...     // Def (to become the new Insert)
6224fc4e42dSDan Gohman ///    TeeReg, Reg = TEE_... DefReg
623adf28177SDan Gohman ///    INST ..., TeeReg, ... // Insert
6246c8f20d7SDan Gohman ///    INST ..., Reg, ...
6256c8f20d7SDan Gohman ///    INST ..., Reg, ...
626adf28177SDan Gohman ///
6276a87ddacSThomas Lively /// with DefReg and TeeReg stackified. This eliminates a local.get from the
628adf28177SDan Gohman /// resulting code.
moveAndTeeForMultiUse(unsigned Reg,MachineOperand & Op,MachineInstr * Def,MachineBasicBlock & MBB,MachineInstr * Insert,LiveIntervals & LIS,WebAssemblyFunctionInfo & MFI,MachineRegisterInfo & MRI,const WebAssemblyInstrInfo * TII)62918c56a07SHeejin Ahn static MachineInstr *moveAndTeeForMultiUse(
630adf28177SDan Gohman     unsigned Reg, MachineOperand &Op, MachineInstr *Def, MachineBasicBlock &MBB,
631adf28177SDan Gohman     MachineInstr *Insert, LiveIntervals &LIS, WebAssemblyFunctionInfo &MFI,
632adf28177SDan Gohman     MachineRegisterInfo &MRI, const WebAssemblyInstrInfo *TII) {
633d34e60caSNicola Zaghen   LLVM_DEBUG(dbgs() << "Move and tee for multi-use:"; Def->dump());
6342644d74bSDan Gohman 
635be24c020SYury Delendik   WebAssemblyDebugValueManager DefDIs(Def);
636be24c020SYury Delendik 
63712de0b91SDan Gohman   // Move Def into place.
638adf28177SDan Gohman   MBB.splice(Insert, &MBB, Def);
6391afd1e2bSJF Bastien   LIS.handleMove(*Def);
64012de0b91SDan Gohman 
64112de0b91SDan Gohman   // Create the Tee and attach the registers.
642adf28177SDan Gohman   const auto *RegClass = MRI.getRegClass(Reg);
64305c145d6SDaniel Sanders   Register TeeReg = MRI.createVirtualRegister(RegClass);
64405c145d6SDaniel Sanders   Register DefReg = MRI.createVirtualRegister(RegClass);
64533e694a8SDan Gohman   MachineOperand &DefMO = Def->getOperand(0);
646adf28177SDan Gohman   MachineInstr *Tee = BuildMI(MBB, Insert, Insert->getDebugLoc(),
64718c56a07SHeejin Ahn                               TII->get(getTeeOpcode(RegClass)), TeeReg)
64812de0b91SDan Gohman                           .addReg(Reg, RegState::Define)
64933e694a8SDan Gohman                           .addReg(DefReg, getUndefRegState(DefMO.isDead()));
650adf28177SDan Gohman   Op.setReg(TeeReg);
65133e694a8SDan Gohman   DefMO.setReg(DefReg);
65212de0b91SDan Gohman   SlotIndex TeeIdx = LIS.InsertMachineInstrInMaps(*Tee).getRegSlot();
65312de0b91SDan Gohman   SlotIndex DefIdx = LIS.getInstructionIndex(*Def).getRegSlot();
65412de0b91SDan Gohman 
655be24c020SYury Delendik   DefDIs.move(Insert);
6567c18d608SYury Delendik 
65712de0b91SDan Gohman   // Tell LiveIntervals we moved the original vreg def from Def to Tee.
65812de0b91SDan Gohman   LiveInterval &LI = LIS.getInterval(Reg);
65912de0b91SDan Gohman   LiveInterval::iterator I = LI.FindSegmentContaining(DefIdx);
66012de0b91SDan Gohman   VNInfo *ValNo = LI.getVNInfoAt(DefIdx);
66112de0b91SDan Gohman   I->start = TeeIdx;
66212de0b91SDan Gohman   ValNo->def = TeeIdx;
66318c56a07SHeejin Ahn   shrinkToUses(LI, LIS);
66412de0b91SDan Gohman 
66512de0b91SDan Gohman   // Finish stackifying the new regs.
666adf28177SDan Gohman   LIS.createAndComputeVirtRegInterval(TeeReg);
6678aa237c3SDan Gohman   LIS.createAndComputeVirtRegInterval(DefReg);
668c5d24009SMatt Arsenault   MFI.stackifyVReg(MRI, DefReg);
669c5d24009SMatt Arsenault   MFI.stackifyVReg(MRI, TeeReg);
67018c56a07SHeejin Ahn   imposeStackOrdering(Def);
67118c56a07SHeejin Ahn   imposeStackOrdering(Tee);
67212de0b91SDan Gohman 
673be24c020SYury Delendik   DefDIs.clone(Tee, DefReg);
674be24c020SYury Delendik   DefDIs.clone(Insert, TeeReg);
6757c18d608SYury Delendik 
676d34e60caSNicola Zaghen   LLVM_DEBUG(dbgs() << " - Replaced register: "; Def->dump());
677d34e60caSNicola Zaghen   LLVM_DEBUG(dbgs() << " - Tee instruction: "; Tee->dump());
678adf28177SDan Gohman   return Def;
679adf28177SDan Gohman }
680adf28177SDan Gohman 
681adf28177SDan Gohman namespace {
682adf28177SDan Gohman /// A stack for walking the tree of instructions being built, visiting the
683adf28177SDan Gohman /// MachineOperands in DFS order.
684adf28177SDan Gohman class TreeWalkerState {
68518c56a07SHeejin Ahn   using mop_iterator = MachineInstr::mop_iterator;
68618c56a07SHeejin Ahn   using mop_reverse_iterator = std::reverse_iterator<mop_iterator>;
68718c56a07SHeejin Ahn   using RangeTy = iterator_range<mop_reverse_iterator>;
688adf28177SDan Gohman   SmallVector<RangeTy, 4> Worklist;
689adf28177SDan Gohman 
690adf28177SDan Gohman public:
TreeWalkerState(MachineInstr * Insert)691adf28177SDan Gohman   explicit TreeWalkerState(MachineInstr *Insert) {
692adf28177SDan Gohman     const iterator_range<mop_iterator> &Range = Insert->explicit_uses();
6932082b10dSKazu Hirata     if (!Range.empty())
694adf28177SDan Gohman       Worklist.push_back(reverse(Range));
695adf28177SDan Gohman   }
696adf28177SDan Gohman 
done() const69718c56a07SHeejin Ahn   bool done() const { return Worklist.empty(); }
698adf28177SDan Gohman 
pop()69918c56a07SHeejin Ahn   MachineOperand &pop() {
700adf28177SDan Gohman     RangeTy &Range = Worklist.back();
701adf28177SDan Gohman     MachineOperand &Op = *Range.begin();
70223b0ab2aSKazu Hirata     Range = drop_begin(Range);
7032082b10dSKazu Hirata     if (Range.empty())
704adf28177SDan Gohman       Worklist.pop_back();
7052082b10dSKazu Hirata     assert((Worklist.empty() || !Worklist.back().empty()) &&
706adf28177SDan Gohman            "Empty ranges shouldn't remain in the worklist");
707adf28177SDan Gohman     return Op;
708adf28177SDan Gohman   }
709adf28177SDan Gohman 
710adf28177SDan Gohman   /// Push Instr's operands onto the stack to be visited.
pushOperands(MachineInstr * Instr)71118c56a07SHeejin Ahn   void pushOperands(MachineInstr *Instr) {
712adf28177SDan Gohman     const iterator_range<mop_iterator> &Range(Instr->explicit_uses());
7132082b10dSKazu Hirata     if (!Range.empty())
714adf28177SDan Gohman       Worklist.push_back(reverse(Range));
715adf28177SDan Gohman   }
716adf28177SDan Gohman 
717adf28177SDan Gohman   /// Some of Instr's operands are on the top of the stack; remove them and
718adf28177SDan Gohman   /// re-insert them starting from the beginning (because we've commuted them).
resetTopOperands(MachineInstr * Instr)71918c56a07SHeejin Ahn   void resetTopOperands(MachineInstr *Instr) {
72018c56a07SHeejin Ahn     assert(hasRemainingOperands(Instr) &&
721adf28177SDan Gohman            "Reseting operands should only be done when the instruction has "
722adf28177SDan Gohman            "an operand still on the stack");
723adf28177SDan Gohman     Worklist.back() = reverse(Instr->explicit_uses());
724adf28177SDan Gohman   }
725adf28177SDan Gohman 
726adf28177SDan Gohman   /// Test whether Instr has operands remaining to be visited at the top of
727adf28177SDan Gohman   /// the stack.
hasRemainingOperands(const MachineInstr * Instr) const72818c56a07SHeejin Ahn   bool hasRemainingOperands(const MachineInstr *Instr) const {
729adf28177SDan Gohman     if (Worklist.empty())
730adf28177SDan Gohman       return false;
731adf28177SDan Gohman     const RangeTy &Range = Worklist.back();
7322082b10dSKazu Hirata     return !Range.empty() && Range.begin()->getParent() == Instr;
733adf28177SDan Gohman   }
734fbfe5ec4SDan Gohman 
735fbfe5ec4SDan Gohman   /// Test whether the given register is present on the stack, indicating an
736fbfe5ec4SDan Gohman   /// operand in the tree that we haven't visited yet. Moving a definition of
737fbfe5ec4SDan Gohman   /// Reg to a point in the tree after that would change its value.
7381054570aSDan Gohman   ///
7396a87ddacSThomas Lively   /// This is needed as a consequence of using implicit local.gets for
7406a87ddacSThomas Lively   /// uses and implicit local.sets for defs.
isOnStack(unsigned Reg) const74118c56a07SHeejin Ahn   bool isOnStack(unsigned Reg) const {
742fbfe5ec4SDan Gohman     for (const RangeTy &Range : Worklist)
743fbfe5ec4SDan Gohman       for (const MachineOperand &MO : Range)
744fbfe5ec4SDan Gohman         if (MO.isReg() && MO.getReg() == Reg)
745fbfe5ec4SDan Gohman           return true;
746fbfe5ec4SDan Gohman     return false;
747fbfe5ec4SDan Gohman   }
748adf28177SDan Gohman };
749adf28177SDan Gohman 
750adf28177SDan Gohman /// State to keep track of whether commuting is in flight or whether it's been
751adf28177SDan Gohman /// tried for the current instruction and didn't work.
752adf28177SDan Gohman class CommutingState {
753adf28177SDan Gohman   /// There are effectively three states: the initial state where we haven't
75499d39463SHeejin Ahn   /// started commuting anything and we don't know anything yet, the tentative
755adf28177SDan Gohman   /// state where we've commuted the operands of the current instruction and are
75699d39463SHeejin Ahn   /// revisiting it, and the declined state where we've reverted the operands
757adf28177SDan Gohman   /// back to their original order and will no longer commute it further.
75818c56a07SHeejin Ahn   bool TentativelyCommuting = false;
75918c56a07SHeejin Ahn   bool Declined = false;
760adf28177SDan Gohman 
761adf28177SDan Gohman   /// During the tentative state, these hold the operand indices of the commuted
762adf28177SDan Gohman   /// operands.
763adf28177SDan Gohman   unsigned Operand0, Operand1;
764adf28177SDan Gohman 
765adf28177SDan Gohman public:
766adf28177SDan Gohman   /// Stackification for an operand was not successful due to ordering
767adf28177SDan Gohman   /// constraints. If possible, and if we haven't already tried it and declined
768adf28177SDan Gohman   /// it, commute Insert's operands and prepare to revisit it.
maybeCommute(MachineInstr * Insert,TreeWalkerState & TreeWalker,const WebAssemblyInstrInfo * TII)76918c56a07SHeejin Ahn   void maybeCommute(MachineInstr *Insert, TreeWalkerState &TreeWalker,
770adf28177SDan Gohman                     const WebAssemblyInstrInfo *TII) {
771adf28177SDan Gohman     if (TentativelyCommuting) {
772adf28177SDan Gohman       assert(!Declined &&
773adf28177SDan Gohman              "Don't decline commuting until you've finished trying it");
774adf28177SDan Gohman       // Commuting didn't help. Revert it.
7759cfc75c2SDuncan P. N. Exon Smith       TII->commuteInstruction(*Insert, /*NewMI=*/false, Operand0, Operand1);
776adf28177SDan Gohman       TentativelyCommuting = false;
777adf28177SDan Gohman       Declined = true;
77818c56a07SHeejin Ahn     } else if (!Declined && TreeWalker.hasRemainingOperands(Insert)) {
779adf28177SDan Gohman       Operand0 = TargetInstrInfo::CommuteAnyOperandIndex;
780adf28177SDan Gohman       Operand1 = TargetInstrInfo::CommuteAnyOperandIndex;
7819cfc75c2SDuncan P. N. Exon Smith       if (TII->findCommutedOpIndices(*Insert, Operand0, Operand1)) {
782adf28177SDan Gohman         // Tentatively commute the operands and try again.
7839cfc75c2SDuncan P. N. Exon Smith         TII->commuteInstruction(*Insert, /*NewMI=*/false, Operand0, Operand1);
78418c56a07SHeejin Ahn         TreeWalker.resetTopOperands(Insert);
785adf28177SDan Gohman         TentativelyCommuting = true;
786adf28177SDan Gohman         Declined = false;
787adf28177SDan Gohman       }
788adf28177SDan Gohman     }
789adf28177SDan Gohman   }
790adf28177SDan Gohman 
791adf28177SDan Gohman   /// Stackification for some operand was successful. Reset to the default
792adf28177SDan Gohman   /// state.
reset()79318c56a07SHeejin Ahn   void reset() {
794adf28177SDan Gohman     TentativelyCommuting = false;
795adf28177SDan Gohman     Declined = false;
796adf28177SDan Gohman   }
797adf28177SDan Gohman };
798adf28177SDan Gohman } // end anonymous namespace
799adf28177SDan Gohman 
runOnMachineFunction(MachineFunction & MF)8001462faadSDan Gohman bool WebAssemblyRegStackify::runOnMachineFunction(MachineFunction &MF) {
801d34e60caSNicola Zaghen   LLVM_DEBUG(dbgs() << "********** Register Stackifying **********\n"
8021462faadSDan Gohman                        "********** Function: "
8031462faadSDan Gohman                     << MF.getName() << '\n');
8041462faadSDan Gohman 
8051462faadSDan Gohman   bool Changed = false;
8061462faadSDan Gohman   MachineRegisterInfo &MRI = MF.getRegInfo();
8071462faadSDan Gohman   WebAssemblyFunctionInfo &MFI = *MF.getInfo<WebAssemblyFunctionInfo>();
808b6fd39a3SDan Gohman   const auto *TII = MF.getSubtarget<WebAssemblySubtarget>().getInstrInfo();
809b6fd39a3SDan Gohman   const auto *TRI = MF.getSubtarget<WebAssemblySubtarget>().getRegisterInfo();
81018c56a07SHeejin Ahn   auto &MDT = getAnalysis<MachineDominatorTree>();
81118c56a07SHeejin Ahn   auto &LIS = getAnalysis<LiveIntervals>();
812d70e5907SDan Gohman 
8131462faadSDan Gohman   // Walk the instructions from the bottom up. Currently we don't look past
8141462faadSDan Gohman   // block boundaries, and the blocks aren't ordered so the block visitation
8151462faadSDan Gohman   // order isn't significant, but we may want to change this in the future.
8161462faadSDan Gohman   for (MachineBasicBlock &MBB : MF) {
8178f59cf75SDan Gohman     // Don't use a range-based for loop, because we modify the list as we're
8188f59cf75SDan Gohman     // iterating over it and the end iterator may change.
8198f59cf75SDan Gohman     for (auto MII = MBB.rbegin(); MII != MBB.rend(); ++MII) {
8208f59cf75SDan Gohman       MachineInstr *Insert = &*MII;
82181719f85SDan Gohman       // Don't nest anything inside an inline asm, because we don't have
82281719f85SDan Gohman       // constraints for $push inputs.
823c45e39b3SCraig Topper       if (Insert->isInlineAsm())
824595e8ab2SDan Gohman         continue;
825595e8ab2SDan Gohman 
826595e8ab2SDan Gohman       // Ignore debugging intrinsics.
827c45e39b3SCraig Topper       if (Insert->isDebugValue())
828595e8ab2SDan Gohman         continue;
82981719f85SDan Gohman 
8301462faadSDan Gohman       // Iterate through the inputs in reverse order, since we'll be pulling
83153d13997SDan Gohman       // operands off the stack in LIFO order.
832adf28177SDan Gohman       CommutingState Commuting;
833adf28177SDan Gohman       TreeWalkerState TreeWalker(Insert);
83418c56a07SHeejin Ahn       while (!TreeWalker.done()) {
83552861809SThomas Lively         MachineOperand &Use = TreeWalker.pop();
836adf28177SDan Gohman 
8371462faadSDan Gohman         // We're only interested in explicit virtual register operands.
83852861809SThomas Lively         if (!Use.isReg())
8391462faadSDan Gohman           continue;
8401462faadSDan Gohman 
84152861809SThomas Lively         Register Reg = Use.getReg();
84252861809SThomas Lively         assert(Use.isUse() && "explicit_uses() should only iterate over uses");
84352861809SThomas Lively         assert(!Use.isImplicit() &&
844adf28177SDan Gohman                "explicit_uses() should only iterate over explicit operands");
8452bea69bfSDaniel Sanders         if (Register::isPhysicalRegister(Reg))
846adf28177SDan Gohman           continue;
8471462faadSDan Gohman 
848ffc184bbSDan Gohman         // Identify the definition for this register at this point.
84952861809SThomas Lively         MachineInstr *DefI = getVRegDef(Reg, Insert, MRI, LIS);
85052861809SThomas Lively         if (!DefI)
8511462faadSDan Gohman           continue;
8521462faadSDan Gohman 
85381719f85SDan Gohman         // Don't nest an INLINE_ASM def into anything, because we don't have
85481719f85SDan Gohman         // constraints for $pop outputs.
85552861809SThomas Lively         if (DefI->isInlineAsm())
85681719f85SDan Gohman           continue;
85781719f85SDan Gohman 
8584ba4816bSDan Gohman         // Argument instructions represent live-in registers and not real
8594ba4816bSDan Gohman         // instructions.
86052861809SThomas Lively         if (WebAssembly::isArgument(DefI->getOpcode()))
8614ba4816bSDan Gohman           continue;
8624ba4816bSDan Gohman 
86352861809SThomas Lively         MachineOperand *Def = DefI->findRegisterDefOperand(Reg);
86452861809SThomas Lively         assert(Def != nullptr);
86552861809SThomas Lively 
866adf28177SDan Gohman         // Decide which strategy to take. Prefer to move a single-use value
8674fc4e42dSDan Gohman         // over cloning it, and prefer cloning over introducing a tee.
868adf28177SDan Gohman         // For moving, we require the def to be in the same block as the use;
869adf28177SDan Gohman         // this makes things simpler (LiveIntervals' handleMove function only
870adf28177SDan Gohman         // supports intra-block moves) and it's MachineSink's job to catch all
871adf28177SDan Gohman         // the sinking opportunities anyway.
87252861809SThomas Lively         bool SameBlock = DefI->getParent() == &MBB;
873*8d0383ebSMatt Arsenault         bool CanMove = SameBlock && isSafeToMove(Def, &Use, Insert, MFI, MRI) &&
87418c56a07SHeejin Ahn                        !TreeWalker.isOnStack(Reg);
87552861809SThomas Lively         if (CanMove && hasOneUse(Reg, DefI, MRI, MDT, LIS)) {
87652861809SThomas Lively           Insert = moveForSingleUse(Reg, Use, DefI, MBB, Insert, LIS, MFI, MRI);
877d966bf83SDerek Schuff 
878d966bf83SDerek Schuff           // If we are removing the frame base reg completely, remove the debug
879d966bf83SDerek Schuff           // info as well.
880d966bf83SDerek Schuff           // TODO: Encode this properly as a stackified value.
881d966bf83SDerek Schuff           if (MFI.isFrameBaseVirtual() && MFI.getFrameBaseVreg() == Reg)
882d966bf83SDerek Schuff             MFI.clearFrameBaseVreg();
883*8d0383ebSMatt Arsenault         } else if (shouldRematerialize(*DefI, TII)) {
8849cfc75c2SDuncan P. N. Exon Smith           Insert =
88552861809SThomas Lively               rematerializeCheapDef(Reg, Use, *DefI, MBB, Insert->getIterator(),
8869cfc75c2SDuncan P. N. Exon Smith                                     LIS, MFI, MRI, TII, TRI);
88752861809SThomas Lively         } else if (CanMove && oneUseDominatesOtherUses(Reg, Use, MBB, MRI, MDT,
88852861809SThomas Lively                                                        LIS, MFI)) {
88952861809SThomas Lively           Insert = moveAndTeeForMultiUse(Reg, Use, DefI, MBB, Insert, LIS, MFI,
890adf28177SDan Gohman                                          MRI, TII);
891b6fd39a3SDan Gohman         } else {
892adf28177SDan Gohman           // We failed to stackify the operand. If the problem was ordering
893adf28177SDan Gohman           // constraints, Commuting may be able to help.
894adf28177SDan Gohman           if (!CanMove && SameBlock)
89518c56a07SHeejin Ahn             Commuting.maybeCommute(Insert, TreeWalker, TII);
896adf28177SDan Gohman           // Proceed to the next operand.
897adf28177SDan Gohman           continue;
898b6fd39a3SDan Gohman         }
899adf28177SDan Gohman 
90052861809SThomas Lively         // Stackifying a multivalue def may unlock in-place stackification of
90152861809SThomas Lively         // subsequent defs. TODO: Handle the case where the consecutive uses are
90252861809SThomas Lively         // not all in the same instruction.
90316aabc86SThomas Lively         auto *SubsequentDef = Insert->defs().begin();
90452861809SThomas Lively         auto *SubsequentUse = &Use;
90516aabc86SThomas Lively         while (SubsequentDef != Insert->defs().end() &&
90652861809SThomas Lively                SubsequentUse != Use.getParent()->uses().end()) {
90752861809SThomas Lively           if (!SubsequentDef->isReg() || !SubsequentUse->isReg())
90852861809SThomas Lively             break;
909d6b07348SJim Lin           Register DefReg = SubsequentDef->getReg();
910d6b07348SJim Lin           Register UseReg = SubsequentUse->getReg();
91152861809SThomas Lively           // TODO: This single-use restriction could be relaxed by using tees
91252861809SThomas Lively           if (DefReg != UseReg || !MRI.hasOneUse(DefReg))
91352861809SThomas Lively             break;
914c5d24009SMatt Arsenault           MFI.stackifyVReg(MRI, DefReg);
91552861809SThomas Lively           ++SubsequentDef;
91652861809SThomas Lively           ++SubsequentUse;
91752861809SThomas Lively         }
91852861809SThomas Lively 
919e81021a5SDan Gohman         // If the instruction we just stackified is an IMPLICIT_DEF, convert it
920e81021a5SDan Gohman         // to a constant 0 so that the def is explicit, and the push/pop
921e81021a5SDan Gohman         // correspondence is maintained.
922e81021a5SDan Gohman         if (Insert->getOpcode() == TargetOpcode::IMPLICIT_DEF)
92318c56a07SHeejin Ahn           convertImplicitDefToConstZero(Insert, MRI, TII, MF, LIS);
924e81021a5SDan Gohman 
925adf28177SDan Gohman         // We stackified an operand. Add the defining instruction's operands to
926adf28177SDan Gohman         // the worklist stack now to continue to build an ever deeper tree.
92718c56a07SHeejin Ahn         Commuting.reset();
92818c56a07SHeejin Ahn         TreeWalker.pushOperands(Insert);
929b6fd39a3SDan Gohman       }
930adf28177SDan Gohman 
931adf28177SDan Gohman       // If we stackified any operands, skip over the tree to start looking for
932adf28177SDan Gohman       // the next instruction we can build a tree on.
933adf28177SDan Gohman       if (Insert != &*MII) {
93418c56a07SHeejin Ahn         imposeStackOrdering(&*MII);
935c7e5a9ceSEric Liu         MII = MachineBasicBlock::iterator(Insert).getReverse();
936adf28177SDan Gohman         Changed = true;
937adf28177SDan Gohman       }
9381462faadSDan Gohman     }
9391462faadSDan Gohman   }
9401462faadSDan Gohman 
941e040533eSDan Gohman   // If we used VALUE_STACK anywhere, add it to the live-in sets everywhere so
942adf28177SDan Gohman   // that it never looks like a use-before-def.
943b0992dafSDan Gohman   if (Changed) {
944e040533eSDan Gohman     MF.getRegInfo().addLiveIn(WebAssembly::VALUE_STACK);
945b0992dafSDan Gohman     for (MachineBasicBlock &MBB : MF)
946e040533eSDan Gohman       MBB.addLiveIn(WebAssembly::VALUE_STACK);
947b0992dafSDan Gohman   }
948b0992dafSDan Gohman 
9497bafa0eaSDan Gohman #ifndef NDEBUG
950b6fd39a3SDan Gohman   // Verify that pushes and pops are performed in LIFO order.
9517bafa0eaSDan Gohman   SmallVector<unsigned, 0> Stack;
9527bafa0eaSDan Gohman   for (MachineBasicBlock &MBB : MF) {
9537bafa0eaSDan Gohman     for (MachineInstr &MI : MBB) {
954801bf7ebSShiva Chen       if (MI.isDebugInstr())
9550cfb5f85SDan Gohman         continue;
95652861809SThomas Lively       for (MachineOperand &MO : reverse(MI.explicit_uses())) {
9577a6b9825SDan Gohman         if (!MO.isReg())
9587a6b9825SDan Gohman           continue;
95905c145d6SDaniel Sanders         Register Reg = MO.getReg();
96052861809SThomas Lively         if (MFI.isVRegStackified(Reg))
961adf28177SDan Gohman           assert(Stack.pop_back_val() == Reg &&
962adf28177SDan Gohman                  "Register stack pop should be paired with a push");
9637bafa0eaSDan Gohman       }
96452861809SThomas Lively       for (MachineOperand &MO : MI.defs()) {
96552861809SThomas Lively         if (!MO.isReg())
96652861809SThomas Lively           continue;
96752861809SThomas Lively         Register Reg = MO.getReg();
96852861809SThomas Lively         if (MFI.isVRegStackified(Reg))
96952861809SThomas Lively           Stack.push_back(MO.getReg());
9707bafa0eaSDan Gohman       }
9717bafa0eaSDan Gohman     }
9727bafa0eaSDan Gohman     // TODO: Generalize this code to support keeping values on the stack across
9737bafa0eaSDan Gohman     // basic block boundaries.
974adf28177SDan Gohman     assert(Stack.empty() &&
975adf28177SDan Gohman            "Register stack pushes and pops should be balanced");
9767bafa0eaSDan Gohman   }
9777bafa0eaSDan Gohman #endif
9787bafa0eaSDan Gohman 
9791462faadSDan Gohman   return Changed;
9801462faadSDan Gohman }
981