1f0b165a7SDan Gohman //===-- WebAssemblyLowerBrUnless.cpp - Lower br_unless --------------------===//
2f0b165a7SDan Gohman //
32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information.
52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6f0b165a7SDan Gohman //
7f0b165a7SDan Gohman //===----------------------------------------------------------------------===//
8f0b165a7SDan Gohman ///
9f0b165a7SDan Gohman /// \file
105f8f34e4SAdrian Prantl /// This file lowers br_unless into br_if with an inverted condition.
11f0b165a7SDan Gohman ///
12f0b165a7SDan Gohman /// br_unless is not currently in the spec, but it's very convenient for LLVM
13f0b165a7SDan Gohman /// to use. This pass allows LLVM to use it, for now.
14f0b165a7SDan Gohman ///
15f0b165a7SDan Gohman //===----------------------------------------------------------------------===//
16f0b165a7SDan Gohman
1783947569SDan Gohman #include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
186bda14b3SChandler Carruth #include "WebAssembly.h"
19f0b165a7SDan Gohman #include "WebAssemblyMachineFunctionInfo.h"
20f0b165a7SDan Gohman #include "WebAssemblySubtarget.h"
21f0b165a7SDan Gohman #include "llvm/CodeGen/MachineFunctionPass.h"
22f0b165a7SDan Gohman #include "llvm/CodeGen/MachineInstrBuilder.h"
23f0b165a7SDan Gohman #include "llvm/Support/Debug.h"
24f0b165a7SDan Gohman #include "llvm/Support/raw_ostream.h"
25f0b165a7SDan Gohman using namespace llvm;
26f0b165a7SDan Gohman
27f0b165a7SDan Gohman #define DEBUG_TYPE "wasm-lower-br_unless"
28f0b165a7SDan Gohman
29f0b165a7SDan Gohman namespace {
30f0b165a7SDan Gohman class WebAssemblyLowerBrUnless final : public MachineFunctionPass {
getPassName() const31117296c0SMehdi Amini StringRef getPassName() const override {
32f0b165a7SDan Gohman return "WebAssembly Lower br_unless";
33f0b165a7SDan Gohman }
34f0b165a7SDan Gohman
getAnalysisUsage(AnalysisUsage & AU) const35f0b165a7SDan Gohman void getAnalysisUsage(AnalysisUsage &AU) const override {
36f0b165a7SDan Gohman AU.setPreservesCFG();
37f0b165a7SDan Gohman MachineFunctionPass::getAnalysisUsage(AU);
38f0b165a7SDan Gohman }
39f0b165a7SDan Gohman
40f0b165a7SDan Gohman bool runOnMachineFunction(MachineFunction &MF) override;
41f0b165a7SDan Gohman
42f0b165a7SDan Gohman public:
43f0b165a7SDan Gohman static char ID; // Pass identification, replacement for typeid
WebAssemblyLowerBrUnless()44f0b165a7SDan Gohman WebAssemblyLowerBrUnless() : MachineFunctionPass(ID) {}
45f0b165a7SDan Gohman };
46f0b165a7SDan Gohman } // end anonymous namespace
47f0b165a7SDan Gohman
48f0b165a7SDan Gohman char WebAssemblyLowerBrUnless::ID = 0;
4940926451SJacob Gravelle INITIALIZE_PASS(WebAssemblyLowerBrUnless, DEBUG_TYPE,
5040926451SJacob Gravelle "Lowers br_unless into inverted br_if", false, false)
5140926451SJacob Gravelle
createWebAssemblyLowerBrUnless()52f0b165a7SDan Gohman FunctionPass *llvm::createWebAssemblyLowerBrUnless() {
53f0b165a7SDan Gohman return new WebAssemblyLowerBrUnless();
54f0b165a7SDan Gohman }
55f0b165a7SDan Gohman
runOnMachineFunction(MachineFunction & MF)56f0b165a7SDan Gohman bool WebAssemblyLowerBrUnless::runOnMachineFunction(MachineFunction &MF) {
57d34e60caSNicola Zaghen LLVM_DEBUG(dbgs() << "********** Lowering br_unless **********\n"
58f0b165a7SDan Gohman "********** Function: "
59f0b165a7SDan Gohman << MF.getName() << '\n');
60f0b165a7SDan Gohman
61f0b165a7SDan Gohman auto &MFI = *MF.getInfo<WebAssemblyFunctionInfo>();
62f0b165a7SDan Gohman const auto &TII = *MF.getSubtarget<WebAssemblySubtarget>().getInstrInfo();
63f0b165a7SDan Gohman auto &MRI = MF.getRegInfo();
64f0b165a7SDan Gohman
65f0b165a7SDan Gohman for (auto &MBB : MF) {
66*85b4b21cSKazu Hirata for (MachineInstr &MI : llvm::make_early_inc_range(MBB)) {
67*85b4b21cSKazu Hirata if (MI.getOpcode() != WebAssembly::BR_UNLESS)
68f0b165a7SDan Gohman continue;
69f0b165a7SDan Gohman
70*85b4b21cSKazu Hirata Register Cond = MI.getOperand(1).getReg();
71f0b165a7SDan Gohman bool Inverted = false;
72f0b165a7SDan Gohman
73f0b165a7SDan Gohman // Attempt to invert the condition in place.
74f0b165a7SDan Gohman if (MFI.isVRegStackified(Cond)) {
75f0b165a7SDan Gohman assert(MRI.hasOneDef(Cond));
76f0b165a7SDan Gohman MachineInstr *Def = MRI.getVRegDef(Cond);
77f0b165a7SDan Gohman switch (Def->getOpcode()) {
78f0b165a7SDan Gohman using namespace WebAssembly;
79f208f631SHeejin Ahn case EQ_I32:
80f208f631SHeejin Ahn Def->setDesc(TII.get(NE_I32));
81f208f631SHeejin Ahn Inverted = true;
82f208f631SHeejin Ahn break;
83f208f631SHeejin Ahn case NE_I32:
84f208f631SHeejin Ahn Def->setDesc(TII.get(EQ_I32));
85f208f631SHeejin Ahn Inverted = true;
86f208f631SHeejin Ahn break;
87f208f631SHeejin Ahn case GT_S_I32:
88f208f631SHeejin Ahn Def->setDesc(TII.get(LE_S_I32));
89f208f631SHeejin Ahn Inverted = true;
90f208f631SHeejin Ahn break;
91f208f631SHeejin Ahn case GE_S_I32:
92f208f631SHeejin Ahn Def->setDesc(TII.get(LT_S_I32));
93f208f631SHeejin Ahn Inverted = true;
94f208f631SHeejin Ahn break;
95f208f631SHeejin Ahn case LT_S_I32:
96f208f631SHeejin Ahn Def->setDesc(TII.get(GE_S_I32));
97f208f631SHeejin Ahn Inverted = true;
98f208f631SHeejin Ahn break;
99f208f631SHeejin Ahn case LE_S_I32:
100f208f631SHeejin Ahn Def->setDesc(TII.get(GT_S_I32));
101f208f631SHeejin Ahn Inverted = true;
102f208f631SHeejin Ahn break;
103f208f631SHeejin Ahn case GT_U_I32:
104f208f631SHeejin Ahn Def->setDesc(TII.get(LE_U_I32));
105f208f631SHeejin Ahn Inverted = true;
106f208f631SHeejin Ahn break;
107f208f631SHeejin Ahn case GE_U_I32:
108f208f631SHeejin Ahn Def->setDesc(TII.get(LT_U_I32));
109f208f631SHeejin Ahn Inverted = true;
110f208f631SHeejin Ahn break;
111f208f631SHeejin Ahn case LT_U_I32:
112f208f631SHeejin Ahn Def->setDesc(TII.get(GE_U_I32));
113f208f631SHeejin Ahn Inverted = true;
114f208f631SHeejin Ahn break;
115f208f631SHeejin Ahn case LE_U_I32:
116f208f631SHeejin Ahn Def->setDesc(TII.get(GT_U_I32));
117f208f631SHeejin Ahn Inverted = true;
118f208f631SHeejin Ahn break;
119f208f631SHeejin Ahn case EQ_I64:
120f208f631SHeejin Ahn Def->setDesc(TII.get(NE_I64));
121f208f631SHeejin Ahn Inverted = true;
122f208f631SHeejin Ahn break;
123f208f631SHeejin Ahn case NE_I64:
124f208f631SHeejin Ahn Def->setDesc(TII.get(EQ_I64));
125f208f631SHeejin Ahn Inverted = true;
126f208f631SHeejin Ahn break;
127f208f631SHeejin Ahn case GT_S_I64:
128f208f631SHeejin Ahn Def->setDesc(TII.get(LE_S_I64));
129f208f631SHeejin Ahn Inverted = true;
130f208f631SHeejin Ahn break;
131f208f631SHeejin Ahn case GE_S_I64:
132f208f631SHeejin Ahn Def->setDesc(TII.get(LT_S_I64));
133f208f631SHeejin Ahn Inverted = true;
134f208f631SHeejin Ahn break;
135f208f631SHeejin Ahn case LT_S_I64:
136f208f631SHeejin Ahn Def->setDesc(TII.get(GE_S_I64));
137f208f631SHeejin Ahn Inverted = true;
138f208f631SHeejin Ahn break;
139f208f631SHeejin Ahn case LE_S_I64:
140f208f631SHeejin Ahn Def->setDesc(TII.get(GT_S_I64));
141f208f631SHeejin Ahn Inverted = true;
142f208f631SHeejin Ahn break;
143f208f631SHeejin Ahn case GT_U_I64:
144f208f631SHeejin Ahn Def->setDesc(TII.get(LE_U_I64));
145f208f631SHeejin Ahn Inverted = true;
146f208f631SHeejin Ahn break;
147f208f631SHeejin Ahn case GE_U_I64:
148f208f631SHeejin Ahn Def->setDesc(TII.get(LT_U_I64));
149f208f631SHeejin Ahn Inverted = true;
150f208f631SHeejin Ahn break;
151f208f631SHeejin Ahn case LT_U_I64:
152f208f631SHeejin Ahn Def->setDesc(TII.get(GE_U_I64));
153f208f631SHeejin Ahn Inverted = true;
154f208f631SHeejin Ahn break;
155f208f631SHeejin Ahn case LE_U_I64:
156f208f631SHeejin Ahn Def->setDesc(TII.get(GT_U_I64));
157f208f631SHeejin Ahn Inverted = true;
158f208f631SHeejin Ahn break;
159f208f631SHeejin Ahn case EQ_F32:
160f208f631SHeejin Ahn Def->setDesc(TII.get(NE_F32));
161f208f631SHeejin Ahn Inverted = true;
162f208f631SHeejin Ahn break;
163f208f631SHeejin Ahn case NE_F32:
164f208f631SHeejin Ahn Def->setDesc(TII.get(EQ_F32));
165f208f631SHeejin Ahn Inverted = true;
166f208f631SHeejin Ahn break;
167f208f631SHeejin Ahn case EQ_F64:
168f208f631SHeejin Ahn Def->setDesc(TII.get(NE_F64));
169f208f631SHeejin Ahn Inverted = true;
170f208f631SHeejin Ahn break;
171f208f631SHeejin Ahn case NE_F64:
172f208f631SHeejin Ahn Def->setDesc(TII.get(EQ_F64));
173f208f631SHeejin Ahn Inverted = true;
174f208f631SHeejin Ahn break;
175580c102aSDan Gohman case EQZ_I32: {
176580c102aSDan Gohman // Invert an eqz by replacing it with its operand.
177580c102aSDan Gohman Cond = Def->getOperand(1).getReg();
178580c102aSDan Gohman Def->eraseFromParent();
179580c102aSDan Gohman Inverted = true;
180580c102aSDan Gohman break;
181580c102aSDan Gohman }
182f208f631SHeejin Ahn default:
183f208f631SHeejin Ahn break;
184f0b165a7SDan Gohman }
185f0b165a7SDan Gohman }
186f0b165a7SDan Gohman
187f0b165a7SDan Gohman // If we weren't able to invert the condition in place. Insert an
188e040533eSDan Gohman // instruction to invert it.
189f0b165a7SDan Gohman if (!Inverted) {
19005c145d6SDaniel Sanders Register Tmp = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
191*85b4b21cSKazu Hirata BuildMI(MBB, &MI, MI.getDebugLoc(), TII.get(WebAssembly::EQZ_I32), Tmp)
192804749c9SDan Gohman .addReg(Cond);
193c5d24009SMatt Arsenault MFI.stackifyVReg(MRI, Tmp);
194f0b165a7SDan Gohman Cond = Tmp;
195f0b165a7SDan Gohman Inverted = true;
196f0b165a7SDan Gohman }
197f0b165a7SDan Gohman
198f0b165a7SDan Gohman // The br_unless condition has now been inverted. Insert a br_if and
199f0b165a7SDan Gohman // delete the br_unless.
200f0b165a7SDan Gohman assert(Inverted);
201*85b4b21cSKazu Hirata BuildMI(MBB, &MI, MI.getDebugLoc(), TII.get(WebAssembly::BR_IF))
202*85b4b21cSKazu Hirata .add(MI.getOperand(0))
20306b49582SDan Gohman .addReg(Cond);
204*85b4b21cSKazu Hirata MBB.erase(&MI);
205f0b165a7SDan Gohman }
206f0b165a7SDan Gohman }
207f0b165a7SDan Gohman
208f0b165a7SDan Gohman return true;
209f0b165a7SDan Gohman }
210