17f50c15bSThomas Lively //=- WebAssemblyFixBrTableDefaults.cpp - Fix br_table default branch targets -// 27f50c15bSThomas Lively // 37f50c15bSThomas Lively // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 47f50c15bSThomas Lively // See https://llvm.org/LICENSE.txt for license information. 57f50c15bSThomas Lively // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 67f50c15bSThomas Lively // 77f50c15bSThomas Lively //===----------------------------------------------------------------------===// 87f50c15bSThomas Lively /// 97f50c15bSThomas Lively /// \file This file implements a pass that eliminates redundant range checks 107f50c15bSThomas Lively /// guarding br_table instructions. Since jump tables on most targets cannot 117f50c15bSThomas Lively /// handle out of range indices, LLVM emits these checks before most jump 127f50c15bSThomas Lively /// tables. But br_table takes a default branch target as an argument, so it 137f50c15bSThomas Lively /// does not need the range checks. 147f50c15bSThomas Lively /// 157f50c15bSThomas Lively //===----------------------------------------------------------------------===// 167f50c15bSThomas Lively 177f50c15bSThomas Lively #include "MCTargetDesc/WebAssemblyMCTargetDesc.h" 187f50c15bSThomas Lively #include "WebAssembly.h" 197f50c15bSThomas Lively #include "llvm/CodeGen/MachineFunction.h" 207f50c15bSThomas Lively #include "llvm/CodeGen/MachineFunctionPass.h" 217f50c15bSThomas Lively #include "llvm/CodeGen/MachineRegisterInfo.h" 227f50c15bSThomas Lively #include "llvm/Pass.h" 237f50c15bSThomas Lively 247f50c15bSThomas Lively using namespace llvm; 257f50c15bSThomas Lively 267f50c15bSThomas Lively #define DEBUG_TYPE "wasm-fix-br-table-defaults" 277f50c15bSThomas Lively 287f50c15bSThomas Lively namespace { 297f50c15bSThomas Lively 307f50c15bSThomas Lively class WebAssemblyFixBrTableDefaults final : public MachineFunctionPass { 317f50c15bSThomas Lively StringRef getPassName() const override { 327f50c15bSThomas Lively return "WebAssembly Fix br_table Defaults"; 337f50c15bSThomas Lively } 347f50c15bSThomas Lively 357f50c15bSThomas Lively bool runOnMachineFunction(MachineFunction &MF) override; 367f50c15bSThomas Lively 377f50c15bSThomas Lively public: 387f50c15bSThomas Lively static char ID; // Pass identification, replacement for typeid 397f50c15bSThomas Lively WebAssemblyFixBrTableDefaults() : MachineFunctionPass(ID) {} 407f50c15bSThomas Lively }; 417f50c15bSThomas Lively 427f50c15bSThomas Lively char WebAssemblyFixBrTableDefaults::ID = 0; 437f50c15bSThomas Lively 44*ce1eb7afSWouter van Oortmerssen // Target indepedent selection dag assumes that it is ok to use PointerTy 45*ce1eb7afSWouter van Oortmerssen // as the index for a "switch", whereas Wasm so far only has a 32-bit br_table. 46*ce1eb7afSWouter van Oortmerssen // See e.g. SelectionDAGBuilder::visitJumpTableHeader 47*ce1eb7afSWouter van Oortmerssen // We have a 64-bit br_table in the tablegen defs as a result, which does get 48*ce1eb7afSWouter van Oortmerssen // selected, and thus we get incorrect truncates/extensions happening on 49*ce1eb7afSWouter van Oortmerssen // wasm64. Here we fix that. 50*ce1eb7afSWouter van Oortmerssen void fixBrTableIndex(MachineInstr &MI, MachineBasicBlock *MBB, 51*ce1eb7afSWouter van Oortmerssen MachineFunction &MF) { 52*ce1eb7afSWouter van Oortmerssen // Only happens on wasm64. 53*ce1eb7afSWouter van Oortmerssen auto &WST = MF.getSubtarget<WebAssemblySubtarget>(); 54*ce1eb7afSWouter van Oortmerssen if (!WST.hasAddr64()) 55*ce1eb7afSWouter van Oortmerssen return; 56*ce1eb7afSWouter van Oortmerssen 57*ce1eb7afSWouter van Oortmerssen assert(MI.getDesc().getOpcode() == WebAssembly::BR_TABLE_I64 && 58*ce1eb7afSWouter van Oortmerssen "64-bit br_table pseudo instruction expected"); 59*ce1eb7afSWouter van Oortmerssen 60*ce1eb7afSWouter van Oortmerssen // Find extension op, if any. It sits in the previous BB before the branch. 61*ce1eb7afSWouter van Oortmerssen auto ExtMI = MF.getRegInfo().getVRegDef(MI.getOperand(0).getReg()); 62*ce1eb7afSWouter van Oortmerssen if (ExtMI->getOpcode() == WebAssembly::I64_EXTEND_U_I32) { 63*ce1eb7afSWouter van Oortmerssen // Unnecessarily extending a 32-bit value to 64, remove it. 64*ce1eb7afSWouter van Oortmerssen assert(MI.getOperand(0).getReg() == ExtMI->getOperand(0).getReg()); 65*ce1eb7afSWouter van Oortmerssen MI.getOperand(0).setReg(ExtMI->getOperand(1).getReg()); 66*ce1eb7afSWouter van Oortmerssen ExtMI->eraseFromParent(); 67*ce1eb7afSWouter van Oortmerssen } else { 68*ce1eb7afSWouter van Oortmerssen // Incoming 64-bit value that needs to be truncated. 69*ce1eb7afSWouter van Oortmerssen Register Reg32 = 70*ce1eb7afSWouter van Oortmerssen MF.getRegInfo().createVirtualRegister(&WebAssembly::I32RegClass); 71*ce1eb7afSWouter van Oortmerssen BuildMI(*MBB, MI.getIterator(), MI.getDebugLoc(), 72*ce1eb7afSWouter van Oortmerssen WST.getInstrInfo()->get(WebAssembly::I32_WRAP_I64), Reg32) 73*ce1eb7afSWouter van Oortmerssen .addReg(MI.getOperand(0).getReg()); 74*ce1eb7afSWouter van Oortmerssen MI.getOperand(0).setReg(Reg32); 75*ce1eb7afSWouter van Oortmerssen } 76*ce1eb7afSWouter van Oortmerssen 77*ce1eb7afSWouter van Oortmerssen // We now have a 32-bit operand in all cases, so change the instruction 78*ce1eb7afSWouter van Oortmerssen // accordingly. 79*ce1eb7afSWouter van Oortmerssen MI.setDesc(WST.getInstrInfo()->get(WebAssembly::BR_TABLE_I32)); 80*ce1eb7afSWouter van Oortmerssen } 81*ce1eb7afSWouter van Oortmerssen 828df30d98SThomas Lively // `MI` is a br_table instruction with a dummy default target argument. This 837f50c15bSThomas Lively // function finds and adds the default target argument and removes any redundant 848df30d98SThomas Lively // range check preceding the br_table. Returns the MBB that the br_table is 858df30d98SThomas Lively // moved into so it can be removed from further consideration, or nullptr if the 868df30d98SThomas Lively // br_table cannot be optimized. 87*ce1eb7afSWouter van Oortmerssen MachineBasicBlock *fixBrTableDefault(MachineInstr &MI, MachineBasicBlock *MBB, 887f50c15bSThomas Lively MachineFunction &MF) { 897f50c15bSThomas Lively // Get the header block, which contains the redundant range check. 907f50c15bSThomas Lively assert(MBB->pred_size() == 1 && "Expected a single guard predecessor"); 917f50c15bSThomas Lively auto *HeaderMBB = *MBB->pred_begin(); 927f50c15bSThomas Lively 937f50c15bSThomas Lively // Find the conditional jump to the default target. If it doesn't exist, the 948df30d98SThomas Lively // default target is unreachable anyway, so we can keep the existing dummy 958df30d98SThomas Lively // target. 9649754dcfSThomas Lively MachineBasicBlock *TBB = nullptr, *FBB = nullptr; 9749754dcfSThomas Lively SmallVector<MachineOperand, 2> Cond; 9849754dcfSThomas Lively const auto &TII = *MF.getSubtarget<WebAssemblySubtarget>().getInstrInfo(); 998df30d98SThomas Lively bool Analyzed = !TII.analyzeBranch(*HeaderMBB, TBB, FBB, Cond); 1008df30d98SThomas Lively assert(Analyzed && "Could not analyze jump header branches"); 1012247f721SAlexander Belyaev (void)Analyzed; 10249754dcfSThomas Lively 10349754dcfSThomas Lively // Here are the possible outcomes. '_' is nullptr, `J` is the jump table block 10449754dcfSThomas Lively // aka MBB, 'D' is the default block. 10549754dcfSThomas Lively // 10649754dcfSThomas Lively // TBB | FBB | Meaning 10749754dcfSThomas Lively // _ | _ | No default block, header falls through to jump table 10849754dcfSThomas Lively // J | _ | No default block, header jumps to the jump table 10949754dcfSThomas Lively // D | _ | Header jumps to the default and falls through to the jump table 11049754dcfSThomas Lively // D | J | Header jumps to the default and also to the jump table 11149754dcfSThomas Lively if (TBB && TBB != MBB) { 11249754dcfSThomas Lively assert((FBB == nullptr || FBB == MBB) && 11349754dcfSThomas Lively "Expected jump or fallthrough to br_table block"); 1148df30d98SThomas Lively assert(Cond.size() == 2 && Cond[1].isReg() && "Unexpected condition info"); 1158df30d98SThomas Lively 1168df30d98SThomas Lively // If the range check checks an i64 value, we cannot optimize it out because 1178df30d98SThomas Lively // the i64 index is truncated to an i32, making values over 2^32 11865330f39SThomas Lively // indistinguishable from small numbers. There are also other strange edge 11965330f39SThomas Lively // cases that can arise in practice that we don't want to reason about, so 12065330f39SThomas Lively // conservatively only perform the optimization if the range check is the 12165330f39SThomas Lively // normal case of an i32.gt_u. 1228df30d98SThomas Lively MachineRegisterInfo &MRI = MF.getRegInfo(); 1238df30d98SThomas Lively auto *RangeCheck = MRI.getVRegDef(Cond[1].getReg()); 1248df30d98SThomas Lively assert(RangeCheck != nullptr); 12565330f39SThomas Lively if (RangeCheck->getOpcode() != WebAssembly::GT_U_I32) 1268df30d98SThomas Lively return nullptr; 1278df30d98SThomas Lively 1288df30d98SThomas Lively // Remove the dummy default target and install the real one. 1298df30d98SThomas Lively MI.RemoveOperand(MI.getNumExplicitOperands() - 1); 13049754dcfSThomas Lively MI.addOperand(MF, MachineOperand::CreateMBB(TBB)); 1317f50c15bSThomas Lively } 1327f50c15bSThomas Lively 13349754dcfSThomas Lively // Remove any branches from the header and splice in the jump table instead 13449754dcfSThomas Lively TII.removeBranch(*HeaderMBB, nullptr); 1357f50c15bSThomas Lively HeaderMBB->splice(HeaderMBB->end(), MBB, MBB->begin(), MBB->end()); 1367f50c15bSThomas Lively 1377f50c15bSThomas Lively // Update CFG to skip the old jump table block. Remove shared successors 1387f50c15bSThomas Lively // before transferring to avoid duplicated successors. 1397f50c15bSThomas Lively HeaderMBB->removeSuccessor(MBB); 1407f50c15bSThomas Lively for (auto &Succ : MBB->successors()) 1417f50c15bSThomas Lively if (HeaderMBB->isSuccessor(Succ)) 1427f50c15bSThomas Lively HeaderMBB->removeSuccessor(Succ); 1437f50c15bSThomas Lively HeaderMBB->transferSuccessorsAndUpdatePHIs(MBB); 1447f50c15bSThomas Lively 1457f50c15bSThomas Lively // Remove the old jump table block from the function 1467f50c15bSThomas Lively MF.erase(MBB); 1477f50c15bSThomas Lively 1487f50c15bSThomas Lively return HeaderMBB; 1497f50c15bSThomas Lively } 1507f50c15bSThomas Lively 1517f50c15bSThomas Lively bool WebAssemblyFixBrTableDefaults::runOnMachineFunction(MachineFunction &MF) { 1527f50c15bSThomas Lively LLVM_DEBUG(dbgs() << "********** Fixing br_table Default Targets **********\n" 1537f50c15bSThomas Lively "********** Function: " 1547f50c15bSThomas Lively << MF.getName() << '\n'); 1557f50c15bSThomas Lively 1567f50c15bSThomas Lively bool Changed = false; 1577f50c15bSThomas Lively SmallPtrSet<MachineBasicBlock *, 16> MBBSet; 1587f50c15bSThomas Lively for (auto &MBB : MF) 1597f50c15bSThomas Lively MBBSet.insert(&MBB); 1607f50c15bSThomas Lively 1617f50c15bSThomas Lively while (!MBBSet.empty()) { 1627f50c15bSThomas Lively MachineBasicBlock *MBB = *MBBSet.begin(); 1637f50c15bSThomas Lively MBBSet.erase(MBB); 1647f50c15bSThomas Lively for (auto &MI : *MBB) { 1657f50c15bSThomas Lively if (WebAssembly::isBrTable(MI)) { 166*ce1eb7afSWouter van Oortmerssen fixBrTableIndex(MI, MBB, MF); 167*ce1eb7afSWouter van Oortmerssen auto *Fixed = fixBrTableDefault(MI, MBB, MF); 1688df30d98SThomas Lively if (Fixed != nullptr) { 1697f50c15bSThomas Lively MBBSet.erase(Fixed); 1707f50c15bSThomas Lively Changed = true; 1718df30d98SThomas Lively } 1727f50c15bSThomas Lively break; 1737f50c15bSThomas Lively } 1747f50c15bSThomas Lively } 1757f50c15bSThomas Lively } 1767f50c15bSThomas Lively 1777f50c15bSThomas Lively if (Changed) { 1787f50c15bSThomas Lively // We rewrote part of the function; recompute relevant things. 1797f50c15bSThomas Lively MF.RenumberBlocks(); 1807f50c15bSThomas Lively return true; 1817f50c15bSThomas Lively } 1827f50c15bSThomas Lively 1837f50c15bSThomas Lively return false; 1847f50c15bSThomas Lively } 1857f50c15bSThomas Lively 1867f50c15bSThomas Lively } // end anonymous namespace 1877f50c15bSThomas Lively 1887f50c15bSThomas Lively INITIALIZE_PASS(WebAssemblyFixBrTableDefaults, DEBUG_TYPE, 1897f50c15bSThomas Lively "Removes range checks and sets br_table default targets", false, 1902f671c42SMikael Holmen false) 1917f50c15bSThomas Lively 1927f50c15bSThomas Lively FunctionPass *llvm::createWebAssemblyFixBrTableDefaults() { 1937f50c15bSThomas Lively return new WebAssemblyFixBrTableDefaults(); 1947f50c15bSThomas Lively } 195