103ab2e2bSUlrich Weigand//==- SystemZInstrSystem.td - SystemZ system instructions -*- tblgen-*-----==//
203ab2e2bSUlrich Weigand//
303ab2e2bSUlrich Weigand//                     The LLVM Compiler Infrastructure
403ab2e2bSUlrich Weigand//
503ab2e2bSUlrich Weigand// This file is distributed under the University of Illinois Open Source
603ab2e2bSUlrich Weigand// License. See LICENSE.TXT for details.
703ab2e2bSUlrich Weigand//
803ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
903ab2e2bSUlrich Weigand//
1003ab2e2bSUlrich Weigand// The instructions in this file implement SystemZ system-level instructions.
1103ab2e2bSUlrich Weigand// Most of these instructions are privileged or semi-privileged.  They are
1203ab2e2bSUlrich Weigand// not used for code generation, but are provided for use with the assembler
1303ab2e2bSUlrich Weigand// and disassembler only.
1403ab2e2bSUlrich Weigand//
1503ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
1603ab2e2bSUlrich Weigand
1703ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
1803ab2e2bSUlrich Weigand// Program-Status Word Instructions.
1903ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
2003ab2e2bSUlrich Weigand
2103ab2e2bSUlrich Weigand// Extract PSW.
2203ab2e2bSUlrich Weigandlet hasSideEffects = 1, Uses = [CC] in
2303ab2e2bSUlrich Weigand  def EPSW : InherentDualRRE<"epsw", 0xB98D, GR32>;
2403ab2e2bSUlrich Weigand
2503ab2e2bSUlrich Weigand// Load PSW (extended).
26*b5b91cd4SJonas Paulssonlet hasSideEffects = 1, Defs = [CC] in {
2703ab2e2bSUlrich Weigand  def LPSW : SideEffectUnaryS<"lpsw", 0x8200, null_frag, 8>;
2803ab2e2bSUlrich Weigand  def LPSWE : SideEffectUnaryS<"lpswe", 0xB2B2, null_frag, 16>;
2903ab2e2bSUlrich Weigand}
3003ab2e2bSUlrich Weigand
3103ab2e2bSUlrich Weigand// Insert PSW key.
3203ab2e2bSUlrich Weigandlet Uses = [R2L], Defs = [R2L] in
3303ab2e2bSUlrich Weigand  def IPK : SideEffectInherentS<"ipk", 0xB20B, null_frag>;
3403ab2e2bSUlrich Weigand
3503ab2e2bSUlrich Weigand// Set PSW key from address.
3603ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
3703ab2e2bSUlrich Weigand  def SPKA : SideEffectAddressS<"spka", 0xB20A, null_frag>;
3803ab2e2bSUlrich Weigand
3903ab2e2bSUlrich Weigand// Set system mask.
40*b5b91cd4SJonas Paulssonlet hasSideEffects = 1 in
4103ab2e2bSUlrich Weigand  def SSM : SideEffectUnaryS<"ssm", 0x8000, null_frag, 1>;
4203ab2e2bSUlrich Weigand
4303ab2e2bSUlrich Weigand// Store then AND/OR system mask.
4403ab2e2bSUlrich Weigandlet hasSideEffects = 1 in {
4503ab2e2bSUlrich Weigand  def STNSM : StoreSI<"stnsm", 0xAC, null_frag, imm32zx8>;
4603ab2e2bSUlrich Weigand  def STOSM : StoreSI<"stosm", 0xAD, null_frag, imm32zx8>;
4703ab2e2bSUlrich Weigand}
4803ab2e2bSUlrich Weigand
4903ab2e2bSUlrich Weigand// Insert address space control.
5003ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
5103ab2e2bSUlrich Weigand  def IAC : InherentRRE<"iac", 0xB224, GR32, null_frag>;
5203ab2e2bSUlrich Weigand
5303ab2e2bSUlrich Weigand// Set address space control (fast).
5403ab2e2bSUlrich Weigandlet hasSideEffects = 1 in {
5503ab2e2bSUlrich Weigand  def SAC : SideEffectAddressS<"sac", 0xB219, null_frag>;
5603ab2e2bSUlrich Weigand  def SACF : SideEffectAddressS<"sacf", 0xB279, null_frag>;
5703ab2e2bSUlrich Weigand}
5803ab2e2bSUlrich Weigand
5903ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
6003ab2e2bSUlrich Weigand// Control Register Instructions.
6103ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
6203ab2e2bSUlrich Weigand
63*b5b91cd4SJonas Paulssonlet hasSideEffects = 1 in {
6403ab2e2bSUlrich Weigand  // Load control.
6503ab2e2bSUlrich Weigand  def LCTL : LoadMultipleRS<"lctl", 0xB7, CR64>;
6603ab2e2bSUlrich Weigand  def LCTLG : LoadMultipleRSY<"lctlg", 0xEB2F, CR64>;
6703ab2e2bSUlrich Weigand
6803ab2e2bSUlrich Weigand  // Store control.
6903ab2e2bSUlrich Weigand  def STCTL : StoreMultipleRS<"stctl", 0xB6, CR64>;
7003ab2e2bSUlrich Weigand  def STCTG : StoreMultipleRSY<"stctg", 0xEB25, CR64>;
71*b5b91cd4SJonas Paulsson}
7203ab2e2bSUlrich Weigand
7303ab2e2bSUlrich Weigand// Extract primary ASN (and instance).
7403ab2e2bSUlrich Weigandlet hasSideEffects = 1 in {
7503ab2e2bSUlrich Weigand  def EPAR : InherentRRE<"epar", 0xB226, GR32, null_frag>;
7603ab2e2bSUlrich Weigand  def EPAIR : InherentRRE<"epair", 0xB99A, GR64, null_frag>;
7703ab2e2bSUlrich Weigand}
7803ab2e2bSUlrich Weigand
7903ab2e2bSUlrich Weigand// Extract secondary ASN (and instance).
8003ab2e2bSUlrich Weigandlet hasSideEffects = 1 in {
8103ab2e2bSUlrich Weigand  def ESAR : InherentRRE<"esar", 0xB227, GR32, null_frag>;
8203ab2e2bSUlrich Weigand  def ESAIR : InherentRRE<"esair", 0xB99B, GR64, null_frag>;
8303ab2e2bSUlrich Weigand}
8403ab2e2bSUlrich Weigand
8503ab2e2bSUlrich Weigand// Set secondary ASN (and instance).
8603ab2e2bSUlrich Weigandlet hasSideEffects = 1 in {
8703ab2e2bSUlrich Weigand  def SSAR : SideEffectUnaryRRE<"ssar", 0xB225, GR32, null_frag>;
8803ab2e2bSUlrich Weigand  def SSAIR : SideEffectUnaryRRE<"ssair", 0xB99F, GR64, null_frag>;
8903ab2e2bSUlrich Weigand}
9003ab2e2bSUlrich Weigand
9103ab2e2bSUlrich Weigand// Extract and set extended authority.
9203ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
9303ab2e2bSUlrich Weigand  def ESEA : UnaryTiedRRE<"esea", 0xB99D, GR32>;
9403ab2e2bSUlrich Weigand
9503ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
9603ab2e2bSUlrich Weigand// Prefix-Register Instructions.
9703ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
9803ab2e2bSUlrich Weigand
9903ab2e2bSUlrich Weigand// Set prefix.
10003ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
10103ab2e2bSUlrich Weigand  def SPX : SideEffectUnaryS<"spx", 0xB210, null_frag, 4>;
10203ab2e2bSUlrich Weigand
10303ab2e2bSUlrich Weigand// Store prefix.
10403ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
10503ab2e2bSUlrich Weigand  def STPX : StoreInherentS<"stpx", 0xB211, null_frag, 4>;
10603ab2e2bSUlrich Weigand
10703ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
10803ab2e2bSUlrich Weigand// Storage-Key and Real Memory Instructions.
10903ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
11003ab2e2bSUlrich Weigand
11103ab2e2bSUlrich Weigand// Insert storage key extended.
11203ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
11303ab2e2bSUlrich Weigand  def ISKE : BinaryRRE<"iske", 0xB229, null_frag, GR32, GR64>;
11403ab2e2bSUlrich Weigand
11503ab2e2bSUlrich Weigand// Insert virtual storage key.
11603ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
11703ab2e2bSUlrich Weigand  def IVSK : BinaryRRE<"ivsk", 0xB223, null_frag, GR32, GR64>;
11803ab2e2bSUlrich Weigand
11903ab2e2bSUlrich Weigand// Set storage key extended.
12003ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in
12103ab2e2bSUlrich Weigand  defm SSKE : SideEffectTernaryRRFcOpt<"sske", 0xB22B, GR32, GR64>;
12203ab2e2bSUlrich Weigand
12303ab2e2bSUlrich Weigand// Reset reference bit extended.
12403ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in
12503ab2e2bSUlrich Weigand  def RRBE : SideEffectBinaryRRE<"rrbe", 0xB22A, GR32, GR64>;
12603ab2e2bSUlrich Weigand
12703ab2e2bSUlrich Weigand// Reset reference bits multiple.
12803ab2e2bSUlrich Weigandlet Predicates = [FeatureResetReferenceBitsMultiple], hasSideEffects = 1 in
12903ab2e2bSUlrich Weigand  def RRBM : UnaryRRE<"rrbm", 0xB9AE, null_frag, GR64, GR64>;
13003ab2e2bSUlrich Weigand
1312b3482feSUlrich Weigand// Insert reference bits multiple.
1322b3482feSUlrich Weigandlet Predicates = [FeatureInsertReferenceBitsMultiple], hasSideEffects = 1 in
1332b3482feSUlrich Weigand  def IRBM : UnaryRRE<"irbm", 0xB9AC, null_frag, GR64, GR64>;
1342b3482feSUlrich Weigand
13503ab2e2bSUlrich Weigand// Perform frame management function.
13603ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
13703ab2e2bSUlrich Weigand  def PFMF : SideEffectBinaryMemRRE<"pfmf", 0xB9AF, GR32, GR64>;
13803ab2e2bSUlrich Weigand
13903ab2e2bSUlrich Weigand// Test block.
14003ab2e2bSUlrich Weigandlet hasSideEffects = 1, mayStore = 1, Uses = [R0D], Defs = [R0D, CC] in
14103ab2e2bSUlrich Weigand  def TB : SideEffectBinaryRRE<"tb", 0xB22C, GR64, GR64>;
14203ab2e2bSUlrich Weigand
14303ab2e2bSUlrich Weigand// Page in / out.
14403ab2e2bSUlrich Weigandlet mayLoad = 1, mayStore = 1, Defs = [CC] in {
14503ab2e2bSUlrich Weigand  def PGIN : SideEffectBinaryRRE<"pgin", 0xB22E, GR64, GR64>;
14603ab2e2bSUlrich Weigand  def PGOUT : SideEffectBinaryRRE<"pgout", 0xB22F, GR64, GR64>;
14703ab2e2bSUlrich Weigand}
14803ab2e2bSUlrich Weigand
14903ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
15003ab2e2bSUlrich Weigand// Dynamic-Address-Translation Instructions.
15103ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
15203ab2e2bSUlrich Weigand
15303ab2e2bSUlrich Weigand// Invalidate page table entry.
15403ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
15503ab2e2bSUlrich Weigand  defm IPTE : SideEffectQuaternaryRRFaOptOpt<"ipte", 0xB221, GR64, GR32, GR32>;
15603ab2e2bSUlrich Weigand
15703ab2e2bSUlrich Weigand// Invalidate DAT table entry.
15803ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
15903ab2e2bSUlrich Weigand  defm IDTE : SideEffectQuaternaryRRFbOpt<"idte", 0xB98E, GR64, GR64, GR64>;
16003ab2e2bSUlrich Weigand
16103ab2e2bSUlrich Weigand// Compare and replace DAT table entry.
16203ab2e2bSUlrich Weigandlet Predicates = [FeatureEnhancedDAT2], hasSideEffects = 1, Defs = [CC] in
16303ab2e2bSUlrich Weigand  defm CRDTE : SideEffectQuaternaryRRFbOpt<"crdte", 0xB98F, GR128, GR128, GR64>;
16403ab2e2bSUlrich Weigand
16503ab2e2bSUlrich Weigand// Purge TLB.
16603ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
16703ab2e2bSUlrich Weigand  def PTLB : SideEffectInherentS<"ptlb", 0xB20D, null_frag>;
16803ab2e2bSUlrich Weigand
16903ab2e2bSUlrich Weigand// Compare and swap and purge.
17003ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in {
17103ab2e2bSUlrich Weigand  def CSP : CmpSwapRRE<"csp", 0xB250, GR128, GR64>;
17203ab2e2bSUlrich Weigand  def CSPG : CmpSwapRRE<"cspg", 0xB98A, GR128, GR64>;
17303ab2e2bSUlrich Weigand}
17403ab2e2bSUlrich Weigand
17503ab2e2bSUlrich Weigand// Load page-table-entry address.
17603ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in
17703ab2e2bSUlrich Weigand  def LPTEA : TernaryRRFb<"lptea", 0xB9AA, GR64, GR64, GR64>;
17803ab2e2bSUlrich Weigand
17903ab2e2bSUlrich Weigand// Load real address.
18003ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in {
18103ab2e2bSUlrich Weigand  defm LRA : LoadAddressRXPair<"lra", 0xB1, 0xE313, null_frag>;
18203ab2e2bSUlrich Weigand  def LRAG : LoadAddressRXY<"lrag", 0xE303, null_frag, laaddr20pair>;
18303ab2e2bSUlrich Weigand}
18403ab2e2bSUlrich Weigand
18503ab2e2bSUlrich Weigand// Store real address.
18603ab2e2bSUlrich Weiganddef STRAG : StoreSSE<"strag", 0xE502>;
18703ab2e2bSUlrich Weigand
18803ab2e2bSUlrich Weigand// Load using real address.
18903ab2e2bSUlrich Weigandlet mayLoad = 1 in {
19003ab2e2bSUlrich Weigand def LURA : UnaryRRE<"lura", 0xB24B, null_frag, GR32, GR64>;
19103ab2e2bSUlrich Weigand def LURAG : UnaryRRE<"lurag", 0xB905, null_frag, GR64, GR64>;
19203ab2e2bSUlrich Weigand}
19303ab2e2bSUlrich Weigand
19403ab2e2bSUlrich Weigand// Store using real address.
19503ab2e2bSUlrich Weigandlet mayStore = 1 in {
19603ab2e2bSUlrich Weigand def STURA : SideEffectBinaryRRE<"stura", 0xB246, GR32, GR64>;
19703ab2e2bSUlrich Weigand def STURG : SideEffectBinaryRRE<"sturg", 0xB925, GR64, GR64>;
19803ab2e2bSUlrich Weigand}
19903ab2e2bSUlrich Weigand
20003ab2e2bSUlrich Weigand// Test protection.
20103ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in
20203ab2e2bSUlrich Weigand  def TPROT : SideEffectBinarySSE<"tprot", 0xE501>;
20303ab2e2bSUlrich Weigand
20403ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
20503ab2e2bSUlrich Weigand// Memory-move Instructions.
20603ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
20703ab2e2bSUlrich Weigand
20803ab2e2bSUlrich Weigand// Move with key.
20903ab2e2bSUlrich Weigandlet mayLoad = 1, mayStore = 1, Defs = [CC] in
21003ab2e2bSUlrich Weigand  def MVCK : MemoryBinarySSd<"mvck", 0xD9, GR64>;
21103ab2e2bSUlrich Weigand
21203ab2e2bSUlrich Weigand// Move to primary / secondary.
21303ab2e2bSUlrich Weigandlet mayLoad = 1, mayStore = 1, Defs = [CC] in {
21403ab2e2bSUlrich Weigand  def MVCP : MemoryBinarySSd<"mvcp", 0xDA, GR64>;
21503ab2e2bSUlrich Weigand  def MVCS : MemoryBinarySSd<"mvcs", 0xDB, GR64>;
21603ab2e2bSUlrich Weigand}
21703ab2e2bSUlrich Weigand
21803ab2e2bSUlrich Weigand// Move with source / destination key.
21903ab2e2bSUlrich Weigandlet mayLoad = 1, mayStore = 1, Uses = [R0L, R1L] in {
22003ab2e2bSUlrich Weigand  def MVCSK : SideEffectBinarySSE<"mvcsk", 0xE50E>;
22103ab2e2bSUlrich Weigand  def MVCDK : SideEffectBinarySSE<"mvcdk", 0xE50F>;
22203ab2e2bSUlrich Weigand}
22303ab2e2bSUlrich Weigand
22403ab2e2bSUlrich Weigand// Move with optional specifications.
22503ab2e2bSUlrich Weigandlet mayLoad = 1, mayStore = 1, Uses = [R0L] in
22603ab2e2bSUlrich Weigand  def MVCOS : SideEffectTernarySSF<"mvcos", 0xC80, GR64>;
22703ab2e2bSUlrich Weigand
22803ab2e2bSUlrich Weigand// Move page.
22903ab2e2bSUlrich Weigandlet mayLoad = 1, mayStore = 1, Uses = [R0L], Defs = [CC] in
23003ab2e2bSUlrich Weigand  def MVPG : SideEffectBinaryRRE<"mvpg", 0xB254, GR64, GR64>;
23103ab2e2bSUlrich Weigand
23203ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
23303ab2e2bSUlrich Weigand// Address-Space Instructions.
23403ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
23503ab2e2bSUlrich Weigand
23603ab2e2bSUlrich Weigand// Load address space parameters.
23703ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in
23803ab2e2bSUlrich Weigand  def LASP : SideEffectBinarySSE<"lasp", 0xE500>;
23903ab2e2bSUlrich Weigand
24003ab2e2bSUlrich Weigand// Purge ALB.
24103ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
24203ab2e2bSUlrich Weigand  def PALB : SideEffectInherentRRE<"palb", 0xB248>;
24303ab2e2bSUlrich Weigand
24403ab2e2bSUlrich Weigand// Program call.
24503ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
24603ab2e2bSUlrich Weigand  def PC : SideEffectAddressS<"pc", 0xB218, null_frag>;
24703ab2e2bSUlrich Weigand
24803ab2e2bSUlrich Weigand// Program return.
24903ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in
25003ab2e2bSUlrich Weigand  def PR : SideEffectInherentE<"pr", 0x0101>;
25103ab2e2bSUlrich Weigand
25203ab2e2bSUlrich Weigand// Program transfer (with instance).
25303ab2e2bSUlrich Weigandlet hasSideEffects = 1 in {
25403ab2e2bSUlrich Weigand  def PT : SideEffectBinaryRRE<"pt", 0xB228, GR32, GR64>;
25503ab2e2bSUlrich Weigand  def PTI : SideEffectBinaryRRE<"pti", 0xB99E, GR64, GR64>;
25603ab2e2bSUlrich Weigand}
25703ab2e2bSUlrich Weigand
25803ab2e2bSUlrich Weigand// Resume program.
25903ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in
26003ab2e2bSUlrich Weigand  def RP : SideEffectAddressS<"rp", 0xB277, null_frag>;
26103ab2e2bSUlrich Weigand
26203ab2e2bSUlrich Weigand// Branch in subspace group.
26303ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
26403ab2e2bSUlrich Weigand  def BSG : UnaryRRE<"bsg", 0xB258, null_frag, GR64, GR64>;
26503ab2e2bSUlrich Weigand
26603ab2e2bSUlrich Weigand// Branch and set authority.
26703ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
26803ab2e2bSUlrich Weigand  def BSA : UnaryRRE<"bsa", 0xB25A, null_frag, GR64, GR64>;
26903ab2e2bSUlrich Weigand
27003ab2e2bSUlrich Weigand// Test access.
27103ab2e2bSUlrich Weigandlet Defs = [CC] in
27203ab2e2bSUlrich Weigand  def TAR : SideEffectBinaryRRE<"tar", 0xB24C, AR32, GR32>;
27303ab2e2bSUlrich Weigand
27403ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
27503ab2e2bSUlrich Weigand// Linkage-Stack Instructions.
27603ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
27703ab2e2bSUlrich Weigand
27803ab2e2bSUlrich Weigand// Branch and stack.
27903ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
28003ab2e2bSUlrich Weigand  def BAKR : SideEffectBinaryRRE<"bakr", 0xB240, GR64, GR64>;
28103ab2e2bSUlrich Weigand
28203ab2e2bSUlrich Weigand// Extract stacked registers.
28303ab2e2bSUlrich Weigandlet hasSideEffects = 1 in {
28403ab2e2bSUlrich Weigand  def EREG : SideEffectBinaryRRE<"ereg", 0xB249, GR32, GR32>;
28503ab2e2bSUlrich Weigand  def EREGG : SideEffectBinaryRRE<"eregg", 0xB90E, GR64, GR64>;
28603ab2e2bSUlrich Weigand}
28703ab2e2bSUlrich Weigand
28803ab2e2bSUlrich Weigand// Extract stacked state.
28903ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in
29003ab2e2bSUlrich Weigand  def ESTA : UnaryRRE<"esta", 0xB24A, null_frag, GR128, GR32>;
29103ab2e2bSUlrich Weigand
29203ab2e2bSUlrich Weigand// Modify stacked state.
29303ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
29403ab2e2bSUlrich Weigand  def MSTA : SideEffectUnaryRRE<"msta", 0xB247, GR128, null_frag>;
29503ab2e2bSUlrich Weigand
29603ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
29703ab2e2bSUlrich Weigand// Time-Related Instructions.
29803ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
29903ab2e2bSUlrich Weigand
30003ab2e2bSUlrich Weigand// Perform timing facility function.
30103ab2e2bSUlrich Weigandlet hasSideEffects = 1, mayLoad = 1, Uses = [R0L, R1D], Defs = [CC] in
30203ab2e2bSUlrich Weigand  def PTFF : SideEffectInherentE<"ptff", 0x0104>;
30303ab2e2bSUlrich Weigand
30403ab2e2bSUlrich Weigand// Set clock.
30503ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in
30603ab2e2bSUlrich Weigand  def SCK : SideEffectUnaryS<"sck", 0xB204, null_frag, 8>;
30703ab2e2bSUlrich Weigand
30803ab2e2bSUlrich Weigand// Set clock programmable field.
30903ab2e2bSUlrich Weigandlet hasSideEffects = 1, Uses = [R0L] in
31003ab2e2bSUlrich Weigand  def SCKPF : SideEffectInherentE<"sckpf", 0x0107>;
31103ab2e2bSUlrich Weigand
31203ab2e2bSUlrich Weigand// Set clock comparator.
31303ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
31403ab2e2bSUlrich Weigand  def SCKC : SideEffectUnaryS<"sckc", 0xB206, null_frag, 8>;
31503ab2e2bSUlrich Weigand
31603ab2e2bSUlrich Weigand// Set CPU timer.
31703ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
31803ab2e2bSUlrich Weigand  def SPT : SideEffectUnaryS<"spt", 0xB208, null_frag, 8>;
31903ab2e2bSUlrich Weigand
32003ab2e2bSUlrich Weigand// Store clock (fast / extended).
32103ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in {
32203ab2e2bSUlrich Weigand  def STCK  : StoreInherentS<"stck",  0xB205, null_frag, 8>;
32303ab2e2bSUlrich Weigand  def STCKF : StoreInherentS<"stckf", 0xB27C, null_frag, 8>;
32403ab2e2bSUlrich Weigand  def STCKE : StoreInherentS<"stcke", 0xB278, null_frag, 16>;
32503ab2e2bSUlrich Weigand}
32603ab2e2bSUlrich Weigand
32703ab2e2bSUlrich Weigand// Store clock comparator.
32803ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
32903ab2e2bSUlrich Weigand  def STCKC : StoreInherentS<"stckc", 0xB207, null_frag, 8>;
33003ab2e2bSUlrich Weigand
33103ab2e2bSUlrich Weigand// Store CPU timer.
33203ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
33303ab2e2bSUlrich Weigand  def STPT : StoreInherentS<"stpt", 0xB209, null_frag, 8>;
33403ab2e2bSUlrich Weigand
33503ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
33603ab2e2bSUlrich Weigand// CPU-Related Instructions.
33703ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
33803ab2e2bSUlrich Weigand
33903ab2e2bSUlrich Weigand// Store CPU address.
34003ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
34103ab2e2bSUlrich Weigand  def STAP : StoreInherentS<"stap", 0xB212, null_frag, 2>;
34203ab2e2bSUlrich Weigand
34303ab2e2bSUlrich Weigand// Store CPU ID.
34403ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
34503ab2e2bSUlrich Weigand  def STIDP : StoreInherentS<"stidp", 0xB202, null_frag, 8>;
34603ab2e2bSUlrich Weigand
34703ab2e2bSUlrich Weigand// Store system information.
34803ab2e2bSUlrich Weigandlet hasSideEffects = 1, Uses = [R0L, R1L], Defs = [R0L, CC] in
34903ab2e2bSUlrich Weigand  def STSI : StoreInherentS<"stsi", 0xB27D, null_frag, 0>;
35003ab2e2bSUlrich Weigand
35103ab2e2bSUlrich Weigand// Store facility list.
35203ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
35303ab2e2bSUlrich Weigand  def STFL : StoreInherentS<"stfl", 0xB2B1, null_frag, 4>;
35403ab2e2bSUlrich Weigand
35503ab2e2bSUlrich Weigand// Store facility list extended.
35603ab2e2bSUlrich Weigandlet hasSideEffects = 1, Uses = [R0D], Defs = [R0D, CC] in
35703ab2e2bSUlrich Weigand  def STFLE : StoreInherentS<"stfle", 0xB2B0, null_frag, 0>;
35803ab2e2bSUlrich Weigand
35903ab2e2bSUlrich Weigand// Extract CPU attribute.
36003ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
36103ab2e2bSUlrich Weigand  def ECAG : BinaryRSY<"ecag", 0xEB4C, null_frag, GR64>;
36203ab2e2bSUlrich Weigand
36303ab2e2bSUlrich Weigand// Extract CPU time.
36403ab2e2bSUlrich Weigandlet hasSideEffects = 1, mayLoad = 1, Defs = [R0D, R1D] in
36503ab2e2bSUlrich Weigand  def ECTG : SideEffectTernarySSF<"ectg", 0xC81, GR64>;
36603ab2e2bSUlrich Weigand
36703ab2e2bSUlrich Weigand// Perform topology function.
36803ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
36903ab2e2bSUlrich Weigand  def PTF : UnaryTiedRRE<"ptf", 0xB9A2, GR64>;
37003ab2e2bSUlrich Weigand
37103ab2e2bSUlrich Weigand// Perform cryptographic key management operation.
37203ab2e2bSUlrich Weigandlet Predicates = [FeatureMessageSecurityAssist3],
37303ab2e2bSUlrich Weigand    hasSideEffects = 1, Uses = [R0L, R1D] in
37403ab2e2bSUlrich Weigand  def PCKMO : SideEffectInherentRRE<"pckmo", 0xB928>;
37503ab2e2bSUlrich Weigand
37603ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
37703ab2e2bSUlrich Weigand// Miscellaneous Instructions.
37803ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
37903ab2e2bSUlrich Weigand
38003ab2e2bSUlrich Weigand// Supervisor call.
38103ab2e2bSUlrich Weigandlet hasSideEffects = 1, isCall = 1, Defs = [CC] in
38203ab2e2bSUlrich Weigand  def SVC : SideEffectUnaryI<"svc", 0x0A, imm32zx8>;
38303ab2e2bSUlrich Weigand
38403ab2e2bSUlrich Weigand// Monitor call.
38503ab2e2bSUlrich Weigandlet hasSideEffects = 1, isCall = 1 in
38603ab2e2bSUlrich Weigand  def MC : SideEffectBinarySI<"mc", 0xAF, imm32zx8>;
38703ab2e2bSUlrich Weigand
38803ab2e2bSUlrich Weigand// Diagnose.
38903ab2e2bSUlrich Weigandlet hasSideEffects = 1, isCall = 1 in
39003ab2e2bSUlrich Weigand  def DIAG : SideEffectTernaryRS<"diag", 0x83, GR32, GR32>;
39103ab2e2bSUlrich Weigand
39203ab2e2bSUlrich Weigand// Trace.
39303ab2e2bSUlrich Weigandlet hasSideEffects = 1, mayLoad = 1 in {
39403ab2e2bSUlrich Weigand  def TRACE : SideEffectTernaryRS<"trace", 0x99, GR32, GR32>;
39503ab2e2bSUlrich Weigand  def TRACG : SideEffectTernaryRSY<"tracg", 0xEB0F, GR64, GR64>;
39603ab2e2bSUlrich Weigand}
39703ab2e2bSUlrich Weigand
39803ab2e2bSUlrich Weigand// Trap.
39903ab2e2bSUlrich Weigandlet hasSideEffects = 1 in {
40003ab2e2bSUlrich Weigand  def TRAP2 : SideEffectInherentE<"trap2", 0x01FF>;
40103ab2e2bSUlrich Weigand  def TRAP4 : SideEffectAddressS<"trap4", 0xB2FF, null_frag>;
40203ab2e2bSUlrich Weigand}
40303ab2e2bSUlrich Weigand
40403ab2e2bSUlrich Weigand// Signal processor.
40503ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in
40603ab2e2bSUlrich Weigand  def SIGP : SideEffectTernaryRS<"sigp", 0xAE, GR64, GR64>;
40703ab2e2bSUlrich Weigand
40803ab2e2bSUlrich Weigand// Signal adapter.
40903ab2e2bSUlrich Weigandlet hasSideEffects = 1, Uses = [R0D, R1D, R2D, R3D], Defs = [CC] in
41003ab2e2bSUlrich Weigand  def SIGA : SideEffectAddressS<"siga", 0xB274, null_frag>;
41103ab2e2bSUlrich Weigand
41203ab2e2bSUlrich Weigand// Start interpretive execution.
41303ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in
41403ab2e2bSUlrich Weigand  def SIE : SideEffectUnaryS<"sie", 0xB214, null_frag, 0>;
41503ab2e2bSUlrich Weigand
41603ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
41703ab2e2bSUlrich Weigand// CPU-Measurement Facility Instructions (SA23-2260).
41803ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
41903ab2e2bSUlrich Weigand
42003ab2e2bSUlrich Weigand// Load program parameter
42103ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
42203ab2e2bSUlrich Weigand  def LPP : SideEffectUnaryS<"lpp", 0xB280, null_frag, 8>;
42303ab2e2bSUlrich Weigand
42403ab2e2bSUlrich Weigand// Extract coprocessor-group address.
42503ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in
42603ab2e2bSUlrich Weigand  def ECPGA : UnaryRRE<"ecpga", 0xB2ED, null_frag, GR32, GR64>;
42703ab2e2bSUlrich Weigand
42803ab2e2bSUlrich Weigand// Extract CPU counter.
42903ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in
43003ab2e2bSUlrich Weigand  def ECCTR : UnaryRRE<"ecctr", 0xB2E4, null_frag, GR64, GR64>;
43103ab2e2bSUlrich Weigand
43203ab2e2bSUlrich Weigand// Extract peripheral counter.
43303ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in
43403ab2e2bSUlrich Weigand  def EPCTR : UnaryRRE<"epctr", 0xB2E5, null_frag, GR64, GR64>;
43503ab2e2bSUlrich Weigand
43603ab2e2bSUlrich Weigand// Load CPU-counter-set controls.
43703ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in
43803ab2e2bSUlrich Weigand  def LCCTL : SideEffectUnaryS<"lcctl", 0xB284, null_frag, 8>;
43903ab2e2bSUlrich Weigand
44003ab2e2bSUlrich Weigand// Load peripheral-counter-set controls.
44103ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in
44203ab2e2bSUlrich Weigand  def LPCTL : SideEffectUnaryS<"lpctl", 0xB285, null_frag, 8>;
44303ab2e2bSUlrich Weigand
44403ab2e2bSUlrich Weigand// Load sampling controls.
44503ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in
44603ab2e2bSUlrich Weigand  def LSCTL : SideEffectUnaryS<"lsctl", 0xB287, null_frag, 0>;
44703ab2e2bSUlrich Weigand
44803ab2e2bSUlrich Weigand// Query sampling information.
44903ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
45003ab2e2bSUlrich Weigand  def QSI : StoreInherentS<"qsi", 0xB286, null_frag, 0>;
45103ab2e2bSUlrich Weigand
45203ab2e2bSUlrich Weigand// Query counter information.
45303ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
45403ab2e2bSUlrich Weigand  def QCTRI : StoreInherentS<"qctri", 0xB28E, null_frag, 0>;
45503ab2e2bSUlrich Weigand
45603ab2e2bSUlrich Weigand// Set CPU counter.
45703ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in
45803ab2e2bSUlrich Weigand  def SCCTR : SideEffectBinaryRRE<"scctr", 0xB2E0, GR64, GR64>;
45903ab2e2bSUlrich Weigand
46003ab2e2bSUlrich Weigand// Set peripheral counter.
46103ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in
46203ab2e2bSUlrich Weigand  def SPCTR : SideEffectBinaryRRE<"spctr", 0xB2E1, GR64, GR64>;
46303ab2e2bSUlrich Weigand
46403ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
46503ab2e2bSUlrich Weigand// I/O Instructions (Principles of Operation, Chapter 14).
46603ab2e2bSUlrich Weigand//===----------------------------------------------------------------------===//
46703ab2e2bSUlrich Weigand
46803ab2e2bSUlrich Weigand// Clear subchannel.
46903ab2e2bSUlrich Weigandlet hasSideEffects = 1, Uses = [R1L], Defs = [CC] in
47003ab2e2bSUlrich Weigand  def CSCH : SideEffectInherentS<"csch", 0xB230, null_frag>;
47103ab2e2bSUlrich Weigand
47203ab2e2bSUlrich Weigand// Halt subchannel.
47303ab2e2bSUlrich Weigandlet hasSideEffects = 1, Uses = [R1L], Defs = [CC] in
47403ab2e2bSUlrich Weigand  def HSCH : SideEffectInherentS<"hsch", 0xB231, null_frag>;
47503ab2e2bSUlrich Weigand
47603ab2e2bSUlrich Weigand// Modify subchannel.
47703ab2e2bSUlrich Weigandlet hasSideEffects = 1, Uses = [R1L], Defs = [CC] in
47803ab2e2bSUlrich Weigand  def MSCH : SideEffectUnaryS<"msch", 0xB232, null_frag, 0>;
47903ab2e2bSUlrich Weigand
48003ab2e2bSUlrich Weigand// Resume subchannel.
48103ab2e2bSUlrich Weigandlet hasSideEffects = 1, Uses = [R1L], Defs = [CC] in
48203ab2e2bSUlrich Weigand  def RSCH : SideEffectInherentS<"rsch", 0xB238, null_frag>;
48303ab2e2bSUlrich Weigand
48403ab2e2bSUlrich Weigand// Start subchannel.
48503ab2e2bSUlrich Weigandlet hasSideEffects = 1, Uses = [R1L], Defs = [CC] in
48603ab2e2bSUlrich Weigand  def SSCH : SideEffectUnaryS<"ssch", 0xB233, null_frag, 0>;
48703ab2e2bSUlrich Weigand
48803ab2e2bSUlrich Weigand// Store subchannel.
48903ab2e2bSUlrich Weigandlet hasSideEffects = 1, Uses = [R1L], Defs = [CC] in
49003ab2e2bSUlrich Weigand  def STSCH : StoreInherentS<"stsch", 0xB234, null_frag, 0>;
49103ab2e2bSUlrich Weigand
49203ab2e2bSUlrich Weigand// Test subchannel.
49303ab2e2bSUlrich Weigandlet hasSideEffects = 1, Uses = [R1L], Defs = [CC] in
49403ab2e2bSUlrich Weigand  def TSCH : StoreInherentS<"tsch", 0xB235, null_frag, 0>;
49503ab2e2bSUlrich Weigand
49603ab2e2bSUlrich Weigand// Cancel subchannel.
49703ab2e2bSUlrich Weigandlet hasSideEffects = 1, Uses = [R1L], Defs = [CC] in
49803ab2e2bSUlrich Weigand  def XSCH : SideEffectInherentS<"xsch", 0xB276, null_frag>;
49903ab2e2bSUlrich Weigand
50003ab2e2bSUlrich Weigand// Reset channel path.
50103ab2e2bSUlrich Weigandlet hasSideEffects = 1, Uses = [R1L], Defs = [CC] in
50203ab2e2bSUlrich Weigand  def RCHP : SideEffectInherentS<"rchp", 0xB23B, null_frag>;
50303ab2e2bSUlrich Weigand
50403ab2e2bSUlrich Weigand// Set channel monitor.
50503ab2e2bSUlrich Weigandlet hasSideEffects = 1, mayLoad = 1, Uses = [R1L, R2D] in
50603ab2e2bSUlrich Weigand  def SCHM : SideEffectInherentS<"schm", 0xB23C, null_frag>;
50703ab2e2bSUlrich Weigand
50803ab2e2bSUlrich Weigand// Store channel path status.
50903ab2e2bSUlrich Weigandlet hasSideEffects = 1 in
51003ab2e2bSUlrich Weigand  def STCPS : StoreInherentS<"stcps", 0xB23A, null_frag, 0>;
51103ab2e2bSUlrich Weigand
51203ab2e2bSUlrich Weigand// Store channel report word.
51303ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in
51403ab2e2bSUlrich Weigand  def STCRW : StoreInherentS<"stcrw", 0xB239, null_frag, 0>;
51503ab2e2bSUlrich Weigand
51603ab2e2bSUlrich Weigand// Test pending interruption.
51703ab2e2bSUlrich Weigandlet hasSideEffects = 1, Defs = [CC] in
51803ab2e2bSUlrich Weigand  def TPI : StoreInherentS<"tpi", 0xB236, null_frag, 0>;
51903ab2e2bSUlrich Weigand
52003ab2e2bSUlrich Weigand// Set address limit.
52103ab2e2bSUlrich Weigandlet hasSideEffects = 1, Uses = [R1L] in
52203ab2e2bSUlrich Weigand  def SAL : SideEffectInherentS<"sal", 0xB237, null_frag>;
52303ab2e2bSUlrich Weigand
524