Name Date Size #Lines LOC

..13-Mar-2025-

AsmParser/H13-Mar-2025-1,6001,284

Disassembler/H13-Mar-2025-678551

MCTargetDesc/H13-Mar-2025-1,9741,455

TargetInfo/H13-Mar-2025-6840

CMakeLists.txtH A D13-Mar-20251.2 KiB5143

DelaySlotFiller.cppH A D13-Mar-202514.9 KiB515348

LeonFeatures.tdH A D13-Mar-20252.1 KiB6453

LeonPasses.cppH A D13-Mar-20255.5 KiB15378

LeonPasses.hH A D13-Mar-20252.4 KiB8352

README.txtH A D13-Mar-20251.5 KiB5947

Sparc.hH A D13-Mar-20255.3 KiB166137

Sparc.tdH A D13-Mar-20257.3 KiB184154

SparcAsmPrinter.cppH A D13-Mar-202516.4 KiB449365

SparcCallingConv.tdH A D13-Mar-20255.9 KiB148133

SparcFrameLowering.cppH A D13-Mar-202513.8 KiB390260

SparcFrameLowering.hH A D13-Mar-20252.5 KiB6933

SparcISelDAGToDAG.cppH A D13-Mar-202514.2 KiB400276

SparcISelLowering.cppH A D13-Mar-2025138.2 KiB3,5632,646

SparcISelLowering.hH A D13-Mar-20259.8 KiB223155

SparcInstr64Bit.tdH A D13-Mar-202522 KiB548458

SparcInstrAliases.tdH A D13-Mar-202521.3 KiB529415

SparcInstrFormats.tdH A D13-Mar-202510.4 KiB369302

SparcInstrInfo.cppH A D13-Mar-202518.9 KiB509400

SparcInstrInfo.hH A D13-Mar-20254.1 KiB10857

SparcInstrInfo.tdH A D13-Mar-202572.6 KiB1,8451,589

SparcInstrVIS.tdH A D13-Mar-202511.1 KiB263219

SparcMCInstLower.cppH A D13-Mar-20253.3 KiB10774

SparcMachineFunctionInfo.cppH A D13-Mar-2025737 219

SparcMachineFunctionInfo.hH A D13-Mar-20252.1 KiB6133

SparcRegisterInfo.cppH A D13-Mar-20258.2 KiB241155

SparcRegisterInfo.hH A D13-Mar-20251.7 KiB5023

SparcRegisterInfo.tdH A D13-Mar-202514 KiB381346

SparcSchedule.tdH A D13-Mar-20256.4 KiB124117

SparcSubtarget.cppH A D13-Mar-20253.2 KiB10358

SparcSubtarget.hH A D13-Mar-20254.1 KiB12686

SparcTargetMachine.cppH A D13-Mar-20257.6 KiB214147

SparcTargetMachine.hH A D13-Mar-20252.8 KiB7950

SparcTargetObjectFile.cppH A D13-Mar-20251.9 KiB4829

SparcTargetObjectFile.hH A D13-Mar-20251.1 KiB3518

README.txt

1To-do
2-----
3
4* Keep the address of the constant pool in a register instead of forming its
5  address all of the time.
6* We can fold small constant offsets into the %hi/%lo references to constant
7  pool addresses as well.
8* When in V9 mode, register allocate %icc[0-3].
9* Add support for isel'ing UMUL_LOHI instead of marking it as Expand.
10* Emit the 'Branch on Integer Register with Prediction' instructions.  It's
11  not clear how to write a pattern for this though:
12
13float %t1(int %a, int* %p) {
14        %C = seteq int %a, 0
15        br bool %C, label %T, label %F
16T:
17        store int 123, int* %p
18        br label %F
19F:
20        ret float undef
21}
22
23codegens to this:
24
25t1:
26        save -96, %o6, %o6
271)      subcc %i0, 0, %l0
281)      bne .LBBt1_2    ! F
29        nop
30.LBBt1_1:       ! T
31        or %g0, 123, %l0
32        st %l0, [%i1]
33.LBBt1_2:       ! F
34        restore %g0, %g0, %g0
35        retl
36        nop
37
381) should be replaced with a brz in V9 mode.
39
40* Same as above, but emit conditional move on register zero (p192) in V9
41  mode.  Testcase:
42
43int %t1(int %a, int %b) {
44        %C = seteq int %a, 0
45        %D = select bool %C, int %a, int %b
46        ret int %D
47}
48
49* Emit MULX/[SU]DIVX instructions in V9 mode instead of fiddling
50  with the Y register, if they are faster.
51
52* Codegen bswap(load)/store(bswap) -> load/store ASI
53
54* Implement frame pointer elimination, e.g. eliminate save/restore for
55  leaf fns.
56* Fill delay slots
57
58* Use %g0 directly to materialize 0. No instruction is required.
59