1 //===-- RISCVTargetMachine.cpp - Define TargetMachine for RISCV -----------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // Implements the info about RISCV target spec. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "RISCVTargetMachine.h" 14 #include "RISCV.h" 15 #include "RISCVTargetObjectFile.h" 16 #include "RISCVTargetTransformInfo.h" 17 #include "TargetInfo/RISCVTargetInfo.h" 18 #include "Utils/RISCVBaseInfo.h" 19 #include "llvm/ADT/STLExtras.h" 20 #include "llvm/Analysis/TargetTransformInfo.h" 21 #include "llvm/CodeGen/GlobalISel/IRTranslator.h" 22 #include "llvm/CodeGen/GlobalISel/InstructionSelect.h" 23 #include "llvm/CodeGen/GlobalISel/Legalizer.h" 24 #include "llvm/CodeGen/GlobalISel/RegBankSelect.h" 25 #include "llvm/CodeGen/Passes.h" 26 #include "llvm/CodeGen/TargetLoweringObjectFileImpl.h" 27 #include "llvm/CodeGen/TargetPassConfig.h" 28 #include "llvm/IR/LegacyPassManager.h" 29 #include "llvm/InitializePasses.h" 30 #include "llvm/Support/FormattedStream.h" 31 #include "llvm/Support/TargetRegistry.h" 32 #include "llvm/Target/TargetOptions.h" 33 using namespace llvm; 34 35 extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeRISCVTarget() { 36 RegisterTargetMachine<RISCVTargetMachine> X(getTheRISCV32Target()); 37 RegisterTargetMachine<RISCVTargetMachine> Y(getTheRISCV64Target()); 38 auto PR = PassRegistry::getPassRegistry(); 39 initializeGlobalISel(*PR); 40 initializeRISCVExpandPseudoPass(*PR); 41 } 42 43 static StringRef computeDataLayout(const Triple &TT) { 44 if (TT.isArch64Bit()) { 45 return "e-m:e-p:64:64-i64:64-i128:128-n64-S128"; 46 } else { 47 assert(TT.isArch32Bit() && "only RV32 and RV64 are currently supported"); 48 return "e-m:e-p:32:32-i64:64-n32-S128"; 49 } 50 } 51 52 static Reloc::Model getEffectiveRelocModel(const Triple &TT, 53 Optional<Reloc::Model> RM) { 54 if (!RM.hasValue()) 55 return Reloc::Static; 56 return *RM; 57 } 58 59 RISCVTargetMachine::RISCVTargetMachine(const Target &T, const Triple &TT, 60 StringRef CPU, StringRef FS, 61 const TargetOptions &Options, 62 Optional<Reloc::Model> RM, 63 Optional<CodeModel::Model> CM, 64 CodeGenOpt::Level OL, bool JIT) 65 : LLVMTargetMachine(T, computeDataLayout(TT), TT, CPU, FS, Options, 66 getEffectiveRelocModel(TT, RM), 67 getEffectiveCodeModel(CM, CodeModel::Small), OL), 68 TLOF(std::make_unique<RISCVELFTargetObjectFile>()) { 69 initAsmInfo(); 70 71 // RISC-V supports the MachineOutliner. 72 setMachineOutliner(true); 73 } 74 75 const RISCVSubtarget * 76 RISCVTargetMachine::getSubtargetImpl(const Function &F) const { 77 Attribute CPUAttr = F.getFnAttribute("target-cpu"); 78 Attribute FSAttr = F.getFnAttribute("target-features"); 79 80 std::string CPU = 81 CPUAttr.isValid() ? CPUAttr.getValueAsString().str() : TargetCPU; 82 std::string FS = 83 FSAttr.isValid() ? FSAttr.getValueAsString().str() : TargetFS; 84 std::string Key = CPU + FS; 85 auto &I = SubtargetMap[Key]; 86 if (!I) { 87 // This needs to be done before we create a new subtarget since any 88 // creation will depend on the TM and the code generation flags on the 89 // function that reside in TargetOptions. 90 resetTargetOptions(F); 91 auto ABIName = Options.MCOptions.getABIName(); 92 if (const MDString *ModuleTargetABI = dyn_cast_or_null<MDString>( 93 F.getParent()->getModuleFlag("target-abi"))) { 94 auto TargetABI = RISCVABI::getTargetABI(ABIName); 95 if (TargetABI != RISCVABI::ABI_Unknown && 96 ModuleTargetABI->getString() != ABIName) { 97 report_fatal_error("-target-abi option != target-abi module flag"); 98 } 99 ABIName = ModuleTargetABI->getString(); 100 } 101 I = std::make_unique<RISCVSubtarget>(TargetTriple, CPU, FS, ABIName, *this); 102 } 103 return I.get(); 104 } 105 106 TargetTransformInfo 107 RISCVTargetMachine::getTargetTransformInfo(const Function &F) { 108 return TargetTransformInfo(RISCVTTIImpl(this, F)); 109 } 110 111 namespace { 112 class RISCVPassConfig : public TargetPassConfig { 113 public: 114 RISCVPassConfig(RISCVTargetMachine &TM, PassManagerBase &PM) 115 : TargetPassConfig(TM, PM) {} 116 117 RISCVTargetMachine &getRISCVTargetMachine() const { 118 return getTM<RISCVTargetMachine>(); 119 } 120 121 void addIRPasses() override; 122 bool addInstSelector() override; 123 bool addIRTranslator() override; 124 bool addLegalizeMachineIR() override; 125 bool addRegBankSelect() override; 126 bool addGlobalInstructionSelect() override; 127 void addPreEmitPass() override; 128 void addPreEmitPass2() override; 129 void addPreSched2() override; 130 void addPreRegAlloc() override; 131 }; 132 } 133 134 TargetPassConfig *RISCVTargetMachine::createPassConfig(PassManagerBase &PM) { 135 return new RISCVPassConfig(*this, PM); 136 } 137 138 void RISCVPassConfig::addIRPasses() { 139 addPass(createAtomicExpandPass()); 140 TargetPassConfig::addIRPasses(); 141 } 142 143 bool RISCVPassConfig::addInstSelector() { 144 addPass(createRISCVISelDag(getRISCVTargetMachine())); 145 146 return false; 147 } 148 149 bool RISCVPassConfig::addIRTranslator() { 150 addPass(new IRTranslator(getOptLevel())); 151 return false; 152 } 153 154 bool RISCVPassConfig::addLegalizeMachineIR() { 155 addPass(new Legalizer()); 156 return false; 157 } 158 159 bool RISCVPassConfig::addRegBankSelect() { 160 addPass(new RegBankSelect()); 161 return false; 162 } 163 164 bool RISCVPassConfig::addGlobalInstructionSelect() { 165 addPass(new InstructionSelect()); 166 return false; 167 } 168 169 void RISCVPassConfig::addPreSched2() {} 170 171 void RISCVPassConfig::addPreEmitPass() { addPass(&BranchRelaxationPassID); } 172 173 void RISCVPassConfig::addPreEmitPass2() { 174 addPass(createRISCVExpandPseudoPass()); 175 // Schedule the expansion of AMOs at the last possible moment, avoiding the 176 // possibility for other passes to break the requirements for forward 177 // progress in the LR/SC block. 178 addPass(createRISCVExpandAtomicPseudoPass()); 179 } 180 181 void RISCVPassConfig::addPreRegAlloc() { 182 addPass(createRISCVMergeBaseOffsetOptPass()); 183 } 184