1 //===-- PowerPCSubtarget.cpp - PPC Subtarget Information ------------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This file implements the PPC specific subclass of TargetSubtargetInfo. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "PPCSubtarget.h" 14 #include "GISel/PPCCallLowering.h" 15 #include "GISel/PPCLegalizerInfo.h" 16 #include "GISel/PPCRegisterBankInfo.h" 17 #include "PPC.h" 18 #include "PPCRegisterInfo.h" 19 #include "PPCTargetMachine.h" 20 #include "llvm/CodeGen/GlobalISel/InstructionSelect.h" 21 #include "llvm/CodeGen/MachineFunction.h" 22 #include "llvm/CodeGen/MachineScheduler.h" 23 #include "llvm/IR/Attributes.h" 24 #include "llvm/IR/Function.h" 25 #include "llvm/IR/GlobalValue.h" 26 #include "llvm/Support/CommandLine.h" 27 #include "llvm/Support/TargetRegistry.h" 28 #include "llvm/Target/TargetMachine.h" 29 #include <cstdlib> 30 31 using namespace llvm; 32 33 #define DEBUG_TYPE "ppc-subtarget" 34 35 #define GET_SUBTARGETINFO_TARGET_DESC 36 #define GET_SUBTARGETINFO_CTOR 37 #include "PPCGenSubtargetInfo.inc" 38 39 static cl::opt<bool> UseSubRegLiveness("ppc-track-subreg-liveness", 40 cl::desc("Enable subregister liveness tracking for PPC"), cl::Hidden); 41 42 static cl::opt<bool> 43 EnableMachinePipeliner("ppc-enable-pipeliner", 44 cl::desc("Enable Machine Pipeliner for PPC"), 45 cl::init(false), cl::Hidden); 46 47 PPCSubtarget &PPCSubtarget::initializeSubtargetDependencies(StringRef CPU, 48 StringRef FS) { 49 initializeEnvironment(); 50 initSubtargetFeatures(CPU, FS); 51 return *this; 52 } 53 54 PPCSubtarget::PPCSubtarget(const Triple &TT, const std::string &CPU, 55 const std::string &FS, const PPCTargetMachine &TM) 56 : PPCGenSubtargetInfo(TT, CPU, /*TuneCPU*/ CPU, FS), TargetTriple(TT), 57 IsPPC64(TargetTriple.getArch() == Triple::ppc64 || 58 TargetTriple.getArch() == Triple::ppc64le), 59 TM(TM), FrameLowering(initializeSubtargetDependencies(CPU, FS)), 60 InstrInfo(*this), TLInfo(TM, *this) { 61 CallLoweringInfo.reset(new PPCCallLowering(*getTargetLowering())); 62 Legalizer.reset(new PPCLegalizerInfo(*this)); 63 auto *RBI = new PPCRegisterBankInfo(*getRegisterInfo()); 64 RegBankInfo.reset(RBI); 65 66 InstSelector.reset(createPPCInstructionSelector( 67 *static_cast<const PPCTargetMachine *>(&TM), *this, *RBI)); 68 } 69 70 void PPCSubtarget::initializeEnvironment() { 71 StackAlignment = Align(16); 72 CPUDirective = PPC::DIR_NONE; 73 HasMFOCRF = false; 74 Has64BitSupport = false; 75 Use64BitRegs = false; 76 UseCRBits = false; 77 HasHardFloat = false; 78 HasAltivec = false; 79 HasSPE = false; 80 HasEFPU2 = false; 81 HasFPU = false; 82 HasVSX = false; 83 NeedsTwoConstNR = false; 84 HasP8Vector = false; 85 HasP8Altivec = false; 86 HasP8Crypto = false; 87 HasP9Vector = false; 88 HasP9Altivec = false; 89 HasMMA = false; 90 HasROPProtect = false; 91 HasPrivileged = false; 92 HasP10Vector = false; 93 HasPrefixInstrs = false; 94 HasPCRelativeMemops = false; 95 HasFCPSGN = false; 96 HasFSQRT = false; 97 HasFRE = false; 98 HasFRES = false; 99 HasFRSQRTE = false; 100 HasFRSQRTES = false; 101 HasRecipPrec = false; 102 HasSTFIWX = false; 103 HasLFIWAX = false; 104 HasFPRND = false; 105 HasFPCVT = false; 106 HasISEL = false; 107 HasBPERMD = false; 108 HasExtDiv = false; 109 HasCMPB = false; 110 HasLDBRX = false; 111 IsBookE = false; 112 HasOnlyMSYNC = false; 113 IsPPC4xx = false; 114 IsPPC6xx = false; 115 IsE500 = false; 116 FeatureMFTB = false; 117 AllowsUnalignedFPAccess = false; 118 DeprecatedDST = false; 119 HasICBT = false; 120 HasInvariantFunctionDescriptors = false; 121 HasPartwordAtomics = false; 122 HasDirectMove = false; 123 HasHTM = false; 124 HasFloat128 = false; 125 HasFusion = false; 126 HasStoreFusion = false; 127 HasAddiLoadFusion = false; 128 HasAddisLoadFusion = false; 129 IsISA2_07 = false; 130 IsISA3_0 = false; 131 IsISA3_1 = false; 132 UseLongCalls = false; 133 SecurePlt = false; 134 VectorsUseTwoUnits = false; 135 UsePPCPreRASchedStrategy = false; 136 UsePPCPostRASchedStrategy = false; 137 PairedVectorMemops = false; 138 PredictableSelectIsExpensive = false; 139 HasModernAIXAs = false; 140 IsAIX = false; 141 142 HasPOPCNTD = POPCNTD_Unavailable; 143 } 144 145 void PPCSubtarget::initSubtargetFeatures(StringRef CPU, StringRef FS) { 146 // Determine default and user specified characteristics 147 std::string CPUName = std::string(CPU); 148 if (CPUName.empty() || CPU == "generic") { 149 // If cross-compiling with -march=ppc64le without -mcpu 150 if (TargetTriple.getArch() == Triple::ppc64le) 151 CPUName = "ppc64le"; 152 else if (TargetTriple.getSubArch() == Triple::PPCSubArch_spe) 153 CPUName = "e500"; 154 else 155 CPUName = "generic"; 156 } 157 158 // Initialize scheduling itinerary for the specified CPU. 159 InstrItins = getInstrItineraryForCPU(CPUName); 160 161 // Parse features string. 162 ParseSubtargetFeatures(CPUName, /*TuneCPU*/ CPUName, FS); 163 164 // If the user requested use of 64-bit regs, but the cpu selected doesn't 165 // support it, ignore. 166 if (IsPPC64 && has64BitSupport()) 167 Use64BitRegs = true; 168 169 if ((TargetTriple.isOSFreeBSD() && TargetTriple.getOSMajorVersion() >= 13) || 170 TargetTriple.isOSNetBSD() || TargetTriple.isOSOpenBSD() || 171 TargetTriple.isMusl()) 172 SecurePlt = true; 173 174 if (HasSPE && IsPPC64) 175 report_fatal_error( "SPE is only supported for 32-bit targets.\n", false); 176 if (HasSPE && (HasAltivec || HasVSX || HasFPU)) 177 report_fatal_error( 178 "SPE and traditional floating point cannot both be enabled.\n", false); 179 180 // If not SPE, set standard FPU 181 if (!HasSPE) 182 HasFPU = true; 183 184 StackAlignment = getPlatformStackAlignment(); 185 186 // Determine endianness. 187 IsLittleEndian = TM.isLittleEndian(); 188 } 189 190 bool PPCSubtarget::enableMachineScheduler() const { return true; } 191 192 bool PPCSubtarget::enableMachinePipeliner() const { 193 return getSchedModel().hasInstrSchedModel() && EnableMachinePipeliner; 194 } 195 196 bool PPCSubtarget::useDFAforSMS() const { return false; } 197 198 // This overrides the PostRAScheduler bit in the SchedModel for each CPU. 199 bool PPCSubtarget::enablePostRAScheduler() const { return true; } 200 201 PPCGenSubtargetInfo::AntiDepBreakMode PPCSubtarget::getAntiDepBreakMode() const { 202 return TargetSubtargetInfo::ANTIDEP_ALL; 203 } 204 205 void PPCSubtarget::getCriticalPathRCs(RegClassVector &CriticalPathRCs) const { 206 CriticalPathRCs.clear(); 207 CriticalPathRCs.push_back(isPPC64() ? 208 &PPC::G8RCRegClass : &PPC::GPRCRegClass); 209 } 210 211 void PPCSubtarget::overrideSchedPolicy(MachineSchedPolicy &Policy, 212 unsigned NumRegionInstrs) const { 213 // The GenericScheduler that we use defaults to scheduling bottom up only. 214 // We want to schedule from both the top and the bottom and so we set 215 // OnlyBottomUp to false. 216 // We want to do bi-directional scheduling since it provides a more balanced 217 // schedule leading to better performance. 218 Policy.OnlyBottomUp = false; 219 // Spilling is generally expensive on all PPC cores, so always enable 220 // register-pressure tracking. 221 Policy.ShouldTrackPressure = true; 222 } 223 224 bool PPCSubtarget::useAA() const { 225 return true; 226 } 227 228 bool PPCSubtarget::enableSubRegLiveness() const { 229 return UseSubRegLiveness; 230 } 231 232 bool PPCSubtarget::isGVIndirectSymbol(const GlobalValue *GV) const { 233 // Large code model always uses the TOC even for local symbols. 234 if (TM.getCodeModel() == CodeModel::Large) 235 return true; 236 if (TM.shouldAssumeDSOLocal(*GV->getParent(), GV)) 237 return false; 238 return true; 239 } 240 241 bool PPCSubtarget::isELFv2ABI() const { return TM.isELFv2ABI(); } 242 bool PPCSubtarget::isPPC64() const { return TM.isPPC64(); } 243 244 bool PPCSubtarget::isUsingPCRelativeCalls() const { 245 return isPPC64() && hasPCRelativeMemops() && isELFv2ABI() && 246 CodeModel::Medium == getTargetMachine().getCodeModel(); 247 } 248 249 // GlobalISEL 250 const CallLowering *PPCSubtarget::getCallLowering() const { 251 return CallLoweringInfo.get(); 252 } 253 254 const RegisterBankInfo *PPCSubtarget::getRegBankInfo() const { 255 return RegBankInfo.get(); 256 } 257 258 const LegalizerInfo *PPCSubtarget::getLegalizerInfo() const { 259 return Legalizer.get(); 260 } 261 262 InstructionSelector *PPCSubtarget::getInstructionSelector() const { 263 return InstSelector.get(); 264 } 265