1 //===-- PPCInstrInfo.cpp - PowerPC Instruction Information ----------------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // This file contains the PowerPC implementation of the TargetInstrInfo class.
10 //
11 //===----------------------------------------------------------------------===//
12 
13 #include "PPCInstrInfo.h"
14 #include "MCTargetDesc/PPCPredicates.h"
15 #include "PPC.h"
16 #include "PPCHazardRecognizers.h"
17 #include "PPCInstrBuilder.h"
18 #include "PPCMachineFunctionInfo.h"
19 #include "PPCTargetMachine.h"
20 #include "llvm/ADT/STLExtras.h"
21 #include "llvm/ADT/Statistic.h"
22 #include "llvm/Analysis/AliasAnalysis.h"
23 #include "llvm/CodeGen/LiveIntervals.h"
24 #include "llvm/CodeGen/MachineFrameInfo.h"
25 #include "llvm/CodeGen/MachineFunctionPass.h"
26 #include "llvm/CodeGen/MachineInstrBuilder.h"
27 #include "llvm/CodeGen/MachineMemOperand.h"
28 #include "llvm/CodeGen/MachineRegisterInfo.h"
29 #include "llvm/CodeGen/PseudoSourceValue.h"
30 #include "llvm/CodeGen/ScheduleDAG.h"
31 #include "llvm/CodeGen/SlotIndexes.h"
32 #include "llvm/CodeGen/StackMaps.h"
33 #include "llvm/MC/MCAsmInfo.h"
34 #include "llvm/MC/MCInst.h"
35 #include "llvm/Support/CommandLine.h"
36 #include "llvm/Support/Debug.h"
37 #include "llvm/Support/ErrorHandling.h"
38 #include "llvm/Support/TargetRegistry.h"
39 #include "llvm/Support/raw_ostream.h"
40 
41 using namespace llvm;
42 
43 #define DEBUG_TYPE "ppc-instr-info"
44 
45 #define GET_INSTRMAP_INFO
46 #define GET_INSTRINFO_CTOR_DTOR
47 #include "PPCGenInstrInfo.inc"
48 
49 STATISTIC(NumStoreSPILLVSRRCAsVec,
50           "Number of spillvsrrc spilled to stack as vec");
51 STATISTIC(NumStoreSPILLVSRRCAsGpr,
52           "Number of spillvsrrc spilled to stack as gpr");
53 STATISTIC(NumGPRtoVSRSpill, "Number of gpr spills to spillvsrrc");
54 STATISTIC(CmpIselsConverted,
55           "Number of ISELs that depend on comparison of constants converted");
56 STATISTIC(MissedConvertibleImmediateInstrs,
57           "Number of compare-immediate instructions fed by constants");
58 STATISTIC(NumRcRotatesConvertedToRcAnd,
59           "Number of record-form rotates converted to record-form andi");
60 
61 static cl::
62 opt<bool> DisableCTRLoopAnal("disable-ppc-ctrloop-analysis", cl::Hidden,
63             cl::desc("Disable analysis for CTR loops"));
64 
65 static cl::opt<bool> DisableCmpOpt("disable-ppc-cmp-opt",
66 cl::desc("Disable compare instruction optimization"), cl::Hidden);
67 
68 static cl::opt<bool> VSXSelfCopyCrash("crash-on-ppc-vsx-self-copy",
69 cl::desc("Causes the backend to crash instead of generating a nop VSX copy"),
70 cl::Hidden);
71 
72 static cl::opt<bool>
73 UseOldLatencyCalc("ppc-old-latency-calc", cl::Hidden,
74   cl::desc("Use the old (incorrect) instruction latency calculation"));
75 
76 // Pin the vtable to this file.
77 void PPCInstrInfo::anchor() {}
78 
79 PPCInstrInfo::PPCInstrInfo(PPCSubtarget &STI)
80     : PPCGenInstrInfo(PPC::ADJCALLSTACKDOWN, PPC::ADJCALLSTACKUP,
81                       /* CatchRetOpcode */ -1,
82                       STI.isPPC64() ? PPC::BLR8 : PPC::BLR),
83       Subtarget(STI), RI(STI.getTargetMachine()) {}
84 
85 /// CreateTargetHazardRecognizer - Return the hazard recognizer to use for
86 /// this target when scheduling the DAG.
87 ScheduleHazardRecognizer *
88 PPCInstrInfo::CreateTargetHazardRecognizer(const TargetSubtargetInfo *STI,
89                                            const ScheduleDAG *DAG) const {
90   unsigned Directive =
91       static_cast<const PPCSubtarget *>(STI)->getCPUDirective();
92   if (Directive == PPC::DIR_440 || Directive == PPC::DIR_A2 ||
93       Directive == PPC::DIR_E500mc || Directive == PPC::DIR_E5500) {
94     const InstrItineraryData *II =
95         static_cast<const PPCSubtarget *>(STI)->getInstrItineraryData();
96     return new ScoreboardHazardRecognizer(II, DAG);
97   }
98 
99   return TargetInstrInfo::CreateTargetHazardRecognizer(STI, DAG);
100 }
101 
102 /// CreateTargetPostRAHazardRecognizer - Return the postRA hazard recognizer
103 /// to use for this target when scheduling the DAG.
104 ScheduleHazardRecognizer *
105 PPCInstrInfo::CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II,
106                                                  const ScheduleDAG *DAG) const {
107   unsigned Directive =
108       DAG->MF.getSubtarget<PPCSubtarget>().getCPUDirective();
109 
110   // FIXME: Leaving this as-is until we have POWER9 scheduling info
111   if (Directive == PPC::DIR_PWR7 || Directive == PPC::DIR_PWR8)
112     return new PPCDispatchGroupSBHazardRecognizer(II, DAG);
113 
114   // Most subtargets use a PPC970 recognizer.
115   if (Directive != PPC::DIR_440 && Directive != PPC::DIR_A2 &&
116       Directive != PPC::DIR_E500mc && Directive != PPC::DIR_E5500) {
117     assert(DAG->TII && "No InstrInfo?");
118 
119     return new PPCHazardRecognizer970(*DAG);
120   }
121 
122   return new ScoreboardHazardRecognizer(II, DAG);
123 }
124 
125 unsigned PPCInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
126                                        const MachineInstr &MI,
127                                        unsigned *PredCost) const {
128   if (!ItinData || UseOldLatencyCalc)
129     return PPCGenInstrInfo::getInstrLatency(ItinData, MI, PredCost);
130 
131   // The default implementation of getInstrLatency calls getStageLatency, but
132   // getStageLatency does not do the right thing for us. While we have
133   // itinerary, most cores are fully pipelined, and so the itineraries only
134   // express the first part of the pipeline, not every stage. Instead, we need
135   // to use the listed output operand cycle number (using operand 0 here, which
136   // is an output).
137 
138   unsigned Latency = 1;
139   unsigned DefClass = MI.getDesc().getSchedClass();
140   for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
141     const MachineOperand &MO = MI.getOperand(i);
142     if (!MO.isReg() || !MO.isDef() || MO.isImplicit())
143       continue;
144 
145     int Cycle = ItinData->getOperandCycle(DefClass, i);
146     if (Cycle < 0)
147       continue;
148 
149     Latency = std::max(Latency, (unsigned) Cycle);
150   }
151 
152   return Latency;
153 }
154 
155 int PPCInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
156                                     const MachineInstr &DefMI, unsigned DefIdx,
157                                     const MachineInstr &UseMI,
158                                     unsigned UseIdx) const {
159   int Latency = PPCGenInstrInfo::getOperandLatency(ItinData, DefMI, DefIdx,
160                                                    UseMI, UseIdx);
161 
162   if (!DefMI.getParent())
163     return Latency;
164 
165   const MachineOperand &DefMO = DefMI.getOperand(DefIdx);
166   Register Reg = DefMO.getReg();
167 
168   bool IsRegCR;
169   if (Register::isVirtualRegister(Reg)) {
170     const MachineRegisterInfo *MRI =
171         &DefMI.getParent()->getParent()->getRegInfo();
172     IsRegCR = MRI->getRegClass(Reg)->hasSuperClassEq(&PPC::CRRCRegClass) ||
173               MRI->getRegClass(Reg)->hasSuperClassEq(&PPC::CRBITRCRegClass);
174   } else {
175     IsRegCR = PPC::CRRCRegClass.contains(Reg) ||
176               PPC::CRBITRCRegClass.contains(Reg);
177   }
178 
179   if (UseMI.isBranch() && IsRegCR) {
180     if (Latency < 0)
181       Latency = getInstrLatency(ItinData, DefMI);
182 
183     // On some cores, there is an additional delay between writing to a condition
184     // register, and using it from a branch.
185     unsigned Directive = Subtarget.getCPUDirective();
186     switch (Directive) {
187     default: break;
188     case PPC::DIR_7400:
189     case PPC::DIR_750:
190     case PPC::DIR_970:
191     case PPC::DIR_E5500:
192     case PPC::DIR_PWR4:
193     case PPC::DIR_PWR5:
194     case PPC::DIR_PWR5X:
195     case PPC::DIR_PWR6:
196     case PPC::DIR_PWR6X:
197     case PPC::DIR_PWR7:
198     case PPC::DIR_PWR8:
199     // FIXME: Is this needed for POWER9?
200       Latency += 2;
201       break;
202     }
203   }
204 
205   return Latency;
206 }
207 
208 /// This is an architecture-specific helper function of reassociateOps.
209 /// Set special operand attributes for new instructions after reassociation.
210 void PPCInstrInfo::setSpecialOperandAttr(MachineInstr &OldMI1,
211                                          MachineInstr &OldMI2,
212                                          MachineInstr &NewMI1,
213                                          MachineInstr &NewMI2) const {
214   // Propagate FP flags from the original instructions.
215   // But clear poison-generating flags because those may not be valid now.
216   uint16_t IntersectedFlags = OldMI1.getFlags() & OldMI2.getFlags();
217   NewMI1.setFlags(IntersectedFlags);
218   NewMI1.clearFlag(MachineInstr::MIFlag::NoSWrap);
219   NewMI1.clearFlag(MachineInstr::MIFlag::NoUWrap);
220   NewMI1.clearFlag(MachineInstr::MIFlag::IsExact);
221 
222   NewMI2.setFlags(IntersectedFlags);
223   NewMI2.clearFlag(MachineInstr::MIFlag::NoSWrap);
224   NewMI2.clearFlag(MachineInstr::MIFlag::NoUWrap);
225   NewMI2.clearFlag(MachineInstr::MIFlag::IsExact);
226 }
227 
228 void PPCInstrInfo::setSpecialOperandAttr(MachineInstr &MI,
229                                          uint16_t Flags) const {
230   MI.setFlags(Flags);
231   MI.clearFlag(MachineInstr::MIFlag::NoSWrap);
232   MI.clearFlag(MachineInstr::MIFlag::NoUWrap);
233   MI.clearFlag(MachineInstr::MIFlag::IsExact);
234 }
235 
236 // This function does not list all associative and commutative operations, but
237 // only those worth feeding through the machine combiner in an attempt to
238 // reduce the critical path. Mostly, this means floating-point operations,
239 // because they have high latencies(>=5) (compared to other operations, such as
240 // and/or, which are also associative and commutative, but have low latencies).
241 bool PPCInstrInfo::isAssociativeAndCommutative(const MachineInstr &Inst) const {
242   switch (Inst.getOpcode()) {
243   // Floating point:
244   // FP Add:
245   case PPC::FADD:
246   case PPC::FADDS:
247   // FP Multiply:
248   case PPC::FMUL:
249   case PPC::FMULS:
250   // Altivec Add:
251   case PPC::VADDFP:
252   // VSX Add:
253   case PPC::XSADDDP:
254   case PPC::XVADDDP:
255   case PPC::XVADDSP:
256   case PPC::XSADDSP:
257   // VSX Multiply:
258   case PPC::XSMULDP:
259   case PPC::XVMULDP:
260   case PPC::XVMULSP:
261   case PPC::XSMULSP:
262     return Inst.getFlag(MachineInstr::MIFlag::FmReassoc) &&
263            Inst.getFlag(MachineInstr::MIFlag::FmNsz);
264   // Fixed point:
265   // Multiply:
266   case PPC::MULHD:
267   case PPC::MULLD:
268   case PPC::MULHW:
269   case PPC::MULLW:
270     return true;
271   default:
272     return false;
273   }
274 }
275 
276 #define InfoArrayIdxFMAInst 0
277 #define InfoArrayIdxFAddInst 1
278 #define InfoArrayIdxFMULInst 2
279 #define InfoArrayIdxAddOpIdx 3
280 #define InfoArrayIdxMULOpIdx 4
281 // Array keeps info for FMA instructions:
282 // Index 0(InfoArrayIdxFMAInst): FMA instruction;
283 // Index 1(InfoArrayIdxFAddInst): ADD instruction assoaicted with FMA;
284 // Index 2(InfoArrayIdxFMULInst): MUL instruction assoaicted with FMA;
285 // Index 3(InfoArrayIdxAddOpIdx): ADD operand index in FMA operands;
286 // Index 4(InfoArrayIdxMULOpIdx): first MUL operand index in FMA operands;
287 //                                second MUL operand index is plus 1.
288 static const uint16_t FMAOpIdxInfo[][5] = {
289     // FIXME: Add more FMA instructions like XSNMADDADP and so on.
290     {PPC::XSMADDADP, PPC::XSADDDP, PPC::XSMULDP, 1, 2},
291     {PPC::XSMADDASP, PPC::XSADDSP, PPC::XSMULSP, 1, 2},
292     {PPC::XVMADDADP, PPC::XVADDDP, PPC::XVMULDP, 1, 2},
293     {PPC::XVMADDASP, PPC::XVADDSP, PPC::XVMULSP, 1, 2},
294     {PPC::FMADD, PPC::FADD, PPC::FMUL, 3, 1},
295     {PPC::FMADDS, PPC::FADDS, PPC::FMULS, 3, 1}};
296 
297 // Check if an opcode is a FMA instruction. If it is, return the index in array
298 // FMAOpIdxInfo. Otherwise, return -1.
299 int16_t PPCInstrInfo::getFMAOpIdxInfo(unsigned Opcode) const {
300   for (unsigned I = 0; I < array_lengthof(FMAOpIdxInfo); I++)
301     if (FMAOpIdxInfo[I][InfoArrayIdxFMAInst] == Opcode)
302       return I;
303   return -1;
304 }
305 
306 // Try to reassociate FMA chains like below:
307 //
308 // Pattern 1:
309 //   A =  FADD X,  Y          (Leaf)
310 //   B =  FMA  A,  M21,  M22  (Prev)
311 //   C =  FMA  B,  M31,  M32  (Root)
312 // -->
313 //   A =  FMA  X,  M21,  M22
314 //   B =  FMA  Y,  M31,  M32
315 //   C =  FADD A,  B
316 //
317 // Pattern 2:
318 //   A =  FMA  X,  M11,  M12  (Leaf)
319 //   B =  FMA  A,  M21,  M22  (Prev)
320 //   C =  FMA  B,  M31,  M32  (Root)
321 // -->
322 //   A =  FMUL M11,  M12
323 //   B =  FMA  X,  M21,  M22
324 //   D =  FMA  A,  M31,  M32
325 //   C =  FADD B,  D
326 //
327 // breaking the dependency between A and B, allowing FMA to be executed in
328 // parallel (or back-to-back in a pipeline) instead of depending on each other.
329 bool PPCInstrInfo::getFMAPatterns(
330     MachineInstr &Root,
331     SmallVectorImpl<MachineCombinerPattern> &Patterns) const {
332   MachineBasicBlock *MBB = Root.getParent();
333   const MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
334 
335   auto IsAllOpsVirtualReg = [](const MachineInstr &Instr) {
336     for (const auto &MO : Instr.explicit_operands())
337       if (!(MO.isReg() && Register::isVirtualRegister(MO.getReg())))
338         return false;
339     return true;
340   };
341 
342   auto IsReassociable = [&](const MachineInstr &Instr, int16_t &AddOpIdx,
343                             bool IsLeaf, bool IsAdd) {
344     int16_t Idx = -1;
345     if (!IsAdd) {
346       Idx = getFMAOpIdxInfo(Instr.getOpcode());
347       if (Idx < 0)
348         return false;
349     } else if (Instr.getOpcode() !=
350                FMAOpIdxInfo[getFMAOpIdxInfo(Root.getOpcode())]
351                            [InfoArrayIdxFAddInst])
352       return false;
353 
354     // Instruction can be reassociated.
355     // fast math flags may prohibit reassociation.
356     if (!(Instr.getFlag(MachineInstr::MIFlag::FmReassoc) &&
357           Instr.getFlag(MachineInstr::MIFlag::FmNsz)))
358       return false;
359 
360     // Instruction operands are virtual registers for reassociation.
361     if (!IsAllOpsVirtualReg(Instr))
362       return false;
363 
364     if (IsAdd && IsLeaf)
365       return true;
366 
367     AddOpIdx = FMAOpIdxInfo[Idx][InfoArrayIdxAddOpIdx];
368 
369     const MachineOperand &OpAdd = Instr.getOperand(AddOpIdx);
370     MachineInstr *MIAdd = MRI.getUniqueVRegDef(OpAdd.getReg());
371     // If 'add' operand's def is not in current block, don't do ILP related opt.
372     if (!MIAdd || MIAdd->getParent() != MBB)
373       return false;
374 
375     // If this is not Leaf FMA Instr, its 'add' operand should only have one use
376     // as this fma will be changed later.
377     return IsLeaf ? true : MRI.hasOneNonDBGUse(OpAdd.getReg());
378   };
379 
380   int16_t AddOpIdx = -1;
381   // Root must be a valid FMA like instruction.
382   if (!IsReassociable(Root, AddOpIdx, false, false))
383     return false;
384 
385   assert((AddOpIdx >= 0) && "add operand index not right!");
386 
387   Register RegB = Root.getOperand(AddOpIdx).getReg();
388   MachineInstr *Prev = MRI.getUniqueVRegDef(RegB);
389 
390   // Prev must be a valid FMA like instruction.
391   AddOpIdx = -1;
392   if (!IsReassociable(*Prev, AddOpIdx, false, false))
393     return false;
394 
395   assert((AddOpIdx >= 0) && "add operand index not right!");
396 
397   Register RegA = Prev->getOperand(AddOpIdx).getReg();
398   MachineInstr *Leaf = MRI.getUniqueVRegDef(RegA);
399   AddOpIdx = -1;
400   if (IsReassociable(*Leaf, AddOpIdx, true, false)) {
401     Patterns.push_back(MachineCombinerPattern::REASSOC_XMM_AMM_BMM);
402     return true;
403   }
404   if (IsReassociable(*Leaf, AddOpIdx, true, true)) {
405     Patterns.push_back(MachineCombinerPattern::REASSOC_XY_AMM_BMM);
406     return true;
407   }
408   return false;
409 }
410 
411 bool PPCInstrInfo::getMachineCombinerPatterns(
412     MachineInstr &Root,
413     SmallVectorImpl<MachineCombinerPattern> &Patterns) const {
414   // Using the machine combiner in this way is potentially expensive, so
415   // restrict to when aggressive optimizations are desired.
416   if (Subtarget.getTargetMachine().getOptLevel() != CodeGenOpt::Aggressive)
417     return false;
418 
419   if (getFMAPatterns(Root, Patterns))
420     return true;
421 
422   return TargetInstrInfo::getMachineCombinerPatterns(Root, Patterns);
423 }
424 
425 void PPCInstrInfo::genAlternativeCodeSequence(
426     MachineInstr &Root, MachineCombinerPattern Pattern,
427     SmallVectorImpl<MachineInstr *> &InsInstrs,
428     SmallVectorImpl<MachineInstr *> &DelInstrs,
429     DenseMap<unsigned, unsigned> &InstrIdxForVirtReg) const {
430   switch (Pattern) {
431   case MachineCombinerPattern::REASSOC_XY_AMM_BMM:
432   case MachineCombinerPattern::REASSOC_XMM_AMM_BMM:
433     reassociateFMA(Root, Pattern, InsInstrs, DelInstrs, InstrIdxForVirtReg);
434     break;
435   default:
436     // Reassociate default patterns.
437     TargetInstrInfo::genAlternativeCodeSequence(Root, Pattern, InsInstrs,
438                                                 DelInstrs, InstrIdxForVirtReg);
439     break;
440   }
441 }
442 
443 // Currently, only handle two patterns REASSOC_XY_AMM_BMM and
444 // REASSOC_XMM_AMM_BMM. See comments for getFMAPatterns.
445 void PPCInstrInfo::reassociateFMA(
446     MachineInstr &Root, MachineCombinerPattern Pattern,
447     SmallVectorImpl<MachineInstr *> &InsInstrs,
448     SmallVectorImpl<MachineInstr *> &DelInstrs,
449     DenseMap<unsigned, unsigned> &InstrIdxForVirtReg) const {
450   MachineFunction *MF = Root.getMF();
451   MachineRegisterInfo &MRI = MF->getRegInfo();
452   MachineOperand &OpC = Root.getOperand(0);
453   Register RegC = OpC.getReg();
454   const TargetRegisterClass *RC = MRI.getRegClass(RegC);
455   MRI.constrainRegClass(RegC, RC);
456 
457   unsigned FmaOp = Root.getOpcode();
458   int16_t Idx = getFMAOpIdxInfo(FmaOp);
459   assert(Idx >= 0 && "Root must be a FMA instruction");
460 
461   uint16_t AddOpIdx = FMAOpIdxInfo[Idx][InfoArrayIdxAddOpIdx];
462   uint16_t FirstMulOpIdx = FMAOpIdxInfo[Idx][InfoArrayIdxMULOpIdx];
463   MachineInstr *Prev = MRI.getUniqueVRegDef(Root.getOperand(AddOpIdx).getReg());
464   MachineInstr *Leaf =
465       MRI.getUniqueVRegDef(Prev->getOperand(AddOpIdx).getReg());
466   uint16_t IntersectedFlags =
467       Root.getFlags() & Prev->getFlags() & Leaf->getFlags();
468 
469   auto GetOperandInfo = [&](const MachineOperand &Operand, Register &Reg,
470                             bool &KillFlag) {
471     Reg = Operand.getReg();
472     MRI.constrainRegClass(Reg, RC);
473     KillFlag = Operand.isKill();
474   };
475 
476   auto GetFMAInstrInfo = [&](const MachineInstr &Instr, Register &MulOp1,
477                              Register &MulOp2, bool &MulOp1KillFlag,
478                              bool &MulOp2KillFlag) {
479     GetOperandInfo(Instr.getOperand(FirstMulOpIdx), MulOp1, MulOp1KillFlag);
480     GetOperandInfo(Instr.getOperand(FirstMulOpIdx + 1), MulOp2, MulOp2KillFlag);
481   };
482 
483   Register RegM11, RegM12, RegX, RegY, RegM21, RegM22, RegM31, RegM32;
484   bool KillX = false, KillY = false, KillM11 = false, KillM12 = false,
485        KillM21 = false, KillM22 = false, KillM31 = false, KillM32 = false;
486 
487   GetFMAInstrInfo(Root, RegM31, RegM32, KillM31, KillM32);
488   GetFMAInstrInfo(*Prev, RegM21, RegM22, KillM21, KillM22);
489 
490   if (Pattern == MachineCombinerPattern::REASSOC_XMM_AMM_BMM) {
491     GetFMAInstrInfo(*Leaf, RegM11, RegM12, KillM11, KillM12);
492     GetOperandInfo(Leaf->getOperand(AddOpIdx), RegX, KillX);
493   } else if (Pattern == MachineCombinerPattern::REASSOC_XY_AMM_BMM) {
494     GetOperandInfo(Leaf->getOperand(1), RegX, KillX);
495     GetOperandInfo(Leaf->getOperand(2), RegY, KillY);
496   }
497 
498   // Create new virtual registers for the new results instead of
499   // recycling legacy ones because the MachineCombiner's computation of the
500   // critical path requires a new register definition rather than an existing
501   // one.
502   Register NewVRA = MRI.createVirtualRegister(RC);
503   InstrIdxForVirtReg.insert(std::make_pair(NewVRA, 0));
504 
505   Register NewVRB = MRI.createVirtualRegister(RC);
506   InstrIdxForVirtReg.insert(std::make_pair(NewVRB, 1));
507 
508   Register NewVRD = 0;
509   if (Pattern == MachineCombinerPattern::REASSOC_XMM_AMM_BMM) {
510     NewVRD = MRI.createVirtualRegister(RC);
511     InstrIdxForVirtReg.insert(std::make_pair(NewVRD, 2));
512   }
513 
514   auto AdjustOperandOrder = [&](MachineInstr *MI, Register RegAdd, bool KillAdd,
515                                 Register RegMul1, bool KillRegMul1,
516                                 Register RegMul2, bool KillRegMul2) {
517     MI->getOperand(AddOpIdx).setReg(RegAdd);
518     MI->getOperand(AddOpIdx).setIsKill(KillAdd);
519     MI->getOperand(FirstMulOpIdx).setReg(RegMul1);
520     MI->getOperand(FirstMulOpIdx).setIsKill(KillRegMul1);
521     MI->getOperand(FirstMulOpIdx + 1).setReg(RegMul2);
522     MI->getOperand(FirstMulOpIdx + 1).setIsKill(KillRegMul2);
523   };
524 
525   if (Pattern == MachineCombinerPattern::REASSOC_XY_AMM_BMM) {
526     // Create new instructions for insertion.
527     MachineInstrBuilder MINewB =
528         BuildMI(*MF, Prev->getDebugLoc(), get(FmaOp), NewVRB)
529             .addReg(RegX, getKillRegState(KillX))
530             .addReg(RegM21, getKillRegState(KillM21))
531             .addReg(RegM22, getKillRegState(KillM22));
532     MachineInstrBuilder MINewA =
533         BuildMI(*MF, Root.getDebugLoc(), get(FmaOp), NewVRA)
534             .addReg(RegY, getKillRegState(KillY))
535             .addReg(RegM31, getKillRegState(KillM31))
536             .addReg(RegM32, getKillRegState(KillM32));
537     // If AddOpIdx is not 1, adjust the order.
538     if (AddOpIdx != 1) {
539       AdjustOperandOrder(MINewB, RegX, KillX, RegM21, KillM21, RegM22, KillM22);
540       AdjustOperandOrder(MINewA, RegY, KillY, RegM31, KillM31, RegM32, KillM32);
541     }
542 
543     MachineInstrBuilder MINewC =
544         BuildMI(*MF, Root.getDebugLoc(),
545                 get(FMAOpIdxInfo[Idx][InfoArrayIdxFAddInst]), RegC)
546             .addReg(NewVRB, getKillRegState(true))
547             .addReg(NewVRA, getKillRegState(true));
548 
549     // Update flags for newly created instructions.
550     setSpecialOperandAttr(*MINewA, IntersectedFlags);
551     setSpecialOperandAttr(*MINewB, IntersectedFlags);
552     setSpecialOperandAttr(*MINewC, IntersectedFlags);
553 
554     // Record new instructions for insertion.
555     InsInstrs.push_back(MINewA);
556     InsInstrs.push_back(MINewB);
557     InsInstrs.push_back(MINewC);
558   } else if (Pattern == MachineCombinerPattern::REASSOC_XMM_AMM_BMM) {
559     assert(NewVRD && "new FMA register not created!");
560     // Create new instructions for insertion.
561     MachineInstrBuilder MINewA =
562         BuildMI(*MF, Leaf->getDebugLoc(),
563                 get(FMAOpIdxInfo[Idx][InfoArrayIdxFMULInst]), NewVRA)
564             .addReg(RegM11, getKillRegState(KillM11))
565             .addReg(RegM12, getKillRegState(KillM12));
566     MachineInstrBuilder MINewB =
567         BuildMI(*MF, Prev->getDebugLoc(), get(FmaOp), NewVRB)
568             .addReg(RegX, getKillRegState(KillX))
569             .addReg(RegM21, getKillRegState(KillM21))
570             .addReg(RegM22, getKillRegState(KillM22));
571     MachineInstrBuilder MINewD =
572         BuildMI(*MF, Root.getDebugLoc(), get(FmaOp), NewVRD)
573             .addReg(NewVRA, getKillRegState(true))
574             .addReg(RegM31, getKillRegState(KillM31))
575             .addReg(RegM32, getKillRegState(KillM32));
576     // If AddOpIdx is not 1, adjust the order.
577     if (AddOpIdx != 1) {
578       AdjustOperandOrder(MINewB, RegX, KillX, RegM21, KillM21, RegM22, KillM22);
579       AdjustOperandOrder(MINewD, NewVRA, true, RegM31, KillM31, RegM32,
580                          KillM32);
581     }
582 
583     MachineInstrBuilder MINewC =
584         BuildMI(*MF, Root.getDebugLoc(),
585                 get(FMAOpIdxInfo[Idx][InfoArrayIdxFAddInst]), RegC)
586             .addReg(NewVRB, getKillRegState(true))
587             .addReg(NewVRD, getKillRegState(true));
588 
589     // Update flags for newly created instructions.
590     setSpecialOperandAttr(*MINewA, IntersectedFlags);
591     setSpecialOperandAttr(*MINewB, IntersectedFlags);
592     setSpecialOperandAttr(*MINewD, IntersectedFlags);
593     setSpecialOperandAttr(*MINewC, IntersectedFlags);
594 
595     // Record new instructions for insertion.
596     InsInstrs.push_back(MINewA);
597     InsInstrs.push_back(MINewB);
598     InsInstrs.push_back(MINewD);
599     InsInstrs.push_back(MINewC);
600   }
601 
602   assert(!InsInstrs.empty() &&
603          "Insertion instructions set should not be empty!");
604 
605   // Record old instructions for deletion.
606   DelInstrs.push_back(Leaf);
607   DelInstrs.push_back(Prev);
608   DelInstrs.push_back(&Root);
609 }
610 
611 // Detect 32 -> 64-bit extensions where we may reuse the low sub-register.
612 bool PPCInstrInfo::isCoalescableExtInstr(const MachineInstr &MI,
613                                          Register &SrcReg, Register &DstReg,
614                                          unsigned &SubIdx) const {
615   switch (MI.getOpcode()) {
616   default: return false;
617   case PPC::EXTSW:
618   case PPC::EXTSW_32:
619   case PPC::EXTSW_32_64:
620     SrcReg = MI.getOperand(1).getReg();
621     DstReg = MI.getOperand(0).getReg();
622     SubIdx = PPC::sub_32;
623     return true;
624   }
625 }
626 
627 unsigned PPCInstrInfo::isLoadFromStackSlot(const MachineInstr &MI,
628                                            int &FrameIndex) const {
629   unsigned Opcode = MI.getOpcode();
630   const unsigned *OpcodesForSpill = getLoadOpcodesForSpillArray();
631   const unsigned *End = OpcodesForSpill + SOK_LastOpcodeSpill;
632 
633   if (End != std::find(OpcodesForSpill, End, Opcode)) {
634     // Check for the operands added by addFrameReference (the immediate is the
635     // offset which defaults to 0).
636     if (MI.getOperand(1).isImm() && !MI.getOperand(1).getImm() &&
637         MI.getOperand(2).isFI()) {
638       FrameIndex = MI.getOperand(2).getIndex();
639       return MI.getOperand(0).getReg();
640     }
641   }
642   return 0;
643 }
644 
645 // For opcodes with the ReMaterializable flag set, this function is called to
646 // verify the instruction is really rematable.
647 bool PPCInstrInfo::isReallyTriviallyReMaterializable(const MachineInstr &MI,
648                                                      AliasAnalysis *AA) const {
649   switch (MI.getOpcode()) {
650   default:
651     // This function should only be called for opcodes with the ReMaterializable
652     // flag set.
653     llvm_unreachable("Unknown rematerializable operation!");
654     break;
655   case PPC::LI:
656   case PPC::LI8:
657   case PPC::LIS:
658   case PPC::LIS8:
659   case PPC::ADDIStocHA:
660   case PPC::ADDIStocHA8:
661   case PPC::ADDItocL:
662   case PPC::LOAD_STACK_GUARD:
663   case PPC::XXLXORz:
664   case PPC::XXLXORspz:
665   case PPC::XXLXORdpz:
666   case PPC::XXLEQVOnes:
667   case PPC::V_SET0B:
668   case PPC::V_SET0H:
669   case PPC::V_SET0:
670   case PPC::V_SETALLONESB:
671   case PPC::V_SETALLONESH:
672   case PPC::V_SETALLONES:
673   case PPC::CRSET:
674   case PPC::CRUNSET:
675   case PPC::XXSETACCZ:
676     return true;
677   }
678   return false;
679 }
680 
681 unsigned PPCInstrInfo::isStoreToStackSlot(const MachineInstr &MI,
682                                           int &FrameIndex) const {
683   unsigned Opcode = MI.getOpcode();
684   const unsigned *OpcodesForSpill = getStoreOpcodesForSpillArray();
685   const unsigned *End = OpcodesForSpill + SOK_LastOpcodeSpill;
686 
687   if (End != std::find(OpcodesForSpill, End, Opcode)) {
688     if (MI.getOperand(1).isImm() && !MI.getOperand(1).getImm() &&
689         MI.getOperand(2).isFI()) {
690       FrameIndex = MI.getOperand(2).getIndex();
691       return MI.getOperand(0).getReg();
692     }
693   }
694   return 0;
695 }
696 
697 MachineInstr *PPCInstrInfo::commuteInstructionImpl(MachineInstr &MI, bool NewMI,
698                                                    unsigned OpIdx1,
699                                                    unsigned OpIdx2) const {
700   MachineFunction &MF = *MI.getParent()->getParent();
701 
702   // Normal instructions can be commuted the obvious way.
703   if (MI.getOpcode() != PPC::RLWIMI && MI.getOpcode() != PPC::RLWIMI_rec)
704     return TargetInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx1, OpIdx2);
705   // Note that RLWIMI can be commuted as a 32-bit instruction, but not as a
706   // 64-bit instruction (so we don't handle PPC::RLWIMI8 here), because
707   // changing the relative order of the mask operands might change what happens
708   // to the high-bits of the mask (and, thus, the result).
709 
710   // Cannot commute if it has a non-zero rotate count.
711   if (MI.getOperand(3).getImm() != 0)
712     return nullptr;
713 
714   // If we have a zero rotate count, we have:
715   //   M = mask(MB,ME)
716   //   Op0 = (Op1 & ~M) | (Op2 & M)
717   // Change this to:
718   //   M = mask((ME+1)&31, (MB-1)&31)
719   //   Op0 = (Op2 & ~M) | (Op1 & M)
720 
721   // Swap op1/op2
722   assert(((OpIdx1 == 1 && OpIdx2 == 2) || (OpIdx1 == 2 && OpIdx2 == 1)) &&
723          "Only the operands 1 and 2 can be swapped in RLSIMI/RLWIMI_rec.");
724   Register Reg0 = MI.getOperand(0).getReg();
725   Register Reg1 = MI.getOperand(1).getReg();
726   Register Reg2 = MI.getOperand(2).getReg();
727   unsigned SubReg1 = MI.getOperand(1).getSubReg();
728   unsigned SubReg2 = MI.getOperand(2).getSubReg();
729   bool Reg1IsKill = MI.getOperand(1).isKill();
730   bool Reg2IsKill = MI.getOperand(2).isKill();
731   bool ChangeReg0 = false;
732   // If machine instrs are no longer in two-address forms, update
733   // destination register as well.
734   if (Reg0 == Reg1) {
735     // Must be two address instruction!
736     assert(MI.getDesc().getOperandConstraint(0, MCOI::TIED_TO) &&
737            "Expecting a two-address instruction!");
738     assert(MI.getOperand(0).getSubReg() == SubReg1 && "Tied subreg mismatch");
739     Reg2IsKill = false;
740     ChangeReg0 = true;
741   }
742 
743   // Masks.
744   unsigned MB = MI.getOperand(4).getImm();
745   unsigned ME = MI.getOperand(5).getImm();
746 
747   // We can't commute a trivial mask (there is no way to represent an all-zero
748   // mask).
749   if (MB == 0 && ME == 31)
750     return nullptr;
751 
752   if (NewMI) {
753     // Create a new instruction.
754     Register Reg0 = ChangeReg0 ? Reg2 : MI.getOperand(0).getReg();
755     bool Reg0IsDead = MI.getOperand(0).isDead();
756     return BuildMI(MF, MI.getDebugLoc(), MI.getDesc())
757         .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead))
758         .addReg(Reg2, getKillRegState(Reg2IsKill))
759         .addReg(Reg1, getKillRegState(Reg1IsKill))
760         .addImm((ME + 1) & 31)
761         .addImm((MB - 1) & 31);
762   }
763 
764   if (ChangeReg0) {
765     MI.getOperand(0).setReg(Reg2);
766     MI.getOperand(0).setSubReg(SubReg2);
767   }
768   MI.getOperand(2).setReg(Reg1);
769   MI.getOperand(1).setReg(Reg2);
770   MI.getOperand(2).setSubReg(SubReg1);
771   MI.getOperand(1).setSubReg(SubReg2);
772   MI.getOperand(2).setIsKill(Reg1IsKill);
773   MI.getOperand(1).setIsKill(Reg2IsKill);
774 
775   // Swap the mask around.
776   MI.getOperand(4).setImm((ME + 1) & 31);
777   MI.getOperand(5).setImm((MB - 1) & 31);
778   return &MI;
779 }
780 
781 bool PPCInstrInfo::findCommutedOpIndices(const MachineInstr &MI,
782                                          unsigned &SrcOpIdx1,
783                                          unsigned &SrcOpIdx2) const {
784   // For VSX A-Type FMA instructions, it is the first two operands that can be
785   // commuted, however, because the non-encoded tied input operand is listed
786   // first, the operands to swap are actually the second and third.
787 
788   int AltOpc = PPC::getAltVSXFMAOpcode(MI.getOpcode());
789   if (AltOpc == -1)
790     return TargetInstrInfo::findCommutedOpIndices(MI, SrcOpIdx1, SrcOpIdx2);
791 
792   // The commutable operand indices are 2 and 3. Return them in SrcOpIdx1
793   // and SrcOpIdx2.
794   return fixCommutedOpIndices(SrcOpIdx1, SrcOpIdx2, 2, 3);
795 }
796 
797 void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB,
798                               MachineBasicBlock::iterator MI) const {
799   // This function is used for scheduling, and the nop wanted here is the type
800   // that terminates dispatch groups on the POWER cores.
801   unsigned Directive = Subtarget.getCPUDirective();
802   unsigned Opcode;
803   switch (Directive) {
804   default:            Opcode = PPC::NOP; break;
805   case PPC::DIR_PWR6: Opcode = PPC::NOP_GT_PWR6; break;
806   case PPC::DIR_PWR7: Opcode = PPC::NOP_GT_PWR7; break;
807   case PPC::DIR_PWR8: Opcode = PPC::NOP_GT_PWR7; break; /* FIXME: Update when P8 InstrScheduling model is ready */
808   // FIXME: Update when POWER9 scheduling model is ready.
809   case PPC::DIR_PWR9: Opcode = PPC::NOP_GT_PWR7; break;
810   }
811 
812   DebugLoc DL;
813   BuildMI(MBB, MI, DL, get(Opcode));
814 }
815 
816 /// Return the noop instruction to use for a noop.
817 void PPCInstrInfo::getNoop(MCInst &NopInst) const {
818   NopInst.setOpcode(PPC::NOP);
819 }
820 
821 // Branch analysis.
822 // Note: If the condition register is set to CTR or CTR8 then this is a
823 // BDNZ (imm == 1) or BDZ (imm == 0) branch.
824 bool PPCInstrInfo::analyzeBranch(MachineBasicBlock &MBB,
825                                  MachineBasicBlock *&TBB,
826                                  MachineBasicBlock *&FBB,
827                                  SmallVectorImpl<MachineOperand> &Cond,
828                                  bool AllowModify) const {
829   bool isPPC64 = Subtarget.isPPC64();
830 
831   // If the block has no terminators, it just falls into the block after it.
832   MachineBasicBlock::iterator I = MBB.getLastNonDebugInstr();
833   if (I == MBB.end())
834     return false;
835 
836   if (!isUnpredicatedTerminator(*I))
837     return false;
838 
839   if (AllowModify) {
840     // If the BB ends with an unconditional branch to the fallthrough BB,
841     // we eliminate the branch instruction.
842     if (I->getOpcode() == PPC::B &&
843         MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
844       I->eraseFromParent();
845 
846       // We update iterator after deleting the last branch.
847       I = MBB.getLastNonDebugInstr();
848       if (I == MBB.end() || !isUnpredicatedTerminator(*I))
849         return false;
850     }
851   }
852 
853   // Get the last instruction in the block.
854   MachineInstr &LastInst = *I;
855 
856   // If there is only one terminator instruction, process it.
857   if (I == MBB.begin() || !isUnpredicatedTerminator(*--I)) {
858     if (LastInst.getOpcode() == PPC::B) {
859       if (!LastInst.getOperand(0).isMBB())
860         return true;
861       TBB = LastInst.getOperand(0).getMBB();
862       return false;
863     } else if (LastInst.getOpcode() == PPC::BCC) {
864       if (!LastInst.getOperand(2).isMBB())
865         return true;
866       // Block ends with fall-through condbranch.
867       TBB = LastInst.getOperand(2).getMBB();
868       Cond.push_back(LastInst.getOperand(0));
869       Cond.push_back(LastInst.getOperand(1));
870       return false;
871     } else if (LastInst.getOpcode() == PPC::BC) {
872       if (!LastInst.getOperand(1).isMBB())
873         return true;
874       // Block ends with fall-through condbranch.
875       TBB = LastInst.getOperand(1).getMBB();
876       Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
877       Cond.push_back(LastInst.getOperand(0));
878       return false;
879     } else if (LastInst.getOpcode() == PPC::BCn) {
880       if (!LastInst.getOperand(1).isMBB())
881         return true;
882       // Block ends with fall-through condbranch.
883       TBB = LastInst.getOperand(1).getMBB();
884       Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_UNSET));
885       Cond.push_back(LastInst.getOperand(0));
886       return false;
887     } else if (LastInst.getOpcode() == PPC::BDNZ8 ||
888                LastInst.getOpcode() == PPC::BDNZ) {
889       if (!LastInst.getOperand(0).isMBB())
890         return true;
891       if (DisableCTRLoopAnal)
892         return true;
893       TBB = LastInst.getOperand(0).getMBB();
894       Cond.push_back(MachineOperand::CreateImm(1));
895       Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
896                                                true));
897       return false;
898     } else if (LastInst.getOpcode() == PPC::BDZ8 ||
899                LastInst.getOpcode() == PPC::BDZ) {
900       if (!LastInst.getOperand(0).isMBB())
901         return true;
902       if (DisableCTRLoopAnal)
903         return true;
904       TBB = LastInst.getOperand(0).getMBB();
905       Cond.push_back(MachineOperand::CreateImm(0));
906       Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
907                                                true));
908       return false;
909     }
910 
911     // Otherwise, don't know what this is.
912     return true;
913   }
914 
915   // Get the instruction before it if it's a terminator.
916   MachineInstr &SecondLastInst = *I;
917 
918   // If there are three terminators, we don't know what sort of block this is.
919   if (I != MBB.begin() && isUnpredicatedTerminator(*--I))
920     return true;
921 
922   // If the block ends with PPC::B and PPC:BCC, handle it.
923   if (SecondLastInst.getOpcode() == PPC::BCC &&
924       LastInst.getOpcode() == PPC::B) {
925     if (!SecondLastInst.getOperand(2).isMBB() ||
926         !LastInst.getOperand(0).isMBB())
927       return true;
928     TBB = SecondLastInst.getOperand(2).getMBB();
929     Cond.push_back(SecondLastInst.getOperand(0));
930     Cond.push_back(SecondLastInst.getOperand(1));
931     FBB = LastInst.getOperand(0).getMBB();
932     return false;
933   } else if (SecondLastInst.getOpcode() == PPC::BC &&
934              LastInst.getOpcode() == PPC::B) {
935     if (!SecondLastInst.getOperand(1).isMBB() ||
936         !LastInst.getOperand(0).isMBB())
937       return true;
938     TBB = SecondLastInst.getOperand(1).getMBB();
939     Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
940     Cond.push_back(SecondLastInst.getOperand(0));
941     FBB = LastInst.getOperand(0).getMBB();
942     return false;
943   } else if (SecondLastInst.getOpcode() == PPC::BCn &&
944              LastInst.getOpcode() == PPC::B) {
945     if (!SecondLastInst.getOperand(1).isMBB() ||
946         !LastInst.getOperand(0).isMBB())
947       return true;
948     TBB = SecondLastInst.getOperand(1).getMBB();
949     Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_UNSET));
950     Cond.push_back(SecondLastInst.getOperand(0));
951     FBB = LastInst.getOperand(0).getMBB();
952     return false;
953   } else if ((SecondLastInst.getOpcode() == PPC::BDNZ8 ||
954               SecondLastInst.getOpcode() == PPC::BDNZ) &&
955              LastInst.getOpcode() == PPC::B) {
956     if (!SecondLastInst.getOperand(0).isMBB() ||
957         !LastInst.getOperand(0).isMBB())
958       return true;
959     if (DisableCTRLoopAnal)
960       return true;
961     TBB = SecondLastInst.getOperand(0).getMBB();
962     Cond.push_back(MachineOperand::CreateImm(1));
963     Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
964                                              true));
965     FBB = LastInst.getOperand(0).getMBB();
966     return false;
967   } else if ((SecondLastInst.getOpcode() == PPC::BDZ8 ||
968               SecondLastInst.getOpcode() == PPC::BDZ) &&
969              LastInst.getOpcode() == PPC::B) {
970     if (!SecondLastInst.getOperand(0).isMBB() ||
971         !LastInst.getOperand(0).isMBB())
972       return true;
973     if (DisableCTRLoopAnal)
974       return true;
975     TBB = SecondLastInst.getOperand(0).getMBB();
976     Cond.push_back(MachineOperand::CreateImm(0));
977     Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
978                                              true));
979     FBB = LastInst.getOperand(0).getMBB();
980     return false;
981   }
982 
983   // If the block ends with two PPC:Bs, handle it.  The second one is not
984   // executed, so remove it.
985   if (SecondLastInst.getOpcode() == PPC::B && LastInst.getOpcode() == PPC::B) {
986     if (!SecondLastInst.getOperand(0).isMBB())
987       return true;
988     TBB = SecondLastInst.getOperand(0).getMBB();
989     I = LastInst;
990     if (AllowModify)
991       I->eraseFromParent();
992     return false;
993   }
994 
995   // Otherwise, can't handle this.
996   return true;
997 }
998 
999 unsigned PPCInstrInfo::removeBranch(MachineBasicBlock &MBB,
1000                                     int *BytesRemoved) const {
1001   assert(!BytesRemoved && "code size not handled");
1002 
1003   MachineBasicBlock::iterator I = MBB.getLastNonDebugInstr();
1004   if (I == MBB.end())
1005     return 0;
1006 
1007   if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC &&
1008       I->getOpcode() != PPC::BC && I->getOpcode() != PPC::BCn &&
1009       I->getOpcode() != PPC::BDNZ8 && I->getOpcode() != PPC::BDNZ &&
1010       I->getOpcode() != PPC::BDZ8  && I->getOpcode() != PPC::BDZ)
1011     return 0;
1012 
1013   // Remove the branch.
1014   I->eraseFromParent();
1015 
1016   I = MBB.end();
1017 
1018   if (I == MBB.begin()) return 1;
1019   --I;
1020   if (I->getOpcode() != PPC::BCC &&
1021       I->getOpcode() != PPC::BC && I->getOpcode() != PPC::BCn &&
1022       I->getOpcode() != PPC::BDNZ8 && I->getOpcode() != PPC::BDNZ &&
1023       I->getOpcode() != PPC::BDZ8  && I->getOpcode() != PPC::BDZ)
1024     return 1;
1025 
1026   // Remove the branch.
1027   I->eraseFromParent();
1028   return 2;
1029 }
1030 
1031 unsigned PPCInstrInfo::insertBranch(MachineBasicBlock &MBB,
1032                                     MachineBasicBlock *TBB,
1033                                     MachineBasicBlock *FBB,
1034                                     ArrayRef<MachineOperand> Cond,
1035                                     const DebugLoc &DL,
1036                                     int *BytesAdded) const {
1037   // Shouldn't be a fall through.
1038   assert(TBB && "insertBranch must not be told to insert a fallthrough");
1039   assert((Cond.size() == 2 || Cond.size() == 0) &&
1040          "PPC branch conditions have two components!");
1041   assert(!BytesAdded && "code size not handled");
1042 
1043   bool isPPC64 = Subtarget.isPPC64();
1044 
1045   // One-way branch.
1046   if (!FBB) {
1047     if (Cond.empty())   // Unconditional branch
1048       BuildMI(&MBB, DL, get(PPC::B)).addMBB(TBB);
1049     else if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8)
1050       BuildMI(&MBB, DL, get(Cond[0].getImm() ?
1051                               (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ) :
1052                               (isPPC64 ? PPC::BDZ8  : PPC::BDZ))).addMBB(TBB);
1053     else if (Cond[0].getImm() == PPC::PRED_BIT_SET)
1054       BuildMI(&MBB, DL, get(PPC::BC)).add(Cond[1]).addMBB(TBB);
1055     else if (Cond[0].getImm() == PPC::PRED_BIT_UNSET)
1056       BuildMI(&MBB, DL, get(PPC::BCn)).add(Cond[1]).addMBB(TBB);
1057     else                // Conditional branch
1058       BuildMI(&MBB, DL, get(PPC::BCC))
1059           .addImm(Cond[0].getImm())
1060           .add(Cond[1])
1061           .addMBB(TBB);
1062     return 1;
1063   }
1064 
1065   // Two-way Conditional Branch.
1066   if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8)
1067     BuildMI(&MBB, DL, get(Cond[0].getImm() ?
1068                             (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ) :
1069                             (isPPC64 ? PPC::BDZ8  : PPC::BDZ))).addMBB(TBB);
1070   else if (Cond[0].getImm() == PPC::PRED_BIT_SET)
1071     BuildMI(&MBB, DL, get(PPC::BC)).add(Cond[1]).addMBB(TBB);
1072   else if (Cond[0].getImm() == PPC::PRED_BIT_UNSET)
1073     BuildMI(&MBB, DL, get(PPC::BCn)).add(Cond[1]).addMBB(TBB);
1074   else
1075     BuildMI(&MBB, DL, get(PPC::BCC))
1076         .addImm(Cond[0].getImm())
1077         .add(Cond[1])
1078         .addMBB(TBB);
1079   BuildMI(&MBB, DL, get(PPC::B)).addMBB(FBB);
1080   return 2;
1081 }
1082 
1083 // Select analysis.
1084 bool PPCInstrInfo::canInsertSelect(const MachineBasicBlock &MBB,
1085                                    ArrayRef<MachineOperand> Cond,
1086                                    Register DstReg, Register TrueReg,
1087                                    Register FalseReg, int &CondCycles,
1088                                    int &TrueCycles, int &FalseCycles) const {
1089   if (Cond.size() != 2)
1090     return false;
1091 
1092   // If this is really a bdnz-like condition, then it cannot be turned into a
1093   // select.
1094   if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8)
1095     return false;
1096 
1097   // Check register classes.
1098   const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1099   const TargetRegisterClass *RC =
1100     RI.getCommonSubClass(MRI.getRegClass(TrueReg), MRI.getRegClass(FalseReg));
1101   if (!RC)
1102     return false;
1103 
1104   // isel is for regular integer GPRs only.
1105   if (!PPC::GPRCRegClass.hasSubClassEq(RC) &&
1106       !PPC::GPRC_NOR0RegClass.hasSubClassEq(RC) &&
1107       !PPC::G8RCRegClass.hasSubClassEq(RC) &&
1108       !PPC::G8RC_NOX0RegClass.hasSubClassEq(RC))
1109     return false;
1110 
1111   // FIXME: These numbers are for the A2, how well they work for other cores is
1112   // an open question. On the A2, the isel instruction has a 2-cycle latency
1113   // but single-cycle throughput. These numbers are used in combination with
1114   // the MispredictPenalty setting from the active SchedMachineModel.
1115   CondCycles = 1;
1116   TrueCycles = 1;
1117   FalseCycles = 1;
1118 
1119   return true;
1120 }
1121 
1122 void PPCInstrInfo::insertSelect(MachineBasicBlock &MBB,
1123                                 MachineBasicBlock::iterator MI,
1124                                 const DebugLoc &dl, Register DestReg,
1125                                 ArrayRef<MachineOperand> Cond, Register TrueReg,
1126                                 Register FalseReg) const {
1127   assert(Cond.size() == 2 &&
1128          "PPC branch conditions have two components!");
1129 
1130   // Get the register classes.
1131   MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1132   const TargetRegisterClass *RC =
1133     RI.getCommonSubClass(MRI.getRegClass(TrueReg), MRI.getRegClass(FalseReg));
1134   assert(RC && "TrueReg and FalseReg must have overlapping register classes");
1135 
1136   bool Is64Bit = PPC::G8RCRegClass.hasSubClassEq(RC) ||
1137                  PPC::G8RC_NOX0RegClass.hasSubClassEq(RC);
1138   assert((Is64Bit ||
1139           PPC::GPRCRegClass.hasSubClassEq(RC) ||
1140           PPC::GPRC_NOR0RegClass.hasSubClassEq(RC)) &&
1141          "isel is for regular integer GPRs only");
1142 
1143   unsigned OpCode = Is64Bit ? PPC::ISEL8 : PPC::ISEL;
1144   auto SelectPred = static_cast<PPC::Predicate>(Cond[0].getImm());
1145 
1146   unsigned SubIdx = 0;
1147   bool SwapOps = false;
1148   switch (SelectPred) {
1149   case PPC::PRED_EQ:
1150   case PPC::PRED_EQ_MINUS:
1151   case PPC::PRED_EQ_PLUS:
1152       SubIdx = PPC::sub_eq; SwapOps = false; break;
1153   case PPC::PRED_NE:
1154   case PPC::PRED_NE_MINUS:
1155   case PPC::PRED_NE_PLUS:
1156       SubIdx = PPC::sub_eq; SwapOps = true; break;
1157   case PPC::PRED_LT:
1158   case PPC::PRED_LT_MINUS:
1159   case PPC::PRED_LT_PLUS:
1160       SubIdx = PPC::sub_lt; SwapOps = false; break;
1161   case PPC::PRED_GE:
1162   case PPC::PRED_GE_MINUS:
1163   case PPC::PRED_GE_PLUS:
1164       SubIdx = PPC::sub_lt; SwapOps = true; break;
1165   case PPC::PRED_GT:
1166   case PPC::PRED_GT_MINUS:
1167   case PPC::PRED_GT_PLUS:
1168       SubIdx = PPC::sub_gt; SwapOps = false; break;
1169   case PPC::PRED_LE:
1170   case PPC::PRED_LE_MINUS:
1171   case PPC::PRED_LE_PLUS:
1172       SubIdx = PPC::sub_gt; SwapOps = true; break;
1173   case PPC::PRED_UN:
1174   case PPC::PRED_UN_MINUS:
1175   case PPC::PRED_UN_PLUS:
1176       SubIdx = PPC::sub_un; SwapOps = false; break;
1177   case PPC::PRED_NU:
1178   case PPC::PRED_NU_MINUS:
1179   case PPC::PRED_NU_PLUS:
1180       SubIdx = PPC::sub_un; SwapOps = true; break;
1181   case PPC::PRED_BIT_SET:   SubIdx = 0; SwapOps = false; break;
1182   case PPC::PRED_BIT_UNSET: SubIdx = 0; SwapOps = true; break;
1183   }
1184 
1185   Register FirstReg =  SwapOps ? FalseReg : TrueReg,
1186            SecondReg = SwapOps ? TrueReg  : FalseReg;
1187 
1188   // The first input register of isel cannot be r0. If it is a member
1189   // of a register class that can be r0, then copy it first (the
1190   // register allocator should eliminate the copy).
1191   if (MRI.getRegClass(FirstReg)->contains(PPC::R0) ||
1192       MRI.getRegClass(FirstReg)->contains(PPC::X0)) {
1193     const TargetRegisterClass *FirstRC =
1194       MRI.getRegClass(FirstReg)->contains(PPC::X0) ?
1195         &PPC::G8RC_NOX0RegClass : &PPC::GPRC_NOR0RegClass;
1196     Register OldFirstReg = FirstReg;
1197     FirstReg = MRI.createVirtualRegister(FirstRC);
1198     BuildMI(MBB, MI, dl, get(TargetOpcode::COPY), FirstReg)
1199       .addReg(OldFirstReg);
1200   }
1201 
1202   BuildMI(MBB, MI, dl, get(OpCode), DestReg)
1203     .addReg(FirstReg).addReg(SecondReg)
1204     .addReg(Cond[1].getReg(), 0, SubIdx);
1205 }
1206 
1207 static unsigned getCRBitValue(unsigned CRBit) {
1208   unsigned Ret = 4;
1209   if (CRBit == PPC::CR0LT || CRBit == PPC::CR1LT ||
1210       CRBit == PPC::CR2LT || CRBit == PPC::CR3LT ||
1211       CRBit == PPC::CR4LT || CRBit == PPC::CR5LT ||
1212       CRBit == PPC::CR6LT || CRBit == PPC::CR7LT)
1213     Ret = 3;
1214   if (CRBit == PPC::CR0GT || CRBit == PPC::CR1GT ||
1215       CRBit == PPC::CR2GT || CRBit == PPC::CR3GT ||
1216       CRBit == PPC::CR4GT || CRBit == PPC::CR5GT ||
1217       CRBit == PPC::CR6GT || CRBit == PPC::CR7GT)
1218     Ret = 2;
1219   if (CRBit == PPC::CR0EQ || CRBit == PPC::CR1EQ ||
1220       CRBit == PPC::CR2EQ || CRBit == PPC::CR3EQ ||
1221       CRBit == PPC::CR4EQ || CRBit == PPC::CR5EQ ||
1222       CRBit == PPC::CR6EQ || CRBit == PPC::CR7EQ)
1223     Ret = 1;
1224   if (CRBit == PPC::CR0UN || CRBit == PPC::CR1UN ||
1225       CRBit == PPC::CR2UN || CRBit == PPC::CR3UN ||
1226       CRBit == PPC::CR4UN || CRBit == PPC::CR5UN ||
1227       CRBit == PPC::CR6UN || CRBit == PPC::CR7UN)
1228     Ret = 0;
1229 
1230   assert(Ret != 4 && "Invalid CR bit register");
1231   return Ret;
1232 }
1233 
1234 void PPCInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
1235                                MachineBasicBlock::iterator I,
1236                                const DebugLoc &DL, MCRegister DestReg,
1237                                MCRegister SrcReg, bool KillSrc) const {
1238   // We can end up with self copies and similar things as a result of VSX copy
1239   // legalization. Promote them here.
1240   const TargetRegisterInfo *TRI = &getRegisterInfo();
1241   if (PPC::F8RCRegClass.contains(DestReg) &&
1242       PPC::VSRCRegClass.contains(SrcReg)) {
1243     MCRegister SuperReg =
1244         TRI->getMatchingSuperReg(DestReg, PPC::sub_64, &PPC::VSRCRegClass);
1245 
1246     if (VSXSelfCopyCrash && SrcReg == SuperReg)
1247       llvm_unreachable("nop VSX copy");
1248 
1249     DestReg = SuperReg;
1250   } else if (PPC::F8RCRegClass.contains(SrcReg) &&
1251              PPC::VSRCRegClass.contains(DestReg)) {
1252     MCRegister SuperReg =
1253         TRI->getMatchingSuperReg(SrcReg, PPC::sub_64, &PPC::VSRCRegClass);
1254 
1255     if (VSXSelfCopyCrash && DestReg == SuperReg)
1256       llvm_unreachable("nop VSX copy");
1257 
1258     SrcReg = SuperReg;
1259   }
1260 
1261   // Different class register copy
1262   if (PPC::CRBITRCRegClass.contains(SrcReg) &&
1263       PPC::GPRCRegClass.contains(DestReg)) {
1264     MCRegister CRReg = getCRFromCRBit(SrcReg);
1265     BuildMI(MBB, I, DL, get(PPC::MFOCRF), DestReg).addReg(CRReg);
1266     getKillRegState(KillSrc);
1267     // Rotate the CR bit in the CR fields to be the least significant bit and
1268     // then mask with 0x1 (MB = ME = 31).
1269     BuildMI(MBB, I, DL, get(PPC::RLWINM), DestReg)
1270        .addReg(DestReg, RegState::Kill)
1271        .addImm(TRI->getEncodingValue(CRReg) * 4 + (4 - getCRBitValue(SrcReg)))
1272        .addImm(31)
1273        .addImm(31);
1274     return;
1275   } else if (PPC::CRRCRegClass.contains(SrcReg) &&
1276              (PPC::G8RCRegClass.contains(DestReg) ||
1277               PPC::GPRCRegClass.contains(DestReg))) {
1278     bool Is64Bit = PPC::G8RCRegClass.contains(DestReg);
1279     unsigned MvCode = Is64Bit ? PPC::MFOCRF8 : PPC::MFOCRF;
1280     unsigned ShCode = Is64Bit ? PPC::RLWINM8 : PPC::RLWINM;
1281     unsigned CRNum = TRI->getEncodingValue(SrcReg);
1282     BuildMI(MBB, I, DL, get(MvCode), DestReg).addReg(SrcReg);
1283     getKillRegState(KillSrc);
1284     if (CRNum == 7)
1285       return;
1286     // Shift the CR bits to make the CR field in the lowest 4 bits of GRC.
1287     BuildMI(MBB, I, DL, get(ShCode), DestReg)
1288         .addReg(DestReg, RegState::Kill)
1289         .addImm(CRNum * 4 + 4)
1290         .addImm(28)
1291         .addImm(31);
1292     return;
1293   } else if (PPC::G8RCRegClass.contains(SrcReg) &&
1294              PPC::VSFRCRegClass.contains(DestReg)) {
1295     assert(Subtarget.hasDirectMove() &&
1296            "Subtarget doesn't support directmove, don't know how to copy.");
1297     BuildMI(MBB, I, DL, get(PPC::MTVSRD), DestReg).addReg(SrcReg);
1298     NumGPRtoVSRSpill++;
1299     getKillRegState(KillSrc);
1300     return;
1301   } else if (PPC::VSFRCRegClass.contains(SrcReg) &&
1302              PPC::G8RCRegClass.contains(DestReg)) {
1303     assert(Subtarget.hasDirectMove() &&
1304            "Subtarget doesn't support directmove, don't know how to copy.");
1305     BuildMI(MBB, I, DL, get(PPC::MFVSRD), DestReg).addReg(SrcReg);
1306     getKillRegState(KillSrc);
1307     return;
1308   } else if (PPC::SPERCRegClass.contains(SrcReg) &&
1309              PPC::GPRCRegClass.contains(DestReg)) {
1310     BuildMI(MBB, I, DL, get(PPC::EFSCFD), DestReg).addReg(SrcReg);
1311     getKillRegState(KillSrc);
1312     return;
1313   } else if (PPC::GPRCRegClass.contains(SrcReg) &&
1314              PPC::SPERCRegClass.contains(DestReg)) {
1315     BuildMI(MBB, I, DL, get(PPC::EFDCFS), DestReg).addReg(SrcReg);
1316     getKillRegState(KillSrc);
1317     return;
1318   }
1319 
1320   unsigned Opc;
1321   if (PPC::GPRCRegClass.contains(DestReg, SrcReg))
1322     Opc = PPC::OR;
1323   else if (PPC::G8RCRegClass.contains(DestReg, SrcReg))
1324     Opc = PPC::OR8;
1325   else if (PPC::F4RCRegClass.contains(DestReg, SrcReg))
1326     Opc = PPC::FMR;
1327   else if (PPC::CRRCRegClass.contains(DestReg, SrcReg))
1328     Opc = PPC::MCRF;
1329   else if (PPC::VRRCRegClass.contains(DestReg, SrcReg))
1330     Opc = PPC::VOR;
1331   else if (PPC::VSRCRegClass.contains(DestReg, SrcReg))
1332     // There are two different ways this can be done:
1333     //   1. xxlor : This has lower latency (on the P7), 2 cycles, but can only
1334     //      issue in VSU pipeline 0.
1335     //   2. xmovdp/xmovsp: This has higher latency (on the P7), 6 cycles, but
1336     //      can go to either pipeline.
1337     // We'll always use xxlor here, because in practically all cases where
1338     // copies are generated, they are close enough to some use that the
1339     // lower-latency form is preferable.
1340     Opc = PPC::XXLOR;
1341   else if (PPC::VSFRCRegClass.contains(DestReg, SrcReg) ||
1342            PPC::VSSRCRegClass.contains(DestReg, SrcReg))
1343     Opc = (Subtarget.hasP9Vector()) ? PPC::XSCPSGNDP : PPC::XXLORf;
1344   else if (Subtarget.pairedVectorMemops() &&
1345            PPC::VSRpRCRegClass.contains(DestReg, SrcReg)) {
1346     if (SrcReg > PPC::VSRp15)
1347       SrcReg = PPC::V0 + (SrcReg - PPC::VSRp16) * 2;
1348     else
1349       SrcReg = PPC::VSL0 + (SrcReg - PPC::VSRp0) * 2;
1350     if (DestReg > PPC::VSRp15)
1351       DestReg = PPC::V0 + (DestReg - PPC::VSRp16) * 2;
1352     else
1353       DestReg = PPC::VSL0 + (DestReg - PPC::VSRp0) * 2;
1354     BuildMI(MBB, I, DL, get(PPC::XXLOR), DestReg).
1355       addReg(SrcReg).addReg(SrcReg, getKillRegState(KillSrc));
1356     BuildMI(MBB, I, DL, get(PPC::XXLOR), DestReg + 1).
1357       addReg(SrcReg + 1).addReg(SrcReg + 1, getKillRegState(KillSrc));
1358     return;
1359   }
1360   else if (PPC::CRBITRCRegClass.contains(DestReg, SrcReg))
1361     Opc = PPC::CROR;
1362   else if (PPC::SPERCRegClass.contains(DestReg, SrcReg))
1363     Opc = PPC::EVOR;
1364   else if ((PPC::ACCRCRegClass.contains(DestReg) ||
1365             PPC::UACCRCRegClass.contains(DestReg)) &&
1366            (PPC::ACCRCRegClass.contains(SrcReg) ||
1367             PPC::UACCRCRegClass.contains(SrcReg))) {
1368     // If primed, de-prime the source register, copy the individual registers
1369     // and prime the destination if needed. The vector subregisters are
1370     // vs[(u)acc * 4] - vs[(u)acc * 4 + 3]. If the copy is not a kill and the
1371     // source is primed, we need to re-prime it after the copy as well.
1372     PPCRegisterInfo::emitAccCopyInfo(MBB, DestReg, SrcReg);
1373     bool DestPrimed = PPC::ACCRCRegClass.contains(DestReg);
1374     bool SrcPrimed = PPC::ACCRCRegClass.contains(SrcReg);
1375     MCRegister VSLSrcReg =
1376         PPC::VSL0 + (SrcReg - (SrcPrimed ? PPC::ACC0 : PPC::UACC0)) * 4;
1377     MCRegister VSLDestReg =
1378         PPC::VSL0 + (DestReg - (DestPrimed ? PPC::ACC0 : PPC::UACC0)) * 4;
1379     if (SrcPrimed)
1380       BuildMI(MBB, I, DL, get(PPC::XXMFACC), SrcReg).addReg(SrcReg);
1381     for (unsigned Idx = 0; Idx < 4; Idx++)
1382       BuildMI(MBB, I, DL, get(PPC::XXLOR), VSLDestReg + Idx)
1383           .addReg(VSLSrcReg + Idx)
1384           .addReg(VSLSrcReg + Idx, getKillRegState(KillSrc));
1385     if (DestPrimed)
1386       BuildMI(MBB, I, DL, get(PPC::XXMTACC), DestReg).addReg(DestReg);
1387     if (SrcPrimed && !KillSrc)
1388       BuildMI(MBB, I, DL, get(PPC::XXMTACC), SrcReg).addReg(SrcReg);
1389     return;
1390   } else
1391     llvm_unreachable("Impossible reg-to-reg copy");
1392 
1393   const MCInstrDesc &MCID = get(Opc);
1394   if (MCID.getNumOperands() == 3)
1395     BuildMI(MBB, I, DL, MCID, DestReg)
1396       .addReg(SrcReg).addReg(SrcReg, getKillRegState(KillSrc));
1397   else
1398     BuildMI(MBB, I, DL, MCID, DestReg).addReg(SrcReg, getKillRegState(KillSrc));
1399 }
1400 
1401 unsigned PPCInstrInfo::getSpillIndex(const TargetRegisterClass *RC) const {
1402   int OpcodeIndex = 0;
1403 
1404   if (PPC::GPRCRegClass.hasSubClassEq(RC) ||
1405       PPC::GPRC_NOR0RegClass.hasSubClassEq(RC)) {
1406     OpcodeIndex = SOK_Int4Spill;
1407   } else if (PPC::G8RCRegClass.hasSubClassEq(RC) ||
1408              PPC::G8RC_NOX0RegClass.hasSubClassEq(RC)) {
1409     OpcodeIndex = SOK_Int8Spill;
1410   } else if (PPC::F8RCRegClass.hasSubClassEq(RC)) {
1411     OpcodeIndex = SOK_Float8Spill;
1412   } else if (PPC::F4RCRegClass.hasSubClassEq(RC)) {
1413     OpcodeIndex = SOK_Float4Spill;
1414   } else if (PPC::SPERCRegClass.hasSubClassEq(RC)) {
1415     OpcodeIndex = SOK_SPESpill;
1416   } else if (PPC::CRRCRegClass.hasSubClassEq(RC)) {
1417     OpcodeIndex = SOK_CRSpill;
1418   } else if (PPC::CRBITRCRegClass.hasSubClassEq(RC)) {
1419     OpcodeIndex = SOK_CRBitSpill;
1420   } else if (PPC::VRRCRegClass.hasSubClassEq(RC)) {
1421     OpcodeIndex = SOK_VRVectorSpill;
1422   } else if (PPC::VSRCRegClass.hasSubClassEq(RC)) {
1423     OpcodeIndex = SOK_VSXVectorSpill;
1424   } else if (PPC::VSFRCRegClass.hasSubClassEq(RC)) {
1425     OpcodeIndex = SOK_VectorFloat8Spill;
1426   } else if (PPC::VSSRCRegClass.hasSubClassEq(RC)) {
1427     OpcodeIndex = SOK_VectorFloat4Spill;
1428   } else if (PPC::SPILLTOVSRRCRegClass.hasSubClassEq(RC)) {
1429     OpcodeIndex = SOK_SpillToVSR;
1430   } else if (PPC::ACCRCRegClass.hasSubClassEq(RC)) {
1431     assert(Subtarget.pairedVectorMemops() &&
1432            "Register unexpected when paired memops are disabled.");
1433     OpcodeIndex = SOK_AccumulatorSpill;
1434   } else if (PPC::UACCRCRegClass.hasSubClassEq(RC)) {
1435     assert(Subtarget.pairedVectorMemops() &&
1436            "Register unexpected when paired memops are disabled.");
1437     OpcodeIndex = SOK_UAccumulatorSpill;
1438   } else if (PPC::VSRpRCRegClass.hasSubClassEq(RC)) {
1439     assert(Subtarget.pairedVectorMemops() &&
1440            "Register unexpected when paired memops are disabled.");
1441     OpcodeIndex = SOK_PairedVecSpill;
1442   } else {
1443     llvm_unreachable("Unknown regclass!");
1444   }
1445   return OpcodeIndex;
1446 }
1447 
1448 unsigned
1449 PPCInstrInfo::getStoreOpcodeForSpill(const TargetRegisterClass *RC) const {
1450   const unsigned *OpcodesForSpill = getStoreOpcodesForSpillArray();
1451   return OpcodesForSpill[getSpillIndex(RC)];
1452 }
1453 
1454 unsigned
1455 PPCInstrInfo::getLoadOpcodeForSpill(const TargetRegisterClass *RC) const {
1456   const unsigned *OpcodesForSpill = getLoadOpcodesForSpillArray();
1457   return OpcodesForSpill[getSpillIndex(RC)];
1458 }
1459 
1460 void PPCInstrInfo::StoreRegToStackSlot(
1461     MachineFunction &MF, unsigned SrcReg, bool isKill, int FrameIdx,
1462     const TargetRegisterClass *RC,
1463     SmallVectorImpl<MachineInstr *> &NewMIs) const {
1464   unsigned Opcode = getStoreOpcodeForSpill(RC);
1465   DebugLoc DL;
1466 
1467   PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1468   FuncInfo->setHasSpills();
1469 
1470   NewMIs.push_back(addFrameReference(
1471       BuildMI(MF, DL, get(Opcode)).addReg(SrcReg, getKillRegState(isKill)),
1472       FrameIdx));
1473 
1474   if (PPC::CRRCRegClass.hasSubClassEq(RC) ||
1475       PPC::CRBITRCRegClass.hasSubClassEq(RC))
1476     FuncInfo->setSpillsCR();
1477 
1478   if (isXFormMemOp(Opcode))
1479     FuncInfo->setHasNonRISpills();
1480 }
1481 
1482 void PPCInstrInfo::storeRegToStackSlotNoUpd(
1483     MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, unsigned SrcReg,
1484     bool isKill, int FrameIdx, const TargetRegisterClass *RC,
1485     const TargetRegisterInfo *TRI) const {
1486   MachineFunction &MF = *MBB.getParent();
1487   SmallVector<MachineInstr *, 4> NewMIs;
1488 
1489   StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs);
1490 
1491   for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
1492     MBB.insert(MI, NewMIs[i]);
1493 
1494   const MachineFrameInfo &MFI = MF.getFrameInfo();
1495   MachineMemOperand *MMO = MF.getMachineMemOperand(
1496       MachinePointerInfo::getFixedStack(MF, FrameIdx),
1497       MachineMemOperand::MOStore, MFI.getObjectSize(FrameIdx),
1498       MFI.getObjectAlign(FrameIdx));
1499   NewMIs.back()->addMemOperand(MF, MMO);
1500 }
1501 
1502 void PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
1503                                        MachineBasicBlock::iterator MI,
1504                                        Register SrcReg, bool isKill,
1505                                        int FrameIdx,
1506                                        const TargetRegisterClass *RC,
1507                                        const TargetRegisterInfo *TRI) const {
1508   // We need to avoid a situation in which the value from a VRRC register is
1509   // spilled using an Altivec instruction and reloaded into a VSRC register
1510   // using a VSX instruction. The issue with this is that the VSX
1511   // load/store instructions swap the doublewords in the vector and the Altivec
1512   // ones don't. The register classes on the spill/reload may be different if
1513   // the register is defined using an Altivec instruction and is then used by a
1514   // VSX instruction.
1515   RC = updatedRC(RC);
1516   storeRegToStackSlotNoUpd(MBB, MI, SrcReg, isKill, FrameIdx, RC, TRI);
1517 }
1518 
1519 void PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF, const DebugLoc &DL,
1520                                         unsigned DestReg, int FrameIdx,
1521                                         const TargetRegisterClass *RC,
1522                                         SmallVectorImpl<MachineInstr *> &NewMIs)
1523                                         const {
1524   unsigned Opcode = getLoadOpcodeForSpill(RC);
1525   NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(Opcode), DestReg),
1526                                      FrameIdx));
1527   PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1528 
1529   if (PPC::CRRCRegClass.hasSubClassEq(RC) ||
1530       PPC::CRBITRCRegClass.hasSubClassEq(RC))
1531     FuncInfo->setSpillsCR();
1532 
1533   if (isXFormMemOp(Opcode))
1534     FuncInfo->setHasNonRISpills();
1535 }
1536 
1537 void PPCInstrInfo::loadRegFromStackSlotNoUpd(
1538     MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, unsigned DestReg,
1539     int FrameIdx, const TargetRegisterClass *RC,
1540     const TargetRegisterInfo *TRI) const {
1541   MachineFunction &MF = *MBB.getParent();
1542   SmallVector<MachineInstr*, 4> NewMIs;
1543   DebugLoc DL;
1544   if (MI != MBB.end()) DL = MI->getDebugLoc();
1545 
1546   PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1547   FuncInfo->setHasSpills();
1548 
1549   LoadRegFromStackSlot(MF, DL, DestReg, FrameIdx, RC, NewMIs);
1550 
1551   for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
1552     MBB.insert(MI, NewMIs[i]);
1553 
1554   const MachineFrameInfo &MFI = MF.getFrameInfo();
1555   MachineMemOperand *MMO = MF.getMachineMemOperand(
1556       MachinePointerInfo::getFixedStack(MF, FrameIdx),
1557       MachineMemOperand::MOLoad, MFI.getObjectSize(FrameIdx),
1558       MFI.getObjectAlign(FrameIdx));
1559   NewMIs.back()->addMemOperand(MF, MMO);
1560 }
1561 
1562 void PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
1563                                         MachineBasicBlock::iterator MI,
1564                                         Register DestReg, int FrameIdx,
1565                                         const TargetRegisterClass *RC,
1566                                         const TargetRegisterInfo *TRI) const {
1567   // We need to avoid a situation in which the value from a VRRC register is
1568   // spilled using an Altivec instruction and reloaded into a VSRC register
1569   // using a VSX instruction. The issue with this is that the VSX
1570   // load/store instructions swap the doublewords in the vector and the Altivec
1571   // ones don't. The register classes on the spill/reload may be different if
1572   // the register is defined using an Altivec instruction and is then used by a
1573   // VSX instruction.
1574   RC = updatedRC(RC);
1575 
1576   loadRegFromStackSlotNoUpd(MBB, MI, DestReg, FrameIdx, RC, TRI);
1577 }
1578 
1579 bool PPCInstrInfo::
1580 reverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
1581   assert(Cond.size() == 2 && "Invalid PPC branch opcode!");
1582   if (Cond[1].getReg() == PPC::CTR8 || Cond[1].getReg() == PPC::CTR)
1583     Cond[0].setImm(Cond[0].getImm() == 0 ? 1 : 0);
1584   else
1585     // Leave the CR# the same, but invert the condition.
1586     Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm()));
1587   return false;
1588 }
1589 
1590 // For some instructions, it is legal to fold ZERO into the RA register field.
1591 // This function performs that fold by replacing the operand with PPC::ZERO,
1592 // it does not consider whether the load immediate zero is no longer in use.
1593 bool PPCInstrInfo::onlyFoldImmediate(MachineInstr &UseMI, MachineInstr &DefMI,
1594                                      Register Reg) const {
1595   // A zero immediate should always be loaded with a single li.
1596   unsigned DefOpc = DefMI.getOpcode();
1597   if (DefOpc != PPC::LI && DefOpc != PPC::LI8)
1598     return false;
1599   if (!DefMI.getOperand(1).isImm())
1600     return false;
1601   if (DefMI.getOperand(1).getImm() != 0)
1602     return false;
1603 
1604   // Note that we cannot here invert the arguments of an isel in order to fold
1605   // a ZERO into what is presented as the second argument. All we have here
1606   // is the condition bit, and that might come from a CR-logical bit operation.
1607 
1608   const MCInstrDesc &UseMCID = UseMI.getDesc();
1609 
1610   // Only fold into real machine instructions.
1611   if (UseMCID.isPseudo())
1612     return false;
1613 
1614   // We need to find which of the User's operands is to be folded, that will be
1615   // the operand that matches the given register ID.
1616   unsigned UseIdx;
1617   for (UseIdx = 0; UseIdx < UseMI.getNumOperands(); ++UseIdx)
1618     if (UseMI.getOperand(UseIdx).isReg() &&
1619         UseMI.getOperand(UseIdx).getReg() == Reg)
1620       break;
1621 
1622   assert(UseIdx < UseMI.getNumOperands() && "Cannot find Reg in UseMI");
1623   assert(UseIdx < UseMCID.getNumOperands() && "No operand description for Reg");
1624 
1625   const MCOperandInfo *UseInfo = &UseMCID.OpInfo[UseIdx];
1626 
1627   // We can fold the zero if this register requires a GPRC_NOR0/G8RC_NOX0
1628   // register (which might also be specified as a pointer class kind).
1629   if (UseInfo->isLookupPtrRegClass()) {
1630     if (UseInfo->RegClass /* Kind */ != 1)
1631       return false;
1632   } else {
1633     if (UseInfo->RegClass != PPC::GPRC_NOR0RegClassID &&
1634         UseInfo->RegClass != PPC::G8RC_NOX0RegClassID)
1635       return false;
1636   }
1637 
1638   // Make sure this is not tied to an output register (or otherwise
1639   // constrained). This is true for ST?UX registers, for example, which
1640   // are tied to their output registers.
1641   if (UseInfo->Constraints != 0)
1642     return false;
1643 
1644   MCRegister ZeroReg;
1645   if (UseInfo->isLookupPtrRegClass()) {
1646     bool isPPC64 = Subtarget.isPPC64();
1647     ZeroReg = isPPC64 ? PPC::ZERO8 : PPC::ZERO;
1648   } else {
1649     ZeroReg = UseInfo->RegClass == PPC::G8RC_NOX0RegClassID ?
1650               PPC::ZERO8 : PPC::ZERO;
1651   }
1652 
1653   UseMI.getOperand(UseIdx).setReg(ZeroReg);
1654   return true;
1655 }
1656 
1657 // Folds zero into instructions which have a load immediate zero as an operand
1658 // but also recognize zero as immediate zero. If the definition of the load
1659 // has no more users it is deleted.
1660 bool PPCInstrInfo::FoldImmediate(MachineInstr &UseMI, MachineInstr &DefMI,
1661                                  Register Reg, MachineRegisterInfo *MRI) const {
1662   bool Changed = onlyFoldImmediate(UseMI, DefMI, Reg);
1663   if (MRI->use_nodbg_empty(Reg))
1664     DefMI.eraseFromParent();
1665   return Changed;
1666 }
1667 
1668 static bool MBBDefinesCTR(MachineBasicBlock &MBB) {
1669   for (MachineBasicBlock::iterator I = MBB.begin(), IE = MBB.end();
1670        I != IE; ++I)
1671     if (I->definesRegister(PPC::CTR) || I->definesRegister(PPC::CTR8))
1672       return true;
1673   return false;
1674 }
1675 
1676 // We should make sure that, if we're going to predicate both sides of a
1677 // condition (a diamond), that both sides don't define the counter register. We
1678 // can predicate counter-decrement-based branches, but while that predicates
1679 // the branching, it does not predicate the counter decrement. If we tried to
1680 // merge the triangle into one predicated block, we'd decrement the counter
1681 // twice.
1682 bool PPCInstrInfo::isProfitableToIfCvt(MachineBasicBlock &TMBB,
1683                      unsigned NumT, unsigned ExtraT,
1684                      MachineBasicBlock &FMBB,
1685                      unsigned NumF, unsigned ExtraF,
1686                      BranchProbability Probability) const {
1687   return !(MBBDefinesCTR(TMBB) && MBBDefinesCTR(FMBB));
1688 }
1689 
1690 
1691 bool PPCInstrInfo::isPredicated(const MachineInstr &MI) const {
1692   // The predicated branches are identified by their type, not really by the
1693   // explicit presence of a predicate. Furthermore, some of them can be
1694   // predicated more than once. Because if conversion won't try to predicate
1695   // any instruction which already claims to be predicated (by returning true
1696   // here), always return false. In doing so, we let isPredicable() be the
1697   // final word on whether not the instruction can be (further) predicated.
1698 
1699   return false;
1700 }
1701 
1702 bool PPCInstrInfo::isSchedulingBoundary(const MachineInstr &MI,
1703                                         const MachineBasicBlock *MBB,
1704                                         const MachineFunction &MF) const {
1705   // Set MFFS and MTFSF as scheduling boundary to avoid unexpected code motion
1706   // across them, since some FP operations may change content of FPSCR.
1707   // TODO: Model FPSCR in PPC instruction definitions and remove the workaround
1708   if (MI.getOpcode() == PPC::MFFS || MI.getOpcode() == PPC::MTFSF)
1709     return true;
1710   return TargetInstrInfo::isSchedulingBoundary(MI, MBB, MF);
1711 }
1712 
1713 bool PPCInstrInfo::PredicateInstruction(MachineInstr &MI,
1714                                         ArrayRef<MachineOperand> Pred) const {
1715   unsigned OpC = MI.getOpcode();
1716   if (OpC == PPC::BLR || OpC == PPC::BLR8) {
1717     if (Pred[1].getReg() == PPC::CTR8 || Pred[1].getReg() == PPC::CTR) {
1718       bool isPPC64 = Subtarget.isPPC64();
1719       MI.setDesc(get(Pred[0].getImm() ? (isPPC64 ? PPC::BDNZLR8 : PPC::BDNZLR)
1720                                       : (isPPC64 ? PPC::BDZLR8 : PPC::BDZLR)));
1721       // Need add Def and Use for CTR implicit operand.
1722       MachineInstrBuilder(*MI.getParent()->getParent(), MI)
1723           .addReg(Pred[1].getReg(), RegState::Implicit)
1724           .addReg(Pred[1].getReg(), RegState::ImplicitDefine);
1725     } else if (Pred[0].getImm() == PPC::PRED_BIT_SET) {
1726       MI.setDesc(get(PPC::BCLR));
1727       MachineInstrBuilder(*MI.getParent()->getParent(), MI).add(Pred[1]);
1728     } else if (Pred[0].getImm() == PPC::PRED_BIT_UNSET) {
1729       MI.setDesc(get(PPC::BCLRn));
1730       MachineInstrBuilder(*MI.getParent()->getParent(), MI).add(Pred[1]);
1731     } else {
1732       MI.setDesc(get(PPC::BCCLR));
1733       MachineInstrBuilder(*MI.getParent()->getParent(), MI)
1734           .addImm(Pred[0].getImm())
1735           .add(Pred[1]);
1736     }
1737 
1738     return true;
1739   } else if (OpC == PPC::B) {
1740     if (Pred[1].getReg() == PPC::CTR8 || Pred[1].getReg() == PPC::CTR) {
1741       bool isPPC64 = Subtarget.isPPC64();
1742       MI.setDesc(get(Pred[0].getImm() ? (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ)
1743                                       : (isPPC64 ? PPC::BDZ8 : PPC::BDZ)));
1744       // Need add Def and Use for CTR implicit operand.
1745       MachineInstrBuilder(*MI.getParent()->getParent(), MI)
1746           .addReg(Pred[1].getReg(), RegState::Implicit)
1747           .addReg(Pred[1].getReg(), RegState::ImplicitDefine);
1748     } else if (Pred[0].getImm() == PPC::PRED_BIT_SET) {
1749       MachineBasicBlock *MBB = MI.getOperand(0).getMBB();
1750       MI.RemoveOperand(0);
1751 
1752       MI.setDesc(get(PPC::BC));
1753       MachineInstrBuilder(*MI.getParent()->getParent(), MI)
1754           .add(Pred[1])
1755           .addMBB(MBB);
1756     } else if (Pred[0].getImm() == PPC::PRED_BIT_UNSET) {
1757       MachineBasicBlock *MBB = MI.getOperand(0).getMBB();
1758       MI.RemoveOperand(0);
1759 
1760       MI.setDesc(get(PPC::BCn));
1761       MachineInstrBuilder(*MI.getParent()->getParent(), MI)
1762           .add(Pred[1])
1763           .addMBB(MBB);
1764     } else {
1765       MachineBasicBlock *MBB = MI.getOperand(0).getMBB();
1766       MI.RemoveOperand(0);
1767 
1768       MI.setDesc(get(PPC::BCC));
1769       MachineInstrBuilder(*MI.getParent()->getParent(), MI)
1770           .addImm(Pred[0].getImm())
1771           .add(Pred[1])
1772           .addMBB(MBB);
1773     }
1774 
1775     return true;
1776   } else if (OpC == PPC::BCTR || OpC == PPC::BCTR8 || OpC == PPC::BCTRL ||
1777              OpC == PPC::BCTRL8) {
1778     if (Pred[1].getReg() == PPC::CTR8 || Pred[1].getReg() == PPC::CTR)
1779       llvm_unreachable("Cannot predicate bctr[l] on the ctr register");
1780 
1781     bool setLR = OpC == PPC::BCTRL || OpC == PPC::BCTRL8;
1782     bool isPPC64 = Subtarget.isPPC64();
1783 
1784     if (Pred[0].getImm() == PPC::PRED_BIT_SET) {
1785       MI.setDesc(get(isPPC64 ? (setLR ? PPC::BCCTRL8 : PPC::BCCTR8)
1786                              : (setLR ? PPC::BCCTRL : PPC::BCCTR)));
1787       MachineInstrBuilder(*MI.getParent()->getParent(), MI).add(Pred[1]);
1788     } else if (Pred[0].getImm() == PPC::PRED_BIT_UNSET) {
1789       MI.setDesc(get(isPPC64 ? (setLR ? PPC::BCCTRL8n : PPC::BCCTR8n)
1790                              : (setLR ? PPC::BCCTRLn : PPC::BCCTRn)));
1791       MachineInstrBuilder(*MI.getParent()->getParent(), MI).add(Pred[1]);
1792     } else {
1793       MI.setDesc(get(isPPC64 ? (setLR ? PPC::BCCCTRL8 : PPC::BCCCTR8)
1794                              : (setLR ? PPC::BCCCTRL : PPC::BCCCTR)));
1795       MachineInstrBuilder(*MI.getParent()->getParent(), MI)
1796           .addImm(Pred[0].getImm())
1797           .add(Pred[1]);
1798     }
1799 
1800     // Need add Def and Use for LR implicit operand.
1801     if (setLR)
1802       MachineInstrBuilder(*MI.getParent()->getParent(), MI)
1803           .addReg(isPPC64 ? PPC::LR8 : PPC::LR, RegState::Implicit)
1804           .addReg(isPPC64 ? PPC::LR8 : PPC::LR, RegState::ImplicitDefine);
1805 
1806     return true;
1807   }
1808 
1809   return false;
1810 }
1811 
1812 bool PPCInstrInfo::SubsumesPredicate(ArrayRef<MachineOperand> Pred1,
1813                                      ArrayRef<MachineOperand> Pred2) const {
1814   assert(Pred1.size() == 2 && "Invalid PPC first predicate");
1815   assert(Pred2.size() == 2 && "Invalid PPC second predicate");
1816 
1817   if (Pred1[1].getReg() == PPC::CTR8 || Pred1[1].getReg() == PPC::CTR)
1818     return false;
1819   if (Pred2[1].getReg() == PPC::CTR8 || Pred2[1].getReg() == PPC::CTR)
1820     return false;
1821 
1822   // P1 can only subsume P2 if they test the same condition register.
1823   if (Pred1[1].getReg() != Pred2[1].getReg())
1824     return false;
1825 
1826   PPC::Predicate P1 = (PPC::Predicate) Pred1[0].getImm();
1827   PPC::Predicate P2 = (PPC::Predicate) Pred2[0].getImm();
1828 
1829   if (P1 == P2)
1830     return true;
1831 
1832   // Does P1 subsume P2, e.g. GE subsumes GT.
1833   if (P1 == PPC::PRED_LE &&
1834       (P2 == PPC::PRED_LT || P2 == PPC::PRED_EQ))
1835     return true;
1836   if (P1 == PPC::PRED_GE &&
1837       (P2 == PPC::PRED_GT || P2 == PPC::PRED_EQ))
1838     return true;
1839 
1840   return false;
1841 }
1842 
1843 bool PPCInstrInfo::ClobbersPredicate(MachineInstr &MI,
1844                                      std::vector<MachineOperand> &Pred,
1845                                      bool SkipDead) const {
1846   // Note: At the present time, the contents of Pred from this function is
1847   // unused by IfConversion. This implementation follows ARM by pushing the
1848   // CR-defining operand. Because the 'DZ' and 'DNZ' count as types of
1849   // predicate, instructions defining CTR or CTR8 are also included as
1850   // predicate-defining instructions.
1851 
1852   const TargetRegisterClass *RCs[] =
1853     { &PPC::CRRCRegClass, &PPC::CRBITRCRegClass,
1854       &PPC::CTRRCRegClass, &PPC::CTRRC8RegClass };
1855 
1856   bool Found = false;
1857   for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1858     const MachineOperand &MO = MI.getOperand(i);
1859     for (unsigned c = 0; c < array_lengthof(RCs) && !Found; ++c) {
1860       const TargetRegisterClass *RC = RCs[c];
1861       if (MO.isReg()) {
1862         if (MO.isDef() && RC->contains(MO.getReg())) {
1863           Pred.push_back(MO);
1864           Found = true;
1865         }
1866       } else if (MO.isRegMask()) {
1867         for (TargetRegisterClass::iterator I = RC->begin(),
1868              IE = RC->end(); I != IE; ++I)
1869           if (MO.clobbersPhysReg(*I)) {
1870             Pred.push_back(MO);
1871             Found = true;
1872           }
1873       }
1874     }
1875   }
1876 
1877   return Found;
1878 }
1879 
1880 bool PPCInstrInfo::analyzeCompare(const MachineInstr &MI, Register &SrcReg,
1881                                   Register &SrcReg2, int &Mask,
1882                                   int &Value) const {
1883   unsigned Opc = MI.getOpcode();
1884 
1885   switch (Opc) {
1886   default: return false;
1887   case PPC::CMPWI:
1888   case PPC::CMPLWI:
1889   case PPC::CMPDI:
1890   case PPC::CMPLDI:
1891     SrcReg = MI.getOperand(1).getReg();
1892     SrcReg2 = 0;
1893     Value = MI.getOperand(2).getImm();
1894     Mask = 0xFFFF;
1895     return true;
1896   case PPC::CMPW:
1897   case PPC::CMPLW:
1898   case PPC::CMPD:
1899   case PPC::CMPLD:
1900   case PPC::FCMPUS:
1901   case PPC::FCMPUD:
1902     SrcReg = MI.getOperand(1).getReg();
1903     SrcReg2 = MI.getOperand(2).getReg();
1904     Value = 0;
1905     Mask = 0;
1906     return true;
1907   }
1908 }
1909 
1910 bool PPCInstrInfo::optimizeCompareInstr(MachineInstr &CmpInstr, Register SrcReg,
1911                                         Register SrcReg2, int Mask, int Value,
1912                                         const MachineRegisterInfo *MRI) const {
1913   if (DisableCmpOpt)
1914     return false;
1915 
1916   int OpC = CmpInstr.getOpcode();
1917   Register CRReg = CmpInstr.getOperand(0).getReg();
1918 
1919   // FP record forms set CR1 based on the exception status bits, not a
1920   // comparison with zero.
1921   if (OpC == PPC::FCMPUS || OpC == PPC::FCMPUD)
1922     return false;
1923 
1924   const TargetRegisterInfo *TRI = &getRegisterInfo();
1925   // The record forms set the condition register based on a signed comparison
1926   // with zero (so says the ISA manual). This is not as straightforward as it
1927   // seems, however, because this is always a 64-bit comparison on PPC64, even
1928   // for instructions that are 32-bit in nature (like slw for example).
1929   // So, on PPC32, for unsigned comparisons, we can use the record forms only
1930   // for equality checks (as those don't depend on the sign). On PPC64,
1931   // we are restricted to equality for unsigned 64-bit comparisons and for
1932   // signed 32-bit comparisons the applicability is more restricted.
1933   bool isPPC64 = Subtarget.isPPC64();
1934   bool is32BitSignedCompare   = OpC ==  PPC::CMPWI || OpC == PPC::CMPW;
1935   bool is32BitUnsignedCompare = OpC == PPC::CMPLWI || OpC == PPC::CMPLW;
1936   bool is64BitUnsignedCompare = OpC == PPC::CMPLDI || OpC == PPC::CMPLD;
1937 
1938   // Look through copies unless that gets us to a physical register.
1939   Register ActualSrc = TRI->lookThruCopyLike(SrcReg, MRI);
1940   if (ActualSrc.isVirtual())
1941     SrcReg = ActualSrc;
1942 
1943   // Get the unique definition of SrcReg.
1944   MachineInstr *MI = MRI->getUniqueVRegDef(SrcReg);
1945   if (!MI) return false;
1946 
1947   bool equalityOnly = false;
1948   bool noSub = false;
1949   if (isPPC64) {
1950     if (is32BitSignedCompare) {
1951       // We can perform this optimization only if MI is sign-extending.
1952       if (isSignExtended(*MI))
1953         noSub = true;
1954       else
1955         return false;
1956     } else if (is32BitUnsignedCompare) {
1957       // We can perform this optimization, equality only, if MI is
1958       // zero-extending.
1959       if (isZeroExtended(*MI)) {
1960         noSub = true;
1961         equalityOnly = true;
1962       } else
1963         return false;
1964     } else
1965       equalityOnly = is64BitUnsignedCompare;
1966   } else
1967     equalityOnly = is32BitUnsignedCompare;
1968 
1969   if (equalityOnly) {
1970     // We need to check the uses of the condition register in order to reject
1971     // non-equality comparisons.
1972     for (MachineRegisterInfo::use_instr_iterator
1973          I = MRI->use_instr_begin(CRReg), IE = MRI->use_instr_end();
1974          I != IE; ++I) {
1975       MachineInstr *UseMI = &*I;
1976       if (UseMI->getOpcode() == PPC::BCC) {
1977         PPC::Predicate Pred = (PPC::Predicate)UseMI->getOperand(0).getImm();
1978         unsigned PredCond = PPC::getPredicateCondition(Pred);
1979         // We ignore hint bits when checking for non-equality comparisons.
1980         if (PredCond != PPC::PRED_EQ && PredCond != PPC::PRED_NE)
1981           return false;
1982       } else if (UseMI->getOpcode() == PPC::ISEL ||
1983                  UseMI->getOpcode() == PPC::ISEL8) {
1984         unsigned SubIdx = UseMI->getOperand(3).getSubReg();
1985         if (SubIdx != PPC::sub_eq)
1986           return false;
1987       } else
1988         return false;
1989     }
1990   }
1991 
1992   MachineBasicBlock::iterator I = CmpInstr;
1993 
1994   // Scan forward to find the first use of the compare.
1995   for (MachineBasicBlock::iterator EL = CmpInstr.getParent()->end(); I != EL;
1996        ++I) {
1997     bool FoundUse = false;
1998     for (MachineRegisterInfo::use_instr_iterator
1999          J = MRI->use_instr_begin(CRReg), JE = MRI->use_instr_end();
2000          J != JE; ++J)
2001       if (&*J == &*I) {
2002         FoundUse = true;
2003         break;
2004       }
2005 
2006     if (FoundUse)
2007       break;
2008   }
2009 
2010   SmallVector<std::pair<MachineOperand*, PPC::Predicate>, 4> PredsToUpdate;
2011   SmallVector<std::pair<MachineOperand*, unsigned>, 4> SubRegsToUpdate;
2012 
2013   // There are two possible candidates which can be changed to set CR[01].
2014   // One is MI, the other is a SUB instruction.
2015   // For CMPrr(r1,r2), we are looking for SUB(r1,r2) or SUB(r2,r1).
2016   MachineInstr *Sub = nullptr;
2017   if (SrcReg2 != 0)
2018     // MI is not a candidate for CMPrr.
2019     MI = nullptr;
2020   // FIXME: Conservatively refuse to convert an instruction which isn't in the
2021   // same BB as the comparison. This is to allow the check below to avoid calls
2022   // (and other explicit clobbers); instead we should really check for these
2023   // more explicitly (in at least a few predecessors).
2024   else if (MI->getParent() != CmpInstr.getParent())
2025     return false;
2026   else if (Value != 0) {
2027     // The record-form instructions set CR bit based on signed comparison
2028     // against 0. We try to convert a compare against 1 or -1 into a compare
2029     // against 0 to exploit record-form instructions. For example, we change
2030     // the condition "greater than -1" into "greater than or equal to 0"
2031     // and "less than 1" into "less than or equal to 0".
2032 
2033     // Since we optimize comparison based on a specific branch condition,
2034     // we don't optimize if condition code is used by more than once.
2035     if (equalityOnly || !MRI->hasOneUse(CRReg))
2036       return false;
2037 
2038     MachineInstr *UseMI = &*MRI->use_instr_begin(CRReg);
2039     if (UseMI->getOpcode() != PPC::BCC)
2040       return false;
2041 
2042     PPC::Predicate Pred = (PPC::Predicate)UseMI->getOperand(0).getImm();
2043     unsigned PredCond = PPC::getPredicateCondition(Pred);
2044     unsigned PredHint = PPC::getPredicateHint(Pred);
2045     int16_t Immed = (int16_t)Value;
2046 
2047     // When modifying the condition in the predicate, we propagate hint bits
2048     // from the original predicate to the new one.
2049     if (Immed == -1 && PredCond == PPC::PRED_GT)
2050       // We convert "greater than -1" into "greater than or equal to 0",
2051       // since we are assuming signed comparison by !equalityOnly
2052       Pred = PPC::getPredicate(PPC::PRED_GE, PredHint);
2053     else if (Immed == -1 && PredCond == PPC::PRED_LE)
2054       // We convert "less than or equal to -1" into "less than 0".
2055       Pred = PPC::getPredicate(PPC::PRED_LT, PredHint);
2056     else if (Immed == 1 && PredCond == PPC::PRED_LT)
2057       // We convert "less than 1" into "less than or equal to 0".
2058       Pred = PPC::getPredicate(PPC::PRED_LE, PredHint);
2059     else if (Immed == 1 && PredCond == PPC::PRED_GE)
2060       // We convert "greater than or equal to 1" into "greater than 0".
2061       Pred = PPC::getPredicate(PPC::PRED_GT, PredHint);
2062     else
2063       return false;
2064 
2065     PredsToUpdate.push_back(std::make_pair(&(UseMI->getOperand(0)), Pred));
2066   }
2067 
2068   // Search for Sub.
2069   --I;
2070 
2071   // Get ready to iterate backward from CmpInstr.
2072   MachineBasicBlock::iterator E = MI, B = CmpInstr.getParent()->begin();
2073 
2074   for (; I != E && !noSub; --I) {
2075     const MachineInstr &Instr = *I;
2076     unsigned IOpC = Instr.getOpcode();
2077 
2078     if (&*I != &CmpInstr && (Instr.modifiesRegister(PPC::CR0, TRI) ||
2079                              Instr.readsRegister(PPC::CR0, TRI)))
2080       // This instruction modifies or uses the record condition register after
2081       // the one we want to change. While we could do this transformation, it
2082       // would likely not be profitable. This transformation removes one
2083       // instruction, and so even forcing RA to generate one move probably
2084       // makes it unprofitable.
2085       return false;
2086 
2087     // Check whether CmpInstr can be made redundant by the current instruction.
2088     if ((OpC == PPC::CMPW || OpC == PPC::CMPLW ||
2089          OpC == PPC::CMPD || OpC == PPC::CMPLD) &&
2090         (IOpC == PPC::SUBF || IOpC == PPC::SUBF8) &&
2091         ((Instr.getOperand(1).getReg() == SrcReg &&
2092           Instr.getOperand(2).getReg() == SrcReg2) ||
2093         (Instr.getOperand(1).getReg() == SrcReg2 &&
2094          Instr.getOperand(2).getReg() == SrcReg))) {
2095       Sub = &*I;
2096       break;
2097     }
2098 
2099     if (I == B)
2100       // The 'and' is below the comparison instruction.
2101       return false;
2102   }
2103 
2104   // Return false if no candidates exist.
2105   if (!MI && !Sub)
2106     return false;
2107 
2108   // The single candidate is called MI.
2109   if (!MI) MI = Sub;
2110 
2111   int NewOpC = -1;
2112   int MIOpC = MI->getOpcode();
2113   if (MIOpC == PPC::ANDI_rec || MIOpC == PPC::ANDI8_rec ||
2114       MIOpC == PPC::ANDIS_rec || MIOpC == PPC::ANDIS8_rec)
2115     NewOpC = MIOpC;
2116   else {
2117     NewOpC = PPC::getRecordFormOpcode(MIOpC);
2118     if (NewOpC == -1 && PPC::getNonRecordFormOpcode(MIOpC) != -1)
2119       NewOpC = MIOpC;
2120   }
2121 
2122   // FIXME: On the non-embedded POWER architectures, only some of the record
2123   // forms are fast, and we should use only the fast ones.
2124 
2125   // The defining instruction has a record form (or is already a record
2126   // form). It is possible, however, that we'll need to reverse the condition
2127   // code of the users.
2128   if (NewOpC == -1)
2129     return false;
2130 
2131   // If we have SUB(r1, r2) and CMP(r2, r1), the condition code based on CMP
2132   // needs to be updated to be based on SUB.  Push the condition code
2133   // operands to OperandsToUpdate.  If it is safe to remove CmpInstr, the
2134   // condition code of these operands will be modified.
2135   // Here, Value == 0 means we haven't converted comparison against 1 or -1 to
2136   // comparison against 0, which may modify predicate.
2137   bool ShouldSwap = false;
2138   if (Sub && Value == 0) {
2139     ShouldSwap = SrcReg2 != 0 && Sub->getOperand(1).getReg() == SrcReg2 &&
2140       Sub->getOperand(2).getReg() == SrcReg;
2141 
2142     // The operands to subf are the opposite of sub, so only in the fixed-point
2143     // case, invert the order.
2144     ShouldSwap = !ShouldSwap;
2145   }
2146 
2147   if (ShouldSwap)
2148     for (MachineRegisterInfo::use_instr_iterator
2149          I = MRI->use_instr_begin(CRReg), IE = MRI->use_instr_end();
2150          I != IE; ++I) {
2151       MachineInstr *UseMI = &*I;
2152       if (UseMI->getOpcode() == PPC::BCC) {
2153         PPC::Predicate Pred = (PPC::Predicate) UseMI->getOperand(0).getImm();
2154         unsigned PredCond = PPC::getPredicateCondition(Pred);
2155         assert((!equalityOnly ||
2156                 PredCond == PPC::PRED_EQ || PredCond == PPC::PRED_NE) &&
2157                "Invalid predicate for equality-only optimization");
2158         (void)PredCond; // To suppress warning in release build.
2159         PredsToUpdate.push_back(std::make_pair(&(UseMI->getOperand(0)),
2160                                 PPC::getSwappedPredicate(Pred)));
2161       } else if (UseMI->getOpcode() == PPC::ISEL ||
2162                  UseMI->getOpcode() == PPC::ISEL8) {
2163         unsigned NewSubReg = UseMI->getOperand(3).getSubReg();
2164         assert((!equalityOnly || NewSubReg == PPC::sub_eq) &&
2165                "Invalid CR bit for equality-only optimization");
2166 
2167         if (NewSubReg == PPC::sub_lt)
2168           NewSubReg = PPC::sub_gt;
2169         else if (NewSubReg == PPC::sub_gt)
2170           NewSubReg = PPC::sub_lt;
2171 
2172         SubRegsToUpdate.push_back(std::make_pair(&(UseMI->getOperand(3)),
2173                                                  NewSubReg));
2174       } else // We need to abort on a user we don't understand.
2175         return false;
2176     }
2177   assert(!(Value != 0 && ShouldSwap) &&
2178          "Non-zero immediate support and ShouldSwap"
2179          "may conflict in updating predicate");
2180 
2181   // Create a new virtual register to hold the value of the CR set by the
2182   // record-form instruction. If the instruction was not previously in
2183   // record form, then set the kill flag on the CR.
2184   CmpInstr.eraseFromParent();
2185 
2186   MachineBasicBlock::iterator MII = MI;
2187   BuildMI(*MI->getParent(), std::next(MII), MI->getDebugLoc(),
2188           get(TargetOpcode::COPY), CRReg)
2189     .addReg(PPC::CR0, MIOpC != NewOpC ? RegState::Kill : 0);
2190 
2191   // Even if CR0 register were dead before, it is alive now since the
2192   // instruction we just built uses it.
2193   MI->clearRegisterDeads(PPC::CR0);
2194 
2195   if (MIOpC != NewOpC) {
2196     // We need to be careful here: we're replacing one instruction with
2197     // another, and we need to make sure that we get all of the right
2198     // implicit uses and defs. On the other hand, the caller may be holding
2199     // an iterator to this instruction, and so we can't delete it (this is
2200     // specifically the case if this is the instruction directly after the
2201     // compare).
2202 
2203     // Rotates are expensive instructions. If we're emitting a record-form
2204     // rotate that can just be an andi/andis, we should just emit that.
2205     if (MIOpC == PPC::RLWINM || MIOpC == PPC::RLWINM8) {
2206       Register GPRRes = MI->getOperand(0).getReg();
2207       int64_t SH = MI->getOperand(2).getImm();
2208       int64_t MB = MI->getOperand(3).getImm();
2209       int64_t ME = MI->getOperand(4).getImm();
2210       // We can only do this if both the start and end of the mask are in the
2211       // same halfword.
2212       bool MBInLoHWord = MB >= 16;
2213       bool MEInLoHWord = ME >= 16;
2214       uint64_t Mask = ~0LLU;
2215 
2216       if (MB <= ME && MBInLoHWord == MEInLoHWord && SH == 0) {
2217         Mask = ((1LLU << (32 - MB)) - 1) & ~((1LLU << (31 - ME)) - 1);
2218         // The mask value needs to shift right 16 if we're emitting andis.
2219         Mask >>= MBInLoHWord ? 0 : 16;
2220         NewOpC = MIOpC == PPC::RLWINM
2221                      ? (MBInLoHWord ? PPC::ANDI_rec : PPC::ANDIS_rec)
2222                      : (MBInLoHWord ? PPC::ANDI8_rec : PPC::ANDIS8_rec);
2223       } else if (MRI->use_empty(GPRRes) && (ME == 31) &&
2224                  (ME - MB + 1 == SH) && (MB >= 16)) {
2225         // If we are rotating by the exact number of bits as are in the mask
2226         // and the mask is in the least significant bits of the register,
2227         // that's just an andis. (as long as the GPR result has no uses).
2228         Mask = ((1LLU << 32) - 1) & ~((1LLU << (32 - SH)) - 1);
2229         Mask >>= 16;
2230         NewOpC = MIOpC == PPC::RLWINM ? PPC::ANDIS_rec : PPC::ANDIS8_rec;
2231       }
2232       // If we've set the mask, we can transform.
2233       if (Mask != ~0LLU) {
2234         MI->RemoveOperand(4);
2235         MI->RemoveOperand(3);
2236         MI->getOperand(2).setImm(Mask);
2237         NumRcRotatesConvertedToRcAnd++;
2238       }
2239     } else if (MIOpC == PPC::RLDICL && MI->getOperand(2).getImm() == 0) {
2240       int64_t MB = MI->getOperand(3).getImm();
2241       if (MB >= 48) {
2242         uint64_t Mask = (1LLU << (63 - MB + 1)) - 1;
2243         NewOpC = PPC::ANDI8_rec;
2244         MI->RemoveOperand(3);
2245         MI->getOperand(2).setImm(Mask);
2246         NumRcRotatesConvertedToRcAnd++;
2247       }
2248     }
2249 
2250     const MCInstrDesc &NewDesc = get(NewOpC);
2251     MI->setDesc(NewDesc);
2252 
2253     if (NewDesc.ImplicitDefs)
2254       for (const MCPhysReg *ImpDefs = NewDesc.getImplicitDefs();
2255            *ImpDefs; ++ImpDefs)
2256         if (!MI->definesRegister(*ImpDefs))
2257           MI->addOperand(*MI->getParent()->getParent(),
2258                          MachineOperand::CreateReg(*ImpDefs, true, true));
2259     if (NewDesc.ImplicitUses)
2260       for (const MCPhysReg *ImpUses = NewDesc.getImplicitUses();
2261            *ImpUses; ++ImpUses)
2262         if (!MI->readsRegister(*ImpUses))
2263           MI->addOperand(*MI->getParent()->getParent(),
2264                          MachineOperand::CreateReg(*ImpUses, false, true));
2265   }
2266   assert(MI->definesRegister(PPC::CR0) &&
2267          "Record-form instruction does not define cr0?");
2268 
2269   // Modify the condition code of operands in OperandsToUpdate.
2270   // Since we have SUB(r1, r2) and CMP(r2, r1), the condition code needs to
2271   // be changed from r2 > r1 to r1 < r2, from r2 < r1 to r1 > r2, etc.
2272   for (unsigned i = 0, e = PredsToUpdate.size(); i < e; i++)
2273     PredsToUpdate[i].first->setImm(PredsToUpdate[i].second);
2274 
2275   for (unsigned i = 0, e = SubRegsToUpdate.size(); i < e; i++)
2276     SubRegsToUpdate[i].first->setSubReg(SubRegsToUpdate[i].second);
2277 
2278   return true;
2279 }
2280 
2281 bool PPCInstrInfo::getMemOperandsWithOffsetWidth(
2282     const MachineInstr &LdSt, SmallVectorImpl<const MachineOperand *> &BaseOps,
2283     int64_t &Offset, bool &OffsetIsScalable, unsigned &Width,
2284     const TargetRegisterInfo *TRI) const {
2285   const MachineOperand *BaseOp;
2286   OffsetIsScalable = false;
2287   if (!getMemOperandWithOffsetWidth(LdSt, BaseOp, Offset, Width, TRI))
2288     return false;
2289   BaseOps.push_back(BaseOp);
2290   return true;
2291 }
2292 
2293 static bool isLdStSafeToCluster(const MachineInstr &LdSt,
2294                                 const TargetRegisterInfo *TRI) {
2295   // If this is a volatile load/store, don't mess with it.
2296   if (LdSt.hasOrderedMemoryRef() || LdSt.getNumExplicitOperands() != 3)
2297     return false;
2298 
2299   if (LdSt.getOperand(2).isFI())
2300     return true;
2301 
2302   assert(LdSt.getOperand(2).isReg() && "Expected a reg operand.");
2303   // Can't cluster if the instruction modifies the base register
2304   // or it is update form. e.g. ld r2,3(r2)
2305   if (LdSt.modifiesRegister(LdSt.getOperand(2).getReg(), TRI))
2306     return false;
2307 
2308   return true;
2309 }
2310 
2311 // Only cluster instruction pair that have the same opcode, and they are
2312 // clusterable according to PowerPC specification.
2313 static bool isClusterableLdStOpcPair(unsigned FirstOpc, unsigned SecondOpc,
2314                                      const PPCSubtarget &Subtarget) {
2315   switch (FirstOpc) {
2316   default:
2317     return false;
2318   case PPC::STD:
2319   case PPC::STFD:
2320   case PPC::STXSD:
2321   case PPC::DFSTOREf64:
2322     return FirstOpc == SecondOpc;
2323   // PowerPC backend has opcode STW/STW8 for instruction "stw" to deal with
2324   // 32bit and 64bit instruction selection. They are clusterable pair though
2325   // they are different opcode.
2326   case PPC::STW:
2327   case PPC::STW8:
2328     return SecondOpc == PPC::STW || SecondOpc == PPC::STW8;
2329   }
2330 }
2331 
2332 bool PPCInstrInfo::shouldClusterMemOps(
2333     ArrayRef<const MachineOperand *> BaseOps1,
2334     ArrayRef<const MachineOperand *> BaseOps2, unsigned NumLoads,
2335     unsigned NumBytes) const {
2336 
2337   assert(BaseOps1.size() == 1 && BaseOps2.size() == 1);
2338   const MachineOperand &BaseOp1 = *BaseOps1.front();
2339   const MachineOperand &BaseOp2 = *BaseOps2.front();
2340   assert((BaseOp1.isReg() || BaseOp1.isFI()) &&
2341          "Only base registers and frame indices are supported.");
2342 
2343   // The NumLoads means the number of loads that has been clustered.
2344   // Don't cluster memory op if there are already two ops clustered at least.
2345   if (NumLoads > 2)
2346     return false;
2347 
2348   // Cluster the load/store only when they have the same base
2349   // register or FI.
2350   if ((BaseOp1.isReg() != BaseOp2.isReg()) ||
2351       (BaseOp1.isReg() && BaseOp1.getReg() != BaseOp2.getReg()) ||
2352       (BaseOp1.isFI() && BaseOp1.getIndex() != BaseOp2.getIndex()))
2353     return false;
2354 
2355   // Check if the load/store are clusterable according to the PowerPC
2356   // specification.
2357   const MachineInstr &FirstLdSt = *BaseOp1.getParent();
2358   const MachineInstr &SecondLdSt = *BaseOp2.getParent();
2359   unsigned FirstOpc = FirstLdSt.getOpcode();
2360   unsigned SecondOpc = SecondLdSt.getOpcode();
2361   const TargetRegisterInfo *TRI = &getRegisterInfo();
2362   // Cluster the load/store only when they have the same opcode, and they are
2363   // clusterable opcode according to PowerPC specification.
2364   if (!isClusterableLdStOpcPair(FirstOpc, SecondOpc, Subtarget))
2365     return false;
2366 
2367   // Can't cluster load/store that have ordered or volatile memory reference.
2368   if (!isLdStSafeToCluster(FirstLdSt, TRI) ||
2369       !isLdStSafeToCluster(SecondLdSt, TRI))
2370     return false;
2371 
2372   int64_t Offset1 = 0, Offset2 = 0;
2373   unsigned Width1 = 0, Width2 = 0;
2374   const MachineOperand *Base1 = nullptr, *Base2 = nullptr;
2375   if (!getMemOperandWithOffsetWidth(FirstLdSt, Base1, Offset1, Width1, TRI) ||
2376       !getMemOperandWithOffsetWidth(SecondLdSt, Base2, Offset2, Width2, TRI) ||
2377       Width1 != Width2)
2378     return false;
2379 
2380   assert(Base1 == &BaseOp1 && Base2 == &BaseOp2 &&
2381          "getMemOperandWithOffsetWidth return incorrect base op");
2382   // The caller should already have ordered FirstMemOp/SecondMemOp by offset.
2383   assert(Offset1 <= Offset2 && "Caller should have ordered offsets.");
2384   return Offset1 + Width1 == Offset2;
2385 }
2386 
2387 /// GetInstSize - Return the number of bytes of code the specified
2388 /// instruction may be.  This returns the maximum number of bytes.
2389 ///
2390 unsigned PPCInstrInfo::getInstSizeInBytes(const MachineInstr &MI) const {
2391   unsigned Opcode = MI.getOpcode();
2392 
2393   if (Opcode == PPC::INLINEASM || Opcode == PPC::INLINEASM_BR) {
2394     const MachineFunction *MF = MI.getParent()->getParent();
2395     const char *AsmStr = MI.getOperand(0).getSymbolName();
2396     return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
2397   } else if (Opcode == TargetOpcode::STACKMAP) {
2398     StackMapOpers Opers(&MI);
2399     return Opers.getNumPatchBytes();
2400   } else if (Opcode == TargetOpcode::PATCHPOINT) {
2401     PatchPointOpers Opers(&MI);
2402     return Opers.getNumPatchBytes();
2403   } else {
2404     return get(Opcode).getSize();
2405   }
2406 }
2407 
2408 std::pair<unsigned, unsigned>
2409 PPCInstrInfo::decomposeMachineOperandsTargetFlags(unsigned TF) const {
2410   const unsigned Mask = PPCII::MO_ACCESS_MASK;
2411   return std::make_pair(TF & Mask, TF & ~Mask);
2412 }
2413 
2414 ArrayRef<std::pair<unsigned, const char *>>
2415 PPCInstrInfo::getSerializableDirectMachineOperandTargetFlags() const {
2416   using namespace PPCII;
2417   static const std::pair<unsigned, const char *> TargetFlags[] = {
2418       {MO_LO, "ppc-lo"},
2419       {MO_HA, "ppc-ha"},
2420       {MO_TPREL_LO, "ppc-tprel-lo"},
2421       {MO_TPREL_HA, "ppc-tprel-ha"},
2422       {MO_DTPREL_LO, "ppc-dtprel-lo"},
2423       {MO_TLSLD_LO, "ppc-tlsld-lo"},
2424       {MO_TOC_LO, "ppc-toc-lo"},
2425       {MO_TLS, "ppc-tls"}};
2426   return makeArrayRef(TargetFlags);
2427 }
2428 
2429 ArrayRef<std::pair<unsigned, const char *>>
2430 PPCInstrInfo::getSerializableBitmaskMachineOperandTargetFlags() const {
2431   using namespace PPCII;
2432   static const std::pair<unsigned, const char *> TargetFlags[] = {
2433       {MO_PLT, "ppc-plt"},
2434       {MO_PIC_FLAG, "ppc-pic"},
2435       {MO_PCREL_FLAG, "ppc-pcrel"},
2436       {MO_GOT_FLAG, "ppc-got"},
2437       {MO_PCREL_OPT_FLAG, "ppc-opt-pcrel"},
2438       {MO_TLSGD_FLAG, "ppc-tlsgd"},
2439       {MO_TLSLD_FLAG, "ppc-tlsld"},
2440       {MO_TPREL_FLAG, "ppc-tprel"},
2441       {MO_GOT_TLSGD_PCREL_FLAG, "ppc-got-tlsgd-pcrel"},
2442       {MO_GOT_TLSLD_PCREL_FLAG, "ppc-got-tlsld-pcrel"},
2443       {MO_GOT_TPREL_PCREL_FLAG, "ppc-got-tprel-pcrel"}};
2444   return makeArrayRef(TargetFlags);
2445 }
2446 
2447 // Expand VSX Memory Pseudo instruction to either a VSX or a FP instruction.
2448 // The VSX versions have the advantage of a full 64-register target whereas
2449 // the FP ones have the advantage of lower latency and higher throughput. So
2450 // what we are after is using the faster instructions in low register pressure
2451 // situations and using the larger register file in high register pressure
2452 // situations.
2453 bool PPCInstrInfo::expandVSXMemPseudo(MachineInstr &MI) const {
2454     unsigned UpperOpcode, LowerOpcode;
2455     switch (MI.getOpcode()) {
2456     case PPC::DFLOADf32:
2457       UpperOpcode = PPC::LXSSP;
2458       LowerOpcode = PPC::LFS;
2459       break;
2460     case PPC::DFLOADf64:
2461       UpperOpcode = PPC::LXSD;
2462       LowerOpcode = PPC::LFD;
2463       break;
2464     case PPC::DFSTOREf32:
2465       UpperOpcode = PPC::STXSSP;
2466       LowerOpcode = PPC::STFS;
2467       break;
2468     case PPC::DFSTOREf64:
2469       UpperOpcode = PPC::STXSD;
2470       LowerOpcode = PPC::STFD;
2471       break;
2472     case PPC::XFLOADf32:
2473       UpperOpcode = PPC::LXSSPX;
2474       LowerOpcode = PPC::LFSX;
2475       break;
2476     case PPC::XFLOADf64:
2477       UpperOpcode = PPC::LXSDX;
2478       LowerOpcode = PPC::LFDX;
2479       break;
2480     case PPC::XFSTOREf32:
2481       UpperOpcode = PPC::STXSSPX;
2482       LowerOpcode = PPC::STFSX;
2483       break;
2484     case PPC::XFSTOREf64:
2485       UpperOpcode = PPC::STXSDX;
2486       LowerOpcode = PPC::STFDX;
2487       break;
2488     case PPC::LIWAX:
2489       UpperOpcode = PPC::LXSIWAX;
2490       LowerOpcode = PPC::LFIWAX;
2491       break;
2492     case PPC::LIWZX:
2493       UpperOpcode = PPC::LXSIWZX;
2494       LowerOpcode = PPC::LFIWZX;
2495       break;
2496     case PPC::STIWX:
2497       UpperOpcode = PPC::STXSIWX;
2498       LowerOpcode = PPC::STFIWX;
2499       break;
2500     default:
2501       llvm_unreachable("Unknown Operation!");
2502     }
2503 
2504     Register TargetReg = MI.getOperand(0).getReg();
2505     unsigned Opcode;
2506     if ((TargetReg >= PPC::F0 && TargetReg <= PPC::F31) ||
2507         (TargetReg >= PPC::VSL0 && TargetReg <= PPC::VSL31))
2508       Opcode = LowerOpcode;
2509     else
2510       Opcode = UpperOpcode;
2511     MI.setDesc(get(Opcode));
2512     return true;
2513 }
2514 
2515 static bool isAnImmediateOperand(const MachineOperand &MO) {
2516   return MO.isCPI() || MO.isGlobal() || MO.isImm();
2517 }
2518 
2519 bool PPCInstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
2520   auto &MBB = *MI.getParent();
2521   auto DL = MI.getDebugLoc();
2522 
2523   switch (MI.getOpcode()) {
2524   case PPC::BUILD_UACC: {
2525     MCRegister ACC = MI.getOperand(0).getReg();
2526     MCRegister UACC = MI.getOperand(1).getReg();
2527     if (ACC - PPC::ACC0 != UACC - PPC::UACC0) {
2528       MCRegister SrcVSR = PPC::VSL0 + (UACC - PPC::UACC0) * 4;
2529       MCRegister DstVSR = PPC::VSL0 + (ACC - PPC::ACC0) * 4;
2530       // FIXME: This can easily be improved to look up to the top of the MBB
2531       // to see if the inputs are XXLOR's. If they are and SrcReg is killed,
2532       // we can just re-target any such XXLOR's to DstVSR + offset.
2533       for (int VecNo = 0; VecNo < 4; VecNo++)
2534         BuildMI(MBB, MI, DL, get(PPC::XXLOR), DstVSR + VecNo)
2535             .addReg(SrcVSR + VecNo)
2536             .addReg(SrcVSR + VecNo);
2537     }
2538     // BUILD_UACC is expanded to 4 copies of the underlying vsx regisers.
2539     // So after building the 4 copies, we can replace the BUILD_UACC instruction
2540     // with a NOP.
2541     LLVM_FALLTHROUGH;
2542   }
2543   case PPC::KILL_PAIR: {
2544     MI.setDesc(get(PPC::UNENCODED_NOP));
2545     MI.RemoveOperand(1);
2546     MI.RemoveOperand(0);
2547     return true;
2548   }
2549   case TargetOpcode::LOAD_STACK_GUARD: {
2550     assert(Subtarget.isTargetLinux() &&
2551            "Only Linux target is expected to contain LOAD_STACK_GUARD");
2552     const int64_t Offset = Subtarget.isPPC64() ? -0x7010 : -0x7008;
2553     const unsigned Reg = Subtarget.isPPC64() ? PPC::X13 : PPC::R2;
2554     MI.setDesc(get(Subtarget.isPPC64() ? PPC::LD : PPC::LWZ));
2555     MachineInstrBuilder(*MI.getParent()->getParent(), MI)
2556         .addImm(Offset)
2557         .addReg(Reg);
2558     return true;
2559   }
2560   case PPC::DFLOADf32:
2561   case PPC::DFLOADf64:
2562   case PPC::DFSTOREf32:
2563   case PPC::DFSTOREf64: {
2564     assert(Subtarget.hasP9Vector() &&
2565            "Invalid D-Form Pseudo-ops on Pre-P9 target.");
2566     assert(MI.getOperand(2).isReg() &&
2567            isAnImmediateOperand(MI.getOperand(1)) &&
2568            "D-form op must have register and immediate operands");
2569     return expandVSXMemPseudo(MI);
2570   }
2571   case PPC::XFLOADf32:
2572   case PPC::XFSTOREf32:
2573   case PPC::LIWAX:
2574   case PPC::LIWZX:
2575   case PPC::STIWX: {
2576     assert(Subtarget.hasP8Vector() &&
2577            "Invalid X-Form Pseudo-ops on Pre-P8 target.");
2578     assert(MI.getOperand(2).isReg() && MI.getOperand(1).isReg() &&
2579            "X-form op must have register and register operands");
2580     return expandVSXMemPseudo(MI);
2581   }
2582   case PPC::XFLOADf64:
2583   case PPC::XFSTOREf64: {
2584     assert(Subtarget.hasVSX() &&
2585            "Invalid X-Form Pseudo-ops on target that has no VSX.");
2586     assert(MI.getOperand(2).isReg() && MI.getOperand(1).isReg() &&
2587            "X-form op must have register and register operands");
2588     return expandVSXMemPseudo(MI);
2589   }
2590   case PPC::SPILLTOVSR_LD: {
2591     Register TargetReg = MI.getOperand(0).getReg();
2592     if (PPC::VSFRCRegClass.contains(TargetReg)) {
2593       MI.setDesc(get(PPC::DFLOADf64));
2594       return expandPostRAPseudo(MI);
2595     }
2596     else
2597       MI.setDesc(get(PPC::LD));
2598     return true;
2599   }
2600   case PPC::SPILLTOVSR_ST: {
2601     Register SrcReg = MI.getOperand(0).getReg();
2602     if (PPC::VSFRCRegClass.contains(SrcReg)) {
2603       NumStoreSPILLVSRRCAsVec++;
2604       MI.setDesc(get(PPC::DFSTOREf64));
2605       return expandPostRAPseudo(MI);
2606     } else {
2607       NumStoreSPILLVSRRCAsGpr++;
2608       MI.setDesc(get(PPC::STD));
2609     }
2610     return true;
2611   }
2612   case PPC::SPILLTOVSR_LDX: {
2613     Register TargetReg = MI.getOperand(0).getReg();
2614     if (PPC::VSFRCRegClass.contains(TargetReg))
2615       MI.setDesc(get(PPC::LXSDX));
2616     else
2617       MI.setDesc(get(PPC::LDX));
2618     return true;
2619   }
2620   case PPC::SPILLTOVSR_STX: {
2621     Register SrcReg = MI.getOperand(0).getReg();
2622     if (PPC::VSFRCRegClass.contains(SrcReg)) {
2623       NumStoreSPILLVSRRCAsVec++;
2624       MI.setDesc(get(PPC::STXSDX));
2625     } else {
2626       NumStoreSPILLVSRRCAsGpr++;
2627       MI.setDesc(get(PPC::STDX));
2628     }
2629     return true;
2630   }
2631 
2632   case PPC::CFENCE8: {
2633     auto Val = MI.getOperand(0).getReg();
2634     BuildMI(MBB, MI, DL, get(PPC::CMPD), PPC::CR7).addReg(Val).addReg(Val);
2635     BuildMI(MBB, MI, DL, get(PPC::CTRL_DEP))
2636         .addImm(PPC::PRED_NE_MINUS)
2637         .addReg(PPC::CR7)
2638         .addImm(1);
2639     MI.setDesc(get(PPC::ISYNC));
2640     MI.RemoveOperand(0);
2641     return true;
2642   }
2643   }
2644   return false;
2645 }
2646 
2647 // Essentially a compile-time implementation of a compare->isel sequence.
2648 // It takes two constants to compare, along with the true/false registers
2649 // and the comparison type (as a subreg to a CR field) and returns one
2650 // of the true/false registers, depending on the comparison results.
2651 static unsigned selectReg(int64_t Imm1, int64_t Imm2, unsigned CompareOpc,
2652                           unsigned TrueReg, unsigned FalseReg,
2653                           unsigned CRSubReg) {
2654   // Signed comparisons. The immediates are assumed to be sign-extended.
2655   if (CompareOpc == PPC::CMPWI || CompareOpc == PPC::CMPDI) {
2656     switch (CRSubReg) {
2657     default: llvm_unreachable("Unknown integer comparison type.");
2658     case PPC::sub_lt:
2659       return Imm1 < Imm2 ? TrueReg : FalseReg;
2660     case PPC::sub_gt:
2661       return Imm1 > Imm2 ? TrueReg : FalseReg;
2662     case PPC::sub_eq:
2663       return Imm1 == Imm2 ? TrueReg : FalseReg;
2664     }
2665   }
2666   // Unsigned comparisons.
2667   else if (CompareOpc == PPC::CMPLWI || CompareOpc == PPC::CMPLDI) {
2668     switch (CRSubReg) {
2669     default: llvm_unreachable("Unknown integer comparison type.");
2670     case PPC::sub_lt:
2671       return (uint64_t)Imm1 < (uint64_t)Imm2 ? TrueReg : FalseReg;
2672     case PPC::sub_gt:
2673       return (uint64_t)Imm1 > (uint64_t)Imm2 ? TrueReg : FalseReg;
2674     case PPC::sub_eq:
2675       return Imm1 == Imm2 ? TrueReg : FalseReg;
2676     }
2677   }
2678   return PPC::NoRegister;
2679 }
2680 
2681 void PPCInstrInfo::replaceInstrOperandWithImm(MachineInstr &MI,
2682                                               unsigned OpNo,
2683                                               int64_t Imm) const {
2684   assert(MI.getOperand(OpNo).isReg() && "Operand must be a REG");
2685   // Replace the REG with the Immediate.
2686   Register InUseReg = MI.getOperand(OpNo).getReg();
2687   MI.getOperand(OpNo).ChangeToImmediate(Imm);
2688 
2689   if (MI.implicit_operands().empty())
2690     return;
2691 
2692   // We need to make sure that the MI didn't have any implicit use
2693   // of this REG any more.
2694   const TargetRegisterInfo *TRI = &getRegisterInfo();
2695   int UseOpIdx = MI.findRegisterUseOperandIdx(InUseReg, false, TRI);
2696   if (UseOpIdx >= 0) {
2697     MachineOperand &MO = MI.getOperand(UseOpIdx);
2698     if (MO.isImplicit())
2699       // The operands must always be in the following order:
2700       // - explicit reg defs,
2701       // - other explicit operands (reg uses, immediates, etc.),
2702       // - implicit reg defs
2703       // - implicit reg uses
2704       // Therefore, removing the implicit operand won't change the explicit
2705       // operands layout.
2706       MI.RemoveOperand(UseOpIdx);
2707   }
2708 }
2709 
2710 // Replace an instruction with one that materializes a constant (and sets
2711 // CR0 if the original instruction was a record-form instruction).
2712 void PPCInstrInfo::replaceInstrWithLI(MachineInstr &MI,
2713                                       const LoadImmediateInfo &LII) const {
2714   // Remove existing operands.
2715   int OperandToKeep = LII.SetCR ? 1 : 0;
2716   for (int i = MI.getNumOperands() - 1; i > OperandToKeep; i--)
2717     MI.RemoveOperand(i);
2718 
2719   // Replace the instruction.
2720   if (LII.SetCR) {
2721     MI.setDesc(get(LII.Is64Bit ? PPC::ANDI8_rec : PPC::ANDI_rec));
2722     // Set the immediate.
2723     MachineInstrBuilder(*MI.getParent()->getParent(), MI)
2724         .addImm(LII.Imm).addReg(PPC::CR0, RegState::ImplicitDefine);
2725     return;
2726   }
2727   else
2728     MI.setDesc(get(LII.Is64Bit ? PPC::LI8 : PPC::LI));
2729 
2730   // Set the immediate.
2731   MachineInstrBuilder(*MI.getParent()->getParent(), MI)
2732       .addImm(LII.Imm);
2733 }
2734 
2735 MachineInstr *PPCInstrInfo::getDefMIPostRA(unsigned Reg, MachineInstr &MI,
2736                                            bool &SeenIntermediateUse) const {
2737   assert(!MI.getParent()->getParent()->getRegInfo().isSSA() &&
2738          "Should be called after register allocation.");
2739   const TargetRegisterInfo *TRI = &getRegisterInfo();
2740   MachineBasicBlock::reverse_iterator E = MI.getParent()->rend(), It = MI;
2741   It++;
2742   SeenIntermediateUse = false;
2743   for (; It != E; ++It) {
2744     if (It->modifiesRegister(Reg, TRI))
2745       return &*It;
2746     if (It->readsRegister(Reg, TRI))
2747       SeenIntermediateUse = true;
2748   }
2749   return nullptr;
2750 }
2751 
2752 MachineInstr *PPCInstrInfo::getForwardingDefMI(
2753   MachineInstr &MI,
2754   unsigned &OpNoForForwarding,
2755   bool &SeenIntermediateUse) const {
2756   OpNoForForwarding = ~0U;
2757   MachineInstr *DefMI = nullptr;
2758   MachineRegisterInfo *MRI = &MI.getParent()->getParent()->getRegInfo();
2759   const TargetRegisterInfo *TRI = &getRegisterInfo();
2760   // If we're in SSA, get the defs through the MRI. Otherwise, only look
2761   // within the basic block to see if the register is defined using an
2762   // LI/LI8/ADDI/ADDI8.
2763   if (MRI->isSSA()) {
2764     for (int i = 1, e = MI.getNumOperands(); i < e; i++) {
2765       if (!MI.getOperand(i).isReg())
2766         continue;
2767       Register Reg = MI.getOperand(i).getReg();
2768       if (!Register::isVirtualRegister(Reg))
2769         continue;
2770       unsigned TrueReg = TRI->lookThruCopyLike(Reg, MRI);
2771       if (Register::isVirtualRegister(TrueReg)) {
2772         DefMI = MRI->getVRegDef(TrueReg);
2773         if (DefMI->getOpcode() == PPC::LI || DefMI->getOpcode() == PPC::LI8 ||
2774             DefMI->getOpcode() == PPC::ADDI ||
2775             DefMI->getOpcode() == PPC::ADDI8) {
2776           OpNoForForwarding = i;
2777           // The ADDI and LI operand maybe exist in one instruction at same
2778           // time. we prefer to fold LI operand as LI only has one Imm operand
2779           // and is more possible to be converted. So if current DefMI is
2780           // ADDI/ADDI8, we continue to find possible LI/LI8.
2781           if (DefMI->getOpcode() == PPC::LI || DefMI->getOpcode() == PPC::LI8)
2782             break;
2783         }
2784       }
2785     }
2786   } else {
2787     // Looking back through the definition for each operand could be expensive,
2788     // so exit early if this isn't an instruction that either has an immediate
2789     // form or is already an immediate form that we can handle.
2790     ImmInstrInfo III;
2791     unsigned Opc = MI.getOpcode();
2792     bool ConvertibleImmForm =
2793         Opc == PPC::CMPWI || Opc == PPC::CMPLWI || Opc == PPC::CMPDI ||
2794         Opc == PPC::CMPLDI || Opc == PPC::ADDI || Opc == PPC::ADDI8 ||
2795         Opc == PPC::ORI || Opc == PPC::ORI8 || Opc == PPC::XORI ||
2796         Opc == PPC::XORI8 || Opc == PPC::RLDICL || Opc == PPC::RLDICL_rec ||
2797         Opc == PPC::RLDICL_32 || Opc == PPC::RLDICL_32_64 ||
2798         Opc == PPC::RLWINM || Opc == PPC::RLWINM_rec || Opc == PPC::RLWINM8 ||
2799         Opc == PPC::RLWINM8_rec;
2800     bool IsVFReg = (MI.getNumOperands() && MI.getOperand(0).isReg())
2801                        ? isVFRegister(MI.getOperand(0).getReg())
2802                        : false;
2803     if (!ConvertibleImmForm && !instrHasImmForm(Opc, IsVFReg, III, true))
2804       return nullptr;
2805 
2806     // Don't convert or %X, %Y, %Y since that's just a register move.
2807     if ((Opc == PPC::OR || Opc == PPC::OR8) &&
2808         MI.getOperand(1).getReg() == MI.getOperand(2).getReg())
2809       return nullptr;
2810     for (int i = 1, e = MI.getNumOperands(); i < e; i++) {
2811       MachineOperand &MO = MI.getOperand(i);
2812       SeenIntermediateUse = false;
2813       if (MO.isReg() && MO.isUse() && !MO.isImplicit()) {
2814         Register Reg = MI.getOperand(i).getReg();
2815         // If we see another use of this reg between the def and the MI,
2816         // we want to flat it so the def isn't deleted.
2817         MachineInstr *DefMI = getDefMIPostRA(Reg, MI, SeenIntermediateUse);
2818         if (DefMI) {
2819           // Is this register defined by some form of add-immediate (including
2820           // load-immediate) within this basic block?
2821           switch (DefMI->getOpcode()) {
2822           default:
2823             break;
2824           case PPC::LI:
2825           case PPC::LI8:
2826           case PPC::ADDItocL:
2827           case PPC::ADDI:
2828           case PPC::ADDI8:
2829             OpNoForForwarding = i;
2830             return DefMI;
2831           }
2832         }
2833       }
2834     }
2835   }
2836   return OpNoForForwarding == ~0U ? nullptr : DefMI;
2837 }
2838 
2839 unsigned PPCInstrInfo::getSpillTarget() const {
2840   // With P10, we may need to spill paired vector registers or accumulator
2841   // registers. MMA implies paired vectors, so we can just check that.
2842   bool IsP10Variant = Subtarget.isISA3_1() || Subtarget.pairedVectorMemops();
2843   return IsP10Variant ? 2 : Subtarget.hasP9Vector() ? 1 : 0;
2844 }
2845 
2846 const unsigned *PPCInstrInfo::getStoreOpcodesForSpillArray() const {
2847   return StoreSpillOpcodesArray[getSpillTarget()];
2848 }
2849 
2850 const unsigned *PPCInstrInfo::getLoadOpcodesForSpillArray() const {
2851   return LoadSpillOpcodesArray[getSpillTarget()];
2852 }
2853 
2854 void PPCInstrInfo::fixupIsDeadOrKill(MachineInstr *StartMI, MachineInstr *EndMI,
2855                                      unsigned RegNo) const {
2856   // Conservatively clear kill flag for the register if the instructions are in
2857   // different basic blocks and in SSA form, because the kill flag may no longer
2858   // be right. There is no need to bother with dead flags since defs with no
2859   // uses will be handled by DCE.
2860   MachineRegisterInfo &MRI = StartMI->getParent()->getParent()->getRegInfo();
2861   if (MRI.isSSA() && (StartMI->getParent() != EndMI->getParent())) {
2862     MRI.clearKillFlags(RegNo);
2863     return;
2864   }
2865 
2866   // Instructions between [StartMI, EndMI] should be in same basic block.
2867   assert((StartMI->getParent() == EndMI->getParent()) &&
2868          "Instructions are not in same basic block");
2869 
2870   // If before RA, StartMI may be def through COPY, we need to adjust it to the
2871   // real def. See function getForwardingDefMI.
2872   if (MRI.isSSA()) {
2873     bool Reads, Writes;
2874     std::tie(Reads, Writes) = StartMI->readsWritesVirtualRegister(RegNo);
2875     if (!Reads && !Writes) {
2876       assert(Register::isVirtualRegister(RegNo) &&
2877              "Must be a virtual register");
2878       // Get real def and ignore copies.
2879       StartMI = MRI.getVRegDef(RegNo);
2880     }
2881   }
2882 
2883   bool IsKillSet = false;
2884 
2885   auto clearOperandKillInfo = [=] (MachineInstr &MI, unsigned Index) {
2886     MachineOperand &MO = MI.getOperand(Index);
2887     if (MO.isReg() && MO.isUse() && MO.isKill() &&
2888         getRegisterInfo().regsOverlap(MO.getReg(), RegNo))
2889       MO.setIsKill(false);
2890   };
2891 
2892   // Set killed flag for EndMI.
2893   // No need to do anything if EndMI defines RegNo.
2894   int UseIndex =
2895       EndMI->findRegisterUseOperandIdx(RegNo, false, &getRegisterInfo());
2896   if (UseIndex != -1) {
2897     EndMI->getOperand(UseIndex).setIsKill(true);
2898     IsKillSet = true;
2899     // Clear killed flag for other EndMI operands related to RegNo. In some
2900     // upexpected cases, killed may be set multiple times for same register
2901     // operand in same MI.
2902     for (int i = 0, e = EndMI->getNumOperands(); i != e; ++i)
2903       if (i != UseIndex)
2904         clearOperandKillInfo(*EndMI, i);
2905   }
2906 
2907   // Walking the inst in reverse order (EndMI -> StartMI].
2908   MachineBasicBlock::reverse_iterator It = *EndMI;
2909   MachineBasicBlock::reverse_iterator E = EndMI->getParent()->rend();
2910   // EndMI has been handled above, skip it here.
2911   It++;
2912   MachineOperand *MO = nullptr;
2913   for (; It != E; ++It) {
2914     // Skip insturctions which could not be a def/use of RegNo.
2915     if (It->isDebugInstr() || It->isPosition())
2916       continue;
2917 
2918     // Clear killed flag for all It operands related to RegNo. In some
2919     // upexpected cases, killed may be set multiple times for same register
2920     // operand in same MI.
2921     for (int i = 0, e = It->getNumOperands(); i != e; ++i)
2922         clearOperandKillInfo(*It, i);
2923 
2924     // If killed is not set, set killed for its last use or set dead for its def
2925     // if no use found.
2926     if (!IsKillSet) {
2927       if ((MO = It->findRegisterUseOperand(RegNo, false, &getRegisterInfo()))) {
2928         // Use found, set it killed.
2929         IsKillSet = true;
2930         MO->setIsKill(true);
2931         continue;
2932       } else if ((MO = It->findRegisterDefOperand(RegNo, false, true,
2933                                                   &getRegisterInfo()))) {
2934         // No use found, set dead for its def.
2935         assert(&*It == StartMI && "No new def between StartMI and EndMI.");
2936         MO->setIsDead(true);
2937         break;
2938       }
2939     }
2940 
2941     if ((&*It) == StartMI)
2942       break;
2943   }
2944   // Ensure RegMo liveness is killed after EndMI.
2945   assert((IsKillSet || (MO && MO->isDead())) &&
2946          "RegNo should be killed or dead");
2947 }
2948 
2949 // This opt tries to convert the following imm form to an index form to save an
2950 // add for stack variables.
2951 // Return false if no such pattern found.
2952 //
2953 // ADDI instr: ToBeChangedReg = ADDI FrameBaseReg, OffsetAddi
2954 // ADD instr:  ToBeDeletedReg = ADD ToBeChangedReg(killed), ScaleReg
2955 // Imm instr:  Reg            = op OffsetImm, ToBeDeletedReg(killed)
2956 //
2957 // can be converted to:
2958 //
2959 // new ADDI instr: ToBeChangedReg = ADDI FrameBaseReg, (OffsetAddi + OffsetImm)
2960 // Index instr:    Reg            = opx ScaleReg, ToBeChangedReg(killed)
2961 //
2962 // In order to eliminate ADD instr, make sure that:
2963 // 1: (OffsetAddi + OffsetImm) must be int16 since this offset will be used in
2964 //    new ADDI instr and ADDI can only take int16 Imm.
2965 // 2: ToBeChangedReg must be killed in ADD instr and there is no other use
2966 //    between ADDI and ADD instr since its original def in ADDI will be changed
2967 //    in new ADDI instr. And also there should be no new def for it between
2968 //    ADD and Imm instr as ToBeChangedReg will be used in Index instr.
2969 // 3: ToBeDeletedReg must be killed in Imm instr and there is no other use
2970 //    between ADD and Imm instr since ADD instr will be eliminated.
2971 // 4: ScaleReg must not be redefined between ADD and Imm instr since it will be
2972 //    moved to Index instr.
2973 bool PPCInstrInfo::foldFrameOffset(MachineInstr &MI) const {
2974   MachineFunction *MF = MI.getParent()->getParent();
2975   MachineRegisterInfo *MRI = &MF->getRegInfo();
2976   bool PostRA = !MRI->isSSA();
2977   // Do this opt after PEI which is after RA. The reason is stack slot expansion
2978   // in PEI may expose such opportunities since in PEI, stack slot offsets to
2979   // frame base(OffsetAddi) are determined.
2980   if (!PostRA)
2981     return false;
2982   unsigned ToBeDeletedReg = 0;
2983   int64_t OffsetImm = 0;
2984   unsigned XFormOpcode = 0;
2985   ImmInstrInfo III;
2986 
2987   // Check if Imm instr meets requirement.
2988   if (!isImmInstrEligibleForFolding(MI, ToBeDeletedReg, XFormOpcode, OffsetImm,
2989                                     III))
2990     return false;
2991 
2992   bool OtherIntermediateUse = false;
2993   MachineInstr *ADDMI = getDefMIPostRA(ToBeDeletedReg, MI, OtherIntermediateUse);
2994 
2995   // Exit if there is other use between ADD and Imm instr or no def found.
2996   if (OtherIntermediateUse || !ADDMI)
2997     return false;
2998 
2999   // Check if ADD instr meets requirement.
3000   if (!isADDInstrEligibleForFolding(*ADDMI))
3001     return false;
3002 
3003   unsigned ScaleRegIdx = 0;
3004   int64_t OffsetAddi = 0;
3005   MachineInstr *ADDIMI = nullptr;
3006 
3007   // Check if there is a valid ToBeChangedReg in ADDMI.
3008   // 1: It must be killed.
3009   // 2: Its definition must be a valid ADDIMI.
3010   // 3: It must satify int16 offset requirement.
3011   if (isValidToBeChangedReg(ADDMI, 1, ADDIMI, OffsetAddi, OffsetImm))
3012     ScaleRegIdx = 2;
3013   else if (isValidToBeChangedReg(ADDMI, 2, ADDIMI, OffsetAddi, OffsetImm))
3014     ScaleRegIdx = 1;
3015   else
3016     return false;
3017 
3018   assert(ADDIMI && "There should be ADDIMI for valid ToBeChangedReg.");
3019   unsigned ToBeChangedReg = ADDIMI->getOperand(0).getReg();
3020   unsigned ScaleReg = ADDMI->getOperand(ScaleRegIdx).getReg();
3021   auto NewDefFor = [&](unsigned Reg, MachineBasicBlock::iterator Start,
3022                        MachineBasicBlock::iterator End) {
3023     for (auto It = ++Start; It != End; It++)
3024       if (It->modifiesRegister(Reg, &getRegisterInfo()))
3025         return true;
3026     return false;
3027   };
3028 
3029   // We are trying to replace the ImmOpNo with ScaleReg. Give up if it is
3030   // treated as special zero when ScaleReg is R0/X0 register.
3031   if (III.ZeroIsSpecialOrig == III.ImmOpNo &&
3032       (ScaleReg == PPC::R0 || ScaleReg == PPC::X0))
3033     return false;
3034 
3035   // Make sure no other def for ToBeChangedReg and ScaleReg between ADD Instr
3036   // and Imm Instr.
3037   if (NewDefFor(ToBeChangedReg, *ADDMI, MI) || NewDefFor(ScaleReg, *ADDMI, MI))
3038     return false;
3039 
3040   // Now start to do the transformation.
3041   LLVM_DEBUG(dbgs() << "Replace instruction: "
3042                     << "\n");
3043   LLVM_DEBUG(ADDIMI->dump());
3044   LLVM_DEBUG(ADDMI->dump());
3045   LLVM_DEBUG(MI.dump());
3046   LLVM_DEBUG(dbgs() << "with: "
3047                     << "\n");
3048 
3049   // Update ADDI instr.
3050   ADDIMI->getOperand(2).setImm(OffsetAddi + OffsetImm);
3051 
3052   // Update Imm instr.
3053   MI.setDesc(get(XFormOpcode));
3054   MI.getOperand(III.ImmOpNo)
3055       .ChangeToRegister(ScaleReg, false, false,
3056                         ADDMI->getOperand(ScaleRegIdx).isKill());
3057 
3058   MI.getOperand(III.OpNoForForwarding)
3059       .ChangeToRegister(ToBeChangedReg, false, false, true);
3060 
3061   // Eliminate ADD instr.
3062   ADDMI->eraseFromParent();
3063 
3064   LLVM_DEBUG(ADDIMI->dump());
3065   LLVM_DEBUG(MI.dump());
3066 
3067   return true;
3068 }
3069 
3070 bool PPCInstrInfo::isADDIInstrEligibleForFolding(MachineInstr &ADDIMI,
3071                                                  int64_t &Imm) const {
3072   unsigned Opc = ADDIMI.getOpcode();
3073 
3074   // Exit if the instruction is not ADDI.
3075   if (Opc != PPC::ADDI && Opc != PPC::ADDI8)
3076     return false;
3077 
3078   // The operand may not necessarily be an immediate - it could be a relocation.
3079   if (!ADDIMI.getOperand(2).isImm())
3080     return false;
3081 
3082   Imm = ADDIMI.getOperand(2).getImm();
3083 
3084   return true;
3085 }
3086 
3087 bool PPCInstrInfo::isADDInstrEligibleForFolding(MachineInstr &ADDMI) const {
3088   unsigned Opc = ADDMI.getOpcode();
3089 
3090   // Exit if the instruction is not ADD.
3091   return Opc == PPC::ADD4 || Opc == PPC::ADD8;
3092 }
3093 
3094 bool PPCInstrInfo::isImmInstrEligibleForFolding(MachineInstr &MI,
3095                                                 unsigned &ToBeDeletedReg,
3096                                                 unsigned &XFormOpcode,
3097                                                 int64_t &OffsetImm,
3098                                                 ImmInstrInfo &III) const {
3099   // Only handle load/store.
3100   if (!MI.mayLoadOrStore())
3101     return false;
3102 
3103   unsigned Opc = MI.getOpcode();
3104 
3105   XFormOpcode = RI.getMappedIdxOpcForImmOpc(Opc);
3106 
3107   // Exit if instruction has no index form.
3108   if (XFormOpcode == PPC::INSTRUCTION_LIST_END)
3109     return false;
3110 
3111   // TODO: sync the logic between instrHasImmForm() and ImmToIdxMap.
3112   if (!instrHasImmForm(XFormOpcode, isVFRegister(MI.getOperand(0).getReg()),
3113                        III, true))
3114     return false;
3115 
3116   if (!III.IsSummingOperands)
3117     return false;
3118 
3119   MachineOperand ImmOperand = MI.getOperand(III.ImmOpNo);
3120   MachineOperand RegOperand = MI.getOperand(III.OpNoForForwarding);
3121   // Only support imm operands, not relocation slots or others.
3122   if (!ImmOperand.isImm())
3123     return false;
3124 
3125   assert(RegOperand.isReg() && "Instruction format is not right");
3126 
3127   // There are other use for ToBeDeletedReg after Imm instr, can not delete it.
3128   if (!RegOperand.isKill())
3129     return false;
3130 
3131   ToBeDeletedReg = RegOperand.getReg();
3132   OffsetImm = ImmOperand.getImm();
3133 
3134   return true;
3135 }
3136 
3137 bool PPCInstrInfo::isValidToBeChangedReg(MachineInstr *ADDMI, unsigned Index,
3138                                          MachineInstr *&ADDIMI,
3139                                          int64_t &OffsetAddi,
3140                                          int64_t OffsetImm) const {
3141   assert((Index == 1 || Index == 2) && "Invalid operand index for add.");
3142   MachineOperand &MO = ADDMI->getOperand(Index);
3143 
3144   if (!MO.isKill())
3145     return false;
3146 
3147   bool OtherIntermediateUse = false;
3148 
3149   ADDIMI = getDefMIPostRA(MO.getReg(), *ADDMI, OtherIntermediateUse);
3150   // Currently handle only one "add + Imminstr" pair case, exit if other
3151   // intermediate use for ToBeChangedReg found.
3152   // TODO: handle the cases where there are other "add + Imminstr" pairs
3153   // with same offset in Imminstr which is like:
3154   //
3155   // ADDI instr: ToBeChangedReg  = ADDI FrameBaseReg, OffsetAddi
3156   // ADD instr1: ToBeDeletedReg1 = ADD ToBeChangedReg, ScaleReg1
3157   // Imm instr1: Reg1            = op1 OffsetImm, ToBeDeletedReg1(killed)
3158   // ADD instr2: ToBeDeletedReg2 = ADD ToBeChangedReg(killed), ScaleReg2
3159   // Imm instr2: Reg2            = op2 OffsetImm, ToBeDeletedReg2(killed)
3160   //
3161   // can be converted to:
3162   //
3163   // new ADDI instr: ToBeChangedReg = ADDI FrameBaseReg,
3164   //                                       (OffsetAddi + OffsetImm)
3165   // Index instr1:   Reg1           = opx1 ScaleReg1, ToBeChangedReg
3166   // Index instr2:   Reg2           = opx2 ScaleReg2, ToBeChangedReg(killed)
3167 
3168   if (OtherIntermediateUse || !ADDIMI)
3169     return false;
3170   // Check if ADDI instr meets requirement.
3171   if (!isADDIInstrEligibleForFolding(*ADDIMI, OffsetAddi))
3172     return false;
3173 
3174   if (isInt<16>(OffsetAddi + OffsetImm))
3175     return true;
3176   return false;
3177 }
3178 
3179 // If this instruction has an immediate form and one of its operands is a
3180 // result of a load-immediate or an add-immediate, convert it to
3181 // the immediate form if the constant is in range.
3182 bool PPCInstrInfo::convertToImmediateForm(MachineInstr &MI,
3183                                           MachineInstr **KilledDef) const {
3184   MachineFunction *MF = MI.getParent()->getParent();
3185   MachineRegisterInfo *MRI = &MF->getRegInfo();
3186   bool PostRA = !MRI->isSSA();
3187   bool SeenIntermediateUse = true;
3188   unsigned ForwardingOperand = ~0U;
3189   MachineInstr *DefMI = getForwardingDefMI(MI, ForwardingOperand,
3190                                            SeenIntermediateUse);
3191   if (!DefMI)
3192     return false;
3193   assert(ForwardingOperand < MI.getNumOperands() &&
3194          "The forwarding operand needs to be valid at this point");
3195   bool IsForwardingOperandKilled = MI.getOperand(ForwardingOperand).isKill();
3196   bool KillFwdDefMI = !SeenIntermediateUse && IsForwardingOperandKilled;
3197   if (KilledDef && KillFwdDefMI)
3198     *KilledDef = DefMI;
3199 
3200   // If this is a imm instruction and its register operands is produced by ADDI,
3201   // put the imm into imm inst directly.
3202   if (RI.getMappedIdxOpcForImmOpc(MI.getOpcode()) !=
3203           PPC::INSTRUCTION_LIST_END &&
3204       transformToNewImmFormFedByAdd(MI, *DefMI, ForwardingOperand))
3205     return true;
3206 
3207   ImmInstrInfo III;
3208   bool IsVFReg = MI.getOperand(0).isReg()
3209                      ? isVFRegister(MI.getOperand(0).getReg())
3210                      : false;
3211   bool HasImmForm = instrHasImmForm(MI.getOpcode(), IsVFReg, III, PostRA);
3212   // If this is a reg+reg instruction that has a reg+imm form,
3213   // and one of the operands is produced by an add-immediate,
3214   // try to convert it.
3215   if (HasImmForm &&
3216       transformToImmFormFedByAdd(MI, III, ForwardingOperand, *DefMI,
3217                                  KillFwdDefMI))
3218     return true;
3219 
3220   // If this is a reg+reg instruction that has a reg+imm form,
3221   // and one of the operands is produced by LI, convert it now.
3222   if (HasImmForm &&
3223       transformToImmFormFedByLI(MI, III, ForwardingOperand, *DefMI))
3224     return true;
3225 
3226   // If this is not a reg+reg, but the DefMI is LI/LI8, check if its user MI
3227   // can be simpified to LI.
3228   if (!HasImmForm && simplifyToLI(MI, *DefMI, ForwardingOperand, KilledDef))
3229     return true;
3230 
3231   return false;
3232 }
3233 
3234 bool PPCInstrInfo::combineRLWINM(MachineInstr &MI,
3235                                  MachineInstr **ToErase) const {
3236   MachineRegisterInfo *MRI = &MI.getParent()->getParent()->getRegInfo();
3237   unsigned FoldingReg = MI.getOperand(1).getReg();
3238   if (!Register::isVirtualRegister(FoldingReg))
3239     return false;
3240   MachineInstr *SrcMI = MRI->getVRegDef(FoldingReg);
3241   if (SrcMI->getOpcode() != PPC::RLWINM &&
3242       SrcMI->getOpcode() != PPC::RLWINM_rec &&
3243       SrcMI->getOpcode() != PPC::RLWINM8 &&
3244       SrcMI->getOpcode() != PPC::RLWINM8_rec)
3245     return false;
3246   assert((MI.getOperand(2).isImm() && MI.getOperand(3).isImm() &&
3247           MI.getOperand(4).isImm() && SrcMI->getOperand(2).isImm() &&
3248           SrcMI->getOperand(3).isImm() && SrcMI->getOperand(4).isImm()) &&
3249          "Invalid PPC::RLWINM Instruction!");
3250   uint64_t SHSrc = SrcMI->getOperand(2).getImm();
3251   uint64_t SHMI = MI.getOperand(2).getImm();
3252   uint64_t MBSrc = SrcMI->getOperand(3).getImm();
3253   uint64_t MBMI = MI.getOperand(3).getImm();
3254   uint64_t MESrc = SrcMI->getOperand(4).getImm();
3255   uint64_t MEMI = MI.getOperand(4).getImm();
3256 
3257   assert((MEMI < 32 && MESrc < 32 && MBMI < 32 && MBSrc < 32) &&
3258          "Invalid PPC::RLWINM Instruction!");
3259   // If MBMI is bigger than MEMI, we always can not get run of ones.
3260   // RotatedSrcMask non-wrap:
3261   //                 0........31|32........63
3262   // RotatedSrcMask:   B---E        B---E
3263   // MaskMI:         -----------|--E  B------
3264   // Result:           -----          ---      (Bad candidate)
3265   //
3266   // RotatedSrcMask wrap:
3267   //                 0........31|32........63
3268   // RotatedSrcMask: --E   B----|--E    B----
3269   // MaskMI:         -----------|--E  B------
3270   // Result:         ---   -----|---    -----  (Bad candidate)
3271   //
3272   // One special case is RotatedSrcMask is a full set mask.
3273   // RotatedSrcMask full:
3274   //                 0........31|32........63
3275   // RotatedSrcMask: ------EB---|-------EB---
3276   // MaskMI:         -----------|--E  B------
3277   // Result:         -----------|---  -------  (Good candidate)
3278 
3279   // Mark special case.
3280   bool SrcMaskFull = (MBSrc - MESrc == 1) || (MBSrc == 0 && MESrc == 31);
3281 
3282   // For other MBMI > MEMI cases, just return.
3283   if ((MBMI > MEMI) && !SrcMaskFull)
3284     return false;
3285 
3286   // Handle MBMI <= MEMI cases.
3287   APInt MaskMI = APInt::getBitsSetWithWrap(32, 32 - MEMI - 1, 32 - MBMI);
3288   // In MI, we only need low 32 bits of SrcMI, just consider about low 32
3289   // bit of SrcMI mask. Note that in APInt, lowerest bit is at index 0,
3290   // while in PowerPC ISA, lowerest bit is at index 63.
3291   APInt MaskSrc = APInt::getBitsSetWithWrap(32, 32 - MESrc - 1, 32 - MBSrc);
3292 
3293   APInt RotatedSrcMask = MaskSrc.rotl(SHMI);
3294   APInt FinalMask = RotatedSrcMask & MaskMI;
3295   uint32_t NewMB, NewME;
3296   bool Simplified = false;
3297 
3298   // If final mask is 0, MI result should be 0 too.
3299   if (FinalMask.isNullValue()) {
3300     bool Is64Bit =
3301         (MI.getOpcode() == PPC::RLWINM8 || MI.getOpcode() == PPC::RLWINM8_rec);
3302     Simplified = true;
3303     LLVM_DEBUG(dbgs() << "Replace Instr: ");
3304     LLVM_DEBUG(MI.dump());
3305 
3306     if (MI.getOpcode() == PPC::RLWINM || MI.getOpcode() == PPC::RLWINM8) {
3307       // Replace MI with "LI 0"
3308       MI.RemoveOperand(4);
3309       MI.RemoveOperand(3);
3310       MI.RemoveOperand(2);
3311       MI.getOperand(1).ChangeToImmediate(0);
3312       MI.setDesc(get(Is64Bit ? PPC::LI8 : PPC::LI));
3313     } else {
3314       // Replace MI with "ANDI_rec reg, 0"
3315       MI.RemoveOperand(4);
3316       MI.RemoveOperand(3);
3317       MI.getOperand(2).setImm(0);
3318       MI.setDesc(get(Is64Bit ? PPC::ANDI8_rec : PPC::ANDI_rec));
3319       MI.getOperand(1).setReg(SrcMI->getOperand(1).getReg());
3320       if (SrcMI->getOperand(1).isKill()) {
3321         MI.getOperand(1).setIsKill(true);
3322         SrcMI->getOperand(1).setIsKill(false);
3323       } else
3324         // About to replace MI.getOperand(1), clear its kill flag.
3325         MI.getOperand(1).setIsKill(false);
3326     }
3327 
3328     LLVM_DEBUG(dbgs() << "With: ");
3329     LLVM_DEBUG(MI.dump());
3330 
3331   } else if ((isRunOfOnes((unsigned)(FinalMask.getZExtValue()), NewMB, NewME) &&
3332               NewMB <= NewME) ||
3333              SrcMaskFull) {
3334     // Here we only handle MBMI <= MEMI case, so NewMB must be no bigger
3335     // than NewME. Otherwise we get a 64 bit value after folding, but MI
3336     // return a 32 bit value.
3337     Simplified = true;
3338     LLVM_DEBUG(dbgs() << "Converting Instr: ");
3339     LLVM_DEBUG(MI.dump());
3340 
3341     uint16_t NewSH = (SHSrc + SHMI) % 32;
3342     MI.getOperand(2).setImm(NewSH);
3343     // If SrcMI mask is full, no need to update MBMI and MEMI.
3344     if (!SrcMaskFull) {
3345       MI.getOperand(3).setImm(NewMB);
3346       MI.getOperand(4).setImm(NewME);
3347     }
3348     MI.getOperand(1).setReg(SrcMI->getOperand(1).getReg());
3349     if (SrcMI->getOperand(1).isKill()) {
3350       MI.getOperand(1).setIsKill(true);
3351       SrcMI->getOperand(1).setIsKill(false);
3352     } else
3353       // About to replace MI.getOperand(1), clear its kill flag.
3354       MI.getOperand(1).setIsKill(false);
3355 
3356     LLVM_DEBUG(dbgs() << "To: ");
3357     LLVM_DEBUG(MI.dump());
3358   }
3359   if (Simplified & MRI->use_nodbg_empty(FoldingReg) &&
3360       !SrcMI->hasImplicitDef()) {
3361     // If FoldingReg has no non-debug use and it has no implicit def (it
3362     // is not RLWINMO or RLWINM8o), it's safe to delete its def SrcMI.
3363     // Otherwise keep it.
3364     *ToErase = SrcMI;
3365     LLVM_DEBUG(dbgs() << "Delete dead instruction: ");
3366     LLVM_DEBUG(SrcMI->dump());
3367   }
3368   return Simplified;
3369 }
3370 
3371 bool PPCInstrInfo::instrHasImmForm(unsigned Opc, bool IsVFReg,
3372                                    ImmInstrInfo &III, bool PostRA) const {
3373   // The vast majority of the instructions would need their operand 2 replaced
3374   // with an immediate when switching to the reg+imm form. A marked exception
3375   // are the update form loads/stores for which a constant operand 2 would need
3376   // to turn into a displacement and move operand 1 to the operand 2 position.
3377   III.ImmOpNo = 2;
3378   III.OpNoForForwarding = 2;
3379   III.ImmWidth = 16;
3380   III.ImmMustBeMultipleOf = 1;
3381   III.TruncateImmTo = 0;
3382   III.IsSummingOperands = false;
3383   switch (Opc) {
3384   default: return false;
3385   case PPC::ADD4:
3386   case PPC::ADD8:
3387     III.SignedImm = true;
3388     III.ZeroIsSpecialOrig = 0;
3389     III.ZeroIsSpecialNew = 1;
3390     III.IsCommutative = true;
3391     III.IsSummingOperands = true;
3392     III.ImmOpcode = Opc == PPC::ADD4 ? PPC::ADDI : PPC::ADDI8;
3393     break;
3394   case PPC::ADDC:
3395   case PPC::ADDC8:
3396     III.SignedImm = true;
3397     III.ZeroIsSpecialOrig = 0;
3398     III.ZeroIsSpecialNew = 0;
3399     III.IsCommutative = true;
3400     III.IsSummingOperands = true;
3401     III.ImmOpcode = Opc == PPC::ADDC ? PPC::ADDIC : PPC::ADDIC8;
3402     break;
3403   case PPC::ADDC_rec:
3404     III.SignedImm = true;
3405     III.ZeroIsSpecialOrig = 0;
3406     III.ZeroIsSpecialNew = 0;
3407     III.IsCommutative = true;
3408     III.IsSummingOperands = true;
3409     III.ImmOpcode = PPC::ADDIC_rec;
3410     break;
3411   case PPC::SUBFC:
3412   case PPC::SUBFC8:
3413     III.SignedImm = true;
3414     III.ZeroIsSpecialOrig = 0;
3415     III.ZeroIsSpecialNew = 0;
3416     III.IsCommutative = false;
3417     III.ImmOpcode = Opc == PPC::SUBFC ? PPC::SUBFIC : PPC::SUBFIC8;
3418     break;
3419   case PPC::CMPW:
3420   case PPC::CMPD:
3421     III.SignedImm = true;
3422     III.ZeroIsSpecialOrig = 0;
3423     III.ZeroIsSpecialNew = 0;
3424     III.IsCommutative = false;
3425     III.ImmOpcode = Opc == PPC::CMPW ? PPC::CMPWI : PPC::CMPDI;
3426     break;
3427   case PPC::CMPLW:
3428   case PPC::CMPLD:
3429     III.SignedImm = false;
3430     III.ZeroIsSpecialOrig = 0;
3431     III.ZeroIsSpecialNew = 0;
3432     III.IsCommutative = false;
3433     III.ImmOpcode = Opc == PPC::CMPLW ? PPC::CMPLWI : PPC::CMPLDI;
3434     break;
3435   case PPC::AND_rec:
3436   case PPC::AND8_rec:
3437   case PPC::OR:
3438   case PPC::OR8:
3439   case PPC::XOR:
3440   case PPC::XOR8:
3441     III.SignedImm = false;
3442     III.ZeroIsSpecialOrig = 0;
3443     III.ZeroIsSpecialNew = 0;
3444     III.IsCommutative = true;
3445     switch(Opc) {
3446     default: llvm_unreachable("Unknown opcode");
3447     case PPC::AND_rec:
3448       III.ImmOpcode = PPC::ANDI_rec;
3449       break;
3450     case PPC::AND8_rec:
3451       III.ImmOpcode = PPC::ANDI8_rec;
3452       break;
3453     case PPC::OR: III.ImmOpcode = PPC::ORI; break;
3454     case PPC::OR8: III.ImmOpcode = PPC::ORI8; break;
3455     case PPC::XOR: III.ImmOpcode = PPC::XORI; break;
3456     case PPC::XOR8: III.ImmOpcode = PPC::XORI8; break;
3457     }
3458     break;
3459   case PPC::RLWNM:
3460   case PPC::RLWNM8:
3461   case PPC::RLWNM_rec:
3462   case PPC::RLWNM8_rec:
3463   case PPC::SLW:
3464   case PPC::SLW8:
3465   case PPC::SLW_rec:
3466   case PPC::SLW8_rec:
3467   case PPC::SRW:
3468   case PPC::SRW8:
3469   case PPC::SRW_rec:
3470   case PPC::SRW8_rec:
3471   case PPC::SRAW:
3472   case PPC::SRAW_rec:
3473     III.SignedImm = false;
3474     III.ZeroIsSpecialOrig = 0;
3475     III.ZeroIsSpecialNew = 0;
3476     III.IsCommutative = false;
3477     // This isn't actually true, but the instructions ignore any of the
3478     // upper bits, so any immediate loaded with an LI is acceptable.
3479     // This does not apply to shift right algebraic because a value
3480     // out of range will produce a -1/0.
3481     III.ImmWidth = 16;
3482     if (Opc == PPC::RLWNM || Opc == PPC::RLWNM8 || Opc == PPC::RLWNM_rec ||
3483         Opc == PPC::RLWNM8_rec)
3484       III.TruncateImmTo = 5;
3485     else
3486       III.TruncateImmTo = 6;
3487     switch(Opc) {
3488     default: llvm_unreachable("Unknown opcode");
3489     case PPC::RLWNM: III.ImmOpcode = PPC::RLWINM; break;
3490     case PPC::RLWNM8: III.ImmOpcode = PPC::RLWINM8; break;
3491     case PPC::RLWNM_rec:
3492       III.ImmOpcode = PPC::RLWINM_rec;
3493       break;
3494     case PPC::RLWNM8_rec:
3495       III.ImmOpcode = PPC::RLWINM8_rec;
3496       break;
3497     case PPC::SLW: III.ImmOpcode = PPC::RLWINM; break;
3498     case PPC::SLW8: III.ImmOpcode = PPC::RLWINM8; break;
3499     case PPC::SLW_rec:
3500       III.ImmOpcode = PPC::RLWINM_rec;
3501       break;
3502     case PPC::SLW8_rec:
3503       III.ImmOpcode = PPC::RLWINM8_rec;
3504       break;
3505     case PPC::SRW: III.ImmOpcode = PPC::RLWINM; break;
3506     case PPC::SRW8: III.ImmOpcode = PPC::RLWINM8; break;
3507     case PPC::SRW_rec:
3508       III.ImmOpcode = PPC::RLWINM_rec;
3509       break;
3510     case PPC::SRW8_rec:
3511       III.ImmOpcode = PPC::RLWINM8_rec;
3512       break;
3513     case PPC::SRAW:
3514       III.ImmWidth = 5;
3515       III.TruncateImmTo = 0;
3516       III.ImmOpcode = PPC::SRAWI;
3517       break;
3518     case PPC::SRAW_rec:
3519       III.ImmWidth = 5;
3520       III.TruncateImmTo = 0;
3521       III.ImmOpcode = PPC::SRAWI_rec;
3522       break;
3523     }
3524     break;
3525   case PPC::RLDCL:
3526   case PPC::RLDCL_rec:
3527   case PPC::RLDCR:
3528   case PPC::RLDCR_rec:
3529   case PPC::SLD:
3530   case PPC::SLD_rec:
3531   case PPC::SRD:
3532   case PPC::SRD_rec:
3533   case PPC::SRAD:
3534   case PPC::SRAD_rec:
3535     III.SignedImm = false;
3536     III.ZeroIsSpecialOrig = 0;
3537     III.ZeroIsSpecialNew = 0;
3538     III.IsCommutative = false;
3539     // This isn't actually true, but the instructions ignore any of the
3540     // upper bits, so any immediate loaded with an LI is acceptable.
3541     // This does not apply to shift right algebraic because a value
3542     // out of range will produce a -1/0.
3543     III.ImmWidth = 16;
3544     if (Opc == PPC::RLDCL || Opc == PPC::RLDCL_rec || Opc == PPC::RLDCR ||
3545         Opc == PPC::RLDCR_rec)
3546       III.TruncateImmTo = 6;
3547     else
3548       III.TruncateImmTo = 7;
3549     switch(Opc) {
3550     default: llvm_unreachable("Unknown opcode");
3551     case PPC::RLDCL: III.ImmOpcode = PPC::RLDICL; break;
3552     case PPC::RLDCL_rec:
3553       III.ImmOpcode = PPC::RLDICL_rec;
3554       break;
3555     case PPC::RLDCR: III.ImmOpcode = PPC::RLDICR; break;
3556     case PPC::RLDCR_rec:
3557       III.ImmOpcode = PPC::RLDICR_rec;
3558       break;
3559     case PPC::SLD: III.ImmOpcode = PPC::RLDICR; break;
3560     case PPC::SLD_rec:
3561       III.ImmOpcode = PPC::RLDICR_rec;
3562       break;
3563     case PPC::SRD: III.ImmOpcode = PPC::RLDICL; break;
3564     case PPC::SRD_rec:
3565       III.ImmOpcode = PPC::RLDICL_rec;
3566       break;
3567     case PPC::SRAD:
3568       III.ImmWidth = 6;
3569       III.TruncateImmTo = 0;
3570       III.ImmOpcode = PPC::SRADI;
3571        break;
3572     case PPC::SRAD_rec:
3573       III.ImmWidth = 6;
3574       III.TruncateImmTo = 0;
3575       III.ImmOpcode = PPC::SRADI_rec;
3576       break;
3577     }
3578     break;
3579   // Loads and stores:
3580   case PPC::LBZX:
3581   case PPC::LBZX8:
3582   case PPC::LHZX:
3583   case PPC::LHZX8:
3584   case PPC::LHAX:
3585   case PPC::LHAX8:
3586   case PPC::LWZX:
3587   case PPC::LWZX8:
3588   case PPC::LWAX:
3589   case PPC::LDX:
3590   case PPC::LFSX:
3591   case PPC::LFDX:
3592   case PPC::STBX:
3593   case PPC::STBX8:
3594   case PPC::STHX:
3595   case PPC::STHX8:
3596   case PPC::STWX:
3597   case PPC::STWX8:
3598   case PPC::STDX:
3599   case PPC::STFSX:
3600   case PPC::STFDX:
3601     III.SignedImm = true;
3602     III.ZeroIsSpecialOrig = 1;
3603     III.ZeroIsSpecialNew = 2;
3604     III.IsCommutative = true;
3605     III.IsSummingOperands = true;
3606     III.ImmOpNo = 1;
3607     III.OpNoForForwarding = 2;
3608     switch(Opc) {
3609     default: llvm_unreachable("Unknown opcode");
3610     case PPC::LBZX: III.ImmOpcode = PPC::LBZ; break;
3611     case PPC::LBZX8: III.ImmOpcode = PPC::LBZ8; break;
3612     case PPC::LHZX: III.ImmOpcode = PPC::LHZ; break;
3613     case PPC::LHZX8: III.ImmOpcode = PPC::LHZ8; break;
3614     case PPC::LHAX: III.ImmOpcode = PPC::LHA; break;
3615     case PPC::LHAX8: III.ImmOpcode = PPC::LHA8; break;
3616     case PPC::LWZX: III.ImmOpcode = PPC::LWZ; break;
3617     case PPC::LWZX8: III.ImmOpcode = PPC::LWZ8; break;
3618     case PPC::LWAX:
3619       III.ImmOpcode = PPC::LWA;
3620       III.ImmMustBeMultipleOf = 4;
3621       break;
3622     case PPC::LDX: III.ImmOpcode = PPC::LD; III.ImmMustBeMultipleOf = 4; break;
3623     case PPC::LFSX: III.ImmOpcode = PPC::LFS; break;
3624     case PPC::LFDX: III.ImmOpcode = PPC::LFD; break;
3625     case PPC::STBX: III.ImmOpcode = PPC::STB; break;
3626     case PPC::STBX8: III.ImmOpcode = PPC::STB8; break;
3627     case PPC::STHX: III.ImmOpcode = PPC::STH; break;
3628     case PPC::STHX8: III.ImmOpcode = PPC::STH8; break;
3629     case PPC::STWX: III.ImmOpcode = PPC::STW; break;
3630     case PPC::STWX8: III.ImmOpcode = PPC::STW8; break;
3631     case PPC::STDX:
3632       III.ImmOpcode = PPC::STD;
3633       III.ImmMustBeMultipleOf = 4;
3634       break;
3635     case PPC::STFSX: III.ImmOpcode = PPC::STFS; break;
3636     case PPC::STFDX: III.ImmOpcode = PPC::STFD; break;
3637     }
3638     break;
3639   case PPC::LBZUX:
3640   case PPC::LBZUX8:
3641   case PPC::LHZUX:
3642   case PPC::LHZUX8:
3643   case PPC::LHAUX:
3644   case PPC::LHAUX8:
3645   case PPC::LWZUX:
3646   case PPC::LWZUX8:
3647   case PPC::LDUX:
3648   case PPC::LFSUX:
3649   case PPC::LFDUX:
3650   case PPC::STBUX:
3651   case PPC::STBUX8:
3652   case PPC::STHUX:
3653   case PPC::STHUX8:
3654   case PPC::STWUX:
3655   case PPC::STWUX8:
3656   case PPC::STDUX:
3657   case PPC::STFSUX:
3658   case PPC::STFDUX:
3659     III.SignedImm = true;
3660     III.ZeroIsSpecialOrig = 2;
3661     III.ZeroIsSpecialNew = 3;
3662     III.IsCommutative = false;
3663     III.IsSummingOperands = true;
3664     III.ImmOpNo = 2;
3665     III.OpNoForForwarding = 3;
3666     switch(Opc) {
3667     default: llvm_unreachable("Unknown opcode");
3668     case PPC::LBZUX: III.ImmOpcode = PPC::LBZU; break;
3669     case PPC::LBZUX8: III.ImmOpcode = PPC::LBZU8; break;
3670     case PPC::LHZUX: III.ImmOpcode = PPC::LHZU; break;
3671     case PPC::LHZUX8: III.ImmOpcode = PPC::LHZU8; break;
3672     case PPC::LHAUX: III.ImmOpcode = PPC::LHAU; break;
3673     case PPC::LHAUX8: III.ImmOpcode = PPC::LHAU8; break;
3674     case PPC::LWZUX: III.ImmOpcode = PPC::LWZU; break;
3675     case PPC::LWZUX8: III.ImmOpcode = PPC::LWZU8; break;
3676     case PPC::LDUX:
3677       III.ImmOpcode = PPC::LDU;
3678       III.ImmMustBeMultipleOf = 4;
3679       break;
3680     case PPC::LFSUX: III.ImmOpcode = PPC::LFSU; break;
3681     case PPC::LFDUX: III.ImmOpcode = PPC::LFDU; break;
3682     case PPC::STBUX: III.ImmOpcode = PPC::STBU; break;
3683     case PPC::STBUX8: III.ImmOpcode = PPC::STBU8; break;
3684     case PPC::STHUX: III.ImmOpcode = PPC::STHU; break;
3685     case PPC::STHUX8: III.ImmOpcode = PPC::STHU8; break;
3686     case PPC::STWUX: III.ImmOpcode = PPC::STWU; break;
3687     case PPC::STWUX8: III.ImmOpcode = PPC::STWU8; break;
3688     case PPC::STDUX:
3689       III.ImmOpcode = PPC::STDU;
3690       III.ImmMustBeMultipleOf = 4;
3691       break;
3692     case PPC::STFSUX: III.ImmOpcode = PPC::STFSU; break;
3693     case PPC::STFDUX: III.ImmOpcode = PPC::STFDU; break;
3694     }
3695     break;
3696   // Power9 and up only. For some of these, the X-Form version has access to all
3697   // 64 VSR's whereas the D-Form only has access to the VR's. We replace those
3698   // with pseudo-ops pre-ra and for post-ra, we check that the register loaded
3699   // into or stored from is one of the VR registers.
3700   case PPC::LXVX:
3701   case PPC::LXSSPX:
3702   case PPC::LXSDX:
3703   case PPC::STXVX:
3704   case PPC::STXSSPX:
3705   case PPC::STXSDX:
3706   case PPC::XFLOADf32:
3707   case PPC::XFLOADf64:
3708   case PPC::XFSTOREf32:
3709   case PPC::XFSTOREf64:
3710     if (!Subtarget.hasP9Vector())
3711       return false;
3712     III.SignedImm = true;
3713     III.ZeroIsSpecialOrig = 1;
3714     III.ZeroIsSpecialNew = 2;
3715     III.IsCommutative = true;
3716     III.IsSummingOperands = true;
3717     III.ImmOpNo = 1;
3718     III.OpNoForForwarding = 2;
3719     III.ImmMustBeMultipleOf = 4;
3720     switch(Opc) {
3721     default: llvm_unreachable("Unknown opcode");
3722     case PPC::LXVX:
3723       III.ImmOpcode = PPC::LXV;
3724       III.ImmMustBeMultipleOf = 16;
3725       break;
3726     case PPC::LXSSPX:
3727       if (PostRA) {
3728         if (IsVFReg)
3729           III.ImmOpcode = PPC::LXSSP;
3730         else {
3731           III.ImmOpcode = PPC::LFS;
3732           III.ImmMustBeMultipleOf = 1;
3733         }
3734         break;
3735       }
3736       LLVM_FALLTHROUGH;
3737     case PPC::XFLOADf32:
3738       III.ImmOpcode = PPC::DFLOADf32;
3739       break;
3740     case PPC::LXSDX:
3741       if (PostRA) {
3742         if (IsVFReg)
3743           III.ImmOpcode = PPC::LXSD;
3744         else {
3745           III.ImmOpcode = PPC::LFD;
3746           III.ImmMustBeMultipleOf = 1;
3747         }
3748         break;
3749       }
3750       LLVM_FALLTHROUGH;
3751     case PPC::XFLOADf64:
3752       III.ImmOpcode = PPC::DFLOADf64;
3753       break;
3754     case PPC::STXVX:
3755       III.ImmOpcode = PPC::STXV;
3756       III.ImmMustBeMultipleOf = 16;
3757       break;
3758     case PPC::STXSSPX:
3759       if (PostRA) {
3760         if (IsVFReg)
3761           III.ImmOpcode = PPC::STXSSP;
3762         else {
3763           III.ImmOpcode = PPC::STFS;
3764           III.ImmMustBeMultipleOf = 1;
3765         }
3766         break;
3767       }
3768       LLVM_FALLTHROUGH;
3769     case PPC::XFSTOREf32:
3770       III.ImmOpcode = PPC::DFSTOREf32;
3771       break;
3772     case PPC::STXSDX:
3773       if (PostRA) {
3774         if (IsVFReg)
3775           III.ImmOpcode = PPC::STXSD;
3776         else {
3777           III.ImmOpcode = PPC::STFD;
3778           III.ImmMustBeMultipleOf = 1;
3779         }
3780         break;
3781       }
3782       LLVM_FALLTHROUGH;
3783     case PPC::XFSTOREf64:
3784       III.ImmOpcode = PPC::DFSTOREf64;
3785       break;
3786     }
3787     break;
3788   }
3789   return true;
3790 }
3791 
3792 // Utility function for swaping two arbitrary operands of an instruction.
3793 static void swapMIOperands(MachineInstr &MI, unsigned Op1, unsigned Op2) {
3794   assert(Op1 != Op2 && "Cannot swap operand with itself.");
3795 
3796   unsigned MaxOp = std::max(Op1, Op2);
3797   unsigned MinOp = std::min(Op1, Op2);
3798   MachineOperand MOp1 = MI.getOperand(MinOp);
3799   MachineOperand MOp2 = MI.getOperand(MaxOp);
3800   MI.RemoveOperand(std::max(Op1, Op2));
3801   MI.RemoveOperand(std::min(Op1, Op2));
3802 
3803   // If the operands we are swapping are the two at the end (the common case)
3804   // we can just remove both and add them in the opposite order.
3805   if (MaxOp - MinOp == 1 && MI.getNumOperands() == MinOp) {
3806     MI.addOperand(MOp2);
3807     MI.addOperand(MOp1);
3808   } else {
3809     // Store all operands in a temporary vector, remove them and re-add in the
3810     // right order.
3811     SmallVector<MachineOperand, 2> MOps;
3812     unsigned TotalOps = MI.getNumOperands() + 2; // We've already removed 2 ops.
3813     for (unsigned i = MI.getNumOperands() - 1; i >= MinOp; i--) {
3814       MOps.push_back(MI.getOperand(i));
3815       MI.RemoveOperand(i);
3816     }
3817     // MOp2 needs to be added next.
3818     MI.addOperand(MOp2);
3819     // Now add the rest.
3820     for (unsigned i = MI.getNumOperands(); i < TotalOps; i++) {
3821       if (i == MaxOp)
3822         MI.addOperand(MOp1);
3823       else {
3824         MI.addOperand(MOps.back());
3825         MOps.pop_back();
3826       }
3827     }
3828   }
3829 }
3830 
3831 // Check if the 'MI' that has the index OpNoForForwarding
3832 // meets the requirement described in the ImmInstrInfo.
3833 bool PPCInstrInfo::isUseMIElgibleForForwarding(MachineInstr &MI,
3834                                                const ImmInstrInfo &III,
3835                                                unsigned OpNoForForwarding
3836                                                ) const {
3837   // As the algorithm of checking for PPC::ZERO/PPC::ZERO8
3838   // would not work pre-RA, we can only do the check post RA.
3839   MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
3840   if (MRI.isSSA())
3841     return false;
3842 
3843   // Cannot do the transform if MI isn't summing the operands.
3844   if (!III.IsSummingOperands)
3845     return false;
3846 
3847   // The instruction we are trying to replace must have the ZeroIsSpecialOrig set.
3848   if (!III.ZeroIsSpecialOrig)
3849     return false;
3850 
3851   // We cannot do the transform if the operand we are trying to replace
3852   // isn't the same as the operand the instruction allows.
3853   if (OpNoForForwarding != III.OpNoForForwarding)
3854     return false;
3855 
3856   // Check if the instruction we are trying to transform really has
3857   // the special zero register as its operand.
3858   if (MI.getOperand(III.ZeroIsSpecialOrig).getReg() != PPC::ZERO &&
3859       MI.getOperand(III.ZeroIsSpecialOrig).getReg() != PPC::ZERO8)
3860     return false;
3861 
3862   // This machine instruction is convertible if it is,
3863   // 1. summing the operands.
3864   // 2. one of the operands is special zero register.
3865   // 3. the operand we are trying to replace is allowed by the MI.
3866   return true;
3867 }
3868 
3869 // Check if the DefMI is the add inst and set the ImmMO and RegMO
3870 // accordingly.
3871 bool PPCInstrInfo::isDefMIElgibleForForwarding(MachineInstr &DefMI,
3872                                                const ImmInstrInfo &III,
3873                                                MachineOperand *&ImmMO,
3874                                                MachineOperand *&RegMO) const {
3875   unsigned Opc = DefMI.getOpcode();
3876   if (Opc != PPC::ADDItocL && Opc != PPC::ADDI && Opc != PPC::ADDI8)
3877     return false;
3878 
3879   assert(DefMI.getNumOperands() >= 3 &&
3880          "Add inst must have at least three operands");
3881   RegMO = &DefMI.getOperand(1);
3882   ImmMO = &DefMI.getOperand(2);
3883 
3884   // Before RA, ADDI first operand could be a frame index.
3885   if (!RegMO->isReg())
3886     return false;
3887 
3888   // This DefMI is elgible for forwarding if it is:
3889   // 1. add inst
3890   // 2. one of the operands is Imm/CPI/Global.
3891   return isAnImmediateOperand(*ImmMO);
3892 }
3893 
3894 bool PPCInstrInfo::isRegElgibleForForwarding(
3895     const MachineOperand &RegMO, const MachineInstr &DefMI,
3896     const MachineInstr &MI, bool KillDefMI,
3897     bool &IsFwdFeederRegKilled) const {
3898   // x = addi y, imm
3899   // ...
3900   // z = lfdx 0, x   -> z = lfd imm(y)
3901   // The Reg "y" can be forwarded to the MI(z) only when there is no DEF
3902   // of "y" between the DEF of "x" and "z".
3903   // The query is only valid post RA.
3904   const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
3905   if (MRI.isSSA())
3906     return false;
3907 
3908   Register Reg = RegMO.getReg();
3909 
3910   // Walking the inst in reverse(MI-->DefMI) to get the last DEF of the Reg.
3911   MachineBasicBlock::const_reverse_iterator It = MI;
3912   MachineBasicBlock::const_reverse_iterator E = MI.getParent()->rend();
3913   It++;
3914   for (; It != E; ++It) {
3915     if (It->modifiesRegister(Reg, &getRegisterInfo()) && (&*It) != &DefMI)
3916       return false;
3917     else if (It->killsRegister(Reg, &getRegisterInfo()) && (&*It) != &DefMI)
3918       IsFwdFeederRegKilled = true;
3919     // Made it to DefMI without encountering a clobber.
3920     if ((&*It) == &DefMI)
3921       break;
3922   }
3923   assert((&*It) == &DefMI && "DefMI is missing");
3924 
3925   // If DefMI also defines the register to be forwarded, we can only forward it
3926   // if DefMI is being erased.
3927   if (DefMI.modifiesRegister(Reg, &getRegisterInfo()))
3928     return KillDefMI;
3929 
3930   return true;
3931 }
3932 
3933 bool PPCInstrInfo::isImmElgibleForForwarding(const MachineOperand &ImmMO,
3934                                              const MachineInstr &DefMI,
3935                                              const ImmInstrInfo &III,
3936                                              int64_t &Imm,
3937                                              int64_t BaseImm) const {
3938   assert(isAnImmediateOperand(ImmMO) && "ImmMO is NOT an immediate");
3939   if (DefMI.getOpcode() == PPC::ADDItocL) {
3940     // The operand for ADDItocL is CPI, which isn't imm at compiling time,
3941     // However, we know that, it is 16-bit width, and has the alignment of 4.
3942     // Check if the instruction met the requirement.
3943     if (III.ImmMustBeMultipleOf > 4 ||
3944        III.TruncateImmTo || III.ImmWidth != 16)
3945       return false;
3946 
3947     // Going from XForm to DForm loads means that the displacement needs to be
3948     // not just an immediate but also a multiple of 4, or 16 depending on the
3949     // load. A DForm load cannot be represented if it is a multiple of say 2.
3950     // XForm loads do not have this restriction.
3951     if (ImmMO.isGlobal()) {
3952       const DataLayout &DL = ImmMO.getGlobal()->getParent()->getDataLayout();
3953       if (ImmMO.getGlobal()->getPointerAlignment(DL) < III.ImmMustBeMultipleOf)
3954         return false;
3955     }
3956 
3957     return true;
3958   }
3959 
3960   if (ImmMO.isImm()) {
3961     // It is Imm, we need to check if the Imm fit the range.
3962     // Sign-extend to 64-bits.
3963     // DefMI may be folded with another imm form instruction, the result Imm is
3964     // the sum of Imm of DefMI and BaseImm which is from imm form instruction.
3965     Imm = SignExtend64<16>(ImmMO.getImm() + BaseImm);
3966 
3967     if (Imm % III.ImmMustBeMultipleOf)
3968       return false;
3969     if (III.TruncateImmTo)
3970       Imm &= ((1 << III.TruncateImmTo) - 1);
3971     if (III.SignedImm) {
3972       APInt ActualValue(64, Imm, true);
3973       if (!ActualValue.isSignedIntN(III.ImmWidth))
3974         return false;
3975     } else {
3976       uint64_t UnsignedMax = (1 << III.ImmWidth) - 1;
3977       if ((uint64_t)Imm > UnsignedMax)
3978         return false;
3979     }
3980   }
3981   else
3982     return false;
3983 
3984   // This ImmMO is forwarded if it meets the requriement describle
3985   // in ImmInstrInfo
3986   return true;
3987 }
3988 
3989 bool PPCInstrInfo::simplifyToLI(MachineInstr &MI, MachineInstr &DefMI,
3990                                 unsigned OpNoForForwarding,
3991                                 MachineInstr **KilledDef) const {
3992   if ((DefMI.getOpcode() != PPC::LI && DefMI.getOpcode() != PPC::LI8) ||
3993       !DefMI.getOperand(1).isImm())
3994     return false;
3995 
3996   MachineFunction *MF = MI.getParent()->getParent();
3997   MachineRegisterInfo *MRI = &MF->getRegInfo();
3998   bool PostRA = !MRI->isSSA();
3999 
4000   int64_t Immediate = DefMI.getOperand(1).getImm();
4001   // Sign-extend to 64-bits.
4002   int64_t SExtImm = SignExtend64<16>(Immediate);
4003 
4004   bool IsForwardingOperandKilled = MI.getOperand(OpNoForForwarding).isKill();
4005   Register ForwardingOperandReg = MI.getOperand(OpNoForForwarding).getReg();
4006 
4007   bool ReplaceWithLI = false;
4008   bool Is64BitLI = false;
4009   int64_t NewImm = 0;
4010   bool SetCR = false;
4011   unsigned Opc = MI.getOpcode();
4012   switch (Opc) {
4013   default:
4014     return false;
4015 
4016   // FIXME: Any branches conditional on such a comparison can be made
4017   // unconditional. At this time, this happens too infrequently to be worth
4018   // the implementation effort, but if that ever changes, we could convert
4019   // such a pattern here.
4020   case PPC::CMPWI:
4021   case PPC::CMPLWI:
4022   case PPC::CMPDI:
4023   case PPC::CMPLDI: {
4024     // Doing this post-RA would require dataflow analysis to reliably find uses
4025     // of the CR register set by the compare.
4026     // No need to fixup killed/dead flag since this transformation is only valid
4027     // before RA.
4028     if (PostRA)
4029       return false;
4030     // If a compare-immediate is fed by an immediate and is itself an input of
4031     // an ISEL (the most common case) into a COPY of the correct register.
4032     bool Changed = false;
4033     Register DefReg = MI.getOperand(0).getReg();
4034     int64_t Comparand = MI.getOperand(2).getImm();
4035     int64_t SExtComparand = ((uint64_t)Comparand & ~0x7FFFuLL) != 0
4036                                 ? (Comparand | 0xFFFFFFFFFFFF0000)
4037                                 : Comparand;
4038 
4039     for (auto &CompareUseMI : MRI->use_instructions(DefReg)) {
4040       unsigned UseOpc = CompareUseMI.getOpcode();
4041       if (UseOpc != PPC::ISEL && UseOpc != PPC::ISEL8)
4042         continue;
4043       unsigned CRSubReg = CompareUseMI.getOperand(3).getSubReg();
4044       Register TrueReg = CompareUseMI.getOperand(1).getReg();
4045       Register FalseReg = CompareUseMI.getOperand(2).getReg();
4046       unsigned RegToCopy =
4047           selectReg(SExtImm, SExtComparand, Opc, TrueReg, FalseReg, CRSubReg);
4048       if (RegToCopy == PPC::NoRegister)
4049         continue;
4050       // Can't use PPC::COPY to copy PPC::ZERO[8]. Convert it to LI[8] 0.
4051       if (RegToCopy == PPC::ZERO || RegToCopy == PPC::ZERO8) {
4052         CompareUseMI.setDesc(get(UseOpc == PPC::ISEL8 ? PPC::LI8 : PPC::LI));
4053         replaceInstrOperandWithImm(CompareUseMI, 1, 0);
4054         CompareUseMI.RemoveOperand(3);
4055         CompareUseMI.RemoveOperand(2);
4056         continue;
4057       }
4058       LLVM_DEBUG(
4059           dbgs() << "Found LI -> CMPI -> ISEL, replacing with a copy.\n");
4060       LLVM_DEBUG(DefMI.dump(); MI.dump(); CompareUseMI.dump());
4061       LLVM_DEBUG(dbgs() << "Is converted to:\n");
4062       // Convert to copy and remove unneeded operands.
4063       CompareUseMI.setDesc(get(PPC::COPY));
4064       CompareUseMI.RemoveOperand(3);
4065       CompareUseMI.RemoveOperand(RegToCopy == TrueReg ? 2 : 1);
4066       CmpIselsConverted++;
4067       Changed = true;
4068       LLVM_DEBUG(CompareUseMI.dump());
4069     }
4070     if (Changed)
4071       return true;
4072     // This may end up incremented multiple times since this function is called
4073     // during a fixed-point transformation, but it is only meant to indicate the
4074     // presence of this opportunity.
4075     MissedConvertibleImmediateInstrs++;
4076     return false;
4077   }
4078 
4079   // Immediate forms - may simply be convertable to an LI.
4080   case PPC::ADDI:
4081   case PPC::ADDI8: {
4082     // Does the sum fit in a 16-bit signed field?
4083     int64_t Addend = MI.getOperand(2).getImm();
4084     if (isInt<16>(Addend + SExtImm)) {
4085       ReplaceWithLI = true;
4086       Is64BitLI = Opc == PPC::ADDI8;
4087       NewImm = Addend + SExtImm;
4088       break;
4089     }
4090     return false;
4091   }
4092   case PPC::SUBFIC:
4093   case PPC::SUBFIC8: {
4094     // Only transform this if the CARRY implicit operand is dead.
4095     if (MI.getNumOperands() > 3 && !MI.getOperand(3).isDead())
4096       return false;
4097     int64_t Minuend = MI.getOperand(2).getImm();
4098     if (isInt<16>(Minuend - SExtImm)) {
4099       ReplaceWithLI = true;
4100       Is64BitLI = Opc == PPC::SUBFIC8;
4101       NewImm = Minuend - SExtImm;
4102       break;
4103     }
4104     return false;
4105   }
4106   case PPC::RLDICL:
4107   case PPC::RLDICL_rec:
4108   case PPC::RLDICL_32:
4109   case PPC::RLDICL_32_64: {
4110     // Use APInt's rotate function.
4111     int64_t SH = MI.getOperand(2).getImm();
4112     int64_t MB = MI.getOperand(3).getImm();
4113     APInt InVal((Opc == PPC::RLDICL || Opc == PPC::RLDICL_rec) ? 64 : 32,
4114                 SExtImm, true);
4115     InVal = InVal.rotl(SH);
4116     uint64_t Mask = MB == 0 ? -1LLU : (1LLU << (63 - MB + 1)) - 1;
4117     InVal &= Mask;
4118     // Can't replace negative values with an LI as that will sign-extend
4119     // and not clear the left bits. If we're setting the CR bit, we will use
4120     // ANDI_rec which won't sign extend, so that's safe.
4121     if (isUInt<15>(InVal.getSExtValue()) ||
4122         (Opc == PPC::RLDICL_rec && isUInt<16>(InVal.getSExtValue()))) {
4123       ReplaceWithLI = true;
4124       Is64BitLI = Opc != PPC::RLDICL_32;
4125       NewImm = InVal.getSExtValue();
4126       SetCR = Opc == PPC::RLDICL_rec;
4127       break;
4128     }
4129     return false;
4130   }
4131   case PPC::RLWINM:
4132   case PPC::RLWINM8:
4133   case PPC::RLWINM_rec:
4134   case PPC::RLWINM8_rec: {
4135     int64_t SH = MI.getOperand(2).getImm();
4136     int64_t MB = MI.getOperand(3).getImm();
4137     int64_t ME = MI.getOperand(4).getImm();
4138     APInt InVal(32, SExtImm, true);
4139     InVal = InVal.rotl(SH);
4140     APInt Mask = APInt::getBitsSetWithWrap(32, 32 - ME - 1, 32 - MB);
4141     InVal &= Mask;
4142     // Can't replace negative values with an LI as that will sign-extend
4143     // and not clear the left bits. If we're setting the CR bit, we will use
4144     // ANDI_rec which won't sign extend, so that's safe.
4145     bool ValueFits = isUInt<15>(InVal.getSExtValue());
4146     ValueFits |= ((Opc == PPC::RLWINM_rec || Opc == PPC::RLWINM8_rec) &&
4147                   isUInt<16>(InVal.getSExtValue()));
4148     if (ValueFits) {
4149       ReplaceWithLI = true;
4150       Is64BitLI = Opc == PPC::RLWINM8 || Opc == PPC::RLWINM8_rec;
4151       NewImm = InVal.getSExtValue();
4152       SetCR = Opc == PPC::RLWINM_rec || Opc == PPC::RLWINM8_rec;
4153       break;
4154     }
4155     return false;
4156   }
4157   case PPC::ORI:
4158   case PPC::ORI8:
4159   case PPC::XORI:
4160   case PPC::XORI8: {
4161     int64_t LogicalImm = MI.getOperand(2).getImm();
4162     int64_t Result = 0;
4163     if (Opc == PPC::ORI || Opc == PPC::ORI8)
4164       Result = LogicalImm | SExtImm;
4165     else
4166       Result = LogicalImm ^ SExtImm;
4167     if (isInt<16>(Result)) {
4168       ReplaceWithLI = true;
4169       Is64BitLI = Opc == PPC::ORI8 || Opc == PPC::XORI8;
4170       NewImm = Result;
4171       break;
4172     }
4173     return false;
4174   }
4175   }
4176 
4177   if (ReplaceWithLI) {
4178     // We need to be careful with CR-setting instructions we're replacing.
4179     if (SetCR) {
4180       // We don't know anything about uses when we're out of SSA, so only
4181       // replace if the new immediate will be reproduced.
4182       bool ImmChanged = (SExtImm & NewImm) != NewImm;
4183       if (PostRA && ImmChanged)
4184         return false;
4185 
4186       if (!PostRA) {
4187         // If the defining load-immediate has no other uses, we can just replace
4188         // the immediate with the new immediate.
4189         if (MRI->hasOneUse(DefMI.getOperand(0).getReg()))
4190           DefMI.getOperand(1).setImm(NewImm);
4191 
4192         // If we're not using the GPR result of the CR-setting instruction, we
4193         // just need to and with zero/non-zero depending on the new immediate.
4194         else if (MRI->use_empty(MI.getOperand(0).getReg())) {
4195           if (NewImm) {
4196             assert(Immediate && "Transformation converted zero to non-zero?");
4197             NewImm = Immediate;
4198           }
4199         } else if (ImmChanged)
4200           return false;
4201       }
4202     }
4203 
4204     LLVM_DEBUG(dbgs() << "Replacing instruction:\n");
4205     LLVM_DEBUG(MI.dump());
4206     LLVM_DEBUG(dbgs() << "Fed by:\n");
4207     LLVM_DEBUG(DefMI.dump());
4208     LoadImmediateInfo LII;
4209     LII.Imm = NewImm;
4210     LII.Is64Bit = Is64BitLI;
4211     LII.SetCR = SetCR;
4212     // If we're setting the CR, the original load-immediate must be kept (as an
4213     // operand to ANDI_rec/ANDI8_rec).
4214     if (KilledDef && SetCR)
4215       *KilledDef = nullptr;
4216     replaceInstrWithLI(MI, LII);
4217 
4218     // Fixup killed/dead flag after transformation.
4219     // Pattern:
4220     // ForwardingOperandReg = LI imm1
4221     // y = op2 imm2, ForwardingOperandReg(killed)
4222     if (IsForwardingOperandKilled)
4223       fixupIsDeadOrKill(&DefMI, &MI, ForwardingOperandReg);
4224 
4225     LLVM_DEBUG(dbgs() << "With:\n");
4226     LLVM_DEBUG(MI.dump());
4227     return true;
4228   }
4229   return false;
4230 }
4231 
4232 bool PPCInstrInfo::transformToNewImmFormFedByAdd(
4233     MachineInstr &MI, MachineInstr &DefMI, unsigned OpNoForForwarding) const {
4234   MachineRegisterInfo *MRI = &MI.getParent()->getParent()->getRegInfo();
4235   bool PostRA = !MRI->isSSA();
4236   // FIXME: extend this to post-ra. Need to do some change in getForwardingDefMI
4237   // for post-ra.
4238   if (PostRA)
4239     return false;
4240 
4241   // Only handle load/store.
4242   if (!MI.mayLoadOrStore())
4243     return false;
4244 
4245   unsigned XFormOpcode = RI.getMappedIdxOpcForImmOpc(MI.getOpcode());
4246 
4247   assert((XFormOpcode != PPC::INSTRUCTION_LIST_END) &&
4248          "MI must have x-form opcode");
4249 
4250   // get Imm Form info.
4251   ImmInstrInfo III;
4252   bool IsVFReg = MI.getOperand(0).isReg()
4253                      ? isVFRegister(MI.getOperand(0).getReg())
4254                      : false;
4255 
4256   if (!instrHasImmForm(XFormOpcode, IsVFReg, III, PostRA))
4257     return false;
4258 
4259   if (!III.IsSummingOperands)
4260     return false;
4261 
4262   if (OpNoForForwarding != III.OpNoForForwarding)
4263     return false;
4264 
4265   MachineOperand ImmOperandMI = MI.getOperand(III.ImmOpNo);
4266   if (!ImmOperandMI.isImm())
4267     return false;
4268 
4269   // Check DefMI.
4270   MachineOperand *ImmMO = nullptr;
4271   MachineOperand *RegMO = nullptr;
4272   if (!isDefMIElgibleForForwarding(DefMI, III, ImmMO, RegMO))
4273     return false;
4274   assert(ImmMO && RegMO && "Imm and Reg operand must have been set");
4275 
4276   // Check Imm.
4277   // Set ImmBase from imm instruction as base and get new Imm inside
4278   // isImmElgibleForForwarding.
4279   int64_t ImmBase = ImmOperandMI.getImm();
4280   int64_t Imm = 0;
4281   if (!isImmElgibleForForwarding(*ImmMO, DefMI, III, Imm, ImmBase))
4282     return false;
4283 
4284   // Get killed info in case fixup needed after transformation.
4285   unsigned ForwardKilledOperandReg = ~0U;
4286   if (MI.getOperand(III.OpNoForForwarding).isKill())
4287     ForwardKilledOperandReg = MI.getOperand(III.OpNoForForwarding).getReg();
4288 
4289   // Do the transform
4290   LLVM_DEBUG(dbgs() << "Replacing instruction:\n");
4291   LLVM_DEBUG(MI.dump());
4292   LLVM_DEBUG(dbgs() << "Fed by:\n");
4293   LLVM_DEBUG(DefMI.dump());
4294 
4295   MI.getOperand(III.OpNoForForwarding).setReg(RegMO->getReg());
4296   MI.getOperand(III.OpNoForForwarding).setIsKill(RegMO->isKill());
4297   MI.getOperand(III.ImmOpNo).setImm(Imm);
4298 
4299   // FIXME: fix kill/dead flag if MI and DefMI are not in same basic block.
4300   if (DefMI.getParent() == MI.getParent()) {
4301     // Check if reg is killed between MI and DefMI.
4302     auto IsKilledFor = [&](unsigned Reg) {
4303       MachineBasicBlock::const_reverse_iterator It = MI;
4304       MachineBasicBlock::const_reverse_iterator E = DefMI;
4305       It++;
4306       for (; It != E; ++It) {
4307         if (It->killsRegister(Reg))
4308           return true;
4309       }
4310       return false;
4311     };
4312 
4313     // Update kill flag
4314     if (RegMO->isKill() || IsKilledFor(RegMO->getReg()))
4315       fixupIsDeadOrKill(&DefMI, &MI, RegMO->getReg());
4316     if (ForwardKilledOperandReg != ~0U)
4317       fixupIsDeadOrKill(&DefMI, &MI, ForwardKilledOperandReg);
4318   }
4319 
4320   LLVM_DEBUG(dbgs() << "With:\n");
4321   LLVM_DEBUG(MI.dump());
4322   return true;
4323 }
4324 
4325 // If an X-Form instruction is fed by an add-immediate and one of its operands
4326 // is the literal zero, attempt to forward the source of the add-immediate to
4327 // the corresponding D-Form instruction with the displacement coming from
4328 // the immediate being added.
4329 bool PPCInstrInfo::transformToImmFormFedByAdd(
4330     MachineInstr &MI, const ImmInstrInfo &III, unsigned OpNoForForwarding,
4331     MachineInstr &DefMI, bool KillDefMI) const {
4332   //         RegMO ImmMO
4333   //           |    |
4334   // x = addi reg, imm  <----- DefMI
4335   // y = op    0 ,  x   <----- MI
4336   //                |
4337   //         OpNoForForwarding
4338   // Check if the MI meet the requirement described in the III.
4339   if (!isUseMIElgibleForForwarding(MI, III, OpNoForForwarding))
4340     return false;
4341 
4342   // Check if the DefMI meet the requirement
4343   // described in the III. If yes, set the ImmMO and RegMO accordingly.
4344   MachineOperand *ImmMO = nullptr;
4345   MachineOperand *RegMO = nullptr;
4346   if (!isDefMIElgibleForForwarding(DefMI, III, ImmMO, RegMO))
4347     return false;
4348   assert(ImmMO && RegMO && "Imm and Reg operand must have been set");
4349 
4350   // As we get the Imm operand now, we need to check if the ImmMO meet
4351   // the requirement described in the III. If yes set the Imm.
4352   int64_t Imm = 0;
4353   if (!isImmElgibleForForwarding(*ImmMO, DefMI, III, Imm))
4354     return false;
4355 
4356   bool IsFwdFeederRegKilled = false;
4357   // Check if the RegMO can be forwarded to MI.
4358   if (!isRegElgibleForForwarding(*RegMO, DefMI, MI, KillDefMI,
4359                                  IsFwdFeederRegKilled))
4360     return false;
4361 
4362   // Get killed info in case fixup needed after transformation.
4363   unsigned ForwardKilledOperandReg = ~0U;
4364   MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
4365   bool PostRA = !MRI.isSSA();
4366   if (PostRA && MI.getOperand(OpNoForForwarding).isKill())
4367     ForwardKilledOperandReg = MI.getOperand(OpNoForForwarding).getReg();
4368 
4369   // We know that, the MI and DefMI both meet the pattern, and
4370   // the Imm also meet the requirement with the new Imm-form.
4371   // It is safe to do the transformation now.
4372   LLVM_DEBUG(dbgs() << "Replacing instruction:\n");
4373   LLVM_DEBUG(MI.dump());
4374   LLVM_DEBUG(dbgs() << "Fed by:\n");
4375   LLVM_DEBUG(DefMI.dump());
4376 
4377   // Update the base reg first.
4378   MI.getOperand(III.OpNoForForwarding).ChangeToRegister(RegMO->getReg(),
4379                                                         false, false,
4380                                                         RegMO->isKill());
4381 
4382   // Then, update the imm.
4383   if (ImmMO->isImm()) {
4384     // If the ImmMO is Imm, change the operand that has ZERO to that Imm
4385     // directly.
4386     replaceInstrOperandWithImm(MI, III.ZeroIsSpecialOrig, Imm);
4387   }
4388   else {
4389     // Otherwise, it is Constant Pool Index(CPI) or Global,
4390     // which is relocation in fact. We need to replace the special zero
4391     // register with ImmMO.
4392     // Before that, we need to fixup the target flags for imm.
4393     // For some reason, we miss to set the flag for the ImmMO if it is CPI.
4394     if (DefMI.getOpcode() == PPC::ADDItocL)
4395       ImmMO->setTargetFlags(PPCII::MO_TOC_LO);
4396 
4397     // MI didn't have the interface such as MI.setOperand(i) though
4398     // it has MI.getOperand(i). To repalce the ZERO MachineOperand with
4399     // ImmMO, we need to remove ZERO operand and all the operands behind it,
4400     // and, add the ImmMO, then, move back all the operands behind ZERO.
4401     SmallVector<MachineOperand, 2> MOps;
4402     for (unsigned i = MI.getNumOperands() - 1; i >= III.ZeroIsSpecialOrig; i--) {
4403       MOps.push_back(MI.getOperand(i));
4404       MI.RemoveOperand(i);
4405     }
4406 
4407     // Remove the last MO in the list, which is ZERO operand in fact.
4408     MOps.pop_back();
4409     // Add the imm operand.
4410     MI.addOperand(*ImmMO);
4411     // Now add the rest back.
4412     for (auto &MO : MOps)
4413       MI.addOperand(MO);
4414   }
4415 
4416   // Update the opcode.
4417   MI.setDesc(get(III.ImmOpcode));
4418 
4419   // Fix up killed/dead flag after transformation.
4420   // Pattern 1:
4421   // x = ADD KilledFwdFeederReg, imm
4422   // n = opn KilledFwdFeederReg(killed), regn
4423   // y = XOP 0, x
4424   // Pattern 2:
4425   // x = ADD reg(killed), imm
4426   // y = XOP 0, x
4427   if (IsFwdFeederRegKilled || RegMO->isKill())
4428     fixupIsDeadOrKill(&DefMI, &MI, RegMO->getReg());
4429   // Pattern 3:
4430   // ForwardKilledOperandReg = ADD reg, imm
4431   // y = XOP 0, ForwardKilledOperandReg(killed)
4432   if (ForwardKilledOperandReg != ~0U)
4433     fixupIsDeadOrKill(&DefMI, &MI, ForwardKilledOperandReg);
4434 
4435   LLVM_DEBUG(dbgs() << "With:\n");
4436   LLVM_DEBUG(MI.dump());
4437 
4438   return true;
4439 }
4440 
4441 bool PPCInstrInfo::transformToImmFormFedByLI(MachineInstr &MI,
4442                                              const ImmInstrInfo &III,
4443                                              unsigned ConstantOpNo,
4444                                              MachineInstr &DefMI) const {
4445   // DefMI must be LI or LI8.
4446   if ((DefMI.getOpcode() != PPC::LI && DefMI.getOpcode() != PPC::LI8) ||
4447       !DefMI.getOperand(1).isImm())
4448     return false;
4449 
4450   // Get Imm operand and Sign-extend to 64-bits.
4451   int64_t Imm = SignExtend64<16>(DefMI.getOperand(1).getImm());
4452 
4453   MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
4454   bool PostRA = !MRI.isSSA();
4455   // Exit early if we can't convert this.
4456   if ((ConstantOpNo != III.OpNoForForwarding) && !III.IsCommutative)
4457     return false;
4458   if (Imm % III.ImmMustBeMultipleOf)
4459     return false;
4460   if (III.TruncateImmTo)
4461     Imm &= ((1 << III.TruncateImmTo) - 1);
4462   if (III.SignedImm) {
4463     APInt ActualValue(64, Imm, true);
4464     if (!ActualValue.isSignedIntN(III.ImmWidth))
4465       return false;
4466   } else {
4467     uint64_t UnsignedMax = (1 << III.ImmWidth) - 1;
4468     if ((uint64_t)Imm > UnsignedMax)
4469       return false;
4470   }
4471 
4472   // If we're post-RA, the instructions don't agree on whether register zero is
4473   // special, we can transform this as long as the register operand that will
4474   // end up in the location where zero is special isn't R0.
4475   if (PostRA && III.ZeroIsSpecialOrig != III.ZeroIsSpecialNew) {
4476     unsigned PosForOrigZero = III.ZeroIsSpecialOrig ? III.ZeroIsSpecialOrig :
4477       III.ZeroIsSpecialNew + 1;
4478     Register OrigZeroReg = MI.getOperand(PosForOrigZero).getReg();
4479     Register NewZeroReg = MI.getOperand(III.ZeroIsSpecialNew).getReg();
4480     // If R0 is in the operand where zero is special for the new instruction,
4481     // it is unsafe to transform if the constant operand isn't that operand.
4482     if ((NewZeroReg == PPC::R0 || NewZeroReg == PPC::X0) &&
4483         ConstantOpNo != III.ZeroIsSpecialNew)
4484       return false;
4485     if ((OrigZeroReg == PPC::R0 || OrigZeroReg == PPC::X0) &&
4486         ConstantOpNo != PosForOrigZero)
4487       return false;
4488   }
4489 
4490   // Get killed info in case fixup needed after transformation.
4491   unsigned ForwardKilledOperandReg = ~0U;
4492   if (PostRA && MI.getOperand(ConstantOpNo).isKill())
4493     ForwardKilledOperandReg = MI.getOperand(ConstantOpNo).getReg();
4494 
4495   unsigned Opc = MI.getOpcode();
4496   bool SpecialShift32 = Opc == PPC::SLW || Opc == PPC::SLW_rec ||
4497                         Opc == PPC::SRW || Opc == PPC::SRW_rec ||
4498                         Opc == PPC::SLW8 || Opc == PPC::SLW8_rec ||
4499                         Opc == PPC::SRW8 || Opc == PPC::SRW8_rec;
4500   bool SpecialShift64 = Opc == PPC::SLD || Opc == PPC::SLD_rec ||
4501                         Opc == PPC::SRD || Opc == PPC::SRD_rec;
4502   bool SetCR = Opc == PPC::SLW_rec || Opc == PPC::SRW_rec ||
4503                Opc == PPC::SLD_rec || Opc == PPC::SRD_rec;
4504   bool RightShift = Opc == PPC::SRW || Opc == PPC::SRW_rec || Opc == PPC::SRD ||
4505                     Opc == PPC::SRD_rec;
4506 
4507   MI.setDesc(get(III.ImmOpcode));
4508   if (ConstantOpNo == III.OpNoForForwarding) {
4509     // Converting shifts to immediate form is a bit tricky since they may do
4510     // one of three things:
4511     // 1. If the shift amount is between OpSize and 2*OpSize, the result is zero
4512     // 2. If the shift amount is zero, the result is unchanged (save for maybe
4513     //    setting CR0)
4514     // 3. If the shift amount is in [1, OpSize), it's just a shift
4515     if (SpecialShift32 || SpecialShift64) {
4516       LoadImmediateInfo LII;
4517       LII.Imm = 0;
4518       LII.SetCR = SetCR;
4519       LII.Is64Bit = SpecialShift64;
4520       uint64_t ShAmt = Imm & (SpecialShift32 ? 0x1F : 0x3F);
4521       if (Imm & (SpecialShift32 ? 0x20 : 0x40))
4522         replaceInstrWithLI(MI, LII);
4523       // Shifts by zero don't change the value. If we don't need to set CR0,
4524       // just convert this to a COPY. Can't do this post-RA since we've already
4525       // cleaned up the copies.
4526       else if (!SetCR && ShAmt == 0 && !PostRA) {
4527         MI.RemoveOperand(2);
4528         MI.setDesc(get(PPC::COPY));
4529       } else {
4530         // The 32 bit and 64 bit instructions are quite different.
4531         if (SpecialShift32) {
4532           // Left shifts use (N, 0, 31-N).
4533           // Right shifts use (32-N, N, 31) if 0 < N < 32.
4534           //              use (0, 0, 31)    if N == 0.
4535           uint64_t SH = ShAmt == 0 ? 0 : RightShift ? 32 - ShAmt : ShAmt;
4536           uint64_t MB = RightShift ? ShAmt : 0;
4537           uint64_t ME = RightShift ? 31 : 31 - ShAmt;
4538           replaceInstrOperandWithImm(MI, III.OpNoForForwarding, SH);
4539           MachineInstrBuilder(*MI.getParent()->getParent(), MI).addImm(MB)
4540             .addImm(ME);
4541         } else {
4542           // Left shifts use (N, 63-N).
4543           // Right shifts use (64-N, N) if 0 < N < 64.
4544           //              use (0, 0)    if N == 0.
4545           uint64_t SH = ShAmt == 0 ? 0 : RightShift ? 64 - ShAmt : ShAmt;
4546           uint64_t ME = RightShift ? ShAmt : 63 - ShAmt;
4547           replaceInstrOperandWithImm(MI, III.OpNoForForwarding, SH);
4548           MachineInstrBuilder(*MI.getParent()->getParent(), MI).addImm(ME);
4549         }
4550       }
4551     } else
4552       replaceInstrOperandWithImm(MI, ConstantOpNo, Imm);
4553   }
4554   // Convert commutative instructions (switch the operands and convert the
4555   // desired one to an immediate.
4556   else if (III.IsCommutative) {
4557     replaceInstrOperandWithImm(MI, ConstantOpNo, Imm);
4558     swapMIOperands(MI, ConstantOpNo, III.OpNoForForwarding);
4559   } else
4560     llvm_unreachable("Should have exited early!");
4561 
4562   // For instructions for which the constant register replaces a different
4563   // operand than where the immediate goes, we need to swap them.
4564   if (III.OpNoForForwarding != III.ImmOpNo)
4565     swapMIOperands(MI, III.OpNoForForwarding, III.ImmOpNo);
4566 
4567   // If the special R0/X0 register index are different for original instruction
4568   // and new instruction, we need to fix up the register class in new
4569   // instruction.
4570   if (!PostRA && III.ZeroIsSpecialOrig != III.ZeroIsSpecialNew) {
4571     if (III.ZeroIsSpecialNew) {
4572       // If operand at III.ZeroIsSpecialNew is physical reg(eg: ZERO/ZERO8), no
4573       // need to fix up register class.
4574       Register RegToModify = MI.getOperand(III.ZeroIsSpecialNew).getReg();
4575       if (Register::isVirtualRegister(RegToModify)) {
4576         const TargetRegisterClass *NewRC =
4577           MRI.getRegClass(RegToModify)->hasSuperClassEq(&PPC::GPRCRegClass) ?
4578           &PPC::GPRC_and_GPRC_NOR0RegClass : &PPC::G8RC_and_G8RC_NOX0RegClass;
4579         MRI.setRegClass(RegToModify, NewRC);
4580       }
4581     }
4582   }
4583 
4584   // Fix up killed/dead flag after transformation.
4585   // Pattern:
4586   // ForwardKilledOperandReg = LI imm
4587   // y = XOP reg, ForwardKilledOperandReg(killed)
4588   if (ForwardKilledOperandReg != ~0U)
4589     fixupIsDeadOrKill(&DefMI, &MI, ForwardKilledOperandReg);
4590   return true;
4591 }
4592 
4593 const TargetRegisterClass *
4594 PPCInstrInfo::updatedRC(const TargetRegisterClass *RC) const {
4595   if (Subtarget.hasVSX() && RC == &PPC::VRRCRegClass)
4596     return &PPC::VSRCRegClass;
4597   return RC;
4598 }
4599 
4600 int PPCInstrInfo::getRecordFormOpcode(unsigned Opcode) {
4601   return PPC::getRecordFormOpcode(Opcode);
4602 }
4603 
4604 // This function returns true if the machine instruction
4605 // always outputs a value by sign-extending a 32 bit value,
4606 // i.e. 0 to 31-th bits are same as 32-th bit.
4607 static bool isSignExtendingOp(const MachineInstr &MI) {
4608   int Opcode = MI.getOpcode();
4609   if (Opcode == PPC::LI || Opcode == PPC::LI8 || Opcode == PPC::LIS ||
4610       Opcode == PPC::LIS8 || Opcode == PPC::SRAW || Opcode == PPC::SRAW_rec ||
4611       Opcode == PPC::SRAWI || Opcode == PPC::SRAWI_rec || Opcode == PPC::LWA ||
4612       Opcode == PPC::LWAX || Opcode == PPC::LWA_32 || Opcode == PPC::LWAX_32 ||
4613       Opcode == PPC::LHA || Opcode == PPC::LHAX || Opcode == PPC::LHA8 ||
4614       Opcode == PPC::LHAX8 || Opcode == PPC::LBZ || Opcode == PPC::LBZX ||
4615       Opcode == PPC::LBZ8 || Opcode == PPC::LBZX8 || Opcode == PPC::LBZU ||
4616       Opcode == PPC::LBZUX || Opcode == PPC::LBZU8 || Opcode == PPC::LBZUX8 ||
4617       Opcode == PPC::LHZ || Opcode == PPC::LHZX || Opcode == PPC::LHZ8 ||
4618       Opcode == PPC::LHZX8 || Opcode == PPC::LHZU || Opcode == PPC::LHZUX ||
4619       Opcode == PPC::LHZU8 || Opcode == PPC::LHZUX8 || Opcode == PPC::EXTSB ||
4620       Opcode == PPC::EXTSB_rec || Opcode == PPC::EXTSH ||
4621       Opcode == PPC::EXTSH_rec || Opcode == PPC::EXTSB8 ||
4622       Opcode == PPC::EXTSH8 || Opcode == PPC::EXTSW ||
4623       Opcode == PPC::EXTSW_rec || Opcode == PPC::SETB || Opcode == PPC::SETB8 ||
4624       Opcode == PPC::EXTSH8_32_64 || Opcode == PPC::EXTSW_32_64 ||
4625       Opcode == PPC::EXTSB8_32_64)
4626     return true;
4627 
4628   if (Opcode == PPC::RLDICL && MI.getOperand(3).getImm() >= 33)
4629     return true;
4630 
4631   if ((Opcode == PPC::RLWINM || Opcode == PPC::RLWINM_rec ||
4632        Opcode == PPC::RLWNM || Opcode == PPC::RLWNM_rec) &&
4633       MI.getOperand(3).getImm() > 0 &&
4634       MI.getOperand(3).getImm() <= MI.getOperand(4).getImm())
4635     return true;
4636 
4637   return false;
4638 }
4639 
4640 // This function returns true if the machine instruction
4641 // always outputs zeros in higher 32 bits.
4642 static bool isZeroExtendingOp(const MachineInstr &MI) {
4643   int Opcode = MI.getOpcode();
4644   // The 16-bit immediate is sign-extended in li/lis.
4645   // If the most significant bit is zero, all higher bits are zero.
4646   if (Opcode == PPC::LI  || Opcode == PPC::LI8 ||
4647       Opcode == PPC::LIS || Opcode == PPC::LIS8) {
4648     int64_t Imm = MI.getOperand(1).getImm();
4649     if (((uint64_t)Imm & ~0x7FFFuLL) == 0)
4650       return true;
4651   }
4652 
4653   // We have some variations of rotate-and-mask instructions
4654   // that clear higher 32-bits.
4655   if ((Opcode == PPC::RLDICL || Opcode == PPC::RLDICL_rec ||
4656        Opcode == PPC::RLDCL || Opcode == PPC::RLDCL_rec ||
4657        Opcode == PPC::RLDICL_32_64) &&
4658       MI.getOperand(3).getImm() >= 32)
4659     return true;
4660 
4661   if ((Opcode == PPC::RLDIC || Opcode == PPC::RLDIC_rec) &&
4662       MI.getOperand(3).getImm() >= 32 &&
4663       MI.getOperand(3).getImm() <= 63 - MI.getOperand(2).getImm())
4664     return true;
4665 
4666   if ((Opcode == PPC::RLWINM || Opcode == PPC::RLWINM_rec ||
4667        Opcode == PPC::RLWNM || Opcode == PPC::RLWNM_rec ||
4668        Opcode == PPC::RLWINM8 || Opcode == PPC::RLWNM8) &&
4669       MI.getOperand(3).getImm() <= MI.getOperand(4).getImm())
4670     return true;
4671 
4672   // There are other instructions that clear higher 32-bits.
4673   if (Opcode == PPC::CNTLZW || Opcode == PPC::CNTLZW_rec ||
4674       Opcode == PPC::CNTTZW || Opcode == PPC::CNTTZW_rec ||
4675       Opcode == PPC::CNTLZW8 || Opcode == PPC::CNTTZW8 ||
4676       Opcode == PPC::CNTLZD || Opcode == PPC::CNTLZD_rec ||
4677       Opcode == PPC::CNTTZD || Opcode == PPC::CNTTZD_rec ||
4678       Opcode == PPC::POPCNTD || Opcode == PPC::POPCNTW || Opcode == PPC::SLW ||
4679       Opcode == PPC::SLW_rec || Opcode == PPC::SRW || Opcode == PPC::SRW_rec ||
4680       Opcode == PPC::SLW8 || Opcode == PPC::SRW8 || Opcode == PPC::SLWI ||
4681       Opcode == PPC::SLWI_rec || Opcode == PPC::SRWI ||
4682       Opcode == PPC::SRWI_rec || Opcode == PPC::LWZ || Opcode == PPC::LWZX ||
4683       Opcode == PPC::LWZU || Opcode == PPC::LWZUX || Opcode == PPC::LWBRX ||
4684       Opcode == PPC::LHBRX || Opcode == PPC::LHZ || Opcode == PPC::LHZX ||
4685       Opcode == PPC::LHZU || Opcode == PPC::LHZUX || Opcode == PPC::LBZ ||
4686       Opcode == PPC::LBZX || Opcode == PPC::LBZU || Opcode == PPC::LBZUX ||
4687       Opcode == PPC::LWZ8 || Opcode == PPC::LWZX8 || Opcode == PPC::LWZU8 ||
4688       Opcode == PPC::LWZUX8 || Opcode == PPC::LWBRX8 || Opcode == PPC::LHBRX8 ||
4689       Opcode == PPC::LHZ8 || Opcode == PPC::LHZX8 || Opcode == PPC::LHZU8 ||
4690       Opcode == PPC::LHZUX8 || Opcode == PPC::LBZ8 || Opcode == PPC::LBZX8 ||
4691       Opcode == PPC::LBZU8 || Opcode == PPC::LBZUX8 ||
4692       Opcode == PPC::ANDI_rec || Opcode == PPC::ANDIS_rec ||
4693       Opcode == PPC::ROTRWI || Opcode == PPC::ROTRWI_rec ||
4694       Opcode == PPC::EXTLWI || Opcode == PPC::EXTLWI_rec ||
4695       Opcode == PPC::MFVSRWZ)
4696     return true;
4697 
4698   return false;
4699 }
4700 
4701 // This function returns true if the input MachineInstr is a TOC save
4702 // instruction.
4703 bool PPCInstrInfo::isTOCSaveMI(const MachineInstr &MI) const {
4704   if (!MI.getOperand(1).isImm() || !MI.getOperand(2).isReg())
4705     return false;
4706   unsigned TOCSaveOffset = Subtarget.getFrameLowering()->getTOCSaveOffset();
4707   unsigned StackOffset = MI.getOperand(1).getImm();
4708   Register StackReg = MI.getOperand(2).getReg();
4709   if (StackReg == PPC::X1 && StackOffset == TOCSaveOffset)
4710     return true;
4711 
4712   return false;
4713 }
4714 
4715 // We limit the max depth to track incoming values of PHIs or binary ops
4716 // (e.g. AND) to avoid excessive cost.
4717 const unsigned MAX_DEPTH = 1;
4718 
4719 bool
4720 PPCInstrInfo::isSignOrZeroExtended(const MachineInstr &MI, bool SignExt,
4721                                    const unsigned Depth) const {
4722   const MachineFunction *MF = MI.getParent()->getParent();
4723   const MachineRegisterInfo *MRI = &MF->getRegInfo();
4724 
4725   // If we know this instruction returns sign- or zero-extended result,
4726   // return true.
4727   if (SignExt ? isSignExtendingOp(MI):
4728                 isZeroExtendingOp(MI))
4729     return true;
4730 
4731   switch (MI.getOpcode()) {
4732   case PPC::COPY: {
4733     Register SrcReg = MI.getOperand(1).getReg();
4734 
4735     // In both ELFv1 and v2 ABI, method parameters and the return value
4736     // are sign- or zero-extended.
4737     if (MF->getSubtarget<PPCSubtarget>().isSVR4ABI()) {
4738       const PPCFunctionInfo *FuncInfo = MF->getInfo<PPCFunctionInfo>();
4739       // We check the ZExt/SExt flags for a method parameter.
4740       if (MI.getParent()->getBasicBlock() ==
4741           &MF->getFunction().getEntryBlock()) {
4742         Register VReg = MI.getOperand(0).getReg();
4743         if (MF->getRegInfo().isLiveIn(VReg))
4744           return SignExt ? FuncInfo->isLiveInSExt(VReg) :
4745                            FuncInfo->isLiveInZExt(VReg);
4746       }
4747 
4748       // For a method return value, we check the ZExt/SExt flags in attribute.
4749       // We assume the following code sequence for method call.
4750       //   ADJCALLSTACKDOWN 32, implicit dead %r1, implicit %r1
4751       //   BL8_NOP @func,...
4752       //   ADJCALLSTACKUP 32, 0, implicit dead %r1, implicit %r1
4753       //   %5 = COPY %x3; G8RC:%5
4754       if (SrcReg == PPC::X3) {
4755         const MachineBasicBlock *MBB = MI.getParent();
4756         MachineBasicBlock::const_instr_iterator II =
4757           MachineBasicBlock::const_instr_iterator(&MI);
4758         if (II != MBB->instr_begin() &&
4759             (--II)->getOpcode() == PPC::ADJCALLSTACKUP) {
4760           const MachineInstr &CallMI = *(--II);
4761           if (CallMI.isCall() && CallMI.getOperand(0).isGlobal()) {
4762             const Function *CalleeFn =
4763               dyn_cast<Function>(CallMI.getOperand(0).getGlobal());
4764             if (!CalleeFn)
4765               return false;
4766             const IntegerType *IntTy =
4767               dyn_cast<IntegerType>(CalleeFn->getReturnType());
4768             const AttributeSet &Attrs =
4769               CalleeFn->getAttributes().getRetAttributes();
4770             if (IntTy && IntTy->getBitWidth() <= 32)
4771               return Attrs.hasAttribute(SignExt ? Attribute::SExt :
4772                                                   Attribute::ZExt);
4773           }
4774         }
4775       }
4776     }
4777 
4778     // If this is a copy from another register, we recursively check source.
4779     if (!Register::isVirtualRegister(SrcReg))
4780       return false;
4781     const MachineInstr *SrcMI = MRI->getVRegDef(SrcReg);
4782     if (SrcMI != NULL)
4783       return isSignOrZeroExtended(*SrcMI, SignExt, Depth);
4784 
4785     return false;
4786   }
4787 
4788   case PPC::ANDI_rec:
4789   case PPC::ANDIS_rec:
4790   case PPC::ORI:
4791   case PPC::ORIS:
4792   case PPC::XORI:
4793   case PPC::XORIS:
4794   case PPC::ANDI8_rec:
4795   case PPC::ANDIS8_rec:
4796   case PPC::ORI8:
4797   case PPC::ORIS8:
4798   case PPC::XORI8:
4799   case PPC::XORIS8: {
4800     // logical operation with 16-bit immediate does not change the upper bits.
4801     // So, we track the operand register as we do for register copy.
4802     Register SrcReg = MI.getOperand(1).getReg();
4803     if (!Register::isVirtualRegister(SrcReg))
4804       return false;
4805     const MachineInstr *SrcMI = MRI->getVRegDef(SrcReg);
4806     if (SrcMI != NULL)
4807       return isSignOrZeroExtended(*SrcMI, SignExt, Depth);
4808 
4809     return false;
4810   }
4811 
4812   // If all incoming values are sign-/zero-extended,
4813   // the output of OR, ISEL or PHI is also sign-/zero-extended.
4814   case PPC::OR:
4815   case PPC::OR8:
4816   case PPC::ISEL:
4817   case PPC::PHI: {
4818     if (Depth >= MAX_DEPTH)
4819       return false;
4820 
4821     // The input registers for PHI are operand 1, 3, ...
4822     // The input registers for others are operand 1 and 2.
4823     unsigned E = 3, D = 1;
4824     if (MI.getOpcode() == PPC::PHI) {
4825       E = MI.getNumOperands();
4826       D = 2;
4827     }
4828 
4829     for (unsigned I = 1; I != E; I += D) {
4830       if (MI.getOperand(I).isReg()) {
4831         Register SrcReg = MI.getOperand(I).getReg();
4832         if (!Register::isVirtualRegister(SrcReg))
4833           return false;
4834         const MachineInstr *SrcMI = MRI->getVRegDef(SrcReg);
4835         if (SrcMI == NULL || !isSignOrZeroExtended(*SrcMI, SignExt, Depth+1))
4836           return false;
4837       }
4838       else
4839         return false;
4840     }
4841     return true;
4842   }
4843 
4844   // If at least one of the incoming values of an AND is zero extended
4845   // then the output is also zero-extended. If both of the incoming values
4846   // are sign-extended then the output is also sign extended.
4847   case PPC::AND:
4848   case PPC::AND8: {
4849     if (Depth >= MAX_DEPTH)
4850        return false;
4851 
4852     assert(MI.getOperand(1).isReg() && MI.getOperand(2).isReg());
4853 
4854     Register SrcReg1 = MI.getOperand(1).getReg();
4855     Register SrcReg2 = MI.getOperand(2).getReg();
4856 
4857     if (!Register::isVirtualRegister(SrcReg1) ||
4858         !Register::isVirtualRegister(SrcReg2))
4859       return false;
4860 
4861     const MachineInstr *MISrc1 = MRI->getVRegDef(SrcReg1);
4862     const MachineInstr *MISrc2 = MRI->getVRegDef(SrcReg2);
4863     if (!MISrc1 || !MISrc2)
4864         return false;
4865 
4866     if(SignExt)
4867         return isSignOrZeroExtended(*MISrc1, SignExt, Depth+1) &&
4868                isSignOrZeroExtended(*MISrc2, SignExt, Depth+1);
4869     else
4870         return isSignOrZeroExtended(*MISrc1, SignExt, Depth+1) ||
4871                isSignOrZeroExtended(*MISrc2, SignExt, Depth+1);
4872   }
4873 
4874   default:
4875     break;
4876   }
4877   return false;
4878 }
4879 
4880 bool PPCInstrInfo::isBDNZ(unsigned Opcode) const {
4881   return (Opcode == (Subtarget.isPPC64() ? PPC::BDNZ8 : PPC::BDNZ));
4882 }
4883 
4884 namespace {
4885 class PPCPipelinerLoopInfo : public TargetInstrInfo::PipelinerLoopInfo {
4886   MachineInstr *Loop, *EndLoop, *LoopCount;
4887   MachineFunction *MF;
4888   const TargetInstrInfo *TII;
4889   int64_t TripCount;
4890 
4891 public:
4892   PPCPipelinerLoopInfo(MachineInstr *Loop, MachineInstr *EndLoop,
4893                        MachineInstr *LoopCount)
4894       : Loop(Loop), EndLoop(EndLoop), LoopCount(LoopCount),
4895         MF(Loop->getParent()->getParent()),
4896         TII(MF->getSubtarget().getInstrInfo()) {
4897     // Inspect the Loop instruction up-front, as it may be deleted when we call
4898     // createTripCountGreaterCondition.
4899     if (LoopCount->getOpcode() == PPC::LI8 || LoopCount->getOpcode() == PPC::LI)
4900       TripCount = LoopCount->getOperand(1).getImm();
4901     else
4902       TripCount = -1;
4903   }
4904 
4905   bool shouldIgnoreForPipelining(const MachineInstr *MI) const override {
4906     // Only ignore the terminator.
4907     return MI == EndLoop;
4908   }
4909 
4910   Optional<bool>
4911   createTripCountGreaterCondition(int TC, MachineBasicBlock &MBB,
4912                                   SmallVectorImpl<MachineOperand> &Cond) override {
4913     if (TripCount == -1) {
4914       // Since BDZ/BDZ8 that we will insert will also decrease the ctr by 1,
4915       // so we don't need to generate any thing here.
4916       Cond.push_back(MachineOperand::CreateImm(0));
4917       Cond.push_back(MachineOperand::CreateReg(
4918           MF->getSubtarget<PPCSubtarget>().isPPC64() ? PPC::CTR8 : PPC::CTR,
4919           true));
4920       return {};
4921     }
4922 
4923     return TripCount > TC;
4924   }
4925 
4926   void setPreheader(MachineBasicBlock *NewPreheader) override {
4927     // Do nothing. We want the LOOP setup instruction to stay in the *old*
4928     // preheader, so we can use BDZ in the prologs to adapt the loop trip count.
4929   }
4930 
4931   void adjustTripCount(int TripCountAdjust) override {
4932     // If the loop trip count is a compile-time value, then just change the
4933     // value.
4934     if (LoopCount->getOpcode() == PPC::LI8 ||
4935         LoopCount->getOpcode() == PPC::LI) {
4936       int64_t TripCount = LoopCount->getOperand(1).getImm() + TripCountAdjust;
4937       LoopCount->getOperand(1).setImm(TripCount);
4938       return;
4939     }
4940 
4941     // Since BDZ/BDZ8 that we will insert will also decrease the ctr by 1,
4942     // so we don't need to generate any thing here.
4943   }
4944 
4945   void disposed() override {
4946     Loop->eraseFromParent();
4947     // Ensure the loop setup instruction is deleted too.
4948     LoopCount->eraseFromParent();
4949   }
4950 };
4951 } // namespace
4952 
4953 std::unique_ptr<TargetInstrInfo::PipelinerLoopInfo>
4954 PPCInstrInfo::analyzeLoopForPipelining(MachineBasicBlock *LoopBB) const {
4955   // We really "analyze" only hardware loops right now.
4956   MachineBasicBlock::iterator I = LoopBB->getFirstTerminator();
4957   MachineBasicBlock *Preheader = *LoopBB->pred_begin();
4958   if (Preheader == LoopBB)
4959     Preheader = *std::next(LoopBB->pred_begin());
4960   MachineFunction *MF = Preheader->getParent();
4961 
4962   if (I != LoopBB->end() && isBDNZ(I->getOpcode())) {
4963     SmallPtrSet<MachineBasicBlock *, 8> Visited;
4964     if (MachineInstr *LoopInst = findLoopInstr(*Preheader, Visited)) {
4965       Register LoopCountReg = LoopInst->getOperand(0).getReg();
4966       MachineRegisterInfo &MRI = MF->getRegInfo();
4967       MachineInstr *LoopCount = MRI.getUniqueVRegDef(LoopCountReg);
4968       return std::make_unique<PPCPipelinerLoopInfo>(LoopInst, &*I, LoopCount);
4969     }
4970   }
4971   return nullptr;
4972 }
4973 
4974 MachineInstr *PPCInstrInfo::findLoopInstr(
4975     MachineBasicBlock &PreHeader,
4976     SmallPtrSet<MachineBasicBlock *, 8> &Visited) const {
4977 
4978   unsigned LOOPi = (Subtarget.isPPC64() ? PPC::MTCTR8loop : PPC::MTCTRloop);
4979 
4980   // The loop set-up instruction should be in preheader
4981   for (auto &I : PreHeader.instrs())
4982     if (I.getOpcode() == LOOPi)
4983       return &I;
4984   return nullptr;
4985 }
4986 
4987 // Return true if get the base operand, byte offset of an instruction and the
4988 // memory width. Width is the size of memory that is being loaded/stored.
4989 bool PPCInstrInfo::getMemOperandWithOffsetWidth(
4990     const MachineInstr &LdSt, const MachineOperand *&BaseReg, int64_t &Offset,
4991     unsigned &Width, const TargetRegisterInfo *TRI) const {
4992   if (!LdSt.mayLoadOrStore() || LdSt.getNumExplicitOperands() != 3)
4993     return false;
4994 
4995   // Handle only loads/stores with base register followed by immediate offset.
4996   if (!LdSt.getOperand(1).isImm() ||
4997       (!LdSt.getOperand(2).isReg() && !LdSt.getOperand(2).isFI()))
4998     return false;
4999   if (!LdSt.getOperand(1).isImm() ||
5000       (!LdSt.getOperand(2).isReg() && !LdSt.getOperand(2).isFI()))
5001     return false;
5002 
5003   if (!LdSt.hasOneMemOperand())
5004     return false;
5005 
5006   Width = (*LdSt.memoperands_begin())->getSize();
5007   Offset = LdSt.getOperand(1).getImm();
5008   BaseReg = &LdSt.getOperand(2);
5009   return true;
5010 }
5011 
5012 bool PPCInstrInfo::areMemAccessesTriviallyDisjoint(
5013     const MachineInstr &MIa, const MachineInstr &MIb) const {
5014   assert(MIa.mayLoadOrStore() && "MIa must be a load or store.");
5015   assert(MIb.mayLoadOrStore() && "MIb must be a load or store.");
5016 
5017   if (MIa.hasUnmodeledSideEffects() || MIb.hasUnmodeledSideEffects() ||
5018       MIa.hasOrderedMemoryRef() || MIb.hasOrderedMemoryRef())
5019     return false;
5020 
5021   // Retrieve the base register, offset from the base register and width. Width
5022   // is the size of memory that is being loaded/stored (e.g. 1, 2, 4).  If
5023   // base registers are identical, and the offset of a lower memory access +
5024   // the width doesn't overlap the offset of a higher memory access,
5025   // then the memory accesses are different.
5026   const TargetRegisterInfo *TRI = &getRegisterInfo();
5027   const MachineOperand *BaseOpA = nullptr, *BaseOpB = nullptr;
5028   int64_t OffsetA = 0, OffsetB = 0;
5029   unsigned int WidthA = 0, WidthB = 0;
5030   if (getMemOperandWithOffsetWidth(MIa, BaseOpA, OffsetA, WidthA, TRI) &&
5031       getMemOperandWithOffsetWidth(MIb, BaseOpB, OffsetB, WidthB, TRI)) {
5032     if (BaseOpA->isIdenticalTo(*BaseOpB)) {
5033       int LowOffset = std::min(OffsetA, OffsetB);
5034       int HighOffset = std::max(OffsetA, OffsetB);
5035       int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB;
5036       if (LowOffset + LowWidth <= HighOffset)
5037         return true;
5038     }
5039   }
5040   return false;
5041 }
5042