1 //===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This file implements the PPCISelLowering class. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "PPCISelLowering.h" 14 #include "MCTargetDesc/PPCPredicates.h" 15 #include "PPC.h" 16 #include "PPCCCState.h" 17 #include "PPCCallingConv.h" 18 #include "PPCFrameLowering.h" 19 #include "PPCInstrInfo.h" 20 #include "PPCMachineFunctionInfo.h" 21 #include "PPCPerfectShuffle.h" 22 #include "PPCRegisterInfo.h" 23 #include "PPCSubtarget.h" 24 #include "PPCTargetMachine.h" 25 #include "llvm/ADT/APFloat.h" 26 #include "llvm/ADT/APInt.h" 27 #include "llvm/ADT/ArrayRef.h" 28 #include "llvm/ADT/DenseMap.h" 29 #include "llvm/ADT/None.h" 30 #include "llvm/ADT/STLExtras.h" 31 #include "llvm/ADT/SmallPtrSet.h" 32 #include "llvm/ADT/SmallSet.h" 33 #include "llvm/ADT/SmallVector.h" 34 #include "llvm/ADT/Statistic.h" 35 #include "llvm/ADT/StringRef.h" 36 #include "llvm/ADT/StringSwitch.h" 37 #include "llvm/CodeGen/CallingConvLower.h" 38 #include "llvm/CodeGen/ISDOpcodes.h" 39 #include "llvm/CodeGen/MachineBasicBlock.h" 40 #include "llvm/CodeGen/MachineFrameInfo.h" 41 #include "llvm/CodeGen/MachineFunction.h" 42 #include "llvm/CodeGen/MachineInstr.h" 43 #include "llvm/CodeGen/MachineInstrBuilder.h" 44 #include "llvm/CodeGen/MachineJumpTableInfo.h" 45 #include "llvm/CodeGen/MachineLoopInfo.h" 46 #include "llvm/CodeGen/MachineMemOperand.h" 47 #include "llvm/CodeGen/MachineModuleInfo.h" 48 #include "llvm/CodeGen/MachineOperand.h" 49 #include "llvm/CodeGen/MachineRegisterInfo.h" 50 #include "llvm/CodeGen/RuntimeLibcalls.h" 51 #include "llvm/CodeGen/SelectionDAG.h" 52 #include "llvm/CodeGen/SelectionDAGNodes.h" 53 #include "llvm/CodeGen/TargetInstrInfo.h" 54 #include "llvm/CodeGen/TargetLowering.h" 55 #include "llvm/CodeGen/TargetLoweringObjectFileImpl.h" 56 #include "llvm/CodeGen/TargetRegisterInfo.h" 57 #include "llvm/CodeGen/ValueTypes.h" 58 #include "llvm/IR/CallingConv.h" 59 #include "llvm/IR/Constant.h" 60 #include "llvm/IR/Constants.h" 61 #include "llvm/IR/DataLayout.h" 62 #include "llvm/IR/DebugLoc.h" 63 #include "llvm/IR/DerivedTypes.h" 64 #include "llvm/IR/Function.h" 65 #include "llvm/IR/GlobalValue.h" 66 #include "llvm/IR/IRBuilder.h" 67 #include "llvm/IR/Instructions.h" 68 #include "llvm/IR/Intrinsics.h" 69 #include "llvm/IR/IntrinsicsPowerPC.h" 70 #include "llvm/IR/Module.h" 71 #include "llvm/IR/Type.h" 72 #include "llvm/IR/Use.h" 73 #include "llvm/IR/Value.h" 74 #include "llvm/MC/MCContext.h" 75 #include "llvm/MC/MCExpr.h" 76 #include "llvm/MC/MCRegisterInfo.h" 77 #include "llvm/MC/MCSectionXCOFF.h" 78 #include "llvm/MC/MCSymbolXCOFF.h" 79 #include "llvm/Support/AtomicOrdering.h" 80 #include "llvm/Support/BranchProbability.h" 81 #include "llvm/Support/Casting.h" 82 #include "llvm/Support/CodeGen.h" 83 #include "llvm/Support/CommandLine.h" 84 #include "llvm/Support/Compiler.h" 85 #include "llvm/Support/Debug.h" 86 #include "llvm/Support/ErrorHandling.h" 87 #include "llvm/Support/Format.h" 88 #include "llvm/Support/KnownBits.h" 89 #include "llvm/Support/MachineValueType.h" 90 #include "llvm/Support/MathExtras.h" 91 #include "llvm/Support/raw_ostream.h" 92 #include "llvm/Target/TargetMachine.h" 93 #include "llvm/Target/TargetOptions.h" 94 #include <algorithm> 95 #include <cassert> 96 #include <cstdint> 97 #include <iterator> 98 #include <list> 99 #include <utility> 100 #include <vector> 101 102 using namespace llvm; 103 104 #define DEBUG_TYPE "ppc-lowering" 105 106 static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc", 107 cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden); 108 109 static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref", 110 cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden); 111 112 static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned", 113 cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden); 114 115 static cl::opt<bool> DisableSCO("disable-ppc-sco", 116 cl::desc("disable sibling call optimization on ppc"), cl::Hidden); 117 118 static cl::opt<bool> DisableInnermostLoopAlign32("disable-ppc-innermost-loop-align32", 119 cl::desc("don't always align innermost loop to 32 bytes on ppc"), cl::Hidden); 120 121 static cl::opt<bool> UseAbsoluteJumpTables("ppc-use-absolute-jumptables", 122 cl::desc("use absolute jump tables on ppc"), cl::Hidden); 123 124 static cl::opt<bool> EnableQuadwordAtomics( 125 "ppc-quadword-atomics", 126 cl::desc("enable quadword lock-free atomic operations"), cl::init(false), 127 cl::Hidden); 128 129 STATISTIC(NumTailCalls, "Number of tail calls"); 130 STATISTIC(NumSiblingCalls, "Number of sibling calls"); 131 STATISTIC(ShufflesHandledWithVPERM, "Number of shuffles lowered to a VPERM"); 132 STATISTIC(NumDynamicAllocaProbed, "Number of dynamic stack allocation probed"); 133 134 static bool isNByteElemShuffleMask(ShuffleVectorSDNode *, unsigned, int); 135 136 static SDValue widenVec(SelectionDAG &DAG, SDValue Vec, const SDLoc &dl); 137 138 static const char AIXSSPCanaryWordName[] = "__ssp_canary_word"; 139 140 // FIXME: Remove this once the bug has been fixed! 141 extern cl::opt<bool> ANDIGlueBug; 142 143 PPCTargetLowering::PPCTargetLowering(const PPCTargetMachine &TM, 144 const PPCSubtarget &STI) 145 : TargetLowering(TM), Subtarget(STI) { 146 // Initialize map that relates the PPC addressing modes to the computed flags 147 // of a load/store instruction. The map is used to determine the optimal 148 // addressing mode when selecting load and stores. 149 initializeAddrModeMap(); 150 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all 151 // arguments are at least 4/8 bytes aligned. 152 bool isPPC64 = Subtarget.isPPC64(); 153 setMinStackArgumentAlignment(isPPC64 ? Align(8) : Align(4)); 154 155 // Set up the register classes. 156 addRegisterClass(MVT::i32, &PPC::GPRCRegClass); 157 if (!useSoftFloat()) { 158 if (hasSPE()) { 159 addRegisterClass(MVT::f32, &PPC::GPRCRegClass); 160 // EFPU2 APU only supports f32 161 if (!Subtarget.hasEFPU2()) 162 addRegisterClass(MVT::f64, &PPC::SPERCRegClass); 163 } else { 164 addRegisterClass(MVT::f32, &PPC::F4RCRegClass); 165 addRegisterClass(MVT::f64, &PPC::F8RCRegClass); 166 } 167 } 168 169 // Match BITREVERSE to customized fast code sequence in the td file. 170 setOperationAction(ISD::BITREVERSE, MVT::i32, Legal); 171 setOperationAction(ISD::BITREVERSE, MVT::i64, Legal); 172 173 // Sub-word ATOMIC_CMP_SWAP need to ensure that the input is zero-extended. 174 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom); 175 176 // Custom lower inline assembly to check for special registers. 177 setOperationAction(ISD::INLINEASM, MVT::Other, Custom); 178 setOperationAction(ISD::INLINEASM_BR, MVT::Other, Custom); 179 180 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD. 181 for (MVT VT : MVT::integer_valuetypes()) { 182 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote); 183 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i8, Expand); 184 } 185 186 if (Subtarget.isISA3_0()) { 187 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f16, Legal); 188 setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::f16, Legal); 189 setTruncStoreAction(MVT::f64, MVT::f16, Legal); 190 setTruncStoreAction(MVT::f32, MVT::f16, Legal); 191 } else { 192 // No extending loads from f16 or HW conversions back and forth. 193 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f16, Expand); 194 setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand); 195 setOperationAction(ISD::FP_TO_FP16, MVT::f64, Expand); 196 setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::f16, Expand); 197 setOperationAction(ISD::FP16_TO_FP, MVT::f32, Expand); 198 setOperationAction(ISD::FP_TO_FP16, MVT::f32, Expand); 199 setTruncStoreAction(MVT::f64, MVT::f16, Expand); 200 setTruncStoreAction(MVT::f32, MVT::f16, Expand); 201 } 202 203 setTruncStoreAction(MVT::f64, MVT::f32, Expand); 204 205 // PowerPC has pre-inc load and store's. 206 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal); 207 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal); 208 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal); 209 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal); 210 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal); 211 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal); 212 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal); 213 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal); 214 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal); 215 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal); 216 if (!Subtarget.hasSPE()) { 217 setIndexedLoadAction(ISD::PRE_INC, MVT::f32, Legal); 218 setIndexedLoadAction(ISD::PRE_INC, MVT::f64, Legal); 219 setIndexedStoreAction(ISD::PRE_INC, MVT::f32, Legal); 220 setIndexedStoreAction(ISD::PRE_INC, MVT::f64, Legal); 221 } 222 223 // PowerPC uses ADDC/ADDE/SUBC/SUBE to propagate carry. 224 const MVT ScalarIntVTs[] = { MVT::i32, MVT::i64 }; 225 for (MVT VT : ScalarIntVTs) { 226 setOperationAction(ISD::ADDC, VT, Legal); 227 setOperationAction(ISD::ADDE, VT, Legal); 228 setOperationAction(ISD::SUBC, VT, Legal); 229 setOperationAction(ISD::SUBE, VT, Legal); 230 } 231 232 if (Subtarget.useCRBits()) { 233 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); 234 235 if (isPPC64 || Subtarget.hasFPCVT()) { 236 setOperationAction(ISD::STRICT_SINT_TO_FP, MVT::i1, Promote); 237 AddPromotedToType(ISD::STRICT_SINT_TO_FP, MVT::i1, 238 isPPC64 ? MVT::i64 : MVT::i32); 239 setOperationAction(ISD::STRICT_UINT_TO_FP, MVT::i1, Promote); 240 AddPromotedToType(ISD::STRICT_UINT_TO_FP, MVT::i1, 241 isPPC64 ? MVT::i64 : MVT::i32); 242 243 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote); 244 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1, 245 isPPC64 ? MVT::i64 : MVT::i32); 246 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote); 247 AddPromotedToType(ISD::UINT_TO_FP, MVT::i1, 248 isPPC64 ? MVT::i64 : MVT::i32); 249 250 setOperationAction(ISD::STRICT_FP_TO_SINT, MVT::i1, Promote); 251 AddPromotedToType(ISD::STRICT_FP_TO_SINT, MVT::i1, 252 isPPC64 ? MVT::i64 : MVT::i32); 253 setOperationAction(ISD::STRICT_FP_TO_UINT, MVT::i1, Promote); 254 AddPromotedToType(ISD::STRICT_FP_TO_UINT, MVT::i1, 255 isPPC64 ? MVT::i64 : MVT::i32); 256 257 setOperationAction(ISD::FP_TO_SINT, MVT::i1, Promote); 258 AddPromotedToType(ISD::FP_TO_SINT, MVT::i1, 259 isPPC64 ? MVT::i64 : MVT::i32); 260 setOperationAction(ISD::FP_TO_UINT, MVT::i1, Promote); 261 AddPromotedToType(ISD::FP_TO_UINT, MVT::i1, 262 isPPC64 ? MVT::i64 : MVT::i32); 263 } else { 264 setOperationAction(ISD::STRICT_SINT_TO_FP, MVT::i1, Custom); 265 setOperationAction(ISD::STRICT_UINT_TO_FP, MVT::i1, Custom); 266 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom); 267 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom); 268 } 269 270 // PowerPC does not support direct load/store of condition registers. 271 setOperationAction(ISD::LOAD, MVT::i1, Custom); 272 setOperationAction(ISD::STORE, MVT::i1, Custom); 273 274 // FIXME: Remove this once the ANDI glue bug is fixed: 275 if (ANDIGlueBug) 276 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom); 277 278 for (MVT VT : MVT::integer_valuetypes()) { 279 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote); 280 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote); 281 setTruncStoreAction(VT, MVT::i1, Expand); 282 } 283 284 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass); 285 } 286 287 // Expand ppcf128 to i32 by hand for the benefit of llvm-gcc bootstrap on 288 // PPC (the libcall is not available). 289 setOperationAction(ISD::FP_TO_SINT, MVT::ppcf128, Custom); 290 setOperationAction(ISD::FP_TO_UINT, MVT::ppcf128, Custom); 291 setOperationAction(ISD::STRICT_FP_TO_SINT, MVT::ppcf128, Custom); 292 setOperationAction(ISD::STRICT_FP_TO_UINT, MVT::ppcf128, Custom); 293 294 // We do not currently implement these libm ops for PowerPC. 295 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand); 296 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand); 297 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand); 298 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand); 299 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand); 300 setOperationAction(ISD::FREM, MVT::ppcf128, Expand); 301 302 // PowerPC has no SREM/UREM instructions unless we are on P9 303 // On P9 we may use a hardware instruction to compute the remainder. 304 // When the result of both the remainder and the division is required it is 305 // more efficient to compute the remainder from the result of the division 306 // rather than use the remainder instruction. The instructions are legalized 307 // directly because the DivRemPairsPass performs the transformation at the IR 308 // level. 309 if (Subtarget.isISA3_0()) { 310 setOperationAction(ISD::SREM, MVT::i32, Legal); 311 setOperationAction(ISD::UREM, MVT::i32, Legal); 312 setOperationAction(ISD::SREM, MVT::i64, Legal); 313 setOperationAction(ISD::UREM, MVT::i64, Legal); 314 } else { 315 setOperationAction(ISD::SREM, MVT::i32, Expand); 316 setOperationAction(ISD::UREM, MVT::i32, Expand); 317 setOperationAction(ISD::SREM, MVT::i64, Expand); 318 setOperationAction(ISD::UREM, MVT::i64, Expand); 319 } 320 321 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM. 322 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand); 323 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand); 324 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand); 325 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand); 326 setOperationAction(ISD::UDIVREM, MVT::i32, Expand); 327 setOperationAction(ISD::SDIVREM, MVT::i32, Expand); 328 setOperationAction(ISD::UDIVREM, MVT::i64, Expand); 329 setOperationAction(ISD::SDIVREM, MVT::i64, Expand); 330 331 // Handle constrained floating-point operations of scalar. 332 // TODO: Handle SPE specific operation. 333 setOperationAction(ISD::STRICT_FADD, MVT::f32, Legal); 334 setOperationAction(ISD::STRICT_FSUB, MVT::f32, Legal); 335 setOperationAction(ISD::STRICT_FMUL, MVT::f32, Legal); 336 setOperationAction(ISD::STRICT_FDIV, MVT::f32, Legal); 337 setOperationAction(ISD::STRICT_FP_ROUND, MVT::f32, Legal); 338 339 setOperationAction(ISD::STRICT_FADD, MVT::f64, Legal); 340 setOperationAction(ISD::STRICT_FSUB, MVT::f64, Legal); 341 setOperationAction(ISD::STRICT_FMUL, MVT::f64, Legal); 342 setOperationAction(ISD::STRICT_FDIV, MVT::f64, Legal); 343 344 if (!Subtarget.hasSPE()) { 345 setOperationAction(ISD::STRICT_FMA, MVT::f32, Legal); 346 setOperationAction(ISD::STRICT_FMA, MVT::f64, Legal); 347 } 348 349 if (Subtarget.hasVSX()) { 350 setOperationAction(ISD::STRICT_FRINT, MVT::f32, Legal); 351 setOperationAction(ISD::STRICT_FRINT, MVT::f64, Legal); 352 } 353 354 if (Subtarget.hasFSQRT()) { 355 setOperationAction(ISD::STRICT_FSQRT, MVT::f32, Legal); 356 setOperationAction(ISD::STRICT_FSQRT, MVT::f64, Legal); 357 } 358 359 if (Subtarget.hasFPRND()) { 360 setOperationAction(ISD::STRICT_FFLOOR, MVT::f32, Legal); 361 setOperationAction(ISD::STRICT_FCEIL, MVT::f32, Legal); 362 setOperationAction(ISD::STRICT_FTRUNC, MVT::f32, Legal); 363 setOperationAction(ISD::STRICT_FROUND, MVT::f32, Legal); 364 365 setOperationAction(ISD::STRICT_FFLOOR, MVT::f64, Legal); 366 setOperationAction(ISD::STRICT_FCEIL, MVT::f64, Legal); 367 setOperationAction(ISD::STRICT_FTRUNC, MVT::f64, Legal); 368 setOperationAction(ISD::STRICT_FROUND, MVT::f64, Legal); 369 } 370 371 // We don't support sin/cos/sqrt/fmod/pow 372 setOperationAction(ISD::FSIN , MVT::f64, Expand); 373 setOperationAction(ISD::FCOS , MVT::f64, Expand); 374 setOperationAction(ISD::FSINCOS, MVT::f64, Expand); 375 setOperationAction(ISD::FREM , MVT::f64, Expand); 376 setOperationAction(ISD::FPOW , MVT::f64, Expand); 377 setOperationAction(ISD::FSIN , MVT::f32, Expand); 378 setOperationAction(ISD::FCOS , MVT::f32, Expand); 379 setOperationAction(ISD::FSINCOS, MVT::f32, Expand); 380 setOperationAction(ISD::FREM , MVT::f32, Expand); 381 setOperationAction(ISD::FPOW , MVT::f32, Expand); 382 if (Subtarget.hasSPE()) { 383 setOperationAction(ISD::FMA , MVT::f64, Expand); 384 setOperationAction(ISD::FMA , MVT::f32, Expand); 385 } else { 386 setOperationAction(ISD::FMA , MVT::f64, Legal); 387 setOperationAction(ISD::FMA , MVT::f32, Legal); 388 } 389 390 if (Subtarget.hasSPE()) 391 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand); 392 393 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom); 394 395 // If we're enabling GP optimizations, use hardware square root 396 if (!Subtarget.hasFSQRT() && 397 !(TM.Options.UnsafeFPMath && Subtarget.hasFRSQRTE() && 398 Subtarget.hasFRE())) 399 setOperationAction(ISD::FSQRT, MVT::f64, Expand); 400 401 if (!Subtarget.hasFSQRT() && 402 !(TM.Options.UnsafeFPMath && Subtarget.hasFRSQRTES() && 403 Subtarget.hasFRES())) 404 setOperationAction(ISD::FSQRT, MVT::f32, Expand); 405 406 if (Subtarget.hasFCPSGN()) { 407 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal); 408 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal); 409 } else { 410 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); 411 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand); 412 } 413 414 if (Subtarget.hasFPRND()) { 415 setOperationAction(ISD::FFLOOR, MVT::f64, Legal); 416 setOperationAction(ISD::FCEIL, MVT::f64, Legal); 417 setOperationAction(ISD::FTRUNC, MVT::f64, Legal); 418 setOperationAction(ISD::FROUND, MVT::f64, Legal); 419 420 setOperationAction(ISD::FFLOOR, MVT::f32, Legal); 421 setOperationAction(ISD::FCEIL, MVT::f32, Legal); 422 setOperationAction(ISD::FTRUNC, MVT::f32, Legal); 423 setOperationAction(ISD::FROUND, MVT::f32, Legal); 424 } 425 426 // PowerPC does not have BSWAP, but we can use vector BSWAP instruction xxbrd 427 // to speed up scalar BSWAP64. 428 // CTPOP or CTTZ were introduced in P8/P9 respectively 429 setOperationAction(ISD::BSWAP, MVT::i32 , Expand); 430 if (Subtarget.hasP9Vector() && Subtarget.isPPC64()) 431 setOperationAction(ISD::BSWAP, MVT::i64 , Custom); 432 else 433 setOperationAction(ISD::BSWAP, MVT::i64 , Expand); 434 if (Subtarget.isISA3_0()) { 435 setOperationAction(ISD::CTTZ , MVT::i32 , Legal); 436 setOperationAction(ISD::CTTZ , MVT::i64 , Legal); 437 } else { 438 setOperationAction(ISD::CTTZ , MVT::i32 , Expand); 439 setOperationAction(ISD::CTTZ , MVT::i64 , Expand); 440 } 441 442 if (Subtarget.hasPOPCNTD() == PPCSubtarget::POPCNTD_Fast) { 443 setOperationAction(ISD::CTPOP, MVT::i32 , Legal); 444 setOperationAction(ISD::CTPOP, MVT::i64 , Legal); 445 } else { 446 setOperationAction(ISD::CTPOP, MVT::i32 , Expand); 447 setOperationAction(ISD::CTPOP, MVT::i64 , Expand); 448 } 449 450 // PowerPC does not have ROTR 451 setOperationAction(ISD::ROTR, MVT::i32 , Expand); 452 setOperationAction(ISD::ROTR, MVT::i64 , Expand); 453 454 if (!Subtarget.useCRBits()) { 455 // PowerPC does not have Select 456 setOperationAction(ISD::SELECT, MVT::i32, Expand); 457 setOperationAction(ISD::SELECT, MVT::i64, Expand); 458 setOperationAction(ISD::SELECT, MVT::f32, Expand); 459 setOperationAction(ISD::SELECT, MVT::f64, Expand); 460 } 461 462 // PowerPC wants to turn select_cc of FP into fsel when possible. 463 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom); 464 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom); 465 466 // PowerPC wants to optimize integer setcc a bit 467 if (!Subtarget.useCRBits()) 468 setOperationAction(ISD::SETCC, MVT::i32, Custom); 469 470 if (Subtarget.hasFPU()) { 471 setOperationAction(ISD::STRICT_FSETCC, MVT::f32, Legal); 472 setOperationAction(ISD::STRICT_FSETCC, MVT::f64, Legal); 473 setOperationAction(ISD::STRICT_FSETCC, MVT::f128, Legal); 474 475 setOperationAction(ISD::STRICT_FSETCCS, MVT::f32, Legal); 476 setOperationAction(ISD::STRICT_FSETCCS, MVT::f64, Legal); 477 setOperationAction(ISD::STRICT_FSETCCS, MVT::f128, Legal); 478 } 479 480 // PowerPC does not have BRCOND which requires SetCC 481 if (!Subtarget.useCRBits()) 482 setOperationAction(ISD::BRCOND, MVT::Other, Expand); 483 484 setOperationAction(ISD::BR_JT, MVT::Other, Expand); 485 486 if (Subtarget.hasSPE()) { 487 // SPE has built-in conversions 488 setOperationAction(ISD::STRICT_FP_TO_SINT, MVT::i32, Legal); 489 setOperationAction(ISD::STRICT_SINT_TO_FP, MVT::i32, Legal); 490 setOperationAction(ISD::STRICT_UINT_TO_FP, MVT::i32, Legal); 491 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Legal); 492 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Legal); 493 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Legal); 494 495 // SPE supports signaling compare of f32/f64. 496 setOperationAction(ISD::STRICT_FSETCCS, MVT::f32, Legal); 497 setOperationAction(ISD::STRICT_FSETCCS, MVT::f64, Legal); 498 } else { 499 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores. 500 setOperationAction(ISD::STRICT_FP_TO_SINT, MVT::i32, Custom); 501 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); 502 503 // PowerPC does not have [U|S]INT_TO_FP 504 setOperationAction(ISD::STRICT_SINT_TO_FP, MVT::i32, Expand); 505 setOperationAction(ISD::STRICT_UINT_TO_FP, MVT::i32, Expand); 506 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand); 507 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand); 508 } 509 510 if (Subtarget.hasDirectMove() && isPPC64) { 511 setOperationAction(ISD::BITCAST, MVT::f32, Legal); 512 setOperationAction(ISD::BITCAST, MVT::i32, Legal); 513 setOperationAction(ISD::BITCAST, MVT::i64, Legal); 514 setOperationAction(ISD::BITCAST, MVT::f64, Legal); 515 if (TM.Options.UnsafeFPMath) { 516 setOperationAction(ISD::LRINT, MVT::f64, Legal); 517 setOperationAction(ISD::LRINT, MVT::f32, Legal); 518 setOperationAction(ISD::LLRINT, MVT::f64, Legal); 519 setOperationAction(ISD::LLRINT, MVT::f32, Legal); 520 setOperationAction(ISD::LROUND, MVT::f64, Legal); 521 setOperationAction(ISD::LROUND, MVT::f32, Legal); 522 setOperationAction(ISD::LLROUND, MVT::f64, Legal); 523 setOperationAction(ISD::LLROUND, MVT::f32, Legal); 524 } 525 } else { 526 setOperationAction(ISD::BITCAST, MVT::f32, Expand); 527 setOperationAction(ISD::BITCAST, MVT::i32, Expand); 528 setOperationAction(ISD::BITCAST, MVT::i64, Expand); 529 setOperationAction(ISD::BITCAST, MVT::f64, Expand); 530 } 531 532 // We cannot sextinreg(i1). Expand to shifts. 533 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); 534 535 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support 536 // SjLj exception handling but a light-weight setjmp/longjmp replacement to 537 // support continuation, user-level threading, and etc.. As a result, no 538 // other SjLj exception interfaces are implemented and please don't build 539 // your own exception handling based on them. 540 // LLVM/Clang supports zero-cost DWARF exception handling. 541 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom); 542 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom); 543 544 // We want to legalize GlobalAddress and ConstantPool nodes into the 545 // appropriate instructions to materialize the address. 546 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom); 547 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom); 548 setOperationAction(ISD::BlockAddress, MVT::i32, Custom); 549 setOperationAction(ISD::ConstantPool, MVT::i32, Custom); 550 setOperationAction(ISD::JumpTable, MVT::i32, Custom); 551 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom); 552 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom); 553 setOperationAction(ISD::BlockAddress, MVT::i64, Custom); 554 setOperationAction(ISD::ConstantPool, MVT::i64, Custom); 555 setOperationAction(ISD::JumpTable, MVT::i64, Custom); 556 557 // TRAP is legal. 558 setOperationAction(ISD::TRAP, MVT::Other, Legal); 559 560 // TRAMPOLINE is custom lowered. 561 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom); 562 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom); 563 564 // VASTART needs to be custom lowered to use the VarArgsFrameIndex 565 setOperationAction(ISD::VASTART , MVT::Other, Custom); 566 567 if (Subtarget.is64BitELFABI()) { 568 // VAARG always uses double-word chunks, so promote anything smaller. 569 setOperationAction(ISD::VAARG, MVT::i1, Promote); 570 AddPromotedToType(ISD::VAARG, MVT::i1, MVT::i64); 571 setOperationAction(ISD::VAARG, MVT::i8, Promote); 572 AddPromotedToType(ISD::VAARG, MVT::i8, MVT::i64); 573 setOperationAction(ISD::VAARG, MVT::i16, Promote); 574 AddPromotedToType(ISD::VAARG, MVT::i16, MVT::i64); 575 setOperationAction(ISD::VAARG, MVT::i32, Promote); 576 AddPromotedToType(ISD::VAARG, MVT::i32, MVT::i64); 577 setOperationAction(ISD::VAARG, MVT::Other, Expand); 578 } else if (Subtarget.is32BitELFABI()) { 579 // VAARG is custom lowered with the 32-bit SVR4 ABI. 580 setOperationAction(ISD::VAARG, MVT::Other, Custom); 581 setOperationAction(ISD::VAARG, MVT::i64, Custom); 582 } else 583 setOperationAction(ISD::VAARG, MVT::Other, Expand); 584 585 // VACOPY is custom lowered with the 32-bit SVR4 ABI. 586 if (Subtarget.is32BitELFABI()) 587 setOperationAction(ISD::VACOPY , MVT::Other, Custom); 588 else 589 setOperationAction(ISD::VACOPY , MVT::Other, Expand); 590 591 // Use the default implementation. 592 setOperationAction(ISD::VAEND , MVT::Other, Expand); 593 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand); 594 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom); 595 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom); 596 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom); 597 setOperationAction(ISD::GET_DYNAMIC_AREA_OFFSET, MVT::i32, Custom); 598 setOperationAction(ISD::GET_DYNAMIC_AREA_OFFSET, MVT::i64, Custom); 599 setOperationAction(ISD::EH_DWARF_CFA, MVT::i32, Custom); 600 setOperationAction(ISD::EH_DWARF_CFA, MVT::i64, Custom); 601 602 // We want to custom lower some of our intrinsics. 603 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom); 604 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::f64, Custom); 605 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::ppcf128, Custom); 606 607 // To handle counter-based loop conditions. 608 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom); 609 610 setOperationAction(ISD::INTRINSIC_VOID, MVT::i8, Custom); 611 setOperationAction(ISD::INTRINSIC_VOID, MVT::i16, Custom); 612 setOperationAction(ISD::INTRINSIC_VOID, MVT::i32, Custom); 613 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom); 614 615 // Comparisons that require checking two conditions. 616 if (Subtarget.hasSPE()) { 617 setCondCodeAction(ISD::SETO, MVT::f32, Expand); 618 setCondCodeAction(ISD::SETO, MVT::f64, Expand); 619 setCondCodeAction(ISD::SETUO, MVT::f32, Expand); 620 setCondCodeAction(ISD::SETUO, MVT::f64, Expand); 621 } 622 setCondCodeAction(ISD::SETULT, MVT::f32, Expand); 623 setCondCodeAction(ISD::SETULT, MVT::f64, Expand); 624 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand); 625 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand); 626 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand); 627 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand); 628 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand); 629 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand); 630 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand); 631 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand); 632 setCondCodeAction(ISD::SETONE, MVT::f32, Expand); 633 setCondCodeAction(ISD::SETONE, MVT::f64, Expand); 634 635 setOperationAction(ISD::STRICT_FP_EXTEND, MVT::f32, Legal); 636 setOperationAction(ISD::STRICT_FP_EXTEND, MVT::f64, Legal); 637 638 if (Subtarget.has64BitSupport()) { 639 // They also have instructions for converting between i64 and fp. 640 setOperationAction(ISD::STRICT_FP_TO_SINT, MVT::i64, Custom); 641 setOperationAction(ISD::STRICT_FP_TO_UINT, MVT::i64, Expand); 642 setOperationAction(ISD::STRICT_SINT_TO_FP, MVT::i64, Custom); 643 setOperationAction(ISD::STRICT_UINT_TO_FP, MVT::i64, Expand); 644 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom); 645 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand); 646 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom); 647 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand); 648 // This is just the low 32 bits of a (signed) fp->i64 conversion. 649 // We cannot do this with Promote because i64 is not a legal type. 650 setOperationAction(ISD::STRICT_FP_TO_UINT, MVT::i32, Custom); 651 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom); 652 653 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64()) { 654 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom); 655 setOperationAction(ISD::STRICT_SINT_TO_FP, MVT::i32, Custom); 656 } 657 } else { 658 // PowerPC does not have FP_TO_UINT on 32-bit implementations. 659 if (Subtarget.hasSPE()) { 660 setOperationAction(ISD::STRICT_FP_TO_UINT, MVT::i32, Legal); 661 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Legal); 662 } else { 663 setOperationAction(ISD::STRICT_FP_TO_UINT, MVT::i32, Expand); 664 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand); 665 } 666 } 667 668 // With the instructions enabled under FPCVT, we can do everything. 669 if (Subtarget.hasFPCVT()) { 670 if (Subtarget.has64BitSupport()) { 671 setOperationAction(ISD::STRICT_FP_TO_SINT, MVT::i64, Custom); 672 setOperationAction(ISD::STRICT_FP_TO_UINT, MVT::i64, Custom); 673 setOperationAction(ISD::STRICT_SINT_TO_FP, MVT::i64, Custom); 674 setOperationAction(ISD::STRICT_UINT_TO_FP, MVT::i64, Custom); 675 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom); 676 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom); 677 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom); 678 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom); 679 } 680 681 setOperationAction(ISD::STRICT_FP_TO_SINT, MVT::i32, Custom); 682 setOperationAction(ISD::STRICT_FP_TO_UINT, MVT::i32, Custom); 683 setOperationAction(ISD::STRICT_SINT_TO_FP, MVT::i32, Custom); 684 setOperationAction(ISD::STRICT_UINT_TO_FP, MVT::i32, Custom); 685 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); 686 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom); 687 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom); 688 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom); 689 } 690 691 if (Subtarget.use64BitRegs()) { 692 // 64-bit PowerPC implementations can support i64 types directly 693 addRegisterClass(MVT::i64, &PPC::G8RCRegClass); 694 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or 695 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand); 696 // 64-bit PowerPC wants to expand i128 shifts itself. 697 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom); 698 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom); 699 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom); 700 } else { 701 // 32-bit PowerPC wants to expand i64 shifts itself. 702 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom); 703 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom); 704 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom); 705 } 706 707 // PowerPC has better expansions for funnel shifts than the generic 708 // TargetLowering::expandFunnelShift. 709 if (Subtarget.has64BitSupport()) { 710 setOperationAction(ISD::FSHL, MVT::i64, Custom); 711 setOperationAction(ISD::FSHR, MVT::i64, Custom); 712 } 713 setOperationAction(ISD::FSHL, MVT::i32, Custom); 714 setOperationAction(ISD::FSHR, MVT::i32, Custom); 715 716 if (Subtarget.hasVSX()) { 717 setOperationAction(ISD::FMAXNUM_IEEE, MVT::f64, Legal); 718 setOperationAction(ISD::FMAXNUM_IEEE, MVT::f32, Legal); 719 setOperationAction(ISD::FMINNUM_IEEE, MVT::f64, Legal); 720 setOperationAction(ISD::FMINNUM_IEEE, MVT::f32, Legal); 721 } 722 723 if (Subtarget.hasAltivec()) { 724 for (MVT VT : { MVT::v16i8, MVT::v8i16, MVT::v4i32 }) { 725 setOperationAction(ISD::SADDSAT, VT, Legal); 726 setOperationAction(ISD::SSUBSAT, VT, Legal); 727 setOperationAction(ISD::UADDSAT, VT, Legal); 728 setOperationAction(ISD::USUBSAT, VT, Legal); 729 } 730 // First set operation action for all vector types to expand. Then we 731 // will selectively turn on ones that can be effectively codegen'd. 732 for (MVT VT : MVT::fixedlen_vector_valuetypes()) { 733 // add/sub are legal for all supported vector VT's. 734 setOperationAction(ISD::ADD, VT, Legal); 735 setOperationAction(ISD::SUB, VT, Legal); 736 737 // For v2i64, these are only valid with P8Vector. This is corrected after 738 // the loop. 739 if (VT.getSizeInBits() <= 128 && VT.getScalarSizeInBits() <= 64) { 740 setOperationAction(ISD::SMAX, VT, Legal); 741 setOperationAction(ISD::SMIN, VT, Legal); 742 setOperationAction(ISD::UMAX, VT, Legal); 743 setOperationAction(ISD::UMIN, VT, Legal); 744 } 745 else { 746 setOperationAction(ISD::SMAX, VT, Expand); 747 setOperationAction(ISD::SMIN, VT, Expand); 748 setOperationAction(ISD::UMAX, VT, Expand); 749 setOperationAction(ISD::UMIN, VT, Expand); 750 } 751 752 if (Subtarget.hasVSX()) { 753 setOperationAction(ISD::FMAXNUM, VT, Legal); 754 setOperationAction(ISD::FMINNUM, VT, Legal); 755 } 756 757 // Vector instructions introduced in P8 758 if (Subtarget.hasP8Altivec() && (VT.SimpleTy != MVT::v1i128)) { 759 setOperationAction(ISD::CTPOP, VT, Legal); 760 setOperationAction(ISD::CTLZ, VT, Legal); 761 } 762 else { 763 setOperationAction(ISD::CTPOP, VT, Expand); 764 setOperationAction(ISD::CTLZ, VT, Expand); 765 } 766 767 // Vector instructions introduced in P9 768 if (Subtarget.hasP9Altivec() && (VT.SimpleTy != MVT::v1i128)) 769 setOperationAction(ISD::CTTZ, VT, Legal); 770 else 771 setOperationAction(ISD::CTTZ, VT, Expand); 772 773 // We promote all shuffles to v16i8. 774 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote); 775 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8); 776 777 // We promote all non-typed operations to v4i32. 778 setOperationAction(ISD::AND , VT, Promote); 779 AddPromotedToType (ISD::AND , VT, MVT::v4i32); 780 setOperationAction(ISD::OR , VT, Promote); 781 AddPromotedToType (ISD::OR , VT, MVT::v4i32); 782 setOperationAction(ISD::XOR , VT, Promote); 783 AddPromotedToType (ISD::XOR , VT, MVT::v4i32); 784 setOperationAction(ISD::LOAD , VT, Promote); 785 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32); 786 setOperationAction(ISD::SELECT, VT, Promote); 787 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32); 788 setOperationAction(ISD::VSELECT, VT, Legal); 789 setOperationAction(ISD::SELECT_CC, VT, Promote); 790 AddPromotedToType (ISD::SELECT_CC, VT, MVT::v4i32); 791 setOperationAction(ISD::STORE, VT, Promote); 792 AddPromotedToType (ISD::STORE, VT, MVT::v4i32); 793 794 // No other operations are legal. 795 setOperationAction(ISD::MUL , VT, Expand); 796 setOperationAction(ISD::SDIV, VT, Expand); 797 setOperationAction(ISD::SREM, VT, Expand); 798 setOperationAction(ISD::UDIV, VT, Expand); 799 setOperationAction(ISD::UREM, VT, Expand); 800 setOperationAction(ISD::FDIV, VT, Expand); 801 setOperationAction(ISD::FREM, VT, Expand); 802 setOperationAction(ISD::FNEG, VT, Expand); 803 setOperationAction(ISD::FSQRT, VT, Expand); 804 setOperationAction(ISD::FLOG, VT, Expand); 805 setOperationAction(ISD::FLOG10, VT, Expand); 806 setOperationAction(ISD::FLOG2, VT, Expand); 807 setOperationAction(ISD::FEXP, VT, Expand); 808 setOperationAction(ISD::FEXP2, VT, Expand); 809 setOperationAction(ISD::FSIN, VT, Expand); 810 setOperationAction(ISD::FCOS, VT, Expand); 811 setOperationAction(ISD::FABS, VT, Expand); 812 setOperationAction(ISD::FFLOOR, VT, Expand); 813 setOperationAction(ISD::FCEIL, VT, Expand); 814 setOperationAction(ISD::FTRUNC, VT, Expand); 815 setOperationAction(ISD::FRINT, VT, Expand); 816 setOperationAction(ISD::FNEARBYINT, VT, Expand); 817 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand); 818 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand); 819 setOperationAction(ISD::BUILD_VECTOR, VT, Expand); 820 setOperationAction(ISD::MULHU, VT, Expand); 821 setOperationAction(ISD::MULHS, VT, Expand); 822 setOperationAction(ISD::UMUL_LOHI, VT, Expand); 823 setOperationAction(ISD::SMUL_LOHI, VT, Expand); 824 setOperationAction(ISD::UDIVREM, VT, Expand); 825 setOperationAction(ISD::SDIVREM, VT, Expand); 826 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand); 827 setOperationAction(ISD::FPOW, VT, Expand); 828 setOperationAction(ISD::BSWAP, VT, Expand); 829 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand); 830 setOperationAction(ISD::ROTL, VT, Expand); 831 setOperationAction(ISD::ROTR, VT, Expand); 832 833 for (MVT InnerVT : MVT::fixedlen_vector_valuetypes()) { 834 setTruncStoreAction(VT, InnerVT, Expand); 835 setLoadExtAction(ISD::SEXTLOAD, VT, InnerVT, Expand); 836 setLoadExtAction(ISD::ZEXTLOAD, VT, InnerVT, Expand); 837 setLoadExtAction(ISD::EXTLOAD, VT, InnerVT, Expand); 838 } 839 } 840 setOperationAction(ISD::SELECT_CC, MVT::v4i32, Expand); 841 if (!Subtarget.hasP8Vector()) { 842 setOperationAction(ISD::SMAX, MVT::v2i64, Expand); 843 setOperationAction(ISD::SMIN, MVT::v2i64, Expand); 844 setOperationAction(ISD::UMAX, MVT::v2i64, Expand); 845 setOperationAction(ISD::UMIN, MVT::v2i64, Expand); 846 } 847 848 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle 849 // with merges, splats, etc. 850 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom); 851 852 // Vector truncates to sub-word integer that fit in an Altivec/VSX register 853 // are cheap, so handle them before they get expanded to scalar. 854 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Custom); 855 setOperationAction(ISD::TRUNCATE, MVT::v4i8, Custom); 856 setOperationAction(ISD::TRUNCATE, MVT::v2i8, Custom); 857 setOperationAction(ISD::TRUNCATE, MVT::v4i16, Custom); 858 setOperationAction(ISD::TRUNCATE, MVT::v2i16, Custom); 859 860 setOperationAction(ISD::AND , MVT::v4i32, Legal); 861 setOperationAction(ISD::OR , MVT::v4i32, Legal); 862 setOperationAction(ISD::XOR , MVT::v4i32, Legal); 863 setOperationAction(ISD::LOAD , MVT::v4i32, Legal); 864 setOperationAction(ISD::SELECT, MVT::v4i32, 865 Subtarget.useCRBits() ? Legal : Expand); 866 setOperationAction(ISD::STORE , MVT::v4i32, Legal); 867 setOperationAction(ISD::STRICT_FP_TO_SINT, MVT::v4i32, Legal); 868 setOperationAction(ISD::STRICT_FP_TO_UINT, MVT::v4i32, Legal); 869 setOperationAction(ISD::STRICT_SINT_TO_FP, MVT::v4i32, Legal); 870 setOperationAction(ISD::STRICT_UINT_TO_FP, MVT::v4i32, Legal); 871 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal); 872 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal); 873 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal); 874 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal); 875 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal); 876 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal); 877 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal); 878 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal); 879 880 // Custom lowering ROTL v1i128 to VECTOR_SHUFFLE v16i8. 881 setOperationAction(ISD::ROTL, MVT::v1i128, Custom); 882 // With hasAltivec set, we can lower ISD::ROTL to vrl(b|h|w). 883 if (Subtarget.hasAltivec()) 884 for (auto VT : {MVT::v4i32, MVT::v8i16, MVT::v16i8}) 885 setOperationAction(ISD::ROTL, VT, Legal); 886 // With hasP8Altivec set, we can lower ISD::ROTL to vrld. 887 if (Subtarget.hasP8Altivec()) 888 setOperationAction(ISD::ROTL, MVT::v2i64, Legal); 889 890 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass); 891 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass); 892 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass); 893 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass); 894 895 setOperationAction(ISD::MUL, MVT::v4f32, Legal); 896 setOperationAction(ISD::FMA, MVT::v4f32, Legal); 897 898 if (Subtarget.hasVSX()) { 899 setOperationAction(ISD::FDIV, MVT::v4f32, Legal); 900 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal); 901 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom); 902 } 903 904 if (Subtarget.hasP8Altivec()) 905 setOperationAction(ISD::MUL, MVT::v4i32, Legal); 906 else 907 setOperationAction(ISD::MUL, MVT::v4i32, Custom); 908 909 if (Subtarget.isISA3_1()) { 910 setOperationAction(ISD::MUL, MVT::v2i64, Legal); 911 setOperationAction(ISD::MULHS, MVT::v2i64, Legal); 912 setOperationAction(ISD::MULHU, MVT::v2i64, Legal); 913 setOperationAction(ISD::MULHS, MVT::v4i32, Legal); 914 setOperationAction(ISD::MULHU, MVT::v4i32, Legal); 915 setOperationAction(ISD::UDIV, MVT::v2i64, Legal); 916 setOperationAction(ISD::SDIV, MVT::v2i64, Legal); 917 setOperationAction(ISD::UDIV, MVT::v4i32, Legal); 918 setOperationAction(ISD::SDIV, MVT::v4i32, Legal); 919 setOperationAction(ISD::UREM, MVT::v2i64, Legal); 920 setOperationAction(ISD::SREM, MVT::v2i64, Legal); 921 setOperationAction(ISD::UREM, MVT::v4i32, Legal); 922 setOperationAction(ISD::SREM, MVT::v4i32, Legal); 923 setOperationAction(ISD::UREM, MVT::v1i128, Legal); 924 setOperationAction(ISD::SREM, MVT::v1i128, Legal); 925 setOperationAction(ISD::UDIV, MVT::v1i128, Legal); 926 setOperationAction(ISD::SDIV, MVT::v1i128, Legal); 927 setOperationAction(ISD::ROTL, MVT::v1i128, Legal); 928 } 929 930 setOperationAction(ISD::MUL, MVT::v8i16, Legal); 931 setOperationAction(ISD::MUL, MVT::v16i8, Custom); 932 933 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom); 934 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom); 935 936 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom); 937 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom); 938 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom); 939 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom); 940 941 // Altivec does not contain unordered floating-point compare instructions 942 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand); 943 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand); 944 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand); 945 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand); 946 947 if (Subtarget.hasVSX()) { 948 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal); 949 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal); 950 if (Subtarget.hasP8Vector()) { 951 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Legal); 952 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Legal); 953 } 954 if (Subtarget.hasDirectMove() && isPPC64) { 955 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Legal); 956 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Legal); 957 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Legal); 958 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i64, Legal); 959 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Legal); 960 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Legal); 961 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Legal); 962 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal); 963 } 964 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal); 965 966 // The nearbyint variants are not allowed to raise the inexact exception 967 // so we can only code-gen them with unsafe math. 968 if (TM.Options.UnsafeFPMath) { 969 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal); 970 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal); 971 } 972 973 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal); 974 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal); 975 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal); 976 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal); 977 setOperationAction(ISD::FRINT, MVT::v2f64, Legal); 978 setOperationAction(ISD::FROUND, MVT::v2f64, Legal); 979 setOperationAction(ISD::FROUND, MVT::f64, Legal); 980 setOperationAction(ISD::FRINT, MVT::f64, Legal); 981 982 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal); 983 setOperationAction(ISD::FRINT, MVT::v4f32, Legal); 984 setOperationAction(ISD::FROUND, MVT::v4f32, Legal); 985 setOperationAction(ISD::FROUND, MVT::f32, Legal); 986 setOperationAction(ISD::FRINT, MVT::f32, Legal); 987 988 setOperationAction(ISD::MUL, MVT::v2f64, Legal); 989 setOperationAction(ISD::FMA, MVT::v2f64, Legal); 990 991 setOperationAction(ISD::FDIV, MVT::v2f64, Legal); 992 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal); 993 994 // Share the Altivec comparison restrictions. 995 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand); 996 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand); 997 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand); 998 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand); 999 1000 setOperationAction(ISD::LOAD, MVT::v2f64, Legal); 1001 setOperationAction(ISD::STORE, MVT::v2f64, Legal); 1002 1003 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal); 1004 1005 if (Subtarget.hasP8Vector()) 1006 addRegisterClass(MVT::f32, &PPC::VSSRCRegClass); 1007 1008 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass); 1009 1010 addRegisterClass(MVT::v4i32, &PPC::VSRCRegClass); 1011 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass); 1012 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass); 1013 1014 if (Subtarget.hasP8Altivec()) { 1015 setOperationAction(ISD::SHL, MVT::v2i64, Legal); 1016 setOperationAction(ISD::SRA, MVT::v2i64, Legal); 1017 setOperationAction(ISD::SRL, MVT::v2i64, Legal); 1018 1019 // 128 bit shifts can be accomplished via 3 instructions for SHL and 1020 // SRL, but not for SRA because of the instructions available: 1021 // VS{RL} and VS{RL}O. However due to direct move costs, it's not worth 1022 // doing 1023 setOperationAction(ISD::SHL, MVT::v1i128, Expand); 1024 setOperationAction(ISD::SRL, MVT::v1i128, Expand); 1025 setOperationAction(ISD::SRA, MVT::v1i128, Expand); 1026 1027 setOperationAction(ISD::SETCC, MVT::v2i64, Legal); 1028 } 1029 else { 1030 setOperationAction(ISD::SHL, MVT::v2i64, Expand); 1031 setOperationAction(ISD::SRA, MVT::v2i64, Expand); 1032 setOperationAction(ISD::SRL, MVT::v2i64, Expand); 1033 1034 setOperationAction(ISD::SETCC, MVT::v2i64, Custom); 1035 1036 // VSX v2i64 only supports non-arithmetic operations. 1037 setOperationAction(ISD::ADD, MVT::v2i64, Expand); 1038 setOperationAction(ISD::SUB, MVT::v2i64, Expand); 1039 } 1040 1041 if (Subtarget.isISA3_1()) 1042 setOperationAction(ISD::SETCC, MVT::v1i128, Legal); 1043 else 1044 setOperationAction(ISD::SETCC, MVT::v1i128, Expand); 1045 1046 setOperationAction(ISD::LOAD, MVT::v2i64, Promote); 1047 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64); 1048 setOperationAction(ISD::STORE, MVT::v2i64, Promote); 1049 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64); 1050 1051 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal); 1052 1053 setOperationAction(ISD::STRICT_SINT_TO_FP, MVT::v2i64, Legal); 1054 setOperationAction(ISD::STRICT_UINT_TO_FP, MVT::v2i64, Legal); 1055 setOperationAction(ISD::STRICT_FP_TO_SINT, MVT::v2i64, Legal); 1056 setOperationAction(ISD::STRICT_FP_TO_UINT, MVT::v2i64, Legal); 1057 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal); 1058 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal); 1059 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal); 1060 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal); 1061 1062 // Custom handling for partial vectors of integers converted to 1063 // floating point. We already have optimal handling for v2i32 through 1064 // the DAG combine, so those aren't necessary. 1065 setOperationAction(ISD::STRICT_UINT_TO_FP, MVT::v2i8, Custom); 1066 setOperationAction(ISD::STRICT_UINT_TO_FP, MVT::v4i8, Custom); 1067 setOperationAction(ISD::STRICT_UINT_TO_FP, MVT::v2i16, Custom); 1068 setOperationAction(ISD::STRICT_UINT_TO_FP, MVT::v4i16, Custom); 1069 setOperationAction(ISD::STRICT_SINT_TO_FP, MVT::v2i8, Custom); 1070 setOperationAction(ISD::STRICT_SINT_TO_FP, MVT::v4i8, Custom); 1071 setOperationAction(ISD::STRICT_SINT_TO_FP, MVT::v2i16, Custom); 1072 setOperationAction(ISD::STRICT_SINT_TO_FP, MVT::v4i16, Custom); 1073 setOperationAction(ISD::UINT_TO_FP, MVT::v2i8, Custom); 1074 setOperationAction(ISD::UINT_TO_FP, MVT::v4i8, Custom); 1075 setOperationAction(ISD::UINT_TO_FP, MVT::v2i16, Custom); 1076 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom); 1077 setOperationAction(ISD::SINT_TO_FP, MVT::v2i8, Custom); 1078 setOperationAction(ISD::SINT_TO_FP, MVT::v4i8, Custom); 1079 setOperationAction(ISD::SINT_TO_FP, MVT::v2i16, Custom); 1080 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom); 1081 1082 setOperationAction(ISD::FNEG, MVT::v4f32, Legal); 1083 setOperationAction(ISD::FNEG, MVT::v2f64, Legal); 1084 setOperationAction(ISD::FABS, MVT::v4f32, Legal); 1085 setOperationAction(ISD::FABS, MVT::v2f64, Legal); 1086 setOperationAction(ISD::FCOPYSIGN, MVT::v4f32, Legal); 1087 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Legal); 1088 1089 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom); 1090 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom); 1091 1092 // Handle constrained floating-point operations of vector. 1093 // The predictor is `hasVSX` because altivec instruction has 1094 // no exception but VSX vector instruction has. 1095 setOperationAction(ISD::STRICT_FADD, MVT::v4f32, Legal); 1096 setOperationAction(ISD::STRICT_FSUB, MVT::v4f32, Legal); 1097 setOperationAction(ISD::STRICT_FMUL, MVT::v4f32, Legal); 1098 setOperationAction(ISD::STRICT_FDIV, MVT::v4f32, Legal); 1099 setOperationAction(ISD::STRICT_FMA, MVT::v4f32, Legal); 1100 setOperationAction(ISD::STRICT_FSQRT, MVT::v4f32, Legal); 1101 setOperationAction(ISD::STRICT_FMAXNUM, MVT::v4f32, Legal); 1102 setOperationAction(ISD::STRICT_FMINNUM, MVT::v4f32, Legal); 1103 setOperationAction(ISD::STRICT_FRINT, MVT::v4f32, Legal); 1104 setOperationAction(ISD::STRICT_FFLOOR, MVT::v4f32, Legal); 1105 setOperationAction(ISD::STRICT_FCEIL, MVT::v4f32, Legal); 1106 setOperationAction(ISD::STRICT_FTRUNC, MVT::v4f32, Legal); 1107 setOperationAction(ISD::STRICT_FROUND, MVT::v4f32, Legal); 1108 1109 setOperationAction(ISD::STRICT_FADD, MVT::v2f64, Legal); 1110 setOperationAction(ISD::STRICT_FSUB, MVT::v2f64, Legal); 1111 setOperationAction(ISD::STRICT_FMUL, MVT::v2f64, Legal); 1112 setOperationAction(ISD::STRICT_FDIV, MVT::v2f64, Legal); 1113 setOperationAction(ISD::STRICT_FMA, MVT::v2f64, Legal); 1114 setOperationAction(ISD::STRICT_FSQRT, MVT::v2f64, Legal); 1115 setOperationAction(ISD::STRICT_FMAXNUM, MVT::v2f64, Legal); 1116 setOperationAction(ISD::STRICT_FMINNUM, MVT::v2f64, Legal); 1117 setOperationAction(ISD::STRICT_FRINT, MVT::v2f64, Legal); 1118 setOperationAction(ISD::STRICT_FFLOOR, MVT::v2f64, Legal); 1119 setOperationAction(ISD::STRICT_FCEIL, MVT::v2f64, Legal); 1120 setOperationAction(ISD::STRICT_FTRUNC, MVT::v2f64, Legal); 1121 setOperationAction(ISD::STRICT_FROUND, MVT::v2f64, Legal); 1122 1123 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass); 1124 addRegisterClass(MVT::f128, &PPC::VRRCRegClass); 1125 1126 for (MVT FPT : MVT::fp_valuetypes()) 1127 setLoadExtAction(ISD::EXTLOAD, MVT::f128, FPT, Expand); 1128 1129 // Expand the SELECT to SELECT_CC 1130 setOperationAction(ISD::SELECT, MVT::f128, Expand); 1131 1132 setTruncStoreAction(MVT::f128, MVT::f64, Expand); 1133 setTruncStoreAction(MVT::f128, MVT::f32, Expand); 1134 1135 // No implementation for these ops for PowerPC. 1136 setOperationAction(ISD::FSIN, MVT::f128, Expand); 1137 setOperationAction(ISD::FCOS, MVT::f128, Expand); 1138 setOperationAction(ISD::FPOW, MVT::f128, Expand); 1139 setOperationAction(ISD::FPOWI, MVT::f128, Expand); 1140 setOperationAction(ISD::FREM, MVT::f128, Expand); 1141 } 1142 1143 if (Subtarget.hasP8Altivec()) { 1144 addRegisterClass(MVT::v2i64, &PPC::VRRCRegClass); 1145 addRegisterClass(MVT::v1i128, &PPC::VRRCRegClass); 1146 } 1147 1148 if (Subtarget.hasP9Vector()) { 1149 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom); 1150 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom); 1151 1152 // 128 bit shifts can be accomplished via 3 instructions for SHL and 1153 // SRL, but not for SRA because of the instructions available: 1154 // VS{RL} and VS{RL}O. 1155 setOperationAction(ISD::SHL, MVT::v1i128, Legal); 1156 setOperationAction(ISD::SRL, MVT::v1i128, Legal); 1157 setOperationAction(ISD::SRA, MVT::v1i128, Expand); 1158 1159 setOperationAction(ISD::FADD, MVT::f128, Legal); 1160 setOperationAction(ISD::FSUB, MVT::f128, Legal); 1161 setOperationAction(ISD::FDIV, MVT::f128, Legal); 1162 setOperationAction(ISD::FMUL, MVT::f128, Legal); 1163 setOperationAction(ISD::FP_EXTEND, MVT::f128, Legal); 1164 1165 setOperationAction(ISD::FMA, MVT::f128, Legal); 1166 setCondCodeAction(ISD::SETULT, MVT::f128, Expand); 1167 setCondCodeAction(ISD::SETUGT, MVT::f128, Expand); 1168 setCondCodeAction(ISD::SETUEQ, MVT::f128, Expand); 1169 setCondCodeAction(ISD::SETOGE, MVT::f128, Expand); 1170 setCondCodeAction(ISD::SETOLE, MVT::f128, Expand); 1171 setCondCodeAction(ISD::SETONE, MVT::f128, Expand); 1172 1173 setOperationAction(ISD::FTRUNC, MVT::f128, Legal); 1174 setOperationAction(ISD::FRINT, MVT::f128, Legal); 1175 setOperationAction(ISD::FFLOOR, MVT::f128, Legal); 1176 setOperationAction(ISD::FCEIL, MVT::f128, Legal); 1177 setOperationAction(ISD::FNEARBYINT, MVT::f128, Legal); 1178 setOperationAction(ISD::FROUND, MVT::f128, Legal); 1179 1180 setOperationAction(ISD::FP_ROUND, MVT::f64, Legal); 1181 setOperationAction(ISD::FP_ROUND, MVT::f32, Legal); 1182 setOperationAction(ISD::BITCAST, MVT::i128, Custom); 1183 1184 // Handle constrained floating-point operations of fp128 1185 setOperationAction(ISD::STRICT_FADD, MVT::f128, Legal); 1186 setOperationAction(ISD::STRICT_FSUB, MVT::f128, Legal); 1187 setOperationAction(ISD::STRICT_FMUL, MVT::f128, Legal); 1188 setOperationAction(ISD::STRICT_FDIV, MVT::f128, Legal); 1189 setOperationAction(ISD::STRICT_FMA, MVT::f128, Legal); 1190 setOperationAction(ISD::STRICT_FSQRT, MVT::f128, Legal); 1191 setOperationAction(ISD::STRICT_FP_EXTEND, MVT::f128, Legal); 1192 setOperationAction(ISD::STRICT_FP_ROUND, MVT::f64, Legal); 1193 setOperationAction(ISD::STRICT_FP_ROUND, MVT::f32, Legal); 1194 setOperationAction(ISD::STRICT_FRINT, MVT::f128, Legal); 1195 setOperationAction(ISD::STRICT_FNEARBYINT, MVT::f128, Legal); 1196 setOperationAction(ISD::STRICT_FFLOOR, MVT::f128, Legal); 1197 setOperationAction(ISD::STRICT_FCEIL, MVT::f128, Legal); 1198 setOperationAction(ISD::STRICT_FTRUNC, MVT::f128, Legal); 1199 setOperationAction(ISD::STRICT_FROUND, MVT::f128, Legal); 1200 setOperationAction(ISD::FP_EXTEND, MVT::v2f32, Custom); 1201 setOperationAction(ISD::BSWAP, MVT::v8i16, Legal); 1202 setOperationAction(ISD::BSWAP, MVT::v4i32, Legal); 1203 setOperationAction(ISD::BSWAP, MVT::v2i64, Legal); 1204 setOperationAction(ISD::BSWAP, MVT::v1i128, Legal); 1205 } else if (Subtarget.hasVSX()) { 1206 setOperationAction(ISD::LOAD, MVT::f128, Promote); 1207 setOperationAction(ISD::STORE, MVT::f128, Promote); 1208 1209 AddPromotedToType(ISD::LOAD, MVT::f128, MVT::v4i32); 1210 AddPromotedToType(ISD::STORE, MVT::f128, MVT::v4i32); 1211 1212 // Set FADD/FSUB as libcall to avoid the legalizer to expand the 1213 // fp_to_uint and int_to_fp. 1214 setOperationAction(ISD::FADD, MVT::f128, LibCall); 1215 setOperationAction(ISD::FSUB, MVT::f128, LibCall); 1216 1217 setOperationAction(ISD::FMUL, MVT::f128, Expand); 1218 setOperationAction(ISD::FDIV, MVT::f128, Expand); 1219 setOperationAction(ISD::FNEG, MVT::f128, Expand); 1220 setOperationAction(ISD::FABS, MVT::f128, Expand); 1221 setOperationAction(ISD::FSQRT, MVT::f128, Expand); 1222 setOperationAction(ISD::FMA, MVT::f128, Expand); 1223 setOperationAction(ISD::FCOPYSIGN, MVT::f128, Expand); 1224 1225 // Expand the fp_extend if the target type is fp128. 1226 setOperationAction(ISD::FP_EXTEND, MVT::f128, Expand); 1227 setOperationAction(ISD::STRICT_FP_EXTEND, MVT::f128, Expand); 1228 1229 // Expand the fp_round if the source type is fp128. 1230 for (MVT VT : {MVT::f32, MVT::f64}) { 1231 setOperationAction(ISD::FP_ROUND, VT, Custom); 1232 setOperationAction(ISD::STRICT_FP_ROUND, VT, Custom); 1233 } 1234 1235 setOperationAction(ISD::SETCC, MVT::f128, Custom); 1236 setOperationAction(ISD::STRICT_FSETCC, MVT::f128, Custom); 1237 setOperationAction(ISD::STRICT_FSETCCS, MVT::f128, Custom); 1238 setOperationAction(ISD::BR_CC, MVT::f128, Expand); 1239 1240 // Lower following f128 select_cc pattern: 1241 // select_cc x, y, tv, fv, cc -> select_cc (setcc x, y, cc), 0, tv, fv, NE 1242 setOperationAction(ISD::SELECT_CC, MVT::f128, Custom); 1243 1244 // We need to handle f128 SELECT_CC with integer result type. 1245 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom); 1246 setOperationAction(ISD::SELECT_CC, MVT::i64, isPPC64 ? Custom : Expand); 1247 } 1248 1249 if (Subtarget.hasP9Altivec()) { 1250 if (Subtarget.isISA3_1()) { 1251 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal); 1252 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Legal); 1253 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Legal); 1254 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Legal); 1255 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Legal); 1256 } else { 1257 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom); 1258 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom); 1259 } 1260 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i8, Legal); 1261 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i16, Legal); 1262 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i32, Legal); 1263 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Legal); 1264 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Legal); 1265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal); 1266 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal); 1267 } 1268 } 1269 1270 if (Subtarget.pairedVectorMemops()) { 1271 addRegisterClass(MVT::v256i1, &PPC::VSRpRCRegClass); 1272 setOperationAction(ISD::LOAD, MVT::v256i1, Custom); 1273 setOperationAction(ISD::STORE, MVT::v256i1, Custom); 1274 } 1275 if (Subtarget.hasMMA()) { 1276 addRegisterClass(MVT::v512i1, &PPC::UACCRCRegClass); 1277 setOperationAction(ISD::LOAD, MVT::v512i1, Custom); 1278 setOperationAction(ISD::STORE, MVT::v512i1, Custom); 1279 setOperationAction(ISD::BUILD_VECTOR, MVT::v512i1, Custom); 1280 } 1281 1282 if (Subtarget.has64BitSupport()) 1283 setOperationAction(ISD::PREFETCH, MVT::Other, Legal); 1284 1285 if (Subtarget.isISA3_1()) 1286 setOperationAction(ISD::SRA, MVT::v1i128, Legal); 1287 1288 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, isPPC64 ? Legal : Custom); 1289 1290 if (!isPPC64) { 1291 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand); 1292 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand); 1293 } 1294 1295 if (EnableQuadwordAtomics && Subtarget.hasQuadwordAtomics()) { 1296 setMaxAtomicSizeInBitsSupported(128); 1297 setOperationAction(ISD::ATOMIC_LOAD, MVT::i128, Custom); 1298 setOperationAction(ISD::ATOMIC_STORE, MVT::i128, Custom); 1299 setOperationAction(ISD::INTRINSIC_VOID, MVT::i128, Custom); 1300 } 1301 1302 setBooleanContents(ZeroOrOneBooleanContent); 1303 1304 if (Subtarget.hasAltivec()) { 1305 // Altivec instructions set fields to all zeros or all ones. 1306 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent); 1307 } 1308 1309 if (!isPPC64) { 1310 // These libcalls are not available in 32-bit. 1311 setLibcallName(RTLIB::SHL_I128, nullptr); 1312 setLibcallName(RTLIB::SRL_I128, nullptr); 1313 setLibcallName(RTLIB::SRA_I128, nullptr); 1314 setLibcallName(RTLIB::MULO_I64, nullptr); 1315 } 1316 1317 if (!isPPC64) 1318 setMaxAtomicSizeInBitsSupported(32); 1319 1320 setStackPointerRegisterToSaveRestore(isPPC64 ? PPC::X1 : PPC::R1); 1321 1322 // We have target-specific dag combine patterns for the following nodes: 1323 setTargetDAGCombine(ISD::ADD); 1324 setTargetDAGCombine(ISD::SHL); 1325 setTargetDAGCombine(ISD::SRA); 1326 setTargetDAGCombine(ISD::SRL); 1327 setTargetDAGCombine(ISD::MUL); 1328 setTargetDAGCombine(ISD::FMA); 1329 setTargetDAGCombine(ISD::SINT_TO_FP); 1330 setTargetDAGCombine(ISD::BUILD_VECTOR); 1331 if (Subtarget.hasFPCVT()) 1332 setTargetDAGCombine(ISD::UINT_TO_FP); 1333 setTargetDAGCombine(ISD::LOAD); 1334 setTargetDAGCombine(ISD::STORE); 1335 setTargetDAGCombine(ISD::BR_CC); 1336 if (Subtarget.useCRBits()) 1337 setTargetDAGCombine(ISD::BRCOND); 1338 setTargetDAGCombine(ISD::BSWAP); 1339 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN); 1340 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN); 1341 setTargetDAGCombine(ISD::INTRINSIC_VOID); 1342 1343 setTargetDAGCombine(ISD::SIGN_EXTEND); 1344 setTargetDAGCombine(ISD::ZERO_EXTEND); 1345 setTargetDAGCombine(ISD::ANY_EXTEND); 1346 1347 setTargetDAGCombine(ISD::TRUNCATE); 1348 setTargetDAGCombine(ISD::VECTOR_SHUFFLE); 1349 1350 1351 if (Subtarget.useCRBits()) { 1352 setTargetDAGCombine(ISD::TRUNCATE); 1353 setTargetDAGCombine(ISD::SETCC); 1354 setTargetDAGCombine(ISD::SELECT_CC); 1355 } 1356 1357 if (Subtarget.hasP9Altivec()) { 1358 setTargetDAGCombine(ISD::ABS); 1359 setTargetDAGCombine(ISD::VSELECT); 1360 } 1361 1362 setLibcallName(RTLIB::LOG_F128, "logf128"); 1363 setLibcallName(RTLIB::LOG2_F128, "log2f128"); 1364 setLibcallName(RTLIB::LOG10_F128, "log10f128"); 1365 setLibcallName(RTLIB::EXP_F128, "expf128"); 1366 setLibcallName(RTLIB::EXP2_F128, "exp2f128"); 1367 setLibcallName(RTLIB::SIN_F128, "sinf128"); 1368 setLibcallName(RTLIB::COS_F128, "cosf128"); 1369 setLibcallName(RTLIB::POW_F128, "powf128"); 1370 setLibcallName(RTLIB::FMIN_F128, "fminf128"); 1371 setLibcallName(RTLIB::FMAX_F128, "fmaxf128"); 1372 setLibcallName(RTLIB::REM_F128, "fmodf128"); 1373 setLibcallName(RTLIB::SQRT_F128, "sqrtf128"); 1374 setLibcallName(RTLIB::CEIL_F128, "ceilf128"); 1375 setLibcallName(RTLIB::FLOOR_F128, "floorf128"); 1376 setLibcallName(RTLIB::TRUNC_F128, "truncf128"); 1377 setLibcallName(RTLIB::ROUND_F128, "roundf128"); 1378 setLibcallName(RTLIB::LROUND_F128, "lroundf128"); 1379 setLibcallName(RTLIB::LLROUND_F128, "llroundf128"); 1380 setLibcallName(RTLIB::RINT_F128, "rintf128"); 1381 setLibcallName(RTLIB::LRINT_F128, "lrintf128"); 1382 setLibcallName(RTLIB::LLRINT_F128, "llrintf128"); 1383 setLibcallName(RTLIB::NEARBYINT_F128, "nearbyintf128"); 1384 setLibcallName(RTLIB::FMA_F128, "fmaf128"); 1385 1386 // With 32 condition bits, we don't need to sink (and duplicate) compares 1387 // aggressively in CodeGenPrep. 1388 if (Subtarget.useCRBits()) { 1389 setHasMultipleConditionRegisters(); 1390 setJumpIsExpensive(); 1391 } 1392 1393 setMinFunctionAlignment(Align(4)); 1394 1395 switch (Subtarget.getCPUDirective()) { 1396 default: break; 1397 case PPC::DIR_970: 1398 case PPC::DIR_A2: 1399 case PPC::DIR_E500: 1400 case PPC::DIR_E500mc: 1401 case PPC::DIR_E5500: 1402 case PPC::DIR_PWR4: 1403 case PPC::DIR_PWR5: 1404 case PPC::DIR_PWR5X: 1405 case PPC::DIR_PWR6: 1406 case PPC::DIR_PWR6X: 1407 case PPC::DIR_PWR7: 1408 case PPC::DIR_PWR8: 1409 case PPC::DIR_PWR9: 1410 case PPC::DIR_PWR10: 1411 case PPC::DIR_PWR_FUTURE: 1412 setPrefLoopAlignment(Align(16)); 1413 setPrefFunctionAlignment(Align(16)); 1414 break; 1415 } 1416 1417 if (Subtarget.enableMachineScheduler()) 1418 setSchedulingPreference(Sched::Source); 1419 else 1420 setSchedulingPreference(Sched::Hybrid); 1421 1422 computeRegisterProperties(STI.getRegisterInfo()); 1423 1424 // The Freescale cores do better with aggressive inlining of memcpy and 1425 // friends. GCC uses same threshold of 128 bytes (= 32 word stores). 1426 if (Subtarget.getCPUDirective() == PPC::DIR_E500mc || 1427 Subtarget.getCPUDirective() == PPC::DIR_E5500) { 1428 MaxStoresPerMemset = 32; 1429 MaxStoresPerMemsetOptSize = 16; 1430 MaxStoresPerMemcpy = 32; 1431 MaxStoresPerMemcpyOptSize = 8; 1432 MaxStoresPerMemmove = 32; 1433 MaxStoresPerMemmoveOptSize = 8; 1434 } else if (Subtarget.getCPUDirective() == PPC::DIR_A2) { 1435 // The A2 also benefits from (very) aggressive inlining of memcpy and 1436 // friends. The overhead of a the function call, even when warm, can be 1437 // over one hundred cycles. 1438 MaxStoresPerMemset = 128; 1439 MaxStoresPerMemcpy = 128; 1440 MaxStoresPerMemmove = 128; 1441 MaxLoadsPerMemcmp = 128; 1442 } else { 1443 MaxLoadsPerMemcmp = 8; 1444 MaxLoadsPerMemcmpOptSize = 4; 1445 } 1446 1447 IsStrictFPEnabled = true; 1448 1449 // Let the subtarget (CPU) decide if a predictable select is more expensive 1450 // than the corresponding branch. This information is used in CGP to decide 1451 // when to convert selects into branches. 1452 PredictableSelectIsExpensive = Subtarget.isPredictableSelectIsExpensive(); 1453 } 1454 1455 // *********************************** NOTE ************************************ 1456 // For selecting load and store instructions, the addressing modes are defined 1457 // as ComplexPatterns in PPCInstrInfo.td, which are then utilized in the TD 1458 // patterns to match the load the store instructions. 1459 // 1460 // The TD definitions for the addressing modes correspond to their respective 1461 // Select<AddrMode>Form() function in PPCISelDAGToDAG.cpp. These functions rely 1462 // on SelectOptimalAddrMode(), which calls computeMOFlags() to compute the 1463 // address mode flags of a particular node. Afterwards, the computed address 1464 // flags are passed into getAddrModeForFlags() in order to retrieve the optimal 1465 // addressing mode. SelectOptimalAddrMode() then sets the Base and Displacement 1466 // accordingly, based on the preferred addressing mode. 1467 // 1468 // Within PPCISelLowering.h, there are two enums: MemOpFlags and AddrMode. 1469 // MemOpFlags contains all the possible flags that can be used to compute the 1470 // optimal addressing mode for load and store instructions. 1471 // AddrMode contains all the possible load and store addressing modes available 1472 // on Power (such as DForm, DSForm, DQForm, XForm, etc.) 1473 // 1474 // When adding new load and store instructions, it is possible that new address 1475 // flags may need to be added into MemOpFlags, and a new addressing mode will 1476 // need to be added to AddrMode. An entry of the new addressing mode (consisting 1477 // of the minimal and main distinguishing address flags for the new load/store 1478 // instructions) will need to be added into initializeAddrModeMap() below. 1479 // Finally, when adding new addressing modes, the getAddrModeForFlags() will 1480 // need to be updated to account for selecting the optimal addressing mode. 1481 // ***************************************************************************** 1482 /// Initialize the map that relates the different addressing modes of the load 1483 /// and store instructions to a set of flags. This ensures the load/store 1484 /// instruction is correctly matched during instruction selection. 1485 void PPCTargetLowering::initializeAddrModeMap() { 1486 AddrModesMap[PPC::AM_DForm] = { 1487 // LWZ, STW 1488 PPC::MOF_ZExt | PPC::MOF_RPlusSImm16 | PPC::MOF_WordInt, 1489 PPC::MOF_ZExt | PPC::MOF_RPlusLo | PPC::MOF_WordInt, 1490 PPC::MOF_ZExt | PPC::MOF_NotAddNorCst | PPC::MOF_WordInt, 1491 PPC::MOF_ZExt | PPC::MOF_AddrIsSImm32 | PPC::MOF_WordInt, 1492 // LBZ, LHZ, STB, STH 1493 PPC::MOF_ZExt | PPC::MOF_RPlusSImm16 | PPC::MOF_SubWordInt, 1494 PPC::MOF_ZExt | PPC::MOF_RPlusLo | PPC::MOF_SubWordInt, 1495 PPC::MOF_ZExt | PPC::MOF_NotAddNorCst | PPC::MOF_SubWordInt, 1496 PPC::MOF_ZExt | PPC::MOF_AddrIsSImm32 | PPC::MOF_SubWordInt, 1497 // LHA 1498 PPC::MOF_SExt | PPC::MOF_RPlusSImm16 | PPC::MOF_SubWordInt, 1499 PPC::MOF_SExt | PPC::MOF_RPlusLo | PPC::MOF_SubWordInt, 1500 PPC::MOF_SExt | PPC::MOF_NotAddNorCst | PPC::MOF_SubWordInt, 1501 PPC::MOF_SExt | PPC::MOF_AddrIsSImm32 | PPC::MOF_SubWordInt, 1502 // LFS, LFD, STFS, STFD 1503 PPC::MOF_RPlusSImm16 | PPC::MOF_ScalarFloat | PPC::MOF_SubtargetBeforeP9, 1504 PPC::MOF_RPlusLo | PPC::MOF_ScalarFloat | PPC::MOF_SubtargetBeforeP9, 1505 PPC::MOF_NotAddNorCst | PPC::MOF_ScalarFloat | PPC::MOF_SubtargetBeforeP9, 1506 PPC::MOF_AddrIsSImm32 | PPC::MOF_ScalarFloat | PPC::MOF_SubtargetBeforeP9, 1507 }; 1508 AddrModesMap[PPC::AM_DSForm] = { 1509 // LWA 1510 PPC::MOF_SExt | PPC::MOF_RPlusSImm16Mult4 | PPC::MOF_WordInt, 1511 PPC::MOF_SExt | PPC::MOF_NotAddNorCst | PPC::MOF_WordInt, 1512 PPC::MOF_SExt | PPC::MOF_AddrIsSImm32 | PPC::MOF_WordInt, 1513 // LD, STD 1514 PPC::MOF_RPlusSImm16Mult4 | PPC::MOF_DoubleWordInt, 1515 PPC::MOF_NotAddNorCst | PPC::MOF_DoubleWordInt, 1516 PPC::MOF_AddrIsSImm32 | PPC::MOF_DoubleWordInt, 1517 // DFLOADf32, DFLOADf64, DSTOREf32, DSTOREf64 1518 PPC::MOF_RPlusSImm16Mult4 | PPC::MOF_ScalarFloat | PPC::MOF_SubtargetP9, 1519 PPC::MOF_NotAddNorCst | PPC::MOF_ScalarFloat | PPC::MOF_SubtargetP9, 1520 PPC::MOF_AddrIsSImm32 | PPC::MOF_ScalarFloat | PPC::MOF_SubtargetP9, 1521 }; 1522 AddrModesMap[PPC::AM_DQForm] = { 1523 // LXV, STXV 1524 PPC::MOF_RPlusSImm16Mult16 | PPC::MOF_Vector | PPC::MOF_SubtargetP9, 1525 PPC::MOF_NotAddNorCst | PPC::MOF_Vector | PPC::MOF_SubtargetP9, 1526 PPC::MOF_AddrIsSImm32 | PPC::MOF_Vector | PPC::MOF_SubtargetP9, 1527 }; 1528 AddrModesMap[PPC::AM_PrefixDForm] = {PPC::MOF_RPlusSImm34 | 1529 PPC::MOF_SubtargetP10}; 1530 // TODO: Add mapping for quadword load/store. 1531 } 1532 1533 /// getMaxByValAlign - Helper for getByValTypeAlignment to determine 1534 /// the desired ByVal argument alignment. 1535 static void getMaxByValAlign(Type *Ty, Align &MaxAlign, Align MaxMaxAlign) { 1536 if (MaxAlign == MaxMaxAlign) 1537 return; 1538 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) { 1539 if (MaxMaxAlign >= 32 && 1540 VTy->getPrimitiveSizeInBits().getFixedSize() >= 256) 1541 MaxAlign = Align(32); 1542 else if (VTy->getPrimitiveSizeInBits().getFixedSize() >= 128 && 1543 MaxAlign < 16) 1544 MaxAlign = Align(16); 1545 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) { 1546 Align EltAlign; 1547 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign); 1548 if (EltAlign > MaxAlign) 1549 MaxAlign = EltAlign; 1550 } else if (StructType *STy = dyn_cast<StructType>(Ty)) { 1551 for (auto *EltTy : STy->elements()) { 1552 Align EltAlign; 1553 getMaxByValAlign(EltTy, EltAlign, MaxMaxAlign); 1554 if (EltAlign > MaxAlign) 1555 MaxAlign = EltAlign; 1556 if (MaxAlign == MaxMaxAlign) 1557 break; 1558 } 1559 } 1560 } 1561 1562 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate 1563 /// function arguments in the caller parameter area. 1564 uint64_t PPCTargetLowering::getByValTypeAlignment(Type *Ty, 1565 const DataLayout &DL) const { 1566 // 16byte and wider vectors are passed on 16byte boundary. 1567 // The rest is 8 on PPC64 and 4 on PPC32 boundary. 1568 Align Alignment = Subtarget.isPPC64() ? Align(8) : Align(4); 1569 if (Subtarget.hasAltivec()) 1570 getMaxByValAlign(Ty, Alignment, Align(16)); 1571 return Alignment.value(); 1572 } 1573 1574 bool PPCTargetLowering::useSoftFloat() const { 1575 return Subtarget.useSoftFloat(); 1576 } 1577 1578 bool PPCTargetLowering::hasSPE() const { 1579 return Subtarget.hasSPE(); 1580 } 1581 1582 bool PPCTargetLowering::preferIncOfAddToSubOfNot(EVT VT) const { 1583 return VT.isScalarInteger(); 1584 } 1585 1586 const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const { 1587 switch ((PPCISD::NodeType)Opcode) { 1588 case PPCISD::FIRST_NUMBER: break; 1589 case PPCISD::FSEL: return "PPCISD::FSEL"; 1590 case PPCISD::XSMAXCDP: return "PPCISD::XSMAXCDP"; 1591 case PPCISD::XSMINCDP: return "PPCISD::XSMINCDP"; 1592 case PPCISD::FCFID: return "PPCISD::FCFID"; 1593 case PPCISD::FCFIDU: return "PPCISD::FCFIDU"; 1594 case PPCISD::FCFIDS: return "PPCISD::FCFIDS"; 1595 case PPCISD::FCFIDUS: return "PPCISD::FCFIDUS"; 1596 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ"; 1597 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ"; 1598 case PPCISD::FCTIDUZ: return "PPCISD::FCTIDUZ"; 1599 case PPCISD::FCTIWUZ: return "PPCISD::FCTIWUZ"; 1600 case PPCISD::FP_TO_UINT_IN_VSR: 1601 return "PPCISD::FP_TO_UINT_IN_VSR,"; 1602 case PPCISD::FP_TO_SINT_IN_VSR: 1603 return "PPCISD::FP_TO_SINT_IN_VSR"; 1604 case PPCISD::FRE: return "PPCISD::FRE"; 1605 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE"; 1606 case PPCISD::FTSQRT: 1607 return "PPCISD::FTSQRT"; 1608 case PPCISD::FSQRT: 1609 return "PPCISD::FSQRT"; 1610 case PPCISD::STFIWX: return "PPCISD::STFIWX"; 1611 case PPCISD::VPERM: return "PPCISD::VPERM"; 1612 case PPCISD::XXSPLT: return "PPCISD::XXSPLT"; 1613 case PPCISD::XXSPLTI_SP_TO_DP: 1614 return "PPCISD::XXSPLTI_SP_TO_DP"; 1615 case PPCISD::XXSPLTI32DX: 1616 return "PPCISD::XXSPLTI32DX"; 1617 case PPCISD::VECINSERT: return "PPCISD::VECINSERT"; 1618 case PPCISD::XXPERMDI: return "PPCISD::XXPERMDI"; 1619 case PPCISD::VECSHL: return "PPCISD::VECSHL"; 1620 case PPCISD::CMPB: return "PPCISD::CMPB"; 1621 case PPCISD::Hi: return "PPCISD::Hi"; 1622 case PPCISD::Lo: return "PPCISD::Lo"; 1623 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY"; 1624 case PPCISD::ATOMIC_CMP_SWAP_8: return "PPCISD::ATOMIC_CMP_SWAP_8"; 1625 case PPCISD::ATOMIC_CMP_SWAP_16: return "PPCISD::ATOMIC_CMP_SWAP_16"; 1626 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC"; 1627 case PPCISD::DYNAREAOFFSET: return "PPCISD::DYNAREAOFFSET"; 1628 case PPCISD::PROBED_ALLOCA: return "PPCISD::PROBED_ALLOCA"; 1629 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg"; 1630 case PPCISD::SRL: return "PPCISD::SRL"; 1631 case PPCISD::SRA: return "PPCISD::SRA"; 1632 case PPCISD::SHL: return "PPCISD::SHL"; 1633 case PPCISD::SRA_ADDZE: return "PPCISD::SRA_ADDZE"; 1634 case PPCISD::CALL: return "PPCISD::CALL"; 1635 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP"; 1636 case PPCISD::CALL_NOTOC: return "PPCISD::CALL_NOTOC"; 1637 case PPCISD::CALL_RM: 1638 return "PPCISD::CALL_RM"; 1639 case PPCISD::CALL_NOP_RM: 1640 return "PPCISD::CALL_NOP_RM"; 1641 case PPCISD::CALL_NOTOC_RM: 1642 return "PPCISD::CALL_NOTOC_RM"; 1643 case PPCISD::MTCTR: return "PPCISD::MTCTR"; 1644 case PPCISD::BCTRL: return "PPCISD::BCTRL"; 1645 case PPCISD::BCTRL_LOAD_TOC: return "PPCISD::BCTRL_LOAD_TOC"; 1646 case PPCISD::BCTRL_RM: 1647 return "PPCISD::BCTRL_RM"; 1648 case PPCISD::BCTRL_LOAD_TOC_RM: 1649 return "PPCISD::BCTRL_LOAD_TOC_RM"; 1650 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG"; 1651 case PPCISD::READ_TIME_BASE: return "PPCISD::READ_TIME_BASE"; 1652 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP"; 1653 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP"; 1654 case PPCISD::MFOCRF: return "PPCISD::MFOCRF"; 1655 case PPCISD::MFVSR: return "PPCISD::MFVSR"; 1656 case PPCISD::MTVSRA: return "PPCISD::MTVSRA"; 1657 case PPCISD::MTVSRZ: return "PPCISD::MTVSRZ"; 1658 case PPCISD::SINT_VEC_TO_FP: return "PPCISD::SINT_VEC_TO_FP"; 1659 case PPCISD::UINT_VEC_TO_FP: return "PPCISD::UINT_VEC_TO_FP"; 1660 case PPCISD::SCALAR_TO_VECTOR_PERMUTED: 1661 return "PPCISD::SCALAR_TO_VECTOR_PERMUTED"; 1662 case PPCISD::ANDI_rec_1_EQ_BIT: 1663 return "PPCISD::ANDI_rec_1_EQ_BIT"; 1664 case PPCISD::ANDI_rec_1_GT_BIT: 1665 return "PPCISD::ANDI_rec_1_GT_BIT"; 1666 case PPCISD::VCMP: return "PPCISD::VCMP"; 1667 case PPCISD::VCMP_rec: return "PPCISD::VCMP_rec"; 1668 case PPCISD::LBRX: return "PPCISD::LBRX"; 1669 case PPCISD::STBRX: return "PPCISD::STBRX"; 1670 case PPCISD::LFIWAX: return "PPCISD::LFIWAX"; 1671 case PPCISD::LFIWZX: return "PPCISD::LFIWZX"; 1672 case PPCISD::LXSIZX: return "PPCISD::LXSIZX"; 1673 case PPCISD::STXSIX: return "PPCISD::STXSIX"; 1674 case PPCISD::VEXTS: return "PPCISD::VEXTS"; 1675 case PPCISD::LXVD2X: return "PPCISD::LXVD2X"; 1676 case PPCISD::STXVD2X: return "PPCISD::STXVD2X"; 1677 case PPCISD::LOAD_VEC_BE: return "PPCISD::LOAD_VEC_BE"; 1678 case PPCISD::STORE_VEC_BE: return "PPCISD::STORE_VEC_BE"; 1679 case PPCISD::ST_VSR_SCAL_INT: 1680 return "PPCISD::ST_VSR_SCAL_INT"; 1681 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH"; 1682 case PPCISD::BDNZ: return "PPCISD::BDNZ"; 1683 case PPCISD::BDZ: return "PPCISD::BDZ"; 1684 case PPCISD::MFFS: return "PPCISD::MFFS"; 1685 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ"; 1686 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN"; 1687 case PPCISD::CR6SET: return "PPCISD::CR6SET"; 1688 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET"; 1689 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT"; 1690 case PPCISD::PPC32_PICGOT: return "PPCISD::PPC32_PICGOT"; 1691 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA"; 1692 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L"; 1693 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS"; 1694 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA"; 1695 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L"; 1696 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR"; 1697 case PPCISD::ADDI_TLSGD_L_ADDR: return "PPCISD::ADDI_TLSGD_L_ADDR"; 1698 case PPCISD::TLSGD_AIX: return "PPCISD::TLSGD_AIX"; 1699 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA"; 1700 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L"; 1701 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR"; 1702 case PPCISD::ADDI_TLSLD_L_ADDR: return "PPCISD::ADDI_TLSLD_L_ADDR"; 1703 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA"; 1704 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L"; 1705 case PPCISD::PADDI_DTPREL: 1706 return "PPCISD::PADDI_DTPREL"; 1707 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT"; 1708 case PPCISD::SC: return "PPCISD::SC"; 1709 case PPCISD::CLRBHRB: return "PPCISD::CLRBHRB"; 1710 case PPCISD::MFBHRBE: return "PPCISD::MFBHRBE"; 1711 case PPCISD::RFEBB: return "PPCISD::RFEBB"; 1712 case PPCISD::XXSWAPD: return "PPCISD::XXSWAPD"; 1713 case PPCISD::SWAP_NO_CHAIN: return "PPCISD::SWAP_NO_CHAIN"; 1714 case PPCISD::VABSD: return "PPCISD::VABSD"; 1715 case PPCISD::BUILD_FP128: return "PPCISD::BUILD_FP128"; 1716 case PPCISD::BUILD_SPE64: return "PPCISD::BUILD_SPE64"; 1717 case PPCISD::EXTRACT_SPE: return "PPCISD::EXTRACT_SPE"; 1718 case PPCISD::EXTSWSLI: return "PPCISD::EXTSWSLI"; 1719 case PPCISD::LD_VSX_LH: return "PPCISD::LD_VSX_LH"; 1720 case PPCISD::FP_EXTEND_HALF: return "PPCISD::FP_EXTEND_HALF"; 1721 case PPCISD::MAT_PCREL_ADDR: return "PPCISD::MAT_PCREL_ADDR"; 1722 case PPCISD::TLS_DYNAMIC_MAT_PCREL_ADDR: 1723 return "PPCISD::TLS_DYNAMIC_MAT_PCREL_ADDR"; 1724 case PPCISD::TLS_LOCAL_EXEC_MAT_ADDR: 1725 return "PPCISD::TLS_LOCAL_EXEC_MAT_ADDR"; 1726 case PPCISD::ACC_BUILD: return "PPCISD::ACC_BUILD"; 1727 case PPCISD::PAIR_BUILD: return "PPCISD::PAIR_BUILD"; 1728 case PPCISD::EXTRACT_VSX_REG: return "PPCISD::EXTRACT_VSX_REG"; 1729 case PPCISD::XXMFACC: return "PPCISD::XXMFACC"; 1730 case PPCISD::LD_SPLAT: return "PPCISD::LD_SPLAT"; 1731 case PPCISD::ZEXT_LD_SPLAT: return "PPCISD::ZEXT_LD_SPLAT"; 1732 case PPCISD::SEXT_LD_SPLAT: return "PPCISD::SEXT_LD_SPLAT"; 1733 case PPCISD::FNMSUB: return "PPCISD::FNMSUB"; 1734 case PPCISD::STRICT_FADDRTZ: 1735 return "PPCISD::STRICT_FADDRTZ"; 1736 case PPCISD::STRICT_FCTIDZ: 1737 return "PPCISD::STRICT_FCTIDZ"; 1738 case PPCISD::STRICT_FCTIWZ: 1739 return "PPCISD::STRICT_FCTIWZ"; 1740 case PPCISD::STRICT_FCTIDUZ: 1741 return "PPCISD::STRICT_FCTIDUZ"; 1742 case PPCISD::STRICT_FCTIWUZ: 1743 return "PPCISD::STRICT_FCTIWUZ"; 1744 case PPCISD::STRICT_FCFID: 1745 return "PPCISD::STRICT_FCFID"; 1746 case PPCISD::STRICT_FCFIDU: 1747 return "PPCISD::STRICT_FCFIDU"; 1748 case PPCISD::STRICT_FCFIDS: 1749 return "PPCISD::STRICT_FCFIDS"; 1750 case PPCISD::STRICT_FCFIDUS: 1751 return "PPCISD::STRICT_FCFIDUS"; 1752 case PPCISD::LXVRZX: return "PPCISD::LXVRZX"; 1753 } 1754 return nullptr; 1755 } 1756 1757 EVT PPCTargetLowering::getSetCCResultType(const DataLayout &DL, LLVMContext &C, 1758 EVT VT) const { 1759 if (!VT.isVector()) 1760 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32; 1761 1762 return VT.changeVectorElementTypeToInteger(); 1763 } 1764 1765 bool PPCTargetLowering::enableAggressiveFMAFusion(EVT VT) const { 1766 assert(VT.isFloatingPoint() && "Non-floating-point FMA?"); 1767 return true; 1768 } 1769 1770 //===----------------------------------------------------------------------===// 1771 // Node matching predicates, for use by the tblgen matching code. 1772 //===----------------------------------------------------------------------===// 1773 1774 /// isFloatingPointZero - Return true if this is 0.0 or -0.0. 1775 static bool isFloatingPointZero(SDValue Op) { 1776 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op)) 1777 return CFP->getValueAPF().isZero(); 1778 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) { 1779 // Maybe this has already been legalized into the constant pool? 1780 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1))) 1781 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal())) 1782 return CFP->getValueAPF().isZero(); 1783 } 1784 return false; 1785 } 1786 1787 /// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return 1788 /// true if Op is undef or if it matches the specified value. 1789 static bool isConstantOrUndef(int Op, int Val) { 1790 return Op < 0 || Op == Val; 1791 } 1792 1793 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a 1794 /// VPKUHUM instruction. 1795 /// The ShuffleKind distinguishes between big-endian operations with 1796 /// two different inputs (0), either-endian operations with two identical 1797 /// inputs (1), and little-endian operations with two different inputs (2). 1798 /// For the latter, the input operands are swapped (see PPCInstrAltivec.td). 1799 bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind, 1800 SelectionDAG &DAG) { 1801 bool IsLE = DAG.getDataLayout().isLittleEndian(); 1802 if (ShuffleKind == 0) { 1803 if (IsLE) 1804 return false; 1805 for (unsigned i = 0; i != 16; ++i) 1806 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1)) 1807 return false; 1808 } else if (ShuffleKind == 2) { 1809 if (!IsLE) 1810 return false; 1811 for (unsigned i = 0; i != 16; ++i) 1812 if (!isConstantOrUndef(N->getMaskElt(i), i*2)) 1813 return false; 1814 } else if (ShuffleKind == 1) { 1815 unsigned j = IsLE ? 0 : 1; 1816 for (unsigned i = 0; i != 8; ++i) 1817 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) || 1818 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j)) 1819 return false; 1820 } 1821 return true; 1822 } 1823 1824 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a 1825 /// VPKUWUM instruction. 1826 /// The ShuffleKind distinguishes between big-endian operations with 1827 /// two different inputs (0), either-endian operations with two identical 1828 /// inputs (1), and little-endian operations with two different inputs (2). 1829 /// For the latter, the input operands are swapped (see PPCInstrAltivec.td). 1830 bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind, 1831 SelectionDAG &DAG) { 1832 bool IsLE = DAG.getDataLayout().isLittleEndian(); 1833 if (ShuffleKind == 0) { 1834 if (IsLE) 1835 return false; 1836 for (unsigned i = 0; i != 16; i += 2) 1837 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) || 1838 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3)) 1839 return false; 1840 } else if (ShuffleKind == 2) { 1841 if (!IsLE) 1842 return false; 1843 for (unsigned i = 0; i != 16; i += 2) 1844 if (!isConstantOrUndef(N->getMaskElt(i ), i*2) || 1845 !isConstantOrUndef(N->getMaskElt(i+1), i*2+1)) 1846 return false; 1847 } else if (ShuffleKind == 1) { 1848 unsigned j = IsLE ? 0 : 2; 1849 for (unsigned i = 0; i != 8; i += 2) 1850 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) || 1851 !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) || 1852 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) || 1853 !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1)) 1854 return false; 1855 } 1856 return true; 1857 } 1858 1859 /// isVPKUDUMShuffleMask - Return true if this is the shuffle mask for a 1860 /// VPKUDUM instruction, AND the VPKUDUM instruction exists for the 1861 /// current subtarget. 1862 /// 1863 /// The ShuffleKind distinguishes between big-endian operations with 1864 /// two different inputs (0), either-endian operations with two identical 1865 /// inputs (1), and little-endian operations with two different inputs (2). 1866 /// For the latter, the input operands are swapped (see PPCInstrAltivec.td). 1867 bool PPC::isVPKUDUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind, 1868 SelectionDAG &DAG) { 1869 const PPCSubtarget& Subtarget = 1870 static_cast<const PPCSubtarget&>(DAG.getSubtarget()); 1871 if (!Subtarget.hasP8Vector()) 1872 return false; 1873 1874 bool IsLE = DAG.getDataLayout().isLittleEndian(); 1875 if (ShuffleKind == 0) { 1876 if (IsLE) 1877 return false; 1878 for (unsigned i = 0; i != 16; i += 4) 1879 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+4) || 1880 !isConstantOrUndef(N->getMaskElt(i+1), i*2+5) || 1881 !isConstantOrUndef(N->getMaskElt(i+2), i*2+6) || 1882 !isConstantOrUndef(N->getMaskElt(i+3), i*2+7)) 1883 return false; 1884 } else if (ShuffleKind == 2) { 1885 if (!IsLE) 1886 return false; 1887 for (unsigned i = 0; i != 16; i += 4) 1888 if (!isConstantOrUndef(N->getMaskElt(i ), i*2) || 1889 !isConstantOrUndef(N->getMaskElt(i+1), i*2+1) || 1890 !isConstantOrUndef(N->getMaskElt(i+2), i*2+2) || 1891 !isConstantOrUndef(N->getMaskElt(i+3), i*2+3)) 1892 return false; 1893 } else if (ShuffleKind == 1) { 1894 unsigned j = IsLE ? 0 : 4; 1895 for (unsigned i = 0; i != 8; i += 4) 1896 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) || 1897 !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) || 1898 !isConstantOrUndef(N->getMaskElt(i+2), i*2+j+2) || 1899 !isConstantOrUndef(N->getMaskElt(i+3), i*2+j+3) || 1900 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) || 1901 !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1) || 1902 !isConstantOrUndef(N->getMaskElt(i+10), i*2+j+2) || 1903 !isConstantOrUndef(N->getMaskElt(i+11), i*2+j+3)) 1904 return false; 1905 } 1906 return true; 1907 } 1908 1909 /// isVMerge - Common function, used to match vmrg* shuffles. 1910 /// 1911 static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize, 1912 unsigned LHSStart, unsigned RHSStart) { 1913 if (N->getValueType(0) != MVT::v16i8) 1914 return false; 1915 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) && 1916 "Unsupported merge size!"); 1917 1918 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units 1919 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit 1920 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j), 1921 LHSStart+j+i*UnitSize) || 1922 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j), 1923 RHSStart+j+i*UnitSize)) 1924 return false; 1925 } 1926 return true; 1927 } 1928 1929 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for 1930 /// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes). 1931 /// The ShuffleKind distinguishes between big-endian merges with two 1932 /// different inputs (0), either-endian merges with two identical inputs (1), 1933 /// and little-endian merges with two different inputs (2). For the latter, 1934 /// the input operands are swapped (see PPCInstrAltivec.td). 1935 bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize, 1936 unsigned ShuffleKind, SelectionDAG &DAG) { 1937 if (DAG.getDataLayout().isLittleEndian()) { 1938 if (ShuffleKind == 1) // unary 1939 return isVMerge(N, UnitSize, 0, 0); 1940 else if (ShuffleKind == 2) // swapped 1941 return isVMerge(N, UnitSize, 0, 16); 1942 else 1943 return false; 1944 } else { 1945 if (ShuffleKind == 1) // unary 1946 return isVMerge(N, UnitSize, 8, 8); 1947 else if (ShuffleKind == 0) // normal 1948 return isVMerge(N, UnitSize, 8, 24); 1949 else 1950 return false; 1951 } 1952 } 1953 1954 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for 1955 /// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes). 1956 /// The ShuffleKind distinguishes between big-endian merges with two 1957 /// different inputs (0), either-endian merges with two identical inputs (1), 1958 /// and little-endian merges with two different inputs (2). For the latter, 1959 /// the input operands are swapped (see PPCInstrAltivec.td). 1960 bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize, 1961 unsigned ShuffleKind, SelectionDAG &DAG) { 1962 if (DAG.getDataLayout().isLittleEndian()) { 1963 if (ShuffleKind == 1) // unary 1964 return isVMerge(N, UnitSize, 8, 8); 1965 else if (ShuffleKind == 2) // swapped 1966 return isVMerge(N, UnitSize, 8, 24); 1967 else 1968 return false; 1969 } else { 1970 if (ShuffleKind == 1) // unary 1971 return isVMerge(N, UnitSize, 0, 0); 1972 else if (ShuffleKind == 0) // normal 1973 return isVMerge(N, UnitSize, 0, 16); 1974 else 1975 return false; 1976 } 1977 } 1978 1979 /** 1980 * Common function used to match vmrgew and vmrgow shuffles 1981 * 1982 * The indexOffset determines whether to look for even or odd words in 1983 * the shuffle mask. This is based on the of the endianness of the target 1984 * machine. 1985 * - Little Endian: 1986 * - Use offset of 0 to check for odd elements 1987 * - Use offset of 4 to check for even elements 1988 * - Big Endian: 1989 * - Use offset of 0 to check for even elements 1990 * - Use offset of 4 to check for odd elements 1991 * A detailed description of the vector element ordering for little endian and 1992 * big endian can be found at 1993 * http://www.ibm.com/developerworks/library/l-ibm-xl-c-cpp-compiler/index.html 1994 * Targeting your applications - what little endian and big endian IBM XL C/C++ 1995 * compiler differences mean to you 1996 * 1997 * The mask to the shuffle vector instruction specifies the indices of the 1998 * elements from the two input vectors to place in the result. The elements are 1999 * numbered in array-access order, starting with the first vector. These vectors 2000 * are always of type v16i8, thus each vector will contain 16 elements of size 2001 * 8. More info on the shuffle vector can be found in the 2002 * http://llvm.org/docs/LangRef.html#shufflevector-instruction 2003 * Language Reference. 2004 * 2005 * The RHSStartValue indicates whether the same input vectors are used (unary) 2006 * or two different input vectors are used, based on the following: 2007 * - If the instruction uses the same vector for both inputs, the range of the 2008 * indices will be 0 to 15. In this case, the RHSStart value passed should 2009 * be 0. 2010 * - If the instruction has two different vectors then the range of the 2011 * indices will be 0 to 31. In this case, the RHSStart value passed should 2012 * be 16 (indices 0-15 specify elements in the first vector while indices 16 2013 * to 31 specify elements in the second vector). 2014 * 2015 * \param[in] N The shuffle vector SD Node to analyze 2016 * \param[in] IndexOffset Specifies whether to look for even or odd elements 2017 * \param[in] RHSStartValue Specifies the starting index for the righthand input 2018 * vector to the shuffle_vector instruction 2019 * \return true iff this shuffle vector represents an even or odd word merge 2020 */ 2021 static bool isVMerge(ShuffleVectorSDNode *N, unsigned IndexOffset, 2022 unsigned RHSStartValue) { 2023 if (N->getValueType(0) != MVT::v16i8) 2024 return false; 2025 2026 for (unsigned i = 0; i < 2; ++i) 2027 for (unsigned j = 0; j < 4; ++j) 2028 if (!isConstantOrUndef(N->getMaskElt(i*4+j), 2029 i*RHSStartValue+j+IndexOffset) || 2030 !isConstantOrUndef(N->getMaskElt(i*4+j+8), 2031 i*RHSStartValue+j+IndexOffset+8)) 2032 return false; 2033 return true; 2034 } 2035 2036 /** 2037 * Determine if the specified shuffle mask is suitable for the vmrgew or 2038 * vmrgow instructions. 2039 * 2040 * \param[in] N The shuffle vector SD Node to analyze 2041 * \param[in] CheckEven Check for an even merge (true) or an odd merge (false) 2042 * \param[in] ShuffleKind Identify the type of merge: 2043 * - 0 = big-endian merge with two different inputs; 2044 * - 1 = either-endian merge with two identical inputs; 2045 * - 2 = little-endian merge with two different inputs (inputs are swapped for 2046 * little-endian merges). 2047 * \param[in] DAG The current SelectionDAG 2048 * \return true iff this shuffle mask 2049 */ 2050 bool PPC::isVMRGEOShuffleMask(ShuffleVectorSDNode *N, bool CheckEven, 2051 unsigned ShuffleKind, SelectionDAG &DAG) { 2052 if (DAG.getDataLayout().isLittleEndian()) { 2053 unsigned indexOffset = CheckEven ? 4 : 0; 2054 if (ShuffleKind == 1) // Unary 2055 return isVMerge(N, indexOffset, 0); 2056 else if (ShuffleKind == 2) // swapped 2057 return isVMerge(N, indexOffset, 16); 2058 else 2059 return false; 2060 } 2061 else { 2062 unsigned indexOffset = CheckEven ? 0 : 4; 2063 if (ShuffleKind == 1) // Unary 2064 return isVMerge(N, indexOffset, 0); 2065 else if (ShuffleKind == 0) // Normal 2066 return isVMerge(N, indexOffset, 16); 2067 else 2068 return false; 2069 } 2070 return false; 2071 } 2072 2073 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift 2074 /// amount, otherwise return -1. 2075 /// The ShuffleKind distinguishes between big-endian operations with two 2076 /// different inputs (0), either-endian operations with two identical inputs 2077 /// (1), and little-endian operations with two different inputs (2). For the 2078 /// latter, the input operands are swapped (see PPCInstrAltivec.td). 2079 int PPC::isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind, 2080 SelectionDAG &DAG) { 2081 if (N->getValueType(0) != MVT::v16i8) 2082 return -1; 2083 2084 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); 2085 2086 // Find the first non-undef value in the shuffle mask. 2087 unsigned i; 2088 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i) 2089 /*search*/; 2090 2091 if (i == 16) return -1; // all undef. 2092 2093 // Otherwise, check to see if the rest of the elements are consecutively 2094 // numbered from this value. 2095 unsigned ShiftAmt = SVOp->getMaskElt(i); 2096 if (ShiftAmt < i) return -1; 2097 2098 ShiftAmt -= i; 2099 bool isLE = DAG.getDataLayout().isLittleEndian(); 2100 2101 if ((ShuffleKind == 0 && !isLE) || (ShuffleKind == 2 && isLE)) { 2102 // Check the rest of the elements to see if they are consecutive. 2103 for (++i; i != 16; ++i) 2104 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i)) 2105 return -1; 2106 } else if (ShuffleKind == 1) { 2107 // Check the rest of the elements to see if they are consecutive. 2108 for (++i; i != 16; ++i) 2109 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15)) 2110 return -1; 2111 } else 2112 return -1; 2113 2114 if (isLE) 2115 ShiftAmt = 16 - ShiftAmt; 2116 2117 return ShiftAmt; 2118 } 2119 2120 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand 2121 /// specifies a splat of a single element that is suitable for input to 2122 /// one of the splat operations (VSPLTB/VSPLTH/VSPLTW/XXSPLTW/LXVDSX/etc.). 2123 bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) { 2124 assert(N->getValueType(0) == MVT::v16i8 && isPowerOf2_32(EltSize) && 2125 EltSize <= 8 && "Can only handle 1,2,4,8 byte element sizes"); 2126 2127 // The consecutive indices need to specify an element, not part of two 2128 // different elements. So abandon ship early if this isn't the case. 2129 if (N->getMaskElt(0) % EltSize != 0) 2130 return false; 2131 2132 // This is a splat operation if each element of the permute is the same, and 2133 // if the value doesn't reference the second vector. 2134 unsigned ElementBase = N->getMaskElt(0); 2135 2136 // FIXME: Handle UNDEF elements too! 2137 if (ElementBase >= 16) 2138 return false; 2139 2140 // Check that the indices are consecutive, in the case of a multi-byte element 2141 // splatted with a v16i8 mask. 2142 for (unsigned i = 1; i != EltSize; ++i) 2143 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase)) 2144 return false; 2145 2146 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) { 2147 if (N->getMaskElt(i) < 0) continue; 2148 for (unsigned j = 0; j != EltSize; ++j) 2149 if (N->getMaskElt(i+j) != N->getMaskElt(j)) 2150 return false; 2151 } 2152 return true; 2153 } 2154 2155 /// Check that the mask is shuffling N byte elements. Within each N byte 2156 /// element of the mask, the indices could be either in increasing or 2157 /// decreasing order as long as they are consecutive. 2158 /// \param[in] N the shuffle vector SD Node to analyze 2159 /// \param[in] Width the element width in bytes, could be 2/4/8/16 (HalfWord/ 2160 /// Word/DoubleWord/QuadWord). 2161 /// \param[in] StepLen the delta indices number among the N byte element, if 2162 /// the mask is in increasing/decreasing order then it is 1/-1. 2163 /// \return true iff the mask is shuffling N byte elements. 2164 static bool isNByteElemShuffleMask(ShuffleVectorSDNode *N, unsigned Width, 2165 int StepLen) { 2166 assert((Width == 2 || Width == 4 || Width == 8 || Width == 16) && 2167 "Unexpected element width."); 2168 assert((StepLen == 1 || StepLen == -1) && "Unexpected element width."); 2169 2170 unsigned NumOfElem = 16 / Width; 2171 unsigned MaskVal[16]; // Width is never greater than 16 2172 for (unsigned i = 0; i < NumOfElem; ++i) { 2173 MaskVal[0] = N->getMaskElt(i * Width); 2174 if ((StepLen == 1) && (MaskVal[0] % Width)) { 2175 return false; 2176 } else if ((StepLen == -1) && ((MaskVal[0] + 1) % Width)) { 2177 return false; 2178 } 2179 2180 for (unsigned int j = 1; j < Width; ++j) { 2181 MaskVal[j] = N->getMaskElt(i * Width + j); 2182 if (MaskVal[j] != MaskVal[j-1] + StepLen) { 2183 return false; 2184 } 2185 } 2186 } 2187 2188 return true; 2189 } 2190 2191 bool PPC::isXXINSERTWMask(ShuffleVectorSDNode *N, unsigned &ShiftElts, 2192 unsigned &InsertAtByte, bool &Swap, bool IsLE) { 2193 if (!isNByteElemShuffleMask(N, 4, 1)) 2194 return false; 2195 2196 // Now we look at mask elements 0,4,8,12 2197 unsigned M0 = N->getMaskElt(0) / 4; 2198 unsigned M1 = N->getMaskElt(4) / 4; 2199 unsigned M2 = N->getMaskElt(8) / 4; 2200 unsigned M3 = N->getMaskElt(12) / 4; 2201 unsigned LittleEndianShifts[] = { 2, 1, 0, 3 }; 2202 unsigned BigEndianShifts[] = { 3, 0, 1, 2 }; 2203 2204 // Below, let H and L be arbitrary elements of the shuffle mask 2205 // where H is in the range [4,7] and L is in the range [0,3]. 2206 // H, 1, 2, 3 or L, 5, 6, 7 2207 if ((M0 > 3 && M1 == 1 && M2 == 2 && M3 == 3) || 2208 (M0 < 4 && M1 == 5 && M2 == 6 && M3 == 7)) { 2209 ShiftElts = IsLE ? LittleEndianShifts[M0 & 0x3] : BigEndianShifts[M0 & 0x3]; 2210 InsertAtByte = IsLE ? 12 : 0; 2211 Swap = M0 < 4; 2212 return true; 2213 } 2214 // 0, H, 2, 3 or 4, L, 6, 7 2215 if ((M1 > 3 && M0 == 0 && M2 == 2 && M3 == 3) || 2216 (M1 < 4 && M0 == 4 && M2 == 6 && M3 == 7)) { 2217 ShiftElts = IsLE ? LittleEndianShifts[M1 & 0x3] : BigEndianShifts[M1 & 0x3]; 2218 InsertAtByte = IsLE ? 8 : 4; 2219 Swap = M1 < 4; 2220 return true; 2221 } 2222 // 0, 1, H, 3 or 4, 5, L, 7 2223 if ((M2 > 3 && M0 == 0 && M1 == 1 && M3 == 3) || 2224 (M2 < 4 && M0 == 4 && M1 == 5 && M3 == 7)) { 2225 ShiftElts = IsLE ? LittleEndianShifts[M2 & 0x3] : BigEndianShifts[M2 & 0x3]; 2226 InsertAtByte = IsLE ? 4 : 8; 2227 Swap = M2 < 4; 2228 return true; 2229 } 2230 // 0, 1, 2, H or 4, 5, 6, L 2231 if ((M3 > 3 && M0 == 0 && M1 == 1 && M2 == 2) || 2232 (M3 < 4 && M0 == 4 && M1 == 5 && M2 == 6)) { 2233 ShiftElts = IsLE ? LittleEndianShifts[M3 & 0x3] : BigEndianShifts[M3 & 0x3]; 2234 InsertAtByte = IsLE ? 0 : 12; 2235 Swap = M3 < 4; 2236 return true; 2237 } 2238 2239 // If both vector operands for the shuffle are the same vector, the mask will 2240 // contain only elements from the first one and the second one will be undef. 2241 if (N->getOperand(1).isUndef()) { 2242 ShiftElts = 0; 2243 Swap = true; 2244 unsigned XXINSERTWSrcElem = IsLE ? 2 : 1; 2245 if (M0 == XXINSERTWSrcElem && M1 == 1 && M2 == 2 && M3 == 3) { 2246 InsertAtByte = IsLE ? 12 : 0; 2247 return true; 2248 } 2249 if (M0 == 0 && M1 == XXINSERTWSrcElem && M2 == 2 && M3 == 3) { 2250 InsertAtByte = IsLE ? 8 : 4; 2251 return true; 2252 } 2253 if (M0 == 0 && M1 == 1 && M2 == XXINSERTWSrcElem && M3 == 3) { 2254 InsertAtByte = IsLE ? 4 : 8; 2255 return true; 2256 } 2257 if (M0 == 0 && M1 == 1 && M2 == 2 && M3 == XXINSERTWSrcElem) { 2258 InsertAtByte = IsLE ? 0 : 12; 2259 return true; 2260 } 2261 } 2262 2263 return false; 2264 } 2265 2266 bool PPC::isXXSLDWIShuffleMask(ShuffleVectorSDNode *N, unsigned &ShiftElts, 2267 bool &Swap, bool IsLE) { 2268 assert(N->getValueType(0) == MVT::v16i8 && "Shuffle vector expects v16i8"); 2269 // Ensure each byte index of the word is consecutive. 2270 if (!isNByteElemShuffleMask(N, 4, 1)) 2271 return false; 2272 2273 // Now we look at mask elements 0,4,8,12, which are the beginning of words. 2274 unsigned M0 = N->getMaskElt(0) / 4; 2275 unsigned M1 = N->getMaskElt(4) / 4; 2276 unsigned M2 = N->getMaskElt(8) / 4; 2277 unsigned M3 = N->getMaskElt(12) / 4; 2278 2279 // If both vector operands for the shuffle are the same vector, the mask will 2280 // contain only elements from the first one and the second one will be undef. 2281 if (N->getOperand(1).isUndef()) { 2282 assert(M0 < 4 && "Indexing into an undef vector?"); 2283 if (M1 != (M0 + 1) % 4 || M2 != (M1 + 1) % 4 || M3 != (M2 + 1) % 4) 2284 return false; 2285 2286 ShiftElts = IsLE ? (4 - M0) % 4 : M0; 2287 Swap = false; 2288 return true; 2289 } 2290 2291 // Ensure each word index of the ShuffleVector Mask is consecutive. 2292 if (M1 != (M0 + 1) % 8 || M2 != (M1 + 1) % 8 || M3 != (M2 + 1) % 8) 2293 return false; 2294 2295 if (IsLE) { 2296 if (M0 == 0 || M0 == 7 || M0 == 6 || M0 == 5) { 2297 // Input vectors don't need to be swapped if the leading element 2298 // of the result is one of the 3 left elements of the second vector 2299 // (or if there is no shift to be done at all). 2300 Swap = false; 2301 ShiftElts = (8 - M0) % 8; 2302 } else if (M0 == 4 || M0 == 3 || M0 == 2 || M0 == 1) { 2303 // Input vectors need to be swapped if the leading element 2304 // of the result is one of the 3 left elements of the first vector 2305 // (or if we're shifting by 4 - thereby simply swapping the vectors). 2306 Swap = true; 2307 ShiftElts = (4 - M0) % 4; 2308 } 2309 2310 return true; 2311 } else { // BE 2312 if (M0 == 0 || M0 == 1 || M0 == 2 || M0 == 3) { 2313 // Input vectors don't need to be swapped if the leading element 2314 // of the result is one of the 4 elements of the first vector. 2315 Swap = false; 2316 ShiftElts = M0; 2317 } else if (M0 == 4 || M0 == 5 || M0 == 6 || M0 == 7) { 2318 // Input vectors need to be swapped if the leading element 2319 // of the result is one of the 4 elements of the right vector. 2320 Swap = true; 2321 ShiftElts = M0 - 4; 2322 } 2323 2324 return true; 2325 } 2326 } 2327 2328 bool static isXXBRShuffleMaskHelper(ShuffleVectorSDNode *N, int Width) { 2329 assert(N->getValueType(0) == MVT::v16i8 && "Shuffle vector expects v16i8"); 2330 2331 if (!isNByteElemShuffleMask(N, Width, -1)) 2332 return false; 2333 2334 for (int i = 0; i < 16; i += Width) 2335 if (N->getMaskElt(i) != i + Width - 1) 2336 return false; 2337 2338 return true; 2339 } 2340 2341 bool PPC::isXXBRHShuffleMask(ShuffleVectorSDNode *N) { 2342 return isXXBRShuffleMaskHelper(N, 2); 2343 } 2344 2345 bool PPC::isXXBRWShuffleMask(ShuffleVectorSDNode *N) { 2346 return isXXBRShuffleMaskHelper(N, 4); 2347 } 2348 2349 bool PPC::isXXBRDShuffleMask(ShuffleVectorSDNode *N) { 2350 return isXXBRShuffleMaskHelper(N, 8); 2351 } 2352 2353 bool PPC::isXXBRQShuffleMask(ShuffleVectorSDNode *N) { 2354 return isXXBRShuffleMaskHelper(N, 16); 2355 } 2356 2357 /// Can node \p N be lowered to an XXPERMDI instruction? If so, set \p Swap 2358 /// if the inputs to the instruction should be swapped and set \p DM to the 2359 /// value for the immediate. 2360 /// Specifically, set \p Swap to true only if \p N can be lowered to XXPERMDI 2361 /// AND element 0 of the result comes from the first input (LE) or second input 2362 /// (BE). Set \p DM to the calculated result (0-3) only if \p N can be lowered. 2363 /// \return true iff the given mask of shuffle node \p N is a XXPERMDI shuffle 2364 /// mask. 2365 bool PPC::isXXPERMDIShuffleMask(ShuffleVectorSDNode *N, unsigned &DM, 2366 bool &Swap, bool IsLE) { 2367 assert(N->getValueType(0) == MVT::v16i8 && "Shuffle vector expects v16i8"); 2368 2369 // Ensure each byte index of the double word is consecutive. 2370 if (!isNByteElemShuffleMask(N, 8, 1)) 2371 return false; 2372 2373 unsigned M0 = N->getMaskElt(0) / 8; 2374 unsigned M1 = N->getMaskElt(8) / 8; 2375 assert(((M0 | M1) < 4) && "A mask element out of bounds?"); 2376 2377 // If both vector operands for the shuffle are the same vector, the mask will 2378 // contain only elements from the first one and the second one will be undef. 2379 if (N->getOperand(1).isUndef()) { 2380 if ((M0 | M1) < 2) { 2381 DM = IsLE ? (((~M1) & 1) << 1) + ((~M0) & 1) : (M0 << 1) + (M1 & 1); 2382 Swap = false; 2383 return true; 2384 } else 2385 return false; 2386 } 2387 2388 if (IsLE) { 2389 if (M0 > 1 && M1 < 2) { 2390 Swap = false; 2391 } else if (M0 < 2 && M1 > 1) { 2392 M0 = (M0 + 2) % 4; 2393 M1 = (M1 + 2) % 4; 2394 Swap = true; 2395 } else 2396 return false; 2397 2398 // Note: if control flow comes here that means Swap is already set above 2399 DM = (((~M1) & 1) << 1) + ((~M0) & 1); 2400 return true; 2401 } else { // BE 2402 if (M0 < 2 && M1 > 1) { 2403 Swap = false; 2404 } else if (M0 > 1 && M1 < 2) { 2405 M0 = (M0 + 2) % 4; 2406 M1 = (M1 + 2) % 4; 2407 Swap = true; 2408 } else 2409 return false; 2410 2411 // Note: if control flow comes here that means Swap is already set above 2412 DM = (M0 << 1) + (M1 & 1); 2413 return true; 2414 } 2415 } 2416 2417 2418 /// getSplatIdxForPPCMnemonics - Return the splat index as a value that is 2419 /// appropriate for PPC mnemonics (which have a big endian bias - namely 2420 /// elements are counted from the left of the vector register). 2421 unsigned PPC::getSplatIdxForPPCMnemonics(SDNode *N, unsigned EltSize, 2422 SelectionDAG &DAG) { 2423 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); 2424 assert(isSplatShuffleMask(SVOp, EltSize)); 2425 if (DAG.getDataLayout().isLittleEndian()) 2426 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize); 2427 else 2428 return SVOp->getMaskElt(0) / EltSize; 2429 } 2430 2431 /// get_VSPLTI_elt - If this is a build_vector of constants which can be formed 2432 /// by using a vspltis[bhw] instruction of the specified element size, return 2433 /// the constant being splatted. The ByteSize field indicates the number of 2434 /// bytes of each element [124] -> [bhw]. 2435 SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) { 2436 SDValue OpVal(nullptr, 0); 2437 2438 // If ByteSize of the splat is bigger than the element size of the 2439 // build_vector, then we have a case where we are checking for a splat where 2440 // multiple elements of the buildvector are folded together into a single 2441 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8). 2442 unsigned EltSize = 16/N->getNumOperands(); 2443 if (EltSize < ByteSize) { 2444 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval. 2445 SDValue UniquedVals[4]; 2446 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?"); 2447 2448 // See if all of the elements in the buildvector agree across. 2449 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { 2450 if (N->getOperand(i).isUndef()) continue; 2451 // If the element isn't a constant, bail fully out. 2452 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue(); 2453 2454 if (!UniquedVals[i&(Multiple-1)].getNode()) 2455 UniquedVals[i&(Multiple-1)] = N->getOperand(i); 2456 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i)) 2457 return SDValue(); // no match. 2458 } 2459 2460 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains 2461 // either constant or undef values that are identical for each chunk. See 2462 // if these chunks can form into a larger vspltis*. 2463 2464 // Check to see if all of the leading entries are either 0 or -1. If 2465 // neither, then this won't fit into the immediate field. 2466 bool LeadingZero = true; 2467 bool LeadingOnes = true; 2468 for (unsigned i = 0; i != Multiple-1; ++i) { 2469 if (!UniquedVals[i].getNode()) continue; // Must have been undefs. 2470 2471 LeadingZero &= isNullConstant(UniquedVals[i]); 2472 LeadingOnes &= isAllOnesConstant(UniquedVals[i]); 2473 } 2474 // Finally, check the least significant entry. 2475 if (LeadingZero) { 2476 if (!UniquedVals[Multiple-1].getNode()) 2477 return DAG.getTargetConstant(0, SDLoc(N), MVT::i32); // 0,0,0,undef 2478 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue(); 2479 if (Val < 16) // 0,0,0,4 -> vspltisw(4) 2480 return DAG.getTargetConstant(Val, SDLoc(N), MVT::i32); 2481 } 2482 if (LeadingOnes) { 2483 if (!UniquedVals[Multiple-1].getNode()) 2484 return DAG.getTargetConstant(~0U, SDLoc(N), MVT::i32); // -1,-1,-1,undef 2485 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue(); 2486 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2) 2487 return DAG.getTargetConstant(Val, SDLoc(N), MVT::i32); 2488 } 2489 2490 return SDValue(); 2491 } 2492 2493 // Check to see if this buildvec has a single non-undef value in its elements. 2494 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { 2495 if (N->getOperand(i).isUndef()) continue; 2496 if (!OpVal.getNode()) 2497 OpVal = N->getOperand(i); 2498 else if (OpVal != N->getOperand(i)) 2499 return SDValue(); 2500 } 2501 2502 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def. 2503 2504 unsigned ValSizeInBytes = EltSize; 2505 uint64_t Value = 0; 2506 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) { 2507 Value = CN->getZExtValue(); 2508 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) { 2509 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!"); 2510 Value = FloatToBits(CN->getValueAPF().convertToFloat()); 2511 } 2512 2513 // If the splat value is larger than the element value, then we can never do 2514 // this splat. The only case that we could fit the replicated bits into our 2515 // immediate field for would be zero, and we prefer to use vxor for it. 2516 if (ValSizeInBytes < ByteSize) return SDValue(); 2517 2518 // If the element value is larger than the splat value, check if it consists 2519 // of a repeated bit pattern of size ByteSize. 2520 if (!APInt(ValSizeInBytes * 8, Value).isSplat(ByteSize * 8)) 2521 return SDValue(); 2522 2523 // Properly sign extend the value. 2524 int MaskVal = SignExtend32(Value, ByteSize * 8); 2525 2526 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros. 2527 if (MaskVal == 0) return SDValue(); 2528 2529 // Finally, if this value fits in a 5 bit sext field, return it 2530 if (SignExtend32<5>(MaskVal) == MaskVal) 2531 return DAG.getTargetConstant(MaskVal, SDLoc(N), MVT::i32); 2532 return SDValue(); 2533 } 2534 2535 //===----------------------------------------------------------------------===// 2536 // Addressing Mode Selection 2537 //===----------------------------------------------------------------------===// 2538 2539 /// isIntS16Immediate - This method tests to see if the node is either a 32-bit 2540 /// or 64-bit immediate, and if the value can be accurately represented as a 2541 /// sign extension from a 16-bit value. If so, this returns true and the 2542 /// immediate. 2543 bool llvm::isIntS16Immediate(SDNode *N, int16_t &Imm) { 2544 if (!isa<ConstantSDNode>(N)) 2545 return false; 2546 2547 Imm = (int16_t)cast<ConstantSDNode>(N)->getZExtValue(); 2548 if (N->getValueType(0) == MVT::i32) 2549 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue(); 2550 else 2551 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue(); 2552 } 2553 bool llvm::isIntS16Immediate(SDValue Op, int16_t &Imm) { 2554 return isIntS16Immediate(Op.getNode(), Imm); 2555 } 2556 2557 /// Used when computing address flags for selecting loads and stores. 2558 /// If we have an OR, check if the LHS and RHS are provably disjoint. 2559 /// An OR of two provably disjoint values is equivalent to an ADD. 2560 /// Most PPC load/store instructions compute the effective address as a sum, 2561 /// so doing this conversion is useful. 2562 static bool provablyDisjointOr(SelectionDAG &DAG, const SDValue &N) { 2563 if (N.getOpcode() != ISD::OR) 2564 return false; 2565 KnownBits LHSKnown = DAG.computeKnownBits(N.getOperand(0)); 2566 if (!LHSKnown.Zero.getBoolValue()) 2567 return false; 2568 KnownBits RHSKnown = DAG.computeKnownBits(N.getOperand(1)); 2569 return (~(LHSKnown.Zero | RHSKnown.Zero) == 0); 2570 } 2571 2572 /// SelectAddressEVXRegReg - Given the specified address, check to see if it can 2573 /// be represented as an indexed [r+r] operation. 2574 bool PPCTargetLowering::SelectAddressEVXRegReg(SDValue N, SDValue &Base, 2575 SDValue &Index, 2576 SelectionDAG &DAG) const { 2577 for (SDNode *U : N->uses()) { 2578 if (MemSDNode *Memop = dyn_cast<MemSDNode>(U)) { 2579 if (Memop->getMemoryVT() == MVT::f64) { 2580 Base = N.getOperand(0); 2581 Index = N.getOperand(1); 2582 return true; 2583 } 2584 } 2585 } 2586 return false; 2587 } 2588 2589 /// isIntS34Immediate - This method tests if value of node given can be 2590 /// accurately represented as a sign extension from a 34-bit value. If so, 2591 /// this returns true and the immediate. 2592 bool llvm::isIntS34Immediate(SDNode *N, int64_t &Imm) { 2593 if (!isa<ConstantSDNode>(N)) 2594 return false; 2595 2596 Imm = (int64_t)cast<ConstantSDNode>(N)->getZExtValue(); 2597 return isInt<34>(Imm); 2598 } 2599 bool llvm::isIntS34Immediate(SDValue Op, int64_t &Imm) { 2600 return isIntS34Immediate(Op.getNode(), Imm); 2601 } 2602 2603 /// SelectAddressRegReg - Given the specified addressed, check to see if it 2604 /// can be represented as an indexed [r+r] operation. Returns false if it 2605 /// can be more efficiently represented as [r+imm]. If \p EncodingAlignment is 2606 /// non-zero and N can be represented by a base register plus a signed 16-bit 2607 /// displacement, make a more precise judgement by checking (displacement % \p 2608 /// EncodingAlignment). 2609 bool PPCTargetLowering::SelectAddressRegReg( 2610 SDValue N, SDValue &Base, SDValue &Index, SelectionDAG &DAG, 2611 MaybeAlign EncodingAlignment) const { 2612 // If we have a PC Relative target flag don't select as [reg+reg]. It will be 2613 // a [pc+imm]. 2614 if (SelectAddressPCRel(N, Base)) 2615 return false; 2616 2617 int16_t Imm = 0; 2618 if (N.getOpcode() == ISD::ADD) { 2619 // Is there any SPE load/store (f64), which can't handle 16bit offset? 2620 // SPE load/store can only handle 8-bit offsets. 2621 if (hasSPE() && SelectAddressEVXRegReg(N, Base, Index, DAG)) 2622 return true; 2623 if (isIntS16Immediate(N.getOperand(1), Imm) && 2624 (!EncodingAlignment || isAligned(*EncodingAlignment, Imm))) 2625 return false; // r+i 2626 if (N.getOperand(1).getOpcode() == PPCISD::Lo) 2627 return false; // r+i 2628 2629 Base = N.getOperand(0); 2630 Index = N.getOperand(1); 2631 return true; 2632 } else if (N.getOpcode() == ISD::OR) { 2633 if (isIntS16Immediate(N.getOperand(1), Imm) && 2634 (!EncodingAlignment || isAligned(*EncodingAlignment, Imm))) 2635 return false; // r+i can fold it if we can. 2636 2637 // If this is an or of disjoint bitfields, we can codegen this as an add 2638 // (for better address arithmetic) if the LHS and RHS of the OR are provably 2639 // disjoint. 2640 KnownBits LHSKnown = DAG.computeKnownBits(N.getOperand(0)); 2641 2642 if (LHSKnown.Zero.getBoolValue()) { 2643 KnownBits RHSKnown = DAG.computeKnownBits(N.getOperand(1)); 2644 // If all of the bits are known zero on the LHS or RHS, the add won't 2645 // carry. 2646 if (~(LHSKnown.Zero | RHSKnown.Zero) == 0) { 2647 Base = N.getOperand(0); 2648 Index = N.getOperand(1); 2649 return true; 2650 } 2651 } 2652 } 2653 2654 return false; 2655 } 2656 2657 // If we happen to be doing an i64 load or store into a stack slot that has 2658 // less than a 4-byte alignment, then the frame-index elimination may need to 2659 // use an indexed load or store instruction (because the offset may not be a 2660 // multiple of 4). The extra register needed to hold the offset comes from the 2661 // register scavenger, and it is possible that the scavenger will need to use 2662 // an emergency spill slot. As a result, we need to make sure that a spill slot 2663 // is allocated when doing an i64 load/store into a less-than-4-byte-aligned 2664 // stack slot. 2665 static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) { 2666 // FIXME: This does not handle the LWA case. 2667 if (VT != MVT::i64) 2668 return; 2669 2670 // NOTE: We'll exclude negative FIs here, which come from argument 2671 // lowering, because there are no known test cases triggering this problem 2672 // using packed structures (or similar). We can remove this exclusion if 2673 // we find such a test case. The reason why this is so test-case driven is 2674 // because this entire 'fixup' is only to prevent crashes (from the 2675 // register scavenger) on not-really-valid inputs. For example, if we have: 2676 // %a = alloca i1 2677 // %b = bitcast i1* %a to i64* 2678 // store i64* a, i64 b 2679 // then the store should really be marked as 'align 1', but is not. If it 2680 // were marked as 'align 1' then the indexed form would have been 2681 // instruction-selected initially, and the problem this 'fixup' is preventing 2682 // won't happen regardless. 2683 if (FrameIdx < 0) 2684 return; 2685 2686 MachineFunction &MF = DAG.getMachineFunction(); 2687 MachineFrameInfo &MFI = MF.getFrameInfo(); 2688 2689 if (MFI.getObjectAlign(FrameIdx) >= Align(4)) 2690 return; 2691 2692 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 2693 FuncInfo->setHasNonRISpills(); 2694 } 2695 2696 /// Returns true if the address N can be represented by a base register plus 2697 /// a signed 16-bit displacement [r+imm], and if it is not better 2698 /// represented as reg+reg. If \p EncodingAlignment is non-zero, only accept 2699 /// displacements that are multiples of that value. 2700 bool PPCTargetLowering::SelectAddressRegImm( 2701 SDValue N, SDValue &Disp, SDValue &Base, SelectionDAG &DAG, 2702 MaybeAlign EncodingAlignment) const { 2703 // FIXME dl should come from parent load or store, not from address 2704 SDLoc dl(N); 2705 2706 // If we have a PC Relative target flag don't select as [reg+imm]. It will be 2707 // a [pc+imm]. 2708 if (SelectAddressPCRel(N, Base)) 2709 return false; 2710 2711 // If this can be more profitably realized as r+r, fail. 2712 if (SelectAddressRegReg(N, Disp, Base, DAG, EncodingAlignment)) 2713 return false; 2714 2715 if (N.getOpcode() == ISD::ADD) { 2716 int16_t imm = 0; 2717 if (isIntS16Immediate(N.getOperand(1), imm) && 2718 (!EncodingAlignment || isAligned(*EncodingAlignment, imm))) { 2719 Disp = DAG.getTargetConstant(imm, dl, N.getValueType()); 2720 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) { 2721 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType()); 2722 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType()); 2723 } else { 2724 Base = N.getOperand(0); 2725 } 2726 return true; // [r+i] 2727 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) { 2728 // Match LOAD (ADD (X, Lo(G))). 2729 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue() 2730 && "Cannot handle constant offsets yet!"); 2731 Disp = N.getOperand(1).getOperand(0); // The global address. 2732 assert(Disp.getOpcode() == ISD::TargetGlobalAddress || 2733 Disp.getOpcode() == ISD::TargetGlobalTLSAddress || 2734 Disp.getOpcode() == ISD::TargetConstantPool || 2735 Disp.getOpcode() == ISD::TargetJumpTable); 2736 Base = N.getOperand(0); 2737 return true; // [&g+r] 2738 } 2739 } else if (N.getOpcode() == ISD::OR) { 2740 int16_t imm = 0; 2741 if (isIntS16Immediate(N.getOperand(1), imm) && 2742 (!EncodingAlignment || isAligned(*EncodingAlignment, imm))) { 2743 // If this is an or of disjoint bitfields, we can codegen this as an add 2744 // (for better address arithmetic) if the LHS and RHS of the OR are 2745 // provably disjoint. 2746 KnownBits LHSKnown = DAG.computeKnownBits(N.getOperand(0)); 2747 2748 if ((LHSKnown.Zero.getZExtValue()|~(uint64_t)imm) == ~0ULL) { 2749 // If all of the bits are known zero on the LHS or RHS, the add won't 2750 // carry. 2751 if (FrameIndexSDNode *FI = 2752 dyn_cast<FrameIndexSDNode>(N.getOperand(0))) { 2753 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType()); 2754 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType()); 2755 } else { 2756 Base = N.getOperand(0); 2757 } 2758 Disp = DAG.getTargetConstant(imm, dl, N.getValueType()); 2759 return true; 2760 } 2761 } 2762 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) { 2763 // Loading from a constant address. 2764 2765 // If this address fits entirely in a 16-bit sext immediate field, codegen 2766 // this as "d, 0" 2767 int16_t Imm; 2768 if (isIntS16Immediate(CN, Imm) && 2769 (!EncodingAlignment || isAligned(*EncodingAlignment, Imm))) { 2770 Disp = DAG.getTargetConstant(Imm, dl, CN->getValueType(0)); 2771 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO, 2772 CN->getValueType(0)); 2773 return true; 2774 } 2775 2776 // Handle 32-bit sext immediates with LIS + addr mode. 2777 if ((CN->getValueType(0) == MVT::i32 || 2778 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) && 2779 (!EncodingAlignment || 2780 isAligned(*EncodingAlignment, CN->getZExtValue()))) { 2781 int Addr = (int)CN->getZExtValue(); 2782 2783 // Otherwise, break this down into an LIS + disp. 2784 Disp = DAG.getTargetConstant((short)Addr, dl, MVT::i32); 2785 2786 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, dl, 2787 MVT::i32); 2788 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8; 2789 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0); 2790 return true; 2791 } 2792 } 2793 2794 Disp = DAG.getTargetConstant(0, dl, getPointerTy(DAG.getDataLayout())); 2795 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) { 2796 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType()); 2797 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType()); 2798 } else 2799 Base = N; 2800 return true; // [r+0] 2801 } 2802 2803 /// Similar to the 16-bit case but for instructions that take a 34-bit 2804 /// displacement field (prefixed loads/stores). 2805 bool PPCTargetLowering::SelectAddressRegImm34(SDValue N, SDValue &Disp, 2806 SDValue &Base, 2807 SelectionDAG &DAG) const { 2808 // Only on 64-bit targets. 2809 if (N.getValueType() != MVT::i64) 2810 return false; 2811 2812 SDLoc dl(N); 2813 int64_t Imm = 0; 2814 2815 if (N.getOpcode() == ISD::ADD) { 2816 if (!isIntS34Immediate(N.getOperand(1), Imm)) 2817 return false; 2818 Disp = DAG.getTargetConstant(Imm, dl, N.getValueType()); 2819 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) 2820 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType()); 2821 else 2822 Base = N.getOperand(0); 2823 return true; 2824 } 2825 2826 if (N.getOpcode() == ISD::OR) { 2827 if (!isIntS34Immediate(N.getOperand(1), Imm)) 2828 return false; 2829 // If this is an or of disjoint bitfields, we can codegen this as an add 2830 // (for better address arithmetic) if the LHS and RHS of the OR are 2831 // provably disjoint. 2832 KnownBits LHSKnown = DAG.computeKnownBits(N.getOperand(0)); 2833 if ((LHSKnown.Zero.getZExtValue() | ~(uint64_t)Imm) != ~0ULL) 2834 return false; 2835 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) 2836 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType()); 2837 else 2838 Base = N.getOperand(0); 2839 Disp = DAG.getTargetConstant(Imm, dl, N.getValueType()); 2840 return true; 2841 } 2842 2843 if (isIntS34Immediate(N, Imm)) { // If the address is a 34-bit const. 2844 Disp = DAG.getTargetConstant(Imm, dl, N.getValueType()); 2845 Base = DAG.getRegister(PPC::ZERO8, N.getValueType()); 2846 return true; 2847 } 2848 2849 return false; 2850 } 2851 2852 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be 2853 /// represented as an indexed [r+r] operation. 2854 bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base, 2855 SDValue &Index, 2856 SelectionDAG &DAG) const { 2857 // Check to see if we can easily represent this as an [r+r] address. This 2858 // will fail if it thinks that the address is more profitably represented as 2859 // reg+imm, e.g. where imm = 0. 2860 if (SelectAddressRegReg(N, Base, Index, DAG)) 2861 return true; 2862 2863 // If the address is the result of an add, we will utilize the fact that the 2864 // address calculation includes an implicit add. However, we can reduce 2865 // register pressure if we do not materialize a constant just for use as the 2866 // index register. We only get rid of the add if it is not an add of a 2867 // value and a 16-bit signed constant and both have a single use. 2868 int16_t imm = 0; 2869 if (N.getOpcode() == ISD::ADD && 2870 (!isIntS16Immediate(N.getOperand(1), imm) || 2871 !N.getOperand(1).hasOneUse() || !N.getOperand(0).hasOneUse())) { 2872 Base = N.getOperand(0); 2873 Index = N.getOperand(1); 2874 return true; 2875 } 2876 2877 // Otherwise, do it the hard way, using R0 as the base register. 2878 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO, 2879 N.getValueType()); 2880 Index = N; 2881 return true; 2882 } 2883 2884 template <typename Ty> static bool isValidPCRelNode(SDValue N) { 2885 Ty *PCRelCand = dyn_cast<Ty>(N); 2886 return PCRelCand && (PCRelCand->getTargetFlags() & PPCII::MO_PCREL_FLAG); 2887 } 2888 2889 /// Returns true if this address is a PC Relative address. 2890 /// PC Relative addresses are marked with the flag PPCII::MO_PCREL_FLAG 2891 /// or if the node opcode is PPCISD::MAT_PCREL_ADDR. 2892 bool PPCTargetLowering::SelectAddressPCRel(SDValue N, SDValue &Base) const { 2893 // This is a materialize PC Relative node. Always select this as PC Relative. 2894 Base = N; 2895 if (N.getOpcode() == PPCISD::MAT_PCREL_ADDR) 2896 return true; 2897 if (isValidPCRelNode<ConstantPoolSDNode>(N) || 2898 isValidPCRelNode<GlobalAddressSDNode>(N) || 2899 isValidPCRelNode<JumpTableSDNode>(N) || 2900 isValidPCRelNode<BlockAddressSDNode>(N)) 2901 return true; 2902 return false; 2903 } 2904 2905 /// Returns true if we should use a direct load into vector instruction 2906 /// (such as lxsd or lfd), instead of a load into gpr + direct move sequence. 2907 static bool usePartialVectorLoads(SDNode *N, const PPCSubtarget& ST) { 2908 2909 // If there are any other uses other than scalar to vector, then we should 2910 // keep it as a scalar load -> direct move pattern to prevent multiple 2911 // loads. 2912 LoadSDNode *LD = dyn_cast<LoadSDNode>(N); 2913 if (!LD) 2914 return false; 2915 2916 EVT MemVT = LD->getMemoryVT(); 2917 if (!MemVT.isSimple()) 2918 return false; 2919 switch(MemVT.getSimpleVT().SimpleTy) { 2920 case MVT::i64: 2921 break; 2922 case MVT::i32: 2923 if (!ST.hasP8Vector()) 2924 return false; 2925 break; 2926 case MVT::i16: 2927 case MVT::i8: 2928 if (!ST.hasP9Vector()) 2929 return false; 2930 break; 2931 default: 2932 return false; 2933 } 2934 2935 SDValue LoadedVal(N, 0); 2936 if (!LoadedVal.hasOneUse()) 2937 return false; 2938 2939 for (SDNode::use_iterator UI = LD->use_begin(), UE = LD->use_end(); 2940 UI != UE; ++UI) 2941 if (UI.getUse().get().getResNo() == 0 && 2942 UI->getOpcode() != ISD::SCALAR_TO_VECTOR && 2943 UI->getOpcode() != PPCISD::SCALAR_TO_VECTOR_PERMUTED) 2944 return false; 2945 2946 return true; 2947 } 2948 2949 /// getPreIndexedAddressParts - returns true by value, base pointer and 2950 /// offset pointer and addressing mode by reference if the node's address 2951 /// can be legally represented as pre-indexed load / store address. 2952 bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base, 2953 SDValue &Offset, 2954 ISD::MemIndexedMode &AM, 2955 SelectionDAG &DAG) const { 2956 if (DisablePPCPreinc) return false; 2957 2958 bool isLoad = true; 2959 SDValue Ptr; 2960 EVT VT; 2961 unsigned Alignment; 2962 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) { 2963 Ptr = LD->getBasePtr(); 2964 VT = LD->getMemoryVT(); 2965 Alignment = LD->getAlignment(); 2966 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) { 2967 Ptr = ST->getBasePtr(); 2968 VT = ST->getMemoryVT(); 2969 Alignment = ST->getAlignment(); 2970 isLoad = false; 2971 } else 2972 return false; 2973 2974 // Do not generate pre-inc forms for specific loads that feed scalar_to_vector 2975 // instructions because we can fold these into a more efficient instruction 2976 // instead, (such as LXSD). 2977 if (isLoad && usePartialVectorLoads(N, Subtarget)) { 2978 return false; 2979 } 2980 2981 // PowerPC doesn't have preinc load/store instructions for vectors 2982 if (VT.isVector()) 2983 return false; 2984 2985 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) { 2986 // Common code will reject creating a pre-inc form if the base pointer 2987 // is a frame index, or if N is a store and the base pointer is either 2988 // the same as or a predecessor of the value being stored. Check for 2989 // those situations here, and try with swapped Base/Offset instead. 2990 bool Swap = false; 2991 2992 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base)) 2993 Swap = true; 2994 else if (!isLoad) { 2995 SDValue Val = cast<StoreSDNode>(N)->getValue(); 2996 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode())) 2997 Swap = true; 2998 } 2999 3000 if (Swap) 3001 std::swap(Base, Offset); 3002 3003 AM = ISD::PRE_INC; 3004 return true; 3005 } 3006 3007 // LDU/STU can only handle immediates that are a multiple of 4. 3008 if (VT != MVT::i64) { 3009 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, None)) 3010 return false; 3011 } else { 3012 // LDU/STU need an address with at least 4-byte alignment. 3013 if (Alignment < 4) 3014 return false; 3015 3016 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, Align(4))) 3017 return false; 3018 } 3019 3020 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) { 3021 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of 3022 // sext i32 to i64 when addr mode is r+i. 3023 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 && 3024 LD->getExtensionType() == ISD::SEXTLOAD && 3025 isa<ConstantSDNode>(Offset)) 3026 return false; 3027 } 3028 3029 AM = ISD::PRE_INC; 3030 return true; 3031 } 3032 3033 //===----------------------------------------------------------------------===// 3034 // LowerOperation implementation 3035 //===----------------------------------------------------------------------===// 3036 3037 /// Return true if we should reference labels using a PICBase, set the HiOpFlags 3038 /// and LoOpFlags to the target MO flags. 3039 static void getLabelAccessInfo(bool IsPIC, const PPCSubtarget &Subtarget, 3040 unsigned &HiOpFlags, unsigned &LoOpFlags, 3041 const GlobalValue *GV = nullptr) { 3042 HiOpFlags = PPCII::MO_HA; 3043 LoOpFlags = PPCII::MO_LO; 3044 3045 // Don't use the pic base if not in PIC relocation model. 3046 if (IsPIC) { 3047 HiOpFlags |= PPCII::MO_PIC_FLAG; 3048 LoOpFlags |= PPCII::MO_PIC_FLAG; 3049 } 3050 } 3051 3052 static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC, 3053 SelectionDAG &DAG) { 3054 SDLoc DL(HiPart); 3055 EVT PtrVT = HiPart.getValueType(); 3056 SDValue Zero = DAG.getConstant(0, DL, PtrVT); 3057 3058 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero); 3059 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero); 3060 3061 // With PIC, the first instruction is actually "GR+hi(&G)". 3062 if (isPIC) 3063 Hi = DAG.getNode(ISD::ADD, DL, PtrVT, 3064 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi); 3065 3066 // Generate non-pic code that has direct accesses to the constant pool. 3067 // The address of the global is just (hi(&g)+lo(&g)). 3068 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo); 3069 } 3070 3071 static void setUsesTOCBasePtr(MachineFunction &MF) { 3072 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 3073 FuncInfo->setUsesTOCBasePtr(); 3074 } 3075 3076 static void setUsesTOCBasePtr(SelectionDAG &DAG) { 3077 setUsesTOCBasePtr(DAG.getMachineFunction()); 3078 } 3079 3080 SDValue PPCTargetLowering::getTOCEntry(SelectionDAG &DAG, const SDLoc &dl, 3081 SDValue GA) const { 3082 const bool Is64Bit = Subtarget.isPPC64(); 3083 EVT VT = Is64Bit ? MVT::i64 : MVT::i32; 3084 SDValue Reg = Is64Bit ? DAG.getRegister(PPC::X2, VT) 3085 : Subtarget.isAIXABI() 3086 ? DAG.getRegister(PPC::R2, VT) 3087 : DAG.getNode(PPCISD::GlobalBaseReg, dl, VT); 3088 SDValue Ops[] = { GA, Reg }; 3089 return DAG.getMemIntrinsicNode( 3090 PPCISD::TOC_ENTRY, dl, DAG.getVTList(VT, MVT::Other), Ops, VT, 3091 MachinePointerInfo::getGOT(DAG.getMachineFunction()), None, 3092 MachineMemOperand::MOLoad); 3093 } 3094 3095 SDValue PPCTargetLowering::LowerConstantPool(SDValue Op, 3096 SelectionDAG &DAG) const { 3097 EVT PtrVT = Op.getValueType(); 3098 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); 3099 const Constant *C = CP->getConstVal(); 3100 3101 // 64-bit SVR4 ABI and AIX ABI code are always position-independent. 3102 // The actual address of the GlobalValue is stored in the TOC. 3103 if (Subtarget.is64BitELFABI() || Subtarget.isAIXABI()) { 3104 if (Subtarget.isUsingPCRelativeCalls()) { 3105 SDLoc DL(CP); 3106 EVT Ty = getPointerTy(DAG.getDataLayout()); 3107 SDValue ConstPool = DAG.getTargetConstantPool( 3108 C, Ty, CP->getAlign(), CP->getOffset(), PPCII::MO_PCREL_FLAG); 3109 return DAG.getNode(PPCISD::MAT_PCREL_ADDR, DL, Ty, ConstPool); 3110 } 3111 setUsesTOCBasePtr(DAG); 3112 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlign(), 0); 3113 return getTOCEntry(DAG, SDLoc(CP), GA); 3114 } 3115 3116 unsigned MOHiFlag, MOLoFlag; 3117 bool IsPIC = isPositionIndependent(); 3118 getLabelAccessInfo(IsPIC, Subtarget, MOHiFlag, MOLoFlag); 3119 3120 if (IsPIC && Subtarget.isSVR4ABI()) { 3121 SDValue GA = 3122 DAG.getTargetConstantPool(C, PtrVT, CP->getAlign(), PPCII::MO_PIC_FLAG); 3123 return getTOCEntry(DAG, SDLoc(CP), GA); 3124 } 3125 3126 SDValue CPIHi = 3127 DAG.getTargetConstantPool(C, PtrVT, CP->getAlign(), 0, MOHiFlag); 3128 SDValue CPILo = 3129 DAG.getTargetConstantPool(C, PtrVT, CP->getAlign(), 0, MOLoFlag); 3130 return LowerLabelRef(CPIHi, CPILo, IsPIC, DAG); 3131 } 3132 3133 // For 64-bit PowerPC, prefer the more compact relative encodings. 3134 // This trades 32 bits per jump table entry for one or two instructions 3135 // on the jump site. 3136 unsigned PPCTargetLowering::getJumpTableEncoding() const { 3137 if (isJumpTableRelative()) 3138 return MachineJumpTableInfo::EK_LabelDifference32; 3139 3140 return TargetLowering::getJumpTableEncoding(); 3141 } 3142 3143 bool PPCTargetLowering::isJumpTableRelative() const { 3144 if (UseAbsoluteJumpTables) 3145 return false; 3146 if (Subtarget.isPPC64() || Subtarget.isAIXABI()) 3147 return true; 3148 return TargetLowering::isJumpTableRelative(); 3149 } 3150 3151 SDValue PPCTargetLowering::getPICJumpTableRelocBase(SDValue Table, 3152 SelectionDAG &DAG) const { 3153 if (!Subtarget.isPPC64() || Subtarget.isAIXABI()) 3154 return TargetLowering::getPICJumpTableRelocBase(Table, DAG); 3155 3156 switch (getTargetMachine().getCodeModel()) { 3157 case CodeModel::Small: 3158 case CodeModel::Medium: 3159 return TargetLowering::getPICJumpTableRelocBase(Table, DAG); 3160 default: 3161 return DAG.getNode(PPCISD::GlobalBaseReg, SDLoc(), 3162 getPointerTy(DAG.getDataLayout())); 3163 } 3164 } 3165 3166 const MCExpr * 3167 PPCTargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF, 3168 unsigned JTI, 3169 MCContext &Ctx) const { 3170 if (!Subtarget.isPPC64() || Subtarget.isAIXABI()) 3171 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx); 3172 3173 switch (getTargetMachine().getCodeModel()) { 3174 case CodeModel::Small: 3175 case CodeModel::Medium: 3176 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx); 3177 default: 3178 return MCSymbolRefExpr::create(MF->getPICBaseSymbol(), Ctx); 3179 } 3180 } 3181 3182 SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const { 3183 EVT PtrVT = Op.getValueType(); 3184 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op); 3185 3186 // isUsingPCRelativeCalls() returns true when PCRelative is enabled 3187 if (Subtarget.isUsingPCRelativeCalls()) { 3188 SDLoc DL(JT); 3189 EVT Ty = getPointerTy(DAG.getDataLayout()); 3190 SDValue GA = 3191 DAG.getTargetJumpTable(JT->getIndex(), Ty, PPCII::MO_PCREL_FLAG); 3192 SDValue MatAddr = DAG.getNode(PPCISD::MAT_PCREL_ADDR, DL, Ty, GA); 3193 return MatAddr; 3194 } 3195 3196 // 64-bit SVR4 ABI and AIX ABI code are always position-independent. 3197 // The actual address of the GlobalValue is stored in the TOC. 3198 if (Subtarget.is64BitELFABI() || Subtarget.isAIXABI()) { 3199 setUsesTOCBasePtr(DAG); 3200 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT); 3201 return getTOCEntry(DAG, SDLoc(JT), GA); 3202 } 3203 3204 unsigned MOHiFlag, MOLoFlag; 3205 bool IsPIC = isPositionIndependent(); 3206 getLabelAccessInfo(IsPIC, Subtarget, MOHiFlag, MOLoFlag); 3207 3208 if (IsPIC && Subtarget.isSVR4ABI()) { 3209 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, 3210 PPCII::MO_PIC_FLAG); 3211 return getTOCEntry(DAG, SDLoc(GA), GA); 3212 } 3213 3214 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag); 3215 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag); 3216 return LowerLabelRef(JTIHi, JTILo, IsPIC, DAG); 3217 } 3218 3219 SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op, 3220 SelectionDAG &DAG) const { 3221 EVT PtrVT = Op.getValueType(); 3222 BlockAddressSDNode *BASDN = cast<BlockAddressSDNode>(Op); 3223 const BlockAddress *BA = BASDN->getBlockAddress(); 3224 3225 // isUsingPCRelativeCalls() returns true when PCRelative is enabled 3226 if (Subtarget.isUsingPCRelativeCalls()) { 3227 SDLoc DL(BASDN); 3228 EVT Ty = getPointerTy(DAG.getDataLayout()); 3229 SDValue GA = DAG.getTargetBlockAddress(BA, Ty, BASDN->getOffset(), 3230 PPCII::MO_PCREL_FLAG); 3231 SDValue MatAddr = DAG.getNode(PPCISD::MAT_PCREL_ADDR, DL, Ty, GA); 3232 return MatAddr; 3233 } 3234 3235 // 64-bit SVR4 ABI and AIX ABI code are always position-independent. 3236 // The actual BlockAddress is stored in the TOC. 3237 if (Subtarget.is64BitELFABI() || Subtarget.isAIXABI()) { 3238 setUsesTOCBasePtr(DAG); 3239 SDValue GA = DAG.getTargetBlockAddress(BA, PtrVT, BASDN->getOffset()); 3240 return getTOCEntry(DAG, SDLoc(BASDN), GA); 3241 } 3242 3243 // 32-bit position-independent ELF stores the BlockAddress in the .got. 3244 if (Subtarget.is32BitELFABI() && isPositionIndependent()) 3245 return getTOCEntry( 3246 DAG, SDLoc(BASDN), 3247 DAG.getTargetBlockAddress(BA, PtrVT, BASDN->getOffset())); 3248 3249 unsigned MOHiFlag, MOLoFlag; 3250 bool IsPIC = isPositionIndependent(); 3251 getLabelAccessInfo(IsPIC, Subtarget, MOHiFlag, MOLoFlag); 3252 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag); 3253 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag); 3254 return LowerLabelRef(TgtBAHi, TgtBALo, IsPIC, DAG); 3255 } 3256 3257 SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op, 3258 SelectionDAG &DAG) const { 3259 if (Subtarget.isAIXABI()) 3260 return LowerGlobalTLSAddressAIX(Op, DAG); 3261 3262 return LowerGlobalTLSAddressLinux(Op, DAG); 3263 } 3264 3265 SDValue PPCTargetLowering::LowerGlobalTLSAddressAIX(SDValue Op, 3266 SelectionDAG &DAG) const { 3267 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op); 3268 3269 if (DAG.getTarget().useEmulatedTLS()) 3270 report_fatal_error("Emulated TLS is not yet supported on AIX"); 3271 3272 SDLoc dl(GA); 3273 const GlobalValue *GV = GA->getGlobal(); 3274 EVT PtrVT = getPointerTy(DAG.getDataLayout()); 3275 3276 // The general-dynamic model is the only access model supported for now, so 3277 // all the GlobalTLSAddress nodes are lowered with this model. 3278 // We need to generate two TOC entries, one for the variable offset, one for 3279 // the region handle. The global address for the TOC entry of the region 3280 // handle is created with the MO_TLSGDM_FLAG flag and the global address 3281 // for the TOC entry of the variable offset is created with MO_TLSGD_FLAG. 3282 SDValue VariableOffsetTGA = 3283 DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, PPCII::MO_TLSGD_FLAG); 3284 SDValue RegionHandleTGA = 3285 DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, PPCII::MO_TLSGDM_FLAG); 3286 SDValue VariableOffset = getTOCEntry(DAG, dl, VariableOffsetTGA); 3287 SDValue RegionHandle = getTOCEntry(DAG, dl, RegionHandleTGA); 3288 return DAG.getNode(PPCISD::TLSGD_AIX, dl, PtrVT, VariableOffset, 3289 RegionHandle); 3290 } 3291 3292 SDValue PPCTargetLowering::LowerGlobalTLSAddressLinux(SDValue Op, 3293 SelectionDAG &DAG) const { 3294 // FIXME: TLS addresses currently use medium model code sequences, 3295 // which is the most useful form. Eventually support for small and 3296 // large models could be added if users need it, at the cost of 3297 // additional complexity. 3298 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op); 3299 if (DAG.getTarget().useEmulatedTLS()) 3300 return LowerToTLSEmulatedModel(GA, DAG); 3301 3302 SDLoc dl(GA); 3303 const GlobalValue *GV = GA->getGlobal(); 3304 EVT PtrVT = getPointerTy(DAG.getDataLayout()); 3305 bool is64bit = Subtarget.isPPC64(); 3306 const Module *M = DAG.getMachineFunction().getFunction().getParent(); 3307 PICLevel::Level picLevel = M->getPICLevel(); 3308 3309 const TargetMachine &TM = getTargetMachine(); 3310 TLSModel::Model Model = TM.getTLSModel(GV); 3311 3312 if (Model == TLSModel::LocalExec) { 3313 if (Subtarget.isUsingPCRelativeCalls()) { 3314 SDValue TLSReg = DAG.getRegister(PPC::X13, MVT::i64); 3315 SDValue TGA = DAG.getTargetGlobalAddress( 3316 GV, dl, PtrVT, 0, (PPCII::MO_PCREL_FLAG | PPCII::MO_TPREL_FLAG)); 3317 SDValue MatAddr = 3318 DAG.getNode(PPCISD::TLS_LOCAL_EXEC_MAT_ADDR, dl, PtrVT, TGA); 3319 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TLSReg, MatAddr); 3320 } 3321 3322 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 3323 PPCII::MO_TPREL_HA); 3324 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 3325 PPCII::MO_TPREL_LO); 3326 SDValue TLSReg = is64bit ? DAG.getRegister(PPC::X13, MVT::i64) 3327 : DAG.getRegister(PPC::R2, MVT::i32); 3328 3329 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg); 3330 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi); 3331 } 3332 3333 if (Model == TLSModel::InitialExec) { 3334 bool IsPCRel = Subtarget.isUsingPCRelativeCalls(); 3335 SDValue TGA = DAG.getTargetGlobalAddress( 3336 GV, dl, PtrVT, 0, IsPCRel ? PPCII::MO_GOT_TPREL_PCREL_FLAG : 0); 3337 SDValue TGATLS = DAG.getTargetGlobalAddress( 3338 GV, dl, PtrVT, 0, 3339 IsPCRel ? (PPCII::MO_TLS | PPCII::MO_PCREL_FLAG) : PPCII::MO_TLS); 3340 SDValue TPOffset; 3341 if (IsPCRel) { 3342 SDValue MatPCRel = DAG.getNode(PPCISD::MAT_PCREL_ADDR, dl, PtrVT, TGA); 3343 TPOffset = DAG.getLoad(MVT::i64, dl, DAG.getEntryNode(), MatPCRel, 3344 MachinePointerInfo()); 3345 } else { 3346 SDValue GOTPtr; 3347 if (is64bit) { 3348 setUsesTOCBasePtr(DAG); 3349 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64); 3350 GOTPtr = 3351 DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl, PtrVT, GOTReg, TGA); 3352 } else { 3353 if (!TM.isPositionIndependent()) 3354 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT); 3355 else if (picLevel == PICLevel::SmallPIC) 3356 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT); 3357 else 3358 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT); 3359 } 3360 TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl, PtrVT, TGA, GOTPtr); 3361 } 3362 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS); 3363 } 3364 3365 if (Model == TLSModel::GeneralDynamic) { 3366 if (Subtarget.isUsingPCRelativeCalls()) { 3367 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 3368 PPCII::MO_GOT_TLSGD_PCREL_FLAG); 3369 return DAG.getNode(PPCISD::TLS_DYNAMIC_MAT_PCREL_ADDR, dl, PtrVT, TGA); 3370 } 3371 3372 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0); 3373 SDValue GOTPtr; 3374 if (is64bit) { 3375 setUsesTOCBasePtr(DAG); 3376 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64); 3377 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT, 3378 GOTReg, TGA); 3379 } else { 3380 if (picLevel == PICLevel::SmallPIC) 3381 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT); 3382 else 3383 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT); 3384 } 3385 return DAG.getNode(PPCISD::ADDI_TLSGD_L_ADDR, dl, PtrVT, 3386 GOTPtr, TGA, TGA); 3387 } 3388 3389 if (Model == TLSModel::LocalDynamic) { 3390 if (Subtarget.isUsingPCRelativeCalls()) { 3391 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 3392 PPCII::MO_GOT_TLSLD_PCREL_FLAG); 3393 SDValue MatPCRel = 3394 DAG.getNode(PPCISD::TLS_DYNAMIC_MAT_PCREL_ADDR, dl, PtrVT, TGA); 3395 return DAG.getNode(PPCISD::PADDI_DTPREL, dl, PtrVT, MatPCRel, TGA); 3396 } 3397 3398 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0); 3399 SDValue GOTPtr; 3400 if (is64bit) { 3401 setUsesTOCBasePtr(DAG); 3402 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64); 3403 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT, 3404 GOTReg, TGA); 3405 } else { 3406 if (picLevel == PICLevel::SmallPIC) 3407 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT); 3408 else 3409 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT); 3410 } 3411 SDValue TLSAddr = DAG.getNode(PPCISD::ADDI_TLSLD_L_ADDR, dl, 3412 PtrVT, GOTPtr, TGA, TGA); 3413 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, 3414 PtrVT, TLSAddr, TGA); 3415 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA); 3416 } 3417 3418 llvm_unreachable("Unknown TLS model!"); 3419 } 3420 3421 SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op, 3422 SelectionDAG &DAG) const { 3423 EVT PtrVT = Op.getValueType(); 3424 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op); 3425 SDLoc DL(GSDN); 3426 const GlobalValue *GV = GSDN->getGlobal(); 3427 3428 // 64-bit SVR4 ABI & AIX ABI code is always position-independent. 3429 // The actual address of the GlobalValue is stored in the TOC. 3430 if (Subtarget.is64BitELFABI() || Subtarget.isAIXABI()) { 3431 if (Subtarget.isUsingPCRelativeCalls()) { 3432 EVT Ty = getPointerTy(DAG.getDataLayout()); 3433 if (isAccessedAsGotIndirect(Op)) { 3434 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, Ty, GSDN->getOffset(), 3435 PPCII::MO_PCREL_FLAG | 3436 PPCII::MO_GOT_FLAG); 3437 SDValue MatPCRel = DAG.getNode(PPCISD::MAT_PCREL_ADDR, DL, Ty, GA); 3438 SDValue Load = DAG.getLoad(MVT::i64, DL, DAG.getEntryNode(), MatPCRel, 3439 MachinePointerInfo()); 3440 return Load; 3441 } else { 3442 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, Ty, GSDN->getOffset(), 3443 PPCII::MO_PCREL_FLAG); 3444 return DAG.getNode(PPCISD::MAT_PCREL_ADDR, DL, Ty, GA); 3445 } 3446 } 3447 setUsesTOCBasePtr(DAG); 3448 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset()); 3449 return getTOCEntry(DAG, DL, GA); 3450 } 3451 3452 unsigned MOHiFlag, MOLoFlag; 3453 bool IsPIC = isPositionIndependent(); 3454 getLabelAccessInfo(IsPIC, Subtarget, MOHiFlag, MOLoFlag, GV); 3455 3456 if (IsPIC && Subtarget.isSVR4ABI()) { 3457 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 3458 GSDN->getOffset(), 3459 PPCII::MO_PIC_FLAG); 3460 return getTOCEntry(DAG, DL, GA); 3461 } 3462 3463 SDValue GAHi = 3464 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag); 3465 SDValue GALo = 3466 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag); 3467 3468 return LowerLabelRef(GAHi, GALo, IsPIC, DAG); 3469 } 3470 3471 SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const { 3472 bool IsStrict = Op->isStrictFPOpcode(); 3473 ISD::CondCode CC = 3474 cast<CondCodeSDNode>(Op.getOperand(IsStrict ? 3 : 2))->get(); 3475 SDValue LHS = Op.getOperand(IsStrict ? 1 : 0); 3476 SDValue RHS = Op.getOperand(IsStrict ? 2 : 1); 3477 SDValue Chain = IsStrict ? Op.getOperand(0) : SDValue(); 3478 EVT LHSVT = LHS.getValueType(); 3479 SDLoc dl(Op); 3480 3481 // Soften the setcc with libcall if it is fp128. 3482 if (LHSVT == MVT::f128) { 3483 assert(!Subtarget.hasP9Vector() && 3484 "SETCC for f128 is already legal under Power9!"); 3485 softenSetCCOperands(DAG, LHSVT, LHS, RHS, CC, dl, LHS, RHS, Chain, 3486 Op->getOpcode() == ISD::STRICT_FSETCCS); 3487 if (RHS.getNode()) 3488 LHS = DAG.getNode(ISD::SETCC, dl, Op.getValueType(), LHS, RHS, 3489 DAG.getCondCode(CC)); 3490 if (IsStrict) 3491 return DAG.getMergeValues({LHS, Chain}, dl); 3492 return LHS; 3493 } 3494 3495 assert(!IsStrict && "Don't know how to handle STRICT_FSETCC!"); 3496 3497 if (Op.getValueType() == MVT::v2i64) { 3498 // When the operands themselves are v2i64 values, we need to do something 3499 // special because VSX has no underlying comparison operations for these. 3500 if (LHS.getValueType() == MVT::v2i64) { 3501 // Equality can be handled by casting to the legal type for Altivec 3502 // comparisons, everything else needs to be expanded. 3503 if (CC == ISD::SETEQ || CC == ISD::SETNE) { 3504 return DAG.getNode( 3505 ISD::BITCAST, dl, MVT::v2i64, 3506 DAG.getSetCC(dl, MVT::v4i32, 3507 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, LHS), 3508 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, RHS), CC)); 3509 } 3510 3511 return SDValue(); 3512 } 3513 3514 // We handle most of these in the usual way. 3515 return Op; 3516 } 3517 3518 // If we're comparing for equality to zero, expose the fact that this is 3519 // implemented as a ctlz/srl pair on ppc, so that the dag combiner can 3520 // fold the new nodes. 3521 if (SDValue V = lowerCmpEqZeroToCtlzSrl(Op, DAG)) 3522 return V; 3523 3524 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS)) { 3525 // Leave comparisons against 0 and -1 alone for now, since they're usually 3526 // optimized. FIXME: revisit this when we can custom lower all setcc 3527 // optimizations. 3528 if (C->isAllOnes() || C->isZero()) 3529 return SDValue(); 3530 } 3531 3532 // If we have an integer seteq/setne, turn it into a compare against zero 3533 // by xor'ing the rhs with the lhs, which is faster than setting a 3534 // condition register, reading it back out, and masking the correct bit. The 3535 // normal approach here uses sub to do this instead of xor. Using xor exposes 3536 // the result to other bit-twiddling opportunities. 3537 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) { 3538 EVT VT = Op.getValueType(); 3539 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, LHS, RHS); 3540 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, dl, LHSVT), CC); 3541 } 3542 return SDValue(); 3543 } 3544 3545 SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const { 3546 SDNode *Node = Op.getNode(); 3547 EVT VT = Node->getValueType(0); 3548 EVT PtrVT = getPointerTy(DAG.getDataLayout()); 3549 SDValue InChain = Node->getOperand(0); 3550 SDValue VAListPtr = Node->getOperand(1); 3551 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue(); 3552 SDLoc dl(Node); 3553 3554 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only"); 3555 3556 // gpr_index 3557 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain, 3558 VAListPtr, MachinePointerInfo(SV), MVT::i8); 3559 InChain = GprIndex.getValue(1); 3560 3561 if (VT == MVT::i64) { 3562 // Check if GprIndex is even 3563 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex, 3564 DAG.getConstant(1, dl, MVT::i32)); 3565 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd, 3566 DAG.getConstant(0, dl, MVT::i32), ISD::SETNE); 3567 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex, 3568 DAG.getConstant(1, dl, MVT::i32)); 3569 // Align GprIndex to be even if it isn't 3570 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne, 3571 GprIndex); 3572 } 3573 3574 // fpr index is 1 byte after gpr 3575 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr, 3576 DAG.getConstant(1, dl, MVT::i32)); 3577 3578 // fpr 3579 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain, 3580 FprPtr, MachinePointerInfo(SV), MVT::i8); 3581 InChain = FprIndex.getValue(1); 3582 3583 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr, 3584 DAG.getConstant(8, dl, MVT::i32)); 3585 3586 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr, 3587 DAG.getConstant(4, dl, MVT::i32)); 3588 3589 // areas 3590 SDValue OverflowArea = 3591 DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr, MachinePointerInfo()); 3592 InChain = OverflowArea.getValue(1); 3593 3594 SDValue RegSaveArea = 3595 DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr, MachinePointerInfo()); 3596 InChain = RegSaveArea.getValue(1); 3597 3598 // select overflow_area if index > 8 3599 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex, 3600 DAG.getConstant(8, dl, MVT::i32), ISD::SETLT); 3601 3602 // adjustment constant gpr_index * 4/8 3603 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32, 3604 VT.isInteger() ? GprIndex : FprIndex, 3605 DAG.getConstant(VT.isInteger() ? 4 : 8, dl, 3606 MVT::i32)); 3607 3608 // OurReg = RegSaveArea + RegConstant 3609 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea, 3610 RegConstant); 3611 3612 // Floating types are 32 bytes into RegSaveArea 3613 if (VT.isFloatingPoint()) 3614 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg, 3615 DAG.getConstant(32, dl, MVT::i32)); 3616 3617 // increase {f,g}pr_index by 1 (or 2 if VT is i64) 3618 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32, 3619 VT.isInteger() ? GprIndex : FprIndex, 3620 DAG.getConstant(VT == MVT::i64 ? 2 : 1, dl, 3621 MVT::i32)); 3622 3623 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1, 3624 VT.isInteger() ? VAListPtr : FprPtr, 3625 MachinePointerInfo(SV), MVT::i8); 3626 3627 // determine if we should load from reg_save_area or overflow_area 3628 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea); 3629 3630 // increase overflow_area by 4/8 if gpr/fpr > 8 3631 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea, 3632 DAG.getConstant(VT.isInteger() ? 4 : 8, 3633 dl, MVT::i32)); 3634 3635 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea, 3636 OverflowAreaPlusN); 3637 3638 InChain = DAG.getTruncStore(InChain, dl, OverflowArea, OverflowAreaPtr, 3639 MachinePointerInfo(), MVT::i32); 3640 3641 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo()); 3642 } 3643 3644 SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const { 3645 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only"); 3646 3647 // We have to copy the entire va_list struct: 3648 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte 3649 return DAG.getMemcpy(Op.getOperand(0), Op, Op.getOperand(1), Op.getOperand(2), 3650 DAG.getConstant(12, SDLoc(Op), MVT::i32), Align(8), 3651 false, true, false, MachinePointerInfo(), 3652 MachinePointerInfo()); 3653 } 3654 3655 SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op, 3656 SelectionDAG &DAG) const { 3657 if (Subtarget.isAIXABI()) 3658 report_fatal_error("ADJUST_TRAMPOLINE operation is not supported on AIX."); 3659 3660 return Op.getOperand(0); 3661 } 3662 3663 SDValue PPCTargetLowering::LowerINLINEASM(SDValue Op, SelectionDAG &DAG) const { 3664 MachineFunction &MF = DAG.getMachineFunction(); 3665 PPCFunctionInfo &MFI = *MF.getInfo<PPCFunctionInfo>(); 3666 3667 assert((Op.getOpcode() == ISD::INLINEASM || 3668 Op.getOpcode() == ISD::INLINEASM_BR) && 3669 "Expecting Inline ASM node."); 3670 3671 // If an LR store is already known to be required then there is not point in 3672 // checking this ASM as well. 3673 if (MFI.isLRStoreRequired()) 3674 return Op; 3675 3676 // Inline ASM nodes have an optional last operand that is an incoming Flag of 3677 // type MVT::Glue. We want to ignore this last operand if that is the case. 3678 unsigned NumOps = Op.getNumOperands(); 3679 if (Op.getOperand(NumOps - 1).getValueType() == MVT::Glue) 3680 --NumOps; 3681 3682 // Check all operands that may contain the LR. 3683 for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) { 3684 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(i))->getZExtValue(); 3685 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags); 3686 ++i; // Skip the ID value. 3687 3688 switch (InlineAsm::getKind(Flags)) { 3689 default: 3690 llvm_unreachable("Bad flags!"); 3691 case InlineAsm::Kind_RegUse: 3692 case InlineAsm::Kind_Imm: 3693 case InlineAsm::Kind_Mem: 3694 i += NumVals; 3695 break; 3696 case InlineAsm::Kind_Clobber: 3697 case InlineAsm::Kind_RegDef: 3698 case InlineAsm::Kind_RegDefEarlyClobber: { 3699 for (; NumVals; --NumVals, ++i) { 3700 Register Reg = cast<RegisterSDNode>(Op.getOperand(i))->getReg(); 3701 if (Reg != PPC::LR && Reg != PPC::LR8) 3702 continue; 3703 MFI.setLRStoreRequired(); 3704 return Op; 3705 } 3706 break; 3707 } 3708 } 3709 } 3710 3711 return Op; 3712 } 3713 3714 SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op, 3715 SelectionDAG &DAG) const { 3716 if (Subtarget.isAIXABI()) 3717 report_fatal_error("INIT_TRAMPOLINE operation is not supported on AIX."); 3718 3719 SDValue Chain = Op.getOperand(0); 3720 SDValue Trmp = Op.getOperand(1); // trampoline 3721 SDValue FPtr = Op.getOperand(2); // nested function 3722 SDValue Nest = Op.getOperand(3); // 'nest' parameter value 3723 SDLoc dl(Op); 3724 3725 EVT PtrVT = getPointerTy(DAG.getDataLayout()); 3726 bool isPPC64 = (PtrVT == MVT::i64); 3727 Type *IntPtrTy = DAG.getDataLayout().getIntPtrType(*DAG.getContext()); 3728 3729 TargetLowering::ArgListTy Args; 3730 TargetLowering::ArgListEntry Entry; 3731 3732 Entry.Ty = IntPtrTy; 3733 Entry.Node = Trmp; Args.push_back(Entry); 3734 3735 // TrampSize == (isPPC64 ? 48 : 40); 3736 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40, dl, 3737 isPPC64 ? MVT::i64 : MVT::i32); 3738 Args.push_back(Entry); 3739 3740 Entry.Node = FPtr; Args.push_back(Entry); 3741 Entry.Node = Nest; Args.push_back(Entry); 3742 3743 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg) 3744 TargetLowering::CallLoweringInfo CLI(DAG); 3745 CLI.setDebugLoc(dl).setChain(Chain).setLibCallee( 3746 CallingConv::C, Type::getVoidTy(*DAG.getContext()), 3747 DAG.getExternalSymbol("__trampoline_setup", PtrVT), std::move(Args)); 3748 3749 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI); 3750 return CallResult.second; 3751 } 3752 3753 SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const { 3754 MachineFunction &MF = DAG.getMachineFunction(); 3755 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 3756 EVT PtrVT = getPointerTy(MF.getDataLayout()); 3757 3758 SDLoc dl(Op); 3759 3760 if (Subtarget.isPPC64() || Subtarget.isAIXABI()) { 3761 // vastart just stores the address of the VarArgsFrameIndex slot into the 3762 // memory location argument. 3763 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); 3764 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); 3765 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), 3766 MachinePointerInfo(SV)); 3767 } 3768 3769 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct. 3770 // We suppose the given va_list is already allocated. 3771 // 3772 // typedef struct { 3773 // char gpr; /* index into the array of 8 GPRs 3774 // * stored in the register save area 3775 // * gpr=0 corresponds to r3, 3776 // * gpr=1 to r4, etc. 3777 // */ 3778 // char fpr; /* index into the array of 8 FPRs 3779 // * stored in the register save area 3780 // * fpr=0 corresponds to f1, 3781 // * fpr=1 to f2, etc. 3782 // */ 3783 // char *overflow_arg_area; 3784 // /* location on stack that holds 3785 // * the next overflow argument 3786 // */ 3787 // char *reg_save_area; 3788 // /* where r3:r10 and f1:f8 (if saved) 3789 // * are stored 3790 // */ 3791 // } va_list[1]; 3792 3793 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), dl, MVT::i32); 3794 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), dl, MVT::i32); 3795 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(), 3796 PtrVT); 3797 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), 3798 PtrVT); 3799 3800 uint64_t FrameOffset = PtrVT.getSizeInBits()/8; 3801 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, dl, PtrVT); 3802 3803 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1; 3804 SDValue ConstStackOffset = DAG.getConstant(StackOffset, dl, PtrVT); 3805 3806 uint64_t FPROffset = 1; 3807 SDValue ConstFPROffset = DAG.getConstant(FPROffset, dl, PtrVT); 3808 3809 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); 3810 3811 // Store first byte : number of int regs 3812 SDValue firstStore = 3813 DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR, Op.getOperand(1), 3814 MachinePointerInfo(SV), MVT::i8); 3815 uint64_t nextOffset = FPROffset; 3816 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1), 3817 ConstFPROffset); 3818 3819 // Store second byte : number of float regs 3820 SDValue secondStore = 3821 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr, 3822 MachinePointerInfo(SV, nextOffset), MVT::i8); 3823 nextOffset += StackOffset; 3824 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset); 3825 3826 // Store second word : arguments given on stack 3827 SDValue thirdStore = DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, 3828 MachinePointerInfo(SV, nextOffset)); 3829 nextOffset += FrameOffset; 3830 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset); 3831 3832 // Store third word : arguments given in registers 3833 return DAG.getStore(thirdStore, dl, FR, nextPtr, 3834 MachinePointerInfo(SV, nextOffset)); 3835 } 3836 3837 /// FPR - The set of FP registers that should be allocated for arguments 3838 /// on Darwin and AIX. 3839 static const MCPhysReg FPR[] = {PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, 3840 PPC::F6, PPC::F7, PPC::F8, PPC::F9, PPC::F10, 3841 PPC::F11, PPC::F12, PPC::F13}; 3842 3843 /// CalculateStackSlotSize - Calculates the size reserved for this argument on 3844 /// the stack. 3845 static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags, 3846 unsigned PtrByteSize) { 3847 unsigned ArgSize = ArgVT.getStoreSize(); 3848 if (Flags.isByVal()) 3849 ArgSize = Flags.getByValSize(); 3850 3851 // Round up to multiples of the pointer size, except for array members, 3852 // which are always packed. 3853 if (!Flags.isInConsecutiveRegs()) 3854 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 3855 3856 return ArgSize; 3857 } 3858 3859 /// CalculateStackSlotAlignment - Calculates the alignment of this argument 3860 /// on the stack. 3861 static Align CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT, 3862 ISD::ArgFlagsTy Flags, 3863 unsigned PtrByteSize) { 3864 Align Alignment(PtrByteSize); 3865 3866 // Altivec parameters are padded to a 16 byte boundary. 3867 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 || 3868 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 || 3869 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64 || 3870 ArgVT == MVT::v1i128 || ArgVT == MVT::f128) 3871 Alignment = Align(16); 3872 3873 // ByVal parameters are aligned as requested. 3874 if (Flags.isByVal()) { 3875 auto BVAlign = Flags.getNonZeroByValAlign(); 3876 if (BVAlign > PtrByteSize) { 3877 if (BVAlign.value() % PtrByteSize != 0) 3878 llvm_unreachable( 3879 "ByVal alignment is not a multiple of the pointer size"); 3880 3881 Alignment = BVAlign; 3882 } 3883 } 3884 3885 // Array members are always packed to their original alignment. 3886 if (Flags.isInConsecutiveRegs()) { 3887 // If the array member was split into multiple registers, the first 3888 // needs to be aligned to the size of the full type. (Except for 3889 // ppcf128, which is only aligned as its f64 components.) 3890 if (Flags.isSplit() && OrigVT != MVT::ppcf128) 3891 Alignment = Align(OrigVT.getStoreSize()); 3892 else 3893 Alignment = Align(ArgVT.getStoreSize()); 3894 } 3895 3896 return Alignment; 3897 } 3898 3899 /// CalculateStackSlotUsed - Return whether this argument will use its 3900 /// stack slot (instead of being passed in registers). ArgOffset, 3901 /// AvailableFPRs, and AvailableVRs must hold the current argument 3902 /// position, and will be updated to account for this argument. 3903 static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT, ISD::ArgFlagsTy Flags, 3904 unsigned PtrByteSize, unsigned LinkageSize, 3905 unsigned ParamAreaSize, unsigned &ArgOffset, 3906 unsigned &AvailableFPRs, 3907 unsigned &AvailableVRs) { 3908 bool UseMemory = false; 3909 3910 // Respect alignment of argument on the stack. 3911 Align Alignment = 3912 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize); 3913 ArgOffset = alignTo(ArgOffset, Alignment); 3914 // If there's no space left in the argument save area, we must 3915 // use memory (this check also catches zero-sized arguments). 3916 if (ArgOffset >= LinkageSize + ParamAreaSize) 3917 UseMemory = true; 3918 3919 // Allocate argument on the stack. 3920 ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize); 3921 if (Flags.isInConsecutiveRegsLast()) 3922 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 3923 // If we overran the argument save area, we must use memory 3924 // (this check catches arguments passed partially in memory) 3925 if (ArgOffset > LinkageSize + ParamAreaSize) 3926 UseMemory = true; 3927 3928 // However, if the argument is actually passed in an FPR or a VR, 3929 // we don't use memory after all. 3930 if (!Flags.isByVal()) { 3931 if (ArgVT == MVT::f32 || ArgVT == MVT::f64) 3932 if (AvailableFPRs > 0) { 3933 --AvailableFPRs; 3934 return false; 3935 } 3936 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 || 3937 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 || 3938 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64 || 3939 ArgVT == MVT::v1i128 || ArgVT == MVT::f128) 3940 if (AvailableVRs > 0) { 3941 --AvailableVRs; 3942 return false; 3943 } 3944 } 3945 3946 return UseMemory; 3947 } 3948 3949 /// EnsureStackAlignment - Round stack frame size up from NumBytes to 3950 /// ensure minimum alignment required for target. 3951 static unsigned EnsureStackAlignment(const PPCFrameLowering *Lowering, 3952 unsigned NumBytes) { 3953 return alignTo(NumBytes, Lowering->getStackAlign()); 3954 } 3955 3956 SDValue PPCTargetLowering::LowerFormalArguments( 3957 SDValue Chain, CallingConv::ID CallConv, bool isVarArg, 3958 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl, 3959 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const { 3960 if (Subtarget.isAIXABI()) 3961 return LowerFormalArguments_AIX(Chain, CallConv, isVarArg, Ins, dl, DAG, 3962 InVals); 3963 if (Subtarget.is64BitELFABI()) 3964 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins, dl, DAG, 3965 InVals); 3966 assert(Subtarget.is32BitELFABI()); 3967 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins, dl, DAG, 3968 InVals); 3969 } 3970 3971 SDValue PPCTargetLowering::LowerFormalArguments_32SVR4( 3972 SDValue Chain, CallingConv::ID CallConv, bool isVarArg, 3973 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl, 3974 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const { 3975 3976 // 32-bit SVR4 ABI Stack Frame Layout: 3977 // +-----------------------------------+ 3978 // +--> | Back chain | 3979 // | +-----------------------------------+ 3980 // | | Floating-point register save area | 3981 // | +-----------------------------------+ 3982 // | | General register save area | 3983 // | +-----------------------------------+ 3984 // | | CR save word | 3985 // | +-----------------------------------+ 3986 // | | VRSAVE save word | 3987 // | +-----------------------------------+ 3988 // | | Alignment padding | 3989 // | +-----------------------------------+ 3990 // | | Vector register save area | 3991 // | +-----------------------------------+ 3992 // | | Local variable space | 3993 // | +-----------------------------------+ 3994 // | | Parameter list area | 3995 // | +-----------------------------------+ 3996 // | | LR save word | 3997 // | +-----------------------------------+ 3998 // SP--> +--- | Back chain | 3999 // +-----------------------------------+ 4000 // 4001 // Specifications: 4002 // System V Application Binary Interface PowerPC Processor Supplement 4003 // AltiVec Technology Programming Interface Manual 4004 4005 MachineFunction &MF = DAG.getMachineFunction(); 4006 MachineFrameInfo &MFI = MF.getFrameInfo(); 4007 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 4008 4009 EVT PtrVT = getPointerTy(MF.getDataLayout()); 4010 // Potential tail calls could cause overwriting of argument stack slots. 4011 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt && 4012 (CallConv == CallingConv::Fast)); 4013 const Align PtrAlign(4); 4014 4015 // Assign locations to all of the incoming arguments. 4016 SmallVector<CCValAssign, 16> ArgLocs; 4017 PPCCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs, 4018 *DAG.getContext()); 4019 4020 // Reserve space for the linkage area on the stack. 4021 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize(); 4022 CCInfo.AllocateStack(LinkageSize, PtrAlign); 4023 if (useSoftFloat()) 4024 CCInfo.PreAnalyzeFormalArguments(Ins); 4025 4026 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4); 4027 CCInfo.clearWasPPCF128(); 4028 4029 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { 4030 CCValAssign &VA = ArgLocs[i]; 4031 4032 // Arguments stored in registers. 4033 if (VA.isRegLoc()) { 4034 const TargetRegisterClass *RC; 4035 EVT ValVT = VA.getValVT(); 4036 4037 switch (ValVT.getSimpleVT().SimpleTy) { 4038 default: 4039 llvm_unreachable("ValVT not supported by formal arguments Lowering"); 4040 case MVT::i1: 4041 case MVT::i32: 4042 RC = &PPC::GPRCRegClass; 4043 break; 4044 case MVT::f32: 4045 if (Subtarget.hasP8Vector()) 4046 RC = &PPC::VSSRCRegClass; 4047 else if (Subtarget.hasSPE()) 4048 RC = &PPC::GPRCRegClass; 4049 else 4050 RC = &PPC::F4RCRegClass; 4051 break; 4052 case MVT::f64: 4053 if (Subtarget.hasVSX()) 4054 RC = &PPC::VSFRCRegClass; 4055 else if (Subtarget.hasSPE()) 4056 // SPE passes doubles in GPR pairs. 4057 RC = &PPC::GPRCRegClass; 4058 else 4059 RC = &PPC::F8RCRegClass; 4060 break; 4061 case MVT::v16i8: 4062 case MVT::v8i16: 4063 case MVT::v4i32: 4064 RC = &PPC::VRRCRegClass; 4065 break; 4066 case MVT::v4f32: 4067 RC = &PPC::VRRCRegClass; 4068 break; 4069 case MVT::v2f64: 4070 case MVT::v2i64: 4071 RC = &PPC::VRRCRegClass; 4072 break; 4073 } 4074 4075 SDValue ArgValue; 4076 // Transform the arguments stored in physical registers into 4077 // virtual ones. 4078 if (VA.getLocVT() == MVT::f64 && Subtarget.hasSPE()) { 4079 assert(i + 1 < e && "No second half of double precision argument"); 4080 unsigned RegLo = MF.addLiveIn(VA.getLocReg(), RC); 4081 unsigned RegHi = MF.addLiveIn(ArgLocs[++i].getLocReg(), RC); 4082 SDValue ArgValueLo = DAG.getCopyFromReg(Chain, dl, RegLo, MVT::i32); 4083 SDValue ArgValueHi = DAG.getCopyFromReg(Chain, dl, RegHi, MVT::i32); 4084 if (!Subtarget.isLittleEndian()) 4085 std::swap (ArgValueLo, ArgValueHi); 4086 ArgValue = DAG.getNode(PPCISD::BUILD_SPE64, dl, MVT::f64, ArgValueLo, 4087 ArgValueHi); 4088 } else { 4089 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC); 4090 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, 4091 ValVT == MVT::i1 ? MVT::i32 : ValVT); 4092 if (ValVT == MVT::i1) 4093 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue); 4094 } 4095 4096 InVals.push_back(ArgValue); 4097 } else { 4098 // Argument stored in memory. 4099 assert(VA.isMemLoc()); 4100 4101 // Get the extended size of the argument type in stack 4102 unsigned ArgSize = VA.getLocVT().getStoreSize(); 4103 // Get the actual size of the argument type 4104 unsigned ObjSize = VA.getValVT().getStoreSize(); 4105 unsigned ArgOffset = VA.getLocMemOffset(); 4106 // Stack objects in PPC32 are right justified. 4107 ArgOffset += ArgSize - ObjSize; 4108 int FI = MFI.CreateFixedObject(ArgSize, ArgOffset, isImmutable); 4109 4110 // Create load nodes to retrieve arguments from the stack. 4111 SDValue FIN = DAG.getFrameIndex(FI, PtrVT); 4112 InVals.push_back( 4113 DAG.getLoad(VA.getValVT(), dl, Chain, FIN, MachinePointerInfo())); 4114 } 4115 } 4116 4117 // Assign locations to all of the incoming aggregate by value arguments. 4118 // Aggregates passed by value are stored in the local variable space of the 4119 // caller's stack frame, right above the parameter list area. 4120 SmallVector<CCValAssign, 16> ByValArgLocs; 4121 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(), 4122 ByValArgLocs, *DAG.getContext()); 4123 4124 // Reserve stack space for the allocations in CCInfo. 4125 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrAlign); 4126 4127 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal); 4128 4129 // Area that is at least reserved in the caller of this function. 4130 unsigned MinReservedArea = CCByValInfo.getNextStackOffset(); 4131 MinReservedArea = std::max(MinReservedArea, LinkageSize); 4132 4133 // Set the size that is at least reserved in caller of this function. Tail 4134 // call optimized function's reserved stack space needs to be aligned so that 4135 // taking the difference between two stack areas will result in an aligned 4136 // stack. 4137 MinReservedArea = 4138 EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea); 4139 FuncInfo->setMinReservedArea(MinReservedArea); 4140 4141 SmallVector<SDValue, 8> MemOps; 4142 4143 // If the function takes variable number of arguments, make a frame index for 4144 // the start of the first vararg value... for expansion of llvm.va_start. 4145 if (isVarArg) { 4146 static const MCPhysReg GPArgRegs[] = { 4147 PPC::R3, PPC::R4, PPC::R5, PPC::R6, 4148 PPC::R7, PPC::R8, PPC::R9, PPC::R10, 4149 }; 4150 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs); 4151 4152 static const MCPhysReg FPArgRegs[] = { 4153 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7, 4154 PPC::F8 4155 }; 4156 unsigned NumFPArgRegs = array_lengthof(FPArgRegs); 4157 4158 if (useSoftFloat() || hasSPE()) 4159 NumFPArgRegs = 0; 4160 4161 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs)); 4162 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs)); 4163 4164 // Make room for NumGPArgRegs and NumFPArgRegs. 4165 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 + 4166 NumFPArgRegs * MVT(MVT::f64).getSizeInBits()/8; 4167 4168 FuncInfo->setVarArgsStackOffset( 4169 MFI.CreateFixedObject(PtrVT.getSizeInBits()/8, 4170 CCInfo.getNextStackOffset(), true)); 4171 4172 FuncInfo->setVarArgsFrameIndex( 4173 MFI.CreateStackObject(Depth, Align(8), false)); 4174 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); 4175 4176 // The fixed integer arguments of a variadic function are stored to the 4177 // VarArgsFrameIndex on the stack so that they may be loaded by 4178 // dereferencing the result of va_next. 4179 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) { 4180 // Get an existing live-in vreg, or add a new one. 4181 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]); 4182 if (!VReg) 4183 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass); 4184 4185 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); 4186 SDValue Store = 4187 DAG.getStore(Val.getValue(1), dl, Val, FIN, MachinePointerInfo()); 4188 MemOps.push_back(Store); 4189 // Increment the address by four for the next argument to store 4190 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, dl, PtrVT); 4191 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff); 4192 } 4193 4194 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6 4195 // is set. 4196 // The double arguments are stored to the VarArgsFrameIndex 4197 // on the stack. 4198 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) { 4199 // Get an existing live-in vreg, or add a new one. 4200 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]); 4201 if (!VReg) 4202 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass); 4203 4204 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64); 4205 SDValue Store = 4206 DAG.getStore(Val.getValue(1), dl, Val, FIN, MachinePointerInfo()); 4207 MemOps.push_back(Store); 4208 // Increment the address by eight for the next argument to store 4209 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8, dl, 4210 PtrVT); 4211 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff); 4212 } 4213 } 4214 4215 if (!MemOps.empty()) 4216 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps); 4217 4218 return Chain; 4219 } 4220 4221 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote 4222 // value to MVT::i64 and then truncate to the correct register size. 4223 SDValue PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, 4224 EVT ObjectVT, SelectionDAG &DAG, 4225 SDValue ArgVal, 4226 const SDLoc &dl) const { 4227 if (Flags.isSExt()) 4228 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal, 4229 DAG.getValueType(ObjectVT)); 4230 else if (Flags.isZExt()) 4231 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal, 4232 DAG.getValueType(ObjectVT)); 4233 4234 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal); 4235 } 4236 4237 SDValue PPCTargetLowering::LowerFormalArguments_64SVR4( 4238 SDValue Chain, CallingConv::ID CallConv, bool isVarArg, 4239 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl, 4240 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const { 4241 // TODO: add description of PPC stack frame format, or at least some docs. 4242 // 4243 bool isELFv2ABI = Subtarget.isELFv2ABI(); 4244 bool isLittleEndian = Subtarget.isLittleEndian(); 4245 MachineFunction &MF = DAG.getMachineFunction(); 4246 MachineFrameInfo &MFI = MF.getFrameInfo(); 4247 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 4248 4249 assert(!(CallConv == CallingConv::Fast && isVarArg) && 4250 "fastcc not supported on varargs functions"); 4251 4252 EVT PtrVT = getPointerTy(MF.getDataLayout()); 4253 // Potential tail calls could cause overwriting of argument stack slots. 4254 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt && 4255 (CallConv == CallingConv::Fast)); 4256 unsigned PtrByteSize = 8; 4257 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize(); 4258 4259 static const MCPhysReg GPR[] = { 4260 PPC::X3, PPC::X4, PPC::X5, PPC::X6, 4261 PPC::X7, PPC::X8, PPC::X9, PPC::X10, 4262 }; 4263 static const MCPhysReg VR[] = { 4264 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8, 4265 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13 4266 }; 4267 4268 const unsigned Num_GPR_Regs = array_lengthof(GPR); 4269 const unsigned Num_FPR_Regs = useSoftFloat() ? 0 : 13; 4270 const unsigned Num_VR_Regs = array_lengthof(VR); 4271 4272 // Do a first pass over the arguments to determine whether the ABI 4273 // guarantees that our caller has allocated the parameter save area 4274 // on its stack frame. In the ELFv1 ABI, this is always the case; 4275 // in the ELFv2 ABI, it is true if this is a vararg function or if 4276 // any parameter is located in a stack slot. 4277 4278 bool HasParameterArea = !isELFv2ABI || isVarArg; 4279 unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize; 4280 unsigned NumBytes = LinkageSize; 4281 unsigned AvailableFPRs = Num_FPR_Regs; 4282 unsigned AvailableVRs = Num_VR_Regs; 4283 for (unsigned i = 0, e = Ins.size(); i != e; ++i) { 4284 if (Ins[i].Flags.isNest()) 4285 continue; 4286 4287 if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags, 4288 PtrByteSize, LinkageSize, ParamAreaSize, 4289 NumBytes, AvailableFPRs, AvailableVRs)) 4290 HasParameterArea = true; 4291 } 4292 4293 // Add DAG nodes to load the arguments or copy them out of registers. On 4294 // entry to a function on PPC, the arguments start after the linkage area, 4295 // although the first ones are often in registers. 4296 4297 unsigned ArgOffset = LinkageSize; 4298 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0; 4299 SmallVector<SDValue, 8> MemOps; 4300 Function::const_arg_iterator FuncArg = MF.getFunction().arg_begin(); 4301 unsigned CurArgIdx = 0; 4302 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) { 4303 SDValue ArgVal; 4304 bool needsLoad = false; 4305 EVT ObjectVT = Ins[ArgNo].VT; 4306 EVT OrigVT = Ins[ArgNo].ArgVT; 4307 unsigned ObjSize = ObjectVT.getStoreSize(); 4308 unsigned ArgSize = ObjSize; 4309 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags; 4310 if (Ins[ArgNo].isOrigArg()) { 4311 std::advance(FuncArg, Ins[ArgNo].getOrigArgIndex() - CurArgIdx); 4312 CurArgIdx = Ins[ArgNo].getOrigArgIndex(); 4313 } 4314 // We re-align the argument offset for each argument, except when using the 4315 // fast calling convention, when we need to make sure we do that only when 4316 // we'll actually use a stack slot. 4317 unsigned CurArgOffset; 4318 Align Alignment; 4319 auto ComputeArgOffset = [&]() { 4320 /* Respect alignment of argument on the stack. */ 4321 Alignment = 4322 CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize); 4323 ArgOffset = alignTo(ArgOffset, Alignment); 4324 CurArgOffset = ArgOffset; 4325 }; 4326 4327 if (CallConv != CallingConv::Fast) { 4328 ComputeArgOffset(); 4329 4330 /* Compute GPR index associated with argument offset. */ 4331 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize; 4332 GPR_idx = std::min(GPR_idx, Num_GPR_Regs); 4333 } 4334 4335 // FIXME the codegen can be much improved in some cases. 4336 // We do not have to keep everything in memory. 4337 if (Flags.isByVal()) { 4338 assert(Ins[ArgNo].isOrigArg() && "Byval arguments cannot be implicit"); 4339 4340 if (CallConv == CallingConv::Fast) 4341 ComputeArgOffset(); 4342 4343 // ObjSize is the true size, ArgSize rounded up to multiple of registers. 4344 ObjSize = Flags.getByValSize(); 4345 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 4346 // Empty aggregate parameters do not take up registers. Examples: 4347 // struct { } a; 4348 // union { } b; 4349 // int c[0]; 4350 // etc. However, we have to provide a place-holder in InVals, so 4351 // pretend we have an 8-byte item at the current address for that 4352 // purpose. 4353 if (!ObjSize) { 4354 int FI = MFI.CreateFixedObject(PtrByteSize, ArgOffset, true); 4355 SDValue FIN = DAG.getFrameIndex(FI, PtrVT); 4356 InVals.push_back(FIN); 4357 continue; 4358 } 4359 4360 // Create a stack object covering all stack doublewords occupied 4361 // by the argument. If the argument is (fully or partially) on 4362 // the stack, or if the argument is fully in registers but the 4363 // caller has allocated the parameter save anyway, we can refer 4364 // directly to the caller's stack frame. Otherwise, create a 4365 // local copy in our own frame. 4366 int FI; 4367 if (HasParameterArea || 4368 ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize) 4369 FI = MFI.CreateFixedObject(ArgSize, ArgOffset, false, true); 4370 else 4371 FI = MFI.CreateStackObject(ArgSize, Alignment, false); 4372 SDValue FIN = DAG.getFrameIndex(FI, PtrVT); 4373 4374 // Handle aggregates smaller than 8 bytes. 4375 if (ObjSize < PtrByteSize) { 4376 // The value of the object is its address, which differs from the 4377 // address of the enclosing doubleword on big-endian systems. 4378 SDValue Arg = FIN; 4379 if (!isLittleEndian) { 4380 SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, dl, PtrVT); 4381 Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff); 4382 } 4383 InVals.push_back(Arg); 4384 4385 if (GPR_idx != Num_GPR_Regs) { 4386 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass); 4387 FuncInfo->addLiveInAttr(VReg, Flags); 4388 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); 4389 EVT ObjType = EVT::getIntegerVT(*DAG.getContext(), ObjSize * 8); 4390 SDValue Store = 4391 DAG.getTruncStore(Val.getValue(1), dl, Val, Arg, 4392 MachinePointerInfo(&*FuncArg), ObjType); 4393 MemOps.push_back(Store); 4394 } 4395 // Whether we copied from a register or not, advance the offset 4396 // into the parameter save area by a full doubleword. 4397 ArgOffset += PtrByteSize; 4398 continue; 4399 } 4400 4401 // The value of the object is its address, which is the address of 4402 // its first stack doubleword. 4403 InVals.push_back(FIN); 4404 4405 // Store whatever pieces of the object are in registers to memory. 4406 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) { 4407 if (GPR_idx == Num_GPR_Regs) 4408 break; 4409 4410 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); 4411 FuncInfo->addLiveInAttr(VReg, Flags); 4412 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); 4413 SDValue Addr = FIN; 4414 if (j) { 4415 SDValue Off = DAG.getConstant(j, dl, PtrVT); 4416 Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off); 4417 } 4418 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr, 4419 MachinePointerInfo(&*FuncArg, j)); 4420 MemOps.push_back(Store); 4421 ++GPR_idx; 4422 } 4423 ArgOffset += ArgSize; 4424 continue; 4425 } 4426 4427 switch (ObjectVT.getSimpleVT().SimpleTy) { 4428 default: llvm_unreachable("Unhandled argument type!"); 4429 case MVT::i1: 4430 case MVT::i32: 4431 case MVT::i64: 4432 if (Flags.isNest()) { 4433 // The 'nest' parameter, if any, is passed in R11. 4434 unsigned VReg = MF.addLiveIn(PPC::X11, &PPC::G8RCRegClass); 4435 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64); 4436 4437 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1) 4438 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl); 4439 4440 break; 4441 } 4442 4443 // These can be scalar arguments or elements of an integer array type 4444 // passed directly. Clang may use those instead of "byval" aggregate 4445 // types to avoid forcing arguments to memory unnecessarily. 4446 if (GPR_idx != Num_GPR_Regs) { 4447 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass); 4448 FuncInfo->addLiveInAttr(VReg, Flags); 4449 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64); 4450 4451 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1) 4452 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote 4453 // value to MVT::i64 and then truncate to the correct register size. 4454 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl); 4455 } else { 4456 if (CallConv == CallingConv::Fast) 4457 ComputeArgOffset(); 4458 4459 needsLoad = true; 4460 ArgSize = PtrByteSize; 4461 } 4462 if (CallConv != CallingConv::Fast || needsLoad) 4463 ArgOffset += 8; 4464 break; 4465 4466 case MVT::f32: 4467 case MVT::f64: 4468 // These can be scalar arguments or elements of a float array type 4469 // passed directly. The latter are used to implement ELFv2 homogenous 4470 // float aggregates. 4471 if (FPR_idx != Num_FPR_Regs) { 4472 unsigned VReg; 4473 4474 if (ObjectVT == MVT::f32) 4475 VReg = MF.addLiveIn(FPR[FPR_idx], 4476 Subtarget.hasP8Vector() 4477 ? &PPC::VSSRCRegClass 4478 : &PPC::F4RCRegClass); 4479 else 4480 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() 4481 ? &PPC::VSFRCRegClass 4482 : &PPC::F8RCRegClass); 4483 4484 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT); 4485 ++FPR_idx; 4486 } else if (GPR_idx != Num_GPR_Regs && CallConv != CallingConv::Fast) { 4487 // FIXME: We may want to re-enable this for CallingConv::Fast on the P8 4488 // once we support fp <-> gpr moves. 4489 4490 // This can only ever happen in the presence of f32 array types, 4491 // since otherwise we never run out of FPRs before running out 4492 // of GPRs. 4493 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass); 4494 FuncInfo->addLiveInAttr(VReg, Flags); 4495 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64); 4496 4497 if (ObjectVT == MVT::f32) { 4498 if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0)) 4499 ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal, 4500 DAG.getConstant(32, dl, MVT::i32)); 4501 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal); 4502 } 4503 4504 ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal); 4505 } else { 4506 if (CallConv == CallingConv::Fast) 4507 ComputeArgOffset(); 4508 4509 needsLoad = true; 4510 } 4511 4512 // When passing an array of floats, the array occupies consecutive 4513 // space in the argument area; only round up to the next doubleword 4514 // at the end of the array. Otherwise, each float takes 8 bytes. 4515 if (CallConv != CallingConv::Fast || needsLoad) { 4516 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize; 4517 ArgOffset += ArgSize; 4518 if (Flags.isInConsecutiveRegsLast()) 4519 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 4520 } 4521 break; 4522 case MVT::v4f32: 4523 case MVT::v4i32: 4524 case MVT::v8i16: 4525 case MVT::v16i8: 4526 case MVT::v2f64: 4527 case MVT::v2i64: 4528 case MVT::v1i128: 4529 case MVT::f128: 4530 // These can be scalar arguments or elements of a vector array type 4531 // passed directly. The latter are used to implement ELFv2 homogenous 4532 // vector aggregates. 4533 if (VR_idx != Num_VR_Regs) { 4534 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass); 4535 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT); 4536 ++VR_idx; 4537 } else { 4538 if (CallConv == CallingConv::Fast) 4539 ComputeArgOffset(); 4540 needsLoad = true; 4541 } 4542 if (CallConv != CallingConv::Fast || needsLoad) 4543 ArgOffset += 16; 4544 break; 4545 } 4546 4547 // We need to load the argument to a virtual register if we determined 4548 // above that we ran out of physical registers of the appropriate type. 4549 if (needsLoad) { 4550 if (ObjSize < ArgSize && !isLittleEndian) 4551 CurArgOffset += ArgSize - ObjSize; 4552 int FI = MFI.CreateFixedObject(ObjSize, CurArgOffset, isImmutable); 4553 SDValue FIN = DAG.getFrameIndex(FI, PtrVT); 4554 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo()); 4555 } 4556 4557 InVals.push_back(ArgVal); 4558 } 4559 4560 // Area that is at least reserved in the caller of this function. 4561 unsigned MinReservedArea; 4562 if (HasParameterArea) 4563 MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize); 4564 else 4565 MinReservedArea = LinkageSize; 4566 4567 // Set the size that is at least reserved in caller of this function. Tail 4568 // call optimized functions' reserved stack space needs to be aligned so that 4569 // taking the difference between two stack areas will result in an aligned 4570 // stack. 4571 MinReservedArea = 4572 EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea); 4573 FuncInfo->setMinReservedArea(MinReservedArea); 4574 4575 // If the function takes variable number of arguments, make a frame index for 4576 // the start of the first vararg value... for expansion of llvm.va_start. 4577 // On ELFv2ABI spec, it writes: 4578 // C programs that are intended to be *portable* across different compilers 4579 // and architectures must use the header file <stdarg.h> to deal with variable 4580 // argument lists. 4581 if (isVarArg && MFI.hasVAStart()) { 4582 int Depth = ArgOffset; 4583 4584 FuncInfo->setVarArgsFrameIndex( 4585 MFI.CreateFixedObject(PtrByteSize, Depth, true)); 4586 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); 4587 4588 // If this function is vararg, store any remaining integer argument regs 4589 // to their spots on the stack so that they may be loaded by dereferencing 4590 // the result of va_next. 4591 for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize; 4592 GPR_idx < Num_GPR_Regs; ++GPR_idx) { 4593 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); 4594 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); 4595 SDValue Store = 4596 DAG.getStore(Val.getValue(1), dl, Val, FIN, MachinePointerInfo()); 4597 MemOps.push_back(Store); 4598 // Increment the address by four for the next argument to store 4599 SDValue PtrOff = DAG.getConstant(PtrByteSize, dl, PtrVT); 4600 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff); 4601 } 4602 } 4603 4604 if (!MemOps.empty()) 4605 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps); 4606 4607 return Chain; 4608 } 4609 4610 /// CalculateTailCallSPDiff - Get the amount the stack pointer has to be 4611 /// adjusted to accommodate the arguments for the tailcall. 4612 static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall, 4613 unsigned ParamSize) { 4614 4615 if (!isTailCall) return 0; 4616 4617 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>(); 4618 unsigned CallerMinReservedArea = FI->getMinReservedArea(); 4619 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize; 4620 // Remember only if the new adjustment is bigger. 4621 if (SPDiff < FI->getTailCallSPDelta()) 4622 FI->setTailCallSPDelta(SPDiff); 4623 4624 return SPDiff; 4625 } 4626 4627 static bool isFunctionGlobalAddress(SDValue Callee); 4628 4629 static bool callsShareTOCBase(const Function *Caller, SDValue Callee, 4630 const TargetMachine &TM) { 4631 // It does not make sense to call callsShareTOCBase() with a caller that 4632 // is PC Relative since PC Relative callers do not have a TOC. 4633 #ifndef NDEBUG 4634 const PPCSubtarget *STICaller = &TM.getSubtarget<PPCSubtarget>(*Caller); 4635 assert(!STICaller->isUsingPCRelativeCalls() && 4636 "PC Relative callers do not have a TOC and cannot share a TOC Base"); 4637 #endif 4638 4639 // Callee is either a GlobalAddress or an ExternalSymbol. ExternalSymbols 4640 // don't have enough information to determine if the caller and callee share 4641 // the same TOC base, so we have to pessimistically assume they don't for 4642 // correctness. 4643 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee); 4644 if (!G) 4645 return false; 4646 4647 const GlobalValue *GV = G->getGlobal(); 4648 4649 // If the callee is preemptable, then the static linker will use a plt-stub 4650 // which saves the toc to the stack, and needs a nop after the call 4651 // instruction to convert to a toc-restore. 4652 if (!TM.shouldAssumeDSOLocal(*Caller->getParent(), GV)) 4653 return false; 4654 4655 // Functions with PC Relative enabled may clobber the TOC in the same DSO. 4656 // We may need a TOC restore in the situation where the caller requires a 4657 // valid TOC but the callee is PC Relative and does not. 4658 const Function *F = dyn_cast<Function>(GV); 4659 const GlobalAlias *Alias = dyn_cast<GlobalAlias>(GV); 4660 4661 // If we have an Alias we can try to get the function from there. 4662 if (Alias) { 4663 const GlobalObject *GlobalObj = Alias->getAliaseeObject(); 4664 F = dyn_cast<Function>(GlobalObj); 4665 } 4666 4667 // If we still have no valid function pointer we do not have enough 4668 // information to determine if the callee uses PC Relative calls so we must 4669 // assume that it does. 4670 if (!F) 4671 return false; 4672 4673 // If the callee uses PC Relative we cannot guarantee that the callee won't 4674 // clobber the TOC of the caller and so we must assume that the two 4675 // functions do not share a TOC base. 4676 const PPCSubtarget *STICallee = &TM.getSubtarget<PPCSubtarget>(*F); 4677 if (STICallee->isUsingPCRelativeCalls()) 4678 return false; 4679 4680 // If the GV is not a strong definition then we need to assume it can be 4681 // replaced by another function at link time. The function that replaces 4682 // it may not share the same TOC as the caller since the callee may be 4683 // replaced by a PC Relative version of the same function. 4684 if (!GV->isStrongDefinitionForLinker()) 4685 return false; 4686 4687 // The medium and large code models are expected to provide a sufficiently 4688 // large TOC to provide all data addressing needs of a module with a 4689 // single TOC. 4690 if (CodeModel::Medium == TM.getCodeModel() || 4691 CodeModel::Large == TM.getCodeModel()) 4692 return true; 4693 4694 // Any explicitly-specified sections and section prefixes must also match. 4695 // Also, if we're using -ffunction-sections, then each function is always in 4696 // a different section (the same is true for COMDAT functions). 4697 if (TM.getFunctionSections() || GV->hasComdat() || Caller->hasComdat() || 4698 GV->getSection() != Caller->getSection()) 4699 return false; 4700 if (const auto *F = dyn_cast<Function>(GV)) { 4701 if (F->getSectionPrefix() != Caller->getSectionPrefix()) 4702 return false; 4703 } 4704 4705 return true; 4706 } 4707 4708 static bool 4709 needStackSlotPassParameters(const PPCSubtarget &Subtarget, 4710 const SmallVectorImpl<ISD::OutputArg> &Outs) { 4711 assert(Subtarget.is64BitELFABI()); 4712 4713 const unsigned PtrByteSize = 8; 4714 const unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize(); 4715 4716 static const MCPhysReg GPR[] = { 4717 PPC::X3, PPC::X4, PPC::X5, PPC::X6, 4718 PPC::X7, PPC::X8, PPC::X9, PPC::X10, 4719 }; 4720 static const MCPhysReg VR[] = { 4721 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8, 4722 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13 4723 }; 4724 4725 const unsigned NumGPRs = array_lengthof(GPR); 4726 const unsigned NumFPRs = 13; 4727 const unsigned NumVRs = array_lengthof(VR); 4728 const unsigned ParamAreaSize = NumGPRs * PtrByteSize; 4729 4730 unsigned NumBytes = LinkageSize; 4731 unsigned AvailableFPRs = NumFPRs; 4732 unsigned AvailableVRs = NumVRs; 4733 4734 for (const ISD::OutputArg& Param : Outs) { 4735 if (Param.Flags.isNest()) continue; 4736 4737 if (CalculateStackSlotUsed(Param.VT, Param.ArgVT, Param.Flags, PtrByteSize, 4738 LinkageSize, ParamAreaSize, NumBytes, 4739 AvailableFPRs, AvailableVRs)) 4740 return true; 4741 } 4742 return false; 4743 } 4744 4745 static bool hasSameArgumentList(const Function *CallerFn, const CallBase &CB) { 4746 if (CB.arg_size() != CallerFn->arg_size()) 4747 return false; 4748 4749 auto CalleeArgIter = CB.arg_begin(); 4750 auto CalleeArgEnd = CB.arg_end(); 4751 Function::const_arg_iterator CallerArgIter = CallerFn->arg_begin(); 4752 4753 for (; CalleeArgIter != CalleeArgEnd; ++CalleeArgIter, ++CallerArgIter) { 4754 const Value* CalleeArg = *CalleeArgIter; 4755 const Value* CallerArg = &(*CallerArgIter); 4756 if (CalleeArg == CallerArg) 4757 continue; 4758 4759 // e.g. @caller([4 x i64] %a, [4 x i64] %b) { 4760 // tail call @callee([4 x i64] undef, [4 x i64] %b) 4761 // } 4762 // 1st argument of callee is undef and has the same type as caller. 4763 if (CalleeArg->getType() == CallerArg->getType() && 4764 isa<UndefValue>(CalleeArg)) 4765 continue; 4766 4767 return false; 4768 } 4769 4770 return true; 4771 } 4772 4773 // Returns true if TCO is possible between the callers and callees 4774 // calling conventions. 4775 static bool 4776 areCallingConvEligibleForTCO_64SVR4(CallingConv::ID CallerCC, 4777 CallingConv::ID CalleeCC) { 4778 // Tail calls are possible with fastcc and ccc. 4779 auto isTailCallableCC = [] (CallingConv::ID CC){ 4780 return CC == CallingConv::C || CC == CallingConv::Fast; 4781 }; 4782 if (!isTailCallableCC(CallerCC) || !isTailCallableCC(CalleeCC)) 4783 return false; 4784 4785 // We can safely tail call both fastcc and ccc callees from a c calling 4786 // convention caller. If the caller is fastcc, we may have less stack space 4787 // than a non-fastcc caller with the same signature so disable tail-calls in 4788 // that case. 4789 return CallerCC == CallingConv::C || CallerCC == CalleeCC; 4790 } 4791 4792 bool PPCTargetLowering::IsEligibleForTailCallOptimization_64SVR4( 4793 SDValue Callee, CallingConv::ID CalleeCC, const CallBase *CB, bool isVarArg, 4794 const SmallVectorImpl<ISD::OutputArg> &Outs, 4795 const SmallVectorImpl<ISD::InputArg> &Ins, SelectionDAG &DAG) const { 4796 bool TailCallOpt = getTargetMachine().Options.GuaranteedTailCallOpt; 4797 4798 if (DisableSCO && !TailCallOpt) return false; 4799 4800 // Variadic argument functions are not supported. 4801 if (isVarArg) return false; 4802 4803 auto &Caller = DAG.getMachineFunction().getFunction(); 4804 // Check that the calling conventions are compatible for tco. 4805 if (!areCallingConvEligibleForTCO_64SVR4(Caller.getCallingConv(), CalleeCC)) 4806 return false; 4807 4808 // Caller contains any byval parameter is not supported. 4809 if (any_of(Ins, [](const ISD::InputArg &IA) { return IA.Flags.isByVal(); })) 4810 return false; 4811 4812 // Callee contains any byval parameter is not supported, too. 4813 // Note: This is a quick work around, because in some cases, e.g. 4814 // caller's stack size > callee's stack size, we are still able to apply 4815 // sibling call optimization. For example, gcc is able to do SCO for caller1 4816 // in the following example, but not for caller2. 4817 // struct test { 4818 // long int a; 4819 // char ary[56]; 4820 // } gTest; 4821 // __attribute__((noinline)) int callee(struct test v, struct test *b) { 4822 // b->a = v.a; 4823 // return 0; 4824 // } 4825 // void caller1(struct test a, struct test c, struct test *b) { 4826 // callee(gTest, b); } 4827 // void caller2(struct test *b) { callee(gTest, b); } 4828 if (any_of(Outs, [](const ISD::OutputArg& OA) { return OA.Flags.isByVal(); })) 4829 return false; 4830 4831 // If callee and caller use different calling conventions, we cannot pass 4832 // parameters on stack since offsets for the parameter area may be different. 4833 if (Caller.getCallingConv() != CalleeCC && 4834 needStackSlotPassParameters(Subtarget, Outs)) 4835 return false; 4836 4837 // All variants of 64-bit ELF ABIs without PC-Relative addressing require that 4838 // the caller and callee share the same TOC for TCO/SCO. If the caller and 4839 // callee potentially have different TOC bases then we cannot tail call since 4840 // we need to restore the TOC pointer after the call. 4841 // ref: https://bugzilla.mozilla.org/show_bug.cgi?id=973977 4842 // We cannot guarantee this for indirect calls or calls to external functions. 4843 // When PC-Relative addressing is used, the concept of the TOC is no longer 4844 // applicable so this check is not required. 4845 // Check first for indirect calls. 4846 if (!Subtarget.isUsingPCRelativeCalls() && 4847 !isFunctionGlobalAddress(Callee) && !isa<ExternalSymbolSDNode>(Callee)) 4848 return false; 4849 4850 // Check if we share the TOC base. 4851 if (!Subtarget.isUsingPCRelativeCalls() && 4852 !callsShareTOCBase(&Caller, Callee, getTargetMachine())) 4853 return false; 4854 4855 // TCO allows altering callee ABI, so we don't have to check further. 4856 if (CalleeCC == CallingConv::Fast && TailCallOpt) 4857 return true; 4858 4859 if (DisableSCO) return false; 4860 4861 // If callee use the same argument list that caller is using, then we can 4862 // apply SCO on this case. If it is not, then we need to check if callee needs 4863 // stack for passing arguments. 4864 // PC Relative tail calls may not have a CallBase. 4865 // If there is no CallBase we cannot verify if we have the same argument 4866 // list so assume that we don't have the same argument list. 4867 if (CB && !hasSameArgumentList(&Caller, *CB) && 4868 needStackSlotPassParameters(Subtarget, Outs)) 4869 return false; 4870 else if (!CB && needStackSlotPassParameters(Subtarget, Outs)) 4871 return false; 4872 4873 return true; 4874 } 4875 4876 /// IsEligibleForTailCallOptimization - Check whether the call is eligible 4877 /// for tail call optimization. Targets which want to do tail call 4878 /// optimization should implement this function. 4879 bool 4880 PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee, 4881 CallingConv::ID CalleeCC, 4882 bool isVarArg, 4883 const SmallVectorImpl<ISD::InputArg> &Ins, 4884 SelectionDAG& DAG) const { 4885 if (!getTargetMachine().Options.GuaranteedTailCallOpt) 4886 return false; 4887 4888 // Variable argument functions are not supported. 4889 if (isVarArg) 4890 return false; 4891 4892 MachineFunction &MF = DAG.getMachineFunction(); 4893 CallingConv::ID CallerCC = MF.getFunction().getCallingConv(); 4894 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) { 4895 // Functions containing by val parameters are not supported. 4896 for (unsigned i = 0; i != Ins.size(); i++) { 4897 ISD::ArgFlagsTy Flags = Ins[i].Flags; 4898 if (Flags.isByVal()) return false; 4899 } 4900 4901 // Non-PIC/GOT tail calls are supported. 4902 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) 4903 return true; 4904 4905 // At the moment we can only do local tail calls (in same module, hidden 4906 // or protected) if we are generating PIC. 4907 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) 4908 return G->getGlobal()->hasHiddenVisibility() 4909 || G->getGlobal()->hasProtectedVisibility(); 4910 } 4911 4912 return false; 4913 } 4914 4915 /// isCallCompatibleAddress - Return the immediate to use if the specified 4916 /// 32-bit value is representable in the immediate field of a BxA instruction. 4917 static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) { 4918 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op); 4919 if (!C) return nullptr; 4920 4921 int Addr = C->getZExtValue(); 4922 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero. 4923 SignExtend32<26>(Addr) != Addr) 4924 return nullptr; // Top 6 bits have to be sext of immediate. 4925 4926 return DAG 4927 .getConstant( 4928 (int)C->getZExtValue() >> 2, SDLoc(Op), 4929 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout())) 4930 .getNode(); 4931 } 4932 4933 namespace { 4934 4935 struct TailCallArgumentInfo { 4936 SDValue Arg; 4937 SDValue FrameIdxOp; 4938 int FrameIdx = 0; 4939 4940 TailCallArgumentInfo() = default; 4941 }; 4942 4943 } // end anonymous namespace 4944 4945 /// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot. 4946 static void StoreTailCallArgumentsToStackSlot( 4947 SelectionDAG &DAG, SDValue Chain, 4948 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs, 4949 SmallVectorImpl<SDValue> &MemOpChains, const SDLoc &dl) { 4950 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) { 4951 SDValue Arg = TailCallArgs[i].Arg; 4952 SDValue FIN = TailCallArgs[i].FrameIdxOp; 4953 int FI = TailCallArgs[i].FrameIdx; 4954 // Store relative to framepointer. 4955 MemOpChains.push_back(DAG.getStore( 4956 Chain, dl, Arg, FIN, 4957 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI))); 4958 } 4959 } 4960 4961 /// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to 4962 /// the appropriate stack slot for the tail call optimized function call. 4963 static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG, SDValue Chain, 4964 SDValue OldRetAddr, SDValue OldFP, 4965 int SPDiff, const SDLoc &dl) { 4966 if (SPDiff) { 4967 // Calculate the new stack slot for the return address. 4968 MachineFunction &MF = DAG.getMachineFunction(); 4969 const PPCSubtarget &Subtarget = MF.getSubtarget<PPCSubtarget>(); 4970 const PPCFrameLowering *FL = Subtarget.getFrameLowering(); 4971 bool isPPC64 = Subtarget.isPPC64(); 4972 int SlotSize = isPPC64 ? 8 : 4; 4973 int NewRetAddrLoc = SPDiff + FL->getReturnSaveOffset(); 4974 int NewRetAddr = MF.getFrameInfo().CreateFixedObject(SlotSize, 4975 NewRetAddrLoc, true); 4976 EVT VT = isPPC64 ? MVT::i64 : MVT::i32; 4977 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT); 4978 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx, 4979 MachinePointerInfo::getFixedStack(MF, NewRetAddr)); 4980 } 4981 return Chain; 4982 } 4983 4984 /// CalculateTailCallArgDest - Remember Argument for later processing. Calculate 4985 /// the position of the argument. 4986 static void 4987 CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64, 4988 SDValue Arg, int SPDiff, unsigned ArgOffset, 4989 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) { 4990 int Offset = ArgOffset + SPDiff; 4991 uint32_t OpSize = (Arg.getValueSizeInBits() + 7) / 8; 4992 int FI = MF.getFrameInfo().CreateFixedObject(OpSize, Offset, true); 4993 EVT VT = isPPC64 ? MVT::i64 : MVT::i32; 4994 SDValue FIN = DAG.getFrameIndex(FI, VT); 4995 TailCallArgumentInfo Info; 4996 Info.Arg = Arg; 4997 Info.FrameIdxOp = FIN; 4998 Info.FrameIdx = FI; 4999 TailCallArguments.push_back(Info); 5000 } 5001 5002 /// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address 5003 /// stack slot. Returns the chain as result and the loaded frame pointers in 5004 /// LROpOut/FPOpout. Used when tail calling. 5005 SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr( 5006 SelectionDAG &DAG, int SPDiff, SDValue Chain, SDValue &LROpOut, 5007 SDValue &FPOpOut, const SDLoc &dl) const { 5008 if (SPDiff) { 5009 // Load the LR and FP stack slot for later adjusting. 5010 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32; 5011 LROpOut = getReturnAddrFrameIndex(DAG); 5012 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo()); 5013 Chain = SDValue(LROpOut.getNode(), 1); 5014 } 5015 return Chain; 5016 } 5017 5018 /// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified 5019 /// by "Src" to address "Dst" of size "Size". Alignment information is 5020 /// specified by the specific parameter attribute. The copy will be passed as 5021 /// a byval function parameter. 5022 /// Sometimes what we are copying is the end of a larger object, the part that 5023 /// does not fit in registers. 5024 static SDValue CreateCopyOfByValArgument(SDValue Src, SDValue Dst, 5025 SDValue Chain, ISD::ArgFlagsTy Flags, 5026 SelectionDAG &DAG, const SDLoc &dl) { 5027 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), dl, MVT::i32); 5028 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, 5029 Flags.getNonZeroByValAlign(), false, false, false, 5030 MachinePointerInfo(), MachinePointerInfo()); 5031 } 5032 5033 /// LowerMemOpCallTo - Store the argument to the stack or remember it in case of 5034 /// tail calls. 5035 static void LowerMemOpCallTo( 5036 SelectionDAG &DAG, MachineFunction &MF, SDValue Chain, SDValue Arg, 5037 SDValue PtrOff, int SPDiff, unsigned ArgOffset, bool isPPC64, 5038 bool isTailCall, bool isVector, SmallVectorImpl<SDValue> &MemOpChains, 5039 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments, const SDLoc &dl) { 5040 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 5041 if (!isTailCall) { 5042 if (isVector) { 5043 SDValue StackPtr; 5044 if (isPPC64) 5045 StackPtr = DAG.getRegister(PPC::X1, MVT::i64); 5046 else 5047 StackPtr = DAG.getRegister(PPC::R1, MVT::i32); 5048 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, 5049 DAG.getConstant(ArgOffset, dl, PtrVT)); 5050 } 5051 MemOpChains.push_back( 5052 DAG.getStore(Chain, dl, Arg, PtrOff, MachinePointerInfo())); 5053 // Calculate and remember argument location. 5054 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset, 5055 TailCallArguments); 5056 } 5057 5058 static void 5059 PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain, 5060 const SDLoc &dl, int SPDiff, unsigned NumBytes, SDValue LROp, 5061 SDValue FPOp, 5062 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) { 5063 // Emit a sequence of copyto/copyfrom virtual registers for arguments that 5064 // might overwrite each other in case of tail call optimization. 5065 SmallVector<SDValue, 8> MemOpChains2; 5066 // Do not flag preceding copytoreg stuff together with the following stuff. 5067 InFlag = SDValue(); 5068 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments, 5069 MemOpChains2, dl); 5070 if (!MemOpChains2.empty()) 5071 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2); 5072 5073 // Store the return address to the appropriate stack slot. 5074 Chain = EmitTailCallStoreFPAndRetAddr(DAG, Chain, LROp, FPOp, SPDiff, dl); 5075 5076 // Emit callseq_end just before tailcall node. 5077 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, dl, true), 5078 DAG.getIntPtrConstant(0, dl, true), InFlag, dl); 5079 InFlag = Chain.getValue(1); 5080 } 5081 5082 // Is this global address that of a function that can be called by name? (as 5083 // opposed to something that must hold a descriptor for an indirect call). 5084 static bool isFunctionGlobalAddress(SDValue Callee) { 5085 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { 5086 if (Callee.getOpcode() == ISD::GlobalTLSAddress || 5087 Callee.getOpcode() == ISD::TargetGlobalTLSAddress) 5088 return false; 5089 5090 return G->getGlobal()->getValueType()->isFunctionTy(); 5091 } 5092 5093 return false; 5094 } 5095 5096 SDValue PPCTargetLowering::LowerCallResult( 5097 SDValue Chain, SDValue InFlag, CallingConv::ID CallConv, bool isVarArg, 5098 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl, 5099 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const { 5100 SmallVector<CCValAssign, 16> RVLocs; 5101 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs, 5102 *DAG.getContext()); 5103 5104 CCRetInfo.AnalyzeCallResult( 5105 Ins, (Subtarget.isSVR4ABI() && CallConv == CallingConv::Cold) 5106 ? RetCC_PPC_Cold 5107 : RetCC_PPC); 5108 5109 // Copy all of the result registers out of their specified physreg. 5110 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) { 5111 CCValAssign &VA = RVLocs[i]; 5112 assert(VA.isRegLoc() && "Can only return in registers!"); 5113 5114 SDValue Val; 5115 5116 if (Subtarget.hasSPE() && VA.getLocVT() == MVT::f64) { 5117 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, 5118 InFlag); 5119 Chain = Lo.getValue(1); 5120 InFlag = Lo.getValue(2); 5121 VA = RVLocs[++i]; // skip ahead to next loc 5122 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, 5123 InFlag); 5124 Chain = Hi.getValue(1); 5125 InFlag = Hi.getValue(2); 5126 if (!Subtarget.isLittleEndian()) 5127 std::swap (Lo, Hi); 5128 Val = DAG.getNode(PPCISD::BUILD_SPE64, dl, MVT::f64, Lo, Hi); 5129 } else { 5130 Val = DAG.getCopyFromReg(Chain, dl, 5131 VA.getLocReg(), VA.getLocVT(), InFlag); 5132 Chain = Val.getValue(1); 5133 InFlag = Val.getValue(2); 5134 } 5135 5136 switch (VA.getLocInfo()) { 5137 default: llvm_unreachable("Unknown loc info!"); 5138 case CCValAssign::Full: break; 5139 case CCValAssign::AExt: 5140 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val); 5141 break; 5142 case CCValAssign::ZExt: 5143 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val, 5144 DAG.getValueType(VA.getValVT())); 5145 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val); 5146 break; 5147 case CCValAssign::SExt: 5148 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val, 5149 DAG.getValueType(VA.getValVT())); 5150 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val); 5151 break; 5152 } 5153 5154 InVals.push_back(Val); 5155 } 5156 5157 return Chain; 5158 } 5159 5160 static bool isIndirectCall(const SDValue &Callee, SelectionDAG &DAG, 5161 const PPCSubtarget &Subtarget, bool isPatchPoint) { 5162 // PatchPoint calls are not indirect. 5163 if (isPatchPoint) 5164 return false; 5165 5166 if (isFunctionGlobalAddress(Callee) || isa<ExternalSymbolSDNode>(Callee)) 5167 return false; 5168 5169 // Darwin, and 32-bit ELF can use a BLA. The descriptor based ABIs can not 5170 // becuase the immediate function pointer points to a descriptor instead of 5171 // a function entry point. The ELFv2 ABI cannot use a BLA because the function 5172 // pointer immediate points to the global entry point, while the BLA would 5173 // need to jump to the local entry point (see rL211174). 5174 if (!Subtarget.usesFunctionDescriptors() && !Subtarget.isELFv2ABI() && 5175 isBLACompatibleAddress(Callee, DAG)) 5176 return false; 5177 5178 return true; 5179 } 5180 5181 // AIX and 64-bit ELF ABIs w/o PCRel require a TOC save/restore around calls. 5182 static inline bool isTOCSaveRestoreRequired(const PPCSubtarget &Subtarget) { 5183 return Subtarget.isAIXABI() || 5184 (Subtarget.is64BitELFABI() && !Subtarget.isUsingPCRelativeCalls()); 5185 } 5186 5187 static unsigned getCallOpcode(PPCTargetLowering::CallFlags CFlags, 5188 const Function &Caller, const SDValue &Callee, 5189 const PPCSubtarget &Subtarget, 5190 const TargetMachine &TM, 5191 bool IsStrictFPCall = false) { 5192 if (CFlags.IsTailCall) 5193 return PPCISD::TC_RETURN; 5194 5195 unsigned RetOpc = 0; 5196 // This is a call through a function pointer. 5197 if (CFlags.IsIndirect) { 5198 // AIX and the 64-bit ELF ABIs need to maintain the TOC pointer accross 5199 // indirect calls. The save of the caller's TOC pointer to the stack will be 5200 // inserted into the DAG as part of call lowering. The restore of the TOC 5201 // pointer is modeled by using a pseudo instruction for the call opcode that 5202 // represents the 2 instruction sequence of an indirect branch and link, 5203 // immediately followed by a load of the TOC pointer from the the stack save 5204 // slot into gpr2. For 64-bit ELFv2 ABI with PCRel, do not restore the TOC 5205 // as it is not saved or used. 5206 RetOpc = isTOCSaveRestoreRequired(Subtarget) ? PPCISD::BCTRL_LOAD_TOC 5207 : PPCISD::BCTRL; 5208 } else if (Subtarget.isUsingPCRelativeCalls()) { 5209 assert(Subtarget.is64BitELFABI() && "PC Relative is only on ELF ABI."); 5210 RetOpc = PPCISD::CALL_NOTOC; 5211 } else if (Subtarget.isAIXABI() || Subtarget.is64BitELFABI()) 5212 // The ABIs that maintain a TOC pointer accross calls need to have a nop 5213 // immediately following the call instruction if the caller and callee may 5214 // have different TOC bases. At link time if the linker determines the calls 5215 // may not share a TOC base, the call is redirected to a trampoline inserted 5216 // by the linker. The trampoline will (among other things) save the callers 5217 // TOC pointer at an ABI designated offset in the linkage area and the 5218 // linker will rewrite the nop to be a load of the TOC pointer from the 5219 // linkage area into gpr2. 5220 RetOpc = callsShareTOCBase(&Caller, Callee, TM) ? PPCISD::CALL 5221 : PPCISD::CALL_NOP; 5222 else 5223 RetOpc = PPCISD::CALL; 5224 if (IsStrictFPCall) { 5225 switch (RetOpc) { 5226 default: 5227 llvm_unreachable("Unknown call opcode"); 5228 case PPCISD::BCTRL_LOAD_TOC: 5229 RetOpc = PPCISD::BCTRL_LOAD_TOC_RM; 5230 break; 5231 case PPCISD::BCTRL: 5232 RetOpc = PPCISD::BCTRL_RM; 5233 break; 5234 case PPCISD::CALL_NOTOC: 5235 RetOpc = PPCISD::CALL_NOTOC_RM; 5236 break; 5237 case PPCISD::CALL: 5238 RetOpc = PPCISD::CALL_RM; 5239 break; 5240 case PPCISD::CALL_NOP: 5241 RetOpc = PPCISD::CALL_NOP_RM; 5242 break; 5243 } 5244 } 5245 return RetOpc; 5246 } 5247 5248 static SDValue transformCallee(const SDValue &Callee, SelectionDAG &DAG, 5249 const SDLoc &dl, const PPCSubtarget &Subtarget) { 5250 if (!Subtarget.usesFunctionDescriptors() && !Subtarget.isELFv2ABI()) 5251 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) 5252 return SDValue(Dest, 0); 5253 5254 // Returns true if the callee is local, and false otherwise. 5255 auto isLocalCallee = [&]() { 5256 const GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee); 5257 const Module *Mod = DAG.getMachineFunction().getFunction().getParent(); 5258 const GlobalValue *GV = G ? G->getGlobal() : nullptr; 5259 5260 return DAG.getTarget().shouldAssumeDSOLocal(*Mod, GV) && 5261 !isa_and_nonnull<GlobalIFunc>(GV); 5262 }; 5263 5264 // The PLT is only used in 32-bit ELF PIC mode. Attempting to use the PLT in 5265 // a static relocation model causes some versions of GNU LD (2.17.50, at 5266 // least) to force BSS-PLT, instead of secure-PLT, even if all objects are 5267 // built with secure-PLT. 5268 bool UsePlt = 5269 Subtarget.is32BitELFABI() && !isLocalCallee() && 5270 Subtarget.getTargetMachine().getRelocationModel() == Reloc::PIC_; 5271 5272 const auto getAIXFuncEntryPointSymbolSDNode = [&](const GlobalValue *GV) { 5273 const TargetMachine &TM = Subtarget.getTargetMachine(); 5274 const TargetLoweringObjectFile *TLOF = TM.getObjFileLowering(); 5275 MCSymbolXCOFF *S = 5276 cast<MCSymbolXCOFF>(TLOF->getFunctionEntryPointSymbol(GV, TM)); 5277 5278 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 5279 return DAG.getMCSymbol(S, PtrVT); 5280 }; 5281 5282 if (isFunctionGlobalAddress(Callee)) { 5283 const GlobalValue *GV = cast<GlobalAddressSDNode>(Callee)->getGlobal(); 5284 5285 if (Subtarget.isAIXABI()) { 5286 assert(!isa<GlobalIFunc>(GV) && "IFunc is not supported on AIX."); 5287 return getAIXFuncEntryPointSymbolSDNode(GV); 5288 } 5289 return DAG.getTargetGlobalAddress(GV, dl, Callee.getValueType(), 0, 5290 UsePlt ? PPCII::MO_PLT : 0); 5291 } 5292 5293 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { 5294 const char *SymName = S->getSymbol(); 5295 if (Subtarget.isAIXABI()) { 5296 // If there exists a user-declared function whose name is the same as the 5297 // ExternalSymbol's, then we pick up the user-declared version. 5298 const Module *Mod = DAG.getMachineFunction().getFunction().getParent(); 5299 if (const Function *F = 5300 dyn_cast_or_null<Function>(Mod->getNamedValue(SymName))) 5301 return getAIXFuncEntryPointSymbolSDNode(F); 5302 5303 // On AIX, direct function calls reference the symbol for the function's 5304 // entry point, which is named by prepending a "." before the function's 5305 // C-linkage name. A Qualname is returned here because an external 5306 // function entry point is a csect with XTY_ER property. 5307 const auto getExternalFunctionEntryPointSymbol = [&](StringRef SymName) { 5308 auto &Context = DAG.getMachineFunction().getMMI().getContext(); 5309 MCSectionXCOFF *Sec = Context.getXCOFFSection( 5310 (Twine(".") + Twine(SymName)).str(), SectionKind::getMetadata(), 5311 XCOFF::CsectProperties(XCOFF::XMC_PR, XCOFF::XTY_ER)); 5312 return Sec->getQualNameSymbol(); 5313 }; 5314 5315 SymName = getExternalFunctionEntryPointSymbol(SymName)->getName().data(); 5316 } 5317 return DAG.getTargetExternalSymbol(SymName, Callee.getValueType(), 5318 UsePlt ? PPCII::MO_PLT : 0); 5319 } 5320 5321 // No transformation needed. 5322 assert(Callee.getNode() && "What no callee?"); 5323 return Callee; 5324 } 5325 5326 static SDValue getOutputChainFromCallSeq(SDValue CallSeqStart) { 5327 assert(CallSeqStart.getOpcode() == ISD::CALLSEQ_START && 5328 "Expected a CALLSEQ_STARTSDNode."); 5329 5330 // The last operand is the chain, except when the node has glue. If the node 5331 // has glue, then the last operand is the glue, and the chain is the second 5332 // last operand. 5333 SDValue LastValue = CallSeqStart.getValue(CallSeqStart->getNumValues() - 1); 5334 if (LastValue.getValueType() != MVT::Glue) 5335 return LastValue; 5336 5337 return CallSeqStart.getValue(CallSeqStart->getNumValues() - 2); 5338 } 5339 5340 // Creates the node that moves a functions address into the count register 5341 // to prepare for an indirect call instruction. 5342 static void prepareIndirectCall(SelectionDAG &DAG, SDValue &Callee, 5343 SDValue &Glue, SDValue &Chain, 5344 const SDLoc &dl) { 5345 SDValue MTCTROps[] = {Chain, Callee, Glue}; 5346 EVT ReturnTypes[] = {MVT::Other, MVT::Glue}; 5347 Chain = DAG.getNode(PPCISD::MTCTR, dl, makeArrayRef(ReturnTypes, 2), 5348 makeArrayRef(MTCTROps, Glue.getNode() ? 3 : 2)); 5349 // The glue is the second value produced. 5350 Glue = Chain.getValue(1); 5351 } 5352 5353 static void prepareDescriptorIndirectCall(SelectionDAG &DAG, SDValue &Callee, 5354 SDValue &Glue, SDValue &Chain, 5355 SDValue CallSeqStart, 5356 const CallBase *CB, const SDLoc &dl, 5357 bool hasNest, 5358 const PPCSubtarget &Subtarget) { 5359 // Function pointers in the 64-bit SVR4 ABI do not point to the function 5360 // entry point, but to the function descriptor (the function entry point 5361 // address is part of the function descriptor though). 5362 // The function descriptor is a three doubleword structure with the 5363 // following fields: function entry point, TOC base address and 5364 // environment pointer. 5365 // Thus for a call through a function pointer, the following actions need 5366 // to be performed: 5367 // 1. Save the TOC of the caller in the TOC save area of its stack 5368 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()). 5369 // 2. Load the address of the function entry point from the function 5370 // descriptor. 5371 // 3. Load the TOC of the callee from the function descriptor into r2. 5372 // 4. Load the environment pointer from the function descriptor into 5373 // r11. 5374 // 5. Branch to the function entry point address. 5375 // 6. On return of the callee, the TOC of the caller needs to be 5376 // restored (this is done in FinishCall()). 5377 // 5378 // The loads are scheduled at the beginning of the call sequence, and the 5379 // register copies are flagged together to ensure that no other 5380 // operations can be scheduled in between. E.g. without flagging the 5381 // copies together, a TOC access in the caller could be scheduled between 5382 // the assignment of the callee TOC and the branch to the callee, which leads 5383 // to incorrect code. 5384 5385 // Start by loading the function address from the descriptor. 5386 SDValue LDChain = getOutputChainFromCallSeq(CallSeqStart); 5387 auto MMOFlags = Subtarget.hasInvariantFunctionDescriptors() 5388 ? (MachineMemOperand::MODereferenceable | 5389 MachineMemOperand::MOInvariant) 5390 : MachineMemOperand::MONone; 5391 5392 MachinePointerInfo MPI(CB ? CB->getCalledOperand() : nullptr); 5393 5394 // Registers used in building the DAG. 5395 const MCRegister EnvPtrReg = Subtarget.getEnvironmentPointerRegister(); 5396 const MCRegister TOCReg = Subtarget.getTOCPointerRegister(); 5397 5398 // Offsets of descriptor members. 5399 const unsigned TOCAnchorOffset = Subtarget.descriptorTOCAnchorOffset(); 5400 const unsigned EnvPtrOffset = Subtarget.descriptorEnvironmentPointerOffset(); 5401 5402 const MVT RegVT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32; 5403 const unsigned Alignment = Subtarget.isPPC64() ? 8 : 4; 5404 5405 // One load for the functions entry point address. 5406 SDValue LoadFuncPtr = DAG.getLoad(RegVT, dl, LDChain, Callee, MPI, 5407 Alignment, MMOFlags); 5408 5409 // One for loading the TOC anchor for the module that contains the called 5410 // function. 5411 SDValue TOCOff = DAG.getIntPtrConstant(TOCAnchorOffset, dl); 5412 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, RegVT, Callee, TOCOff); 5413 SDValue TOCPtr = 5414 DAG.getLoad(RegVT, dl, LDChain, AddTOC, 5415 MPI.getWithOffset(TOCAnchorOffset), Alignment, MMOFlags); 5416 5417 // One for loading the environment pointer. 5418 SDValue PtrOff = DAG.getIntPtrConstant(EnvPtrOffset, dl); 5419 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, RegVT, Callee, PtrOff); 5420 SDValue LoadEnvPtr = 5421 DAG.getLoad(RegVT, dl, LDChain, AddPtr, 5422 MPI.getWithOffset(EnvPtrOffset), Alignment, MMOFlags); 5423 5424 5425 // Then copy the newly loaded TOC anchor to the TOC pointer. 5426 SDValue TOCVal = DAG.getCopyToReg(Chain, dl, TOCReg, TOCPtr, Glue); 5427 Chain = TOCVal.getValue(0); 5428 Glue = TOCVal.getValue(1); 5429 5430 // If the function call has an explicit 'nest' parameter, it takes the 5431 // place of the environment pointer. 5432 assert((!hasNest || !Subtarget.isAIXABI()) && 5433 "Nest parameter is not supported on AIX."); 5434 if (!hasNest) { 5435 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, EnvPtrReg, LoadEnvPtr, Glue); 5436 Chain = EnvVal.getValue(0); 5437 Glue = EnvVal.getValue(1); 5438 } 5439 5440 // The rest of the indirect call sequence is the same as the non-descriptor 5441 // DAG. 5442 prepareIndirectCall(DAG, LoadFuncPtr, Glue, Chain, dl); 5443 } 5444 5445 static void 5446 buildCallOperands(SmallVectorImpl<SDValue> &Ops, 5447 PPCTargetLowering::CallFlags CFlags, const SDLoc &dl, 5448 SelectionDAG &DAG, 5449 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass, 5450 SDValue Glue, SDValue Chain, SDValue &Callee, int SPDiff, 5451 const PPCSubtarget &Subtarget) { 5452 const bool IsPPC64 = Subtarget.isPPC64(); 5453 // MVT for a general purpose register. 5454 const MVT RegVT = IsPPC64 ? MVT::i64 : MVT::i32; 5455 5456 // First operand is always the chain. 5457 Ops.push_back(Chain); 5458 5459 // If it's a direct call pass the callee as the second operand. 5460 if (!CFlags.IsIndirect) 5461 Ops.push_back(Callee); 5462 else { 5463 assert(!CFlags.IsPatchPoint && "Patch point calls are not indirect."); 5464 5465 // For the TOC based ABIs, we have saved the TOC pointer to the linkage area 5466 // on the stack (this would have been done in `LowerCall_64SVR4` or 5467 // `LowerCall_AIX`). The call instruction is a pseudo instruction that 5468 // represents both the indirect branch and a load that restores the TOC 5469 // pointer from the linkage area. The operand for the TOC restore is an add 5470 // of the TOC save offset to the stack pointer. This must be the second 5471 // operand: after the chain input but before any other variadic arguments. 5472 // For 64-bit ELFv2 ABI with PCRel, do not restore the TOC as it is not 5473 // saved or used. 5474 if (isTOCSaveRestoreRequired(Subtarget)) { 5475 const MCRegister StackPtrReg = Subtarget.getStackPointerRegister(); 5476 5477 SDValue StackPtr = DAG.getRegister(StackPtrReg, RegVT); 5478 unsigned TOCSaveOffset = Subtarget.getFrameLowering()->getTOCSaveOffset(); 5479 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset, dl); 5480 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, RegVT, StackPtr, TOCOff); 5481 Ops.push_back(AddTOC); 5482 } 5483 5484 // Add the register used for the environment pointer. 5485 if (Subtarget.usesFunctionDescriptors() && !CFlags.HasNest) 5486 Ops.push_back(DAG.getRegister(Subtarget.getEnvironmentPointerRegister(), 5487 RegVT)); 5488 5489 5490 // Add CTR register as callee so a bctr can be emitted later. 5491 if (CFlags.IsTailCall) 5492 Ops.push_back(DAG.getRegister(IsPPC64 ? PPC::CTR8 : PPC::CTR, RegVT)); 5493 } 5494 5495 // If this is a tail call add stack pointer delta. 5496 if (CFlags.IsTailCall) 5497 Ops.push_back(DAG.getConstant(SPDiff, dl, MVT::i32)); 5498 5499 // Add argument registers to the end of the list so that they are known live 5500 // into the call. 5501 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) 5502 Ops.push_back(DAG.getRegister(RegsToPass[i].first, 5503 RegsToPass[i].second.getValueType())); 5504 5505 // We cannot add R2/X2 as an operand here for PATCHPOINT, because there is 5506 // no way to mark dependencies as implicit here. 5507 // We will add the R2/X2 dependency in EmitInstrWithCustomInserter. 5508 if ((Subtarget.is64BitELFABI() || Subtarget.isAIXABI()) && 5509 !CFlags.IsPatchPoint && !Subtarget.isUsingPCRelativeCalls()) 5510 Ops.push_back(DAG.getRegister(Subtarget.getTOCPointerRegister(), RegVT)); 5511 5512 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls 5513 if (CFlags.IsVarArg && Subtarget.is32BitELFABI()) 5514 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32)); 5515 5516 // Add a register mask operand representing the call-preserved registers. 5517 const TargetRegisterInfo *TRI = Subtarget.getRegisterInfo(); 5518 const uint32_t *Mask = 5519 TRI->getCallPreservedMask(DAG.getMachineFunction(), CFlags.CallConv); 5520 assert(Mask && "Missing call preserved mask for calling convention"); 5521 Ops.push_back(DAG.getRegisterMask(Mask)); 5522 5523 // If the glue is valid, it is the last operand. 5524 if (Glue.getNode()) 5525 Ops.push_back(Glue); 5526 } 5527 5528 SDValue PPCTargetLowering::FinishCall( 5529 CallFlags CFlags, const SDLoc &dl, SelectionDAG &DAG, 5530 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass, SDValue Glue, 5531 SDValue Chain, SDValue CallSeqStart, SDValue &Callee, int SPDiff, 5532 unsigned NumBytes, const SmallVectorImpl<ISD::InputArg> &Ins, 5533 SmallVectorImpl<SDValue> &InVals, const CallBase *CB) const { 5534 5535 if ((Subtarget.is64BitELFABI() && !Subtarget.isUsingPCRelativeCalls()) || 5536 Subtarget.isAIXABI()) 5537 setUsesTOCBasePtr(DAG); 5538 5539 unsigned CallOpc = 5540 getCallOpcode(CFlags, DAG.getMachineFunction().getFunction(), Callee, 5541 Subtarget, DAG.getTarget(), CB ? CB->isStrictFP() : false); 5542 5543 if (!CFlags.IsIndirect) 5544 Callee = transformCallee(Callee, DAG, dl, Subtarget); 5545 else if (Subtarget.usesFunctionDescriptors()) 5546 prepareDescriptorIndirectCall(DAG, Callee, Glue, Chain, CallSeqStart, CB, 5547 dl, CFlags.HasNest, Subtarget); 5548 else 5549 prepareIndirectCall(DAG, Callee, Glue, Chain, dl); 5550 5551 // Build the operand list for the call instruction. 5552 SmallVector<SDValue, 8> Ops; 5553 buildCallOperands(Ops, CFlags, dl, DAG, RegsToPass, Glue, Chain, Callee, 5554 SPDiff, Subtarget); 5555 5556 // Emit tail call. 5557 if (CFlags.IsTailCall) { 5558 // Indirect tail call when using PC Relative calls do not have the same 5559 // constraints. 5560 assert(((Callee.getOpcode() == ISD::Register && 5561 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) || 5562 Callee.getOpcode() == ISD::TargetExternalSymbol || 5563 Callee.getOpcode() == ISD::TargetGlobalAddress || 5564 isa<ConstantSDNode>(Callee) || 5565 (CFlags.IsIndirect && Subtarget.isUsingPCRelativeCalls())) && 5566 "Expecting a global address, external symbol, absolute value, " 5567 "register or an indirect tail call when PC Relative calls are " 5568 "used."); 5569 // PC Relative calls also use TC_RETURN as the way to mark tail calls. 5570 assert(CallOpc == PPCISD::TC_RETURN && 5571 "Unexpected call opcode for a tail call."); 5572 DAG.getMachineFunction().getFrameInfo().setHasTailCall(); 5573 return DAG.getNode(CallOpc, dl, MVT::Other, Ops); 5574 } 5575 5576 std::array<EVT, 2> ReturnTypes = {{MVT::Other, MVT::Glue}}; 5577 Chain = DAG.getNode(CallOpc, dl, ReturnTypes, Ops); 5578 DAG.addNoMergeSiteInfo(Chain.getNode(), CFlags.NoMerge); 5579 Glue = Chain.getValue(1); 5580 5581 // When performing tail call optimization the callee pops its arguments off 5582 // the stack. Account for this here so these bytes can be pushed back on in 5583 // PPCFrameLowering::eliminateCallFramePseudoInstr. 5584 int BytesCalleePops = (CFlags.CallConv == CallingConv::Fast && 5585 getTargetMachine().Options.GuaranteedTailCallOpt) 5586 ? NumBytes 5587 : 0; 5588 5589 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, dl, true), 5590 DAG.getIntPtrConstant(BytesCalleePops, dl, true), 5591 Glue, dl); 5592 Glue = Chain.getValue(1); 5593 5594 return LowerCallResult(Chain, Glue, CFlags.CallConv, CFlags.IsVarArg, Ins, dl, 5595 DAG, InVals); 5596 } 5597 5598 SDValue 5599 PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI, 5600 SmallVectorImpl<SDValue> &InVals) const { 5601 SelectionDAG &DAG = CLI.DAG; 5602 SDLoc &dl = CLI.DL; 5603 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs; 5604 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals; 5605 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins; 5606 SDValue Chain = CLI.Chain; 5607 SDValue Callee = CLI.Callee; 5608 bool &isTailCall = CLI.IsTailCall; 5609 CallingConv::ID CallConv = CLI.CallConv; 5610 bool isVarArg = CLI.IsVarArg; 5611 bool isPatchPoint = CLI.IsPatchPoint; 5612 const CallBase *CB = CLI.CB; 5613 5614 if (isTailCall) { 5615 if (Subtarget.useLongCalls() && !(CB && CB->isMustTailCall())) 5616 isTailCall = false; 5617 else if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) 5618 isTailCall = IsEligibleForTailCallOptimization_64SVR4( 5619 Callee, CallConv, CB, isVarArg, Outs, Ins, DAG); 5620 else 5621 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg, 5622 Ins, DAG); 5623 if (isTailCall) { 5624 ++NumTailCalls; 5625 if (!getTargetMachine().Options.GuaranteedTailCallOpt) 5626 ++NumSiblingCalls; 5627 5628 // PC Relative calls no longer guarantee that the callee is a Global 5629 // Address Node. The callee could be an indirect tail call in which 5630 // case the SDValue for the callee could be a load (to load the address 5631 // of a function pointer) or it may be a register copy (to move the 5632 // address of the callee from a function parameter into a virtual 5633 // register). It may also be an ExternalSymbolSDNode (ex memcopy). 5634 assert((Subtarget.isUsingPCRelativeCalls() || 5635 isa<GlobalAddressSDNode>(Callee)) && 5636 "Callee should be an llvm::Function object."); 5637 5638 LLVM_DEBUG(dbgs() << "TCO caller: " << DAG.getMachineFunction().getName() 5639 << "\nTCO callee: "); 5640 LLVM_DEBUG(Callee.dump()); 5641 } 5642 } 5643 5644 if (!isTailCall && CB && CB->isMustTailCall()) 5645 report_fatal_error("failed to perform tail call elimination on a call " 5646 "site marked musttail"); 5647 5648 // When long calls (i.e. indirect calls) are always used, calls are always 5649 // made via function pointer. If we have a function name, first translate it 5650 // into a pointer. 5651 if (Subtarget.useLongCalls() && isa<GlobalAddressSDNode>(Callee) && 5652 !isTailCall) 5653 Callee = LowerGlobalAddress(Callee, DAG); 5654 5655 CallFlags CFlags( 5656 CallConv, isTailCall, isVarArg, isPatchPoint, 5657 isIndirectCall(Callee, DAG, Subtarget, isPatchPoint), 5658 // hasNest 5659 Subtarget.is64BitELFABI() && 5660 any_of(Outs, [](ISD::OutputArg Arg) { return Arg.Flags.isNest(); }), 5661 CLI.NoMerge); 5662 5663 if (Subtarget.isAIXABI()) 5664 return LowerCall_AIX(Chain, Callee, CFlags, Outs, OutVals, Ins, dl, DAG, 5665 InVals, CB); 5666 5667 assert(Subtarget.isSVR4ABI()); 5668 if (Subtarget.isPPC64()) 5669 return LowerCall_64SVR4(Chain, Callee, CFlags, Outs, OutVals, Ins, dl, DAG, 5670 InVals, CB); 5671 return LowerCall_32SVR4(Chain, Callee, CFlags, Outs, OutVals, Ins, dl, DAG, 5672 InVals, CB); 5673 } 5674 5675 SDValue PPCTargetLowering::LowerCall_32SVR4( 5676 SDValue Chain, SDValue Callee, CallFlags CFlags, 5677 const SmallVectorImpl<ISD::OutputArg> &Outs, 5678 const SmallVectorImpl<SDValue> &OutVals, 5679 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl, 5680 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals, 5681 const CallBase *CB) const { 5682 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description 5683 // of the 32-bit SVR4 ABI stack frame layout. 5684 5685 const CallingConv::ID CallConv = CFlags.CallConv; 5686 const bool IsVarArg = CFlags.IsVarArg; 5687 const bool IsTailCall = CFlags.IsTailCall; 5688 5689 assert((CallConv == CallingConv::C || 5690 CallConv == CallingConv::Cold || 5691 CallConv == CallingConv::Fast) && "Unknown calling convention!"); 5692 5693 const Align PtrAlign(4); 5694 5695 MachineFunction &MF = DAG.getMachineFunction(); 5696 5697 // Mark this function as potentially containing a function that contains a 5698 // tail call. As a consequence the frame pointer will be used for dynamicalloc 5699 // and restoring the callers stack pointer in this functions epilog. This is 5700 // done because by tail calling the called function might overwrite the value 5701 // in this function's (MF) stack pointer stack slot 0(SP). 5702 if (getTargetMachine().Options.GuaranteedTailCallOpt && 5703 CallConv == CallingConv::Fast) 5704 MF.getInfo<PPCFunctionInfo>()->setHasFastCall(); 5705 5706 // Count how many bytes are to be pushed on the stack, including the linkage 5707 // area, parameter list area and the part of the local variable space which 5708 // contains copies of aggregates which are passed by value. 5709 5710 // Assign locations to all of the outgoing arguments. 5711 SmallVector<CCValAssign, 16> ArgLocs; 5712 PPCCCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext()); 5713 5714 // Reserve space for the linkage area on the stack. 5715 CCInfo.AllocateStack(Subtarget.getFrameLowering()->getLinkageSize(), 5716 PtrAlign); 5717 if (useSoftFloat()) 5718 CCInfo.PreAnalyzeCallOperands(Outs); 5719 5720 if (IsVarArg) { 5721 // Handle fixed and variable vector arguments differently. 5722 // Fixed vector arguments go into registers as long as registers are 5723 // available. Variable vector arguments always go into memory. 5724 unsigned NumArgs = Outs.size(); 5725 5726 for (unsigned i = 0; i != NumArgs; ++i) { 5727 MVT ArgVT = Outs[i].VT; 5728 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags; 5729 bool Result; 5730 5731 if (Outs[i].IsFixed) { 5732 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, 5733 CCInfo); 5734 } else { 5735 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, 5736 ArgFlags, CCInfo); 5737 } 5738 5739 if (Result) { 5740 #ifndef NDEBUG 5741 errs() << "Call operand #" << i << " has unhandled type " 5742 << EVT(ArgVT).getEVTString() << "\n"; 5743 #endif 5744 llvm_unreachable(nullptr); 5745 } 5746 } 5747 } else { 5748 // All arguments are treated the same. 5749 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4); 5750 } 5751 CCInfo.clearWasPPCF128(); 5752 5753 // Assign locations to all of the outgoing aggregate by value arguments. 5754 SmallVector<CCValAssign, 16> ByValArgLocs; 5755 CCState CCByValInfo(CallConv, IsVarArg, MF, ByValArgLocs, *DAG.getContext()); 5756 5757 // Reserve stack space for the allocations in CCInfo. 5758 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrAlign); 5759 5760 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal); 5761 5762 // Size of the linkage area, parameter list area and the part of the local 5763 // space variable where copies of aggregates which are passed by value are 5764 // stored. 5765 unsigned NumBytes = CCByValInfo.getNextStackOffset(); 5766 5767 // Calculate by how many bytes the stack has to be adjusted in case of tail 5768 // call optimization. 5769 int SPDiff = CalculateTailCallSPDiff(DAG, IsTailCall, NumBytes); 5770 5771 // Adjust the stack pointer for the new arguments... 5772 // These operations are automatically eliminated by the prolog/epilog pass 5773 Chain = DAG.getCALLSEQ_START(Chain, NumBytes, 0, dl); 5774 SDValue CallSeqStart = Chain; 5775 5776 // Load the return address and frame pointer so it can be moved somewhere else 5777 // later. 5778 SDValue LROp, FPOp; 5779 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, dl); 5780 5781 // Set up a copy of the stack pointer for use loading and storing any 5782 // arguments that may not fit in the registers available for argument 5783 // passing. 5784 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32); 5785 5786 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; 5787 SmallVector<TailCallArgumentInfo, 8> TailCallArguments; 5788 SmallVector<SDValue, 8> MemOpChains; 5789 5790 bool seenFloatArg = false; 5791 // Walk the register/memloc assignments, inserting copies/loads. 5792 // i - Tracks the index into the list of registers allocated for the call 5793 // RealArgIdx - Tracks the index into the list of actual function arguments 5794 // j - Tracks the index into the list of byval arguments 5795 for (unsigned i = 0, RealArgIdx = 0, j = 0, e = ArgLocs.size(); 5796 i != e; 5797 ++i, ++RealArgIdx) { 5798 CCValAssign &VA = ArgLocs[i]; 5799 SDValue Arg = OutVals[RealArgIdx]; 5800 ISD::ArgFlagsTy Flags = Outs[RealArgIdx].Flags; 5801 5802 if (Flags.isByVal()) { 5803 // Argument is an aggregate which is passed by value, thus we need to 5804 // create a copy of it in the local variable space of the current stack 5805 // frame (which is the stack frame of the caller) and pass the address of 5806 // this copy to the callee. 5807 assert((j < ByValArgLocs.size()) && "Index out of bounds!"); 5808 CCValAssign &ByValVA = ByValArgLocs[j++]; 5809 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!"); 5810 5811 // Memory reserved in the local variable space of the callers stack frame. 5812 unsigned LocMemOffset = ByValVA.getLocMemOffset(); 5813 5814 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset, dl); 5815 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(MF.getDataLayout()), 5816 StackPtr, PtrOff); 5817 5818 // Create a copy of the argument in the local area of the current 5819 // stack frame. 5820 SDValue MemcpyCall = 5821 CreateCopyOfByValArgument(Arg, PtrOff, 5822 CallSeqStart.getNode()->getOperand(0), 5823 Flags, DAG, dl); 5824 5825 // This must go outside the CALLSEQ_START..END. 5826 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall, NumBytes, 0, 5827 SDLoc(MemcpyCall)); 5828 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), 5829 NewCallSeqStart.getNode()); 5830 Chain = CallSeqStart = NewCallSeqStart; 5831 5832 // Pass the address of the aggregate copy on the stack either in a 5833 // physical register or in the parameter list area of the current stack 5834 // frame to the callee. 5835 Arg = PtrOff; 5836 } 5837 5838 // When useCRBits() is true, there can be i1 arguments. 5839 // It is because getRegisterType(MVT::i1) => MVT::i1, 5840 // and for other integer types getRegisterType() => MVT::i32. 5841 // Extend i1 and ensure callee will get i32. 5842 if (Arg.getValueType() == MVT::i1) 5843 Arg = DAG.getNode(Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND, 5844 dl, MVT::i32, Arg); 5845 5846 if (VA.isRegLoc()) { 5847 seenFloatArg |= VA.getLocVT().isFloatingPoint(); 5848 // Put argument in a physical register. 5849 if (Subtarget.hasSPE() && Arg.getValueType() == MVT::f64) { 5850 bool IsLE = Subtarget.isLittleEndian(); 5851 SDValue SVal = DAG.getNode(PPCISD::EXTRACT_SPE, dl, MVT::i32, Arg, 5852 DAG.getIntPtrConstant(IsLE ? 0 : 1, dl)); 5853 RegsToPass.push_back(std::make_pair(VA.getLocReg(), SVal.getValue(0))); 5854 SVal = DAG.getNode(PPCISD::EXTRACT_SPE, dl, MVT::i32, Arg, 5855 DAG.getIntPtrConstant(IsLE ? 1 : 0, dl)); 5856 RegsToPass.push_back(std::make_pair(ArgLocs[++i].getLocReg(), 5857 SVal.getValue(0))); 5858 } else 5859 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); 5860 } else { 5861 // Put argument in the parameter list area of the current stack frame. 5862 assert(VA.isMemLoc()); 5863 unsigned LocMemOffset = VA.getLocMemOffset(); 5864 5865 if (!IsTailCall) { 5866 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset, dl); 5867 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(MF.getDataLayout()), 5868 StackPtr, PtrOff); 5869 5870 MemOpChains.push_back( 5871 DAG.getStore(Chain, dl, Arg, PtrOff, MachinePointerInfo())); 5872 } else { 5873 // Calculate and remember argument location. 5874 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset, 5875 TailCallArguments); 5876 } 5877 } 5878 } 5879 5880 if (!MemOpChains.empty()) 5881 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains); 5882 5883 // Build a sequence of copy-to-reg nodes chained together with token chain 5884 // and flag operands which copy the outgoing args into the appropriate regs. 5885 SDValue InFlag; 5886 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { 5887 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, 5888 RegsToPass[i].second, InFlag); 5889 InFlag = Chain.getValue(1); 5890 } 5891 5892 // Set CR bit 6 to true if this is a vararg call with floating args passed in 5893 // registers. 5894 if (IsVarArg) { 5895 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue); 5896 SDValue Ops[] = { Chain, InFlag }; 5897 5898 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET, 5899 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1)); 5900 5901 InFlag = Chain.getValue(1); 5902 } 5903 5904 if (IsTailCall) 5905 PrepareTailCall(DAG, InFlag, Chain, dl, SPDiff, NumBytes, LROp, FPOp, 5906 TailCallArguments); 5907 5908 return FinishCall(CFlags, dl, DAG, RegsToPass, InFlag, Chain, CallSeqStart, 5909 Callee, SPDiff, NumBytes, Ins, InVals, CB); 5910 } 5911 5912 // Copy an argument into memory, being careful to do this outside the 5913 // call sequence for the call to which the argument belongs. 5914 SDValue PPCTargetLowering::createMemcpyOutsideCallSeq( 5915 SDValue Arg, SDValue PtrOff, SDValue CallSeqStart, ISD::ArgFlagsTy Flags, 5916 SelectionDAG &DAG, const SDLoc &dl) const { 5917 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff, 5918 CallSeqStart.getNode()->getOperand(0), 5919 Flags, DAG, dl); 5920 // The MEMCPY must go outside the CALLSEQ_START..END. 5921 int64_t FrameSize = CallSeqStart.getConstantOperandVal(1); 5922 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall, FrameSize, 0, 5923 SDLoc(MemcpyCall)); 5924 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), 5925 NewCallSeqStart.getNode()); 5926 return NewCallSeqStart; 5927 } 5928 5929 SDValue PPCTargetLowering::LowerCall_64SVR4( 5930 SDValue Chain, SDValue Callee, CallFlags CFlags, 5931 const SmallVectorImpl<ISD::OutputArg> &Outs, 5932 const SmallVectorImpl<SDValue> &OutVals, 5933 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl, 5934 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals, 5935 const CallBase *CB) const { 5936 bool isELFv2ABI = Subtarget.isELFv2ABI(); 5937 bool isLittleEndian = Subtarget.isLittleEndian(); 5938 unsigned NumOps = Outs.size(); 5939 bool IsSibCall = false; 5940 bool IsFastCall = CFlags.CallConv == CallingConv::Fast; 5941 5942 EVT PtrVT = getPointerTy(DAG.getDataLayout()); 5943 unsigned PtrByteSize = 8; 5944 5945 MachineFunction &MF = DAG.getMachineFunction(); 5946 5947 if (CFlags.IsTailCall && !getTargetMachine().Options.GuaranteedTailCallOpt) 5948 IsSibCall = true; 5949 5950 // Mark this function as potentially containing a function that contains a 5951 // tail call. As a consequence the frame pointer will be used for dynamicalloc 5952 // and restoring the callers stack pointer in this functions epilog. This is 5953 // done because by tail calling the called function might overwrite the value 5954 // in this function's (MF) stack pointer stack slot 0(SP). 5955 if (getTargetMachine().Options.GuaranteedTailCallOpt && IsFastCall) 5956 MF.getInfo<PPCFunctionInfo>()->setHasFastCall(); 5957 5958 assert(!(IsFastCall && CFlags.IsVarArg) && 5959 "fastcc not supported on varargs functions"); 5960 5961 // Count how many bytes are to be pushed on the stack, including the linkage 5962 // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes 5963 // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage 5964 // area is 32 bytes reserved space for [SP][CR][LR][TOC]. 5965 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize(); 5966 unsigned NumBytes = LinkageSize; 5967 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0; 5968 5969 static const MCPhysReg GPR[] = { 5970 PPC::X3, PPC::X4, PPC::X5, PPC::X6, 5971 PPC::X7, PPC::X8, PPC::X9, PPC::X10, 5972 }; 5973 static const MCPhysReg VR[] = { 5974 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8, 5975 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13 5976 }; 5977 5978 const unsigned NumGPRs = array_lengthof(GPR); 5979 const unsigned NumFPRs = useSoftFloat() ? 0 : 13; 5980 const unsigned NumVRs = array_lengthof(VR); 5981 5982 // On ELFv2, we can avoid allocating the parameter area if all the arguments 5983 // can be passed to the callee in registers. 5984 // For the fast calling convention, there is another check below. 5985 // Note: We should keep consistent with LowerFormalArguments_64SVR4() 5986 bool HasParameterArea = !isELFv2ABI || CFlags.IsVarArg || IsFastCall; 5987 if (!HasParameterArea) { 5988 unsigned ParamAreaSize = NumGPRs * PtrByteSize; 5989 unsigned AvailableFPRs = NumFPRs; 5990 unsigned AvailableVRs = NumVRs; 5991 unsigned NumBytesTmp = NumBytes; 5992 for (unsigned i = 0; i != NumOps; ++i) { 5993 if (Outs[i].Flags.isNest()) continue; 5994 if (CalculateStackSlotUsed(Outs[i].VT, Outs[i].ArgVT, Outs[i].Flags, 5995 PtrByteSize, LinkageSize, ParamAreaSize, 5996 NumBytesTmp, AvailableFPRs, AvailableVRs)) 5997 HasParameterArea = true; 5998 } 5999 } 6000 6001 // When using the fast calling convention, we don't provide backing for 6002 // arguments that will be in registers. 6003 unsigned NumGPRsUsed = 0, NumFPRsUsed = 0, NumVRsUsed = 0; 6004 6005 // Avoid allocating parameter area for fastcc functions if all the arguments 6006 // can be passed in the registers. 6007 if (IsFastCall) 6008 HasParameterArea = false; 6009 6010 // Add up all the space actually used. 6011 for (unsigned i = 0; i != NumOps; ++i) { 6012 ISD::ArgFlagsTy Flags = Outs[i].Flags; 6013 EVT ArgVT = Outs[i].VT; 6014 EVT OrigVT = Outs[i].ArgVT; 6015 6016 if (Flags.isNest()) 6017 continue; 6018 6019 if (IsFastCall) { 6020 if (Flags.isByVal()) { 6021 NumGPRsUsed += (Flags.getByValSize()+7)/8; 6022 if (NumGPRsUsed > NumGPRs) 6023 HasParameterArea = true; 6024 } else { 6025 switch (ArgVT.getSimpleVT().SimpleTy) { 6026 default: llvm_unreachable("Unexpected ValueType for argument!"); 6027 case MVT::i1: 6028 case MVT::i32: 6029 case MVT::i64: 6030 if (++NumGPRsUsed <= NumGPRs) 6031 continue; 6032 break; 6033 case MVT::v4i32: 6034 case MVT::v8i16: 6035 case MVT::v16i8: 6036 case MVT::v2f64: 6037 case MVT::v2i64: 6038 case MVT::v1i128: 6039 case MVT::f128: 6040 if (++NumVRsUsed <= NumVRs) 6041 continue; 6042 break; 6043 case MVT::v4f32: 6044 if (++NumVRsUsed <= NumVRs) 6045 continue; 6046 break; 6047 case MVT::f32: 6048 case MVT::f64: 6049 if (++NumFPRsUsed <= NumFPRs) 6050 continue; 6051 break; 6052 } 6053 HasParameterArea = true; 6054 } 6055 } 6056 6057 /* Respect alignment of argument on the stack. */ 6058 auto Alignement = 6059 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize); 6060 NumBytes = alignTo(NumBytes, Alignement); 6061 6062 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize); 6063 if (Flags.isInConsecutiveRegsLast()) 6064 NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 6065 } 6066 6067 unsigned NumBytesActuallyUsed = NumBytes; 6068 6069 // In the old ELFv1 ABI, 6070 // the prolog code of the callee may store up to 8 GPR argument registers to 6071 // the stack, allowing va_start to index over them in memory if its varargs. 6072 // Because we cannot tell if this is needed on the caller side, we have to 6073 // conservatively assume that it is needed. As such, make sure we have at 6074 // least enough stack space for the caller to store the 8 GPRs. 6075 // In the ELFv2 ABI, we allocate the parameter area iff a callee 6076 // really requires memory operands, e.g. a vararg function. 6077 if (HasParameterArea) 6078 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize); 6079 else 6080 NumBytes = LinkageSize; 6081 6082 // Tail call needs the stack to be aligned. 6083 if (getTargetMachine().Options.GuaranteedTailCallOpt && IsFastCall) 6084 NumBytes = EnsureStackAlignment(Subtarget.getFrameLowering(), NumBytes); 6085 6086 int SPDiff = 0; 6087 6088 // Calculate by how many bytes the stack has to be adjusted in case of tail 6089 // call optimization. 6090 if (!IsSibCall) 6091 SPDiff = CalculateTailCallSPDiff(DAG, CFlags.IsTailCall, NumBytes); 6092 6093 // To protect arguments on the stack from being clobbered in a tail call, 6094 // force all the loads to happen before doing any other lowering. 6095 if (CFlags.IsTailCall) 6096 Chain = DAG.getStackArgumentTokenFactor(Chain); 6097 6098 // Adjust the stack pointer for the new arguments... 6099 // These operations are automatically eliminated by the prolog/epilog pass 6100 if (!IsSibCall) 6101 Chain = DAG.getCALLSEQ_START(Chain, NumBytes, 0, dl); 6102 SDValue CallSeqStart = Chain; 6103 6104 // Load the return address and frame pointer so it can be move somewhere else 6105 // later. 6106 SDValue LROp, FPOp; 6107 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, dl); 6108 6109 // Set up a copy of the stack pointer for use loading and storing any 6110 // arguments that may not fit in the registers available for argument 6111 // passing. 6112 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64); 6113 6114 // Figure out which arguments are going to go in registers, and which in 6115 // memory. Also, if this is a vararg function, floating point operations 6116 // must be stored to our stack, and loaded into integer regs as well, if 6117 // any integer regs are available for argument passing. 6118 unsigned ArgOffset = LinkageSize; 6119 6120 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; 6121 SmallVector<TailCallArgumentInfo, 8> TailCallArguments; 6122 6123 SmallVector<SDValue, 8> MemOpChains; 6124 for (unsigned i = 0; i != NumOps; ++i) { 6125 SDValue Arg = OutVals[i]; 6126 ISD::ArgFlagsTy Flags = Outs[i].Flags; 6127 EVT ArgVT = Outs[i].VT; 6128 EVT OrigVT = Outs[i].ArgVT; 6129 6130 // PtrOff will be used to store the current argument to the stack if a 6131 // register cannot be found for it. 6132 SDValue PtrOff; 6133 6134 // We re-align the argument offset for each argument, except when using the 6135 // fast calling convention, when we need to make sure we do that only when 6136 // we'll actually use a stack slot. 6137 auto ComputePtrOff = [&]() { 6138 /* Respect alignment of argument on the stack. */ 6139 auto Alignment = 6140 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize); 6141 ArgOffset = alignTo(ArgOffset, Alignment); 6142 6143 PtrOff = DAG.getConstant(ArgOffset, dl, StackPtr.getValueType()); 6144 6145 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff); 6146 }; 6147 6148 if (!IsFastCall) { 6149 ComputePtrOff(); 6150 6151 /* Compute GPR index associated with argument offset. */ 6152 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize; 6153 GPR_idx = std::min(GPR_idx, NumGPRs); 6154 } 6155 6156 // Promote integers to 64-bit values. 6157 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) { 6158 // FIXME: Should this use ANY_EXTEND if neither sext nor zext? 6159 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND; 6160 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg); 6161 } 6162 6163 // FIXME memcpy is used way more than necessary. Correctness first. 6164 // Note: "by value" is code for passing a structure by value, not 6165 // basic types. 6166 if (Flags.isByVal()) { 6167 // Note: Size includes alignment padding, so 6168 // struct x { short a; char b; } 6169 // will have Size = 4. With #pragma pack(1), it will have Size = 3. 6170 // These are the proper values we need for right-justifying the 6171 // aggregate in a parameter register. 6172 unsigned Size = Flags.getByValSize(); 6173 6174 // An empty aggregate parameter takes up no storage and no 6175 // registers. 6176 if (Size == 0) 6177 continue; 6178 6179 if (IsFastCall) 6180 ComputePtrOff(); 6181 6182 // All aggregates smaller than 8 bytes must be passed right-justified. 6183 if (Size==1 || Size==2 || Size==4) { 6184 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32); 6185 if (GPR_idx != NumGPRs) { 6186 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg, 6187 MachinePointerInfo(), VT); 6188 MemOpChains.push_back(Load.getValue(1)); 6189 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); 6190 6191 ArgOffset += PtrByteSize; 6192 continue; 6193 } 6194 } 6195 6196 if (GPR_idx == NumGPRs && Size < 8) { 6197 SDValue AddPtr = PtrOff; 6198 if (!isLittleEndian) { 6199 SDValue Const = DAG.getConstant(PtrByteSize - Size, dl, 6200 PtrOff.getValueType()); 6201 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const); 6202 } 6203 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr, 6204 CallSeqStart, 6205 Flags, DAG, dl); 6206 ArgOffset += PtrByteSize; 6207 continue; 6208 } 6209 // Copy entire object into memory. There are cases where gcc-generated 6210 // code assumes it is there, even if it could be put entirely into 6211 // registers. (This is not what the doc says.) 6212 6213 // FIXME: The above statement is likely due to a misunderstanding of the 6214 // documents. All arguments must be copied into the parameter area BY 6215 // THE CALLEE in the event that the callee takes the address of any 6216 // formal argument. That has not yet been implemented. However, it is 6217 // reasonable to use the stack area as a staging area for the register 6218 // load. 6219 6220 // Skip this for small aggregates, as we will use the same slot for a 6221 // right-justified copy, below. 6222 if (Size >= 8) 6223 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff, 6224 CallSeqStart, 6225 Flags, DAG, dl); 6226 6227 // When a register is available, pass a small aggregate right-justified. 6228 if (Size < 8 && GPR_idx != NumGPRs) { 6229 // The easiest way to get this right-justified in a register 6230 // is to copy the structure into the rightmost portion of a 6231 // local variable slot, then load the whole slot into the 6232 // register. 6233 // FIXME: The memcpy seems to produce pretty awful code for 6234 // small aggregates, particularly for packed ones. 6235 // FIXME: It would be preferable to use the slot in the 6236 // parameter save area instead of a new local variable. 6237 SDValue AddPtr = PtrOff; 6238 if (!isLittleEndian) { 6239 SDValue Const = DAG.getConstant(8 - Size, dl, PtrOff.getValueType()); 6240 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const); 6241 } 6242 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr, 6243 CallSeqStart, 6244 Flags, DAG, dl); 6245 6246 // Load the slot into the register. 6247 SDValue Load = 6248 DAG.getLoad(PtrVT, dl, Chain, PtrOff, MachinePointerInfo()); 6249 MemOpChains.push_back(Load.getValue(1)); 6250 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); 6251 6252 // Done with this argument. 6253 ArgOffset += PtrByteSize; 6254 continue; 6255 } 6256 6257 // For aggregates larger than PtrByteSize, copy the pieces of the 6258 // object that fit into registers from the parameter save area. 6259 for (unsigned j=0; j<Size; j+=PtrByteSize) { 6260 SDValue Const = DAG.getConstant(j, dl, PtrOff.getValueType()); 6261 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const); 6262 if (GPR_idx != NumGPRs) { 6263 SDValue Load = 6264 DAG.getLoad(PtrVT, dl, Chain, AddArg, MachinePointerInfo()); 6265 MemOpChains.push_back(Load.getValue(1)); 6266 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); 6267 ArgOffset += PtrByteSize; 6268 } else { 6269 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize; 6270 break; 6271 } 6272 } 6273 continue; 6274 } 6275 6276 switch (Arg.getSimpleValueType().SimpleTy) { 6277 default: llvm_unreachable("Unexpected ValueType for argument!"); 6278 case MVT::i1: 6279 case MVT::i32: 6280 case MVT::i64: 6281 if (Flags.isNest()) { 6282 // The 'nest' parameter, if any, is passed in R11. 6283 RegsToPass.push_back(std::make_pair(PPC::X11, Arg)); 6284 break; 6285 } 6286 6287 // These can be scalar arguments or elements of an integer array type 6288 // passed directly. Clang may use those instead of "byval" aggregate 6289 // types to avoid forcing arguments to memory unnecessarily. 6290 if (GPR_idx != NumGPRs) { 6291 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg)); 6292 } else { 6293 if (IsFastCall) 6294 ComputePtrOff(); 6295 6296 assert(HasParameterArea && 6297 "Parameter area must exist to pass an argument in memory."); 6298 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, 6299 true, CFlags.IsTailCall, false, MemOpChains, 6300 TailCallArguments, dl); 6301 if (IsFastCall) 6302 ArgOffset += PtrByteSize; 6303 } 6304 if (!IsFastCall) 6305 ArgOffset += PtrByteSize; 6306 break; 6307 case MVT::f32: 6308 case MVT::f64: { 6309 // These can be scalar arguments or elements of a float array type 6310 // passed directly. The latter are used to implement ELFv2 homogenous 6311 // float aggregates. 6312 6313 // Named arguments go into FPRs first, and once they overflow, the 6314 // remaining arguments go into GPRs and then the parameter save area. 6315 // Unnamed arguments for vararg functions always go to GPRs and 6316 // then the parameter save area. For now, put all arguments to vararg 6317 // routines always in both locations (FPR *and* GPR or stack slot). 6318 bool NeedGPROrStack = CFlags.IsVarArg || FPR_idx == NumFPRs; 6319 bool NeededLoad = false; 6320 6321 // First load the argument into the next available FPR. 6322 if (FPR_idx != NumFPRs) 6323 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg)); 6324 6325 // Next, load the argument into GPR or stack slot if needed. 6326 if (!NeedGPROrStack) 6327 ; 6328 else if (GPR_idx != NumGPRs && !IsFastCall) { 6329 // FIXME: We may want to re-enable this for CallingConv::Fast on the P8 6330 // once we support fp <-> gpr moves. 6331 6332 // In the non-vararg case, this can only ever happen in the 6333 // presence of f32 array types, since otherwise we never run 6334 // out of FPRs before running out of GPRs. 6335 SDValue ArgVal; 6336 6337 // Double values are always passed in a single GPR. 6338 if (Arg.getValueType() != MVT::f32) { 6339 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg); 6340 6341 // Non-array float values are extended and passed in a GPR. 6342 } else if (!Flags.isInConsecutiveRegs()) { 6343 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg); 6344 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal); 6345 6346 // If we have an array of floats, we collect every odd element 6347 // together with its predecessor into one GPR. 6348 } else if (ArgOffset % PtrByteSize != 0) { 6349 SDValue Lo, Hi; 6350 Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]); 6351 Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg); 6352 if (!isLittleEndian) 6353 std::swap(Lo, Hi); 6354 ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi); 6355 6356 // The final element, if even, goes into the first half of a GPR. 6357 } else if (Flags.isInConsecutiveRegsLast()) { 6358 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg); 6359 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal); 6360 if (!isLittleEndian) 6361 ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal, 6362 DAG.getConstant(32, dl, MVT::i32)); 6363 6364 // Non-final even elements are skipped; they will be handled 6365 // together the with subsequent argument on the next go-around. 6366 } else 6367 ArgVal = SDValue(); 6368 6369 if (ArgVal.getNode()) 6370 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], ArgVal)); 6371 } else { 6372 if (IsFastCall) 6373 ComputePtrOff(); 6374 6375 // Single-precision floating-point values are mapped to the 6376 // second (rightmost) word of the stack doubleword. 6377 if (Arg.getValueType() == MVT::f32 && 6378 !isLittleEndian && !Flags.isInConsecutiveRegs()) { 6379 SDValue ConstFour = DAG.getConstant(4, dl, PtrOff.getValueType()); 6380 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour); 6381 } 6382 6383 assert(HasParameterArea && 6384 "Parameter area must exist to pass an argument in memory."); 6385 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, 6386 true, CFlags.IsTailCall, false, MemOpChains, 6387 TailCallArguments, dl); 6388 6389 NeededLoad = true; 6390 } 6391 // When passing an array of floats, the array occupies consecutive 6392 // space in the argument area; only round up to the next doubleword 6393 // at the end of the array. Otherwise, each float takes 8 bytes. 6394 if (!IsFastCall || NeededLoad) { 6395 ArgOffset += (Arg.getValueType() == MVT::f32 && 6396 Flags.isInConsecutiveRegs()) ? 4 : 8; 6397 if (Flags.isInConsecutiveRegsLast()) 6398 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 6399 } 6400 break; 6401 } 6402 case MVT::v4f32: 6403 case MVT::v4i32: 6404 case MVT::v8i16: 6405 case MVT::v16i8: 6406 case MVT::v2f64: 6407 case MVT::v2i64: 6408 case MVT::v1i128: 6409 case MVT::f128: 6410 // These can be scalar arguments or elements of a vector array type 6411 // passed directly. The latter are used to implement ELFv2 homogenous 6412 // vector aggregates. 6413 6414 // For a varargs call, named arguments go into VRs or on the stack as 6415 // usual; unnamed arguments always go to the stack or the corresponding 6416 // GPRs when within range. For now, we always put the value in both 6417 // locations (or even all three). 6418 if (CFlags.IsVarArg) { 6419 assert(HasParameterArea && 6420 "Parameter area must exist if we have a varargs call."); 6421 // We could elide this store in the case where the object fits 6422 // entirely in R registers. Maybe later. 6423 SDValue Store = 6424 DAG.getStore(Chain, dl, Arg, PtrOff, MachinePointerInfo()); 6425 MemOpChains.push_back(Store); 6426 if (VR_idx != NumVRs) { 6427 SDValue Load = 6428 DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, MachinePointerInfo()); 6429 MemOpChains.push_back(Load.getValue(1)); 6430 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load)); 6431 } 6432 ArgOffset += 16; 6433 for (unsigned i=0; i<16; i+=PtrByteSize) { 6434 if (GPR_idx == NumGPRs) 6435 break; 6436 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, 6437 DAG.getConstant(i, dl, PtrVT)); 6438 SDValue Load = 6439 DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo()); 6440 MemOpChains.push_back(Load.getValue(1)); 6441 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); 6442 } 6443 break; 6444 } 6445 6446 // Non-varargs Altivec params go into VRs or on the stack. 6447 if (VR_idx != NumVRs) { 6448 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg)); 6449 } else { 6450 if (IsFastCall) 6451 ComputePtrOff(); 6452 6453 assert(HasParameterArea && 6454 "Parameter area must exist to pass an argument in memory."); 6455 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, 6456 true, CFlags.IsTailCall, true, MemOpChains, 6457 TailCallArguments, dl); 6458 if (IsFastCall) 6459 ArgOffset += 16; 6460 } 6461 6462 if (!IsFastCall) 6463 ArgOffset += 16; 6464 break; 6465 } 6466 } 6467 6468 assert((!HasParameterArea || NumBytesActuallyUsed == ArgOffset) && 6469 "mismatch in size of parameter area"); 6470 (void)NumBytesActuallyUsed; 6471 6472 if (!MemOpChains.empty()) 6473 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains); 6474 6475 // Check if this is an indirect call (MTCTR/BCTRL). 6476 // See prepareDescriptorIndirectCall and buildCallOperands for more 6477 // information about calls through function pointers in the 64-bit SVR4 ABI. 6478 if (CFlags.IsIndirect) { 6479 // For 64-bit ELFv2 ABI with PCRel, do not save the TOC of the 6480 // caller in the TOC save area. 6481 if (isTOCSaveRestoreRequired(Subtarget)) { 6482 assert(!CFlags.IsTailCall && "Indirect tails calls not supported"); 6483 // Load r2 into a virtual register and store it to the TOC save area. 6484 setUsesTOCBasePtr(DAG); 6485 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64); 6486 // TOC save area offset. 6487 unsigned TOCSaveOffset = Subtarget.getFrameLowering()->getTOCSaveOffset(); 6488 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset, dl); 6489 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff); 6490 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, 6491 MachinePointerInfo::getStack( 6492 DAG.getMachineFunction(), TOCSaveOffset)); 6493 } 6494 // In the ELFv2 ABI, R12 must contain the address of an indirect callee. 6495 // This does not mean the MTCTR instruction must use R12; it's easier 6496 // to model this as an extra parameter, so do that. 6497 if (isELFv2ABI && !CFlags.IsPatchPoint) 6498 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee)); 6499 } 6500 6501 // Build a sequence of copy-to-reg nodes chained together with token chain 6502 // and flag operands which copy the outgoing args into the appropriate regs. 6503 SDValue InFlag; 6504 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { 6505 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, 6506 RegsToPass[i].second, InFlag); 6507 InFlag = Chain.getValue(1); 6508 } 6509 6510 if (CFlags.IsTailCall && !IsSibCall) 6511 PrepareTailCall(DAG, InFlag, Chain, dl, SPDiff, NumBytes, LROp, FPOp, 6512 TailCallArguments); 6513 6514 return FinishCall(CFlags, dl, DAG, RegsToPass, InFlag, Chain, CallSeqStart, 6515 Callee, SPDiff, NumBytes, Ins, InVals, CB); 6516 } 6517 6518 // Returns true when the shadow of a general purpose argument register 6519 // in the parameter save area is aligned to at least 'RequiredAlign'. 6520 static bool isGPRShadowAligned(MCPhysReg Reg, Align RequiredAlign) { 6521 assert(RequiredAlign.value() <= 16 && 6522 "Required alignment greater than stack alignment."); 6523 switch (Reg) { 6524 default: 6525 report_fatal_error("called on invalid register."); 6526 case PPC::R5: 6527 case PPC::R9: 6528 case PPC::X3: 6529 case PPC::X5: 6530 case PPC::X7: 6531 case PPC::X9: 6532 // These registers are 16 byte aligned which is the most strict aligment 6533 // we can support. 6534 return true; 6535 case PPC::R3: 6536 case PPC::R7: 6537 case PPC::X4: 6538 case PPC::X6: 6539 case PPC::X8: 6540 case PPC::X10: 6541 // The shadow of these registers in the PSA is 8 byte aligned. 6542 return RequiredAlign <= 8; 6543 case PPC::R4: 6544 case PPC::R6: 6545 case PPC::R8: 6546 case PPC::R10: 6547 return RequiredAlign <= 4; 6548 } 6549 } 6550 6551 static bool CC_AIX(unsigned ValNo, MVT ValVT, MVT LocVT, 6552 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags, 6553 CCState &S) { 6554 AIXCCState &State = static_cast<AIXCCState &>(S); 6555 const PPCSubtarget &Subtarget = static_cast<const PPCSubtarget &>( 6556 State.getMachineFunction().getSubtarget()); 6557 const bool IsPPC64 = Subtarget.isPPC64(); 6558 const Align PtrAlign = IsPPC64 ? Align(8) : Align(4); 6559 const MVT RegVT = IsPPC64 ? MVT::i64 : MVT::i32; 6560 6561 if (ValVT == MVT::f128) 6562 report_fatal_error("f128 is unimplemented on AIX."); 6563 6564 if (ArgFlags.isNest()) 6565 report_fatal_error("Nest arguments are unimplemented."); 6566 6567 static const MCPhysReg GPR_32[] = {// 32-bit registers. 6568 PPC::R3, PPC::R4, PPC::R5, PPC::R6, 6569 PPC::R7, PPC::R8, PPC::R9, PPC::R10}; 6570 static const MCPhysReg GPR_64[] = {// 64-bit registers. 6571 PPC::X3, PPC::X4, PPC::X5, PPC::X6, 6572 PPC::X7, PPC::X8, PPC::X9, PPC::X10}; 6573 6574 static const MCPhysReg VR[] = {// Vector registers. 6575 PPC::V2, PPC::V3, PPC::V4, PPC::V5, 6576 PPC::V6, PPC::V7, PPC::V8, PPC::V9, 6577 PPC::V10, PPC::V11, PPC::V12, PPC::V13}; 6578 6579 if (ArgFlags.isByVal()) { 6580 if (ArgFlags.getNonZeroByValAlign() > PtrAlign) 6581 report_fatal_error("Pass-by-value arguments with alignment greater than " 6582 "register width are not supported."); 6583 6584 const unsigned ByValSize = ArgFlags.getByValSize(); 6585 6586 // An empty aggregate parameter takes up no storage and no registers, 6587 // but needs a MemLoc for a stack slot for the formal arguments side. 6588 if (ByValSize == 0) { 6589 State.addLoc(CCValAssign::getMem(ValNo, MVT::INVALID_SIMPLE_VALUE_TYPE, 6590 State.getNextStackOffset(), RegVT, 6591 LocInfo)); 6592 return false; 6593 } 6594 6595 const unsigned StackSize = alignTo(ByValSize, PtrAlign); 6596 unsigned Offset = State.AllocateStack(StackSize, PtrAlign); 6597 for (const unsigned E = Offset + StackSize; Offset < E; 6598 Offset += PtrAlign.value()) { 6599 if (unsigned Reg = State.AllocateReg(IsPPC64 ? GPR_64 : GPR_32)) 6600 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, RegVT, LocInfo)); 6601 else { 6602 State.addLoc(CCValAssign::getMem(ValNo, MVT::INVALID_SIMPLE_VALUE_TYPE, 6603 Offset, MVT::INVALID_SIMPLE_VALUE_TYPE, 6604 LocInfo)); 6605 break; 6606 } 6607 } 6608 return false; 6609 } 6610 6611 // Arguments always reserve parameter save area. 6612 switch (ValVT.SimpleTy) { 6613 default: 6614 report_fatal_error("Unhandled value type for argument."); 6615 case MVT::i64: 6616 // i64 arguments should have been split to i32 for PPC32. 6617 assert(IsPPC64 && "PPC32 should have split i64 values."); 6618 LLVM_FALLTHROUGH; 6619 case MVT::i1: 6620 case MVT::i32: { 6621 const unsigned Offset = State.AllocateStack(PtrAlign.value(), PtrAlign); 6622 // AIX integer arguments are always passed in register width. 6623 if (ValVT.getFixedSizeInBits() < RegVT.getFixedSizeInBits()) 6624 LocInfo = ArgFlags.isSExt() ? CCValAssign::LocInfo::SExt 6625 : CCValAssign::LocInfo::ZExt; 6626 if (unsigned Reg = State.AllocateReg(IsPPC64 ? GPR_64 : GPR_32)) 6627 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, RegVT, LocInfo)); 6628 else 6629 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, RegVT, LocInfo)); 6630 6631 return false; 6632 } 6633 case MVT::f32: 6634 case MVT::f64: { 6635 // Parameter save area (PSA) is reserved even if the float passes in fpr. 6636 const unsigned StoreSize = LocVT.getStoreSize(); 6637 // Floats are always 4-byte aligned in the PSA on AIX. 6638 // This includes f64 in 64-bit mode for ABI compatibility. 6639 const unsigned Offset = 6640 State.AllocateStack(IsPPC64 ? 8 : StoreSize, Align(4)); 6641 unsigned FReg = State.AllocateReg(FPR); 6642 if (FReg) 6643 State.addLoc(CCValAssign::getReg(ValNo, ValVT, FReg, LocVT, LocInfo)); 6644 6645 // Reserve and initialize GPRs or initialize the PSA as required. 6646 for (unsigned I = 0; I < StoreSize; I += PtrAlign.value()) { 6647 if (unsigned Reg = State.AllocateReg(IsPPC64 ? GPR_64 : GPR_32)) { 6648 assert(FReg && "An FPR should be available when a GPR is reserved."); 6649 if (State.isVarArg()) { 6650 // Successfully reserved GPRs are only initialized for vararg calls. 6651 // Custom handling is required for: 6652 // f64 in PPC32 needs to be split into 2 GPRs. 6653 // f32 in PPC64 needs to occupy only lower 32 bits of 64-bit GPR. 6654 State.addLoc( 6655 CCValAssign::getCustomReg(ValNo, ValVT, Reg, RegVT, LocInfo)); 6656 } 6657 } else { 6658 // If there are insufficient GPRs, the PSA needs to be initialized. 6659 // Initialization occurs even if an FPR was initialized for 6660 // compatibility with the AIX XL compiler. The full memory for the 6661 // argument will be initialized even if a prior word is saved in GPR. 6662 // A custom memLoc is used when the argument also passes in FPR so 6663 // that the callee handling can skip over it easily. 6664 State.addLoc( 6665 FReg ? CCValAssign::getCustomMem(ValNo, ValVT, Offset, LocVT, 6666 LocInfo) 6667 : CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo)); 6668 break; 6669 } 6670 } 6671 6672 return false; 6673 } 6674 case MVT::v4f32: 6675 case MVT::v4i32: 6676 case MVT::v8i16: 6677 case MVT::v16i8: 6678 case MVT::v2i64: 6679 case MVT::v2f64: 6680 case MVT::v1i128: { 6681 const unsigned VecSize = 16; 6682 const Align VecAlign(VecSize); 6683 6684 if (!State.isVarArg()) { 6685 // If there are vector registers remaining we don't consume any stack 6686 // space. 6687 if (unsigned VReg = State.AllocateReg(VR)) { 6688 State.addLoc(CCValAssign::getReg(ValNo, ValVT, VReg, LocVT, LocInfo)); 6689 return false; 6690 } 6691 // Vectors passed on the stack do not shadow GPRs or FPRs even though they 6692 // might be allocated in the portion of the PSA that is shadowed by the 6693 // GPRs. 6694 const unsigned Offset = State.AllocateStack(VecSize, VecAlign); 6695 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo)); 6696 return false; 6697 } 6698 6699 const unsigned PtrSize = IsPPC64 ? 8 : 4; 6700 ArrayRef<MCPhysReg> GPRs = IsPPC64 ? GPR_64 : GPR_32; 6701 6702 unsigned NextRegIndex = State.getFirstUnallocated(GPRs); 6703 // Burn any underaligned registers and their shadowed stack space until 6704 // we reach the required alignment. 6705 while (NextRegIndex != GPRs.size() && 6706 !isGPRShadowAligned(GPRs[NextRegIndex], VecAlign)) { 6707 // Shadow allocate register and its stack shadow. 6708 unsigned Reg = State.AllocateReg(GPRs); 6709 State.AllocateStack(PtrSize, PtrAlign); 6710 assert(Reg && "Allocating register unexpectedly failed."); 6711 (void)Reg; 6712 NextRegIndex = State.getFirstUnallocated(GPRs); 6713 } 6714 6715 // Vectors that are passed as fixed arguments are handled differently. 6716 // They are passed in VRs if any are available (unlike arguments passed 6717 // through ellipses) and shadow GPRs (unlike arguments to non-vaarg 6718 // functions) 6719 if (State.isFixed(ValNo)) { 6720 if (unsigned VReg = State.AllocateReg(VR)) { 6721 State.addLoc(CCValAssign::getReg(ValNo, ValVT, VReg, LocVT, LocInfo)); 6722 // Shadow allocate GPRs and stack space even though we pass in a VR. 6723 for (unsigned I = 0; I != VecSize; I += PtrSize) 6724 State.AllocateReg(GPRs); 6725 State.AllocateStack(VecSize, VecAlign); 6726 return false; 6727 } 6728 // No vector registers remain so pass on the stack. 6729 const unsigned Offset = State.AllocateStack(VecSize, VecAlign); 6730 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo)); 6731 return false; 6732 } 6733 6734 // If all GPRS are consumed then we pass the argument fully on the stack. 6735 if (NextRegIndex == GPRs.size()) { 6736 const unsigned Offset = State.AllocateStack(VecSize, VecAlign); 6737 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo)); 6738 return false; 6739 } 6740 6741 // Corner case for 32-bit codegen. We have 2 registers to pass the first 6742 // half of the argument, and then need to pass the remaining half on the 6743 // stack. 6744 if (GPRs[NextRegIndex] == PPC::R9) { 6745 const unsigned Offset = State.AllocateStack(VecSize, VecAlign); 6746 State.addLoc( 6747 CCValAssign::getCustomMem(ValNo, ValVT, Offset, LocVT, LocInfo)); 6748 6749 const unsigned FirstReg = State.AllocateReg(PPC::R9); 6750 const unsigned SecondReg = State.AllocateReg(PPC::R10); 6751 assert(FirstReg && SecondReg && 6752 "Allocating R9 or R10 unexpectedly failed."); 6753 State.addLoc( 6754 CCValAssign::getCustomReg(ValNo, ValVT, FirstReg, RegVT, LocInfo)); 6755 State.addLoc( 6756 CCValAssign::getCustomReg(ValNo, ValVT, SecondReg, RegVT, LocInfo)); 6757 return false; 6758 } 6759 6760 // We have enough GPRs to fully pass the vector argument, and we have 6761 // already consumed any underaligned registers. Start with the custom 6762 // MemLoc and then the custom RegLocs. 6763 const unsigned Offset = State.AllocateStack(VecSize, VecAlign); 6764 State.addLoc( 6765 CCValAssign::getCustomMem(ValNo, ValVT, Offset, LocVT, LocInfo)); 6766 for (unsigned I = 0; I != VecSize; I += PtrSize) { 6767 const unsigned Reg = State.AllocateReg(GPRs); 6768 assert(Reg && "Failed to allocated register for vararg vector argument"); 6769 State.addLoc( 6770 CCValAssign::getCustomReg(ValNo, ValVT, Reg, RegVT, LocInfo)); 6771 } 6772 return false; 6773 } 6774 } 6775 return true; 6776 } 6777 6778 // So far, this function is only used by LowerFormalArguments_AIX() 6779 static const TargetRegisterClass *getRegClassForSVT(MVT::SimpleValueType SVT, 6780 bool IsPPC64, 6781 bool HasP8Vector, 6782 bool HasVSX) { 6783 assert((IsPPC64 || SVT != MVT::i64) && 6784 "i64 should have been split for 32-bit codegen."); 6785 6786 switch (SVT) { 6787 default: 6788 report_fatal_error("Unexpected value type for formal argument"); 6789 case MVT::i1: 6790 case MVT::i32: 6791 case MVT::i64: 6792 return IsPPC64 ? &PPC::G8RCRegClass : &PPC::GPRCRegClass; 6793 case MVT::f32: 6794 return HasP8Vector ? &PPC::VSSRCRegClass : &PPC::F4RCRegClass; 6795 case MVT::f64: 6796 return HasVSX ? &PPC::VSFRCRegClass : &PPC::F8RCRegClass; 6797 case MVT::v4f32: 6798 case MVT::v4i32: 6799 case MVT::v8i16: 6800 case MVT::v16i8: 6801 case MVT::v2i64: 6802 case MVT::v2f64: 6803 case MVT::v1i128: 6804 return &PPC::VRRCRegClass; 6805 } 6806 } 6807 6808 static SDValue truncateScalarIntegerArg(ISD::ArgFlagsTy Flags, EVT ValVT, 6809 SelectionDAG &DAG, SDValue ArgValue, 6810 MVT LocVT, const SDLoc &dl) { 6811 assert(ValVT.isScalarInteger() && LocVT.isScalarInteger()); 6812 assert(ValVT.getFixedSizeInBits() < LocVT.getFixedSizeInBits()); 6813 6814 if (Flags.isSExt()) 6815 ArgValue = DAG.getNode(ISD::AssertSext, dl, LocVT, ArgValue, 6816 DAG.getValueType(ValVT)); 6817 else if (Flags.isZExt()) 6818 ArgValue = DAG.getNode(ISD::AssertZext, dl, LocVT, ArgValue, 6819 DAG.getValueType(ValVT)); 6820 6821 return DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue); 6822 } 6823 6824 static unsigned mapArgRegToOffsetAIX(unsigned Reg, const PPCFrameLowering *FL) { 6825 const unsigned LASize = FL->getLinkageSize(); 6826 6827 if (PPC::GPRCRegClass.contains(Reg)) { 6828 assert(Reg >= PPC::R3 && Reg <= PPC::R10 && 6829 "Reg must be a valid argument register!"); 6830 return LASize + 4 * (Reg - PPC::R3); 6831 } 6832 6833 if (PPC::G8RCRegClass.contains(Reg)) { 6834 assert(Reg >= PPC::X3 && Reg <= PPC::X10 && 6835 "Reg must be a valid argument register!"); 6836 return LASize + 8 * (Reg - PPC::X3); 6837 } 6838 6839 llvm_unreachable("Only general purpose registers expected."); 6840 } 6841 6842 // AIX ABI Stack Frame Layout: 6843 // 6844 // Low Memory +--------------------------------------------+ 6845 // SP +---> | Back chain | ---+ 6846 // | +--------------------------------------------+ | 6847 // | | Saved Condition Register | | 6848 // | +--------------------------------------------+ | 6849 // | | Saved Linkage Register | | 6850 // | +--------------------------------------------+ | Linkage Area 6851 // | | Reserved for compilers | | 6852 // | +--------------------------------------------+ | 6853 // | | Reserved for binders | | 6854 // | +--------------------------------------------+ | 6855 // | | Saved TOC pointer | ---+ 6856 // | +--------------------------------------------+ 6857 // | | Parameter save area | 6858 // | +--------------------------------------------+ 6859 // | | Alloca space | 6860 // | +--------------------------------------------+ 6861 // | | Local variable space | 6862 // | +--------------------------------------------+ 6863 // | | Float/int conversion temporary | 6864 // | +--------------------------------------------+ 6865 // | | Save area for AltiVec registers | 6866 // | +--------------------------------------------+ 6867 // | | AltiVec alignment padding | 6868 // | +--------------------------------------------+ 6869 // | | Save area for VRSAVE register | 6870 // | +--------------------------------------------+ 6871 // | | Save area for General Purpose registers | 6872 // | +--------------------------------------------+ 6873 // | | Save area for Floating Point registers | 6874 // | +--------------------------------------------+ 6875 // +---- | Back chain | 6876 // High Memory +--------------------------------------------+ 6877 // 6878 // Specifications: 6879 // AIX 7.2 Assembler Language Reference 6880 // Subroutine linkage convention 6881 6882 SDValue PPCTargetLowering::LowerFormalArguments_AIX( 6883 SDValue Chain, CallingConv::ID CallConv, bool isVarArg, 6884 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl, 6885 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const { 6886 6887 assert((CallConv == CallingConv::C || CallConv == CallingConv::Cold || 6888 CallConv == CallingConv::Fast) && 6889 "Unexpected calling convention!"); 6890 6891 if (getTargetMachine().Options.GuaranteedTailCallOpt) 6892 report_fatal_error("Tail call support is unimplemented on AIX."); 6893 6894 if (useSoftFloat()) 6895 report_fatal_error("Soft float support is unimplemented on AIX."); 6896 6897 const PPCSubtarget &Subtarget = 6898 static_cast<const PPCSubtarget &>(DAG.getSubtarget()); 6899 6900 const bool IsPPC64 = Subtarget.isPPC64(); 6901 const unsigned PtrByteSize = IsPPC64 ? 8 : 4; 6902 6903 // Assign locations to all of the incoming arguments. 6904 SmallVector<CCValAssign, 16> ArgLocs; 6905 MachineFunction &MF = DAG.getMachineFunction(); 6906 MachineFrameInfo &MFI = MF.getFrameInfo(); 6907 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 6908 AIXCCState CCInfo(CallConv, isVarArg, MF, ArgLocs, *DAG.getContext()); 6909 6910 const EVT PtrVT = getPointerTy(MF.getDataLayout()); 6911 // Reserve space for the linkage area on the stack. 6912 const unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize(); 6913 CCInfo.AllocateStack(LinkageSize, Align(PtrByteSize)); 6914 CCInfo.AnalyzeFormalArguments(Ins, CC_AIX); 6915 6916 SmallVector<SDValue, 8> MemOps; 6917 6918 for (size_t I = 0, End = ArgLocs.size(); I != End; /* No increment here */) { 6919 CCValAssign &VA = ArgLocs[I++]; 6920 MVT LocVT = VA.getLocVT(); 6921 MVT ValVT = VA.getValVT(); 6922 ISD::ArgFlagsTy Flags = Ins[VA.getValNo()].Flags; 6923 // For compatibility with the AIX XL compiler, the float args in the 6924 // parameter save area are initialized even if the argument is available 6925 // in register. The caller is required to initialize both the register 6926 // and memory, however, the callee can choose to expect it in either. 6927 // The memloc is dismissed here because the argument is retrieved from 6928 // the register. 6929 if (VA.isMemLoc() && VA.needsCustom() && ValVT.isFloatingPoint()) 6930 continue; 6931 6932 auto HandleMemLoc = [&]() { 6933 const unsigned LocSize = LocVT.getStoreSize(); 6934 const unsigned ValSize = ValVT.getStoreSize(); 6935 assert((ValSize <= LocSize) && 6936 "Object size is larger than size of MemLoc"); 6937 int CurArgOffset = VA.getLocMemOffset(); 6938 // Objects are right-justified because AIX is big-endian. 6939 if (LocSize > ValSize) 6940 CurArgOffset += LocSize - ValSize; 6941 // Potential tail calls could cause overwriting of argument stack slots. 6942 const bool IsImmutable = 6943 !(getTargetMachine().Options.GuaranteedTailCallOpt && 6944 (CallConv == CallingConv::Fast)); 6945 int FI = MFI.CreateFixedObject(ValSize, CurArgOffset, IsImmutable); 6946 SDValue FIN = DAG.getFrameIndex(FI, PtrVT); 6947 SDValue ArgValue = 6948 DAG.getLoad(ValVT, dl, Chain, FIN, MachinePointerInfo()); 6949 InVals.push_back(ArgValue); 6950 }; 6951 6952 // Vector arguments to VaArg functions are passed both on the stack, and 6953 // in any available GPRs. Load the value from the stack and add the GPRs 6954 // as live ins. 6955 if (VA.isMemLoc() && VA.needsCustom()) { 6956 assert(ValVT.isVector() && "Unexpected Custom MemLoc type."); 6957 assert(isVarArg && "Only use custom memloc for vararg."); 6958 // ValNo of the custom MemLoc, so we can compare it to the ValNo of the 6959 // matching custom RegLocs. 6960 const unsigned OriginalValNo = VA.getValNo(); 6961 (void)OriginalValNo; 6962 6963 auto HandleCustomVecRegLoc = [&]() { 6964 assert(I != End && ArgLocs[I].isRegLoc() && ArgLocs[I].needsCustom() && 6965 "Missing custom RegLoc."); 6966 VA = ArgLocs[I++]; 6967 assert(VA.getValVT().isVector() && 6968 "Unexpected Val type for custom RegLoc."); 6969 assert(VA.getValNo() == OriginalValNo && 6970 "ValNo mismatch between custom MemLoc and RegLoc."); 6971 MVT::SimpleValueType SVT = VA.getLocVT().SimpleTy; 6972 MF.addLiveIn(VA.getLocReg(), 6973 getRegClassForSVT(SVT, IsPPC64, Subtarget.hasP8Vector(), 6974 Subtarget.hasVSX())); 6975 }; 6976 6977 HandleMemLoc(); 6978 // In 64-bit there will be exactly 2 custom RegLocs that follow, and in 6979 // in 32-bit there will be 2 custom RegLocs if we are passing in R9 and 6980 // R10. 6981 HandleCustomVecRegLoc(); 6982 HandleCustomVecRegLoc(); 6983 6984 // If we are targeting 32-bit, there might be 2 extra custom RegLocs if 6985 // we passed the vector in R5, R6, R7 and R8. 6986 if (I != End && ArgLocs[I].isRegLoc() && ArgLocs[I].needsCustom()) { 6987 assert(!IsPPC64 && 6988 "Only 2 custom RegLocs expected for 64-bit codegen."); 6989 HandleCustomVecRegLoc(); 6990 HandleCustomVecRegLoc(); 6991 } 6992 6993 continue; 6994 } 6995 6996 if (VA.isRegLoc()) { 6997 if (VA.getValVT().isScalarInteger()) 6998 FuncInfo->appendParameterType(PPCFunctionInfo::FixedType); 6999 else if (VA.getValVT().isFloatingPoint() && !VA.getValVT().isVector()) { 7000 switch (VA.getValVT().SimpleTy) { 7001 default: 7002 report_fatal_error("Unhandled value type for argument."); 7003 case MVT::f32: 7004 FuncInfo->appendParameterType(PPCFunctionInfo::ShortFloatingPoint); 7005 break; 7006 case MVT::f64: 7007 FuncInfo->appendParameterType(PPCFunctionInfo::LongFloatingPoint); 7008 break; 7009 } 7010 } else if (VA.getValVT().isVector()) { 7011 switch (VA.getValVT().SimpleTy) { 7012 default: 7013 report_fatal_error("Unhandled value type for argument."); 7014 case MVT::v16i8: 7015 FuncInfo->appendParameterType(PPCFunctionInfo::VectorChar); 7016 break; 7017 case MVT::v8i16: 7018 FuncInfo->appendParameterType(PPCFunctionInfo::VectorShort); 7019 break; 7020 case MVT::v4i32: 7021 case MVT::v2i64: 7022 case MVT::v1i128: 7023 FuncInfo->appendParameterType(PPCFunctionInfo::VectorInt); 7024 break; 7025 case MVT::v4f32: 7026 case MVT::v2f64: 7027 FuncInfo->appendParameterType(PPCFunctionInfo::VectorFloat); 7028 break; 7029 } 7030 } 7031 } 7032 7033 if (Flags.isByVal() && VA.isMemLoc()) { 7034 const unsigned Size = 7035 alignTo(Flags.getByValSize() ? Flags.getByValSize() : PtrByteSize, 7036 PtrByteSize); 7037 const int FI = MF.getFrameInfo().CreateFixedObject( 7038 Size, VA.getLocMemOffset(), /* IsImmutable */ false, 7039 /* IsAliased */ true); 7040 SDValue FIN = DAG.getFrameIndex(FI, PtrVT); 7041 InVals.push_back(FIN); 7042 7043 continue; 7044 } 7045 7046 if (Flags.isByVal()) { 7047 assert(VA.isRegLoc() && "MemLocs should already be handled."); 7048 7049 const MCPhysReg ArgReg = VA.getLocReg(); 7050 const PPCFrameLowering *FL = Subtarget.getFrameLowering(); 7051 7052 if (Flags.getNonZeroByValAlign() > PtrByteSize) 7053 report_fatal_error("Over aligned byvals not supported yet."); 7054 7055 const unsigned StackSize = alignTo(Flags.getByValSize(), PtrByteSize); 7056 const int FI = MF.getFrameInfo().CreateFixedObject( 7057 StackSize, mapArgRegToOffsetAIX(ArgReg, FL), /* IsImmutable */ false, 7058 /* IsAliased */ true); 7059 SDValue FIN = DAG.getFrameIndex(FI, PtrVT); 7060 InVals.push_back(FIN); 7061 7062 // Add live ins for all the RegLocs for the same ByVal. 7063 const TargetRegisterClass *RegClass = 7064 IsPPC64 ? &PPC::G8RCRegClass : &PPC::GPRCRegClass; 7065 7066 auto HandleRegLoc = [&, RegClass, LocVT](const MCPhysReg PhysReg, 7067 unsigned Offset) { 7068 const unsigned VReg = MF.addLiveIn(PhysReg, RegClass); 7069 // Since the callers side has left justified the aggregate in the 7070 // register, we can simply store the entire register into the stack 7071 // slot. 7072 SDValue CopyFrom = DAG.getCopyFromReg(Chain, dl, VReg, LocVT); 7073 // The store to the fixedstack object is needed becuase accessing a 7074 // field of the ByVal will use a gep and load. Ideally we will optimize 7075 // to extracting the value from the register directly, and elide the 7076 // stores when the arguments address is not taken, but that will need to 7077 // be future work. 7078 SDValue Store = DAG.getStore( 7079 CopyFrom.getValue(1), dl, CopyFrom, 7080 DAG.getObjectPtrOffset(dl, FIN, TypeSize::Fixed(Offset)), 7081 MachinePointerInfo::getFixedStack(MF, FI, Offset)); 7082 7083 MemOps.push_back(Store); 7084 }; 7085 7086 unsigned Offset = 0; 7087 HandleRegLoc(VA.getLocReg(), Offset); 7088 Offset += PtrByteSize; 7089 for (; Offset != StackSize && ArgLocs[I].isRegLoc(); 7090 Offset += PtrByteSize) { 7091 assert(ArgLocs[I].getValNo() == VA.getValNo() && 7092 "RegLocs should be for ByVal argument."); 7093 7094 const CCValAssign RL = ArgLocs[I++]; 7095 HandleRegLoc(RL.getLocReg(), Offset); 7096 FuncInfo->appendParameterType(PPCFunctionInfo::FixedType); 7097 } 7098 7099 if (Offset != StackSize) { 7100 assert(ArgLocs[I].getValNo() == VA.getValNo() && 7101 "Expected MemLoc for remaining bytes."); 7102 assert(ArgLocs[I].isMemLoc() && "Expected MemLoc for remaining bytes."); 7103 // Consume the MemLoc.The InVal has already been emitted, so nothing 7104 // more needs to be done. 7105 ++I; 7106 } 7107 7108 continue; 7109 } 7110 7111 if (VA.isRegLoc() && !VA.needsCustom()) { 7112 MVT::SimpleValueType SVT = ValVT.SimpleTy; 7113 Register VReg = 7114 MF.addLiveIn(VA.getLocReg(), 7115 getRegClassForSVT(SVT, IsPPC64, Subtarget.hasP8Vector(), 7116 Subtarget.hasVSX())); 7117 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, VReg, LocVT); 7118 if (ValVT.isScalarInteger() && 7119 (ValVT.getFixedSizeInBits() < LocVT.getFixedSizeInBits())) { 7120 ArgValue = 7121 truncateScalarIntegerArg(Flags, ValVT, DAG, ArgValue, LocVT, dl); 7122 } 7123 InVals.push_back(ArgValue); 7124 continue; 7125 } 7126 if (VA.isMemLoc()) { 7127 HandleMemLoc(); 7128 continue; 7129 } 7130 } 7131 7132 // On AIX a minimum of 8 words is saved to the parameter save area. 7133 const unsigned MinParameterSaveArea = 8 * PtrByteSize; 7134 // Area that is at least reserved in the caller of this function. 7135 unsigned CallerReservedArea = 7136 std::max(CCInfo.getNextStackOffset(), LinkageSize + MinParameterSaveArea); 7137 7138 // Set the size that is at least reserved in caller of this function. Tail 7139 // call optimized function's reserved stack space needs to be aligned so 7140 // that taking the difference between two stack areas will result in an 7141 // aligned stack. 7142 CallerReservedArea = 7143 EnsureStackAlignment(Subtarget.getFrameLowering(), CallerReservedArea); 7144 FuncInfo->setMinReservedArea(CallerReservedArea); 7145 7146 if (isVarArg) { 7147 FuncInfo->setVarArgsFrameIndex( 7148 MFI.CreateFixedObject(PtrByteSize, CCInfo.getNextStackOffset(), true)); 7149 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); 7150 7151 static const MCPhysReg GPR_32[] = {PPC::R3, PPC::R4, PPC::R5, PPC::R6, 7152 PPC::R7, PPC::R8, PPC::R9, PPC::R10}; 7153 7154 static const MCPhysReg GPR_64[] = {PPC::X3, PPC::X4, PPC::X5, PPC::X6, 7155 PPC::X7, PPC::X8, PPC::X9, PPC::X10}; 7156 const unsigned NumGPArgRegs = array_lengthof(IsPPC64 ? GPR_64 : GPR_32); 7157 7158 // The fixed integer arguments of a variadic function are stored to the 7159 // VarArgsFrameIndex on the stack so that they may be loaded by 7160 // dereferencing the result of va_next. 7161 for (unsigned GPRIndex = 7162 (CCInfo.getNextStackOffset() - LinkageSize) / PtrByteSize; 7163 GPRIndex < NumGPArgRegs; ++GPRIndex) { 7164 7165 const unsigned VReg = 7166 IsPPC64 ? MF.addLiveIn(GPR_64[GPRIndex], &PPC::G8RCRegClass) 7167 : MF.addLiveIn(GPR_32[GPRIndex], &PPC::GPRCRegClass); 7168 7169 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); 7170 SDValue Store = 7171 DAG.getStore(Val.getValue(1), dl, Val, FIN, MachinePointerInfo()); 7172 MemOps.push_back(Store); 7173 // Increment the address for the next argument to store. 7174 SDValue PtrOff = DAG.getConstant(PtrByteSize, dl, PtrVT); 7175 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff); 7176 } 7177 } 7178 7179 if (!MemOps.empty()) 7180 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps); 7181 7182 return Chain; 7183 } 7184 7185 SDValue PPCTargetLowering::LowerCall_AIX( 7186 SDValue Chain, SDValue Callee, CallFlags CFlags, 7187 const SmallVectorImpl<ISD::OutputArg> &Outs, 7188 const SmallVectorImpl<SDValue> &OutVals, 7189 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl, 7190 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals, 7191 const CallBase *CB) const { 7192 // See PPCTargetLowering::LowerFormalArguments_AIX() for a description of the 7193 // AIX ABI stack frame layout. 7194 7195 assert((CFlags.CallConv == CallingConv::C || 7196 CFlags.CallConv == CallingConv::Cold || 7197 CFlags.CallConv == CallingConv::Fast) && 7198 "Unexpected calling convention!"); 7199 7200 if (CFlags.IsPatchPoint) 7201 report_fatal_error("This call type is unimplemented on AIX."); 7202 7203 const PPCSubtarget& Subtarget = 7204 static_cast<const PPCSubtarget&>(DAG.getSubtarget()); 7205 7206 MachineFunction &MF = DAG.getMachineFunction(); 7207 SmallVector<CCValAssign, 16> ArgLocs; 7208 AIXCCState CCInfo(CFlags.CallConv, CFlags.IsVarArg, MF, ArgLocs, 7209 *DAG.getContext()); 7210 7211 // Reserve space for the linkage save area (LSA) on the stack. 7212 // In both PPC32 and PPC64 there are 6 reserved slots in the LSA: 7213 // [SP][CR][LR][2 x reserved][TOC]. 7214 // The LSA is 24 bytes (6x4) in PPC32 and 48 bytes (6x8) in PPC64. 7215 const unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize(); 7216 const bool IsPPC64 = Subtarget.isPPC64(); 7217 const EVT PtrVT = getPointerTy(DAG.getDataLayout()); 7218 const unsigned PtrByteSize = IsPPC64 ? 8 : 4; 7219 CCInfo.AllocateStack(LinkageSize, Align(PtrByteSize)); 7220 CCInfo.AnalyzeCallOperands(Outs, CC_AIX); 7221 7222 // The prolog code of the callee may store up to 8 GPR argument registers to 7223 // the stack, allowing va_start to index over them in memory if the callee 7224 // is variadic. 7225 // Because we cannot tell if this is needed on the caller side, we have to 7226 // conservatively assume that it is needed. As such, make sure we have at 7227 // least enough stack space for the caller to store the 8 GPRs. 7228 const unsigned MinParameterSaveAreaSize = 8 * PtrByteSize; 7229 const unsigned NumBytes = std::max(LinkageSize + MinParameterSaveAreaSize, 7230 CCInfo.getNextStackOffset()); 7231 7232 // Adjust the stack pointer for the new arguments... 7233 // These operations are automatically eliminated by the prolog/epilog pass. 7234 Chain = DAG.getCALLSEQ_START(Chain, NumBytes, 0, dl); 7235 SDValue CallSeqStart = Chain; 7236 7237 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; 7238 SmallVector<SDValue, 8> MemOpChains; 7239 7240 // Set up a copy of the stack pointer for loading and storing any 7241 // arguments that may not fit in the registers available for argument 7242 // passing. 7243 const SDValue StackPtr = IsPPC64 ? DAG.getRegister(PPC::X1, MVT::i64) 7244 : DAG.getRegister(PPC::R1, MVT::i32); 7245 7246 for (unsigned I = 0, E = ArgLocs.size(); I != E;) { 7247 const unsigned ValNo = ArgLocs[I].getValNo(); 7248 SDValue Arg = OutVals[ValNo]; 7249 ISD::ArgFlagsTy Flags = Outs[ValNo].Flags; 7250 7251 if (Flags.isByVal()) { 7252 const unsigned ByValSize = Flags.getByValSize(); 7253 7254 // Nothing to do for zero-sized ByVals on the caller side. 7255 if (!ByValSize) { 7256 ++I; 7257 continue; 7258 } 7259 7260 auto GetLoad = [&](EVT VT, unsigned LoadOffset) { 7261 return DAG.getExtLoad( 7262 ISD::ZEXTLOAD, dl, PtrVT, Chain, 7263 (LoadOffset != 0) 7264 ? DAG.getObjectPtrOffset(dl, Arg, TypeSize::Fixed(LoadOffset)) 7265 : Arg, 7266 MachinePointerInfo(), VT); 7267 }; 7268 7269 unsigned LoadOffset = 0; 7270 7271 // Initialize registers, which are fully occupied by the by-val argument. 7272 while (LoadOffset + PtrByteSize <= ByValSize && ArgLocs[I].isRegLoc()) { 7273 SDValue Load = GetLoad(PtrVT, LoadOffset); 7274 MemOpChains.push_back(Load.getValue(1)); 7275 LoadOffset += PtrByteSize; 7276 const CCValAssign &ByValVA = ArgLocs[I++]; 7277 assert(ByValVA.getValNo() == ValNo && 7278 "Unexpected location for pass-by-value argument."); 7279 RegsToPass.push_back(std::make_pair(ByValVA.getLocReg(), Load)); 7280 } 7281 7282 if (LoadOffset == ByValSize) 7283 continue; 7284 7285 // There must be one more loc to handle the remainder. 7286 assert(ArgLocs[I].getValNo() == ValNo && 7287 "Expected additional location for by-value argument."); 7288 7289 if (ArgLocs[I].isMemLoc()) { 7290 assert(LoadOffset < ByValSize && "Unexpected memloc for by-val arg."); 7291 const CCValAssign &ByValVA = ArgLocs[I++]; 7292 ISD::ArgFlagsTy MemcpyFlags = Flags; 7293 // Only memcpy the bytes that don't pass in register. 7294 MemcpyFlags.setByValSize(ByValSize - LoadOffset); 7295 Chain = CallSeqStart = createMemcpyOutsideCallSeq( 7296 (LoadOffset != 0) 7297 ? DAG.getObjectPtrOffset(dl, Arg, TypeSize::Fixed(LoadOffset)) 7298 : Arg, 7299 DAG.getObjectPtrOffset(dl, StackPtr, 7300 TypeSize::Fixed(ByValVA.getLocMemOffset())), 7301 CallSeqStart, MemcpyFlags, DAG, dl); 7302 continue; 7303 } 7304 7305 // Initialize the final register residue. 7306 // Any residue that occupies the final by-val arg register must be 7307 // left-justified on AIX. Loads must be a power-of-2 size and cannot be 7308 // larger than the ByValSize. For example: a 7 byte by-val arg requires 4, 7309 // 2 and 1 byte loads. 7310 const unsigned ResidueBytes = ByValSize % PtrByteSize; 7311 assert(ResidueBytes != 0 && LoadOffset + PtrByteSize > ByValSize && 7312 "Unexpected register residue for by-value argument."); 7313 SDValue ResidueVal; 7314 for (unsigned Bytes = 0; Bytes != ResidueBytes;) { 7315 const unsigned N = PowerOf2Floor(ResidueBytes - Bytes); 7316 const MVT VT = 7317 N == 1 ? MVT::i8 7318 : ((N == 2) ? MVT::i16 : (N == 4 ? MVT::i32 : MVT::i64)); 7319 SDValue Load = GetLoad(VT, LoadOffset); 7320 MemOpChains.push_back(Load.getValue(1)); 7321 LoadOffset += N; 7322 Bytes += N; 7323 7324 // By-val arguments are passed left-justfied in register. 7325 // Every load here needs to be shifted, otherwise a full register load 7326 // should have been used. 7327 assert(PtrVT.getSimpleVT().getSizeInBits() > (Bytes * 8) && 7328 "Unexpected load emitted during handling of pass-by-value " 7329 "argument."); 7330 unsigned NumSHLBits = PtrVT.getSimpleVT().getSizeInBits() - (Bytes * 8); 7331 EVT ShiftAmountTy = 7332 getShiftAmountTy(Load->getValueType(0), DAG.getDataLayout()); 7333 SDValue SHLAmt = DAG.getConstant(NumSHLBits, dl, ShiftAmountTy); 7334 SDValue ShiftedLoad = 7335 DAG.getNode(ISD::SHL, dl, Load.getValueType(), Load, SHLAmt); 7336 ResidueVal = ResidueVal ? DAG.getNode(ISD::OR, dl, PtrVT, ResidueVal, 7337 ShiftedLoad) 7338 : ShiftedLoad; 7339 } 7340 7341 const CCValAssign &ByValVA = ArgLocs[I++]; 7342 RegsToPass.push_back(std::make_pair(ByValVA.getLocReg(), ResidueVal)); 7343 continue; 7344 } 7345 7346 CCValAssign &VA = ArgLocs[I++]; 7347 const MVT LocVT = VA.getLocVT(); 7348 const MVT ValVT = VA.getValVT(); 7349 7350 switch (VA.getLocInfo()) { 7351 default: 7352 report_fatal_error("Unexpected argument extension type."); 7353 case CCValAssign::Full: 7354 break; 7355 case CCValAssign::ZExt: 7356 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg); 7357 break; 7358 case CCValAssign::SExt: 7359 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg); 7360 break; 7361 } 7362 7363 if (VA.isRegLoc() && !VA.needsCustom()) { 7364 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); 7365 continue; 7366 } 7367 7368 // Vector arguments passed to VarArg functions need custom handling when 7369 // they are passed (at least partially) in GPRs. 7370 if (VA.isMemLoc() && VA.needsCustom() && ValVT.isVector()) { 7371 assert(CFlags.IsVarArg && "Custom MemLocs only used for Vector args."); 7372 // Store value to its stack slot. 7373 SDValue PtrOff = 7374 DAG.getConstant(VA.getLocMemOffset(), dl, StackPtr.getValueType()); 7375 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff); 7376 SDValue Store = 7377 DAG.getStore(Chain, dl, Arg, PtrOff, MachinePointerInfo()); 7378 MemOpChains.push_back(Store); 7379 const unsigned OriginalValNo = VA.getValNo(); 7380 // Then load the GPRs from the stack 7381 unsigned LoadOffset = 0; 7382 auto HandleCustomVecRegLoc = [&]() { 7383 assert(I != E && "Unexpected end of CCvalAssigns."); 7384 assert(ArgLocs[I].isRegLoc() && ArgLocs[I].needsCustom() && 7385 "Expected custom RegLoc."); 7386 CCValAssign RegVA = ArgLocs[I++]; 7387 assert(RegVA.getValNo() == OriginalValNo && 7388 "Custom MemLoc ValNo and custom RegLoc ValNo must match."); 7389 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, 7390 DAG.getConstant(LoadOffset, dl, PtrVT)); 7391 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Add, MachinePointerInfo()); 7392 MemOpChains.push_back(Load.getValue(1)); 7393 RegsToPass.push_back(std::make_pair(RegVA.getLocReg(), Load)); 7394 LoadOffset += PtrByteSize; 7395 }; 7396 7397 // In 64-bit there will be exactly 2 custom RegLocs that follow, and in 7398 // in 32-bit there will be 2 custom RegLocs if we are passing in R9 and 7399 // R10. 7400 HandleCustomVecRegLoc(); 7401 HandleCustomVecRegLoc(); 7402 7403 if (I != E && ArgLocs[I].isRegLoc() && ArgLocs[I].needsCustom() && 7404 ArgLocs[I].getValNo() == OriginalValNo) { 7405 assert(!IsPPC64 && 7406 "Only 2 custom RegLocs expected for 64-bit codegen."); 7407 HandleCustomVecRegLoc(); 7408 HandleCustomVecRegLoc(); 7409 } 7410 7411 continue; 7412 } 7413 7414 if (VA.isMemLoc()) { 7415 SDValue PtrOff = 7416 DAG.getConstant(VA.getLocMemOffset(), dl, StackPtr.getValueType()); 7417 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff); 7418 MemOpChains.push_back( 7419 DAG.getStore(Chain, dl, Arg, PtrOff, MachinePointerInfo())); 7420 7421 continue; 7422 } 7423 7424 if (!ValVT.isFloatingPoint()) 7425 report_fatal_error( 7426 "Unexpected register handling for calling convention."); 7427 7428 // Custom handling is used for GPR initializations for vararg float 7429 // arguments. 7430 assert(VA.isRegLoc() && VA.needsCustom() && CFlags.IsVarArg && 7431 LocVT.isInteger() && 7432 "Custom register handling only expected for VarArg."); 7433 7434 SDValue ArgAsInt = 7435 DAG.getBitcast(MVT::getIntegerVT(ValVT.getSizeInBits()), Arg); 7436 7437 if (Arg.getValueType().getStoreSize() == LocVT.getStoreSize()) 7438 // f32 in 32-bit GPR 7439 // f64 in 64-bit GPR 7440 RegsToPass.push_back(std::make_pair(VA.getLocReg(), ArgAsInt)); 7441 else if (Arg.getValueType().getFixedSizeInBits() < 7442 LocVT.getFixedSizeInBits()) 7443 // f32 in 64-bit GPR. 7444 RegsToPass.push_back(std::make_pair( 7445 VA.getLocReg(), DAG.getZExtOrTrunc(ArgAsInt, dl, LocVT))); 7446 else { 7447 // f64 in two 32-bit GPRs 7448 // The 2 GPRs are marked custom and expected to be adjacent in ArgLocs. 7449 assert(Arg.getValueType() == MVT::f64 && CFlags.IsVarArg && !IsPPC64 && 7450 "Unexpected custom register for argument!"); 7451 CCValAssign &GPR1 = VA; 7452 SDValue MSWAsI64 = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgAsInt, 7453 DAG.getConstant(32, dl, MVT::i8)); 7454 RegsToPass.push_back(std::make_pair( 7455 GPR1.getLocReg(), DAG.getZExtOrTrunc(MSWAsI64, dl, MVT::i32))); 7456 7457 if (I != E) { 7458 // If only 1 GPR was available, there will only be one custom GPR and 7459 // the argument will also pass in memory. 7460 CCValAssign &PeekArg = ArgLocs[I]; 7461 if (PeekArg.isRegLoc() && PeekArg.getValNo() == PeekArg.getValNo()) { 7462 assert(PeekArg.needsCustom() && "A second custom GPR is expected."); 7463 CCValAssign &GPR2 = ArgLocs[I++]; 7464 RegsToPass.push_back(std::make_pair( 7465 GPR2.getLocReg(), DAG.getZExtOrTrunc(ArgAsInt, dl, MVT::i32))); 7466 } 7467 } 7468 } 7469 } 7470 7471 if (!MemOpChains.empty()) 7472 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains); 7473 7474 // For indirect calls, we need to save the TOC base to the stack for 7475 // restoration after the call. 7476 if (CFlags.IsIndirect) { 7477 assert(!CFlags.IsTailCall && "Indirect tail-calls not supported."); 7478 const MCRegister TOCBaseReg = Subtarget.getTOCPointerRegister(); 7479 const MCRegister StackPtrReg = Subtarget.getStackPointerRegister(); 7480 const MVT PtrVT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32; 7481 const unsigned TOCSaveOffset = 7482 Subtarget.getFrameLowering()->getTOCSaveOffset(); 7483 7484 setUsesTOCBasePtr(DAG); 7485 SDValue Val = DAG.getCopyFromReg(Chain, dl, TOCBaseReg, PtrVT); 7486 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset, dl); 7487 SDValue StackPtr = DAG.getRegister(StackPtrReg, PtrVT); 7488 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff); 7489 Chain = DAG.getStore( 7490 Val.getValue(1), dl, Val, AddPtr, 7491 MachinePointerInfo::getStack(DAG.getMachineFunction(), TOCSaveOffset)); 7492 } 7493 7494 // Build a sequence of copy-to-reg nodes chained together with token chain 7495 // and flag operands which copy the outgoing args into the appropriate regs. 7496 SDValue InFlag; 7497 for (auto Reg : RegsToPass) { 7498 Chain = DAG.getCopyToReg(Chain, dl, Reg.first, Reg.second, InFlag); 7499 InFlag = Chain.getValue(1); 7500 } 7501 7502 const int SPDiff = 0; 7503 return FinishCall(CFlags, dl, DAG, RegsToPass, InFlag, Chain, CallSeqStart, 7504 Callee, SPDiff, NumBytes, Ins, InVals, CB); 7505 } 7506 7507 bool 7508 PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv, 7509 MachineFunction &MF, bool isVarArg, 7510 const SmallVectorImpl<ISD::OutputArg> &Outs, 7511 LLVMContext &Context) const { 7512 SmallVector<CCValAssign, 16> RVLocs; 7513 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context); 7514 return CCInfo.CheckReturn( 7515 Outs, (Subtarget.isSVR4ABI() && CallConv == CallingConv::Cold) 7516 ? RetCC_PPC_Cold 7517 : RetCC_PPC); 7518 } 7519 7520 SDValue 7521 PPCTargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv, 7522 bool isVarArg, 7523 const SmallVectorImpl<ISD::OutputArg> &Outs, 7524 const SmallVectorImpl<SDValue> &OutVals, 7525 const SDLoc &dl, SelectionDAG &DAG) const { 7526 SmallVector<CCValAssign, 16> RVLocs; 7527 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs, 7528 *DAG.getContext()); 7529 CCInfo.AnalyzeReturn(Outs, 7530 (Subtarget.isSVR4ABI() && CallConv == CallingConv::Cold) 7531 ? RetCC_PPC_Cold 7532 : RetCC_PPC); 7533 7534 SDValue Flag; 7535 SmallVector<SDValue, 4> RetOps(1, Chain); 7536 7537 // Copy the result values into the output registers. 7538 for (unsigned i = 0, RealResIdx = 0; i != RVLocs.size(); ++i, ++RealResIdx) { 7539 CCValAssign &VA = RVLocs[i]; 7540 assert(VA.isRegLoc() && "Can only return in registers!"); 7541 7542 SDValue Arg = OutVals[RealResIdx]; 7543 7544 switch (VA.getLocInfo()) { 7545 default: llvm_unreachable("Unknown loc info!"); 7546 case CCValAssign::Full: break; 7547 case CCValAssign::AExt: 7548 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg); 7549 break; 7550 case CCValAssign::ZExt: 7551 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg); 7552 break; 7553 case CCValAssign::SExt: 7554 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg); 7555 break; 7556 } 7557 if (Subtarget.hasSPE() && VA.getLocVT() == MVT::f64) { 7558 bool isLittleEndian = Subtarget.isLittleEndian(); 7559 // Legalize ret f64 -> ret 2 x i32. 7560 SDValue SVal = 7561 DAG.getNode(PPCISD::EXTRACT_SPE, dl, MVT::i32, Arg, 7562 DAG.getIntPtrConstant(isLittleEndian ? 0 : 1, dl)); 7563 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), SVal, Flag); 7564 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT())); 7565 SVal = DAG.getNode(PPCISD::EXTRACT_SPE, dl, MVT::i32, Arg, 7566 DAG.getIntPtrConstant(isLittleEndian ? 1 : 0, dl)); 7567 Flag = Chain.getValue(1); 7568 VA = RVLocs[++i]; // skip ahead to next loc 7569 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), SVal, Flag); 7570 } else 7571 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag); 7572 Flag = Chain.getValue(1); 7573 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT())); 7574 } 7575 7576 RetOps[0] = Chain; // Update chain. 7577 7578 // Add the flag if we have it. 7579 if (Flag.getNode()) 7580 RetOps.push_back(Flag); 7581 7582 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps); 7583 } 7584 7585 SDValue 7586 PPCTargetLowering::LowerGET_DYNAMIC_AREA_OFFSET(SDValue Op, 7587 SelectionDAG &DAG) const { 7588 SDLoc dl(Op); 7589 7590 // Get the correct type for integers. 7591 EVT IntVT = Op.getValueType(); 7592 7593 // Get the inputs. 7594 SDValue Chain = Op.getOperand(0); 7595 SDValue FPSIdx = getFramePointerFrameIndex(DAG); 7596 // Build a DYNAREAOFFSET node. 7597 SDValue Ops[2] = {Chain, FPSIdx}; 7598 SDVTList VTs = DAG.getVTList(IntVT); 7599 return DAG.getNode(PPCISD::DYNAREAOFFSET, dl, VTs, Ops); 7600 } 7601 7602 SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, 7603 SelectionDAG &DAG) const { 7604 // When we pop the dynamic allocation we need to restore the SP link. 7605 SDLoc dl(Op); 7606 7607 // Get the correct type for pointers. 7608 EVT PtrVT = getPointerTy(DAG.getDataLayout()); 7609 7610 // Construct the stack pointer operand. 7611 bool isPPC64 = Subtarget.isPPC64(); 7612 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1; 7613 SDValue StackPtr = DAG.getRegister(SP, PtrVT); 7614 7615 // Get the operands for the STACKRESTORE. 7616 SDValue Chain = Op.getOperand(0); 7617 SDValue SaveSP = Op.getOperand(1); 7618 7619 // Load the old link SP. 7620 SDValue LoadLinkSP = 7621 DAG.getLoad(PtrVT, dl, Chain, StackPtr, MachinePointerInfo()); 7622 7623 // Restore the stack pointer. 7624 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP); 7625 7626 // Store the old link SP. 7627 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo()); 7628 } 7629 7630 SDValue PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG &DAG) const { 7631 MachineFunction &MF = DAG.getMachineFunction(); 7632 bool isPPC64 = Subtarget.isPPC64(); 7633 EVT PtrVT = getPointerTy(MF.getDataLayout()); 7634 7635 // Get current frame pointer save index. The users of this index will be 7636 // primarily DYNALLOC instructions. 7637 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>(); 7638 int RASI = FI->getReturnAddrSaveIndex(); 7639 7640 // If the frame pointer save index hasn't been defined yet. 7641 if (!RASI) { 7642 // Find out what the fix offset of the frame pointer save area. 7643 int LROffset = Subtarget.getFrameLowering()->getReturnSaveOffset(); 7644 // Allocate the frame index for frame pointer save area. 7645 RASI = MF.getFrameInfo().CreateFixedObject(isPPC64? 8 : 4, LROffset, false); 7646 // Save the result. 7647 FI->setReturnAddrSaveIndex(RASI); 7648 } 7649 return DAG.getFrameIndex(RASI, PtrVT); 7650 } 7651 7652 SDValue 7653 PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const { 7654 MachineFunction &MF = DAG.getMachineFunction(); 7655 bool isPPC64 = Subtarget.isPPC64(); 7656 EVT PtrVT = getPointerTy(MF.getDataLayout()); 7657 7658 // Get current frame pointer save index. The users of this index will be 7659 // primarily DYNALLOC instructions. 7660 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>(); 7661 int FPSI = FI->getFramePointerSaveIndex(); 7662 7663 // If the frame pointer save index hasn't been defined yet. 7664 if (!FPSI) { 7665 // Find out what the fix offset of the frame pointer save area. 7666 int FPOffset = Subtarget.getFrameLowering()->getFramePointerSaveOffset(); 7667 // Allocate the frame index for frame pointer save area. 7668 FPSI = MF.getFrameInfo().CreateFixedObject(isPPC64? 8 : 4, FPOffset, true); 7669 // Save the result. 7670 FI->setFramePointerSaveIndex(FPSI); 7671 } 7672 return DAG.getFrameIndex(FPSI, PtrVT); 7673 } 7674 7675 SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, 7676 SelectionDAG &DAG) const { 7677 MachineFunction &MF = DAG.getMachineFunction(); 7678 // Get the inputs. 7679 SDValue Chain = Op.getOperand(0); 7680 SDValue Size = Op.getOperand(1); 7681 SDLoc dl(Op); 7682 7683 // Get the correct type for pointers. 7684 EVT PtrVT = getPointerTy(DAG.getDataLayout()); 7685 // Negate the size. 7686 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT, 7687 DAG.getConstant(0, dl, PtrVT), Size); 7688 // Construct a node for the frame pointer save index. 7689 SDValue FPSIdx = getFramePointerFrameIndex(DAG); 7690 SDValue Ops[3] = { Chain, NegSize, FPSIdx }; 7691 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other); 7692 if (hasInlineStackProbe(MF)) 7693 return DAG.getNode(PPCISD::PROBED_ALLOCA, dl, VTs, Ops); 7694 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops); 7695 } 7696 7697 SDValue PPCTargetLowering::LowerEH_DWARF_CFA(SDValue Op, 7698 SelectionDAG &DAG) const { 7699 MachineFunction &MF = DAG.getMachineFunction(); 7700 7701 bool isPPC64 = Subtarget.isPPC64(); 7702 EVT PtrVT = getPointerTy(DAG.getDataLayout()); 7703 7704 int FI = MF.getFrameInfo().CreateFixedObject(isPPC64 ? 8 : 4, 0, false); 7705 return DAG.getFrameIndex(FI, PtrVT); 7706 } 7707 7708 SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op, 7709 SelectionDAG &DAG) const { 7710 SDLoc DL(Op); 7711 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL, 7712 DAG.getVTList(MVT::i32, MVT::Other), 7713 Op.getOperand(0), Op.getOperand(1)); 7714 } 7715 7716 SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op, 7717 SelectionDAG &DAG) const { 7718 SDLoc DL(Op); 7719 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other, 7720 Op.getOperand(0), Op.getOperand(1)); 7721 } 7722 7723 SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const { 7724 if (Op.getValueType().isVector()) 7725 return LowerVectorLoad(Op, DAG); 7726 7727 assert(Op.getValueType() == MVT::i1 && 7728 "Custom lowering only for i1 loads"); 7729 7730 // First, load 8 bits into 32 bits, then truncate to 1 bit. 7731 7732 SDLoc dl(Op); 7733 LoadSDNode *LD = cast<LoadSDNode>(Op); 7734 7735 SDValue Chain = LD->getChain(); 7736 SDValue BasePtr = LD->getBasePtr(); 7737 MachineMemOperand *MMO = LD->getMemOperand(); 7738 7739 SDValue NewLD = 7740 DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(DAG.getDataLayout()), Chain, 7741 BasePtr, MVT::i8, MMO); 7742 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD); 7743 7744 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) }; 7745 return DAG.getMergeValues(Ops, dl); 7746 } 7747 7748 SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const { 7749 if (Op.getOperand(1).getValueType().isVector()) 7750 return LowerVectorStore(Op, DAG); 7751 7752 assert(Op.getOperand(1).getValueType() == MVT::i1 && 7753 "Custom lowering only for i1 stores"); 7754 7755 // First, zero extend to 32 bits, then use a truncating store to 8 bits. 7756 7757 SDLoc dl(Op); 7758 StoreSDNode *ST = cast<StoreSDNode>(Op); 7759 7760 SDValue Chain = ST->getChain(); 7761 SDValue BasePtr = ST->getBasePtr(); 7762 SDValue Value = ST->getValue(); 7763 MachineMemOperand *MMO = ST->getMemOperand(); 7764 7765 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(DAG.getDataLayout()), 7766 Value); 7767 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO); 7768 } 7769 7770 // FIXME: Remove this once the ANDI glue bug is fixed: 7771 SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const { 7772 assert(Op.getValueType() == MVT::i1 && 7773 "Custom lowering only for i1 results"); 7774 7775 SDLoc DL(Op); 7776 return DAG.getNode(PPCISD::ANDI_rec_1_GT_BIT, DL, MVT::i1, Op.getOperand(0)); 7777 } 7778 7779 SDValue PPCTargetLowering::LowerTRUNCATEVector(SDValue Op, 7780 SelectionDAG &DAG) const { 7781 7782 // Implements a vector truncate that fits in a vector register as a shuffle. 7783 // We want to legalize vector truncates down to where the source fits in 7784 // a vector register (and target is therefore smaller than vector register 7785 // size). At that point legalization will try to custom lower the sub-legal 7786 // result and get here - where we can contain the truncate as a single target 7787 // operation. 7788 7789 // For example a trunc <2 x i16> to <2 x i8> could be visualized as follows: 7790 // <MSB1|LSB1, MSB2|LSB2> to <LSB1, LSB2> 7791 // 7792 // We will implement it for big-endian ordering as this (where x denotes 7793 // undefined): 7794 // < MSB1|LSB1, MSB2|LSB2, uu, uu, uu, uu, uu, uu> to 7795 // < LSB1, LSB2, u, u, u, u, u, u, u, u, u, u, u, u, u, u> 7796 // 7797 // The same operation in little-endian ordering will be: 7798 // <uu, uu, uu, uu, uu, uu, LSB2|MSB2, LSB1|MSB1> to 7799 // <u, u, u, u, u, u, u, u, u, u, u, u, u, u, LSB2, LSB1> 7800 7801 EVT TrgVT = Op.getValueType(); 7802 assert(TrgVT.isVector() && "Vector type expected."); 7803 unsigned TrgNumElts = TrgVT.getVectorNumElements(); 7804 EVT EltVT = TrgVT.getVectorElementType(); 7805 if (!isOperationCustom(Op.getOpcode(), TrgVT) || 7806 TrgVT.getSizeInBits() > 128 || !isPowerOf2_32(TrgNumElts) || 7807 !isPowerOf2_32(EltVT.getSizeInBits())) 7808 return SDValue(); 7809 7810 SDValue N1 = Op.getOperand(0); 7811 EVT SrcVT = N1.getValueType(); 7812 unsigned SrcSize = SrcVT.getSizeInBits(); 7813 if (SrcSize > 256 || 7814 !isPowerOf2_32(SrcVT.getVectorNumElements()) || 7815 !isPowerOf2_32(SrcVT.getVectorElementType().getSizeInBits())) 7816 return SDValue(); 7817 if (SrcSize == 256 && SrcVT.getVectorNumElements() < 2) 7818 return SDValue(); 7819 7820 unsigned WideNumElts = 128 / EltVT.getSizeInBits(); 7821 EVT WideVT = EVT::getVectorVT(*DAG.getContext(), EltVT, WideNumElts); 7822 7823 SDLoc DL(Op); 7824 SDValue Op1, Op2; 7825 if (SrcSize == 256) { 7826 EVT VecIdxTy = getVectorIdxTy(DAG.getDataLayout()); 7827 EVT SplitVT = 7828 N1.getValueType().getHalfNumVectorElementsVT(*DAG.getContext()); 7829 unsigned SplitNumElts = SplitVT.getVectorNumElements(); 7830 Op1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, SplitVT, N1, 7831 DAG.getConstant(0, DL, VecIdxTy)); 7832 Op2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, SplitVT, N1, 7833 DAG.getConstant(SplitNumElts, DL, VecIdxTy)); 7834 } 7835 else { 7836 Op1 = SrcSize == 128 ? N1 : widenVec(DAG, N1, DL); 7837 Op2 = DAG.getUNDEF(WideVT); 7838 } 7839 7840 // First list the elements we want to keep. 7841 unsigned SizeMult = SrcSize / TrgVT.getSizeInBits(); 7842 SmallVector<int, 16> ShuffV; 7843 if (Subtarget.isLittleEndian()) 7844 for (unsigned i = 0; i < TrgNumElts; ++i) 7845 ShuffV.push_back(i * SizeMult); 7846 else 7847 for (unsigned i = 1; i <= TrgNumElts; ++i) 7848 ShuffV.push_back(i * SizeMult - 1); 7849 7850 // Populate the remaining elements with undefs. 7851 for (unsigned i = TrgNumElts; i < WideNumElts; ++i) 7852 // ShuffV.push_back(i + WideNumElts); 7853 ShuffV.push_back(WideNumElts + 1); 7854 7855 Op1 = DAG.getNode(ISD::BITCAST, DL, WideVT, Op1); 7856 Op2 = DAG.getNode(ISD::BITCAST, DL, WideVT, Op2); 7857 return DAG.getVectorShuffle(WideVT, DL, Op1, Op2, ShuffV); 7858 } 7859 7860 /// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when 7861 /// possible. 7862 SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const { 7863 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get(); 7864 EVT ResVT = Op.getValueType(); 7865 EVT CmpVT = Op.getOperand(0).getValueType(); 7866 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1); 7867 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3); 7868 SDLoc dl(Op); 7869 7870 // Without power9-vector, we don't have native instruction for f128 comparison. 7871 // Following transformation to libcall is needed for setcc: 7872 // select_cc lhs, rhs, tv, fv, cc -> select_cc (setcc cc, x, y), 0, tv, fv, NE 7873 if (!Subtarget.hasP9Vector() && CmpVT == MVT::f128) { 7874 SDValue Z = DAG.getSetCC( 7875 dl, getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), CmpVT), 7876 LHS, RHS, CC); 7877 SDValue Zero = DAG.getConstant(0, dl, Z.getValueType()); 7878 return DAG.getSelectCC(dl, Z, Zero, TV, FV, ISD::SETNE); 7879 } 7880 7881 // Not FP, or using SPE? Not a fsel. 7882 if (!CmpVT.isFloatingPoint() || !TV.getValueType().isFloatingPoint() || 7883 Subtarget.hasSPE()) 7884 return Op; 7885 7886 SDNodeFlags Flags = Op.getNode()->getFlags(); 7887 7888 // We have xsmaxcdp/xsmincdp which are OK to emit even in the 7889 // presence of infinities. 7890 if (Subtarget.hasP9Vector() && LHS == TV && RHS == FV) { 7891 switch (CC) { 7892 default: 7893 break; 7894 case ISD::SETOGT: 7895 case ISD::SETGT: 7896 return DAG.getNode(PPCISD::XSMAXCDP, dl, Op.getValueType(), LHS, RHS); 7897 case ISD::SETOLT: 7898 case ISD::SETLT: 7899 return DAG.getNode(PPCISD::XSMINCDP, dl, Op.getValueType(), LHS, RHS); 7900 } 7901 } 7902 7903 // We might be able to do better than this under some circumstances, but in 7904 // general, fsel-based lowering of select is a finite-math-only optimization. 7905 // For more information, see section F.3 of the 2.06 ISA specification. 7906 // With ISA 3.0 7907 if ((!DAG.getTarget().Options.NoInfsFPMath && !Flags.hasNoInfs()) || 7908 (!DAG.getTarget().Options.NoNaNsFPMath && !Flags.hasNoNaNs())) 7909 return Op; 7910 7911 // If the RHS of the comparison is a 0.0, we don't need to do the 7912 // subtraction at all. 7913 SDValue Sel1; 7914 if (isFloatingPointZero(RHS)) 7915 switch (CC) { 7916 default: break; // SETUO etc aren't handled by fsel. 7917 case ISD::SETNE: 7918 std::swap(TV, FV); 7919 LLVM_FALLTHROUGH; 7920 case ISD::SETEQ: 7921 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits 7922 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS); 7923 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV); 7924 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits 7925 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1); 7926 return DAG.getNode(PPCISD::FSEL, dl, ResVT, 7927 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV); 7928 case ISD::SETULT: 7929 case ISD::SETLT: 7930 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt 7931 LLVM_FALLTHROUGH; 7932 case ISD::SETOGE: 7933 case ISD::SETGE: 7934 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits 7935 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS); 7936 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV); 7937 case ISD::SETUGT: 7938 case ISD::SETGT: 7939 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt 7940 LLVM_FALLTHROUGH; 7941 case ISD::SETOLE: 7942 case ISD::SETLE: 7943 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits 7944 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS); 7945 return DAG.getNode(PPCISD::FSEL, dl, ResVT, 7946 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV); 7947 } 7948 7949 SDValue Cmp; 7950 switch (CC) { 7951 default: break; // SETUO etc aren't handled by fsel. 7952 case ISD::SETNE: 7953 std::swap(TV, FV); 7954 LLVM_FALLTHROUGH; 7955 case ISD::SETEQ: 7956 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS, Flags); 7957 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits 7958 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); 7959 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV); 7960 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits 7961 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1); 7962 return DAG.getNode(PPCISD::FSEL, dl, ResVT, 7963 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV); 7964 case ISD::SETULT: 7965 case ISD::SETLT: 7966 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS, Flags); 7967 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits 7968 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); 7969 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV); 7970 case ISD::SETOGE: 7971 case ISD::SETGE: 7972 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS, Flags); 7973 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits 7974 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); 7975 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV); 7976 case ISD::SETUGT: 7977 case ISD::SETGT: 7978 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS, Flags); 7979 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits 7980 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); 7981 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV); 7982 case ISD::SETOLE: 7983 case ISD::SETLE: 7984 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS, Flags); 7985 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits 7986 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); 7987 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV); 7988 } 7989 return Op; 7990 } 7991 7992 static unsigned getPPCStrictOpcode(unsigned Opc) { 7993 switch (Opc) { 7994 default: 7995 llvm_unreachable("No strict version of this opcode!"); 7996 case PPCISD::FCTIDZ: 7997 return PPCISD::STRICT_FCTIDZ; 7998 case PPCISD::FCTIWZ: 7999 return PPCISD::STRICT_FCTIWZ; 8000 case PPCISD::FCTIDUZ: 8001 return PPCISD::STRICT_FCTIDUZ; 8002 case PPCISD::FCTIWUZ: 8003 return PPCISD::STRICT_FCTIWUZ; 8004 case PPCISD::FCFID: 8005 return PPCISD::STRICT_FCFID; 8006 case PPCISD::FCFIDU: 8007 return PPCISD::STRICT_FCFIDU; 8008 case PPCISD::FCFIDS: 8009 return PPCISD::STRICT_FCFIDS; 8010 case PPCISD::FCFIDUS: 8011 return PPCISD::STRICT_FCFIDUS; 8012 } 8013 } 8014 8015 static SDValue convertFPToInt(SDValue Op, SelectionDAG &DAG, 8016 const PPCSubtarget &Subtarget) { 8017 SDLoc dl(Op); 8018 bool IsStrict = Op->isStrictFPOpcode(); 8019 bool IsSigned = Op.getOpcode() == ISD::FP_TO_SINT || 8020 Op.getOpcode() == ISD::STRICT_FP_TO_SINT; 8021 8022 // TODO: Any other flags to propagate? 8023 SDNodeFlags Flags; 8024 Flags.setNoFPExcept(Op->getFlags().hasNoFPExcept()); 8025 8026 // For strict nodes, source is the second operand. 8027 SDValue Src = Op.getOperand(IsStrict ? 1 : 0); 8028 SDValue Chain = IsStrict ? Op.getOperand(0) : SDValue(); 8029 assert(Src.getValueType().isFloatingPoint()); 8030 if (Src.getValueType() == MVT::f32) { 8031 if (IsStrict) { 8032 Src = 8033 DAG.getNode(ISD::STRICT_FP_EXTEND, dl, 8034 DAG.getVTList(MVT::f64, MVT::Other), {Chain, Src}, Flags); 8035 Chain = Src.getValue(1); 8036 } else 8037 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src); 8038 } 8039 SDValue Conv; 8040 unsigned Opc = ISD::DELETED_NODE; 8041 switch (Op.getSimpleValueType().SimpleTy) { 8042 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!"); 8043 case MVT::i32: 8044 Opc = IsSigned ? PPCISD::FCTIWZ 8045 : (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ : PPCISD::FCTIDZ); 8046 break; 8047 case MVT::i64: 8048 assert((IsSigned || Subtarget.hasFPCVT()) && 8049 "i64 FP_TO_UINT is supported only with FPCVT"); 8050 Opc = IsSigned ? PPCISD::FCTIDZ : PPCISD::FCTIDUZ; 8051 } 8052 if (IsStrict) { 8053 Opc = getPPCStrictOpcode(Opc); 8054 Conv = DAG.getNode(Opc, dl, DAG.getVTList(MVT::f64, MVT::Other), 8055 {Chain, Src}, Flags); 8056 } else { 8057 Conv = DAG.getNode(Opc, dl, MVT::f64, Src); 8058 } 8059 return Conv; 8060 } 8061 8062 void PPCTargetLowering::LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI, 8063 SelectionDAG &DAG, 8064 const SDLoc &dl) const { 8065 SDValue Tmp = convertFPToInt(Op, DAG, Subtarget); 8066 bool IsSigned = Op.getOpcode() == ISD::FP_TO_SINT || 8067 Op.getOpcode() == ISD::STRICT_FP_TO_SINT; 8068 bool IsStrict = Op->isStrictFPOpcode(); 8069 8070 // Convert the FP value to an int value through memory. 8071 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() && 8072 (IsSigned || Subtarget.hasFPCVT()); 8073 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64); 8074 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex(); 8075 MachinePointerInfo MPI = 8076 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI); 8077 8078 // Emit a store to the stack slot. 8079 SDValue Chain = IsStrict ? Tmp.getValue(1) : DAG.getEntryNode(); 8080 Align Alignment(DAG.getEVTAlign(Tmp.getValueType())); 8081 if (i32Stack) { 8082 MachineFunction &MF = DAG.getMachineFunction(); 8083 Alignment = Align(4); 8084 MachineMemOperand *MMO = 8085 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, Alignment); 8086 SDValue Ops[] = { Chain, Tmp, FIPtr }; 8087 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl, 8088 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO); 8089 } else 8090 Chain = DAG.getStore(Chain, dl, Tmp, FIPtr, MPI, Alignment); 8091 8092 // Result is a load from the stack slot. If loading 4 bytes, make sure to 8093 // add in a bias on big endian. 8094 if (Op.getValueType() == MVT::i32 && !i32Stack) { 8095 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr, 8096 DAG.getConstant(4, dl, FIPtr.getValueType())); 8097 MPI = MPI.getWithOffset(Subtarget.isLittleEndian() ? 0 : 4); 8098 } 8099 8100 RLI.Chain = Chain; 8101 RLI.Ptr = FIPtr; 8102 RLI.MPI = MPI; 8103 RLI.Alignment = Alignment; 8104 } 8105 8106 /// Custom lowers floating point to integer conversions to use 8107 /// the direct move instructions available in ISA 2.07 to avoid the 8108 /// need for load/store combinations. 8109 SDValue PPCTargetLowering::LowerFP_TO_INTDirectMove(SDValue Op, 8110 SelectionDAG &DAG, 8111 const SDLoc &dl) const { 8112 SDValue Conv = convertFPToInt(Op, DAG, Subtarget); 8113 SDValue Mov = DAG.getNode(PPCISD::MFVSR, dl, Op.getValueType(), Conv); 8114 if (Op->isStrictFPOpcode()) 8115 return DAG.getMergeValues({Mov, Conv.getValue(1)}, dl); 8116 else 8117 return Mov; 8118 } 8119 8120 SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, 8121 const SDLoc &dl) const { 8122 bool IsStrict = Op->isStrictFPOpcode(); 8123 bool IsSigned = Op.getOpcode() == ISD::FP_TO_SINT || 8124 Op.getOpcode() == ISD::STRICT_FP_TO_SINT; 8125 SDValue Src = Op.getOperand(IsStrict ? 1 : 0); 8126 EVT SrcVT = Src.getValueType(); 8127 EVT DstVT = Op.getValueType(); 8128 8129 // FP to INT conversions are legal for f128. 8130 if (SrcVT == MVT::f128) 8131 return Subtarget.hasP9Vector() ? Op : SDValue(); 8132 8133 // Expand ppcf128 to i32 by hand for the benefit of llvm-gcc bootstrap on 8134 // PPC (the libcall is not available). 8135 if (SrcVT == MVT::ppcf128) { 8136 if (DstVT == MVT::i32) { 8137 // TODO: Conservatively pass only nofpexcept flag here. Need to check and 8138 // set other fast-math flags to FP operations in both strict and 8139 // non-strict cases. (FP_TO_SINT, FSUB) 8140 SDNodeFlags Flags; 8141 Flags.setNoFPExcept(Op->getFlags().hasNoFPExcept()); 8142 8143 if (IsSigned) { 8144 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::f64, Src, 8145 DAG.getIntPtrConstant(0, dl)); 8146 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::f64, Src, 8147 DAG.getIntPtrConstant(1, dl)); 8148 8149 // Add the two halves of the long double in round-to-zero mode, and use 8150 // a smaller FP_TO_SINT. 8151 if (IsStrict) { 8152 SDValue Res = DAG.getNode(PPCISD::STRICT_FADDRTZ, dl, 8153 DAG.getVTList(MVT::f64, MVT::Other), 8154 {Op.getOperand(0), Lo, Hi}, Flags); 8155 return DAG.getNode(ISD::STRICT_FP_TO_SINT, dl, 8156 DAG.getVTList(MVT::i32, MVT::Other), 8157 {Res.getValue(1), Res}, Flags); 8158 } else { 8159 SDValue Res = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi); 8160 return DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Res); 8161 } 8162 } else { 8163 const uint64_t TwoE31[] = {0x41e0000000000000LL, 0}; 8164 APFloat APF = APFloat(APFloat::PPCDoubleDouble(), APInt(128, TwoE31)); 8165 SDValue Cst = DAG.getConstantFP(APF, dl, SrcVT); 8166 SDValue SignMask = DAG.getConstant(0x80000000, dl, DstVT); 8167 if (IsStrict) { 8168 // Sel = Src < 0x80000000 8169 // FltOfs = select Sel, 0.0, 0x80000000 8170 // IntOfs = select Sel, 0, 0x80000000 8171 // Result = fp_to_sint(Src - FltOfs) ^ IntOfs 8172 SDValue Chain = Op.getOperand(0); 8173 EVT SetCCVT = 8174 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), SrcVT); 8175 EVT DstSetCCVT = 8176 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), DstVT); 8177 SDValue Sel = DAG.getSetCC(dl, SetCCVT, Src, Cst, ISD::SETLT, 8178 Chain, true); 8179 Chain = Sel.getValue(1); 8180 8181 SDValue FltOfs = DAG.getSelect( 8182 dl, SrcVT, Sel, DAG.getConstantFP(0.0, dl, SrcVT), Cst); 8183 Sel = DAG.getBoolExtOrTrunc(Sel, dl, DstSetCCVT, DstVT); 8184 8185 SDValue Val = DAG.getNode(ISD::STRICT_FSUB, dl, 8186 DAG.getVTList(SrcVT, MVT::Other), 8187 {Chain, Src, FltOfs}, Flags); 8188 Chain = Val.getValue(1); 8189 SDValue SInt = DAG.getNode(ISD::STRICT_FP_TO_SINT, dl, 8190 DAG.getVTList(DstVT, MVT::Other), 8191 {Chain, Val}, Flags); 8192 Chain = SInt.getValue(1); 8193 SDValue IntOfs = DAG.getSelect( 8194 dl, DstVT, Sel, DAG.getConstant(0, dl, DstVT), SignMask); 8195 SDValue Result = DAG.getNode(ISD::XOR, dl, DstVT, SInt, IntOfs); 8196 return DAG.getMergeValues({Result, Chain}, dl); 8197 } else { 8198 // X>=2^31 ? (int)(X-2^31)+0x80000000 : (int)X 8199 // FIXME: generated code sucks. 8200 SDValue True = DAG.getNode(ISD::FSUB, dl, MVT::ppcf128, Src, Cst); 8201 True = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, True); 8202 True = DAG.getNode(ISD::ADD, dl, MVT::i32, True, SignMask); 8203 SDValue False = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Src); 8204 return DAG.getSelectCC(dl, Src, Cst, True, False, ISD::SETGE); 8205 } 8206 } 8207 } 8208 8209 return SDValue(); 8210 } 8211 8212 if (Subtarget.hasDirectMove() && Subtarget.isPPC64()) 8213 return LowerFP_TO_INTDirectMove(Op, DAG, dl); 8214 8215 ReuseLoadInfo RLI; 8216 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl); 8217 8218 return DAG.getLoad(Op.getValueType(), dl, RLI.Chain, RLI.Ptr, RLI.MPI, 8219 RLI.Alignment, RLI.MMOFlags(), RLI.AAInfo, RLI.Ranges); 8220 } 8221 8222 // We're trying to insert a regular store, S, and then a load, L. If the 8223 // incoming value, O, is a load, we might just be able to have our load use the 8224 // address used by O. However, we don't know if anything else will store to 8225 // that address before we can load from it. To prevent this situation, we need 8226 // to insert our load, L, into the chain as a peer of O. To do this, we give L 8227 // the same chain operand as O, we create a token factor from the chain results 8228 // of O and L, and we replace all uses of O's chain result with that token 8229 // factor (see spliceIntoChain below for this last part). 8230 bool PPCTargetLowering::canReuseLoadAddress(SDValue Op, EVT MemVT, 8231 ReuseLoadInfo &RLI, 8232 SelectionDAG &DAG, 8233 ISD::LoadExtType ET) const { 8234 // Conservatively skip reusing for constrained FP nodes. 8235 if (Op->isStrictFPOpcode()) 8236 return false; 8237 8238 SDLoc dl(Op); 8239 bool ValidFPToUint = Op.getOpcode() == ISD::FP_TO_UINT && 8240 (Subtarget.hasFPCVT() || Op.getValueType() == MVT::i32); 8241 if (ET == ISD::NON_EXTLOAD && 8242 (ValidFPToUint || Op.getOpcode() == ISD::FP_TO_SINT) && 8243 isOperationLegalOrCustom(Op.getOpcode(), 8244 Op.getOperand(0).getValueType())) { 8245 8246 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl); 8247 return true; 8248 } 8249 8250 LoadSDNode *LD = dyn_cast<LoadSDNode>(Op); 8251 if (!LD || LD->getExtensionType() != ET || LD->isVolatile() || 8252 LD->isNonTemporal()) 8253 return false; 8254 if (LD->getMemoryVT() != MemVT) 8255 return false; 8256 8257 // If the result of the load is an illegal type, then we can't build a 8258 // valid chain for reuse since the legalised loads and token factor node that 8259 // ties the legalised loads together uses a different output chain then the 8260 // illegal load. 8261 if (!isTypeLegal(LD->getValueType(0))) 8262 return false; 8263 8264 RLI.Ptr = LD->getBasePtr(); 8265 if (LD->isIndexed() && !LD->getOffset().isUndef()) { 8266 assert(LD->getAddressingMode() == ISD::PRE_INC && 8267 "Non-pre-inc AM on PPC?"); 8268 RLI.Ptr = DAG.getNode(ISD::ADD, dl, RLI.Ptr.getValueType(), RLI.Ptr, 8269 LD->getOffset()); 8270 } 8271 8272 RLI.Chain = LD->getChain(); 8273 RLI.MPI = LD->getPointerInfo(); 8274 RLI.IsDereferenceable = LD->isDereferenceable(); 8275 RLI.IsInvariant = LD->isInvariant(); 8276 RLI.Alignment = LD->getAlign(); 8277 RLI.AAInfo = LD->getAAInfo(); 8278 RLI.Ranges = LD->getRanges(); 8279 8280 RLI.ResChain = SDValue(LD, LD->isIndexed() ? 2 : 1); 8281 return true; 8282 } 8283 8284 // Given the head of the old chain, ResChain, insert a token factor containing 8285 // it and NewResChain, and make users of ResChain now be users of that token 8286 // factor. 8287 // TODO: Remove and use DAG::makeEquivalentMemoryOrdering() instead. 8288 void PPCTargetLowering::spliceIntoChain(SDValue ResChain, 8289 SDValue NewResChain, 8290 SelectionDAG &DAG) const { 8291 if (!ResChain) 8292 return; 8293 8294 SDLoc dl(NewResChain); 8295 8296 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 8297 NewResChain, DAG.getUNDEF(MVT::Other)); 8298 assert(TF.getNode() != NewResChain.getNode() && 8299 "A new TF really is required here"); 8300 8301 DAG.ReplaceAllUsesOfValueWith(ResChain, TF); 8302 DAG.UpdateNodeOperands(TF.getNode(), ResChain, NewResChain); 8303 } 8304 8305 /// Analyze profitability of direct move 8306 /// prefer float load to int load plus direct move 8307 /// when there is no integer use of int load 8308 bool PPCTargetLowering::directMoveIsProfitable(const SDValue &Op) const { 8309 SDNode *Origin = Op.getOperand(0).getNode(); 8310 if (Origin->getOpcode() != ISD::LOAD) 8311 return true; 8312 8313 // If there is no LXSIBZX/LXSIHZX, like Power8, 8314 // prefer direct move if the memory size is 1 or 2 bytes. 8315 MachineMemOperand *MMO = cast<LoadSDNode>(Origin)->getMemOperand(); 8316 if (!Subtarget.hasP9Vector() && MMO->getSize() <= 2) 8317 return true; 8318 8319 for (SDNode::use_iterator UI = Origin->use_begin(), 8320 UE = Origin->use_end(); 8321 UI != UE; ++UI) { 8322 8323 // Only look at the users of the loaded value. 8324 if (UI.getUse().get().getResNo() != 0) 8325 continue; 8326 8327 if (UI->getOpcode() != ISD::SINT_TO_FP && 8328 UI->getOpcode() != ISD::UINT_TO_FP && 8329 UI->getOpcode() != ISD::STRICT_SINT_TO_FP && 8330 UI->getOpcode() != ISD::STRICT_UINT_TO_FP) 8331 return true; 8332 } 8333 8334 return false; 8335 } 8336 8337 static SDValue convertIntToFP(SDValue Op, SDValue Src, SelectionDAG &DAG, 8338 const PPCSubtarget &Subtarget, 8339 SDValue Chain = SDValue()) { 8340 bool IsSigned = Op.getOpcode() == ISD::SINT_TO_FP || 8341 Op.getOpcode() == ISD::STRICT_SINT_TO_FP; 8342 SDLoc dl(Op); 8343 8344 // TODO: Any other flags to propagate? 8345 SDNodeFlags Flags; 8346 Flags.setNoFPExcept(Op->getFlags().hasNoFPExcept()); 8347 8348 // If we have FCFIDS, then use it when converting to single-precision. 8349 // Otherwise, convert to double-precision and then round. 8350 bool IsSingle = Op.getValueType() == MVT::f32 && Subtarget.hasFPCVT(); 8351 unsigned ConvOpc = IsSingle ? (IsSigned ? PPCISD::FCFIDS : PPCISD::FCFIDUS) 8352 : (IsSigned ? PPCISD::FCFID : PPCISD::FCFIDU); 8353 EVT ConvTy = IsSingle ? MVT::f32 : MVT::f64; 8354 if (Op->isStrictFPOpcode()) { 8355 if (!Chain) 8356 Chain = Op.getOperand(0); 8357 return DAG.getNode(getPPCStrictOpcode(ConvOpc), dl, 8358 DAG.getVTList(ConvTy, MVT::Other), {Chain, Src}, Flags); 8359 } else 8360 return DAG.getNode(ConvOpc, dl, ConvTy, Src); 8361 } 8362 8363 /// Custom lowers integer to floating point conversions to use 8364 /// the direct move instructions available in ISA 2.07 to avoid the 8365 /// need for load/store combinations. 8366 SDValue PPCTargetLowering::LowerINT_TO_FPDirectMove(SDValue Op, 8367 SelectionDAG &DAG, 8368 const SDLoc &dl) const { 8369 assert((Op.getValueType() == MVT::f32 || 8370 Op.getValueType() == MVT::f64) && 8371 "Invalid floating point type as target of conversion"); 8372 assert(Subtarget.hasFPCVT() && 8373 "Int to FP conversions with direct moves require FPCVT"); 8374 SDValue Src = Op.getOperand(Op->isStrictFPOpcode() ? 1 : 0); 8375 bool WordInt = Src.getSimpleValueType().SimpleTy == MVT::i32; 8376 bool Signed = Op.getOpcode() == ISD::SINT_TO_FP || 8377 Op.getOpcode() == ISD::STRICT_SINT_TO_FP; 8378 unsigned MovOpc = (WordInt && !Signed) ? PPCISD::MTVSRZ : PPCISD::MTVSRA; 8379 SDValue Mov = DAG.getNode(MovOpc, dl, MVT::f64, Src); 8380 return convertIntToFP(Op, Mov, DAG, Subtarget); 8381 } 8382 8383 static SDValue widenVec(SelectionDAG &DAG, SDValue Vec, const SDLoc &dl) { 8384 8385 EVT VecVT = Vec.getValueType(); 8386 assert(VecVT.isVector() && "Expected a vector type."); 8387 assert(VecVT.getSizeInBits() < 128 && "Vector is already full width."); 8388 8389 EVT EltVT = VecVT.getVectorElementType(); 8390 unsigned WideNumElts = 128 / EltVT.getSizeInBits(); 8391 EVT WideVT = EVT::getVectorVT(*DAG.getContext(), EltVT, WideNumElts); 8392 8393 unsigned NumConcat = WideNumElts / VecVT.getVectorNumElements(); 8394 SmallVector<SDValue, 16> Ops(NumConcat); 8395 Ops[0] = Vec; 8396 SDValue UndefVec = DAG.getUNDEF(VecVT); 8397 for (unsigned i = 1; i < NumConcat; ++i) 8398 Ops[i] = UndefVec; 8399 8400 return DAG.getNode(ISD::CONCAT_VECTORS, dl, WideVT, Ops); 8401 } 8402 8403 SDValue PPCTargetLowering::LowerINT_TO_FPVector(SDValue Op, SelectionDAG &DAG, 8404 const SDLoc &dl) const { 8405 bool IsStrict = Op->isStrictFPOpcode(); 8406 unsigned Opc = Op.getOpcode(); 8407 SDValue Src = Op.getOperand(IsStrict ? 1 : 0); 8408 assert((Opc == ISD::UINT_TO_FP || Opc == ISD::SINT_TO_FP || 8409 Opc == ISD::STRICT_UINT_TO_FP || Opc == ISD::STRICT_SINT_TO_FP) && 8410 "Unexpected conversion type"); 8411 assert((Op.getValueType() == MVT::v2f64 || Op.getValueType() == MVT::v4f32) && 8412 "Supports conversions to v2f64/v4f32 only."); 8413 8414 // TODO: Any other flags to propagate? 8415 SDNodeFlags Flags; 8416 Flags.setNoFPExcept(Op->getFlags().hasNoFPExcept()); 8417 8418 bool SignedConv = Opc == ISD::SINT_TO_FP || Opc == ISD::STRICT_SINT_TO_FP; 8419 bool FourEltRes = Op.getValueType() == MVT::v4f32; 8420 8421 SDValue Wide = widenVec(DAG, Src, dl); 8422 EVT WideVT = Wide.getValueType(); 8423 unsigned WideNumElts = WideVT.getVectorNumElements(); 8424 MVT IntermediateVT = FourEltRes ? MVT::v4i32 : MVT::v2i64; 8425 8426 SmallVector<int, 16> ShuffV; 8427 for (unsigned i = 0; i < WideNumElts; ++i) 8428 ShuffV.push_back(i + WideNumElts); 8429 8430 int Stride = FourEltRes ? WideNumElts / 4 : WideNumElts / 2; 8431 int SaveElts = FourEltRes ? 4 : 2; 8432 if (Subtarget.isLittleEndian()) 8433 for (int i = 0; i < SaveElts; i++) 8434 ShuffV[i * Stride] = i; 8435 else 8436 for (int i = 1; i <= SaveElts; i++) 8437 ShuffV[i * Stride - 1] = i - 1; 8438 8439 SDValue ShuffleSrc2 = 8440 SignedConv ? DAG.getUNDEF(WideVT) : DAG.getConstant(0, dl, WideVT); 8441 SDValue Arrange = DAG.getVectorShuffle(WideVT, dl, Wide, ShuffleSrc2, ShuffV); 8442 8443 SDValue Extend; 8444 if (SignedConv) { 8445 Arrange = DAG.getBitcast(IntermediateVT, Arrange); 8446 EVT ExtVT = Src.getValueType(); 8447 if (Subtarget.hasP9Altivec()) 8448 ExtVT = EVT::getVectorVT(*DAG.getContext(), WideVT.getVectorElementType(), 8449 IntermediateVT.getVectorNumElements()); 8450 8451 Extend = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, IntermediateVT, Arrange, 8452 DAG.getValueType(ExtVT)); 8453 } else 8454 Extend = DAG.getNode(ISD::BITCAST, dl, IntermediateVT, Arrange); 8455 8456 if (IsStrict) 8457 return DAG.getNode(Opc, dl, DAG.getVTList(Op.getValueType(), MVT::Other), 8458 {Op.getOperand(0), Extend}, Flags); 8459 8460 return DAG.getNode(Opc, dl, Op.getValueType(), Extend); 8461 } 8462 8463 SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op, 8464 SelectionDAG &DAG) const { 8465 SDLoc dl(Op); 8466 bool IsSigned = Op.getOpcode() == ISD::SINT_TO_FP || 8467 Op.getOpcode() == ISD::STRICT_SINT_TO_FP; 8468 bool IsStrict = Op->isStrictFPOpcode(); 8469 SDValue Src = Op.getOperand(IsStrict ? 1 : 0); 8470 SDValue Chain = IsStrict ? Op.getOperand(0) : DAG.getEntryNode(); 8471 8472 // TODO: Any other flags to propagate? 8473 SDNodeFlags Flags; 8474 Flags.setNoFPExcept(Op->getFlags().hasNoFPExcept()); 8475 8476 EVT InVT = Src.getValueType(); 8477 EVT OutVT = Op.getValueType(); 8478 if (OutVT.isVector() && OutVT.isFloatingPoint() && 8479 isOperationCustom(Op.getOpcode(), InVT)) 8480 return LowerINT_TO_FPVector(Op, DAG, dl); 8481 8482 // Conversions to f128 are legal. 8483 if (Op.getValueType() == MVT::f128) 8484 return Subtarget.hasP9Vector() ? Op : SDValue(); 8485 8486 // Don't handle ppc_fp128 here; let it be lowered to a libcall. 8487 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64) 8488 return SDValue(); 8489 8490 if (Src.getValueType() == MVT::i1) { 8491 SDValue Sel = DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Src, 8492 DAG.getConstantFP(1.0, dl, Op.getValueType()), 8493 DAG.getConstantFP(0.0, dl, Op.getValueType())); 8494 if (IsStrict) 8495 return DAG.getMergeValues({Sel, Chain}, dl); 8496 else 8497 return Sel; 8498 } 8499 8500 // If we have direct moves, we can do all the conversion, skip the store/load 8501 // however, without FPCVT we can't do most conversions. 8502 if (Subtarget.hasDirectMove() && directMoveIsProfitable(Op) && 8503 Subtarget.isPPC64() && Subtarget.hasFPCVT()) 8504 return LowerINT_TO_FPDirectMove(Op, DAG, dl); 8505 8506 assert((IsSigned || Subtarget.hasFPCVT()) && 8507 "UINT_TO_FP is supported only with FPCVT"); 8508 8509 if (Src.getValueType() == MVT::i64) { 8510 SDValue SINT = Src; 8511 // When converting to single-precision, we actually need to convert 8512 // to double-precision first and then round to single-precision. 8513 // To avoid double-rounding effects during that operation, we have 8514 // to prepare the input operand. Bits that might be truncated when 8515 // converting to double-precision are replaced by a bit that won't 8516 // be lost at this stage, but is below the single-precision rounding 8517 // position. 8518 // 8519 // However, if -enable-unsafe-fp-math is in effect, accept double 8520 // rounding to avoid the extra overhead. 8521 if (Op.getValueType() == MVT::f32 && 8522 !Subtarget.hasFPCVT() && 8523 !DAG.getTarget().Options.UnsafeFPMath) { 8524 8525 // Twiddle input to make sure the low 11 bits are zero. (If this 8526 // is the case, we are guaranteed the value will fit into the 53 bit 8527 // mantissa of an IEEE double-precision value without rounding.) 8528 // If any of those low 11 bits were not zero originally, make sure 8529 // bit 12 (value 2048) is set instead, so that the final rounding 8530 // to single-precision gets the correct result. 8531 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64, 8532 SINT, DAG.getConstant(2047, dl, MVT::i64)); 8533 Round = DAG.getNode(ISD::ADD, dl, MVT::i64, 8534 Round, DAG.getConstant(2047, dl, MVT::i64)); 8535 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT); 8536 Round = DAG.getNode(ISD::AND, dl, MVT::i64, 8537 Round, DAG.getConstant(-2048, dl, MVT::i64)); 8538 8539 // However, we cannot use that value unconditionally: if the magnitude 8540 // of the input value is small, the bit-twiddling we did above might 8541 // end up visibly changing the output. Fortunately, in that case, we 8542 // don't need to twiddle bits since the original input will convert 8543 // exactly to double-precision floating-point already. Therefore, 8544 // construct a conditional to use the original value if the top 11 8545 // bits are all sign-bit copies, and use the rounded value computed 8546 // above otherwise. 8547 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64, 8548 SINT, DAG.getConstant(53, dl, MVT::i32)); 8549 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64, 8550 Cond, DAG.getConstant(1, dl, MVT::i64)); 8551 Cond = DAG.getSetCC( 8552 dl, 8553 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::i64), 8554 Cond, DAG.getConstant(1, dl, MVT::i64), ISD::SETUGT); 8555 8556 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT); 8557 } 8558 8559 ReuseLoadInfo RLI; 8560 SDValue Bits; 8561 8562 MachineFunction &MF = DAG.getMachineFunction(); 8563 if (canReuseLoadAddress(SINT, MVT::i64, RLI, DAG)) { 8564 Bits = DAG.getLoad(MVT::f64, dl, RLI.Chain, RLI.Ptr, RLI.MPI, 8565 RLI.Alignment, RLI.MMOFlags(), RLI.AAInfo, RLI.Ranges); 8566 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG); 8567 } else if (Subtarget.hasLFIWAX() && 8568 canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::SEXTLOAD)) { 8569 MachineMemOperand *MMO = 8570 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4, 8571 RLI.Alignment, RLI.AAInfo, RLI.Ranges); 8572 SDValue Ops[] = { RLI.Chain, RLI.Ptr }; 8573 Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWAX, dl, 8574 DAG.getVTList(MVT::f64, MVT::Other), 8575 Ops, MVT::i32, MMO); 8576 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG); 8577 } else if (Subtarget.hasFPCVT() && 8578 canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::ZEXTLOAD)) { 8579 MachineMemOperand *MMO = 8580 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4, 8581 RLI.Alignment, RLI.AAInfo, RLI.Ranges); 8582 SDValue Ops[] = { RLI.Chain, RLI.Ptr }; 8583 Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWZX, dl, 8584 DAG.getVTList(MVT::f64, MVT::Other), 8585 Ops, MVT::i32, MMO); 8586 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG); 8587 } else if (((Subtarget.hasLFIWAX() && 8588 SINT.getOpcode() == ISD::SIGN_EXTEND) || 8589 (Subtarget.hasFPCVT() && 8590 SINT.getOpcode() == ISD::ZERO_EXTEND)) && 8591 SINT.getOperand(0).getValueType() == MVT::i32) { 8592 MachineFrameInfo &MFI = MF.getFrameInfo(); 8593 EVT PtrVT = getPointerTy(DAG.getDataLayout()); 8594 8595 int FrameIdx = MFI.CreateStackObject(4, Align(4), false); 8596 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); 8597 8598 SDValue Store = DAG.getStore(Chain, dl, SINT.getOperand(0), FIdx, 8599 MachinePointerInfo::getFixedStack( 8600 DAG.getMachineFunction(), FrameIdx)); 8601 Chain = Store; 8602 8603 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 && 8604 "Expected an i32 store"); 8605 8606 RLI.Ptr = FIdx; 8607 RLI.Chain = Chain; 8608 RLI.MPI = 8609 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FrameIdx); 8610 RLI.Alignment = Align(4); 8611 8612 MachineMemOperand *MMO = 8613 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4, 8614 RLI.Alignment, RLI.AAInfo, RLI.Ranges); 8615 SDValue Ops[] = { RLI.Chain, RLI.Ptr }; 8616 Bits = DAG.getMemIntrinsicNode(SINT.getOpcode() == ISD::ZERO_EXTEND ? 8617 PPCISD::LFIWZX : PPCISD::LFIWAX, 8618 dl, DAG.getVTList(MVT::f64, MVT::Other), 8619 Ops, MVT::i32, MMO); 8620 Chain = Bits.getValue(1); 8621 } else 8622 Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT); 8623 8624 SDValue FP = convertIntToFP(Op, Bits, DAG, Subtarget, Chain); 8625 if (IsStrict) 8626 Chain = FP.getValue(1); 8627 8628 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) { 8629 if (IsStrict) 8630 FP = DAG.getNode(ISD::STRICT_FP_ROUND, dl, 8631 DAG.getVTList(MVT::f32, MVT::Other), 8632 {Chain, FP, DAG.getIntPtrConstant(0, dl)}, Flags); 8633 else 8634 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, 8635 DAG.getIntPtrConstant(0, dl)); 8636 } 8637 return FP; 8638 } 8639 8640 assert(Src.getValueType() == MVT::i32 && 8641 "Unhandled INT_TO_FP type in custom expander!"); 8642 // Since we only generate this in 64-bit mode, we can take advantage of 8643 // 64-bit registers. In particular, sign extend the input value into the 8644 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack 8645 // then lfd it and fcfid it. 8646 MachineFunction &MF = DAG.getMachineFunction(); 8647 MachineFrameInfo &MFI = MF.getFrameInfo(); 8648 EVT PtrVT = getPointerTy(MF.getDataLayout()); 8649 8650 SDValue Ld; 8651 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) { 8652 ReuseLoadInfo RLI; 8653 bool ReusingLoad; 8654 if (!(ReusingLoad = canReuseLoadAddress(Src, MVT::i32, RLI, DAG))) { 8655 int FrameIdx = MFI.CreateStackObject(4, Align(4), false); 8656 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); 8657 8658 SDValue Store = DAG.getStore(Chain, dl, Src, FIdx, 8659 MachinePointerInfo::getFixedStack( 8660 DAG.getMachineFunction(), FrameIdx)); 8661 Chain = Store; 8662 8663 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 && 8664 "Expected an i32 store"); 8665 8666 RLI.Ptr = FIdx; 8667 RLI.Chain = Chain; 8668 RLI.MPI = 8669 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FrameIdx); 8670 RLI.Alignment = Align(4); 8671 } 8672 8673 MachineMemOperand *MMO = 8674 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4, 8675 RLI.Alignment, RLI.AAInfo, RLI.Ranges); 8676 SDValue Ops[] = { RLI.Chain, RLI.Ptr }; 8677 Ld = DAG.getMemIntrinsicNode(IsSigned ? PPCISD::LFIWAX : PPCISD::LFIWZX, dl, 8678 DAG.getVTList(MVT::f64, MVT::Other), Ops, 8679 MVT::i32, MMO); 8680 Chain = Ld.getValue(1); 8681 if (ReusingLoad) 8682 spliceIntoChain(RLI.ResChain, Ld.getValue(1), DAG); 8683 } else { 8684 assert(Subtarget.isPPC64() && 8685 "i32->FP without LFIWAX supported only on PPC64"); 8686 8687 int FrameIdx = MFI.CreateStackObject(8, Align(8), false); 8688 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); 8689 8690 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64, Src); 8691 8692 // STD the extended value into the stack slot. 8693 SDValue Store = DAG.getStore( 8694 Chain, dl, Ext64, FIdx, 8695 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FrameIdx)); 8696 Chain = Store; 8697 8698 // Load the value as a double. 8699 Ld = DAG.getLoad( 8700 MVT::f64, dl, Chain, FIdx, 8701 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FrameIdx)); 8702 Chain = Ld.getValue(1); 8703 } 8704 8705 // FCFID it and return it. 8706 SDValue FP = convertIntToFP(Op, Ld, DAG, Subtarget, Chain); 8707 if (IsStrict) 8708 Chain = FP.getValue(1); 8709 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) { 8710 if (IsStrict) 8711 FP = DAG.getNode(ISD::STRICT_FP_ROUND, dl, 8712 DAG.getVTList(MVT::f32, MVT::Other), 8713 {Chain, FP, DAG.getIntPtrConstant(0, dl)}, Flags); 8714 else 8715 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, 8716 DAG.getIntPtrConstant(0, dl)); 8717 } 8718 return FP; 8719 } 8720 8721 SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, 8722 SelectionDAG &DAG) const { 8723 SDLoc dl(Op); 8724 /* 8725 The rounding mode is in bits 30:31 of FPSR, and has the following 8726 settings: 8727 00 Round to nearest 8728 01 Round to 0 8729 10 Round to +inf 8730 11 Round to -inf 8731 8732 FLT_ROUNDS, on the other hand, expects the following: 8733 -1 Undefined 8734 0 Round to 0 8735 1 Round to nearest 8736 2 Round to +inf 8737 3 Round to -inf 8738 8739 To perform the conversion, we do: 8740 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1)) 8741 */ 8742 8743 MachineFunction &MF = DAG.getMachineFunction(); 8744 EVT VT = Op.getValueType(); 8745 EVT PtrVT = getPointerTy(MF.getDataLayout()); 8746 8747 // Save FP Control Word to register 8748 SDValue Chain = Op.getOperand(0); 8749 SDValue MFFS = DAG.getNode(PPCISD::MFFS, dl, {MVT::f64, MVT::Other}, Chain); 8750 Chain = MFFS.getValue(1); 8751 8752 SDValue CWD; 8753 if (isTypeLegal(MVT::i64)) { 8754 CWD = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, 8755 DAG.getNode(ISD::BITCAST, dl, MVT::i64, MFFS)); 8756 } else { 8757 // Save FP register to stack slot 8758 int SSFI = MF.getFrameInfo().CreateStackObject(8, Align(8), false); 8759 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT); 8760 Chain = DAG.getStore(Chain, dl, MFFS, StackSlot, MachinePointerInfo()); 8761 8762 // Load FP Control Word from low 32 bits of stack slot. 8763 assert(hasBigEndianPartOrdering(MVT::i64, MF.getDataLayout()) && 8764 "Stack slot adjustment is valid only on big endian subtargets!"); 8765 SDValue Four = DAG.getConstant(4, dl, PtrVT); 8766 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four); 8767 CWD = DAG.getLoad(MVT::i32, dl, Chain, Addr, MachinePointerInfo()); 8768 Chain = CWD.getValue(1); 8769 } 8770 8771 // Transform as necessary 8772 SDValue CWD1 = 8773 DAG.getNode(ISD::AND, dl, MVT::i32, 8774 CWD, DAG.getConstant(3, dl, MVT::i32)); 8775 SDValue CWD2 = 8776 DAG.getNode(ISD::SRL, dl, MVT::i32, 8777 DAG.getNode(ISD::AND, dl, MVT::i32, 8778 DAG.getNode(ISD::XOR, dl, MVT::i32, 8779 CWD, DAG.getConstant(3, dl, MVT::i32)), 8780 DAG.getConstant(3, dl, MVT::i32)), 8781 DAG.getConstant(1, dl, MVT::i32)); 8782 8783 SDValue RetVal = 8784 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2); 8785 8786 RetVal = 8787 DAG.getNode((VT.getSizeInBits() < 16 ? ISD::TRUNCATE : ISD::ZERO_EXTEND), 8788 dl, VT, RetVal); 8789 8790 return DAG.getMergeValues({RetVal, Chain}, dl); 8791 } 8792 8793 SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const { 8794 EVT VT = Op.getValueType(); 8795 unsigned BitWidth = VT.getSizeInBits(); 8796 SDLoc dl(Op); 8797 assert(Op.getNumOperands() == 3 && 8798 VT == Op.getOperand(1).getValueType() && 8799 "Unexpected SHL!"); 8800 8801 // Expand into a bunch of logical ops. Note that these ops 8802 // depend on the PPC behavior for oversized shift amounts. 8803 SDValue Lo = Op.getOperand(0); 8804 SDValue Hi = Op.getOperand(1); 8805 SDValue Amt = Op.getOperand(2); 8806 EVT AmtVT = Amt.getValueType(); 8807 8808 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT, 8809 DAG.getConstant(BitWidth, dl, AmtVT), Amt); 8810 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt); 8811 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1); 8812 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3); 8813 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt, 8814 DAG.getConstant(-BitWidth, dl, AmtVT)); 8815 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5); 8816 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6); 8817 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt); 8818 SDValue OutOps[] = { OutLo, OutHi }; 8819 return DAG.getMergeValues(OutOps, dl); 8820 } 8821 8822 SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const { 8823 EVT VT = Op.getValueType(); 8824 SDLoc dl(Op); 8825 unsigned BitWidth = VT.getSizeInBits(); 8826 assert(Op.getNumOperands() == 3 && 8827 VT == Op.getOperand(1).getValueType() && 8828 "Unexpected SRL!"); 8829 8830 // Expand into a bunch of logical ops. Note that these ops 8831 // depend on the PPC behavior for oversized shift amounts. 8832 SDValue Lo = Op.getOperand(0); 8833 SDValue Hi = Op.getOperand(1); 8834 SDValue Amt = Op.getOperand(2); 8835 EVT AmtVT = Amt.getValueType(); 8836 8837 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT, 8838 DAG.getConstant(BitWidth, dl, AmtVT), Amt); 8839 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt); 8840 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1); 8841 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3); 8842 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt, 8843 DAG.getConstant(-BitWidth, dl, AmtVT)); 8844 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5); 8845 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6); 8846 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt); 8847 SDValue OutOps[] = { OutLo, OutHi }; 8848 return DAG.getMergeValues(OutOps, dl); 8849 } 8850 8851 SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const { 8852 SDLoc dl(Op); 8853 EVT VT = Op.getValueType(); 8854 unsigned BitWidth = VT.getSizeInBits(); 8855 assert(Op.getNumOperands() == 3 && 8856 VT == Op.getOperand(1).getValueType() && 8857 "Unexpected SRA!"); 8858 8859 // Expand into a bunch of logical ops, followed by a select_cc. 8860 SDValue Lo = Op.getOperand(0); 8861 SDValue Hi = Op.getOperand(1); 8862 SDValue Amt = Op.getOperand(2); 8863 EVT AmtVT = Amt.getValueType(); 8864 8865 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT, 8866 DAG.getConstant(BitWidth, dl, AmtVT), Amt); 8867 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt); 8868 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1); 8869 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3); 8870 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt, 8871 DAG.getConstant(-BitWidth, dl, AmtVT)); 8872 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5); 8873 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt); 8874 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, dl, AmtVT), 8875 Tmp4, Tmp6, ISD::SETLE); 8876 SDValue OutOps[] = { OutLo, OutHi }; 8877 return DAG.getMergeValues(OutOps, dl); 8878 } 8879 8880 SDValue PPCTargetLowering::LowerFunnelShift(SDValue Op, 8881 SelectionDAG &DAG) const { 8882 SDLoc dl(Op); 8883 EVT VT = Op.getValueType(); 8884 unsigned BitWidth = VT.getSizeInBits(); 8885 8886 bool IsFSHL = Op.getOpcode() == ISD::FSHL; 8887 SDValue X = Op.getOperand(0); 8888 SDValue Y = Op.getOperand(1); 8889 SDValue Z = Op.getOperand(2); 8890 EVT AmtVT = Z.getValueType(); 8891 8892 // fshl: (X << (Z % BW)) | (Y >> (BW - (Z % BW))) 8893 // fshr: (X << (BW - (Z % BW))) | (Y >> (Z % BW)) 8894 // This is simpler than TargetLowering::expandFunnelShift because we can rely 8895 // on PowerPC shift by BW being well defined. 8896 Z = DAG.getNode(ISD::AND, dl, AmtVT, Z, 8897 DAG.getConstant(BitWidth - 1, dl, AmtVT)); 8898 SDValue SubZ = 8899 DAG.getNode(ISD::SUB, dl, AmtVT, DAG.getConstant(BitWidth, dl, AmtVT), Z); 8900 X = DAG.getNode(PPCISD::SHL, dl, VT, X, IsFSHL ? Z : SubZ); 8901 Y = DAG.getNode(PPCISD::SRL, dl, VT, Y, IsFSHL ? SubZ : Z); 8902 return DAG.getNode(ISD::OR, dl, VT, X, Y); 8903 } 8904 8905 //===----------------------------------------------------------------------===// 8906 // Vector related lowering. 8907 // 8908 8909 /// getCanonicalConstSplat - Build a canonical splat immediate of Val with an 8910 /// element size of SplatSize. Cast the result to VT. 8911 static SDValue getCanonicalConstSplat(uint64_t Val, unsigned SplatSize, EVT VT, 8912 SelectionDAG &DAG, const SDLoc &dl) { 8913 static const MVT VTys[] = { // canonical VT to use for each size. 8914 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32 8915 }; 8916 8917 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1]; 8918 8919 // For a splat with all ones, turn it to vspltisb 0xFF to canonicalize. 8920 if (Val == ((1LLU << (SplatSize * 8)) - 1)) { 8921 SplatSize = 1; 8922 Val = 0xFF; 8923 } 8924 8925 EVT CanonicalVT = VTys[SplatSize-1]; 8926 8927 // Build a canonical splat for this value. 8928 return DAG.getBitcast(ReqVT, DAG.getConstant(Val, dl, CanonicalVT)); 8929 } 8930 8931 /// BuildIntrinsicOp - Return a unary operator intrinsic node with the 8932 /// specified intrinsic ID. 8933 static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op, SelectionDAG &DAG, 8934 const SDLoc &dl, EVT DestVT = MVT::Other) { 8935 if (DestVT == MVT::Other) DestVT = Op.getValueType(); 8936 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT, 8937 DAG.getConstant(IID, dl, MVT::i32), Op); 8938 } 8939 8940 /// BuildIntrinsicOp - Return a binary operator intrinsic node with the 8941 /// specified intrinsic ID. 8942 static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS, 8943 SelectionDAG &DAG, const SDLoc &dl, 8944 EVT DestVT = MVT::Other) { 8945 if (DestVT == MVT::Other) DestVT = LHS.getValueType(); 8946 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT, 8947 DAG.getConstant(IID, dl, MVT::i32), LHS, RHS); 8948 } 8949 8950 /// BuildIntrinsicOp - Return a ternary operator intrinsic node with the 8951 /// specified intrinsic ID. 8952 static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1, 8953 SDValue Op2, SelectionDAG &DAG, const SDLoc &dl, 8954 EVT DestVT = MVT::Other) { 8955 if (DestVT == MVT::Other) DestVT = Op0.getValueType(); 8956 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT, 8957 DAG.getConstant(IID, dl, MVT::i32), Op0, Op1, Op2); 8958 } 8959 8960 /// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified 8961 /// amount. The result has the specified value type. 8962 static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt, EVT VT, 8963 SelectionDAG &DAG, const SDLoc &dl) { 8964 // Force LHS/RHS to be the right type. 8965 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS); 8966 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS); 8967 8968 int Ops[16]; 8969 for (unsigned i = 0; i != 16; ++i) 8970 Ops[i] = i + Amt; 8971 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops); 8972 return DAG.getNode(ISD::BITCAST, dl, VT, T); 8973 } 8974 8975 /// Do we have an efficient pattern in a .td file for this node? 8976 /// 8977 /// \param V - pointer to the BuildVectorSDNode being matched 8978 /// \param HasDirectMove - does this subtarget have VSR <-> GPR direct moves? 8979 /// 8980 /// There are some patterns where it is beneficial to keep a BUILD_VECTOR 8981 /// node as a BUILD_VECTOR node rather than expanding it. The patterns where 8982 /// the opposite is true (expansion is beneficial) are: 8983 /// - The node builds a vector out of integers that are not 32 or 64-bits 8984 /// - The node builds a vector out of constants 8985 /// - The node is a "load-and-splat" 8986 /// In all other cases, we will choose to keep the BUILD_VECTOR. 8987 static bool haveEfficientBuildVectorPattern(BuildVectorSDNode *V, 8988 bool HasDirectMove, 8989 bool HasP8Vector) { 8990 EVT VecVT = V->getValueType(0); 8991 bool RightType = VecVT == MVT::v2f64 || 8992 (HasP8Vector && VecVT == MVT::v4f32) || 8993 (HasDirectMove && (VecVT == MVT::v2i64 || VecVT == MVT::v4i32)); 8994 if (!RightType) 8995 return false; 8996 8997 bool IsSplat = true; 8998 bool IsLoad = false; 8999 SDValue Op0 = V->getOperand(0); 9000 9001 // This function is called in a block that confirms the node is not a constant 9002 // splat. So a constant BUILD_VECTOR here means the vector is built out of 9003 // different constants. 9004 if (V->isConstant()) 9005 return false; 9006 for (int i = 0, e = V->getNumOperands(); i < e; ++i) { 9007 if (V->getOperand(i).isUndef()) 9008 return false; 9009 // We want to expand nodes that represent load-and-splat even if the 9010 // loaded value is a floating point truncation or conversion to int. 9011 if (V->getOperand(i).getOpcode() == ISD::LOAD || 9012 (V->getOperand(i).getOpcode() == ISD::FP_ROUND && 9013 V->getOperand(i).getOperand(0).getOpcode() == ISD::LOAD) || 9014 (V->getOperand(i).getOpcode() == ISD::FP_TO_SINT && 9015 V->getOperand(i).getOperand(0).getOpcode() == ISD::LOAD) || 9016 (V->getOperand(i).getOpcode() == ISD::FP_TO_UINT && 9017 V->getOperand(i).getOperand(0).getOpcode() == ISD::LOAD)) 9018 IsLoad = true; 9019 // If the operands are different or the input is not a load and has more 9020 // uses than just this BV node, then it isn't a splat. 9021 if (V->getOperand(i) != Op0 || 9022 (!IsLoad && !V->isOnlyUserOf(V->getOperand(i).getNode()))) 9023 IsSplat = false; 9024 } 9025 return !(IsSplat && IsLoad); 9026 } 9027 9028 // Lower BITCAST(f128, (build_pair i64, i64)) to BUILD_FP128. 9029 SDValue PPCTargetLowering::LowerBITCAST(SDValue Op, SelectionDAG &DAG) const { 9030 9031 SDLoc dl(Op); 9032 SDValue Op0 = Op->getOperand(0); 9033 9034 if ((Op.getValueType() != MVT::f128) || 9035 (Op0.getOpcode() != ISD::BUILD_PAIR) || 9036 (Op0.getOperand(0).getValueType() != MVT::i64) || 9037 (Op0.getOperand(1).getValueType() != MVT::i64)) 9038 return SDValue(); 9039 9040 return DAG.getNode(PPCISD::BUILD_FP128, dl, MVT::f128, Op0.getOperand(0), 9041 Op0.getOperand(1)); 9042 } 9043 9044 static const SDValue *getNormalLoadInput(const SDValue &Op, bool &IsPermuted) { 9045 const SDValue *InputLoad = &Op; 9046 if (InputLoad->getOpcode() == ISD::BITCAST) 9047 InputLoad = &InputLoad->getOperand(0); 9048 if (InputLoad->getOpcode() == ISD::SCALAR_TO_VECTOR || 9049 InputLoad->getOpcode() == PPCISD::SCALAR_TO_VECTOR_PERMUTED) { 9050 IsPermuted = InputLoad->getOpcode() == PPCISD::SCALAR_TO_VECTOR_PERMUTED; 9051 InputLoad = &InputLoad->getOperand(0); 9052 } 9053 if (InputLoad->getOpcode() != ISD::LOAD) 9054 return nullptr; 9055 LoadSDNode *LD = cast<LoadSDNode>(*InputLoad); 9056 return ISD::isNormalLoad(LD) ? InputLoad : nullptr; 9057 } 9058 9059 // Convert the argument APFloat to a single precision APFloat if there is no 9060 // loss in information during the conversion to single precision APFloat and the 9061 // resulting number is not a denormal number. Return true if successful. 9062 bool llvm::convertToNonDenormSingle(APFloat &ArgAPFloat) { 9063 APFloat APFloatToConvert = ArgAPFloat; 9064 bool LosesInfo = true; 9065 APFloatToConvert.convert(APFloat::IEEEsingle(), APFloat::rmNearestTiesToEven, 9066 &LosesInfo); 9067 bool Success = (!LosesInfo && !APFloatToConvert.isDenormal()); 9068 if (Success) 9069 ArgAPFloat = APFloatToConvert; 9070 return Success; 9071 } 9072 9073 // Bitcast the argument APInt to a double and convert it to a single precision 9074 // APFloat, bitcast the APFloat to an APInt and assign it to the original 9075 // argument if there is no loss in information during the conversion from 9076 // double to single precision APFloat and the resulting number is not a denormal 9077 // number. Return true if successful. 9078 bool llvm::convertToNonDenormSingle(APInt &ArgAPInt) { 9079 double DpValue = ArgAPInt.bitsToDouble(); 9080 APFloat APFloatDp(DpValue); 9081 bool Success = convertToNonDenormSingle(APFloatDp); 9082 if (Success) 9083 ArgAPInt = APFloatDp.bitcastToAPInt(); 9084 return Success; 9085 } 9086 9087 // Nondestructive check for convertTonNonDenormSingle. 9088 bool llvm::checkConvertToNonDenormSingle(APFloat &ArgAPFloat) { 9089 // Only convert if it loses info, since XXSPLTIDP should 9090 // handle the other case. 9091 APFloat APFloatToConvert = ArgAPFloat; 9092 bool LosesInfo = true; 9093 APFloatToConvert.convert(APFloat::IEEEsingle(), APFloat::rmNearestTiesToEven, 9094 &LosesInfo); 9095 9096 return (!LosesInfo && !APFloatToConvert.isDenormal()); 9097 } 9098 9099 static bool isValidSplatLoad(const PPCSubtarget &Subtarget, const SDValue &Op, 9100 unsigned &Opcode) { 9101 const SDNode *InputNode = Op.getOperand(0).getNode(); 9102 if (!InputNode || !ISD::isUNINDEXEDLoad(InputNode)) 9103 return false; 9104 9105 if (!Subtarget.hasVSX()) 9106 return false; 9107 9108 EVT Ty = Op->getValueType(0); 9109 if (Ty == MVT::v2f64 || Ty == MVT::v4f32 || Ty == MVT::v4i32 || 9110 Ty == MVT::v8i16 || Ty == MVT::v16i8) 9111 return true; 9112 9113 if (Ty == MVT::v2i64) { 9114 // Check the extend type, when the input type is i32, and the output vector 9115 // type is v2i64. 9116 if (cast<LoadSDNode>(Op.getOperand(0))->getMemoryVT() == MVT::i32) { 9117 if (ISD::isZEXTLoad(InputNode)) 9118 Opcode = PPCISD::ZEXT_LD_SPLAT; 9119 if (ISD::isSEXTLoad(InputNode)) 9120 Opcode = PPCISD::SEXT_LD_SPLAT; 9121 } 9122 return true; 9123 } 9124 return false; 9125 } 9126 9127 // If this is a case we can't handle, return null and let the default 9128 // expansion code take care of it. If we CAN select this case, and if it 9129 // selects to a single instruction, return Op. Otherwise, if we can codegen 9130 // this case more efficiently than a constant pool load, lower it to the 9131 // sequence of ops that should be used. 9132 SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op, 9133 SelectionDAG &DAG) const { 9134 SDLoc dl(Op); 9135 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode()); 9136 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR"); 9137 9138 // Check if this is a splat of a constant value. 9139 APInt APSplatBits, APSplatUndef; 9140 unsigned SplatBitSize; 9141 bool HasAnyUndefs; 9142 bool BVNIsConstantSplat = 9143 BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize, 9144 HasAnyUndefs, 0, !Subtarget.isLittleEndian()); 9145 9146 // If it is a splat of a double, check if we can shrink it to a 32 bit 9147 // non-denormal float which when converted back to double gives us the same 9148 // double. This is to exploit the XXSPLTIDP instruction. 9149 // If we lose precision, we use XXSPLTI32DX. 9150 if (BVNIsConstantSplat && (SplatBitSize == 64) && 9151 Subtarget.hasPrefixInstrs()) { 9152 // Check the type first to short-circuit so we don't modify APSplatBits if 9153 // this block isn't executed. 9154 if ((Op->getValueType(0) == MVT::v2f64) && 9155 convertToNonDenormSingle(APSplatBits)) { 9156 SDValue SplatNode = DAG.getNode( 9157 PPCISD::XXSPLTI_SP_TO_DP, dl, MVT::v2f64, 9158 DAG.getTargetConstant(APSplatBits.getZExtValue(), dl, MVT::i32)); 9159 return DAG.getBitcast(Op.getValueType(), SplatNode); 9160 } else { 9161 // We may lose precision, so we have to use XXSPLTI32DX. 9162 9163 uint32_t Hi = 9164 (uint32_t)((APSplatBits.getZExtValue() & 0xFFFFFFFF00000000LL) >> 32); 9165 uint32_t Lo = 9166 (uint32_t)(APSplatBits.getZExtValue() & 0xFFFFFFFF); 9167 SDValue SplatNode = DAG.getUNDEF(MVT::v2i64); 9168 9169 if (!Hi || !Lo) 9170 // If either load is 0, then we should generate XXLXOR to set to 0. 9171 SplatNode = DAG.getTargetConstant(0, dl, MVT::v2i64); 9172 9173 if (Hi) 9174 SplatNode = DAG.getNode( 9175 PPCISD::XXSPLTI32DX, dl, MVT::v2i64, SplatNode, 9176 DAG.getTargetConstant(0, dl, MVT::i32), 9177 DAG.getTargetConstant(Hi, dl, MVT::i32)); 9178 9179 if (Lo) 9180 SplatNode = 9181 DAG.getNode(PPCISD::XXSPLTI32DX, dl, MVT::v2i64, SplatNode, 9182 DAG.getTargetConstant(1, dl, MVT::i32), 9183 DAG.getTargetConstant(Lo, dl, MVT::i32)); 9184 9185 return DAG.getBitcast(Op.getValueType(), SplatNode); 9186 } 9187 } 9188 9189 if (!BVNIsConstantSplat || SplatBitSize > 32) { 9190 unsigned NewOpcode = PPCISD::LD_SPLAT; 9191 9192 // Handle load-and-splat patterns as we have instructions that will do this 9193 // in one go. 9194 if (DAG.isSplatValue(Op, true) && 9195 isValidSplatLoad(Subtarget, Op, NewOpcode)) { 9196 const SDValue *InputLoad = &Op.getOperand(0); 9197 LoadSDNode *LD = cast<LoadSDNode>(*InputLoad); 9198 9199 // If the input load is an extending load, it will be an i32 -> i64 9200 // extending load and isValidSplatLoad() will update NewOpcode. 9201 unsigned MemorySize = LD->getMemoryVT().getScalarSizeInBits(); 9202 unsigned ElementSize = 9203 MemorySize * ((NewOpcode == PPCISD::LD_SPLAT) ? 1 : 2); 9204 9205 assert(((ElementSize == 2 * MemorySize) 9206 ? (NewOpcode == PPCISD::ZEXT_LD_SPLAT || 9207 NewOpcode == PPCISD::SEXT_LD_SPLAT) 9208 : (NewOpcode == PPCISD::LD_SPLAT)) && 9209 "Unmatched element size and opcode!\n"); 9210 9211 // Checking for a single use of this load, we have to check for vector 9212 // width (128 bits) / ElementSize uses (since each operand of the 9213 // BUILD_VECTOR is a separate use of the value. 9214 unsigned NumUsesOfInputLD = 128 / ElementSize; 9215 for (SDValue BVInOp : Op->ops()) 9216 if (BVInOp.isUndef()) 9217 NumUsesOfInputLD--; 9218 9219 // Exclude somes case where LD_SPLAT is worse than scalar_to_vector: 9220 // Below cases should also happen for "lfiwzx/lfiwax + LE target + index 9221 // 1" and "lxvrhx + BE target + index 7" and "lxvrbx + BE target + index 9222 // 15", but funciton IsValidSplatLoad() now will only return true when 9223 // the data at index 0 is not nullptr. So we will not get into trouble for 9224 // these cases. 9225 // 9226 // case 1 - lfiwzx/lfiwax 9227 // 1.1: load result is i32 and is sign/zero extend to i64; 9228 // 1.2: build a v2i64 vector type with above loaded value; 9229 // 1.3: the vector has only one value at index 0, others are all undef; 9230 // 1.4: on BE target, so that lfiwzx/lfiwax does not need any permute. 9231 if (NumUsesOfInputLD == 1 && 9232 (Op->getValueType(0) == MVT::v2i64 && NewOpcode != PPCISD::LD_SPLAT && 9233 !Subtarget.isLittleEndian() && Subtarget.hasVSX() && 9234 Subtarget.hasLFIWAX())) 9235 return SDValue(); 9236 9237 // case 2 - lxvr[hb]x 9238 // 2.1: load result is at most i16; 9239 // 2.2: build a vector with above loaded value; 9240 // 2.3: the vector has only one value at index 0, others are all undef; 9241 // 2.4: on LE target, so that lxvr[hb]x does not need any permute. 9242 if (NumUsesOfInputLD == 1 && Subtarget.isLittleEndian() && 9243 Subtarget.isISA3_1() && ElementSize <= 16) 9244 return SDValue(); 9245 9246 assert(NumUsesOfInputLD > 0 && "No uses of input LD of a build_vector?"); 9247 if (InputLoad->getNode()->hasNUsesOfValue(NumUsesOfInputLD, 0) && 9248 Subtarget.hasVSX()) { 9249 SDValue Ops[] = { 9250 LD->getChain(), // Chain 9251 LD->getBasePtr(), // Ptr 9252 DAG.getValueType(Op.getValueType()) // VT 9253 }; 9254 SDValue LdSplt = DAG.getMemIntrinsicNode( 9255 NewOpcode, dl, DAG.getVTList(Op.getValueType(), MVT::Other), Ops, 9256 LD->getMemoryVT(), LD->getMemOperand()); 9257 // Replace all uses of the output chain of the original load with the 9258 // output chain of the new load. 9259 DAG.ReplaceAllUsesOfValueWith(InputLoad->getValue(1), 9260 LdSplt.getValue(1)); 9261 return LdSplt; 9262 } 9263 } 9264 9265 // In 64BIT mode BUILD_VECTOR nodes that are not constant splats of up to 9266 // 32-bits can be lowered to VSX instructions under certain conditions. 9267 // Without VSX, there is no pattern more efficient than expanding the node. 9268 if (Subtarget.hasVSX() && Subtarget.isPPC64() && 9269 haveEfficientBuildVectorPattern(BVN, Subtarget.hasDirectMove(), 9270 Subtarget.hasP8Vector())) 9271 return Op; 9272 return SDValue(); 9273 } 9274 9275 uint64_t SplatBits = APSplatBits.getZExtValue(); 9276 uint64_t SplatUndef = APSplatUndef.getZExtValue(); 9277 unsigned SplatSize = SplatBitSize / 8; 9278 9279 // First, handle single instruction cases. 9280 9281 // All zeros? 9282 if (SplatBits == 0) { 9283 // Canonicalize all zero vectors to be v4i32. 9284 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) { 9285 SDValue Z = DAG.getConstant(0, dl, MVT::v4i32); 9286 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z); 9287 } 9288 return Op; 9289 } 9290 9291 // We have XXSPLTIW for constant splats four bytes wide. 9292 // Given vector length is a multiple of 4, 2-byte splats can be replaced 9293 // with 4-byte splats. We replicate the SplatBits in case of 2-byte splat to 9294 // make a 4-byte splat element. For example: 2-byte splat of 0xABAB can be 9295 // turned into a 4-byte splat of 0xABABABAB. 9296 if (Subtarget.hasPrefixInstrs() && SplatSize == 2) 9297 return getCanonicalConstSplat(SplatBits | (SplatBits << 16), SplatSize * 2, 9298 Op.getValueType(), DAG, dl); 9299 9300 if (Subtarget.hasPrefixInstrs() && SplatSize == 4) 9301 return getCanonicalConstSplat(SplatBits, SplatSize, Op.getValueType(), DAG, 9302 dl); 9303 9304 // We have XXSPLTIB for constant splats one byte wide. 9305 if (Subtarget.hasP9Vector() && SplatSize == 1) 9306 return getCanonicalConstSplat(SplatBits, SplatSize, Op.getValueType(), DAG, 9307 dl); 9308 9309 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw]. 9310 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >> 9311 (32-SplatBitSize)); 9312 if (SextVal >= -16 && SextVal <= 15) 9313 return getCanonicalConstSplat(SextVal, SplatSize, Op.getValueType(), DAG, 9314 dl); 9315 9316 // Two instruction sequences. 9317 9318 // If this value is in the range [-32,30] and is even, use: 9319 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2) 9320 // If this value is in the range [17,31] and is odd, use: 9321 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16) 9322 // If this value is in the range [-31,-17] and is odd, use: 9323 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16) 9324 // Note the last two are three-instruction sequences. 9325 if (SextVal >= -32 && SextVal <= 31) { 9326 // To avoid having these optimizations undone by constant folding, 9327 // we convert to a pseudo that will be expanded later into one of 9328 // the above forms. 9329 SDValue Elt = DAG.getConstant(SextVal, dl, MVT::i32); 9330 EVT VT = (SplatSize == 1 ? MVT::v16i8 : 9331 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32)); 9332 SDValue EltSize = DAG.getConstant(SplatSize, dl, MVT::i32); 9333 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize); 9334 if (VT == Op.getValueType()) 9335 return RetVal; 9336 else 9337 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal); 9338 } 9339 9340 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is 9341 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important 9342 // for fneg/fabs. 9343 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) { 9344 // Make -1 and vspltisw -1: 9345 SDValue OnesV = getCanonicalConstSplat(-1, 4, MVT::v4i32, DAG, dl); 9346 9347 // Make the VSLW intrinsic, computing 0x8000_0000. 9348 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV, 9349 OnesV, DAG, dl); 9350 9351 // xor by OnesV to invert it. 9352 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV); 9353 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); 9354 } 9355 9356 // Check to see if this is a wide variety of vsplti*, binop self cases. 9357 static const signed char SplatCsts[] = { 9358 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7, 9359 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16 9360 }; 9361 9362 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) { 9363 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for 9364 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1' 9365 int i = SplatCsts[idx]; 9366 9367 // Figure out what shift amount will be used by altivec if shifted by i in 9368 // this splat size. 9369 unsigned TypeShiftAmt = i & (SplatBitSize-1); 9370 9371 // vsplti + shl self. 9372 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) { 9373 SDValue Res = getCanonicalConstSplat(i, SplatSize, MVT::Other, DAG, dl); 9374 static const unsigned IIDs[] = { // Intrinsic to use for each size. 9375 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0, 9376 Intrinsic::ppc_altivec_vslw 9377 }; 9378 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl); 9379 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); 9380 } 9381 9382 // vsplti + srl self. 9383 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) { 9384 SDValue Res = getCanonicalConstSplat(i, SplatSize, MVT::Other, DAG, dl); 9385 static const unsigned IIDs[] = { // Intrinsic to use for each size. 9386 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0, 9387 Intrinsic::ppc_altivec_vsrw 9388 }; 9389 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl); 9390 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); 9391 } 9392 9393 // vsplti + rol self. 9394 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) | 9395 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) { 9396 SDValue Res = getCanonicalConstSplat(i, SplatSize, MVT::Other, DAG, dl); 9397 static const unsigned IIDs[] = { // Intrinsic to use for each size. 9398 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0, 9399 Intrinsic::ppc_altivec_vrlw 9400 }; 9401 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl); 9402 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); 9403 } 9404 9405 // t = vsplti c, result = vsldoi t, t, 1 9406 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) { 9407 SDValue T = getCanonicalConstSplat(i, SplatSize, MVT::v16i8, DAG, dl); 9408 unsigned Amt = Subtarget.isLittleEndian() ? 15 : 1; 9409 return BuildVSLDOI(T, T, Amt, Op.getValueType(), DAG, dl); 9410 } 9411 // t = vsplti c, result = vsldoi t, t, 2 9412 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) { 9413 SDValue T = getCanonicalConstSplat(i, SplatSize, MVT::v16i8, DAG, dl); 9414 unsigned Amt = Subtarget.isLittleEndian() ? 14 : 2; 9415 return BuildVSLDOI(T, T, Amt, Op.getValueType(), DAG, dl); 9416 } 9417 // t = vsplti c, result = vsldoi t, t, 3 9418 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) { 9419 SDValue T = getCanonicalConstSplat(i, SplatSize, MVT::v16i8, DAG, dl); 9420 unsigned Amt = Subtarget.isLittleEndian() ? 13 : 3; 9421 return BuildVSLDOI(T, T, Amt, Op.getValueType(), DAG, dl); 9422 } 9423 } 9424 9425 return SDValue(); 9426 } 9427 9428 /// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit 9429 /// the specified operations to build the shuffle. 9430 static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS, 9431 SDValue RHS, SelectionDAG &DAG, 9432 const SDLoc &dl) { 9433 unsigned OpNum = (PFEntry >> 26) & 0x0F; 9434 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1); 9435 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1); 9436 9437 enum { 9438 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3> 9439 OP_VMRGHW, 9440 OP_VMRGLW, 9441 OP_VSPLTISW0, 9442 OP_VSPLTISW1, 9443 OP_VSPLTISW2, 9444 OP_VSPLTISW3, 9445 OP_VSLDOI4, 9446 OP_VSLDOI8, 9447 OP_VSLDOI12 9448 }; 9449 9450 if (OpNum == OP_COPY) { 9451 if (LHSID == (1*9+2)*9+3) return LHS; 9452 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!"); 9453 return RHS; 9454 } 9455 9456 SDValue OpLHS, OpRHS; 9457 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl); 9458 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl); 9459 9460 int ShufIdxs[16]; 9461 switch (OpNum) { 9462 default: llvm_unreachable("Unknown i32 permute!"); 9463 case OP_VMRGHW: 9464 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3; 9465 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19; 9466 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7; 9467 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23; 9468 break; 9469 case OP_VMRGLW: 9470 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11; 9471 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27; 9472 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15; 9473 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31; 9474 break; 9475 case OP_VSPLTISW0: 9476 for (unsigned i = 0; i != 16; ++i) 9477 ShufIdxs[i] = (i&3)+0; 9478 break; 9479 case OP_VSPLTISW1: 9480 for (unsigned i = 0; i != 16; ++i) 9481 ShufIdxs[i] = (i&3)+4; 9482 break; 9483 case OP_VSPLTISW2: 9484 for (unsigned i = 0; i != 16; ++i) 9485 ShufIdxs[i] = (i&3)+8; 9486 break; 9487 case OP_VSPLTISW3: 9488 for (unsigned i = 0; i != 16; ++i) 9489 ShufIdxs[i] = (i&3)+12; 9490 break; 9491 case OP_VSLDOI4: 9492 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl); 9493 case OP_VSLDOI8: 9494 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl); 9495 case OP_VSLDOI12: 9496 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl); 9497 } 9498 EVT VT = OpLHS.getValueType(); 9499 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS); 9500 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS); 9501 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs); 9502 return DAG.getNode(ISD::BITCAST, dl, VT, T); 9503 } 9504 9505 /// lowerToVINSERTB - Return the SDValue if this VECTOR_SHUFFLE can be handled 9506 /// by the VINSERTB instruction introduced in ISA 3.0, else just return default 9507 /// SDValue. 9508 SDValue PPCTargetLowering::lowerToVINSERTB(ShuffleVectorSDNode *N, 9509 SelectionDAG &DAG) const { 9510 const unsigned BytesInVector = 16; 9511 bool IsLE = Subtarget.isLittleEndian(); 9512 SDLoc dl(N); 9513 SDValue V1 = N->getOperand(0); 9514 SDValue V2 = N->getOperand(1); 9515 unsigned ShiftElts = 0, InsertAtByte = 0; 9516 bool Swap = false; 9517 9518 // Shifts required to get the byte we want at element 7. 9519 unsigned LittleEndianShifts[] = {8, 7, 6, 5, 4, 3, 2, 1, 9520 0, 15, 14, 13, 12, 11, 10, 9}; 9521 unsigned BigEndianShifts[] = {9, 10, 11, 12, 13, 14, 15, 0, 9522 1, 2, 3, 4, 5, 6, 7, 8}; 9523 9524 ArrayRef<int> Mask = N->getMask(); 9525 int OriginalOrder[] = {0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15}; 9526 9527 // For each mask element, find out if we're just inserting something 9528 // from V2 into V1 or vice versa. 9529 // Possible permutations inserting an element from V2 into V1: 9530 // X, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 9531 // 0, X, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 9532 // ... 9533 // 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, X 9534 // Inserting from V1 into V2 will be similar, except mask range will be 9535 // [16,31]. 9536 9537 bool FoundCandidate = false; 9538 // If both vector operands for the shuffle are the same vector, the mask 9539 // will contain only elements from the first one and the second one will be 9540 // undef. 9541 unsigned VINSERTBSrcElem = IsLE ? 8 : 7; 9542 // Go through the mask of half-words to find an element that's being moved 9543 // from one vector to the other. 9544 for (unsigned i = 0; i < BytesInVector; ++i) { 9545 unsigned CurrentElement = Mask[i]; 9546 // If 2nd operand is undefined, we should only look for element 7 in the 9547 // Mask. 9548 if (V2.isUndef() && CurrentElement != VINSERTBSrcElem) 9549 continue; 9550 9551 bool OtherElementsInOrder = true; 9552 // Examine the other elements in the Mask to see if they're in original 9553 // order. 9554 for (unsigned j = 0; j < BytesInVector; ++j) { 9555 if (j == i) 9556 continue; 9557 // If CurrentElement is from V1 [0,15], then we the rest of the Mask to be 9558 // from V2 [16,31] and vice versa. Unless the 2nd operand is undefined, 9559 // in which we always assume we're always picking from the 1st operand. 9560 int MaskOffset = 9561 (!V2.isUndef() && CurrentElement < BytesInVector) ? BytesInVector : 0; 9562 if (Mask[j] != OriginalOrder[j] + MaskOffset) { 9563 OtherElementsInOrder = false; 9564 break; 9565 } 9566 } 9567 // If other elements are in original order, we record the number of shifts 9568 // we need to get the element we want into element 7. Also record which byte 9569 // in the vector we should insert into. 9570 if (OtherElementsInOrder) { 9571 // If 2nd operand is undefined, we assume no shifts and no swapping. 9572 if (V2.isUndef()) { 9573 ShiftElts = 0; 9574 Swap = false; 9575 } else { 9576 // Only need the last 4-bits for shifts because operands will be swapped if CurrentElement is >= 2^4. 9577 ShiftElts = IsLE ? LittleEndianShifts[CurrentElement & 0xF] 9578 : BigEndianShifts[CurrentElement & 0xF]; 9579 Swap = CurrentElement < BytesInVector; 9580 } 9581 InsertAtByte = IsLE ? BytesInVector - (i + 1) : i; 9582 FoundCandidate = true; 9583 break; 9584 } 9585 } 9586 9587 if (!FoundCandidate) 9588 return SDValue(); 9589 9590 // Candidate found, construct the proper SDAG sequence with VINSERTB, 9591 // optionally with VECSHL if shift is required. 9592 if (Swap) 9593 std::swap(V1, V2); 9594 if (V2.isUndef()) 9595 V2 = V1; 9596 if (ShiftElts) { 9597 SDValue Shl = DAG.getNode(PPCISD::VECSHL, dl, MVT::v16i8, V2, V2, 9598 DAG.getConstant(ShiftElts, dl, MVT::i32)); 9599 return DAG.getNode(PPCISD::VECINSERT, dl, MVT::v16i8, V1, Shl, 9600 DAG.getConstant(InsertAtByte, dl, MVT::i32)); 9601 } 9602 return DAG.getNode(PPCISD::VECINSERT, dl, MVT::v16i8, V1, V2, 9603 DAG.getConstant(InsertAtByte, dl, MVT::i32)); 9604 } 9605 9606 /// lowerToVINSERTH - Return the SDValue if this VECTOR_SHUFFLE can be handled 9607 /// by the VINSERTH instruction introduced in ISA 3.0, else just return default 9608 /// SDValue. 9609 SDValue PPCTargetLowering::lowerToVINSERTH(ShuffleVectorSDNode *N, 9610 SelectionDAG &DAG) const { 9611 const unsigned NumHalfWords = 8; 9612 const unsigned BytesInVector = NumHalfWords * 2; 9613 // Check that the shuffle is on half-words. 9614 if (!isNByteElemShuffleMask(N, 2, 1)) 9615 return SDValue(); 9616 9617 bool IsLE = Subtarget.isLittleEndian(); 9618 SDLoc dl(N); 9619 SDValue V1 = N->getOperand(0); 9620 SDValue V2 = N->getOperand(1); 9621 unsigned ShiftElts = 0, InsertAtByte = 0; 9622 bool Swap = false; 9623 9624 // Shifts required to get the half-word we want at element 3. 9625 unsigned LittleEndianShifts[] = {4, 3, 2, 1, 0, 7, 6, 5}; 9626 unsigned BigEndianShifts[] = {5, 6, 7, 0, 1, 2, 3, 4}; 9627 9628 uint32_t Mask = 0; 9629 uint32_t OriginalOrderLow = 0x1234567; 9630 uint32_t OriginalOrderHigh = 0x89ABCDEF; 9631 // Now we look at mask elements 0,2,4,6,8,10,12,14. Pack the mask into a 9632 // 32-bit space, only need 4-bit nibbles per element. 9633 for (unsigned i = 0; i < NumHalfWords; ++i) { 9634 unsigned MaskShift = (NumHalfWords - 1 - i) * 4; 9635 Mask |= ((uint32_t)(N->getMaskElt(i * 2) / 2) << MaskShift); 9636 } 9637 9638 // For each mask element, find out if we're just inserting something 9639 // from V2 into V1 or vice versa. Possible permutations inserting an element 9640 // from V2 into V1: 9641 // X, 1, 2, 3, 4, 5, 6, 7 9642 // 0, X, 2, 3, 4, 5, 6, 7 9643 // 0, 1, X, 3, 4, 5, 6, 7 9644 // 0, 1, 2, X, 4, 5, 6, 7 9645 // 0, 1, 2, 3, X, 5, 6, 7 9646 // 0, 1, 2, 3, 4, X, 6, 7 9647 // 0, 1, 2, 3, 4, 5, X, 7 9648 // 0, 1, 2, 3, 4, 5, 6, X 9649 // Inserting from V1 into V2 will be similar, except mask range will be [8,15]. 9650 9651 bool FoundCandidate = false; 9652 // Go through the mask of half-words to find an element that's being moved 9653 // from one vector to the other. 9654 for (unsigned i = 0; i < NumHalfWords; ++i) { 9655 unsigned MaskShift = (NumHalfWords - 1 - i) * 4; 9656 uint32_t MaskOneElt = (Mask >> MaskShift) & 0xF; 9657 uint32_t MaskOtherElts = ~(0xF << MaskShift); 9658 uint32_t TargetOrder = 0x0; 9659 9660 // If both vector operands for the shuffle are the same vector, the mask 9661 // will contain only elements from the first one and the second one will be 9662 // undef. 9663 if (V2.isUndef()) { 9664 ShiftElts = 0; 9665 unsigned VINSERTHSrcElem = IsLE ? 4 : 3; 9666 TargetOrder = OriginalOrderLow; 9667 Swap = false; 9668 // Skip if not the correct element or mask of other elements don't equal 9669 // to our expected order. 9670 if (MaskOneElt == VINSERTHSrcElem && 9671 (Mask & MaskOtherElts) == (TargetOrder & MaskOtherElts)) { 9672 InsertAtByte = IsLE ? BytesInVector - (i + 1) * 2 : i * 2; 9673 FoundCandidate = true; 9674 break; 9675 } 9676 } else { // If both operands are defined. 9677 // Target order is [8,15] if the current mask is between [0,7]. 9678 TargetOrder = 9679 (MaskOneElt < NumHalfWords) ? OriginalOrderHigh : OriginalOrderLow; 9680 // Skip if mask of other elements don't equal our expected order. 9681 if ((Mask & MaskOtherElts) == (TargetOrder & MaskOtherElts)) { 9682 // We only need the last 3 bits for the number of shifts. 9683 ShiftElts = IsLE ? LittleEndianShifts[MaskOneElt & 0x7] 9684 : BigEndianShifts[MaskOneElt & 0x7]; 9685 InsertAtByte = IsLE ? BytesInVector - (i + 1) * 2 : i * 2; 9686 Swap = MaskOneElt < NumHalfWords; 9687 FoundCandidate = true; 9688 break; 9689 } 9690 } 9691 } 9692 9693 if (!FoundCandidate) 9694 return SDValue(); 9695 9696 // Candidate found, construct the proper SDAG sequence with VINSERTH, 9697 // optionally with VECSHL if shift is required. 9698 if (Swap) 9699 std::swap(V1, V2); 9700 if (V2.isUndef()) 9701 V2 = V1; 9702 SDValue Conv1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1); 9703 if (ShiftElts) { 9704 // Double ShiftElts because we're left shifting on v16i8 type. 9705 SDValue Shl = DAG.getNode(PPCISD::VECSHL, dl, MVT::v16i8, V2, V2, 9706 DAG.getConstant(2 * ShiftElts, dl, MVT::i32)); 9707 SDValue Conv2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, Shl); 9708 SDValue Ins = DAG.getNode(PPCISD::VECINSERT, dl, MVT::v8i16, Conv1, Conv2, 9709 DAG.getConstant(InsertAtByte, dl, MVT::i32)); 9710 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, Ins); 9711 } 9712 SDValue Conv2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2); 9713 SDValue Ins = DAG.getNode(PPCISD::VECINSERT, dl, MVT::v8i16, Conv1, Conv2, 9714 DAG.getConstant(InsertAtByte, dl, MVT::i32)); 9715 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, Ins); 9716 } 9717 9718 /// lowerToXXSPLTI32DX - Return the SDValue if this VECTOR_SHUFFLE can be 9719 /// handled by the XXSPLTI32DX instruction introduced in ISA 3.1, otherwise 9720 /// return the default SDValue. 9721 SDValue PPCTargetLowering::lowerToXXSPLTI32DX(ShuffleVectorSDNode *SVN, 9722 SelectionDAG &DAG) const { 9723 // The LHS and RHS may be bitcasts to v16i8 as we canonicalize shuffles 9724 // to v16i8. Peek through the bitcasts to get the actual operands. 9725 SDValue LHS = peekThroughBitcasts(SVN->getOperand(0)); 9726 SDValue RHS = peekThroughBitcasts(SVN->getOperand(1)); 9727 9728 auto ShuffleMask = SVN->getMask(); 9729 SDValue VecShuffle(SVN, 0); 9730 SDLoc DL(SVN); 9731 9732 // Check that we have a four byte shuffle. 9733 if (!isNByteElemShuffleMask(SVN, 4, 1)) 9734 return SDValue(); 9735 9736 // Canonicalize the RHS being a BUILD_VECTOR when lowering to xxsplti32dx. 9737 if (RHS->getOpcode() != ISD::BUILD_VECTOR) { 9738 std::swap(LHS, RHS); 9739 VecShuffle = DAG.getCommutedVectorShuffle(*SVN); 9740 ShuffleMask = cast<ShuffleVectorSDNode>(VecShuffle)->getMask(); 9741 } 9742 9743 // Ensure that the RHS is a vector of constants. 9744 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(RHS.getNode()); 9745 if (!BVN) 9746 return SDValue(); 9747 9748 // Check if RHS is a splat of 4-bytes (or smaller). 9749 APInt APSplatValue, APSplatUndef; 9750 unsigned SplatBitSize; 9751 bool HasAnyUndefs; 9752 if (!BVN->isConstantSplat(APSplatValue, APSplatUndef, SplatBitSize, 9753 HasAnyUndefs, 0, !Subtarget.isLittleEndian()) || 9754 SplatBitSize > 32) 9755 return SDValue(); 9756 9757 // Check that the shuffle mask matches the semantics of XXSPLTI32DX. 9758 // The instruction splats a constant C into two words of the source vector 9759 // producing { C, Unchanged, C, Unchanged } or { Unchanged, C, Unchanged, C }. 9760 // Thus we check that the shuffle mask is the equivalent of 9761 // <0, [4-7], 2, [4-7]> or <[4-7], 1, [4-7], 3> respectively. 9762 // Note: the check above of isNByteElemShuffleMask() ensures that the bytes 9763 // within each word are consecutive, so we only need to check the first byte. 9764 SDValue Index; 9765 bool IsLE = Subtarget.isLittleEndian(); 9766 if ((ShuffleMask[0] == 0 && ShuffleMask[8] == 8) && 9767 (ShuffleMask[4] % 4 == 0 && ShuffleMask[12] % 4 == 0 && 9768 ShuffleMask[4] > 15 && ShuffleMask[12] > 15)) 9769 Index = DAG.getTargetConstant(IsLE ? 0 : 1, DL, MVT::i32); 9770 else if ((ShuffleMask[4] == 4 && ShuffleMask[12] == 12) && 9771 (ShuffleMask[0] % 4 == 0 && ShuffleMask[8] % 4 == 0 && 9772 ShuffleMask[0] > 15 && ShuffleMask[8] > 15)) 9773 Index = DAG.getTargetConstant(IsLE ? 1 : 0, DL, MVT::i32); 9774 else 9775 return SDValue(); 9776 9777 // If the splat is narrower than 32-bits, we need to get the 32-bit value 9778 // for XXSPLTI32DX. 9779 unsigned SplatVal = APSplatValue.getZExtValue(); 9780 for (; SplatBitSize < 32; SplatBitSize <<= 1) 9781 SplatVal |= (SplatVal << SplatBitSize); 9782 9783 SDValue SplatNode = DAG.getNode( 9784 PPCISD::XXSPLTI32DX, DL, MVT::v2i64, DAG.getBitcast(MVT::v2i64, LHS), 9785 Index, DAG.getTargetConstant(SplatVal, DL, MVT::i32)); 9786 return DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, SplatNode); 9787 } 9788 9789 /// LowerROTL - Custom lowering for ROTL(v1i128) to vector_shuffle(v16i8). 9790 /// We lower ROTL(v1i128) to vector_shuffle(v16i8) only if shift amount is 9791 /// a multiple of 8. Otherwise convert it to a scalar rotation(i128) 9792 /// i.e (or (shl x, C1), (srl x, 128-C1)). 9793 SDValue PPCTargetLowering::LowerROTL(SDValue Op, SelectionDAG &DAG) const { 9794 assert(Op.getOpcode() == ISD::ROTL && "Should only be called for ISD::ROTL"); 9795 assert(Op.getValueType() == MVT::v1i128 && 9796 "Only set v1i128 as custom, other type shouldn't reach here!"); 9797 SDLoc dl(Op); 9798 SDValue N0 = peekThroughBitcasts(Op.getOperand(0)); 9799 SDValue N1 = peekThroughBitcasts(Op.getOperand(1)); 9800 unsigned SHLAmt = N1.getConstantOperandVal(0); 9801 if (SHLAmt % 8 == 0) { 9802 SmallVector<int, 16> Mask(16, 0); 9803 std::iota(Mask.begin(), Mask.end(), 0); 9804 std::rotate(Mask.begin(), Mask.begin() + SHLAmt / 8, Mask.end()); 9805 if (SDValue Shuffle = 9806 DAG.getVectorShuffle(MVT::v16i8, dl, DAG.getBitcast(MVT::v16i8, N0), 9807 DAG.getUNDEF(MVT::v16i8), Mask)) 9808 return DAG.getNode(ISD::BITCAST, dl, MVT::v1i128, Shuffle); 9809 } 9810 SDValue ArgVal = DAG.getBitcast(MVT::i128, N0); 9811 SDValue SHLOp = DAG.getNode(ISD::SHL, dl, MVT::i128, ArgVal, 9812 DAG.getConstant(SHLAmt, dl, MVT::i32)); 9813 SDValue SRLOp = DAG.getNode(ISD::SRL, dl, MVT::i128, ArgVal, 9814 DAG.getConstant(128 - SHLAmt, dl, MVT::i32)); 9815 SDValue OROp = DAG.getNode(ISD::OR, dl, MVT::i128, SHLOp, SRLOp); 9816 return DAG.getNode(ISD::BITCAST, dl, MVT::v1i128, OROp); 9817 } 9818 9819 /// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this 9820 /// is a shuffle we can handle in a single instruction, return it. Otherwise, 9821 /// return the code it can be lowered into. Worst case, it can always be 9822 /// lowered into a vperm. 9823 SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, 9824 SelectionDAG &DAG) const { 9825 SDLoc dl(Op); 9826 SDValue V1 = Op.getOperand(0); 9827 SDValue V2 = Op.getOperand(1); 9828 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op); 9829 9830 // Any nodes that were combined in the target-independent combiner prior 9831 // to vector legalization will not be sent to the target combine. Try to 9832 // combine it here. 9833 if (SDValue NewShuffle = combineVectorShuffle(SVOp, DAG)) { 9834 if (!isa<ShuffleVectorSDNode>(NewShuffle)) 9835 return NewShuffle; 9836 Op = NewShuffle; 9837 SVOp = cast<ShuffleVectorSDNode>(Op); 9838 V1 = Op.getOperand(0); 9839 V2 = Op.getOperand(1); 9840 } 9841 EVT VT = Op.getValueType(); 9842 bool isLittleEndian = Subtarget.isLittleEndian(); 9843 9844 unsigned ShiftElts, InsertAtByte; 9845 bool Swap = false; 9846 9847 // If this is a load-and-splat, we can do that with a single instruction 9848 // in some cases. However if the load has multiple uses, we don't want to 9849 // combine it because that will just produce multiple loads. 9850 bool IsPermutedLoad = false; 9851 const SDValue *InputLoad = getNormalLoadInput(V1, IsPermutedLoad); 9852 if (InputLoad && Subtarget.hasVSX() && V2.isUndef() && 9853 (PPC::isSplatShuffleMask(SVOp, 4) || PPC::isSplatShuffleMask(SVOp, 8)) && 9854 InputLoad->hasOneUse()) { 9855 bool IsFourByte = PPC::isSplatShuffleMask(SVOp, 4); 9856 int SplatIdx = 9857 PPC::getSplatIdxForPPCMnemonics(SVOp, IsFourByte ? 4 : 8, DAG); 9858 9859 // The splat index for permuted loads will be in the left half of the vector 9860 // which is strictly wider than the loaded value by 8 bytes. So we need to 9861 // adjust the splat index to point to the correct address in memory. 9862 if (IsPermutedLoad) { 9863 assert((isLittleEndian || IsFourByte) && 9864 "Unexpected size for permuted load on big endian target"); 9865 SplatIdx += IsFourByte ? 2 : 1; 9866 assert((SplatIdx < (IsFourByte ? 4 : 2)) && 9867 "Splat of a value outside of the loaded memory"); 9868 } 9869 9870 LoadSDNode *LD = cast<LoadSDNode>(*InputLoad); 9871 // For 4-byte load-and-splat, we need Power9. 9872 if ((IsFourByte && Subtarget.hasP9Vector()) || !IsFourByte) { 9873 uint64_t Offset = 0; 9874 if (IsFourByte) 9875 Offset = isLittleEndian ? (3 - SplatIdx) * 4 : SplatIdx * 4; 9876 else 9877 Offset = isLittleEndian ? (1 - SplatIdx) * 8 : SplatIdx * 8; 9878 9879 // If the width of the load is the same as the width of the splat, 9880 // loading with an offset would load the wrong memory. 9881 if (LD->getValueType(0).getSizeInBits() == (IsFourByte ? 32 : 64)) 9882 Offset = 0; 9883 9884 SDValue BasePtr = LD->getBasePtr(); 9885 if (Offset != 0) 9886 BasePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(DAG.getDataLayout()), 9887 BasePtr, DAG.getIntPtrConstant(Offset, dl)); 9888 SDValue Ops[] = { 9889 LD->getChain(), // Chain 9890 BasePtr, // BasePtr 9891 DAG.getValueType(Op.getValueType()) // VT 9892 }; 9893 SDVTList VTL = 9894 DAG.getVTList(IsFourByte ? MVT::v4i32 : MVT::v2i64, MVT::Other); 9895 SDValue LdSplt = 9896 DAG.getMemIntrinsicNode(PPCISD::LD_SPLAT, dl, VTL, 9897 Ops, LD->getMemoryVT(), LD->getMemOperand()); 9898 DAG.ReplaceAllUsesOfValueWith(InputLoad->getValue(1), LdSplt.getValue(1)); 9899 if (LdSplt.getValueType() != SVOp->getValueType(0)) 9900 LdSplt = DAG.getBitcast(SVOp->getValueType(0), LdSplt); 9901 return LdSplt; 9902 } 9903 } 9904 if (Subtarget.hasP9Vector() && 9905 PPC::isXXINSERTWMask(SVOp, ShiftElts, InsertAtByte, Swap, 9906 isLittleEndian)) { 9907 if (Swap) 9908 std::swap(V1, V2); 9909 SDValue Conv1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1); 9910 SDValue Conv2 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V2); 9911 if (ShiftElts) { 9912 SDValue Shl = DAG.getNode(PPCISD::VECSHL, dl, MVT::v4i32, Conv2, Conv2, 9913 DAG.getConstant(ShiftElts, dl, MVT::i32)); 9914 SDValue Ins = DAG.getNode(PPCISD::VECINSERT, dl, MVT::v4i32, Conv1, Shl, 9915 DAG.getConstant(InsertAtByte, dl, MVT::i32)); 9916 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, Ins); 9917 } 9918 SDValue Ins = DAG.getNode(PPCISD::VECINSERT, dl, MVT::v4i32, Conv1, Conv2, 9919 DAG.getConstant(InsertAtByte, dl, MVT::i32)); 9920 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, Ins); 9921 } 9922 9923 if (Subtarget.hasPrefixInstrs()) { 9924 SDValue SplatInsertNode; 9925 if ((SplatInsertNode = lowerToXXSPLTI32DX(SVOp, DAG))) 9926 return SplatInsertNode; 9927 } 9928 9929 if (Subtarget.hasP9Altivec()) { 9930 SDValue NewISDNode; 9931 if ((NewISDNode = lowerToVINSERTH(SVOp, DAG))) 9932 return NewISDNode; 9933 9934 if ((NewISDNode = lowerToVINSERTB(SVOp, DAG))) 9935 return NewISDNode; 9936 } 9937 9938 if (Subtarget.hasVSX() && 9939 PPC::isXXSLDWIShuffleMask(SVOp, ShiftElts, Swap, isLittleEndian)) { 9940 if (Swap) 9941 std::swap(V1, V2); 9942 SDValue Conv1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1); 9943 SDValue Conv2 = 9944 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V2.isUndef() ? V1 : V2); 9945 9946 SDValue Shl = DAG.getNode(PPCISD::VECSHL, dl, MVT::v4i32, Conv1, Conv2, 9947 DAG.getConstant(ShiftElts, dl, MVT::i32)); 9948 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, Shl); 9949 } 9950 9951 if (Subtarget.hasVSX() && 9952 PPC::isXXPERMDIShuffleMask(SVOp, ShiftElts, Swap, isLittleEndian)) { 9953 if (Swap) 9954 std::swap(V1, V2); 9955 SDValue Conv1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1); 9956 SDValue Conv2 = 9957 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2.isUndef() ? V1 : V2); 9958 9959 SDValue PermDI = DAG.getNode(PPCISD::XXPERMDI, dl, MVT::v2i64, Conv1, Conv2, 9960 DAG.getConstant(ShiftElts, dl, MVT::i32)); 9961 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, PermDI); 9962 } 9963 9964 if (Subtarget.hasP9Vector()) { 9965 if (PPC::isXXBRHShuffleMask(SVOp)) { 9966 SDValue Conv = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1); 9967 SDValue ReveHWord = DAG.getNode(ISD::BSWAP, dl, MVT::v8i16, Conv); 9968 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, ReveHWord); 9969 } else if (PPC::isXXBRWShuffleMask(SVOp)) { 9970 SDValue Conv = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1); 9971 SDValue ReveWord = DAG.getNode(ISD::BSWAP, dl, MVT::v4i32, Conv); 9972 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, ReveWord); 9973 } else if (PPC::isXXBRDShuffleMask(SVOp)) { 9974 SDValue Conv = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1); 9975 SDValue ReveDWord = DAG.getNode(ISD::BSWAP, dl, MVT::v2i64, Conv); 9976 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, ReveDWord); 9977 } else if (PPC::isXXBRQShuffleMask(SVOp)) { 9978 SDValue Conv = DAG.getNode(ISD::BITCAST, dl, MVT::v1i128, V1); 9979 SDValue ReveQWord = DAG.getNode(ISD::BSWAP, dl, MVT::v1i128, Conv); 9980 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, ReveQWord); 9981 } 9982 } 9983 9984 if (Subtarget.hasVSX()) { 9985 if (V2.isUndef() && PPC::isSplatShuffleMask(SVOp, 4)) { 9986 int SplatIdx = PPC::getSplatIdxForPPCMnemonics(SVOp, 4, DAG); 9987 9988 SDValue Conv = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1); 9989 SDValue Splat = DAG.getNode(PPCISD::XXSPLT, dl, MVT::v4i32, Conv, 9990 DAG.getConstant(SplatIdx, dl, MVT::i32)); 9991 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, Splat); 9992 } 9993 9994 // Left shifts of 8 bytes are actually swaps. Convert accordingly. 9995 if (V2.isUndef() && PPC::isVSLDOIShuffleMask(SVOp, 1, DAG) == 8) { 9996 SDValue Conv = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1); 9997 SDValue Swap = DAG.getNode(PPCISD::SWAP_NO_CHAIN, dl, MVT::v2f64, Conv); 9998 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, Swap); 9999 } 10000 } 10001 10002 // Cases that are handled by instructions that take permute immediates 10003 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be 10004 // selected by the instruction selector. 10005 if (V2.isUndef()) { 10006 if (PPC::isSplatShuffleMask(SVOp, 1) || 10007 PPC::isSplatShuffleMask(SVOp, 2) || 10008 PPC::isSplatShuffleMask(SVOp, 4) || 10009 PPC::isVPKUWUMShuffleMask(SVOp, 1, DAG) || 10010 PPC::isVPKUHUMShuffleMask(SVOp, 1, DAG) || 10011 PPC::isVSLDOIShuffleMask(SVOp, 1, DAG) != -1 || 10012 PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) || 10013 PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) || 10014 PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) || 10015 PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) || 10016 PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) || 10017 PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG) || 10018 (Subtarget.hasP8Altivec() && ( 10019 PPC::isVPKUDUMShuffleMask(SVOp, 1, DAG) || 10020 PPC::isVMRGEOShuffleMask(SVOp, true, 1, DAG) || 10021 PPC::isVMRGEOShuffleMask(SVOp, false, 1, DAG)))) { 10022 return Op; 10023 } 10024 } 10025 10026 // Altivec has a variety of "shuffle immediates" that take two vector inputs 10027 // and produce a fixed permutation. If any of these match, do not lower to 10028 // VPERM. 10029 unsigned int ShuffleKind = isLittleEndian ? 2 : 0; 10030 if (PPC::isVPKUWUMShuffleMask(SVOp, ShuffleKind, DAG) || 10031 PPC::isVPKUHUMShuffleMask(SVOp, ShuffleKind, DAG) || 10032 PPC::isVSLDOIShuffleMask(SVOp, ShuffleKind, DAG) != -1 || 10033 PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) || 10034 PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) || 10035 PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) || 10036 PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) || 10037 PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) || 10038 PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG) || 10039 (Subtarget.hasP8Altivec() && ( 10040 PPC::isVPKUDUMShuffleMask(SVOp, ShuffleKind, DAG) || 10041 PPC::isVMRGEOShuffleMask(SVOp, true, ShuffleKind, DAG) || 10042 PPC::isVMRGEOShuffleMask(SVOp, false, ShuffleKind, DAG)))) 10043 return Op; 10044 10045 // Check to see if this is a shuffle of 4-byte values. If so, we can use our 10046 // perfect shuffle table to emit an optimal matching sequence. 10047 ArrayRef<int> PermMask = SVOp->getMask(); 10048 10049 unsigned PFIndexes[4]; 10050 bool isFourElementShuffle = true; 10051 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number 10052 unsigned EltNo = 8; // Start out undef. 10053 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte. 10054 if (PermMask[i*4+j] < 0) 10055 continue; // Undef, ignore it. 10056 10057 unsigned ByteSource = PermMask[i*4+j]; 10058 if ((ByteSource & 3) != j) { 10059 isFourElementShuffle = false; 10060 break; 10061 } 10062 10063 if (EltNo == 8) { 10064 EltNo = ByteSource/4; 10065 } else if (EltNo != ByteSource/4) { 10066 isFourElementShuffle = false; 10067 break; 10068 } 10069 } 10070 PFIndexes[i] = EltNo; 10071 } 10072 10073 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the 10074 // perfect shuffle vector to determine if it is cost effective to do this as 10075 // discrete instructions, or whether we should use a vperm. 10076 // For now, we skip this for little endian until such time as we have a 10077 // little-endian perfect shuffle table. 10078 if (isFourElementShuffle && !isLittleEndian) { 10079 // Compute the index in the perfect shuffle table. 10080 unsigned PFTableIndex = 10081 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3]; 10082 10083 unsigned PFEntry = PerfectShuffleTable[PFTableIndex]; 10084 unsigned Cost = (PFEntry >> 30); 10085 10086 // Determining when to avoid vperm is tricky. Many things affect the cost 10087 // of vperm, particularly how many times the perm mask needs to be computed. 10088 // For example, if the perm mask can be hoisted out of a loop or is already 10089 // used (perhaps because there are multiple permutes with the same shuffle 10090 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of 10091 // the loop requires an extra register. 10092 // 10093 // As a compromise, we only emit discrete instructions if the shuffle can be 10094 // generated in 3 or fewer operations. When we have loop information 10095 // available, if this block is within a loop, we should avoid using vperm 10096 // for 3-operation perms and use a constant pool load instead. 10097 if (Cost < 3) 10098 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl); 10099 } 10100 10101 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant 10102 // vector that will get spilled to the constant pool. 10103 if (V2.isUndef()) V2 = V1; 10104 10105 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except 10106 // that it is in input element units, not in bytes. Convert now. 10107 10108 // For little endian, the order of the input vectors is reversed, and 10109 // the permutation mask is complemented with respect to 31. This is 10110 // necessary to produce proper semantics with the big-endian-biased vperm 10111 // instruction. 10112 EVT EltVT = V1.getValueType().getVectorElementType(); 10113 unsigned BytesPerElement = EltVT.getSizeInBits()/8; 10114 10115 SmallVector<SDValue, 16> ResultMask; 10116 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) { 10117 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i]; 10118 10119 for (unsigned j = 0; j != BytesPerElement; ++j) 10120 if (isLittleEndian) 10121 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement + j), 10122 dl, MVT::i32)); 10123 else 10124 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement + j, dl, 10125 MVT::i32)); 10126 } 10127 10128 ShufflesHandledWithVPERM++; 10129 SDValue VPermMask = DAG.getBuildVector(MVT::v16i8, dl, ResultMask); 10130 LLVM_DEBUG(dbgs() << "Emitting a VPERM for the following shuffle:\n"); 10131 LLVM_DEBUG(SVOp->dump()); 10132 LLVM_DEBUG(dbgs() << "With the following permute control vector:\n"); 10133 LLVM_DEBUG(VPermMask.dump()); 10134 10135 if (isLittleEndian) 10136 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), 10137 V2, V1, VPermMask); 10138 else 10139 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), 10140 V1, V2, VPermMask); 10141 } 10142 10143 /// getVectorCompareInfo - Given an intrinsic, return false if it is not a 10144 /// vector comparison. If it is, return true and fill in Opc/isDot with 10145 /// information about the intrinsic. 10146 static bool getVectorCompareInfo(SDValue Intrin, int &CompareOpc, 10147 bool &isDot, const PPCSubtarget &Subtarget) { 10148 unsigned IntrinsicID = 10149 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue(); 10150 CompareOpc = -1; 10151 isDot = false; 10152 switch (IntrinsicID) { 10153 default: 10154 return false; 10155 // Comparison predicates. 10156 case Intrinsic::ppc_altivec_vcmpbfp_p: 10157 CompareOpc = 966; 10158 isDot = true; 10159 break; 10160 case Intrinsic::ppc_altivec_vcmpeqfp_p: 10161 CompareOpc = 198; 10162 isDot = true; 10163 break; 10164 case Intrinsic::ppc_altivec_vcmpequb_p: 10165 CompareOpc = 6; 10166 isDot = true; 10167 break; 10168 case Intrinsic::ppc_altivec_vcmpequh_p: 10169 CompareOpc = 70; 10170 isDot = true; 10171 break; 10172 case Intrinsic::ppc_altivec_vcmpequw_p: 10173 CompareOpc = 134; 10174 isDot = true; 10175 break; 10176 case Intrinsic::ppc_altivec_vcmpequd_p: 10177 if (Subtarget.hasVSX() || Subtarget.hasP8Altivec()) { 10178 CompareOpc = 199; 10179 isDot = true; 10180 } else 10181 return false; 10182 break; 10183 case Intrinsic::ppc_altivec_vcmpneb_p: 10184 case Intrinsic::ppc_altivec_vcmpneh_p: 10185 case Intrinsic::ppc_altivec_vcmpnew_p: 10186 case Intrinsic::ppc_altivec_vcmpnezb_p: 10187 case Intrinsic::ppc_altivec_vcmpnezh_p: 10188 case Intrinsic::ppc_altivec_vcmpnezw_p: 10189 if (Subtarget.hasP9Altivec()) { 10190 switch (IntrinsicID) { 10191 default: 10192 llvm_unreachable("Unknown comparison intrinsic."); 10193 case Intrinsic::ppc_altivec_vcmpneb_p: 10194 CompareOpc = 7; 10195 break; 10196 case Intrinsic::ppc_altivec_vcmpneh_p: 10197 CompareOpc = 71; 10198 break; 10199 case Intrinsic::ppc_altivec_vcmpnew_p: 10200 CompareOpc = 135; 10201 break; 10202 case Intrinsic::ppc_altivec_vcmpnezb_p: 10203 CompareOpc = 263; 10204 break; 10205 case Intrinsic::ppc_altivec_vcmpnezh_p: 10206 CompareOpc = 327; 10207 break; 10208 case Intrinsic::ppc_altivec_vcmpnezw_p: 10209 CompareOpc = 391; 10210 break; 10211 } 10212 isDot = true; 10213 } else 10214 return false; 10215 break; 10216 case Intrinsic::ppc_altivec_vcmpgefp_p: 10217 CompareOpc = 454; 10218 isDot = true; 10219 break; 10220 case Intrinsic::ppc_altivec_vcmpgtfp_p: 10221 CompareOpc = 710; 10222 isDot = true; 10223 break; 10224 case Intrinsic::ppc_altivec_vcmpgtsb_p: 10225 CompareOpc = 774; 10226 isDot = true; 10227 break; 10228 case Intrinsic::ppc_altivec_vcmpgtsh_p: 10229 CompareOpc = 838; 10230 isDot = true; 10231 break; 10232 case Intrinsic::ppc_altivec_vcmpgtsw_p: 10233 CompareOpc = 902; 10234 isDot = true; 10235 break; 10236 case Intrinsic::ppc_altivec_vcmpgtsd_p: 10237 if (Subtarget.hasVSX() || Subtarget.hasP8Altivec()) { 10238 CompareOpc = 967; 10239 isDot = true; 10240 } else 10241 return false; 10242 break; 10243 case Intrinsic::ppc_altivec_vcmpgtub_p: 10244 CompareOpc = 518; 10245 isDot = true; 10246 break; 10247 case Intrinsic::ppc_altivec_vcmpgtuh_p: 10248 CompareOpc = 582; 10249 isDot = true; 10250 break; 10251 case Intrinsic::ppc_altivec_vcmpgtuw_p: 10252 CompareOpc = 646; 10253 isDot = true; 10254 break; 10255 case Intrinsic::ppc_altivec_vcmpgtud_p: 10256 if (Subtarget.hasVSX() || Subtarget.hasP8Altivec()) { 10257 CompareOpc = 711; 10258 isDot = true; 10259 } else 10260 return false; 10261 break; 10262 10263 case Intrinsic::ppc_altivec_vcmpequq: 10264 case Intrinsic::ppc_altivec_vcmpgtsq: 10265 case Intrinsic::ppc_altivec_vcmpgtuq: 10266 if (!Subtarget.isISA3_1()) 10267 return false; 10268 switch (IntrinsicID) { 10269 default: 10270 llvm_unreachable("Unknown comparison intrinsic."); 10271 case Intrinsic::ppc_altivec_vcmpequq: 10272 CompareOpc = 455; 10273 break; 10274 case Intrinsic::ppc_altivec_vcmpgtsq: 10275 CompareOpc = 903; 10276 break; 10277 case Intrinsic::ppc_altivec_vcmpgtuq: 10278 CompareOpc = 647; 10279 break; 10280 } 10281 break; 10282 10283 // VSX predicate comparisons use the same infrastructure 10284 case Intrinsic::ppc_vsx_xvcmpeqdp_p: 10285 case Intrinsic::ppc_vsx_xvcmpgedp_p: 10286 case Intrinsic::ppc_vsx_xvcmpgtdp_p: 10287 case Intrinsic::ppc_vsx_xvcmpeqsp_p: 10288 case Intrinsic::ppc_vsx_xvcmpgesp_p: 10289 case Intrinsic::ppc_vsx_xvcmpgtsp_p: 10290 if (Subtarget.hasVSX()) { 10291 switch (IntrinsicID) { 10292 case Intrinsic::ppc_vsx_xvcmpeqdp_p: 10293 CompareOpc = 99; 10294 break; 10295 case Intrinsic::ppc_vsx_xvcmpgedp_p: 10296 CompareOpc = 115; 10297 break; 10298 case Intrinsic::ppc_vsx_xvcmpgtdp_p: 10299 CompareOpc = 107; 10300 break; 10301 case Intrinsic::ppc_vsx_xvcmpeqsp_p: 10302 CompareOpc = 67; 10303 break; 10304 case Intrinsic::ppc_vsx_xvcmpgesp_p: 10305 CompareOpc = 83; 10306 break; 10307 case Intrinsic::ppc_vsx_xvcmpgtsp_p: 10308 CompareOpc = 75; 10309 break; 10310 } 10311 isDot = true; 10312 } else 10313 return false; 10314 break; 10315 10316 // Normal Comparisons. 10317 case Intrinsic::ppc_altivec_vcmpbfp: 10318 CompareOpc = 966; 10319 break; 10320 case Intrinsic::ppc_altivec_vcmpeqfp: 10321 CompareOpc = 198; 10322 break; 10323 case Intrinsic::ppc_altivec_vcmpequb: 10324 CompareOpc = 6; 10325 break; 10326 case Intrinsic::ppc_altivec_vcmpequh: 10327 CompareOpc = 70; 10328 break; 10329 case Intrinsic::ppc_altivec_vcmpequw: 10330 CompareOpc = 134; 10331 break; 10332 case Intrinsic::ppc_altivec_vcmpequd: 10333 if (Subtarget.hasP8Altivec()) 10334 CompareOpc = 199; 10335 else 10336 return false; 10337 break; 10338 case Intrinsic::ppc_altivec_vcmpneb: 10339 case Intrinsic::ppc_altivec_vcmpneh: 10340 case Intrinsic::ppc_altivec_vcmpnew: 10341 case Intrinsic::ppc_altivec_vcmpnezb: 10342 case Intrinsic::ppc_altivec_vcmpnezh: 10343 case Intrinsic::ppc_altivec_vcmpnezw: 10344 if (Subtarget.hasP9Altivec()) 10345 switch (IntrinsicID) { 10346 default: 10347 llvm_unreachable("Unknown comparison intrinsic."); 10348 case Intrinsic::ppc_altivec_vcmpneb: 10349 CompareOpc = 7; 10350 break; 10351 case Intrinsic::ppc_altivec_vcmpneh: 10352 CompareOpc = 71; 10353 break; 10354 case Intrinsic::ppc_altivec_vcmpnew: 10355 CompareOpc = 135; 10356 break; 10357 case Intrinsic::ppc_altivec_vcmpnezb: 10358 CompareOpc = 263; 10359 break; 10360 case Intrinsic::ppc_altivec_vcmpnezh: 10361 CompareOpc = 327; 10362 break; 10363 case Intrinsic::ppc_altivec_vcmpnezw: 10364 CompareOpc = 391; 10365 break; 10366 } 10367 else 10368 return false; 10369 break; 10370 case Intrinsic::ppc_altivec_vcmpgefp: 10371 CompareOpc = 454; 10372 break; 10373 case Intrinsic::ppc_altivec_vcmpgtfp: 10374 CompareOpc = 710; 10375 break; 10376 case Intrinsic::ppc_altivec_vcmpgtsb: 10377 CompareOpc = 774; 10378 break; 10379 case Intrinsic::ppc_altivec_vcmpgtsh: 10380 CompareOpc = 838; 10381 break; 10382 case Intrinsic::ppc_altivec_vcmpgtsw: 10383 CompareOpc = 902; 10384 break; 10385 case Intrinsic::ppc_altivec_vcmpgtsd: 10386 if (Subtarget.hasP8Altivec()) 10387 CompareOpc = 967; 10388 else 10389 return false; 10390 break; 10391 case Intrinsic::ppc_altivec_vcmpgtub: 10392 CompareOpc = 518; 10393 break; 10394 case Intrinsic::ppc_altivec_vcmpgtuh: 10395 CompareOpc = 582; 10396 break; 10397 case Intrinsic::ppc_altivec_vcmpgtuw: 10398 CompareOpc = 646; 10399 break; 10400 case Intrinsic::ppc_altivec_vcmpgtud: 10401 if (Subtarget.hasP8Altivec()) 10402 CompareOpc = 711; 10403 else 10404 return false; 10405 break; 10406 case Intrinsic::ppc_altivec_vcmpequq_p: 10407 case Intrinsic::ppc_altivec_vcmpgtsq_p: 10408 case Intrinsic::ppc_altivec_vcmpgtuq_p: 10409 if (!Subtarget.isISA3_1()) 10410 return false; 10411 switch (IntrinsicID) { 10412 default: 10413 llvm_unreachable("Unknown comparison intrinsic."); 10414 case Intrinsic::ppc_altivec_vcmpequq_p: 10415 CompareOpc = 455; 10416 break; 10417 case Intrinsic::ppc_altivec_vcmpgtsq_p: 10418 CompareOpc = 903; 10419 break; 10420 case Intrinsic::ppc_altivec_vcmpgtuq_p: 10421 CompareOpc = 647; 10422 break; 10423 } 10424 isDot = true; 10425 break; 10426 } 10427 return true; 10428 } 10429 10430 /// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom 10431 /// lower, do it, otherwise return null. 10432 SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, 10433 SelectionDAG &DAG) const { 10434 unsigned IntrinsicID = 10435 cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); 10436 10437 SDLoc dl(Op); 10438 10439 switch (IntrinsicID) { 10440 case Intrinsic::thread_pointer: 10441 // Reads the thread pointer register, used for __builtin_thread_pointer. 10442 if (Subtarget.isPPC64()) 10443 return DAG.getRegister(PPC::X13, MVT::i64); 10444 return DAG.getRegister(PPC::R2, MVT::i32); 10445 10446 case Intrinsic::ppc_mma_disassemble_acc: 10447 case Intrinsic::ppc_vsx_disassemble_pair: { 10448 int NumVecs = 2; 10449 SDValue WideVec = Op.getOperand(1); 10450 if (IntrinsicID == Intrinsic::ppc_mma_disassemble_acc) { 10451 NumVecs = 4; 10452 WideVec = DAG.getNode(PPCISD::XXMFACC, dl, MVT::v512i1, WideVec); 10453 } 10454 SmallVector<SDValue, 4> RetOps; 10455 for (int VecNo = 0; VecNo < NumVecs; VecNo++) { 10456 SDValue Extract = DAG.getNode( 10457 PPCISD::EXTRACT_VSX_REG, dl, MVT::v16i8, WideVec, 10458 DAG.getConstant(Subtarget.isLittleEndian() ? NumVecs - 1 - VecNo 10459 : VecNo, 10460 dl, getPointerTy(DAG.getDataLayout()))); 10461 RetOps.push_back(Extract); 10462 } 10463 return DAG.getMergeValues(RetOps, dl); 10464 } 10465 10466 case Intrinsic::ppc_unpack_longdouble: { 10467 auto *Idx = dyn_cast<ConstantSDNode>(Op.getOperand(2)); 10468 assert(Idx && (Idx->getSExtValue() == 0 || Idx->getSExtValue() == 1) && 10469 "Argument of long double unpack must be 0 or 1!"); 10470 return DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::f64, Op.getOperand(1), 10471 DAG.getConstant(!!(Idx->getSExtValue()), dl, 10472 Idx->getValueType(0))); 10473 } 10474 10475 case Intrinsic::ppc_compare_exp_lt: 10476 case Intrinsic::ppc_compare_exp_gt: 10477 case Intrinsic::ppc_compare_exp_eq: 10478 case Intrinsic::ppc_compare_exp_uo: { 10479 unsigned Pred; 10480 switch (IntrinsicID) { 10481 case Intrinsic::ppc_compare_exp_lt: 10482 Pred = PPC::PRED_LT; 10483 break; 10484 case Intrinsic::ppc_compare_exp_gt: 10485 Pred = PPC::PRED_GT; 10486 break; 10487 case Intrinsic::ppc_compare_exp_eq: 10488 Pred = PPC::PRED_EQ; 10489 break; 10490 case Intrinsic::ppc_compare_exp_uo: 10491 Pred = PPC::PRED_UN; 10492 break; 10493 } 10494 return SDValue( 10495 DAG.getMachineNode( 10496 PPC::SELECT_CC_I4, dl, MVT::i32, 10497 {SDValue(DAG.getMachineNode(PPC::XSCMPEXPDP, dl, MVT::i32, 10498 Op.getOperand(1), Op.getOperand(2)), 10499 0), 10500 DAG.getConstant(1, dl, MVT::i32), DAG.getConstant(0, dl, MVT::i32), 10501 DAG.getTargetConstant(Pred, dl, MVT::i32)}), 10502 0); 10503 } 10504 case Intrinsic::ppc_test_data_class_d: 10505 case Intrinsic::ppc_test_data_class_f: { 10506 unsigned CmprOpc = PPC::XSTSTDCDP; 10507 if (IntrinsicID == Intrinsic::ppc_test_data_class_f) 10508 CmprOpc = PPC::XSTSTDCSP; 10509 return SDValue( 10510 DAG.getMachineNode( 10511 PPC::SELECT_CC_I4, dl, MVT::i32, 10512 {SDValue(DAG.getMachineNode(CmprOpc, dl, MVT::i32, Op.getOperand(2), 10513 Op.getOperand(1)), 10514 0), 10515 DAG.getConstant(1, dl, MVT::i32), DAG.getConstant(0, dl, MVT::i32), 10516 DAG.getTargetConstant(PPC::PRED_EQ, dl, MVT::i32)}), 10517 0); 10518 } 10519 case Intrinsic::ppc_convert_f128_to_ppcf128: 10520 case Intrinsic::ppc_convert_ppcf128_to_f128: { 10521 RTLIB::Libcall LC = IntrinsicID == Intrinsic::ppc_convert_ppcf128_to_f128 10522 ? RTLIB::CONVERT_PPCF128_F128 10523 : RTLIB::CONVERT_F128_PPCF128; 10524 MakeLibCallOptions CallOptions; 10525 std::pair<SDValue, SDValue> Result = 10526 makeLibCall(DAG, LC, Op.getValueType(), Op.getOperand(1), CallOptions, 10527 dl, SDValue()); 10528 return Result.first; 10529 } 10530 } 10531 10532 // If this is a lowered altivec predicate compare, CompareOpc is set to the 10533 // opcode number of the comparison. 10534 int CompareOpc; 10535 bool isDot; 10536 if (!getVectorCompareInfo(Op, CompareOpc, isDot, Subtarget)) 10537 return SDValue(); // Don't custom lower most intrinsics. 10538 10539 // If this is a non-dot comparison, make the VCMP node and we are done. 10540 if (!isDot) { 10541 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(), 10542 Op.getOperand(1), Op.getOperand(2), 10543 DAG.getConstant(CompareOpc, dl, MVT::i32)); 10544 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp); 10545 } 10546 10547 // Create the PPCISD altivec 'dot' comparison node. 10548 SDValue Ops[] = { 10549 Op.getOperand(2), // LHS 10550 Op.getOperand(3), // RHS 10551 DAG.getConstant(CompareOpc, dl, MVT::i32) 10552 }; 10553 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue }; 10554 SDValue CompNode = DAG.getNode(PPCISD::VCMP_rec, dl, VTs, Ops); 10555 10556 // Now that we have the comparison, emit a copy from the CR to a GPR. 10557 // This is flagged to the above dot comparison. 10558 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32, 10559 DAG.getRegister(PPC::CR6, MVT::i32), 10560 CompNode.getValue(1)); 10561 10562 // Unpack the result based on how the target uses it. 10563 unsigned BitNo; // Bit # of CR6. 10564 bool InvertBit; // Invert result? 10565 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) { 10566 default: // Can't happen, don't crash on invalid number though. 10567 case 0: // Return the value of the EQ bit of CR6. 10568 BitNo = 0; InvertBit = false; 10569 break; 10570 case 1: // Return the inverted value of the EQ bit of CR6. 10571 BitNo = 0; InvertBit = true; 10572 break; 10573 case 2: // Return the value of the LT bit of CR6. 10574 BitNo = 2; InvertBit = false; 10575 break; 10576 case 3: // Return the inverted value of the LT bit of CR6. 10577 BitNo = 2; InvertBit = true; 10578 break; 10579 } 10580 10581 // Shift the bit into the low position. 10582 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags, 10583 DAG.getConstant(8 - (3 - BitNo), dl, MVT::i32)); 10584 // Isolate the bit. 10585 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags, 10586 DAG.getConstant(1, dl, MVT::i32)); 10587 10588 // If we are supposed to, toggle the bit. 10589 if (InvertBit) 10590 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags, 10591 DAG.getConstant(1, dl, MVT::i32)); 10592 return Flags; 10593 } 10594 10595 SDValue PPCTargetLowering::LowerINTRINSIC_VOID(SDValue Op, 10596 SelectionDAG &DAG) const { 10597 // SelectionDAGBuilder::visitTargetIntrinsic may insert one extra chain to 10598 // the beginning of the argument list. 10599 int ArgStart = isa<ConstantSDNode>(Op.getOperand(0)) ? 0 : 1; 10600 SDLoc DL(Op); 10601 switch (cast<ConstantSDNode>(Op.getOperand(ArgStart))->getZExtValue()) { 10602 case Intrinsic::ppc_cfence: { 10603 assert(ArgStart == 1 && "llvm.ppc.cfence must carry a chain argument."); 10604 assert(Subtarget.isPPC64() && "Only 64-bit is supported for now."); 10605 SDValue Val = Op.getOperand(ArgStart + 1); 10606 EVT Ty = Val.getValueType(); 10607 if (Ty == MVT::i128) { 10608 // FIXME: Testing one of two paired registers is sufficient to guarantee 10609 // ordering? 10610 Val = DAG.getNode(ISD::TRUNCATE, DL, MVT::i64, Val); 10611 } 10612 return SDValue( 10613 DAG.getMachineNode(PPC::CFENCE8, DL, MVT::Other, 10614 DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i64, Val), 10615 Op.getOperand(0)), 10616 0); 10617 } 10618 default: 10619 break; 10620 } 10621 return SDValue(); 10622 } 10623 10624 // Lower scalar BSWAP64 to xxbrd. 10625 SDValue PPCTargetLowering::LowerBSWAP(SDValue Op, SelectionDAG &DAG) const { 10626 SDLoc dl(Op); 10627 if (!Subtarget.isPPC64()) 10628 return Op; 10629 // MTVSRDD 10630 Op = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, Op.getOperand(0), 10631 Op.getOperand(0)); 10632 // XXBRD 10633 Op = DAG.getNode(ISD::BSWAP, dl, MVT::v2i64, Op); 10634 // MFVSRD 10635 int VectorIndex = 0; 10636 if (Subtarget.isLittleEndian()) 10637 VectorIndex = 1; 10638 Op = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64, Op, 10639 DAG.getTargetConstant(VectorIndex, dl, MVT::i32)); 10640 return Op; 10641 } 10642 10643 // ATOMIC_CMP_SWAP for i8/i16 needs to zero-extend its input since it will be 10644 // compared to a value that is atomically loaded (atomic loads zero-extend). 10645 SDValue PPCTargetLowering::LowerATOMIC_CMP_SWAP(SDValue Op, 10646 SelectionDAG &DAG) const { 10647 assert(Op.getOpcode() == ISD::ATOMIC_CMP_SWAP && 10648 "Expecting an atomic compare-and-swap here."); 10649 SDLoc dl(Op); 10650 auto *AtomicNode = cast<AtomicSDNode>(Op.getNode()); 10651 EVT MemVT = AtomicNode->getMemoryVT(); 10652 if (MemVT.getSizeInBits() >= 32) 10653 return Op; 10654 10655 SDValue CmpOp = Op.getOperand(2); 10656 // If this is already correctly zero-extended, leave it alone. 10657 auto HighBits = APInt::getHighBitsSet(32, 32 - MemVT.getSizeInBits()); 10658 if (DAG.MaskedValueIsZero(CmpOp, HighBits)) 10659 return Op; 10660 10661 // Clear the high bits of the compare operand. 10662 unsigned MaskVal = (1 << MemVT.getSizeInBits()) - 1; 10663 SDValue NewCmpOp = 10664 DAG.getNode(ISD::AND, dl, MVT::i32, CmpOp, 10665 DAG.getConstant(MaskVal, dl, MVT::i32)); 10666 10667 // Replace the existing compare operand with the properly zero-extended one. 10668 SmallVector<SDValue, 4> Ops; 10669 for (int i = 0, e = AtomicNode->getNumOperands(); i < e; i++) 10670 Ops.push_back(AtomicNode->getOperand(i)); 10671 Ops[2] = NewCmpOp; 10672 MachineMemOperand *MMO = AtomicNode->getMemOperand(); 10673 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::Other); 10674 auto NodeTy = 10675 (MemVT == MVT::i8) ? PPCISD::ATOMIC_CMP_SWAP_8 : PPCISD::ATOMIC_CMP_SWAP_16; 10676 return DAG.getMemIntrinsicNode(NodeTy, dl, Tys, Ops, MemVT, MMO); 10677 } 10678 10679 SDValue PPCTargetLowering::LowerATOMIC_LOAD_STORE(SDValue Op, 10680 SelectionDAG &DAG) const { 10681 AtomicSDNode *N = cast<AtomicSDNode>(Op.getNode()); 10682 EVT MemVT = N->getMemoryVT(); 10683 assert(MemVT.getSimpleVT() == MVT::i128 && 10684 "Expect quadword atomic operations"); 10685 SDLoc dl(N); 10686 unsigned Opc = N->getOpcode(); 10687 switch (Opc) { 10688 case ISD::ATOMIC_LOAD: { 10689 // Lower quadword atomic load to int_ppc_atomic_load_i128 which will be 10690 // lowered to ppc instructions by pattern matching instruction selector. 10691 SDVTList Tys = DAG.getVTList(MVT::i64, MVT::i64, MVT::Other); 10692 SmallVector<SDValue, 4> Ops{ 10693 N->getOperand(0), 10694 DAG.getConstant(Intrinsic::ppc_atomic_load_i128, dl, MVT::i32)}; 10695 for (int I = 1, E = N->getNumOperands(); I < E; ++I) 10696 Ops.push_back(N->getOperand(I)); 10697 SDValue LoadedVal = DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl, Tys, 10698 Ops, MemVT, N->getMemOperand()); 10699 SDValue ValLo = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i128, LoadedVal); 10700 SDValue ValHi = 10701 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i128, LoadedVal.getValue(1)); 10702 ValHi = DAG.getNode(ISD::SHL, dl, MVT::i128, ValHi, 10703 DAG.getConstant(64, dl, MVT::i32)); 10704 SDValue Val = 10705 DAG.getNode(ISD::OR, dl, {MVT::i128, MVT::Other}, {ValLo, ValHi}); 10706 return DAG.getNode(ISD::MERGE_VALUES, dl, {MVT::i128, MVT::Other}, 10707 {Val, LoadedVal.getValue(2)}); 10708 } 10709 case ISD::ATOMIC_STORE: { 10710 // Lower quadword atomic store to int_ppc_atomic_store_i128 which will be 10711 // lowered to ppc instructions by pattern matching instruction selector. 10712 SDVTList Tys = DAG.getVTList(MVT::Other); 10713 SmallVector<SDValue, 4> Ops{ 10714 N->getOperand(0), 10715 DAG.getConstant(Intrinsic::ppc_atomic_store_i128, dl, MVT::i32)}; 10716 SDValue Val = N->getOperand(2); 10717 SDValue ValLo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i64, Val); 10718 SDValue ValHi = DAG.getNode(ISD::SRL, dl, MVT::i128, Val, 10719 DAG.getConstant(64, dl, MVT::i32)); 10720 ValHi = DAG.getNode(ISD::TRUNCATE, dl, MVT::i64, ValHi); 10721 Ops.push_back(ValLo); 10722 Ops.push_back(ValHi); 10723 Ops.push_back(N->getOperand(1)); 10724 return DAG.getMemIntrinsicNode(ISD::INTRINSIC_VOID, dl, Tys, Ops, MemVT, 10725 N->getMemOperand()); 10726 } 10727 default: 10728 llvm_unreachable("Unexpected atomic opcode"); 10729 } 10730 } 10731 10732 SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, 10733 SelectionDAG &DAG) const { 10734 SDLoc dl(Op); 10735 // Create a stack slot that is 16-byte aligned. 10736 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo(); 10737 int FrameIdx = MFI.CreateStackObject(16, Align(16), false); 10738 EVT PtrVT = getPointerTy(DAG.getDataLayout()); 10739 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); 10740 10741 // Store the input value into Value#0 of the stack slot. 10742 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx, 10743 MachinePointerInfo()); 10744 // Load it out. 10745 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo()); 10746 } 10747 10748 SDValue PPCTargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, 10749 SelectionDAG &DAG) const { 10750 assert(Op.getOpcode() == ISD::INSERT_VECTOR_ELT && 10751 "Should only be called for ISD::INSERT_VECTOR_ELT"); 10752 10753 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(2)); 10754 10755 EVT VT = Op.getValueType(); 10756 SDLoc dl(Op); 10757 SDValue V1 = Op.getOperand(0); 10758 SDValue V2 = Op.getOperand(1); 10759 10760 if (VT == MVT::v2f64 && C) 10761 return Op; 10762 10763 if (Subtarget.isISA3_1()) { 10764 if ((VT == MVT::v2i64 || VT == MVT::v2f64) && !Subtarget.isPPC64()) 10765 return SDValue(); 10766 // On P10, we have legal lowering for constant and variable indices for 10767 // all vectors. 10768 if (VT == MVT::v16i8 || VT == MVT::v8i16 || VT == MVT::v4i32 || 10769 VT == MVT::v2i64 || VT == MVT::v4f32 || VT == MVT::v2f64) 10770 return Op; 10771 } 10772 10773 // Before P10, we have legal lowering for constant indices but not for 10774 // variable ones. 10775 if (!C) 10776 return SDValue(); 10777 10778 // We can use MTVSRZ + VECINSERT for v8i16 and v16i8 types. 10779 if (VT == MVT::v8i16 || VT == MVT::v16i8) { 10780 SDValue Mtvsrz = DAG.getNode(PPCISD::MTVSRZ, dl, VT, V2); 10781 unsigned BytesInEachElement = VT.getVectorElementType().getSizeInBits() / 8; 10782 unsigned InsertAtElement = C->getZExtValue(); 10783 unsigned InsertAtByte = InsertAtElement * BytesInEachElement; 10784 if (Subtarget.isLittleEndian()) { 10785 InsertAtByte = (16 - BytesInEachElement) - InsertAtByte; 10786 } 10787 return DAG.getNode(PPCISD::VECINSERT, dl, VT, V1, Mtvsrz, 10788 DAG.getConstant(InsertAtByte, dl, MVT::i32)); 10789 } 10790 return Op; 10791 } 10792 10793 SDValue PPCTargetLowering::LowerVectorLoad(SDValue Op, 10794 SelectionDAG &DAG) const { 10795 SDLoc dl(Op); 10796 LoadSDNode *LN = cast<LoadSDNode>(Op.getNode()); 10797 SDValue LoadChain = LN->getChain(); 10798 SDValue BasePtr = LN->getBasePtr(); 10799 EVT VT = Op.getValueType(); 10800 10801 if (VT != MVT::v256i1 && VT != MVT::v512i1) 10802 return Op; 10803 10804 // Type v256i1 is used for pairs and v512i1 is used for accumulators. 10805 // Here we create 2 or 4 v16i8 loads to load the pair or accumulator value in 10806 // 2 or 4 vsx registers. 10807 assert((VT != MVT::v512i1 || Subtarget.hasMMA()) && 10808 "Type unsupported without MMA"); 10809 assert((VT != MVT::v256i1 || Subtarget.pairedVectorMemops()) && 10810 "Type unsupported without paired vector support"); 10811 Align Alignment = LN->getAlign(); 10812 SmallVector<SDValue, 4> Loads; 10813 SmallVector<SDValue, 4> LoadChains; 10814 unsigned NumVecs = VT.getSizeInBits() / 128; 10815 for (unsigned Idx = 0; Idx < NumVecs; ++Idx) { 10816 SDValue Load = 10817 DAG.getLoad(MVT::v16i8, dl, LoadChain, BasePtr, 10818 LN->getPointerInfo().getWithOffset(Idx * 16), 10819 commonAlignment(Alignment, Idx * 16), 10820 LN->getMemOperand()->getFlags(), LN->getAAInfo()); 10821 BasePtr = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr, 10822 DAG.getConstant(16, dl, BasePtr.getValueType())); 10823 Loads.push_back(Load); 10824 LoadChains.push_back(Load.getValue(1)); 10825 } 10826 if (Subtarget.isLittleEndian()) { 10827 std::reverse(Loads.begin(), Loads.end()); 10828 std::reverse(LoadChains.begin(), LoadChains.end()); 10829 } 10830 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, LoadChains); 10831 SDValue Value = 10832 DAG.getNode(VT == MVT::v512i1 ? PPCISD::ACC_BUILD : PPCISD::PAIR_BUILD, 10833 dl, VT, Loads); 10834 SDValue RetOps[] = {Value, TF}; 10835 return DAG.getMergeValues(RetOps, dl); 10836 } 10837 10838 SDValue PPCTargetLowering::LowerVectorStore(SDValue Op, 10839 SelectionDAG &DAG) const { 10840 SDLoc dl(Op); 10841 StoreSDNode *SN = cast<StoreSDNode>(Op.getNode()); 10842 SDValue StoreChain = SN->getChain(); 10843 SDValue BasePtr = SN->getBasePtr(); 10844 SDValue Value = SN->getValue(); 10845 EVT StoreVT = Value.getValueType(); 10846 10847 if (StoreVT != MVT::v256i1 && StoreVT != MVT::v512i1) 10848 return Op; 10849 10850 // Type v256i1 is used for pairs and v512i1 is used for accumulators. 10851 // Here we create 2 or 4 v16i8 stores to store the pair or accumulator 10852 // underlying registers individually. 10853 assert((StoreVT != MVT::v512i1 || Subtarget.hasMMA()) && 10854 "Type unsupported without MMA"); 10855 assert((StoreVT != MVT::v256i1 || Subtarget.pairedVectorMemops()) && 10856 "Type unsupported without paired vector support"); 10857 Align Alignment = SN->getAlign(); 10858 SmallVector<SDValue, 4> Stores; 10859 unsigned NumVecs = 2; 10860 if (StoreVT == MVT::v512i1) { 10861 Value = DAG.getNode(PPCISD::XXMFACC, dl, MVT::v512i1, Value); 10862 NumVecs = 4; 10863 } 10864 for (unsigned Idx = 0; Idx < NumVecs; ++Idx) { 10865 unsigned VecNum = Subtarget.isLittleEndian() ? NumVecs - 1 - Idx : Idx; 10866 SDValue Elt = DAG.getNode(PPCISD::EXTRACT_VSX_REG, dl, MVT::v16i8, Value, 10867 DAG.getConstant(VecNum, dl, getPointerTy(DAG.getDataLayout()))); 10868 SDValue Store = 10869 DAG.getStore(StoreChain, dl, Elt, BasePtr, 10870 SN->getPointerInfo().getWithOffset(Idx * 16), 10871 commonAlignment(Alignment, Idx * 16), 10872 SN->getMemOperand()->getFlags(), SN->getAAInfo()); 10873 BasePtr = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr, 10874 DAG.getConstant(16, dl, BasePtr.getValueType())); 10875 Stores.push_back(Store); 10876 } 10877 SDValue TF = DAG.getTokenFactor(dl, Stores); 10878 return TF; 10879 } 10880 10881 SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const { 10882 SDLoc dl(Op); 10883 if (Op.getValueType() == MVT::v4i32) { 10884 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1); 10885 10886 SDValue Zero = getCanonicalConstSplat(0, 1, MVT::v4i32, DAG, dl); 10887 // +16 as shift amt. 10888 SDValue Neg16 = getCanonicalConstSplat(-16, 4, MVT::v4i32, DAG, dl); 10889 SDValue RHSSwap = // = vrlw RHS, 16 10890 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl); 10891 10892 // Shrinkify inputs to v8i16. 10893 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS); 10894 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS); 10895 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap); 10896 10897 // Low parts multiplied together, generating 32-bit results (we ignore the 10898 // top parts). 10899 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh, 10900 LHS, RHS, DAG, dl, MVT::v4i32); 10901 10902 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm, 10903 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32); 10904 // Shift the high parts up 16 bits. 10905 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, 10906 Neg16, DAG, dl); 10907 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd); 10908 } else if (Op.getValueType() == MVT::v16i8) { 10909 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1); 10910 bool isLittleEndian = Subtarget.isLittleEndian(); 10911 10912 // Multiply the even 8-bit parts, producing 16-bit sums. 10913 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub, 10914 LHS, RHS, DAG, dl, MVT::v8i16); 10915 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts); 10916 10917 // Multiply the odd 8-bit parts, producing 16-bit sums. 10918 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub, 10919 LHS, RHS, DAG, dl, MVT::v8i16); 10920 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts); 10921 10922 // Merge the results together. Because vmuleub and vmuloub are 10923 // instructions with a big-endian bias, we must reverse the 10924 // element numbering and reverse the meaning of "odd" and "even" 10925 // when generating little endian code. 10926 int Ops[16]; 10927 for (unsigned i = 0; i != 8; ++i) { 10928 if (isLittleEndian) { 10929 Ops[i*2 ] = 2*i; 10930 Ops[i*2+1] = 2*i+16; 10931 } else { 10932 Ops[i*2 ] = 2*i+1; 10933 Ops[i*2+1] = 2*i+1+16; 10934 } 10935 } 10936 if (isLittleEndian) 10937 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops); 10938 else 10939 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops); 10940 } else { 10941 llvm_unreachable("Unknown mul to lower!"); 10942 } 10943 } 10944 10945 SDValue PPCTargetLowering::LowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const { 10946 bool IsStrict = Op->isStrictFPOpcode(); 10947 if (Op.getOperand(IsStrict ? 1 : 0).getValueType() == MVT::f128 && 10948 !Subtarget.hasP9Vector()) 10949 return SDValue(); 10950 10951 return Op; 10952 } 10953 10954 // Custom lowering for fpext vf32 to v2f64 10955 SDValue PPCTargetLowering::LowerFP_EXTEND(SDValue Op, SelectionDAG &DAG) const { 10956 10957 assert(Op.getOpcode() == ISD::FP_EXTEND && 10958 "Should only be called for ISD::FP_EXTEND"); 10959 10960 // FIXME: handle extends from half precision float vectors on P9. 10961 // We only want to custom lower an extend from v2f32 to v2f64. 10962 if (Op.getValueType() != MVT::v2f64 || 10963 Op.getOperand(0).getValueType() != MVT::v2f32) 10964 return SDValue(); 10965 10966 SDLoc dl(Op); 10967 SDValue Op0 = Op.getOperand(0); 10968 10969 switch (Op0.getOpcode()) { 10970 default: 10971 return SDValue(); 10972 case ISD::EXTRACT_SUBVECTOR: { 10973 assert(Op0.getNumOperands() == 2 && 10974 isa<ConstantSDNode>(Op0->getOperand(1)) && 10975 "Node should have 2 operands with second one being a constant!"); 10976 10977 if (Op0.getOperand(0).getValueType() != MVT::v4f32) 10978 return SDValue(); 10979 10980 // Custom lower is only done for high or low doubleword. 10981 int Idx = cast<ConstantSDNode>(Op0.getOperand(1))->getZExtValue(); 10982 if (Idx % 2 != 0) 10983 return SDValue(); 10984 10985 // Since input is v4f32, at this point Idx is either 0 or 2. 10986 // Shift to get the doubleword position we want. 10987 int DWord = Idx >> 1; 10988 10989 // High and low word positions are different on little endian. 10990 if (Subtarget.isLittleEndian()) 10991 DWord ^= 0x1; 10992 10993 return DAG.getNode(PPCISD::FP_EXTEND_HALF, dl, MVT::v2f64, 10994 Op0.getOperand(0), DAG.getConstant(DWord, dl, MVT::i32)); 10995 } 10996 case ISD::FADD: 10997 case ISD::FMUL: 10998 case ISD::FSUB: { 10999 SDValue NewLoad[2]; 11000 for (unsigned i = 0, ie = Op0.getNumOperands(); i != ie; ++i) { 11001 // Ensure both input are loads. 11002 SDValue LdOp = Op0.getOperand(i); 11003 if (LdOp.getOpcode() != ISD::LOAD) 11004 return SDValue(); 11005 // Generate new load node. 11006 LoadSDNode *LD = cast<LoadSDNode>(LdOp); 11007 SDValue LoadOps[] = {LD->getChain(), LD->getBasePtr()}; 11008 NewLoad[i] = DAG.getMemIntrinsicNode( 11009 PPCISD::LD_VSX_LH, dl, DAG.getVTList(MVT::v4f32, MVT::Other), LoadOps, 11010 LD->getMemoryVT(), LD->getMemOperand()); 11011 } 11012 SDValue NewOp = 11013 DAG.getNode(Op0.getOpcode(), SDLoc(Op0), MVT::v4f32, NewLoad[0], 11014 NewLoad[1], Op0.getNode()->getFlags()); 11015 return DAG.getNode(PPCISD::FP_EXTEND_HALF, dl, MVT::v2f64, NewOp, 11016 DAG.getConstant(0, dl, MVT::i32)); 11017 } 11018 case ISD::LOAD: { 11019 LoadSDNode *LD = cast<LoadSDNode>(Op0); 11020 SDValue LoadOps[] = {LD->getChain(), LD->getBasePtr()}; 11021 SDValue NewLd = DAG.getMemIntrinsicNode( 11022 PPCISD::LD_VSX_LH, dl, DAG.getVTList(MVT::v4f32, MVT::Other), LoadOps, 11023 LD->getMemoryVT(), LD->getMemOperand()); 11024 return DAG.getNode(PPCISD::FP_EXTEND_HALF, dl, MVT::v2f64, NewLd, 11025 DAG.getConstant(0, dl, MVT::i32)); 11026 } 11027 } 11028 llvm_unreachable("ERROR:Should return for all cases within swtich."); 11029 } 11030 11031 /// LowerOperation - Provide custom lowering hooks for some operations. 11032 /// 11033 SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { 11034 switch (Op.getOpcode()) { 11035 default: llvm_unreachable("Wasn't expecting to be able to lower this!"); 11036 case ISD::ConstantPool: return LowerConstantPool(Op, DAG); 11037 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG); 11038 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG); 11039 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG); 11040 case ISD::JumpTable: return LowerJumpTable(Op, DAG); 11041 case ISD::STRICT_FSETCC: 11042 case ISD::STRICT_FSETCCS: 11043 case ISD::SETCC: return LowerSETCC(Op, DAG); 11044 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG); 11045 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG); 11046 11047 case ISD::INLINEASM: 11048 case ISD::INLINEASM_BR: return LowerINLINEASM(Op, DAG); 11049 // Variable argument lowering. 11050 case ISD::VASTART: return LowerVASTART(Op, DAG); 11051 case ISD::VAARG: return LowerVAARG(Op, DAG); 11052 case ISD::VACOPY: return LowerVACOPY(Op, DAG); 11053 11054 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG); 11055 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG); 11056 case ISD::GET_DYNAMIC_AREA_OFFSET: 11057 return LowerGET_DYNAMIC_AREA_OFFSET(Op, DAG); 11058 11059 // Exception handling lowering. 11060 case ISD::EH_DWARF_CFA: return LowerEH_DWARF_CFA(Op, DAG); 11061 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG); 11062 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG); 11063 11064 case ISD::LOAD: return LowerLOAD(Op, DAG); 11065 case ISD::STORE: return LowerSTORE(Op, DAG); 11066 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG); 11067 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG); 11068 case ISD::STRICT_FP_TO_UINT: 11069 case ISD::STRICT_FP_TO_SINT: 11070 case ISD::FP_TO_UINT: 11071 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG, SDLoc(Op)); 11072 case ISD::STRICT_UINT_TO_FP: 11073 case ISD::STRICT_SINT_TO_FP: 11074 case ISD::UINT_TO_FP: 11075 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG); 11076 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG); 11077 11078 // Lower 64-bit shifts. 11079 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG); 11080 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG); 11081 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG); 11082 11083 case ISD::FSHL: return LowerFunnelShift(Op, DAG); 11084 case ISD::FSHR: return LowerFunnelShift(Op, DAG); 11085 11086 // Vector-related lowering. 11087 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG); 11088 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG); 11089 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG); 11090 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG); 11091 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG); 11092 case ISD::MUL: return LowerMUL(Op, DAG); 11093 case ISD::FP_EXTEND: return LowerFP_EXTEND(Op, DAG); 11094 case ISD::STRICT_FP_ROUND: 11095 case ISD::FP_ROUND: 11096 return LowerFP_ROUND(Op, DAG); 11097 case ISD::ROTL: return LowerROTL(Op, DAG); 11098 11099 // For counter-based loop handling. 11100 case ISD::INTRINSIC_W_CHAIN: return SDValue(); 11101 11102 case ISD::BITCAST: return LowerBITCAST(Op, DAG); 11103 11104 // Frame & Return address. 11105 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG); 11106 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG); 11107 11108 case ISD::INTRINSIC_VOID: 11109 return LowerINTRINSIC_VOID(Op, DAG); 11110 case ISD::BSWAP: 11111 return LowerBSWAP(Op, DAG); 11112 case ISD::ATOMIC_CMP_SWAP: 11113 return LowerATOMIC_CMP_SWAP(Op, DAG); 11114 case ISD::ATOMIC_STORE: 11115 return LowerATOMIC_LOAD_STORE(Op, DAG); 11116 } 11117 } 11118 11119 void PPCTargetLowering::ReplaceNodeResults(SDNode *N, 11120 SmallVectorImpl<SDValue>&Results, 11121 SelectionDAG &DAG) const { 11122 SDLoc dl(N); 11123 switch (N->getOpcode()) { 11124 default: 11125 llvm_unreachable("Do not know how to custom type legalize this operation!"); 11126 case ISD::ATOMIC_LOAD: { 11127 SDValue Res = LowerATOMIC_LOAD_STORE(SDValue(N, 0), DAG); 11128 Results.push_back(Res); 11129 Results.push_back(Res.getValue(1)); 11130 break; 11131 } 11132 case ISD::READCYCLECOUNTER: { 11133 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other); 11134 SDValue RTB = DAG.getNode(PPCISD::READ_TIME_BASE, dl, VTs, N->getOperand(0)); 11135 11136 Results.push_back( 11137 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, RTB, RTB.getValue(1))); 11138 Results.push_back(RTB.getValue(2)); 11139 break; 11140 } 11141 case ISD::INTRINSIC_W_CHAIN: { 11142 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 11143 Intrinsic::loop_decrement) 11144 break; 11145 11146 assert(N->getValueType(0) == MVT::i1 && 11147 "Unexpected result type for CTR decrement intrinsic"); 11148 EVT SVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 11149 N->getValueType(0)); 11150 SDVTList VTs = DAG.getVTList(SVT, MVT::Other); 11151 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0), 11152 N->getOperand(1)); 11153 11154 Results.push_back(DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewInt)); 11155 Results.push_back(NewInt.getValue(1)); 11156 break; 11157 } 11158 case ISD::INTRINSIC_WO_CHAIN: { 11159 switch (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue()) { 11160 case Intrinsic::ppc_pack_longdouble: 11161 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128, 11162 N->getOperand(2), N->getOperand(1))); 11163 break; 11164 case Intrinsic::ppc_convert_f128_to_ppcf128: 11165 Results.push_back(LowerINTRINSIC_WO_CHAIN(SDValue(N, 0), DAG)); 11166 break; 11167 } 11168 break; 11169 } 11170 case ISD::VAARG: { 11171 if (!Subtarget.isSVR4ABI() || Subtarget.isPPC64()) 11172 return; 11173 11174 EVT VT = N->getValueType(0); 11175 11176 if (VT == MVT::i64) { 11177 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG); 11178 11179 Results.push_back(NewNode); 11180 Results.push_back(NewNode.getValue(1)); 11181 } 11182 return; 11183 } 11184 case ISD::STRICT_FP_TO_SINT: 11185 case ISD::STRICT_FP_TO_UINT: 11186 case ISD::FP_TO_SINT: 11187 case ISD::FP_TO_UINT: 11188 // LowerFP_TO_INT() can only handle f32 and f64. 11189 if (N->getOperand(N->isStrictFPOpcode() ? 1 : 0).getValueType() == 11190 MVT::ppcf128) 11191 return; 11192 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl)); 11193 return; 11194 case ISD::TRUNCATE: { 11195 if (!N->getValueType(0).isVector()) 11196 return; 11197 SDValue Lowered = LowerTRUNCATEVector(SDValue(N, 0), DAG); 11198 if (Lowered) 11199 Results.push_back(Lowered); 11200 return; 11201 } 11202 case ISD::FSHL: 11203 case ISD::FSHR: 11204 // Don't handle funnel shifts here. 11205 return; 11206 case ISD::BITCAST: 11207 // Don't handle bitcast here. 11208 return; 11209 case ISD::FP_EXTEND: 11210 SDValue Lowered = LowerFP_EXTEND(SDValue(N, 0), DAG); 11211 if (Lowered) 11212 Results.push_back(Lowered); 11213 return; 11214 } 11215 } 11216 11217 //===----------------------------------------------------------------------===// 11218 // Other Lowering Code 11219 //===----------------------------------------------------------------------===// 11220 11221 static Instruction *callIntrinsic(IRBuilderBase &Builder, Intrinsic::ID Id) { 11222 Module *M = Builder.GetInsertBlock()->getParent()->getParent(); 11223 Function *Func = Intrinsic::getDeclaration(M, Id); 11224 return Builder.CreateCall(Func, {}); 11225 } 11226 11227 // The mappings for emitLeading/TrailingFence is taken from 11228 // http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html 11229 Instruction *PPCTargetLowering::emitLeadingFence(IRBuilderBase &Builder, 11230 Instruction *Inst, 11231 AtomicOrdering Ord) const { 11232 if (Ord == AtomicOrdering::SequentiallyConsistent) 11233 return callIntrinsic(Builder, Intrinsic::ppc_sync); 11234 if (isReleaseOrStronger(Ord)) 11235 return callIntrinsic(Builder, Intrinsic::ppc_lwsync); 11236 return nullptr; 11237 } 11238 11239 Instruction *PPCTargetLowering::emitTrailingFence(IRBuilderBase &Builder, 11240 Instruction *Inst, 11241 AtomicOrdering Ord) const { 11242 if (Inst->hasAtomicLoad() && isAcquireOrStronger(Ord)) { 11243 // See http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html and 11244 // http://www.rdrop.com/users/paulmck/scalability/paper/N2745r.2011.03.04a.html 11245 // and http://www.cl.cam.ac.uk/~pes20/cppppc/ for justification. 11246 if (isa<LoadInst>(Inst) && Subtarget.isPPC64()) 11247 return Builder.CreateCall( 11248 Intrinsic::getDeclaration( 11249 Builder.GetInsertBlock()->getParent()->getParent(), 11250 Intrinsic::ppc_cfence, {Inst->getType()}), 11251 {Inst}); 11252 // FIXME: Can use isync for rmw operation. 11253 return callIntrinsic(Builder, Intrinsic::ppc_lwsync); 11254 } 11255 return nullptr; 11256 } 11257 11258 MachineBasicBlock * 11259 PPCTargetLowering::EmitAtomicBinary(MachineInstr &MI, MachineBasicBlock *BB, 11260 unsigned AtomicSize, 11261 unsigned BinOpcode, 11262 unsigned CmpOpcode, 11263 unsigned CmpPred) const { 11264 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0. 11265 const TargetInstrInfo *TII = Subtarget.getInstrInfo(); 11266 11267 auto LoadMnemonic = PPC::LDARX; 11268 auto StoreMnemonic = PPC::STDCX; 11269 switch (AtomicSize) { 11270 default: 11271 llvm_unreachable("Unexpected size of atomic entity"); 11272 case 1: 11273 LoadMnemonic = PPC::LBARX; 11274 StoreMnemonic = PPC::STBCX; 11275 assert(Subtarget.hasPartwordAtomics() && "Call this only with size >=4"); 11276 break; 11277 case 2: 11278 LoadMnemonic = PPC::LHARX; 11279 StoreMnemonic = PPC::STHCX; 11280 assert(Subtarget.hasPartwordAtomics() && "Call this only with size >=4"); 11281 break; 11282 case 4: 11283 LoadMnemonic = PPC::LWARX; 11284 StoreMnemonic = PPC::STWCX; 11285 break; 11286 case 8: 11287 LoadMnemonic = PPC::LDARX; 11288 StoreMnemonic = PPC::STDCX; 11289 break; 11290 } 11291 11292 const BasicBlock *LLVM_BB = BB->getBasicBlock(); 11293 MachineFunction *F = BB->getParent(); 11294 MachineFunction::iterator It = ++BB->getIterator(); 11295 11296 Register dest = MI.getOperand(0).getReg(); 11297 Register ptrA = MI.getOperand(1).getReg(); 11298 Register ptrB = MI.getOperand(2).getReg(); 11299 Register incr = MI.getOperand(3).getReg(); 11300 DebugLoc dl = MI.getDebugLoc(); 11301 11302 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB); 11303 MachineBasicBlock *loop2MBB = 11304 CmpOpcode ? F->CreateMachineBasicBlock(LLVM_BB) : nullptr; 11305 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB); 11306 F->insert(It, loopMBB); 11307 if (CmpOpcode) 11308 F->insert(It, loop2MBB); 11309 F->insert(It, exitMBB); 11310 exitMBB->splice(exitMBB->begin(), BB, 11311 std::next(MachineBasicBlock::iterator(MI)), BB->end()); 11312 exitMBB->transferSuccessorsAndUpdatePHIs(BB); 11313 11314 MachineRegisterInfo &RegInfo = F->getRegInfo(); 11315 Register TmpReg = (!BinOpcode) ? incr : 11316 RegInfo.createVirtualRegister( AtomicSize == 8 ? &PPC::G8RCRegClass 11317 : &PPC::GPRCRegClass); 11318 11319 // thisMBB: 11320 // ... 11321 // fallthrough --> loopMBB 11322 BB->addSuccessor(loopMBB); 11323 11324 // loopMBB: 11325 // l[wd]arx dest, ptr 11326 // add r0, dest, incr 11327 // st[wd]cx. r0, ptr 11328 // bne- loopMBB 11329 // fallthrough --> exitMBB 11330 11331 // For max/min... 11332 // loopMBB: 11333 // l[wd]arx dest, ptr 11334 // cmpl?[wd] incr, dest 11335 // bgt exitMBB 11336 // loop2MBB: 11337 // st[wd]cx. dest, ptr 11338 // bne- loopMBB 11339 // fallthrough --> exitMBB 11340 11341 BB = loopMBB; 11342 BuildMI(BB, dl, TII->get(LoadMnemonic), dest) 11343 .addReg(ptrA).addReg(ptrB); 11344 if (BinOpcode) 11345 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest); 11346 if (CmpOpcode) { 11347 // Signed comparisons of byte or halfword values must be sign-extended. 11348 if (CmpOpcode == PPC::CMPW && AtomicSize < 4) { 11349 Register ExtReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass); 11350 BuildMI(BB, dl, TII->get(AtomicSize == 1 ? PPC::EXTSB : PPC::EXTSH), 11351 ExtReg).addReg(dest); 11352 BuildMI(BB, dl, TII->get(CmpOpcode), PPC::CR0) 11353 .addReg(incr).addReg(ExtReg); 11354 } else 11355 BuildMI(BB, dl, TII->get(CmpOpcode), PPC::CR0) 11356 .addReg(incr).addReg(dest); 11357 11358 BuildMI(BB, dl, TII->get(PPC::BCC)) 11359 .addImm(CmpPred).addReg(PPC::CR0).addMBB(exitMBB); 11360 BB->addSuccessor(loop2MBB); 11361 BB->addSuccessor(exitMBB); 11362 BB = loop2MBB; 11363 } 11364 BuildMI(BB, dl, TII->get(StoreMnemonic)) 11365 .addReg(TmpReg).addReg(ptrA).addReg(ptrB); 11366 BuildMI(BB, dl, TII->get(PPC::BCC)) 11367 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB); 11368 BB->addSuccessor(loopMBB); 11369 BB->addSuccessor(exitMBB); 11370 11371 // exitMBB: 11372 // ... 11373 BB = exitMBB; 11374 return BB; 11375 } 11376 11377 static bool isSignExtended(MachineInstr &MI, const PPCInstrInfo *TII) { 11378 switch(MI.getOpcode()) { 11379 default: 11380 return false; 11381 case PPC::COPY: 11382 return TII->isSignExtended(MI); 11383 case PPC::LHA: 11384 case PPC::LHA8: 11385 case PPC::LHAU: 11386 case PPC::LHAU8: 11387 case PPC::LHAUX: 11388 case PPC::LHAUX8: 11389 case PPC::LHAX: 11390 case PPC::LHAX8: 11391 case PPC::LWA: 11392 case PPC::LWAUX: 11393 case PPC::LWAX: 11394 case PPC::LWAX_32: 11395 case PPC::LWA_32: 11396 case PPC::PLHA: 11397 case PPC::PLHA8: 11398 case PPC::PLHA8pc: 11399 case PPC::PLHApc: 11400 case PPC::PLWA: 11401 case PPC::PLWA8: 11402 case PPC::PLWA8pc: 11403 case PPC::PLWApc: 11404 case PPC::EXTSB: 11405 case PPC::EXTSB8: 11406 case PPC::EXTSB8_32_64: 11407 case PPC::EXTSB8_rec: 11408 case PPC::EXTSB_rec: 11409 case PPC::EXTSH: 11410 case PPC::EXTSH8: 11411 case PPC::EXTSH8_32_64: 11412 case PPC::EXTSH8_rec: 11413 case PPC::EXTSH_rec: 11414 case PPC::EXTSW: 11415 case PPC::EXTSWSLI: 11416 case PPC::EXTSWSLI_32_64: 11417 case PPC::EXTSWSLI_32_64_rec: 11418 case PPC::EXTSWSLI_rec: 11419 case PPC::EXTSW_32: 11420 case PPC::EXTSW_32_64: 11421 case PPC::EXTSW_32_64_rec: 11422 case PPC::EXTSW_rec: 11423 case PPC::SRAW: 11424 case PPC::SRAWI: 11425 case PPC::SRAWI_rec: 11426 case PPC::SRAW_rec: 11427 return true; 11428 } 11429 return false; 11430 } 11431 11432 MachineBasicBlock *PPCTargetLowering::EmitPartwordAtomicBinary( 11433 MachineInstr &MI, MachineBasicBlock *BB, 11434 bool is8bit, // operation 11435 unsigned BinOpcode, unsigned CmpOpcode, unsigned CmpPred) const { 11436 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0. 11437 const PPCInstrInfo *TII = Subtarget.getInstrInfo(); 11438 11439 // If this is a signed comparison and the value being compared is not known 11440 // to be sign extended, sign extend it here. 11441 DebugLoc dl = MI.getDebugLoc(); 11442 MachineFunction *F = BB->getParent(); 11443 MachineRegisterInfo &RegInfo = F->getRegInfo(); 11444 Register incr = MI.getOperand(3).getReg(); 11445 bool IsSignExtended = Register::isVirtualRegister(incr) && 11446 isSignExtended(*RegInfo.getVRegDef(incr), TII); 11447 11448 if (CmpOpcode == PPC::CMPW && !IsSignExtended) { 11449 Register ValueReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass); 11450 BuildMI(*BB, MI, dl, TII->get(is8bit ? PPC::EXTSB : PPC::EXTSH), ValueReg) 11451 .addReg(MI.getOperand(3).getReg()); 11452 MI.getOperand(3).setReg(ValueReg); 11453 } 11454 // If we support part-word atomic mnemonics, just use them 11455 if (Subtarget.hasPartwordAtomics()) 11456 return EmitAtomicBinary(MI, BB, is8bit ? 1 : 2, BinOpcode, CmpOpcode, 11457 CmpPred); 11458 11459 // In 64 bit mode we have to use 64 bits for addresses, even though the 11460 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address 11461 // registers without caring whether they're 32 or 64, but here we're 11462 // doing actual arithmetic on the addresses. 11463 bool is64bit = Subtarget.isPPC64(); 11464 bool isLittleEndian = Subtarget.isLittleEndian(); 11465 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO; 11466 11467 const BasicBlock *LLVM_BB = BB->getBasicBlock(); 11468 MachineFunction::iterator It = ++BB->getIterator(); 11469 11470 Register dest = MI.getOperand(0).getReg(); 11471 Register ptrA = MI.getOperand(1).getReg(); 11472 Register ptrB = MI.getOperand(2).getReg(); 11473 11474 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB); 11475 MachineBasicBlock *loop2MBB = 11476 CmpOpcode ? F->CreateMachineBasicBlock(LLVM_BB) : nullptr; 11477 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB); 11478 F->insert(It, loopMBB); 11479 if (CmpOpcode) 11480 F->insert(It, loop2MBB); 11481 F->insert(It, exitMBB); 11482 exitMBB->splice(exitMBB->begin(), BB, 11483 std::next(MachineBasicBlock::iterator(MI)), BB->end()); 11484 exitMBB->transferSuccessorsAndUpdatePHIs(BB); 11485 11486 const TargetRegisterClass *RC = 11487 is64bit ? &PPC::G8RCRegClass : &PPC::GPRCRegClass; 11488 const TargetRegisterClass *GPRC = &PPC::GPRCRegClass; 11489 11490 Register PtrReg = RegInfo.createVirtualRegister(RC); 11491 Register Shift1Reg = RegInfo.createVirtualRegister(GPRC); 11492 Register ShiftReg = 11493 isLittleEndian ? Shift1Reg : RegInfo.createVirtualRegister(GPRC); 11494 Register Incr2Reg = RegInfo.createVirtualRegister(GPRC); 11495 Register MaskReg = RegInfo.createVirtualRegister(GPRC); 11496 Register Mask2Reg = RegInfo.createVirtualRegister(GPRC); 11497 Register Mask3Reg = RegInfo.createVirtualRegister(GPRC); 11498 Register Tmp2Reg = RegInfo.createVirtualRegister(GPRC); 11499 Register Tmp3Reg = RegInfo.createVirtualRegister(GPRC); 11500 Register Tmp4Reg = RegInfo.createVirtualRegister(GPRC); 11501 Register TmpDestReg = RegInfo.createVirtualRegister(GPRC); 11502 Register SrwDestReg = RegInfo.createVirtualRegister(GPRC); 11503 Register Ptr1Reg; 11504 Register TmpReg = 11505 (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(GPRC); 11506 11507 // thisMBB: 11508 // ... 11509 // fallthrough --> loopMBB 11510 BB->addSuccessor(loopMBB); 11511 11512 // The 4-byte load must be aligned, while a char or short may be 11513 // anywhere in the word. Hence all this nasty bookkeeping code. 11514 // add ptr1, ptrA, ptrB [copy if ptrA==0] 11515 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27] 11516 // xori shift, shift1, 24 [16] 11517 // rlwinm ptr, ptr1, 0, 0, 29 11518 // slw incr2, incr, shift 11519 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535] 11520 // slw mask, mask2, shift 11521 // loopMBB: 11522 // lwarx tmpDest, ptr 11523 // add tmp, tmpDest, incr2 11524 // andc tmp2, tmpDest, mask 11525 // and tmp3, tmp, mask 11526 // or tmp4, tmp3, tmp2 11527 // stwcx. tmp4, ptr 11528 // bne- loopMBB 11529 // fallthrough --> exitMBB 11530 // srw SrwDest, tmpDest, shift 11531 // rlwinm SrwDest, SrwDest, 0, 24 [16], 31 11532 if (ptrA != ZeroReg) { 11533 Ptr1Reg = RegInfo.createVirtualRegister(RC); 11534 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg) 11535 .addReg(ptrA) 11536 .addReg(ptrB); 11537 } else { 11538 Ptr1Reg = ptrB; 11539 } 11540 // We need use 32-bit subregister to avoid mismatch register class in 64-bit 11541 // mode. 11542 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg) 11543 .addReg(Ptr1Reg, 0, is64bit ? PPC::sub_32 : 0) 11544 .addImm(3) 11545 .addImm(27) 11546 .addImm(is8bit ? 28 : 27); 11547 if (!isLittleEndian) 11548 BuildMI(BB, dl, TII->get(PPC::XORI), ShiftReg) 11549 .addReg(Shift1Reg) 11550 .addImm(is8bit ? 24 : 16); 11551 if (is64bit) 11552 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg) 11553 .addReg(Ptr1Reg) 11554 .addImm(0) 11555 .addImm(61); 11556 else 11557 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg) 11558 .addReg(Ptr1Reg) 11559 .addImm(0) 11560 .addImm(0) 11561 .addImm(29); 11562 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg).addReg(incr).addReg(ShiftReg); 11563 if (is8bit) 11564 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255); 11565 else { 11566 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0); 11567 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg) 11568 .addReg(Mask3Reg) 11569 .addImm(65535); 11570 } 11571 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg) 11572 .addReg(Mask2Reg) 11573 .addReg(ShiftReg); 11574 11575 BB = loopMBB; 11576 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg) 11577 .addReg(ZeroReg) 11578 .addReg(PtrReg); 11579 if (BinOpcode) 11580 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg) 11581 .addReg(Incr2Reg) 11582 .addReg(TmpDestReg); 11583 BuildMI(BB, dl, TII->get(PPC::ANDC), Tmp2Reg) 11584 .addReg(TmpDestReg) 11585 .addReg(MaskReg); 11586 BuildMI(BB, dl, TII->get(PPC::AND), Tmp3Reg).addReg(TmpReg).addReg(MaskReg); 11587 if (CmpOpcode) { 11588 // For unsigned comparisons, we can directly compare the shifted values. 11589 // For signed comparisons we shift and sign extend. 11590 Register SReg = RegInfo.createVirtualRegister(GPRC); 11591 BuildMI(BB, dl, TII->get(PPC::AND), SReg) 11592 .addReg(TmpDestReg) 11593 .addReg(MaskReg); 11594 unsigned ValueReg = SReg; 11595 unsigned CmpReg = Incr2Reg; 11596 if (CmpOpcode == PPC::CMPW) { 11597 ValueReg = RegInfo.createVirtualRegister(GPRC); 11598 BuildMI(BB, dl, TII->get(PPC::SRW), ValueReg) 11599 .addReg(SReg) 11600 .addReg(ShiftReg); 11601 Register ValueSReg = RegInfo.createVirtualRegister(GPRC); 11602 BuildMI(BB, dl, TII->get(is8bit ? PPC::EXTSB : PPC::EXTSH), ValueSReg) 11603 .addReg(ValueReg); 11604 ValueReg = ValueSReg; 11605 CmpReg = incr; 11606 } 11607 BuildMI(BB, dl, TII->get(CmpOpcode), PPC::CR0) 11608 .addReg(CmpReg) 11609 .addReg(ValueReg); 11610 BuildMI(BB, dl, TII->get(PPC::BCC)) 11611 .addImm(CmpPred) 11612 .addReg(PPC::CR0) 11613 .addMBB(exitMBB); 11614 BB->addSuccessor(loop2MBB); 11615 BB->addSuccessor(exitMBB); 11616 BB = loop2MBB; 11617 } 11618 BuildMI(BB, dl, TII->get(PPC::OR), Tmp4Reg).addReg(Tmp3Reg).addReg(Tmp2Reg); 11619 BuildMI(BB, dl, TII->get(PPC::STWCX)) 11620 .addReg(Tmp4Reg) 11621 .addReg(ZeroReg) 11622 .addReg(PtrReg); 11623 BuildMI(BB, dl, TII->get(PPC::BCC)) 11624 .addImm(PPC::PRED_NE) 11625 .addReg(PPC::CR0) 11626 .addMBB(loopMBB); 11627 BB->addSuccessor(loopMBB); 11628 BB->addSuccessor(exitMBB); 11629 11630 // exitMBB: 11631 // ... 11632 BB = exitMBB; 11633 // Since the shift amount is not a constant, we need to clear 11634 // the upper bits with a separate RLWINM. 11635 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::RLWINM), dest) 11636 .addReg(SrwDestReg) 11637 .addImm(0) 11638 .addImm(is8bit ? 24 : 16) 11639 .addImm(31); 11640 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), SrwDestReg) 11641 .addReg(TmpDestReg) 11642 .addReg(ShiftReg); 11643 return BB; 11644 } 11645 11646 llvm::MachineBasicBlock * 11647 PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr &MI, 11648 MachineBasicBlock *MBB) const { 11649 DebugLoc DL = MI.getDebugLoc(); 11650 const TargetInstrInfo *TII = Subtarget.getInstrInfo(); 11651 const PPCRegisterInfo *TRI = Subtarget.getRegisterInfo(); 11652 11653 MachineFunction *MF = MBB->getParent(); 11654 MachineRegisterInfo &MRI = MF->getRegInfo(); 11655 11656 const BasicBlock *BB = MBB->getBasicBlock(); 11657 MachineFunction::iterator I = ++MBB->getIterator(); 11658 11659 Register DstReg = MI.getOperand(0).getReg(); 11660 const TargetRegisterClass *RC = MRI.getRegClass(DstReg); 11661 assert(TRI->isTypeLegalForClass(*RC, MVT::i32) && "Invalid destination!"); 11662 Register mainDstReg = MRI.createVirtualRegister(RC); 11663 Register restoreDstReg = MRI.createVirtualRegister(RC); 11664 11665 MVT PVT = getPointerTy(MF->getDataLayout()); 11666 assert((PVT == MVT::i64 || PVT == MVT::i32) && 11667 "Invalid Pointer Size!"); 11668 // For v = setjmp(buf), we generate 11669 // 11670 // thisMBB: 11671 // SjLjSetup mainMBB 11672 // bl mainMBB 11673 // v_restore = 1 11674 // b sinkMBB 11675 // 11676 // mainMBB: 11677 // buf[LabelOffset] = LR 11678 // v_main = 0 11679 // 11680 // sinkMBB: 11681 // v = phi(main, restore) 11682 // 11683 11684 MachineBasicBlock *thisMBB = MBB; 11685 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB); 11686 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB); 11687 MF->insert(I, mainMBB); 11688 MF->insert(I, sinkMBB); 11689 11690 MachineInstrBuilder MIB; 11691 11692 // Transfer the remainder of BB and its successor edges to sinkMBB. 11693 sinkMBB->splice(sinkMBB->begin(), MBB, 11694 std::next(MachineBasicBlock::iterator(MI)), MBB->end()); 11695 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB); 11696 11697 // Note that the structure of the jmp_buf used here is not compatible 11698 // with that used by libc, and is not designed to be. Specifically, it 11699 // stores only those 'reserved' registers that LLVM does not otherwise 11700 // understand how to spill. Also, by convention, by the time this 11701 // intrinsic is called, Clang has already stored the frame address in the 11702 // first slot of the buffer and stack address in the third. Following the 11703 // X86 target code, we'll store the jump address in the second slot. We also 11704 // need to save the TOC pointer (R2) to handle jumps between shared 11705 // libraries, and that will be stored in the fourth slot. The thread 11706 // identifier (R13) is not affected. 11707 11708 // thisMBB: 11709 const int64_t LabelOffset = 1 * PVT.getStoreSize(); 11710 const int64_t TOCOffset = 3 * PVT.getStoreSize(); 11711 const int64_t BPOffset = 4 * PVT.getStoreSize(); 11712 11713 // Prepare IP either in reg. 11714 const TargetRegisterClass *PtrRC = getRegClassFor(PVT); 11715 Register LabelReg = MRI.createVirtualRegister(PtrRC); 11716 Register BufReg = MI.getOperand(1).getReg(); 11717 11718 if (Subtarget.is64BitELFABI()) { 11719 setUsesTOCBasePtr(*MBB->getParent()); 11720 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD)) 11721 .addReg(PPC::X2) 11722 .addImm(TOCOffset) 11723 .addReg(BufReg) 11724 .cloneMemRefs(MI); 11725 } 11726 11727 // Naked functions never have a base pointer, and so we use r1. For all 11728 // other functions, this decision must be delayed until during PEI. 11729 unsigned BaseReg; 11730 if (MF->getFunction().hasFnAttribute(Attribute::Naked)) 11731 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1; 11732 else 11733 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP; 11734 11735 MIB = BuildMI(*thisMBB, MI, DL, 11736 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW)) 11737 .addReg(BaseReg) 11738 .addImm(BPOffset) 11739 .addReg(BufReg) 11740 .cloneMemRefs(MI); 11741 11742 // Setup 11743 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB); 11744 MIB.addRegMask(TRI->getNoPreservedMask()); 11745 11746 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1); 11747 11748 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup)) 11749 .addMBB(mainMBB); 11750 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB); 11751 11752 thisMBB->addSuccessor(mainMBB, BranchProbability::getZero()); 11753 thisMBB->addSuccessor(sinkMBB, BranchProbability::getOne()); 11754 11755 // mainMBB: 11756 // mainDstReg = 0 11757 MIB = 11758 BuildMI(mainMBB, DL, 11759 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg); 11760 11761 // Store IP 11762 if (Subtarget.isPPC64()) { 11763 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD)) 11764 .addReg(LabelReg) 11765 .addImm(LabelOffset) 11766 .addReg(BufReg); 11767 } else { 11768 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW)) 11769 .addReg(LabelReg) 11770 .addImm(LabelOffset) 11771 .addReg(BufReg); 11772 } 11773 MIB.cloneMemRefs(MI); 11774 11775 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0); 11776 mainMBB->addSuccessor(sinkMBB); 11777 11778 // sinkMBB: 11779 BuildMI(*sinkMBB, sinkMBB->begin(), DL, 11780 TII->get(PPC::PHI), DstReg) 11781 .addReg(mainDstReg).addMBB(mainMBB) 11782 .addReg(restoreDstReg).addMBB(thisMBB); 11783 11784 MI.eraseFromParent(); 11785 return sinkMBB; 11786 } 11787 11788 MachineBasicBlock * 11789 PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr &MI, 11790 MachineBasicBlock *MBB) const { 11791 DebugLoc DL = MI.getDebugLoc(); 11792 const TargetInstrInfo *TII = Subtarget.getInstrInfo(); 11793 11794 MachineFunction *MF = MBB->getParent(); 11795 MachineRegisterInfo &MRI = MF->getRegInfo(); 11796 11797 MVT PVT = getPointerTy(MF->getDataLayout()); 11798 assert((PVT == MVT::i64 || PVT == MVT::i32) && 11799 "Invalid Pointer Size!"); 11800 11801 const TargetRegisterClass *RC = 11802 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass; 11803 Register Tmp = MRI.createVirtualRegister(RC); 11804 // Since FP is only updated here but NOT referenced, it's treated as GPR. 11805 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31; 11806 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1; 11807 unsigned BP = 11808 (PVT == MVT::i64) 11809 ? PPC::X30 11810 : (Subtarget.isSVR4ABI() && isPositionIndependent() ? PPC::R29 11811 : PPC::R30); 11812 11813 MachineInstrBuilder MIB; 11814 11815 const int64_t LabelOffset = 1 * PVT.getStoreSize(); 11816 const int64_t SPOffset = 2 * PVT.getStoreSize(); 11817 const int64_t TOCOffset = 3 * PVT.getStoreSize(); 11818 const int64_t BPOffset = 4 * PVT.getStoreSize(); 11819 11820 Register BufReg = MI.getOperand(0).getReg(); 11821 11822 // Reload FP (the jumped-to function may not have had a 11823 // frame pointer, and if so, then its r31 will be restored 11824 // as necessary). 11825 if (PVT == MVT::i64) { 11826 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP) 11827 .addImm(0) 11828 .addReg(BufReg); 11829 } else { 11830 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP) 11831 .addImm(0) 11832 .addReg(BufReg); 11833 } 11834 MIB.cloneMemRefs(MI); 11835 11836 // Reload IP 11837 if (PVT == MVT::i64) { 11838 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp) 11839 .addImm(LabelOffset) 11840 .addReg(BufReg); 11841 } else { 11842 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp) 11843 .addImm(LabelOffset) 11844 .addReg(BufReg); 11845 } 11846 MIB.cloneMemRefs(MI); 11847 11848 // Reload SP 11849 if (PVT == MVT::i64) { 11850 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP) 11851 .addImm(SPOffset) 11852 .addReg(BufReg); 11853 } else { 11854 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP) 11855 .addImm(SPOffset) 11856 .addReg(BufReg); 11857 } 11858 MIB.cloneMemRefs(MI); 11859 11860 // Reload BP 11861 if (PVT == MVT::i64) { 11862 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP) 11863 .addImm(BPOffset) 11864 .addReg(BufReg); 11865 } else { 11866 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP) 11867 .addImm(BPOffset) 11868 .addReg(BufReg); 11869 } 11870 MIB.cloneMemRefs(MI); 11871 11872 // Reload TOC 11873 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) { 11874 setUsesTOCBasePtr(*MBB->getParent()); 11875 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2) 11876 .addImm(TOCOffset) 11877 .addReg(BufReg) 11878 .cloneMemRefs(MI); 11879 } 11880 11881 // Jump 11882 BuildMI(*MBB, MI, DL, 11883 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp); 11884 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR)); 11885 11886 MI.eraseFromParent(); 11887 return MBB; 11888 } 11889 11890 bool PPCTargetLowering::hasInlineStackProbe(MachineFunction &MF) const { 11891 // If the function specifically requests inline stack probes, emit them. 11892 if (MF.getFunction().hasFnAttribute("probe-stack")) 11893 return MF.getFunction().getFnAttribute("probe-stack").getValueAsString() == 11894 "inline-asm"; 11895 return false; 11896 } 11897 11898 unsigned PPCTargetLowering::getStackProbeSize(MachineFunction &MF) const { 11899 const TargetFrameLowering *TFI = Subtarget.getFrameLowering(); 11900 unsigned StackAlign = TFI->getStackAlignment(); 11901 assert(StackAlign >= 1 && isPowerOf2_32(StackAlign) && 11902 "Unexpected stack alignment"); 11903 // The default stack probe size is 4096 if the function has no 11904 // stack-probe-size attribute. 11905 unsigned StackProbeSize = 4096; 11906 const Function &Fn = MF.getFunction(); 11907 if (Fn.hasFnAttribute("stack-probe-size")) 11908 Fn.getFnAttribute("stack-probe-size") 11909 .getValueAsString() 11910 .getAsInteger(0, StackProbeSize); 11911 // Round down to the stack alignment. 11912 StackProbeSize &= ~(StackAlign - 1); 11913 return StackProbeSize ? StackProbeSize : StackAlign; 11914 } 11915 11916 // Lower dynamic stack allocation with probing. `emitProbedAlloca` is splitted 11917 // into three phases. In the first phase, it uses pseudo instruction 11918 // PREPARE_PROBED_ALLOCA to get the future result of actual FramePointer and 11919 // FinalStackPtr. In the second phase, it generates a loop for probing blocks. 11920 // At last, it uses pseudo instruction DYNAREAOFFSET to get the future result of 11921 // MaxCallFrameSize so that it can calculate correct data area pointer. 11922 MachineBasicBlock * 11923 PPCTargetLowering::emitProbedAlloca(MachineInstr &MI, 11924 MachineBasicBlock *MBB) const { 11925 const bool isPPC64 = Subtarget.isPPC64(); 11926 MachineFunction *MF = MBB->getParent(); 11927 const TargetInstrInfo *TII = Subtarget.getInstrInfo(); 11928 DebugLoc DL = MI.getDebugLoc(); 11929 const unsigned ProbeSize = getStackProbeSize(*MF); 11930 const BasicBlock *ProbedBB = MBB->getBasicBlock(); 11931 MachineRegisterInfo &MRI = MF->getRegInfo(); 11932 // The CFG of probing stack looks as 11933 // +-----+ 11934 // | MBB | 11935 // +--+--+ 11936 // | 11937 // +----v----+ 11938 // +--->+ TestMBB +---+ 11939 // | +----+----+ | 11940 // | | | 11941 // | +-----v----+ | 11942 // +---+ BlockMBB | | 11943 // +----------+ | 11944 // | 11945 // +---------+ | 11946 // | TailMBB +<--+ 11947 // +---------+ 11948 // In MBB, calculate previous frame pointer and final stack pointer. 11949 // In TestMBB, test if sp is equal to final stack pointer, if so, jump to 11950 // TailMBB. In BlockMBB, update the sp atomically and jump back to TestMBB. 11951 // TailMBB is spliced via \p MI. 11952 MachineBasicBlock *TestMBB = MF->CreateMachineBasicBlock(ProbedBB); 11953 MachineBasicBlock *TailMBB = MF->CreateMachineBasicBlock(ProbedBB); 11954 MachineBasicBlock *BlockMBB = MF->CreateMachineBasicBlock(ProbedBB); 11955 11956 MachineFunction::iterator MBBIter = ++MBB->getIterator(); 11957 MF->insert(MBBIter, TestMBB); 11958 MF->insert(MBBIter, BlockMBB); 11959 MF->insert(MBBIter, TailMBB); 11960 11961 const TargetRegisterClass *G8RC = &PPC::G8RCRegClass; 11962 const TargetRegisterClass *GPRC = &PPC::GPRCRegClass; 11963 11964 Register DstReg = MI.getOperand(0).getReg(); 11965 Register NegSizeReg = MI.getOperand(1).getReg(); 11966 Register SPReg = isPPC64 ? PPC::X1 : PPC::R1; 11967 Register FinalStackPtr = MRI.createVirtualRegister(isPPC64 ? G8RC : GPRC); 11968 Register FramePointer = MRI.createVirtualRegister(isPPC64 ? G8RC : GPRC); 11969 Register ActualNegSizeReg = MRI.createVirtualRegister(isPPC64 ? G8RC : GPRC); 11970 11971 // Since value of NegSizeReg might be realigned in prologepilog, insert a 11972 // PREPARE_PROBED_ALLOCA pseudo instruction to get actual FramePointer and 11973 // NegSize. 11974 unsigned ProbeOpc; 11975 if (!MRI.hasOneNonDBGUse(NegSizeReg)) 11976 ProbeOpc = 11977 isPPC64 ? PPC::PREPARE_PROBED_ALLOCA_64 : PPC::PREPARE_PROBED_ALLOCA_32; 11978 else 11979 // By introducing PREPARE_PROBED_ALLOCA_NEGSIZE_OPT, ActualNegSizeReg 11980 // and NegSizeReg will be allocated in the same phyreg to avoid 11981 // redundant copy when NegSizeReg has only one use which is current MI and 11982 // will be replaced by PREPARE_PROBED_ALLOCA then. 11983 ProbeOpc = isPPC64 ? PPC::PREPARE_PROBED_ALLOCA_NEGSIZE_SAME_REG_64 11984 : PPC::PREPARE_PROBED_ALLOCA_NEGSIZE_SAME_REG_32; 11985 BuildMI(*MBB, {MI}, DL, TII->get(ProbeOpc), FramePointer) 11986 .addDef(ActualNegSizeReg) 11987 .addReg(NegSizeReg) 11988 .add(MI.getOperand(2)) 11989 .add(MI.getOperand(3)); 11990 11991 // Calculate final stack pointer, which equals to SP + ActualNegSize. 11992 BuildMI(*MBB, {MI}, DL, TII->get(isPPC64 ? PPC::ADD8 : PPC::ADD4), 11993 FinalStackPtr) 11994 .addReg(SPReg) 11995 .addReg(ActualNegSizeReg); 11996 11997 // Materialize a scratch register for update. 11998 int64_t NegProbeSize = -(int64_t)ProbeSize; 11999 assert(isInt<32>(NegProbeSize) && "Unhandled probe size!"); 12000 Register ScratchReg = MRI.createVirtualRegister(isPPC64 ? G8RC : GPRC); 12001 if (!isInt<16>(NegProbeSize)) { 12002 Register TempReg = MRI.createVirtualRegister(isPPC64 ? G8RC : GPRC); 12003 BuildMI(*MBB, {MI}, DL, TII->get(isPPC64 ? PPC::LIS8 : PPC::LIS), TempReg) 12004 .addImm(NegProbeSize >> 16); 12005 BuildMI(*MBB, {MI}, DL, TII->get(isPPC64 ? PPC::ORI8 : PPC::ORI), 12006 ScratchReg) 12007 .addReg(TempReg) 12008 .addImm(NegProbeSize & 0xFFFF); 12009 } else 12010 BuildMI(*MBB, {MI}, DL, TII->get(isPPC64 ? PPC::LI8 : PPC::LI), ScratchReg) 12011 .addImm(NegProbeSize); 12012 12013 { 12014 // Probing leading residual part. 12015 Register Div = MRI.createVirtualRegister(isPPC64 ? G8RC : GPRC); 12016 BuildMI(*MBB, {MI}, DL, TII->get(isPPC64 ? PPC::DIVD : PPC::DIVW), Div) 12017 .addReg(ActualNegSizeReg) 12018 .addReg(ScratchReg); 12019 Register Mul = MRI.createVirtualRegister(isPPC64 ? G8RC : GPRC); 12020 BuildMI(*MBB, {MI}, DL, TII->get(isPPC64 ? PPC::MULLD : PPC::MULLW), Mul) 12021 .addReg(Div) 12022 .addReg(ScratchReg); 12023 Register NegMod = MRI.createVirtualRegister(isPPC64 ? G8RC : GPRC); 12024 BuildMI(*MBB, {MI}, DL, TII->get(isPPC64 ? PPC::SUBF8 : PPC::SUBF), NegMod) 12025 .addReg(Mul) 12026 .addReg(ActualNegSizeReg); 12027 BuildMI(*MBB, {MI}, DL, TII->get(isPPC64 ? PPC::STDUX : PPC::STWUX), SPReg) 12028 .addReg(FramePointer) 12029 .addReg(SPReg) 12030 .addReg(NegMod); 12031 } 12032 12033 { 12034 // Remaining part should be multiple of ProbeSize. 12035 Register CmpResult = MRI.createVirtualRegister(&PPC::CRRCRegClass); 12036 BuildMI(TestMBB, DL, TII->get(isPPC64 ? PPC::CMPD : PPC::CMPW), CmpResult) 12037 .addReg(SPReg) 12038 .addReg(FinalStackPtr); 12039 BuildMI(TestMBB, DL, TII->get(PPC::BCC)) 12040 .addImm(PPC::PRED_EQ) 12041 .addReg(CmpResult) 12042 .addMBB(TailMBB); 12043 TestMBB->addSuccessor(BlockMBB); 12044 TestMBB->addSuccessor(TailMBB); 12045 } 12046 12047 { 12048 // Touch the block. 12049 // |P...|P...|P... 12050 BuildMI(BlockMBB, DL, TII->get(isPPC64 ? PPC::STDUX : PPC::STWUX), SPReg) 12051 .addReg(FramePointer) 12052 .addReg(SPReg) 12053 .addReg(ScratchReg); 12054 BuildMI(BlockMBB, DL, TII->get(PPC::B)).addMBB(TestMBB); 12055 BlockMBB->addSuccessor(TestMBB); 12056 } 12057 12058 // Calculation of MaxCallFrameSize is deferred to prologepilog, use 12059 // DYNAREAOFFSET pseudo instruction to get the future result. 12060 Register MaxCallFrameSizeReg = 12061 MRI.createVirtualRegister(isPPC64 ? G8RC : GPRC); 12062 BuildMI(TailMBB, DL, 12063 TII->get(isPPC64 ? PPC::DYNAREAOFFSET8 : PPC::DYNAREAOFFSET), 12064 MaxCallFrameSizeReg) 12065 .add(MI.getOperand(2)) 12066 .add(MI.getOperand(3)); 12067 BuildMI(TailMBB, DL, TII->get(isPPC64 ? PPC::ADD8 : PPC::ADD4), DstReg) 12068 .addReg(SPReg) 12069 .addReg(MaxCallFrameSizeReg); 12070 12071 // Splice instructions after MI to TailMBB. 12072 TailMBB->splice(TailMBB->end(), MBB, 12073 std::next(MachineBasicBlock::iterator(MI)), MBB->end()); 12074 TailMBB->transferSuccessorsAndUpdatePHIs(MBB); 12075 MBB->addSuccessor(TestMBB); 12076 12077 // Delete the pseudo instruction. 12078 MI.eraseFromParent(); 12079 12080 ++NumDynamicAllocaProbed; 12081 return TailMBB; 12082 } 12083 12084 MachineBasicBlock * 12085 PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr &MI, 12086 MachineBasicBlock *BB) const { 12087 if (MI.getOpcode() == TargetOpcode::STACKMAP || 12088 MI.getOpcode() == TargetOpcode::PATCHPOINT) { 12089 if (Subtarget.is64BitELFABI() && 12090 MI.getOpcode() == TargetOpcode::PATCHPOINT && 12091 !Subtarget.isUsingPCRelativeCalls()) { 12092 // Call lowering should have added an r2 operand to indicate a dependence 12093 // on the TOC base pointer value. It can't however, because there is no 12094 // way to mark the dependence as implicit there, and so the stackmap code 12095 // will confuse it with a regular operand. Instead, add the dependence 12096 // here. 12097 MI.addOperand(MachineOperand::CreateReg(PPC::X2, false, true)); 12098 } 12099 12100 return emitPatchPoint(MI, BB); 12101 } 12102 12103 if (MI.getOpcode() == PPC::EH_SjLj_SetJmp32 || 12104 MI.getOpcode() == PPC::EH_SjLj_SetJmp64) { 12105 return emitEHSjLjSetJmp(MI, BB); 12106 } else if (MI.getOpcode() == PPC::EH_SjLj_LongJmp32 || 12107 MI.getOpcode() == PPC::EH_SjLj_LongJmp64) { 12108 return emitEHSjLjLongJmp(MI, BB); 12109 } 12110 12111 const TargetInstrInfo *TII = Subtarget.getInstrInfo(); 12112 12113 // To "insert" these instructions we actually have to insert their 12114 // control-flow patterns. 12115 const BasicBlock *LLVM_BB = BB->getBasicBlock(); 12116 MachineFunction::iterator It = ++BB->getIterator(); 12117 12118 MachineFunction *F = BB->getParent(); 12119 MachineRegisterInfo &MRI = F->getRegInfo(); 12120 12121 if (MI.getOpcode() == PPC::SELECT_CC_I4 || 12122 MI.getOpcode() == PPC::SELECT_CC_I8 || MI.getOpcode() == PPC::SELECT_I4 || 12123 MI.getOpcode() == PPC::SELECT_I8) { 12124 SmallVector<MachineOperand, 2> Cond; 12125 if (MI.getOpcode() == PPC::SELECT_CC_I4 || 12126 MI.getOpcode() == PPC::SELECT_CC_I8) 12127 Cond.push_back(MI.getOperand(4)); 12128 else 12129 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET)); 12130 Cond.push_back(MI.getOperand(1)); 12131 12132 DebugLoc dl = MI.getDebugLoc(); 12133 TII->insertSelect(*BB, MI, dl, MI.getOperand(0).getReg(), Cond, 12134 MI.getOperand(2).getReg(), MI.getOperand(3).getReg()); 12135 } else if (MI.getOpcode() == PPC::SELECT_CC_F4 || 12136 MI.getOpcode() == PPC::SELECT_CC_F8 || 12137 MI.getOpcode() == PPC::SELECT_CC_F16 || 12138 MI.getOpcode() == PPC::SELECT_CC_VRRC || 12139 MI.getOpcode() == PPC::SELECT_CC_VSFRC || 12140 MI.getOpcode() == PPC::SELECT_CC_VSSRC || 12141 MI.getOpcode() == PPC::SELECT_CC_VSRC || 12142 MI.getOpcode() == PPC::SELECT_CC_SPE4 || 12143 MI.getOpcode() == PPC::SELECT_CC_SPE || 12144 MI.getOpcode() == PPC::SELECT_F4 || 12145 MI.getOpcode() == PPC::SELECT_F8 || 12146 MI.getOpcode() == PPC::SELECT_F16 || 12147 MI.getOpcode() == PPC::SELECT_SPE || 12148 MI.getOpcode() == PPC::SELECT_SPE4 || 12149 MI.getOpcode() == PPC::SELECT_VRRC || 12150 MI.getOpcode() == PPC::SELECT_VSFRC || 12151 MI.getOpcode() == PPC::SELECT_VSSRC || 12152 MI.getOpcode() == PPC::SELECT_VSRC) { 12153 // The incoming instruction knows the destination vreg to set, the 12154 // condition code register to branch on, the true/false values to 12155 // select between, and a branch opcode to use. 12156 12157 // thisMBB: 12158 // ... 12159 // TrueVal = ... 12160 // cmpTY ccX, r1, r2 12161 // bCC copy1MBB 12162 // fallthrough --> copy0MBB 12163 MachineBasicBlock *thisMBB = BB; 12164 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); 12165 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); 12166 DebugLoc dl = MI.getDebugLoc(); 12167 F->insert(It, copy0MBB); 12168 F->insert(It, sinkMBB); 12169 12170 // Transfer the remainder of BB and its successor edges to sinkMBB. 12171 sinkMBB->splice(sinkMBB->begin(), BB, 12172 std::next(MachineBasicBlock::iterator(MI)), BB->end()); 12173 sinkMBB->transferSuccessorsAndUpdatePHIs(BB); 12174 12175 // Next, add the true and fallthrough blocks as its successors. 12176 BB->addSuccessor(copy0MBB); 12177 BB->addSuccessor(sinkMBB); 12178 12179 if (MI.getOpcode() == PPC::SELECT_I4 || MI.getOpcode() == PPC::SELECT_I8 || 12180 MI.getOpcode() == PPC::SELECT_F4 || MI.getOpcode() == PPC::SELECT_F8 || 12181 MI.getOpcode() == PPC::SELECT_F16 || 12182 MI.getOpcode() == PPC::SELECT_SPE4 || 12183 MI.getOpcode() == PPC::SELECT_SPE || 12184 MI.getOpcode() == PPC::SELECT_VRRC || 12185 MI.getOpcode() == PPC::SELECT_VSFRC || 12186 MI.getOpcode() == PPC::SELECT_VSSRC || 12187 MI.getOpcode() == PPC::SELECT_VSRC) { 12188 BuildMI(BB, dl, TII->get(PPC::BC)) 12189 .addReg(MI.getOperand(1).getReg()) 12190 .addMBB(sinkMBB); 12191 } else { 12192 unsigned SelectPred = MI.getOperand(4).getImm(); 12193 BuildMI(BB, dl, TII->get(PPC::BCC)) 12194 .addImm(SelectPred) 12195 .addReg(MI.getOperand(1).getReg()) 12196 .addMBB(sinkMBB); 12197 } 12198 12199 // copy0MBB: 12200 // %FalseValue = ... 12201 // # fallthrough to sinkMBB 12202 BB = copy0MBB; 12203 12204 // Update machine-CFG edges 12205 BB->addSuccessor(sinkMBB); 12206 12207 // sinkMBB: 12208 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] 12209 // ... 12210 BB = sinkMBB; 12211 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::PHI), MI.getOperand(0).getReg()) 12212 .addReg(MI.getOperand(3).getReg()) 12213 .addMBB(copy0MBB) 12214 .addReg(MI.getOperand(2).getReg()) 12215 .addMBB(thisMBB); 12216 } else if (MI.getOpcode() == PPC::ReadTB) { 12217 // To read the 64-bit time-base register on a 32-bit target, we read the 12218 // two halves. Should the counter have wrapped while it was being read, we 12219 // need to try again. 12220 // ... 12221 // readLoop: 12222 // mfspr Rx,TBU # load from TBU 12223 // mfspr Ry,TB # load from TB 12224 // mfspr Rz,TBU # load from TBU 12225 // cmpw crX,Rx,Rz # check if 'old'='new' 12226 // bne readLoop # branch if they're not equal 12227 // ... 12228 12229 MachineBasicBlock *readMBB = F->CreateMachineBasicBlock(LLVM_BB); 12230 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); 12231 DebugLoc dl = MI.getDebugLoc(); 12232 F->insert(It, readMBB); 12233 F->insert(It, sinkMBB); 12234 12235 // Transfer the remainder of BB and its successor edges to sinkMBB. 12236 sinkMBB->splice(sinkMBB->begin(), BB, 12237 std::next(MachineBasicBlock::iterator(MI)), BB->end()); 12238 sinkMBB->transferSuccessorsAndUpdatePHIs(BB); 12239 12240 BB->addSuccessor(readMBB); 12241 BB = readMBB; 12242 12243 MachineRegisterInfo &RegInfo = F->getRegInfo(); 12244 Register ReadAgainReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass); 12245 Register LoReg = MI.getOperand(0).getReg(); 12246 Register HiReg = MI.getOperand(1).getReg(); 12247 12248 BuildMI(BB, dl, TII->get(PPC::MFSPR), HiReg).addImm(269); 12249 BuildMI(BB, dl, TII->get(PPC::MFSPR), LoReg).addImm(268); 12250 BuildMI(BB, dl, TII->get(PPC::MFSPR), ReadAgainReg).addImm(269); 12251 12252 Register CmpReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass); 12253 12254 BuildMI(BB, dl, TII->get(PPC::CMPW), CmpReg) 12255 .addReg(HiReg) 12256 .addReg(ReadAgainReg); 12257 BuildMI(BB, dl, TII->get(PPC::BCC)) 12258 .addImm(PPC::PRED_NE) 12259 .addReg(CmpReg) 12260 .addMBB(readMBB); 12261 12262 BB->addSuccessor(readMBB); 12263 BB->addSuccessor(sinkMBB); 12264 } else if (MI.getOpcode() == PPC::ATOMIC_LOAD_ADD_I8) 12265 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4); 12266 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_ADD_I16) 12267 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4); 12268 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_ADD_I32) 12269 BB = EmitAtomicBinary(MI, BB, 4, PPC::ADD4); 12270 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_ADD_I64) 12271 BB = EmitAtomicBinary(MI, BB, 8, PPC::ADD8); 12272 12273 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_AND_I8) 12274 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND); 12275 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_AND_I16) 12276 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND); 12277 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_AND_I32) 12278 BB = EmitAtomicBinary(MI, BB, 4, PPC::AND); 12279 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_AND_I64) 12280 BB = EmitAtomicBinary(MI, BB, 8, PPC::AND8); 12281 12282 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_OR_I8) 12283 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR); 12284 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_OR_I16) 12285 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR); 12286 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_OR_I32) 12287 BB = EmitAtomicBinary(MI, BB, 4, PPC::OR); 12288 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_OR_I64) 12289 BB = EmitAtomicBinary(MI, BB, 8, PPC::OR8); 12290 12291 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_XOR_I8) 12292 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR); 12293 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_XOR_I16) 12294 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR); 12295 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_XOR_I32) 12296 BB = EmitAtomicBinary(MI, BB, 4, PPC::XOR); 12297 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_XOR_I64) 12298 BB = EmitAtomicBinary(MI, BB, 8, PPC::XOR8); 12299 12300 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_NAND_I8) 12301 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND); 12302 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_NAND_I16) 12303 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND); 12304 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_NAND_I32) 12305 BB = EmitAtomicBinary(MI, BB, 4, PPC::NAND); 12306 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_NAND_I64) 12307 BB = EmitAtomicBinary(MI, BB, 8, PPC::NAND8); 12308 12309 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_SUB_I8) 12310 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF); 12311 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_SUB_I16) 12312 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF); 12313 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_SUB_I32) 12314 BB = EmitAtomicBinary(MI, BB, 4, PPC::SUBF); 12315 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_SUB_I64) 12316 BB = EmitAtomicBinary(MI, BB, 8, PPC::SUBF8); 12317 12318 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_MIN_I8) 12319 BB = EmitPartwordAtomicBinary(MI, BB, true, 0, PPC::CMPW, PPC::PRED_GE); 12320 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_MIN_I16) 12321 BB = EmitPartwordAtomicBinary(MI, BB, false, 0, PPC::CMPW, PPC::PRED_GE); 12322 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_MIN_I32) 12323 BB = EmitAtomicBinary(MI, BB, 4, 0, PPC::CMPW, PPC::PRED_GE); 12324 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_MIN_I64) 12325 BB = EmitAtomicBinary(MI, BB, 8, 0, PPC::CMPD, PPC::PRED_GE); 12326 12327 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_MAX_I8) 12328 BB = EmitPartwordAtomicBinary(MI, BB, true, 0, PPC::CMPW, PPC::PRED_LE); 12329 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_MAX_I16) 12330 BB = EmitPartwordAtomicBinary(MI, BB, false, 0, PPC::CMPW, PPC::PRED_LE); 12331 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_MAX_I32) 12332 BB = EmitAtomicBinary(MI, BB, 4, 0, PPC::CMPW, PPC::PRED_LE); 12333 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_MAX_I64) 12334 BB = EmitAtomicBinary(MI, BB, 8, 0, PPC::CMPD, PPC::PRED_LE); 12335 12336 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_UMIN_I8) 12337 BB = EmitPartwordAtomicBinary(MI, BB, true, 0, PPC::CMPLW, PPC::PRED_GE); 12338 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_UMIN_I16) 12339 BB = EmitPartwordAtomicBinary(MI, BB, false, 0, PPC::CMPLW, PPC::PRED_GE); 12340 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_UMIN_I32) 12341 BB = EmitAtomicBinary(MI, BB, 4, 0, PPC::CMPLW, PPC::PRED_GE); 12342 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_UMIN_I64) 12343 BB = EmitAtomicBinary(MI, BB, 8, 0, PPC::CMPLD, PPC::PRED_GE); 12344 12345 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_UMAX_I8) 12346 BB = EmitPartwordAtomicBinary(MI, BB, true, 0, PPC::CMPLW, PPC::PRED_LE); 12347 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_UMAX_I16) 12348 BB = EmitPartwordAtomicBinary(MI, BB, false, 0, PPC::CMPLW, PPC::PRED_LE); 12349 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_UMAX_I32) 12350 BB = EmitAtomicBinary(MI, BB, 4, 0, PPC::CMPLW, PPC::PRED_LE); 12351 else if (MI.getOpcode() == PPC::ATOMIC_LOAD_UMAX_I64) 12352 BB = EmitAtomicBinary(MI, BB, 8, 0, PPC::CMPLD, PPC::PRED_LE); 12353 12354 else if (MI.getOpcode() == PPC::ATOMIC_SWAP_I8) 12355 BB = EmitPartwordAtomicBinary(MI, BB, true, 0); 12356 else if (MI.getOpcode() == PPC::ATOMIC_SWAP_I16) 12357 BB = EmitPartwordAtomicBinary(MI, BB, false, 0); 12358 else if (MI.getOpcode() == PPC::ATOMIC_SWAP_I32) 12359 BB = EmitAtomicBinary(MI, BB, 4, 0); 12360 else if (MI.getOpcode() == PPC::ATOMIC_SWAP_I64) 12361 BB = EmitAtomicBinary(MI, BB, 8, 0); 12362 else if (MI.getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 || 12363 MI.getOpcode() == PPC::ATOMIC_CMP_SWAP_I64 || 12364 (Subtarget.hasPartwordAtomics() && 12365 MI.getOpcode() == PPC::ATOMIC_CMP_SWAP_I8) || 12366 (Subtarget.hasPartwordAtomics() && 12367 MI.getOpcode() == PPC::ATOMIC_CMP_SWAP_I16)) { 12368 bool is64bit = MI.getOpcode() == PPC::ATOMIC_CMP_SWAP_I64; 12369 12370 auto LoadMnemonic = PPC::LDARX; 12371 auto StoreMnemonic = PPC::STDCX; 12372 switch (MI.getOpcode()) { 12373 default: 12374 llvm_unreachable("Compare and swap of unknown size"); 12375 case PPC::ATOMIC_CMP_SWAP_I8: 12376 LoadMnemonic = PPC::LBARX; 12377 StoreMnemonic = PPC::STBCX; 12378 assert(Subtarget.hasPartwordAtomics() && "No support partword atomics."); 12379 break; 12380 case PPC::ATOMIC_CMP_SWAP_I16: 12381 LoadMnemonic = PPC::LHARX; 12382 StoreMnemonic = PPC::STHCX; 12383 assert(Subtarget.hasPartwordAtomics() && "No support partword atomics."); 12384 break; 12385 case PPC::ATOMIC_CMP_SWAP_I32: 12386 LoadMnemonic = PPC::LWARX; 12387 StoreMnemonic = PPC::STWCX; 12388 break; 12389 case PPC::ATOMIC_CMP_SWAP_I64: 12390 LoadMnemonic = PPC::LDARX; 12391 StoreMnemonic = PPC::STDCX; 12392 break; 12393 } 12394 Register dest = MI.getOperand(0).getReg(); 12395 Register ptrA = MI.getOperand(1).getReg(); 12396 Register ptrB = MI.getOperand(2).getReg(); 12397 Register oldval = MI.getOperand(3).getReg(); 12398 Register newval = MI.getOperand(4).getReg(); 12399 DebugLoc dl = MI.getDebugLoc(); 12400 12401 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB); 12402 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB); 12403 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB); 12404 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB); 12405 F->insert(It, loop1MBB); 12406 F->insert(It, loop2MBB); 12407 F->insert(It, midMBB); 12408 F->insert(It, exitMBB); 12409 exitMBB->splice(exitMBB->begin(), BB, 12410 std::next(MachineBasicBlock::iterator(MI)), BB->end()); 12411 exitMBB->transferSuccessorsAndUpdatePHIs(BB); 12412 12413 // thisMBB: 12414 // ... 12415 // fallthrough --> loopMBB 12416 BB->addSuccessor(loop1MBB); 12417 12418 // loop1MBB: 12419 // l[bhwd]arx dest, ptr 12420 // cmp[wd] dest, oldval 12421 // bne- midMBB 12422 // loop2MBB: 12423 // st[bhwd]cx. newval, ptr 12424 // bne- loopMBB 12425 // b exitBB 12426 // midMBB: 12427 // st[bhwd]cx. dest, ptr 12428 // exitBB: 12429 BB = loop1MBB; 12430 BuildMI(BB, dl, TII->get(LoadMnemonic), dest).addReg(ptrA).addReg(ptrB); 12431 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0) 12432 .addReg(oldval) 12433 .addReg(dest); 12434 BuildMI(BB, dl, TII->get(PPC::BCC)) 12435 .addImm(PPC::PRED_NE) 12436 .addReg(PPC::CR0) 12437 .addMBB(midMBB); 12438 BB->addSuccessor(loop2MBB); 12439 BB->addSuccessor(midMBB); 12440 12441 BB = loop2MBB; 12442 BuildMI(BB, dl, TII->get(StoreMnemonic)) 12443 .addReg(newval) 12444 .addReg(ptrA) 12445 .addReg(ptrB); 12446 BuildMI(BB, dl, TII->get(PPC::BCC)) 12447 .addImm(PPC::PRED_NE) 12448 .addReg(PPC::CR0) 12449 .addMBB(loop1MBB); 12450 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB); 12451 BB->addSuccessor(loop1MBB); 12452 BB->addSuccessor(exitMBB); 12453 12454 BB = midMBB; 12455 BuildMI(BB, dl, TII->get(StoreMnemonic)) 12456 .addReg(dest) 12457 .addReg(ptrA) 12458 .addReg(ptrB); 12459 BB->addSuccessor(exitMBB); 12460 12461 // exitMBB: 12462 // ... 12463 BB = exitMBB; 12464 } else if (MI.getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 || 12465 MI.getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) { 12466 // We must use 64-bit registers for addresses when targeting 64-bit, 12467 // since we're actually doing arithmetic on them. Other registers 12468 // can be 32-bit. 12469 bool is64bit = Subtarget.isPPC64(); 12470 bool isLittleEndian = Subtarget.isLittleEndian(); 12471 bool is8bit = MI.getOpcode() == PPC::ATOMIC_CMP_SWAP_I8; 12472 12473 Register dest = MI.getOperand(0).getReg(); 12474 Register ptrA = MI.getOperand(1).getReg(); 12475 Register ptrB = MI.getOperand(2).getReg(); 12476 Register oldval = MI.getOperand(3).getReg(); 12477 Register newval = MI.getOperand(4).getReg(); 12478 DebugLoc dl = MI.getDebugLoc(); 12479 12480 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB); 12481 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB); 12482 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB); 12483 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB); 12484 F->insert(It, loop1MBB); 12485 F->insert(It, loop2MBB); 12486 F->insert(It, midMBB); 12487 F->insert(It, exitMBB); 12488 exitMBB->splice(exitMBB->begin(), BB, 12489 std::next(MachineBasicBlock::iterator(MI)), BB->end()); 12490 exitMBB->transferSuccessorsAndUpdatePHIs(BB); 12491 12492 MachineRegisterInfo &RegInfo = F->getRegInfo(); 12493 const TargetRegisterClass *RC = 12494 is64bit ? &PPC::G8RCRegClass : &PPC::GPRCRegClass; 12495 const TargetRegisterClass *GPRC = &PPC::GPRCRegClass; 12496 12497 Register PtrReg = RegInfo.createVirtualRegister(RC); 12498 Register Shift1Reg = RegInfo.createVirtualRegister(GPRC); 12499 Register ShiftReg = 12500 isLittleEndian ? Shift1Reg : RegInfo.createVirtualRegister(GPRC); 12501 Register NewVal2Reg = RegInfo.createVirtualRegister(GPRC); 12502 Register NewVal3Reg = RegInfo.createVirtualRegister(GPRC); 12503 Register OldVal2Reg = RegInfo.createVirtualRegister(GPRC); 12504 Register OldVal3Reg = RegInfo.createVirtualRegister(GPRC); 12505 Register MaskReg = RegInfo.createVirtualRegister(GPRC); 12506 Register Mask2Reg = RegInfo.createVirtualRegister(GPRC); 12507 Register Mask3Reg = RegInfo.createVirtualRegister(GPRC); 12508 Register Tmp2Reg = RegInfo.createVirtualRegister(GPRC); 12509 Register Tmp4Reg = RegInfo.createVirtualRegister(GPRC); 12510 Register TmpDestReg = RegInfo.createVirtualRegister(GPRC); 12511 Register Ptr1Reg; 12512 Register TmpReg = RegInfo.createVirtualRegister(GPRC); 12513 Register ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO; 12514 // thisMBB: 12515 // ... 12516 // fallthrough --> loopMBB 12517 BB->addSuccessor(loop1MBB); 12518 12519 // The 4-byte load must be aligned, while a char or short may be 12520 // anywhere in the word. Hence all this nasty bookkeeping code. 12521 // add ptr1, ptrA, ptrB [copy if ptrA==0] 12522 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27] 12523 // xori shift, shift1, 24 [16] 12524 // rlwinm ptr, ptr1, 0, 0, 29 12525 // slw newval2, newval, shift 12526 // slw oldval2, oldval,shift 12527 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535] 12528 // slw mask, mask2, shift 12529 // and newval3, newval2, mask 12530 // and oldval3, oldval2, mask 12531 // loop1MBB: 12532 // lwarx tmpDest, ptr 12533 // and tmp, tmpDest, mask 12534 // cmpw tmp, oldval3 12535 // bne- midMBB 12536 // loop2MBB: 12537 // andc tmp2, tmpDest, mask 12538 // or tmp4, tmp2, newval3 12539 // stwcx. tmp4, ptr 12540 // bne- loop1MBB 12541 // b exitBB 12542 // midMBB: 12543 // stwcx. tmpDest, ptr 12544 // exitBB: 12545 // srw dest, tmpDest, shift 12546 if (ptrA != ZeroReg) { 12547 Ptr1Reg = RegInfo.createVirtualRegister(RC); 12548 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg) 12549 .addReg(ptrA) 12550 .addReg(ptrB); 12551 } else { 12552 Ptr1Reg = ptrB; 12553 } 12554 12555 // We need use 32-bit subregister to avoid mismatch register class in 64-bit 12556 // mode. 12557 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg) 12558 .addReg(Ptr1Reg, 0, is64bit ? PPC::sub_32 : 0) 12559 .addImm(3) 12560 .addImm(27) 12561 .addImm(is8bit ? 28 : 27); 12562 if (!isLittleEndian) 12563 BuildMI(BB, dl, TII->get(PPC::XORI), ShiftReg) 12564 .addReg(Shift1Reg) 12565 .addImm(is8bit ? 24 : 16); 12566 if (is64bit) 12567 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg) 12568 .addReg(Ptr1Reg) 12569 .addImm(0) 12570 .addImm(61); 12571 else 12572 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg) 12573 .addReg(Ptr1Reg) 12574 .addImm(0) 12575 .addImm(0) 12576 .addImm(29); 12577 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg) 12578 .addReg(newval) 12579 .addReg(ShiftReg); 12580 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg) 12581 .addReg(oldval) 12582 .addReg(ShiftReg); 12583 if (is8bit) 12584 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255); 12585 else { 12586 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0); 12587 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg) 12588 .addReg(Mask3Reg) 12589 .addImm(65535); 12590 } 12591 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg) 12592 .addReg(Mask2Reg) 12593 .addReg(ShiftReg); 12594 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg) 12595 .addReg(NewVal2Reg) 12596 .addReg(MaskReg); 12597 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg) 12598 .addReg(OldVal2Reg) 12599 .addReg(MaskReg); 12600 12601 BB = loop1MBB; 12602 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg) 12603 .addReg(ZeroReg) 12604 .addReg(PtrReg); 12605 BuildMI(BB, dl, TII->get(PPC::AND), TmpReg) 12606 .addReg(TmpDestReg) 12607 .addReg(MaskReg); 12608 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0) 12609 .addReg(TmpReg) 12610 .addReg(OldVal3Reg); 12611 BuildMI(BB, dl, TII->get(PPC::BCC)) 12612 .addImm(PPC::PRED_NE) 12613 .addReg(PPC::CR0) 12614 .addMBB(midMBB); 12615 BB->addSuccessor(loop2MBB); 12616 BB->addSuccessor(midMBB); 12617 12618 BB = loop2MBB; 12619 BuildMI(BB, dl, TII->get(PPC::ANDC), Tmp2Reg) 12620 .addReg(TmpDestReg) 12621 .addReg(MaskReg); 12622 BuildMI(BB, dl, TII->get(PPC::OR), Tmp4Reg) 12623 .addReg(Tmp2Reg) 12624 .addReg(NewVal3Reg); 12625 BuildMI(BB, dl, TII->get(PPC::STWCX)) 12626 .addReg(Tmp4Reg) 12627 .addReg(ZeroReg) 12628 .addReg(PtrReg); 12629 BuildMI(BB, dl, TII->get(PPC::BCC)) 12630 .addImm(PPC::PRED_NE) 12631 .addReg(PPC::CR0) 12632 .addMBB(loop1MBB); 12633 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB); 12634 BB->addSuccessor(loop1MBB); 12635 BB->addSuccessor(exitMBB); 12636 12637 BB = midMBB; 12638 BuildMI(BB, dl, TII->get(PPC::STWCX)) 12639 .addReg(TmpDestReg) 12640 .addReg(ZeroReg) 12641 .addReg(PtrReg); 12642 BB->addSuccessor(exitMBB); 12643 12644 // exitMBB: 12645 // ... 12646 BB = exitMBB; 12647 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest) 12648 .addReg(TmpReg) 12649 .addReg(ShiftReg); 12650 } else if (MI.getOpcode() == PPC::FADDrtz) { 12651 // This pseudo performs an FADD with rounding mode temporarily forced 12652 // to round-to-zero. We emit this via custom inserter since the FPSCR 12653 // is not modeled at the SelectionDAG level. 12654 Register Dest = MI.getOperand(0).getReg(); 12655 Register Src1 = MI.getOperand(1).getReg(); 12656 Register Src2 = MI.getOperand(2).getReg(); 12657 DebugLoc dl = MI.getDebugLoc(); 12658 12659 MachineRegisterInfo &RegInfo = F->getRegInfo(); 12660 Register MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass); 12661 12662 // Save FPSCR value. 12663 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg); 12664 12665 // Set rounding mode to round-to-zero. 12666 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)) 12667 .addImm(31) 12668 .addReg(PPC::RM, RegState::ImplicitDefine); 12669 12670 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)) 12671 .addImm(30) 12672 .addReg(PPC::RM, RegState::ImplicitDefine); 12673 12674 // Perform addition. 12675 auto MIB = BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest) 12676 .addReg(Src1) 12677 .addReg(Src2); 12678 if (MI.getFlag(MachineInstr::NoFPExcept)) 12679 MIB.setMIFlag(MachineInstr::NoFPExcept); 12680 12681 // Restore FPSCR value. 12682 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSFb)).addImm(1).addReg(MFFSReg); 12683 } else if (MI.getOpcode() == PPC::ANDI_rec_1_EQ_BIT || 12684 MI.getOpcode() == PPC::ANDI_rec_1_GT_BIT || 12685 MI.getOpcode() == PPC::ANDI_rec_1_EQ_BIT8 || 12686 MI.getOpcode() == PPC::ANDI_rec_1_GT_BIT8) { 12687 unsigned Opcode = (MI.getOpcode() == PPC::ANDI_rec_1_EQ_BIT8 || 12688 MI.getOpcode() == PPC::ANDI_rec_1_GT_BIT8) 12689 ? PPC::ANDI8_rec 12690 : PPC::ANDI_rec; 12691 bool IsEQ = (MI.getOpcode() == PPC::ANDI_rec_1_EQ_BIT || 12692 MI.getOpcode() == PPC::ANDI_rec_1_EQ_BIT8); 12693 12694 MachineRegisterInfo &RegInfo = F->getRegInfo(); 12695 Register Dest = RegInfo.createVirtualRegister( 12696 Opcode == PPC::ANDI_rec ? &PPC::GPRCRegClass : &PPC::G8RCRegClass); 12697 12698 DebugLoc Dl = MI.getDebugLoc(); 12699 BuildMI(*BB, MI, Dl, TII->get(Opcode), Dest) 12700 .addReg(MI.getOperand(1).getReg()) 12701 .addImm(1); 12702 BuildMI(*BB, MI, Dl, TII->get(TargetOpcode::COPY), 12703 MI.getOperand(0).getReg()) 12704 .addReg(IsEQ ? PPC::CR0EQ : PPC::CR0GT); 12705 } else if (MI.getOpcode() == PPC::TCHECK_RET) { 12706 DebugLoc Dl = MI.getDebugLoc(); 12707 MachineRegisterInfo &RegInfo = F->getRegInfo(); 12708 Register CRReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass); 12709 BuildMI(*BB, MI, Dl, TII->get(PPC::TCHECK), CRReg); 12710 BuildMI(*BB, MI, Dl, TII->get(TargetOpcode::COPY), 12711 MI.getOperand(0).getReg()) 12712 .addReg(CRReg); 12713 } else if (MI.getOpcode() == PPC::TBEGIN_RET) { 12714 DebugLoc Dl = MI.getDebugLoc(); 12715 unsigned Imm = MI.getOperand(1).getImm(); 12716 BuildMI(*BB, MI, Dl, TII->get(PPC::TBEGIN)).addImm(Imm); 12717 BuildMI(*BB, MI, Dl, TII->get(TargetOpcode::COPY), 12718 MI.getOperand(0).getReg()) 12719 .addReg(PPC::CR0EQ); 12720 } else if (MI.getOpcode() == PPC::SETRNDi) { 12721 DebugLoc dl = MI.getDebugLoc(); 12722 Register OldFPSCRReg = MI.getOperand(0).getReg(); 12723 12724 // Save FPSCR value. 12725 if (MRI.use_empty(OldFPSCRReg)) 12726 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::IMPLICIT_DEF), OldFPSCRReg); 12727 else 12728 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), OldFPSCRReg); 12729 12730 // The floating point rounding mode is in the bits 62:63 of FPCSR, and has 12731 // the following settings: 12732 // 00 Round to nearest 12733 // 01 Round to 0 12734 // 10 Round to +inf 12735 // 11 Round to -inf 12736 12737 // When the operand is immediate, using the two least significant bits of 12738 // the immediate to set the bits 62:63 of FPSCR. 12739 unsigned Mode = MI.getOperand(1).getImm(); 12740 BuildMI(*BB, MI, dl, TII->get((Mode & 1) ? PPC::MTFSB1 : PPC::MTFSB0)) 12741 .addImm(31) 12742 .addReg(PPC::RM, RegState::ImplicitDefine); 12743 12744 BuildMI(*BB, MI, dl, TII->get((Mode & 2) ? PPC::MTFSB1 : PPC::MTFSB0)) 12745 .addImm(30) 12746 .addReg(PPC::RM, RegState::ImplicitDefine); 12747 } else if (MI.getOpcode() == PPC::SETRND) { 12748 DebugLoc dl = MI.getDebugLoc(); 12749 12750 // Copy register from F8RCRegClass::SrcReg to G8RCRegClass::DestReg 12751 // or copy register from G8RCRegClass::SrcReg to F8RCRegClass::DestReg. 12752 // If the target doesn't have DirectMove, we should use stack to do the 12753 // conversion, because the target doesn't have the instructions like mtvsrd 12754 // or mfvsrd to do this conversion directly. 12755 auto copyRegFromG8RCOrF8RC = [&] (unsigned DestReg, unsigned SrcReg) { 12756 if (Subtarget.hasDirectMove()) { 12757 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), DestReg) 12758 .addReg(SrcReg); 12759 } else { 12760 // Use stack to do the register copy. 12761 unsigned StoreOp = PPC::STD, LoadOp = PPC::LFD; 12762 MachineRegisterInfo &RegInfo = F->getRegInfo(); 12763 const TargetRegisterClass *RC = RegInfo.getRegClass(SrcReg); 12764 if (RC == &PPC::F8RCRegClass) { 12765 // Copy register from F8RCRegClass to G8RCRegclass. 12766 assert((RegInfo.getRegClass(DestReg) == &PPC::G8RCRegClass) && 12767 "Unsupported RegClass."); 12768 12769 StoreOp = PPC::STFD; 12770 LoadOp = PPC::LD; 12771 } else { 12772 // Copy register from G8RCRegClass to F8RCRegclass. 12773 assert((RegInfo.getRegClass(SrcReg) == &PPC::G8RCRegClass) && 12774 (RegInfo.getRegClass(DestReg) == &PPC::F8RCRegClass) && 12775 "Unsupported RegClass."); 12776 } 12777 12778 MachineFrameInfo &MFI = F->getFrameInfo(); 12779 int FrameIdx = MFI.CreateStackObject(8, Align(8), false); 12780 12781 MachineMemOperand *MMOStore = F->getMachineMemOperand( 12782 MachinePointerInfo::getFixedStack(*F, FrameIdx, 0), 12783 MachineMemOperand::MOStore, MFI.getObjectSize(FrameIdx), 12784 MFI.getObjectAlign(FrameIdx)); 12785 12786 // Store the SrcReg into the stack. 12787 BuildMI(*BB, MI, dl, TII->get(StoreOp)) 12788 .addReg(SrcReg) 12789 .addImm(0) 12790 .addFrameIndex(FrameIdx) 12791 .addMemOperand(MMOStore); 12792 12793 MachineMemOperand *MMOLoad = F->getMachineMemOperand( 12794 MachinePointerInfo::getFixedStack(*F, FrameIdx, 0), 12795 MachineMemOperand::MOLoad, MFI.getObjectSize(FrameIdx), 12796 MFI.getObjectAlign(FrameIdx)); 12797 12798 // Load from the stack where SrcReg is stored, and save to DestReg, 12799 // so we have done the RegClass conversion from RegClass::SrcReg to 12800 // RegClass::DestReg. 12801 BuildMI(*BB, MI, dl, TII->get(LoadOp), DestReg) 12802 .addImm(0) 12803 .addFrameIndex(FrameIdx) 12804 .addMemOperand(MMOLoad); 12805 } 12806 }; 12807 12808 Register OldFPSCRReg = MI.getOperand(0).getReg(); 12809 12810 // Save FPSCR value. 12811 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), OldFPSCRReg); 12812 12813 // When the operand is gprc register, use two least significant bits of the 12814 // register and mtfsf instruction to set the bits 62:63 of FPSCR. 12815 // 12816 // copy OldFPSCRTmpReg, OldFPSCRReg 12817 // (INSERT_SUBREG ExtSrcReg, (IMPLICIT_DEF ImDefReg), SrcOp, 1) 12818 // rldimi NewFPSCRTmpReg, ExtSrcReg, OldFPSCRReg, 0, 62 12819 // copy NewFPSCRReg, NewFPSCRTmpReg 12820 // mtfsf 255, NewFPSCRReg 12821 MachineOperand SrcOp = MI.getOperand(1); 12822 MachineRegisterInfo &RegInfo = F->getRegInfo(); 12823 Register OldFPSCRTmpReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass); 12824 12825 copyRegFromG8RCOrF8RC(OldFPSCRTmpReg, OldFPSCRReg); 12826 12827 Register ImDefReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass); 12828 Register ExtSrcReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass); 12829 12830 // The first operand of INSERT_SUBREG should be a register which has 12831 // subregisters, we only care about its RegClass, so we should use an 12832 // IMPLICIT_DEF register. 12833 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::IMPLICIT_DEF), ImDefReg); 12834 BuildMI(*BB, MI, dl, TII->get(PPC::INSERT_SUBREG), ExtSrcReg) 12835 .addReg(ImDefReg) 12836 .add(SrcOp) 12837 .addImm(1); 12838 12839 Register NewFPSCRTmpReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass); 12840 BuildMI(*BB, MI, dl, TII->get(PPC::RLDIMI), NewFPSCRTmpReg) 12841 .addReg(OldFPSCRTmpReg) 12842 .addReg(ExtSrcReg) 12843 .addImm(0) 12844 .addImm(62); 12845 12846 Register NewFPSCRReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass); 12847 copyRegFromG8RCOrF8RC(NewFPSCRReg, NewFPSCRTmpReg); 12848 12849 // The mask 255 means that put the 32:63 bits of NewFPSCRReg to the 32:63 12850 // bits of FPSCR. 12851 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)) 12852 .addImm(255) 12853 .addReg(NewFPSCRReg) 12854 .addImm(0) 12855 .addImm(0); 12856 } else if (MI.getOpcode() == PPC::SETFLM) { 12857 DebugLoc Dl = MI.getDebugLoc(); 12858 12859 // Result of setflm is previous FPSCR content, so we need to save it first. 12860 Register OldFPSCRReg = MI.getOperand(0).getReg(); 12861 if (MRI.use_empty(OldFPSCRReg)) 12862 BuildMI(*BB, MI, Dl, TII->get(TargetOpcode::IMPLICIT_DEF), OldFPSCRReg); 12863 else 12864 BuildMI(*BB, MI, Dl, TII->get(PPC::MFFS), OldFPSCRReg); 12865 12866 // Put bits in 32:63 to FPSCR. 12867 Register NewFPSCRReg = MI.getOperand(1).getReg(); 12868 BuildMI(*BB, MI, Dl, TII->get(PPC::MTFSF)) 12869 .addImm(255) 12870 .addReg(NewFPSCRReg) 12871 .addImm(0) 12872 .addImm(0); 12873 } else if (MI.getOpcode() == PPC::PROBED_ALLOCA_32 || 12874 MI.getOpcode() == PPC::PROBED_ALLOCA_64) { 12875 return emitProbedAlloca(MI, BB); 12876 } else if (MI.getOpcode() == PPC::SPLIT_QUADWORD) { 12877 DebugLoc DL = MI.getDebugLoc(); 12878 Register Src = MI.getOperand(2).getReg(); 12879 Register Lo = MI.getOperand(0).getReg(); 12880 Register Hi = MI.getOperand(1).getReg(); 12881 BuildMI(*BB, MI, DL, TII->get(TargetOpcode::COPY)) 12882 .addDef(Lo) 12883 .addUse(Src, 0, PPC::sub_gp8_x1); 12884 BuildMI(*BB, MI, DL, TII->get(TargetOpcode::COPY)) 12885 .addDef(Hi) 12886 .addUse(Src, 0, PPC::sub_gp8_x0); 12887 } else if (MI.getOpcode() == PPC::LQX_PSEUDO || 12888 MI.getOpcode() == PPC::STQX_PSEUDO) { 12889 DebugLoc DL = MI.getDebugLoc(); 12890 // Ptr is used as the ptr_rc_no_r0 part 12891 // of LQ/STQ's memory operand and adding result of RA and RB, 12892 // so it has to be g8rc_and_g8rc_nox0. 12893 Register Ptr = 12894 F->getRegInfo().createVirtualRegister(&PPC::G8RC_and_G8RC_NOX0RegClass); 12895 Register Val = MI.getOperand(0).getReg(); 12896 Register RA = MI.getOperand(1).getReg(); 12897 Register RB = MI.getOperand(2).getReg(); 12898 BuildMI(*BB, MI, DL, TII->get(PPC::ADD8), Ptr).addReg(RA).addReg(RB); 12899 BuildMI(*BB, MI, DL, 12900 MI.getOpcode() == PPC::LQX_PSEUDO ? TII->get(PPC::LQ) 12901 : TII->get(PPC::STQ)) 12902 .addReg(Val, MI.getOpcode() == PPC::LQX_PSEUDO ? RegState::Define : 0) 12903 .addImm(0) 12904 .addReg(Ptr); 12905 } else { 12906 llvm_unreachable("Unexpected instr type to insert"); 12907 } 12908 12909 MI.eraseFromParent(); // The pseudo instruction is gone now. 12910 return BB; 12911 } 12912 12913 //===----------------------------------------------------------------------===// 12914 // Target Optimization Hooks 12915 //===----------------------------------------------------------------------===// 12916 12917 static int getEstimateRefinementSteps(EVT VT, const PPCSubtarget &Subtarget) { 12918 // For the estimates, convergence is quadratic, so we essentially double the 12919 // number of digits correct after every iteration. For both FRE and FRSQRTE, 12920 // the minimum architected relative accuracy is 2^-5. When hasRecipPrec(), 12921 // this is 2^-14. IEEE float has 23 digits and double has 52 digits. 12922 int RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3; 12923 if (VT.getScalarType() == MVT::f64) 12924 RefinementSteps++; 12925 return RefinementSteps; 12926 } 12927 12928 SDValue PPCTargetLowering::getSqrtInputTest(SDValue Op, SelectionDAG &DAG, 12929 const DenormalMode &Mode) const { 12930 // We only have VSX Vector Test for software Square Root. 12931 EVT VT = Op.getValueType(); 12932 if (!isTypeLegal(MVT::i1) || 12933 (VT != MVT::f64 && 12934 ((VT != MVT::v2f64 && VT != MVT::v4f32) || !Subtarget.hasVSX()))) 12935 return TargetLowering::getSqrtInputTest(Op, DAG, Mode); 12936 12937 SDLoc DL(Op); 12938 // The output register of FTSQRT is CR field. 12939 SDValue FTSQRT = DAG.getNode(PPCISD::FTSQRT, DL, MVT::i32, Op); 12940 // ftsqrt BF,FRB 12941 // Let e_b be the unbiased exponent of the double-precision 12942 // floating-point operand in register FRB. 12943 // fe_flag is set to 1 if either of the following conditions occurs. 12944 // - The double-precision floating-point operand in register FRB is a zero, 12945 // a NaN, or an infinity, or a negative value. 12946 // - e_b is less than or equal to -970. 12947 // Otherwise fe_flag is set to 0. 12948 // Both VSX and non-VSX versions would set EQ bit in the CR if the number is 12949 // not eligible for iteration. (zero/negative/infinity/nan or unbiased 12950 // exponent is less than -970) 12951 SDValue SRIdxVal = DAG.getTargetConstant(PPC::sub_eq, DL, MVT::i32); 12952 return SDValue(DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG, DL, MVT::i1, 12953 FTSQRT, SRIdxVal), 12954 0); 12955 } 12956 12957 SDValue 12958 PPCTargetLowering::getSqrtResultForDenormInput(SDValue Op, 12959 SelectionDAG &DAG) const { 12960 // We only have VSX Vector Square Root. 12961 EVT VT = Op.getValueType(); 12962 if (VT != MVT::f64 && 12963 ((VT != MVT::v2f64 && VT != MVT::v4f32) || !Subtarget.hasVSX())) 12964 return TargetLowering::getSqrtResultForDenormInput(Op, DAG); 12965 12966 return DAG.getNode(PPCISD::FSQRT, SDLoc(Op), VT, Op); 12967 } 12968 12969 SDValue PPCTargetLowering::getSqrtEstimate(SDValue Operand, SelectionDAG &DAG, 12970 int Enabled, int &RefinementSteps, 12971 bool &UseOneConstNR, 12972 bool Reciprocal) const { 12973 EVT VT = Operand.getValueType(); 12974 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) || 12975 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) || 12976 (VT == MVT::v4f32 && Subtarget.hasAltivec()) || 12977 (VT == MVT::v2f64 && Subtarget.hasVSX())) { 12978 if (RefinementSteps == ReciprocalEstimate::Unspecified) 12979 RefinementSteps = getEstimateRefinementSteps(VT, Subtarget); 12980 12981 // The Newton-Raphson computation with a single constant does not provide 12982 // enough accuracy on some CPUs. 12983 UseOneConstNR = !Subtarget.needsTwoConstNR(); 12984 return DAG.getNode(PPCISD::FRSQRTE, SDLoc(Operand), VT, Operand); 12985 } 12986 return SDValue(); 12987 } 12988 12989 SDValue PPCTargetLowering::getRecipEstimate(SDValue Operand, SelectionDAG &DAG, 12990 int Enabled, 12991 int &RefinementSteps) const { 12992 EVT VT = Operand.getValueType(); 12993 if ((VT == MVT::f32 && Subtarget.hasFRES()) || 12994 (VT == MVT::f64 && Subtarget.hasFRE()) || 12995 (VT == MVT::v4f32 && Subtarget.hasAltivec()) || 12996 (VT == MVT::v2f64 && Subtarget.hasVSX())) { 12997 if (RefinementSteps == ReciprocalEstimate::Unspecified) 12998 RefinementSteps = getEstimateRefinementSteps(VT, Subtarget); 12999 return DAG.getNode(PPCISD::FRE, SDLoc(Operand), VT, Operand); 13000 } 13001 return SDValue(); 13002 } 13003 13004 unsigned PPCTargetLowering::combineRepeatedFPDivisors() const { 13005 // Note: This functionality is used only when unsafe-fp-math is enabled, and 13006 // on cores with reciprocal estimates (which are used when unsafe-fp-math is 13007 // enabled for division), this functionality is redundant with the default 13008 // combiner logic (once the division -> reciprocal/multiply transformation 13009 // has taken place). As a result, this matters more for older cores than for 13010 // newer ones. 13011 13012 // Combine multiple FDIVs with the same divisor into multiple FMULs by the 13013 // reciprocal if there are two or more FDIVs (for embedded cores with only 13014 // one FP pipeline) for three or more FDIVs (for generic OOO cores). 13015 switch (Subtarget.getCPUDirective()) { 13016 default: 13017 return 3; 13018 case PPC::DIR_440: 13019 case PPC::DIR_A2: 13020 case PPC::DIR_E500: 13021 case PPC::DIR_E500mc: 13022 case PPC::DIR_E5500: 13023 return 2; 13024 } 13025 } 13026 13027 // isConsecutiveLSLoc needs to work even if all adds have not yet been 13028 // collapsed, and so we need to look through chains of them. 13029 static void getBaseWithConstantOffset(SDValue Loc, SDValue &Base, 13030 int64_t& Offset, SelectionDAG &DAG) { 13031 if (DAG.isBaseWithConstantOffset(Loc)) { 13032 Base = Loc.getOperand(0); 13033 Offset += cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue(); 13034 13035 // The base might itself be a base plus an offset, and if so, accumulate 13036 // that as well. 13037 getBaseWithConstantOffset(Loc.getOperand(0), Base, Offset, DAG); 13038 } 13039 } 13040 13041 static bool isConsecutiveLSLoc(SDValue Loc, EVT VT, LSBaseSDNode *Base, 13042 unsigned Bytes, int Dist, 13043 SelectionDAG &DAG) { 13044 if (VT.getSizeInBits() / 8 != Bytes) 13045 return false; 13046 13047 SDValue BaseLoc = Base->getBasePtr(); 13048 if (Loc.getOpcode() == ISD::FrameIndex) { 13049 if (BaseLoc.getOpcode() != ISD::FrameIndex) 13050 return false; 13051 const MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo(); 13052 int FI = cast<FrameIndexSDNode>(Loc)->getIndex(); 13053 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex(); 13054 int FS = MFI.getObjectSize(FI); 13055 int BFS = MFI.getObjectSize(BFI); 13056 if (FS != BFS || FS != (int)Bytes) return false; 13057 return MFI.getObjectOffset(FI) == (MFI.getObjectOffset(BFI) + Dist*Bytes); 13058 } 13059 13060 SDValue Base1 = Loc, Base2 = BaseLoc; 13061 int64_t Offset1 = 0, Offset2 = 0; 13062 getBaseWithConstantOffset(Loc, Base1, Offset1, DAG); 13063 getBaseWithConstantOffset(BaseLoc, Base2, Offset2, DAG); 13064 if (Base1 == Base2 && Offset1 == (Offset2 + Dist * Bytes)) 13065 return true; 13066 13067 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 13068 const GlobalValue *GV1 = nullptr; 13069 const GlobalValue *GV2 = nullptr; 13070 Offset1 = 0; 13071 Offset2 = 0; 13072 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1); 13073 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2); 13074 if (isGA1 && isGA2 && GV1 == GV2) 13075 return Offset1 == (Offset2 + Dist*Bytes); 13076 return false; 13077 } 13078 13079 // Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does 13080 // not enforce equality of the chain operands. 13081 static bool isConsecutiveLS(SDNode *N, LSBaseSDNode *Base, 13082 unsigned Bytes, int Dist, 13083 SelectionDAG &DAG) { 13084 if (LSBaseSDNode *LS = dyn_cast<LSBaseSDNode>(N)) { 13085 EVT VT = LS->getMemoryVT(); 13086 SDValue Loc = LS->getBasePtr(); 13087 return isConsecutiveLSLoc(Loc, VT, Base, Bytes, Dist, DAG); 13088 } 13089 13090 if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) { 13091 EVT VT; 13092 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) { 13093 default: return false; 13094 case Intrinsic::ppc_altivec_lvx: 13095 case Intrinsic::ppc_altivec_lvxl: 13096 case Intrinsic::ppc_vsx_lxvw4x: 13097 case Intrinsic::ppc_vsx_lxvw4x_be: 13098 VT = MVT::v4i32; 13099 break; 13100 case Intrinsic::ppc_vsx_lxvd2x: 13101 case Intrinsic::ppc_vsx_lxvd2x_be: 13102 VT = MVT::v2f64; 13103 break; 13104 case Intrinsic::ppc_altivec_lvebx: 13105 VT = MVT::i8; 13106 break; 13107 case Intrinsic::ppc_altivec_lvehx: 13108 VT = MVT::i16; 13109 break; 13110 case Intrinsic::ppc_altivec_lvewx: 13111 VT = MVT::i32; 13112 break; 13113 } 13114 13115 return isConsecutiveLSLoc(N->getOperand(2), VT, Base, Bytes, Dist, DAG); 13116 } 13117 13118 if (N->getOpcode() == ISD::INTRINSIC_VOID) { 13119 EVT VT; 13120 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) { 13121 default: return false; 13122 case Intrinsic::ppc_altivec_stvx: 13123 case Intrinsic::ppc_altivec_stvxl: 13124 case Intrinsic::ppc_vsx_stxvw4x: 13125 VT = MVT::v4i32; 13126 break; 13127 case Intrinsic::ppc_vsx_stxvd2x: 13128 VT = MVT::v2f64; 13129 break; 13130 case Intrinsic::ppc_vsx_stxvw4x_be: 13131 VT = MVT::v4i32; 13132 break; 13133 case Intrinsic::ppc_vsx_stxvd2x_be: 13134 VT = MVT::v2f64; 13135 break; 13136 case Intrinsic::ppc_altivec_stvebx: 13137 VT = MVT::i8; 13138 break; 13139 case Intrinsic::ppc_altivec_stvehx: 13140 VT = MVT::i16; 13141 break; 13142 case Intrinsic::ppc_altivec_stvewx: 13143 VT = MVT::i32; 13144 break; 13145 } 13146 13147 return isConsecutiveLSLoc(N->getOperand(3), VT, Base, Bytes, Dist, DAG); 13148 } 13149 13150 return false; 13151 } 13152 13153 // Return true is there is a nearyby consecutive load to the one provided 13154 // (regardless of alignment). We search up and down the chain, looking though 13155 // token factors and other loads (but nothing else). As a result, a true result 13156 // indicates that it is safe to create a new consecutive load adjacent to the 13157 // load provided. 13158 static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) { 13159 SDValue Chain = LD->getChain(); 13160 EVT VT = LD->getMemoryVT(); 13161 13162 SmallSet<SDNode *, 16> LoadRoots; 13163 SmallVector<SDNode *, 8> Queue(1, Chain.getNode()); 13164 SmallSet<SDNode *, 16> Visited; 13165 13166 // First, search up the chain, branching to follow all token-factor operands. 13167 // If we find a consecutive load, then we're done, otherwise, record all 13168 // nodes just above the top-level loads and token factors. 13169 while (!Queue.empty()) { 13170 SDNode *ChainNext = Queue.pop_back_val(); 13171 if (!Visited.insert(ChainNext).second) 13172 continue; 13173 13174 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(ChainNext)) { 13175 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG)) 13176 return true; 13177 13178 if (!Visited.count(ChainLD->getChain().getNode())) 13179 Queue.push_back(ChainLD->getChain().getNode()); 13180 } else if (ChainNext->getOpcode() == ISD::TokenFactor) { 13181 for (const SDUse &O : ChainNext->ops()) 13182 if (!Visited.count(O.getNode())) 13183 Queue.push_back(O.getNode()); 13184 } else 13185 LoadRoots.insert(ChainNext); 13186 } 13187 13188 // Second, search down the chain, starting from the top-level nodes recorded 13189 // in the first phase. These top-level nodes are the nodes just above all 13190 // loads and token factors. Starting with their uses, recursively look though 13191 // all loads (just the chain uses) and token factors to find a consecutive 13192 // load. 13193 Visited.clear(); 13194 Queue.clear(); 13195 13196 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(), 13197 IE = LoadRoots.end(); I != IE; ++I) { 13198 Queue.push_back(*I); 13199 13200 while (!Queue.empty()) { 13201 SDNode *LoadRoot = Queue.pop_back_val(); 13202 if (!Visited.insert(LoadRoot).second) 13203 continue; 13204 13205 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(LoadRoot)) 13206 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG)) 13207 return true; 13208 13209 for (SDNode *U : LoadRoot->uses()) 13210 if (((isa<MemSDNode>(U) && 13211 cast<MemSDNode>(U)->getChain().getNode() == LoadRoot) || 13212 U->getOpcode() == ISD::TokenFactor) && 13213 !Visited.count(U)) 13214 Queue.push_back(U); 13215 } 13216 } 13217 13218 return false; 13219 } 13220 13221 /// This function is called when we have proved that a SETCC node can be replaced 13222 /// by subtraction (and other supporting instructions) so that the result of 13223 /// comparison is kept in a GPR instead of CR. This function is purely for 13224 /// codegen purposes and has some flags to guide the codegen process. 13225 static SDValue generateEquivalentSub(SDNode *N, int Size, bool Complement, 13226 bool Swap, SDLoc &DL, SelectionDAG &DAG) { 13227 assert(N->getOpcode() == ISD::SETCC && "ISD::SETCC Expected."); 13228 13229 // Zero extend the operands to the largest legal integer. Originally, they 13230 // must be of a strictly smaller size. 13231 auto Op0 = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64, N->getOperand(0), 13232 DAG.getConstant(Size, DL, MVT::i32)); 13233 auto Op1 = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64, N->getOperand(1), 13234 DAG.getConstant(Size, DL, MVT::i32)); 13235 13236 // Swap if needed. Depends on the condition code. 13237 if (Swap) 13238 std::swap(Op0, Op1); 13239 13240 // Subtract extended integers. 13241 auto SubNode = DAG.getNode(ISD::SUB, DL, MVT::i64, Op0, Op1); 13242 13243 // Move the sign bit to the least significant position and zero out the rest. 13244 // Now the least significant bit carries the result of original comparison. 13245 auto Shifted = DAG.getNode(ISD::SRL, DL, MVT::i64, SubNode, 13246 DAG.getConstant(Size - 1, DL, MVT::i32)); 13247 auto Final = Shifted; 13248 13249 // Complement the result if needed. Based on the condition code. 13250 if (Complement) 13251 Final = DAG.getNode(ISD::XOR, DL, MVT::i64, Shifted, 13252 DAG.getConstant(1, DL, MVT::i64)); 13253 13254 return DAG.getNode(ISD::TRUNCATE, DL, MVT::i1, Final); 13255 } 13256 13257 SDValue PPCTargetLowering::ConvertSETCCToSubtract(SDNode *N, 13258 DAGCombinerInfo &DCI) const { 13259 assert(N->getOpcode() == ISD::SETCC && "ISD::SETCC Expected."); 13260 13261 SelectionDAG &DAG = DCI.DAG; 13262 SDLoc DL(N); 13263 13264 // Size of integers being compared has a critical role in the following 13265 // analysis, so we prefer to do this when all types are legal. 13266 if (!DCI.isAfterLegalizeDAG()) 13267 return SDValue(); 13268 13269 // If all users of SETCC extend its value to a legal integer type 13270 // then we replace SETCC with a subtraction 13271 for (const SDNode *U : N->uses()) 13272 if (U->getOpcode() != ISD::ZERO_EXTEND) 13273 return SDValue(); 13274 13275 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get(); 13276 auto OpSize = N->getOperand(0).getValueSizeInBits(); 13277 13278 unsigned Size = DAG.getDataLayout().getLargestLegalIntTypeSizeInBits(); 13279 13280 if (OpSize < Size) { 13281 switch (CC) { 13282 default: break; 13283 case ISD::SETULT: 13284 return generateEquivalentSub(N, Size, false, false, DL, DAG); 13285 case ISD::SETULE: 13286 return generateEquivalentSub(N, Size, true, true, DL, DAG); 13287 case ISD::SETUGT: 13288 return generateEquivalentSub(N, Size, false, true, DL, DAG); 13289 case ISD::SETUGE: 13290 return generateEquivalentSub(N, Size, true, false, DL, DAG); 13291 } 13292 } 13293 13294 return SDValue(); 13295 } 13296 13297 SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N, 13298 DAGCombinerInfo &DCI) const { 13299 SelectionDAG &DAG = DCI.DAG; 13300 SDLoc dl(N); 13301 13302 assert(Subtarget.useCRBits() && "Expecting to be tracking CR bits"); 13303 // If we're tracking CR bits, we need to be careful that we don't have: 13304 // trunc(binary-ops(zext(x), zext(y))) 13305 // or 13306 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...) 13307 // such that we're unnecessarily moving things into GPRs when it would be 13308 // better to keep them in CR bits. 13309 13310 // Note that trunc here can be an actual i1 trunc, or can be the effective 13311 // truncation that comes from a setcc or select_cc. 13312 if (N->getOpcode() == ISD::TRUNCATE && 13313 N->getValueType(0) != MVT::i1) 13314 return SDValue(); 13315 13316 if (N->getOperand(0).getValueType() != MVT::i32 && 13317 N->getOperand(0).getValueType() != MVT::i64) 13318 return SDValue(); 13319 13320 if (N->getOpcode() == ISD::SETCC || 13321 N->getOpcode() == ISD::SELECT_CC) { 13322 // If we're looking at a comparison, then we need to make sure that the 13323 // high bits (all except for the first) don't matter the result. 13324 ISD::CondCode CC = 13325 cast<CondCodeSDNode>(N->getOperand( 13326 N->getOpcode() == ISD::SETCC ? 2 : 4))->get(); 13327 unsigned OpBits = N->getOperand(0).getValueSizeInBits(); 13328 13329 if (ISD::isSignedIntSetCC(CC)) { 13330 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits || 13331 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits) 13332 return SDValue(); 13333 } else if (ISD::isUnsignedIntSetCC(CC)) { 13334 if (!DAG.MaskedValueIsZero(N->getOperand(0), 13335 APInt::getHighBitsSet(OpBits, OpBits-1)) || 13336 !DAG.MaskedValueIsZero(N->getOperand(1), 13337 APInt::getHighBitsSet(OpBits, OpBits-1))) 13338 return (N->getOpcode() == ISD::SETCC ? ConvertSETCCToSubtract(N, DCI) 13339 : SDValue()); 13340 } else { 13341 // This is neither a signed nor an unsigned comparison, just make sure 13342 // that the high bits are equal. 13343 KnownBits Op1Known = DAG.computeKnownBits(N->getOperand(0)); 13344 KnownBits Op2Known = DAG.computeKnownBits(N->getOperand(1)); 13345 13346 // We don't really care about what is known about the first bit (if 13347 // anything), so pretend that it is known zero for both to ensure they can 13348 // be compared as constants. 13349 Op1Known.Zero.setBit(0); Op1Known.One.clearBit(0); 13350 Op2Known.Zero.setBit(0); Op2Known.One.clearBit(0); 13351 13352 if (!Op1Known.isConstant() || !Op2Known.isConstant() || 13353 Op1Known.getConstant() != Op2Known.getConstant()) 13354 return SDValue(); 13355 } 13356 } 13357 13358 // We now know that the higher-order bits are irrelevant, we just need to 13359 // make sure that all of the intermediate operations are bit operations, and 13360 // all inputs are extensions. 13361 if (N->getOperand(0).getOpcode() != ISD::AND && 13362 N->getOperand(0).getOpcode() != ISD::OR && 13363 N->getOperand(0).getOpcode() != ISD::XOR && 13364 N->getOperand(0).getOpcode() != ISD::SELECT && 13365 N->getOperand(0).getOpcode() != ISD::SELECT_CC && 13366 N->getOperand(0).getOpcode() != ISD::TRUNCATE && 13367 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND && 13368 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND && 13369 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND) 13370 return SDValue(); 13371 13372 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) && 13373 N->getOperand(1).getOpcode() != ISD::AND && 13374 N->getOperand(1).getOpcode() != ISD::OR && 13375 N->getOperand(1).getOpcode() != ISD::XOR && 13376 N->getOperand(1).getOpcode() != ISD::SELECT && 13377 N->getOperand(1).getOpcode() != ISD::SELECT_CC && 13378 N->getOperand(1).getOpcode() != ISD::TRUNCATE && 13379 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND && 13380 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND && 13381 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND) 13382 return SDValue(); 13383 13384 SmallVector<SDValue, 4> Inputs; 13385 SmallVector<SDValue, 8> BinOps, PromOps; 13386 SmallPtrSet<SDNode *, 16> Visited; 13387 13388 for (unsigned i = 0; i < 2; ++i) { 13389 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND || 13390 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND || 13391 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) && 13392 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) || 13393 isa<ConstantSDNode>(N->getOperand(i))) 13394 Inputs.push_back(N->getOperand(i)); 13395 else 13396 BinOps.push_back(N->getOperand(i)); 13397 13398 if (N->getOpcode() == ISD::TRUNCATE) 13399 break; 13400 } 13401 13402 // Visit all inputs, collect all binary operations (and, or, xor and 13403 // select) that are all fed by extensions. 13404 while (!BinOps.empty()) { 13405 SDValue BinOp = BinOps.pop_back_val(); 13406 13407 if (!Visited.insert(BinOp.getNode()).second) 13408 continue; 13409 13410 PromOps.push_back(BinOp); 13411 13412 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) { 13413 // The condition of the select is not promoted. 13414 if (BinOp.getOpcode() == ISD::SELECT && i == 0) 13415 continue; 13416 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3) 13417 continue; 13418 13419 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND || 13420 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND || 13421 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) && 13422 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) || 13423 isa<ConstantSDNode>(BinOp.getOperand(i))) { 13424 Inputs.push_back(BinOp.getOperand(i)); 13425 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND || 13426 BinOp.getOperand(i).getOpcode() == ISD::OR || 13427 BinOp.getOperand(i).getOpcode() == ISD::XOR || 13428 BinOp.getOperand(i).getOpcode() == ISD::SELECT || 13429 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC || 13430 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE || 13431 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND || 13432 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND || 13433 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) { 13434 BinOps.push_back(BinOp.getOperand(i)); 13435 } else { 13436 // We have an input that is not an extension or another binary 13437 // operation; we'll abort this transformation. 13438 return SDValue(); 13439 } 13440 } 13441 } 13442 13443 // Make sure that this is a self-contained cluster of operations (which 13444 // is not quite the same thing as saying that everything has only one 13445 // use). 13446 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { 13447 if (isa<ConstantSDNode>(Inputs[i])) 13448 continue; 13449 13450 for (const SDNode *User : Inputs[i].getNode()->uses()) { 13451 if (User != N && !Visited.count(User)) 13452 return SDValue(); 13453 13454 // Make sure that we're not going to promote the non-output-value 13455 // operand(s) or SELECT or SELECT_CC. 13456 // FIXME: Although we could sometimes handle this, and it does occur in 13457 // practice that one of the condition inputs to the select is also one of 13458 // the outputs, we currently can't deal with this. 13459 if (User->getOpcode() == ISD::SELECT) { 13460 if (User->getOperand(0) == Inputs[i]) 13461 return SDValue(); 13462 } else if (User->getOpcode() == ISD::SELECT_CC) { 13463 if (User->getOperand(0) == Inputs[i] || 13464 User->getOperand(1) == Inputs[i]) 13465 return SDValue(); 13466 } 13467 } 13468 } 13469 13470 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) { 13471 for (const SDNode *User : PromOps[i].getNode()->uses()) { 13472 if (User != N && !Visited.count(User)) 13473 return SDValue(); 13474 13475 // Make sure that we're not going to promote the non-output-value 13476 // operand(s) or SELECT or SELECT_CC. 13477 // FIXME: Although we could sometimes handle this, and it does occur in 13478 // practice that one of the condition inputs to the select is also one of 13479 // the outputs, we currently can't deal with this. 13480 if (User->getOpcode() == ISD::SELECT) { 13481 if (User->getOperand(0) == PromOps[i]) 13482 return SDValue(); 13483 } else if (User->getOpcode() == ISD::SELECT_CC) { 13484 if (User->getOperand(0) == PromOps[i] || 13485 User->getOperand(1) == PromOps[i]) 13486 return SDValue(); 13487 } 13488 } 13489 } 13490 13491 // Replace all inputs with the extension operand. 13492 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { 13493 // Constants may have users outside the cluster of to-be-promoted nodes, 13494 // and so we need to replace those as we do the promotions. 13495 if (isa<ConstantSDNode>(Inputs[i])) 13496 continue; 13497 else 13498 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0)); 13499 } 13500 13501 std::list<HandleSDNode> PromOpHandles; 13502 for (auto &PromOp : PromOps) 13503 PromOpHandles.emplace_back(PromOp); 13504 13505 // Replace all operations (these are all the same, but have a different 13506 // (i1) return type). DAG.getNode will validate that the types of 13507 // a binary operator match, so go through the list in reverse so that 13508 // we've likely promoted both operands first. Any intermediate truncations or 13509 // extensions disappear. 13510 while (!PromOpHandles.empty()) { 13511 SDValue PromOp = PromOpHandles.back().getValue(); 13512 PromOpHandles.pop_back(); 13513 13514 if (PromOp.getOpcode() == ISD::TRUNCATE || 13515 PromOp.getOpcode() == ISD::SIGN_EXTEND || 13516 PromOp.getOpcode() == ISD::ZERO_EXTEND || 13517 PromOp.getOpcode() == ISD::ANY_EXTEND) { 13518 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) && 13519 PromOp.getOperand(0).getValueType() != MVT::i1) { 13520 // The operand is not yet ready (see comment below). 13521 PromOpHandles.emplace_front(PromOp); 13522 continue; 13523 } 13524 13525 SDValue RepValue = PromOp.getOperand(0); 13526 if (isa<ConstantSDNode>(RepValue)) 13527 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue); 13528 13529 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue); 13530 continue; 13531 } 13532 13533 unsigned C; 13534 switch (PromOp.getOpcode()) { 13535 default: C = 0; break; 13536 case ISD::SELECT: C = 1; break; 13537 case ISD::SELECT_CC: C = 2; break; 13538 } 13539 13540 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) && 13541 PromOp.getOperand(C).getValueType() != MVT::i1) || 13542 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) && 13543 PromOp.getOperand(C+1).getValueType() != MVT::i1)) { 13544 // The to-be-promoted operands of this node have not yet been 13545 // promoted (this should be rare because we're going through the 13546 // list backward, but if one of the operands has several users in 13547 // this cluster of to-be-promoted nodes, it is possible). 13548 PromOpHandles.emplace_front(PromOp); 13549 continue; 13550 } 13551 13552 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(), 13553 PromOp.getNode()->op_end()); 13554 13555 // If there are any constant inputs, make sure they're replaced now. 13556 for (unsigned i = 0; i < 2; ++i) 13557 if (isa<ConstantSDNode>(Ops[C+i])) 13558 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]); 13559 13560 DAG.ReplaceAllUsesOfValueWith(PromOp, 13561 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops)); 13562 } 13563 13564 // Now we're left with the initial truncation itself. 13565 if (N->getOpcode() == ISD::TRUNCATE) 13566 return N->getOperand(0); 13567 13568 // Otherwise, this is a comparison. The operands to be compared have just 13569 // changed type (to i1), but everything else is the same. 13570 return SDValue(N, 0); 13571 } 13572 13573 SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N, 13574 DAGCombinerInfo &DCI) const { 13575 SelectionDAG &DAG = DCI.DAG; 13576 SDLoc dl(N); 13577 13578 // If we're tracking CR bits, we need to be careful that we don't have: 13579 // zext(binary-ops(trunc(x), trunc(y))) 13580 // or 13581 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...) 13582 // such that we're unnecessarily moving things into CR bits that can more 13583 // efficiently stay in GPRs. Note that if we're not certain that the high 13584 // bits are set as required by the final extension, we still may need to do 13585 // some masking to get the proper behavior. 13586 13587 // This same functionality is important on PPC64 when dealing with 13588 // 32-to-64-bit extensions; these occur often when 32-bit values are used as 13589 // the return values of functions. Because it is so similar, it is handled 13590 // here as well. 13591 13592 if (N->getValueType(0) != MVT::i32 && 13593 N->getValueType(0) != MVT::i64) 13594 return SDValue(); 13595 13596 if (!((N->getOperand(0).getValueType() == MVT::i1 && Subtarget.useCRBits()) || 13597 (N->getOperand(0).getValueType() == MVT::i32 && Subtarget.isPPC64()))) 13598 return SDValue(); 13599 13600 if (N->getOperand(0).getOpcode() != ISD::AND && 13601 N->getOperand(0).getOpcode() != ISD::OR && 13602 N->getOperand(0).getOpcode() != ISD::XOR && 13603 N->getOperand(0).getOpcode() != ISD::SELECT && 13604 N->getOperand(0).getOpcode() != ISD::SELECT_CC) 13605 return SDValue(); 13606 13607 SmallVector<SDValue, 4> Inputs; 13608 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps; 13609 SmallPtrSet<SDNode *, 16> Visited; 13610 13611 // Visit all inputs, collect all binary operations (and, or, xor and 13612 // select) that are all fed by truncations. 13613 while (!BinOps.empty()) { 13614 SDValue BinOp = BinOps.pop_back_val(); 13615 13616 if (!Visited.insert(BinOp.getNode()).second) 13617 continue; 13618 13619 PromOps.push_back(BinOp); 13620 13621 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) { 13622 // The condition of the select is not promoted. 13623 if (BinOp.getOpcode() == ISD::SELECT && i == 0) 13624 continue; 13625 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3) 13626 continue; 13627 13628 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE || 13629 isa<ConstantSDNode>(BinOp.getOperand(i))) { 13630 Inputs.push_back(BinOp.getOperand(i)); 13631 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND || 13632 BinOp.getOperand(i).getOpcode() == ISD::OR || 13633 BinOp.getOperand(i).getOpcode() == ISD::XOR || 13634 BinOp.getOperand(i).getOpcode() == ISD::SELECT || 13635 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) { 13636 BinOps.push_back(BinOp.getOperand(i)); 13637 } else { 13638 // We have an input that is not a truncation or another binary 13639 // operation; we'll abort this transformation. 13640 return SDValue(); 13641 } 13642 } 13643 } 13644 13645 // The operands of a select that must be truncated when the select is 13646 // promoted because the operand is actually part of the to-be-promoted set. 13647 DenseMap<SDNode *, EVT> SelectTruncOp[2]; 13648 13649 // Make sure that this is a self-contained cluster of operations (which 13650 // is not quite the same thing as saying that everything has only one 13651 // use). 13652 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { 13653 if (isa<ConstantSDNode>(Inputs[i])) 13654 continue; 13655 13656 for (SDNode *User : Inputs[i].getNode()->uses()) { 13657 if (User != N && !Visited.count(User)) 13658 return SDValue(); 13659 13660 // If we're going to promote the non-output-value operand(s) or SELECT or 13661 // SELECT_CC, record them for truncation. 13662 if (User->getOpcode() == ISD::SELECT) { 13663 if (User->getOperand(0) == Inputs[i]) 13664 SelectTruncOp[0].insert(std::make_pair(User, 13665 User->getOperand(0).getValueType())); 13666 } else if (User->getOpcode() == ISD::SELECT_CC) { 13667 if (User->getOperand(0) == Inputs[i]) 13668 SelectTruncOp[0].insert(std::make_pair(User, 13669 User->getOperand(0).getValueType())); 13670 if (User->getOperand(1) == Inputs[i]) 13671 SelectTruncOp[1].insert(std::make_pair(User, 13672 User->getOperand(1).getValueType())); 13673 } 13674 } 13675 } 13676 13677 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) { 13678 for (SDNode *User : PromOps[i].getNode()->uses()) { 13679 if (User != N && !Visited.count(User)) 13680 return SDValue(); 13681 13682 // If we're going to promote the non-output-value operand(s) or SELECT or 13683 // SELECT_CC, record them for truncation. 13684 if (User->getOpcode() == ISD::SELECT) { 13685 if (User->getOperand(0) == PromOps[i]) 13686 SelectTruncOp[0].insert(std::make_pair(User, 13687 User->getOperand(0).getValueType())); 13688 } else if (User->getOpcode() == ISD::SELECT_CC) { 13689 if (User->getOperand(0) == PromOps[i]) 13690 SelectTruncOp[0].insert(std::make_pair(User, 13691 User->getOperand(0).getValueType())); 13692 if (User->getOperand(1) == PromOps[i]) 13693 SelectTruncOp[1].insert(std::make_pair(User, 13694 User->getOperand(1).getValueType())); 13695 } 13696 } 13697 } 13698 13699 unsigned PromBits = N->getOperand(0).getValueSizeInBits(); 13700 bool ReallyNeedsExt = false; 13701 if (N->getOpcode() != ISD::ANY_EXTEND) { 13702 // If all of the inputs are not already sign/zero extended, then 13703 // we'll still need to do that at the end. 13704 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { 13705 if (isa<ConstantSDNode>(Inputs[i])) 13706 continue; 13707 13708 unsigned OpBits = 13709 Inputs[i].getOperand(0).getValueSizeInBits(); 13710 assert(PromBits < OpBits && "Truncation not to a smaller bit count?"); 13711 13712 if ((N->getOpcode() == ISD::ZERO_EXTEND && 13713 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0), 13714 APInt::getHighBitsSet(OpBits, 13715 OpBits-PromBits))) || 13716 (N->getOpcode() == ISD::SIGN_EXTEND && 13717 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) < 13718 (OpBits-(PromBits-1)))) { 13719 ReallyNeedsExt = true; 13720 break; 13721 } 13722 } 13723 } 13724 13725 // Replace all inputs, either with the truncation operand, or a 13726 // truncation or extension to the final output type. 13727 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { 13728 // Constant inputs need to be replaced with the to-be-promoted nodes that 13729 // use them because they might have users outside of the cluster of 13730 // promoted nodes. 13731 if (isa<ConstantSDNode>(Inputs[i])) 13732 continue; 13733 13734 SDValue InSrc = Inputs[i].getOperand(0); 13735 if (Inputs[i].getValueType() == N->getValueType(0)) 13736 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc); 13737 else if (N->getOpcode() == ISD::SIGN_EXTEND) 13738 DAG.ReplaceAllUsesOfValueWith(Inputs[i], 13739 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0))); 13740 else if (N->getOpcode() == ISD::ZERO_EXTEND) 13741 DAG.ReplaceAllUsesOfValueWith(Inputs[i], 13742 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0))); 13743 else 13744 DAG.ReplaceAllUsesOfValueWith(Inputs[i], 13745 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0))); 13746 } 13747 13748 std::list<HandleSDNode> PromOpHandles; 13749 for (auto &PromOp : PromOps) 13750 PromOpHandles.emplace_back(PromOp); 13751 13752 // Replace all operations (these are all the same, but have a different 13753 // (promoted) return type). DAG.getNode will validate that the types of 13754 // a binary operator match, so go through the list in reverse so that 13755 // we've likely promoted both operands first. 13756 while (!PromOpHandles.empty()) { 13757 SDValue PromOp = PromOpHandles.back().getValue(); 13758 PromOpHandles.pop_back(); 13759 13760 unsigned C; 13761 switch (PromOp.getOpcode()) { 13762 default: C = 0; break; 13763 case ISD::SELECT: C = 1; break; 13764 case ISD::SELECT_CC: C = 2; break; 13765 } 13766 13767 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) && 13768 PromOp.getOperand(C).getValueType() != N->getValueType(0)) || 13769 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) && 13770 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) { 13771 // The to-be-promoted operands of this node have not yet been 13772 // promoted (this should be rare because we're going through the 13773 // list backward, but if one of the operands has several users in 13774 // this cluster of to-be-promoted nodes, it is possible). 13775 PromOpHandles.emplace_front(PromOp); 13776 continue; 13777 } 13778 13779 // For SELECT and SELECT_CC nodes, we do a similar check for any 13780 // to-be-promoted comparison inputs. 13781 if (PromOp.getOpcode() == ISD::SELECT || 13782 PromOp.getOpcode() == ISD::SELECT_CC) { 13783 if ((SelectTruncOp[0].count(PromOp.getNode()) && 13784 PromOp.getOperand(0).getValueType() != N->getValueType(0)) || 13785 (SelectTruncOp[1].count(PromOp.getNode()) && 13786 PromOp.getOperand(1).getValueType() != N->getValueType(0))) { 13787 PromOpHandles.emplace_front(PromOp); 13788 continue; 13789 } 13790 } 13791 13792 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(), 13793 PromOp.getNode()->op_end()); 13794 13795 // If this node has constant inputs, then they'll need to be promoted here. 13796 for (unsigned i = 0; i < 2; ++i) { 13797 if (!isa<ConstantSDNode>(Ops[C+i])) 13798 continue; 13799 if (Ops[C+i].getValueType() == N->getValueType(0)) 13800 continue; 13801 13802 if (N->getOpcode() == ISD::SIGN_EXTEND) 13803 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0)); 13804 else if (N->getOpcode() == ISD::ZERO_EXTEND) 13805 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0)); 13806 else 13807 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0)); 13808 } 13809 13810 // If we've promoted the comparison inputs of a SELECT or SELECT_CC, 13811 // truncate them again to the original value type. 13812 if (PromOp.getOpcode() == ISD::SELECT || 13813 PromOp.getOpcode() == ISD::SELECT_CC) { 13814 auto SI0 = SelectTruncOp[0].find(PromOp.getNode()); 13815 if (SI0 != SelectTruncOp[0].end()) 13816 Ops[0] = DAG.getNode(ISD::TRUNCATE, dl, SI0->second, Ops[0]); 13817 auto SI1 = SelectTruncOp[1].find(PromOp.getNode()); 13818 if (SI1 != SelectTruncOp[1].end()) 13819 Ops[1] = DAG.getNode(ISD::TRUNCATE, dl, SI1->second, Ops[1]); 13820 } 13821 13822 DAG.ReplaceAllUsesOfValueWith(PromOp, 13823 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops)); 13824 } 13825 13826 // Now we're left with the initial extension itself. 13827 if (!ReallyNeedsExt) 13828 return N->getOperand(0); 13829 13830 // To zero extend, just mask off everything except for the first bit (in the 13831 // i1 case). 13832 if (N->getOpcode() == ISD::ZERO_EXTEND) 13833 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0), 13834 DAG.getConstant(APInt::getLowBitsSet( 13835 N->getValueSizeInBits(0), PromBits), 13836 dl, N->getValueType(0))); 13837 13838 assert(N->getOpcode() == ISD::SIGN_EXTEND && 13839 "Invalid extension type"); 13840 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0), DAG.getDataLayout()); 13841 SDValue ShiftCst = 13842 DAG.getConstant(N->getValueSizeInBits(0) - PromBits, dl, ShiftAmountTy); 13843 return DAG.getNode( 13844 ISD::SRA, dl, N->getValueType(0), 13845 DAG.getNode(ISD::SHL, dl, N->getValueType(0), N->getOperand(0), ShiftCst), 13846 ShiftCst); 13847 } 13848 13849 SDValue PPCTargetLowering::combineSetCC(SDNode *N, 13850 DAGCombinerInfo &DCI) const { 13851 assert(N->getOpcode() == ISD::SETCC && 13852 "Should be called with a SETCC node"); 13853 13854 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get(); 13855 if (CC == ISD::SETNE || CC == ISD::SETEQ) { 13856 SDValue LHS = N->getOperand(0); 13857 SDValue RHS = N->getOperand(1); 13858 13859 // If there is a '0 - y' pattern, canonicalize the pattern to the RHS. 13860 if (LHS.getOpcode() == ISD::SUB && isNullConstant(LHS.getOperand(0)) && 13861 LHS.hasOneUse()) 13862 std::swap(LHS, RHS); 13863 13864 // x == 0-y --> x+y == 0 13865 // x != 0-y --> x+y != 0 13866 if (RHS.getOpcode() == ISD::SUB && isNullConstant(RHS.getOperand(0)) && 13867 RHS.hasOneUse()) { 13868 SDLoc DL(N); 13869 SelectionDAG &DAG = DCI.DAG; 13870 EVT VT = N->getValueType(0); 13871 EVT OpVT = LHS.getValueType(); 13872 SDValue Add = DAG.getNode(ISD::ADD, DL, OpVT, LHS, RHS.getOperand(1)); 13873 return DAG.getSetCC(DL, VT, Add, DAG.getConstant(0, DL, OpVT), CC); 13874 } 13875 } 13876 13877 return DAGCombineTruncBoolExt(N, DCI); 13878 } 13879 13880 // Is this an extending load from an f32 to an f64? 13881 static bool isFPExtLoad(SDValue Op) { 13882 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(Op.getNode())) 13883 return LD->getExtensionType() == ISD::EXTLOAD && 13884 Op.getValueType() == MVT::f64; 13885 return false; 13886 } 13887 13888 /// Reduces the number of fp-to-int conversion when building a vector. 13889 /// 13890 /// If this vector is built out of floating to integer conversions, 13891 /// transform it to a vector built out of floating point values followed by a 13892 /// single floating to integer conversion of the vector. 13893 /// Namely (build_vector (fptosi $A), (fptosi $B), ...) 13894 /// becomes (fptosi (build_vector ($A, $B, ...))) 13895 SDValue PPCTargetLowering:: 13896 combineElementTruncationToVectorTruncation(SDNode *N, 13897 DAGCombinerInfo &DCI) const { 13898 assert(N->getOpcode() == ISD::BUILD_VECTOR && 13899 "Should be called with a BUILD_VECTOR node"); 13900 13901 SelectionDAG &DAG = DCI.DAG; 13902 SDLoc dl(N); 13903 13904 SDValue FirstInput = N->getOperand(0); 13905 assert(FirstInput.getOpcode() == PPCISD::MFVSR && 13906 "The input operand must be an fp-to-int conversion."); 13907 13908 // This combine happens after legalization so the fp_to_[su]i nodes are 13909 // already converted to PPCSISD nodes. 13910 unsigned FirstConversion = FirstInput.getOperand(0).getOpcode(); 13911 if (FirstConversion == PPCISD::FCTIDZ || 13912 FirstConversion == PPCISD::FCTIDUZ || 13913 FirstConversion == PPCISD::FCTIWZ || 13914 FirstConversion == PPCISD::FCTIWUZ) { 13915 bool IsSplat = true; 13916 bool Is32Bit = FirstConversion == PPCISD::FCTIWZ || 13917 FirstConversion == PPCISD::FCTIWUZ; 13918 EVT SrcVT = FirstInput.getOperand(0).getValueType(); 13919 SmallVector<SDValue, 4> Ops; 13920 EVT TargetVT = N->getValueType(0); 13921 for (int i = 0, e = N->getNumOperands(); i < e; ++i) { 13922 SDValue NextOp = N->getOperand(i); 13923 if (NextOp.getOpcode() != PPCISD::MFVSR) 13924 return SDValue(); 13925 unsigned NextConversion = NextOp.getOperand(0).getOpcode(); 13926 if (NextConversion != FirstConversion) 13927 return SDValue(); 13928 // If we are converting to 32-bit integers, we need to add an FP_ROUND. 13929 // This is not valid if the input was originally double precision. It is 13930 // also not profitable to do unless this is an extending load in which 13931 // case doing this combine will allow us to combine consecutive loads. 13932 if (Is32Bit && !isFPExtLoad(NextOp.getOperand(0).getOperand(0))) 13933 return SDValue(); 13934 if (N->getOperand(i) != FirstInput) 13935 IsSplat = false; 13936 } 13937 13938 // If this is a splat, we leave it as-is since there will be only a single 13939 // fp-to-int conversion followed by a splat of the integer. This is better 13940 // for 32-bit and smaller ints and neutral for 64-bit ints. 13941 if (IsSplat) 13942 return SDValue(); 13943 13944 // Now that we know we have the right type of node, get its operands 13945 for (int i = 0, e = N->getNumOperands(); i < e; ++i) { 13946 SDValue In = N->getOperand(i).getOperand(0); 13947 if (Is32Bit) { 13948 // For 32-bit values, we need to add an FP_ROUND node (if we made it 13949 // here, we know that all inputs are extending loads so this is safe). 13950 if (In.isUndef()) 13951 Ops.push_back(DAG.getUNDEF(SrcVT)); 13952 else { 13953 SDValue Trunc = DAG.getNode(ISD::FP_ROUND, dl, 13954 MVT::f32, In.getOperand(0), 13955 DAG.getIntPtrConstant(1, dl)); 13956 Ops.push_back(Trunc); 13957 } 13958 } else 13959 Ops.push_back(In.isUndef() ? DAG.getUNDEF(SrcVT) : In.getOperand(0)); 13960 } 13961 13962 unsigned Opcode; 13963 if (FirstConversion == PPCISD::FCTIDZ || 13964 FirstConversion == PPCISD::FCTIWZ) 13965 Opcode = ISD::FP_TO_SINT; 13966 else 13967 Opcode = ISD::FP_TO_UINT; 13968 13969 EVT NewVT = TargetVT == MVT::v2i64 ? MVT::v2f64 : MVT::v4f32; 13970 SDValue BV = DAG.getBuildVector(NewVT, dl, Ops); 13971 return DAG.getNode(Opcode, dl, TargetVT, BV); 13972 } 13973 return SDValue(); 13974 } 13975 13976 /// Reduce the number of loads when building a vector. 13977 /// 13978 /// Building a vector out of multiple loads can be converted to a load 13979 /// of the vector type if the loads are consecutive. If the loads are 13980 /// consecutive but in descending order, a shuffle is added at the end 13981 /// to reorder the vector. 13982 static SDValue combineBVOfConsecutiveLoads(SDNode *N, SelectionDAG &DAG) { 13983 assert(N->getOpcode() == ISD::BUILD_VECTOR && 13984 "Should be called with a BUILD_VECTOR node"); 13985 13986 SDLoc dl(N); 13987 13988 // Return early for non byte-sized type, as they can't be consecutive. 13989 if (!N->getValueType(0).getVectorElementType().isByteSized()) 13990 return SDValue(); 13991 13992 bool InputsAreConsecutiveLoads = true; 13993 bool InputsAreReverseConsecutive = true; 13994 unsigned ElemSize = N->getValueType(0).getScalarType().getStoreSize(); 13995 SDValue FirstInput = N->getOperand(0); 13996 bool IsRoundOfExtLoad = false; 13997 13998 if (FirstInput.getOpcode() == ISD::FP_ROUND && 13999 FirstInput.getOperand(0).getOpcode() == ISD::LOAD) { 14000 LoadSDNode *LD = dyn_cast<LoadSDNode>(FirstInput.getOperand(0)); 14001 IsRoundOfExtLoad = LD->getExtensionType() == ISD::EXTLOAD; 14002 } 14003 // Not a build vector of (possibly fp_rounded) loads. 14004 if ((!IsRoundOfExtLoad && FirstInput.getOpcode() != ISD::LOAD) || 14005 N->getNumOperands() == 1) 14006 return SDValue(); 14007 14008 for (int i = 1, e = N->getNumOperands(); i < e; ++i) { 14009 // If any inputs are fp_round(extload), they all must be. 14010 if (IsRoundOfExtLoad && N->getOperand(i).getOpcode() != ISD::FP_ROUND) 14011 return SDValue(); 14012 14013 SDValue NextInput = IsRoundOfExtLoad ? N->getOperand(i).getOperand(0) : 14014 N->getOperand(i); 14015 if (NextInput.getOpcode() != ISD::LOAD) 14016 return SDValue(); 14017 14018 SDValue PreviousInput = 14019 IsRoundOfExtLoad ? N->getOperand(i-1).getOperand(0) : N->getOperand(i-1); 14020 LoadSDNode *LD1 = dyn_cast<LoadSDNode>(PreviousInput); 14021 LoadSDNode *LD2 = dyn_cast<LoadSDNode>(NextInput); 14022 14023 // If any inputs are fp_round(extload), they all must be. 14024 if (IsRoundOfExtLoad && LD2->getExtensionType() != ISD::EXTLOAD) 14025 return SDValue(); 14026 14027 if (!isConsecutiveLS(LD2, LD1, ElemSize, 1, DAG)) 14028 InputsAreConsecutiveLoads = false; 14029 if (!isConsecutiveLS(LD1, LD2, ElemSize, 1, DAG)) 14030 InputsAreReverseConsecutive = false; 14031 14032 // Exit early if the loads are neither consecutive nor reverse consecutive. 14033 if (!InputsAreConsecutiveLoads && !InputsAreReverseConsecutive) 14034 return SDValue(); 14035 } 14036 14037 assert(!(InputsAreConsecutiveLoads && InputsAreReverseConsecutive) && 14038 "The loads cannot be both consecutive and reverse consecutive."); 14039 14040 SDValue FirstLoadOp = 14041 IsRoundOfExtLoad ? FirstInput.getOperand(0) : FirstInput; 14042 SDValue LastLoadOp = 14043 IsRoundOfExtLoad ? N->getOperand(N->getNumOperands()-1).getOperand(0) : 14044 N->getOperand(N->getNumOperands()-1); 14045 14046 LoadSDNode *LD1 = dyn_cast<LoadSDNode>(FirstLoadOp); 14047 LoadSDNode *LDL = dyn_cast<LoadSDNode>(LastLoadOp); 14048 if (InputsAreConsecutiveLoads) { 14049 assert(LD1 && "Input needs to be a LoadSDNode."); 14050 return DAG.getLoad(N->getValueType(0), dl, LD1->getChain(), 14051 LD1->getBasePtr(), LD1->getPointerInfo(), 14052 LD1->getAlignment()); 14053 } 14054 if (InputsAreReverseConsecutive) { 14055 assert(LDL && "Input needs to be a LoadSDNode."); 14056 SDValue Load = DAG.getLoad(N->getValueType(0), dl, LDL->getChain(), 14057 LDL->getBasePtr(), LDL->getPointerInfo(), 14058 LDL->getAlignment()); 14059 SmallVector<int, 16> Ops; 14060 for (int i = N->getNumOperands() - 1; i >= 0; i--) 14061 Ops.push_back(i); 14062 14063 return DAG.getVectorShuffle(N->getValueType(0), dl, Load, 14064 DAG.getUNDEF(N->getValueType(0)), Ops); 14065 } 14066 return SDValue(); 14067 } 14068 14069 // This function adds the required vector_shuffle needed to get 14070 // the elements of the vector extract in the correct position 14071 // as specified by the CorrectElems encoding. 14072 static SDValue addShuffleForVecExtend(SDNode *N, SelectionDAG &DAG, 14073 SDValue Input, uint64_t Elems, 14074 uint64_t CorrectElems) { 14075 SDLoc dl(N); 14076 14077 unsigned NumElems = Input.getValueType().getVectorNumElements(); 14078 SmallVector<int, 16> ShuffleMask(NumElems, -1); 14079 14080 // Knowing the element indices being extracted from the original 14081 // vector and the order in which they're being inserted, just put 14082 // them at element indices required for the instruction. 14083 for (unsigned i = 0; i < N->getNumOperands(); i++) { 14084 if (DAG.getDataLayout().isLittleEndian()) 14085 ShuffleMask[CorrectElems & 0xF] = Elems & 0xF; 14086 else 14087 ShuffleMask[(CorrectElems & 0xF0) >> 4] = (Elems & 0xF0) >> 4; 14088 CorrectElems = CorrectElems >> 8; 14089 Elems = Elems >> 8; 14090 } 14091 14092 SDValue Shuffle = 14093 DAG.getVectorShuffle(Input.getValueType(), dl, Input, 14094 DAG.getUNDEF(Input.getValueType()), ShuffleMask); 14095 14096 EVT VT = N->getValueType(0); 14097 SDValue Conv = DAG.getBitcast(VT, Shuffle); 14098 14099 EVT ExtVT = EVT::getVectorVT(*DAG.getContext(), 14100 Input.getValueType().getVectorElementType(), 14101 VT.getVectorNumElements()); 14102 return DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, VT, Conv, 14103 DAG.getValueType(ExtVT)); 14104 } 14105 14106 // Look for build vector patterns where input operands come from sign 14107 // extended vector_extract elements of specific indices. If the correct indices 14108 // aren't used, add a vector shuffle to fix up the indices and create 14109 // SIGN_EXTEND_INREG node which selects the vector sign extend instructions 14110 // during instruction selection. 14111 static SDValue combineBVOfVecSExt(SDNode *N, SelectionDAG &DAG) { 14112 // This array encodes the indices that the vector sign extend instructions 14113 // extract from when extending from one type to another for both BE and LE. 14114 // The right nibble of each byte corresponds to the LE incides. 14115 // and the left nibble of each byte corresponds to the BE incides. 14116 // For example: 0x3074B8FC byte->word 14117 // For LE: the allowed indices are: 0x0,0x4,0x8,0xC 14118 // For BE: the allowed indices are: 0x3,0x7,0xB,0xF 14119 // For example: 0x000070F8 byte->double word 14120 // For LE: the allowed indices are: 0x0,0x8 14121 // For BE: the allowed indices are: 0x7,0xF 14122 uint64_t TargetElems[] = { 14123 0x3074B8FC, // b->w 14124 0x000070F8, // b->d 14125 0x10325476, // h->w 14126 0x00003074, // h->d 14127 0x00001032, // w->d 14128 }; 14129 14130 uint64_t Elems = 0; 14131 int Index; 14132 SDValue Input; 14133 14134 auto isSExtOfVecExtract = [&](SDValue Op) -> bool { 14135 if (!Op) 14136 return false; 14137 if (Op.getOpcode() != ISD::SIGN_EXTEND && 14138 Op.getOpcode() != ISD::SIGN_EXTEND_INREG) 14139 return false; 14140 14141 // A SIGN_EXTEND_INREG might be fed by an ANY_EXTEND to produce a value 14142 // of the right width. 14143 SDValue Extract = Op.getOperand(0); 14144 if (Extract.getOpcode() == ISD::ANY_EXTEND) 14145 Extract = Extract.getOperand(0); 14146 if (Extract.getOpcode() != ISD::EXTRACT_VECTOR_ELT) 14147 return false; 14148 14149 ConstantSDNode *ExtOp = dyn_cast<ConstantSDNode>(Extract.getOperand(1)); 14150 if (!ExtOp) 14151 return false; 14152 14153 Index = ExtOp->getZExtValue(); 14154 if (Input && Input != Extract.getOperand(0)) 14155 return false; 14156 14157 if (!Input) 14158 Input = Extract.getOperand(0); 14159 14160 Elems = Elems << 8; 14161 Index = DAG.getDataLayout().isLittleEndian() ? Index : Index << 4; 14162 Elems |= Index; 14163 14164 return true; 14165 }; 14166 14167 // If the build vector operands aren't sign extended vector extracts, 14168 // of the same input vector, then return. 14169 for (unsigned i = 0; i < N->getNumOperands(); i++) { 14170 if (!isSExtOfVecExtract(N->getOperand(i))) { 14171 return SDValue(); 14172 } 14173 } 14174 14175 // If the vector extract indicies are not correct, add the appropriate 14176 // vector_shuffle. 14177 int TgtElemArrayIdx; 14178 int InputSize = Input.getValueType().getScalarSizeInBits(); 14179 int OutputSize = N->getValueType(0).getScalarSizeInBits(); 14180 if (InputSize + OutputSize == 40) 14181 TgtElemArrayIdx = 0; 14182 else if (InputSize + OutputSize == 72) 14183 TgtElemArrayIdx = 1; 14184 else if (InputSize + OutputSize == 48) 14185 TgtElemArrayIdx = 2; 14186 else if (InputSize + OutputSize == 80) 14187 TgtElemArrayIdx = 3; 14188 else if (InputSize + OutputSize == 96) 14189 TgtElemArrayIdx = 4; 14190 else 14191 return SDValue(); 14192 14193 uint64_t CorrectElems = TargetElems[TgtElemArrayIdx]; 14194 CorrectElems = DAG.getDataLayout().isLittleEndian() 14195 ? CorrectElems & 0x0F0F0F0F0F0F0F0F 14196 : CorrectElems & 0xF0F0F0F0F0F0F0F0; 14197 if (Elems != CorrectElems) { 14198 return addShuffleForVecExtend(N, DAG, Input, Elems, CorrectElems); 14199 } 14200 14201 // Regular lowering will catch cases where a shuffle is not needed. 14202 return SDValue(); 14203 } 14204 14205 // Look for the pattern of a load from a narrow width to i128, feeding 14206 // into a BUILD_VECTOR of v1i128. Replace this sequence with a PPCISD node 14207 // (LXVRZX). This node represents a zero extending load that will be matched 14208 // to the Load VSX Vector Rightmost instructions. 14209 static SDValue combineBVZEXTLOAD(SDNode *N, SelectionDAG &DAG) { 14210 SDLoc DL(N); 14211 14212 // This combine is only eligible for a BUILD_VECTOR of v1i128. 14213 if (N->getValueType(0) != MVT::v1i128) 14214 return SDValue(); 14215 14216 SDValue Operand = N->getOperand(0); 14217 // Proceed with the transformation if the operand to the BUILD_VECTOR 14218 // is a load instruction. 14219 if (Operand.getOpcode() != ISD::LOAD) 14220 return SDValue(); 14221 14222 auto *LD = cast<LoadSDNode>(Operand); 14223 EVT MemoryType = LD->getMemoryVT(); 14224 14225 // This transformation is only valid if the we are loading either a byte, 14226 // halfword, word, or doubleword. 14227 bool ValidLDType = MemoryType == MVT::i8 || MemoryType == MVT::i16 || 14228 MemoryType == MVT::i32 || MemoryType == MVT::i64; 14229 14230 // Ensure that the load from the narrow width is being zero extended to i128. 14231 if (!ValidLDType || 14232 (LD->getExtensionType() != ISD::ZEXTLOAD && 14233 LD->getExtensionType() != ISD::EXTLOAD)) 14234 return SDValue(); 14235 14236 SDValue LoadOps[] = { 14237 LD->getChain(), LD->getBasePtr(), 14238 DAG.getIntPtrConstant(MemoryType.getScalarSizeInBits(), DL)}; 14239 14240 return DAG.getMemIntrinsicNode(PPCISD::LXVRZX, DL, 14241 DAG.getVTList(MVT::v1i128, MVT::Other), 14242 LoadOps, MemoryType, LD->getMemOperand()); 14243 } 14244 14245 SDValue PPCTargetLowering::DAGCombineBuildVector(SDNode *N, 14246 DAGCombinerInfo &DCI) const { 14247 assert(N->getOpcode() == ISD::BUILD_VECTOR && 14248 "Should be called with a BUILD_VECTOR node"); 14249 14250 SelectionDAG &DAG = DCI.DAG; 14251 SDLoc dl(N); 14252 14253 if (!Subtarget.hasVSX()) 14254 return SDValue(); 14255 14256 // The target independent DAG combiner will leave a build_vector of 14257 // float-to-int conversions intact. We can generate MUCH better code for 14258 // a float-to-int conversion of a vector of floats. 14259 SDValue FirstInput = N->getOperand(0); 14260 if (FirstInput.getOpcode() == PPCISD::MFVSR) { 14261 SDValue Reduced = combineElementTruncationToVectorTruncation(N, DCI); 14262 if (Reduced) 14263 return Reduced; 14264 } 14265 14266 // If we're building a vector out of consecutive loads, just load that 14267 // vector type. 14268 SDValue Reduced = combineBVOfConsecutiveLoads(N, DAG); 14269 if (Reduced) 14270 return Reduced; 14271 14272 // If we're building a vector out of extended elements from another vector 14273 // we have P9 vector integer extend instructions. The code assumes legal 14274 // input types (i.e. it can't handle things like v4i16) so do not run before 14275 // legalization. 14276 if (Subtarget.hasP9Altivec() && !DCI.isBeforeLegalize()) { 14277 Reduced = combineBVOfVecSExt(N, DAG); 14278 if (Reduced) 14279 return Reduced; 14280 } 14281 14282 // On Power10, the Load VSX Vector Rightmost instructions can be utilized 14283 // if this is a BUILD_VECTOR of v1i128, and if the operand to the BUILD_VECTOR 14284 // is a load from <valid narrow width> to i128. 14285 if (Subtarget.isISA3_1()) { 14286 SDValue BVOfZLoad = combineBVZEXTLOAD(N, DAG); 14287 if (BVOfZLoad) 14288 return BVOfZLoad; 14289 } 14290 14291 if (N->getValueType(0) != MVT::v2f64) 14292 return SDValue(); 14293 14294 // Looking for: 14295 // (build_vector ([su]int_to_fp (extractelt 0)), [su]int_to_fp (extractelt 1)) 14296 if (FirstInput.getOpcode() != ISD::SINT_TO_FP && 14297 FirstInput.getOpcode() != ISD::UINT_TO_FP) 14298 return SDValue(); 14299 if (N->getOperand(1).getOpcode() != ISD::SINT_TO_FP && 14300 N->getOperand(1).getOpcode() != ISD::UINT_TO_FP) 14301 return SDValue(); 14302 if (FirstInput.getOpcode() != N->getOperand(1).getOpcode()) 14303 return SDValue(); 14304 14305 SDValue Ext1 = FirstInput.getOperand(0); 14306 SDValue Ext2 = N->getOperand(1).getOperand(0); 14307 if(Ext1.getOpcode() != ISD::EXTRACT_VECTOR_ELT || 14308 Ext2.getOpcode() != ISD::EXTRACT_VECTOR_ELT) 14309 return SDValue(); 14310 14311 ConstantSDNode *Ext1Op = dyn_cast<ConstantSDNode>(Ext1.getOperand(1)); 14312 ConstantSDNode *Ext2Op = dyn_cast<ConstantSDNode>(Ext2.getOperand(1)); 14313 if (!Ext1Op || !Ext2Op) 14314 return SDValue(); 14315 if (Ext1.getOperand(0).getValueType() != MVT::v4i32 || 14316 Ext1.getOperand(0) != Ext2.getOperand(0)) 14317 return SDValue(); 14318 14319 int FirstElem = Ext1Op->getZExtValue(); 14320 int SecondElem = Ext2Op->getZExtValue(); 14321 int SubvecIdx; 14322 if (FirstElem == 0 && SecondElem == 1) 14323 SubvecIdx = Subtarget.isLittleEndian() ? 1 : 0; 14324 else if (FirstElem == 2 && SecondElem == 3) 14325 SubvecIdx = Subtarget.isLittleEndian() ? 0 : 1; 14326 else 14327 return SDValue(); 14328 14329 SDValue SrcVec = Ext1.getOperand(0); 14330 auto NodeType = (N->getOperand(1).getOpcode() == ISD::SINT_TO_FP) ? 14331 PPCISD::SINT_VEC_TO_FP : PPCISD::UINT_VEC_TO_FP; 14332 return DAG.getNode(NodeType, dl, MVT::v2f64, 14333 SrcVec, DAG.getIntPtrConstant(SubvecIdx, dl)); 14334 } 14335 14336 SDValue PPCTargetLowering::combineFPToIntToFP(SDNode *N, 14337 DAGCombinerInfo &DCI) const { 14338 assert((N->getOpcode() == ISD::SINT_TO_FP || 14339 N->getOpcode() == ISD::UINT_TO_FP) && 14340 "Need an int -> FP conversion node here"); 14341 14342 if (useSoftFloat() || !Subtarget.has64BitSupport()) 14343 return SDValue(); 14344 14345 SelectionDAG &DAG = DCI.DAG; 14346 SDLoc dl(N); 14347 SDValue Op(N, 0); 14348 14349 // Don't handle ppc_fp128 here or conversions that are out-of-range capable 14350 // from the hardware. 14351 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64) 14352 return SDValue(); 14353 if (!Op.getOperand(0).getValueType().isSimple()) 14354 return SDValue(); 14355 if (Op.getOperand(0).getValueType().getSimpleVT() <= MVT(MVT::i1) || 14356 Op.getOperand(0).getValueType().getSimpleVT() > MVT(MVT::i64)) 14357 return SDValue(); 14358 14359 SDValue FirstOperand(Op.getOperand(0)); 14360 bool SubWordLoad = FirstOperand.getOpcode() == ISD::LOAD && 14361 (FirstOperand.getValueType() == MVT::i8 || 14362 FirstOperand.getValueType() == MVT::i16); 14363 if (Subtarget.hasP9Vector() && Subtarget.hasP9Altivec() && SubWordLoad) { 14364 bool Signed = N->getOpcode() == ISD::SINT_TO_FP; 14365 bool DstDouble = Op.getValueType() == MVT::f64; 14366 unsigned ConvOp = Signed ? 14367 (DstDouble ? PPCISD::FCFID : PPCISD::FCFIDS) : 14368 (DstDouble ? PPCISD::FCFIDU : PPCISD::FCFIDUS); 14369 SDValue WidthConst = 14370 DAG.getIntPtrConstant(FirstOperand.getValueType() == MVT::i8 ? 1 : 2, 14371 dl, false); 14372 LoadSDNode *LDN = cast<LoadSDNode>(FirstOperand.getNode()); 14373 SDValue Ops[] = { LDN->getChain(), LDN->getBasePtr(), WidthConst }; 14374 SDValue Ld = DAG.getMemIntrinsicNode(PPCISD::LXSIZX, dl, 14375 DAG.getVTList(MVT::f64, MVT::Other), 14376 Ops, MVT::i8, LDN->getMemOperand()); 14377 14378 // For signed conversion, we need to sign-extend the value in the VSR 14379 if (Signed) { 14380 SDValue ExtOps[] = { Ld, WidthConst }; 14381 SDValue Ext = DAG.getNode(PPCISD::VEXTS, dl, MVT::f64, ExtOps); 14382 return DAG.getNode(ConvOp, dl, DstDouble ? MVT::f64 : MVT::f32, Ext); 14383 } else 14384 return DAG.getNode(ConvOp, dl, DstDouble ? MVT::f64 : MVT::f32, Ld); 14385 } 14386 14387 14388 // For i32 intermediate values, unfortunately, the conversion functions 14389 // leave the upper 32 bits of the value are undefined. Within the set of 14390 // scalar instructions, we have no method for zero- or sign-extending the 14391 // value. Thus, we cannot handle i32 intermediate values here. 14392 if (Op.getOperand(0).getValueType() == MVT::i32) 14393 return SDValue(); 14394 14395 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) && 14396 "UINT_TO_FP is supported only with FPCVT"); 14397 14398 // If we have FCFIDS, then use it when converting to single-precision. 14399 // Otherwise, convert to double-precision and then round. 14400 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) 14401 ? (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDUS 14402 : PPCISD::FCFIDS) 14403 : (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDU 14404 : PPCISD::FCFID); 14405 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) 14406 ? MVT::f32 14407 : MVT::f64; 14408 14409 // If we're converting from a float, to an int, and back to a float again, 14410 // then we don't need the store/load pair at all. 14411 if ((Op.getOperand(0).getOpcode() == ISD::FP_TO_UINT && 14412 Subtarget.hasFPCVT()) || 14413 (Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT)) { 14414 SDValue Src = Op.getOperand(0).getOperand(0); 14415 if (Src.getValueType() == MVT::f32) { 14416 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src); 14417 DCI.AddToWorklist(Src.getNode()); 14418 } else if (Src.getValueType() != MVT::f64) { 14419 // Make sure that we don't pick up a ppc_fp128 source value. 14420 return SDValue(); 14421 } 14422 14423 unsigned FCTOp = 14424 Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT ? PPCISD::FCTIDZ : 14425 PPCISD::FCTIDUZ; 14426 14427 SDValue Tmp = DAG.getNode(FCTOp, dl, MVT::f64, Src); 14428 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Tmp); 14429 14430 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) { 14431 FP = DAG.getNode(ISD::FP_ROUND, dl, 14432 MVT::f32, FP, DAG.getIntPtrConstant(0, dl)); 14433 DCI.AddToWorklist(FP.getNode()); 14434 } 14435 14436 return FP; 14437 } 14438 14439 return SDValue(); 14440 } 14441 14442 // expandVSXLoadForLE - Convert VSX loads (which may be intrinsics for 14443 // builtins) into loads with swaps. 14444 SDValue PPCTargetLowering::expandVSXLoadForLE(SDNode *N, 14445 DAGCombinerInfo &DCI) const { 14446 SelectionDAG &DAG = DCI.DAG; 14447 SDLoc dl(N); 14448 SDValue Chain; 14449 SDValue Base; 14450 MachineMemOperand *MMO; 14451 14452 switch (N->getOpcode()) { 14453 default: 14454 llvm_unreachable("Unexpected opcode for little endian VSX load"); 14455 case ISD::LOAD: { 14456 LoadSDNode *LD = cast<LoadSDNode>(N); 14457 Chain = LD->getChain(); 14458 Base = LD->getBasePtr(); 14459 MMO = LD->getMemOperand(); 14460 // If the MMO suggests this isn't a load of a full vector, leave 14461 // things alone. For a built-in, we have to make the change for 14462 // correctness, so if there is a size problem that will be a bug. 14463 if (MMO->getSize() < 16) 14464 return SDValue(); 14465 break; 14466 } 14467 case ISD::INTRINSIC_W_CHAIN: { 14468 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N); 14469 Chain = Intrin->getChain(); 14470 // Similarly to the store case below, Intrin->getBasePtr() doesn't get 14471 // us what we want. Get operand 2 instead. 14472 Base = Intrin->getOperand(2); 14473 MMO = Intrin->getMemOperand(); 14474 break; 14475 } 14476 } 14477 14478 MVT VecTy = N->getValueType(0).getSimpleVT(); 14479 14480 // Do not expand to PPCISD::LXVD2X + PPCISD::XXSWAPD when the load is 14481 // aligned and the type is a vector with elements up to 4 bytes 14482 if (Subtarget.needsSwapsForVSXMemOps() && MMO->getAlign() >= Align(16) && 14483 VecTy.getScalarSizeInBits() <= 32) { 14484 return SDValue(); 14485 } 14486 14487 SDValue LoadOps[] = { Chain, Base }; 14488 SDValue Load = DAG.getMemIntrinsicNode(PPCISD::LXVD2X, dl, 14489 DAG.getVTList(MVT::v2f64, MVT::Other), 14490 LoadOps, MVT::v2f64, MMO); 14491 14492 DCI.AddToWorklist(Load.getNode()); 14493 Chain = Load.getValue(1); 14494 SDValue Swap = DAG.getNode( 14495 PPCISD::XXSWAPD, dl, DAG.getVTList(MVT::v2f64, MVT::Other), Chain, Load); 14496 DCI.AddToWorklist(Swap.getNode()); 14497 14498 // Add a bitcast if the resulting load type doesn't match v2f64. 14499 if (VecTy != MVT::v2f64) { 14500 SDValue N = DAG.getNode(ISD::BITCAST, dl, VecTy, Swap); 14501 DCI.AddToWorklist(N.getNode()); 14502 // Package {bitcast value, swap's chain} to match Load's shape. 14503 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(VecTy, MVT::Other), 14504 N, Swap.getValue(1)); 14505 } 14506 14507 return Swap; 14508 } 14509 14510 // expandVSXStoreForLE - Convert VSX stores (which may be intrinsics for 14511 // builtins) into stores with swaps. 14512 SDValue PPCTargetLowering::expandVSXStoreForLE(SDNode *N, 14513 DAGCombinerInfo &DCI) const { 14514 SelectionDAG &DAG = DCI.DAG; 14515 SDLoc dl(N); 14516 SDValue Chain; 14517 SDValue Base; 14518 unsigned SrcOpnd; 14519 MachineMemOperand *MMO; 14520 14521 switch (N->getOpcode()) { 14522 default: 14523 llvm_unreachable("Unexpected opcode for little endian VSX store"); 14524 case ISD::STORE: { 14525 StoreSDNode *ST = cast<StoreSDNode>(N); 14526 Chain = ST->getChain(); 14527 Base = ST->getBasePtr(); 14528 MMO = ST->getMemOperand(); 14529 SrcOpnd = 1; 14530 // If the MMO suggests this isn't a store of a full vector, leave 14531 // things alone. For a built-in, we have to make the change for 14532 // correctness, so if there is a size problem that will be a bug. 14533 if (MMO->getSize() < 16) 14534 return SDValue(); 14535 break; 14536 } 14537 case ISD::INTRINSIC_VOID: { 14538 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N); 14539 Chain = Intrin->getChain(); 14540 // Intrin->getBasePtr() oddly does not get what we want. 14541 Base = Intrin->getOperand(3); 14542 MMO = Intrin->getMemOperand(); 14543 SrcOpnd = 2; 14544 break; 14545 } 14546 } 14547 14548 SDValue Src = N->getOperand(SrcOpnd); 14549 MVT VecTy = Src.getValueType().getSimpleVT(); 14550 14551 // Do not expand to PPCISD::XXSWAPD and PPCISD::STXVD2X when the load is 14552 // aligned and the type is a vector with elements up to 4 bytes 14553 if (Subtarget.needsSwapsForVSXMemOps() && MMO->getAlign() >= Align(16) && 14554 VecTy.getScalarSizeInBits() <= 32) { 14555 return SDValue(); 14556 } 14557 14558 // All stores are done as v2f64 and possible bit cast. 14559 if (VecTy != MVT::v2f64) { 14560 Src = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Src); 14561 DCI.AddToWorklist(Src.getNode()); 14562 } 14563 14564 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl, 14565 DAG.getVTList(MVT::v2f64, MVT::Other), Chain, Src); 14566 DCI.AddToWorklist(Swap.getNode()); 14567 Chain = Swap.getValue(1); 14568 SDValue StoreOps[] = { Chain, Swap, Base }; 14569 SDValue Store = DAG.getMemIntrinsicNode(PPCISD::STXVD2X, dl, 14570 DAG.getVTList(MVT::Other), 14571 StoreOps, VecTy, MMO); 14572 DCI.AddToWorklist(Store.getNode()); 14573 return Store; 14574 } 14575 14576 // Handle DAG combine for STORE (FP_TO_INT F). 14577 SDValue PPCTargetLowering::combineStoreFPToInt(SDNode *N, 14578 DAGCombinerInfo &DCI) const { 14579 14580 SelectionDAG &DAG = DCI.DAG; 14581 SDLoc dl(N); 14582 unsigned Opcode = N->getOperand(1).getOpcode(); 14583 14584 assert((Opcode == ISD::FP_TO_SINT || Opcode == ISD::FP_TO_UINT) 14585 && "Not a FP_TO_INT Instruction!"); 14586 14587 SDValue Val = N->getOperand(1).getOperand(0); 14588 EVT Op1VT = N->getOperand(1).getValueType(); 14589 EVT ResVT = Val.getValueType(); 14590 14591 if (!isTypeLegal(ResVT)) 14592 return SDValue(); 14593 14594 // Only perform combine for conversion to i64/i32 or power9 i16/i8. 14595 bool ValidTypeForStoreFltAsInt = 14596 (Op1VT == MVT::i32 || Op1VT == MVT::i64 || 14597 (Subtarget.hasP9Vector() && (Op1VT == MVT::i16 || Op1VT == MVT::i8))); 14598 14599 if (ResVT == MVT::f128 && !Subtarget.hasP9Vector()) 14600 return SDValue(); 14601 14602 if (ResVT == MVT::ppcf128 || !Subtarget.hasP8Vector() || 14603 cast<StoreSDNode>(N)->isTruncatingStore() || !ValidTypeForStoreFltAsInt) 14604 return SDValue(); 14605 14606 // Extend f32 values to f64 14607 if (ResVT.getScalarSizeInBits() == 32) { 14608 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val); 14609 DCI.AddToWorklist(Val.getNode()); 14610 } 14611 14612 // Set signed or unsigned conversion opcode. 14613 unsigned ConvOpcode = (Opcode == ISD::FP_TO_SINT) ? 14614 PPCISD::FP_TO_SINT_IN_VSR : 14615 PPCISD::FP_TO_UINT_IN_VSR; 14616 14617 Val = DAG.getNode(ConvOpcode, 14618 dl, ResVT == MVT::f128 ? MVT::f128 : MVT::f64, Val); 14619 DCI.AddToWorklist(Val.getNode()); 14620 14621 // Set number of bytes being converted. 14622 unsigned ByteSize = Op1VT.getScalarSizeInBits() / 8; 14623 SDValue Ops[] = { N->getOperand(0), Val, N->getOperand(2), 14624 DAG.getIntPtrConstant(ByteSize, dl, false), 14625 DAG.getValueType(Op1VT) }; 14626 14627 Val = DAG.getMemIntrinsicNode(PPCISD::ST_VSR_SCAL_INT, dl, 14628 DAG.getVTList(MVT::Other), Ops, 14629 cast<StoreSDNode>(N)->getMemoryVT(), 14630 cast<StoreSDNode>(N)->getMemOperand()); 14631 14632 DCI.AddToWorklist(Val.getNode()); 14633 return Val; 14634 } 14635 14636 static bool isAlternatingShuffMask(const ArrayRef<int> &Mask, int NumElts) { 14637 // Check that the source of the element keeps flipping 14638 // (i.e. Mask[i] < NumElts -> Mask[i+i] >= NumElts). 14639 bool PrevElemFromFirstVec = Mask[0] < NumElts; 14640 for (int i = 1, e = Mask.size(); i < e; i++) { 14641 if (PrevElemFromFirstVec && Mask[i] < NumElts) 14642 return false; 14643 if (!PrevElemFromFirstVec && Mask[i] >= NumElts) 14644 return false; 14645 PrevElemFromFirstVec = !PrevElemFromFirstVec; 14646 } 14647 return true; 14648 } 14649 14650 static bool isSplatBV(SDValue Op) { 14651 if (Op.getOpcode() != ISD::BUILD_VECTOR) 14652 return false; 14653 SDValue FirstOp; 14654 14655 // Find first non-undef input. 14656 for (int i = 0, e = Op.getNumOperands(); i < e; i++) { 14657 FirstOp = Op.getOperand(i); 14658 if (!FirstOp.isUndef()) 14659 break; 14660 } 14661 14662 // All inputs are undef or the same as the first non-undef input. 14663 for (int i = 1, e = Op.getNumOperands(); i < e; i++) 14664 if (Op.getOperand(i) != FirstOp && !Op.getOperand(i).isUndef()) 14665 return false; 14666 return true; 14667 } 14668 14669 static SDValue isScalarToVec(SDValue Op) { 14670 if (Op.getOpcode() == ISD::SCALAR_TO_VECTOR) 14671 return Op; 14672 if (Op.getOpcode() != ISD::BITCAST) 14673 return SDValue(); 14674 Op = Op.getOperand(0); 14675 if (Op.getOpcode() == ISD::SCALAR_TO_VECTOR) 14676 return Op; 14677 return SDValue(); 14678 } 14679 14680 // Fix up the shuffle mask to account for the fact that the result of 14681 // scalar_to_vector is not in lane zero. This just takes all values in 14682 // the ranges specified by the min/max indices and adds the number of 14683 // elements required to ensure each element comes from the respective 14684 // position in the valid lane. 14685 // On little endian, that's just the corresponding element in the other 14686 // half of the vector. On big endian, it is in the same half but right 14687 // justified rather than left justified in that half. 14688 static void fixupShuffleMaskForPermutedSToV(SmallVectorImpl<int> &ShuffV, 14689 int LHSMaxIdx, int RHSMinIdx, 14690 int RHSMaxIdx, int HalfVec, 14691 unsigned ValidLaneWidth, 14692 const PPCSubtarget &Subtarget) { 14693 for (int i = 0, e = ShuffV.size(); i < e; i++) { 14694 int Idx = ShuffV[i]; 14695 if ((Idx >= 0 && Idx < LHSMaxIdx) || (Idx >= RHSMinIdx && Idx < RHSMaxIdx)) 14696 ShuffV[i] += 14697 Subtarget.isLittleEndian() ? HalfVec : HalfVec - ValidLaneWidth; 14698 } 14699 } 14700 14701 // Replace a SCALAR_TO_VECTOR with a SCALAR_TO_VECTOR_PERMUTED except if 14702 // the original is: 14703 // (<n x Ty> (scalar_to_vector (Ty (extract_elt <n x Ty> %a, C)))) 14704 // In such a case, just change the shuffle mask to extract the element 14705 // from the permuted index. 14706 static SDValue getSToVPermuted(SDValue OrigSToV, SelectionDAG &DAG, 14707 const PPCSubtarget &Subtarget) { 14708 SDLoc dl(OrigSToV); 14709 EVT VT = OrigSToV.getValueType(); 14710 assert(OrigSToV.getOpcode() == ISD::SCALAR_TO_VECTOR && 14711 "Expecting a SCALAR_TO_VECTOR here"); 14712 SDValue Input = OrigSToV.getOperand(0); 14713 14714 if (Input.getOpcode() == ISD::EXTRACT_VECTOR_ELT) { 14715 ConstantSDNode *Idx = dyn_cast<ConstantSDNode>(Input.getOperand(1)); 14716 SDValue OrigVector = Input.getOperand(0); 14717 14718 // Can't handle non-const element indices or different vector types 14719 // for the input to the extract and the output of the scalar_to_vector. 14720 if (Idx && VT == OrigVector.getValueType()) { 14721 unsigned NumElts = VT.getVectorNumElements(); 14722 assert( 14723 NumElts > 1 && 14724 "Cannot produce a permuted scalar_to_vector for one element vector"); 14725 SmallVector<int, 16> NewMask(NumElts, -1); 14726 unsigned ResultInElt = NumElts / 2; 14727 ResultInElt -= Subtarget.isLittleEndian() ? 0 : 1; 14728 NewMask[ResultInElt] = Idx->getZExtValue(); 14729 return DAG.getVectorShuffle(VT, dl, OrigVector, OrigVector, NewMask); 14730 } 14731 } 14732 return DAG.getNode(PPCISD::SCALAR_TO_VECTOR_PERMUTED, dl, VT, 14733 OrigSToV.getOperand(0)); 14734 } 14735 14736 // On little endian subtargets, combine shuffles such as: 14737 // vector_shuffle<16,1,17,3,18,5,19,7,20,9,21,11,22,13,23,15>, <zero>, %b 14738 // into: 14739 // vector_shuffle<16,0,17,1,18,2,19,3,20,4,21,5,22,6,23,7>, <zero>, %b 14740 // because the latter can be matched to a single instruction merge. 14741 // Furthermore, SCALAR_TO_VECTOR on little endian always involves a permute 14742 // to put the value into element zero. Adjust the shuffle mask so that the 14743 // vector can remain in permuted form (to prevent a swap prior to a shuffle). 14744 // On big endian targets, this is still useful for SCALAR_TO_VECTOR 14745 // nodes with elements smaller than doubleword because all the ways 14746 // of getting scalar data into a vector register put the value in the 14747 // rightmost element of the left half of the vector. 14748 SDValue PPCTargetLowering::combineVectorShuffle(ShuffleVectorSDNode *SVN, 14749 SelectionDAG &DAG) const { 14750 SDValue LHS = SVN->getOperand(0); 14751 SDValue RHS = SVN->getOperand(1); 14752 auto Mask = SVN->getMask(); 14753 int NumElts = LHS.getValueType().getVectorNumElements(); 14754 SDValue Res(SVN, 0); 14755 SDLoc dl(SVN); 14756 bool IsLittleEndian = Subtarget.isLittleEndian(); 14757 14758 // On big endian targets this is only useful for subtargets with direct moves. 14759 // On little endian targets it would be useful for all subtargets with VSX. 14760 // However adding special handling for LE subtargets without direct moves 14761 // would be wasted effort since the minimum arch for LE is ISA 2.07 (Power8) 14762 // which includes direct moves. 14763 if (!Subtarget.hasDirectMove()) 14764 return Res; 14765 14766 // If this is not a shuffle of a shuffle and the first element comes from 14767 // the second vector, canonicalize to the commuted form. This will make it 14768 // more likely to match one of the single instruction patterns. 14769 if (Mask[0] >= NumElts && LHS.getOpcode() != ISD::VECTOR_SHUFFLE && 14770 RHS.getOpcode() != ISD::VECTOR_SHUFFLE) { 14771 std::swap(LHS, RHS); 14772 Res = DAG.getCommutedVectorShuffle(*SVN); 14773 Mask = cast<ShuffleVectorSDNode>(Res)->getMask(); 14774 } 14775 14776 // Adjust the shuffle mask if either input vector comes from a 14777 // SCALAR_TO_VECTOR and keep the respective input vector in permuted 14778 // form (to prevent the need for a swap). 14779 SmallVector<int, 16> ShuffV(Mask.begin(), Mask.end()); 14780 SDValue SToVLHS = isScalarToVec(LHS); 14781 SDValue SToVRHS = isScalarToVec(RHS); 14782 if (SToVLHS || SToVRHS) { 14783 int NumEltsIn = SToVLHS ? SToVLHS.getValueType().getVectorNumElements() 14784 : SToVRHS.getValueType().getVectorNumElements(); 14785 int NumEltsOut = ShuffV.size(); 14786 // The width of the "valid lane" (i.e. the lane that contains the value that 14787 // is vectorized) needs to be expressed in terms of the number of elements 14788 // of the shuffle. It is thereby the ratio of the values before and after 14789 // any bitcast. 14790 unsigned ValidLaneWidth = 14791 SToVLHS ? SToVLHS.getValueType().getScalarSizeInBits() / 14792 LHS.getValueType().getScalarSizeInBits() 14793 : SToVRHS.getValueType().getScalarSizeInBits() / 14794 RHS.getValueType().getScalarSizeInBits(); 14795 14796 // Initially assume that neither input is permuted. These will be adjusted 14797 // accordingly if either input is. 14798 int LHSMaxIdx = -1; 14799 int RHSMinIdx = -1; 14800 int RHSMaxIdx = -1; 14801 int HalfVec = LHS.getValueType().getVectorNumElements() / 2; 14802 14803 // Get the permuted scalar to vector nodes for the source(s) that come from 14804 // ISD::SCALAR_TO_VECTOR. 14805 // On big endian systems, this only makes sense for element sizes smaller 14806 // than 64 bits since for 64-bit elements, all instructions already put 14807 // the value into element zero. Since scalar size of LHS and RHS may differ 14808 // after isScalarToVec, this should be checked using their own sizes. 14809 if (SToVLHS) { 14810 if (!IsLittleEndian && SToVLHS.getValueType().getScalarSizeInBits() >= 64) 14811 return Res; 14812 // Set up the values for the shuffle vector fixup. 14813 LHSMaxIdx = NumEltsOut / NumEltsIn; 14814 SToVLHS = getSToVPermuted(SToVLHS, DAG, Subtarget); 14815 if (SToVLHS.getValueType() != LHS.getValueType()) 14816 SToVLHS = DAG.getBitcast(LHS.getValueType(), SToVLHS); 14817 LHS = SToVLHS; 14818 } 14819 if (SToVRHS) { 14820 if (!IsLittleEndian && SToVRHS.getValueType().getScalarSizeInBits() >= 64) 14821 return Res; 14822 RHSMinIdx = NumEltsOut; 14823 RHSMaxIdx = NumEltsOut / NumEltsIn + RHSMinIdx; 14824 SToVRHS = getSToVPermuted(SToVRHS, DAG, Subtarget); 14825 if (SToVRHS.getValueType() != RHS.getValueType()) 14826 SToVRHS = DAG.getBitcast(RHS.getValueType(), SToVRHS); 14827 RHS = SToVRHS; 14828 } 14829 14830 // Fix up the shuffle mask to reflect where the desired element actually is. 14831 // The minimum and maximum indices that correspond to element zero for both 14832 // the LHS and RHS are computed and will control which shuffle mask entries 14833 // are to be changed. For example, if the RHS is permuted, any shuffle mask 14834 // entries in the range [RHSMinIdx,RHSMaxIdx) will be adjusted. 14835 fixupShuffleMaskForPermutedSToV(ShuffV, LHSMaxIdx, RHSMinIdx, RHSMaxIdx, 14836 HalfVec, ValidLaneWidth, Subtarget); 14837 Res = DAG.getVectorShuffle(SVN->getValueType(0), dl, LHS, RHS, ShuffV); 14838 14839 // We may have simplified away the shuffle. We won't be able to do anything 14840 // further with it here. 14841 if (!isa<ShuffleVectorSDNode>(Res)) 14842 return Res; 14843 Mask = cast<ShuffleVectorSDNode>(Res)->getMask(); 14844 } 14845 14846 SDValue TheSplat = IsLittleEndian ? RHS : LHS; 14847 // The common case after we commuted the shuffle is that the RHS is a splat 14848 // and we have elements coming in from the splat at indices that are not 14849 // conducive to using a merge. 14850 // Example: 14851 // vector_shuffle<0,17,1,19,2,21,3,23,4,25,5,27,6,29,7,31> t1, <zero> 14852 if (!isSplatBV(TheSplat)) 14853 return Res; 14854 14855 // We are looking for a mask such that all even elements are from 14856 // one vector and all odd elements from the other. 14857 if (!isAlternatingShuffMask(Mask, NumElts)) 14858 return Res; 14859 14860 // Adjust the mask so we are pulling in the same index from the splat 14861 // as the index from the interesting vector in consecutive elements. 14862 if (IsLittleEndian) { 14863 // Example (even elements from first vector): 14864 // vector_shuffle<0,16,1,17,2,18,3,19,4,20,5,21,6,22,7,23> t1, <zero> 14865 if (Mask[0] < NumElts) 14866 for (int i = 1, e = Mask.size(); i < e; i += 2) 14867 ShuffV[i] = (ShuffV[i - 1] + NumElts); 14868 // Example (odd elements from first vector): 14869 // vector_shuffle<16,0,17,1,18,2,19,3,20,4,21,5,22,6,23,7> t1, <zero> 14870 else 14871 for (int i = 0, e = Mask.size(); i < e; i += 2) 14872 ShuffV[i] = (ShuffV[i + 1] + NumElts); 14873 } else { 14874 // Example (even elements from first vector): 14875 // vector_shuffle<0,16,1,17,2,18,3,19,4,20,5,21,6,22,7,23> <zero>, t1 14876 if (Mask[0] < NumElts) 14877 for (int i = 0, e = Mask.size(); i < e; i += 2) 14878 ShuffV[i] = ShuffV[i + 1] - NumElts; 14879 // Example (odd elements from first vector): 14880 // vector_shuffle<16,0,17,1,18,2,19,3,20,4,21,5,22,6,23,7> <zero>, t1 14881 else 14882 for (int i = 1, e = Mask.size(); i < e; i += 2) 14883 ShuffV[i] = ShuffV[i - 1] - NumElts; 14884 } 14885 14886 // If the RHS has undefs, we need to remove them since we may have created 14887 // a shuffle that adds those instead of the splat value. 14888 SDValue SplatVal = 14889 cast<BuildVectorSDNode>(TheSplat.getNode())->getSplatValue(); 14890 TheSplat = DAG.getSplatBuildVector(TheSplat.getValueType(), dl, SplatVal); 14891 14892 if (IsLittleEndian) 14893 RHS = TheSplat; 14894 else 14895 LHS = TheSplat; 14896 return DAG.getVectorShuffle(SVN->getValueType(0), dl, LHS, RHS, ShuffV); 14897 } 14898 14899 SDValue PPCTargetLowering::combineVReverseMemOP(ShuffleVectorSDNode *SVN, 14900 LSBaseSDNode *LSBase, 14901 DAGCombinerInfo &DCI) const { 14902 assert((ISD::isNormalLoad(LSBase) || ISD::isNormalStore(LSBase)) && 14903 "Not a reverse memop pattern!"); 14904 14905 auto IsElementReverse = [](const ShuffleVectorSDNode *SVN) -> bool { 14906 auto Mask = SVN->getMask(); 14907 int i = 0; 14908 auto I = Mask.rbegin(); 14909 auto E = Mask.rend(); 14910 14911 for (; I != E; ++I) { 14912 if (*I != i) 14913 return false; 14914 i++; 14915 } 14916 return true; 14917 }; 14918 14919 SelectionDAG &DAG = DCI.DAG; 14920 EVT VT = SVN->getValueType(0); 14921 14922 if (!isTypeLegal(VT) || !Subtarget.isLittleEndian() || !Subtarget.hasVSX()) 14923 return SDValue(); 14924 14925 // Before P9, we have PPCVSXSwapRemoval pass to hack the element order. 14926 // See comment in PPCVSXSwapRemoval.cpp. 14927 // It is conflict with PPCVSXSwapRemoval opt. So we don't do it. 14928 if (!Subtarget.hasP9Vector()) 14929 return SDValue(); 14930 14931 if(!IsElementReverse(SVN)) 14932 return SDValue(); 14933 14934 if (LSBase->getOpcode() == ISD::LOAD) { 14935 // If the load return value 0 has more than one user except the 14936 // shufflevector instruction, it is not profitable to replace the 14937 // shufflevector with a reverse load. 14938 for (SDNode::use_iterator UI = LSBase->use_begin(), UE = LSBase->use_end(); 14939 UI != UE; ++UI) 14940 if (UI.getUse().getResNo() == 0 && UI->getOpcode() != ISD::VECTOR_SHUFFLE) 14941 return SDValue(); 14942 14943 SDLoc dl(LSBase); 14944 SDValue LoadOps[] = {LSBase->getChain(), LSBase->getBasePtr()}; 14945 return DAG.getMemIntrinsicNode( 14946 PPCISD::LOAD_VEC_BE, dl, DAG.getVTList(VT, MVT::Other), LoadOps, 14947 LSBase->getMemoryVT(), LSBase->getMemOperand()); 14948 } 14949 14950 if (LSBase->getOpcode() == ISD::STORE) { 14951 // If there are other uses of the shuffle, the swap cannot be avoided. 14952 // Forcing the use of an X-Form (since swapped stores only have 14953 // X-Forms) without removing the swap is unprofitable. 14954 if (!SVN->hasOneUse()) 14955 return SDValue(); 14956 14957 SDLoc dl(LSBase); 14958 SDValue StoreOps[] = {LSBase->getChain(), SVN->getOperand(0), 14959 LSBase->getBasePtr()}; 14960 return DAG.getMemIntrinsicNode( 14961 PPCISD::STORE_VEC_BE, dl, DAG.getVTList(MVT::Other), StoreOps, 14962 LSBase->getMemoryVT(), LSBase->getMemOperand()); 14963 } 14964 14965 llvm_unreachable("Expected a load or store node here"); 14966 } 14967 14968 SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N, 14969 DAGCombinerInfo &DCI) const { 14970 SelectionDAG &DAG = DCI.DAG; 14971 SDLoc dl(N); 14972 switch (N->getOpcode()) { 14973 default: break; 14974 case ISD::ADD: 14975 return combineADD(N, DCI); 14976 case ISD::SHL: 14977 return combineSHL(N, DCI); 14978 case ISD::SRA: 14979 return combineSRA(N, DCI); 14980 case ISD::SRL: 14981 return combineSRL(N, DCI); 14982 case ISD::MUL: 14983 return combineMUL(N, DCI); 14984 case ISD::FMA: 14985 case PPCISD::FNMSUB: 14986 return combineFMALike(N, DCI); 14987 case PPCISD::SHL: 14988 if (isNullConstant(N->getOperand(0))) // 0 << V -> 0. 14989 return N->getOperand(0); 14990 break; 14991 case PPCISD::SRL: 14992 if (isNullConstant(N->getOperand(0))) // 0 >>u V -> 0. 14993 return N->getOperand(0); 14994 break; 14995 case PPCISD::SRA: 14996 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) { 14997 if (C->isZero() || // 0 >>s V -> 0. 14998 C->isAllOnes()) // -1 >>s V -> -1. 14999 return N->getOperand(0); 15000 } 15001 break; 15002 case ISD::SIGN_EXTEND: 15003 case ISD::ZERO_EXTEND: 15004 case ISD::ANY_EXTEND: 15005 return DAGCombineExtBoolTrunc(N, DCI); 15006 case ISD::TRUNCATE: 15007 return combineTRUNCATE(N, DCI); 15008 case ISD::SETCC: 15009 if (SDValue CSCC = combineSetCC(N, DCI)) 15010 return CSCC; 15011 LLVM_FALLTHROUGH; 15012 case ISD::SELECT_CC: 15013 return DAGCombineTruncBoolExt(N, DCI); 15014 case ISD::SINT_TO_FP: 15015 case ISD::UINT_TO_FP: 15016 return combineFPToIntToFP(N, DCI); 15017 case ISD::VECTOR_SHUFFLE: 15018 if (ISD::isNormalLoad(N->getOperand(0).getNode())) { 15019 LSBaseSDNode* LSBase = cast<LSBaseSDNode>(N->getOperand(0)); 15020 return combineVReverseMemOP(cast<ShuffleVectorSDNode>(N), LSBase, DCI); 15021 } 15022 return combineVectorShuffle(cast<ShuffleVectorSDNode>(N), DCI.DAG); 15023 case ISD::STORE: { 15024 15025 EVT Op1VT = N->getOperand(1).getValueType(); 15026 unsigned Opcode = N->getOperand(1).getOpcode(); 15027 15028 if (Opcode == ISD::FP_TO_SINT || Opcode == ISD::FP_TO_UINT) { 15029 SDValue Val= combineStoreFPToInt(N, DCI); 15030 if (Val) 15031 return Val; 15032 } 15033 15034 if (Opcode == ISD::VECTOR_SHUFFLE && ISD::isNormalStore(N)) { 15035 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N->getOperand(1)); 15036 SDValue Val= combineVReverseMemOP(SVN, cast<LSBaseSDNode>(N), DCI); 15037 if (Val) 15038 return Val; 15039 } 15040 15041 // Turn STORE (BSWAP) -> sthbrx/stwbrx. 15042 if (cast<StoreSDNode>(N)->isUnindexed() && Opcode == ISD::BSWAP && 15043 N->getOperand(1).getNode()->hasOneUse() && 15044 (Op1VT == MVT::i32 || Op1VT == MVT::i16 || 15045 (Subtarget.hasLDBRX() && Subtarget.isPPC64() && Op1VT == MVT::i64))) { 15046 15047 // STBRX can only handle simple types and it makes no sense to store less 15048 // two bytes in byte-reversed order. 15049 EVT mVT = cast<StoreSDNode>(N)->getMemoryVT(); 15050 if (mVT.isExtended() || mVT.getSizeInBits() < 16) 15051 break; 15052 15053 SDValue BSwapOp = N->getOperand(1).getOperand(0); 15054 // Do an any-extend to 32-bits if this is a half-word input. 15055 if (BSwapOp.getValueType() == MVT::i16) 15056 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp); 15057 15058 // If the type of BSWAP operand is wider than stored memory width 15059 // it need to be shifted to the right side before STBRX. 15060 if (Op1VT.bitsGT(mVT)) { 15061 int Shift = Op1VT.getSizeInBits() - mVT.getSizeInBits(); 15062 BSwapOp = DAG.getNode(ISD::SRL, dl, Op1VT, BSwapOp, 15063 DAG.getConstant(Shift, dl, MVT::i32)); 15064 // Need to truncate if this is a bswap of i64 stored as i32/i16. 15065 if (Op1VT == MVT::i64) 15066 BSwapOp = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, BSwapOp); 15067 } 15068 15069 SDValue Ops[] = { 15070 N->getOperand(0), BSwapOp, N->getOperand(2), DAG.getValueType(mVT) 15071 }; 15072 return 15073 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other), 15074 Ops, cast<StoreSDNode>(N)->getMemoryVT(), 15075 cast<StoreSDNode>(N)->getMemOperand()); 15076 } 15077 15078 // STORE Constant:i32<0> -> STORE<trunc to i32> Constant:i64<0> 15079 // So it can increase the chance of CSE constant construction. 15080 if (Subtarget.isPPC64() && !DCI.isBeforeLegalize() && 15081 isa<ConstantSDNode>(N->getOperand(1)) && Op1VT == MVT::i32) { 15082 // Need to sign-extended to 64-bits to handle negative values. 15083 EVT MemVT = cast<StoreSDNode>(N)->getMemoryVT(); 15084 uint64_t Val64 = SignExtend64(N->getConstantOperandVal(1), 15085 MemVT.getSizeInBits()); 15086 SDValue Const64 = DAG.getConstant(Val64, dl, MVT::i64); 15087 15088 // DAG.getTruncStore() can't be used here because it doesn't accept 15089 // the general (base + offset) addressing mode. 15090 // So we use UpdateNodeOperands and setTruncatingStore instead. 15091 DAG.UpdateNodeOperands(N, N->getOperand(0), Const64, N->getOperand(2), 15092 N->getOperand(3)); 15093 cast<StoreSDNode>(N)->setTruncatingStore(true); 15094 return SDValue(N, 0); 15095 } 15096 15097 // For little endian, VSX stores require generating xxswapd/lxvd2x. 15098 // Not needed on ISA 3.0 based CPUs since we have a non-permuting store. 15099 if (Op1VT.isSimple()) { 15100 MVT StoreVT = Op1VT.getSimpleVT(); 15101 if (Subtarget.needsSwapsForVSXMemOps() && 15102 (StoreVT == MVT::v2f64 || StoreVT == MVT::v2i64 || 15103 StoreVT == MVT::v4f32 || StoreVT == MVT::v4i32)) 15104 return expandVSXStoreForLE(N, DCI); 15105 } 15106 break; 15107 } 15108 case ISD::LOAD: { 15109 LoadSDNode *LD = cast<LoadSDNode>(N); 15110 EVT VT = LD->getValueType(0); 15111 15112 // For little endian, VSX loads require generating lxvd2x/xxswapd. 15113 // Not needed on ISA 3.0 based CPUs since we have a non-permuting load. 15114 if (VT.isSimple()) { 15115 MVT LoadVT = VT.getSimpleVT(); 15116 if (Subtarget.needsSwapsForVSXMemOps() && 15117 (LoadVT == MVT::v2f64 || LoadVT == MVT::v2i64 || 15118 LoadVT == MVT::v4f32 || LoadVT == MVT::v4i32)) 15119 return expandVSXLoadForLE(N, DCI); 15120 } 15121 15122 // We sometimes end up with a 64-bit integer load, from which we extract 15123 // two single-precision floating-point numbers. This happens with 15124 // std::complex<float>, and other similar structures, because of the way we 15125 // canonicalize structure copies. However, if we lack direct moves, 15126 // then the final bitcasts from the extracted integer values to the 15127 // floating-point numbers turn into store/load pairs. Even with direct moves, 15128 // just loading the two floating-point numbers is likely better. 15129 auto ReplaceTwoFloatLoad = [&]() { 15130 if (VT != MVT::i64) 15131 return false; 15132 15133 if (LD->getExtensionType() != ISD::NON_EXTLOAD || 15134 LD->isVolatile()) 15135 return false; 15136 15137 // We're looking for a sequence like this: 15138 // t13: i64,ch = load<LD8[%ref.tmp]> t0, t6, undef:i64 15139 // t16: i64 = srl t13, Constant:i32<32> 15140 // t17: i32 = truncate t16 15141 // t18: f32 = bitcast t17 15142 // t19: i32 = truncate t13 15143 // t20: f32 = bitcast t19 15144 15145 if (!LD->hasNUsesOfValue(2, 0)) 15146 return false; 15147 15148 auto UI = LD->use_begin(); 15149 while (UI.getUse().getResNo() != 0) ++UI; 15150 SDNode *Trunc = *UI++; 15151 while (UI.getUse().getResNo() != 0) ++UI; 15152 SDNode *RightShift = *UI; 15153 if (Trunc->getOpcode() != ISD::TRUNCATE) 15154 std::swap(Trunc, RightShift); 15155 15156 if (Trunc->getOpcode() != ISD::TRUNCATE || 15157 Trunc->getValueType(0) != MVT::i32 || 15158 !Trunc->hasOneUse()) 15159 return false; 15160 if (RightShift->getOpcode() != ISD::SRL || 15161 !isa<ConstantSDNode>(RightShift->getOperand(1)) || 15162 RightShift->getConstantOperandVal(1) != 32 || 15163 !RightShift->hasOneUse()) 15164 return false; 15165 15166 SDNode *Trunc2 = *RightShift->use_begin(); 15167 if (Trunc2->getOpcode() != ISD::TRUNCATE || 15168 Trunc2->getValueType(0) != MVT::i32 || 15169 !Trunc2->hasOneUse()) 15170 return false; 15171 15172 SDNode *Bitcast = *Trunc->use_begin(); 15173 SDNode *Bitcast2 = *Trunc2->use_begin(); 15174 15175 if (Bitcast->getOpcode() != ISD::BITCAST || 15176 Bitcast->getValueType(0) != MVT::f32) 15177 return false; 15178 if (Bitcast2->getOpcode() != ISD::BITCAST || 15179 Bitcast2->getValueType(0) != MVT::f32) 15180 return false; 15181 15182 if (Subtarget.isLittleEndian()) 15183 std::swap(Bitcast, Bitcast2); 15184 15185 // Bitcast has the second float (in memory-layout order) and Bitcast2 15186 // has the first one. 15187 15188 SDValue BasePtr = LD->getBasePtr(); 15189 if (LD->isIndexed()) { 15190 assert(LD->getAddressingMode() == ISD::PRE_INC && 15191 "Non-pre-inc AM on PPC?"); 15192 BasePtr = 15193 DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr, 15194 LD->getOffset()); 15195 } 15196 15197 auto MMOFlags = 15198 LD->getMemOperand()->getFlags() & ~MachineMemOperand::MOVolatile; 15199 SDValue FloatLoad = DAG.getLoad(MVT::f32, dl, LD->getChain(), BasePtr, 15200 LD->getPointerInfo(), LD->getAlignment(), 15201 MMOFlags, LD->getAAInfo()); 15202 SDValue AddPtr = 15203 DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), 15204 BasePtr, DAG.getIntPtrConstant(4, dl)); 15205 SDValue FloatLoad2 = DAG.getLoad( 15206 MVT::f32, dl, SDValue(FloatLoad.getNode(), 1), AddPtr, 15207 LD->getPointerInfo().getWithOffset(4), 15208 MinAlign(LD->getAlignment(), 4), MMOFlags, LD->getAAInfo()); 15209 15210 if (LD->isIndexed()) { 15211 // Note that DAGCombine should re-form any pre-increment load(s) from 15212 // what is produced here if that makes sense. 15213 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), BasePtr); 15214 } 15215 15216 DCI.CombineTo(Bitcast2, FloatLoad); 15217 DCI.CombineTo(Bitcast, FloatLoad2); 15218 15219 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, LD->isIndexed() ? 2 : 1), 15220 SDValue(FloatLoad2.getNode(), 1)); 15221 return true; 15222 }; 15223 15224 if (ReplaceTwoFloatLoad()) 15225 return SDValue(N, 0); 15226 15227 EVT MemVT = LD->getMemoryVT(); 15228 Type *Ty = MemVT.getTypeForEVT(*DAG.getContext()); 15229 Align ABIAlignment = DAG.getDataLayout().getABITypeAlign(Ty); 15230 if (LD->isUnindexed() && VT.isVector() && 15231 ((Subtarget.hasAltivec() && ISD::isNON_EXTLoad(N) && 15232 // P8 and later hardware should just use LOAD. 15233 !Subtarget.hasP8Vector() && 15234 (VT == MVT::v16i8 || VT == MVT::v8i16 || VT == MVT::v4i32 || 15235 VT == MVT::v4f32))) && 15236 LD->getAlign() < ABIAlignment) { 15237 // This is a type-legal unaligned Altivec load. 15238 SDValue Chain = LD->getChain(); 15239 SDValue Ptr = LD->getBasePtr(); 15240 bool isLittleEndian = Subtarget.isLittleEndian(); 15241 15242 // This implements the loading of unaligned vectors as described in 15243 // the venerable Apple Velocity Engine overview. Specifically: 15244 // https://developer.apple.com/hardwaredrivers/ve/alignment.html 15245 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html 15246 // 15247 // The general idea is to expand a sequence of one or more unaligned 15248 // loads into an alignment-based permutation-control instruction (lvsl 15249 // or lvsr), a series of regular vector loads (which always truncate 15250 // their input address to an aligned address), and a series of 15251 // permutations. The results of these permutations are the requested 15252 // loaded values. The trick is that the last "extra" load is not taken 15253 // from the address you might suspect (sizeof(vector) bytes after the 15254 // last requested load), but rather sizeof(vector) - 1 bytes after the 15255 // last requested vector. The point of this is to avoid a page fault if 15256 // the base address happened to be aligned. This works because if the 15257 // base address is aligned, then adding less than a full vector length 15258 // will cause the last vector in the sequence to be (re)loaded. 15259 // Otherwise, the next vector will be fetched as you might suspect was 15260 // necessary. 15261 15262 // We might be able to reuse the permutation generation from 15263 // a different base address offset from this one by an aligned amount. 15264 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this 15265 // optimization later. 15266 Intrinsic::ID Intr, IntrLD, IntrPerm; 15267 MVT PermCntlTy, PermTy, LDTy; 15268 Intr = isLittleEndian ? Intrinsic::ppc_altivec_lvsr 15269 : Intrinsic::ppc_altivec_lvsl; 15270 IntrLD = Intrinsic::ppc_altivec_lvx; 15271 IntrPerm = Intrinsic::ppc_altivec_vperm; 15272 PermCntlTy = MVT::v16i8; 15273 PermTy = MVT::v4i32; 15274 LDTy = MVT::v4i32; 15275 15276 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, PermCntlTy); 15277 15278 // Create the new MMO for the new base load. It is like the original MMO, 15279 // but represents an area in memory almost twice the vector size centered 15280 // on the original address. If the address is unaligned, we might start 15281 // reading up to (sizeof(vector)-1) bytes below the address of the 15282 // original unaligned load. 15283 MachineFunction &MF = DAG.getMachineFunction(); 15284 MachineMemOperand *BaseMMO = 15285 MF.getMachineMemOperand(LD->getMemOperand(), 15286 -(long)MemVT.getStoreSize()+1, 15287 2*MemVT.getStoreSize()-1); 15288 15289 // Create the new base load. 15290 SDValue LDXIntID = 15291 DAG.getTargetConstant(IntrLD, dl, getPointerTy(MF.getDataLayout())); 15292 SDValue BaseLoadOps[] = { Chain, LDXIntID, Ptr }; 15293 SDValue BaseLoad = 15294 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl, 15295 DAG.getVTList(PermTy, MVT::Other), 15296 BaseLoadOps, LDTy, BaseMMO); 15297 15298 // Note that the value of IncOffset (which is provided to the next 15299 // load's pointer info offset value, and thus used to calculate the 15300 // alignment), and the value of IncValue (which is actually used to 15301 // increment the pointer value) are different! This is because we 15302 // require the next load to appear to be aligned, even though it 15303 // is actually offset from the base pointer by a lesser amount. 15304 int IncOffset = VT.getSizeInBits() / 8; 15305 int IncValue = IncOffset; 15306 15307 // Walk (both up and down) the chain looking for another load at the real 15308 // (aligned) offset (the alignment of the other load does not matter in 15309 // this case). If found, then do not use the offset reduction trick, as 15310 // that will prevent the loads from being later combined (as they would 15311 // otherwise be duplicates). 15312 if (!findConsecutiveLoad(LD, DAG)) 15313 --IncValue; 15314 15315 SDValue Increment = 15316 DAG.getConstant(IncValue, dl, getPointerTy(MF.getDataLayout())); 15317 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment); 15318 15319 MachineMemOperand *ExtraMMO = 15320 MF.getMachineMemOperand(LD->getMemOperand(), 15321 1, 2*MemVT.getStoreSize()-1); 15322 SDValue ExtraLoadOps[] = { Chain, LDXIntID, Ptr }; 15323 SDValue ExtraLoad = 15324 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl, 15325 DAG.getVTList(PermTy, MVT::Other), 15326 ExtraLoadOps, LDTy, ExtraMMO); 15327 15328 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 15329 BaseLoad.getValue(1), ExtraLoad.getValue(1)); 15330 15331 // Because vperm has a big-endian bias, we must reverse the order 15332 // of the input vectors and complement the permute control vector 15333 // when generating little endian code. We have already handled the 15334 // latter by using lvsr instead of lvsl, so just reverse BaseLoad 15335 // and ExtraLoad here. 15336 SDValue Perm; 15337 if (isLittleEndian) 15338 Perm = BuildIntrinsicOp(IntrPerm, 15339 ExtraLoad, BaseLoad, PermCntl, DAG, dl); 15340 else 15341 Perm = BuildIntrinsicOp(IntrPerm, 15342 BaseLoad, ExtraLoad, PermCntl, DAG, dl); 15343 15344 if (VT != PermTy) 15345 Perm = Subtarget.hasAltivec() 15346 ? DAG.getNode(ISD::BITCAST, dl, VT, Perm) 15347 : DAG.getNode(ISD::FP_ROUND, dl, VT, Perm, 15348 DAG.getTargetConstant(1, dl, MVT::i64)); 15349 // second argument is 1 because this rounding 15350 // is always exact. 15351 15352 // The output of the permutation is our loaded result, the TokenFactor is 15353 // our new chain. 15354 DCI.CombineTo(N, Perm, TF); 15355 return SDValue(N, 0); 15356 } 15357 } 15358 break; 15359 case ISD::INTRINSIC_WO_CHAIN: { 15360 bool isLittleEndian = Subtarget.isLittleEndian(); 15361 unsigned IID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue(); 15362 Intrinsic::ID Intr = (isLittleEndian ? Intrinsic::ppc_altivec_lvsr 15363 : Intrinsic::ppc_altivec_lvsl); 15364 if (IID == Intr && N->getOperand(1)->getOpcode() == ISD::ADD) { 15365 SDValue Add = N->getOperand(1); 15366 15367 int Bits = 4 /* 16 byte alignment */; 15368 15369 if (DAG.MaskedValueIsZero(Add->getOperand(1), 15370 APInt::getAllOnes(Bits /* alignment */) 15371 .zext(Add.getScalarValueSizeInBits()))) { 15372 SDNode *BasePtr = Add->getOperand(0).getNode(); 15373 for (SDNode *U : BasePtr->uses()) { 15374 if (U->getOpcode() == ISD::INTRINSIC_WO_CHAIN && 15375 cast<ConstantSDNode>(U->getOperand(0))->getZExtValue() == IID) { 15376 // We've found another LVSL/LVSR, and this address is an aligned 15377 // multiple of that one. The results will be the same, so use the 15378 // one we've just found instead. 15379 15380 return SDValue(U, 0); 15381 } 15382 } 15383 } 15384 15385 if (isa<ConstantSDNode>(Add->getOperand(1))) { 15386 SDNode *BasePtr = Add->getOperand(0).getNode(); 15387 for (SDNode *U : BasePtr->uses()) { 15388 if (U->getOpcode() == ISD::ADD && 15389 isa<ConstantSDNode>(U->getOperand(1)) && 15390 (cast<ConstantSDNode>(Add->getOperand(1))->getZExtValue() - 15391 cast<ConstantSDNode>(U->getOperand(1))->getZExtValue()) % 15392 (1ULL << Bits) == 15393 0) { 15394 SDNode *OtherAdd = U; 15395 for (SDNode *V : OtherAdd->uses()) { 15396 if (V->getOpcode() == ISD::INTRINSIC_WO_CHAIN && 15397 cast<ConstantSDNode>(V->getOperand(0))->getZExtValue() == 15398 IID) { 15399 return SDValue(V, 0); 15400 } 15401 } 15402 } 15403 } 15404 } 15405 } 15406 15407 // Combine vmaxsw/h/b(a, a's negation) to abs(a) 15408 // Expose the vabsduw/h/b opportunity for down stream 15409 if (!DCI.isAfterLegalizeDAG() && Subtarget.hasP9Altivec() && 15410 (IID == Intrinsic::ppc_altivec_vmaxsw || 15411 IID == Intrinsic::ppc_altivec_vmaxsh || 15412 IID == Intrinsic::ppc_altivec_vmaxsb)) { 15413 SDValue V1 = N->getOperand(1); 15414 SDValue V2 = N->getOperand(2); 15415 if ((V1.getSimpleValueType() == MVT::v4i32 || 15416 V1.getSimpleValueType() == MVT::v8i16 || 15417 V1.getSimpleValueType() == MVT::v16i8) && 15418 V1.getSimpleValueType() == V2.getSimpleValueType()) { 15419 // (0-a, a) 15420 if (V1.getOpcode() == ISD::SUB && 15421 ISD::isBuildVectorAllZeros(V1.getOperand(0).getNode()) && 15422 V1.getOperand(1) == V2) { 15423 return DAG.getNode(ISD::ABS, dl, V2.getValueType(), V2); 15424 } 15425 // (a, 0-a) 15426 if (V2.getOpcode() == ISD::SUB && 15427 ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()) && 15428 V2.getOperand(1) == V1) { 15429 return DAG.getNode(ISD::ABS, dl, V1.getValueType(), V1); 15430 } 15431 // (x-y, y-x) 15432 if (V1.getOpcode() == ISD::SUB && V2.getOpcode() == ISD::SUB && 15433 V1.getOperand(0) == V2.getOperand(1) && 15434 V1.getOperand(1) == V2.getOperand(0)) { 15435 return DAG.getNode(ISD::ABS, dl, V1.getValueType(), V1); 15436 } 15437 } 15438 } 15439 } 15440 15441 break; 15442 case ISD::INTRINSIC_W_CHAIN: 15443 // For little endian, VSX loads require generating lxvd2x/xxswapd. 15444 // Not needed on ISA 3.0 based CPUs since we have a non-permuting load. 15445 if (Subtarget.needsSwapsForVSXMemOps()) { 15446 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) { 15447 default: 15448 break; 15449 case Intrinsic::ppc_vsx_lxvw4x: 15450 case Intrinsic::ppc_vsx_lxvd2x: 15451 return expandVSXLoadForLE(N, DCI); 15452 } 15453 } 15454 break; 15455 case ISD::INTRINSIC_VOID: 15456 // For little endian, VSX stores require generating xxswapd/stxvd2x. 15457 // Not needed on ISA 3.0 based CPUs since we have a non-permuting store. 15458 if (Subtarget.needsSwapsForVSXMemOps()) { 15459 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) { 15460 default: 15461 break; 15462 case Intrinsic::ppc_vsx_stxvw4x: 15463 case Intrinsic::ppc_vsx_stxvd2x: 15464 return expandVSXStoreForLE(N, DCI); 15465 } 15466 } 15467 break; 15468 case ISD::BSWAP: { 15469 // Turn BSWAP (LOAD) -> lhbrx/lwbrx. 15470 // For subtargets without LDBRX, we can still do better than the default 15471 // expansion even for 64-bit BSWAP (LOAD). 15472 bool Is64BitBswapOn64BitTgt = 15473 Subtarget.isPPC64() && N->getValueType(0) == MVT::i64; 15474 bool IsSingleUseNormalLd = ISD::isNormalLoad(N->getOperand(0).getNode()) && 15475 N->getOperand(0).hasOneUse(); 15476 if (IsSingleUseNormalLd && 15477 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 || 15478 (Subtarget.hasLDBRX() && Is64BitBswapOn64BitTgt))) { 15479 SDValue Load = N->getOperand(0); 15480 LoadSDNode *LD = cast<LoadSDNode>(Load); 15481 // Create the byte-swapping load. 15482 SDValue Ops[] = { 15483 LD->getChain(), // Chain 15484 LD->getBasePtr(), // Ptr 15485 DAG.getValueType(N->getValueType(0)) // VT 15486 }; 15487 SDValue BSLoad = 15488 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl, 15489 DAG.getVTList(N->getValueType(0) == MVT::i64 ? 15490 MVT::i64 : MVT::i32, MVT::Other), 15491 Ops, LD->getMemoryVT(), LD->getMemOperand()); 15492 15493 // If this is an i16 load, insert the truncate. 15494 SDValue ResVal = BSLoad; 15495 if (N->getValueType(0) == MVT::i16) 15496 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad); 15497 15498 // First, combine the bswap away. This makes the value produced by the 15499 // load dead. 15500 DCI.CombineTo(N, ResVal); 15501 15502 // Next, combine the load away, we give it a bogus result value but a real 15503 // chain result. The result value is dead because the bswap is dead. 15504 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1)); 15505 15506 // Return N so it doesn't get rechecked! 15507 return SDValue(N, 0); 15508 } 15509 // Convert this to two 32-bit bswap loads and a BUILD_PAIR. Do this only 15510 // before legalization so that the BUILD_PAIR is handled correctly. 15511 if (!DCI.isBeforeLegalize() || !Is64BitBswapOn64BitTgt || 15512 !IsSingleUseNormalLd) 15513 return SDValue(); 15514 LoadSDNode *LD = cast<LoadSDNode>(N->getOperand(0)); 15515 15516 // Can't split volatile or atomic loads. 15517 if (!LD->isSimple()) 15518 return SDValue(); 15519 SDValue BasePtr = LD->getBasePtr(); 15520 SDValue Lo = DAG.getLoad(MVT::i32, dl, LD->getChain(), BasePtr, 15521 LD->getPointerInfo(), LD->getAlignment()); 15522 Lo = DAG.getNode(ISD::BSWAP, dl, MVT::i32, Lo); 15523 BasePtr = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr, 15524 DAG.getIntPtrConstant(4, dl)); 15525 MachineMemOperand *NewMMO = DAG.getMachineFunction().getMachineMemOperand( 15526 LD->getMemOperand(), 4, 4); 15527 SDValue Hi = DAG.getLoad(MVT::i32, dl, LD->getChain(), BasePtr, NewMMO); 15528 Hi = DAG.getNode(ISD::BSWAP, dl, MVT::i32, Hi); 15529 SDValue Res; 15530 if (Subtarget.isLittleEndian()) 15531 Res = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Hi, Lo); 15532 else 15533 Res = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi); 15534 SDValue TF = 15535 DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 15536 Hi.getOperand(0).getValue(1), Lo.getOperand(0).getValue(1)); 15537 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), TF); 15538 return Res; 15539 } 15540 case PPCISD::VCMP: 15541 // If a VCMP_rec node already exists with exactly the same operands as this 15542 // node, use its result instead of this node (VCMP_rec computes both a CR6 15543 // and a normal output). 15544 // 15545 if (!N->getOperand(0).hasOneUse() && 15546 !N->getOperand(1).hasOneUse() && 15547 !N->getOperand(2).hasOneUse()) { 15548 15549 // Scan all of the users of the LHS, looking for VCMP_rec's that match. 15550 SDNode *VCMPrecNode = nullptr; 15551 15552 SDNode *LHSN = N->getOperand(0).getNode(); 15553 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end(); 15554 UI != E; ++UI) 15555 if (UI->getOpcode() == PPCISD::VCMP_rec && 15556 UI->getOperand(1) == N->getOperand(1) && 15557 UI->getOperand(2) == N->getOperand(2) && 15558 UI->getOperand(0) == N->getOperand(0)) { 15559 VCMPrecNode = *UI; 15560 break; 15561 } 15562 15563 // If there is no VCMP_rec node, or if the flag value has a single use, 15564 // don't transform this. 15565 if (!VCMPrecNode || VCMPrecNode->hasNUsesOfValue(0, 1)) 15566 break; 15567 15568 // Look at the (necessarily single) use of the flag value. If it has a 15569 // chain, this transformation is more complex. Note that multiple things 15570 // could use the value result, which we should ignore. 15571 SDNode *FlagUser = nullptr; 15572 for (SDNode::use_iterator UI = VCMPrecNode->use_begin(); 15573 FlagUser == nullptr; ++UI) { 15574 assert(UI != VCMPrecNode->use_end() && "Didn't find user!"); 15575 SDNode *User = *UI; 15576 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) { 15577 if (User->getOperand(i) == SDValue(VCMPrecNode, 1)) { 15578 FlagUser = User; 15579 break; 15580 } 15581 } 15582 } 15583 15584 // If the user is a MFOCRF instruction, we know this is safe. 15585 // Otherwise we give up for right now. 15586 if (FlagUser->getOpcode() == PPCISD::MFOCRF) 15587 return SDValue(VCMPrecNode, 0); 15588 } 15589 break; 15590 case ISD::BRCOND: { 15591 SDValue Cond = N->getOperand(1); 15592 SDValue Target = N->getOperand(2); 15593 15594 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN && 15595 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() == 15596 Intrinsic::loop_decrement) { 15597 15598 // We now need to make the intrinsic dead (it cannot be instruction 15599 // selected). 15600 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0)); 15601 assert(Cond.getNode()->hasOneUse() && 15602 "Counter decrement has more than one use"); 15603 15604 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other, 15605 N->getOperand(0), Target); 15606 } 15607 } 15608 break; 15609 case ISD::BR_CC: { 15610 // If this is a branch on an altivec predicate comparison, lower this so 15611 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This 15612 // lowering is done pre-legalize, because the legalizer lowers the predicate 15613 // compare down to code that is difficult to reassemble. 15614 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get(); 15615 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3); 15616 15617 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero 15618 // value. If so, pass-through the AND to get to the intrinsic. 15619 if (LHS.getOpcode() == ISD::AND && 15620 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN && 15621 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() == 15622 Intrinsic::loop_decrement && 15623 isa<ConstantSDNode>(LHS.getOperand(1)) && 15624 !isNullConstant(LHS.getOperand(1))) 15625 LHS = LHS.getOperand(0); 15626 15627 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN && 15628 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() == 15629 Intrinsic::loop_decrement && 15630 isa<ConstantSDNode>(RHS)) { 15631 assert((CC == ISD::SETEQ || CC == ISD::SETNE) && 15632 "Counter decrement comparison is not EQ or NE"); 15633 15634 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue(); 15635 bool isBDNZ = (CC == ISD::SETEQ && Val) || 15636 (CC == ISD::SETNE && !Val); 15637 15638 // We now need to make the intrinsic dead (it cannot be instruction 15639 // selected). 15640 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0)); 15641 assert(LHS.getNode()->hasOneUse() && 15642 "Counter decrement has more than one use"); 15643 15644 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other, 15645 N->getOperand(0), N->getOperand(4)); 15646 } 15647 15648 int CompareOpc; 15649 bool isDot; 15650 15651 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN && 15652 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) && 15653 getVectorCompareInfo(LHS, CompareOpc, isDot, Subtarget)) { 15654 assert(isDot && "Can't compare against a vector result!"); 15655 15656 // If this is a comparison against something other than 0/1, then we know 15657 // that the condition is never/always true. 15658 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue(); 15659 if (Val != 0 && Val != 1) { 15660 if (CC == ISD::SETEQ) // Cond never true, remove branch. 15661 return N->getOperand(0); 15662 // Always !=, turn it into an unconditional branch. 15663 return DAG.getNode(ISD::BR, dl, MVT::Other, 15664 N->getOperand(0), N->getOperand(4)); 15665 } 15666 15667 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0); 15668 15669 // Create the PPCISD altivec 'dot' comparison node. 15670 SDValue Ops[] = { 15671 LHS.getOperand(2), // LHS of compare 15672 LHS.getOperand(3), // RHS of compare 15673 DAG.getConstant(CompareOpc, dl, MVT::i32) 15674 }; 15675 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue }; 15676 SDValue CompNode = DAG.getNode(PPCISD::VCMP_rec, dl, VTs, Ops); 15677 15678 // Unpack the result based on how the target uses it. 15679 PPC::Predicate CompOpc; 15680 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) { 15681 default: // Can't happen, don't crash on invalid number though. 15682 case 0: // Branch on the value of the EQ bit of CR6. 15683 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE; 15684 break; 15685 case 1: // Branch on the inverted value of the EQ bit of CR6. 15686 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ; 15687 break; 15688 case 2: // Branch on the value of the LT bit of CR6. 15689 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE; 15690 break; 15691 case 3: // Branch on the inverted value of the LT bit of CR6. 15692 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT; 15693 break; 15694 } 15695 15696 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0), 15697 DAG.getConstant(CompOpc, dl, MVT::i32), 15698 DAG.getRegister(PPC::CR6, MVT::i32), 15699 N->getOperand(4), CompNode.getValue(1)); 15700 } 15701 break; 15702 } 15703 case ISD::BUILD_VECTOR: 15704 return DAGCombineBuildVector(N, DCI); 15705 case ISD::ABS: 15706 return combineABS(N, DCI); 15707 case ISD::VSELECT: 15708 return combineVSelect(N, DCI); 15709 } 15710 15711 return SDValue(); 15712 } 15713 15714 SDValue 15715 PPCTargetLowering::BuildSDIVPow2(SDNode *N, const APInt &Divisor, 15716 SelectionDAG &DAG, 15717 SmallVectorImpl<SDNode *> &Created) const { 15718 // fold (sdiv X, pow2) 15719 EVT VT = N->getValueType(0); 15720 if (VT == MVT::i64 && !Subtarget.isPPC64()) 15721 return SDValue(); 15722 if ((VT != MVT::i32 && VT != MVT::i64) || 15723 !(Divisor.isPowerOf2() || Divisor.isNegatedPowerOf2())) 15724 return SDValue(); 15725 15726 SDLoc DL(N); 15727 SDValue N0 = N->getOperand(0); 15728 15729 bool IsNegPow2 = Divisor.isNegatedPowerOf2(); 15730 unsigned Lg2 = (IsNegPow2 ? -Divisor : Divisor).countTrailingZeros(); 15731 SDValue ShiftAmt = DAG.getConstant(Lg2, DL, VT); 15732 15733 SDValue Op = DAG.getNode(PPCISD::SRA_ADDZE, DL, VT, N0, ShiftAmt); 15734 Created.push_back(Op.getNode()); 15735 15736 if (IsNegPow2) { 15737 Op = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT), Op); 15738 Created.push_back(Op.getNode()); 15739 } 15740 15741 return Op; 15742 } 15743 15744 //===----------------------------------------------------------------------===// 15745 // Inline Assembly Support 15746 //===----------------------------------------------------------------------===// 15747 15748 void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op, 15749 KnownBits &Known, 15750 const APInt &DemandedElts, 15751 const SelectionDAG &DAG, 15752 unsigned Depth) const { 15753 Known.resetAll(); 15754 switch (Op.getOpcode()) { 15755 default: break; 15756 case PPCISD::LBRX: { 15757 // lhbrx is known to have the top bits cleared out. 15758 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16) 15759 Known.Zero = 0xFFFF0000; 15760 break; 15761 } 15762 case ISD::INTRINSIC_WO_CHAIN: { 15763 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) { 15764 default: break; 15765 case Intrinsic::ppc_altivec_vcmpbfp_p: 15766 case Intrinsic::ppc_altivec_vcmpeqfp_p: 15767 case Intrinsic::ppc_altivec_vcmpequb_p: 15768 case Intrinsic::ppc_altivec_vcmpequh_p: 15769 case Intrinsic::ppc_altivec_vcmpequw_p: 15770 case Intrinsic::ppc_altivec_vcmpequd_p: 15771 case Intrinsic::ppc_altivec_vcmpequq_p: 15772 case Intrinsic::ppc_altivec_vcmpgefp_p: 15773 case Intrinsic::ppc_altivec_vcmpgtfp_p: 15774 case Intrinsic::ppc_altivec_vcmpgtsb_p: 15775 case Intrinsic::ppc_altivec_vcmpgtsh_p: 15776 case Intrinsic::ppc_altivec_vcmpgtsw_p: 15777 case Intrinsic::ppc_altivec_vcmpgtsd_p: 15778 case Intrinsic::ppc_altivec_vcmpgtsq_p: 15779 case Intrinsic::ppc_altivec_vcmpgtub_p: 15780 case Intrinsic::ppc_altivec_vcmpgtuh_p: 15781 case Intrinsic::ppc_altivec_vcmpgtuw_p: 15782 case Intrinsic::ppc_altivec_vcmpgtud_p: 15783 case Intrinsic::ppc_altivec_vcmpgtuq_p: 15784 Known.Zero = ~1U; // All bits but the low one are known to be zero. 15785 break; 15786 } 15787 break; 15788 } 15789 case ISD::INTRINSIC_W_CHAIN: { 15790 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) { 15791 default: 15792 break; 15793 case Intrinsic::ppc_load2r: 15794 // Top bits are cleared for load2r (which is the same as lhbrx). 15795 Known.Zero = 0xFFFF0000; 15796 break; 15797 } 15798 break; 15799 } 15800 } 15801 } 15802 15803 Align PPCTargetLowering::getPrefLoopAlignment(MachineLoop *ML) const { 15804 switch (Subtarget.getCPUDirective()) { 15805 default: break; 15806 case PPC::DIR_970: 15807 case PPC::DIR_PWR4: 15808 case PPC::DIR_PWR5: 15809 case PPC::DIR_PWR5X: 15810 case PPC::DIR_PWR6: 15811 case PPC::DIR_PWR6X: 15812 case PPC::DIR_PWR7: 15813 case PPC::DIR_PWR8: 15814 case PPC::DIR_PWR9: 15815 case PPC::DIR_PWR10: 15816 case PPC::DIR_PWR_FUTURE: { 15817 if (!ML) 15818 break; 15819 15820 if (!DisableInnermostLoopAlign32) { 15821 // If the nested loop is an innermost loop, prefer to a 32-byte alignment, 15822 // so that we can decrease cache misses and branch-prediction misses. 15823 // Actual alignment of the loop will depend on the hotness check and other 15824 // logic in alignBlocks. 15825 if (ML->getLoopDepth() > 1 && ML->getSubLoops().empty()) 15826 return Align(32); 15827 } 15828 15829 const PPCInstrInfo *TII = Subtarget.getInstrInfo(); 15830 15831 // For small loops (between 5 and 8 instructions), align to a 32-byte 15832 // boundary so that the entire loop fits in one instruction-cache line. 15833 uint64_t LoopSize = 0; 15834 for (auto I = ML->block_begin(), IE = ML->block_end(); I != IE; ++I) 15835 for (auto J = (*I)->begin(), JE = (*I)->end(); J != JE; ++J) { 15836 LoopSize += TII->getInstSizeInBytes(*J); 15837 if (LoopSize > 32) 15838 break; 15839 } 15840 15841 if (LoopSize > 16 && LoopSize <= 32) 15842 return Align(32); 15843 15844 break; 15845 } 15846 } 15847 15848 return TargetLowering::getPrefLoopAlignment(ML); 15849 } 15850 15851 /// getConstraintType - Given a constraint, return the type of 15852 /// constraint it is for this target. 15853 PPCTargetLowering::ConstraintType 15854 PPCTargetLowering::getConstraintType(StringRef Constraint) const { 15855 if (Constraint.size() == 1) { 15856 switch (Constraint[0]) { 15857 default: break; 15858 case 'b': 15859 case 'r': 15860 case 'f': 15861 case 'd': 15862 case 'v': 15863 case 'y': 15864 return C_RegisterClass; 15865 case 'Z': 15866 // FIXME: While Z does indicate a memory constraint, it specifically 15867 // indicates an r+r address (used in conjunction with the 'y' modifier 15868 // in the replacement string). Currently, we're forcing the base 15869 // register to be r0 in the asm printer (which is interpreted as zero) 15870 // and forming the complete address in the second register. This is 15871 // suboptimal. 15872 return C_Memory; 15873 } 15874 } else if (Constraint == "wc") { // individual CR bits. 15875 return C_RegisterClass; 15876 } else if (Constraint == "wa" || Constraint == "wd" || 15877 Constraint == "wf" || Constraint == "ws" || 15878 Constraint == "wi" || Constraint == "ww") { 15879 return C_RegisterClass; // VSX registers. 15880 } 15881 return TargetLowering::getConstraintType(Constraint); 15882 } 15883 15884 /// Examine constraint type and operand type and determine a weight value. 15885 /// This object must already have been set up with the operand type 15886 /// and the current alternative constraint selected. 15887 TargetLowering::ConstraintWeight 15888 PPCTargetLowering::getSingleConstraintMatchWeight( 15889 AsmOperandInfo &info, const char *constraint) const { 15890 ConstraintWeight weight = CW_Invalid; 15891 Value *CallOperandVal = info.CallOperandVal; 15892 // If we don't have a value, we can't do a match, 15893 // but allow it at the lowest weight. 15894 if (!CallOperandVal) 15895 return CW_Default; 15896 Type *type = CallOperandVal->getType(); 15897 15898 // Look at the constraint type. 15899 if (StringRef(constraint) == "wc" && type->isIntegerTy(1)) 15900 return CW_Register; // an individual CR bit. 15901 else if ((StringRef(constraint) == "wa" || 15902 StringRef(constraint) == "wd" || 15903 StringRef(constraint) == "wf") && 15904 type->isVectorTy()) 15905 return CW_Register; 15906 else if (StringRef(constraint) == "wi" && type->isIntegerTy(64)) 15907 return CW_Register; // just hold 64-bit integers data. 15908 else if (StringRef(constraint) == "ws" && type->isDoubleTy()) 15909 return CW_Register; 15910 else if (StringRef(constraint) == "ww" && type->isFloatTy()) 15911 return CW_Register; 15912 15913 switch (*constraint) { 15914 default: 15915 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint); 15916 break; 15917 case 'b': 15918 if (type->isIntegerTy()) 15919 weight = CW_Register; 15920 break; 15921 case 'f': 15922 if (type->isFloatTy()) 15923 weight = CW_Register; 15924 break; 15925 case 'd': 15926 if (type->isDoubleTy()) 15927 weight = CW_Register; 15928 break; 15929 case 'v': 15930 if (type->isVectorTy()) 15931 weight = CW_Register; 15932 break; 15933 case 'y': 15934 weight = CW_Register; 15935 break; 15936 case 'Z': 15937 weight = CW_Memory; 15938 break; 15939 } 15940 return weight; 15941 } 15942 15943 std::pair<unsigned, const TargetRegisterClass *> 15944 PPCTargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI, 15945 StringRef Constraint, 15946 MVT VT) const { 15947 if (Constraint.size() == 1) { 15948 // GCC RS6000 Constraint Letters 15949 switch (Constraint[0]) { 15950 case 'b': // R1-R31 15951 if (VT == MVT::i64 && Subtarget.isPPC64()) 15952 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass); 15953 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass); 15954 case 'r': // R0-R31 15955 if (VT == MVT::i64 && Subtarget.isPPC64()) 15956 return std::make_pair(0U, &PPC::G8RCRegClass); 15957 return std::make_pair(0U, &PPC::GPRCRegClass); 15958 // 'd' and 'f' constraints are both defined to be "the floating point 15959 // registers", where one is for 32-bit and the other for 64-bit. We don't 15960 // really care overly much here so just give them all the same reg classes. 15961 case 'd': 15962 case 'f': 15963 if (Subtarget.hasSPE()) { 15964 if (VT == MVT::f32 || VT == MVT::i32) 15965 return std::make_pair(0U, &PPC::GPRCRegClass); 15966 if (VT == MVT::f64 || VT == MVT::i64) 15967 return std::make_pair(0U, &PPC::SPERCRegClass); 15968 } else { 15969 if (VT == MVT::f32 || VT == MVT::i32) 15970 return std::make_pair(0U, &PPC::F4RCRegClass); 15971 if (VT == MVT::f64 || VT == MVT::i64) 15972 return std::make_pair(0U, &PPC::F8RCRegClass); 15973 } 15974 break; 15975 case 'v': 15976 if (Subtarget.hasAltivec() && VT.isVector()) 15977 return std::make_pair(0U, &PPC::VRRCRegClass); 15978 else if (Subtarget.hasVSX()) 15979 // Scalars in Altivec registers only make sense with VSX. 15980 return std::make_pair(0U, &PPC::VFRCRegClass); 15981 break; 15982 case 'y': // crrc 15983 return std::make_pair(0U, &PPC::CRRCRegClass); 15984 } 15985 } else if (Constraint == "wc" && Subtarget.useCRBits()) { 15986 // An individual CR bit. 15987 return std::make_pair(0U, &PPC::CRBITRCRegClass); 15988 } else if ((Constraint == "wa" || Constraint == "wd" || 15989 Constraint == "wf" || Constraint == "wi") && 15990 Subtarget.hasVSX()) { 15991 // A VSX register for either a scalar (FP) or vector. There is no 15992 // support for single precision scalars on subtargets prior to Power8. 15993 if (VT.isVector()) 15994 return std::make_pair(0U, &PPC::VSRCRegClass); 15995 if (VT == MVT::f32 && Subtarget.hasP8Vector()) 15996 return std::make_pair(0U, &PPC::VSSRCRegClass); 15997 return std::make_pair(0U, &PPC::VSFRCRegClass); 15998 } else if ((Constraint == "ws" || Constraint == "ww") && Subtarget.hasVSX()) { 15999 if (VT == MVT::f32 && Subtarget.hasP8Vector()) 16000 return std::make_pair(0U, &PPC::VSSRCRegClass); 16001 else 16002 return std::make_pair(0U, &PPC::VSFRCRegClass); 16003 } else if (Constraint == "lr") { 16004 if (VT == MVT::i64) 16005 return std::make_pair(0U, &PPC::LR8RCRegClass); 16006 else 16007 return std::make_pair(0U, &PPC::LRRCRegClass); 16008 } 16009 16010 // Handle special cases of physical registers that are not properly handled 16011 // by the base class. 16012 if (Constraint[0] == '{' && Constraint[Constraint.size() - 1] == '}') { 16013 // If we name a VSX register, we can't defer to the base class because it 16014 // will not recognize the correct register (their names will be VSL{0-31} 16015 // and V{0-31} so they won't match). So we match them here. 16016 if (Constraint.size() > 3 && Constraint[1] == 'v' && Constraint[2] == 's') { 16017 int VSNum = atoi(Constraint.data() + 3); 16018 assert(VSNum >= 0 && VSNum <= 63 && 16019 "Attempted to access a vsr out of range"); 16020 if (VSNum < 32) 16021 return std::make_pair(PPC::VSL0 + VSNum, &PPC::VSRCRegClass); 16022 return std::make_pair(PPC::V0 + VSNum - 32, &PPC::VSRCRegClass); 16023 } 16024 16025 // For float registers, we can't defer to the base class as it will match 16026 // the SPILLTOVSRRC class. 16027 if (Constraint.size() > 3 && Constraint[1] == 'f') { 16028 int RegNum = atoi(Constraint.data() + 2); 16029 if (RegNum > 31 || RegNum < 0) 16030 report_fatal_error("Invalid floating point register number"); 16031 if (VT == MVT::f32 || VT == MVT::i32) 16032 return Subtarget.hasSPE() 16033 ? std::make_pair(PPC::R0 + RegNum, &PPC::GPRCRegClass) 16034 : std::make_pair(PPC::F0 + RegNum, &PPC::F4RCRegClass); 16035 if (VT == MVT::f64 || VT == MVT::i64) 16036 return Subtarget.hasSPE() 16037 ? std::make_pair(PPC::S0 + RegNum, &PPC::SPERCRegClass) 16038 : std::make_pair(PPC::F0 + RegNum, &PPC::F8RCRegClass); 16039 } 16040 } 16041 16042 std::pair<unsigned, const TargetRegisterClass *> R = 16043 TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT); 16044 16045 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers 16046 // (which we call X[0-9]+). If a 64-bit value has been requested, and a 16047 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent 16048 // register. 16049 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use 16050 // the AsmName field from *RegisterInfo.td, then this would not be necessary. 16051 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() && 16052 PPC::GPRCRegClass.contains(R.first)) 16053 return std::make_pair(TRI->getMatchingSuperReg(R.first, 16054 PPC::sub_32, &PPC::G8RCRegClass), 16055 &PPC::G8RCRegClass); 16056 16057 // GCC accepts 'cc' as an alias for 'cr0', and we need to do the same. 16058 if (!R.second && StringRef("{cc}").equals_insensitive(Constraint)) { 16059 R.first = PPC::CR0; 16060 R.second = &PPC::CRRCRegClass; 16061 } 16062 // FIXME: This warning should ideally be emitted in the front end. 16063 const auto &TM = getTargetMachine(); 16064 if (Subtarget.isAIXABI() && !TM.getAIXExtendedAltivecABI()) { 16065 if (((R.first >= PPC::V20 && R.first <= PPC::V31) || 16066 (R.first >= PPC::VF20 && R.first <= PPC::VF31)) && 16067 (R.second == &PPC::VSRCRegClass || R.second == &PPC::VSFRCRegClass)) 16068 errs() << "warning: vector registers 20 to 32 are reserved in the " 16069 "default AIX AltiVec ABI and cannot be used\n"; 16070 } 16071 16072 return R; 16073 } 16074 16075 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops 16076 /// vector. If it is invalid, don't add anything to Ops. 16077 void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, 16078 std::string &Constraint, 16079 std::vector<SDValue>&Ops, 16080 SelectionDAG &DAG) const { 16081 SDValue Result; 16082 16083 // Only support length 1 constraints. 16084 if (Constraint.length() > 1) return; 16085 16086 char Letter = Constraint[0]; 16087 switch (Letter) { 16088 default: break; 16089 case 'I': 16090 case 'J': 16091 case 'K': 16092 case 'L': 16093 case 'M': 16094 case 'N': 16095 case 'O': 16096 case 'P': { 16097 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op); 16098 if (!CST) return; // Must be an immediate to match. 16099 SDLoc dl(Op); 16100 int64_t Value = CST->getSExtValue(); 16101 EVT TCVT = MVT::i64; // All constants taken to be 64 bits so that negative 16102 // numbers are printed as such. 16103 switch (Letter) { 16104 default: llvm_unreachable("Unknown constraint letter!"); 16105 case 'I': // "I" is a signed 16-bit constant. 16106 if (isInt<16>(Value)) 16107 Result = DAG.getTargetConstant(Value, dl, TCVT); 16108 break; 16109 case 'J': // "J" is a constant with only the high-order 16 bits nonzero. 16110 if (isShiftedUInt<16, 16>(Value)) 16111 Result = DAG.getTargetConstant(Value, dl, TCVT); 16112 break; 16113 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits. 16114 if (isShiftedInt<16, 16>(Value)) 16115 Result = DAG.getTargetConstant(Value, dl, TCVT); 16116 break; 16117 case 'K': // "K" is a constant with only the low-order 16 bits nonzero. 16118 if (isUInt<16>(Value)) 16119 Result = DAG.getTargetConstant(Value, dl, TCVT); 16120 break; 16121 case 'M': // "M" is a constant that is greater than 31. 16122 if (Value > 31) 16123 Result = DAG.getTargetConstant(Value, dl, TCVT); 16124 break; 16125 case 'N': // "N" is a positive constant that is an exact power of two. 16126 if (Value > 0 && isPowerOf2_64(Value)) 16127 Result = DAG.getTargetConstant(Value, dl, TCVT); 16128 break; 16129 case 'O': // "O" is the constant zero. 16130 if (Value == 0) 16131 Result = DAG.getTargetConstant(Value, dl, TCVT); 16132 break; 16133 case 'P': // "P" is a constant whose negation is a signed 16-bit constant. 16134 if (isInt<16>(-Value)) 16135 Result = DAG.getTargetConstant(Value, dl, TCVT); 16136 break; 16137 } 16138 break; 16139 } 16140 } 16141 16142 if (Result.getNode()) { 16143 Ops.push_back(Result); 16144 return; 16145 } 16146 16147 // Handle standard constraint letters. 16148 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG); 16149 } 16150 16151 // isLegalAddressingMode - Return true if the addressing mode represented 16152 // by AM is legal for this target, for a load/store of the specified type. 16153 bool PPCTargetLowering::isLegalAddressingMode(const DataLayout &DL, 16154 const AddrMode &AM, Type *Ty, 16155 unsigned AS, 16156 Instruction *I) const { 16157 // Vector type r+i form is supported since power9 as DQ form. We don't check 16158 // the offset matching DQ form requirement(off % 16 == 0), because on PowerPC, 16159 // imm form is preferred and the offset can be adjusted to use imm form later 16160 // in pass PPCLoopInstrFormPrep. Also in LSR, for one LSRUse, it uses min and 16161 // max offset to check legal addressing mode, we should be a little aggressive 16162 // to contain other offsets for that LSRUse. 16163 if (Ty->isVectorTy() && AM.BaseOffs != 0 && !Subtarget.hasP9Vector()) 16164 return false; 16165 16166 // PPC allows a sign-extended 16-bit immediate field. 16167 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1) 16168 return false; 16169 16170 // No global is ever allowed as a base. 16171 if (AM.BaseGV) 16172 return false; 16173 16174 // PPC only support r+r, 16175 switch (AM.Scale) { 16176 case 0: // "r+i" or just "i", depending on HasBaseReg. 16177 break; 16178 case 1: 16179 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed. 16180 return false; 16181 // Otherwise we have r+r or r+i. 16182 break; 16183 case 2: 16184 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed. 16185 return false; 16186 // Allow 2*r as r+r. 16187 break; 16188 default: 16189 // No other scales are supported. 16190 return false; 16191 } 16192 16193 return true; 16194 } 16195 16196 SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, 16197 SelectionDAG &DAG) const { 16198 MachineFunction &MF = DAG.getMachineFunction(); 16199 MachineFrameInfo &MFI = MF.getFrameInfo(); 16200 MFI.setReturnAddressIsTaken(true); 16201 16202 if (verifyReturnAddressArgumentIsConstant(Op, DAG)) 16203 return SDValue(); 16204 16205 SDLoc dl(Op); 16206 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); 16207 16208 // Make sure the function does not optimize away the store of the RA to 16209 // the stack. 16210 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 16211 FuncInfo->setLRStoreRequired(); 16212 bool isPPC64 = Subtarget.isPPC64(); 16213 auto PtrVT = getPointerTy(MF.getDataLayout()); 16214 16215 if (Depth > 0) { 16216 // The link register (return address) is saved in the caller's frame 16217 // not the callee's stack frame. So we must get the caller's frame 16218 // address and load the return address at the LR offset from there. 16219 SDValue FrameAddr = 16220 DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(), 16221 LowerFRAMEADDR(Op, DAG), MachinePointerInfo()); 16222 SDValue Offset = 16223 DAG.getConstant(Subtarget.getFrameLowering()->getReturnSaveOffset(), dl, 16224 isPPC64 ? MVT::i64 : MVT::i32); 16225 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), 16226 DAG.getNode(ISD::ADD, dl, PtrVT, FrameAddr, Offset), 16227 MachinePointerInfo()); 16228 } 16229 16230 // Just load the return address off the stack. 16231 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG); 16232 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), RetAddrFI, 16233 MachinePointerInfo()); 16234 } 16235 16236 SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, 16237 SelectionDAG &DAG) const { 16238 SDLoc dl(Op); 16239 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); 16240 16241 MachineFunction &MF = DAG.getMachineFunction(); 16242 MachineFrameInfo &MFI = MF.getFrameInfo(); 16243 MFI.setFrameAddressIsTaken(true); 16244 16245 EVT PtrVT = getPointerTy(MF.getDataLayout()); 16246 bool isPPC64 = PtrVT == MVT::i64; 16247 16248 // Naked functions never have a frame pointer, and so we use r1. For all 16249 // other functions, this decision must be delayed until during PEI. 16250 unsigned FrameReg; 16251 if (MF.getFunction().hasFnAttribute(Attribute::Naked)) 16252 FrameReg = isPPC64 ? PPC::X1 : PPC::R1; 16253 else 16254 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP; 16255 16256 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, 16257 PtrVT); 16258 while (Depth--) 16259 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(), 16260 FrameAddr, MachinePointerInfo()); 16261 return FrameAddr; 16262 } 16263 16264 // FIXME? Maybe this could be a TableGen attribute on some registers and 16265 // this table could be generated automatically from RegInfo. 16266 Register PPCTargetLowering::getRegisterByName(const char* RegName, LLT VT, 16267 const MachineFunction &MF) const { 16268 bool isPPC64 = Subtarget.isPPC64(); 16269 16270 bool is64Bit = isPPC64 && VT == LLT::scalar(64); 16271 if (!is64Bit && VT != LLT::scalar(32)) 16272 report_fatal_error("Invalid register global variable type"); 16273 16274 Register Reg = StringSwitch<Register>(RegName) 16275 .Case("r1", is64Bit ? PPC::X1 : PPC::R1) 16276 .Case("r2", isPPC64 ? Register() : PPC::R2) 16277 .Case("r13", (is64Bit ? PPC::X13 : PPC::R13)) 16278 .Default(Register()); 16279 16280 if (Reg) 16281 return Reg; 16282 report_fatal_error("Invalid register name global variable"); 16283 } 16284 16285 bool PPCTargetLowering::isAccessedAsGotIndirect(SDValue GA) const { 16286 // 32-bit SVR4 ABI access everything as got-indirect. 16287 if (Subtarget.is32BitELFABI()) 16288 return true; 16289 16290 // AIX accesses everything indirectly through the TOC, which is similar to 16291 // the GOT. 16292 if (Subtarget.isAIXABI()) 16293 return true; 16294 16295 CodeModel::Model CModel = getTargetMachine().getCodeModel(); 16296 // If it is small or large code model, module locals are accessed 16297 // indirectly by loading their address from .toc/.got. 16298 if (CModel == CodeModel::Small || CModel == CodeModel::Large) 16299 return true; 16300 16301 // JumpTable and BlockAddress are accessed as got-indirect. 16302 if (isa<JumpTableSDNode>(GA) || isa<BlockAddressSDNode>(GA)) 16303 return true; 16304 16305 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(GA)) 16306 return Subtarget.isGVIndirectSymbol(G->getGlobal()); 16307 16308 return false; 16309 } 16310 16311 bool 16312 PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const { 16313 // The PowerPC target isn't yet aware of offsets. 16314 return false; 16315 } 16316 16317 bool PPCTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info, 16318 const CallInst &I, 16319 MachineFunction &MF, 16320 unsigned Intrinsic) const { 16321 switch (Intrinsic) { 16322 case Intrinsic::ppc_atomicrmw_xchg_i128: 16323 case Intrinsic::ppc_atomicrmw_add_i128: 16324 case Intrinsic::ppc_atomicrmw_sub_i128: 16325 case Intrinsic::ppc_atomicrmw_nand_i128: 16326 case Intrinsic::ppc_atomicrmw_and_i128: 16327 case Intrinsic::ppc_atomicrmw_or_i128: 16328 case Intrinsic::ppc_atomicrmw_xor_i128: 16329 case Intrinsic::ppc_cmpxchg_i128: 16330 Info.opc = ISD::INTRINSIC_W_CHAIN; 16331 Info.memVT = MVT::i128; 16332 Info.ptrVal = I.getArgOperand(0); 16333 Info.offset = 0; 16334 Info.align = Align(16); 16335 Info.flags = MachineMemOperand::MOLoad | MachineMemOperand::MOStore | 16336 MachineMemOperand::MOVolatile; 16337 return true; 16338 case Intrinsic::ppc_atomic_load_i128: 16339 Info.opc = ISD::INTRINSIC_W_CHAIN; 16340 Info.memVT = MVT::i128; 16341 Info.ptrVal = I.getArgOperand(0); 16342 Info.offset = 0; 16343 Info.align = Align(16); 16344 Info.flags = MachineMemOperand::MOLoad | MachineMemOperand::MOVolatile; 16345 return true; 16346 case Intrinsic::ppc_atomic_store_i128: 16347 Info.opc = ISD::INTRINSIC_VOID; 16348 Info.memVT = MVT::i128; 16349 Info.ptrVal = I.getArgOperand(2); 16350 Info.offset = 0; 16351 Info.align = Align(16); 16352 Info.flags = MachineMemOperand::MOStore | MachineMemOperand::MOVolatile; 16353 return true; 16354 case Intrinsic::ppc_altivec_lvx: 16355 case Intrinsic::ppc_altivec_lvxl: 16356 case Intrinsic::ppc_altivec_lvebx: 16357 case Intrinsic::ppc_altivec_lvehx: 16358 case Intrinsic::ppc_altivec_lvewx: 16359 case Intrinsic::ppc_vsx_lxvd2x: 16360 case Intrinsic::ppc_vsx_lxvw4x: 16361 case Intrinsic::ppc_vsx_lxvd2x_be: 16362 case Intrinsic::ppc_vsx_lxvw4x_be: 16363 case Intrinsic::ppc_vsx_lxvl: 16364 case Intrinsic::ppc_vsx_lxvll: { 16365 EVT VT; 16366 switch (Intrinsic) { 16367 case Intrinsic::ppc_altivec_lvebx: 16368 VT = MVT::i8; 16369 break; 16370 case Intrinsic::ppc_altivec_lvehx: 16371 VT = MVT::i16; 16372 break; 16373 case Intrinsic::ppc_altivec_lvewx: 16374 VT = MVT::i32; 16375 break; 16376 case Intrinsic::ppc_vsx_lxvd2x: 16377 case Intrinsic::ppc_vsx_lxvd2x_be: 16378 VT = MVT::v2f64; 16379 break; 16380 default: 16381 VT = MVT::v4i32; 16382 break; 16383 } 16384 16385 Info.opc = ISD::INTRINSIC_W_CHAIN; 16386 Info.memVT = VT; 16387 Info.ptrVal = I.getArgOperand(0); 16388 Info.offset = -VT.getStoreSize()+1; 16389 Info.size = 2*VT.getStoreSize()-1; 16390 Info.align = Align(1); 16391 Info.flags = MachineMemOperand::MOLoad; 16392 return true; 16393 } 16394 case Intrinsic::ppc_altivec_stvx: 16395 case Intrinsic::ppc_altivec_stvxl: 16396 case Intrinsic::ppc_altivec_stvebx: 16397 case Intrinsic::ppc_altivec_stvehx: 16398 case Intrinsic::ppc_altivec_stvewx: 16399 case Intrinsic::ppc_vsx_stxvd2x: 16400 case Intrinsic::ppc_vsx_stxvw4x: 16401 case Intrinsic::ppc_vsx_stxvd2x_be: 16402 case Intrinsic::ppc_vsx_stxvw4x_be: 16403 case Intrinsic::ppc_vsx_stxvl: 16404 case Intrinsic::ppc_vsx_stxvll: { 16405 EVT VT; 16406 switch (Intrinsic) { 16407 case Intrinsic::ppc_altivec_stvebx: 16408 VT = MVT::i8; 16409 break; 16410 case Intrinsic::ppc_altivec_stvehx: 16411 VT = MVT::i16; 16412 break; 16413 case Intrinsic::ppc_altivec_stvewx: 16414 VT = MVT::i32; 16415 break; 16416 case Intrinsic::ppc_vsx_stxvd2x: 16417 case Intrinsic::ppc_vsx_stxvd2x_be: 16418 VT = MVT::v2f64; 16419 break; 16420 default: 16421 VT = MVT::v4i32; 16422 break; 16423 } 16424 16425 Info.opc = ISD::INTRINSIC_VOID; 16426 Info.memVT = VT; 16427 Info.ptrVal = I.getArgOperand(1); 16428 Info.offset = -VT.getStoreSize()+1; 16429 Info.size = 2*VT.getStoreSize()-1; 16430 Info.align = Align(1); 16431 Info.flags = MachineMemOperand::MOStore; 16432 return true; 16433 } 16434 default: 16435 break; 16436 } 16437 16438 return false; 16439 } 16440 16441 /// It returns EVT::Other if the type should be determined using generic 16442 /// target-independent logic. 16443 EVT PPCTargetLowering::getOptimalMemOpType( 16444 const MemOp &Op, const AttributeList &FuncAttributes) const { 16445 if (getTargetMachine().getOptLevel() != CodeGenOpt::None) { 16446 // We should use Altivec/VSX loads and stores when available. For unaligned 16447 // addresses, unaligned VSX loads are only fast starting with the P8. 16448 if (Subtarget.hasAltivec() && Op.size() >= 16 && 16449 (Op.isAligned(Align(16)) || 16450 ((Op.isMemset() && Subtarget.hasVSX()) || Subtarget.hasP8Vector()))) 16451 return MVT::v4i32; 16452 } 16453 16454 if (Subtarget.isPPC64()) { 16455 return MVT::i64; 16456 } 16457 16458 return MVT::i32; 16459 } 16460 16461 /// Returns true if it is beneficial to convert a load of a constant 16462 /// to just the constant itself. 16463 bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm, 16464 Type *Ty) const { 16465 assert(Ty->isIntegerTy()); 16466 16467 unsigned BitSize = Ty->getPrimitiveSizeInBits(); 16468 return !(BitSize == 0 || BitSize > 64); 16469 } 16470 16471 bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const { 16472 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy()) 16473 return false; 16474 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits(); 16475 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits(); 16476 return NumBits1 == 64 && NumBits2 == 32; 16477 } 16478 16479 bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const { 16480 if (!VT1.isInteger() || !VT2.isInteger()) 16481 return false; 16482 unsigned NumBits1 = VT1.getSizeInBits(); 16483 unsigned NumBits2 = VT2.getSizeInBits(); 16484 return NumBits1 == 64 && NumBits2 == 32; 16485 } 16486 16487 bool PPCTargetLowering::isZExtFree(SDValue Val, EVT VT2) const { 16488 // Generally speaking, zexts are not free, but they are free when they can be 16489 // folded with other operations. 16490 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(Val)) { 16491 EVT MemVT = LD->getMemoryVT(); 16492 if ((MemVT == MVT::i1 || MemVT == MVT::i8 || MemVT == MVT::i16 || 16493 (Subtarget.isPPC64() && MemVT == MVT::i32)) && 16494 (LD->getExtensionType() == ISD::NON_EXTLOAD || 16495 LD->getExtensionType() == ISD::ZEXTLOAD)) 16496 return true; 16497 } 16498 16499 // FIXME: Add other cases... 16500 // - 32-bit shifts with a zext to i64 16501 // - zext after ctlz, bswap, etc. 16502 // - zext after and by a constant mask 16503 16504 return TargetLowering::isZExtFree(Val, VT2); 16505 } 16506 16507 bool PPCTargetLowering::isFPExtFree(EVT DestVT, EVT SrcVT) const { 16508 assert(DestVT.isFloatingPoint() && SrcVT.isFloatingPoint() && 16509 "invalid fpext types"); 16510 // Extending to float128 is not free. 16511 if (DestVT == MVT::f128) 16512 return false; 16513 return true; 16514 } 16515 16516 bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const { 16517 return isInt<16>(Imm) || isUInt<16>(Imm); 16518 } 16519 16520 bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const { 16521 return isInt<16>(Imm) || isUInt<16>(Imm); 16522 } 16523 16524 bool PPCTargetLowering::allowsMisalignedMemoryAccesses(EVT VT, unsigned, Align, 16525 MachineMemOperand::Flags, 16526 bool *Fast) const { 16527 if (DisablePPCUnaligned) 16528 return false; 16529 16530 // PowerPC supports unaligned memory access for simple non-vector types. 16531 // Although accessing unaligned addresses is not as efficient as accessing 16532 // aligned addresses, it is generally more efficient than manual expansion, 16533 // and generally only traps for software emulation when crossing page 16534 // boundaries. 16535 16536 if (!VT.isSimple()) 16537 return false; 16538 16539 if (VT.isFloatingPoint() && !VT.isVector() && 16540 !Subtarget.allowsUnalignedFPAccess()) 16541 return false; 16542 16543 if (VT.getSimpleVT().isVector()) { 16544 if (Subtarget.hasVSX()) { 16545 if (VT != MVT::v2f64 && VT != MVT::v2i64 && 16546 VT != MVT::v4f32 && VT != MVT::v4i32) 16547 return false; 16548 } else { 16549 return false; 16550 } 16551 } 16552 16553 if (VT == MVT::ppcf128) 16554 return false; 16555 16556 if (Fast) 16557 *Fast = true; 16558 16559 return true; 16560 } 16561 16562 bool PPCTargetLowering::decomposeMulByConstant(LLVMContext &Context, EVT VT, 16563 SDValue C) const { 16564 // Check integral scalar types. 16565 if (!VT.isScalarInteger()) 16566 return false; 16567 if (auto *ConstNode = dyn_cast<ConstantSDNode>(C.getNode())) { 16568 if (!ConstNode->getAPIntValue().isSignedIntN(64)) 16569 return false; 16570 // This transformation will generate >= 2 operations. But the following 16571 // cases will generate <= 2 instructions during ISEL. So exclude them. 16572 // 1. If the constant multiplier fits 16 bits, it can be handled by one 16573 // HW instruction, ie. MULLI 16574 // 2. If the multiplier after shifted fits 16 bits, an extra shift 16575 // instruction is needed than case 1, ie. MULLI and RLDICR 16576 int64_t Imm = ConstNode->getSExtValue(); 16577 unsigned Shift = countTrailingZeros<uint64_t>(Imm); 16578 Imm >>= Shift; 16579 if (isInt<16>(Imm)) 16580 return false; 16581 uint64_t UImm = static_cast<uint64_t>(Imm); 16582 if (isPowerOf2_64(UImm + 1) || isPowerOf2_64(UImm - 1) || 16583 isPowerOf2_64(1 - UImm) || isPowerOf2_64(-1 - UImm)) 16584 return true; 16585 } 16586 return false; 16587 } 16588 16589 bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(const MachineFunction &MF, 16590 EVT VT) const { 16591 return isFMAFasterThanFMulAndFAdd( 16592 MF.getFunction(), VT.getTypeForEVT(MF.getFunction().getContext())); 16593 } 16594 16595 bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(const Function &F, 16596 Type *Ty) const { 16597 switch (Ty->getScalarType()->getTypeID()) { 16598 case Type::FloatTyID: 16599 case Type::DoubleTyID: 16600 return true; 16601 case Type::FP128TyID: 16602 return Subtarget.hasP9Vector(); 16603 default: 16604 return false; 16605 } 16606 } 16607 16608 // FIXME: add more patterns which are not profitable to hoist. 16609 bool PPCTargetLowering::isProfitableToHoist(Instruction *I) const { 16610 if (!I->hasOneUse()) 16611 return true; 16612 16613 Instruction *User = I->user_back(); 16614 assert(User && "A single use instruction with no uses."); 16615 16616 switch (I->getOpcode()) { 16617 case Instruction::FMul: { 16618 // Don't break FMA, PowerPC prefers FMA. 16619 if (User->getOpcode() != Instruction::FSub && 16620 User->getOpcode() != Instruction::FAdd) 16621 return true; 16622 16623 const TargetOptions &Options = getTargetMachine().Options; 16624 const Function *F = I->getFunction(); 16625 const DataLayout &DL = F->getParent()->getDataLayout(); 16626 Type *Ty = User->getOperand(0)->getType(); 16627 16628 return !( 16629 isFMAFasterThanFMulAndFAdd(*F, Ty) && 16630 isOperationLegalOrCustom(ISD::FMA, getValueType(DL, Ty)) && 16631 (Options.AllowFPOpFusion == FPOpFusion::Fast || Options.UnsafeFPMath)); 16632 } 16633 case Instruction::Load: { 16634 // Don't break "store (load float*)" pattern, this pattern will be combined 16635 // to "store (load int32)" in later InstCombine pass. See function 16636 // combineLoadToOperationType. On PowerPC, loading a float point takes more 16637 // cycles than loading a 32 bit integer. 16638 LoadInst *LI = cast<LoadInst>(I); 16639 // For the loads that combineLoadToOperationType does nothing, like 16640 // ordered load, it should be profitable to hoist them. 16641 // For swifterror load, it can only be used for pointer to pointer type, so 16642 // later type check should get rid of this case. 16643 if (!LI->isUnordered()) 16644 return true; 16645 16646 if (User->getOpcode() != Instruction::Store) 16647 return true; 16648 16649 if (I->getType()->getTypeID() != Type::FloatTyID) 16650 return true; 16651 16652 return false; 16653 } 16654 default: 16655 return true; 16656 } 16657 return true; 16658 } 16659 16660 const MCPhysReg * 16661 PPCTargetLowering::getScratchRegisters(CallingConv::ID) const { 16662 // LR is a callee-save register, but we must treat it as clobbered by any call 16663 // site. Hence we include LR in the scratch registers, which are in turn added 16664 // as implicit-defs for stackmaps and patchpoints. The same reasoning applies 16665 // to CTR, which is used by any indirect call. 16666 static const MCPhysReg ScratchRegs[] = { 16667 PPC::X12, PPC::LR8, PPC::CTR8, 0 16668 }; 16669 16670 return ScratchRegs; 16671 } 16672 16673 Register PPCTargetLowering::getExceptionPointerRegister( 16674 const Constant *PersonalityFn) const { 16675 return Subtarget.isPPC64() ? PPC::X3 : PPC::R3; 16676 } 16677 16678 Register PPCTargetLowering::getExceptionSelectorRegister( 16679 const Constant *PersonalityFn) const { 16680 return Subtarget.isPPC64() ? PPC::X4 : PPC::R4; 16681 } 16682 16683 bool 16684 PPCTargetLowering::shouldExpandBuildVectorWithShuffles( 16685 EVT VT , unsigned DefinedValues) const { 16686 if (VT == MVT::v2i64) 16687 return Subtarget.hasDirectMove(); // Don't need stack ops with direct moves 16688 16689 if (Subtarget.hasVSX()) 16690 return true; 16691 16692 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues); 16693 } 16694 16695 Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const { 16696 if (DisableILPPref || Subtarget.enableMachineScheduler()) 16697 return TargetLowering::getSchedulingPreference(N); 16698 16699 return Sched::ILP; 16700 } 16701 16702 // Create a fast isel object. 16703 FastISel * 16704 PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo, 16705 const TargetLibraryInfo *LibInfo) const { 16706 return PPC::createFastISel(FuncInfo, LibInfo); 16707 } 16708 16709 // 'Inverted' means the FMA opcode after negating one multiplicand. 16710 // For example, (fma -a b c) = (fnmsub a b c) 16711 static unsigned invertFMAOpcode(unsigned Opc) { 16712 switch (Opc) { 16713 default: 16714 llvm_unreachable("Invalid FMA opcode for PowerPC!"); 16715 case ISD::FMA: 16716 return PPCISD::FNMSUB; 16717 case PPCISD::FNMSUB: 16718 return ISD::FMA; 16719 } 16720 } 16721 16722 SDValue PPCTargetLowering::getNegatedExpression(SDValue Op, SelectionDAG &DAG, 16723 bool LegalOps, bool OptForSize, 16724 NegatibleCost &Cost, 16725 unsigned Depth) const { 16726 if (Depth > SelectionDAG::MaxRecursionDepth) 16727 return SDValue(); 16728 16729 unsigned Opc = Op.getOpcode(); 16730 EVT VT = Op.getValueType(); 16731 SDNodeFlags Flags = Op.getNode()->getFlags(); 16732 16733 switch (Opc) { 16734 case PPCISD::FNMSUB: 16735 if (!Op.hasOneUse() || !isTypeLegal(VT)) 16736 break; 16737 16738 const TargetOptions &Options = getTargetMachine().Options; 16739 SDValue N0 = Op.getOperand(0); 16740 SDValue N1 = Op.getOperand(1); 16741 SDValue N2 = Op.getOperand(2); 16742 SDLoc Loc(Op); 16743 16744 NegatibleCost N2Cost = NegatibleCost::Expensive; 16745 SDValue NegN2 = 16746 getNegatedExpression(N2, DAG, LegalOps, OptForSize, N2Cost, Depth + 1); 16747 16748 if (!NegN2) 16749 return SDValue(); 16750 16751 // (fneg (fnmsub a b c)) => (fnmsub (fneg a) b (fneg c)) 16752 // (fneg (fnmsub a b c)) => (fnmsub a (fneg b) (fneg c)) 16753 // These transformations may change sign of zeroes. For example, 16754 // -(-ab-(-c))=-0 while -(-(ab-c))=+0 when a=b=c=1. 16755 if (Flags.hasNoSignedZeros() || Options.NoSignedZerosFPMath) { 16756 // Try and choose the cheaper one to negate. 16757 NegatibleCost N0Cost = NegatibleCost::Expensive; 16758 SDValue NegN0 = getNegatedExpression(N0, DAG, LegalOps, OptForSize, 16759 N0Cost, Depth + 1); 16760 16761 NegatibleCost N1Cost = NegatibleCost::Expensive; 16762 SDValue NegN1 = getNegatedExpression(N1, DAG, LegalOps, OptForSize, 16763 N1Cost, Depth + 1); 16764 16765 if (NegN0 && N0Cost <= N1Cost) { 16766 Cost = std::min(N0Cost, N2Cost); 16767 return DAG.getNode(Opc, Loc, VT, NegN0, N1, NegN2, Flags); 16768 } else if (NegN1) { 16769 Cost = std::min(N1Cost, N2Cost); 16770 return DAG.getNode(Opc, Loc, VT, N0, NegN1, NegN2, Flags); 16771 } 16772 } 16773 16774 // (fneg (fnmsub a b c)) => (fma a b (fneg c)) 16775 if (isOperationLegal(ISD::FMA, VT)) { 16776 Cost = N2Cost; 16777 return DAG.getNode(ISD::FMA, Loc, VT, N0, N1, NegN2, Flags); 16778 } 16779 16780 break; 16781 } 16782 16783 return TargetLowering::getNegatedExpression(Op, DAG, LegalOps, OptForSize, 16784 Cost, Depth); 16785 } 16786 16787 // Override to enable LOAD_STACK_GUARD lowering on Linux. 16788 bool PPCTargetLowering::useLoadStackGuardNode() const { 16789 if (!Subtarget.isTargetLinux()) 16790 return TargetLowering::useLoadStackGuardNode(); 16791 return true; 16792 } 16793 16794 // Override to disable global variable loading on Linux and insert AIX canary 16795 // word declaration. 16796 void PPCTargetLowering::insertSSPDeclarations(Module &M) const { 16797 if (Subtarget.isAIXABI()) { 16798 M.getOrInsertGlobal(AIXSSPCanaryWordName, 16799 Type::getInt8PtrTy(M.getContext())); 16800 return; 16801 } 16802 if (!Subtarget.isTargetLinux()) 16803 return TargetLowering::insertSSPDeclarations(M); 16804 } 16805 16806 Value *PPCTargetLowering::getSDagStackGuard(const Module &M) const { 16807 if (Subtarget.isAIXABI()) 16808 return M.getGlobalVariable(AIXSSPCanaryWordName); 16809 return TargetLowering::getSDagStackGuard(M); 16810 } 16811 16812 bool PPCTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT, 16813 bool ForCodeSize) const { 16814 if (!VT.isSimple() || !Subtarget.hasVSX()) 16815 return false; 16816 16817 switch(VT.getSimpleVT().SimpleTy) { 16818 default: 16819 // For FP types that are currently not supported by PPC backend, return 16820 // false. Examples: f16, f80. 16821 return false; 16822 case MVT::f32: 16823 case MVT::f64: 16824 if (Subtarget.hasPrefixInstrs()) { 16825 // we can materialize all immediatess via XXSPLTI32DX and XXSPLTIDP. 16826 return true; 16827 } 16828 LLVM_FALLTHROUGH; 16829 case MVT::ppcf128: 16830 return Imm.isPosZero(); 16831 } 16832 } 16833 16834 // For vector shift operation op, fold 16835 // (op x, (and y, ((1 << numbits(x)) - 1))) -> (target op x, y) 16836 static SDValue stripModuloOnShift(const TargetLowering &TLI, SDNode *N, 16837 SelectionDAG &DAG) { 16838 SDValue N0 = N->getOperand(0); 16839 SDValue N1 = N->getOperand(1); 16840 EVT VT = N0.getValueType(); 16841 unsigned OpSizeInBits = VT.getScalarSizeInBits(); 16842 unsigned Opcode = N->getOpcode(); 16843 unsigned TargetOpcode; 16844 16845 switch (Opcode) { 16846 default: 16847 llvm_unreachable("Unexpected shift operation"); 16848 case ISD::SHL: 16849 TargetOpcode = PPCISD::SHL; 16850 break; 16851 case ISD::SRL: 16852 TargetOpcode = PPCISD::SRL; 16853 break; 16854 case ISD::SRA: 16855 TargetOpcode = PPCISD::SRA; 16856 break; 16857 } 16858 16859 if (VT.isVector() && TLI.isOperationLegal(Opcode, VT) && 16860 N1->getOpcode() == ISD::AND) 16861 if (ConstantSDNode *Mask = isConstOrConstSplat(N1->getOperand(1))) 16862 if (Mask->getZExtValue() == OpSizeInBits - 1) 16863 return DAG.getNode(TargetOpcode, SDLoc(N), VT, N0, N1->getOperand(0)); 16864 16865 return SDValue(); 16866 } 16867 16868 SDValue PPCTargetLowering::combineSHL(SDNode *N, DAGCombinerInfo &DCI) const { 16869 if (auto Value = stripModuloOnShift(*this, N, DCI.DAG)) 16870 return Value; 16871 16872 SDValue N0 = N->getOperand(0); 16873 ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(N->getOperand(1)); 16874 if (!Subtarget.isISA3_0() || !Subtarget.isPPC64() || 16875 N0.getOpcode() != ISD::SIGN_EXTEND || 16876 N0.getOperand(0).getValueType() != MVT::i32 || CN1 == nullptr || 16877 N->getValueType(0) != MVT::i64) 16878 return SDValue(); 16879 16880 // We can't save an operation here if the value is already extended, and 16881 // the existing shift is easier to combine. 16882 SDValue ExtsSrc = N0.getOperand(0); 16883 if (ExtsSrc.getOpcode() == ISD::TRUNCATE && 16884 ExtsSrc.getOperand(0).getOpcode() == ISD::AssertSext) 16885 return SDValue(); 16886 16887 SDLoc DL(N0); 16888 SDValue ShiftBy = SDValue(CN1, 0); 16889 // We want the shift amount to be i32 on the extswli, but the shift could 16890 // have an i64. 16891 if (ShiftBy.getValueType() == MVT::i64) 16892 ShiftBy = DCI.DAG.getConstant(CN1->getZExtValue(), DL, MVT::i32); 16893 16894 return DCI.DAG.getNode(PPCISD::EXTSWSLI, DL, MVT::i64, N0->getOperand(0), 16895 ShiftBy); 16896 } 16897 16898 SDValue PPCTargetLowering::combineSRA(SDNode *N, DAGCombinerInfo &DCI) const { 16899 if (auto Value = stripModuloOnShift(*this, N, DCI.DAG)) 16900 return Value; 16901 16902 return SDValue(); 16903 } 16904 16905 SDValue PPCTargetLowering::combineSRL(SDNode *N, DAGCombinerInfo &DCI) const { 16906 if (auto Value = stripModuloOnShift(*this, N, DCI.DAG)) 16907 return Value; 16908 16909 return SDValue(); 16910 } 16911 16912 // Transform (add X, (zext(setne Z, C))) -> (addze X, (addic (addi Z, -C), -1)) 16913 // Transform (add X, (zext(sete Z, C))) -> (addze X, (subfic (addi Z, -C), 0)) 16914 // When C is zero, the equation (addi Z, -C) can be simplified to Z 16915 // Requirement: -C in [-32768, 32767], X and Z are MVT::i64 types 16916 static SDValue combineADDToADDZE(SDNode *N, SelectionDAG &DAG, 16917 const PPCSubtarget &Subtarget) { 16918 if (!Subtarget.isPPC64()) 16919 return SDValue(); 16920 16921 SDValue LHS = N->getOperand(0); 16922 SDValue RHS = N->getOperand(1); 16923 16924 auto isZextOfCompareWithConstant = [](SDValue Op) { 16925 if (Op.getOpcode() != ISD::ZERO_EXTEND || !Op.hasOneUse() || 16926 Op.getValueType() != MVT::i64) 16927 return false; 16928 16929 SDValue Cmp = Op.getOperand(0); 16930 if (Cmp.getOpcode() != ISD::SETCC || !Cmp.hasOneUse() || 16931 Cmp.getOperand(0).getValueType() != MVT::i64) 16932 return false; 16933 16934 if (auto *Constant = dyn_cast<ConstantSDNode>(Cmp.getOperand(1))) { 16935 int64_t NegConstant = 0 - Constant->getSExtValue(); 16936 // Due to the limitations of the addi instruction, 16937 // -C is required to be [-32768, 32767]. 16938 return isInt<16>(NegConstant); 16939 } 16940 16941 return false; 16942 }; 16943 16944 bool LHSHasPattern = isZextOfCompareWithConstant(LHS); 16945 bool RHSHasPattern = isZextOfCompareWithConstant(RHS); 16946 16947 // If there is a pattern, canonicalize a zext operand to the RHS. 16948 if (LHSHasPattern && !RHSHasPattern) 16949 std::swap(LHS, RHS); 16950 else if (!LHSHasPattern && !RHSHasPattern) 16951 return SDValue(); 16952 16953 SDLoc DL(N); 16954 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Glue); 16955 SDValue Cmp = RHS.getOperand(0); 16956 SDValue Z = Cmp.getOperand(0); 16957 auto *Constant = cast<ConstantSDNode>(Cmp.getOperand(1)); 16958 int64_t NegConstant = 0 - Constant->getSExtValue(); 16959 16960 switch(cast<CondCodeSDNode>(Cmp.getOperand(2))->get()) { 16961 default: break; 16962 case ISD::SETNE: { 16963 // when C == 0 16964 // --> addze X, (addic Z, -1).carry 16965 // / 16966 // add X, (zext(setne Z, C))-- 16967 // \ when -32768 <= -C <= 32767 && C != 0 16968 // --> addze X, (addic (addi Z, -C), -1).carry 16969 SDValue Add = DAG.getNode(ISD::ADD, DL, MVT::i64, Z, 16970 DAG.getConstant(NegConstant, DL, MVT::i64)); 16971 SDValue AddOrZ = NegConstant != 0 ? Add : Z; 16972 SDValue Addc = DAG.getNode(ISD::ADDC, DL, DAG.getVTList(MVT::i64, MVT::Glue), 16973 AddOrZ, DAG.getConstant(-1ULL, DL, MVT::i64)); 16974 return DAG.getNode(ISD::ADDE, DL, VTs, LHS, DAG.getConstant(0, DL, MVT::i64), 16975 SDValue(Addc.getNode(), 1)); 16976 } 16977 case ISD::SETEQ: { 16978 // when C == 0 16979 // --> addze X, (subfic Z, 0).carry 16980 // / 16981 // add X, (zext(sete Z, C))-- 16982 // \ when -32768 <= -C <= 32767 && C != 0 16983 // --> addze X, (subfic (addi Z, -C), 0).carry 16984 SDValue Add = DAG.getNode(ISD::ADD, DL, MVT::i64, Z, 16985 DAG.getConstant(NegConstant, DL, MVT::i64)); 16986 SDValue AddOrZ = NegConstant != 0 ? Add : Z; 16987 SDValue Subc = DAG.getNode(ISD::SUBC, DL, DAG.getVTList(MVT::i64, MVT::Glue), 16988 DAG.getConstant(0, DL, MVT::i64), AddOrZ); 16989 return DAG.getNode(ISD::ADDE, DL, VTs, LHS, DAG.getConstant(0, DL, MVT::i64), 16990 SDValue(Subc.getNode(), 1)); 16991 } 16992 } 16993 16994 return SDValue(); 16995 } 16996 16997 // Transform 16998 // (add C1, (MAT_PCREL_ADDR GlobalAddr+C2)) to 16999 // (MAT_PCREL_ADDR GlobalAddr+(C1+C2)) 17000 // In this case both C1 and C2 must be known constants. 17001 // C1+C2 must fit into a 34 bit signed integer. 17002 static SDValue combineADDToMAT_PCREL_ADDR(SDNode *N, SelectionDAG &DAG, 17003 const PPCSubtarget &Subtarget) { 17004 if (!Subtarget.isUsingPCRelativeCalls()) 17005 return SDValue(); 17006 17007 // Check both Operand 0 and Operand 1 of the ADD node for the PCRel node. 17008 // If we find that node try to cast the Global Address and the Constant. 17009 SDValue LHS = N->getOperand(0); 17010 SDValue RHS = N->getOperand(1); 17011 17012 if (LHS.getOpcode() != PPCISD::MAT_PCREL_ADDR) 17013 std::swap(LHS, RHS); 17014 17015 if (LHS.getOpcode() != PPCISD::MAT_PCREL_ADDR) 17016 return SDValue(); 17017 17018 // Operand zero of PPCISD::MAT_PCREL_ADDR is the GA node. 17019 GlobalAddressSDNode *GSDN = dyn_cast<GlobalAddressSDNode>(LHS.getOperand(0)); 17020 ConstantSDNode* ConstNode = dyn_cast<ConstantSDNode>(RHS); 17021 17022 // Check that both casts succeeded. 17023 if (!GSDN || !ConstNode) 17024 return SDValue(); 17025 17026 int64_t NewOffset = GSDN->getOffset() + ConstNode->getSExtValue(); 17027 SDLoc DL(GSDN); 17028 17029 // The signed int offset needs to fit in 34 bits. 17030 if (!isInt<34>(NewOffset)) 17031 return SDValue(); 17032 17033 // The new global address is a copy of the old global address except 17034 // that it has the updated Offset. 17035 SDValue GA = 17036 DAG.getTargetGlobalAddress(GSDN->getGlobal(), DL, GSDN->getValueType(0), 17037 NewOffset, GSDN->getTargetFlags()); 17038 SDValue MatPCRel = 17039 DAG.getNode(PPCISD::MAT_PCREL_ADDR, DL, GSDN->getValueType(0), GA); 17040 return MatPCRel; 17041 } 17042 17043 SDValue PPCTargetLowering::combineADD(SDNode *N, DAGCombinerInfo &DCI) const { 17044 if (auto Value = combineADDToADDZE(N, DCI.DAG, Subtarget)) 17045 return Value; 17046 17047 if (auto Value = combineADDToMAT_PCREL_ADDR(N, DCI.DAG, Subtarget)) 17048 return Value; 17049 17050 return SDValue(); 17051 } 17052 17053 // Detect TRUNCATE operations on bitcasts of float128 values. 17054 // What we are looking for here is the situtation where we extract a subset 17055 // of bits from a 128 bit float. 17056 // This can be of two forms: 17057 // 1) BITCAST of f128 feeding TRUNCATE 17058 // 2) BITCAST of f128 feeding SRL (a shift) feeding TRUNCATE 17059 // The reason this is required is because we do not have a legal i128 type 17060 // and so we want to prevent having to store the f128 and then reload part 17061 // of it. 17062 SDValue PPCTargetLowering::combineTRUNCATE(SDNode *N, 17063 DAGCombinerInfo &DCI) const { 17064 // If we are using CRBits then try that first. 17065 if (Subtarget.useCRBits()) { 17066 // Check if CRBits did anything and return that if it did. 17067 if (SDValue CRTruncValue = DAGCombineTruncBoolExt(N, DCI)) 17068 return CRTruncValue; 17069 } 17070 17071 SDLoc dl(N); 17072 SDValue Op0 = N->getOperand(0); 17073 17074 // fold (truncate (abs (sub (zext a), (zext b)))) -> (vabsd a, b) 17075 if (Subtarget.hasP9Altivec() && Op0.getOpcode() == ISD::ABS) { 17076 EVT VT = N->getValueType(0); 17077 if (VT != MVT::v4i32 && VT != MVT::v8i16 && VT != MVT::v16i8) 17078 return SDValue(); 17079 SDValue Sub = Op0.getOperand(0); 17080 if (Sub.getOpcode() == ISD::SUB) { 17081 SDValue SubOp0 = Sub.getOperand(0); 17082 SDValue SubOp1 = Sub.getOperand(1); 17083 if ((SubOp0.getOpcode() == ISD::ZERO_EXTEND) && 17084 (SubOp1.getOpcode() == ISD::ZERO_EXTEND)) { 17085 return DCI.DAG.getNode(PPCISD::VABSD, dl, VT, SubOp0.getOperand(0), 17086 SubOp1.getOperand(0), 17087 DCI.DAG.getTargetConstant(0, dl, MVT::i32)); 17088 } 17089 } 17090 } 17091 17092 // Looking for a truncate of i128 to i64. 17093 if (Op0.getValueType() != MVT::i128 || N->getValueType(0) != MVT::i64) 17094 return SDValue(); 17095 17096 int EltToExtract = DCI.DAG.getDataLayout().isBigEndian() ? 1 : 0; 17097 17098 // SRL feeding TRUNCATE. 17099 if (Op0.getOpcode() == ISD::SRL) { 17100 ConstantSDNode *ConstNode = dyn_cast<ConstantSDNode>(Op0.getOperand(1)); 17101 // The right shift has to be by 64 bits. 17102 if (!ConstNode || ConstNode->getZExtValue() != 64) 17103 return SDValue(); 17104 17105 // Switch the element number to extract. 17106 EltToExtract = EltToExtract ? 0 : 1; 17107 // Update Op0 past the SRL. 17108 Op0 = Op0.getOperand(0); 17109 } 17110 17111 // BITCAST feeding a TRUNCATE possibly via SRL. 17112 if (Op0.getOpcode() == ISD::BITCAST && 17113 Op0.getValueType() == MVT::i128 && 17114 Op0.getOperand(0).getValueType() == MVT::f128) { 17115 SDValue Bitcast = DCI.DAG.getBitcast(MVT::v2i64, Op0.getOperand(0)); 17116 return DCI.DAG.getNode( 17117 ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64, Bitcast, 17118 DCI.DAG.getTargetConstant(EltToExtract, dl, MVT::i32)); 17119 } 17120 return SDValue(); 17121 } 17122 17123 SDValue PPCTargetLowering::combineMUL(SDNode *N, DAGCombinerInfo &DCI) const { 17124 SelectionDAG &DAG = DCI.DAG; 17125 17126 ConstantSDNode *ConstOpOrElement = isConstOrConstSplat(N->getOperand(1)); 17127 if (!ConstOpOrElement) 17128 return SDValue(); 17129 17130 // An imul is usually smaller than the alternative sequence for legal type. 17131 if (DAG.getMachineFunction().getFunction().hasMinSize() && 17132 isOperationLegal(ISD::MUL, N->getValueType(0))) 17133 return SDValue(); 17134 17135 auto IsProfitable = [this](bool IsNeg, bool IsAddOne, EVT VT) -> bool { 17136 switch (this->Subtarget.getCPUDirective()) { 17137 default: 17138 // TODO: enhance the condition for subtarget before pwr8 17139 return false; 17140 case PPC::DIR_PWR8: 17141 // type mul add shl 17142 // scalar 4 1 1 17143 // vector 7 2 2 17144 return true; 17145 case PPC::DIR_PWR9: 17146 case PPC::DIR_PWR10: 17147 case PPC::DIR_PWR_FUTURE: 17148 // type mul add shl 17149 // scalar 5 2 2 17150 // vector 7 2 2 17151 17152 // The cycle RATIO of related operations are showed as a table above. 17153 // Because mul is 5(scalar)/7(vector), add/sub/shl are all 2 for both 17154 // scalar and vector type. For 2 instrs patterns, add/sub + shl 17155 // are 4, it is always profitable; but for 3 instrs patterns 17156 // (mul x, -(2^N + 1)) => -(add (shl x, N), x), sub + add + shl are 6. 17157 // So we should only do it for vector type. 17158 return IsAddOne && IsNeg ? VT.isVector() : true; 17159 } 17160 }; 17161 17162 EVT VT = N->getValueType(0); 17163 SDLoc DL(N); 17164 17165 const APInt &MulAmt = ConstOpOrElement->getAPIntValue(); 17166 bool IsNeg = MulAmt.isNegative(); 17167 APInt MulAmtAbs = MulAmt.abs(); 17168 17169 if ((MulAmtAbs - 1).isPowerOf2()) { 17170 // (mul x, 2^N + 1) => (add (shl x, N), x) 17171 // (mul x, -(2^N + 1)) => -(add (shl x, N), x) 17172 17173 if (!IsProfitable(IsNeg, true, VT)) 17174 return SDValue(); 17175 17176 SDValue Op0 = N->getOperand(0); 17177 SDValue Op1 = 17178 DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0), 17179 DAG.getConstant((MulAmtAbs - 1).logBase2(), DL, VT)); 17180 SDValue Res = DAG.getNode(ISD::ADD, DL, VT, Op0, Op1); 17181 17182 if (!IsNeg) 17183 return Res; 17184 17185 return DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT), Res); 17186 } else if ((MulAmtAbs + 1).isPowerOf2()) { 17187 // (mul x, 2^N - 1) => (sub (shl x, N), x) 17188 // (mul x, -(2^N - 1)) => (sub x, (shl x, N)) 17189 17190 if (!IsProfitable(IsNeg, false, VT)) 17191 return SDValue(); 17192 17193 SDValue Op0 = N->getOperand(0); 17194 SDValue Op1 = 17195 DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0), 17196 DAG.getConstant((MulAmtAbs + 1).logBase2(), DL, VT)); 17197 17198 if (!IsNeg) 17199 return DAG.getNode(ISD::SUB, DL, VT, Op1, Op0); 17200 else 17201 return DAG.getNode(ISD::SUB, DL, VT, Op0, Op1); 17202 17203 } else { 17204 return SDValue(); 17205 } 17206 } 17207 17208 // Combine fma-like op (like fnmsub) with fnegs to appropriate op. Do this 17209 // in combiner since we need to check SD flags and other subtarget features. 17210 SDValue PPCTargetLowering::combineFMALike(SDNode *N, 17211 DAGCombinerInfo &DCI) const { 17212 SDValue N0 = N->getOperand(0); 17213 SDValue N1 = N->getOperand(1); 17214 SDValue N2 = N->getOperand(2); 17215 SDNodeFlags Flags = N->getFlags(); 17216 EVT VT = N->getValueType(0); 17217 SelectionDAG &DAG = DCI.DAG; 17218 const TargetOptions &Options = getTargetMachine().Options; 17219 unsigned Opc = N->getOpcode(); 17220 bool CodeSize = DAG.getMachineFunction().getFunction().hasOptSize(); 17221 bool LegalOps = !DCI.isBeforeLegalizeOps(); 17222 SDLoc Loc(N); 17223 17224 if (!isOperationLegal(ISD::FMA, VT)) 17225 return SDValue(); 17226 17227 // Allowing transformation to FNMSUB may change sign of zeroes when ab-c=0 17228 // since (fnmsub a b c)=-0 while c-ab=+0. 17229 if (!Flags.hasNoSignedZeros() && !Options.NoSignedZerosFPMath) 17230 return SDValue(); 17231 17232 // (fma (fneg a) b c) => (fnmsub a b c) 17233 // (fnmsub (fneg a) b c) => (fma a b c) 17234 if (SDValue NegN0 = getCheaperNegatedExpression(N0, DAG, LegalOps, CodeSize)) 17235 return DAG.getNode(invertFMAOpcode(Opc), Loc, VT, NegN0, N1, N2, Flags); 17236 17237 // (fma a (fneg b) c) => (fnmsub a b c) 17238 // (fnmsub a (fneg b) c) => (fma a b c) 17239 if (SDValue NegN1 = getCheaperNegatedExpression(N1, DAG, LegalOps, CodeSize)) 17240 return DAG.getNode(invertFMAOpcode(Opc), Loc, VT, N0, NegN1, N2, Flags); 17241 17242 return SDValue(); 17243 } 17244 17245 bool PPCTargetLowering::mayBeEmittedAsTailCall(const CallInst *CI) const { 17246 // Only duplicate to increase tail-calls for the 64bit SysV ABIs. 17247 if (!Subtarget.is64BitELFABI()) 17248 return false; 17249 17250 // If not a tail call then no need to proceed. 17251 if (!CI->isTailCall()) 17252 return false; 17253 17254 // If sibling calls have been disabled and tail-calls aren't guaranteed 17255 // there is no reason to duplicate. 17256 auto &TM = getTargetMachine(); 17257 if (!TM.Options.GuaranteedTailCallOpt && DisableSCO) 17258 return false; 17259 17260 // Can't tail call a function called indirectly, or if it has variadic args. 17261 const Function *Callee = CI->getCalledFunction(); 17262 if (!Callee || Callee->isVarArg()) 17263 return false; 17264 17265 // Make sure the callee and caller calling conventions are eligible for tco. 17266 const Function *Caller = CI->getParent()->getParent(); 17267 if (!areCallingConvEligibleForTCO_64SVR4(Caller->getCallingConv(), 17268 CI->getCallingConv())) 17269 return false; 17270 17271 // If the function is local then we have a good chance at tail-calling it 17272 return getTargetMachine().shouldAssumeDSOLocal(*Caller->getParent(), Callee); 17273 } 17274 17275 bool PPCTargetLowering::hasBitPreservingFPLogic(EVT VT) const { 17276 if (!Subtarget.hasVSX()) 17277 return false; 17278 if (Subtarget.hasP9Vector() && VT == MVT::f128) 17279 return true; 17280 return VT == MVT::f32 || VT == MVT::f64 || 17281 VT == MVT::v4f32 || VT == MVT::v2f64; 17282 } 17283 17284 bool PPCTargetLowering:: 17285 isMaskAndCmp0FoldingBeneficial(const Instruction &AndI) const { 17286 const Value *Mask = AndI.getOperand(1); 17287 // If the mask is suitable for andi. or andis. we should sink the and. 17288 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Mask)) { 17289 // Can't handle constants wider than 64-bits. 17290 if (CI->getBitWidth() > 64) 17291 return false; 17292 int64_t ConstVal = CI->getZExtValue(); 17293 return isUInt<16>(ConstVal) || 17294 (isUInt<16>(ConstVal >> 16) && !(ConstVal & 0xFFFF)); 17295 } 17296 17297 // For non-constant masks, we can always use the record-form and. 17298 return true; 17299 } 17300 17301 // Transform (abs (sub (zext a), (zext b))) to (vabsd a b 0) 17302 // Transform (abs (sub (zext a), (zext_invec b))) to (vabsd a b 0) 17303 // Transform (abs (sub (zext_invec a), (zext_invec b))) to (vabsd a b 0) 17304 // Transform (abs (sub (zext_invec a), (zext b))) to (vabsd a b 0) 17305 // Transform (abs (sub a, b) to (vabsd a b 1)) if a & b of type v4i32 17306 SDValue PPCTargetLowering::combineABS(SDNode *N, DAGCombinerInfo &DCI) const { 17307 assert((N->getOpcode() == ISD::ABS) && "Need ABS node here"); 17308 assert(Subtarget.hasP9Altivec() && 17309 "Only combine this when P9 altivec supported!"); 17310 EVT VT = N->getValueType(0); 17311 if (VT != MVT::v4i32 && VT != MVT::v8i16 && VT != MVT::v16i8) 17312 return SDValue(); 17313 17314 SelectionDAG &DAG = DCI.DAG; 17315 SDLoc dl(N); 17316 if (N->getOperand(0).getOpcode() == ISD::SUB) { 17317 // Even for signed integers, if it's known to be positive (as signed 17318 // integer) due to zero-extended inputs. 17319 unsigned SubOpcd0 = N->getOperand(0)->getOperand(0).getOpcode(); 17320 unsigned SubOpcd1 = N->getOperand(0)->getOperand(1).getOpcode(); 17321 if ((SubOpcd0 == ISD::ZERO_EXTEND || 17322 SubOpcd0 == ISD::ZERO_EXTEND_VECTOR_INREG) && 17323 (SubOpcd1 == ISD::ZERO_EXTEND || 17324 SubOpcd1 == ISD::ZERO_EXTEND_VECTOR_INREG)) { 17325 return DAG.getNode(PPCISD::VABSD, dl, N->getOperand(0).getValueType(), 17326 N->getOperand(0)->getOperand(0), 17327 N->getOperand(0)->getOperand(1), 17328 DAG.getTargetConstant(0, dl, MVT::i32)); 17329 } 17330 17331 // For type v4i32, it can be optimized with xvnegsp + vabsduw 17332 if (N->getOperand(0).getValueType() == MVT::v4i32 && 17333 N->getOperand(0).hasOneUse()) { 17334 return DAG.getNode(PPCISD::VABSD, dl, N->getOperand(0).getValueType(), 17335 N->getOperand(0)->getOperand(0), 17336 N->getOperand(0)->getOperand(1), 17337 DAG.getTargetConstant(1, dl, MVT::i32)); 17338 } 17339 } 17340 17341 return SDValue(); 17342 } 17343 17344 // For type v4i32/v8ii16/v16i8, transform 17345 // from (vselect (setcc a, b, setugt), (sub a, b), (sub b, a)) to (vabsd a, b) 17346 // from (vselect (setcc a, b, setuge), (sub a, b), (sub b, a)) to (vabsd a, b) 17347 // from (vselect (setcc a, b, setult), (sub b, a), (sub a, b)) to (vabsd a, b) 17348 // from (vselect (setcc a, b, setule), (sub b, a), (sub a, b)) to (vabsd a, b) 17349 SDValue PPCTargetLowering::combineVSelect(SDNode *N, 17350 DAGCombinerInfo &DCI) const { 17351 assert((N->getOpcode() == ISD::VSELECT) && "Need VSELECT node here"); 17352 assert(Subtarget.hasP9Altivec() && 17353 "Only combine this when P9 altivec supported!"); 17354 17355 SelectionDAG &DAG = DCI.DAG; 17356 SDLoc dl(N); 17357 SDValue Cond = N->getOperand(0); 17358 SDValue TrueOpnd = N->getOperand(1); 17359 SDValue FalseOpnd = N->getOperand(2); 17360 EVT VT = N->getOperand(1).getValueType(); 17361 17362 if (Cond.getOpcode() != ISD::SETCC || TrueOpnd.getOpcode() != ISD::SUB || 17363 FalseOpnd.getOpcode() != ISD::SUB) 17364 return SDValue(); 17365 17366 // ABSD only available for type v4i32/v8i16/v16i8 17367 if (VT != MVT::v4i32 && VT != MVT::v8i16 && VT != MVT::v16i8) 17368 return SDValue(); 17369 17370 // At least to save one more dependent computation 17371 if (!(Cond.hasOneUse() || TrueOpnd.hasOneUse() || FalseOpnd.hasOneUse())) 17372 return SDValue(); 17373 17374 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get(); 17375 17376 // Can only handle unsigned comparison here 17377 switch (CC) { 17378 default: 17379 return SDValue(); 17380 case ISD::SETUGT: 17381 case ISD::SETUGE: 17382 break; 17383 case ISD::SETULT: 17384 case ISD::SETULE: 17385 std::swap(TrueOpnd, FalseOpnd); 17386 break; 17387 } 17388 17389 SDValue CmpOpnd1 = Cond.getOperand(0); 17390 SDValue CmpOpnd2 = Cond.getOperand(1); 17391 17392 // SETCC CmpOpnd1 CmpOpnd2 cond 17393 // TrueOpnd = CmpOpnd1 - CmpOpnd2 17394 // FalseOpnd = CmpOpnd2 - CmpOpnd1 17395 if (TrueOpnd.getOperand(0) == CmpOpnd1 && 17396 TrueOpnd.getOperand(1) == CmpOpnd2 && 17397 FalseOpnd.getOperand(0) == CmpOpnd2 && 17398 FalseOpnd.getOperand(1) == CmpOpnd1) { 17399 return DAG.getNode(PPCISD::VABSD, dl, N->getOperand(1).getValueType(), 17400 CmpOpnd1, CmpOpnd2, 17401 DAG.getTargetConstant(0, dl, MVT::i32)); 17402 } 17403 17404 return SDValue(); 17405 } 17406 17407 /// getAddrModeForFlags - Based on the set of address flags, select the most 17408 /// optimal instruction format to match by. 17409 PPC::AddrMode PPCTargetLowering::getAddrModeForFlags(unsigned Flags) const { 17410 // This is not a node we should be handling here. 17411 if (Flags == PPC::MOF_None) 17412 return PPC::AM_None; 17413 // Unaligned D-Forms are tried first, followed by the aligned D-Forms. 17414 for (auto FlagSet : AddrModesMap.at(PPC::AM_DForm)) 17415 if ((Flags & FlagSet) == FlagSet) 17416 return PPC::AM_DForm; 17417 for (auto FlagSet : AddrModesMap.at(PPC::AM_DSForm)) 17418 if ((Flags & FlagSet) == FlagSet) 17419 return PPC::AM_DSForm; 17420 for (auto FlagSet : AddrModesMap.at(PPC::AM_DQForm)) 17421 if ((Flags & FlagSet) == FlagSet) 17422 return PPC::AM_DQForm; 17423 for (auto FlagSet : AddrModesMap.at(PPC::AM_PrefixDForm)) 17424 if ((Flags & FlagSet) == FlagSet) 17425 return PPC::AM_PrefixDForm; 17426 // If no other forms are selected, return an X-Form as it is the most 17427 // general addressing mode. 17428 return PPC::AM_XForm; 17429 } 17430 17431 /// Set alignment flags based on whether or not the Frame Index is aligned. 17432 /// Utilized when computing flags for address computation when selecting 17433 /// load and store instructions. 17434 static void setAlignFlagsForFI(SDValue N, unsigned &FlagSet, 17435 SelectionDAG &DAG) { 17436 bool IsAdd = ((N.getOpcode() == ISD::ADD) || (N.getOpcode() == ISD::OR)); 17437 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(IsAdd ? N.getOperand(0) : N); 17438 if (!FI) 17439 return; 17440 const MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo(); 17441 unsigned FrameIndexAlign = MFI.getObjectAlign(FI->getIndex()).value(); 17442 // If this is (add $FI, $S16Imm), the alignment flags are already set 17443 // based on the immediate. We just need to clear the alignment flags 17444 // if the FI alignment is weaker. 17445 if ((FrameIndexAlign % 4) != 0) 17446 FlagSet &= ~PPC::MOF_RPlusSImm16Mult4; 17447 if ((FrameIndexAlign % 16) != 0) 17448 FlagSet &= ~PPC::MOF_RPlusSImm16Mult16; 17449 // If the address is a plain FrameIndex, set alignment flags based on 17450 // FI alignment. 17451 if (!IsAdd) { 17452 if ((FrameIndexAlign % 4) == 0) 17453 FlagSet |= PPC::MOF_RPlusSImm16Mult4; 17454 if ((FrameIndexAlign % 16) == 0) 17455 FlagSet |= PPC::MOF_RPlusSImm16Mult16; 17456 } 17457 } 17458 17459 /// Given a node, compute flags that are used for address computation when 17460 /// selecting load and store instructions. The flags computed are stored in 17461 /// FlagSet. This function takes into account whether the node is a constant, 17462 /// an ADD, OR, or a constant, and computes the address flags accordingly. 17463 static void computeFlagsForAddressComputation(SDValue N, unsigned &FlagSet, 17464 SelectionDAG &DAG) { 17465 // Set the alignment flags for the node depending on if the node is 17466 // 4-byte or 16-byte aligned. 17467 auto SetAlignFlagsForImm = [&](uint64_t Imm) { 17468 if ((Imm & 0x3) == 0) 17469 FlagSet |= PPC::MOF_RPlusSImm16Mult4; 17470 if ((Imm & 0xf) == 0) 17471 FlagSet |= PPC::MOF_RPlusSImm16Mult16; 17472 }; 17473 17474 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) { 17475 // All 32-bit constants can be computed as LIS + Disp. 17476 const APInt &ConstImm = CN->getAPIntValue(); 17477 if (ConstImm.isSignedIntN(32)) { // Flag to handle 32-bit constants. 17478 FlagSet |= PPC::MOF_AddrIsSImm32; 17479 SetAlignFlagsForImm(ConstImm.getZExtValue()); 17480 setAlignFlagsForFI(N, FlagSet, DAG); 17481 } 17482 if (ConstImm.isSignedIntN(34)) // Flag to handle 34-bit constants. 17483 FlagSet |= PPC::MOF_RPlusSImm34; 17484 else // Let constant materialization handle large constants. 17485 FlagSet |= PPC::MOF_NotAddNorCst; 17486 } else if (N.getOpcode() == ISD::ADD || provablyDisjointOr(DAG, N)) { 17487 // This address can be represented as an addition of: 17488 // - Register + Imm16 (possibly a multiple of 4/16) 17489 // - Register + Imm34 17490 // - Register + PPCISD::Lo 17491 // - Register + Register 17492 // In any case, we won't have to match this as Base + Zero. 17493 SDValue RHS = N.getOperand(1); 17494 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(RHS)) { 17495 const APInt &ConstImm = CN->getAPIntValue(); 17496 if (ConstImm.isSignedIntN(16)) { 17497 FlagSet |= PPC::MOF_RPlusSImm16; // Signed 16-bit immediates. 17498 SetAlignFlagsForImm(ConstImm.getZExtValue()); 17499 setAlignFlagsForFI(N, FlagSet, DAG); 17500 } 17501 if (ConstImm.isSignedIntN(34)) 17502 FlagSet |= PPC::MOF_RPlusSImm34; // Signed 34-bit immediates. 17503 else 17504 FlagSet |= PPC::MOF_RPlusR; // Register. 17505 } else if (RHS.getOpcode() == PPCISD::Lo && 17506 !cast<ConstantSDNode>(RHS.getOperand(1))->getZExtValue()) 17507 FlagSet |= PPC::MOF_RPlusLo; // PPCISD::Lo. 17508 else 17509 FlagSet |= PPC::MOF_RPlusR; 17510 } else { // The address computation is not a constant or an addition. 17511 setAlignFlagsForFI(N, FlagSet, DAG); 17512 FlagSet |= PPC::MOF_NotAddNorCst; 17513 } 17514 } 17515 17516 static bool isPCRelNode(SDValue N) { 17517 return (N.getOpcode() == PPCISD::MAT_PCREL_ADDR || 17518 isValidPCRelNode<ConstantPoolSDNode>(N) || 17519 isValidPCRelNode<GlobalAddressSDNode>(N) || 17520 isValidPCRelNode<JumpTableSDNode>(N) || 17521 isValidPCRelNode<BlockAddressSDNode>(N)); 17522 } 17523 17524 /// computeMOFlags - Given a node N and it's Parent (a MemSDNode), compute 17525 /// the address flags of the load/store instruction that is to be matched. 17526 unsigned PPCTargetLowering::computeMOFlags(const SDNode *Parent, SDValue N, 17527 SelectionDAG &DAG) const { 17528 unsigned FlagSet = PPC::MOF_None; 17529 17530 // Compute subtarget flags. 17531 if (!Subtarget.hasP9Vector()) 17532 FlagSet |= PPC::MOF_SubtargetBeforeP9; 17533 else { 17534 FlagSet |= PPC::MOF_SubtargetP9; 17535 if (Subtarget.hasPrefixInstrs()) 17536 FlagSet |= PPC::MOF_SubtargetP10; 17537 } 17538 if (Subtarget.hasSPE()) 17539 FlagSet |= PPC::MOF_SubtargetSPE; 17540 17541 // Check if we have a PCRel node and return early. 17542 if ((FlagSet & PPC::MOF_SubtargetP10) && isPCRelNode(N)) 17543 return FlagSet; 17544 17545 // If the node is the paired load/store intrinsics, compute flags for 17546 // address computation and return early. 17547 unsigned ParentOp = Parent->getOpcode(); 17548 if (Subtarget.isISA3_1() && ((ParentOp == ISD::INTRINSIC_W_CHAIN) || 17549 (ParentOp == ISD::INTRINSIC_VOID))) { 17550 unsigned ID = cast<ConstantSDNode>(Parent->getOperand(1))->getZExtValue(); 17551 assert( 17552 ((ID == Intrinsic::ppc_vsx_lxvp) || (ID == Intrinsic::ppc_vsx_stxvp)) && 17553 "Only the paired load and store (lxvp/stxvp) intrinsics are valid."); 17554 SDValue IntrinOp = (ID == Intrinsic::ppc_vsx_lxvp) ? Parent->getOperand(2) 17555 : Parent->getOperand(3); 17556 computeFlagsForAddressComputation(IntrinOp, FlagSet, DAG); 17557 FlagSet |= PPC::MOF_Vector; 17558 return FlagSet; 17559 } 17560 17561 // Mark this as something we don't want to handle here if it is atomic 17562 // or pre-increment instruction. 17563 if (const LSBaseSDNode *LSB = dyn_cast<LSBaseSDNode>(Parent)) 17564 if (LSB->isIndexed()) 17565 return PPC::MOF_None; 17566 17567 // Compute in-memory type flags. This is based on if there are scalars, 17568 // floats or vectors. 17569 const MemSDNode *MN = dyn_cast<MemSDNode>(Parent); 17570 assert(MN && "Parent should be a MemSDNode!"); 17571 EVT MemVT = MN->getMemoryVT(); 17572 unsigned Size = MemVT.getSizeInBits(); 17573 if (MemVT.isScalarInteger()) { 17574 assert(Size <= 128 && 17575 "Not expecting scalar integers larger than 16 bytes!"); 17576 if (Size < 32) 17577 FlagSet |= PPC::MOF_SubWordInt; 17578 else if (Size == 32) 17579 FlagSet |= PPC::MOF_WordInt; 17580 else 17581 FlagSet |= PPC::MOF_DoubleWordInt; 17582 } else if (MemVT.isVector() && !MemVT.isFloatingPoint()) { // Integer vectors. 17583 if (Size == 128) 17584 FlagSet |= PPC::MOF_Vector; 17585 else if (Size == 256) { 17586 assert(Subtarget.pairedVectorMemops() && 17587 "256-bit vectors are only available when paired vector memops is " 17588 "enabled!"); 17589 FlagSet |= PPC::MOF_Vector; 17590 } else 17591 llvm_unreachable("Not expecting illegal vectors!"); 17592 } else { // Floating point type: can be scalar, f128 or vector types. 17593 if (Size == 32 || Size == 64) 17594 FlagSet |= PPC::MOF_ScalarFloat; 17595 else if (MemVT == MVT::f128 || MemVT.isVector()) 17596 FlagSet |= PPC::MOF_Vector; 17597 else 17598 llvm_unreachable("Not expecting illegal scalar floats!"); 17599 } 17600 17601 // Compute flags for address computation. 17602 computeFlagsForAddressComputation(N, FlagSet, DAG); 17603 17604 // Compute type extension flags. 17605 if (const LoadSDNode *LN = dyn_cast<LoadSDNode>(Parent)) { 17606 switch (LN->getExtensionType()) { 17607 case ISD::SEXTLOAD: 17608 FlagSet |= PPC::MOF_SExt; 17609 break; 17610 case ISD::EXTLOAD: 17611 case ISD::ZEXTLOAD: 17612 FlagSet |= PPC::MOF_ZExt; 17613 break; 17614 case ISD::NON_EXTLOAD: 17615 FlagSet |= PPC::MOF_NoExt; 17616 break; 17617 } 17618 } else 17619 FlagSet |= PPC::MOF_NoExt; 17620 17621 // For integers, no extension is the same as zero extension. 17622 // We set the extension mode to zero extension so we don't have 17623 // to add separate entries in AddrModesMap for loads and stores. 17624 if (MemVT.isScalarInteger() && (FlagSet & PPC::MOF_NoExt)) { 17625 FlagSet |= PPC::MOF_ZExt; 17626 FlagSet &= ~PPC::MOF_NoExt; 17627 } 17628 17629 // If we don't have prefixed instructions, 34-bit constants should be 17630 // treated as PPC::MOF_NotAddNorCst so they can match D-Forms. 17631 bool IsNonP1034BitConst = 17632 ((PPC::MOF_RPlusSImm34 | PPC::MOF_AddrIsSImm32 | PPC::MOF_SubtargetP10) & 17633 FlagSet) == PPC::MOF_RPlusSImm34; 17634 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::OR && 17635 IsNonP1034BitConst) 17636 FlagSet |= PPC::MOF_NotAddNorCst; 17637 17638 return FlagSet; 17639 } 17640 17641 /// SelectForceXFormMode - Given the specified address, force it to be 17642 /// represented as an indexed [r+r] operation (an XForm instruction). 17643 PPC::AddrMode PPCTargetLowering::SelectForceXFormMode(SDValue N, SDValue &Disp, 17644 SDValue &Base, 17645 SelectionDAG &DAG) const { 17646 17647 PPC::AddrMode Mode = PPC::AM_XForm; 17648 int16_t ForceXFormImm = 0; 17649 if (provablyDisjointOr(DAG, N) && 17650 !isIntS16Immediate(N.getOperand(1), ForceXFormImm)) { 17651 Disp = N.getOperand(0); 17652 Base = N.getOperand(1); 17653 return Mode; 17654 } 17655 17656 // If the address is the result of an add, we will utilize the fact that the 17657 // address calculation includes an implicit add. However, we can reduce 17658 // register pressure if we do not materialize a constant just for use as the 17659 // index register. We only get rid of the add if it is not an add of a 17660 // value and a 16-bit signed constant and both have a single use. 17661 if (N.getOpcode() == ISD::ADD && 17662 (!isIntS16Immediate(N.getOperand(1), ForceXFormImm) || 17663 !N.getOperand(1).hasOneUse() || !N.getOperand(0).hasOneUse())) { 17664 Disp = N.getOperand(0); 17665 Base = N.getOperand(1); 17666 return Mode; 17667 } 17668 17669 // Otherwise, use R0 as the base register. 17670 Disp = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO, 17671 N.getValueType()); 17672 Base = N; 17673 17674 return Mode; 17675 } 17676 17677 bool PPCTargetLowering::splitValueIntoRegisterParts( 17678 SelectionDAG &DAG, const SDLoc &DL, SDValue Val, SDValue *Parts, 17679 unsigned NumParts, MVT PartVT, Optional<CallingConv::ID> CC) const { 17680 EVT ValVT = Val.getValueType(); 17681 // If we are splitting a scalar integer into f64 parts (i.e. so they 17682 // can be placed into VFRC registers), we need to zero extend and 17683 // bitcast the values. This will ensure the value is placed into a 17684 // VSR using direct moves or stack operations as needed. 17685 if (PartVT == MVT::f64 && 17686 (ValVT == MVT::i32 || ValVT == MVT::i16 || ValVT == MVT::i8)) { 17687 Val = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64, Val); 17688 Val = DAG.getNode(ISD::BITCAST, DL, MVT::f64, Val); 17689 Parts[0] = Val; 17690 return true; 17691 } 17692 return false; 17693 } 17694 17695 // If we happen to match to an aligned D-Form, check if the Frame Index is 17696 // adequately aligned. If it is not, reset the mode to match to X-Form. 17697 static void setXFormForUnalignedFI(SDValue N, unsigned Flags, 17698 PPC::AddrMode &Mode) { 17699 if (!isa<FrameIndexSDNode>(N)) 17700 return; 17701 if ((Mode == PPC::AM_DSForm && !(Flags & PPC::MOF_RPlusSImm16Mult4)) || 17702 (Mode == PPC::AM_DQForm && !(Flags & PPC::MOF_RPlusSImm16Mult16))) 17703 Mode = PPC::AM_XForm; 17704 } 17705 17706 /// SelectOptimalAddrMode - Based on a node N and it's Parent (a MemSDNode), 17707 /// compute the address flags of the node, get the optimal address mode based 17708 /// on the flags, and set the Base and Disp based on the address mode. 17709 PPC::AddrMode PPCTargetLowering::SelectOptimalAddrMode(const SDNode *Parent, 17710 SDValue N, SDValue &Disp, 17711 SDValue &Base, 17712 SelectionDAG &DAG, 17713 MaybeAlign Align) const { 17714 SDLoc DL(Parent); 17715 17716 // Compute the address flags. 17717 unsigned Flags = computeMOFlags(Parent, N, DAG); 17718 17719 // Get the optimal address mode based on the Flags. 17720 PPC::AddrMode Mode = getAddrModeForFlags(Flags); 17721 17722 // If the address mode is DS-Form or DQ-Form, check if the FI is aligned. 17723 // Select an X-Form load if it is not. 17724 setXFormForUnalignedFI(N, Flags, Mode); 17725 17726 // Set the mode to PC-Relative addressing mode if we have a valid PC-Rel node. 17727 if ((Mode == PPC::AM_XForm) && isPCRelNode(N)) { 17728 assert(Subtarget.isUsingPCRelativeCalls() && 17729 "Must be using PC-Relative calls when a valid PC-Relative node is " 17730 "present!"); 17731 Mode = PPC::AM_PCRel; 17732 } 17733 17734 // Set Base and Disp accordingly depending on the address mode. 17735 switch (Mode) { 17736 case PPC::AM_DForm: 17737 case PPC::AM_DSForm: 17738 case PPC::AM_DQForm: { 17739 // This is a register plus a 16-bit immediate. The base will be the 17740 // register and the displacement will be the immediate unless it 17741 // isn't sufficiently aligned. 17742 if (Flags & PPC::MOF_RPlusSImm16) { 17743 SDValue Op0 = N.getOperand(0); 17744 SDValue Op1 = N.getOperand(1); 17745 int16_t Imm = cast<ConstantSDNode>(Op1)->getAPIntValue().getZExtValue(); 17746 if (!Align || isAligned(*Align, Imm)) { 17747 Disp = DAG.getTargetConstant(Imm, DL, N.getValueType()); 17748 Base = Op0; 17749 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op0)) { 17750 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType()); 17751 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType()); 17752 } 17753 break; 17754 } 17755 } 17756 // This is a register plus the @lo relocation. The base is the register 17757 // and the displacement is the global address. 17758 else if (Flags & PPC::MOF_RPlusLo) { 17759 Disp = N.getOperand(1).getOperand(0); // The global address. 17760 assert(Disp.getOpcode() == ISD::TargetGlobalAddress || 17761 Disp.getOpcode() == ISD::TargetGlobalTLSAddress || 17762 Disp.getOpcode() == ISD::TargetConstantPool || 17763 Disp.getOpcode() == ISD::TargetJumpTable); 17764 Base = N.getOperand(0); 17765 break; 17766 } 17767 // This is a constant address at most 32 bits. The base will be 17768 // zero or load-immediate-shifted and the displacement will be 17769 // the low 16 bits of the address. 17770 else if (Flags & PPC::MOF_AddrIsSImm32) { 17771 auto *CN = cast<ConstantSDNode>(N); 17772 EVT CNType = CN->getValueType(0); 17773 uint64_t CNImm = CN->getZExtValue(); 17774 // If this address fits entirely in a 16-bit sext immediate field, codegen 17775 // this as "d, 0". 17776 int16_t Imm; 17777 if (isIntS16Immediate(CN, Imm) && (!Align || isAligned(*Align, Imm))) { 17778 Disp = DAG.getTargetConstant(Imm, DL, CNType); 17779 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO, 17780 CNType); 17781 break; 17782 } 17783 // Handle 32-bit sext immediate with LIS + Addr mode. 17784 if ((CNType == MVT::i32 || isInt<32>(CNImm)) && 17785 (!Align || isAligned(*Align, CNImm))) { 17786 int32_t Addr = (int32_t)CNImm; 17787 // Otherwise, break this down into LIS + Disp. 17788 Disp = DAG.getTargetConstant((int16_t)Addr, DL, MVT::i32); 17789 Base = 17790 DAG.getTargetConstant((Addr - (int16_t)Addr) >> 16, DL, MVT::i32); 17791 uint32_t LIS = CNType == MVT::i32 ? PPC::LIS : PPC::LIS8; 17792 Base = SDValue(DAG.getMachineNode(LIS, DL, CNType, Base), 0); 17793 break; 17794 } 17795 } 17796 // Otherwise, the PPC:MOF_NotAdd flag is set. Load/Store is Non-foldable. 17797 Disp = DAG.getTargetConstant(0, DL, getPointerTy(DAG.getDataLayout())); 17798 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) { 17799 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType()); 17800 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType()); 17801 } else 17802 Base = N; 17803 break; 17804 } 17805 case PPC::AM_PrefixDForm: { 17806 int64_t Imm34 = 0; 17807 unsigned Opcode = N.getOpcode(); 17808 if (((Opcode == ISD::ADD) || (Opcode == ISD::OR)) && 17809 (isIntS34Immediate(N.getOperand(1), Imm34))) { 17810 // N is an Add/OR Node, and it's operand is a 34-bit signed immediate. 17811 Disp = DAG.getTargetConstant(Imm34, DL, N.getValueType()); 17812 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) 17813 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType()); 17814 else 17815 Base = N.getOperand(0); 17816 } else if (isIntS34Immediate(N, Imm34)) { 17817 // The address is a 34-bit signed immediate. 17818 Disp = DAG.getTargetConstant(Imm34, DL, N.getValueType()); 17819 Base = DAG.getRegister(PPC::ZERO8, N.getValueType()); 17820 } 17821 break; 17822 } 17823 case PPC::AM_PCRel: { 17824 // When selecting PC-Relative instructions, "Base" is not utilized as 17825 // we select the address as [PC+imm]. 17826 Disp = N; 17827 break; 17828 } 17829 case PPC::AM_None: 17830 break; 17831 default: { // By default, X-Form is always available to be selected. 17832 // When a frame index is not aligned, we also match by XForm. 17833 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N); 17834 Base = FI ? N : N.getOperand(1); 17835 Disp = FI ? DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO, 17836 N.getValueType()) 17837 : N.getOperand(0); 17838 break; 17839 } 17840 } 17841 return Mode; 17842 } 17843 17844 CCAssignFn *PPCTargetLowering::ccAssignFnForCall(CallingConv::ID CC, 17845 bool Return, 17846 bool IsVarArg) const { 17847 switch (CC) { 17848 case CallingConv::Cold: 17849 return (Return ? RetCC_PPC_Cold : CC_PPC64_ELF_FIS); 17850 default: 17851 return CC_PPC64_ELF_FIS; 17852 } 17853 } 17854 17855 TargetLowering::AtomicExpansionKind 17856 PPCTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const { 17857 unsigned Size = AI->getType()->getPrimitiveSizeInBits(); 17858 if (EnableQuadwordAtomics && Subtarget.hasQuadwordAtomics() && Size == 128) 17859 return AtomicExpansionKind::MaskedIntrinsic; 17860 return TargetLowering::shouldExpandAtomicRMWInIR(AI); 17861 } 17862 17863 TargetLowering::AtomicExpansionKind 17864 PPCTargetLowering::shouldExpandAtomicCmpXchgInIR(AtomicCmpXchgInst *AI) const { 17865 unsigned Size = AI->getNewValOperand()->getType()->getPrimitiveSizeInBits(); 17866 if (EnableQuadwordAtomics && Subtarget.hasQuadwordAtomics() && Size == 128) 17867 return AtomicExpansionKind::MaskedIntrinsic; 17868 return TargetLowering::shouldExpandAtomicCmpXchgInIR(AI); 17869 } 17870 17871 static Intrinsic::ID 17872 getIntrinsicForAtomicRMWBinOp128(AtomicRMWInst::BinOp BinOp) { 17873 switch (BinOp) { 17874 default: 17875 llvm_unreachable("Unexpected AtomicRMW BinOp"); 17876 case AtomicRMWInst::Xchg: 17877 return Intrinsic::ppc_atomicrmw_xchg_i128; 17878 case AtomicRMWInst::Add: 17879 return Intrinsic::ppc_atomicrmw_add_i128; 17880 case AtomicRMWInst::Sub: 17881 return Intrinsic::ppc_atomicrmw_sub_i128; 17882 case AtomicRMWInst::And: 17883 return Intrinsic::ppc_atomicrmw_and_i128; 17884 case AtomicRMWInst::Or: 17885 return Intrinsic::ppc_atomicrmw_or_i128; 17886 case AtomicRMWInst::Xor: 17887 return Intrinsic::ppc_atomicrmw_xor_i128; 17888 case AtomicRMWInst::Nand: 17889 return Intrinsic::ppc_atomicrmw_nand_i128; 17890 } 17891 } 17892 17893 Value *PPCTargetLowering::emitMaskedAtomicRMWIntrinsic( 17894 IRBuilderBase &Builder, AtomicRMWInst *AI, Value *AlignedAddr, Value *Incr, 17895 Value *Mask, Value *ShiftAmt, AtomicOrdering Ord) const { 17896 assert(EnableQuadwordAtomics && Subtarget.hasQuadwordAtomics() && 17897 "Only support quadword now"); 17898 Module *M = Builder.GetInsertBlock()->getParent()->getParent(); 17899 Type *ValTy = cast<PointerType>(AlignedAddr->getType())->getElementType(); 17900 assert(ValTy->getPrimitiveSizeInBits() == 128); 17901 Function *RMW = Intrinsic::getDeclaration( 17902 M, getIntrinsicForAtomicRMWBinOp128(AI->getOperation())); 17903 Type *Int64Ty = Type::getInt64Ty(M->getContext()); 17904 Value *IncrLo = Builder.CreateTrunc(Incr, Int64Ty, "incr_lo"); 17905 Value *IncrHi = 17906 Builder.CreateTrunc(Builder.CreateLShr(Incr, 64), Int64Ty, "incr_hi"); 17907 Value *Addr = 17908 Builder.CreateBitCast(AlignedAddr, Type::getInt8PtrTy(M->getContext())); 17909 Value *LoHi = Builder.CreateCall(RMW, {Addr, IncrLo, IncrHi}); 17910 Value *Lo = Builder.CreateExtractValue(LoHi, 0, "lo"); 17911 Value *Hi = Builder.CreateExtractValue(LoHi, 1, "hi"); 17912 Lo = Builder.CreateZExt(Lo, ValTy, "lo64"); 17913 Hi = Builder.CreateZExt(Hi, ValTy, "hi64"); 17914 return Builder.CreateOr( 17915 Lo, Builder.CreateShl(Hi, ConstantInt::get(ValTy, 64)), "val64"); 17916 } 17917 17918 Value *PPCTargetLowering::emitMaskedAtomicCmpXchgIntrinsic( 17919 IRBuilderBase &Builder, AtomicCmpXchgInst *CI, Value *AlignedAddr, 17920 Value *CmpVal, Value *NewVal, Value *Mask, AtomicOrdering Ord) const { 17921 assert(EnableQuadwordAtomics && Subtarget.hasQuadwordAtomics() && 17922 "Only support quadword now"); 17923 Module *M = Builder.GetInsertBlock()->getParent()->getParent(); 17924 Type *ValTy = cast<PointerType>(AlignedAddr->getType())->getElementType(); 17925 assert(ValTy->getPrimitiveSizeInBits() == 128); 17926 Function *IntCmpXchg = 17927 Intrinsic::getDeclaration(M, Intrinsic::ppc_cmpxchg_i128); 17928 Type *Int64Ty = Type::getInt64Ty(M->getContext()); 17929 Value *CmpLo = Builder.CreateTrunc(CmpVal, Int64Ty, "cmp_lo"); 17930 Value *CmpHi = 17931 Builder.CreateTrunc(Builder.CreateLShr(CmpVal, 64), Int64Ty, "cmp_hi"); 17932 Value *NewLo = Builder.CreateTrunc(NewVal, Int64Ty, "new_lo"); 17933 Value *NewHi = 17934 Builder.CreateTrunc(Builder.CreateLShr(NewVal, 64), Int64Ty, "new_hi"); 17935 Value *Addr = 17936 Builder.CreateBitCast(AlignedAddr, Type::getInt8PtrTy(M->getContext())); 17937 emitLeadingFence(Builder, CI, Ord); 17938 Value *LoHi = 17939 Builder.CreateCall(IntCmpXchg, {Addr, CmpLo, CmpHi, NewLo, NewHi}); 17940 emitTrailingFence(Builder, CI, Ord); 17941 Value *Lo = Builder.CreateExtractValue(LoHi, 0, "lo"); 17942 Value *Hi = Builder.CreateExtractValue(LoHi, 1, "hi"); 17943 Lo = Builder.CreateZExt(Lo, ValTy, "lo64"); 17944 Hi = Builder.CreateZExt(Hi, ValTy, "hi64"); 17945 return Builder.CreateOr( 17946 Lo, Builder.CreateShl(Hi, ConstantInt::get(ValTy, 64)), "val64"); 17947 } 17948