1 //===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // This file implements the PPCISelLowering class. 11 // 12 //===----------------------------------------------------------------------===// 13 14 #include "PPCISelLowering.h" 15 #include "MCTargetDesc/PPCPredicates.h" 16 #include "PPCMachineFunctionInfo.h" 17 #include "PPCPerfectShuffle.h" 18 #include "PPCTargetMachine.h" 19 #include "PPCTargetObjectFile.h" 20 #include "llvm/ADT/STLExtras.h" 21 #include "llvm/ADT/StringSwitch.h" 22 #include "llvm/ADT/Triple.h" 23 #include "llvm/CodeGen/CallingConvLower.h" 24 #include "llvm/CodeGen/MachineFrameInfo.h" 25 #include "llvm/CodeGen/MachineFunction.h" 26 #include "llvm/CodeGen/MachineInstrBuilder.h" 27 #include "llvm/CodeGen/MachineRegisterInfo.h" 28 #include "llvm/CodeGen/SelectionDAG.h" 29 #include "llvm/CodeGen/TargetLoweringObjectFileImpl.h" 30 #include "llvm/IR/CallingConv.h" 31 #include "llvm/IR/Constants.h" 32 #include "llvm/IR/DerivedTypes.h" 33 #include "llvm/IR/Function.h" 34 #include "llvm/IR/Intrinsics.h" 35 #include "llvm/Support/CommandLine.h" 36 #include "llvm/Support/ErrorHandling.h" 37 #include "llvm/Support/MathExtras.h" 38 #include "llvm/Support/raw_ostream.h" 39 #include "llvm/Target/TargetOptions.h" 40 using namespace llvm; 41 42 // FIXME: Remove this once soft-float is supported. 43 static cl::opt<bool> DisablePPCFloatInVariadic("disable-ppc-float-in-variadic", 44 cl::desc("disable saving float registers for va_start on PPC"), cl::Hidden); 45 46 static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc", 47 cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden); 48 49 static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref", 50 cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden); 51 52 static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned", 53 cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden); 54 55 // FIXME: Remove this once the bug has been fixed! 56 extern cl::opt<bool> ANDIGlueBug; 57 58 static TargetLoweringObjectFile *createTLOF(const Triple &TT) { 59 // If it isn't a Mach-O file then it's going to be a linux ELF 60 // object file. 61 if (TT.isOSDarwin()) 62 return new TargetLoweringObjectFileMachO(); 63 64 return new PPC64LinuxTargetObjectFile(); 65 } 66 67 PPCTargetLowering::PPCTargetLowering(const PPCTargetMachine &TM) 68 : TargetLowering(TM, createTLOF(Triple(TM.getTargetTriple()))), 69 Subtarget(*TM.getSubtargetImpl()) { 70 setPow2SDivIsCheap(); 71 72 // Use _setjmp/_longjmp instead of setjmp/longjmp. 73 setUseUnderscoreSetJmp(true); 74 setUseUnderscoreLongJmp(true); 75 76 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all 77 // arguments are at least 4/8 bytes aligned. 78 bool isPPC64 = Subtarget.isPPC64(); 79 setMinStackArgumentAlignment(isPPC64 ? 8:4); 80 81 // Set up the register classes. 82 addRegisterClass(MVT::i32, &PPC::GPRCRegClass); 83 addRegisterClass(MVT::f32, &PPC::F4RCRegClass); 84 addRegisterClass(MVT::f64, &PPC::F8RCRegClass); 85 86 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD 87 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote); 88 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand); 89 90 setTruncStoreAction(MVT::f64, MVT::f32, Expand); 91 92 // PowerPC has pre-inc load and store's. 93 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal); 94 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal); 95 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal); 96 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal); 97 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal); 98 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal); 99 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal); 100 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal); 101 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal); 102 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal); 103 104 if (Subtarget.useCRBits()) { 105 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); 106 107 if (isPPC64 || Subtarget.hasFPCVT()) { 108 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote); 109 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1, 110 isPPC64 ? MVT::i64 : MVT::i32); 111 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote); 112 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1, 113 isPPC64 ? MVT::i64 : MVT::i32); 114 } else { 115 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom); 116 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom); 117 } 118 119 // PowerPC does not support direct load / store of condition registers 120 setOperationAction(ISD::LOAD, MVT::i1, Custom); 121 setOperationAction(ISD::STORE, MVT::i1, Custom); 122 123 // FIXME: Remove this once the ANDI glue bug is fixed: 124 if (ANDIGlueBug) 125 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom); 126 127 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote); 128 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote); 129 setTruncStoreAction(MVT::i64, MVT::i1, Expand); 130 setTruncStoreAction(MVT::i32, MVT::i1, Expand); 131 setTruncStoreAction(MVT::i16, MVT::i1, Expand); 132 setTruncStoreAction(MVT::i8, MVT::i1, Expand); 133 134 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass); 135 } 136 137 // This is used in the ppcf128->int sequence. Note it has different semantics 138 // from FP_ROUND: that rounds to nearest, this rounds to zero. 139 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom); 140 141 // We do not currently implement these libm ops for PowerPC. 142 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand); 143 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand); 144 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand); 145 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand); 146 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand); 147 setOperationAction(ISD::FREM, MVT::ppcf128, Expand); 148 149 // PowerPC has no SREM/UREM instructions 150 setOperationAction(ISD::SREM, MVT::i32, Expand); 151 setOperationAction(ISD::UREM, MVT::i32, Expand); 152 setOperationAction(ISD::SREM, MVT::i64, Expand); 153 setOperationAction(ISD::UREM, MVT::i64, Expand); 154 155 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM. 156 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand); 157 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand); 158 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand); 159 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand); 160 setOperationAction(ISD::UDIVREM, MVT::i32, Expand); 161 setOperationAction(ISD::SDIVREM, MVT::i32, Expand); 162 setOperationAction(ISD::UDIVREM, MVT::i64, Expand); 163 setOperationAction(ISD::SDIVREM, MVT::i64, Expand); 164 165 // We don't support sin/cos/sqrt/fmod/pow 166 setOperationAction(ISD::FSIN , MVT::f64, Expand); 167 setOperationAction(ISD::FCOS , MVT::f64, Expand); 168 setOperationAction(ISD::FSINCOS, MVT::f64, Expand); 169 setOperationAction(ISD::FREM , MVT::f64, Expand); 170 setOperationAction(ISD::FPOW , MVT::f64, Expand); 171 setOperationAction(ISD::FMA , MVT::f64, Legal); 172 setOperationAction(ISD::FSIN , MVT::f32, Expand); 173 setOperationAction(ISD::FCOS , MVT::f32, Expand); 174 setOperationAction(ISD::FSINCOS, MVT::f32, Expand); 175 setOperationAction(ISD::FREM , MVT::f32, Expand); 176 setOperationAction(ISD::FPOW , MVT::f32, Expand); 177 setOperationAction(ISD::FMA , MVT::f32, Legal); 178 179 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom); 180 181 // If we're enabling GP optimizations, use hardware square root 182 if (!Subtarget.hasFSQRT() && 183 !(TM.Options.UnsafeFPMath && 184 Subtarget.hasFRSQRTE() && Subtarget.hasFRE())) 185 setOperationAction(ISD::FSQRT, MVT::f64, Expand); 186 187 if (!Subtarget.hasFSQRT() && 188 !(TM.Options.UnsafeFPMath && 189 Subtarget.hasFRSQRTES() && Subtarget.hasFRES())) 190 setOperationAction(ISD::FSQRT, MVT::f32, Expand); 191 192 if (Subtarget.hasFCPSGN()) { 193 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal); 194 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal); 195 } else { 196 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); 197 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand); 198 } 199 200 if (Subtarget.hasFPRND()) { 201 setOperationAction(ISD::FFLOOR, MVT::f64, Legal); 202 setOperationAction(ISD::FCEIL, MVT::f64, Legal); 203 setOperationAction(ISD::FTRUNC, MVT::f64, Legal); 204 setOperationAction(ISD::FROUND, MVT::f64, Legal); 205 206 setOperationAction(ISD::FFLOOR, MVT::f32, Legal); 207 setOperationAction(ISD::FCEIL, MVT::f32, Legal); 208 setOperationAction(ISD::FTRUNC, MVT::f32, Legal); 209 setOperationAction(ISD::FROUND, MVT::f32, Legal); 210 } 211 212 // PowerPC does not have BSWAP, CTPOP or CTTZ 213 setOperationAction(ISD::BSWAP, MVT::i32 , Expand); 214 setOperationAction(ISD::CTTZ , MVT::i32 , Expand); 215 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand); 216 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand); 217 setOperationAction(ISD::BSWAP, MVT::i64 , Expand); 218 setOperationAction(ISD::CTTZ , MVT::i64 , Expand); 219 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand); 220 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand); 221 222 if (Subtarget.hasPOPCNTD()) { 223 setOperationAction(ISD::CTPOP, MVT::i32 , Legal); 224 setOperationAction(ISD::CTPOP, MVT::i64 , Legal); 225 } else { 226 setOperationAction(ISD::CTPOP, MVT::i32 , Expand); 227 setOperationAction(ISD::CTPOP, MVT::i64 , Expand); 228 } 229 230 // PowerPC does not have ROTR 231 setOperationAction(ISD::ROTR, MVT::i32 , Expand); 232 setOperationAction(ISD::ROTR, MVT::i64 , Expand); 233 234 if (!Subtarget.useCRBits()) { 235 // PowerPC does not have Select 236 setOperationAction(ISD::SELECT, MVT::i32, Expand); 237 setOperationAction(ISD::SELECT, MVT::i64, Expand); 238 setOperationAction(ISD::SELECT, MVT::f32, Expand); 239 setOperationAction(ISD::SELECT, MVT::f64, Expand); 240 } 241 242 // PowerPC wants to turn select_cc of FP into fsel when possible. 243 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom); 244 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom); 245 246 // PowerPC wants to optimize integer setcc a bit 247 if (!Subtarget.useCRBits()) 248 setOperationAction(ISD::SETCC, MVT::i32, Custom); 249 250 // PowerPC does not have BRCOND which requires SetCC 251 if (!Subtarget.useCRBits()) 252 setOperationAction(ISD::BRCOND, MVT::Other, Expand); 253 254 setOperationAction(ISD::BR_JT, MVT::Other, Expand); 255 256 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores. 257 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); 258 259 // PowerPC does not have [U|S]INT_TO_FP 260 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand); 261 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand); 262 263 setOperationAction(ISD::BITCAST, MVT::f32, Expand); 264 setOperationAction(ISD::BITCAST, MVT::i32, Expand); 265 setOperationAction(ISD::BITCAST, MVT::i64, Expand); 266 setOperationAction(ISD::BITCAST, MVT::f64, Expand); 267 268 // We cannot sextinreg(i1). Expand to shifts. 269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); 270 271 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support 272 // SjLj exception handling but a light-weight setjmp/longjmp replacement to 273 // support continuation, user-level threading, and etc.. As a result, no 274 // other SjLj exception interfaces are implemented and please don't build 275 // your own exception handling based on them. 276 // LLVM/Clang supports zero-cost DWARF exception handling. 277 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom); 278 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom); 279 280 // We want to legalize GlobalAddress and ConstantPool nodes into the 281 // appropriate instructions to materialize the address. 282 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom); 283 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom); 284 setOperationAction(ISD::BlockAddress, MVT::i32, Custom); 285 setOperationAction(ISD::ConstantPool, MVT::i32, Custom); 286 setOperationAction(ISD::JumpTable, MVT::i32, Custom); 287 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom); 288 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom); 289 setOperationAction(ISD::BlockAddress, MVT::i64, Custom); 290 setOperationAction(ISD::ConstantPool, MVT::i64, Custom); 291 setOperationAction(ISD::JumpTable, MVT::i64, Custom); 292 293 // TRAP is legal. 294 setOperationAction(ISD::TRAP, MVT::Other, Legal); 295 296 // TRAMPOLINE is custom lowered. 297 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom); 298 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom); 299 300 // VASTART needs to be custom lowered to use the VarArgsFrameIndex 301 setOperationAction(ISD::VASTART , MVT::Other, Custom); 302 303 if (Subtarget.isSVR4ABI()) { 304 if (isPPC64) { 305 // VAARG always uses double-word chunks, so promote anything smaller. 306 setOperationAction(ISD::VAARG, MVT::i1, Promote); 307 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64); 308 setOperationAction(ISD::VAARG, MVT::i8, Promote); 309 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64); 310 setOperationAction(ISD::VAARG, MVT::i16, Promote); 311 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64); 312 setOperationAction(ISD::VAARG, MVT::i32, Promote); 313 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64); 314 setOperationAction(ISD::VAARG, MVT::Other, Expand); 315 } else { 316 // VAARG is custom lowered with the 32-bit SVR4 ABI. 317 setOperationAction(ISD::VAARG, MVT::Other, Custom); 318 setOperationAction(ISD::VAARG, MVT::i64, Custom); 319 } 320 } else 321 setOperationAction(ISD::VAARG, MVT::Other, Expand); 322 323 if (Subtarget.isSVR4ABI() && !isPPC64) 324 // VACOPY is custom lowered with the 32-bit SVR4 ABI. 325 setOperationAction(ISD::VACOPY , MVT::Other, Custom); 326 else 327 setOperationAction(ISD::VACOPY , MVT::Other, Expand); 328 329 // Use the default implementation. 330 setOperationAction(ISD::VAEND , MVT::Other, Expand); 331 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand); 332 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom); 333 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom); 334 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom); 335 336 // We want to custom lower some of our intrinsics. 337 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom); 338 339 // To handle counter-based loop conditions. 340 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom); 341 342 // Comparisons that require checking two conditions. 343 setCondCodeAction(ISD::SETULT, MVT::f32, Expand); 344 setCondCodeAction(ISD::SETULT, MVT::f64, Expand); 345 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand); 346 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand); 347 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand); 348 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand); 349 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand); 350 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand); 351 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand); 352 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand); 353 setCondCodeAction(ISD::SETONE, MVT::f32, Expand); 354 setCondCodeAction(ISD::SETONE, MVT::f64, Expand); 355 356 if (Subtarget.has64BitSupport()) { 357 // They also have instructions for converting between i64 and fp. 358 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom); 359 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand); 360 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom); 361 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand); 362 // This is just the low 32 bits of a (signed) fp->i64 conversion. 363 // We cannot do this with Promote because i64 is not a legal type. 364 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom); 365 366 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64()) 367 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom); 368 } else { 369 // PowerPC does not have FP_TO_UINT on 32-bit implementations. 370 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand); 371 } 372 373 // With the instructions enabled under FPCVT, we can do everything. 374 if (Subtarget.hasFPCVT()) { 375 if (Subtarget.has64BitSupport()) { 376 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom); 377 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom); 378 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom); 379 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom); 380 } 381 382 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); 383 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom); 384 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom); 385 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom); 386 } 387 388 if (Subtarget.use64BitRegs()) { 389 // 64-bit PowerPC implementations can support i64 types directly 390 addRegisterClass(MVT::i64, &PPC::G8RCRegClass); 391 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or 392 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand); 393 // 64-bit PowerPC wants to expand i128 shifts itself. 394 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom); 395 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom); 396 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom); 397 } else { 398 // 32-bit PowerPC wants to expand i64 shifts itself. 399 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom); 400 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom); 401 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom); 402 } 403 404 if (Subtarget.hasAltivec()) { 405 // First set operation action for all vector types to expand. Then we 406 // will selectively turn on ones that can be effectively codegen'd. 407 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE; 408 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) { 409 MVT::SimpleValueType VT = (MVT::SimpleValueType)i; 410 411 // add/sub are legal for all supported vector VT's. 412 setOperationAction(ISD::ADD , VT, Legal); 413 setOperationAction(ISD::SUB , VT, Legal); 414 415 // We promote all shuffles to v16i8. 416 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote); 417 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8); 418 419 // We promote all non-typed operations to v4i32. 420 setOperationAction(ISD::AND , VT, Promote); 421 AddPromotedToType (ISD::AND , VT, MVT::v4i32); 422 setOperationAction(ISD::OR , VT, Promote); 423 AddPromotedToType (ISD::OR , VT, MVT::v4i32); 424 setOperationAction(ISD::XOR , VT, Promote); 425 AddPromotedToType (ISD::XOR , VT, MVT::v4i32); 426 setOperationAction(ISD::LOAD , VT, Promote); 427 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32); 428 setOperationAction(ISD::SELECT, VT, Promote); 429 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32); 430 setOperationAction(ISD::STORE, VT, Promote); 431 AddPromotedToType (ISD::STORE, VT, MVT::v4i32); 432 433 // No other operations are legal. 434 setOperationAction(ISD::MUL , VT, Expand); 435 setOperationAction(ISD::SDIV, VT, Expand); 436 setOperationAction(ISD::SREM, VT, Expand); 437 setOperationAction(ISD::UDIV, VT, Expand); 438 setOperationAction(ISD::UREM, VT, Expand); 439 setOperationAction(ISD::FDIV, VT, Expand); 440 setOperationAction(ISD::FREM, VT, Expand); 441 setOperationAction(ISD::FNEG, VT, Expand); 442 setOperationAction(ISD::FSQRT, VT, Expand); 443 setOperationAction(ISD::FLOG, VT, Expand); 444 setOperationAction(ISD::FLOG10, VT, Expand); 445 setOperationAction(ISD::FLOG2, VT, Expand); 446 setOperationAction(ISD::FEXP, VT, Expand); 447 setOperationAction(ISD::FEXP2, VT, Expand); 448 setOperationAction(ISD::FSIN, VT, Expand); 449 setOperationAction(ISD::FCOS, VT, Expand); 450 setOperationAction(ISD::FABS, VT, Expand); 451 setOperationAction(ISD::FPOWI, VT, Expand); 452 setOperationAction(ISD::FFLOOR, VT, Expand); 453 setOperationAction(ISD::FCEIL, VT, Expand); 454 setOperationAction(ISD::FTRUNC, VT, Expand); 455 setOperationAction(ISD::FRINT, VT, Expand); 456 setOperationAction(ISD::FNEARBYINT, VT, Expand); 457 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand); 458 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand); 459 setOperationAction(ISD::BUILD_VECTOR, VT, Expand); 460 setOperationAction(ISD::MULHU, VT, Expand); 461 setOperationAction(ISD::MULHS, VT, Expand); 462 setOperationAction(ISD::UMUL_LOHI, VT, Expand); 463 setOperationAction(ISD::SMUL_LOHI, VT, Expand); 464 setOperationAction(ISD::UDIVREM, VT, Expand); 465 setOperationAction(ISD::SDIVREM, VT, Expand); 466 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand); 467 setOperationAction(ISD::FPOW, VT, Expand); 468 setOperationAction(ISD::BSWAP, VT, Expand); 469 setOperationAction(ISD::CTPOP, VT, Expand); 470 setOperationAction(ISD::CTLZ, VT, Expand); 471 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand); 472 setOperationAction(ISD::CTTZ, VT, Expand); 473 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand); 474 setOperationAction(ISD::VSELECT, VT, Expand); 475 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand); 476 477 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE; 478 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) { 479 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j; 480 setTruncStoreAction(VT, InnerVT, Expand); 481 } 482 setLoadExtAction(ISD::SEXTLOAD, VT, Expand); 483 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand); 484 setLoadExtAction(ISD::EXTLOAD, VT, Expand); 485 } 486 487 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle 488 // with merges, splats, etc. 489 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom); 490 491 setOperationAction(ISD::AND , MVT::v4i32, Legal); 492 setOperationAction(ISD::OR , MVT::v4i32, Legal); 493 setOperationAction(ISD::XOR , MVT::v4i32, Legal); 494 setOperationAction(ISD::LOAD , MVT::v4i32, Legal); 495 setOperationAction(ISD::SELECT, MVT::v4i32, 496 Subtarget.useCRBits() ? Legal : Expand); 497 setOperationAction(ISD::STORE , MVT::v4i32, Legal); 498 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal); 499 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal); 500 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal); 501 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal); 502 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal); 503 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal); 504 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal); 505 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal); 506 507 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass); 508 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass); 509 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass); 510 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass); 511 512 setOperationAction(ISD::MUL, MVT::v4f32, Legal); 513 setOperationAction(ISD::FMA, MVT::v4f32, Legal); 514 515 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) { 516 setOperationAction(ISD::FDIV, MVT::v4f32, Legal); 517 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal); 518 } 519 520 setOperationAction(ISD::MUL, MVT::v4i32, Custom); 521 setOperationAction(ISD::MUL, MVT::v8i16, Custom); 522 setOperationAction(ISD::MUL, MVT::v16i8, Custom); 523 524 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom); 525 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom); 526 527 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom); 528 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom); 529 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom); 530 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom); 531 532 // Altivec does not contain unordered floating-point compare instructions 533 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand); 534 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand); 535 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand); 536 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand); 537 538 if (Subtarget.hasVSX()) { 539 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal); 540 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal); 541 542 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal); 543 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal); 544 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal); 545 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal); 546 setOperationAction(ISD::FROUND, MVT::v2f64, Legal); 547 548 setOperationAction(ISD::FROUND, MVT::v4f32, Legal); 549 550 setOperationAction(ISD::MUL, MVT::v2f64, Legal); 551 setOperationAction(ISD::FMA, MVT::v2f64, Legal); 552 553 setOperationAction(ISD::FDIV, MVT::v2f64, Legal); 554 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal); 555 556 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal); 557 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal); 558 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal); 559 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal); 560 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal); 561 562 // Share the Altivec comparison restrictions. 563 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand); 564 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand); 565 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand); 566 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand); 567 568 setOperationAction(ISD::LOAD, MVT::v2f64, Legal); 569 setOperationAction(ISD::STORE, MVT::v2f64, Legal); 570 571 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal); 572 573 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass); 574 575 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass); 576 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass); 577 578 // VSX v2i64 only supports non-arithmetic operations. 579 setOperationAction(ISD::ADD, MVT::v2i64, Expand); 580 setOperationAction(ISD::SUB, MVT::v2i64, Expand); 581 582 setOperationAction(ISD::SHL, MVT::v2i64, Expand); 583 setOperationAction(ISD::SRA, MVT::v2i64, Expand); 584 setOperationAction(ISD::SRL, MVT::v2i64, Expand); 585 586 setOperationAction(ISD::SETCC, MVT::v2i64, Custom); 587 588 setOperationAction(ISD::LOAD, MVT::v2i64, Promote); 589 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64); 590 setOperationAction(ISD::STORE, MVT::v2i64, Promote); 591 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64); 592 593 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal); 594 595 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal); 596 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal); 597 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal); 598 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal); 599 600 // Vector operation legalization checks the result type of 601 // SIGN_EXTEND_INREG, overall legalization checks the inner type. 602 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal); 603 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal); 604 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom); 605 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom); 606 607 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass); 608 } 609 } 610 611 if (Subtarget.has64BitSupport()) { 612 setOperationAction(ISD::PREFETCH, MVT::Other, Legal); 613 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal); 614 } 615 616 if (!isPPC64) { 617 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand); 618 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand); 619 } 620 621 setBooleanContents(ZeroOrOneBooleanContent); 622 // Altivec instructions set fields to all zeros or all ones. 623 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent); 624 625 if (!isPPC64) { 626 // These libcalls are not available in 32-bit. 627 setLibcallName(RTLIB::SHL_I128, nullptr); 628 setLibcallName(RTLIB::SRL_I128, nullptr); 629 setLibcallName(RTLIB::SRA_I128, nullptr); 630 } 631 632 if (isPPC64) { 633 setStackPointerRegisterToSaveRestore(PPC::X1); 634 setExceptionPointerRegister(PPC::X3); 635 setExceptionSelectorRegister(PPC::X4); 636 } else { 637 setStackPointerRegisterToSaveRestore(PPC::R1); 638 setExceptionPointerRegister(PPC::R3); 639 setExceptionSelectorRegister(PPC::R4); 640 } 641 642 // We have target-specific dag combine patterns for the following nodes: 643 setTargetDAGCombine(ISD::SINT_TO_FP); 644 setTargetDAGCombine(ISD::LOAD); 645 setTargetDAGCombine(ISD::STORE); 646 setTargetDAGCombine(ISD::BR_CC); 647 if (Subtarget.useCRBits()) 648 setTargetDAGCombine(ISD::BRCOND); 649 setTargetDAGCombine(ISD::BSWAP); 650 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN); 651 652 setTargetDAGCombine(ISD::SIGN_EXTEND); 653 setTargetDAGCombine(ISD::ZERO_EXTEND); 654 setTargetDAGCombine(ISD::ANY_EXTEND); 655 656 if (Subtarget.useCRBits()) { 657 setTargetDAGCombine(ISD::TRUNCATE); 658 setTargetDAGCombine(ISD::SETCC); 659 setTargetDAGCombine(ISD::SELECT_CC); 660 } 661 662 // Use reciprocal estimates. 663 if (TM.Options.UnsafeFPMath) { 664 setTargetDAGCombine(ISD::FDIV); 665 setTargetDAGCombine(ISD::FSQRT); 666 } 667 668 // Darwin long double math library functions have $LDBL128 appended. 669 if (Subtarget.isDarwin()) { 670 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128"); 671 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128"); 672 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128"); 673 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128"); 674 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128"); 675 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128"); 676 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128"); 677 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128"); 678 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128"); 679 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128"); 680 } 681 682 // With 32 condition bits, we don't need to sink (and duplicate) compares 683 // aggressively in CodeGenPrep. 684 if (Subtarget.useCRBits()) 685 setHasMultipleConditionRegisters(); 686 687 setMinFunctionAlignment(2); 688 if (Subtarget.isDarwin()) 689 setPrefFunctionAlignment(4); 690 691 setInsertFencesForAtomic(true); 692 693 if (Subtarget.enableMachineScheduler()) 694 setSchedulingPreference(Sched::Source); 695 else 696 setSchedulingPreference(Sched::Hybrid); 697 698 computeRegisterProperties(); 699 700 // The Freescale cores does better with aggressive inlining of memcpy and 701 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores). 702 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc || 703 Subtarget.getDarwinDirective() == PPC::DIR_E5500) { 704 MaxStoresPerMemset = 32; 705 MaxStoresPerMemsetOptSize = 16; 706 MaxStoresPerMemcpy = 32; 707 MaxStoresPerMemcpyOptSize = 8; 708 MaxStoresPerMemmove = 32; 709 MaxStoresPerMemmoveOptSize = 8; 710 711 setPrefFunctionAlignment(4); 712 } 713 } 714 715 /// getMaxByValAlign - Helper for getByValTypeAlignment to determine 716 /// the desired ByVal argument alignment. 717 static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign, 718 unsigned MaxMaxAlign) { 719 if (MaxAlign == MaxMaxAlign) 720 return; 721 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) { 722 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256) 723 MaxAlign = 32; 724 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16) 725 MaxAlign = 16; 726 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) { 727 unsigned EltAlign = 0; 728 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign); 729 if (EltAlign > MaxAlign) 730 MaxAlign = EltAlign; 731 } else if (StructType *STy = dyn_cast<StructType>(Ty)) { 732 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) { 733 unsigned EltAlign = 0; 734 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign); 735 if (EltAlign > MaxAlign) 736 MaxAlign = EltAlign; 737 if (MaxAlign == MaxMaxAlign) 738 break; 739 } 740 } 741 } 742 743 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate 744 /// function arguments in the caller parameter area. 745 unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const { 746 // Darwin passes everything on 4 byte boundary. 747 if (Subtarget.isDarwin()) 748 return 4; 749 750 // 16byte and wider vectors are passed on 16byte boundary. 751 // The rest is 8 on PPC64 and 4 on PPC32 boundary. 752 unsigned Align = Subtarget.isPPC64() ? 8 : 4; 753 if (Subtarget.hasAltivec() || Subtarget.hasQPX()) 754 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16); 755 return Align; 756 } 757 758 const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const { 759 switch (Opcode) { 760 default: return nullptr; 761 case PPCISD::FSEL: return "PPCISD::FSEL"; 762 case PPCISD::FCFID: return "PPCISD::FCFID"; 763 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ"; 764 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ"; 765 case PPCISD::FRE: return "PPCISD::FRE"; 766 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE"; 767 case PPCISD::STFIWX: return "PPCISD::STFIWX"; 768 case PPCISD::VMADDFP: return "PPCISD::VMADDFP"; 769 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP"; 770 case PPCISD::VPERM: return "PPCISD::VPERM"; 771 case PPCISD::Hi: return "PPCISD::Hi"; 772 case PPCISD::Lo: return "PPCISD::Lo"; 773 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY"; 774 case PPCISD::LOAD: return "PPCISD::LOAD"; 775 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC"; 776 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC"; 777 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg"; 778 case PPCISD::SRL: return "PPCISD::SRL"; 779 case PPCISD::SRA: return "PPCISD::SRA"; 780 case PPCISD::SHL: return "PPCISD::SHL"; 781 case PPCISD::CALL: return "PPCISD::CALL"; 782 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP"; 783 case PPCISD::MTCTR: return "PPCISD::MTCTR"; 784 case PPCISD::BCTRL: return "PPCISD::BCTRL"; 785 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG"; 786 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP"; 787 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP"; 788 case PPCISD::MFOCRF: return "PPCISD::MFOCRF"; 789 case PPCISD::VCMP: return "PPCISD::VCMP"; 790 case PPCISD::VCMPo: return "PPCISD::VCMPo"; 791 case PPCISD::LBRX: return "PPCISD::LBRX"; 792 case PPCISD::STBRX: return "PPCISD::STBRX"; 793 case PPCISD::LARX: return "PPCISD::LARX"; 794 case PPCISD::STCX: return "PPCISD::STCX"; 795 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH"; 796 case PPCISD::BDNZ: return "PPCISD::BDNZ"; 797 case PPCISD::BDZ: return "PPCISD::BDZ"; 798 case PPCISD::MFFS: return "PPCISD::MFFS"; 799 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ"; 800 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN"; 801 case PPCISD::CR6SET: return "PPCISD::CR6SET"; 802 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET"; 803 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA"; 804 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L"; 805 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L"; 806 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT"; 807 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA"; 808 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L"; 809 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS"; 810 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA"; 811 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L"; 812 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR"; 813 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA"; 814 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L"; 815 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR"; 816 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA"; 817 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L"; 818 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT"; 819 case PPCISD::SC: return "PPCISD::SC"; 820 } 821 } 822 823 EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const { 824 if (!VT.isVector()) 825 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32; 826 return VT.changeVectorElementTypeToInteger(); 827 } 828 829 bool PPCTargetLowering::enableAggressiveFMAFusion(EVT VT) const { 830 assert(VT.isFloatingPoint() && "Non-floating-point FMA?"); 831 return true; 832 } 833 834 //===----------------------------------------------------------------------===// 835 // Node matching predicates, for use by the tblgen matching code. 836 //===----------------------------------------------------------------------===// 837 838 /// isFloatingPointZero - Return true if this is 0.0 or -0.0. 839 static bool isFloatingPointZero(SDValue Op) { 840 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op)) 841 return CFP->getValueAPF().isZero(); 842 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) { 843 // Maybe this has already been legalized into the constant pool? 844 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1))) 845 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal())) 846 return CFP->getValueAPF().isZero(); 847 } 848 return false; 849 } 850 851 /// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return 852 /// true if Op is undef or if it matches the specified value. 853 static bool isConstantOrUndef(int Op, int Val) { 854 return Op < 0 || Op == Val; 855 } 856 857 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a 858 /// VPKUHUM instruction. 859 /// The ShuffleKind distinguishes between big-endian operations with 860 /// two different inputs (0), either-endian operations with two identical 861 /// inputs (1), and little-endian operantion with two different inputs (2). 862 /// For the latter, the input operands are swapped (see PPCInstrAltivec.td). 863 bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind, 864 SelectionDAG &DAG) { 865 bool IsLE = DAG.getSubtarget().getDataLayout()->isLittleEndian(); 866 if (ShuffleKind == 0) { 867 if (IsLE) 868 return false; 869 for (unsigned i = 0; i != 16; ++i) 870 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1)) 871 return false; 872 } else if (ShuffleKind == 2) { 873 if (!IsLE) 874 return false; 875 for (unsigned i = 0; i != 16; ++i) 876 if (!isConstantOrUndef(N->getMaskElt(i), i*2)) 877 return false; 878 } else if (ShuffleKind == 1) { 879 unsigned j = IsLE ? 0 : 1; 880 for (unsigned i = 0; i != 8; ++i) 881 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) || 882 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j)) 883 return false; 884 } 885 return true; 886 } 887 888 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a 889 /// VPKUWUM instruction. 890 /// The ShuffleKind distinguishes between big-endian operations with 891 /// two different inputs (0), either-endian operations with two identical 892 /// inputs (1), and little-endian operantion with two different inputs (2). 893 /// For the latter, the input operands are swapped (see PPCInstrAltivec.td). 894 bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind, 895 SelectionDAG &DAG) { 896 bool IsLE = DAG.getSubtarget().getDataLayout()->isLittleEndian(); 897 if (ShuffleKind == 0) { 898 if (IsLE) 899 return false; 900 for (unsigned i = 0; i != 16; i += 2) 901 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) || 902 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3)) 903 return false; 904 } else if (ShuffleKind == 2) { 905 if (!IsLE) 906 return false; 907 for (unsigned i = 0; i != 16; i += 2) 908 if (!isConstantOrUndef(N->getMaskElt(i ), i*2) || 909 !isConstantOrUndef(N->getMaskElt(i+1), i*2+1)) 910 return false; 911 } else if (ShuffleKind == 1) { 912 unsigned j = IsLE ? 0 : 2; 913 for (unsigned i = 0; i != 8; i += 2) 914 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) || 915 !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) || 916 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) || 917 !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1)) 918 return false; 919 } 920 return true; 921 } 922 923 /// isVMerge - Common function, used to match vmrg* shuffles. 924 /// 925 static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize, 926 unsigned LHSStart, unsigned RHSStart) { 927 if (N->getValueType(0) != MVT::v16i8) 928 return false; 929 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) && 930 "Unsupported merge size!"); 931 932 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units 933 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit 934 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j), 935 LHSStart+j+i*UnitSize) || 936 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j), 937 RHSStart+j+i*UnitSize)) 938 return false; 939 } 940 return true; 941 } 942 943 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for 944 /// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes). 945 /// The ShuffleKind distinguishes between big-endian merges with two 946 /// different inputs (0), either-endian merges with two identical inputs (1), 947 /// and little-endian merges with two different inputs (2). For the latter, 948 /// the input operands are swapped (see PPCInstrAltivec.td). 949 bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize, 950 unsigned ShuffleKind, SelectionDAG &DAG) { 951 if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) { 952 if (ShuffleKind == 1) // unary 953 return isVMerge(N, UnitSize, 0, 0); 954 else if (ShuffleKind == 2) // swapped 955 return isVMerge(N, UnitSize, 0, 16); 956 else 957 return false; 958 } else { 959 if (ShuffleKind == 1) // unary 960 return isVMerge(N, UnitSize, 8, 8); 961 else if (ShuffleKind == 0) // normal 962 return isVMerge(N, UnitSize, 8, 24); 963 else 964 return false; 965 } 966 } 967 968 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for 969 /// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes). 970 /// The ShuffleKind distinguishes between big-endian merges with two 971 /// different inputs (0), either-endian merges with two identical inputs (1), 972 /// and little-endian merges with two different inputs (2). For the latter, 973 /// the input operands are swapped (see PPCInstrAltivec.td). 974 bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize, 975 unsigned ShuffleKind, SelectionDAG &DAG) { 976 if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) { 977 if (ShuffleKind == 1) // unary 978 return isVMerge(N, UnitSize, 8, 8); 979 else if (ShuffleKind == 2) // swapped 980 return isVMerge(N, UnitSize, 8, 24); 981 else 982 return false; 983 } else { 984 if (ShuffleKind == 1) // unary 985 return isVMerge(N, UnitSize, 0, 0); 986 else if (ShuffleKind == 0) // normal 987 return isVMerge(N, UnitSize, 0, 16); 988 else 989 return false; 990 } 991 } 992 993 994 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift 995 /// amount, otherwise return -1. 996 /// The ShuffleKind distinguishes between big-endian operations with two 997 /// different inputs (0), either-endian operations with two identical inputs 998 /// (1), and little-endian operations with two different inputs (2). For the 999 /// latter, the input operands are swapped (see PPCInstrAltivec.td). 1000 int PPC::isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind, 1001 SelectionDAG &DAG) { 1002 if (N->getValueType(0) != MVT::v16i8) 1003 return -1; 1004 1005 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); 1006 1007 // Find the first non-undef value in the shuffle mask. 1008 unsigned i; 1009 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i) 1010 /*search*/; 1011 1012 if (i == 16) return -1; // all undef. 1013 1014 // Otherwise, check to see if the rest of the elements are consecutively 1015 // numbered from this value. 1016 unsigned ShiftAmt = SVOp->getMaskElt(i); 1017 if (ShiftAmt < i) return -1; 1018 1019 ShiftAmt -= i; 1020 bool isLE = DAG.getTarget().getSubtargetImpl()->getDataLayout()-> 1021 isLittleEndian(); 1022 1023 if ((ShuffleKind == 0 && !isLE) || (ShuffleKind == 2 && isLE)) { 1024 // Check the rest of the elements to see if they are consecutive. 1025 for (++i; i != 16; ++i) 1026 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i)) 1027 return -1; 1028 } else if (ShuffleKind == 1) { 1029 // Check the rest of the elements to see if they are consecutive. 1030 for (++i; i != 16; ++i) 1031 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15)) 1032 return -1; 1033 } else 1034 return -1; 1035 1036 if (ShuffleKind == 2 && isLE) 1037 ShiftAmt = 16 - ShiftAmt; 1038 1039 return ShiftAmt; 1040 } 1041 1042 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand 1043 /// specifies a splat of a single element that is suitable for input to 1044 /// VSPLTB/VSPLTH/VSPLTW. 1045 bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) { 1046 assert(N->getValueType(0) == MVT::v16i8 && 1047 (EltSize == 1 || EltSize == 2 || EltSize == 4)); 1048 1049 // This is a splat operation if each element of the permute is the same, and 1050 // if the value doesn't reference the second vector. 1051 unsigned ElementBase = N->getMaskElt(0); 1052 1053 // FIXME: Handle UNDEF elements too! 1054 if (ElementBase >= 16) 1055 return false; 1056 1057 // Check that the indices are consecutive, in the case of a multi-byte element 1058 // splatted with a v16i8 mask. 1059 for (unsigned i = 1; i != EltSize; ++i) 1060 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase)) 1061 return false; 1062 1063 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) { 1064 if (N->getMaskElt(i) < 0) continue; 1065 for (unsigned j = 0; j != EltSize; ++j) 1066 if (N->getMaskElt(i+j) != N->getMaskElt(j)) 1067 return false; 1068 } 1069 return true; 1070 } 1071 1072 /// isAllNegativeZeroVector - Returns true if all elements of build_vector 1073 /// are -0.0. 1074 bool PPC::isAllNegativeZeroVector(SDNode *N) { 1075 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N); 1076 1077 APInt APVal, APUndef; 1078 unsigned BitSize; 1079 bool HasAnyUndefs; 1080 1081 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true)) 1082 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) 1083 return CFP->getValueAPF().isNegZero(); 1084 1085 return false; 1086 } 1087 1088 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the 1089 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask. 1090 unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize, 1091 SelectionDAG &DAG) { 1092 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); 1093 assert(isSplatShuffleMask(SVOp, EltSize)); 1094 if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) 1095 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize); 1096 else 1097 return SVOp->getMaskElt(0) / EltSize; 1098 } 1099 1100 /// get_VSPLTI_elt - If this is a build_vector of constants which can be formed 1101 /// by using a vspltis[bhw] instruction of the specified element size, return 1102 /// the constant being splatted. The ByteSize field indicates the number of 1103 /// bytes of each element [124] -> [bhw]. 1104 SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) { 1105 SDValue OpVal(nullptr, 0); 1106 1107 // If ByteSize of the splat is bigger than the element size of the 1108 // build_vector, then we have a case where we are checking for a splat where 1109 // multiple elements of the buildvector are folded together into a single 1110 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8). 1111 unsigned EltSize = 16/N->getNumOperands(); 1112 if (EltSize < ByteSize) { 1113 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval. 1114 SDValue UniquedVals[4]; 1115 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?"); 1116 1117 // See if all of the elements in the buildvector agree across. 1118 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { 1119 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue; 1120 // If the element isn't a constant, bail fully out. 1121 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue(); 1122 1123 1124 if (!UniquedVals[i&(Multiple-1)].getNode()) 1125 UniquedVals[i&(Multiple-1)] = N->getOperand(i); 1126 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i)) 1127 return SDValue(); // no match. 1128 } 1129 1130 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains 1131 // either constant or undef values that are identical for each chunk. See 1132 // if these chunks can form into a larger vspltis*. 1133 1134 // Check to see if all of the leading entries are either 0 or -1. If 1135 // neither, then this won't fit into the immediate field. 1136 bool LeadingZero = true; 1137 bool LeadingOnes = true; 1138 for (unsigned i = 0; i != Multiple-1; ++i) { 1139 if (!UniquedVals[i].getNode()) continue; // Must have been undefs. 1140 1141 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue(); 1142 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue(); 1143 } 1144 // Finally, check the least significant entry. 1145 if (LeadingZero) { 1146 if (!UniquedVals[Multiple-1].getNode()) 1147 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef 1148 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue(); 1149 if (Val < 16) 1150 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4) 1151 } 1152 if (LeadingOnes) { 1153 if (!UniquedVals[Multiple-1].getNode()) 1154 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef 1155 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue(); 1156 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2) 1157 return DAG.getTargetConstant(Val, MVT::i32); 1158 } 1159 1160 return SDValue(); 1161 } 1162 1163 // Check to see if this buildvec has a single non-undef value in its elements. 1164 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { 1165 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue; 1166 if (!OpVal.getNode()) 1167 OpVal = N->getOperand(i); 1168 else if (OpVal != N->getOperand(i)) 1169 return SDValue(); 1170 } 1171 1172 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def. 1173 1174 unsigned ValSizeInBytes = EltSize; 1175 uint64_t Value = 0; 1176 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) { 1177 Value = CN->getZExtValue(); 1178 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) { 1179 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!"); 1180 Value = FloatToBits(CN->getValueAPF().convertToFloat()); 1181 } 1182 1183 // If the splat value is larger than the element value, then we can never do 1184 // this splat. The only case that we could fit the replicated bits into our 1185 // immediate field for would be zero, and we prefer to use vxor for it. 1186 if (ValSizeInBytes < ByteSize) return SDValue(); 1187 1188 // If the element value is larger than the splat value, cut it in half and 1189 // check to see if the two halves are equal. Continue doing this until we 1190 // get to ByteSize. This allows us to handle 0x01010101 as 0x01. 1191 while (ValSizeInBytes > ByteSize) { 1192 ValSizeInBytes >>= 1; 1193 1194 // If the top half equals the bottom half, we're still ok. 1195 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) != 1196 (Value & ((1 << (8*ValSizeInBytes))-1))) 1197 return SDValue(); 1198 } 1199 1200 // Properly sign extend the value. 1201 int MaskVal = SignExtend32(Value, ByteSize * 8); 1202 1203 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros. 1204 if (MaskVal == 0) return SDValue(); 1205 1206 // Finally, if this value fits in a 5 bit sext field, return it 1207 if (SignExtend32<5>(MaskVal) == MaskVal) 1208 return DAG.getTargetConstant(MaskVal, MVT::i32); 1209 return SDValue(); 1210 } 1211 1212 //===----------------------------------------------------------------------===// 1213 // Addressing Mode Selection 1214 //===----------------------------------------------------------------------===// 1215 1216 /// isIntS16Immediate - This method tests to see if the node is either a 32-bit 1217 /// or 64-bit immediate, and if the value can be accurately represented as a 1218 /// sign extension from a 16-bit value. If so, this returns true and the 1219 /// immediate. 1220 static bool isIntS16Immediate(SDNode *N, short &Imm) { 1221 if (!isa<ConstantSDNode>(N)) 1222 return false; 1223 1224 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue(); 1225 if (N->getValueType(0) == MVT::i32) 1226 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue(); 1227 else 1228 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue(); 1229 } 1230 static bool isIntS16Immediate(SDValue Op, short &Imm) { 1231 return isIntS16Immediate(Op.getNode(), Imm); 1232 } 1233 1234 1235 /// SelectAddressRegReg - Given the specified addressed, check to see if it 1236 /// can be represented as an indexed [r+r] operation. Returns false if it 1237 /// can be more efficiently represented with [r+imm]. 1238 bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base, 1239 SDValue &Index, 1240 SelectionDAG &DAG) const { 1241 short imm = 0; 1242 if (N.getOpcode() == ISD::ADD) { 1243 if (isIntS16Immediate(N.getOperand(1), imm)) 1244 return false; // r+i 1245 if (N.getOperand(1).getOpcode() == PPCISD::Lo) 1246 return false; // r+i 1247 1248 Base = N.getOperand(0); 1249 Index = N.getOperand(1); 1250 return true; 1251 } else if (N.getOpcode() == ISD::OR) { 1252 if (isIntS16Immediate(N.getOperand(1), imm)) 1253 return false; // r+i can fold it if we can. 1254 1255 // If this is an or of disjoint bitfields, we can codegen this as an add 1256 // (for better address arithmetic) if the LHS and RHS of the OR are provably 1257 // disjoint. 1258 APInt LHSKnownZero, LHSKnownOne; 1259 APInt RHSKnownZero, RHSKnownOne; 1260 DAG.computeKnownBits(N.getOperand(0), 1261 LHSKnownZero, LHSKnownOne); 1262 1263 if (LHSKnownZero.getBoolValue()) { 1264 DAG.computeKnownBits(N.getOperand(1), 1265 RHSKnownZero, RHSKnownOne); 1266 // If all of the bits are known zero on the LHS or RHS, the add won't 1267 // carry. 1268 if (~(LHSKnownZero | RHSKnownZero) == 0) { 1269 Base = N.getOperand(0); 1270 Index = N.getOperand(1); 1271 return true; 1272 } 1273 } 1274 } 1275 1276 return false; 1277 } 1278 1279 // If we happen to be doing an i64 load or store into a stack slot that has 1280 // less than a 4-byte alignment, then the frame-index elimination may need to 1281 // use an indexed load or store instruction (because the offset may not be a 1282 // multiple of 4). The extra register needed to hold the offset comes from the 1283 // register scavenger, and it is possible that the scavenger will need to use 1284 // an emergency spill slot. As a result, we need to make sure that a spill slot 1285 // is allocated when doing an i64 load/store into a less-than-4-byte-aligned 1286 // stack slot. 1287 static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) { 1288 // FIXME: This does not handle the LWA case. 1289 if (VT != MVT::i64) 1290 return; 1291 1292 // NOTE: We'll exclude negative FIs here, which come from argument 1293 // lowering, because there are no known test cases triggering this problem 1294 // using packed structures (or similar). We can remove this exclusion if 1295 // we find such a test case. The reason why this is so test-case driven is 1296 // because this entire 'fixup' is only to prevent crashes (from the 1297 // register scavenger) on not-really-valid inputs. For example, if we have: 1298 // %a = alloca i1 1299 // %b = bitcast i1* %a to i64* 1300 // store i64* a, i64 b 1301 // then the store should really be marked as 'align 1', but is not. If it 1302 // were marked as 'align 1' then the indexed form would have been 1303 // instruction-selected initially, and the problem this 'fixup' is preventing 1304 // won't happen regardless. 1305 if (FrameIdx < 0) 1306 return; 1307 1308 MachineFunction &MF = DAG.getMachineFunction(); 1309 MachineFrameInfo *MFI = MF.getFrameInfo(); 1310 1311 unsigned Align = MFI->getObjectAlignment(FrameIdx); 1312 if (Align >= 4) 1313 return; 1314 1315 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 1316 FuncInfo->setHasNonRISpills(); 1317 } 1318 1319 /// Returns true if the address N can be represented by a base register plus 1320 /// a signed 16-bit displacement [r+imm], and if it is not better 1321 /// represented as reg+reg. If Aligned is true, only accept displacements 1322 /// suitable for STD and friends, i.e. multiples of 4. 1323 bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp, 1324 SDValue &Base, 1325 SelectionDAG &DAG, 1326 bool Aligned) const { 1327 // FIXME dl should come from parent load or store, not from address 1328 SDLoc dl(N); 1329 // If this can be more profitably realized as r+r, fail. 1330 if (SelectAddressRegReg(N, Disp, Base, DAG)) 1331 return false; 1332 1333 if (N.getOpcode() == ISD::ADD) { 1334 short imm = 0; 1335 if (isIntS16Immediate(N.getOperand(1), imm) && 1336 (!Aligned || (imm & 3) == 0)) { 1337 Disp = DAG.getTargetConstant(imm, N.getValueType()); 1338 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) { 1339 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType()); 1340 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType()); 1341 } else { 1342 Base = N.getOperand(0); 1343 } 1344 return true; // [r+i] 1345 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) { 1346 // Match LOAD (ADD (X, Lo(G))). 1347 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue() 1348 && "Cannot handle constant offsets yet!"); 1349 Disp = N.getOperand(1).getOperand(0); // The global address. 1350 assert(Disp.getOpcode() == ISD::TargetGlobalAddress || 1351 Disp.getOpcode() == ISD::TargetGlobalTLSAddress || 1352 Disp.getOpcode() == ISD::TargetConstantPool || 1353 Disp.getOpcode() == ISD::TargetJumpTable); 1354 Base = N.getOperand(0); 1355 return true; // [&g+r] 1356 } 1357 } else if (N.getOpcode() == ISD::OR) { 1358 short imm = 0; 1359 if (isIntS16Immediate(N.getOperand(1), imm) && 1360 (!Aligned || (imm & 3) == 0)) { 1361 // If this is an or of disjoint bitfields, we can codegen this as an add 1362 // (for better address arithmetic) if the LHS and RHS of the OR are 1363 // provably disjoint. 1364 APInt LHSKnownZero, LHSKnownOne; 1365 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne); 1366 1367 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) { 1368 // If all of the bits are known zero on the LHS or RHS, the add won't 1369 // carry. 1370 if (FrameIndexSDNode *FI = 1371 dyn_cast<FrameIndexSDNode>(N.getOperand(0))) { 1372 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType()); 1373 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType()); 1374 } else { 1375 Base = N.getOperand(0); 1376 } 1377 Disp = DAG.getTargetConstant(imm, N.getValueType()); 1378 return true; 1379 } 1380 } 1381 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) { 1382 // Loading from a constant address. 1383 1384 // If this address fits entirely in a 16-bit sext immediate field, codegen 1385 // this as "d, 0" 1386 short Imm; 1387 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) { 1388 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0)); 1389 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO, 1390 CN->getValueType(0)); 1391 return true; 1392 } 1393 1394 // Handle 32-bit sext immediates with LIS + addr mode. 1395 if ((CN->getValueType(0) == MVT::i32 || 1396 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) && 1397 (!Aligned || (CN->getZExtValue() & 3) == 0)) { 1398 int Addr = (int)CN->getZExtValue(); 1399 1400 // Otherwise, break this down into an LIS + disp. 1401 Disp = DAG.getTargetConstant((short)Addr, MVT::i32); 1402 1403 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32); 1404 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8; 1405 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0); 1406 return true; 1407 } 1408 } 1409 1410 Disp = DAG.getTargetConstant(0, getPointerTy()); 1411 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) { 1412 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType()); 1413 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType()); 1414 } else 1415 Base = N; 1416 return true; // [r+0] 1417 } 1418 1419 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be 1420 /// represented as an indexed [r+r] operation. 1421 bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base, 1422 SDValue &Index, 1423 SelectionDAG &DAG) const { 1424 // Check to see if we can easily represent this as an [r+r] address. This 1425 // will fail if it thinks that the address is more profitably represented as 1426 // reg+imm, e.g. where imm = 0. 1427 if (SelectAddressRegReg(N, Base, Index, DAG)) 1428 return true; 1429 1430 // If the operand is an addition, always emit this as [r+r], since this is 1431 // better (for code size, and execution, as the memop does the add for free) 1432 // than emitting an explicit add. 1433 if (N.getOpcode() == ISD::ADD) { 1434 Base = N.getOperand(0); 1435 Index = N.getOperand(1); 1436 return true; 1437 } 1438 1439 // Otherwise, do it the hard way, using R0 as the base register. 1440 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO, 1441 N.getValueType()); 1442 Index = N; 1443 return true; 1444 } 1445 1446 /// getPreIndexedAddressParts - returns true by value, base pointer and 1447 /// offset pointer and addressing mode by reference if the node's address 1448 /// can be legally represented as pre-indexed load / store address. 1449 bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base, 1450 SDValue &Offset, 1451 ISD::MemIndexedMode &AM, 1452 SelectionDAG &DAG) const { 1453 if (DisablePPCPreinc) return false; 1454 1455 bool isLoad = true; 1456 SDValue Ptr; 1457 EVT VT; 1458 unsigned Alignment; 1459 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) { 1460 Ptr = LD->getBasePtr(); 1461 VT = LD->getMemoryVT(); 1462 Alignment = LD->getAlignment(); 1463 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) { 1464 Ptr = ST->getBasePtr(); 1465 VT = ST->getMemoryVT(); 1466 Alignment = ST->getAlignment(); 1467 isLoad = false; 1468 } else 1469 return false; 1470 1471 // PowerPC doesn't have preinc load/store instructions for vectors. 1472 if (VT.isVector()) 1473 return false; 1474 1475 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) { 1476 1477 // Common code will reject creating a pre-inc form if the base pointer 1478 // is a frame index, or if N is a store and the base pointer is either 1479 // the same as or a predecessor of the value being stored. Check for 1480 // those situations here, and try with swapped Base/Offset instead. 1481 bool Swap = false; 1482 1483 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base)) 1484 Swap = true; 1485 else if (!isLoad) { 1486 SDValue Val = cast<StoreSDNode>(N)->getValue(); 1487 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode())) 1488 Swap = true; 1489 } 1490 1491 if (Swap) 1492 std::swap(Base, Offset); 1493 1494 AM = ISD::PRE_INC; 1495 return true; 1496 } 1497 1498 // LDU/STU can only handle immediates that are a multiple of 4. 1499 if (VT != MVT::i64) { 1500 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false)) 1501 return false; 1502 } else { 1503 // LDU/STU need an address with at least 4-byte alignment. 1504 if (Alignment < 4) 1505 return false; 1506 1507 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true)) 1508 return false; 1509 } 1510 1511 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) { 1512 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of 1513 // sext i32 to i64 when addr mode is r+i. 1514 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 && 1515 LD->getExtensionType() == ISD::SEXTLOAD && 1516 isa<ConstantSDNode>(Offset)) 1517 return false; 1518 } 1519 1520 AM = ISD::PRE_INC; 1521 return true; 1522 } 1523 1524 //===----------------------------------------------------------------------===// 1525 // LowerOperation implementation 1526 //===----------------------------------------------------------------------===// 1527 1528 /// GetLabelAccessInfo - Return true if we should reference labels using a 1529 /// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags. 1530 static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags, 1531 unsigned &LoOpFlags, 1532 const GlobalValue *GV = nullptr) { 1533 HiOpFlags = PPCII::MO_HA; 1534 LoOpFlags = PPCII::MO_LO; 1535 1536 // Don't use the pic base if not in PIC relocation model. 1537 bool isPIC = TM.getRelocationModel() == Reloc::PIC_; 1538 1539 if (isPIC) { 1540 HiOpFlags |= PPCII::MO_PIC_FLAG; 1541 LoOpFlags |= PPCII::MO_PIC_FLAG; 1542 } 1543 1544 // If this is a reference to a global value that requires a non-lazy-ptr, make 1545 // sure that instruction lowering adds it. 1546 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) { 1547 HiOpFlags |= PPCII::MO_NLP_FLAG; 1548 LoOpFlags |= PPCII::MO_NLP_FLAG; 1549 1550 if (GV->hasHiddenVisibility()) { 1551 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG; 1552 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG; 1553 } 1554 } 1555 1556 return isPIC; 1557 } 1558 1559 static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC, 1560 SelectionDAG &DAG) { 1561 EVT PtrVT = HiPart.getValueType(); 1562 SDValue Zero = DAG.getConstant(0, PtrVT); 1563 SDLoc DL(HiPart); 1564 1565 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero); 1566 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero); 1567 1568 // With PIC, the first instruction is actually "GR+hi(&G)". 1569 if (isPIC) 1570 Hi = DAG.getNode(ISD::ADD, DL, PtrVT, 1571 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi); 1572 1573 // Generate non-pic code that has direct accesses to the constant pool. 1574 // The address of the global is just (hi(&g)+lo(&g)). 1575 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo); 1576 } 1577 1578 SDValue PPCTargetLowering::LowerConstantPool(SDValue Op, 1579 SelectionDAG &DAG) const { 1580 EVT PtrVT = Op.getValueType(); 1581 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); 1582 const Constant *C = CP->getConstVal(); 1583 1584 // 64-bit SVR4 ABI code is always position-independent. 1585 // The actual address of the GlobalValue is stored in the TOC. 1586 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) { 1587 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0); 1588 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA, 1589 DAG.getRegister(PPC::X2, MVT::i64)); 1590 } 1591 1592 unsigned MOHiFlag, MOLoFlag; 1593 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag); 1594 1595 if (isPIC && Subtarget.isSVR4ABI()) { 1596 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 1597 PPCII::MO_PIC_FLAG); 1598 SDLoc DL(CP); 1599 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA, 1600 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT)); 1601 } 1602 1603 SDValue CPIHi = 1604 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag); 1605 SDValue CPILo = 1606 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag); 1607 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG); 1608 } 1609 1610 SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const { 1611 EVT PtrVT = Op.getValueType(); 1612 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op); 1613 1614 // 64-bit SVR4 ABI code is always position-independent. 1615 // The actual address of the GlobalValue is stored in the TOC. 1616 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) { 1617 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT); 1618 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA, 1619 DAG.getRegister(PPC::X2, MVT::i64)); 1620 } 1621 1622 unsigned MOHiFlag, MOLoFlag; 1623 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag); 1624 1625 if (isPIC && Subtarget.isSVR4ABI()) { 1626 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, 1627 PPCII::MO_PIC_FLAG); 1628 SDLoc DL(GA); 1629 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), PtrVT, GA, 1630 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT)); 1631 } 1632 1633 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag); 1634 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag); 1635 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG); 1636 } 1637 1638 SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op, 1639 SelectionDAG &DAG) const { 1640 EVT PtrVT = Op.getValueType(); 1641 1642 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress(); 1643 1644 unsigned MOHiFlag, MOLoFlag; 1645 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag); 1646 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag); 1647 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag); 1648 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG); 1649 } 1650 1651 SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op, 1652 SelectionDAG &DAG) const { 1653 1654 // FIXME: TLS addresses currently use medium model code sequences, 1655 // which is the most useful form. Eventually support for small and 1656 // large models could be added if users need it, at the cost of 1657 // additional complexity. 1658 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op); 1659 SDLoc dl(GA); 1660 const GlobalValue *GV = GA->getGlobal(); 1661 EVT PtrVT = getPointerTy(); 1662 bool is64bit = Subtarget.isPPC64(); 1663 1664 TLSModel::Model Model = getTargetMachine().getTLSModel(GV); 1665 1666 if (Model == TLSModel::LocalExec) { 1667 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 1668 PPCII::MO_TPREL_HA); 1669 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 1670 PPCII::MO_TPREL_LO); 1671 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2, 1672 is64bit ? MVT::i64 : MVT::i32); 1673 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg); 1674 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi); 1675 } 1676 1677 if (Model == TLSModel::InitialExec) { 1678 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0); 1679 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 1680 PPCII::MO_TLS); 1681 SDValue GOTPtr; 1682 if (is64bit) { 1683 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64); 1684 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl, 1685 PtrVT, GOTReg, TGA); 1686 } else 1687 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT); 1688 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl, 1689 PtrVT, TGA, GOTPtr); 1690 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS); 1691 } 1692 1693 if (Model == TLSModel::GeneralDynamic) { 1694 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0); 1695 SDValue GOTPtr; 1696 if (is64bit) { 1697 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64); 1698 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT, 1699 GOTReg, TGA); 1700 } else { 1701 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT); 1702 } 1703 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT, 1704 GOTPtr, TGA); 1705 1706 // We need a chain node, and don't have one handy. The underlying 1707 // call has no side effects, so using the function entry node 1708 // suffices. 1709 SDValue Chain = DAG.getEntryNode(); 1710 Chain = DAG.getCopyToReg(Chain, dl, 1711 is64bit ? PPC::X3 : PPC::R3, GOTEntry); 1712 SDValue ParmReg = DAG.getRegister(is64bit ? PPC::X3 : PPC::R3, 1713 is64bit ? MVT::i64 : MVT::i32); 1714 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl, 1715 PtrVT, ParmReg, TGA); 1716 // The return value from GET_TLS_ADDR really is in X3 already, but 1717 // some hacks are needed here to tie everything together. The extra 1718 // copies dissolve during subsequent transforms. 1719 Chain = DAG.getCopyToReg(Chain, dl, is64bit ? PPC::X3 : PPC::R3, TLSAddr); 1720 return DAG.getCopyFromReg(Chain, dl, is64bit ? PPC::X3 : PPC::R3, PtrVT); 1721 } 1722 1723 if (Model == TLSModel::LocalDynamic) { 1724 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0); 1725 SDValue GOTPtr; 1726 if (is64bit) { 1727 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64); 1728 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT, 1729 GOTReg, TGA); 1730 } else { 1731 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT); 1732 } 1733 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT, 1734 GOTPtr, TGA); 1735 1736 // We need a chain node, and don't have one handy. The underlying 1737 // call has no side effects, so using the function entry node 1738 // suffices. 1739 SDValue Chain = DAG.getEntryNode(); 1740 Chain = DAG.getCopyToReg(Chain, dl, 1741 is64bit ? PPC::X3 : PPC::R3, GOTEntry); 1742 SDValue ParmReg = DAG.getRegister(is64bit ? PPC::X3 : PPC::R3, 1743 is64bit ? MVT::i64 : MVT::i32); 1744 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl, 1745 PtrVT, ParmReg, TGA); 1746 // The return value from GET_TLSLD_ADDR really is in X3 already, but 1747 // some hacks are needed here to tie everything together. The extra 1748 // copies dissolve during subsequent transforms. 1749 Chain = DAG.getCopyToReg(Chain, dl, is64bit ? PPC::X3 : PPC::R3, TLSAddr); 1750 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT, 1751 Chain, ParmReg, TGA); 1752 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA); 1753 } 1754 1755 llvm_unreachable("Unknown TLS model!"); 1756 } 1757 1758 SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op, 1759 SelectionDAG &DAG) const { 1760 EVT PtrVT = Op.getValueType(); 1761 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op); 1762 SDLoc DL(GSDN); 1763 const GlobalValue *GV = GSDN->getGlobal(); 1764 1765 // 64-bit SVR4 ABI code is always position-independent. 1766 // The actual address of the GlobalValue is stored in the TOC. 1767 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) { 1768 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset()); 1769 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA, 1770 DAG.getRegister(PPC::X2, MVT::i64)); 1771 } 1772 1773 unsigned MOHiFlag, MOLoFlag; 1774 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV); 1775 1776 if (isPIC && Subtarget.isSVR4ABI()) { 1777 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 1778 GSDN->getOffset(), 1779 PPCII::MO_PIC_FLAG); 1780 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA, 1781 DAG.getNode(PPCISD::GlobalBaseReg, DL, MVT::i32)); 1782 } 1783 1784 SDValue GAHi = 1785 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag); 1786 SDValue GALo = 1787 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag); 1788 1789 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG); 1790 1791 // If the global reference is actually to a non-lazy-pointer, we have to do an 1792 // extra load to get the address of the global. 1793 if (MOHiFlag & PPCII::MO_NLP_FLAG) 1794 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(), 1795 false, false, false, 0); 1796 return Ptr; 1797 } 1798 1799 SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const { 1800 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); 1801 SDLoc dl(Op); 1802 1803 if (Op.getValueType() == MVT::v2i64) { 1804 // When the operands themselves are v2i64 values, we need to do something 1805 // special because VSX has no underlying comparison operations for these. 1806 if (Op.getOperand(0).getValueType() == MVT::v2i64) { 1807 // Equality can be handled by casting to the legal type for Altivec 1808 // comparisons, everything else needs to be expanded. 1809 if (CC == ISD::SETEQ || CC == ISD::SETNE) { 1810 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, 1811 DAG.getSetCC(dl, MVT::v4i32, 1812 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)), 1813 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)), 1814 CC)); 1815 } 1816 1817 return SDValue(); 1818 } 1819 1820 // We handle most of these in the usual way. 1821 return Op; 1822 } 1823 1824 // If we're comparing for equality to zero, expose the fact that this is 1825 // implented as a ctlz/srl pair on ppc, so that the dag combiner can 1826 // fold the new nodes. 1827 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { 1828 if (C->isNullValue() && CC == ISD::SETEQ) { 1829 EVT VT = Op.getOperand(0).getValueType(); 1830 SDValue Zext = Op.getOperand(0); 1831 if (VT.bitsLT(MVT::i32)) { 1832 VT = MVT::i32; 1833 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0)); 1834 } 1835 unsigned Log2b = Log2_32(VT.getSizeInBits()); 1836 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext); 1837 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz, 1838 DAG.getConstant(Log2b, MVT::i32)); 1839 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc); 1840 } 1841 // Leave comparisons against 0 and -1 alone for now, since they're usually 1842 // optimized. FIXME: revisit this when we can custom lower all setcc 1843 // optimizations. 1844 if (C->isAllOnesValue() || C->isNullValue()) 1845 return SDValue(); 1846 } 1847 1848 // If we have an integer seteq/setne, turn it into a compare against zero 1849 // by xor'ing the rhs with the lhs, which is faster than setting a 1850 // condition register, reading it back out, and masking the correct bit. The 1851 // normal approach here uses sub to do this instead of xor. Using xor exposes 1852 // the result to other bit-twiddling opportunities. 1853 EVT LHSVT = Op.getOperand(0).getValueType(); 1854 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) { 1855 EVT VT = Op.getValueType(); 1856 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0), 1857 Op.getOperand(1)); 1858 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC); 1859 } 1860 return SDValue(); 1861 } 1862 1863 SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG, 1864 const PPCSubtarget &Subtarget) const { 1865 SDNode *Node = Op.getNode(); 1866 EVT VT = Node->getValueType(0); 1867 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); 1868 SDValue InChain = Node->getOperand(0); 1869 SDValue VAListPtr = Node->getOperand(1); 1870 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue(); 1871 SDLoc dl(Node); 1872 1873 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only"); 1874 1875 // gpr_index 1876 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain, 1877 VAListPtr, MachinePointerInfo(SV), MVT::i8, 1878 false, false, false, 0); 1879 InChain = GprIndex.getValue(1); 1880 1881 if (VT == MVT::i64) { 1882 // Check if GprIndex is even 1883 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex, 1884 DAG.getConstant(1, MVT::i32)); 1885 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd, 1886 DAG.getConstant(0, MVT::i32), ISD::SETNE); 1887 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex, 1888 DAG.getConstant(1, MVT::i32)); 1889 // Align GprIndex to be even if it isn't 1890 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne, 1891 GprIndex); 1892 } 1893 1894 // fpr index is 1 byte after gpr 1895 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr, 1896 DAG.getConstant(1, MVT::i32)); 1897 1898 // fpr 1899 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain, 1900 FprPtr, MachinePointerInfo(SV), MVT::i8, 1901 false, false, false, 0); 1902 InChain = FprIndex.getValue(1); 1903 1904 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr, 1905 DAG.getConstant(8, MVT::i32)); 1906 1907 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr, 1908 DAG.getConstant(4, MVT::i32)); 1909 1910 // areas 1911 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr, 1912 MachinePointerInfo(), false, false, 1913 false, 0); 1914 InChain = OverflowArea.getValue(1); 1915 1916 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr, 1917 MachinePointerInfo(), false, false, 1918 false, 0); 1919 InChain = RegSaveArea.getValue(1); 1920 1921 // select overflow_area if index > 8 1922 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex, 1923 DAG.getConstant(8, MVT::i32), ISD::SETLT); 1924 1925 // adjustment constant gpr_index * 4/8 1926 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32, 1927 VT.isInteger() ? GprIndex : FprIndex, 1928 DAG.getConstant(VT.isInteger() ? 4 : 8, 1929 MVT::i32)); 1930 1931 // OurReg = RegSaveArea + RegConstant 1932 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea, 1933 RegConstant); 1934 1935 // Floating types are 32 bytes into RegSaveArea 1936 if (VT.isFloatingPoint()) 1937 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg, 1938 DAG.getConstant(32, MVT::i32)); 1939 1940 // increase {f,g}pr_index by 1 (or 2 if VT is i64) 1941 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32, 1942 VT.isInteger() ? GprIndex : FprIndex, 1943 DAG.getConstant(VT == MVT::i64 ? 2 : 1, 1944 MVT::i32)); 1945 1946 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1, 1947 VT.isInteger() ? VAListPtr : FprPtr, 1948 MachinePointerInfo(SV), 1949 MVT::i8, false, false, 0); 1950 1951 // determine if we should load from reg_save_area or overflow_area 1952 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea); 1953 1954 // increase overflow_area by 4/8 if gpr/fpr > 8 1955 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea, 1956 DAG.getConstant(VT.isInteger() ? 4 : 8, 1957 MVT::i32)); 1958 1959 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea, 1960 OverflowAreaPlusN); 1961 1962 InChain = DAG.getTruncStore(InChain, dl, OverflowArea, 1963 OverflowAreaPtr, 1964 MachinePointerInfo(), 1965 MVT::i32, false, false, 0); 1966 1967 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(), 1968 false, false, false, 0); 1969 } 1970 1971 SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG, 1972 const PPCSubtarget &Subtarget) const { 1973 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only"); 1974 1975 // We have to copy the entire va_list struct: 1976 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte 1977 return DAG.getMemcpy(Op.getOperand(0), Op, 1978 Op.getOperand(1), Op.getOperand(2), 1979 DAG.getConstant(12, MVT::i32), 8, false, true, 1980 MachinePointerInfo(), MachinePointerInfo()); 1981 } 1982 1983 SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op, 1984 SelectionDAG &DAG) const { 1985 return Op.getOperand(0); 1986 } 1987 1988 SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op, 1989 SelectionDAG &DAG) const { 1990 SDValue Chain = Op.getOperand(0); 1991 SDValue Trmp = Op.getOperand(1); // trampoline 1992 SDValue FPtr = Op.getOperand(2); // nested function 1993 SDValue Nest = Op.getOperand(3); // 'nest' parameter value 1994 SDLoc dl(Op); 1995 1996 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); 1997 bool isPPC64 = (PtrVT == MVT::i64); 1998 Type *IntPtrTy = 1999 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType( 2000 *DAG.getContext()); 2001 2002 TargetLowering::ArgListTy Args; 2003 TargetLowering::ArgListEntry Entry; 2004 2005 Entry.Ty = IntPtrTy; 2006 Entry.Node = Trmp; Args.push_back(Entry); 2007 2008 // TrampSize == (isPPC64 ? 48 : 40); 2009 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40, 2010 isPPC64 ? MVT::i64 : MVT::i32); 2011 Args.push_back(Entry); 2012 2013 Entry.Node = FPtr; Args.push_back(Entry); 2014 Entry.Node = Nest; Args.push_back(Entry); 2015 2016 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg) 2017 TargetLowering::CallLoweringInfo CLI(DAG); 2018 CLI.setDebugLoc(dl).setChain(Chain) 2019 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()), 2020 DAG.getExternalSymbol("__trampoline_setup", PtrVT), 2021 std::move(Args), 0); 2022 2023 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI); 2024 return CallResult.second; 2025 } 2026 2027 SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG, 2028 const PPCSubtarget &Subtarget) const { 2029 MachineFunction &MF = DAG.getMachineFunction(); 2030 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 2031 2032 SDLoc dl(Op); 2033 2034 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) { 2035 // vastart just stores the address of the VarArgsFrameIndex slot into the 2036 // memory location argument. 2037 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); 2038 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); 2039 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); 2040 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), 2041 MachinePointerInfo(SV), 2042 false, false, 0); 2043 } 2044 2045 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct. 2046 // We suppose the given va_list is already allocated. 2047 // 2048 // typedef struct { 2049 // char gpr; /* index into the array of 8 GPRs 2050 // * stored in the register save area 2051 // * gpr=0 corresponds to r3, 2052 // * gpr=1 to r4, etc. 2053 // */ 2054 // char fpr; /* index into the array of 8 FPRs 2055 // * stored in the register save area 2056 // * fpr=0 corresponds to f1, 2057 // * fpr=1 to f2, etc. 2058 // */ 2059 // char *overflow_arg_area; 2060 // /* location on stack that holds 2061 // * the next overflow argument 2062 // */ 2063 // char *reg_save_area; 2064 // /* where r3:r10 and f1:f8 (if saved) 2065 // * are stored 2066 // */ 2067 // } va_list[1]; 2068 2069 2070 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32); 2071 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32); 2072 2073 2074 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); 2075 2076 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(), 2077 PtrVT); 2078 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), 2079 PtrVT); 2080 2081 uint64_t FrameOffset = PtrVT.getSizeInBits()/8; 2082 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT); 2083 2084 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1; 2085 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT); 2086 2087 uint64_t FPROffset = 1; 2088 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT); 2089 2090 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); 2091 2092 // Store first byte : number of int regs 2093 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR, 2094 Op.getOperand(1), 2095 MachinePointerInfo(SV), 2096 MVT::i8, false, false, 0); 2097 uint64_t nextOffset = FPROffset; 2098 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1), 2099 ConstFPROffset); 2100 2101 // Store second byte : number of float regs 2102 SDValue secondStore = 2103 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr, 2104 MachinePointerInfo(SV, nextOffset), MVT::i8, 2105 false, false, 0); 2106 nextOffset += StackOffset; 2107 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset); 2108 2109 // Store second word : arguments given on stack 2110 SDValue thirdStore = 2111 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, 2112 MachinePointerInfo(SV, nextOffset), 2113 false, false, 0); 2114 nextOffset += FrameOffset; 2115 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset); 2116 2117 // Store third word : arguments given in registers 2118 return DAG.getStore(thirdStore, dl, FR, nextPtr, 2119 MachinePointerInfo(SV, nextOffset), 2120 false, false, 0); 2121 2122 } 2123 2124 #include "PPCGenCallingConv.inc" 2125 2126 // Function whose sole purpose is to kill compiler warnings 2127 // stemming from unused functions included from PPCGenCallingConv.inc. 2128 CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const { 2129 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS; 2130 } 2131 2132 bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT, 2133 CCValAssign::LocInfo &LocInfo, 2134 ISD::ArgFlagsTy &ArgFlags, 2135 CCState &State) { 2136 return true; 2137 } 2138 2139 bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT, 2140 MVT &LocVT, 2141 CCValAssign::LocInfo &LocInfo, 2142 ISD::ArgFlagsTy &ArgFlags, 2143 CCState &State) { 2144 static const MCPhysReg ArgRegs[] = { 2145 PPC::R3, PPC::R4, PPC::R5, PPC::R6, 2146 PPC::R7, PPC::R8, PPC::R9, PPC::R10, 2147 }; 2148 const unsigned NumArgRegs = array_lengthof(ArgRegs); 2149 2150 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs); 2151 2152 // Skip one register if the first unallocated register has an even register 2153 // number and there are still argument registers available which have not been 2154 // allocated yet. RegNum is actually an index into ArgRegs, which means we 2155 // need to skip a register if RegNum is odd. 2156 if (RegNum != NumArgRegs && RegNum % 2 == 1) { 2157 State.AllocateReg(ArgRegs[RegNum]); 2158 } 2159 2160 // Always return false here, as this function only makes sure that the first 2161 // unallocated register has an odd register number and does not actually 2162 // allocate a register for the current argument. 2163 return false; 2164 } 2165 2166 bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT, 2167 MVT &LocVT, 2168 CCValAssign::LocInfo &LocInfo, 2169 ISD::ArgFlagsTy &ArgFlags, 2170 CCState &State) { 2171 static const MCPhysReg ArgRegs[] = { 2172 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7, 2173 PPC::F8 2174 }; 2175 2176 const unsigned NumArgRegs = array_lengthof(ArgRegs); 2177 2178 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs); 2179 2180 // If there is only one Floating-point register left we need to put both f64 2181 // values of a split ppc_fp128 value on the stack. 2182 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) { 2183 State.AllocateReg(ArgRegs[RegNum]); 2184 } 2185 2186 // Always return false here, as this function only makes sure that the two f64 2187 // values a ppc_fp128 value is split into are both passed in registers or both 2188 // passed on the stack and does not actually allocate a register for the 2189 // current argument. 2190 return false; 2191 } 2192 2193 /// GetFPR - Get the set of FP registers that should be allocated for arguments, 2194 /// on Darwin. 2195 static const MCPhysReg *GetFPR() { 2196 static const MCPhysReg FPR[] = { 2197 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7, 2198 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13 2199 }; 2200 2201 return FPR; 2202 } 2203 2204 /// CalculateStackSlotSize - Calculates the size reserved for this argument on 2205 /// the stack. 2206 static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags, 2207 unsigned PtrByteSize) { 2208 unsigned ArgSize = ArgVT.getStoreSize(); 2209 if (Flags.isByVal()) 2210 ArgSize = Flags.getByValSize(); 2211 2212 // Round up to multiples of the pointer size, except for array members, 2213 // which are always packed. 2214 if (!Flags.isInConsecutiveRegs()) 2215 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 2216 2217 return ArgSize; 2218 } 2219 2220 /// CalculateStackSlotAlignment - Calculates the alignment of this argument 2221 /// on the stack. 2222 static unsigned CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT, 2223 ISD::ArgFlagsTy Flags, 2224 unsigned PtrByteSize) { 2225 unsigned Align = PtrByteSize; 2226 2227 // Altivec parameters are padded to a 16 byte boundary. 2228 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 || 2229 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 || 2230 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) 2231 Align = 16; 2232 2233 // ByVal parameters are aligned as requested. 2234 if (Flags.isByVal()) { 2235 unsigned BVAlign = Flags.getByValAlign(); 2236 if (BVAlign > PtrByteSize) { 2237 if (BVAlign % PtrByteSize != 0) 2238 llvm_unreachable( 2239 "ByVal alignment is not a multiple of the pointer size"); 2240 2241 Align = BVAlign; 2242 } 2243 } 2244 2245 // Array members are always packed to their original alignment. 2246 if (Flags.isInConsecutiveRegs()) { 2247 // If the array member was split into multiple registers, the first 2248 // needs to be aligned to the size of the full type. (Except for 2249 // ppcf128, which is only aligned as its f64 components.) 2250 if (Flags.isSplit() && OrigVT != MVT::ppcf128) 2251 Align = OrigVT.getStoreSize(); 2252 else 2253 Align = ArgVT.getStoreSize(); 2254 } 2255 2256 return Align; 2257 } 2258 2259 /// CalculateStackSlotUsed - Return whether this argument will use its 2260 /// stack slot (instead of being passed in registers). ArgOffset, 2261 /// AvailableFPRs, and AvailableVRs must hold the current argument 2262 /// position, and will be updated to account for this argument. 2263 static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT, 2264 ISD::ArgFlagsTy Flags, 2265 unsigned PtrByteSize, 2266 unsigned LinkageSize, 2267 unsigned ParamAreaSize, 2268 unsigned &ArgOffset, 2269 unsigned &AvailableFPRs, 2270 unsigned &AvailableVRs) { 2271 bool UseMemory = false; 2272 2273 // Respect alignment of argument on the stack. 2274 unsigned Align = 2275 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize); 2276 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align; 2277 // If there's no space left in the argument save area, we must 2278 // use memory (this check also catches zero-sized arguments). 2279 if (ArgOffset >= LinkageSize + ParamAreaSize) 2280 UseMemory = true; 2281 2282 // Allocate argument on the stack. 2283 ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize); 2284 if (Flags.isInConsecutiveRegsLast()) 2285 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 2286 // If we overran the argument save area, we must use memory 2287 // (this check catches arguments passed partially in memory) 2288 if (ArgOffset > LinkageSize + ParamAreaSize) 2289 UseMemory = true; 2290 2291 // However, if the argument is actually passed in an FPR or a VR, 2292 // we don't use memory after all. 2293 if (!Flags.isByVal()) { 2294 if (ArgVT == MVT::f32 || ArgVT == MVT::f64) 2295 if (AvailableFPRs > 0) { 2296 --AvailableFPRs; 2297 return false; 2298 } 2299 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 || 2300 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 || 2301 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) 2302 if (AvailableVRs > 0) { 2303 --AvailableVRs; 2304 return false; 2305 } 2306 } 2307 2308 return UseMemory; 2309 } 2310 2311 /// EnsureStackAlignment - Round stack frame size up from NumBytes to 2312 /// ensure minimum alignment required for target. 2313 static unsigned EnsureStackAlignment(const TargetMachine &Target, 2314 unsigned NumBytes) { 2315 unsigned TargetAlign = 2316 Target.getSubtargetImpl()->getFrameLowering()->getStackAlignment(); 2317 unsigned AlignMask = TargetAlign - 1; 2318 NumBytes = (NumBytes + AlignMask) & ~AlignMask; 2319 return NumBytes; 2320 } 2321 2322 SDValue 2323 PPCTargetLowering::LowerFormalArguments(SDValue Chain, 2324 CallingConv::ID CallConv, bool isVarArg, 2325 const SmallVectorImpl<ISD::InputArg> 2326 &Ins, 2327 SDLoc dl, SelectionDAG &DAG, 2328 SmallVectorImpl<SDValue> &InVals) 2329 const { 2330 if (Subtarget.isSVR4ABI()) { 2331 if (Subtarget.isPPC64()) 2332 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins, 2333 dl, DAG, InVals); 2334 else 2335 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins, 2336 dl, DAG, InVals); 2337 } else { 2338 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins, 2339 dl, DAG, InVals); 2340 } 2341 } 2342 2343 SDValue 2344 PPCTargetLowering::LowerFormalArguments_32SVR4( 2345 SDValue Chain, 2346 CallingConv::ID CallConv, bool isVarArg, 2347 const SmallVectorImpl<ISD::InputArg> 2348 &Ins, 2349 SDLoc dl, SelectionDAG &DAG, 2350 SmallVectorImpl<SDValue> &InVals) const { 2351 2352 // 32-bit SVR4 ABI Stack Frame Layout: 2353 // +-----------------------------------+ 2354 // +--> | Back chain | 2355 // | +-----------------------------------+ 2356 // | | Floating-point register save area | 2357 // | +-----------------------------------+ 2358 // | | General register save area | 2359 // | +-----------------------------------+ 2360 // | | CR save word | 2361 // | +-----------------------------------+ 2362 // | | VRSAVE save word | 2363 // | +-----------------------------------+ 2364 // | | Alignment padding | 2365 // | +-----------------------------------+ 2366 // | | Vector register save area | 2367 // | +-----------------------------------+ 2368 // | | Local variable space | 2369 // | +-----------------------------------+ 2370 // | | Parameter list area | 2371 // | +-----------------------------------+ 2372 // | | LR save word | 2373 // | +-----------------------------------+ 2374 // SP--> +--- | Back chain | 2375 // +-----------------------------------+ 2376 // 2377 // Specifications: 2378 // System V Application Binary Interface PowerPC Processor Supplement 2379 // AltiVec Technology Programming Interface Manual 2380 2381 MachineFunction &MF = DAG.getMachineFunction(); 2382 MachineFrameInfo *MFI = MF.getFrameInfo(); 2383 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 2384 2385 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); 2386 // Potential tail calls could cause overwriting of argument stack slots. 2387 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt && 2388 (CallConv == CallingConv::Fast)); 2389 unsigned PtrByteSize = 4; 2390 2391 // Assign locations to all of the incoming arguments. 2392 SmallVector<CCValAssign, 16> ArgLocs; 2393 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs, 2394 *DAG.getContext()); 2395 2396 // Reserve space for the linkage area on the stack. 2397 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(false, false, false); 2398 CCInfo.AllocateStack(LinkageSize, PtrByteSize); 2399 2400 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4); 2401 2402 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { 2403 CCValAssign &VA = ArgLocs[i]; 2404 2405 // Arguments stored in registers. 2406 if (VA.isRegLoc()) { 2407 const TargetRegisterClass *RC; 2408 EVT ValVT = VA.getValVT(); 2409 2410 switch (ValVT.getSimpleVT().SimpleTy) { 2411 default: 2412 llvm_unreachable("ValVT not supported by formal arguments Lowering"); 2413 case MVT::i1: 2414 case MVT::i32: 2415 RC = &PPC::GPRCRegClass; 2416 break; 2417 case MVT::f32: 2418 RC = &PPC::F4RCRegClass; 2419 break; 2420 case MVT::f64: 2421 if (Subtarget.hasVSX()) 2422 RC = &PPC::VSFRCRegClass; 2423 else 2424 RC = &PPC::F8RCRegClass; 2425 break; 2426 case MVT::v16i8: 2427 case MVT::v8i16: 2428 case MVT::v4i32: 2429 case MVT::v4f32: 2430 RC = &PPC::VRRCRegClass; 2431 break; 2432 case MVT::v2f64: 2433 case MVT::v2i64: 2434 RC = &PPC::VSHRCRegClass; 2435 break; 2436 } 2437 2438 // Transform the arguments stored in physical registers into virtual ones. 2439 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC); 2440 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, 2441 ValVT == MVT::i1 ? MVT::i32 : ValVT); 2442 2443 if (ValVT == MVT::i1) 2444 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue); 2445 2446 InVals.push_back(ArgValue); 2447 } else { 2448 // Argument stored in memory. 2449 assert(VA.isMemLoc()); 2450 2451 unsigned ArgSize = VA.getLocVT().getStoreSize(); 2452 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), 2453 isImmutable); 2454 2455 // Create load nodes to retrieve arguments from the stack. 2456 SDValue FIN = DAG.getFrameIndex(FI, PtrVT); 2457 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, 2458 MachinePointerInfo(), 2459 false, false, false, 0)); 2460 } 2461 } 2462 2463 // Assign locations to all of the incoming aggregate by value arguments. 2464 // Aggregates passed by value are stored in the local variable space of the 2465 // caller's stack frame, right above the parameter list area. 2466 SmallVector<CCValAssign, 16> ByValArgLocs; 2467 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(), 2468 ByValArgLocs, *DAG.getContext()); 2469 2470 // Reserve stack space for the allocations in CCInfo. 2471 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize); 2472 2473 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal); 2474 2475 // Area that is at least reserved in the caller of this function. 2476 unsigned MinReservedArea = CCByValInfo.getNextStackOffset(); 2477 MinReservedArea = std::max(MinReservedArea, LinkageSize); 2478 2479 // Set the size that is at least reserved in caller of this function. Tail 2480 // call optimized function's reserved stack space needs to be aligned so that 2481 // taking the difference between two stack areas will result in an aligned 2482 // stack. 2483 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea); 2484 FuncInfo->setMinReservedArea(MinReservedArea); 2485 2486 SmallVector<SDValue, 8> MemOps; 2487 2488 // If the function takes variable number of arguments, make a frame index for 2489 // the start of the first vararg value... for expansion of llvm.va_start. 2490 if (isVarArg) { 2491 static const MCPhysReg GPArgRegs[] = { 2492 PPC::R3, PPC::R4, PPC::R5, PPC::R6, 2493 PPC::R7, PPC::R8, PPC::R9, PPC::R10, 2494 }; 2495 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs); 2496 2497 static const MCPhysReg FPArgRegs[] = { 2498 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7, 2499 PPC::F8 2500 }; 2501 unsigned NumFPArgRegs = array_lengthof(FPArgRegs); 2502 if (DisablePPCFloatInVariadic) 2503 NumFPArgRegs = 0; 2504 2505 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs, 2506 NumGPArgRegs)); 2507 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs, 2508 NumFPArgRegs)); 2509 2510 // Make room for NumGPArgRegs and NumFPArgRegs. 2511 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 + 2512 NumFPArgRegs * MVT(MVT::f64).getSizeInBits()/8; 2513 2514 FuncInfo->setVarArgsStackOffset( 2515 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8, 2516 CCInfo.getNextStackOffset(), true)); 2517 2518 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false)); 2519 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); 2520 2521 // The fixed integer arguments of a variadic function are stored to the 2522 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing 2523 // the result of va_next. 2524 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) { 2525 // Get an existing live-in vreg, or add a new one. 2526 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]); 2527 if (!VReg) 2528 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass); 2529 2530 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); 2531 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, 2532 MachinePointerInfo(), false, false, 0); 2533 MemOps.push_back(Store); 2534 // Increment the address by four for the next argument to store 2535 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT); 2536 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff); 2537 } 2538 2539 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6 2540 // is set. 2541 // The double arguments are stored to the VarArgsFrameIndex 2542 // on the stack. 2543 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) { 2544 // Get an existing live-in vreg, or add a new one. 2545 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]); 2546 if (!VReg) 2547 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass); 2548 2549 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64); 2550 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, 2551 MachinePointerInfo(), false, false, 0); 2552 MemOps.push_back(Store); 2553 // Increment the address by eight for the next argument to store 2554 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8, 2555 PtrVT); 2556 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff); 2557 } 2558 } 2559 2560 if (!MemOps.empty()) 2561 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps); 2562 2563 return Chain; 2564 } 2565 2566 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote 2567 // value to MVT::i64 and then truncate to the correct register size. 2568 SDValue 2569 PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT, 2570 SelectionDAG &DAG, SDValue ArgVal, 2571 SDLoc dl) const { 2572 if (Flags.isSExt()) 2573 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal, 2574 DAG.getValueType(ObjectVT)); 2575 else if (Flags.isZExt()) 2576 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal, 2577 DAG.getValueType(ObjectVT)); 2578 2579 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal); 2580 } 2581 2582 SDValue 2583 PPCTargetLowering::LowerFormalArguments_64SVR4( 2584 SDValue Chain, 2585 CallingConv::ID CallConv, bool isVarArg, 2586 const SmallVectorImpl<ISD::InputArg> 2587 &Ins, 2588 SDLoc dl, SelectionDAG &DAG, 2589 SmallVectorImpl<SDValue> &InVals) const { 2590 // TODO: add description of PPC stack frame format, or at least some docs. 2591 // 2592 bool isELFv2ABI = Subtarget.isELFv2ABI(); 2593 bool isLittleEndian = Subtarget.isLittleEndian(); 2594 MachineFunction &MF = DAG.getMachineFunction(); 2595 MachineFrameInfo *MFI = MF.getFrameInfo(); 2596 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 2597 2598 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); 2599 // Potential tail calls could cause overwriting of argument stack slots. 2600 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt && 2601 (CallConv == CallingConv::Fast)); 2602 unsigned PtrByteSize = 8; 2603 2604 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false, 2605 isELFv2ABI); 2606 2607 static const MCPhysReg GPR[] = { 2608 PPC::X3, PPC::X4, PPC::X5, PPC::X6, 2609 PPC::X7, PPC::X8, PPC::X9, PPC::X10, 2610 }; 2611 2612 static const MCPhysReg *FPR = GetFPR(); 2613 2614 static const MCPhysReg VR[] = { 2615 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8, 2616 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13 2617 }; 2618 static const MCPhysReg VSRH[] = { 2619 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8, 2620 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13 2621 }; 2622 2623 const unsigned Num_GPR_Regs = array_lengthof(GPR); 2624 const unsigned Num_FPR_Regs = 13; 2625 const unsigned Num_VR_Regs = array_lengthof(VR); 2626 2627 // Do a first pass over the arguments to determine whether the ABI 2628 // guarantees that our caller has allocated the parameter save area 2629 // on its stack frame. In the ELFv1 ABI, this is always the case; 2630 // in the ELFv2 ABI, it is true if this is a vararg function or if 2631 // any parameter is located in a stack slot. 2632 2633 bool HasParameterArea = !isELFv2ABI || isVarArg; 2634 unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize; 2635 unsigned NumBytes = LinkageSize; 2636 unsigned AvailableFPRs = Num_FPR_Regs; 2637 unsigned AvailableVRs = Num_VR_Regs; 2638 for (unsigned i = 0, e = Ins.size(); i != e; ++i) 2639 if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags, 2640 PtrByteSize, LinkageSize, ParamAreaSize, 2641 NumBytes, AvailableFPRs, AvailableVRs)) 2642 HasParameterArea = true; 2643 2644 // Add DAG nodes to load the arguments or copy them out of registers. On 2645 // entry to a function on PPC, the arguments start after the linkage area, 2646 // although the first ones are often in registers. 2647 2648 unsigned ArgOffset = LinkageSize; 2649 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0; 2650 SmallVector<SDValue, 8> MemOps; 2651 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin(); 2652 unsigned CurArgIdx = 0; 2653 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) { 2654 SDValue ArgVal; 2655 bool needsLoad = false; 2656 EVT ObjectVT = Ins[ArgNo].VT; 2657 EVT OrigVT = Ins[ArgNo].ArgVT; 2658 unsigned ObjSize = ObjectVT.getStoreSize(); 2659 unsigned ArgSize = ObjSize; 2660 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags; 2661 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx); 2662 CurArgIdx = Ins[ArgNo].OrigArgIndex; 2663 2664 /* Respect alignment of argument on the stack. */ 2665 unsigned Align = 2666 CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize); 2667 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align; 2668 unsigned CurArgOffset = ArgOffset; 2669 2670 /* Compute GPR index associated with argument offset. */ 2671 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize; 2672 GPR_idx = std::min(GPR_idx, Num_GPR_Regs); 2673 2674 // FIXME the codegen can be much improved in some cases. 2675 // We do not have to keep everything in memory. 2676 if (Flags.isByVal()) { 2677 // ObjSize is the true size, ArgSize rounded up to multiple of registers. 2678 ObjSize = Flags.getByValSize(); 2679 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 2680 // Empty aggregate parameters do not take up registers. Examples: 2681 // struct { } a; 2682 // union { } b; 2683 // int c[0]; 2684 // etc. However, we have to provide a place-holder in InVals, so 2685 // pretend we have an 8-byte item at the current address for that 2686 // purpose. 2687 if (!ObjSize) { 2688 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true); 2689 SDValue FIN = DAG.getFrameIndex(FI, PtrVT); 2690 InVals.push_back(FIN); 2691 continue; 2692 } 2693 2694 // Create a stack object covering all stack doublewords occupied 2695 // by the argument. If the argument is (fully or partially) on 2696 // the stack, or if the argument is fully in registers but the 2697 // caller has allocated the parameter save anyway, we can refer 2698 // directly to the caller's stack frame. Otherwise, create a 2699 // local copy in our own frame. 2700 int FI; 2701 if (HasParameterArea || 2702 ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize) 2703 FI = MFI->CreateFixedObject(ArgSize, ArgOffset, false, true); 2704 else 2705 FI = MFI->CreateStackObject(ArgSize, Align, false); 2706 SDValue FIN = DAG.getFrameIndex(FI, PtrVT); 2707 2708 // Handle aggregates smaller than 8 bytes. 2709 if (ObjSize < PtrByteSize) { 2710 // The value of the object is its address, which differs from the 2711 // address of the enclosing doubleword on big-endian systems. 2712 SDValue Arg = FIN; 2713 if (!isLittleEndian) { 2714 SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, PtrVT); 2715 Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff); 2716 } 2717 InVals.push_back(Arg); 2718 2719 if (GPR_idx != Num_GPR_Regs) { 2720 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); 2721 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); 2722 SDValue Store; 2723 2724 if (ObjSize==1 || ObjSize==2 || ObjSize==4) { 2725 EVT ObjType = (ObjSize == 1 ? MVT::i8 : 2726 (ObjSize == 2 ? MVT::i16 : MVT::i32)); 2727 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg, 2728 MachinePointerInfo(FuncArg), 2729 ObjType, false, false, 0); 2730 } else { 2731 // For sizes that don't fit a truncating store (3, 5, 6, 7), 2732 // store the whole register as-is to the parameter save area 2733 // slot. 2734 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, 2735 MachinePointerInfo(FuncArg), 2736 false, false, 0); 2737 } 2738 2739 MemOps.push_back(Store); 2740 } 2741 // Whether we copied from a register or not, advance the offset 2742 // into the parameter save area by a full doubleword. 2743 ArgOffset += PtrByteSize; 2744 continue; 2745 } 2746 2747 // The value of the object is its address, which is the address of 2748 // its first stack doubleword. 2749 InVals.push_back(FIN); 2750 2751 // Store whatever pieces of the object are in registers to memory. 2752 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) { 2753 if (GPR_idx == Num_GPR_Regs) 2754 break; 2755 2756 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); 2757 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); 2758 SDValue Addr = FIN; 2759 if (j) { 2760 SDValue Off = DAG.getConstant(j, PtrVT); 2761 Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off); 2762 } 2763 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr, 2764 MachinePointerInfo(FuncArg, j), 2765 false, false, 0); 2766 MemOps.push_back(Store); 2767 ++GPR_idx; 2768 } 2769 ArgOffset += ArgSize; 2770 continue; 2771 } 2772 2773 switch (ObjectVT.getSimpleVT().SimpleTy) { 2774 default: llvm_unreachable("Unhandled argument type!"); 2775 case MVT::i1: 2776 case MVT::i32: 2777 case MVT::i64: 2778 // These can be scalar arguments or elements of an integer array type 2779 // passed directly. Clang may use those instead of "byval" aggregate 2780 // types to avoid forcing arguments to memory unnecessarily. 2781 if (GPR_idx != Num_GPR_Regs) { 2782 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); 2783 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64); 2784 2785 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1) 2786 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote 2787 // value to MVT::i64 and then truncate to the correct register size. 2788 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl); 2789 } else { 2790 needsLoad = true; 2791 ArgSize = PtrByteSize; 2792 } 2793 ArgOffset += 8; 2794 break; 2795 2796 case MVT::f32: 2797 case MVT::f64: 2798 // These can be scalar arguments or elements of a float array type 2799 // passed directly. The latter are used to implement ELFv2 homogenous 2800 // float aggregates. 2801 if (FPR_idx != Num_FPR_Regs) { 2802 unsigned VReg; 2803 2804 if (ObjectVT == MVT::f32) 2805 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass); 2806 else 2807 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() ? 2808 &PPC::VSFRCRegClass : 2809 &PPC::F8RCRegClass); 2810 2811 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT); 2812 ++FPR_idx; 2813 } else if (GPR_idx != Num_GPR_Regs) { 2814 // This can only ever happen in the presence of f32 array types, 2815 // since otherwise we never run out of FPRs before running out 2816 // of GPRs. 2817 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); 2818 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64); 2819 2820 if (ObjectVT == MVT::f32) { 2821 if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0)) 2822 ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal, 2823 DAG.getConstant(32, MVT::i32)); 2824 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal); 2825 } 2826 2827 ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal); 2828 } else { 2829 needsLoad = true; 2830 } 2831 2832 // When passing an array of floats, the array occupies consecutive 2833 // space in the argument area; only round up to the next doubleword 2834 // at the end of the array. Otherwise, each float takes 8 bytes. 2835 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize; 2836 ArgOffset += ArgSize; 2837 if (Flags.isInConsecutiveRegsLast()) 2838 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 2839 break; 2840 case MVT::v4f32: 2841 case MVT::v4i32: 2842 case MVT::v8i16: 2843 case MVT::v16i8: 2844 case MVT::v2f64: 2845 case MVT::v2i64: 2846 // These can be scalar arguments or elements of a vector array type 2847 // passed directly. The latter are used to implement ELFv2 homogenous 2848 // vector aggregates. 2849 if (VR_idx != Num_VR_Regs) { 2850 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ? 2851 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) : 2852 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass); 2853 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT); 2854 ++VR_idx; 2855 } else { 2856 needsLoad = true; 2857 } 2858 ArgOffset += 16; 2859 break; 2860 } 2861 2862 // We need to load the argument to a virtual register if we determined 2863 // above that we ran out of physical registers of the appropriate type. 2864 if (needsLoad) { 2865 if (ObjSize < ArgSize && !isLittleEndian) 2866 CurArgOffset += ArgSize - ObjSize; 2867 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable); 2868 SDValue FIN = DAG.getFrameIndex(FI, PtrVT); 2869 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(), 2870 false, false, false, 0); 2871 } 2872 2873 InVals.push_back(ArgVal); 2874 } 2875 2876 // Area that is at least reserved in the caller of this function. 2877 unsigned MinReservedArea; 2878 if (HasParameterArea) 2879 MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize); 2880 else 2881 MinReservedArea = LinkageSize; 2882 2883 // Set the size that is at least reserved in caller of this function. Tail 2884 // call optimized functions' reserved stack space needs to be aligned so that 2885 // taking the difference between two stack areas will result in an aligned 2886 // stack. 2887 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea); 2888 FuncInfo->setMinReservedArea(MinReservedArea); 2889 2890 // If the function takes variable number of arguments, make a frame index for 2891 // the start of the first vararg value... for expansion of llvm.va_start. 2892 if (isVarArg) { 2893 int Depth = ArgOffset; 2894 2895 FuncInfo->setVarArgsFrameIndex( 2896 MFI->CreateFixedObject(PtrByteSize, Depth, true)); 2897 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); 2898 2899 // If this function is vararg, store any remaining integer argument regs 2900 // to their spots on the stack so that they may be loaded by deferencing the 2901 // result of va_next. 2902 for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize; 2903 GPR_idx < Num_GPR_Regs; ++GPR_idx) { 2904 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); 2905 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); 2906 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, 2907 MachinePointerInfo(), false, false, 0); 2908 MemOps.push_back(Store); 2909 // Increment the address by four for the next argument to store 2910 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT); 2911 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff); 2912 } 2913 } 2914 2915 if (!MemOps.empty()) 2916 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps); 2917 2918 return Chain; 2919 } 2920 2921 SDValue 2922 PPCTargetLowering::LowerFormalArguments_Darwin( 2923 SDValue Chain, 2924 CallingConv::ID CallConv, bool isVarArg, 2925 const SmallVectorImpl<ISD::InputArg> 2926 &Ins, 2927 SDLoc dl, SelectionDAG &DAG, 2928 SmallVectorImpl<SDValue> &InVals) const { 2929 // TODO: add description of PPC stack frame format, or at least some docs. 2930 // 2931 MachineFunction &MF = DAG.getMachineFunction(); 2932 MachineFrameInfo *MFI = MF.getFrameInfo(); 2933 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 2934 2935 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); 2936 bool isPPC64 = PtrVT == MVT::i64; 2937 // Potential tail calls could cause overwriting of argument stack slots. 2938 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt && 2939 (CallConv == CallingConv::Fast)); 2940 unsigned PtrByteSize = isPPC64 ? 8 : 4; 2941 2942 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true, 2943 false); 2944 unsigned ArgOffset = LinkageSize; 2945 // Area that is at least reserved in caller of this function. 2946 unsigned MinReservedArea = ArgOffset; 2947 2948 static const MCPhysReg GPR_32[] = { // 32-bit registers. 2949 PPC::R3, PPC::R4, PPC::R5, PPC::R6, 2950 PPC::R7, PPC::R8, PPC::R9, PPC::R10, 2951 }; 2952 static const MCPhysReg GPR_64[] = { // 64-bit registers. 2953 PPC::X3, PPC::X4, PPC::X5, PPC::X6, 2954 PPC::X7, PPC::X8, PPC::X9, PPC::X10, 2955 }; 2956 2957 static const MCPhysReg *FPR = GetFPR(); 2958 2959 static const MCPhysReg VR[] = { 2960 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8, 2961 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13 2962 }; 2963 2964 const unsigned Num_GPR_Regs = array_lengthof(GPR_32); 2965 const unsigned Num_FPR_Regs = 13; 2966 const unsigned Num_VR_Regs = array_lengthof( VR); 2967 2968 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0; 2969 2970 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32; 2971 2972 // In 32-bit non-varargs functions, the stack space for vectors is after the 2973 // stack space for non-vectors. We do not use this space unless we have 2974 // too many vectors to fit in registers, something that only occurs in 2975 // constructed examples:), but we have to walk the arglist to figure 2976 // that out...for the pathological case, compute VecArgOffset as the 2977 // start of the vector parameter area. Computing VecArgOffset is the 2978 // entire point of the following loop. 2979 unsigned VecArgOffset = ArgOffset; 2980 if (!isVarArg && !isPPC64) { 2981 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; 2982 ++ArgNo) { 2983 EVT ObjectVT = Ins[ArgNo].VT; 2984 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags; 2985 2986 if (Flags.isByVal()) { 2987 // ObjSize is the true size, ArgSize rounded up to multiple of regs. 2988 unsigned ObjSize = Flags.getByValSize(); 2989 unsigned ArgSize = 2990 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 2991 VecArgOffset += ArgSize; 2992 continue; 2993 } 2994 2995 switch(ObjectVT.getSimpleVT().SimpleTy) { 2996 default: llvm_unreachable("Unhandled argument type!"); 2997 case MVT::i1: 2998 case MVT::i32: 2999 case MVT::f32: 3000 VecArgOffset += 4; 3001 break; 3002 case MVT::i64: // PPC64 3003 case MVT::f64: 3004 // FIXME: We are guaranteed to be !isPPC64 at this point. 3005 // Does MVT::i64 apply? 3006 VecArgOffset += 8; 3007 break; 3008 case MVT::v4f32: 3009 case MVT::v4i32: 3010 case MVT::v8i16: 3011 case MVT::v16i8: 3012 // Nothing to do, we're only looking at Nonvector args here. 3013 break; 3014 } 3015 } 3016 } 3017 // We've found where the vector parameter area in memory is. Skip the 3018 // first 12 parameters; these don't use that memory. 3019 VecArgOffset = ((VecArgOffset+15)/16)*16; 3020 VecArgOffset += 12*16; 3021 3022 // Add DAG nodes to load the arguments or copy them out of registers. On 3023 // entry to a function on PPC, the arguments start after the linkage area, 3024 // although the first ones are often in registers. 3025 3026 SmallVector<SDValue, 8> MemOps; 3027 unsigned nAltivecParamsAtEnd = 0; 3028 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin(); 3029 unsigned CurArgIdx = 0; 3030 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) { 3031 SDValue ArgVal; 3032 bool needsLoad = false; 3033 EVT ObjectVT = Ins[ArgNo].VT; 3034 unsigned ObjSize = ObjectVT.getSizeInBits()/8; 3035 unsigned ArgSize = ObjSize; 3036 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags; 3037 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx); 3038 CurArgIdx = Ins[ArgNo].OrigArgIndex; 3039 3040 unsigned CurArgOffset = ArgOffset; 3041 3042 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary. 3043 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 || 3044 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) { 3045 if (isVarArg || isPPC64) { 3046 MinReservedArea = ((MinReservedArea+15)/16)*16; 3047 MinReservedArea += CalculateStackSlotSize(ObjectVT, 3048 Flags, 3049 PtrByteSize); 3050 } else nAltivecParamsAtEnd++; 3051 } else 3052 // Calculate min reserved area. 3053 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT, 3054 Flags, 3055 PtrByteSize); 3056 3057 // FIXME the codegen can be much improved in some cases. 3058 // We do not have to keep everything in memory. 3059 if (Flags.isByVal()) { 3060 // ObjSize is the true size, ArgSize rounded up to multiple of registers. 3061 ObjSize = Flags.getByValSize(); 3062 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 3063 // Objects of size 1 and 2 are right justified, everything else is 3064 // left justified. This means the memory address is adjusted forwards. 3065 if (ObjSize==1 || ObjSize==2) { 3066 CurArgOffset = CurArgOffset + (4 - ObjSize); 3067 } 3068 // The value of the object is its address. 3069 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, false, true); 3070 SDValue FIN = DAG.getFrameIndex(FI, PtrVT); 3071 InVals.push_back(FIN); 3072 if (ObjSize==1 || ObjSize==2) { 3073 if (GPR_idx != Num_GPR_Regs) { 3074 unsigned VReg; 3075 if (isPPC64) 3076 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); 3077 else 3078 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass); 3079 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); 3080 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16; 3081 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN, 3082 MachinePointerInfo(FuncArg), 3083 ObjType, false, false, 0); 3084 MemOps.push_back(Store); 3085 ++GPR_idx; 3086 } 3087 3088 ArgOffset += PtrByteSize; 3089 3090 continue; 3091 } 3092 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) { 3093 // Store whatever pieces of the object are in registers 3094 // to memory. ArgOffset will be the address of the beginning 3095 // of the object. 3096 if (GPR_idx != Num_GPR_Regs) { 3097 unsigned VReg; 3098 if (isPPC64) 3099 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); 3100 else 3101 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass); 3102 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true); 3103 SDValue FIN = DAG.getFrameIndex(FI, PtrVT); 3104 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); 3105 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, 3106 MachinePointerInfo(FuncArg, j), 3107 false, false, 0); 3108 MemOps.push_back(Store); 3109 ++GPR_idx; 3110 ArgOffset += PtrByteSize; 3111 } else { 3112 ArgOffset += ArgSize - (ArgOffset-CurArgOffset); 3113 break; 3114 } 3115 } 3116 continue; 3117 } 3118 3119 switch (ObjectVT.getSimpleVT().SimpleTy) { 3120 default: llvm_unreachable("Unhandled argument type!"); 3121 case MVT::i1: 3122 case MVT::i32: 3123 if (!isPPC64) { 3124 if (GPR_idx != Num_GPR_Regs) { 3125 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass); 3126 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32); 3127 3128 if (ObjectVT == MVT::i1) 3129 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal); 3130 3131 ++GPR_idx; 3132 } else { 3133 needsLoad = true; 3134 ArgSize = PtrByteSize; 3135 } 3136 // All int arguments reserve stack space in the Darwin ABI. 3137 ArgOffset += PtrByteSize; 3138 break; 3139 } 3140 // FALLTHROUGH 3141 case MVT::i64: // PPC64 3142 if (GPR_idx != Num_GPR_Regs) { 3143 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); 3144 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64); 3145 3146 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1) 3147 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote 3148 // value to MVT::i64 and then truncate to the correct register size. 3149 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl); 3150 3151 ++GPR_idx; 3152 } else { 3153 needsLoad = true; 3154 ArgSize = PtrByteSize; 3155 } 3156 // All int arguments reserve stack space in the Darwin ABI. 3157 ArgOffset += 8; 3158 break; 3159 3160 case MVT::f32: 3161 case MVT::f64: 3162 // Every 4 bytes of argument space consumes one of the GPRs available for 3163 // argument passing. 3164 if (GPR_idx != Num_GPR_Regs) { 3165 ++GPR_idx; 3166 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64) 3167 ++GPR_idx; 3168 } 3169 if (FPR_idx != Num_FPR_Regs) { 3170 unsigned VReg; 3171 3172 if (ObjectVT == MVT::f32) 3173 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass); 3174 else 3175 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass); 3176 3177 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT); 3178 ++FPR_idx; 3179 } else { 3180 needsLoad = true; 3181 } 3182 3183 // All FP arguments reserve stack space in the Darwin ABI. 3184 ArgOffset += isPPC64 ? 8 : ObjSize; 3185 break; 3186 case MVT::v4f32: 3187 case MVT::v4i32: 3188 case MVT::v8i16: 3189 case MVT::v16i8: 3190 // Note that vector arguments in registers don't reserve stack space, 3191 // except in varargs functions. 3192 if (VR_idx != Num_VR_Regs) { 3193 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass); 3194 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT); 3195 if (isVarArg) { 3196 while ((ArgOffset % 16) != 0) { 3197 ArgOffset += PtrByteSize; 3198 if (GPR_idx != Num_GPR_Regs) 3199 GPR_idx++; 3200 } 3201 ArgOffset += 16; 3202 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64? 3203 } 3204 ++VR_idx; 3205 } else { 3206 if (!isVarArg && !isPPC64) { 3207 // Vectors go after all the nonvectors. 3208 CurArgOffset = VecArgOffset; 3209 VecArgOffset += 16; 3210 } else { 3211 // Vectors are aligned. 3212 ArgOffset = ((ArgOffset+15)/16)*16; 3213 CurArgOffset = ArgOffset; 3214 ArgOffset += 16; 3215 } 3216 needsLoad = true; 3217 } 3218 break; 3219 } 3220 3221 // We need to load the argument to a virtual register if we determined above 3222 // that we ran out of physical registers of the appropriate type. 3223 if (needsLoad) { 3224 int FI = MFI->CreateFixedObject(ObjSize, 3225 CurArgOffset + (ArgSize - ObjSize), 3226 isImmutable); 3227 SDValue FIN = DAG.getFrameIndex(FI, PtrVT); 3228 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(), 3229 false, false, false, 0); 3230 } 3231 3232 InVals.push_back(ArgVal); 3233 } 3234 3235 // Allow for Altivec parameters at the end, if needed. 3236 if (nAltivecParamsAtEnd) { 3237 MinReservedArea = ((MinReservedArea+15)/16)*16; 3238 MinReservedArea += 16*nAltivecParamsAtEnd; 3239 } 3240 3241 // Area that is at least reserved in the caller of this function. 3242 MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize); 3243 3244 // Set the size that is at least reserved in caller of this function. Tail 3245 // call optimized functions' reserved stack space needs to be aligned so that 3246 // taking the difference between two stack areas will result in an aligned 3247 // stack. 3248 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea); 3249 FuncInfo->setMinReservedArea(MinReservedArea); 3250 3251 // If the function takes variable number of arguments, make a frame index for 3252 // the start of the first vararg value... for expansion of llvm.va_start. 3253 if (isVarArg) { 3254 int Depth = ArgOffset; 3255 3256 FuncInfo->setVarArgsFrameIndex( 3257 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8, 3258 Depth, true)); 3259 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); 3260 3261 // If this function is vararg, store any remaining integer argument regs 3262 // to their spots on the stack so that they may be loaded by deferencing the 3263 // result of va_next. 3264 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) { 3265 unsigned VReg; 3266 3267 if (isPPC64) 3268 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); 3269 else 3270 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass); 3271 3272 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); 3273 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, 3274 MachinePointerInfo(), false, false, 0); 3275 MemOps.push_back(Store); 3276 // Increment the address by four for the next argument to store 3277 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT); 3278 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff); 3279 } 3280 } 3281 3282 if (!MemOps.empty()) 3283 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps); 3284 3285 return Chain; 3286 } 3287 3288 /// CalculateTailCallSPDiff - Get the amount the stack pointer has to be 3289 /// adjusted to accommodate the arguments for the tailcall. 3290 static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall, 3291 unsigned ParamSize) { 3292 3293 if (!isTailCall) return 0; 3294 3295 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>(); 3296 unsigned CallerMinReservedArea = FI->getMinReservedArea(); 3297 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize; 3298 // Remember only if the new adjustement is bigger. 3299 if (SPDiff < FI->getTailCallSPDelta()) 3300 FI->setTailCallSPDelta(SPDiff); 3301 3302 return SPDiff; 3303 } 3304 3305 /// IsEligibleForTailCallOptimization - Check whether the call is eligible 3306 /// for tail call optimization. Targets which want to do tail call 3307 /// optimization should implement this function. 3308 bool 3309 PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee, 3310 CallingConv::ID CalleeCC, 3311 bool isVarArg, 3312 const SmallVectorImpl<ISD::InputArg> &Ins, 3313 SelectionDAG& DAG) const { 3314 if (!getTargetMachine().Options.GuaranteedTailCallOpt) 3315 return false; 3316 3317 // Variable argument functions are not supported. 3318 if (isVarArg) 3319 return false; 3320 3321 MachineFunction &MF = DAG.getMachineFunction(); 3322 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv(); 3323 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) { 3324 // Functions containing by val parameters are not supported. 3325 for (unsigned i = 0; i != Ins.size(); i++) { 3326 ISD::ArgFlagsTy Flags = Ins[i].Flags; 3327 if (Flags.isByVal()) return false; 3328 } 3329 3330 // Non-PIC/GOT tail calls are supported. 3331 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) 3332 return true; 3333 3334 // At the moment we can only do local tail calls (in same module, hidden 3335 // or protected) if we are generating PIC. 3336 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) 3337 return G->getGlobal()->hasHiddenVisibility() 3338 || G->getGlobal()->hasProtectedVisibility(); 3339 } 3340 3341 return false; 3342 } 3343 3344 /// isCallCompatibleAddress - Return the immediate to use if the specified 3345 /// 32-bit value is representable in the immediate field of a BxA instruction. 3346 static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) { 3347 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op); 3348 if (!C) return nullptr; 3349 3350 int Addr = C->getZExtValue(); 3351 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero. 3352 SignExtend32<26>(Addr) != Addr) 3353 return nullptr; // Top 6 bits have to be sext of immediate. 3354 3355 return DAG.getConstant((int)C->getZExtValue() >> 2, 3356 DAG.getTargetLoweringInfo().getPointerTy()).getNode(); 3357 } 3358 3359 namespace { 3360 3361 struct TailCallArgumentInfo { 3362 SDValue Arg; 3363 SDValue FrameIdxOp; 3364 int FrameIdx; 3365 3366 TailCallArgumentInfo() : FrameIdx(0) {} 3367 }; 3368 3369 } 3370 3371 /// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot. 3372 static void 3373 StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG, 3374 SDValue Chain, 3375 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs, 3376 SmallVectorImpl<SDValue> &MemOpChains, 3377 SDLoc dl) { 3378 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) { 3379 SDValue Arg = TailCallArgs[i].Arg; 3380 SDValue FIN = TailCallArgs[i].FrameIdxOp; 3381 int FI = TailCallArgs[i].FrameIdx; 3382 // Store relative to framepointer. 3383 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN, 3384 MachinePointerInfo::getFixedStack(FI), 3385 false, false, 0)); 3386 } 3387 } 3388 3389 /// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to 3390 /// the appropriate stack slot for the tail call optimized function call. 3391 static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG, 3392 MachineFunction &MF, 3393 SDValue Chain, 3394 SDValue OldRetAddr, 3395 SDValue OldFP, 3396 int SPDiff, 3397 bool isPPC64, 3398 bool isDarwinABI, 3399 SDLoc dl) { 3400 if (SPDiff) { 3401 // Calculate the new stack slot for the return address. 3402 int SlotSize = isPPC64 ? 8 : 4; 3403 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64, 3404 isDarwinABI); 3405 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize, 3406 NewRetAddrLoc, true); 3407 EVT VT = isPPC64 ? MVT::i64 : MVT::i32; 3408 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT); 3409 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx, 3410 MachinePointerInfo::getFixedStack(NewRetAddr), 3411 false, false, 0); 3412 3413 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack 3414 // slot as the FP is never overwritten. 3415 if (isDarwinABI) { 3416 int NewFPLoc = 3417 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI); 3418 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc, 3419 true); 3420 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT); 3421 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx, 3422 MachinePointerInfo::getFixedStack(NewFPIdx), 3423 false, false, 0); 3424 } 3425 } 3426 return Chain; 3427 } 3428 3429 /// CalculateTailCallArgDest - Remember Argument for later processing. Calculate 3430 /// the position of the argument. 3431 static void 3432 CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64, 3433 SDValue Arg, int SPDiff, unsigned ArgOffset, 3434 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) { 3435 int Offset = ArgOffset + SPDiff; 3436 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8; 3437 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true); 3438 EVT VT = isPPC64 ? MVT::i64 : MVT::i32; 3439 SDValue FIN = DAG.getFrameIndex(FI, VT); 3440 TailCallArgumentInfo Info; 3441 Info.Arg = Arg; 3442 Info.FrameIdxOp = FIN; 3443 Info.FrameIdx = FI; 3444 TailCallArguments.push_back(Info); 3445 } 3446 3447 /// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address 3448 /// stack slot. Returns the chain as result and the loaded frame pointers in 3449 /// LROpOut/FPOpout. Used when tail calling. 3450 SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG, 3451 int SPDiff, 3452 SDValue Chain, 3453 SDValue &LROpOut, 3454 SDValue &FPOpOut, 3455 bool isDarwinABI, 3456 SDLoc dl) const { 3457 if (SPDiff) { 3458 // Load the LR and FP stack slot for later adjusting. 3459 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32; 3460 LROpOut = getReturnAddrFrameIndex(DAG); 3461 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(), 3462 false, false, false, 0); 3463 Chain = SDValue(LROpOut.getNode(), 1); 3464 3465 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack 3466 // slot as the FP is never overwritten. 3467 if (isDarwinABI) { 3468 FPOpOut = getFramePointerFrameIndex(DAG); 3469 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(), 3470 false, false, false, 0); 3471 Chain = SDValue(FPOpOut.getNode(), 1); 3472 } 3473 } 3474 return Chain; 3475 } 3476 3477 /// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified 3478 /// by "Src" to address "Dst" of size "Size". Alignment information is 3479 /// specified by the specific parameter attribute. The copy will be passed as 3480 /// a byval function parameter. 3481 /// Sometimes what we are copying is the end of a larger object, the part that 3482 /// does not fit in registers. 3483 static SDValue 3484 CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain, 3485 ISD::ArgFlagsTy Flags, SelectionDAG &DAG, 3486 SDLoc dl) { 3487 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32); 3488 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(), 3489 false, false, MachinePointerInfo(), 3490 MachinePointerInfo()); 3491 } 3492 3493 /// LowerMemOpCallTo - Store the argument to the stack or remember it in case of 3494 /// tail calls. 3495 static void 3496 LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain, 3497 SDValue Arg, SDValue PtrOff, int SPDiff, 3498 unsigned ArgOffset, bool isPPC64, bool isTailCall, 3499 bool isVector, SmallVectorImpl<SDValue> &MemOpChains, 3500 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments, 3501 SDLoc dl) { 3502 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); 3503 if (!isTailCall) { 3504 if (isVector) { 3505 SDValue StackPtr; 3506 if (isPPC64) 3507 StackPtr = DAG.getRegister(PPC::X1, MVT::i64); 3508 else 3509 StackPtr = DAG.getRegister(PPC::R1, MVT::i32); 3510 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, 3511 DAG.getConstant(ArgOffset, PtrVT)); 3512 } 3513 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, 3514 MachinePointerInfo(), false, false, 0)); 3515 // Calculate and remember argument location. 3516 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset, 3517 TailCallArguments); 3518 } 3519 3520 static 3521 void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain, 3522 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes, 3523 SDValue LROp, SDValue FPOp, bool isDarwinABI, 3524 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) { 3525 MachineFunction &MF = DAG.getMachineFunction(); 3526 3527 // Emit a sequence of copyto/copyfrom virtual registers for arguments that 3528 // might overwrite each other in case of tail call optimization. 3529 SmallVector<SDValue, 8> MemOpChains2; 3530 // Do not flag preceding copytoreg stuff together with the following stuff. 3531 InFlag = SDValue(); 3532 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments, 3533 MemOpChains2, dl); 3534 if (!MemOpChains2.empty()) 3535 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2); 3536 3537 // Store the return address to the appropriate stack slot. 3538 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff, 3539 isPPC64, isDarwinABI, dl); 3540 3541 // Emit callseq_end just before tailcall node. 3542 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true), 3543 DAG.getIntPtrConstant(0, true), InFlag, dl); 3544 InFlag = Chain.getValue(1); 3545 } 3546 3547 static 3548 unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag, 3549 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall, 3550 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass, 3551 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys, 3552 const PPCSubtarget &Subtarget) { 3553 3554 bool isPPC64 = Subtarget.isPPC64(); 3555 bool isSVR4ABI = Subtarget.isSVR4ABI(); 3556 bool isELFv2ABI = Subtarget.isELFv2ABI(); 3557 3558 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); 3559 NodeTys.push_back(MVT::Other); // Returns a chain 3560 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use. 3561 3562 unsigned CallOpc = PPCISD::CALL; 3563 3564 bool needIndirectCall = true; 3565 if (!isSVR4ABI || !isPPC64) 3566 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) { 3567 // If this is an absolute destination address, use the munged value. 3568 Callee = SDValue(Dest, 0); 3569 needIndirectCall = false; 3570 } 3571 3572 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { 3573 unsigned OpFlags = 0; 3574 if ((DAG.getTarget().getRelocationModel() != Reloc::Static && 3575 (Subtarget.getTargetTriple().isMacOSX() && 3576 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) && 3577 (G->getGlobal()->isDeclaration() || 3578 G->getGlobal()->isWeakForLinker())) || 3579 (Subtarget.isTargetELF() && !isPPC64 && 3580 !G->getGlobal()->hasLocalLinkage() && 3581 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) { 3582 // PC-relative references to external symbols should go through $stub, 3583 // unless we're building with the leopard linker or later, which 3584 // automatically synthesizes these stubs. 3585 OpFlags = PPCII::MO_PLT_OR_STUB; 3586 } 3587 3588 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, 3589 // every direct call is) turn it into a TargetGlobalAddress / 3590 // TargetExternalSymbol node so that legalize doesn't hack it. 3591 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, 3592 Callee.getValueType(), 0, OpFlags); 3593 needIndirectCall = false; 3594 } 3595 3596 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { 3597 unsigned char OpFlags = 0; 3598 3599 if ((DAG.getTarget().getRelocationModel() != Reloc::Static && 3600 (Subtarget.getTargetTriple().isMacOSX() && 3601 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) || 3602 (Subtarget.isTargetELF() && !isPPC64 && 3603 DAG.getTarget().getRelocationModel() == Reloc::PIC_) ) { 3604 // PC-relative references to external symbols should go through $stub, 3605 // unless we're building with the leopard linker or later, which 3606 // automatically synthesizes these stubs. 3607 OpFlags = PPCII::MO_PLT_OR_STUB; 3608 } 3609 3610 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(), 3611 OpFlags); 3612 needIndirectCall = false; 3613 } 3614 3615 if (needIndirectCall) { 3616 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair 3617 // to do the call, we can't use PPCISD::CALL. 3618 SDValue MTCTROps[] = {Chain, Callee, InFlag}; 3619 3620 if (isSVR4ABI && isPPC64 && !isELFv2ABI) { 3621 // Function pointers in the 64-bit SVR4 ABI do not point to the function 3622 // entry point, but to the function descriptor (the function entry point 3623 // address is part of the function descriptor though). 3624 // The function descriptor is a three doubleword structure with the 3625 // following fields: function entry point, TOC base address and 3626 // environment pointer. 3627 // Thus for a call through a function pointer, the following actions need 3628 // to be performed: 3629 // 1. Save the TOC of the caller in the TOC save area of its stack 3630 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()). 3631 // 2. Load the address of the function entry point from the function 3632 // descriptor. 3633 // 3. Load the TOC of the callee from the function descriptor into r2. 3634 // 4. Load the environment pointer from the function descriptor into 3635 // r11. 3636 // 5. Branch to the function entry point address. 3637 // 6. On return of the callee, the TOC of the caller needs to be 3638 // restored (this is done in FinishCall()). 3639 // 3640 // All those operations are flagged together to ensure that no other 3641 // operations can be scheduled in between. E.g. without flagging the 3642 // operations together, a TOC access in the caller could be scheduled 3643 // between the load of the callee TOC and the branch to the callee, which 3644 // results in the TOC access going through the TOC of the callee instead 3645 // of going through the TOC of the caller, which leads to incorrect code. 3646 3647 // Load the address of the function entry point from the function 3648 // descriptor. 3649 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue); 3650 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, 3651 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2)); 3652 Chain = LoadFuncPtr.getValue(1); 3653 InFlag = LoadFuncPtr.getValue(2); 3654 3655 // Load environment pointer into r11. 3656 // Offset of the environment pointer within the function descriptor. 3657 SDValue PtrOff = DAG.getIntPtrConstant(16); 3658 3659 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff); 3660 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr, 3661 InFlag); 3662 Chain = LoadEnvPtr.getValue(1); 3663 InFlag = LoadEnvPtr.getValue(2); 3664 3665 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr, 3666 InFlag); 3667 Chain = EnvVal.getValue(0); 3668 InFlag = EnvVal.getValue(1); 3669 3670 // Load TOC of the callee into r2. We are using a target-specific load 3671 // with r2 hard coded, because the result of a target-independent load 3672 // would never go directly into r2, since r2 is a reserved register (which 3673 // prevents the register allocator from allocating it), resulting in an 3674 // additional register being allocated and an unnecessary move instruction 3675 // being generated. 3676 VTs = DAG.getVTList(MVT::Other, MVT::Glue); 3677 SDValue TOCOff = DAG.getIntPtrConstant(8); 3678 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff); 3679 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain, 3680 AddTOC, InFlag); 3681 Chain = LoadTOCPtr.getValue(0); 3682 InFlag = LoadTOCPtr.getValue(1); 3683 3684 MTCTROps[0] = Chain; 3685 MTCTROps[1] = LoadFuncPtr; 3686 MTCTROps[2] = InFlag; 3687 } 3688 3689 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, 3690 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2)); 3691 InFlag = Chain.getValue(1); 3692 3693 NodeTys.clear(); 3694 NodeTys.push_back(MVT::Other); 3695 NodeTys.push_back(MVT::Glue); 3696 Ops.push_back(Chain); 3697 CallOpc = PPCISD::BCTRL; 3698 Callee.setNode(nullptr); 3699 // Add use of X11 (holding environment pointer) 3700 if (isSVR4ABI && isPPC64 && !isELFv2ABI) 3701 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT)); 3702 // Add CTR register as callee so a bctr can be emitted later. 3703 if (isTailCall) 3704 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT)); 3705 } 3706 3707 // If this is a direct call, pass the chain and the callee. 3708 if (Callee.getNode()) { 3709 Ops.push_back(Chain); 3710 Ops.push_back(Callee); 3711 } 3712 // If this is a tail call add stack pointer delta. 3713 if (isTailCall) 3714 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32)); 3715 3716 // Add argument registers to the end of the list so that they are known live 3717 // into the call. 3718 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) 3719 Ops.push_back(DAG.getRegister(RegsToPass[i].first, 3720 RegsToPass[i].second.getValueType())); 3721 3722 // Direct calls in the ELFv2 ABI need the TOC register live into the call. 3723 if (Callee.getNode() && isELFv2ABI) 3724 Ops.push_back(DAG.getRegister(PPC::X2, PtrVT)); 3725 3726 return CallOpc; 3727 } 3728 3729 static 3730 bool isLocalCall(const SDValue &Callee) 3731 { 3732 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) 3733 return !G->getGlobal()->isDeclaration() && 3734 !G->getGlobal()->isWeakForLinker(); 3735 return false; 3736 } 3737 3738 SDValue 3739 PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag, 3740 CallingConv::ID CallConv, bool isVarArg, 3741 const SmallVectorImpl<ISD::InputArg> &Ins, 3742 SDLoc dl, SelectionDAG &DAG, 3743 SmallVectorImpl<SDValue> &InVals) const { 3744 3745 SmallVector<CCValAssign, 16> RVLocs; 3746 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs, 3747 *DAG.getContext()); 3748 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC); 3749 3750 // Copy all of the result registers out of their specified physreg. 3751 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) { 3752 CCValAssign &VA = RVLocs[i]; 3753 assert(VA.isRegLoc() && "Can only return in registers!"); 3754 3755 SDValue Val = DAG.getCopyFromReg(Chain, dl, 3756 VA.getLocReg(), VA.getLocVT(), InFlag); 3757 Chain = Val.getValue(1); 3758 InFlag = Val.getValue(2); 3759 3760 switch (VA.getLocInfo()) { 3761 default: llvm_unreachable("Unknown loc info!"); 3762 case CCValAssign::Full: break; 3763 case CCValAssign::AExt: 3764 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val); 3765 break; 3766 case CCValAssign::ZExt: 3767 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val, 3768 DAG.getValueType(VA.getValVT())); 3769 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val); 3770 break; 3771 case CCValAssign::SExt: 3772 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val, 3773 DAG.getValueType(VA.getValVT())); 3774 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val); 3775 break; 3776 } 3777 3778 InVals.push_back(Val); 3779 } 3780 3781 return Chain; 3782 } 3783 3784 SDValue 3785 PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl, 3786 bool isTailCall, bool isVarArg, 3787 SelectionDAG &DAG, 3788 SmallVector<std::pair<unsigned, SDValue>, 8> 3789 &RegsToPass, 3790 SDValue InFlag, SDValue Chain, 3791 SDValue &Callee, 3792 int SPDiff, unsigned NumBytes, 3793 const SmallVectorImpl<ISD::InputArg> &Ins, 3794 SmallVectorImpl<SDValue> &InVals) const { 3795 3796 bool isELFv2ABI = Subtarget.isELFv2ABI(); 3797 std::vector<EVT> NodeTys; 3798 SmallVector<SDValue, 8> Ops; 3799 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff, 3800 isTailCall, RegsToPass, Ops, NodeTys, 3801 Subtarget); 3802 3803 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls 3804 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64()) 3805 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32)); 3806 3807 // When performing tail call optimization the callee pops its arguments off 3808 // the stack. Account for this here so these bytes can be pushed back on in 3809 // PPCFrameLowering::eliminateCallFramePseudoInstr. 3810 int BytesCalleePops = 3811 (CallConv == CallingConv::Fast && 3812 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0; 3813 3814 // Add a register mask operand representing the call-preserved registers. 3815 const TargetRegisterInfo *TRI = 3816 getTargetMachine().getSubtargetImpl()->getRegisterInfo(); 3817 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv); 3818 assert(Mask && "Missing call preserved mask for calling convention"); 3819 Ops.push_back(DAG.getRegisterMask(Mask)); 3820 3821 if (InFlag.getNode()) 3822 Ops.push_back(InFlag); 3823 3824 // Emit tail call. 3825 if (isTailCall) { 3826 assert(((Callee.getOpcode() == ISD::Register && 3827 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) || 3828 Callee.getOpcode() == ISD::TargetExternalSymbol || 3829 Callee.getOpcode() == ISD::TargetGlobalAddress || 3830 isa<ConstantSDNode>(Callee)) && 3831 "Expecting an global address, external symbol, absolute value or register"); 3832 3833 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops); 3834 } 3835 3836 // Add a NOP immediately after the branch instruction when using the 64-bit 3837 // SVR4 ABI. At link time, if caller and callee are in a different module and 3838 // thus have a different TOC, the call will be replaced with a call to a stub 3839 // function which saves the current TOC, loads the TOC of the callee and 3840 // branches to the callee. The NOP will be replaced with a load instruction 3841 // which restores the TOC of the caller from the TOC save slot of the current 3842 // stack frame. If caller and callee belong to the same module (and have the 3843 // same TOC), the NOP will remain unchanged. 3844 3845 bool needsTOCRestore = false; 3846 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64()) { 3847 if (CallOpc == PPCISD::BCTRL) { 3848 // This is a call through a function pointer. 3849 // Restore the caller TOC from the save area into R2. 3850 // See PrepareCall() for more information about calls through function 3851 // pointers in the 64-bit SVR4 ABI. 3852 // We are using a target-specific load with r2 hard coded, because the 3853 // result of a target-independent load would never go directly into r2, 3854 // since r2 is a reserved register (which prevents the register allocator 3855 // from allocating it), resulting in an additional register being 3856 // allocated and an unnecessary move instruction being generated. 3857 needsTOCRestore = true; 3858 } else if ((CallOpc == PPCISD::CALL) && 3859 (!isLocalCall(Callee) || 3860 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) { 3861 // Otherwise insert NOP for non-local calls. 3862 CallOpc = PPCISD::CALL_NOP; 3863 } 3864 } 3865 3866 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops); 3867 InFlag = Chain.getValue(1); 3868 3869 if (needsTOCRestore) { 3870 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue); 3871 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); 3872 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT); 3873 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI); 3874 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset); 3875 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff); 3876 Chain = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain, AddTOC, InFlag); 3877 InFlag = Chain.getValue(1); 3878 } 3879 3880 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true), 3881 DAG.getIntPtrConstant(BytesCalleePops, true), 3882 InFlag, dl); 3883 if (!Ins.empty()) 3884 InFlag = Chain.getValue(1); 3885 3886 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, 3887 Ins, dl, DAG, InVals); 3888 } 3889 3890 SDValue 3891 PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI, 3892 SmallVectorImpl<SDValue> &InVals) const { 3893 SelectionDAG &DAG = CLI.DAG; 3894 SDLoc &dl = CLI.DL; 3895 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs; 3896 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals; 3897 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins; 3898 SDValue Chain = CLI.Chain; 3899 SDValue Callee = CLI.Callee; 3900 bool &isTailCall = CLI.IsTailCall; 3901 CallingConv::ID CallConv = CLI.CallConv; 3902 bool isVarArg = CLI.IsVarArg; 3903 3904 if (isTailCall) 3905 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg, 3906 Ins, DAG); 3907 3908 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall()) 3909 report_fatal_error("failed to perform tail call elimination on a call " 3910 "site marked musttail"); 3911 3912 if (Subtarget.isSVR4ABI()) { 3913 if (Subtarget.isPPC64()) 3914 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg, 3915 isTailCall, Outs, OutVals, Ins, 3916 dl, DAG, InVals); 3917 else 3918 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg, 3919 isTailCall, Outs, OutVals, Ins, 3920 dl, DAG, InVals); 3921 } 3922 3923 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg, 3924 isTailCall, Outs, OutVals, Ins, 3925 dl, DAG, InVals); 3926 } 3927 3928 SDValue 3929 PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee, 3930 CallingConv::ID CallConv, bool isVarArg, 3931 bool isTailCall, 3932 const SmallVectorImpl<ISD::OutputArg> &Outs, 3933 const SmallVectorImpl<SDValue> &OutVals, 3934 const SmallVectorImpl<ISD::InputArg> &Ins, 3935 SDLoc dl, SelectionDAG &DAG, 3936 SmallVectorImpl<SDValue> &InVals) const { 3937 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description 3938 // of the 32-bit SVR4 ABI stack frame layout. 3939 3940 assert((CallConv == CallingConv::C || 3941 CallConv == CallingConv::Fast) && "Unknown calling convention!"); 3942 3943 unsigned PtrByteSize = 4; 3944 3945 MachineFunction &MF = DAG.getMachineFunction(); 3946 3947 // Mark this function as potentially containing a function that contains a 3948 // tail call. As a consequence the frame pointer will be used for dynamicalloc 3949 // and restoring the callers stack pointer in this functions epilog. This is 3950 // done because by tail calling the called function might overwrite the value 3951 // in this function's (MF) stack pointer stack slot 0(SP). 3952 if (getTargetMachine().Options.GuaranteedTailCallOpt && 3953 CallConv == CallingConv::Fast) 3954 MF.getInfo<PPCFunctionInfo>()->setHasFastCall(); 3955 3956 // Count how many bytes are to be pushed on the stack, including the linkage 3957 // area, parameter list area and the part of the local variable space which 3958 // contains copies of aggregates which are passed by value. 3959 3960 // Assign locations to all of the outgoing arguments. 3961 SmallVector<CCValAssign, 16> ArgLocs; 3962 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs, 3963 *DAG.getContext()); 3964 3965 // Reserve space for the linkage area on the stack. 3966 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false, false), 3967 PtrByteSize); 3968 3969 if (isVarArg) { 3970 // Handle fixed and variable vector arguments differently. 3971 // Fixed vector arguments go into registers as long as registers are 3972 // available. Variable vector arguments always go into memory. 3973 unsigned NumArgs = Outs.size(); 3974 3975 for (unsigned i = 0; i != NumArgs; ++i) { 3976 MVT ArgVT = Outs[i].VT; 3977 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags; 3978 bool Result; 3979 3980 if (Outs[i].IsFixed) { 3981 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, 3982 CCInfo); 3983 } else { 3984 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, 3985 ArgFlags, CCInfo); 3986 } 3987 3988 if (Result) { 3989 #ifndef NDEBUG 3990 errs() << "Call operand #" << i << " has unhandled type " 3991 << EVT(ArgVT).getEVTString() << "\n"; 3992 #endif 3993 llvm_unreachable(nullptr); 3994 } 3995 } 3996 } else { 3997 // All arguments are treated the same. 3998 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4); 3999 } 4000 4001 // Assign locations to all of the outgoing aggregate by value arguments. 4002 SmallVector<CCValAssign, 16> ByValArgLocs; 4003 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(), 4004 ByValArgLocs, *DAG.getContext()); 4005 4006 // Reserve stack space for the allocations in CCInfo. 4007 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize); 4008 4009 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal); 4010 4011 // Size of the linkage area, parameter list area and the part of the local 4012 // space variable where copies of aggregates which are passed by value are 4013 // stored. 4014 unsigned NumBytes = CCByValInfo.getNextStackOffset(); 4015 4016 // Calculate by how many bytes the stack has to be adjusted in case of tail 4017 // call optimization. 4018 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes); 4019 4020 // Adjust the stack pointer for the new arguments... 4021 // These operations are automatically eliminated by the prolog/epilog pass 4022 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true), 4023 dl); 4024 SDValue CallSeqStart = Chain; 4025 4026 // Load the return address and frame pointer so it can be moved somewhere else 4027 // later. 4028 SDValue LROp, FPOp; 4029 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false, 4030 dl); 4031 4032 // Set up a copy of the stack pointer for use loading and storing any 4033 // arguments that may not fit in the registers available for argument 4034 // passing. 4035 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32); 4036 4037 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; 4038 SmallVector<TailCallArgumentInfo, 8> TailCallArguments; 4039 SmallVector<SDValue, 8> MemOpChains; 4040 4041 bool seenFloatArg = false; 4042 // Walk the register/memloc assignments, inserting copies/loads. 4043 for (unsigned i = 0, j = 0, e = ArgLocs.size(); 4044 i != e; 4045 ++i) { 4046 CCValAssign &VA = ArgLocs[i]; 4047 SDValue Arg = OutVals[i]; 4048 ISD::ArgFlagsTy Flags = Outs[i].Flags; 4049 4050 if (Flags.isByVal()) { 4051 // Argument is an aggregate which is passed by value, thus we need to 4052 // create a copy of it in the local variable space of the current stack 4053 // frame (which is the stack frame of the caller) and pass the address of 4054 // this copy to the callee. 4055 assert((j < ByValArgLocs.size()) && "Index out of bounds!"); 4056 CCValAssign &ByValVA = ByValArgLocs[j++]; 4057 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!"); 4058 4059 // Memory reserved in the local variable space of the callers stack frame. 4060 unsigned LocMemOffset = ByValVA.getLocMemOffset(); 4061 4062 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset); 4063 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff); 4064 4065 // Create a copy of the argument in the local area of the current 4066 // stack frame. 4067 SDValue MemcpyCall = 4068 CreateCopyOfByValArgument(Arg, PtrOff, 4069 CallSeqStart.getNode()->getOperand(0), 4070 Flags, DAG, dl); 4071 4072 // This must go outside the CALLSEQ_START..END. 4073 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall, 4074 CallSeqStart.getNode()->getOperand(1), 4075 SDLoc(MemcpyCall)); 4076 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), 4077 NewCallSeqStart.getNode()); 4078 Chain = CallSeqStart = NewCallSeqStart; 4079 4080 // Pass the address of the aggregate copy on the stack either in a 4081 // physical register or in the parameter list area of the current stack 4082 // frame to the callee. 4083 Arg = PtrOff; 4084 } 4085 4086 if (VA.isRegLoc()) { 4087 if (Arg.getValueType() == MVT::i1) 4088 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg); 4089 4090 seenFloatArg |= VA.getLocVT().isFloatingPoint(); 4091 // Put argument in a physical register. 4092 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); 4093 } else { 4094 // Put argument in the parameter list area of the current stack frame. 4095 assert(VA.isMemLoc()); 4096 unsigned LocMemOffset = VA.getLocMemOffset(); 4097 4098 if (!isTailCall) { 4099 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset); 4100 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff); 4101 4102 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, 4103 MachinePointerInfo(), 4104 false, false, 0)); 4105 } else { 4106 // Calculate and remember argument location. 4107 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset, 4108 TailCallArguments); 4109 } 4110 } 4111 } 4112 4113 if (!MemOpChains.empty()) 4114 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains); 4115 4116 // Build a sequence of copy-to-reg nodes chained together with token chain 4117 // and flag operands which copy the outgoing args into the appropriate regs. 4118 SDValue InFlag; 4119 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { 4120 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, 4121 RegsToPass[i].second, InFlag); 4122 InFlag = Chain.getValue(1); 4123 } 4124 4125 // Set CR bit 6 to true if this is a vararg call with floating args passed in 4126 // registers. 4127 if (isVarArg) { 4128 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue); 4129 SDValue Ops[] = { Chain, InFlag }; 4130 4131 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET, 4132 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1)); 4133 4134 InFlag = Chain.getValue(1); 4135 } 4136 4137 if (isTailCall) 4138 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp, 4139 false, TailCallArguments); 4140 4141 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG, 4142 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes, 4143 Ins, InVals); 4144 } 4145 4146 // Copy an argument into memory, being careful to do this outside the 4147 // call sequence for the call to which the argument belongs. 4148 SDValue 4149 PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff, 4150 SDValue CallSeqStart, 4151 ISD::ArgFlagsTy Flags, 4152 SelectionDAG &DAG, 4153 SDLoc dl) const { 4154 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff, 4155 CallSeqStart.getNode()->getOperand(0), 4156 Flags, DAG, dl); 4157 // The MEMCPY must go outside the CALLSEQ_START..END. 4158 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall, 4159 CallSeqStart.getNode()->getOperand(1), 4160 SDLoc(MemcpyCall)); 4161 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), 4162 NewCallSeqStart.getNode()); 4163 return NewCallSeqStart; 4164 } 4165 4166 SDValue 4167 PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee, 4168 CallingConv::ID CallConv, bool isVarArg, 4169 bool isTailCall, 4170 const SmallVectorImpl<ISD::OutputArg> &Outs, 4171 const SmallVectorImpl<SDValue> &OutVals, 4172 const SmallVectorImpl<ISD::InputArg> &Ins, 4173 SDLoc dl, SelectionDAG &DAG, 4174 SmallVectorImpl<SDValue> &InVals) const { 4175 4176 bool isELFv2ABI = Subtarget.isELFv2ABI(); 4177 bool isLittleEndian = Subtarget.isLittleEndian(); 4178 unsigned NumOps = Outs.size(); 4179 4180 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); 4181 unsigned PtrByteSize = 8; 4182 4183 MachineFunction &MF = DAG.getMachineFunction(); 4184 4185 // Mark this function as potentially containing a function that contains a 4186 // tail call. As a consequence the frame pointer will be used for dynamicalloc 4187 // and restoring the callers stack pointer in this functions epilog. This is 4188 // done because by tail calling the called function might overwrite the value 4189 // in this function's (MF) stack pointer stack slot 0(SP). 4190 if (getTargetMachine().Options.GuaranteedTailCallOpt && 4191 CallConv == CallingConv::Fast) 4192 MF.getInfo<PPCFunctionInfo>()->setHasFastCall(); 4193 4194 // Count how many bytes are to be pushed on the stack, including the linkage 4195 // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes 4196 // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage 4197 // area is 32 bytes reserved space for [SP][CR][LR][TOC]. 4198 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false, 4199 isELFv2ABI); 4200 unsigned NumBytes = LinkageSize; 4201 4202 // Add up all the space actually used. 4203 for (unsigned i = 0; i != NumOps; ++i) { 4204 ISD::ArgFlagsTy Flags = Outs[i].Flags; 4205 EVT ArgVT = Outs[i].VT; 4206 EVT OrigVT = Outs[i].ArgVT; 4207 4208 /* Respect alignment of argument on the stack. */ 4209 unsigned Align = 4210 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize); 4211 NumBytes = ((NumBytes + Align - 1) / Align) * Align; 4212 4213 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize); 4214 if (Flags.isInConsecutiveRegsLast()) 4215 NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 4216 } 4217 4218 unsigned NumBytesActuallyUsed = NumBytes; 4219 4220 // The prolog code of the callee may store up to 8 GPR argument registers to 4221 // the stack, allowing va_start to index over them in memory if its varargs. 4222 // Because we cannot tell if this is needed on the caller side, we have to 4223 // conservatively assume that it is needed. As such, make sure we have at 4224 // least enough stack space for the caller to store the 8 GPRs. 4225 // FIXME: On ELFv2, it may be unnecessary to allocate the parameter area. 4226 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize); 4227 4228 // Tail call needs the stack to be aligned. 4229 if (getTargetMachine().Options.GuaranteedTailCallOpt && 4230 CallConv == CallingConv::Fast) 4231 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes); 4232 4233 // Calculate by how many bytes the stack has to be adjusted in case of tail 4234 // call optimization. 4235 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes); 4236 4237 // To protect arguments on the stack from being clobbered in a tail call, 4238 // force all the loads to happen before doing any other lowering. 4239 if (isTailCall) 4240 Chain = DAG.getStackArgumentTokenFactor(Chain); 4241 4242 // Adjust the stack pointer for the new arguments... 4243 // These operations are automatically eliminated by the prolog/epilog pass 4244 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true), 4245 dl); 4246 SDValue CallSeqStart = Chain; 4247 4248 // Load the return address and frame pointer so it can be move somewhere else 4249 // later. 4250 SDValue LROp, FPOp; 4251 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true, 4252 dl); 4253 4254 // Set up a copy of the stack pointer for use loading and storing any 4255 // arguments that may not fit in the registers available for argument 4256 // passing. 4257 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64); 4258 4259 // Figure out which arguments are going to go in registers, and which in 4260 // memory. Also, if this is a vararg function, floating point operations 4261 // must be stored to our stack, and loaded into integer regs as well, if 4262 // any integer regs are available for argument passing. 4263 unsigned ArgOffset = LinkageSize; 4264 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0; 4265 4266 static const MCPhysReg GPR[] = { 4267 PPC::X3, PPC::X4, PPC::X5, PPC::X6, 4268 PPC::X7, PPC::X8, PPC::X9, PPC::X10, 4269 }; 4270 static const MCPhysReg *FPR = GetFPR(); 4271 4272 static const MCPhysReg VR[] = { 4273 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8, 4274 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13 4275 }; 4276 static const MCPhysReg VSRH[] = { 4277 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8, 4278 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13 4279 }; 4280 4281 const unsigned NumGPRs = array_lengthof(GPR); 4282 const unsigned NumFPRs = 13; 4283 const unsigned NumVRs = array_lengthof(VR); 4284 4285 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; 4286 SmallVector<TailCallArgumentInfo, 8> TailCallArguments; 4287 4288 SmallVector<SDValue, 8> MemOpChains; 4289 for (unsigned i = 0; i != NumOps; ++i) { 4290 SDValue Arg = OutVals[i]; 4291 ISD::ArgFlagsTy Flags = Outs[i].Flags; 4292 EVT ArgVT = Outs[i].VT; 4293 EVT OrigVT = Outs[i].ArgVT; 4294 4295 /* Respect alignment of argument on the stack. */ 4296 unsigned Align = 4297 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize); 4298 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align; 4299 4300 /* Compute GPR index associated with argument offset. */ 4301 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize; 4302 GPR_idx = std::min(GPR_idx, NumGPRs); 4303 4304 // PtrOff will be used to store the current argument to the stack if a 4305 // register cannot be found for it. 4306 SDValue PtrOff; 4307 4308 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType()); 4309 4310 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff); 4311 4312 // Promote integers to 64-bit values. 4313 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) { 4314 // FIXME: Should this use ANY_EXTEND if neither sext nor zext? 4315 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND; 4316 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg); 4317 } 4318 4319 // FIXME memcpy is used way more than necessary. Correctness first. 4320 // Note: "by value" is code for passing a structure by value, not 4321 // basic types. 4322 if (Flags.isByVal()) { 4323 // Note: Size includes alignment padding, so 4324 // struct x { short a; char b; } 4325 // will have Size = 4. With #pragma pack(1), it will have Size = 3. 4326 // These are the proper values we need for right-justifying the 4327 // aggregate in a parameter register. 4328 unsigned Size = Flags.getByValSize(); 4329 4330 // An empty aggregate parameter takes up no storage and no 4331 // registers. 4332 if (Size == 0) 4333 continue; 4334 4335 // All aggregates smaller than 8 bytes must be passed right-justified. 4336 if (Size==1 || Size==2 || Size==4) { 4337 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32); 4338 if (GPR_idx != NumGPRs) { 4339 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg, 4340 MachinePointerInfo(), VT, 4341 false, false, false, 0); 4342 MemOpChains.push_back(Load.getValue(1)); 4343 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load)); 4344 4345 ArgOffset += PtrByteSize; 4346 continue; 4347 } 4348 } 4349 4350 if (GPR_idx == NumGPRs && Size < 8) { 4351 SDValue AddPtr = PtrOff; 4352 if (!isLittleEndian) { 4353 SDValue Const = DAG.getConstant(PtrByteSize - Size, 4354 PtrOff.getValueType()); 4355 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const); 4356 } 4357 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr, 4358 CallSeqStart, 4359 Flags, DAG, dl); 4360 ArgOffset += PtrByteSize; 4361 continue; 4362 } 4363 // Copy entire object into memory. There are cases where gcc-generated 4364 // code assumes it is there, even if it could be put entirely into 4365 // registers. (This is not what the doc says.) 4366 4367 // FIXME: The above statement is likely due to a misunderstanding of the 4368 // documents. All arguments must be copied into the parameter area BY 4369 // THE CALLEE in the event that the callee takes the address of any 4370 // formal argument. That has not yet been implemented. However, it is 4371 // reasonable to use the stack area as a staging area for the register 4372 // load. 4373 4374 // Skip this for small aggregates, as we will use the same slot for a 4375 // right-justified copy, below. 4376 if (Size >= 8) 4377 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff, 4378 CallSeqStart, 4379 Flags, DAG, dl); 4380 4381 // When a register is available, pass a small aggregate right-justified. 4382 if (Size < 8 && GPR_idx != NumGPRs) { 4383 // The easiest way to get this right-justified in a register 4384 // is to copy the structure into the rightmost portion of a 4385 // local variable slot, then load the whole slot into the 4386 // register. 4387 // FIXME: The memcpy seems to produce pretty awful code for 4388 // small aggregates, particularly for packed ones. 4389 // FIXME: It would be preferable to use the slot in the 4390 // parameter save area instead of a new local variable. 4391 SDValue AddPtr = PtrOff; 4392 if (!isLittleEndian) { 4393 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType()); 4394 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const); 4395 } 4396 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr, 4397 CallSeqStart, 4398 Flags, DAG, dl); 4399 4400 // Load the slot into the register. 4401 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff, 4402 MachinePointerInfo(), 4403 false, false, false, 0); 4404 MemOpChains.push_back(Load.getValue(1)); 4405 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load)); 4406 4407 // Done with this argument. 4408 ArgOffset += PtrByteSize; 4409 continue; 4410 } 4411 4412 // For aggregates larger than PtrByteSize, copy the pieces of the 4413 // object that fit into registers from the parameter save area. 4414 for (unsigned j=0; j<Size; j+=PtrByteSize) { 4415 SDValue Const = DAG.getConstant(j, PtrOff.getValueType()); 4416 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const); 4417 if (GPR_idx != NumGPRs) { 4418 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, 4419 MachinePointerInfo(), 4420 false, false, false, 0); 4421 MemOpChains.push_back(Load.getValue(1)); 4422 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); 4423 ArgOffset += PtrByteSize; 4424 } else { 4425 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize; 4426 break; 4427 } 4428 } 4429 continue; 4430 } 4431 4432 switch (Arg.getSimpleValueType().SimpleTy) { 4433 default: llvm_unreachable("Unexpected ValueType for argument!"); 4434 case MVT::i1: 4435 case MVT::i32: 4436 case MVT::i64: 4437 // These can be scalar arguments or elements of an integer array type 4438 // passed directly. Clang may use those instead of "byval" aggregate 4439 // types to avoid forcing arguments to memory unnecessarily. 4440 if (GPR_idx != NumGPRs) { 4441 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Arg)); 4442 } else { 4443 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, 4444 true, isTailCall, false, MemOpChains, 4445 TailCallArguments, dl); 4446 } 4447 ArgOffset += PtrByteSize; 4448 break; 4449 case MVT::f32: 4450 case MVT::f64: { 4451 // These can be scalar arguments or elements of a float array type 4452 // passed directly. The latter are used to implement ELFv2 homogenous 4453 // float aggregates. 4454 4455 // Named arguments go into FPRs first, and once they overflow, the 4456 // remaining arguments go into GPRs and then the parameter save area. 4457 // Unnamed arguments for vararg functions always go to GPRs and 4458 // then the parameter save area. For now, put all arguments to vararg 4459 // routines always in both locations (FPR *and* GPR or stack slot). 4460 bool NeedGPROrStack = isVarArg || FPR_idx == NumFPRs; 4461 4462 // First load the argument into the next available FPR. 4463 if (FPR_idx != NumFPRs) 4464 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg)); 4465 4466 // Next, load the argument into GPR or stack slot if needed. 4467 if (!NeedGPROrStack) 4468 ; 4469 else if (GPR_idx != NumGPRs) { 4470 // In the non-vararg case, this can only ever happen in the 4471 // presence of f32 array types, since otherwise we never run 4472 // out of FPRs before running out of GPRs. 4473 SDValue ArgVal; 4474 4475 // Double values are always passed in a single GPR. 4476 if (Arg.getValueType() != MVT::f32) { 4477 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg); 4478 4479 // Non-array float values are extended and passed in a GPR. 4480 } else if (!Flags.isInConsecutiveRegs()) { 4481 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg); 4482 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal); 4483 4484 // If we have an array of floats, we collect every odd element 4485 // together with its predecessor into one GPR. 4486 } else if (ArgOffset % PtrByteSize != 0) { 4487 SDValue Lo, Hi; 4488 Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]); 4489 Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg); 4490 if (!isLittleEndian) 4491 std::swap(Lo, Hi); 4492 ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi); 4493 4494 // The final element, if even, goes into the first half of a GPR. 4495 } else if (Flags.isInConsecutiveRegsLast()) { 4496 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg); 4497 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal); 4498 if (!isLittleEndian) 4499 ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal, 4500 DAG.getConstant(32, MVT::i32)); 4501 4502 // Non-final even elements are skipped; they will be handled 4503 // together the with subsequent argument on the next go-around. 4504 } else 4505 ArgVal = SDValue(); 4506 4507 if (ArgVal.getNode()) 4508 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], ArgVal)); 4509 } else { 4510 // Single-precision floating-point values are mapped to the 4511 // second (rightmost) word of the stack doubleword. 4512 if (Arg.getValueType() == MVT::f32 && 4513 !isLittleEndian && !Flags.isInConsecutiveRegs()) { 4514 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType()); 4515 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour); 4516 } 4517 4518 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, 4519 true, isTailCall, false, MemOpChains, 4520 TailCallArguments, dl); 4521 } 4522 // When passing an array of floats, the array occupies consecutive 4523 // space in the argument area; only round up to the next doubleword 4524 // at the end of the array. Otherwise, each float takes 8 bytes. 4525 ArgOffset += (Arg.getValueType() == MVT::f32 && 4526 Flags.isInConsecutiveRegs()) ? 4 : 8; 4527 if (Flags.isInConsecutiveRegsLast()) 4528 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 4529 break; 4530 } 4531 case MVT::v4f32: 4532 case MVT::v4i32: 4533 case MVT::v8i16: 4534 case MVT::v16i8: 4535 case MVT::v2f64: 4536 case MVT::v2i64: 4537 // These can be scalar arguments or elements of a vector array type 4538 // passed directly. The latter are used to implement ELFv2 homogenous 4539 // vector aggregates. 4540 4541 // For a varargs call, named arguments go into VRs or on the stack as 4542 // usual; unnamed arguments always go to the stack or the corresponding 4543 // GPRs when within range. For now, we always put the value in both 4544 // locations (or even all three). 4545 if (isVarArg) { 4546 // We could elide this store in the case where the object fits 4547 // entirely in R registers. Maybe later. 4548 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, 4549 MachinePointerInfo(), false, false, 0); 4550 MemOpChains.push_back(Store); 4551 if (VR_idx != NumVRs) { 4552 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, 4553 MachinePointerInfo(), 4554 false, false, false, 0); 4555 MemOpChains.push_back(Load.getValue(1)); 4556 4557 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 || 4558 Arg.getSimpleValueType() == MVT::v2i64) ? 4559 VSRH[VR_idx] : VR[VR_idx]; 4560 ++VR_idx; 4561 4562 RegsToPass.push_back(std::make_pair(VReg, Load)); 4563 } 4564 ArgOffset += 16; 4565 for (unsigned i=0; i<16; i+=PtrByteSize) { 4566 if (GPR_idx == NumGPRs) 4567 break; 4568 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, 4569 DAG.getConstant(i, PtrVT)); 4570 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(), 4571 false, false, false, 0); 4572 MemOpChains.push_back(Load.getValue(1)); 4573 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); 4574 } 4575 break; 4576 } 4577 4578 // Non-varargs Altivec params go into VRs or on the stack. 4579 if (VR_idx != NumVRs) { 4580 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 || 4581 Arg.getSimpleValueType() == MVT::v2i64) ? 4582 VSRH[VR_idx] : VR[VR_idx]; 4583 ++VR_idx; 4584 4585 RegsToPass.push_back(std::make_pair(VReg, Arg)); 4586 } else { 4587 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, 4588 true, isTailCall, true, MemOpChains, 4589 TailCallArguments, dl); 4590 } 4591 ArgOffset += 16; 4592 break; 4593 } 4594 } 4595 4596 assert(NumBytesActuallyUsed == ArgOffset); 4597 (void)NumBytesActuallyUsed; 4598 4599 if (!MemOpChains.empty()) 4600 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains); 4601 4602 // Check if this is an indirect call (MTCTR/BCTRL). 4603 // See PrepareCall() for more information about calls through function 4604 // pointers in the 64-bit SVR4 ABI. 4605 if (!isTailCall && 4606 !dyn_cast<GlobalAddressSDNode>(Callee) && 4607 !dyn_cast<ExternalSymbolSDNode>(Callee)) { 4608 // Load r2 into a virtual register and store it to the TOC save area. 4609 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64); 4610 // TOC save area offset. 4611 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI); 4612 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset); 4613 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff); 4614 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(), 4615 false, false, 0); 4616 // In the ELFv2 ABI, R12 must contain the address of an indirect callee. 4617 // This does not mean the MTCTR instruction must use R12; it's easier 4618 // to model this as an extra parameter, so do that. 4619 if (isELFv2ABI) 4620 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee)); 4621 } 4622 4623 // Build a sequence of copy-to-reg nodes chained together with token chain 4624 // and flag operands which copy the outgoing args into the appropriate regs. 4625 SDValue InFlag; 4626 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { 4627 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, 4628 RegsToPass[i].second, InFlag); 4629 InFlag = Chain.getValue(1); 4630 } 4631 4632 if (isTailCall) 4633 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp, 4634 FPOp, true, TailCallArguments); 4635 4636 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG, 4637 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes, 4638 Ins, InVals); 4639 } 4640 4641 SDValue 4642 PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee, 4643 CallingConv::ID CallConv, bool isVarArg, 4644 bool isTailCall, 4645 const SmallVectorImpl<ISD::OutputArg> &Outs, 4646 const SmallVectorImpl<SDValue> &OutVals, 4647 const SmallVectorImpl<ISD::InputArg> &Ins, 4648 SDLoc dl, SelectionDAG &DAG, 4649 SmallVectorImpl<SDValue> &InVals) const { 4650 4651 unsigned NumOps = Outs.size(); 4652 4653 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); 4654 bool isPPC64 = PtrVT == MVT::i64; 4655 unsigned PtrByteSize = isPPC64 ? 8 : 4; 4656 4657 MachineFunction &MF = DAG.getMachineFunction(); 4658 4659 // Mark this function as potentially containing a function that contains a 4660 // tail call. As a consequence the frame pointer will be used for dynamicalloc 4661 // and restoring the callers stack pointer in this functions epilog. This is 4662 // done because by tail calling the called function might overwrite the value 4663 // in this function's (MF) stack pointer stack slot 0(SP). 4664 if (getTargetMachine().Options.GuaranteedTailCallOpt && 4665 CallConv == CallingConv::Fast) 4666 MF.getInfo<PPCFunctionInfo>()->setHasFastCall(); 4667 4668 // Count how many bytes are to be pushed on the stack, including the linkage 4669 // area, and parameter passing area. We start with 24/48 bytes, which is 4670 // prereserved space for [SP][CR][LR][3 x unused]. 4671 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true, 4672 false); 4673 unsigned NumBytes = LinkageSize; 4674 4675 // Add up all the space actually used. 4676 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually 4677 // they all go in registers, but we must reserve stack space for them for 4678 // possible use by the caller. In varargs or 64-bit calls, parameters are 4679 // assigned stack space in order, with padding so Altivec parameters are 4680 // 16-byte aligned. 4681 unsigned nAltivecParamsAtEnd = 0; 4682 for (unsigned i = 0; i != NumOps; ++i) { 4683 ISD::ArgFlagsTy Flags = Outs[i].Flags; 4684 EVT ArgVT = Outs[i].VT; 4685 // Varargs Altivec parameters are padded to a 16 byte boundary. 4686 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 || 4687 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 || 4688 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) { 4689 if (!isVarArg && !isPPC64) { 4690 // Non-varargs Altivec parameters go after all the non-Altivec 4691 // parameters; handle those later so we know how much padding we need. 4692 nAltivecParamsAtEnd++; 4693 continue; 4694 } 4695 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary. 4696 NumBytes = ((NumBytes+15)/16)*16; 4697 } 4698 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize); 4699 } 4700 4701 // Allow for Altivec parameters at the end, if needed. 4702 if (nAltivecParamsAtEnd) { 4703 NumBytes = ((NumBytes+15)/16)*16; 4704 NumBytes += 16*nAltivecParamsAtEnd; 4705 } 4706 4707 // The prolog code of the callee may store up to 8 GPR argument registers to 4708 // the stack, allowing va_start to index over them in memory if its varargs. 4709 // Because we cannot tell if this is needed on the caller side, we have to 4710 // conservatively assume that it is needed. As such, make sure we have at 4711 // least enough stack space for the caller to store the 8 GPRs. 4712 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize); 4713 4714 // Tail call needs the stack to be aligned. 4715 if (getTargetMachine().Options.GuaranteedTailCallOpt && 4716 CallConv == CallingConv::Fast) 4717 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes); 4718 4719 // Calculate by how many bytes the stack has to be adjusted in case of tail 4720 // call optimization. 4721 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes); 4722 4723 // To protect arguments on the stack from being clobbered in a tail call, 4724 // force all the loads to happen before doing any other lowering. 4725 if (isTailCall) 4726 Chain = DAG.getStackArgumentTokenFactor(Chain); 4727 4728 // Adjust the stack pointer for the new arguments... 4729 // These operations are automatically eliminated by the prolog/epilog pass 4730 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true), 4731 dl); 4732 SDValue CallSeqStart = Chain; 4733 4734 // Load the return address and frame pointer so it can be move somewhere else 4735 // later. 4736 SDValue LROp, FPOp; 4737 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true, 4738 dl); 4739 4740 // Set up a copy of the stack pointer for use loading and storing any 4741 // arguments that may not fit in the registers available for argument 4742 // passing. 4743 SDValue StackPtr; 4744 if (isPPC64) 4745 StackPtr = DAG.getRegister(PPC::X1, MVT::i64); 4746 else 4747 StackPtr = DAG.getRegister(PPC::R1, MVT::i32); 4748 4749 // Figure out which arguments are going to go in registers, and which in 4750 // memory. Also, if this is a vararg function, floating point operations 4751 // must be stored to our stack, and loaded into integer regs as well, if 4752 // any integer regs are available for argument passing. 4753 unsigned ArgOffset = LinkageSize; 4754 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0; 4755 4756 static const MCPhysReg GPR_32[] = { // 32-bit registers. 4757 PPC::R3, PPC::R4, PPC::R5, PPC::R6, 4758 PPC::R7, PPC::R8, PPC::R9, PPC::R10, 4759 }; 4760 static const MCPhysReg GPR_64[] = { // 64-bit registers. 4761 PPC::X3, PPC::X4, PPC::X5, PPC::X6, 4762 PPC::X7, PPC::X8, PPC::X9, PPC::X10, 4763 }; 4764 static const MCPhysReg *FPR = GetFPR(); 4765 4766 static const MCPhysReg VR[] = { 4767 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8, 4768 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13 4769 }; 4770 const unsigned NumGPRs = array_lengthof(GPR_32); 4771 const unsigned NumFPRs = 13; 4772 const unsigned NumVRs = array_lengthof(VR); 4773 4774 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32; 4775 4776 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; 4777 SmallVector<TailCallArgumentInfo, 8> TailCallArguments; 4778 4779 SmallVector<SDValue, 8> MemOpChains; 4780 for (unsigned i = 0; i != NumOps; ++i) { 4781 SDValue Arg = OutVals[i]; 4782 ISD::ArgFlagsTy Flags = Outs[i].Flags; 4783 4784 // PtrOff will be used to store the current argument to the stack if a 4785 // register cannot be found for it. 4786 SDValue PtrOff; 4787 4788 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType()); 4789 4790 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff); 4791 4792 // On PPC64, promote integers to 64-bit values. 4793 if (isPPC64 && Arg.getValueType() == MVT::i32) { 4794 // FIXME: Should this use ANY_EXTEND if neither sext nor zext? 4795 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND; 4796 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg); 4797 } 4798 4799 // FIXME memcpy is used way more than necessary. Correctness first. 4800 // Note: "by value" is code for passing a structure by value, not 4801 // basic types. 4802 if (Flags.isByVal()) { 4803 unsigned Size = Flags.getByValSize(); 4804 // Very small objects are passed right-justified. Everything else is 4805 // passed left-justified. 4806 if (Size==1 || Size==2) { 4807 EVT VT = (Size==1) ? MVT::i8 : MVT::i16; 4808 if (GPR_idx != NumGPRs) { 4809 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg, 4810 MachinePointerInfo(), VT, 4811 false, false, false, 0); 4812 MemOpChains.push_back(Load.getValue(1)); 4813 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); 4814 4815 ArgOffset += PtrByteSize; 4816 } else { 4817 SDValue Const = DAG.getConstant(PtrByteSize - Size, 4818 PtrOff.getValueType()); 4819 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const); 4820 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr, 4821 CallSeqStart, 4822 Flags, DAG, dl); 4823 ArgOffset += PtrByteSize; 4824 } 4825 continue; 4826 } 4827 // Copy entire object into memory. There are cases where gcc-generated 4828 // code assumes it is there, even if it could be put entirely into 4829 // registers. (This is not what the doc says.) 4830 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff, 4831 CallSeqStart, 4832 Flags, DAG, dl); 4833 4834 // For small aggregates (Darwin only) and aggregates >= PtrByteSize, 4835 // copy the pieces of the object that fit into registers from the 4836 // parameter save area. 4837 for (unsigned j=0; j<Size; j+=PtrByteSize) { 4838 SDValue Const = DAG.getConstant(j, PtrOff.getValueType()); 4839 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const); 4840 if (GPR_idx != NumGPRs) { 4841 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, 4842 MachinePointerInfo(), 4843 false, false, false, 0); 4844 MemOpChains.push_back(Load.getValue(1)); 4845 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); 4846 ArgOffset += PtrByteSize; 4847 } else { 4848 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize; 4849 break; 4850 } 4851 } 4852 continue; 4853 } 4854 4855 switch (Arg.getSimpleValueType().SimpleTy) { 4856 default: llvm_unreachable("Unexpected ValueType for argument!"); 4857 case MVT::i1: 4858 case MVT::i32: 4859 case MVT::i64: 4860 if (GPR_idx != NumGPRs) { 4861 if (Arg.getValueType() == MVT::i1) 4862 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg); 4863 4864 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg)); 4865 } else { 4866 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, 4867 isPPC64, isTailCall, false, MemOpChains, 4868 TailCallArguments, dl); 4869 } 4870 ArgOffset += PtrByteSize; 4871 break; 4872 case MVT::f32: 4873 case MVT::f64: 4874 if (FPR_idx != NumFPRs) { 4875 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg)); 4876 4877 if (isVarArg) { 4878 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, 4879 MachinePointerInfo(), false, false, 0); 4880 MemOpChains.push_back(Store); 4881 4882 // Float varargs are always shadowed in available integer registers 4883 if (GPR_idx != NumGPRs) { 4884 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, 4885 MachinePointerInfo(), false, false, 4886 false, 0); 4887 MemOpChains.push_back(Load.getValue(1)); 4888 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); 4889 } 4890 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){ 4891 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType()); 4892 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour); 4893 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, 4894 MachinePointerInfo(), 4895 false, false, false, 0); 4896 MemOpChains.push_back(Load.getValue(1)); 4897 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); 4898 } 4899 } else { 4900 // If we have any FPRs remaining, we may also have GPRs remaining. 4901 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available 4902 // GPRs. 4903 if (GPR_idx != NumGPRs) 4904 ++GPR_idx; 4905 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && 4906 !isPPC64) // PPC64 has 64-bit GPR's obviously :) 4907 ++GPR_idx; 4908 } 4909 } else 4910 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, 4911 isPPC64, isTailCall, false, MemOpChains, 4912 TailCallArguments, dl); 4913 if (isPPC64) 4914 ArgOffset += 8; 4915 else 4916 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8; 4917 break; 4918 case MVT::v4f32: 4919 case MVT::v4i32: 4920 case MVT::v8i16: 4921 case MVT::v16i8: 4922 if (isVarArg) { 4923 // These go aligned on the stack, or in the corresponding R registers 4924 // when within range. The Darwin PPC ABI doc claims they also go in 4925 // V registers; in fact gcc does this only for arguments that are 4926 // prototyped, not for those that match the ... We do it for all 4927 // arguments, seems to work. 4928 while (ArgOffset % 16 !=0) { 4929 ArgOffset += PtrByteSize; 4930 if (GPR_idx != NumGPRs) 4931 GPR_idx++; 4932 } 4933 // We could elide this store in the case where the object fits 4934 // entirely in R registers. Maybe later. 4935 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, 4936 DAG.getConstant(ArgOffset, PtrVT)); 4937 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, 4938 MachinePointerInfo(), false, false, 0); 4939 MemOpChains.push_back(Store); 4940 if (VR_idx != NumVRs) { 4941 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, 4942 MachinePointerInfo(), 4943 false, false, false, 0); 4944 MemOpChains.push_back(Load.getValue(1)); 4945 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load)); 4946 } 4947 ArgOffset += 16; 4948 for (unsigned i=0; i<16; i+=PtrByteSize) { 4949 if (GPR_idx == NumGPRs) 4950 break; 4951 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, 4952 DAG.getConstant(i, PtrVT)); 4953 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(), 4954 false, false, false, 0); 4955 MemOpChains.push_back(Load.getValue(1)); 4956 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); 4957 } 4958 break; 4959 } 4960 4961 // Non-varargs Altivec params generally go in registers, but have 4962 // stack space allocated at the end. 4963 if (VR_idx != NumVRs) { 4964 // Doesn't have GPR space allocated. 4965 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg)); 4966 } else if (nAltivecParamsAtEnd==0) { 4967 // We are emitting Altivec params in order. 4968 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, 4969 isPPC64, isTailCall, true, MemOpChains, 4970 TailCallArguments, dl); 4971 ArgOffset += 16; 4972 } 4973 break; 4974 } 4975 } 4976 // If all Altivec parameters fit in registers, as they usually do, 4977 // they get stack space following the non-Altivec parameters. We 4978 // don't track this here because nobody below needs it. 4979 // If there are more Altivec parameters than fit in registers emit 4980 // the stores here. 4981 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) { 4982 unsigned j = 0; 4983 // Offset is aligned; skip 1st 12 params which go in V registers. 4984 ArgOffset = ((ArgOffset+15)/16)*16; 4985 ArgOffset += 12*16; 4986 for (unsigned i = 0; i != NumOps; ++i) { 4987 SDValue Arg = OutVals[i]; 4988 EVT ArgType = Outs[i].VT; 4989 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 || 4990 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) { 4991 if (++j > NumVRs) { 4992 SDValue PtrOff; 4993 // We are emitting Altivec params in order. 4994 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, 4995 isPPC64, isTailCall, true, MemOpChains, 4996 TailCallArguments, dl); 4997 ArgOffset += 16; 4998 } 4999 } 5000 } 5001 } 5002 5003 if (!MemOpChains.empty()) 5004 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains); 5005 5006 // On Darwin, R12 must contain the address of an indirect callee. This does 5007 // not mean the MTCTR instruction must use R12; it's easier to model this as 5008 // an extra parameter, so do that. 5009 if (!isTailCall && 5010 !dyn_cast<GlobalAddressSDNode>(Callee) && 5011 !dyn_cast<ExternalSymbolSDNode>(Callee) && 5012 !isBLACompatibleAddress(Callee, DAG)) 5013 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 : 5014 PPC::R12), Callee)); 5015 5016 // Build a sequence of copy-to-reg nodes chained together with token chain 5017 // and flag operands which copy the outgoing args into the appropriate regs. 5018 SDValue InFlag; 5019 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { 5020 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, 5021 RegsToPass[i].second, InFlag); 5022 InFlag = Chain.getValue(1); 5023 } 5024 5025 if (isTailCall) 5026 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp, 5027 FPOp, true, TailCallArguments); 5028 5029 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG, 5030 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes, 5031 Ins, InVals); 5032 } 5033 5034 bool 5035 PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv, 5036 MachineFunction &MF, bool isVarArg, 5037 const SmallVectorImpl<ISD::OutputArg> &Outs, 5038 LLVMContext &Context) const { 5039 SmallVector<CCValAssign, 16> RVLocs; 5040 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context); 5041 return CCInfo.CheckReturn(Outs, RetCC_PPC); 5042 } 5043 5044 SDValue 5045 PPCTargetLowering::LowerReturn(SDValue Chain, 5046 CallingConv::ID CallConv, bool isVarArg, 5047 const SmallVectorImpl<ISD::OutputArg> &Outs, 5048 const SmallVectorImpl<SDValue> &OutVals, 5049 SDLoc dl, SelectionDAG &DAG) const { 5050 5051 SmallVector<CCValAssign, 16> RVLocs; 5052 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs, 5053 *DAG.getContext()); 5054 CCInfo.AnalyzeReturn(Outs, RetCC_PPC); 5055 5056 SDValue Flag; 5057 SmallVector<SDValue, 4> RetOps(1, Chain); 5058 5059 // Copy the result values into the output registers. 5060 for (unsigned i = 0; i != RVLocs.size(); ++i) { 5061 CCValAssign &VA = RVLocs[i]; 5062 assert(VA.isRegLoc() && "Can only return in registers!"); 5063 5064 SDValue Arg = OutVals[i]; 5065 5066 switch (VA.getLocInfo()) { 5067 default: llvm_unreachable("Unknown loc info!"); 5068 case CCValAssign::Full: break; 5069 case CCValAssign::AExt: 5070 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg); 5071 break; 5072 case CCValAssign::ZExt: 5073 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg); 5074 break; 5075 case CCValAssign::SExt: 5076 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg); 5077 break; 5078 } 5079 5080 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag); 5081 Flag = Chain.getValue(1); 5082 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT())); 5083 } 5084 5085 RetOps[0] = Chain; // Update chain. 5086 5087 // Add the flag if we have it. 5088 if (Flag.getNode()) 5089 RetOps.push_back(Flag); 5090 5091 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps); 5092 } 5093 5094 SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG, 5095 const PPCSubtarget &Subtarget) const { 5096 // When we pop the dynamic allocation we need to restore the SP link. 5097 SDLoc dl(Op); 5098 5099 // Get the corect type for pointers. 5100 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); 5101 5102 // Construct the stack pointer operand. 5103 bool isPPC64 = Subtarget.isPPC64(); 5104 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1; 5105 SDValue StackPtr = DAG.getRegister(SP, PtrVT); 5106 5107 // Get the operands for the STACKRESTORE. 5108 SDValue Chain = Op.getOperand(0); 5109 SDValue SaveSP = Op.getOperand(1); 5110 5111 // Load the old link SP. 5112 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, 5113 MachinePointerInfo(), 5114 false, false, false, 0); 5115 5116 // Restore the stack pointer. 5117 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP); 5118 5119 // Store the old link SP. 5120 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(), 5121 false, false, 0); 5122 } 5123 5124 5125 5126 SDValue 5127 PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const { 5128 MachineFunction &MF = DAG.getMachineFunction(); 5129 bool isPPC64 = Subtarget.isPPC64(); 5130 bool isDarwinABI = Subtarget.isDarwinABI(); 5131 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); 5132 5133 // Get current frame pointer save index. The users of this index will be 5134 // primarily DYNALLOC instructions. 5135 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>(); 5136 int RASI = FI->getReturnAddrSaveIndex(); 5137 5138 // If the frame pointer save index hasn't been defined yet. 5139 if (!RASI) { 5140 // Find out what the fix offset of the frame pointer save area. 5141 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI); 5142 // Allocate the frame index for frame pointer save area. 5143 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true); 5144 // Save the result. 5145 FI->setReturnAddrSaveIndex(RASI); 5146 } 5147 return DAG.getFrameIndex(RASI, PtrVT); 5148 } 5149 5150 SDValue 5151 PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const { 5152 MachineFunction &MF = DAG.getMachineFunction(); 5153 bool isPPC64 = Subtarget.isPPC64(); 5154 bool isDarwinABI = Subtarget.isDarwinABI(); 5155 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); 5156 5157 // Get current frame pointer save index. The users of this index will be 5158 // primarily DYNALLOC instructions. 5159 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>(); 5160 int FPSI = FI->getFramePointerSaveIndex(); 5161 5162 // If the frame pointer save index hasn't been defined yet. 5163 if (!FPSI) { 5164 // Find out what the fix offset of the frame pointer save area. 5165 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64, 5166 isDarwinABI); 5167 5168 // Allocate the frame index for frame pointer save area. 5169 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true); 5170 // Save the result. 5171 FI->setFramePointerSaveIndex(FPSI); 5172 } 5173 return DAG.getFrameIndex(FPSI, PtrVT); 5174 } 5175 5176 SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, 5177 SelectionDAG &DAG, 5178 const PPCSubtarget &Subtarget) const { 5179 // Get the inputs. 5180 SDValue Chain = Op.getOperand(0); 5181 SDValue Size = Op.getOperand(1); 5182 SDLoc dl(Op); 5183 5184 // Get the corect type for pointers. 5185 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); 5186 // Negate the size. 5187 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT, 5188 DAG.getConstant(0, PtrVT), Size); 5189 // Construct a node for the frame pointer save index. 5190 SDValue FPSIdx = getFramePointerFrameIndex(DAG); 5191 // Build a DYNALLOC node. 5192 SDValue Ops[3] = { Chain, NegSize, FPSIdx }; 5193 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other); 5194 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops); 5195 } 5196 5197 SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op, 5198 SelectionDAG &DAG) const { 5199 SDLoc DL(Op); 5200 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL, 5201 DAG.getVTList(MVT::i32, MVT::Other), 5202 Op.getOperand(0), Op.getOperand(1)); 5203 } 5204 5205 SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op, 5206 SelectionDAG &DAG) const { 5207 SDLoc DL(Op); 5208 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other, 5209 Op.getOperand(0), Op.getOperand(1)); 5210 } 5211 5212 SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const { 5213 assert(Op.getValueType() == MVT::i1 && 5214 "Custom lowering only for i1 loads"); 5215 5216 // First, load 8 bits into 32 bits, then truncate to 1 bit. 5217 5218 SDLoc dl(Op); 5219 LoadSDNode *LD = cast<LoadSDNode>(Op); 5220 5221 SDValue Chain = LD->getChain(); 5222 SDValue BasePtr = LD->getBasePtr(); 5223 MachineMemOperand *MMO = LD->getMemOperand(); 5224 5225 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain, 5226 BasePtr, MVT::i8, MMO); 5227 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD); 5228 5229 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) }; 5230 return DAG.getMergeValues(Ops, dl); 5231 } 5232 5233 SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const { 5234 assert(Op.getOperand(1).getValueType() == MVT::i1 && 5235 "Custom lowering only for i1 stores"); 5236 5237 // First, zero extend to 32 bits, then use a truncating store to 8 bits. 5238 5239 SDLoc dl(Op); 5240 StoreSDNode *ST = cast<StoreSDNode>(Op); 5241 5242 SDValue Chain = ST->getChain(); 5243 SDValue BasePtr = ST->getBasePtr(); 5244 SDValue Value = ST->getValue(); 5245 MachineMemOperand *MMO = ST->getMemOperand(); 5246 5247 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value); 5248 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO); 5249 } 5250 5251 // FIXME: Remove this once the ANDI glue bug is fixed: 5252 SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const { 5253 assert(Op.getValueType() == MVT::i1 && 5254 "Custom lowering only for i1 results"); 5255 5256 SDLoc DL(Op); 5257 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1, 5258 Op.getOperand(0)); 5259 } 5260 5261 /// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when 5262 /// possible. 5263 SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const { 5264 // Not FP? Not a fsel. 5265 if (!Op.getOperand(0).getValueType().isFloatingPoint() || 5266 !Op.getOperand(2).getValueType().isFloatingPoint()) 5267 return Op; 5268 5269 // We might be able to do better than this under some circumstances, but in 5270 // general, fsel-based lowering of select is a finite-math-only optimization. 5271 // For more information, see section F.3 of the 2.06 ISA specification. 5272 if (!DAG.getTarget().Options.NoInfsFPMath || 5273 !DAG.getTarget().Options.NoNaNsFPMath) 5274 return Op; 5275 5276 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get(); 5277 5278 EVT ResVT = Op.getValueType(); 5279 EVT CmpVT = Op.getOperand(0).getValueType(); 5280 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1); 5281 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3); 5282 SDLoc dl(Op); 5283 5284 // If the RHS of the comparison is a 0.0, we don't need to do the 5285 // subtraction at all. 5286 SDValue Sel1; 5287 if (isFloatingPointZero(RHS)) 5288 switch (CC) { 5289 default: break; // SETUO etc aren't handled by fsel. 5290 case ISD::SETNE: 5291 std::swap(TV, FV); 5292 case ISD::SETEQ: 5293 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits 5294 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS); 5295 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV); 5296 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits 5297 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1); 5298 return DAG.getNode(PPCISD::FSEL, dl, ResVT, 5299 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV); 5300 case ISD::SETULT: 5301 case ISD::SETLT: 5302 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt 5303 case ISD::SETOGE: 5304 case ISD::SETGE: 5305 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits 5306 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS); 5307 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV); 5308 case ISD::SETUGT: 5309 case ISD::SETGT: 5310 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt 5311 case ISD::SETOLE: 5312 case ISD::SETLE: 5313 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits 5314 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS); 5315 return DAG.getNode(PPCISD::FSEL, dl, ResVT, 5316 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV); 5317 } 5318 5319 SDValue Cmp; 5320 switch (CC) { 5321 default: break; // SETUO etc aren't handled by fsel. 5322 case ISD::SETNE: 5323 std::swap(TV, FV); 5324 case ISD::SETEQ: 5325 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS); 5326 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits 5327 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); 5328 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV); 5329 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits 5330 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1); 5331 return DAG.getNode(PPCISD::FSEL, dl, ResVT, 5332 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV); 5333 case ISD::SETULT: 5334 case ISD::SETLT: 5335 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS); 5336 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits 5337 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); 5338 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV); 5339 case ISD::SETOGE: 5340 case ISD::SETGE: 5341 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS); 5342 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits 5343 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); 5344 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV); 5345 case ISD::SETUGT: 5346 case ISD::SETGT: 5347 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS); 5348 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits 5349 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); 5350 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV); 5351 case ISD::SETOLE: 5352 case ISD::SETLE: 5353 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS); 5354 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits 5355 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); 5356 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV); 5357 } 5358 return Op; 5359 } 5360 5361 // FIXME: Split this code up when LegalizeDAGTypes lands. 5362 SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, 5363 SDLoc dl) const { 5364 assert(Op.getOperand(0).getValueType().isFloatingPoint()); 5365 SDValue Src = Op.getOperand(0); 5366 if (Src.getValueType() == MVT::f32) 5367 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src); 5368 5369 SDValue Tmp; 5370 switch (Op.getSimpleValueType().SimpleTy) { 5371 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!"); 5372 case MVT::i32: 5373 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ : 5374 (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ : 5375 PPCISD::FCTIDZ), 5376 dl, MVT::f64, Src); 5377 break; 5378 case MVT::i64: 5379 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) && 5380 "i64 FP_TO_UINT is supported only with FPCVT"); 5381 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ : 5382 PPCISD::FCTIDUZ, 5383 dl, MVT::f64, Src); 5384 break; 5385 } 5386 5387 // Convert the FP value to an int value through memory. 5388 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() && 5389 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()); 5390 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64); 5391 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex(); 5392 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI); 5393 5394 // Emit a store to the stack slot. 5395 SDValue Chain; 5396 if (i32Stack) { 5397 MachineFunction &MF = DAG.getMachineFunction(); 5398 MachineMemOperand *MMO = 5399 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4); 5400 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr }; 5401 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl, 5402 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO); 5403 } else 5404 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, 5405 MPI, false, false, 0); 5406 5407 // Result is a load from the stack slot. If loading 4 bytes, make sure to 5408 // add in a bias. 5409 if (Op.getValueType() == MVT::i32 && !i32Stack) { 5410 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr, 5411 DAG.getConstant(4, FIPtr.getValueType())); 5412 MPI = MachinePointerInfo(); 5413 } 5414 5415 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI, 5416 false, false, false, 0); 5417 } 5418 5419 SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op, 5420 SelectionDAG &DAG) const { 5421 SDLoc dl(Op); 5422 // Don't handle ppc_fp128 here; let it be lowered to a libcall. 5423 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64) 5424 return SDValue(); 5425 5426 if (Op.getOperand(0).getValueType() == MVT::i1) 5427 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0), 5428 DAG.getConstantFP(1.0, Op.getValueType()), 5429 DAG.getConstantFP(0.0, Op.getValueType())); 5430 5431 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) && 5432 "UINT_TO_FP is supported only with FPCVT"); 5433 5434 // If we have FCFIDS, then use it when converting to single-precision. 5435 // Otherwise, convert to double-precision and then round. 5436 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ? 5437 (Op.getOpcode() == ISD::UINT_TO_FP ? 5438 PPCISD::FCFIDUS : PPCISD::FCFIDS) : 5439 (Op.getOpcode() == ISD::UINT_TO_FP ? 5440 PPCISD::FCFIDU : PPCISD::FCFID); 5441 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ? 5442 MVT::f32 : MVT::f64; 5443 5444 if (Op.getOperand(0).getValueType() == MVT::i64) { 5445 SDValue SINT = Op.getOperand(0); 5446 // When converting to single-precision, we actually need to convert 5447 // to double-precision first and then round to single-precision. 5448 // To avoid double-rounding effects during that operation, we have 5449 // to prepare the input operand. Bits that might be truncated when 5450 // converting to double-precision are replaced by a bit that won't 5451 // be lost at this stage, but is below the single-precision rounding 5452 // position. 5453 // 5454 // However, if -enable-unsafe-fp-math is in effect, accept double 5455 // rounding to avoid the extra overhead. 5456 if (Op.getValueType() == MVT::f32 && 5457 !Subtarget.hasFPCVT() && 5458 !DAG.getTarget().Options.UnsafeFPMath) { 5459 5460 // Twiddle input to make sure the low 11 bits are zero. (If this 5461 // is the case, we are guaranteed the value will fit into the 53 bit 5462 // mantissa of an IEEE double-precision value without rounding.) 5463 // If any of those low 11 bits were not zero originally, make sure 5464 // bit 12 (value 2048) is set instead, so that the final rounding 5465 // to single-precision gets the correct result. 5466 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64, 5467 SINT, DAG.getConstant(2047, MVT::i64)); 5468 Round = DAG.getNode(ISD::ADD, dl, MVT::i64, 5469 Round, DAG.getConstant(2047, MVT::i64)); 5470 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT); 5471 Round = DAG.getNode(ISD::AND, dl, MVT::i64, 5472 Round, DAG.getConstant(-2048, MVT::i64)); 5473 5474 // However, we cannot use that value unconditionally: if the magnitude 5475 // of the input value is small, the bit-twiddling we did above might 5476 // end up visibly changing the output. Fortunately, in that case, we 5477 // don't need to twiddle bits since the original input will convert 5478 // exactly to double-precision floating-point already. Therefore, 5479 // construct a conditional to use the original value if the top 11 5480 // bits are all sign-bit copies, and use the rounded value computed 5481 // above otherwise. 5482 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64, 5483 SINT, DAG.getConstant(53, MVT::i32)); 5484 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64, 5485 Cond, DAG.getConstant(1, MVT::i64)); 5486 Cond = DAG.getSetCC(dl, MVT::i32, 5487 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT); 5488 5489 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT); 5490 } 5491 5492 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT); 5493 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits); 5494 5495 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) 5496 FP = DAG.getNode(ISD::FP_ROUND, dl, 5497 MVT::f32, FP, DAG.getIntPtrConstant(0)); 5498 return FP; 5499 } 5500 5501 assert(Op.getOperand(0).getValueType() == MVT::i32 && 5502 "Unhandled INT_TO_FP type in custom expander!"); 5503 // Since we only generate this in 64-bit mode, we can take advantage of 5504 // 64-bit registers. In particular, sign extend the input value into the 5505 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack 5506 // then lfd it and fcfid it. 5507 MachineFunction &MF = DAG.getMachineFunction(); 5508 MachineFrameInfo *FrameInfo = MF.getFrameInfo(); 5509 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); 5510 5511 SDValue Ld; 5512 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) { 5513 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false); 5514 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); 5515 5516 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx, 5517 MachinePointerInfo::getFixedStack(FrameIdx), 5518 false, false, 0); 5519 5520 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 && 5521 "Expected an i32 store"); 5522 MachineMemOperand *MMO = 5523 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx), 5524 MachineMemOperand::MOLoad, 4, 4); 5525 SDValue Ops[] = { Store, FIdx }; 5526 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ? 5527 PPCISD::LFIWZX : PPCISD::LFIWAX, 5528 dl, DAG.getVTList(MVT::f64, MVT::Other), 5529 Ops, MVT::i32, MMO); 5530 } else { 5531 assert(Subtarget.isPPC64() && 5532 "i32->FP without LFIWAX supported only on PPC64"); 5533 5534 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false); 5535 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); 5536 5537 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64, 5538 Op.getOperand(0)); 5539 5540 // STD the extended value into the stack slot. 5541 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx, 5542 MachinePointerInfo::getFixedStack(FrameIdx), 5543 false, false, 0); 5544 5545 // Load the value as a double. 5546 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, 5547 MachinePointerInfo::getFixedStack(FrameIdx), 5548 false, false, false, 0); 5549 } 5550 5551 // FCFID it and return it. 5552 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld); 5553 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) 5554 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0)); 5555 return FP; 5556 } 5557 5558 SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, 5559 SelectionDAG &DAG) const { 5560 SDLoc dl(Op); 5561 /* 5562 The rounding mode is in bits 30:31 of FPSR, and has the following 5563 settings: 5564 00 Round to nearest 5565 01 Round to 0 5566 10 Round to +inf 5567 11 Round to -inf 5568 5569 FLT_ROUNDS, on the other hand, expects the following: 5570 -1 Undefined 5571 0 Round to 0 5572 1 Round to nearest 5573 2 Round to +inf 5574 3 Round to -inf 5575 5576 To perform the conversion, we do: 5577 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1)) 5578 */ 5579 5580 MachineFunction &MF = DAG.getMachineFunction(); 5581 EVT VT = Op.getValueType(); 5582 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); 5583 5584 // Save FP Control Word to register 5585 EVT NodeTys[] = { 5586 MVT::f64, // return register 5587 MVT::Glue // unused in this context 5588 }; 5589 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None); 5590 5591 // Save FP register to stack slot 5592 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false); 5593 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT); 5594 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain, 5595 StackSlot, MachinePointerInfo(), false, false,0); 5596 5597 // Load FP Control Word from low 32 bits of stack slot. 5598 SDValue Four = DAG.getConstant(4, PtrVT); 5599 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four); 5600 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(), 5601 false, false, false, 0); 5602 5603 // Transform as necessary 5604 SDValue CWD1 = 5605 DAG.getNode(ISD::AND, dl, MVT::i32, 5606 CWD, DAG.getConstant(3, MVT::i32)); 5607 SDValue CWD2 = 5608 DAG.getNode(ISD::SRL, dl, MVT::i32, 5609 DAG.getNode(ISD::AND, dl, MVT::i32, 5610 DAG.getNode(ISD::XOR, dl, MVT::i32, 5611 CWD, DAG.getConstant(3, MVT::i32)), 5612 DAG.getConstant(3, MVT::i32)), 5613 DAG.getConstant(1, MVT::i32)); 5614 5615 SDValue RetVal = 5616 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2); 5617 5618 return DAG.getNode((VT.getSizeInBits() < 16 ? 5619 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal); 5620 } 5621 5622 SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const { 5623 EVT VT = Op.getValueType(); 5624 unsigned BitWidth = VT.getSizeInBits(); 5625 SDLoc dl(Op); 5626 assert(Op.getNumOperands() == 3 && 5627 VT == Op.getOperand(1).getValueType() && 5628 "Unexpected SHL!"); 5629 5630 // Expand into a bunch of logical ops. Note that these ops 5631 // depend on the PPC behavior for oversized shift amounts. 5632 SDValue Lo = Op.getOperand(0); 5633 SDValue Hi = Op.getOperand(1); 5634 SDValue Amt = Op.getOperand(2); 5635 EVT AmtVT = Amt.getValueType(); 5636 5637 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT, 5638 DAG.getConstant(BitWidth, AmtVT), Amt); 5639 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt); 5640 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1); 5641 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3); 5642 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt, 5643 DAG.getConstant(-BitWidth, AmtVT)); 5644 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5); 5645 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6); 5646 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt); 5647 SDValue OutOps[] = { OutLo, OutHi }; 5648 return DAG.getMergeValues(OutOps, dl); 5649 } 5650 5651 SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const { 5652 EVT VT = Op.getValueType(); 5653 SDLoc dl(Op); 5654 unsigned BitWidth = VT.getSizeInBits(); 5655 assert(Op.getNumOperands() == 3 && 5656 VT == Op.getOperand(1).getValueType() && 5657 "Unexpected SRL!"); 5658 5659 // Expand into a bunch of logical ops. Note that these ops 5660 // depend on the PPC behavior for oversized shift amounts. 5661 SDValue Lo = Op.getOperand(0); 5662 SDValue Hi = Op.getOperand(1); 5663 SDValue Amt = Op.getOperand(2); 5664 EVT AmtVT = Amt.getValueType(); 5665 5666 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT, 5667 DAG.getConstant(BitWidth, AmtVT), Amt); 5668 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt); 5669 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1); 5670 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3); 5671 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt, 5672 DAG.getConstant(-BitWidth, AmtVT)); 5673 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5); 5674 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6); 5675 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt); 5676 SDValue OutOps[] = { OutLo, OutHi }; 5677 return DAG.getMergeValues(OutOps, dl); 5678 } 5679 5680 SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const { 5681 SDLoc dl(Op); 5682 EVT VT = Op.getValueType(); 5683 unsigned BitWidth = VT.getSizeInBits(); 5684 assert(Op.getNumOperands() == 3 && 5685 VT == Op.getOperand(1).getValueType() && 5686 "Unexpected SRA!"); 5687 5688 // Expand into a bunch of logical ops, followed by a select_cc. 5689 SDValue Lo = Op.getOperand(0); 5690 SDValue Hi = Op.getOperand(1); 5691 SDValue Amt = Op.getOperand(2); 5692 EVT AmtVT = Amt.getValueType(); 5693 5694 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT, 5695 DAG.getConstant(BitWidth, AmtVT), Amt); 5696 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt); 5697 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1); 5698 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3); 5699 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt, 5700 DAG.getConstant(-BitWidth, AmtVT)); 5701 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5); 5702 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt); 5703 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT), 5704 Tmp4, Tmp6, ISD::SETLE); 5705 SDValue OutOps[] = { OutLo, OutHi }; 5706 return DAG.getMergeValues(OutOps, dl); 5707 } 5708 5709 //===----------------------------------------------------------------------===// 5710 // Vector related lowering. 5711 // 5712 5713 /// BuildSplatI - Build a canonical splati of Val with an element size of 5714 /// SplatSize. Cast the result to VT. 5715 static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT, 5716 SelectionDAG &DAG, SDLoc dl) { 5717 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!"); 5718 5719 static const EVT VTys[] = { // canonical VT to use for each size. 5720 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32 5721 }; 5722 5723 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1]; 5724 5725 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize. 5726 if (Val == -1) 5727 SplatSize = 1; 5728 5729 EVT CanonicalVT = VTys[SplatSize-1]; 5730 5731 // Build a canonical splat for this value. 5732 SDValue Elt = DAG.getConstant(Val, MVT::i32); 5733 SmallVector<SDValue, 8> Ops; 5734 Ops.assign(CanonicalVT.getVectorNumElements(), Elt); 5735 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops); 5736 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res); 5737 } 5738 5739 /// BuildIntrinsicOp - Return a unary operator intrinsic node with the 5740 /// specified intrinsic ID. 5741 static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op, 5742 SelectionDAG &DAG, SDLoc dl, 5743 EVT DestVT = MVT::Other) { 5744 if (DestVT == MVT::Other) DestVT = Op.getValueType(); 5745 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT, 5746 DAG.getConstant(IID, MVT::i32), Op); 5747 } 5748 5749 /// BuildIntrinsicOp - Return a binary operator intrinsic node with the 5750 /// specified intrinsic ID. 5751 static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS, 5752 SelectionDAG &DAG, SDLoc dl, 5753 EVT DestVT = MVT::Other) { 5754 if (DestVT == MVT::Other) DestVT = LHS.getValueType(); 5755 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT, 5756 DAG.getConstant(IID, MVT::i32), LHS, RHS); 5757 } 5758 5759 /// BuildIntrinsicOp - Return a ternary operator intrinsic node with the 5760 /// specified intrinsic ID. 5761 static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1, 5762 SDValue Op2, SelectionDAG &DAG, 5763 SDLoc dl, EVT DestVT = MVT::Other) { 5764 if (DestVT == MVT::Other) DestVT = Op0.getValueType(); 5765 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT, 5766 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2); 5767 } 5768 5769 5770 /// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified 5771 /// amount. The result has the specified value type. 5772 static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt, 5773 EVT VT, SelectionDAG &DAG, SDLoc dl) { 5774 // Force LHS/RHS to be the right type. 5775 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS); 5776 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS); 5777 5778 int Ops[16]; 5779 for (unsigned i = 0; i != 16; ++i) 5780 Ops[i] = i + Amt; 5781 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops); 5782 return DAG.getNode(ISD::BITCAST, dl, VT, T); 5783 } 5784 5785 // If this is a case we can't handle, return null and let the default 5786 // expansion code take care of it. If we CAN select this case, and if it 5787 // selects to a single instruction, return Op. Otherwise, if we can codegen 5788 // this case more efficiently than a constant pool load, lower it to the 5789 // sequence of ops that should be used. 5790 SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op, 5791 SelectionDAG &DAG) const { 5792 SDLoc dl(Op); 5793 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode()); 5794 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR"); 5795 5796 // Check if this is a splat of a constant value. 5797 APInt APSplatBits, APSplatUndef; 5798 unsigned SplatBitSize; 5799 bool HasAnyUndefs; 5800 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize, 5801 HasAnyUndefs, 0, true) || SplatBitSize > 32) 5802 return SDValue(); 5803 5804 unsigned SplatBits = APSplatBits.getZExtValue(); 5805 unsigned SplatUndef = APSplatUndef.getZExtValue(); 5806 unsigned SplatSize = SplatBitSize / 8; 5807 5808 // First, handle single instruction cases. 5809 5810 // All zeros? 5811 if (SplatBits == 0) { 5812 // Canonicalize all zero vectors to be v4i32. 5813 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) { 5814 SDValue Z = DAG.getConstant(0, MVT::i32); 5815 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z); 5816 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z); 5817 } 5818 return Op; 5819 } 5820 5821 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw]. 5822 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >> 5823 (32-SplatBitSize)); 5824 if (SextVal >= -16 && SextVal <= 15) 5825 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl); 5826 5827 5828 // Two instruction sequences. 5829 5830 // If this value is in the range [-32,30] and is even, use: 5831 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2) 5832 // If this value is in the range [17,31] and is odd, use: 5833 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16) 5834 // If this value is in the range [-31,-17] and is odd, use: 5835 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16) 5836 // Note the last two are three-instruction sequences. 5837 if (SextVal >= -32 && SextVal <= 31) { 5838 // To avoid having these optimizations undone by constant folding, 5839 // we convert to a pseudo that will be expanded later into one of 5840 // the above forms. 5841 SDValue Elt = DAG.getConstant(SextVal, MVT::i32); 5842 EVT VT = (SplatSize == 1 ? MVT::v16i8 : 5843 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32)); 5844 SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32); 5845 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize); 5846 if (VT == Op.getValueType()) 5847 return RetVal; 5848 else 5849 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal); 5850 } 5851 5852 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is 5853 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important 5854 // for fneg/fabs. 5855 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) { 5856 // Make -1 and vspltisw -1: 5857 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl); 5858 5859 // Make the VSLW intrinsic, computing 0x8000_0000. 5860 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV, 5861 OnesV, DAG, dl); 5862 5863 // xor by OnesV to invert it. 5864 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV); 5865 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); 5866 } 5867 5868 // The remaining cases assume either big endian element order or 5869 // a splat-size that equates to the element size of the vector 5870 // to be built. An example that doesn't work for little endian is 5871 // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits 5872 // and a vector element size of 16 bits. The code below will 5873 // produce the vector in big endian element order, which for little 5874 // endian is {-1, 0, -1, 0, -1, 0, -1, 0}. 5875 5876 // For now, just avoid these optimizations in that case. 5877 // FIXME: Develop correct optimizations for LE with mismatched 5878 // splat and element sizes. 5879 5880 if (Subtarget.isLittleEndian() && 5881 SplatSize != Op.getValueType().getVectorElementType().getSizeInBits()) 5882 return SDValue(); 5883 5884 // Check to see if this is a wide variety of vsplti*, binop self cases. 5885 static const signed char SplatCsts[] = { 5886 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7, 5887 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16 5888 }; 5889 5890 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) { 5891 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for 5892 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1' 5893 int i = SplatCsts[idx]; 5894 5895 // Figure out what shift amount will be used by altivec if shifted by i in 5896 // this splat size. 5897 unsigned TypeShiftAmt = i & (SplatBitSize-1); 5898 5899 // vsplti + shl self. 5900 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) { 5901 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl); 5902 static const unsigned IIDs[] = { // Intrinsic to use for each size. 5903 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0, 5904 Intrinsic::ppc_altivec_vslw 5905 }; 5906 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl); 5907 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); 5908 } 5909 5910 // vsplti + srl self. 5911 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) { 5912 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl); 5913 static const unsigned IIDs[] = { // Intrinsic to use for each size. 5914 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0, 5915 Intrinsic::ppc_altivec_vsrw 5916 }; 5917 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl); 5918 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); 5919 } 5920 5921 // vsplti + sra self. 5922 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) { 5923 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl); 5924 static const unsigned IIDs[] = { // Intrinsic to use for each size. 5925 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0, 5926 Intrinsic::ppc_altivec_vsraw 5927 }; 5928 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl); 5929 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); 5930 } 5931 5932 // vsplti + rol self. 5933 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) | 5934 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) { 5935 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl); 5936 static const unsigned IIDs[] = { // Intrinsic to use for each size. 5937 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0, 5938 Intrinsic::ppc_altivec_vrlw 5939 }; 5940 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl); 5941 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); 5942 } 5943 5944 // t = vsplti c, result = vsldoi t, t, 1 5945 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) { 5946 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl); 5947 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl); 5948 } 5949 // t = vsplti c, result = vsldoi t, t, 2 5950 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) { 5951 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl); 5952 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl); 5953 } 5954 // t = vsplti c, result = vsldoi t, t, 3 5955 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) { 5956 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl); 5957 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl); 5958 } 5959 } 5960 5961 return SDValue(); 5962 } 5963 5964 /// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit 5965 /// the specified operations to build the shuffle. 5966 static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS, 5967 SDValue RHS, SelectionDAG &DAG, 5968 SDLoc dl) { 5969 unsigned OpNum = (PFEntry >> 26) & 0x0F; 5970 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1); 5971 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1); 5972 5973 enum { 5974 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3> 5975 OP_VMRGHW, 5976 OP_VMRGLW, 5977 OP_VSPLTISW0, 5978 OP_VSPLTISW1, 5979 OP_VSPLTISW2, 5980 OP_VSPLTISW3, 5981 OP_VSLDOI4, 5982 OP_VSLDOI8, 5983 OP_VSLDOI12 5984 }; 5985 5986 if (OpNum == OP_COPY) { 5987 if (LHSID == (1*9+2)*9+3) return LHS; 5988 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!"); 5989 return RHS; 5990 } 5991 5992 SDValue OpLHS, OpRHS; 5993 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl); 5994 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl); 5995 5996 int ShufIdxs[16]; 5997 switch (OpNum) { 5998 default: llvm_unreachable("Unknown i32 permute!"); 5999 case OP_VMRGHW: 6000 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3; 6001 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19; 6002 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7; 6003 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23; 6004 break; 6005 case OP_VMRGLW: 6006 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11; 6007 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27; 6008 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15; 6009 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31; 6010 break; 6011 case OP_VSPLTISW0: 6012 for (unsigned i = 0; i != 16; ++i) 6013 ShufIdxs[i] = (i&3)+0; 6014 break; 6015 case OP_VSPLTISW1: 6016 for (unsigned i = 0; i != 16; ++i) 6017 ShufIdxs[i] = (i&3)+4; 6018 break; 6019 case OP_VSPLTISW2: 6020 for (unsigned i = 0; i != 16; ++i) 6021 ShufIdxs[i] = (i&3)+8; 6022 break; 6023 case OP_VSPLTISW3: 6024 for (unsigned i = 0; i != 16; ++i) 6025 ShufIdxs[i] = (i&3)+12; 6026 break; 6027 case OP_VSLDOI4: 6028 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl); 6029 case OP_VSLDOI8: 6030 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl); 6031 case OP_VSLDOI12: 6032 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl); 6033 } 6034 EVT VT = OpLHS.getValueType(); 6035 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS); 6036 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS); 6037 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs); 6038 return DAG.getNode(ISD::BITCAST, dl, VT, T); 6039 } 6040 6041 /// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this 6042 /// is a shuffle we can handle in a single instruction, return it. Otherwise, 6043 /// return the code it can be lowered into. Worst case, it can always be 6044 /// lowered into a vperm. 6045 SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, 6046 SelectionDAG &DAG) const { 6047 SDLoc dl(Op); 6048 SDValue V1 = Op.getOperand(0); 6049 SDValue V2 = Op.getOperand(1); 6050 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op); 6051 EVT VT = Op.getValueType(); 6052 bool isLittleEndian = Subtarget.isLittleEndian(); 6053 6054 // Cases that are handled by instructions that take permute immediates 6055 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be 6056 // selected by the instruction selector. 6057 if (V2.getOpcode() == ISD::UNDEF) { 6058 if (PPC::isSplatShuffleMask(SVOp, 1) || 6059 PPC::isSplatShuffleMask(SVOp, 2) || 6060 PPC::isSplatShuffleMask(SVOp, 4) || 6061 PPC::isVPKUWUMShuffleMask(SVOp, 1, DAG) || 6062 PPC::isVPKUHUMShuffleMask(SVOp, 1, DAG) || 6063 PPC::isVSLDOIShuffleMask(SVOp, 1, DAG) != -1 || 6064 PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) || 6065 PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) || 6066 PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) || 6067 PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) || 6068 PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) || 6069 PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG)) { 6070 return Op; 6071 } 6072 } 6073 6074 // Altivec has a variety of "shuffle immediates" that take two vector inputs 6075 // and produce a fixed permutation. If any of these match, do not lower to 6076 // VPERM. 6077 unsigned int ShuffleKind = isLittleEndian ? 2 : 0; 6078 if (PPC::isVPKUWUMShuffleMask(SVOp, ShuffleKind, DAG) || 6079 PPC::isVPKUHUMShuffleMask(SVOp, ShuffleKind, DAG) || 6080 PPC::isVSLDOIShuffleMask(SVOp, ShuffleKind, DAG) != -1 || 6081 PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) || 6082 PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) || 6083 PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) || 6084 PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) || 6085 PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) || 6086 PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG)) 6087 return Op; 6088 6089 // Check to see if this is a shuffle of 4-byte values. If so, we can use our 6090 // perfect shuffle table to emit an optimal matching sequence. 6091 ArrayRef<int> PermMask = SVOp->getMask(); 6092 6093 unsigned PFIndexes[4]; 6094 bool isFourElementShuffle = true; 6095 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number 6096 unsigned EltNo = 8; // Start out undef. 6097 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte. 6098 if (PermMask[i*4+j] < 0) 6099 continue; // Undef, ignore it. 6100 6101 unsigned ByteSource = PermMask[i*4+j]; 6102 if ((ByteSource & 3) != j) { 6103 isFourElementShuffle = false; 6104 break; 6105 } 6106 6107 if (EltNo == 8) { 6108 EltNo = ByteSource/4; 6109 } else if (EltNo != ByteSource/4) { 6110 isFourElementShuffle = false; 6111 break; 6112 } 6113 } 6114 PFIndexes[i] = EltNo; 6115 } 6116 6117 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the 6118 // perfect shuffle vector to determine if it is cost effective to do this as 6119 // discrete instructions, or whether we should use a vperm. 6120 // For now, we skip this for little endian until such time as we have a 6121 // little-endian perfect shuffle table. 6122 if (isFourElementShuffle && !isLittleEndian) { 6123 // Compute the index in the perfect shuffle table. 6124 unsigned PFTableIndex = 6125 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3]; 6126 6127 unsigned PFEntry = PerfectShuffleTable[PFTableIndex]; 6128 unsigned Cost = (PFEntry >> 30); 6129 6130 // Determining when to avoid vperm is tricky. Many things affect the cost 6131 // of vperm, particularly how many times the perm mask needs to be computed. 6132 // For example, if the perm mask can be hoisted out of a loop or is already 6133 // used (perhaps because there are multiple permutes with the same shuffle 6134 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of 6135 // the loop requires an extra register. 6136 // 6137 // As a compromise, we only emit discrete instructions if the shuffle can be 6138 // generated in 3 or fewer operations. When we have loop information 6139 // available, if this block is within a loop, we should avoid using vperm 6140 // for 3-operation perms and use a constant pool load instead. 6141 if (Cost < 3) 6142 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl); 6143 } 6144 6145 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant 6146 // vector that will get spilled to the constant pool. 6147 if (V2.getOpcode() == ISD::UNDEF) V2 = V1; 6148 6149 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except 6150 // that it is in input element units, not in bytes. Convert now. 6151 6152 // For little endian, the order of the input vectors is reversed, and 6153 // the permutation mask is complemented with respect to 31. This is 6154 // necessary to produce proper semantics with the big-endian-biased vperm 6155 // instruction. 6156 EVT EltVT = V1.getValueType().getVectorElementType(); 6157 unsigned BytesPerElement = EltVT.getSizeInBits()/8; 6158 6159 SmallVector<SDValue, 16> ResultMask; 6160 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) { 6161 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i]; 6162 6163 for (unsigned j = 0; j != BytesPerElement; ++j) 6164 if (isLittleEndian) 6165 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j), 6166 MVT::i32)); 6167 else 6168 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j, 6169 MVT::i32)); 6170 } 6171 6172 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8, 6173 ResultMask); 6174 if (isLittleEndian) 6175 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), 6176 V2, V1, VPermMask); 6177 else 6178 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), 6179 V1, V2, VPermMask); 6180 } 6181 6182 /// getAltivecCompareInfo - Given an intrinsic, return false if it is not an 6183 /// altivec comparison. If it is, return true and fill in Opc/isDot with 6184 /// information about the intrinsic. 6185 static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc, 6186 bool &isDot) { 6187 unsigned IntrinsicID = 6188 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue(); 6189 CompareOpc = -1; 6190 isDot = false; 6191 switch (IntrinsicID) { 6192 default: return false; 6193 // Comparison predicates. 6194 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break; 6195 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break; 6196 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break; 6197 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break; 6198 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break; 6199 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break; 6200 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break; 6201 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break; 6202 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break; 6203 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break; 6204 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break; 6205 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break; 6206 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break; 6207 6208 // Normal Comparisons. 6209 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break; 6210 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break; 6211 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break; 6212 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break; 6213 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break; 6214 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break; 6215 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break; 6216 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break; 6217 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break; 6218 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break; 6219 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break; 6220 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break; 6221 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break; 6222 } 6223 return true; 6224 } 6225 6226 /// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom 6227 /// lower, do it, otherwise return null. 6228 SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, 6229 SelectionDAG &DAG) const { 6230 // If this is a lowered altivec predicate compare, CompareOpc is set to the 6231 // opcode number of the comparison. 6232 SDLoc dl(Op); 6233 int CompareOpc; 6234 bool isDot; 6235 if (!getAltivecCompareInfo(Op, CompareOpc, isDot)) 6236 return SDValue(); // Don't custom lower most intrinsics. 6237 6238 // If this is a non-dot comparison, make the VCMP node and we are done. 6239 if (!isDot) { 6240 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(), 6241 Op.getOperand(1), Op.getOperand(2), 6242 DAG.getConstant(CompareOpc, MVT::i32)); 6243 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp); 6244 } 6245 6246 // Create the PPCISD altivec 'dot' comparison node. 6247 SDValue Ops[] = { 6248 Op.getOperand(2), // LHS 6249 Op.getOperand(3), // RHS 6250 DAG.getConstant(CompareOpc, MVT::i32) 6251 }; 6252 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue }; 6253 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops); 6254 6255 // Now that we have the comparison, emit a copy from the CR to a GPR. 6256 // This is flagged to the above dot comparison. 6257 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32, 6258 DAG.getRegister(PPC::CR6, MVT::i32), 6259 CompNode.getValue(1)); 6260 6261 // Unpack the result based on how the target uses it. 6262 unsigned BitNo; // Bit # of CR6. 6263 bool InvertBit; // Invert result? 6264 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) { 6265 default: // Can't happen, don't crash on invalid number though. 6266 case 0: // Return the value of the EQ bit of CR6. 6267 BitNo = 0; InvertBit = false; 6268 break; 6269 case 1: // Return the inverted value of the EQ bit of CR6. 6270 BitNo = 0; InvertBit = true; 6271 break; 6272 case 2: // Return the value of the LT bit of CR6. 6273 BitNo = 2; InvertBit = false; 6274 break; 6275 case 3: // Return the inverted value of the LT bit of CR6. 6276 BitNo = 2; InvertBit = true; 6277 break; 6278 } 6279 6280 // Shift the bit into the low position. 6281 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags, 6282 DAG.getConstant(8-(3-BitNo), MVT::i32)); 6283 // Isolate the bit. 6284 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags, 6285 DAG.getConstant(1, MVT::i32)); 6286 6287 // If we are supposed to, toggle the bit. 6288 if (InvertBit) 6289 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags, 6290 DAG.getConstant(1, MVT::i32)); 6291 return Flags; 6292 } 6293 6294 SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, 6295 SelectionDAG &DAG) const { 6296 SDLoc dl(Op); 6297 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int 6298 // instructions), but for smaller types, we need to first extend up to v2i32 6299 // before doing going farther. 6300 if (Op.getValueType() == MVT::v2i64) { 6301 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT(); 6302 if (ExtVT != MVT::v2i32) { 6303 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)); 6304 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op, 6305 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(), 6306 ExtVT.getVectorElementType(), 4))); 6307 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op); 6308 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op, 6309 DAG.getValueType(MVT::v2i32)); 6310 } 6311 6312 return Op; 6313 } 6314 6315 return SDValue(); 6316 } 6317 6318 SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, 6319 SelectionDAG &DAG) const { 6320 SDLoc dl(Op); 6321 // Create a stack slot that is 16-byte aligned. 6322 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo(); 6323 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false); 6324 EVT PtrVT = getPointerTy(); 6325 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); 6326 6327 // Store the input value into Value#0 of the stack slot. 6328 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, 6329 Op.getOperand(0), FIdx, MachinePointerInfo(), 6330 false, false, 0); 6331 // Load it out. 6332 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(), 6333 false, false, false, 0); 6334 } 6335 6336 SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const { 6337 SDLoc dl(Op); 6338 if (Op.getValueType() == MVT::v4i32) { 6339 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1); 6340 6341 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl); 6342 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt. 6343 6344 SDValue RHSSwap = // = vrlw RHS, 16 6345 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl); 6346 6347 // Shrinkify inputs to v8i16. 6348 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS); 6349 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS); 6350 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap); 6351 6352 // Low parts multiplied together, generating 32-bit results (we ignore the 6353 // top parts). 6354 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh, 6355 LHS, RHS, DAG, dl, MVT::v4i32); 6356 6357 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm, 6358 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32); 6359 // Shift the high parts up 16 bits. 6360 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, 6361 Neg16, DAG, dl); 6362 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd); 6363 } else if (Op.getValueType() == MVT::v8i16) { 6364 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1); 6365 6366 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl); 6367 6368 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm, 6369 LHS, RHS, Zero, DAG, dl); 6370 } else if (Op.getValueType() == MVT::v16i8) { 6371 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1); 6372 bool isLittleEndian = Subtarget.isLittleEndian(); 6373 6374 // Multiply the even 8-bit parts, producing 16-bit sums. 6375 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub, 6376 LHS, RHS, DAG, dl, MVT::v8i16); 6377 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts); 6378 6379 // Multiply the odd 8-bit parts, producing 16-bit sums. 6380 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub, 6381 LHS, RHS, DAG, dl, MVT::v8i16); 6382 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts); 6383 6384 // Merge the results together. Because vmuleub and vmuloub are 6385 // instructions with a big-endian bias, we must reverse the 6386 // element numbering and reverse the meaning of "odd" and "even" 6387 // when generating little endian code. 6388 int Ops[16]; 6389 for (unsigned i = 0; i != 8; ++i) { 6390 if (isLittleEndian) { 6391 Ops[i*2 ] = 2*i; 6392 Ops[i*2+1] = 2*i+16; 6393 } else { 6394 Ops[i*2 ] = 2*i+1; 6395 Ops[i*2+1] = 2*i+1+16; 6396 } 6397 } 6398 if (isLittleEndian) 6399 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops); 6400 else 6401 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops); 6402 } else { 6403 llvm_unreachable("Unknown mul to lower!"); 6404 } 6405 } 6406 6407 /// LowerOperation - Provide custom lowering hooks for some operations. 6408 /// 6409 SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { 6410 switch (Op.getOpcode()) { 6411 default: llvm_unreachable("Wasn't expecting to be able to lower this!"); 6412 case ISD::ConstantPool: return LowerConstantPool(Op, DAG); 6413 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG); 6414 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG); 6415 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG); 6416 case ISD::JumpTable: return LowerJumpTable(Op, DAG); 6417 case ISD::SETCC: return LowerSETCC(Op, DAG); 6418 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG); 6419 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG); 6420 case ISD::VASTART: 6421 return LowerVASTART(Op, DAG, Subtarget); 6422 6423 case ISD::VAARG: 6424 return LowerVAARG(Op, DAG, Subtarget); 6425 6426 case ISD::VACOPY: 6427 return LowerVACOPY(Op, DAG, Subtarget); 6428 6429 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget); 6430 case ISD::DYNAMIC_STACKALLOC: 6431 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget); 6432 6433 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG); 6434 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG); 6435 6436 case ISD::LOAD: return LowerLOAD(Op, DAG); 6437 case ISD::STORE: return LowerSTORE(Op, DAG); 6438 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG); 6439 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG); 6440 case ISD::FP_TO_UINT: 6441 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG, 6442 SDLoc(Op)); 6443 case ISD::UINT_TO_FP: 6444 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG); 6445 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG); 6446 6447 // Lower 64-bit shifts. 6448 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG); 6449 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG); 6450 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG); 6451 6452 // Vector-related lowering. 6453 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG); 6454 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG); 6455 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG); 6456 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG); 6457 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG); 6458 case ISD::MUL: return LowerMUL(Op, DAG); 6459 6460 // For counter-based loop handling. 6461 case ISD::INTRINSIC_W_CHAIN: return SDValue(); 6462 6463 // Frame & Return address. 6464 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG); 6465 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG); 6466 } 6467 } 6468 6469 void PPCTargetLowering::ReplaceNodeResults(SDNode *N, 6470 SmallVectorImpl<SDValue>&Results, 6471 SelectionDAG &DAG) const { 6472 const TargetMachine &TM = getTargetMachine(); 6473 SDLoc dl(N); 6474 switch (N->getOpcode()) { 6475 default: 6476 llvm_unreachable("Do not know how to custom type legalize this operation!"); 6477 case ISD::INTRINSIC_W_CHAIN: { 6478 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 6479 Intrinsic::ppc_is_decremented_ctr_nonzero) 6480 break; 6481 6482 assert(N->getValueType(0) == MVT::i1 && 6483 "Unexpected result type for CTR decrement intrinsic"); 6484 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0)); 6485 SDVTList VTs = DAG.getVTList(SVT, MVT::Other); 6486 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0), 6487 N->getOperand(1)); 6488 6489 Results.push_back(NewInt); 6490 Results.push_back(NewInt.getValue(1)); 6491 break; 6492 } 6493 case ISD::VAARG: { 6494 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI() 6495 || TM.getSubtarget<PPCSubtarget>().isPPC64()) 6496 return; 6497 6498 EVT VT = N->getValueType(0); 6499 6500 if (VT == MVT::i64) { 6501 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget); 6502 6503 Results.push_back(NewNode); 6504 Results.push_back(NewNode.getValue(1)); 6505 } 6506 return; 6507 } 6508 case ISD::FP_ROUND_INREG: { 6509 assert(N->getValueType(0) == MVT::ppcf128); 6510 assert(N->getOperand(0).getValueType() == MVT::ppcf128); 6511 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, 6512 MVT::f64, N->getOperand(0), 6513 DAG.getIntPtrConstant(0)); 6514 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, 6515 MVT::f64, N->getOperand(0), 6516 DAG.getIntPtrConstant(1)); 6517 6518 // Add the two halves of the long double in round-to-zero mode. 6519 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi); 6520 6521 // We know the low half is about to be thrown away, so just use something 6522 // convenient. 6523 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128, 6524 FPreg, FPreg)); 6525 return; 6526 } 6527 case ISD::FP_TO_SINT: 6528 // LowerFP_TO_INT() can only handle f32 and f64. 6529 if (N->getOperand(0).getValueType() == MVT::ppcf128) 6530 return; 6531 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl)); 6532 return; 6533 } 6534 } 6535 6536 6537 //===----------------------------------------------------------------------===// 6538 // Other Lowering Code 6539 //===----------------------------------------------------------------------===// 6540 6541 static Instruction* callIntrinsic(IRBuilder<> &Builder, Intrinsic::ID Id) { 6542 Module *M = Builder.GetInsertBlock()->getParent()->getParent(); 6543 Function *Func = Intrinsic::getDeclaration(M, Id); 6544 return Builder.CreateCall(Func); 6545 } 6546 6547 // The mappings for emitLeading/TrailingFence is taken from 6548 // http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html 6549 Instruction* PPCTargetLowering::emitLeadingFence(IRBuilder<> &Builder, 6550 AtomicOrdering Ord, bool IsStore, 6551 bool IsLoad) const { 6552 if (Ord == SequentiallyConsistent) 6553 return callIntrinsic(Builder, Intrinsic::ppc_sync); 6554 else if (isAtLeastRelease(Ord)) 6555 return callIntrinsic(Builder, Intrinsic::ppc_lwsync); 6556 else 6557 return nullptr; 6558 } 6559 6560 Instruction* PPCTargetLowering::emitTrailingFence(IRBuilder<> &Builder, 6561 AtomicOrdering Ord, bool IsStore, 6562 bool IsLoad) const { 6563 if (IsLoad && isAtLeastAcquire(Ord)) 6564 return callIntrinsic(Builder, Intrinsic::ppc_lwsync); 6565 // FIXME: this is too conservative, a dependent branch + isync is enough. 6566 // See http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html and 6567 // http://www.rdrop.com/users/paulmck/scalability/paper/N2745r.2011.03.04a.html 6568 // and http://www.cl.cam.ac.uk/~pes20/cppppc/ for justification. 6569 else 6570 return nullptr; 6571 } 6572 6573 MachineBasicBlock * 6574 PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB, 6575 bool is64bit, unsigned BinOpcode) const { 6576 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0. 6577 const TargetInstrInfo *TII = 6578 getTargetMachine().getSubtargetImpl()->getInstrInfo(); 6579 6580 const BasicBlock *LLVM_BB = BB->getBasicBlock(); 6581 MachineFunction *F = BB->getParent(); 6582 MachineFunction::iterator It = BB; 6583 ++It; 6584 6585 unsigned dest = MI->getOperand(0).getReg(); 6586 unsigned ptrA = MI->getOperand(1).getReg(); 6587 unsigned ptrB = MI->getOperand(2).getReg(); 6588 unsigned incr = MI->getOperand(3).getReg(); 6589 DebugLoc dl = MI->getDebugLoc(); 6590 6591 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB); 6592 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB); 6593 F->insert(It, loopMBB); 6594 F->insert(It, exitMBB); 6595 exitMBB->splice(exitMBB->begin(), BB, 6596 std::next(MachineBasicBlock::iterator(MI)), BB->end()); 6597 exitMBB->transferSuccessorsAndUpdatePHIs(BB); 6598 6599 MachineRegisterInfo &RegInfo = F->getRegInfo(); 6600 unsigned TmpReg = (!BinOpcode) ? incr : 6601 RegInfo.createVirtualRegister( 6602 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass : 6603 (const TargetRegisterClass *) &PPC::GPRCRegClass); 6604 6605 // thisMBB: 6606 // ... 6607 // fallthrough --> loopMBB 6608 BB->addSuccessor(loopMBB); 6609 6610 // loopMBB: 6611 // l[wd]arx dest, ptr 6612 // add r0, dest, incr 6613 // st[wd]cx. r0, ptr 6614 // bne- loopMBB 6615 // fallthrough --> exitMBB 6616 BB = loopMBB; 6617 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest) 6618 .addReg(ptrA).addReg(ptrB); 6619 if (BinOpcode) 6620 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest); 6621 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX)) 6622 .addReg(TmpReg).addReg(ptrA).addReg(ptrB); 6623 BuildMI(BB, dl, TII->get(PPC::BCC)) 6624 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB); 6625 BB->addSuccessor(loopMBB); 6626 BB->addSuccessor(exitMBB); 6627 6628 // exitMBB: 6629 // ... 6630 BB = exitMBB; 6631 return BB; 6632 } 6633 6634 MachineBasicBlock * 6635 PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI, 6636 MachineBasicBlock *BB, 6637 bool is8bit, // operation 6638 unsigned BinOpcode) const { 6639 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0. 6640 const TargetInstrInfo *TII = 6641 getTargetMachine().getSubtargetImpl()->getInstrInfo(); 6642 // In 64 bit mode we have to use 64 bits for addresses, even though the 6643 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address 6644 // registers without caring whether they're 32 or 64, but here we're 6645 // doing actual arithmetic on the addresses. 6646 bool is64bit = Subtarget.isPPC64(); 6647 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO; 6648 6649 const BasicBlock *LLVM_BB = BB->getBasicBlock(); 6650 MachineFunction *F = BB->getParent(); 6651 MachineFunction::iterator It = BB; 6652 ++It; 6653 6654 unsigned dest = MI->getOperand(0).getReg(); 6655 unsigned ptrA = MI->getOperand(1).getReg(); 6656 unsigned ptrB = MI->getOperand(2).getReg(); 6657 unsigned incr = MI->getOperand(3).getReg(); 6658 DebugLoc dl = MI->getDebugLoc(); 6659 6660 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB); 6661 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB); 6662 F->insert(It, loopMBB); 6663 F->insert(It, exitMBB); 6664 exitMBB->splice(exitMBB->begin(), BB, 6665 std::next(MachineBasicBlock::iterator(MI)), BB->end()); 6666 exitMBB->transferSuccessorsAndUpdatePHIs(BB); 6667 6668 MachineRegisterInfo &RegInfo = F->getRegInfo(); 6669 const TargetRegisterClass *RC = 6670 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass : 6671 (const TargetRegisterClass *) &PPC::GPRCRegClass; 6672 unsigned PtrReg = RegInfo.createVirtualRegister(RC); 6673 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC); 6674 unsigned ShiftReg = RegInfo.createVirtualRegister(RC); 6675 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC); 6676 unsigned MaskReg = RegInfo.createVirtualRegister(RC); 6677 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC); 6678 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC); 6679 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC); 6680 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC); 6681 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC); 6682 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC); 6683 unsigned Ptr1Reg; 6684 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC); 6685 6686 // thisMBB: 6687 // ... 6688 // fallthrough --> loopMBB 6689 BB->addSuccessor(loopMBB); 6690 6691 // The 4-byte load must be aligned, while a char or short may be 6692 // anywhere in the word. Hence all this nasty bookkeeping code. 6693 // add ptr1, ptrA, ptrB [copy if ptrA==0] 6694 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27] 6695 // xori shift, shift1, 24 [16] 6696 // rlwinm ptr, ptr1, 0, 0, 29 6697 // slw incr2, incr, shift 6698 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535] 6699 // slw mask, mask2, shift 6700 // loopMBB: 6701 // lwarx tmpDest, ptr 6702 // add tmp, tmpDest, incr2 6703 // andc tmp2, tmpDest, mask 6704 // and tmp3, tmp, mask 6705 // or tmp4, tmp3, tmp2 6706 // stwcx. tmp4, ptr 6707 // bne- loopMBB 6708 // fallthrough --> exitMBB 6709 // srw dest, tmpDest, shift 6710 if (ptrA != ZeroReg) { 6711 Ptr1Reg = RegInfo.createVirtualRegister(RC); 6712 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg) 6713 .addReg(ptrA).addReg(ptrB); 6714 } else { 6715 Ptr1Reg = ptrB; 6716 } 6717 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg) 6718 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27); 6719 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg) 6720 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16); 6721 if (is64bit) 6722 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg) 6723 .addReg(Ptr1Reg).addImm(0).addImm(61); 6724 else 6725 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg) 6726 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29); 6727 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg) 6728 .addReg(incr).addReg(ShiftReg); 6729 if (is8bit) 6730 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255); 6731 else { 6732 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0); 6733 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535); 6734 } 6735 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg) 6736 .addReg(Mask2Reg).addReg(ShiftReg); 6737 6738 BB = loopMBB; 6739 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg) 6740 .addReg(ZeroReg).addReg(PtrReg); 6741 if (BinOpcode) 6742 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg) 6743 .addReg(Incr2Reg).addReg(TmpDestReg); 6744 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg) 6745 .addReg(TmpDestReg).addReg(MaskReg); 6746 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg) 6747 .addReg(TmpReg).addReg(MaskReg); 6748 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg) 6749 .addReg(Tmp3Reg).addReg(Tmp2Reg); 6750 BuildMI(BB, dl, TII->get(PPC::STWCX)) 6751 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg); 6752 BuildMI(BB, dl, TII->get(PPC::BCC)) 6753 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB); 6754 BB->addSuccessor(loopMBB); 6755 BB->addSuccessor(exitMBB); 6756 6757 // exitMBB: 6758 // ... 6759 BB = exitMBB; 6760 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg) 6761 .addReg(ShiftReg); 6762 return BB; 6763 } 6764 6765 llvm::MachineBasicBlock* 6766 PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI, 6767 MachineBasicBlock *MBB) const { 6768 DebugLoc DL = MI->getDebugLoc(); 6769 const TargetInstrInfo *TII = 6770 getTargetMachine().getSubtargetImpl()->getInstrInfo(); 6771 6772 MachineFunction *MF = MBB->getParent(); 6773 MachineRegisterInfo &MRI = MF->getRegInfo(); 6774 6775 const BasicBlock *BB = MBB->getBasicBlock(); 6776 MachineFunction::iterator I = MBB; 6777 ++I; 6778 6779 // Memory Reference 6780 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin(); 6781 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end(); 6782 6783 unsigned DstReg = MI->getOperand(0).getReg(); 6784 const TargetRegisterClass *RC = MRI.getRegClass(DstReg); 6785 assert(RC->hasType(MVT::i32) && "Invalid destination!"); 6786 unsigned mainDstReg = MRI.createVirtualRegister(RC); 6787 unsigned restoreDstReg = MRI.createVirtualRegister(RC); 6788 6789 MVT PVT = getPointerTy(); 6790 assert((PVT == MVT::i64 || PVT == MVT::i32) && 6791 "Invalid Pointer Size!"); 6792 // For v = setjmp(buf), we generate 6793 // 6794 // thisMBB: 6795 // SjLjSetup mainMBB 6796 // bl mainMBB 6797 // v_restore = 1 6798 // b sinkMBB 6799 // 6800 // mainMBB: 6801 // buf[LabelOffset] = LR 6802 // v_main = 0 6803 // 6804 // sinkMBB: 6805 // v = phi(main, restore) 6806 // 6807 6808 MachineBasicBlock *thisMBB = MBB; 6809 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB); 6810 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB); 6811 MF->insert(I, mainMBB); 6812 MF->insert(I, sinkMBB); 6813 6814 MachineInstrBuilder MIB; 6815 6816 // Transfer the remainder of BB and its successor edges to sinkMBB. 6817 sinkMBB->splice(sinkMBB->begin(), MBB, 6818 std::next(MachineBasicBlock::iterator(MI)), MBB->end()); 6819 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB); 6820 6821 // Note that the structure of the jmp_buf used here is not compatible 6822 // with that used by libc, and is not designed to be. Specifically, it 6823 // stores only those 'reserved' registers that LLVM does not otherwise 6824 // understand how to spill. Also, by convention, by the time this 6825 // intrinsic is called, Clang has already stored the frame address in the 6826 // first slot of the buffer and stack address in the third. Following the 6827 // X86 target code, we'll store the jump address in the second slot. We also 6828 // need to save the TOC pointer (R2) to handle jumps between shared 6829 // libraries, and that will be stored in the fourth slot. The thread 6830 // identifier (R13) is not affected. 6831 6832 // thisMBB: 6833 const int64_t LabelOffset = 1 * PVT.getStoreSize(); 6834 const int64_t TOCOffset = 3 * PVT.getStoreSize(); 6835 const int64_t BPOffset = 4 * PVT.getStoreSize(); 6836 6837 // Prepare IP either in reg. 6838 const TargetRegisterClass *PtrRC = getRegClassFor(PVT); 6839 unsigned LabelReg = MRI.createVirtualRegister(PtrRC); 6840 unsigned BufReg = MI->getOperand(1).getReg(); 6841 6842 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) { 6843 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD)) 6844 .addReg(PPC::X2) 6845 .addImm(TOCOffset) 6846 .addReg(BufReg); 6847 MIB.setMemRefs(MMOBegin, MMOEnd); 6848 } 6849 6850 // Naked functions never have a base pointer, and so we use r1. For all 6851 // other functions, this decision must be delayed until during PEI. 6852 unsigned BaseReg; 6853 if (MF->getFunction()->getAttributes().hasAttribute( 6854 AttributeSet::FunctionIndex, Attribute::Naked)) 6855 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1; 6856 else 6857 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP; 6858 6859 MIB = BuildMI(*thisMBB, MI, DL, 6860 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW)) 6861 .addReg(BaseReg) 6862 .addImm(BPOffset) 6863 .addReg(BufReg); 6864 MIB.setMemRefs(MMOBegin, MMOEnd); 6865 6866 // Setup 6867 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB); 6868 const PPCRegisterInfo *TRI = 6869 getTargetMachine().getSubtarget<PPCSubtarget>().getRegisterInfo(); 6870 MIB.addRegMask(TRI->getNoPreservedMask()); 6871 6872 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1); 6873 6874 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup)) 6875 .addMBB(mainMBB); 6876 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB); 6877 6878 thisMBB->addSuccessor(mainMBB, /* weight */ 0); 6879 thisMBB->addSuccessor(sinkMBB, /* weight */ 1); 6880 6881 // mainMBB: 6882 // mainDstReg = 0 6883 MIB = BuildMI(mainMBB, DL, 6884 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg); 6885 6886 // Store IP 6887 if (Subtarget.isPPC64()) { 6888 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD)) 6889 .addReg(LabelReg) 6890 .addImm(LabelOffset) 6891 .addReg(BufReg); 6892 } else { 6893 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW)) 6894 .addReg(LabelReg) 6895 .addImm(LabelOffset) 6896 .addReg(BufReg); 6897 } 6898 6899 MIB.setMemRefs(MMOBegin, MMOEnd); 6900 6901 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0); 6902 mainMBB->addSuccessor(sinkMBB); 6903 6904 // sinkMBB: 6905 BuildMI(*sinkMBB, sinkMBB->begin(), DL, 6906 TII->get(PPC::PHI), DstReg) 6907 .addReg(mainDstReg).addMBB(mainMBB) 6908 .addReg(restoreDstReg).addMBB(thisMBB); 6909 6910 MI->eraseFromParent(); 6911 return sinkMBB; 6912 } 6913 6914 MachineBasicBlock * 6915 PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI, 6916 MachineBasicBlock *MBB) const { 6917 DebugLoc DL = MI->getDebugLoc(); 6918 const TargetInstrInfo *TII = 6919 getTargetMachine().getSubtargetImpl()->getInstrInfo(); 6920 6921 MachineFunction *MF = MBB->getParent(); 6922 MachineRegisterInfo &MRI = MF->getRegInfo(); 6923 6924 // Memory Reference 6925 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin(); 6926 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end(); 6927 6928 MVT PVT = getPointerTy(); 6929 assert((PVT == MVT::i64 || PVT == MVT::i32) && 6930 "Invalid Pointer Size!"); 6931 6932 const TargetRegisterClass *RC = 6933 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass; 6934 unsigned Tmp = MRI.createVirtualRegister(RC); 6935 // Since FP is only updated here but NOT referenced, it's treated as GPR. 6936 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31; 6937 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1; 6938 unsigned BP = (PVT == MVT::i64) ? PPC::X30 : 6939 (Subtarget.isSVR4ABI() && 6940 MF->getTarget().getRelocationModel() == Reloc::PIC_ ? 6941 PPC::R29 : PPC::R30); 6942 6943 MachineInstrBuilder MIB; 6944 6945 const int64_t LabelOffset = 1 * PVT.getStoreSize(); 6946 const int64_t SPOffset = 2 * PVT.getStoreSize(); 6947 const int64_t TOCOffset = 3 * PVT.getStoreSize(); 6948 const int64_t BPOffset = 4 * PVT.getStoreSize(); 6949 6950 unsigned BufReg = MI->getOperand(0).getReg(); 6951 6952 // Reload FP (the jumped-to function may not have had a 6953 // frame pointer, and if so, then its r31 will be restored 6954 // as necessary). 6955 if (PVT == MVT::i64) { 6956 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP) 6957 .addImm(0) 6958 .addReg(BufReg); 6959 } else { 6960 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP) 6961 .addImm(0) 6962 .addReg(BufReg); 6963 } 6964 MIB.setMemRefs(MMOBegin, MMOEnd); 6965 6966 // Reload IP 6967 if (PVT == MVT::i64) { 6968 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp) 6969 .addImm(LabelOffset) 6970 .addReg(BufReg); 6971 } else { 6972 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp) 6973 .addImm(LabelOffset) 6974 .addReg(BufReg); 6975 } 6976 MIB.setMemRefs(MMOBegin, MMOEnd); 6977 6978 // Reload SP 6979 if (PVT == MVT::i64) { 6980 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP) 6981 .addImm(SPOffset) 6982 .addReg(BufReg); 6983 } else { 6984 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP) 6985 .addImm(SPOffset) 6986 .addReg(BufReg); 6987 } 6988 MIB.setMemRefs(MMOBegin, MMOEnd); 6989 6990 // Reload BP 6991 if (PVT == MVT::i64) { 6992 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP) 6993 .addImm(BPOffset) 6994 .addReg(BufReg); 6995 } else { 6996 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP) 6997 .addImm(BPOffset) 6998 .addReg(BufReg); 6999 } 7000 MIB.setMemRefs(MMOBegin, MMOEnd); 7001 7002 // Reload TOC 7003 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) { 7004 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2) 7005 .addImm(TOCOffset) 7006 .addReg(BufReg); 7007 7008 MIB.setMemRefs(MMOBegin, MMOEnd); 7009 } 7010 7011 // Jump 7012 BuildMI(*MBB, MI, DL, 7013 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp); 7014 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR)); 7015 7016 MI->eraseFromParent(); 7017 return MBB; 7018 } 7019 7020 MachineBasicBlock * 7021 PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, 7022 MachineBasicBlock *BB) const { 7023 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 || 7024 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) { 7025 return emitEHSjLjSetJmp(MI, BB); 7026 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 || 7027 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) { 7028 return emitEHSjLjLongJmp(MI, BB); 7029 } 7030 7031 const TargetInstrInfo *TII = 7032 getTargetMachine().getSubtargetImpl()->getInstrInfo(); 7033 7034 // To "insert" these instructions we actually have to insert their 7035 // control-flow patterns. 7036 const BasicBlock *LLVM_BB = BB->getBasicBlock(); 7037 MachineFunction::iterator It = BB; 7038 ++It; 7039 7040 MachineFunction *F = BB->getParent(); 7041 7042 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 || 7043 MI->getOpcode() == PPC::SELECT_CC_I8 || 7044 MI->getOpcode() == PPC::SELECT_I4 || 7045 MI->getOpcode() == PPC::SELECT_I8)) { 7046 SmallVector<MachineOperand, 2> Cond; 7047 if (MI->getOpcode() == PPC::SELECT_CC_I4 || 7048 MI->getOpcode() == PPC::SELECT_CC_I8) 7049 Cond.push_back(MI->getOperand(4)); 7050 else 7051 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET)); 7052 Cond.push_back(MI->getOperand(1)); 7053 7054 DebugLoc dl = MI->getDebugLoc(); 7055 const TargetInstrInfo *TII = 7056 getTargetMachine().getSubtargetImpl()->getInstrInfo(); 7057 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(), 7058 Cond, MI->getOperand(2).getReg(), 7059 MI->getOperand(3).getReg()); 7060 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 || 7061 MI->getOpcode() == PPC::SELECT_CC_I8 || 7062 MI->getOpcode() == PPC::SELECT_CC_F4 || 7063 MI->getOpcode() == PPC::SELECT_CC_F8 || 7064 MI->getOpcode() == PPC::SELECT_CC_VRRC || 7065 MI->getOpcode() == PPC::SELECT_I4 || 7066 MI->getOpcode() == PPC::SELECT_I8 || 7067 MI->getOpcode() == PPC::SELECT_F4 || 7068 MI->getOpcode() == PPC::SELECT_F8 || 7069 MI->getOpcode() == PPC::SELECT_VRRC) { 7070 // The incoming instruction knows the destination vreg to set, the 7071 // condition code register to branch on, the true/false values to 7072 // select between, and a branch opcode to use. 7073 7074 // thisMBB: 7075 // ... 7076 // TrueVal = ... 7077 // cmpTY ccX, r1, r2 7078 // bCC copy1MBB 7079 // fallthrough --> copy0MBB 7080 MachineBasicBlock *thisMBB = BB; 7081 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); 7082 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); 7083 DebugLoc dl = MI->getDebugLoc(); 7084 F->insert(It, copy0MBB); 7085 F->insert(It, sinkMBB); 7086 7087 // Transfer the remainder of BB and its successor edges to sinkMBB. 7088 sinkMBB->splice(sinkMBB->begin(), BB, 7089 std::next(MachineBasicBlock::iterator(MI)), BB->end()); 7090 sinkMBB->transferSuccessorsAndUpdatePHIs(BB); 7091 7092 // Next, add the true and fallthrough blocks as its successors. 7093 BB->addSuccessor(copy0MBB); 7094 BB->addSuccessor(sinkMBB); 7095 7096 if (MI->getOpcode() == PPC::SELECT_I4 || 7097 MI->getOpcode() == PPC::SELECT_I8 || 7098 MI->getOpcode() == PPC::SELECT_F4 || 7099 MI->getOpcode() == PPC::SELECT_F8 || 7100 MI->getOpcode() == PPC::SELECT_VRRC) { 7101 BuildMI(BB, dl, TII->get(PPC::BC)) 7102 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB); 7103 } else { 7104 unsigned SelectPred = MI->getOperand(4).getImm(); 7105 BuildMI(BB, dl, TII->get(PPC::BCC)) 7106 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB); 7107 } 7108 7109 // copy0MBB: 7110 // %FalseValue = ... 7111 // # fallthrough to sinkMBB 7112 BB = copy0MBB; 7113 7114 // Update machine-CFG edges 7115 BB->addSuccessor(sinkMBB); 7116 7117 // sinkMBB: 7118 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] 7119 // ... 7120 BB = sinkMBB; 7121 BuildMI(*BB, BB->begin(), dl, 7122 TII->get(PPC::PHI), MI->getOperand(0).getReg()) 7123 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB) 7124 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB); 7125 } 7126 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8) 7127 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4); 7128 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16) 7129 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4); 7130 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32) 7131 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4); 7132 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64) 7133 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8); 7134 7135 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8) 7136 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND); 7137 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16) 7138 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND); 7139 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32) 7140 BB = EmitAtomicBinary(MI, BB, false, PPC::AND); 7141 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64) 7142 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8); 7143 7144 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8) 7145 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR); 7146 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16) 7147 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR); 7148 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32) 7149 BB = EmitAtomicBinary(MI, BB, false, PPC::OR); 7150 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64) 7151 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8); 7152 7153 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8) 7154 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR); 7155 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16) 7156 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR); 7157 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32) 7158 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR); 7159 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64) 7160 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8); 7161 7162 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8) 7163 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND); 7164 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16) 7165 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND); 7166 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32) 7167 BB = EmitAtomicBinary(MI, BB, false, PPC::NAND); 7168 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64) 7169 BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8); 7170 7171 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8) 7172 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF); 7173 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16) 7174 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF); 7175 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32) 7176 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF); 7177 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64) 7178 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8); 7179 7180 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8) 7181 BB = EmitPartwordAtomicBinary(MI, BB, true, 0); 7182 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16) 7183 BB = EmitPartwordAtomicBinary(MI, BB, false, 0); 7184 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32) 7185 BB = EmitAtomicBinary(MI, BB, false, 0); 7186 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64) 7187 BB = EmitAtomicBinary(MI, BB, true, 0); 7188 7189 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 || 7190 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) { 7191 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64; 7192 7193 unsigned dest = MI->getOperand(0).getReg(); 7194 unsigned ptrA = MI->getOperand(1).getReg(); 7195 unsigned ptrB = MI->getOperand(2).getReg(); 7196 unsigned oldval = MI->getOperand(3).getReg(); 7197 unsigned newval = MI->getOperand(4).getReg(); 7198 DebugLoc dl = MI->getDebugLoc(); 7199 7200 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB); 7201 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB); 7202 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB); 7203 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB); 7204 F->insert(It, loop1MBB); 7205 F->insert(It, loop2MBB); 7206 F->insert(It, midMBB); 7207 F->insert(It, exitMBB); 7208 exitMBB->splice(exitMBB->begin(), BB, 7209 std::next(MachineBasicBlock::iterator(MI)), BB->end()); 7210 exitMBB->transferSuccessorsAndUpdatePHIs(BB); 7211 7212 // thisMBB: 7213 // ... 7214 // fallthrough --> loopMBB 7215 BB->addSuccessor(loop1MBB); 7216 7217 // loop1MBB: 7218 // l[wd]arx dest, ptr 7219 // cmp[wd] dest, oldval 7220 // bne- midMBB 7221 // loop2MBB: 7222 // st[wd]cx. newval, ptr 7223 // bne- loopMBB 7224 // b exitBB 7225 // midMBB: 7226 // st[wd]cx. dest, ptr 7227 // exitBB: 7228 BB = loop1MBB; 7229 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest) 7230 .addReg(ptrA).addReg(ptrB); 7231 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0) 7232 .addReg(oldval).addReg(dest); 7233 BuildMI(BB, dl, TII->get(PPC::BCC)) 7234 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB); 7235 BB->addSuccessor(loop2MBB); 7236 BB->addSuccessor(midMBB); 7237 7238 BB = loop2MBB; 7239 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX)) 7240 .addReg(newval).addReg(ptrA).addReg(ptrB); 7241 BuildMI(BB, dl, TII->get(PPC::BCC)) 7242 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB); 7243 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB); 7244 BB->addSuccessor(loop1MBB); 7245 BB->addSuccessor(exitMBB); 7246 7247 BB = midMBB; 7248 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX)) 7249 .addReg(dest).addReg(ptrA).addReg(ptrB); 7250 BB->addSuccessor(exitMBB); 7251 7252 // exitMBB: 7253 // ... 7254 BB = exitMBB; 7255 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 || 7256 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) { 7257 // We must use 64-bit registers for addresses when targeting 64-bit, 7258 // since we're actually doing arithmetic on them. Other registers 7259 // can be 32-bit. 7260 bool is64bit = Subtarget.isPPC64(); 7261 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8; 7262 7263 unsigned dest = MI->getOperand(0).getReg(); 7264 unsigned ptrA = MI->getOperand(1).getReg(); 7265 unsigned ptrB = MI->getOperand(2).getReg(); 7266 unsigned oldval = MI->getOperand(3).getReg(); 7267 unsigned newval = MI->getOperand(4).getReg(); 7268 DebugLoc dl = MI->getDebugLoc(); 7269 7270 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB); 7271 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB); 7272 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB); 7273 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB); 7274 F->insert(It, loop1MBB); 7275 F->insert(It, loop2MBB); 7276 F->insert(It, midMBB); 7277 F->insert(It, exitMBB); 7278 exitMBB->splice(exitMBB->begin(), BB, 7279 std::next(MachineBasicBlock::iterator(MI)), BB->end()); 7280 exitMBB->transferSuccessorsAndUpdatePHIs(BB); 7281 7282 MachineRegisterInfo &RegInfo = F->getRegInfo(); 7283 const TargetRegisterClass *RC = 7284 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass : 7285 (const TargetRegisterClass *) &PPC::GPRCRegClass; 7286 unsigned PtrReg = RegInfo.createVirtualRegister(RC); 7287 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC); 7288 unsigned ShiftReg = RegInfo.createVirtualRegister(RC); 7289 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC); 7290 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC); 7291 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC); 7292 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC); 7293 unsigned MaskReg = RegInfo.createVirtualRegister(RC); 7294 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC); 7295 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC); 7296 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC); 7297 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC); 7298 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC); 7299 unsigned Ptr1Reg; 7300 unsigned TmpReg = RegInfo.createVirtualRegister(RC); 7301 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO; 7302 // thisMBB: 7303 // ... 7304 // fallthrough --> loopMBB 7305 BB->addSuccessor(loop1MBB); 7306 7307 // The 4-byte load must be aligned, while a char or short may be 7308 // anywhere in the word. Hence all this nasty bookkeeping code. 7309 // add ptr1, ptrA, ptrB [copy if ptrA==0] 7310 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27] 7311 // xori shift, shift1, 24 [16] 7312 // rlwinm ptr, ptr1, 0, 0, 29 7313 // slw newval2, newval, shift 7314 // slw oldval2, oldval,shift 7315 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535] 7316 // slw mask, mask2, shift 7317 // and newval3, newval2, mask 7318 // and oldval3, oldval2, mask 7319 // loop1MBB: 7320 // lwarx tmpDest, ptr 7321 // and tmp, tmpDest, mask 7322 // cmpw tmp, oldval3 7323 // bne- midMBB 7324 // loop2MBB: 7325 // andc tmp2, tmpDest, mask 7326 // or tmp4, tmp2, newval3 7327 // stwcx. tmp4, ptr 7328 // bne- loop1MBB 7329 // b exitBB 7330 // midMBB: 7331 // stwcx. tmpDest, ptr 7332 // exitBB: 7333 // srw dest, tmpDest, shift 7334 if (ptrA != ZeroReg) { 7335 Ptr1Reg = RegInfo.createVirtualRegister(RC); 7336 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg) 7337 .addReg(ptrA).addReg(ptrB); 7338 } else { 7339 Ptr1Reg = ptrB; 7340 } 7341 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg) 7342 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27); 7343 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg) 7344 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16); 7345 if (is64bit) 7346 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg) 7347 .addReg(Ptr1Reg).addImm(0).addImm(61); 7348 else 7349 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg) 7350 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29); 7351 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg) 7352 .addReg(newval).addReg(ShiftReg); 7353 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg) 7354 .addReg(oldval).addReg(ShiftReg); 7355 if (is8bit) 7356 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255); 7357 else { 7358 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0); 7359 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg) 7360 .addReg(Mask3Reg).addImm(65535); 7361 } 7362 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg) 7363 .addReg(Mask2Reg).addReg(ShiftReg); 7364 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg) 7365 .addReg(NewVal2Reg).addReg(MaskReg); 7366 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg) 7367 .addReg(OldVal2Reg).addReg(MaskReg); 7368 7369 BB = loop1MBB; 7370 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg) 7371 .addReg(ZeroReg).addReg(PtrReg); 7372 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg) 7373 .addReg(TmpDestReg).addReg(MaskReg); 7374 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0) 7375 .addReg(TmpReg).addReg(OldVal3Reg); 7376 BuildMI(BB, dl, TII->get(PPC::BCC)) 7377 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB); 7378 BB->addSuccessor(loop2MBB); 7379 BB->addSuccessor(midMBB); 7380 7381 BB = loop2MBB; 7382 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg) 7383 .addReg(TmpDestReg).addReg(MaskReg); 7384 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg) 7385 .addReg(Tmp2Reg).addReg(NewVal3Reg); 7386 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg) 7387 .addReg(ZeroReg).addReg(PtrReg); 7388 BuildMI(BB, dl, TII->get(PPC::BCC)) 7389 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB); 7390 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB); 7391 BB->addSuccessor(loop1MBB); 7392 BB->addSuccessor(exitMBB); 7393 7394 BB = midMBB; 7395 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg) 7396 .addReg(ZeroReg).addReg(PtrReg); 7397 BB->addSuccessor(exitMBB); 7398 7399 // exitMBB: 7400 // ... 7401 BB = exitMBB; 7402 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg) 7403 .addReg(ShiftReg); 7404 } else if (MI->getOpcode() == PPC::FADDrtz) { 7405 // This pseudo performs an FADD with rounding mode temporarily forced 7406 // to round-to-zero. We emit this via custom inserter since the FPSCR 7407 // is not modeled at the SelectionDAG level. 7408 unsigned Dest = MI->getOperand(0).getReg(); 7409 unsigned Src1 = MI->getOperand(1).getReg(); 7410 unsigned Src2 = MI->getOperand(2).getReg(); 7411 DebugLoc dl = MI->getDebugLoc(); 7412 7413 MachineRegisterInfo &RegInfo = F->getRegInfo(); 7414 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass); 7415 7416 // Save FPSCR value. 7417 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg); 7418 7419 // Set rounding mode to round-to-zero. 7420 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31); 7421 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30); 7422 7423 // Perform addition. 7424 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2); 7425 7426 // Restore FPSCR value. 7427 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg); 7428 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT || 7429 MI->getOpcode() == PPC::ANDIo_1_GT_BIT || 7430 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 || 7431 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) { 7432 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 || 7433 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ? 7434 PPC::ANDIo8 : PPC::ANDIo; 7435 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT || 7436 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8); 7437 7438 MachineRegisterInfo &RegInfo = F->getRegInfo(); 7439 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ? 7440 &PPC::GPRCRegClass : 7441 &PPC::G8RCRegClass); 7442 7443 DebugLoc dl = MI->getDebugLoc(); 7444 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest) 7445 .addReg(MI->getOperand(1).getReg()).addImm(1); 7446 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), 7447 MI->getOperand(0).getReg()) 7448 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT); 7449 } else { 7450 llvm_unreachable("Unexpected instr type to insert"); 7451 } 7452 7453 MI->eraseFromParent(); // The pseudo instruction is gone now. 7454 return BB; 7455 } 7456 7457 //===----------------------------------------------------------------------===// 7458 // Target Optimization Hooks 7459 //===----------------------------------------------------------------------===// 7460 7461 SDValue PPCTargetLowering::getRsqrtEstimate(SDValue Operand, 7462 DAGCombinerInfo &DCI, 7463 unsigned &RefinementSteps) const { 7464 EVT VT = Operand.getValueType(); 7465 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) || 7466 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) || 7467 (VT == MVT::v4f32 && Subtarget.hasAltivec()) || 7468 (VT == MVT::v2f64 && Subtarget.hasVSX())) { 7469 // Convergence is quadratic, so we essentially double the number of digits 7470 // correct after every iteration. For both FRE and FRSQRTE, the minimum 7471 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is 7472 // 2^-14. IEEE float has 23 digits and double has 52 digits. 7473 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3; 7474 if (VT.getScalarType() == MVT::f64) 7475 ++RefinementSteps; 7476 return DCI.DAG.getNode(PPCISD::FRSQRTE, SDLoc(Operand), VT, Operand); 7477 } 7478 return SDValue(); 7479 } 7480 7481 SDValue PPCTargetLowering::getRecipEstimate(SDValue Operand, 7482 DAGCombinerInfo &DCI, 7483 unsigned &RefinementSteps) const { 7484 EVT VT = Operand.getValueType(); 7485 if ((VT == MVT::f32 && Subtarget.hasFRES()) || 7486 (VT == MVT::f64 && Subtarget.hasFRE()) || 7487 (VT == MVT::v4f32 && Subtarget.hasAltivec()) || 7488 (VT == MVT::v2f64 && Subtarget.hasVSX())) { 7489 // Convergence is quadratic, so we essentially double the number of digits 7490 // correct after every iteration. For both FRE and FRSQRTE, the minimum 7491 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is 7492 // 2^-14. IEEE float has 23 digits and double has 52 digits. 7493 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3; 7494 if (VT.getScalarType() == MVT::f64) 7495 ++RefinementSteps; 7496 return DCI.DAG.getNode(PPCISD::FRE, SDLoc(Operand), VT, Operand); 7497 } 7498 return SDValue(); 7499 } 7500 7501 static bool isConsecutiveLSLoc(SDValue Loc, EVT VT, LSBaseSDNode *Base, 7502 unsigned Bytes, int Dist, 7503 SelectionDAG &DAG) { 7504 if (VT.getSizeInBits() / 8 != Bytes) 7505 return false; 7506 7507 SDValue BaseLoc = Base->getBasePtr(); 7508 if (Loc.getOpcode() == ISD::FrameIndex) { 7509 if (BaseLoc.getOpcode() != ISD::FrameIndex) 7510 return false; 7511 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); 7512 int FI = cast<FrameIndexSDNode>(Loc)->getIndex(); 7513 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex(); 7514 int FS = MFI->getObjectSize(FI); 7515 int BFS = MFI->getObjectSize(BFI); 7516 if (FS != BFS || FS != (int)Bytes) return false; 7517 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes); 7518 } 7519 7520 // Handle X+C 7521 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc && 7522 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes) 7523 return true; 7524 7525 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7526 const GlobalValue *GV1 = nullptr; 7527 const GlobalValue *GV2 = nullptr; 7528 int64_t Offset1 = 0; 7529 int64_t Offset2 = 0; 7530 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1); 7531 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2); 7532 if (isGA1 && isGA2 && GV1 == GV2) 7533 return Offset1 == (Offset2 + Dist*Bytes); 7534 return false; 7535 } 7536 7537 // Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does 7538 // not enforce equality of the chain operands. 7539 static bool isConsecutiveLS(SDNode *N, LSBaseSDNode *Base, 7540 unsigned Bytes, int Dist, 7541 SelectionDAG &DAG) { 7542 if (LSBaseSDNode *LS = dyn_cast<LSBaseSDNode>(N)) { 7543 EVT VT = LS->getMemoryVT(); 7544 SDValue Loc = LS->getBasePtr(); 7545 return isConsecutiveLSLoc(Loc, VT, Base, Bytes, Dist, DAG); 7546 } 7547 7548 if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) { 7549 EVT VT; 7550 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) { 7551 default: return false; 7552 case Intrinsic::ppc_altivec_lvx: 7553 case Intrinsic::ppc_altivec_lvxl: 7554 VT = MVT::v4i32; 7555 break; 7556 case Intrinsic::ppc_altivec_lvebx: 7557 VT = MVT::i8; 7558 break; 7559 case Intrinsic::ppc_altivec_lvehx: 7560 VT = MVT::i16; 7561 break; 7562 case Intrinsic::ppc_altivec_lvewx: 7563 VT = MVT::i32; 7564 break; 7565 } 7566 7567 return isConsecutiveLSLoc(N->getOperand(2), VT, Base, Bytes, Dist, DAG); 7568 } 7569 7570 if (N->getOpcode() == ISD::INTRINSIC_VOID) { 7571 EVT VT; 7572 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) { 7573 default: return false; 7574 case Intrinsic::ppc_altivec_stvx: 7575 case Intrinsic::ppc_altivec_stvxl: 7576 VT = MVT::v4i32; 7577 break; 7578 case Intrinsic::ppc_altivec_stvebx: 7579 VT = MVT::i8; 7580 break; 7581 case Intrinsic::ppc_altivec_stvehx: 7582 VT = MVT::i16; 7583 break; 7584 case Intrinsic::ppc_altivec_stvewx: 7585 VT = MVT::i32; 7586 break; 7587 } 7588 7589 return isConsecutiveLSLoc(N->getOperand(3), VT, Base, Bytes, Dist, DAG); 7590 } 7591 7592 return false; 7593 } 7594 7595 // Return true is there is a nearyby consecutive load to the one provided 7596 // (regardless of alignment). We search up and down the chain, looking though 7597 // token factors and other loads (but nothing else). As a result, a true result 7598 // indicates that it is safe to create a new consecutive load adjacent to the 7599 // load provided. 7600 static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) { 7601 SDValue Chain = LD->getChain(); 7602 EVT VT = LD->getMemoryVT(); 7603 7604 SmallSet<SDNode *, 16> LoadRoots; 7605 SmallVector<SDNode *, 8> Queue(1, Chain.getNode()); 7606 SmallSet<SDNode *, 16> Visited; 7607 7608 // First, search up the chain, branching to follow all token-factor operands. 7609 // If we find a consecutive load, then we're done, otherwise, record all 7610 // nodes just above the top-level loads and token factors. 7611 while (!Queue.empty()) { 7612 SDNode *ChainNext = Queue.pop_back_val(); 7613 if (!Visited.insert(ChainNext)) 7614 continue; 7615 7616 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(ChainNext)) { 7617 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG)) 7618 return true; 7619 7620 if (!Visited.count(ChainLD->getChain().getNode())) 7621 Queue.push_back(ChainLD->getChain().getNode()); 7622 } else if (ChainNext->getOpcode() == ISD::TokenFactor) { 7623 for (const SDUse &O : ChainNext->ops()) 7624 if (!Visited.count(O.getNode())) 7625 Queue.push_back(O.getNode()); 7626 } else 7627 LoadRoots.insert(ChainNext); 7628 } 7629 7630 // Second, search down the chain, starting from the top-level nodes recorded 7631 // in the first phase. These top-level nodes are the nodes just above all 7632 // loads and token factors. Starting with their uses, recursively look though 7633 // all loads (just the chain uses) and token factors to find a consecutive 7634 // load. 7635 Visited.clear(); 7636 Queue.clear(); 7637 7638 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(), 7639 IE = LoadRoots.end(); I != IE; ++I) { 7640 Queue.push_back(*I); 7641 7642 while (!Queue.empty()) { 7643 SDNode *LoadRoot = Queue.pop_back_val(); 7644 if (!Visited.insert(LoadRoot)) 7645 continue; 7646 7647 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(LoadRoot)) 7648 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG)) 7649 return true; 7650 7651 for (SDNode::use_iterator UI = LoadRoot->use_begin(), 7652 UE = LoadRoot->use_end(); UI != UE; ++UI) 7653 if (((isa<MemSDNode>(*UI) && 7654 cast<MemSDNode>(*UI)->getChain().getNode() == LoadRoot) || 7655 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI)) 7656 Queue.push_back(*UI); 7657 } 7658 } 7659 7660 return false; 7661 } 7662 7663 SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N, 7664 DAGCombinerInfo &DCI) const { 7665 SelectionDAG &DAG = DCI.DAG; 7666 SDLoc dl(N); 7667 7668 assert(Subtarget.useCRBits() && 7669 "Expecting to be tracking CR bits"); 7670 // If we're tracking CR bits, we need to be careful that we don't have: 7671 // trunc(binary-ops(zext(x), zext(y))) 7672 // or 7673 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...) 7674 // such that we're unnecessarily moving things into GPRs when it would be 7675 // better to keep them in CR bits. 7676 7677 // Note that trunc here can be an actual i1 trunc, or can be the effective 7678 // truncation that comes from a setcc or select_cc. 7679 if (N->getOpcode() == ISD::TRUNCATE && 7680 N->getValueType(0) != MVT::i1) 7681 return SDValue(); 7682 7683 if (N->getOperand(0).getValueType() != MVT::i32 && 7684 N->getOperand(0).getValueType() != MVT::i64) 7685 return SDValue(); 7686 7687 if (N->getOpcode() == ISD::SETCC || 7688 N->getOpcode() == ISD::SELECT_CC) { 7689 // If we're looking at a comparison, then we need to make sure that the 7690 // high bits (all except for the first) don't matter the result. 7691 ISD::CondCode CC = 7692 cast<CondCodeSDNode>(N->getOperand( 7693 N->getOpcode() == ISD::SETCC ? 2 : 4))->get(); 7694 unsigned OpBits = N->getOperand(0).getValueSizeInBits(); 7695 7696 if (ISD::isSignedIntSetCC(CC)) { 7697 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits || 7698 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits) 7699 return SDValue(); 7700 } else if (ISD::isUnsignedIntSetCC(CC)) { 7701 if (!DAG.MaskedValueIsZero(N->getOperand(0), 7702 APInt::getHighBitsSet(OpBits, OpBits-1)) || 7703 !DAG.MaskedValueIsZero(N->getOperand(1), 7704 APInt::getHighBitsSet(OpBits, OpBits-1))) 7705 return SDValue(); 7706 } else { 7707 // This is neither a signed nor an unsigned comparison, just make sure 7708 // that the high bits are equal. 7709 APInt Op1Zero, Op1One; 7710 APInt Op2Zero, Op2One; 7711 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One); 7712 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One); 7713 7714 // We don't really care about what is known about the first bit (if 7715 // anything), so clear it in all masks prior to comparing them. 7716 Op1Zero.clearBit(0); Op1One.clearBit(0); 7717 Op2Zero.clearBit(0); Op2One.clearBit(0); 7718 7719 if (Op1Zero != Op2Zero || Op1One != Op2One) 7720 return SDValue(); 7721 } 7722 } 7723 7724 // We now know that the higher-order bits are irrelevant, we just need to 7725 // make sure that all of the intermediate operations are bit operations, and 7726 // all inputs are extensions. 7727 if (N->getOperand(0).getOpcode() != ISD::AND && 7728 N->getOperand(0).getOpcode() != ISD::OR && 7729 N->getOperand(0).getOpcode() != ISD::XOR && 7730 N->getOperand(0).getOpcode() != ISD::SELECT && 7731 N->getOperand(0).getOpcode() != ISD::SELECT_CC && 7732 N->getOperand(0).getOpcode() != ISD::TRUNCATE && 7733 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND && 7734 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND && 7735 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND) 7736 return SDValue(); 7737 7738 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) && 7739 N->getOperand(1).getOpcode() != ISD::AND && 7740 N->getOperand(1).getOpcode() != ISD::OR && 7741 N->getOperand(1).getOpcode() != ISD::XOR && 7742 N->getOperand(1).getOpcode() != ISD::SELECT && 7743 N->getOperand(1).getOpcode() != ISD::SELECT_CC && 7744 N->getOperand(1).getOpcode() != ISD::TRUNCATE && 7745 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND && 7746 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND && 7747 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND) 7748 return SDValue(); 7749 7750 SmallVector<SDValue, 4> Inputs; 7751 SmallVector<SDValue, 8> BinOps, PromOps; 7752 SmallPtrSet<SDNode *, 16> Visited; 7753 7754 for (unsigned i = 0; i < 2; ++i) { 7755 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND || 7756 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND || 7757 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) && 7758 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) || 7759 isa<ConstantSDNode>(N->getOperand(i))) 7760 Inputs.push_back(N->getOperand(i)); 7761 else 7762 BinOps.push_back(N->getOperand(i)); 7763 7764 if (N->getOpcode() == ISD::TRUNCATE) 7765 break; 7766 } 7767 7768 // Visit all inputs, collect all binary operations (and, or, xor and 7769 // select) that are all fed by extensions. 7770 while (!BinOps.empty()) { 7771 SDValue BinOp = BinOps.back(); 7772 BinOps.pop_back(); 7773 7774 if (!Visited.insert(BinOp.getNode())) 7775 continue; 7776 7777 PromOps.push_back(BinOp); 7778 7779 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) { 7780 // The condition of the select is not promoted. 7781 if (BinOp.getOpcode() == ISD::SELECT && i == 0) 7782 continue; 7783 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3) 7784 continue; 7785 7786 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND || 7787 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND || 7788 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) && 7789 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) || 7790 isa<ConstantSDNode>(BinOp.getOperand(i))) { 7791 Inputs.push_back(BinOp.getOperand(i)); 7792 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND || 7793 BinOp.getOperand(i).getOpcode() == ISD::OR || 7794 BinOp.getOperand(i).getOpcode() == ISD::XOR || 7795 BinOp.getOperand(i).getOpcode() == ISD::SELECT || 7796 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC || 7797 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE || 7798 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND || 7799 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND || 7800 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) { 7801 BinOps.push_back(BinOp.getOperand(i)); 7802 } else { 7803 // We have an input that is not an extension or another binary 7804 // operation; we'll abort this transformation. 7805 return SDValue(); 7806 } 7807 } 7808 } 7809 7810 // Make sure that this is a self-contained cluster of operations (which 7811 // is not quite the same thing as saying that everything has only one 7812 // use). 7813 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { 7814 if (isa<ConstantSDNode>(Inputs[i])) 7815 continue; 7816 7817 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(), 7818 UE = Inputs[i].getNode()->use_end(); 7819 UI != UE; ++UI) { 7820 SDNode *User = *UI; 7821 if (User != N && !Visited.count(User)) 7822 return SDValue(); 7823 7824 // Make sure that we're not going to promote the non-output-value 7825 // operand(s) or SELECT or SELECT_CC. 7826 // FIXME: Although we could sometimes handle this, and it does occur in 7827 // practice that one of the condition inputs to the select is also one of 7828 // the outputs, we currently can't deal with this. 7829 if (User->getOpcode() == ISD::SELECT) { 7830 if (User->getOperand(0) == Inputs[i]) 7831 return SDValue(); 7832 } else if (User->getOpcode() == ISD::SELECT_CC) { 7833 if (User->getOperand(0) == Inputs[i] || 7834 User->getOperand(1) == Inputs[i]) 7835 return SDValue(); 7836 } 7837 } 7838 } 7839 7840 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) { 7841 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(), 7842 UE = PromOps[i].getNode()->use_end(); 7843 UI != UE; ++UI) { 7844 SDNode *User = *UI; 7845 if (User != N && !Visited.count(User)) 7846 return SDValue(); 7847 7848 // Make sure that we're not going to promote the non-output-value 7849 // operand(s) or SELECT or SELECT_CC. 7850 // FIXME: Although we could sometimes handle this, and it does occur in 7851 // practice that one of the condition inputs to the select is also one of 7852 // the outputs, we currently can't deal with this. 7853 if (User->getOpcode() == ISD::SELECT) { 7854 if (User->getOperand(0) == PromOps[i]) 7855 return SDValue(); 7856 } else if (User->getOpcode() == ISD::SELECT_CC) { 7857 if (User->getOperand(0) == PromOps[i] || 7858 User->getOperand(1) == PromOps[i]) 7859 return SDValue(); 7860 } 7861 } 7862 } 7863 7864 // Replace all inputs with the extension operand. 7865 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { 7866 // Constants may have users outside the cluster of to-be-promoted nodes, 7867 // and so we need to replace those as we do the promotions. 7868 if (isa<ConstantSDNode>(Inputs[i])) 7869 continue; 7870 else 7871 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0)); 7872 } 7873 7874 // Replace all operations (these are all the same, but have a different 7875 // (i1) return type). DAG.getNode will validate that the types of 7876 // a binary operator match, so go through the list in reverse so that 7877 // we've likely promoted both operands first. Any intermediate truncations or 7878 // extensions disappear. 7879 while (!PromOps.empty()) { 7880 SDValue PromOp = PromOps.back(); 7881 PromOps.pop_back(); 7882 7883 if (PromOp.getOpcode() == ISD::TRUNCATE || 7884 PromOp.getOpcode() == ISD::SIGN_EXTEND || 7885 PromOp.getOpcode() == ISD::ZERO_EXTEND || 7886 PromOp.getOpcode() == ISD::ANY_EXTEND) { 7887 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) && 7888 PromOp.getOperand(0).getValueType() != MVT::i1) { 7889 // The operand is not yet ready (see comment below). 7890 PromOps.insert(PromOps.begin(), PromOp); 7891 continue; 7892 } 7893 7894 SDValue RepValue = PromOp.getOperand(0); 7895 if (isa<ConstantSDNode>(RepValue)) 7896 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue); 7897 7898 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue); 7899 continue; 7900 } 7901 7902 unsigned C; 7903 switch (PromOp.getOpcode()) { 7904 default: C = 0; break; 7905 case ISD::SELECT: C = 1; break; 7906 case ISD::SELECT_CC: C = 2; break; 7907 } 7908 7909 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) && 7910 PromOp.getOperand(C).getValueType() != MVT::i1) || 7911 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) && 7912 PromOp.getOperand(C+1).getValueType() != MVT::i1)) { 7913 // The to-be-promoted operands of this node have not yet been 7914 // promoted (this should be rare because we're going through the 7915 // list backward, but if one of the operands has several users in 7916 // this cluster of to-be-promoted nodes, it is possible). 7917 PromOps.insert(PromOps.begin(), PromOp); 7918 continue; 7919 } 7920 7921 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(), 7922 PromOp.getNode()->op_end()); 7923 7924 // If there are any constant inputs, make sure they're replaced now. 7925 for (unsigned i = 0; i < 2; ++i) 7926 if (isa<ConstantSDNode>(Ops[C+i])) 7927 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]); 7928 7929 DAG.ReplaceAllUsesOfValueWith(PromOp, 7930 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops)); 7931 } 7932 7933 // Now we're left with the initial truncation itself. 7934 if (N->getOpcode() == ISD::TRUNCATE) 7935 return N->getOperand(0); 7936 7937 // Otherwise, this is a comparison. The operands to be compared have just 7938 // changed type (to i1), but everything else is the same. 7939 return SDValue(N, 0); 7940 } 7941 7942 SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N, 7943 DAGCombinerInfo &DCI) const { 7944 SelectionDAG &DAG = DCI.DAG; 7945 SDLoc dl(N); 7946 7947 // If we're tracking CR bits, we need to be careful that we don't have: 7948 // zext(binary-ops(trunc(x), trunc(y))) 7949 // or 7950 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...) 7951 // such that we're unnecessarily moving things into CR bits that can more 7952 // efficiently stay in GPRs. Note that if we're not certain that the high 7953 // bits are set as required by the final extension, we still may need to do 7954 // some masking to get the proper behavior. 7955 7956 // This same functionality is important on PPC64 when dealing with 7957 // 32-to-64-bit extensions; these occur often when 32-bit values are used as 7958 // the return values of functions. Because it is so similar, it is handled 7959 // here as well. 7960 7961 if (N->getValueType(0) != MVT::i32 && 7962 N->getValueType(0) != MVT::i64) 7963 return SDValue(); 7964 7965 if (!((N->getOperand(0).getValueType() == MVT::i1 && 7966 Subtarget.useCRBits()) || 7967 (N->getOperand(0).getValueType() == MVT::i32 && 7968 Subtarget.isPPC64()))) 7969 return SDValue(); 7970 7971 if (N->getOperand(0).getOpcode() != ISD::AND && 7972 N->getOperand(0).getOpcode() != ISD::OR && 7973 N->getOperand(0).getOpcode() != ISD::XOR && 7974 N->getOperand(0).getOpcode() != ISD::SELECT && 7975 N->getOperand(0).getOpcode() != ISD::SELECT_CC) 7976 return SDValue(); 7977 7978 SmallVector<SDValue, 4> Inputs; 7979 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps; 7980 SmallPtrSet<SDNode *, 16> Visited; 7981 7982 // Visit all inputs, collect all binary operations (and, or, xor and 7983 // select) that are all fed by truncations. 7984 while (!BinOps.empty()) { 7985 SDValue BinOp = BinOps.back(); 7986 BinOps.pop_back(); 7987 7988 if (!Visited.insert(BinOp.getNode())) 7989 continue; 7990 7991 PromOps.push_back(BinOp); 7992 7993 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) { 7994 // The condition of the select is not promoted. 7995 if (BinOp.getOpcode() == ISD::SELECT && i == 0) 7996 continue; 7997 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3) 7998 continue; 7999 8000 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE || 8001 isa<ConstantSDNode>(BinOp.getOperand(i))) { 8002 Inputs.push_back(BinOp.getOperand(i)); 8003 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND || 8004 BinOp.getOperand(i).getOpcode() == ISD::OR || 8005 BinOp.getOperand(i).getOpcode() == ISD::XOR || 8006 BinOp.getOperand(i).getOpcode() == ISD::SELECT || 8007 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) { 8008 BinOps.push_back(BinOp.getOperand(i)); 8009 } else { 8010 // We have an input that is not a truncation or another binary 8011 // operation; we'll abort this transformation. 8012 return SDValue(); 8013 } 8014 } 8015 } 8016 8017 // Make sure that this is a self-contained cluster of operations (which 8018 // is not quite the same thing as saying that everything has only one 8019 // use). 8020 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { 8021 if (isa<ConstantSDNode>(Inputs[i])) 8022 continue; 8023 8024 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(), 8025 UE = Inputs[i].getNode()->use_end(); 8026 UI != UE; ++UI) { 8027 SDNode *User = *UI; 8028 if (User != N && !Visited.count(User)) 8029 return SDValue(); 8030 8031 // Make sure that we're not going to promote the non-output-value 8032 // operand(s) or SELECT or SELECT_CC. 8033 // FIXME: Although we could sometimes handle this, and it does occur in 8034 // practice that one of the condition inputs to the select is also one of 8035 // the outputs, we currently can't deal with this. 8036 if (User->getOpcode() == ISD::SELECT) { 8037 if (User->getOperand(0) == Inputs[i]) 8038 return SDValue(); 8039 } else if (User->getOpcode() == ISD::SELECT_CC) { 8040 if (User->getOperand(0) == Inputs[i] || 8041 User->getOperand(1) == Inputs[i]) 8042 return SDValue(); 8043 } 8044 } 8045 } 8046 8047 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) { 8048 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(), 8049 UE = PromOps[i].getNode()->use_end(); 8050 UI != UE; ++UI) { 8051 SDNode *User = *UI; 8052 if (User != N && !Visited.count(User)) 8053 return SDValue(); 8054 8055 // Make sure that we're not going to promote the non-output-value 8056 // operand(s) or SELECT or SELECT_CC. 8057 // FIXME: Although we could sometimes handle this, and it does occur in 8058 // practice that one of the condition inputs to the select is also one of 8059 // the outputs, we currently can't deal with this. 8060 if (User->getOpcode() == ISD::SELECT) { 8061 if (User->getOperand(0) == PromOps[i]) 8062 return SDValue(); 8063 } else if (User->getOpcode() == ISD::SELECT_CC) { 8064 if (User->getOperand(0) == PromOps[i] || 8065 User->getOperand(1) == PromOps[i]) 8066 return SDValue(); 8067 } 8068 } 8069 } 8070 8071 unsigned PromBits = N->getOperand(0).getValueSizeInBits(); 8072 bool ReallyNeedsExt = false; 8073 if (N->getOpcode() != ISD::ANY_EXTEND) { 8074 // If all of the inputs are not already sign/zero extended, then 8075 // we'll still need to do that at the end. 8076 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { 8077 if (isa<ConstantSDNode>(Inputs[i])) 8078 continue; 8079 8080 unsigned OpBits = 8081 Inputs[i].getOperand(0).getValueSizeInBits(); 8082 assert(PromBits < OpBits && "Truncation not to a smaller bit count?"); 8083 8084 if ((N->getOpcode() == ISD::ZERO_EXTEND && 8085 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0), 8086 APInt::getHighBitsSet(OpBits, 8087 OpBits-PromBits))) || 8088 (N->getOpcode() == ISD::SIGN_EXTEND && 8089 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) < 8090 (OpBits-(PromBits-1)))) { 8091 ReallyNeedsExt = true; 8092 break; 8093 } 8094 } 8095 } 8096 8097 // Replace all inputs, either with the truncation operand, or a 8098 // truncation or extension to the final output type. 8099 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { 8100 // Constant inputs need to be replaced with the to-be-promoted nodes that 8101 // use them because they might have users outside of the cluster of 8102 // promoted nodes. 8103 if (isa<ConstantSDNode>(Inputs[i])) 8104 continue; 8105 8106 SDValue InSrc = Inputs[i].getOperand(0); 8107 if (Inputs[i].getValueType() == N->getValueType(0)) 8108 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc); 8109 else if (N->getOpcode() == ISD::SIGN_EXTEND) 8110 DAG.ReplaceAllUsesOfValueWith(Inputs[i], 8111 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0))); 8112 else if (N->getOpcode() == ISD::ZERO_EXTEND) 8113 DAG.ReplaceAllUsesOfValueWith(Inputs[i], 8114 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0))); 8115 else 8116 DAG.ReplaceAllUsesOfValueWith(Inputs[i], 8117 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0))); 8118 } 8119 8120 // Replace all operations (these are all the same, but have a different 8121 // (promoted) return type). DAG.getNode will validate that the types of 8122 // a binary operator match, so go through the list in reverse so that 8123 // we've likely promoted both operands first. 8124 while (!PromOps.empty()) { 8125 SDValue PromOp = PromOps.back(); 8126 PromOps.pop_back(); 8127 8128 unsigned C; 8129 switch (PromOp.getOpcode()) { 8130 default: C = 0; break; 8131 case ISD::SELECT: C = 1; break; 8132 case ISD::SELECT_CC: C = 2; break; 8133 } 8134 8135 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) && 8136 PromOp.getOperand(C).getValueType() != N->getValueType(0)) || 8137 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) && 8138 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) { 8139 // The to-be-promoted operands of this node have not yet been 8140 // promoted (this should be rare because we're going through the 8141 // list backward, but if one of the operands has several users in 8142 // this cluster of to-be-promoted nodes, it is possible). 8143 PromOps.insert(PromOps.begin(), PromOp); 8144 continue; 8145 } 8146 8147 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(), 8148 PromOp.getNode()->op_end()); 8149 8150 // If this node has constant inputs, then they'll need to be promoted here. 8151 for (unsigned i = 0; i < 2; ++i) { 8152 if (!isa<ConstantSDNode>(Ops[C+i])) 8153 continue; 8154 if (Ops[C+i].getValueType() == N->getValueType(0)) 8155 continue; 8156 8157 if (N->getOpcode() == ISD::SIGN_EXTEND) 8158 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0)); 8159 else if (N->getOpcode() == ISD::ZERO_EXTEND) 8160 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0)); 8161 else 8162 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0)); 8163 } 8164 8165 DAG.ReplaceAllUsesOfValueWith(PromOp, 8166 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops)); 8167 } 8168 8169 // Now we're left with the initial extension itself. 8170 if (!ReallyNeedsExt) 8171 return N->getOperand(0); 8172 8173 // To zero extend, just mask off everything except for the first bit (in the 8174 // i1 case). 8175 if (N->getOpcode() == ISD::ZERO_EXTEND) 8176 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0), 8177 DAG.getConstant(APInt::getLowBitsSet( 8178 N->getValueSizeInBits(0), PromBits), 8179 N->getValueType(0))); 8180 8181 assert(N->getOpcode() == ISD::SIGN_EXTEND && 8182 "Invalid extension type"); 8183 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0)); 8184 SDValue ShiftCst = 8185 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy); 8186 return DAG.getNode(ISD::SRA, dl, N->getValueType(0), 8187 DAG.getNode(ISD::SHL, dl, N->getValueType(0), 8188 N->getOperand(0), ShiftCst), ShiftCst); 8189 } 8190 8191 SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N, 8192 DAGCombinerInfo &DCI) const { 8193 const TargetMachine &TM = getTargetMachine(); 8194 SelectionDAG &DAG = DCI.DAG; 8195 SDLoc dl(N); 8196 switch (N->getOpcode()) { 8197 default: break; 8198 case PPCISD::SHL: 8199 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) { 8200 if (C->isNullValue()) // 0 << V -> 0. 8201 return N->getOperand(0); 8202 } 8203 break; 8204 case PPCISD::SRL: 8205 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) { 8206 if (C->isNullValue()) // 0 >>u V -> 0. 8207 return N->getOperand(0); 8208 } 8209 break; 8210 case PPCISD::SRA: 8211 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) { 8212 if (C->isNullValue() || // 0 >>s V -> 0. 8213 C->isAllOnesValue()) // -1 >>s V -> -1. 8214 return N->getOperand(0); 8215 } 8216 break; 8217 case ISD::SIGN_EXTEND: 8218 case ISD::ZERO_EXTEND: 8219 case ISD::ANY_EXTEND: 8220 return DAGCombineExtBoolTrunc(N, DCI); 8221 case ISD::TRUNCATE: 8222 case ISD::SETCC: 8223 case ISD::SELECT_CC: 8224 return DAGCombineTruncBoolExt(N, DCI); 8225 case ISD::SINT_TO_FP: 8226 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) { 8227 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) { 8228 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores. 8229 // We allow the src/dst to be either f32/f64, but the intermediate 8230 // type must be i64. 8231 if (N->getOperand(0).getValueType() == MVT::i64 && 8232 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) { 8233 SDValue Val = N->getOperand(0).getOperand(0); 8234 if (Val.getValueType() == MVT::f32) { 8235 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val); 8236 DCI.AddToWorklist(Val.getNode()); 8237 } 8238 8239 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val); 8240 DCI.AddToWorklist(Val.getNode()); 8241 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val); 8242 DCI.AddToWorklist(Val.getNode()); 8243 if (N->getValueType(0) == MVT::f32) { 8244 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val, 8245 DAG.getIntPtrConstant(0)); 8246 DCI.AddToWorklist(Val.getNode()); 8247 } 8248 return Val; 8249 } else if (N->getOperand(0).getValueType() == MVT::i32) { 8250 // If the intermediate type is i32, we can avoid the load/store here 8251 // too. 8252 } 8253 } 8254 } 8255 break; 8256 case ISD::STORE: 8257 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)). 8258 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() && 8259 !cast<StoreSDNode>(N)->isTruncatingStore() && 8260 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT && 8261 N->getOperand(1).getValueType() == MVT::i32 && 8262 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) { 8263 SDValue Val = N->getOperand(1).getOperand(0); 8264 if (Val.getValueType() == MVT::f32) { 8265 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val); 8266 DCI.AddToWorklist(Val.getNode()); 8267 } 8268 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val); 8269 DCI.AddToWorklist(Val.getNode()); 8270 8271 SDValue Ops[] = { 8272 N->getOperand(0), Val, N->getOperand(2), 8273 DAG.getValueType(N->getOperand(1).getValueType()) 8274 }; 8275 8276 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl, 8277 DAG.getVTList(MVT::Other), Ops, 8278 cast<StoreSDNode>(N)->getMemoryVT(), 8279 cast<StoreSDNode>(N)->getMemOperand()); 8280 DCI.AddToWorklist(Val.getNode()); 8281 return Val; 8282 } 8283 8284 // Turn STORE (BSWAP) -> sthbrx/stwbrx. 8285 if (cast<StoreSDNode>(N)->isUnindexed() && 8286 N->getOperand(1).getOpcode() == ISD::BSWAP && 8287 N->getOperand(1).getNode()->hasOneUse() && 8288 (N->getOperand(1).getValueType() == MVT::i32 || 8289 N->getOperand(1).getValueType() == MVT::i16 || 8290 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() && 8291 TM.getSubtarget<PPCSubtarget>().isPPC64() && 8292 N->getOperand(1).getValueType() == MVT::i64))) { 8293 SDValue BSwapOp = N->getOperand(1).getOperand(0); 8294 // Do an any-extend to 32-bits if this is a half-word input. 8295 if (BSwapOp.getValueType() == MVT::i16) 8296 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp); 8297 8298 SDValue Ops[] = { 8299 N->getOperand(0), BSwapOp, N->getOperand(2), 8300 DAG.getValueType(N->getOperand(1).getValueType()) 8301 }; 8302 return 8303 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other), 8304 Ops, cast<StoreSDNode>(N)->getMemoryVT(), 8305 cast<StoreSDNode>(N)->getMemOperand()); 8306 } 8307 break; 8308 case ISD::LOAD: { 8309 LoadSDNode *LD = cast<LoadSDNode>(N); 8310 EVT VT = LD->getValueType(0); 8311 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext()); 8312 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty); 8313 if (ISD::isNON_EXTLoad(N) && VT.isVector() && 8314 TM.getSubtarget<PPCSubtarget>().hasAltivec() && 8315 (VT == MVT::v16i8 || VT == MVT::v8i16 || 8316 VT == MVT::v4i32 || VT == MVT::v4f32) && 8317 LD->getAlignment() < ABIAlignment) { 8318 // This is a type-legal unaligned Altivec load. 8319 SDValue Chain = LD->getChain(); 8320 SDValue Ptr = LD->getBasePtr(); 8321 bool isLittleEndian = Subtarget.isLittleEndian(); 8322 8323 // This implements the loading of unaligned vectors as described in 8324 // the venerable Apple Velocity Engine overview. Specifically: 8325 // https://developer.apple.com/hardwaredrivers/ve/alignment.html 8326 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html 8327 // 8328 // The general idea is to expand a sequence of one or more unaligned 8329 // loads into an alignment-based permutation-control instruction (lvsl 8330 // or lvsr), a series of regular vector loads (which always truncate 8331 // their input address to an aligned address), and a series of 8332 // permutations. The results of these permutations are the requested 8333 // loaded values. The trick is that the last "extra" load is not taken 8334 // from the address you might suspect (sizeof(vector) bytes after the 8335 // last requested load), but rather sizeof(vector) - 1 bytes after the 8336 // last requested vector. The point of this is to avoid a page fault if 8337 // the base address happened to be aligned. This works because if the 8338 // base address is aligned, then adding less than a full vector length 8339 // will cause the last vector in the sequence to be (re)loaded. 8340 // Otherwise, the next vector will be fetched as you might suspect was 8341 // necessary. 8342 8343 // We might be able to reuse the permutation generation from 8344 // a different base address offset from this one by an aligned amount. 8345 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this 8346 // optimization later. 8347 Intrinsic::ID Intr = (isLittleEndian ? 8348 Intrinsic::ppc_altivec_lvsr : 8349 Intrinsic::ppc_altivec_lvsl); 8350 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, MVT::v16i8); 8351 8352 // Create the new MMO for the new base load. It is like the original MMO, 8353 // but represents an area in memory almost twice the vector size centered 8354 // on the original address. If the address is unaligned, we might start 8355 // reading up to (sizeof(vector)-1) bytes below the address of the 8356 // original unaligned load. 8357 MachineFunction &MF = DAG.getMachineFunction(); 8358 MachineMemOperand *BaseMMO = 8359 MF.getMachineMemOperand(LD->getMemOperand(), 8360 -LD->getMemoryVT().getStoreSize()+1, 8361 2*LD->getMemoryVT().getStoreSize()-1); 8362 8363 // Create the new base load. 8364 SDValue LDXIntID = DAG.getTargetConstant(Intrinsic::ppc_altivec_lvx, 8365 getPointerTy()); 8366 SDValue BaseLoadOps[] = { Chain, LDXIntID, Ptr }; 8367 SDValue BaseLoad = 8368 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl, 8369 DAG.getVTList(MVT::v4i32, MVT::Other), 8370 BaseLoadOps, MVT::v4i32, BaseMMO); 8371 8372 // Note that the value of IncOffset (which is provided to the next 8373 // load's pointer info offset value, and thus used to calculate the 8374 // alignment), and the value of IncValue (which is actually used to 8375 // increment the pointer value) are different! This is because we 8376 // require the next load to appear to be aligned, even though it 8377 // is actually offset from the base pointer by a lesser amount. 8378 int IncOffset = VT.getSizeInBits() / 8; 8379 int IncValue = IncOffset; 8380 8381 // Walk (both up and down) the chain looking for another load at the real 8382 // (aligned) offset (the alignment of the other load does not matter in 8383 // this case). If found, then do not use the offset reduction trick, as 8384 // that will prevent the loads from being later combined (as they would 8385 // otherwise be duplicates). 8386 if (!findConsecutiveLoad(LD, DAG)) 8387 --IncValue; 8388 8389 SDValue Increment = DAG.getConstant(IncValue, getPointerTy()); 8390 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment); 8391 8392 MachineMemOperand *ExtraMMO = 8393 MF.getMachineMemOperand(LD->getMemOperand(), 8394 1, 2*LD->getMemoryVT().getStoreSize()-1); 8395 SDValue ExtraLoadOps[] = { Chain, LDXIntID, Ptr }; 8396 SDValue ExtraLoad = 8397 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl, 8398 DAG.getVTList(MVT::v4i32, MVT::Other), 8399 ExtraLoadOps, MVT::v4i32, ExtraMMO); 8400 8401 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 8402 BaseLoad.getValue(1), ExtraLoad.getValue(1)); 8403 8404 // Because vperm has a big-endian bias, we must reverse the order 8405 // of the input vectors and complement the permute control vector 8406 // when generating little endian code. We have already handled the 8407 // latter by using lvsr instead of lvsl, so just reverse BaseLoad 8408 // and ExtraLoad here. 8409 SDValue Perm; 8410 if (isLittleEndian) 8411 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm, 8412 ExtraLoad, BaseLoad, PermCntl, DAG, dl); 8413 else 8414 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm, 8415 BaseLoad, ExtraLoad, PermCntl, DAG, dl); 8416 8417 if (VT != MVT::v4i32) 8418 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm); 8419 8420 // The output of the permutation is our loaded result, the TokenFactor is 8421 // our new chain. 8422 DCI.CombineTo(N, Perm, TF); 8423 return SDValue(N, 0); 8424 } 8425 } 8426 break; 8427 case ISD::INTRINSIC_WO_CHAIN: { 8428 bool isLittleEndian = Subtarget.isLittleEndian(); 8429 Intrinsic::ID Intr = (isLittleEndian ? 8430 Intrinsic::ppc_altivec_lvsr : 8431 Intrinsic::ppc_altivec_lvsl); 8432 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() == Intr && 8433 N->getOperand(1)->getOpcode() == ISD::ADD) { 8434 SDValue Add = N->getOperand(1); 8435 8436 if (DAG.MaskedValueIsZero(Add->getOperand(1), 8437 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext( 8438 Add.getValueType().getScalarType().getSizeInBits()))) { 8439 SDNode *BasePtr = Add->getOperand(0).getNode(); 8440 for (SDNode::use_iterator UI = BasePtr->use_begin(), 8441 UE = BasePtr->use_end(); UI != UE; ++UI) { 8442 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN && 8443 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() == 8444 Intr) { 8445 // We've found another LVSL/LVSR, and this address is an aligned 8446 // multiple of that one. The results will be the same, so use the 8447 // one we've just found instead. 8448 8449 return SDValue(*UI, 0); 8450 } 8451 } 8452 } 8453 } 8454 } 8455 8456 break; 8457 case ISD::BSWAP: 8458 // Turn BSWAP (LOAD) -> lhbrx/lwbrx. 8459 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) && 8460 N->getOperand(0).hasOneUse() && 8461 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 || 8462 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() && 8463 TM.getSubtarget<PPCSubtarget>().isPPC64() && 8464 N->getValueType(0) == MVT::i64))) { 8465 SDValue Load = N->getOperand(0); 8466 LoadSDNode *LD = cast<LoadSDNode>(Load); 8467 // Create the byte-swapping load. 8468 SDValue Ops[] = { 8469 LD->getChain(), // Chain 8470 LD->getBasePtr(), // Ptr 8471 DAG.getValueType(N->getValueType(0)) // VT 8472 }; 8473 SDValue BSLoad = 8474 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl, 8475 DAG.getVTList(N->getValueType(0) == MVT::i64 ? 8476 MVT::i64 : MVT::i32, MVT::Other), 8477 Ops, LD->getMemoryVT(), LD->getMemOperand()); 8478 8479 // If this is an i16 load, insert the truncate. 8480 SDValue ResVal = BSLoad; 8481 if (N->getValueType(0) == MVT::i16) 8482 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad); 8483 8484 // First, combine the bswap away. This makes the value produced by the 8485 // load dead. 8486 DCI.CombineTo(N, ResVal); 8487 8488 // Next, combine the load away, we give it a bogus result value but a real 8489 // chain result. The result value is dead because the bswap is dead. 8490 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1)); 8491 8492 // Return N so it doesn't get rechecked! 8493 return SDValue(N, 0); 8494 } 8495 8496 break; 8497 case PPCISD::VCMP: { 8498 // If a VCMPo node already exists with exactly the same operands as this 8499 // node, use its result instead of this node (VCMPo computes both a CR6 and 8500 // a normal output). 8501 // 8502 if (!N->getOperand(0).hasOneUse() && 8503 !N->getOperand(1).hasOneUse() && 8504 !N->getOperand(2).hasOneUse()) { 8505 8506 // Scan all of the users of the LHS, looking for VCMPo's that match. 8507 SDNode *VCMPoNode = nullptr; 8508 8509 SDNode *LHSN = N->getOperand(0).getNode(); 8510 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end(); 8511 UI != E; ++UI) 8512 if (UI->getOpcode() == PPCISD::VCMPo && 8513 UI->getOperand(1) == N->getOperand(1) && 8514 UI->getOperand(2) == N->getOperand(2) && 8515 UI->getOperand(0) == N->getOperand(0)) { 8516 VCMPoNode = *UI; 8517 break; 8518 } 8519 8520 // If there is no VCMPo node, or if the flag value has a single use, don't 8521 // transform this. 8522 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1)) 8523 break; 8524 8525 // Look at the (necessarily single) use of the flag value. If it has a 8526 // chain, this transformation is more complex. Note that multiple things 8527 // could use the value result, which we should ignore. 8528 SDNode *FlagUser = nullptr; 8529 for (SDNode::use_iterator UI = VCMPoNode->use_begin(); 8530 FlagUser == nullptr; ++UI) { 8531 assert(UI != VCMPoNode->use_end() && "Didn't find user!"); 8532 SDNode *User = *UI; 8533 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) { 8534 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) { 8535 FlagUser = User; 8536 break; 8537 } 8538 } 8539 } 8540 8541 // If the user is a MFOCRF instruction, we know this is safe. 8542 // Otherwise we give up for right now. 8543 if (FlagUser->getOpcode() == PPCISD::MFOCRF) 8544 return SDValue(VCMPoNode, 0); 8545 } 8546 break; 8547 } 8548 case ISD::BRCOND: { 8549 SDValue Cond = N->getOperand(1); 8550 SDValue Target = N->getOperand(2); 8551 8552 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN && 8553 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() == 8554 Intrinsic::ppc_is_decremented_ctr_nonzero) { 8555 8556 // We now need to make the intrinsic dead (it cannot be instruction 8557 // selected). 8558 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0)); 8559 assert(Cond.getNode()->hasOneUse() && 8560 "Counter decrement has more than one use"); 8561 8562 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other, 8563 N->getOperand(0), Target); 8564 } 8565 } 8566 break; 8567 case ISD::BR_CC: { 8568 // If this is a branch on an altivec predicate comparison, lower this so 8569 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This 8570 // lowering is done pre-legalize, because the legalizer lowers the predicate 8571 // compare down to code that is difficult to reassemble. 8572 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get(); 8573 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3); 8574 8575 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero 8576 // value. If so, pass-through the AND to get to the intrinsic. 8577 if (LHS.getOpcode() == ISD::AND && 8578 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN && 8579 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() == 8580 Intrinsic::ppc_is_decremented_ctr_nonzero && 8581 isa<ConstantSDNode>(LHS.getOperand(1)) && 8582 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()-> 8583 isZero()) 8584 LHS = LHS.getOperand(0); 8585 8586 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN && 8587 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() == 8588 Intrinsic::ppc_is_decremented_ctr_nonzero && 8589 isa<ConstantSDNode>(RHS)) { 8590 assert((CC == ISD::SETEQ || CC == ISD::SETNE) && 8591 "Counter decrement comparison is not EQ or NE"); 8592 8593 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue(); 8594 bool isBDNZ = (CC == ISD::SETEQ && Val) || 8595 (CC == ISD::SETNE && !Val); 8596 8597 // We now need to make the intrinsic dead (it cannot be instruction 8598 // selected). 8599 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0)); 8600 assert(LHS.getNode()->hasOneUse() && 8601 "Counter decrement has more than one use"); 8602 8603 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other, 8604 N->getOperand(0), N->getOperand(4)); 8605 } 8606 8607 int CompareOpc; 8608 bool isDot; 8609 8610 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN && 8611 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) && 8612 getAltivecCompareInfo(LHS, CompareOpc, isDot)) { 8613 assert(isDot && "Can't compare against a vector result!"); 8614 8615 // If this is a comparison against something other than 0/1, then we know 8616 // that the condition is never/always true. 8617 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue(); 8618 if (Val != 0 && Val != 1) { 8619 if (CC == ISD::SETEQ) // Cond never true, remove branch. 8620 return N->getOperand(0); 8621 // Always !=, turn it into an unconditional branch. 8622 return DAG.getNode(ISD::BR, dl, MVT::Other, 8623 N->getOperand(0), N->getOperand(4)); 8624 } 8625 8626 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0); 8627 8628 // Create the PPCISD altivec 'dot' comparison node. 8629 SDValue Ops[] = { 8630 LHS.getOperand(2), // LHS of compare 8631 LHS.getOperand(3), // RHS of compare 8632 DAG.getConstant(CompareOpc, MVT::i32) 8633 }; 8634 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue }; 8635 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops); 8636 8637 // Unpack the result based on how the target uses it. 8638 PPC::Predicate CompOpc; 8639 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) { 8640 default: // Can't happen, don't crash on invalid number though. 8641 case 0: // Branch on the value of the EQ bit of CR6. 8642 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE; 8643 break; 8644 case 1: // Branch on the inverted value of the EQ bit of CR6. 8645 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ; 8646 break; 8647 case 2: // Branch on the value of the LT bit of CR6. 8648 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE; 8649 break; 8650 case 3: // Branch on the inverted value of the LT bit of CR6. 8651 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT; 8652 break; 8653 } 8654 8655 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0), 8656 DAG.getConstant(CompOpc, MVT::i32), 8657 DAG.getRegister(PPC::CR6, MVT::i32), 8658 N->getOperand(4), CompNode.getValue(1)); 8659 } 8660 break; 8661 } 8662 } 8663 8664 return SDValue(); 8665 } 8666 8667 //===----------------------------------------------------------------------===// 8668 // Inline Assembly Support 8669 //===----------------------------------------------------------------------===// 8670 8671 void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op, 8672 APInt &KnownZero, 8673 APInt &KnownOne, 8674 const SelectionDAG &DAG, 8675 unsigned Depth) const { 8676 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0); 8677 switch (Op.getOpcode()) { 8678 default: break; 8679 case PPCISD::LBRX: { 8680 // lhbrx is known to have the top bits cleared out. 8681 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16) 8682 KnownZero = 0xFFFF0000; 8683 break; 8684 } 8685 case ISD::INTRINSIC_WO_CHAIN: { 8686 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) { 8687 default: break; 8688 case Intrinsic::ppc_altivec_vcmpbfp_p: 8689 case Intrinsic::ppc_altivec_vcmpeqfp_p: 8690 case Intrinsic::ppc_altivec_vcmpequb_p: 8691 case Intrinsic::ppc_altivec_vcmpequh_p: 8692 case Intrinsic::ppc_altivec_vcmpequw_p: 8693 case Intrinsic::ppc_altivec_vcmpgefp_p: 8694 case Intrinsic::ppc_altivec_vcmpgtfp_p: 8695 case Intrinsic::ppc_altivec_vcmpgtsb_p: 8696 case Intrinsic::ppc_altivec_vcmpgtsh_p: 8697 case Intrinsic::ppc_altivec_vcmpgtsw_p: 8698 case Intrinsic::ppc_altivec_vcmpgtub_p: 8699 case Intrinsic::ppc_altivec_vcmpgtuh_p: 8700 case Intrinsic::ppc_altivec_vcmpgtuw_p: 8701 KnownZero = ~1U; // All bits but the low one are known to be zero. 8702 break; 8703 } 8704 } 8705 } 8706 } 8707 8708 8709 /// getConstraintType - Given a constraint, return the type of 8710 /// constraint it is for this target. 8711 PPCTargetLowering::ConstraintType 8712 PPCTargetLowering::getConstraintType(const std::string &Constraint) const { 8713 if (Constraint.size() == 1) { 8714 switch (Constraint[0]) { 8715 default: break; 8716 case 'b': 8717 case 'r': 8718 case 'f': 8719 case 'v': 8720 case 'y': 8721 return C_RegisterClass; 8722 case 'Z': 8723 // FIXME: While Z does indicate a memory constraint, it specifically 8724 // indicates an r+r address (used in conjunction with the 'y' modifier 8725 // in the replacement string). Currently, we're forcing the base 8726 // register to be r0 in the asm printer (which is interpreted as zero) 8727 // and forming the complete address in the second register. This is 8728 // suboptimal. 8729 return C_Memory; 8730 } 8731 } else if (Constraint == "wc") { // individual CR bits. 8732 return C_RegisterClass; 8733 } else if (Constraint == "wa" || Constraint == "wd" || 8734 Constraint == "wf" || Constraint == "ws") { 8735 return C_RegisterClass; // VSX registers. 8736 } 8737 return TargetLowering::getConstraintType(Constraint); 8738 } 8739 8740 /// Examine constraint type and operand type and determine a weight value. 8741 /// This object must already have been set up with the operand type 8742 /// and the current alternative constraint selected. 8743 TargetLowering::ConstraintWeight 8744 PPCTargetLowering::getSingleConstraintMatchWeight( 8745 AsmOperandInfo &info, const char *constraint) const { 8746 ConstraintWeight weight = CW_Invalid; 8747 Value *CallOperandVal = info.CallOperandVal; 8748 // If we don't have a value, we can't do a match, 8749 // but allow it at the lowest weight. 8750 if (!CallOperandVal) 8751 return CW_Default; 8752 Type *type = CallOperandVal->getType(); 8753 8754 // Look at the constraint type. 8755 if (StringRef(constraint) == "wc" && type->isIntegerTy(1)) 8756 return CW_Register; // an individual CR bit. 8757 else if ((StringRef(constraint) == "wa" || 8758 StringRef(constraint) == "wd" || 8759 StringRef(constraint) == "wf") && 8760 type->isVectorTy()) 8761 return CW_Register; 8762 else if (StringRef(constraint) == "ws" && type->isDoubleTy()) 8763 return CW_Register; 8764 8765 switch (*constraint) { 8766 default: 8767 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint); 8768 break; 8769 case 'b': 8770 if (type->isIntegerTy()) 8771 weight = CW_Register; 8772 break; 8773 case 'f': 8774 if (type->isFloatTy()) 8775 weight = CW_Register; 8776 break; 8777 case 'd': 8778 if (type->isDoubleTy()) 8779 weight = CW_Register; 8780 break; 8781 case 'v': 8782 if (type->isVectorTy()) 8783 weight = CW_Register; 8784 break; 8785 case 'y': 8786 weight = CW_Register; 8787 break; 8788 case 'Z': 8789 weight = CW_Memory; 8790 break; 8791 } 8792 return weight; 8793 } 8794 8795 std::pair<unsigned, const TargetRegisterClass*> 8796 PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint, 8797 MVT VT) const { 8798 if (Constraint.size() == 1) { 8799 // GCC RS6000 Constraint Letters 8800 switch (Constraint[0]) { 8801 case 'b': // R1-R31 8802 if (VT == MVT::i64 && Subtarget.isPPC64()) 8803 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass); 8804 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass); 8805 case 'r': // R0-R31 8806 if (VT == MVT::i64 && Subtarget.isPPC64()) 8807 return std::make_pair(0U, &PPC::G8RCRegClass); 8808 return std::make_pair(0U, &PPC::GPRCRegClass); 8809 case 'f': 8810 if (VT == MVT::f32 || VT == MVT::i32) 8811 return std::make_pair(0U, &PPC::F4RCRegClass); 8812 if (VT == MVT::f64 || VT == MVT::i64) 8813 return std::make_pair(0U, &PPC::F8RCRegClass); 8814 break; 8815 case 'v': 8816 return std::make_pair(0U, &PPC::VRRCRegClass); 8817 case 'y': // crrc 8818 return std::make_pair(0U, &PPC::CRRCRegClass); 8819 } 8820 } else if (Constraint == "wc") { // an individual CR bit. 8821 return std::make_pair(0U, &PPC::CRBITRCRegClass); 8822 } else if (Constraint == "wa" || Constraint == "wd" || 8823 Constraint == "wf") { 8824 return std::make_pair(0U, &PPC::VSRCRegClass); 8825 } else if (Constraint == "ws") { 8826 return std::make_pair(0U, &PPC::VSFRCRegClass); 8827 } 8828 8829 std::pair<unsigned, const TargetRegisterClass*> R = 8830 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT); 8831 8832 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers 8833 // (which we call X[0-9]+). If a 64-bit value has been requested, and a 8834 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent 8835 // register. 8836 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use 8837 // the AsmName field from *RegisterInfo.td, then this would not be necessary. 8838 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() && 8839 PPC::GPRCRegClass.contains(R.first)) { 8840 const TargetRegisterInfo *TRI = 8841 getTargetMachine().getSubtargetImpl()->getRegisterInfo(); 8842 return std::make_pair(TRI->getMatchingSuperReg(R.first, 8843 PPC::sub_32, &PPC::G8RCRegClass), 8844 &PPC::G8RCRegClass); 8845 } 8846 8847 return R; 8848 } 8849 8850 8851 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops 8852 /// vector. If it is invalid, don't add anything to Ops. 8853 void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, 8854 std::string &Constraint, 8855 std::vector<SDValue>&Ops, 8856 SelectionDAG &DAG) const { 8857 SDValue Result; 8858 8859 // Only support length 1 constraints. 8860 if (Constraint.length() > 1) return; 8861 8862 char Letter = Constraint[0]; 8863 switch (Letter) { 8864 default: break; 8865 case 'I': 8866 case 'J': 8867 case 'K': 8868 case 'L': 8869 case 'M': 8870 case 'N': 8871 case 'O': 8872 case 'P': { 8873 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op); 8874 if (!CST) return; // Must be an immediate to match. 8875 unsigned Value = CST->getZExtValue(); 8876 switch (Letter) { 8877 default: llvm_unreachable("Unknown constraint letter!"); 8878 case 'I': // "I" is a signed 16-bit constant. 8879 if ((short)Value == (int)Value) 8880 Result = DAG.getTargetConstant(Value, Op.getValueType()); 8881 break; 8882 case 'J': // "J" is a constant with only the high-order 16 bits nonzero. 8883 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits. 8884 if ((short)Value == 0) 8885 Result = DAG.getTargetConstant(Value, Op.getValueType()); 8886 break; 8887 case 'K': // "K" is a constant with only the low-order 16 bits nonzero. 8888 if ((Value >> 16) == 0) 8889 Result = DAG.getTargetConstant(Value, Op.getValueType()); 8890 break; 8891 case 'M': // "M" is a constant that is greater than 31. 8892 if (Value > 31) 8893 Result = DAG.getTargetConstant(Value, Op.getValueType()); 8894 break; 8895 case 'N': // "N" is a positive constant that is an exact power of two. 8896 if ((int)Value > 0 && isPowerOf2_32(Value)) 8897 Result = DAG.getTargetConstant(Value, Op.getValueType()); 8898 break; 8899 case 'O': // "O" is the constant zero. 8900 if (Value == 0) 8901 Result = DAG.getTargetConstant(Value, Op.getValueType()); 8902 break; 8903 case 'P': // "P" is a constant whose negation is a signed 16-bit constant. 8904 if ((short)-Value == (int)-Value) 8905 Result = DAG.getTargetConstant(Value, Op.getValueType()); 8906 break; 8907 } 8908 break; 8909 } 8910 } 8911 8912 if (Result.getNode()) { 8913 Ops.push_back(Result); 8914 return; 8915 } 8916 8917 // Handle standard constraint letters. 8918 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG); 8919 } 8920 8921 // isLegalAddressingMode - Return true if the addressing mode represented 8922 // by AM is legal for this target, for a load/store of the specified type. 8923 bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM, 8924 Type *Ty) const { 8925 // FIXME: PPC does not allow r+i addressing modes for vectors! 8926 8927 // PPC allows a sign-extended 16-bit immediate field. 8928 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1) 8929 return false; 8930 8931 // No global is ever allowed as a base. 8932 if (AM.BaseGV) 8933 return false; 8934 8935 // PPC only support r+r, 8936 switch (AM.Scale) { 8937 case 0: // "r+i" or just "i", depending on HasBaseReg. 8938 break; 8939 case 1: 8940 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed. 8941 return false; 8942 // Otherwise we have r+r or r+i. 8943 break; 8944 case 2: 8945 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed. 8946 return false; 8947 // Allow 2*r as r+r. 8948 break; 8949 default: 8950 // No other scales are supported. 8951 return false; 8952 } 8953 8954 return true; 8955 } 8956 8957 SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, 8958 SelectionDAG &DAG) const { 8959 MachineFunction &MF = DAG.getMachineFunction(); 8960 MachineFrameInfo *MFI = MF.getFrameInfo(); 8961 MFI->setReturnAddressIsTaken(true); 8962 8963 if (verifyReturnAddressArgumentIsConstant(Op, DAG)) 8964 return SDValue(); 8965 8966 SDLoc dl(Op); 8967 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); 8968 8969 // Make sure the function does not optimize away the store of the RA to 8970 // the stack. 8971 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 8972 FuncInfo->setLRStoreRequired(); 8973 bool isPPC64 = Subtarget.isPPC64(); 8974 bool isDarwinABI = Subtarget.isDarwinABI(); 8975 8976 if (Depth > 0) { 8977 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG); 8978 SDValue Offset = 8979 8980 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI), 8981 isPPC64? MVT::i64 : MVT::i32); 8982 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), 8983 DAG.getNode(ISD::ADD, dl, getPointerTy(), 8984 FrameAddr, Offset), 8985 MachinePointerInfo(), false, false, false, 0); 8986 } 8987 8988 // Just load the return address off the stack. 8989 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG); 8990 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), 8991 RetAddrFI, MachinePointerInfo(), false, false, false, 0); 8992 } 8993 8994 SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, 8995 SelectionDAG &DAG) const { 8996 SDLoc dl(Op); 8997 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); 8998 8999 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); 9000 bool isPPC64 = PtrVT == MVT::i64; 9001 9002 MachineFunction &MF = DAG.getMachineFunction(); 9003 MachineFrameInfo *MFI = MF.getFrameInfo(); 9004 MFI->setFrameAddressIsTaken(true); 9005 9006 // Naked functions never have a frame pointer, and so we use r1. For all 9007 // other functions, this decision must be delayed until during PEI. 9008 unsigned FrameReg; 9009 if (MF.getFunction()->getAttributes().hasAttribute( 9010 AttributeSet::FunctionIndex, Attribute::Naked)) 9011 FrameReg = isPPC64 ? PPC::X1 : PPC::R1; 9012 else 9013 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP; 9014 9015 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, 9016 PtrVT); 9017 while (Depth--) 9018 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(), 9019 FrameAddr, MachinePointerInfo(), false, false, 9020 false, 0); 9021 return FrameAddr; 9022 } 9023 9024 // FIXME? Maybe this could be a TableGen attribute on some registers and 9025 // this table could be generated automatically from RegInfo. 9026 unsigned PPCTargetLowering::getRegisterByName(const char* RegName, 9027 EVT VT) const { 9028 bool isPPC64 = Subtarget.isPPC64(); 9029 bool isDarwinABI = Subtarget.isDarwinABI(); 9030 9031 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) || 9032 (!isPPC64 && VT != MVT::i32)) 9033 report_fatal_error("Invalid register global variable type"); 9034 9035 bool is64Bit = isPPC64 && VT == MVT::i64; 9036 unsigned Reg = StringSwitch<unsigned>(RegName) 9037 .Case("r1", is64Bit ? PPC::X1 : PPC::R1) 9038 .Case("r2", isDarwinABI ? 0 : (is64Bit ? PPC::X2 : PPC::R2)) 9039 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 : 9040 (is64Bit ? PPC::X13 : PPC::R13)) 9041 .Default(0); 9042 9043 if (Reg) 9044 return Reg; 9045 report_fatal_error("Invalid register name global variable"); 9046 } 9047 9048 bool 9049 PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const { 9050 // The PowerPC target isn't yet aware of offsets. 9051 return false; 9052 } 9053 9054 bool PPCTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info, 9055 const CallInst &I, 9056 unsigned Intrinsic) const { 9057 9058 switch (Intrinsic) { 9059 case Intrinsic::ppc_altivec_lvx: 9060 case Intrinsic::ppc_altivec_lvxl: 9061 case Intrinsic::ppc_altivec_lvebx: 9062 case Intrinsic::ppc_altivec_lvehx: 9063 case Intrinsic::ppc_altivec_lvewx: { 9064 EVT VT; 9065 switch (Intrinsic) { 9066 case Intrinsic::ppc_altivec_lvebx: 9067 VT = MVT::i8; 9068 break; 9069 case Intrinsic::ppc_altivec_lvehx: 9070 VT = MVT::i16; 9071 break; 9072 case Intrinsic::ppc_altivec_lvewx: 9073 VT = MVT::i32; 9074 break; 9075 default: 9076 VT = MVT::v4i32; 9077 break; 9078 } 9079 9080 Info.opc = ISD::INTRINSIC_W_CHAIN; 9081 Info.memVT = VT; 9082 Info.ptrVal = I.getArgOperand(0); 9083 Info.offset = -VT.getStoreSize()+1; 9084 Info.size = 2*VT.getStoreSize()-1; 9085 Info.align = 1; 9086 Info.vol = false; 9087 Info.readMem = true; 9088 Info.writeMem = false; 9089 return true; 9090 } 9091 case Intrinsic::ppc_altivec_stvx: 9092 case Intrinsic::ppc_altivec_stvxl: 9093 case Intrinsic::ppc_altivec_stvebx: 9094 case Intrinsic::ppc_altivec_stvehx: 9095 case Intrinsic::ppc_altivec_stvewx: { 9096 EVT VT; 9097 switch (Intrinsic) { 9098 case Intrinsic::ppc_altivec_stvebx: 9099 VT = MVT::i8; 9100 break; 9101 case Intrinsic::ppc_altivec_stvehx: 9102 VT = MVT::i16; 9103 break; 9104 case Intrinsic::ppc_altivec_stvewx: 9105 VT = MVT::i32; 9106 break; 9107 default: 9108 VT = MVT::v4i32; 9109 break; 9110 } 9111 9112 Info.opc = ISD::INTRINSIC_VOID; 9113 Info.memVT = VT; 9114 Info.ptrVal = I.getArgOperand(1); 9115 Info.offset = -VT.getStoreSize()+1; 9116 Info.size = 2*VT.getStoreSize()-1; 9117 Info.align = 1; 9118 Info.vol = false; 9119 Info.readMem = false; 9120 Info.writeMem = true; 9121 return true; 9122 } 9123 default: 9124 break; 9125 } 9126 9127 return false; 9128 } 9129 9130 /// getOptimalMemOpType - Returns the target specific optimal type for load 9131 /// and store operations as a result of memset, memcpy, and memmove 9132 /// lowering. If DstAlign is zero that means it's safe to destination 9133 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it 9134 /// means there isn't a need to check it against alignment requirement, 9135 /// probably because the source does not need to be loaded. If 'IsMemset' is 9136 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that 9137 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy 9138 /// source is constant so it does not need to be loaded. 9139 /// It returns EVT::Other if the type should be determined using generic 9140 /// target-independent logic. 9141 EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size, 9142 unsigned DstAlign, unsigned SrcAlign, 9143 bool IsMemset, bool ZeroMemset, 9144 bool MemcpyStrSrc, 9145 MachineFunction &MF) const { 9146 if (Subtarget.isPPC64()) { 9147 return MVT::i64; 9148 } else { 9149 return MVT::i32; 9150 } 9151 } 9152 9153 /// \brief Returns true if it is beneficial to convert a load of a constant 9154 /// to just the constant itself. 9155 bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm, 9156 Type *Ty) const { 9157 assert(Ty->isIntegerTy()); 9158 9159 unsigned BitSize = Ty->getPrimitiveSizeInBits(); 9160 if (BitSize == 0 || BitSize > 64) 9161 return false; 9162 return true; 9163 } 9164 9165 bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const { 9166 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy()) 9167 return false; 9168 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits(); 9169 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits(); 9170 return NumBits1 == 64 && NumBits2 == 32; 9171 } 9172 9173 bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const { 9174 if (!VT1.isInteger() || !VT2.isInteger()) 9175 return false; 9176 unsigned NumBits1 = VT1.getSizeInBits(); 9177 unsigned NumBits2 = VT2.getSizeInBits(); 9178 return NumBits1 == 64 && NumBits2 == 32; 9179 } 9180 9181 bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const { 9182 return isInt<16>(Imm) || isUInt<16>(Imm); 9183 } 9184 9185 bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const { 9186 return isInt<16>(Imm) || isUInt<16>(Imm); 9187 } 9188 9189 bool PPCTargetLowering::allowsMisalignedMemoryAccesses(EVT VT, 9190 unsigned, 9191 unsigned, 9192 bool *Fast) const { 9193 if (DisablePPCUnaligned) 9194 return false; 9195 9196 // PowerPC supports unaligned memory access for simple non-vector types. 9197 // Although accessing unaligned addresses is not as efficient as accessing 9198 // aligned addresses, it is generally more efficient than manual expansion, 9199 // and generally only traps for software emulation when crossing page 9200 // boundaries. 9201 9202 if (!VT.isSimple()) 9203 return false; 9204 9205 if (VT.getSimpleVT().isVector()) { 9206 if (Subtarget.hasVSX()) { 9207 if (VT != MVT::v2f64 && VT != MVT::v2i64) 9208 return false; 9209 } else { 9210 return false; 9211 } 9212 } 9213 9214 if (VT == MVT::ppcf128) 9215 return false; 9216 9217 if (Fast) 9218 *Fast = true; 9219 9220 return true; 9221 } 9222 9223 bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const { 9224 VT = VT.getScalarType(); 9225 9226 if (!VT.isSimple()) 9227 return false; 9228 9229 switch (VT.getSimpleVT().SimpleTy) { 9230 case MVT::f32: 9231 case MVT::f64: 9232 return true; 9233 default: 9234 break; 9235 } 9236 9237 return false; 9238 } 9239 9240 bool 9241 PPCTargetLowering::shouldExpandBuildVectorWithShuffles( 9242 EVT VT , unsigned DefinedValues) const { 9243 if (VT == MVT::v2i64) 9244 return false; 9245 9246 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues); 9247 } 9248 9249 Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const { 9250 if (DisableILPPref || Subtarget.enableMachineScheduler()) 9251 return TargetLowering::getSchedulingPreference(N); 9252 9253 return Sched::ILP; 9254 } 9255 9256 // Create a fast isel object. 9257 FastISel * 9258 PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo, 9259 const TargetLibraryInfo *LibInfo) const { 9260 return PPC::createFastISel(FuncInfo, LibInfo); 9261 } 9262