1 //===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // This file implements the PPCISelLowering class.
10 //
11 //===----------------------------------------------------------------------===//
12 
13 #include "PPCISelLowering.h"
14 #include "MCTargetDesc/PPCPredicates.h"
15 #include "PPC.h"
16 #include "PPCCCState.h"
17 #include "PPCCallingConv.h"
18 #include "PPCFrameLowering.h"
19 #include "PPCInstrInfo.h"
20 #include "PPCMachineFunctionInfo.h"
21 #include "PPCPerfectShuffle.h"
22 #include "PPCRegisterInfo.h"
23 #include "PPCSubtarget.h"
24 #include "PPCTargetMachine.h"
25 #include "llvm/ADT/APFloat.h"
26 #include "llvm/ADT/APInt.h"
27 #include "llvm/ADT/ArrayRef.h"
28 #include "llvm/ADT/DenseMap.h"
29 #include "llvm/ADT/None.h"
30 #include "llvm/ADT/STLExtras.h"
31 #include "llvm/ADT/SmallPtrSet.h"
32 #include "llvm/ADT/SmallSet.h"
33 #include "llvm/ADT/SmallVector.h"
34 #include "llvm/ADT/Statistic.h"
35 #include "llvm/ADT/StringRef.h"
36 #include "llvm/ADT/StringSwitch.h"
37 #include "llvm/CodeGen/CallingConvLower.h"
38 #include "llvm/CodeGen/ISDOpcodes.h"
39 #include "llvm/CodeGen/MachineBasicBlock.h"
40 #include "llvm/CodeGen/MachineFrameInfo.h"
41 #include "llvm/CodeGen/MachineFunction.h"
42 #include "llvm/CodeGen/MachineInstr.h"
43 #include "llvm/CodeGen/MachineInstrBuilder.h"
44 #include "llvm/CodeGen/MachineJumpTableInfo.h"
45 #include "llvm/CodeGen/MachineLoopInfo.h"
46 #include "llvm/CodeGen/MachineMemOperand.h"
47 #include "llvm/CodeGen/MachineModuleInfo.h"
48 #include "llvm/CodeGen/MachineOperand.h"
49 #include "llvm/CodeGen/MachineRegisterInfo.h"
50 #include "llvm/CodeGen/RuntimeLibcalls.h"
51 #include "llvm/CodeGen/SelectionDAG.h"
52 #include "llvm/CodeGen/SelectionDAGNodes.h"
53 #include "llvm/CodeGen/TargetInstrInfo.h"
54 #include "llvm/CodeGen/TargetLowering.h"
55 #include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
56 #include "llvm/CodeGen/TargetRegisterInfo.h"
57 #include "llvm/CodeGen/ValueTypes.h"
58 #include "llvm/IR/CallSite.h"
59 #include "llvm/IR/CallingConv.h"
60 #include "llvm/IR/Constant.h"
61 #include "llvm/IR/Constants.h"
62 #include "llvm/IR/DataLayout.h"
63 #include "llvm/IR/DebugLoc.h"
64 #include "llvm/IR/DerivedTypes.h"
65 #include "llvm/IR/Function.h"
66 #include "llvm/IR/GlobalValue.h"
67 #include "llvm/IR/IRBuilder.h"
68 #include "llvm/IR/Instructions.h"
69 #include "llvm/IR/Intrinsics.h"
70 #include "llvm/IR/IntrinsicsPowerPC.h"
71 #include "llvm/IR/Module.h"
72 #include "llvm/IR/Type.h"
73 #include "llvm/IR/Use.h"
74 #include "llvm/IR/Value.h"
75 #include "llvm/MC/MCContext.h"
76 #include "llvm/MC/MCExpr.h"
77 #include "llvm/MC/MCRegisterInfo.h"
78 #include "llvm/MC/MCSymbolXCOFF.h"
79 #include "llvm/Support/AtomicOrdering.h"
80 #include "llvm/Support/BranchProbability.h"
81 #include "llvm/Support/Casting.h"
82 #include "llvm/Support/CodeGen.h"
83 #include "llvm/Support/CommandLine.h"
84 #include "llvm/Support/Compiler.h"
85 #include "llvm/Support/Debug.h"
86 #include "llvm/Support/ErrorHandling.h"
87 #include "llvm/Support/Format.h"
88 #include "llvm/Support/KnownBits.h"
89 #include "llvm/Support/MachineValueType.h"
90 #include "llvm/Support/MathExtras.h"
91 #include "llvm/Support/raw_ostream.h"
92 #include "llvm/Target/TargetMachine.h"
93 #include "llvm/Target/TargetOptions.h"
94 #include <algorithm>
95 #include <cassert>
96 #include <cstdint>
97 #include <iterator>
98 #include <list>
99 #include <utility>
100 #include <vector>
101 
102 using namespace llvm;
103 
104 #define DEBUG_TYPE "ppc-lowering"
105 
106 static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
107 cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
108 
109 static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
110 cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
111 
112 static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
113 cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
114 
115 static cl::opt<bool> DisableSCO("disable-ppc-sco",
116 cl::desc("disable sibling call optimization on ppc"), cl::Hidden);
117 
118 static cl::opt<bool> DisableInnermostLoopAlign32("disable-ppc-innermost-loop-align32",
119 cl::desc("don't always align innermost loop to 32 bytes on ppc"), cl::Hidden);
120 
121 static cl::opt<bool> EnableQuadPrecision("enable-ppc-quad-precision",
122 cl::desc("enable quad precision float support on ppc"), cl::Hidden);
123 
124 static cl::opt<bool> UseAbsoluteJumpTables("ppc-use-absolute-jumptables",
125 cl::desc("use absolute jump tables on ppc"), cl::Hidden);
126 
127 STATISTIC(NumTailCalls, "Number of tail calls");
128 STATISTIC(NumSiblingCalls, "Number of sibling calls");
129 
130 static bool isNByteElemShuffleMask(ShuffleVectorSDNode *, unsigned, int);
131 
132 static SDValue widenVec(SelectionDAG &DAG, SDValue Vec, const SDLoc &dl);
133 
134 // FIXME: Remove this once the bug has been fixed!
135 extern cl::opt<bool> ANDIGlueBug;
136 
137 PPCTargetLowering::PPCTargetLowering(const PPCTargetMachine &TM,
138                                      const PPCSubtarget &STI)
139     : TargetLowering(TM), Subtarget(STI) {
140   // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
141   // arguments are at least 4/8 bytes aligned.
142   bool isPPC64 = Subtarget.isPPC64();
143   setMinStackArgumentAlignment(isPPC64 ? Align(8) : Align(4));
144 
145   // Set up the register classes.
146   addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
147   if (!useSoftFloat()) {
148     if (hasSPE()) {
149       addRegisterClass(MVT::f32, &PPC::GPRCRegClass);
150       addRegisterClass(MVT::f64, &PPC::SPERCRegClass);
151     } else {
152       addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
153       addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
154     }
155   }
156 
157   // Match BITREVERSE to customized fast code sequence in the td file.
158   setOperationAction(ISD::BITREVERSE, MVT::i32, Legal);
159   setOperationAction(ISD::BITREVERSE, MVT::i64, Legal);
160 
161   // Sub-word ATOMIC_CMP_SWAP need to ensure that the input is zero-extended.
162   setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
163 
164   // PowerPC has an i16 but no i8 (or i1) SEXTLOAD.
165   for (MVT VT : MVT::integer_valuetypes()) {
166     setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
167     setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i8, Expand);
168   }
169 
170   setTruncStoreAction(MVT::f64, MVT::f32, Expand);
171 
172   // PowerPC has pre-inc load and store's.
173   setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
174   setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
175   setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
176   setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
177   setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
178   setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
179   setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
180   setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
181   setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
182   setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
183   if (!Subtarget.hasSPE()) {
184     setIndexedLoadAction(ISD::PRE_INC, MVT::f32, Legal);
185     setIndexedLoadAction(ISD::PRE_INC, MVT::f64, Legal);
186     setIndexedStoreAction(ISD::PRE_INC, MVT::f32, Legal);
187     setIndexedStoreAction(ISD::PRE_INC, MVT::f64, Legal);
188   }
189 
190   // PowerPC uses ADDC/ADDE/SUBC/SUBE to propagate carry.
191   const MVT ScalarIntVTs[] = { MVT::i32, MVT::i64 };
192   for (MVT VT : ScalarIntVTs) {
193     setOperationAction(ISD::ADDC, VT, Legal);
194     setOperationAction(ISD::ADDE, VT, Legal);
195     setOperationAction(ISD::SUBC, VT, Legal);
196     setOperationAction(ISD::SUBE, VT, Legal);
197   }
198 
199   if (Subtarget.useCRBits()) {
200     setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
201 
202     if (isPPC64 || Subtarget.hasFPCVT()) {
203       setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
204       AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
205                          isPPC64 ? MVT::i64 : MVT::i32);
206       setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
207       AddPromotedToType(ISD::UINT_TO_FP, MVT::i1,
208                         isPPC64 ? MVT::i64 : MVT::i32);
209     } else {
210       setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
211       setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
212     }
213 
214     // PowerPC does not support direct load/store of condition registers.
215     setOperationAction(ISD::LOAD, MVT::i1, Custom);
216     setOperationAction(ISD::STORE, MVT::i1, Custom);
217 
218     // FIXME: Remove this once the ANDI glue bug is fixed:
219     if (ANDIGlueBug)
220       setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
221 
222     for (MVT VT : MVT::integer_valuetypes()) {
223       setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
224       setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
225       setTruncStoreAction(VT, MVT::i1, Expand);
226     }
227 
228     addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
229   }
230 
231   // Expand ppcf128 to i32 by hand for the benefit of llvm-gcc bootstrap on
232   // PPC (the libcall is not available).
233   setOperationAction(ISD::FP_TO_SINT, MVT::ppcf128, Custom);
234   setOperationAction(ISD::FP_TO_UINT, MVT::ppcf128, Custom);
235 
236   // We do not currently implement these libm ops for PowerPC.
237   setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
238   setOperationAction(ISD::FCEIL,  MVT::ppcf128, Expand);
239   setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
240   setOperationAction(ISD::FRINT,  MVT::ppcf128, Expand);
241   setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
242   setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
243 
244   // PowerPC has no SREM/UREM instructions unless we are on P9
245   // On P9 we may use a hardware instruction to compute the remainder.
246   // The instructions are not legalized directly because in the cases where the
247   // result of both the remainder and the division is required it is more
248   // efficient to compute the remainder from the result of the division rather
249   // than use the remainder instruction.
250   if (Subtarget.isISA3_0()) {
251     setOperationAction(ISD::SREM, MVT::i32, Custom);
252     setOperationAction(ISD::UREM, MVT::i32, Custom);
253     setOperationAction(ISD::SREM, MVT::i64, Custom);
254     setOperationAction(ISD::UREM, MVT::i64, Custom);
255   } else {
256     setOperationAction(ISD::SREM, MVT::i32, Expand);
257     setOperationAction(ISD::UREM, MVT::i32, Expand);
258     setOperationAction(ISD::SREM, MVT::i64, Expand);
259     setOperationAction(ISD::UREM, MVT::i64, Expand);
260   }
261 
262   // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
263   setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
264   setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
265   setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
266   setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
267   setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
268   setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
269   setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
270   setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
271 
272   // Handle constrained floating-point operations of scalar.
273   // TODO: Handle SPE specific operation.
274   setOperationAction(ISD::STRICT_FADD, MVT::f32, Legal);
275   setOperationAction(ISD::STRICT_FSUB, MVT::f32, Legal);
276   setOperationAction(ISD::STRICT_FMUL, MVT::f32, Legal);
277   setOperationAction(ISD::STRICT_FDIV, MVT::f32, Legal);
278 
279   setOperationAction(ISD::STRICT_FADD, MVT::f64, Legal);
280   setOperationAction(ISD::STRICT_FSUB, MVT::f64, Legal);
281   setOperationAction(ISD::STRICT_FMUL, MVT::f64, Legal);
282   setOperationAction(ISD::STRICT_FDIV, MVT::f64, Legal);
283 
284   // We don't support sin/cos/sqrt/fmod/pow
285   setOperationAction(ISD::FSIN , MVT::f64, Expand);
286   setOperationAction(ISD::FCOS , MVT::f64, Expand);
287   setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
288   setOperationAction(ISD::FREM , MVT::f64, Expand);
289   setOperationAction(ISD::FPOW , MVT::f64, Expand);
290   setOperationAction(ISD::FSIN , MVT::f32, Expand);
291   setOperationAction(ISD::FCOS , MVT::f32, Expand);
292   setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
293   setOperationAction(ISD::FREM , MVT::f32, Expand);
294   setOperationAction(ISD::FPOW , MVT::f32, Expand);
295   if (Subtarget.hasSPE()) {
296     setOperationAction(ISD::FMA  , MVT::f64, Expand);
297     setOperationAction(ISD::FMA  , MVT::f32, Expand);
298   } else {
299     setOperationAction(ISD::FMA  , MVT::f64, Legal);
300     setOperationAction(ISD::FMA  , MVT::f32, Legal);
301   }
302 
303   setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
304 
305   // If we're enabling GP optimizations, use hardware square root
306   if (!Subtarget.hasFSQRT() &&
307       !(TM.Options.UnsafeFPMath && Subtarget.hasFRSQRTE() &&
308         Subtarget.hasFRE()))
309     setOperationAction(ISD::FSQRT, MVT::f64, Expand);
310 
311   if (!Subtarget.hasFSQRT() &&
312       !(TM.Options.UnsafeFPMath && Subtarget.hasFRSQRTES() &&
313         Subtarget.hasFRES()))
314     setOperationAction(ISD::FSQRT, MVT::f32, Expand);
315 
316   if (Subtarget.hasFCPSGN()) {
317     setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
318     setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
319   } else {
320     setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
321     setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
322   }
323 
324   if (Subtarget.hasFPRND()) {
325     setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
326     setOperationAction(ISD::FCEIL,  MVT::f64, Legal);
327     setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
328     setOperationAction(ISD::FROUND, MVT::f64, Legal);
329 
330     setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
331     setOperationAction(ISD::FCEIL,  MVT::f32, Legal);
332     setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
333     setOperationAction(ISD::FROUND, MVT::f32, Legal);
334   }
335 
336   // PowerPC does not have BSWAP, but we can use vector BSWAP instruction xxbrd
337   // to speed up scalar BSWAP64.
338   // CTPOP or CTTZ were introduced in P8/P9 respectively
339   setOperationAction(ISD::BSWAP, MVT::i32  , Expand);
340   if (Subtarget.hasP9Vector())
341     setOperationAction(ISD::BSWAP, MVT::i64  , Custom);
342   else
343     setOperationAction(ISD::BSWAP, MVT::i64  , Expand);
344   if (Subtarget.isISA3_0()) {
345     setOperationAction(ISD::CTTZ , MVT::i32  , Legal);
346     setOperationAction(ISD::CTTZ , MVT::i64  , Legal);
347   } else {
348     setOperationAction(ISD::CTTZ , MVT::i32  , Expand);
349     setOperationAction(ISD::CTTZ , MVT::i64  , Expand);
350   }
351 
352   if (Subtarget.hasPOPCNTD() == PPCSubtarget::POPCNTD_Fast) {
353     setOperationAction(ISD::CTPOP, MVT::i32  , Legal);
354     setOperationAction(ISD::CTPOP, MVT::i64  , Legal);
355   } else {
356     setOperationAction(ISD::CTPOP, MVT::i32  , Expand);
357     setOperationAction(ISD::CTPOP, MVT::i64  , Expand);
358   }
359 
360   // PowerPC does not have ROTR
361   setOperationAction(ISD::ROTR, MVT::i32   , Expand);
362   setOperationAction(ISD::ROTR, MVT::i64   , Expand);
363 
364   if (!Subtarget.useCRBits()) {
365     // PowerPC does not have Select
366     setOperationAction(ISD::SELECT, MVT::i32, Expand);
367     setOperationAction(ISD::SELECT, MVT::i64, Expand);
368     setOperationAction(ISD::SELECT, MVT::f32, Expand);
369     setOperationAction(ISD::SELECT, MVT::f64, Expand);
370   }
371 
372   // PowerPC wants to turn select_cc of FP into fsel when possible.
373   setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
374   setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
375 
376   // PowerPC wants to optimize integer setcc a bit
377   if (!Subtarget.useCRBits())
378     setOperationAction(ISD::SETCC, MVT::i32, Custom);
379 
380   // PowerPC does not have BRCOND which requires SetCC
381   if (!Subtarget.useCRBits())
382     setOperationAction(ISD::BRCOND, MVT::Other, Expand);
383 
384   setOperationAction(ISD::BR_JT,  MVT::Other, Expand);
385 
386   if (Subtarget.hasSPE()) {
387     // SPE has built-in conversions
388     setOperationAction(ISD::FP_TO_SINT, MVT::i32, Legal);
389     setOperationAction(ISD::SINT_TO_FP, MVT::i32, Legal);
390     setOperationAction(ISD::UINT_TO_FP, MVT::i32, Legal);
391   } else {
392     // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
393     setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
394 
395     // PowerPC does not have [U|S]INT_TO_FP
396     setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
397     setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
398   }
399 
400   if (Subtarget.hasDirectMove() && isPPC64) {
401     setOperationAction(ISD::BITCAST, MVT::f32, Legal);
402     setOperationAction(ISD::BITCAST, MVT::i32, Legal);
403     setOperationAction(ISD::BITCAST, MVT::i64, Legal);
404     setOperationAction(ISD::BITCAST, MVT::f64, Legal);
405     if (TM.Options.UnsafeFPMath) {
406       setOperationAction(ISD::LRINT, MVT::f64, Legal);
407       setOperationAction(ISD::LRINT, MVT::f32, Legal);
408       setOperationAction(ISD::LLRINT, MVT::f64, Legal);
409       setOperationAction(ISD::LLRINT, MVT::f32, Legal);
410       setOperationAction(ISD::LROUND, MVT::f64, Legal);
411       setOperationAction(ISD::LROUND, MVT::f32, Legal);
412       setOperationAction(ISD::LLROUND, MVT::f64, Legal);
413       setOperationAction(ISD::LLROUND, MVT::f32, Legal);
414     }
415   } else {
416     setOperationAction(ISD::BITCAST, MVT::f32, Expand);
417     setOperationAction(ISD::BITCAST, MVT::i32, Expand);
418     setOperationAction(ISD::BITCAST, MVT::i64, Expand);
419     setOperationAction(ISD::BITCAST, MVT::f64, Expand);
420   }
421 
422   // We cannot sextinreg(i1).  Expand to shifts.
423   setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
424 
425   // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
426   // SjLj exception handling but a light-weight setjmp/longjmp replacement to
427   // support continuation, user-level threading, and etc.. As a result, no
428   // other SjLj exception interfaces are implemented and please don't build
429   // your own exception handling based on them.
430   // LLVM/Clang supports zero-cost DWARF exception handling.
431   setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
432   setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
433 
434   // We want to legalize GlobalAddress and ConstantPool nodes into the
435   // appropriate instructions to materialize the address.
436   setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
437   setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
438   setOperationAction(ISD::BlockAddress,  MVT::i32, Custom);
439   setOperationAction(ISD::ConstantPool,  MVT::i32, Custom);
440   setOperationAction(ISD::JumpTable,     MVT::i32, Custom);
441   setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
442   setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
443   setOperationAction(ISD::BlockAddress,  MVT::i64, Custom);
444   setOperationAction(ISD::ConstantPool,  MVT::i64, Custom);
445   setOperationAction(ISD::JumpTable,     MVT::i64, Custom);
446 
447   // TRAP is legal.
448   setOperationAction(ISD::TRAP, MVT::Other, Legal);
449 
450   // TRAMPOLINE is custom lowered.
451   setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
452   setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
453 
454   // VASTART needs to be custom lowered to use the VarArgsFrameIndex
455   setOperationAction(ISD::VASTART           , MVT::Other, Custom);
456 
457   if (Subtarget.is64BitELFABI()) {
458     // VAARG always uses double-word chunks, so promote anything smaller.
459     setOperationAction(ISD::VAARG, MVT::i1, Promote);
460     AddPromotedToType(ISD::VAARG, MVT::i1, MVT::i64);
461     setOperationAction(ISD::VAARG, MVT::i8, Promote);
462     AddPromotedToType(ISD::VAARG, MVT::i8, MVT::i64);
463     setOperationAction(ISD::VAARG, MVT::i16, Promote);
464     AddPromotedToType(ISD::VAARG, MVT::i16, MVT::i64);
465     setOperationAction(ISD::VAARG, MVT::i32, Promote);
466     AddPromotedToType(ISD::VAARG, MVT::i32, MVT::i64);
467     setOperationAction(ISD::VAARG, MVT::Other, Expand);
468   } else if (Subtarget.is32BitELFABI()) {
469     // VAARG is custom lowered with the 32-bit SVR4 ABI.
470     setOperationAction(ISD::VAARG, MVT::Other, Custom);
471     setOperationAction(ISD::VAARG, MVT::i64, Custom);
472   } else
473     setOperationAction(ISD::VAARG, MVT::Other, Expand);
474 
475   // VACOPY is custom lowered with the 32-bit SVR4 ABI.
476   if (Subtarget.is32BitELFABI())
477     setOperationAction(ISD::VACOPY            , MVT::Other, Custom);
478   else
479     setOperationAction(ISD::VACOPY            , MVT::Other, Expand);
480 
481   // Use the default implementation.
482   setOperationAction(ISD::VAEND             , MVT::Other, Expand);
483   setOperationAction(ISD::STACKSAVE         , MVT::Other, Expand);
484   setOperationAction(ISD::STACKRESTORE      , MVT::Other, Custom);
485   setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32  , Custom);
486   setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64  , Custom);
487   setOperationAction(ISD::GET_DYNAMIC_AREA_OFFSET, MVT::i32, Custom);
488   setOperationAction(ISD::GET_DYNAMIC_AREA_OFFSET, MVT::i64, Custom);
489   setOperationAction(ISD::EH_DWARF_CFA, MVT::i32, Custom);
490   setOperationAction(ISD::EH_DWARF_CFA, MVT::i64, Custom);
491 
492   // We want to custom lower some of our intrinsics.
493   setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
494 
495   // To handle counter-based loop conditions.
496   setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
497 
498   setOperationAction(ISD::INTRINSIC_VOID, MVT::i8, Custom);
499   setOperationAction(ISD::INTRINSIC_VOID, MVT::i16, Custom);
500   setOperationAction(ISD::INTRINSIC_VOID, MVT::i32, Custom);
501   setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
502 
503   // Comparisons that require checking two conditions.
504   if (Subtarget.hasSPE()) {
505     setCondCodeAction(ISD::SETO, MVT::f32, Expand);
506     setCondCodeAction(ISD::SETO, MVT::f64, Expand);
507     setCondCodeAction(ISD::SETUO, MVT::f32, Expand);
508     setCondCodeAction(ISD::SETUO, MVT::f64, Expand);
509   }
510   setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
511   setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
512   setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
513   setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
514   setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
515   setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
516   setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
517   setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
518   setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
519   setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
520   setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
521   setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
522 
523   if (Subtarget.has64BitSupport()) {
524     // They also have instructions for converting between i64 and fp.
525     setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
526     setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
527     setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
528     setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
529     // This is just the low 32 bits of a (signed) fp->i64 conversion.
530     // We cannot do this with Promote because i64 is not a legal type.
531     setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
532 
533     if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
534       setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
535   } else {
536     // PowerPC does not have FP_TO_UINT on 32-bit implementations.
537     if (Subtarget.hasSPE())
538       setOperationAction(ISD::FP_TO_UINT, MVT::i32, Legal);
539     else
540       setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
541   }
542 
543   // With the instructions enabled under FPCVT, we can do everything.
544   if (Subtarget.hasFPCVT()) {
545     if (Subtarget.has64BitSupport()) {
546       setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
547       setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
548       setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
549       setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
550     }
551 
552     setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
553     setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
554     setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
555     setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
556   }
557 
558   if (Subtarget.use64BitRegs()) {
559     // 64-bit PowerPC implementations can support i64 types directly
560     addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
561     // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
562     setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
563     // 64-bit PowerPC wants to expand i128 shifts itself.
564     setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
565     setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
566     setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
567   } else {
568     // 32-bit PowerPC wants to expand i64 shifts itself.
569     setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
570     setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
571     setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
572   }
573 
574   if (Subtarget.hasVSX()) {
575     setOperationAction(ISD::FMAXNUM_IEEE, MVT::f64, Legal);
576     setOperationAction(ISD::FMAXNUM_IEEE, MVT::f32, Legal);
577     setOperationAction(ISD::FMINNUM_IEEE, MVT::f64, Legal);
578     setOperationAction(ISD::FMINNUM_IEEE, MVT::f32, Legal);
579   }
580 
581   if (Subtarget.hasAltivec()) {
582     for (MVT VT : { MVT::v16i8, MVT::v8i16, MVT::v4i32 }) {
583       setOperationAction(ISD::SADDSAT, VT, Legal);
584       setOperationAction(ISD::SSUBSAT, VT, Legal);
585       setOperationAction(ISD::UADDSAT, VT, Legal);
586       setOperationAction(ISD::USUBSAT, VT, Legal);
587     }
588     // First set operation action for all vector types to expand. Then we
589     // will selectively turn on ones that can be effectively codegen'd.
590     for (MVT VT : MVT::fixedlen_vector_valuetypes()) {
591       // add/sub are legal for all supported vector VT's.
592       setOperationAction(ISD::ADD, VT, Legal);
593       setOperationAction(ISD::SUB, VT, Legal);
594 
595       // For v2i64, these are only valid with P8Vector. This is corrected after
596       // the loop.
597       if (VT.getSizeInBits() <= 128 && VT.getScalarSizeInBits() <= 64) {
598         setOperationAction(ISD::SMAX, VT, Legal);
599         setOperationAction(ISD::SMIN, VT, Legal);
600         setOperationAction(ISD::UMAX, VT, Legal);
601         setOperationAction(ISD::UMIN, VT, Legal);
602       }
603       else {
604         setOperationAction(ISD::SMAX, VT, Expand);
605         setOperationAction(ISD::SMIN, VT, Expand);
606         setOperationAction(ISD::UMAX, VT, Expand);
607         setOperationAction(ISD::UMIN, VT, Expand);
608       }
609 
610       if (Subtarget.hasVSX()) {
611         setOperationAction(ISD::FMAXNUM, VT, Legal);
612         setOperationAction(ISD::FMINNUM, VT, Legal);
613       }
614 
615       // Vector instructions introduced in P8
616       if (Subtarget.hasP8Altivec() && (VT.SimpleTy != MVT::v1i128)) {
617         setOperationAction(ISD::CTPOP, VT, Legal);
618         setOperationAction(ISD::CTLZ, VT, Legal);
619       }
620       else {
621         setOperationAction(ISD::CTPOP, VT, Expand);
622         setOperationAction(ISD::CTLZ, VT, Expand);
623       }
624 
625       // Vector instructions introduced in P9
626       if (Subtarget.hasP9Altivec() && (VT.SimpleTy != MVT::v1i128))
627         setOperationAction(ISD::CTTZ, VT, Legal);
628       else
629         setOperationAction(ISD::CTTZ, VT, Expand);
630 
631       // We promote all shuffles to v16i8.
632       setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
633       AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
634 
635       // We promote all non-typed operations to v4i32.
636       setOperationAction(ISD::AND   , VT, Promote);
637       AddPromotedToType (ISD::AND   , VT, MVT::v4i32);
638       setOperationAction(ISD::OR    , VT, Promote);
639       AddPromotedToType (ISD::OR    , VT, MVT::v4i32);
640       setOperationAction(ISD::XOR   , VT, Promote);
641       AddPromotedToType (ISD::XOR   , VT, MVT::v4i32);
642       setOperationAction(ISD::LOAD  , VT, Promote);
643       AddPromotedToType (ISD::LOAD  , VT, MVT::v4i32);
644       setOperationAction(ISD::SELECT, VT, Promote);
645       AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
646       setOperationAction(ISD::VSELECT, VT, Legal);
647       setOperationAction(ISD::SELECT_CC, VT, Promote);
648       AddPromotedToType (ISD::SELECT_CC, VT, MVT::v4i32);
649       setOperationAction(ISD::STORE, VT, Promote);
650       AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
651 
652       // No other operations are legal.
653       setOperationAction(ISD::MUL , VT, Expand);
654       setOperationAction(ISD::SDIV, VT, Expand);
655       setOperationAction(ISD::SREM, VT, Expand);
656       setOperationAction(ISD::UDIV, VT, Expand);
657       setOperationAction(ISD::UREM, VT, Expand);
658       setOperationAction(ISD::FDIV, VT, Expand);
659       setOperationAction(ISD::FREM, VT, Expand);
660       setOperationAction(ISD::FNEG, VT, Expand);
661       setOperationAction(ISD::FSQRT, VT, Expand);
662       setOperationAction(ISD::FLOG, VT, Expand);
663       setOperationAction(ISD::FLOG10, VT, Expand);
664       setOperationAction(ISD::FLOG2, VT, Expand);
665       setOperationAction(ISD::FEXP, VT, Expand);
666       setOperationAction(ISD::FEXP2, VT, Expand);
667       setOperationAction(ISD::FSIN, VT, Expand);
668       setOperationAction(ISD::FCOS, VT, Expand);
669       setOperationAction(ISD::FABS, VT, Expand);
670       setOperationAction(ISD::FFLOOR, VT, Expand);
671       setOperationAction(ISD::FCEIL,  VT, Expand);
672       setOperationAction(ISD::FTRUNC, VT, Expand);
673       setOperationAction(ISD::FRINT,  VT, Expand);
674       setOperationAction(ISD::FNEARBYINT, VT, Expand);
675       setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
676       setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
677       setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
678       setOperationAction(ISD::MULHU, VT, Expand);
679       setOperationAction(ISD::MULHS, VT, Expand);
680       setOperationAction(ISD::UMUL_LOHI, VT, Expand);
681       setOperationAction(ISD::SMUL_LOHI, VT, Expand);
682       setOperationAction(ISD::UDIVREM, VT, Expand);
683       setOperationAction(ISD::SDIVREM, VT, Expand);
684       setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
685       setOperationAction(ISD::FPOW, VT, Expand);
686       setOperationAction(ISD::BSWAP, VT, Expand);
687       setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
688       setOperationAction(ISD::ROTL, VT, Expand);
689       setOperationAction(ISD::ROTR, VT, Expand);
690 
691       for (MVT InnerVT : MVT::fixedlen_vector_valuetypes()) {
692         setTruncStoreAction(VT, InnerVT, Expand);
693         setLoadExtAction(ISD::SEXTLOAD, VT, InnerVT, Expand);
694         setLoadExtAction(ISD::ZEXTLOAD, VT, InnerVT, Expand);
695         setLoadExtAction(ISD::EXTLOAD, VT, InnerVT, Expand);
696       }
697     }
698     if (!Subtarget.hasP8Vector()) {
699       setOperationAction(ISD::SMAX, MVT::v2i64, Expand);
700       setOperationAction(ISD::SMIN, MVT::v2i64, Expand);
701       setOperationAction(ISD::UMAX, MVT::v2i64, Expand);
702       setOperationAction(ISD::UMIN, MVT::v2i64, Expand);
703     }
704 
705     for (auto VT : {MVT::v2i64, MVT::v4i32, MVT::v8i16, MVT::v16i8})
706       setOperationAction(ISD::ABS, VT, Custom);
707 
708     // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
709     // with merges, splats, etc.
710     setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
711 
712     // Vector truncates to sub-word integer that fit in an Altivec/VSX register
713     // are cheap, so handle them before they get expanded to scalar.
714     setOperationAction(ISD::TRUNCATE, MVT::v8i8, Custom);
715     setOperationAction(ISD::TRUNCATE, MVT::v4i8, Custom);
716     setOperationAction(ISD::TRUNCATE, MVT::v2i8, Custom);
717     setOperationAction(ISD::TRUNCATE, MVT::v4i16, Custom);
718     setOperationAction(ISD::TRUNCATE, MVT::v2i16, Custom);
719 
720     setOperationAction(ISD::AND   , MVT::v4i32, Legal);
721     setOperationAction(ISD::OR    , MVT::v4i32, Legal);
722     setOperationAction(ISD::XOR   , MVT::v4i32, Legal);
723     setOperationAction(ISD::LOAD  , MVT::v4i32, Legal);
724     setOperationAction(ISD::SELECT, MVT::v4i32,
725                        Subtarget.useCRBits() ? Legal : Expand);
726     setOperationAction(ISD::STORE , MVT::v4i32, Legal);
727     setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
728     setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
729     setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
730     setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
731     setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
732     setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
733     setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
734     setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
735 
736     // Without hasP8Altivec set, v2i64 SMAX isn't available.
737     // But ABS custom lowering requires SMAX support.
738     if (!Subtarget.hasP8Altivec())
739       setOperationAction(ISD::ABS, MVT::v2i64, Expand);
740 
741     // With hasAltivec set, we can lower ISD::ROTL to vrl(b|h|w).
742     if (Subtarget.hasAltivec())
743       for (auto VT : {MVT::v4i32, MVT::v8i16, MVT::v16i8})
744         setOperationAction(ISD::ROTL, VT, Legal);
745     // With hasP8Altivec set, we can lower ISD::ROTL to vrld.
746     if (Subtarget.hasP8Altivec())
747       setOperationAction(ISD::ROTL, MVT::v2i64, Legal);
748 
749     addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
750     addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
751     addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
752     addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
753 
754     setOperationAction(ISD::MUL, MVT::v4f32, Legal);
755     setOperationAction(ISD::FMA, MVT::v4f32, Legal);
756 
757     if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
758       setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
759       setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
760     }
761 
762     if (Subtarget.hasP8Altivec())
763       setOperationAction(ISD::MUL, MVT::v4i32, Legal);
764     else
765       setOperationAction(ISD::MUL, MVT::v4i32, Custom);
766 
767     setOperationAction(ISD::MUL, MVT::v8i16, Custom);
768     setOperationAction(ISD::MUL, MVT::v16i8, Custom);
769 
770     setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
771     setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
772 
773     setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
774     setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
775     setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
776     setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
777 
778     // Altivec does not contain unordered floating-point compare instructions
779     setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
780     setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
781     setCondCodeAction(ISD::SETO,   MVT::v4f32, Expand);
782     setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
783 
784     if (Subtarget.hasVSX()) {
785       setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
786       setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
787       if (Subtarget.hasP8Vector()) {
788         setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Legal);
789         setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Legal);
790       }
791       if (Subtarget.hasDirectMove() && isPPC64) {
792         setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Legal);
793         setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Legal);
794         setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Legal);
795         setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i64, Legal);
796         setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Legal);
797         setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Legal);
798         setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Legal);
799         setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
800       }
801       setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
802 
803       // The nearbyint variants are not allowed to raise the inexact exception
804       // so we can only code-gen them with unsafe math.
805       if (TM.Options.UnsafeFPMath) {
806         setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
807         setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
808       }
809 
810       setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
811       setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
812       setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
813       setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
814       setOperationAction(ISD::FRINT, MVT::v2f64, Legal);
815       setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
816       setOperationAction(ISD::FROUND, MVT::f64, Legal);
817       setOperationAction(ISD::FRINT, MVT::f64, Legal);
818 
819       setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
820       setOperationAction(ISD::FRINT, MVT::v4f32, Legal);
821       setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
822       setOperationAction(ISD::FROUND, MVT::f32, Legal);
823       setOperationAction(ISD::FRINT, MVT::f32, Legal);
824 
825       setOperationAction(ISD::MUL, MVT::v2f64, Legal);
826       setOperationAction(ISD::FMA, MVT::v2f64, Legal);
827 
828       setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
829       setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
830 
831       // Share the Altivec comparison restrictions.
832       setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
833       setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
834       setCondCodeAction(ISD::SETO,   MVT::v2f64, Expand);
835       setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
836 
837       setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
838       setOperationAction(ISD::STORE, MVT::v2f64, Legal);
839 
840       setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
841 
842       if (Subtarget.hasP8Vector())
843         addRegisterClass(MVT::f32, &PPC::VSSRCRegClass);
844 
845       addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
846 
847       addRegisterClass(MVT::v4i32, &PPC::VSRCRegClass);
848       addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
849       addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
850 
851       if (Subtarget.hasP8Altivec()) {
852         setOperationAction(ISD::SHL, MVT::v2i64, Legal);
853         setOperationAction(ISD::SRA, MVT::v2i64, Legal);
854         setOperationAction(ISD::SRL, MVT::v2i64, Legal);
855 
856         // 128 bit shifts can be accomplished via 3 instructions for SHL and
857         // SRL, but not for SRA because of the instructions available:
858         // VS{RL} and VS{RL}O. However due to direct move costs, it's not worth
859         // doing
860         setOperationAction(ISD::SHL, MVT::v1i128, Expand);
861         setOperationAction(ISD::SRL, MVT::v1i128, Expand);
862         setOperationAction(ISD::SRA, MVT::v1i128, Expand);
863 
864         setOperationAction(ISD::SETCC, MVT::v2i64, Legal);
865       }
866       else {
867         setOperationAction(ISD::SHL, MVT::v2i64, Expand);
868         setOperationAction(ISD::SRA, MVT::v2i64, Expand);
869         setOperationAction(ISD::SRL, MVT::v2i64, Expand);
870 
871         setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
872 
873         // VSX v2i64 only supports non-arithmetic operations.
874         setOperationAction(ISD::ADD, MVT::v2i64, Expand);
875         setOperationAction(ISD::SUB, MVT::v2i64, Expand);
876       }
877 
878       setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
879       AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
880       setOperationAction(ISD::STORE, MVT::v2i64, Promote);
881       AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
882 
883       setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
884 
885       setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
886       setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
887       setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
888       setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
889 
890       // Custom handling for partial vectors of integers converted to
891       // floating point. We already have optimal handling for v2i32 through
892       // the DAG combine, so those aren't necessary.
893       setOperationAction(ISD::UINT_TO_FP, MVT::v2i8, Custom);
894       setOperationAction(ISD::UINT_TO_FP, MVT::v4i8, Custom);
895       setOperationAction(ISD::UINT_TO_FP, MVT::v2i16, Custom);
896       setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
897       setOperationAction(ISD::SINT_TO_FP, MVT::v2i8, Custom);
898       setOperationAction(ISD::SINT_TO_FP, MVT::v4i8, Custom);
899       setOperationAction(ISD::SINT_TO_FP, MVT::v2i16, Custom);
900       setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
901 
902       setOperationAction(ISD::FNEG, MVT::v4f32, Legal);
903       setOperationAction(ISD::FNEG, MVT::v2f64, Legal);
904       setOperationAction(ISD::FABS, MVT::v4f32, Legal);
905       setOperationAction(ISD::FABS, MVT::v2f64, Legal);
906       setOperationAction(ISD::FCOPYSIGN, MVT::v4f32, Legal);
907       setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Legal);
908 
909       if (Subtarget.hasDirectMove())
910         setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
911       setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
912 
913       // Handle constrained floating-point operations of vector.
914       // The predictor is `hasVSX` because altivec instruction has
915       // no exception but VSX vector instruction has.
916       setOperationAction(ISD::STRICT_FADD, MVT::v4f32, Legal);
917       setOperationAction(ISD::STRICT_FSUB, MVT::v4f32, Legal);
918       setOperationAction(ISD::STRICT_FMUL, MVT::v4f32, Legal);
919       setOperationAction(ISD::STRICT_FDIV, MVT::v4f32, Legal);
920 
921       setOperationAction(ISD::STRICT_FADD, MVT::v2f64, Legal);
922       setOperationAction(ISD::STRICT_FSUB, MVT::v2f64, Legal);
923       setOperationAction(ISD::STRICT_FMUL, MVT::v2f64, Legal);
924       setOperationAction(ISD::STRICT_FDIV, MVT::v2f64, Legal);
925 
926       addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
927     }
928 
929     if (Subtarget.hasP8Altivec()) {
930       addRegisterClass(MVT::v2i64, &PPC::VRRCRegClass);
931       addRegisterClass(MVT::v1i128, &PPC::VRRCRegClass);
932     }
933 
934     if (Subtarget.hasP9Vector()) {
935       setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
936       setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
937 
938       // 128 bit shifts can be accomplished via 3 instructions for SHL and
939       // SRL, but not for SRA because of the instructions available:
940       // VS{RL} and VS{RL}O.
941       setOperationAction(ISD::SHL, MVT::v1i128, Legal);
942       setOperationAction(ISD::SRL, MVT::v1i128, Legal);
943       setOperationAction(ISD::SRA, MVT::v1i128, Expand);
944 
945       if (EnableQuadPrecision) {
946         addRegisterClass(MVT::f128, &PPC::VRRCRegClass);
947         setOperationAction(ISD::FADD, MVT::f128, Legal);
948         setOperationAction(ISD::FSUB, MVT::f128, Legal);
949         setOperationAction(ISD::FDIV, MVT::f128, Legal);
950         setOperationAction(ISD::FMUL, MVT::f128, Legal);
951         setOperationAction(ISD::FP_EXTEND, MVT::f128, Legal);
952         // No extending loads to f128 on PPC.
953         for (MVT FPT : MVT::fp_valuetypes())
954           setLoadExtAction(ISD::EXTLOAD, MVT::f128, FPT, Expand);
955         setOperationAction(ISD::FMA, MVT::f128, Legal);
956         setCondCodeAction(ISD::SETULT, MVT::f128, Expand);
957         setCondCodeAction(ISD::SETUGT, MVT::f128, Expand);
958         setCondCodeAction(ISD::SETUEQ, MVT::f128, Expand);
959         setCondCodeAction(ISD::SETOGE, MVT::f128, Expand);
960         setCondCodeAction(ISD::SETOLE, MVT::f128, Expand);
961         setCondCodeAction(ISD::SETONE, MVT::f128, Expand);
962 
963         setOperationAction(ISD::FTRUNC, MVT::f128, Legal);
964         setOperationAction(ISD::FRINT, MVT::f128, Legal);
965         setOperationAction(ISD::FFLOOR, MVT::f128, Legal);
966         setOperationAction(ISD::FCEIL, MVT::f128, Legal);
967         setOperationAction(ISD::FNEARBYINT, MVT::f128, Legal);
968         setOperationAction(ISD::FROUND, MVT::f128, Legal);
969 
970         setOperationAction(ISD::SELECT, MVT::f128, Expand);
971         setOperationAction(ISD::FP_ROUND, MVT::f64, Legal);
972         setOperationAction(ISD::FP_ROUND, MVT::f32, Legal);
973         setTruncStoreAction(MVT::f128, MVT::f64, Expand);
974         setTruncStoreAction(MVT::f128, MVT::f32, Expand);
975         setOperationAction(ISD::BITCAST, MVT::i128, Custom);
976         // No implementation for these ops for PowerPC.
977         setOperationAction(ISD::FSIN , MVT::f128, Expand);
978         setOperationAction(ISD::FCOS , MVT::f128, Expand);
979         setOperationAction(ISD::FPOW, MVT::f128, Expand);
980         setOperationAction(ISD::FPOWI, MVT::f128, Expand);
981         setOperationAction(ISD::FREM, MVT::f128, Expand);
982 
983         // Handle constrained floating-point operations of fp128
984         setOperationAction(ISD::STRICT_FADD, MVT::f128, Legal);
985         setOperationAction(ISD::STRICT_FSUB, MVT::f128, Legal);
986         setOperationAction(ISD::STRICT_FMUL, MVT::f128, Legal);
987         setOperationAction(ISD::STRICT_FDIV, MVT::f128, Legal);
988       }
989       setOperationAction(ISD::FP_EXTEND, MVT::v2f32, Custom);
990       setOperationAction(ISD::BSWAP, MVT::v8i16, Legal);
991       setOperationAction(ISD::BSWAP, MVT::v4i32, Legal);
992       setOperationAction(ISD::BSWAP, MVT::v2i64, Legal);
993       setOperationAction(ISD::BSWAP, MVT::v1i128, Legal);
994     }
995 
996     if (Subtarget.hasP9Altivec()) {
997       setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
998       setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
999 
1000       setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i8,  Legal);
1001       setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i16, Legal);
1002       setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i32, Legal);
1003       setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8,  Legal);
1004       setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Legal);
1005       setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
1006       setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
1007     }
1008   }
1009 
1010   if (Subtarget.hasQPX()) {
1011     setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1012     setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1013     setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1014     setOperationAction(ISD::FREM, MVT::v4f64, Expand);
1015 
1016     setOperationAction(ISD::FCOPYSIGN, MVT::v4f64, Legal);
1017     setOperationAction(ISD::FGETSIGN, MVT::v4f64, Expand);
1018 
1019     setOperationAction(ISD::LOAD  , MVT::v4f64, Custom);
1020     setOperationAction(ISD::STORE , MVT::v4f64, Custom);
1021 
1022     setTruncStoreAction(MVT::v4f64, MVT::v4f32, Custom);
1023     setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f32, Custom);
1024 
1025     if (!Subtarget.useCRBits())
1026       setOperationAction(ISD::SELECT, MVT::v4f64, Expand);
1027     setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1028 
1029     setOperationAction(ISD::EXTRACT_VECTOR_ELT , MVT::v4f64, Legal);
1030     setOperationAction(ISD::INSERT_VECTOR_ELT , MVT::v4f64, Expand);
1031     setOperationAction(ISD::CONCAT_VECTORS , MVT::v4f64, Expand);
1032     setOperationAction(ISD::EXTRACT_SUBVECTOR , MVT::v4f64, Expand);
1033     setOperationAction(ISD::VECTOR_SHUFFLE , MVT::v4f64, Custom);
1034     setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f64, Legal);
1035     setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
1036 
1037     setOperationAction(ISD::FP_TO_SINT , MVT::v4f64, Legal);
1038     setOperationAction(ISD::FP_TO_UINT , MVT::v4f64, Expand);
1039 
1040     setOperationAction(ISD::FP_ROUND , MVT::v4f32, Legal);
1041     setOperationAction(ISD::FP_EXTEND, MVT::v4f64, Legal);
1042 
1043     setOperationAction(ISD::FNEG , MVT::v4f64, Legal);
1044     setOperationAction(ISD::FABS , MVT::v4f64, Legal);
1045     setOperationAction(ISD::FSIN , MVT::v4f64, Expand);
1046     setOperationAction(ISD::FCOS , MVT::v4f64, Expand);
1047     setOperationAction(ISD::FPOW , MVT::v4f64, Expand);
1048     setOperationAction(ISD::FLOG , MVT::v4f64, Expand);
1049     setOperationAction(ISD::FLOG2 , MVT::v4f64, Expand);
1050     setOperationAction(ISD::FLOG10 , MVT::v4f64, Expand);
1051     setOperationAction(ISD::FEXP , MVT::v4f64, Expand);
1052     setOperationAction(ISD::FEXP2 , MVT::v4f64, Expand);
1053 
1054     setOperationAction(ISD::FMINNUM, MVT::v4f64, Legal);
1055     setOperationAction(ISD::FMAXNUM, MVT::v4f64, Legal);
1056 
1057     setIndexedLoadAction(ISD::PRE_INC, MVT::v4f64, Legal);
1058     setIndexedStoreAction(ISD::PRE_INC, MVT::v4f64, Legal);
1059 
1060     addRegisterClass(MVT::v4f64, &PPC::QFRCRegClass);
1061 
1062     setOperationAction(ISD::FADD, MVT::v4f32, Legal);
1063     setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
1064     setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
1065     setOperationAction(ISD::FREM, MVT::v4f32, Expand);
1066 
1067     setOperationAction(ISD::FCOPYSIGN, MVT::v4f32, Legal);
1068     setOperationAction(ISD::FGETSIGN, MVT::v4f32, Expand);
1069 
1070     setOperationAction(ISD::LOAD  , MVT::v4f32, Custom);
1071     setOperationAction(ISD::STORE , MVT::v4f32, Custom);
1072 
1073     if (!Subtarget.useCRBits())
1074       setOperationAction(ISD::SELECT, MVT::v4f32, Expand);
1075     setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
1076 
1077     setOperationAction(ISD::EXTRACT_VECTOR_ELT , MVT::v4f32, Legal);
1078     setOperationAction(ISD::INSERT_VECTOR_ELT , MVT::v4f32, Expand);
1079     setOperationAction(ISD::CONCAT_VECTORS , MVT::v4f32, Expand);
1080     setOperationAction(ISD::EXTRACT_SUBVECTOR , MVT::v4f32, Expand);
1081     setOperationAction(ISD::VECTOR_SHUFFLE , MVT::v4f32, Custom);
1082     setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Legal);
1083     setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
1084 
1085     setOperationAction(ISD::FP_TO_SINT , MVT::v4f32, Legal);
1086     setOperationAction(ISD::FP_TO_UINT , MVT::v4f32, Expand);
1087 
1088     setOperationAction(ISD::FNEG , MVT::v4f32, Legal);
1089     setOperationAction(ISD::FABS , MVT::v4f32, Legal);
1090     setOperationAction(ISD::FSIN , MVT::v4f32, Expand);
1091     setOperationAction(ISD::FCOS , MVT::v4f32, Expand);
1092     setOperationAction(ISD::FPOW , MVT::v4f32, Expand);
1093     setOperationAction(ISD::FLOG , MVT::v4f32, Expand);
1094     setOperationAction(ISD::FLOG2 , MVT::v4f32, Expand);
1095     setOperationAction(ISD::FLOG10 , MVT::v4f32, Expand);
1096     setOperationAction(ISD::FEXP , MVT::v4f32, Expand);
1097     setOperationAction(ISD::FEXP2 , MVT::v4f32, Expand);
1098 
1099     setOperationAction(ISD::FMINNUM, MVT::v4f32, Legal);
1100     setOperationAction(ISD::FMAXNUM, MVT::v4f32, Legal);
1101 
1102     setIndexedLoadAction(ISD::PRE_INC, MVT::v4f32, Legal);
1103     setIndexedStoreAction(ISD::PRE_INC, MVT::v4f32, Legal);
1104 
1105     addRegisterClass(MVT::v4f32, &PPC::QSRCRegClass);
1106 
1107     setOperationAction(ISD::AND , MVT::v4i1, Legal);
1108     setOperationAction(ISD::OR , MVT::v4i1, Legal);
1109     setOperationAction(ISD::XOR , MVT::v4i1, Legal);
1110 
1111     if (!Subtarget.useCRBits())
1112       setOperationAction(ISD::SELECT, MVT::v4i1, Expand);
1113     setOperationAction(ISD::VSELECT, MVT::v4i1, Legal);
1114 
1115     setOperationAction(ISD::LOAD  , MVT::v4i1, Custom);
1116     setOperationAction(ISD::STORE , MVT::v4i1, Custom);
1117 
1118     setOperationAction(ISD::EXTRACT_VECTOR_ELT , MVT::v4i1, Custom);
1119     setOperationAction(ISD::INSERT_VECTOR_ELT , MVT::v4i1, Expand);
1120     setOperationAction(ISD::CONCAT_VECTORS , MVT::v4i1, Expand);
1121     setOperationAction(ISD::EXTRACT_SUBVECTOR , MVT::v4i1, Expand);
1122     setOperationAction(ISD::VECTOR_SHUFFLE , MVT::v4i1, Custom);
1123     setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i1, Expand);
1124     setOperationAction(ISD::BUILD_VECTOR, MVT::v4i1, Custom);
1125 
1126     setOperationAction(ISD::SINT_TO_FP, MVT::v4i1, Custom);
1127     setOperationAction(ISD::UINT_TO_FP, MVT::v4i1, Custom);
1128 
1129     addRegisterClass(MVT::v4i1, &PPC::QBRCRegClass);
1130 
1131     setOperationAction(ISD::FFLOOR, MVT::v4f64, Legal);
1132     setOperationAction(ISD::FCEIL,  MVT::v4f64, Legal);
1133     setOperationAction(ISD::FTRUNC, MVT::v4f64, Legal);
1134     setOperationAction(ISD::FROUND, MVT::v4f64, Legal);
1135 
1136     setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
1137     setOperationAction(ISD::FCEIL,  MVT::v4f32, Legal);
1138     setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
1139     setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
1140 
1141     setOperationAction(ISD::FNEARBYINT, MVT::v4f64, Expand);
1142     setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Expand);
1143 
1144     // These need to set FE_INEXACT, and so cannot be vectorized here.
1145     setOperationAction(ISD::FRINT, MVT::v4f64, Expand);
1146     setOperationAction(ISD::FRINT, MVT::v4f32, Expand);
1147 
1148     if (TM.Options.UnsafeFPMath) {
1149       setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1150       setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1151 
1152       setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
1153       setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
1154     } else {
1155       setOperationAction(ISD::FDIV, MVT::v4f64, Expand);
1156       setOperationAction(ISD::FSQRT, MVT::v4f64, Expand);
1157 
1158       setOperationAction(ISD::FDIV, MVT::v4f32, Expand);
1159       setOperationAction(ISD::FSQRT, MVT::v4f32, Expand);
1160     }
1161 
1162     // TODO: Handle constrained floating-point operations of v4f64
1163   }
1164 
1165   if (Subtarget.has64BitSupport())
1166     setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
1167 
1168   setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, isPPC64 ? Legal : Custom);
1169 
1170   if (!isPPC64) {
1171     setOperationAction(ISD::ATOMIC_LOAD,  MVT::i64, Expand);
1172     setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
1173   }
1174 
1175   setBooleanContents(ZeroOrOneBooleanContent);
1176 
1177   if (Subtarget.hasAltivec()) {
1178     // Altivec instructions set fields to all zeros or all ones.
1179     setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
1180   }
1181 
1182   if (!isPPC64) {
1183     // These libcalls are not available in 32-bit.
1184     setLibcallName(RTLIB::SHL_I128, nullptr);
1185     setLibcallName(RTLIB::SRL_I128, nullptr);
1186     setLibcallName(RTLIB::SRA_I128, nullptr);
1187   }
1188 
1189   setStackPointerRegisterToSaveRestore(isPPC64 ? PPC::X1 : PPC::R1);
1190 
1191   // We have target-specific dag combine patterns for the following nodes:
1192   setTargetDAGCombine(ISD::ADD);
1193   setTargetDAGCombine(ISD::SHL);
1194   setTargetDAGCombine(ISD::SRA);
1195   setTargetDAGCombine(ISD::SRL);
1196   setTargetDAGCombine(ISD::MUL);
1197   setTargetDAGCombine(ISD::SINT_TO_FP);
1198   setTargetDAGCombine(ISD::BUILD_VECTOR);
1199   if (Subtarget.hasFPCVT())
1200     setTargetDAGCombine(ISD::UINT_TO_FP);
1201   setTargetDAGCombine(ISD::LOAD);
1202   setTargetDAGCombine(ISD::STORE);
1203   setTargetDAGCombine(ISD::BR_CC);
1204   if (Subtarget.useCRBits())
1205     setTargetDAGCombine(ISD::BRCOND);
1206   setTargetDAGCombine(ISD::BSWAP);
1207   setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
1208   setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
1209   setTargetDAGCombine(ISD::INTRINSIC_VOID);
1210 
1211   setTargetDAGCombine(ISD::SIGN_EXTEND);
1212   setTargetDAGCombine(ISD::ZERO_EXTEND);
1213   setTargetDAGCombine(ISD::ANY_EXTEND);
1214 
1215   setTargetDAGCombine(ISD::TRUNCATE);
1216   setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
1217 
1218 
1219   if (Subtarget.useCRBits()) {
1220     setTargetDAGCombine(ISD::TRUNCATE);
1221     setTargetDAGCombine(ISD::SETCC);
1222     setTargetDAGCombine(ISD::SELECT_CC);
1223   }
1224 
1225   // Use reciprocal estimates.
1226   if (TM.Options.UnsafeFPMath) {
1227     setTargetDAGCombine(ISD::FDIV);
1228     setTargetDAGCombine(ISD::FSQRT);
1229   }
1230 
1231   if (Subtarget.hasP9Altivec()) {
1232     setTargetDAGCombine(ISD::ABS);
1233     setTargetDAGCombine(ISD::VSELECT);
1234   }
1235 
1236   if (EnableQuadPrecision) {
1237     setLibcallName(RTLIB::LOG_F128, "logf128");
1238     setLibcallName(RTLIB::LOG2_F128, "log2f128");
1239     setLibcallName(RTLIB::LOG10_F128, "log10f128");
1240     setLibcallName(RTLIB::EXP_F128, "expf128");
1241     setLibcallName(RTLIB::EXP2_F128, "exp2f128");
1242     setLibcallName(RTLIB::SIN_F128, "sinf128");
1243     setLibcallName(RTLIB::COS_F128, "cosf128");
1244     setLibcallName(RTLIB::POW_F128, "powf128");
1245     setLibcallName(RTLIB::FMIN_F128, "fminf128");
1246     setLibcallName(RTLIB::FMAX_F128, "fmaxf128");
1247     setLibcallName(RTLIB::POWI_F128, "__powikf2");
1248     setLibcallName(RTLIB::REM_F128, "fmodf128");
1249   }
1250 
1251   // With 32 condition bits, we don't need to sink (and duplicate) compares
1252   // aggressively in CodeGenPrep.
1253   if (Subtarget.useCRBits()) {
1254     setHasMultipleConditionRegisters();
1255     setJumpIsExpensive();
1256   }
1257 
1258   setMinFunctionAlignment(Align(4));
1259 
1260   switch (Subtarget.getCPUDirective()) {
1261   default: break;
1262   case PPC::DIR_970:
1263   case PPC::DIR_A2:
1264   case PPC::DIR_E500:
1265   case PPC::DIR_E500mc:
1266   case PPC::DIR_E5500:
1267   case PPC::DIR_PWR4:
1268   case PPC::DIR_PWR5:
1269   case PPC::DIR_PWR5X:
1270   case PPC::DIR_PWR6:
1271   case PPC::DIR_PWR6X:
1272   case PPC::DIR_PWR7:
1273   case PPC::DIR_PWR8:
1274   case PPC::DIR_PWR9:
1275   case PPC::DIR_PWR_FUTURE:
1276     setPrefLoopAlignment(Align(16));
1277     setPrefFunctionAlignment(Align(16));
1278     break;
1279   }
1280 
1281   if (Subtarget.enableMachineScheduler())
1282     setSchedulingPreference(Sched::Source);
1283   else
1284     setSchedulingPreference(Sched::Hybrid);
1285 
1286   computeRegisterProperties(STI.getRegisterInfo());
1287 
1288   // The Freescale cores do better with aggressive inlining of memcpy and
1289   // friends. GCC uses same threshold of 128 bytes (= 32 word stores).
1290   if (Subtarget.getCPUDirective() == PPC::DIR_E500mc ||
1291       Subtarget.getCPUDirective() == PPC::DIR_E5500) {
1292     MaxStoresPerMemset = 32;
1293     MaxStoresPerMemsetOptSize = 16;
1294     MaxStoresPerMemcpy = 32;
1295     MaxStoresPerMemcpyOptSize = 8;
1296     MaxStoresPerMemmove = 32;
1297     MaxStoresPerMemmoveOptSize = 8;
1298   } else if (Subtarget.getCPUDirective() == PPC::DIR_A2) {
1299     // The A2 also benefits from (very) aggressive inlining of memcpy and
1300     // friends. The overhead of a the function call, even when warm, can be
1301     // over one hundred cycles.
1302     MaxStoresPerMemset = 128;
1303     MaxStoresPerMemcpy = 128;
1304     MaxStoresPerMemmove = 128;
1305     MaxLoadsPerMemcmp = 128;
1306   } else {
1307     MaxLoadsPerMemcmp = 8;
1308     MaxLoadsPerMemcmpOptSize = 4;
1309   }
1310 }
1311 
1312 /// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1313 /// the desired ByVal argument alignment.
1314 static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
1315                              unsigned MaxMaxAlign) {
1316   if (MaxAlign == MaxMaxAlign)
1317     return;
1318   if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1319     if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
1320       MaxAlign = 32;
1321     else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
1322       MaxAlign = 16;
1323   } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1324     unsigned EltAlign = 0;
1325     getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
1326     if (EltAlign > MaxAlign)
1327       MaxAlign = EltAlign;
1328   } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
1329     for (auto *EltTy : STy->elements()) {
1330       unsigned EltAlign = 0;
1331       getMaxByValAlign(EltTy, EltAlign, MaxMaxAlign);
1332       if (EltAlign > MaxAlign)
1333         MaxAlign = EltAlign;
1334       if (MaxAlign == MaxMaxAlign)
1335         break;
1336     }
1337   }
1338 }
1339 
1340 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1341 /// function arguments in the caller parameter area.
1342 unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty,
1343                                                   const DataLayout &DL) const {
1344   // 16byte and wider vectors are passed on 16byte boundary.
1345   // The rest is 8 on PPC64 and 4 on PPC32 boundary.
1346   unsigned Align = Subtarget.isPPC64() ? 8 : 4;
1347   if (Subtarget.hasAltivec() || Subtarget.hasQPX())
1348     getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
1349   return Align;
1350 }
1351 
1352 bool PPCTargetLowering::useSoftFloat() const {
1353   return Subtarget.useSoftFloat();
1354 }
1355 
1356 bool PPCTargetLowering::hasSPE() const {
1357   return Subtarget.hasSPE();
1358 }
1359 
1360 bool PPCTargetLowering::preferIncOfAddToSubOfNot(EVT VT) const {
1361   return VT.isScalarInteger();
1362 }
1363 
1364 const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
1365   switch ((PPCISD::NodeType)Opcode) {
1366   case PPCISD::FIRST_NUMBER:    break;
1367   case PPCISD::FSEL:            return "PPCISD::FSEL";
1368   case PPCISD::XSMAXCDP:        return "PPCISD::XSMAXCDP";
1369   case PPCISD::XSMINCDP:        return "PPCISD::XSMINCDP";
1370   case PPCISD::FCFID:           return "PPCISD::FCFID";
1371   case PPCISD::FCFIDU:          return "PPCISD::FCFIDU";
1372   case PPCISD::FCFIDS:          return "PPCISD::FCFIDS";
1373   case PPCISD::FCFIDUS:         return "PPCISD::FCFIDUS";
1374   case PPCISD::FCTIDZ:          return "PPCISD::FCTIDZ";
1375   case PPCISD::FCTIWZ:          return "PPCISD::FCTIWZ";
1376   case PPCISD::FCTIDUZ:         return "PPCISD::FCTIDUZ";
1377   case PPCISD::FCTIWUZ:         return "PPCISD::FCTIWUZ";
1378   case PPCISD::FP_TO_UINT_IN_VSR:
1379                                 return "PPCISD::FP_TO_UINT_IN_VSR,";
1380   case PPCISD::FP_TO_SINT_IN_VSR:
1381                                 return "PPCISD::FP_TO_SINT_IN_VSR";
1382   case PPCISD::FRE:             return "PPCISD::FRE";
1383   case PPCISD::FRSQRTE:         return "PPCISD::FRSQRTE";
1384   case PPCISD::STFIWX:          return "PPCISD::STFIWX";
1385   case PPCISD::VMADDFP:         return "PPCISD::VMADDFP";
1386   case PPCISD::VNMSUBFP:        return "PPCISD::VNMSUBFP";
1387   case PPCISD::VPERM:           return "PPCISD::VPERM";
1388   case PPCISD::XXSPLT:          return "PPCISD::XXSPLT";
1389   case PPCISD::VECINSERT:       return "PPCISD::VECINSERT";
1390   case PPCISD::XXPERMDI:        return "PPCISD::XXPERMDI";
1391   case PPCISD::VECSHL:          return "PPCISD::VECSHL";
1392   case PPCISD::CMPB:            return "PPCISD::CMPB";
1393   case PPCISD::Hi:              return "PPCISD::Hi";
1394   case PPCISD::Lo:              return "PPCISD::Lo";
1395   case PPCISD::TOC_ENTRY:       return "PPCISD::TOC_ENTRY";
1396   case PPCISD::ATOMIC_CMP_SWAP_8: return "PPCISD::ATOMIC_CMP_SWAP_8";
1397   case PPCISD::ATOMIC_CMP_SWAP_16: return "PPCISD::ATOMIC_CMP_SWAP_16";
1398   case PPCISD::DYNALLOC:        return "PPCISD::DYNALLOC";
1399   case PPCISD::DYNAREAOFFSET:   return "PPCISD::DYNAREAOFFSET";
1400   case PPCISD::GlobalBaseReg:   return "PPCISD::GlobalBaseReg";
1401   case PPCISD::SRL:             return "PPCISD::SRL";
1402   case PPCISD::SRA:             return "PPCISD::SRA";
1403   case PPCISD::SHL:             return "PPCISD::SHL";
1404   case PPCISD::SRA_ADDZE:       return "PPCISD::SRA_ADDZE";
1405   case PPCISD::CALL:            return "PPCISD::CALL";
1406   case PPCISD::CALL_NOP:        return "PPCISD::CALL_NOP";
1407   case PPCISD::MTCTR:           return "PPCISD::MTCTR";
1408   case PPCISD::BCTRL:           return "PPCISD::BCTRL";
1409   case PPCISD::BCTRL_LOAD_TOC:  return "PPCISD::BCTRL_LOAD_TOC";
1410   case PPCISD::RET_FLAG:        return "PPCISD::RET_FLAG";
1411   case PPCISD::READ_TIME_BASE:  return "PPCISD::READ_TIME_BASE";
1412   case PPCISD::EH_SJLJ_SETJMP:  return "PPCISD::EH_SJLJ_SETJMP";
1413   case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
1414   case PPCISD::MFOCRF:          return "PPCISD::MFOCRF";
1415   case PPCISD::MFVSR:           return "PPCISD::MFVSR";
1416   case PPCISD::MTVSRA:          return "PPCISD::MTVSRA";
1417   case PPCISD::MTVSRZ:          return "PPCISD::MTVSRZ";
1418   case PPCISD::SINT_VEC_TO_FP:  return "PPCISD::SINT_VEC_TO_FP";
1419   case PPCISD::UINT_VEC_TO_FP:  return "PPCISD::UINT_VEC_TO_FP";
1420   case PPCISD::ANDI_rec_1_EQ_BIT:
1421     return "PPCISD::ANDI_rec_1_EQ_BIT";
1422   case PPCISD::ANDI_rec_1_GT_BIT:
1423     return "PPCISD::ANDI_rec_1_GT_BIT";
1424   case PPCISD::VCMP:            return "PPCISD::VCMP";
1425   case PPCISD::VCMPo:           return "PPCISD::VCMPo";
1426   case PPCISD::LBRX:            return "PPCISD::LBRX";
1427   case PPCISD::STBRX:           return "PPCISD::STBRX";
1428   case PPCISD::LFIWAX:          return "PPCISD::LFIWAX";
1429   case PPCISD::LFIWZX:          return "PPCISD::LFIWZX";
1430   case PPCISD::LXSIZX:          return "PPCISD::LXSIZX";
1431   case PPCISD::STXSIX:          return "PPCISD::STXSIX";
1432   case PPCISD::VEXTS:           return "PPCISD::VEXTS";
1433   case PPCISD::LXVD2X:          return "PPCISD::LXVD2X";
1434   case PPCISD::STXVD2X:         return "PPCISD::STXVD2X";
1435   case PPCISD::LOAD_VEC_BE:     return "PPCISD::LOAD_VEC_BE";
1436   case PPCISD::STORE_VEC_BE:    return "PPCISD::STORE_VEC_BE";
1437   case PPCISD::ST_VSR_SCAL_INT:
1438                                 return "PPCISD::ST_VSR_SCAL_INT";
1439   case PPCISD::COND_BRANCH:     return "PPCISD::COND_BRANCH";
1440   case PPCISD::BDNZ:            return "PPCISD::BDNZ";
1441   case PPCISD::BDZ:             return "PPCISD::BDZ";
1442   case PPCISD::MFFS:            return "PPCISD::MFFS";
1443   case PPCISD::FADDRTZ:         return "PPCISD::FADDRTZ";
1444   case PPCISD::TC_RETURN:       return "PPCISD::TC_RETURN";
1445   case PPCISD::CR6SET:          return "PPCISD::CR6SET";
1446   case PPCISD::CR6UNSET:        return "PPCISD::CR6UNSET";
1447   case PPCISD::PPC32_GOT:       return "PPCISD::PPC32_GOT";
1448   case PPCISD::PPC32_PICGOT:    return "PPCISD::PPC32_PICGOT";
1449   case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
1450   case PPCISD::LD_GOT_TPREL_L:  return "PPCISD::LD_GOT_TPREL_L";
1451   case PPCISD::ADD_TLS:         return "PPCISD::ADD_TLS";
1452   case PPCISD::ADDIS_TLSGD_HA:  return "PPCISD::ADDIS_TLSGD_HA";
1453   case PPCISD::ADDI_TLSGD_L:    return "PPCISD::ADDI_TLSGD_L";
1454   case PPCISD::GET_TLS_ADDR:    return "PPCISD::GET_TLS_ADDR";
1455   case PPCISD::ADDI_TLSGD_L_ADDR: return "PPCISD::ADDI_TLSGD_L_ADDR";
1456   case PPCISD::ADDIS_TLSLD_HA:  return "PPCISD::ADDIS_TLSLD_HA";
1457   case PPCISD::ADDI_TLSLD_L:    return "PPCISD::ADDI_TLSLD_L";
1458   case PPCISD::GET_TLSLD_ADDR:  return "PPCISD::GET_TLSLD_ADDR";
1459   case PPCISD::ADDI_TLSLD_L_ADDR: return "PPCISD::ADDI_TLSLD_L_ADDR";
1460   case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
1461   case PPCISD::ADDI_DTPREL_L:   return "PPCISD::ADDI_DTPREL_L";
1462   case PPCISD::VADD_SPLAT:      return "PPCISD::VADD_SPLAT";
1463   case PPCISD::SC:              return "PPCISD::SC";
1464   case PPCISD::CLRBHRB:         return "PPCISD::CLRBHRB";
1465   case PPCISD::MFBHRBE:         return "PPCISD::MFBHRBE";
1466   case PPCISD::RFEBB:           return "PPCISD::RFEBB";
1467   case PPCISD::XXSWAPD:         return "PPCISD::XXSWAPD";
1468   case PPCISD::SWAP_NO_CHAIN:   return "PPCISD::SWAP_NO_CHAIN";
1469   case PPCISD::VABSD:           return "PPCISD::VABSD";
1470   case PPCISD::QVFPERM:         return "PPCISD::QVFPERM";
1471   case PPCISD::QVGPCI:          return "PPCISD::QVGPCI";
1472   case PPCISD::QVALIGNI:        return "PPCISD::QVALIGNI";
1473   case PPCISD::QVESPLATI:       return "PPCISD::QVESPLATI";
1474   case PPCISD::QBFLT:           return "PPCISD::QBFLT";
1475   case PPCISD::QVLFSb:          return "PPCISD::QVLFSb";
1476   case PPCISD::BUILD_FP128:     return "PPCISD::BUILD_FP128";
1477   case PPCISD::BUILD_SPE64:     return "PPCISD::BUILD_SPE64";
1478   case PPCISD::EXTRACT_SPE:     return "PPCISD::EXTRACT_SPE";
1479   case PPCISD::EXTSWSLI:        return "PPCISD::EXTSWSLI";
1480   case PPCISD::LD_VSX_LH:       return "PPCISD::LD_VSX_LH";
1481   case PPCISD::FP_EXTEND_HALF:  return "PPCISD::FP_EXTEND_HALF";
1482   case PPCISD::LD_SPLAT:        return "PPCISD::LD_SPLAT";
1483   }
1484   return nullptr;
1485 }
1486 
1487 EVT PPCTargetLowering::getSetCCResultType(const DataLayout &DL, LLVMContext &C,
1488                                           EVT VT) const {
1489   if (!VT.isVector())
1490     return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
1491 
1492   if (Subtarget.hasQPX())
1493     return EVT::getVectorVT(C, MVT::i1, VT.getVectorNumElements());
1494 
1495   return VT.changeVectorElementTypeToInteger();
1496 }
1497 
1498 bool PPCTargetLowering::enableAggressiveFMAFusion(EVT VT) const {
1499   assert(VT.isFloatingPoint() && "Non-floating-point FMA?");
1500   return true;
1501 }
1502 
1503 //===----------------------------------------------------------------------===//
1504 // Node matching predicates, for use by the tblgen matching code.
1505 //===----------------------------------------------------------------------===//
1506 
1507 /// isFloatingPointZero - Return true if this is 0.0 or -0.0.
1508 static bool isFloatingPointZero(SDValue Op) {
1509   if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
1510     return CFP->getValueAPF().isZero();
1511   else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
1512     // Maybe this has already been legalized into the constant pool?
1513     if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
1514       if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
1515         return CFP->getValueAPF().isZero();
1516   }
1517   return false;
1518 }
1519 
1520 /// isConstantOrUndef - Op is either an undef node or a ConstantSDNode.  Return
1521 /// true if Op is undef or if it matches the specified value.
1522 static bool isConstantOrUndef(int Op, int Val) {
1523   return Op < 0 || Op == Val;
1524 }
1525 
1526 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
1527 /// VPKUHUM instruction.
1528 /// The ShuffleKind distinguishes between big-endian operations with
1529 /// two different inputs (0), either-endian operations with two identical
1530 /// inputs (1), and little-endian operations with two different inputs (2).
1531 /// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
1532 bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
1533                                SelectionDAG &DAG) {
1534   bool IsLE = DAG.getDataLayout().isLittleEndian();
1535   if (ShuffleKind == 0) {
1536     if (IsLE)
1537       return false;
1538     for (unsigned i = 0; i != 16; ++i)
1539       if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
1540         return false;
1541   } else if (ShuffleKind == 2) {
1542     if (!IsLE)
1543       return false;
1544     for (unsigned i = 0; i != 16; ++i)
1545       if (!isConstantOrUndef(N->getMaskElt(i), i*2))
1546         return false;
1547   } else if (ShuffleKind == 1) {
1548     unsigned j = IsLE ? 0 : 1;
1549     for (unsigned i = 0; i != 8; ++i)
1550       if (!isConstantOrUndef(N->getMaskElt(i),    i*2+j) ||
1551           !isConstantOrUndef(N->getMaskElt(i+8),  i*2+j))
1552         return false;
1553   }
1554   return true;
1555 }
1556 
1557 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
1558 /// VPKUWUM instruction.
1559 /// The ShuffleKind distinguishes between big-endian operations with
1560 /// two different inputs (0), either-endian operations with two identical
1561 /// inputs (1), and little-endian operations with two different inputs (2).
1562 /// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
1563 bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
1564                                SelectionDAG &DAG) {
1565   bool IsLE = DAG.getDataLayout().isLittleEndian();
1566   if (ShuffleKind == 0) {
1567     if (IsLE)
1568       return false;
1569     for (unsigned i = 0; i != 16; i += 2)
1570       if (!isConstantOrUndef(N->getMaskElt(i  ),  i*2+2) ||
1571           !isConstantOrUndef(N->getMaskElt(i+1),  i*2+3))
1572         return false;
1573   } else if (ShuffleKind == 2) {
1574     if (!IsLE)
1575       return false;
1576     for (unsigned i = 0; i != 16; i += 2)
1577       if (!isConstantOrUndef(N->getMaskElt(i  ),  i*2) ||
1578           !isConstantOrUndef(N->getMaskElt(i+1),  i*2+1))
1579         return false;
1580   } else if (ShuffleKind == 1) {
1581     unsigned j = IsLE ? 0 : 2;
1582     for (unsigned i = 0; i != 8; i += 2)
1583       if (!isConstantOrUndef(N->getMaskElt(i  ),  i*2+j)   ||
1584           !isConstantOrUndef(N->getMaskElt(i+1),  i*2+j+1) ||
1585           !isConstantOrUndef(N->getMaskElt(i+8),  i*2+j)   ||
1586           !isConstantOrUndef(N->getMaskElt(i+9),  i*2+j+1))
1587         return false;
1588   }
1589   return true;
1590 }
1591 
1592 /// isVPKUDUMShuffleMask - Return true if this is the shuffle mask for a
1593 /// VPKUDUM instruction, AND the VPKUDUM instruction exists for the
1594 /// current subtarget.
1595 ///
1596 /// The ShuffleKind distinguishes between big-endian operations with
1597 /// two different inputs (0), either-endian operations with two identical
1598 /// inputs (1), and little-endian operations with two different inputs (2).
1599 /// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
1600 bool PPC::isVPKUDUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
1601                                SelectionDAG &DAG) {
1602   const PPCSubtarget& Subtarget =
1603       static_cast<const PPCSubtarget&>(DAG.getSubtarget());
1604   if (!Subtarget.hasP8Vector())
1605     return false;
1606 
1607   bool IsLE = DAG.getDataLayout().isLittleEndian();
1608   if (ShuffleKind == 0) {
1609     if (IsLE)
1610       return false;
1611     for (unsigned i = 0; i != 16; i += 4)
1612       if (!isConstantOrUndef(N->getMaskElt(i  ),  i*2+4) ||
1613           !isConstantOrUndef(N->getMaskElt(i+1),  i*2+5) ||
1614           !isConstantOrUndef(N->getMaskElt(i+2),  i*2+6) ||
1615           !isConstantOrUndef(N->getMaskElt(i+3),  i*2+7))
1616         return false;
1617   } else if (ShuffleKind == 2) {
1618     if (!IsLE)
1619       return false;
1620     for (unsigned i = 0; i != 16; i += 4)
1621       if (!isConstantOrUndef(N->getMaskElt(i  ),  i*2) ||
1622           !isConstantOrUndef(N->getMaskElt(i+1),  i*2+1) ||
1623           !isConstantOrUndef(N->getMaskElt(i+2),  i*2+2) ||
1624           !isConstantOrUndef(N->getMaskElt(i+3),  i*2+3))
1625         return false;
1626   } else if (ShuffleKind == 1) {
1627     unsigned j = IsLE ? 0 : 4;
1628     for (unsigned i = 0; i != 8; i += 4)
1629       if (!isConstantOrUndef(N->getMaskElt(i  ),  i*2+j)   ||
1630           !isConstantOrUndef(N->getMaskElt(i+1),  i*2+j+1) ||
1631           !isConstantOrUndef(N->getMaskElt(i+2),  i*2+j+2) ||
1632           !isConstantOrUndef(N->getMaskElt(i+3),  i*2+j+3) ||
1633           !isConstantOrUndef(N->getMaskElt(i+8),  i*2+j)   ||
1634           !isConstantOrUndef(N->getMaskElt(i+9),  i*2+j+1) ||
1635           !isConstantOrUndef(N->getMaskElt(i+10), i*2+j+2) ||
1636           !isConstantOrUndef(N->getMaskElt(i+11), i*2+j+3))
1637         return false;
1638   }
1639   return true;
1640 }
1641 
1642 /// isVMerge - Common function, used to match vmrg* shuffles.
1643 ///
1644 static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
1645                      unsigned LHSStart, unsigned RHSStart) {
1646   if (N->getValueType(0) != MVT::v16i8)
1647     return false;
1648   assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
1649          "Unsupported merge size!");
1650 
1651   for (unsigned i = 0; i != 8/UnitSize; ++i)     // Step over units
1652     for (unsigned j = 0; j != UnitSize; ++j) {   // Step over bytes within unit
1653       if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
1654                              LHSStart+j+i*UnitSize) ||
1655           !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
1656                              RHSStart+j+i*UnitSize))
1657         return false;
1658     }
1659   return true;
1660 }
1661 
1662 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
1663 /// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
1664 /// The ShuffleKind distinguishes between big-endian merges with two
1665 /// different inputs (0), either-endian merges with two identical inputs (1),
1666 /// and little-endian merges with two different inputs (2).  For the latter,
1667 /// the input operands are swapped (see PPCInstrAltivec.td).
1668 bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
1669                              unsigned ShuffleKind, SelectionDAG &DAG) {
1670   if (DAG.getDataLayout().isLittleEndian()) {
1671     if (ShuffleKind == 1) // unary
1672       return isVMerge(N, UnitSize, 0, 0);
1673     else if (ShuffleKind == 2) // swapped
1674       return isVMerge(N, UnitSize, 0, 16);
1675     else
1676       return false;
1677   } else {
1678     if (ShuffleKind == 1) // unary
1679       return isVMerge(N, UnitSize, 8, 8);
1680     else if (ShuffleKind == 0) // normal
1681       return isVMerge(N, UnitSize, 8, 24);
1682     else
1683       return false;
1684   }
1685 }
1686 
1687 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
1688 /// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
1689 /// The ShuffleKind distinguishes between big-endian merges with two
1690 /// different inputs (0), either-endian merges with two identical inputs (1),
1691 /// and little-endian merges with two different inputs (2).  For the latter,
1692 /// the input operands are swapped (see PPCInstrAltivec.td).
1693 bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
1694                              unsigned ShuffleKind, SelectionDAG &DAG) {
1695   if (DAG.getDataLayout().isLittleEndian()) {
1696     if (ShuffleKind == 1) // unary
1697       return isVMerge(N, UnitSize, 8, 8);
1698     else if (ShuffleKind == 2) // swapped
1699       return isVMerge(N, UnitSize, 8, 24);
1700     else
1701       return false;
1702   } else {
1703     if (ShuffleKind == 1) // unary
1704       return isVMerge(N, UnitSize, 0, 0);
1705     else if (ShuffleKind == 0) // normal
1706       return isVMerge(N, UnitSize, 0, 16);
1707     else
1708       return false;
1709   }
1710 }
1711 
1712 /**
1713  * Common function used to match vmrgew and vmrgow shuffles
1714  *
1715  * The indexOffset determines whether to look for even or odd words in
1716  * the shuffle mask. This is based on the of the endianness of the target
1717  * machine.
1718  *   - Little Endian:
1719  *     - Use offset of 0 to check for odd elements
1720  *     - Use offset of 4 to check for even elements
1721  *   - Big Endian:
1722  *     - Use offset of 0 to check for even elements
1723  *     - Use offset of 4 to check for odd elements
1724  * A detailed description of the vector element ordering for little endian and
1725  * big endian can be found at
1726  * http://www.ibm.com/developerworks/library/l-ibm-xl-c-cpp-compiler/index.html
1727  * Targeting your applications - what little endian and big endian IBM XL C/C++
1728  * compiler differences mean to you
1729  *
1730  * The mask to the shuffle vector instruction specifies the indices of the
1731  * elements from the two input vectors to place in the result. The elements are
1732  * numbered in array-access order, starting with the first vector. These vectors
1733  * are always of type v16i8, thus each vector will contain 16 elements of size
1734  * 8. More info on the shuffle vector can be found in the
1735  * http://llvm.org/docs/LangRef.html#shufflevector-instruction
1736  * Language Reference.
1737  *
1738  * The RHSStartValue indicates whether the same input vectors are used (unary)
1739  * or two different input vectors are used, based on the following:
1740  *   - If the instruction uses the same vector for both inputs, the range of the
1741  *     indices will be 0 to 15. In this case, the RHSStart value passed should
1742  *     be 0.
1743  *   - If the instruction has two different vectors then the range of the
1744  *     indices will be 0 to 31. In this case, the RHSStart value passed should
1745  *     be 16 (indices 0-15 specify elements in the first vector while indices 16
1746  *     to 31 specify elements in the second vector).
1747  *
1748  * \param[in] N The shuffle vector SD Node to analyze
1749  * \param[in] IndexOffset Specifies whether to look for even or odd elements
1750  * \param[in] RHSStartValue Specifies the starting index for the righthand input
1751  * vector to the shuffle_vector instruction
1752  * \return true iff this shuffle vector represents an even or odd word merge
1753  */
1754 static bool isVMerge(ShuffleVectorSDNode *N, unsigned IndexOffset,
1755                      unsigned RHSStartValue) {
1756   if (N->getValueType(0) != MVT::v16i8)
1757     return false;
1758 
1759   for (unsigned i = 0; i < 2; ++i)
1760     for (unsigned j = 0; j < 4; ++j)
1761       if (!isConstantOrUndef(N->getMaskElt(i*4+j),
1762                              i*RHSStartValue+j+IndexOffset) ||
1763           !isConstantOrUndef(N->getMaskElt(i*4+j+8),
1764                              i*RHSStartValue+j+IndexOffset+8))
1765         return false;
1766   return true;
1767 }
1768 
1769 /**
1770  * Determine if the specified shuffle mask is suitable for the vmrgew or
1771  * vmrgow instructions.
1772  *
1773  * \param[in] N The shuffle vector SD Node to analyze
1774  * \param[in] CheckEven Check for an even merge (true) or an odd merge (false)
1775  * \param[in] ShuffleKind Identify the type of merge:
1776  *   - 0 = big-endian merge with two different inputs;
1777  *   - 1 = either-endian merge with two identical inputs;
1778  *   - 2 = little-endian merge with two different inputs (inputs are swapped for
1779  *     little-endian merges).
1780  * \param[in] DAG The current SelectionDAG
1781  * \return true iff this shuffle mask
1782  */
1783 bool PPC::isVMRGEOShuffleMask(ShuffleVectorSDNode *N, bool CheckEven,
1784                               unsigned ShuffleKind, SelectionDAG &DAG) {
1785   if (DAG.getDataLayout().isLittleEndian()) {
1786     unsigned indexOffset = CheckEven ? 4 : 0;
1787     if (ShuffleKind == 1) // Unary
1788       return isVMerge(N, indexOffset, 0);
1789     else if (ShuffleKind == 2) // swapped
1790       return isVMerge(N, indexOffset, 16);
1791     else
1792       return false;
1793   }
1794   else {
1795     unsigned indexOffset = CheckEven ? 0 : 4;
1796     if (ShuffleKind == 1) // Unary
1797       return isVMerge(N, indexOffset, 0);
1798     else if (ShuffleKind == 0) // Normal
1799       return isVMerge(N, indexOffset, 16);
1800     else
1801       return false;
1802   }
1803   return false;
1804 }
1805 
1806 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
1807 /// amount, otherwise return -1.
1808 /// The ShuffleKind distinguishes between big-endian operations with two
1809 /// different inputs (0), either-endian operations with two identical inputs
1810 /// (1), and little-endian operations with two different inputs (2).  For the
1811 /// latter, the input operands are swapped (see PPCInstrAltivec.td).
1812 int PPC::isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
1813                              SelectionDAG &DAG) {
1814   if (N->getValueType(0) != MVT::v16i8)
1815     return -1;
1816 
1817   ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1818 
1819   // Find the first non-undef value in the shuffle mask.
1820   unsigned i;
1821   for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
1822     /*search*/;
1823 
1824   if (i == 16) return -1;  // all undef.
1825 
1826   // Otherwise, check to see if the rest of the elements are consecutively
1827   // numbered from this value.
1828   unsigned ShiftAmt = SVOp->getMaskElt(i);
1829   if (ShiftAmt < i) return -1;
1830 
1831   ShiftAmt -= i;
1832   bool isLE = DAG.getDataLayout().isLittleEndian();
1833 
1834   if ((ShuffleKind == 0 && !isLE) || (ShuffleKind == 2 && isLE)) {
1835     // Check the rest of the elements to see if they are consecutive.
1836     for (++i; i != 16; ++i)
1837       if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
1838         return -1;
1839   } else if (ShuffleKind == 1) {
1840     // Check the rest of the elements to see if they are consecutive.
1841     for (++i; i != 16; ++i)
1842       if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1843         return -1;
1844   } else
1845     return -1;
1846 
1847   if (isLE)
1848     ShiftAmt = 16 - ShiftAmt;
1849 
1850   return ShiftAmt;
1851 }
1852 
1853 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1854 /// specifies a splat of a single element that is suitable for input to
1855 /// one of the splat operations (VSPLTB/VSPLTH/VSPLTW/XXSPLTW/LXVDSX/etc.).
1856 bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
1857   assert(N->getValueType(0) == MVT::v16i8 && isPowerOf2_32(EltSize) &&
1858          EltSize <= 8 && "Can only handle 1,2,4,8 byte element sizes");
1859 
1860   // The consecutive indices need to specify an element, not part of two
1861   // different elements.  So abandon ship early if this isn't the case.
1862   if (N->getMaskElt(0) % EltSize != 0)
1863     return false;
1864 
1865   // This is a splat operation if each element of the permute is the same, and
1866   // if the value doesn't reference the second vector.
1867   unsigned ElementBase = N->getMaskElt(0);
1868 
1869   // FIXME: Handle UNDEF elements too!
1870   if (ElementBase >= 16)
1871     return false;
1872 
1873   // Check that the indices are consecutive, in the case of a multi-byte element
1874   // splatted with a v16i8 mask.
1875   for (unsigned i = 1; i != EltSize; ++i)
1876     if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
1877       return false;
1878 
1879   for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
1880     if (N->getMaskElt(i) < 0) continue;
1881     for (unsigned j = 0; j != EltSize; ++j)
1882       if (N->getMaskElt(i+j) != N->getMaskElt(j))
1883         return false;
1884   }
1885   return true;
1886 }
1887 
1888 /// Check that the mask is shuffling N byte elements. Within each N byte
1889 /// element of the mask, the indices could be either in increasing or
1890 /// decreasing order as long as they are consecutive.
1891 /// \param[in] N the shuffle vector SD Node to analyze
1892 /// \param[in] Width the element width in bytes, could be 2/4/8/16 (HalfWord/
1893 /// Word/DoubleWord/QuadWord).
1894 /// \param[in] StepLen the delta indices number among the N byte element, if
1895 /// the mask is in increasing/decreasing order then it is 1/-1.
1896 /// \return true iff the mask is shuffling N byte elements.
1897 static bool isNByteElemShuffleMask(ShuffleVectorSDNode *N, unsigned Width,
1898                                    int StepLen) {
1899   assert((Width == 2 || Width == 4 || Width == 8 || Width == 16) &&
1900          "Unexpected element width.");
1901   assert((StepLen == 1 || StepLen == -1) && "Unexpected element width.");
1902 
1903   unsigned NumOfElem = 16 / Width;
1904   unsigned MaskVal[16]; //  Width is never greater than 16
1905   for (unsigned i = 0; i < NumOfElem; ++i) {
1906     MaskVal[0] = N->getMaskElt(i * Width);
1907     if ((StepLen == 1) && (MaskVal[0] % Width)) {
1908       return false;
1909     } else if ((StepLen == -1) && ((MaskVal[0] + 1) % Width)) {
1910       return false;
1911     }
1912 
1913     for (unsigned int j = 1; j < Width; ++j) {
1914       MaskVal[j] = N->getMaskElt(i * Width + j);
1915       if (MaskVal[j] != MaskVal[j-1] + StepLen) {
1916         return false;
1917       }
1918     }
1919   }
1920 
1921   return true;
1922 }
1923 
1924 bool PPC::isXXINSERTWMask(ShuffleVectorSDNode *N, unsigned &ShiftElts,
1925                           unsigned &InsertAtByte, bool &Swap, bool IsLE) {
1926   if (!isNByteElemShuffleMask(N, 4, 1))
1927     return false;
1928 
1929   // Now we look at mask elements 0,4,8,12
1930   unsigned M0 = N->getMaskElt(0) / 4;
1931   unsigned M1 = N->getMaskElt(4) / 4;
1932   unsigned M2 = N->getMaskElt(8) / 4;
1933   unsigned M3 = N->getMaskElt(12) / 4;
1934   unsigned LittleEndianShifts[] = { 2, 1, 0, 3 };
1935   unsigned BigEndianShifts[] = { 3, 0, 1, 2 };
1936 
1937   // Below, let H and L be arbitrary elements of the shuffle mask
1938   // where H is in the range [4,7] and L is in the range [0,3].
1939   // H, 1, 2, 3 or L, 5, 6, 7
1940   if ((M0 > 3 && M1 == 1 && M2 == 2 && M3 == 3) ||
1941       (M0 < 4 && M1 == 5 && M2 == 6 && M3 == 7)) {
1942     ShiftElts = IsLE ? LittleEndianShifts[M0 & 0x3] : BigEndianShifts[M0 & 0x3];
1943     InsertAtByte = IsLE ? 12 : 0;
1944     Swap = M0 < 4;
1945     return true;
1946   }
1947   // 0, H, 2, 3 or 4, L, 6, 7
1948   if ((M1 > 3 && M0 == 0 && M2 == 2 && M3 == 3) ||
1949       (M1 < 4 && M0 == 4 && M2 == 6 && M3 == 7)) {
1950     ShiftElts = IsLE ? LittleEndianShifts[M1 & 0x3] : BigEndianShifts[M1 & 0x3];
1951     InsertAtByte = IsLE ? 8 : 4;
1952     Swap = M1 < 4;
1953     return true;
1954   }
1955   // 0, 1, H, 3 or 4, 5, L, 7
1956   if ((M2 > 3 && M0 == 0 && M1 == 1 && M3 == 3) ||
1957       (M2 < 4 && M0 == 4 && M1 == 5 && M3 == 7)) {
1958     ShiftElts = IsLE ? LittleEndianShifts[M2 & 0x3] : BigEndianShifts[M2 & 0x3];
1959     InsertAtByte = IsLE ? 4 : 8;
1960     Swap = M2 < 4;
1961     return true;
1962   }
1963   // 0, 1, 2, H or 4, 5, 6, L
1964   if ((M3 > 3 && M0 == 0 && M1 == 1 && M2 == 2) ||
1965       (M3 < 4 && M0 == 4 && M1 == 5 && M2 == 6)) {
1966     ShiftElts = IsLE ? LittleEndianShifts[M3 & 0x3] : BigEndianShifts[M3 & 0x3];
1967     InsertAtByte = IsLE ? 0 : 12;
1968     Swap = M3 < 4;
1969     return true;
1970   }
1971 
1972   // If both vector operands for the shuffle are the same vector, the mask will
1973   // contain only elements from the first one and the second one will be undef.
1974   if (N->getOperand(1).isUndef()) {
1975     ShiftElts = 0;
1976     Swap = true;
1977     unsigned XXINSERTWSrcElem = IsLE ? 2 : 1;
1978     if (M0 == XXINSERTWSrcElem && M1 == 1 && M2 == 2 && M3 == 3) {
1979       InsertAtByte = IsLE ? 12 : 0;
1980       return true;
1981     }
1982     if (M0 == 0 && M1 == XXINSERTWSrcElem && M2 == 2 && M3 == 3) {
1983       InsertAtByte = IsLE ? 8 : 4;
1984       return true;
1985     }
1986     if (M0 == 0 && M1 == 1 && M2 == XXINSERTWSrcElem && M3 == 3) {
1987       InsertAtByte = IsLE ? 4 : 8;
1988       return true;
1989     }
1990     if (M0 == 0 && M1 == 1 && M2 == 2 && M3 == XXINSERTWSrcElem) {
1991       InsertAtByte = IsLE ? 0 : 12;
1992       return true;
1993     }
1994   }
1995 
1996   return false;
1997 }
1998 
1999 bool PPC::isXXSLDWIShuffleMask(ShuffleVectorSDNode *N, unsigned &ShiftElts,
2000                                bool &Swap, bool IsLE) {
2001   assert(N->getValueType(0) == MVT::v16i8 && "Shuffle vector expects v16i8");
2002   // Ensure each byte index of the word is consecutive.
2003   if (!isNByteElemShuffleMask(N, 4, 1))
2004     return false;
2005 
2006   // Now we look at mask elements 0,4,8,12, which are the beginning of words.
2007   unsigned M0 = N->getMaskElt(0) / 4;
2008   unsigned M1 = N->getMaskElt(4) / 4;
2009   unsigned M2 = N->getMaskElt(8) / 4;
2010   unsigned M3 = N->getMaskElt(12) / 4;
2011 
2012   // If both vector operands for the shuffle are the same vector, the mask will
2013   // contain only elements from the first one and the second one will be undef.
2014   if (N->getOperand(1).isUndef()) {
2015     assert(M0 < 4 && "Indexing into an undef vector?");
2016     if (M1 != (M0 + 1) % 4 || M2 != (M1 + 1) % 4 || M3 != (M2 + 1) % 4)
2017       return false;
2018 
2019     ShiftElts = IsLE ? (4 - M0) % 4 : M0;
2020     Swap = false;
2021     return true;
2022   }
2023 
2024   // Ensure each word index of the ShuffleVector Mask is consecutive.
2025   if (M1 != (M0 + 1) % 8 || M2 != (M1 + 1) % 8 || M3 != (M2 + 1) % 8)
2026     return false;
2027 
2028   if (IsLE) {
2029     if (M0 == 0 || M0 == 7 || M0 == 6 || M0 == 5) {
2030       // Input vectors don't need to be swapped if the leading element
2031       // of the result is one of the 3 left elements of the second vector
2032       // (or if there is no shift to be done at all).
2033       Swap = false;
2034       ShiftElts = (8 - M0) % 8;
2035     } else if (M0 == 4 || M0 == 3 || M0 == 2 || M0 == 1) {
2036       // Input vectors need to be swapped if the leading element
2037       // of the result is one of the 3 left elements of the first vector
2038       // (or if we're shifting by 4 - thereby simply swapping the vectors).
2039       Swap = true;
2040       ShiftElts = (4 - M0) % 4;
2041     }
2042 
2043     return true;
2044   } else {                                          // BE
2045     if (M0 == 0 || M0 == 1 || M0 == 2 || M0 == 3) {
2046       // Input vectors don't need to be swapped if the leading element
2047       // of the result is one of the 4 elements of the first vector.
2048       Swap = false;
2049       ShiftElts = M0;
2050     } else if (M0 == 4 || M0 == 5 || M0 == 6 || M0 == 7) {
2051       // Input vectors need to be swapped if the leading element
2052       // of the result is one of the 4 elements of the right vector.
2053       Swap = true;
2054       ShiftElts = M0 - 4;
2055     }
2056 
2057     return true;
2058   }
2059 }
2060 
2061 bool static isXXBRShuffleMaskHelper(ShuffleVectorSDNode *N, int Width) {
2062   assert(N->getValueType(0) == MVT::v16i8 && "Shuffle vector expects v16i8");
2063 
2064   if (!isNByteElemShuffleMask(N, Width, -1))
2065     return false;
2066 
2067   for (int i = 0; i < 16; i += Width)
2068     if (N->getMaskElt(i) != i + Width - 1)
2069       return false;
2070 
2071   return true;
2072 }
2073 
2074 bool PPC::isXXBRHShuffleMask(ShuffleVectorSDNode *N) {
2075   return isXXBRShuffleMaskHelper(N, 2);
2076 }
2077 
2078 bool PPC::isXXBRWShuffleMask(ShuffleVectorSDNode *N) {
2079   return isXXBRShuffleMaskHelper(N, 4);
2080 }
2081 
2082 bool PPC::isXXBRDShuffleMask(ShuffleVectorSDNode *N) {
2083   return isXXBRShuffleMaskHelper(N, 8);
2084 }
2085 
2086 bool PPC::isXXBRQShuffleMask(ShuffleVectorSDNode *N) {
2087   return isXXBRShuffleMaskHelper(N, 16);
2088 }
2089 
2090 /// Can node \p N be lowered to an XXPERMDI instruction? If so, set \p Swap
2091 /// if the inputs to the instruction should be swapped and set \p DM to the
2092 /// value for the immediate.
2093 /// Specifically, set \p Swap to true only if \p N can be lowered to XXPERMDI
2094 /// AND element 0 of the result comes from the first input (LE) or second input
2095 /// (BE). Set \p DM to the calculated result (0-3) only if \p N can be lowered.
2096 /// \return true iff the given mask of shuffle node \p N is a XXPERMDI shuffle
2097 /// mask.
2098 bool PPC::isXXPERMDIShuffleMask(ShuffleVectorSDNode *N, unsigned &DM,
2099                                bool &Swap, bool IsLE) {
2100   assert(N->getValueType(0) == MVT::v16i8 && "Shuffle vector expects v16i8");
2101 
2102   // Ensure each byte index of the double word is consecutive.
2103   if (!isNByteElemShuffleMask(N, 8, 1))
2104     return false;
2105 
2106   unsigned M0 = N->getMaskElt(0) / 8;
2107   unsigned M1 = N->getMaskElt(8) / 8;
2108   assert(((M0 | M1) < 4) && "A mask element out of bounds?");
2109 
2110   // If both vector operands for the shuffle are the same vector, the mask will
2111   // contain only elements from the first one and the second one will be undef.
2112   if (N->getOperand(1).isUndef()) {
2113     if ((M0 | M1) < 2) {
2114       DM = IsLE ? (((~M1) & 1) << 1) + ((~M0) & 1) : (M0 << 1) + (M1 & 1);
2115       Swap = false;
2116       return true;
2117     } else
2118       return false;
2119   }
2120 
2121   if (IsLE) {
2122     if (M0 > 1 && M1 < 2) {
2123       Swap = false;
2124     } else if (M0 < 2 && M1 > 1) {
2125       M0 = (M0 + 2) % 4;
2126       M1 = (M1 + 2) % 4;
2127       Swap = true;
2128     } else
2129       return false;
2130 
2131     // Note: if control flow comes here that means Swap is already set above
2132     DM = (((~M1) & 1) << 1) + ((~M0) & 1);
2133     return true;
2134   } else { // BE
2135     if (M0 < 2 && M1 > 1) {
2136       Swap = false;
2137     } else if (M0 > 1 && M1 < 2) {
2138       M0 = (M0 + 2) % 4;
2139       M1 = (M1 + 2) % 4;
2140       Swap = true;
2141     } else
2142       return false;
2143 
2144     // Note: if control flow comes here that means Swap is already set above
2145     DM = (M0 << 1) + (M1 & 1);
2146     return true;
2147   }
2148 }
2149 
2150 
2151 /// getSplatIdxForPPCMnemonics - Return the splat index as a value that is
2152 /// appropriate for PPC mnemonics (which have a big endian bias - namely
2153 /// elements are counted from the left of the vector register).
2154 unsigned PPC::getSplatIdxForPPCMnemonics(SDNode *N, unsigned EltSize,
2155                                          SelectionDAG &DAG) {
2156   ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2157   assert(isSplatShuffleMask(SVOp, EltSize));
2158   if (DAG.getDataLayout().isLittleEndian())
2159     return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
2160   else
2161     return SVOp->getMaskElt(0) / EltSize;
2162 }
2163 
2164 /// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
2165 /// by using a vspltis[bhw] instruction of the specified element size, return
2166 /// the constant being splatted.  The ByteSize field indicates the number of
2167 /// bytes of each element [124] -> [bhw].
2168 SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2169   SDValue OpVal(nullptr, 0);
2170 
2171   // If ByteSize of the splat is bigger than the element size of the
2172   // build_vector, then we have a case where we are checking for a splat where
2173   // multiple elements of the buildvector are folded together into a single
2174   // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
2175   unsigned EltSize = 16/N->getNumOperands();
2176   if (EltSize < ByteSize) {
2177     unsigned Multiple = ByteSize/EltSize;   // Number of BV entries per spltval.
2178     SDValue UniquedVals[4];
2179     assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
2180 
2181     // See if all of the elements in the buildvector agree across.
2182     for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
2183       if (N->getOperand(i).isUndef()) continue;
2184       // If the element isn't a constant, bail fully out.
2185       if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
2186 
2187       if (!UniquedVals[i&(Multiple-1)].getNode())
2188         UniquedVals[i&(Multiple-1)] = N->getOperand(i);
2189       else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
2190         return SDValue();  // no match.
2191     }
2192 
2193     // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
2194     // either constant or undef values that are identical for each chunk.  See
2195     // if these chunks can form into a larger vspltis*.
2196 
2197     // Check to see if all of the leading entries are either 0 or -1.  If
2198     // neither, then this won't fit into the immediate field.
2199     bool LeadingZero = true;
2200     bool LeadingOnes = true;
2201     for (unsigned i = 0; i != Multiple-1; ++i) {
2202       if (!UniquedVals[i].getNode()) continue;  // Must have been undefs.
2203 
2204       LeadingZero &= isNullConstant(UniquedVals[i]);
2205       LeadingOnes &= isAllOnesConstant(UniquedVals[i]);
2206     }
2207     // Finally, check the least significant entry.
2208     if (LeadingZero) {
2209       if (!UniquedVals[Multiple-1].getNode())
2210         return DAG.getTargetConstant(0, SDLoc(N), MVT::i32);  // 0,0,0,undef
2211       int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
2212       if (Val < 16)                                   // 0,0,0,4 -> vspltisw(4)
2213         return DAG.getTargetConstant(Val, SDLoc(N), MVT::i32);
2214     }
2215     if (LeadingOnes) {
2216       if (!UniquedVals[Multiple-1].getNode())
2217         return DAG.getTargetConstant(~0U, SDLoc(N), MVT::i32); // -1,-1,-1,undef
2218       int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
2219       if (Val >= -16)                            // -1,-1,-1,-2 -> vspltisw(-2)
2220         return DAG.getTargetConstant(Val, SDLoc(N), MVT::i32);
2221     }
2222 
2223     return SDValue();
2224   }
2225 
2226   // Check to see if this buildvec has a single non-undef value in its elements.
2227   for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
2228     if (N->getOperand(i).isUndef()) continue;
2229     if (!OpVal.getNode())
2230       OpVal = N->getOperand(i);
2231     else if (OpVal != N->getOperand(i))
2232       return SDValue();
2233   }
2234 
2235   if (!OpVal.getNode()) return SDValue();  // All UNDEF: use implicit def.
2236 
2237   unsigned ValSizeInBytes = EltSize;
2238   uint64_t Value = 0;
2239   if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
2240     Value = CN->getZExtValue();
2241   } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
2242     assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
2243     Value = FloatToBits(CN->getValueAPF().convertToFloat());
2244   }
2245 
2246   // If the splat value is larger than the element value, then we can never do
2247   // this splat.  The only case that we could fit the replicated bits into our
2248   // immediate field for would be zero, and we prefer to use vxor for it.
2249   if (ValSizeInBytes < ByteSize) return SDValue();
2250 
2251   // If the element value is larger than the splat value, check if it consists
2252   // of a repeated bit pattern of size ByteSize.
2253   if (!APInt(ValSizeInBytes * 8, Value).isSplat(ByteSize * 8))
2254     return SDValue();
2255 
2256   // Properly sign extend the value.
2257   int MaskVal = SignExtend32(Value, ByteSize * 8);
2258 
2259   // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
2260   if (MaskVal == 0) return SDValue();
2261 
2262   // Finally, if this value fits in a 5 bit sext field, return it
2263   if (SignExtend32<5>(MaskVal) == MaskVal)
2264     return DAG.getTargetConstant(MaskVal, SDLoc(N), MVT::i32);
2265   return SDValue();
2266 }
2267 
2268 /// isQVALIGNIShuffleMask - If this is a qvaligni shuffle mask, return the shift
2269 /// amount, otherwise return -1.
2270 int PPC::isQVALIGNIShuffleMask(SDNode *N) {
2271   EVT VT = N->getValueType(0);
2272   if (VT != MVT::v4f64 && VT != MVT::v4f32 && VT != MVT::v4i1)
2273     return -1;
2274 
2275   ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2276 
2277   // Find the first non-undef value in the shuffle mask.
2278   unsigned i;
2279   for (i = 0; i != 4 && SVOp->getMaskElt(i) < 0; ++i)
2280     /*search*/;
2281 
2282   if (i == 4) return -1;  // all undef.
2283 
2284   // Otherwise, check to see if the rest of the elements are consecutively
2285   // numbered from this value.
2286   unsigned ShiftAmt = SVOp->getMaskElt(i);
2287   if (ShiftAmt < i) return -1;
2288   ShiftAmt -= i;
2289 
2290   // Check the rest of the elements to see if they are consecutive.
2291   for (++i; i != 4; ++i)
2292     if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
2293       return -1;
2294 
2295   return ShiftAmt;
2296 }
2297 
2298 //===----------------------------------------------------------------------===//
2299 //  Addressing Mode Selection
2300 //===----------------------------------------------------------------------===//
2301 
2302 /// isIntS16Immediate - This method tests to see if the node is either a 32-bit
2303 /// or 64-bit immediate, and if the value can be accurately represented as a
2304 /// sign extension from a 16-bit value.  If so, this returns true and the
2305 /// immediate.
2306 bool llvm::isIntS16Immediate(SDNode *N, int16_t &Imm) {
2307   if (!isa<ConstantSDNode>(N))
2308     return false;
2309 
2310   Imm = (int16_t)cast<ConstantSDNode>(N)->getZExtValue();
2311   if (N->getValueType(0) == MVT::i32)
2312     return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
2313   else
2314     return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
2315 }
2316 bool llvm::isIntS16Immediate(SDValue Op, int16_t &Imm) {
2317   return isIntS16Immediate(Op.getNode(), Imm);
2318 }
2319 
2320 
2321 /// SelectAddressEVXRegReg - Given the specified address, check to see if it can
2322 /// be represented as an indexed [r+r] operation.
2323 bool PPCTargetLowering::SelectAddressEVXRegReg(SDValue N, SDValue &Base,
2324                                                SDValue &Index,
2325                                                SelectionDAG &DAG) const {
2326   for (SDNode::use_iterator UI = N->use_begin(), E = N->use_end();
2327       UI != E; ++UI) {
2328     if (MemSDNode *Memop = dyn_cast<MemSDNode>(*UI)) {
2329       if (Memop->getMemoryVT() == MVT::f64) {
2330           Base = N.getOperand(0);
2331           Index = N.getOperand(1);
2332           return true;
2333       }
2334     }
2335   }
2336   return false;
2337 }
2338 
2339 /// SelectAddressRegReg - Given the specified addressed, check to see if it
2340 /// can be represented as an indexed [r+r] operation.  Returns false if it
2341 /// can be more efficiently represented as [r+imm]. If \p EncodingAlignment is
2342 /// non-zero and N can be represented by a base register plus a signed 16-bit
2343 /// displacement, make a more precise judgement by checking (displacement % \p
2344 /// EncodingAlignment).
2345 bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
2346                                             SDValue &Index, SelectionDAG &DAG,
2347                                             unsigned EncodingAlignment) const {
2348   int16_t imm = 0;
2349   if (N.getOpcode() == ISD::ADD) {
2350     // Is there any SPE load/store (f64), which can't handle 16bit offset?
2351     // SPE load/store can only handle 8-bit offsets.
2352     if (hasSPE() && SelectAddressEVXRegReg(N, Base, Index, DAG))
2353         return true;
2354     if (isIntS16Immediate(N.getOperand(1), imm) &&
2355         (!EncodingAlignment || !(imm % EncodingAlignment)))
2356       return false; // r+i
2357     if (N.getOperand(1).getOpcode() == PPCISD::Lo)
2358       return false;    // r+i
2359 
2360     Base = N.getOperand(0);
2361     Index = N.getOperand(1);
2362     return true;
2363   } else if (N.getOpcode() == ISD::OR) {
2364     if (isIntS16Immediate(N.getOperand(1), imm) &&
2365         (!EncodingAlignment || !(imm % EncodingAlignment)))
2366       return false; // r+i can fold it if we can.
2367 
2368     // If this is an or of disjoint bitfields, we can codegen this as an add
2369     // (for better address arithmetic) if the LHS and RHS of the OR are provably
2370     // disjoint.
2371     KnownBits LHSKnown = DAG.computeKnownBits(N.getOperand(0));
2372 
2373     if (LHSKnown.Zero.getBoolValue()) {
2374       KnownBits RHSKnown = DAG.computeKnownBits(N.getOperand(1));
2375       // If all of the bits are known zero on the LHS or RHS, the add won't
2376       // carry.
2377       if (~(LHSKnown.Zero | RHSKnown.Zero) == 0) {
2378         Base = N.getOperand(0);
2379         Index = N.getOperand(1);
2380         return true;
2381       }
2382     }
2383   }
2384 
2385   return false;
2386 }
2387 
2388 // If we happen to be doing an i64 load or store into a stack slot that has
2389 // less than a 4-byte alignment, then the frame-index elimination may need to
2390 // use an indexed load or store instruction (because the offset may not be a
2391 // multiple of 4). The extra register needed to hold the offset comes from the
2392 // register scavenger, and it is possible that the scavenger will need to use
2393 // an emergency spill slot. As a result, we need to make sure that a spill slot
2394 // is allocated when doing an i64 load/store into a less-than-4-byte-aligned
2395 // stack slot.
2396 static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
2397   // FIXME: This does not handle the LWA case.
2398   if (VT != MVT::i64)
2399     return;
2400 
2401   // NOTE: We'll exclude negative FIs here, which come from argument
2402   // lowering, because there are no known test cases triggering this problem
2403   // using packed structures (or similar). We can remove this exclusion if
2404   // we find such a test case. The reason why this is so test-case driven is
2405   // because this entire 'fixup' is only to prevent crashes (from the
2406   // register scavenger) on not-really-valid inputs. For example, if we have:
2407   //   %a = alloca i1
2408   //   %b = bitcast i1* %a to i64*
2409   //   store i64* a, i64 b
2410   // then the store should really be marked as 'align 1', but is not. If it
2411   // were marked as 'align 1' then the indexed form would have been
2412   // instruction-selected initially, and the problem this 'fixup' is preventing
2413   // won't happen regardless.
2414   if (FrameIdx < 0)
2415     return;
2416 
2417   MachineFunction &MF = DAG.getMachineFunction();
2418   MachineFrameInfo &MFI = MF.getFrameInfo();
2419 
2420   unsigned Align = MFI.getObjectAlignment(FrameIdx);
2421   if (Align >= 4)
2422     return;
2423 
2424   PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2425   FuncInfo->setHasNonRISpills();
2426 }
2427 
2428 /// Returns true if the address N can be represented by a base register plus
2429 /// a signed 16-bit displacement [r+imm], and if it is not better
2430 /// represented as reg+reg.  If \p EncodingAlignment is non-zero, only accept
2431 /// displacements that are multiples of that value.
2432 bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
2433                                             SDValue &Base,
2434                                             SelectionDAG &DAG,
2435                                             unsigned EncodingAlignment) const {
2436   // FIXME dl should come from parent load or store, not from address
2437   SDLoc dl(N);
2438   // If this can be more profitably realized as r+r, fail.
2439   if (SelectAddressRegReg(N, Disp, Base, DAG, EncodingAlignment))
2440     return false;
2441 
2442   if (N.getOpcode() == ISD::ADD) {
2443     int16_t imm = 0;
2444     if (isIntS16Immediate(N.getOperand(1), imm) &&
2445         (!EncodingAlignment || (imm % EncodingAlignment) == 0)) {
2446       Disp = DAG.getTargetConstant(imm, dl, N.getValueType());
2447       if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
2448         Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
2449         fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
2450       } else {
2451         Base = N.getOperand(0);
2452       }
2453       return true; // [r+i]
2454     } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
2455       // Match LOAD (ADD (X, Lo(G))).
2456       assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
2457              && "Cannot handle constant offsets yet!");
2458       Disp = N.getOperand(1).getOperand(0);  // The global address.
2459       assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
2460              Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
2461              Disp.getOpcode() == ISD::TargetConstantPool ||
2462              Disp.getOpcode() == ISD::TargetJumpTable);
2463       Base = N.getOperand(0);
2464       return true;  // [&g+r]
2465     }
2466   } else if (N.getOpcode() == ISD::OR) {
2467     int16_t imm = 0;
2468     if (isIntS16Immediate(N.getOperand(1), imm) &&
2469         (!EncodingAlignment || (imm % EncodingAlignment) == 0)) {
2470       // If this is an or of disjoint bitfields, we can codegen this as an add
2471       // (for better address arithmetic) if the LHS and RHS of the OR are
2472       // provably disjoint.
2473       KnownBits LHSKnown = DAG.computeKnownBits(N.getOperand(0));
2474 
2475       if ((LHSKnown.Zero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
2476         // If all of the bits are known zero on the LHS or RHS, the add won't
2477         // carry.
2478         if (FrameIndexSDNode *FI =
2479               dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
2480           Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
2481           fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
2482         } else {
2483           Base = N.getOperand(0);
2484         }
2485         Disp = DAG.getTargetConstant(imm, dl, N.getValueType());
2486         return true;
2487       }
2488     }
2489   } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
2490     // Loading from a constant address.
2491 
2492     // If this address fits entirely in a 16-bit sext immediate field, codegen
2493     // this as "d, 0"
2494     int16_t Imm;
2495     if (isIntS16Immediate(CN, Imm) &&
2496         (!EncodingAlignment || (Imm % EncodingAlignment) == 0)) {
2497       Disp = DAG.getTargetConstant(Imm, dl, CN->getValueType(0));
2498       Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
2499                              CN->getValueType(0));
2500       return true;
2501     }
2502 
2503     // Handle 32-bit sext immediates with LIS + addr mode.
2504     if ((CN->getValueType(0) == MVT::i32 ||
2505          (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
2506         (!EncodingAlignment || (CN->getZExtValue() % EncodingAlignment) == 0)) {
2507       int Addr = (int)CN->getZExtValue();
2508 
2509       // Otherwise, break this down into an LIS + disp.
2510       Disp = DAG.getTargetConstant((short)Addr, dl, MVT::i32);
2511 
2512       Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, dl,
2513                                    MVT::i32);
2514       unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
2515       Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
2516       return true;
2517     }
2518   }
2519 
2520   Disp = DAG.getTargetConstant(0, dl, getPointerTy(DAG.getDataLayout()));
2521   if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
2522     Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
2523     fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
2524   } else
2525     Base = N;
2526   return true;      // [r+0]
2527 }
2528 
2529 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
2530 /// represented as an indexed [r+r] operation.
2531 bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
2532                                                 SDValue &Index,
2533                                                 SelectionDAG &DAG) const {
2534   // Check to see if we can easily represent this as an [r+r] address.  This
2535   // will fail if it thinks that the address is more profitably represented as
2536   // reg+imm, e.g. where imm = 0.
2537   if (SelectAddressRegReg(N, Base, Index, DAG))
2538     return true;
2539 
2540   // If the address is the result of an add, we will utilize the fact that the
2541   // address calculation includes an implicit add.  However, we can reduce
2542   // register pressure if we do not materialize a constant just for use as the
2543   // index register.  We only get rid of the add if it is not an add of a
2544   // value and a 16-bit signed constant and both have a single use.
2545   int16_t imm = 0;
2546   if (N.getOpcode() == ISD::ADD &&
2547       (!isIntS16Immediate(N.getOperand(1), imm) ||
2548        !N.getOperand(1).hasOneUse() || !N.getOperand(0).hasOneUse())) {
2549     Base = N.getOperand(0);
2550     Index = N.getOperand(1);
2551     return true;
2552   }
2553 
2554   // Otherwise, do it the hard way, using R0 as the base register.
2555   Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
2556                          N.getValueType());
2557   Index = N;
2558   return true;
2559 }
2560 
2561 /// Returns true if we should use a direct load into vector instruction
2562 /// (such as lxsd or lfd), instead of a load into gpr + direct move sequence.
2563 static bool usePartialVectorLoads(SDNode *N, const PPCSubtarget& ST) {
2564 
2565   // If there are any other uses other than scalar to vector, then we should
2566   // keep it as a scalar load -> direct move pattern to prevent multiple
2567   // loads.
2568   LoadSDNode *LD = dyn_cast<LoadSDNode>(N);
2569   if (!LD)
2570     return false;
2571 
2572   EVT MemVT = LD->getMemoryVT();
2573   if (!MemVT.isSimple())
2574     return false;
2575   switch(MemVT.getSimpleVT().SimpleTy) {
2576   case MVT::i64:
2577     break;
2578   case MVT::i32:
2579     if (!ST.hasP8Vector())
2580       return false;
2581     break;
2582   case MVT::i16:
2583   case MVT::i8:
2584     if (!ST.hasP9Vector())
2585       return false;
2586     break;
2587   default:
2588     return false;
2589   }
2590 
2591   SDValue LoadedVal(N, 0);
2592   if (!LoadedVal.hasOneUse())
2593     return false;
2594 
2595   for (SDNode::use_iterator UI = LD->use_begin(), UE = LD->use_end();
2596        UI != UE; ++UI)
2597     if (UI.getUse().get().getResNo() == 0 &&
2598         UI->getOpcode() != ISD::SCALAR_TO_VECTOR)
2599       return false;
2600 
2601   return true;
2602 }
2603 
2604 /// getPreIndexedAddressParts - returns true by value, base pointer and
2605 /// offset pointer and addressing mode by reference if the node's address
2606 /// can be legally represented as pre-indexed load / store address.
2607 bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
2608                                                   SDValue &Offset,
2609                                                   ISD::MemIndexedMode &AM,
2610                                                   SelectionDAG &DAG) const {
2611   if (DisablePPCPreinc) return false;
2612 
2613   bool isLoad = true;
2614   SDValue Ptr;
2615   EVT VT;
2616   unsigned Alignment;
2617   if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
2618     Ptr = LD->getBasePtr();
2619     VT = LD->getMemoryVT();
2620     Alignment = LD->getAlignment();
2621   } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
2622     Ptr = ST->getBasePtr();
2623     VT  = ST->getMemoryVT();
2624     Alignment = ST->getAlignment();
2625     isLoad = false;
2626   } else
2627     return false;
2628 
2629   // Do not generate pre-inc forms for specific loads that feed scalar_to_vector
2630   // instructions because we can fold these into a more efficient instruction
2631   // instead, (such as LXSD).
2632   if (isLoad && usePartialVectorLoads(N, Subtarget)) {
2633     return false;
2634   }
2635 
2636   // PowerPC doesn't have preinc load/store instructions for vectors (except
2637   // for QPX, which does have preinc r+r forms).
2638   if (VT.isVector()) {
2639     if (!Subtarget.hasQPX() || (VT != MVT::v4f64 && VT != MVT::v4f32)) {
2640       return false;
2641     } else if (SelectAddressRegRegOnly(Ptr, Offset, Base, DAG)) {
2642       AM = ISD::PRE_INC;
2643       return true;
2644     }
2645   }
2646 
2647   if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
2648     // Common code will reject creating a pre-inc form if the base pointer
2649     // is a frame index, or if N is a store and the base pointer is either
2650     // the same as or a predecessor of the value being stored.  Check for
2651     // those situations here, and try with swapped Base/Offset instead.
2652     bool Swap = false;
2653 
2654     if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
2655       Swap = true;
2656     else if (!isLoad) {
2657       SDValue Val = cast<StoreSDNode>(N)->getValue();
2658       if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
2659         Swap = true;
2660     }
2661 
2662     if (Swap)
2663       std::swap(Base, Offset);
2664 
2665     AM = ISD::PRE_INC;
2666     return true;
2667   }
2668 
2669   // LDU/STU can only handle immediates that are a multiple of 4.
2670   if (VT != MVT::i64) {
2671     if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, 0))
2672       return false;
2673   } else {
2674     // LDU/STU need an address with at least 4-byte alignment.
2675     if (Alignment < 4)
2676       return false;
2677 
2678     if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, 4))
2679       return false;
2680   }
2681 
2682   if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
2683     // PPC64 doesn't have lwau, but it does have lwaux.  Reject preinc load of
2684     // sext i32 to i64 when addr mode is r+i.
2685     if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
2686         LD->getExtensionType() == ISD::SEXTLOAD &&
2687         isa<ConstantSDNode>(Offset))
2688       return false;
2689   }
2690 
2691   AM = ISD::PRE_INC;
2692   return true;
2693 }
2694 
2695 //===----------------------------------------------------------------------===//
2696 //  LowerOperation implementation
2697 //===----------------------------------------------------------------------===//
2698 
2699 /// Return true if we should reference labels using a PICBase, set the HiOpFlags
2700 /// and LoOpFlags to the target MO flags.
2701 static void getLabelAccessInfo(bool IsPIC, const PPCSubtarget &Subtarget,
2702                                unsigned &HiOpFlags, unsigned &LoOpFlags,
2703                                const GlobalValue *GV = nullptr) {
2704   HiOpFlags = PPCII::MO_HA;
2705   LoOpFlags = PPCII::MO_LO;
2706 
2707   // Don't use the pic base if not in PIC relocation model.
2708   if (IsPIC) {
2709     HiOpFlags |= PPCII::MO_PIC_FLAG;
2710     LoOpFlags |= PPCII::MO_PIC_FLAG;
2711   }
2712 }
2713 
2714 static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
2715                              SelectionDAG &DAG) {
2716   SDLoc DL(HiPart);
2717   EVT PtrVT = HiPart.getValueType();
2718   SDValue Zero = DAG.getConstant(0, DL, PtrVT);
2719 
2720   SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
2721   SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
2722 
2723   // With PIC, the first instruction is actually "GR+hi(&G)".
2724   if (isPIC)
2725     Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
2726                      DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
2727 
2728   // Generate non-pic code that has direct accesses to the constant pool.
2729   // The address of the global is just (hi(&g)+lo(&g)).
2730   return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
2731 }
2732 
2733 static void setUsesTOCBasePtr(MachineFunction &MF) {
2734   PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2735   FuncInfo->setUsesTOCBasePtr();
2736 }
2737 
2738 static void setUsesTOCBasePtr(SelectionDAG &DAG) {
2739   setUsesTOCBasePtr(DAG.getMachineFunction());
2740 }
2741 
2742 SDValue PPCTargetLowering::getTOCEntry(SelectionDAG &DAG, const SDLoc &dl,
2743                                        SDValue GA) const {
2744   const bool Is64Bit = Subtarget.isPPC64();
2745   EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
2746   SDValue Reg = Is64Bit ? DAG.getRegister(PPC::X2, VT)
2747                         : Subtarget.isAIXABI()
2748                               ? DAG.getRegister(PPC::R2, VT)
2749                               : DAG.getNode(PPCISD::GlobalBaseReg, dl, VT);
2750   SDValue Ops[] = { GA, Reg };
2751   return DAG.getMemIntrinsicNode(
2752       PPCISD::TOC_ENTRY, dl, DAG.getVTList(VT, MVT::Other), Ops, VT,
2753       MachinePointerInfo::getGOT(DAG.getMachineFunction()), 0,
2754       MachineMemOperand::MOLoad);
2755 }
2756 
2757 SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
2758                                              SelectionDAG &DAG) const {
2759   EVT PtrVT = Op.getValueType();
2760   ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
2761   const Constant *C = CP->getConstVal();
2762 
2763   // 64-bit SVR4 ABI and AIX ABI code are always position-independent.
2764   // The actual address of the GlobalValue is stored in the TOC.
2765   if (Subtarget.is64BitELFABI() || Subtarget.isAIXABI()) {
2766     setUsesTOCBasePtr(DAG);
2767     SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
2768     return getTOCEntry(DAG, SDLoc(CP), GA);
2769   }
2770 
2771   unsigned MOHiFlag, MOLoFlag;
2772   bool IsPIC = isPositionIndependent();
2773   getLabelAccessInfo(IsPIC, Subtarget, MOHiFlag, MOLoFlag);
2774 
2775   if (IsPIC && Subtarget.isSVR4ABI()) {
2776     SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(),
2777                                            PPCII::MO_PIC_FLAG);
2778     return getTOCEntry(DAG, SDLoc(CP), GA);
2779   }
2780 
2781   SDValue CPIHi =
2782     DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
2783   SDValue CPILo =
2784     DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
2785   return LowerLabelRef(CPIHi, CPILo, IsPIC, DAG);
2786 }
2787 
2788 // For 64-bit PowerPC, prefer the more compact relative encodings.
2789 // This trades 32 bits per jump table entry for one or two instructions
2790 // on the jump site.
2791 unsigned PPCTargetLowering::getJumpTableEncoding() const {
2792   if (isJumpTableRelative())
2793     return MachineJumpTableInfo::EK_LabelDifference32;
2794 
2795   return TargetLowering::getJumpTableEncoding();
2796 }
2797 
2798 bool PPCTargetLowering::isJumpTableRelative() const {
2799   if (UseAbsoluteJumpTables)
2800     return false;
2801   if (Subtarget.isPPC64() || Subtarget.isAIXABI())
2802     return true;
2803   return TargetLowering::isJumpTableRelative();
2804 }
2805 
2806 SDValue PPCTargetLowering::getPICJumpTableRelocBase(SDValue Table,
2807                                                     SelectionDAG &DAG) const {
2808   if (!Subtarget.isPPC64() || Subtarget.isAIXABI())
2809     return TargetLowering::getPICJumpTableRelocBase(Table, DAG);
2810 
2811   switch (getTargetMachine().getCodeModel()) {
2812   case CodeModel::Small:
2813   case CodeModel::Medium:
2814     return TargetLowering::getPICJumpTableRelocBase(Table, DAG);
2815   default:
2816     return DAG.getNode(PPCISD::GlobalBaseReg, SDLoc(),
2817                        getPointerTy(DAG.getDataLayout()));
2818   }
2819 }
2820 
2821 const MCExpr *
2822 PPCTargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
2823                                                 unsigned JTI,
2824                                                 MCContext &Ctx) const {
2825   if (!Subtarget.isPPC64() || Subtarget.isAIXABI())
2826     return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
2827 
2828   switch (getTargetMachine().getCodeModel()) {
2829   case CodeModel::Small:
2830   case CodeModel::Medium:
2831     return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
2832   default:
2833     return MCSymbolRefExpr::create(MF->getPICBaseSymbol(), Ctx);
2834   }
2835 }
2836 
2837 SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
2838   EVT PtrVT = Op.getValueType();
2839   JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
2840 
2841   // 64-bit SVR4 ABI and AIX ABI code are always position-independent.
2842   // The actual address of the GlobalValue is stored in the TOC.
2843   if (Subtarget.is64BitELFABI() || Subtarget.isAIXABI()) {
2844     setUsesTOCBasePtr(DAG);
2845     SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
2846     return getTOCEntry(DAG, SDLoc(JT), GA);
2847   }
2848 
2849   unsigned MOHiFlag, MOLoFlag;
2850   bool IsPIC = isPositionIndependent();
2851   getLabelAccessInfo(IsPIC, Subtarget, MOHiFlag, MOLoFlag);
2852 
2853   if (IsPIC && Subtarget.isSVR4ABI()) {
2854     SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
2855                                         PPCII::MO_PIC_FLAG);
2856     return getTOCEntry(DAG, SDLoc(GA), GA);
2857   }
2858 
2859   SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
2860   SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
2861   return LowerLabelRef(JTIHi, JTILo, IsPIC, DAG);
2862 }
2863 
2864 SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
2865                                              SelectionDAG &DAG) const {
2866   EVT PtrVT = Op.getValueType();
2867   BlockAddressSDNode *BASDN = cast<BlockAddressSDNode>(Op);
2868   const BlockAddress *BA = BASDN->getBlockAddress();
2869 
2870   // 64-bit SVR4 ABI and AIX ABI code are always position-independent.
2871   // The actual BlockAddress is stored in the TOC.
2872   if (Subtarget.is64BitELFABI() || Subtarget.isAIXABI()) {
2873     setUsesTOCBasePtr(DAG);
2874     SDValue GA = DAG.getTargetBlockAddress(BA, PtrVT, BASDN->getOffset());
2875     return getTOCEntry(DAG, SDLoc(BASDN), GA);
2876   }
2877 
2878   // 32-bit position-independent ELF stores the BlockAddress in the .got.
2879   if (Subtarget.is32BitELFABI() && isPositionIndependent())
2880     return getTOCEntry(
2881         DAG, SDLoc(BASDN),
2882         DAG.getTargetBlockAddress(BA, PtrVT, BASDN->getOffset()));
2883 
2884   unsigned MOHiFlag, MOLoFlag;
2885   bool IsPIC = isPositionIndependent();
2886   getLabelAccessInfo(IsPIC, Subtarget, MOHiFlag, MOLoFlag);
2887   SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
2888   SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
2889   return LowerLabelRef(TgtBAHi, TgtBALo, IsPIC, DAG);
2890 }
2891 
2892 SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
2893                                               SelectionDAG &DAG) const {
2894   // FIXME: TLS addresses currently use medium model code sequences,
2895   // which is the most useful form.  Eventually support for small and
2896   // large models could be added if users need it, at the cost of
2897   // additional complexity.
2898   GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
2899   if (DAG.getTarget().useEmulatedTLS())
2900     return LowerToTLSEmulatedModel(GA, DAG);
2901 
2902   SDLoc dl(GA);
2903   const GlobalValue *GV = GA->getGlobal();
2904   EVT PtrVT = getPointerTy(DAG.getDataLayout());
2905   bool is64bit = Subtarget.isPPC64();
2906   const Module *M = DAG.getMachineFunction().getFunction().getParent();
2907   PICLevel::Level picLevel = M->getPICLevel();
2908 
2909   const TargetMachine &TM = getTargetMachine();
2910   TLSModel::Model Model = TM.getTLSModel(GV);
2911 
2912   if (Model == TLSModel::LocalExec) {
2913     SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
2914                                                PPCII::MO_TPREL_HA);
2915     SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
2916                                                PPCII::MO_TPREL_LO);
2917     SDValue TLSReg = is64bit ? DAG.getRegister(PPC::X13, MVT::i64)
2918                              : DAG.getRegister(PPC::R2, MVT::i32);
2919 
2920     SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
2921     return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
2922   }
2923 
2924   if (Model == TLSModel::InitialExec) {
2925     SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
2926     SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
2927                                                 PPCII::MO_TLS);
2928     SDValue GOTPtr;
2929     if (is64bit) {
2930       setUsesTOCBasePtr(DAG);
2931       SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
2932       GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
2933                            PtrVT, GOTReg, TGA);
2934     } else {
2935       if (!TM.isPositionIndependent())
2936         GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
2937       else if (picLevel == PICLevel::SmallPIC)
2938         GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
2939       else
2940         GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
2941     }
2942     SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
2943                                    PtrVT, TGA, GOTPtr);
2944     return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
2945   }
2946 
2947   if (Model == TLSModel::GeneralDynamic) {
2948     SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
2949     SDValue GOTPtr;
2950     if (is64bit) {
2951       setUsesTOCBasePtr(DAG);
2952       SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
2953       GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
2954                                    GOTReg, TGA);
2955     } else {
2956       if (picLevel == PICLevel::SmallPIC)
2957         GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
2958       else
2959         GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
2960     }
2961     return DAG.getNode(PPCISD::ADDI_TLSGD_L_ADDR, dl, PtrVT,
2962                        GOTPtr, TGA, TGA);
2963   }
2964 
2965   if (Model == TLSModel::LocalDynamic) {
2966     SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
2967     SDValue GOTPtr;
2968     if (is64bit) {
2969       setUsesTOCBasePtr(DAG);
2970       SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
2971       GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
2972                            GOTReg, TGA);
2973     } else {
2974       if (picLevel == PICLevel::SmallPIC)
2975         GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
2976       else
2977         GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
2978     }
2979     SDValue TLSAddr = DAG.getNode(PPCISD::ADDI_TLSLD_L_ADDR, dl,
2980                                   PtrVT, GOTPtr, TGA, TGA);
2981     SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl,
2982                                       PtrVT, TLSAddr, TGA);
2983     return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
2984   }
2985 
2986   llvm_unreachable("Unknown TLS model!");
2987 }
2988 
2989 SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
2990                                               SelectionDAG &DAG) const {
2991   EVT PtrVT = Op.getValueType();
2992   GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
2993   SDLoc DL(GSDN);
2994   const GlobalValue *GV = GSDN->getGlobal();
2995 
2996   // 64-bit SVR4 ABI & AIX ABI code is always position-independent.
2997   // The actual address of the GlobalValue is stored in the TOC.
2998   if (Subtarget.is64BitELFABI() || Subtarget.isAIXABI()) {
2999     setUsesTOCBasePtr(DAG);
3000     SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
3001     return getTOCEntry(DAG, DL, GA);
3002   }
3003 
3004   unsigned MOHiFlag, MOLoFlag;
3005   bool IsPIC = isPositionIndependent();
3006   getLabelAccessInfo(IsPIC, Subtarget, MOHiFlag, MOLoFlag, GV);
3007 
3008   if (IsPIC && Subtarget.isSVR4ABI()) {
3009     SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT,
3010                                             GSDN->getOffset(),
3011                                             PPCII::MO_PIC_FLAG);
3012     return getTOCEntry(DAG, DL, GA);
3013   }
3014 
3015   SDValue GAHi =
3016     DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
3017   SDValue GALo =
3018     DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
3019 
3020   return LowerLabelRef(GAHi, GALo, IsPIC, DAG);
3021 }
3022 
3023 SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
3024   ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
3025   SDLoc dl(Op);
3026 
3027   if (Op.getValueType() == MVT::v2i64) {
3028     // When the operands themselves are v2i64 values, we need to do something
3029     // special because VSX has no underlying comparison operations for these.
3030     if (Op.getOperand(0).getValueType() == MVT::v2i64) {
3031       // Equality can be handled by casting to the legal type for Altivec
3032       // comparisons, everything else needs to be expanded.
3033       if (CC == ISD::SETEQ || CC == ISD::SETNE) {
3034         return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
3035                  DAG.getSetCC(dl, MVT::v4i32,
3036                    DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
3037                    DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
3038                    CC));
3039       }
3040 
3041       return SDValue();
3042     }
3043 
3044     // We handle most of these in the usual way.
3045     return Op;
3046   }
3047 
3048   // If we're comparing for equality to zero, expose the fact that this is
3049   // implemented as a ctlz/srl pair on ppc, so that the dag combiner can
3050   // fold the new nodes.
3051   if (SDValue V = lowerCmpEqZeroToCtlzSrl(Op, DAG))
3052     return V;
3053 
3054   if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
3055     // Leave comparisons against 0 and -1 alone for now, since they're usually
3056     // optimized.  FIXME: revisit this when we can custom lower all setcc
3057     // optimizations.
3058     if (C->isAllOnesValue() || C->isNullValue())
3059       return SDValue();
3060   }
3061 
3062   // If we have an integer seteq/setne, turn it into a compare against zero
3063   // by xor'ing the rhs with the lhs, which is faster than setting a
3064   // condition register, reading it back out, and masking the correct bit.  The
3065   // normal approach here uses sub to do this instead of xor.  Using xor exposes
3066   // the result to other bit-twiddling opportunities.
3067   EVT LHSVT = Op.getOperand(0).getValueType();
3068   if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
3069     EVT VT = Op.getValueType();
3070     SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
3071                                 Op.getOperand(1));
3072     return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, dl, LHSVT), CC);
3073   }
3074   return SDValue();
3075 }
3076 
3077 SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
3078   SDNode *Node = Op.getNode();
3079   EVT VT = Node->getValueType(0);
3080   EVT PtrVT = getPointerTy(DAG.getDataLayout());
3081   SDValue InChain = Node->getOperand(0);
3082   SDValue VAListPtr = Node->getOperand(1);
3083   const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
3084   SDLoc dl(Node);
3085 
3086   assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
3087 
3088   // gpr_index
3089   SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
3090                                     VAListPtr, MachinePointerInfo(SV), MVT::i8);
3091   InChain = GprIndex.getValue(1);
3092 
3093   if (VT == MVT::i64) {
3094     // Check if GprIndex is even
3095     SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
3096                                  DAG.getConstant(1, dl, MVT::i32));
3097     SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
3098                                 DAG.getConstant(0, dl, MVT::i32), ISD::SETNE);
3099     SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
3100                                           DAG.getConstant(1, dl, MVT::i32));
3101     // Align GprIndex to be even if it isn't
3102     GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
3103                            GprIndex);
3104   }
3105 
3106   // fpr index is 1 byte after gpr
3107   SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
3108                                DAG.getConstant(1, dl, MVT::i32));
3109 
3110   // fpr
3111   SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
3112                                     FprPtr, MachinePointerInfo(SV), MVT::i8);
3113   InChain = FprIndex.getValue(1);
3114 
3115   SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
3116                                        DAG.getConstant(8, dl, MVT::i32));
3117 
3118   SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
3119                                         DAG.getConstant(4, dl, MVT::i32));
3120 
3121   // areas
3122   SDValue OverflowArea =
3123       DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr, MachinePointerInfo());
3124   InChain = OverflowArea.getValue(1);
3125 
3126   SDValue RegSaveArea =
3127       DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr, MachinePointerInfo());
3128   InChain = RegSaveArea.getValue(1);
3129 
3130   // select overflow_area if index > 8
3131   SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
3132                             DAG.getConstant(8, dl, MVT::i32), ISD::SETLT);
3133 
3134   // adjustment constant gpr_index * 4/8
3135   SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
3136                                     VT.isInteger() ? GprIndex : FprIndex,
3137                                     DAG.getConstant(VT.isInteger() ? 4 : 8, dl,
3138                                                     MVT::i32));
3139 
3140   // OurReg = RegSaveArea + RegConstant
3141   SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
3142                                RegConstant);
3143 
3144   // Floating types are 32 bytes into RegSaveArea
3145   if (VT.isFloatingPoint())
3146     OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
3147                          DAG.getConstant(32, dl, MVT::i32));
3148 
3149   // increase {f,g}pr_index by 1 (or 2 if VT is i64)
3150   SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
3151                                    VT.isInteger() ? GprIndex : FprIndex,
3152                                    DAG.getConstant(VT == MVT::i64 ? 2 : 1, dl,
3153                                                    MVT::i32));
3154 
3155   InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
3156                               VT.isInteger() ? VAListPtr : FprPtr,
3157                               MachinePointerInfo(SV), MVT::i8);
3158 
3159   // determine if we should load from reg_save_area or overflow_area
3160   SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
3161 
3162   // increase overflow_area by 4/8 if gpr/fpr > 8
3163   SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
3164                                           DAG.getConstant(VT.isInteger() ? 4 : 8,
3165                                           dl, MVT::i32));
3166 
3167   OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
3168                              OverflowAreaPlusN);
3169 
3170   InChain = DAG.getTruncStore(InChain, dl, OverflowArea, OverflowAreaPtr,
3171                               MachinePointerInfo(), MVT::i32);
3172 
3173   return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo());
3174 }
3175 
3176 SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
3177   assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
3178 
3179   // We have to copy the entire va_list struct:
3180   // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
3181   return DAG.getMemcpy(Op.getOperand(0), Op, Op.getOperand(1), Op.getOperand(2),
3182                        DAG.getConstant(12, SDLoc(Op), MVT::i32), Align(8),
3183                        false, true, false, MachinePointerInfo(),
3184                        MachinePointerInfo());
3185 }
3186 
3187 SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
3188                                                   SelectionDAG &DAG) const {
3189   if (Subtarget.isAIXABI())
3190     report_fatal_error("ADJUST_TRAMPOLINE operation is not supported on AIX.");
3191 
3192   return Op.getOperand(0);
3193 }
3194 
3195 SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
3196                                                 SelectionDAG &DAG) const {
3197   if (Subtarget.isAIXABI())
3198     report_fatal_error("INIT_TRAMPOLINE operation is not supported on AIX.");
3199 
3200   SDValue Chain = Op.getOperand(0);
3201   SDValue Trmp = Op.getOperand(1); // trampoline
3202   SDValue FPtr = Op.getOperand(2); // nested function
3203   SDValue Nest = Op.getOperand(3); // 'nest' parameter value
3204   SDLoc dl(Op);
3205 
3206   EVT PtrVT = getPointerTy(DAG.getDataLayout());
3207   bool isPPC64 = (PtrVT == MVT::i64);
3208   Type *IntPtrTy = DAG.getDataLayout().getIntPtrType(*DAG.getContext());
3209 
3210   TargetLowering::ArgListTy Args;
3211   TargetLowering::ArgListEntry Entry;
3212 
3213   Entry.Ty = IntPtrTy;
3214   Entry.Node = Trmp; Args.push_back(Entry);
3215 
3216   // TrampSize == (isPPC64 ? 48 : 40);
3217   Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40, dl,
3218                                isPPC64 ? MVT::i64 : MVT::i32);
3219   Args.push_back(Entry);
3220 
3221   Entry.Node = FPtr; Args.push_back(Entry);
3222   Entry.Node = Nest; Args.push_back(Entry);
3223 
3224   // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
3225   TargetLowering::CallLoweringInfo CLI(DAG);
3226   CLI.setDebugLoc(dl).setChain(Chain).setLibCallee(
3227       CallingConv::C, Type::getVoidTy(*DAG.getContext()),
3228       DAG.getExternalSymbol("__trampoline_setup", PtrVT), std::move(Args));
3229 
3230   std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
3231   return CallResult.second;
3232 }
3233 
3234 SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
3235   MachineFunction &MF = DAG.getMachineFunction();
3236   PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
3237   EVT PtrVT = getPointerTy(MF.getDataLayout());
3238 
3239   SDLoc dl(Op);
3240 
3241   if (Subtarget.isPPC64()) {
3242     // vastart just stores the address of the VarArgsFrameIndex slot into the
3243     // memory location argument.
3244     SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
3245     const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
3246     return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
3247                         MachinePointerInfo(SV));
3248   }
3249 
3250   // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
3251   // We suppose the given va_list is already allocated.
3252   //
3253   // typedef struct {
3254   //  char gpr;     /* index into the array of 8 GPRs
3255   //                 * stored in the register save area
3256   //                 * gpr=0 corresponds to r3,
3257   //                 * gpr=1 to r4, etc.
3258   //                 */
3259   //  char fpr;     /* index into the array of 8 FPRs
3260   //                 * stored in the register save area
3261   //                 * fpr=0 corresponds to f1,
3262   //                 * fpr=1 to f2, etc.
3263   //                 */
3264   //  char *overflow_arg_area;
3265   //                /* location on stack that holds
3266   //                 * the next overflow argument
3267   //                 */
3268   //  char *reg_save_area;
3269   //               /* where r3:r10 and f1:f8 (if saved)
3270   //                * are stored
3271   //                */
3272   // } va_list[1];
3273 
3274   SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), dl, MVT::i32);
3275   SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), dl, MVT::i32);
3276   SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
3277                                             PtrVT);
3278   SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
3279                                  PtrVT);
3280 
3281   uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
3282   SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, dl, PtrVT);
3283 
3284   uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
3285   SDValue ConstStackOffset = DAG.getConstant(StackOffset, dl, PtrVT);
3286 
3287   uint64_t FPROffset = 1;
3288   SDValue ConstFPROffset = DAG.getConstant(FPROffset, dl, PtrVT);
3289 
3290   const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
3291 
3292   // Store first byte : number of int regs
3293   SDValue firstStore =
3294       DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR, Op.getOperand(1),
3295                         MachinePointerInfo(SV), MVT::i8);
3296   uint64_t nextOffset = FPROffset;
3297   SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
3298                                   ConstFPROffset);
3299 
3300   // Store second byte : number of float regs
3301   SDValue secondStore =
3302       DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
3303                         MachinePointerInfo(SV, nextOffset), MVT::i8);
3304   nextOffset += StackOffset;
3305   nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
3306 
3307   // Store second word : arguments given on stack
3308   SDValue thirdStore = DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
3309                                     MachinePointerInfo(SV, nextOffset));
3310   nextOffset += FrameOffset;
3311   nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
3312 
3313   // Store third word : arguments given in registers
3314   return DAG.getStore(thirdStore, dl, FR, nextPtr,
3315                       MachinePointerInfo(SV, nextOffset));
3316 }
3317 
3318 /// FPR - The set of FP registers that should be allocated for arguments
3319 /// on Darwin and AIX.
3320 static const MCPhysReg FPR[] = {PPC::F1,  PPC::F2,  PPC::F3, PPC::F4, PPC::F5,
3321                                 PPC::F6,  PPC::F7,  PPC::F8, PPC::F9, PPC::F10,
3322                                 PPC::F11, PPC::F12, PPC::F13};
3323 
3324 /// QFPR - The set of QPX registers that should be allocated for arguments.
3325 static const MCPhysReg QFPR[] = {
3326     PPC::QF1, PPC::QF2, PPC::QF3,  PPC::QF4,  PPC::QF5,  PPC::QF6, PPC::QF7,
3327     PPC::QF8, PPC::QF9, PPC::QF10, PPC::QF11, PPC::QF12, PPC::QF13};
3328 
3329 /// CalculateStackSlotSize - Calculates the size reserved for this argument on
3330 /// the stack.
3331 static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
3332                                        unsigned PtrByteSize) {
3333   unsigned ArgSize = ArgVT.getStoreSize();
3334   if (Flags.isByVal())
3335     ArgSize = Flags.getByValSize();
3336 
3337   // Round up to multiples of the pointer size, except for array members,
3338   // which are always packed.
3339   if (!Flags.isInConsecutiveRegs())
3340     ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
3341 
3342   return ArgSize;
3343 }
3344 
3345 /// CalculateStackSlotAlignment - Calculates the alignment of this argument
3346 /// on the stack.
3347 static Align CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT,
3348                                          ISD::ArgFlagsTy Flags,
3349                                          unsigned PtrByteSize) {
3350   Align Alignment(PtrByteSize);
3351 
3352   // Altivec parameters are padded to a 16 byte boundary.
3353   if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
3354       ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
3355       ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64 ||
3356       ArgVT == MVT::v1i128 || ArgVT == MVT::f128)
3357     Alignment = Align(16);
3358   // QPX vector types stored in double-precision are padded to a 32 byte
3359   // boundary.
3360   else if (ArgVT == MVT::v4f64 || ArgVT == MVT::v4i1)
3361     Alignment = Align(32);
3362 
3363   // ByVal parameters are aligned as requested.
3364   if (Flags.isByVal()) {
3365     auto BVAlign = Flags.getNonZeroByValAlign();
3366     if (BVAlign > PtrByteSize) {
3367       if (BVAlign.value() % PtrByteSize != 0)
3368         llvm_unreachable(
3369             "ByVal alignment is not a multiple of the pointer size");
3370 
3371       Alignment = BVAlign;
3372     }
3373   }
3374 
3375   // Array members are always packed to their original alignment.
3376   if (Flags.isInConsecutiveRegs()) {
3377     // If the array member was split into multiple registers, the first
3378     // needs to be aligned to the size of the full type.  (Except for
3379     // ppcf128, which is only aligned as its f64 components.)
3380     if (Flags.isSplit() && OrigVT != MVT::ppcf128)
3381       Alignment = Align(OrigVT.getStoreSize());
3382     else
3383       Alignment = Align(ArgVT.getStoreSize());
3384   }
3385 
3386   return Alignment;
3387 }
3388 
3389 /// CalculateStackSlotUsed - Return whether this argument will use its
3390 /// stack slot (instead of being passed in registers).  ArgOffset,
3391 /// AvailableFPRs, and AvailableVRs must hold the current argument
3392 /// position, and will be updated to account for this argument.
3393 static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT,
3394                                    ISD::ArgFlagsTy Flags,
3395                                    unsigned PtrByteSize,
3396                                    unsigned LinkageSize,
3397                                    unsigned ParamAreaSize,
3398                                    unsigned &ArgOffset,
3399                                    unsigned &AvailableFPRs,
3400                                    unsigned &AvailableVRs, bool HasQPX) {
3401   bool UseMemory = false;
3402 
3403   // Respect alignment of argument on the stack.
3404   Align Alignment =
3405       CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
3406   ArgOffset = alignTo(ArgOffset, Alignment);
3407   // If there's no space left in the argument save area, we must
3408   // use memory (this check also catches zero-sized arguments).
3409   if (ArgOffset >= LinkageSize + ParamAreaSize)
3410     UseMemory = true;
3411 
3412   // Allocate argument on the stack.
3413   ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
3414   if (Flags.isInConsecutiveRegsLast())
3415     ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
3416   // If we overran the argument save area, we must use memory
3417   // (this check catches arguments passed partially in memory)
3418   if (ArgOffset > LinkageSize + ParamAreaSize)
3419     UseMemory = true;
3420 
3421   // However, if the argument is actually passed in an FPR or a VR,
3422   // we don't use memory after all.
3423   if (!Flags.isByVal()) {
3424     if (ArgVT == MVT::f32 || ArgVT == MVT::f64 ||
3425         // QPX registers overlap with the scalar FP registers.
3426         (HasQPX && (ArgVT == MVT::v4f32 ||
3427                     ArgVT == MVT::v4f64 ||
3428                     ArgVT == MVT::v4i1)))
3429       if (AvailableFPRs > 0) {
3430         --AvailableFPRs;
3431         return false;
3432       }
3433     if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
3434         ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
3435         ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64 ||
3436         ArgVT == MVT::v1i128 || ArgVT == MVT::f128)
3437       if (AvailableVRs > 0) {
3438         --AvailableVRs;
3439         return false;
3440       }
3441   }
3442 
3443   return UseMemory;
3444 }
3445 
3446 /// EnsureStackAlignment - Round stack frame size up from NumBytes to
3447 /// ensure minimum alignment required for target.
3448 static unsigned EnsureStackAlignment(const PPCFrameLowering *Lowering,
3449                                      unsigned NumBytes) {
3450   unsigned TargetAlign = Lowering->getStackAlignment();
3451   unsigned AlignMask = TargetAlign - 1;
3452   NumBytes = (NumBytes + AlignMask) & ~AlignMask;
3453   return NumBytes;
3454 }
3455 
3456 SDValue PPCTargetLowering::LowerFormalArguments(
3457     SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
3458     const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
3459     SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
3460   if (Subtarget.isAIXABI())
3461     return LowerFormalArguments_AIX(Chain, CallConv, isVarArg, Ins, dl, DAG,
3462                                     InVals);
3463   if (Subtarget.is64BitELFABI())
3464     return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins, dl, DAG,
3465                                        InVals);
3466   if (Subtarget.is32BitELFABI())
3467     return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins, dl, DAG,
3468                                        InVals);
3469 
3470   return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins, dl, DAG,
3471                                      InVals);
3472 }
3473 
3474 SDValue PPCTargetLowering::LowerFormalArguments_32SVR4(
3475     SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
3476     const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
3477     SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
3478 
3479   // 32-bit SVR4 ABI Stack Frame Layout:
3480   //              +-----------------------------------+
3481   //        +-->  |            Back chain             |
3482   //        |     +-----------------------------------+
3483   //        |     | Floating-point register save area |
3484   //        |     +-----------------------------------+
3485   //        |     |    General register save area     |
3486   //        |     +-----------------------------------+
3487   //        |     |          CR save word             |
3488   //        |     +-----------------------------------+
3489   //        |     |         VRSAVE save word          |
3490   //        |     +-----------------------------------+
3491   //        |     |         Alignment padding         |
3492   //        |     +-----------------------------------+
3493   //        |     |     Vector register save area     |
3494   //        |     +-----------------------------------+
3495   //        |     |       Local variable space        |
3496   //        |     +-----------------------------------+
3497   //        |     |        Parameter list area        |
3498   //        |     +-----------------------------------+
3499   //        |     |           LR save word            |
3500   //        |     +-----------------------------------+
3501   // SP-->  +---  |            Back chain             |
3502   //              +-----------------------------------+
3503   //
3504   // Specifications:
3505   //   System V Application Binary Interface PowerPC Processor Supplement
3506   //   AltiVec Technology Programming Interface Manual
3507 
3508   MachineFunction &MF = DAG.getMachineFunction();
3509   MachineFrameInfo &MFI = MF.getFrameInfo();
3510   PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
3511 
3512   EVT PtrVT = getPointerTy(MF.getDataLayout());
3513   // Potential tail calls could cause overwriting of argument stack slots.
3514   bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
3515                        (CallConv == CallingConv::Fast));
3516   unsigned PtrByteSize = 4;
3517 
3518   // Assign locations to all of the incoming arguments.
3519   SmallVector<CCValAssign, 16> ArgLocs;
3520   PPCCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
3521                  *DAG.getContext());
3522 
3523   // Reserve space for the linkage area on the stack.
3524   unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
3525   CCInfo.AllocateStack(LinkageSize, PtrByteSize);
3526   if (useSoftFloat())
3527     CCInfo.PreAnalyzeFormalArguments(Ins);
3528 
3529   CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
3530   CCInfo.clearWasPPCF128();
3531 
3532   for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
3533     CCValAssign &VA = ArgLocs[i];
3534 
3535     // Arguments stored in registers.
3536     if (VA.isRegLoc()) {
3537       const TargetRegisterClass *RC;
3538       EVT ValVT = VA.getValVT();
3539 
3540       switch (ValVT.getSimpleVT().SimpleTy) {
3541         default:
3542           llvm_unreachable("ValVT not supported by formal arguments Lowering");
3543         case MVT::i1:
3544         case MVT::i32:
3545           RC = &PPC::GPRCRegClass;
3546           break;
3547         case MVT::f32:
3548           if (Subtarget.hasP8Vector())
3549             RC = &PPC::VSSRCRegClass;
3550           else if (Subtarget.hasSPE())
3551             RC = &PPC::GPRCRegClass;
3552           else
3553             RC = &PPC::F4RCRegClass;
3554           break;
3555         case MVT::f64:
3556           if (Subtarget.hasVSX())
3557             RC = &PPC::VSFRCRegClass;
3558           else if (Subtarget.hasSPE())
3559             // SPE passes doubles in GPR pairs.
3560             RC = &PPC::GPRCRegClass;
3561           else
3562             RC = &PPC::F8RCRegClass;
3563           break;
3564         case MVT::v16i8:
3565         case MVT::v8i16:
3566         case MVT::v4i32:
3567           RC = &PPC::VRRCRegClass;
3568           break;
3569         case MVT::v4f32:
3570           RC = Subtarget.hasQPX() ? &PPC::QSRCRegClass : &PPC::VRRCRegClass;
3571           break;
3572         case MVT::v2f64:
3573         case MVT::v2i64:
3574           RC = &PPC::VRRCRegClass;
3575           break;
3576         case MVT::v4f64:
3577           RC = &PPC::QFRCRegClass;
3578           break;
3579         case MVT::v4i1:
3580           RC = &PPC::QBRCRegClass;
3581           break;
3582       }
3583 
3584       SDValue ArgValue;
3585       // Transform the arguments stored in physical registers into
3586       // virtual ones.
3587       if (VA.getLocVT() == MVT::f64 && Subtarget.hasSPE()) {
3588         assert(i + 1 < e && "No second half of double precision argument");
3589         unsigned RegLo = MF.addLiveIn(VA.getLocReg(), RC);
3590         unsigned RegHi = MF.addLiveIn(ArgLocs[++i].getLocReg(), RC);
3591         SDValue ArgValueLo = DAG.getCopyFromReg(Chain, dl, RegLo, MVT::i32);
3592         SDValue ArgValueHi = DAG.getCopyFromReg(Chain, dl, RegHi, MVT::i32);
3593         if (!Subtarget.isLittleEndian())
3594           std::swap (ArgValueLo, ArgValueHi);
3595         ArgValue = DAG.getNode(PPCISD::BUILD_SPE64, dl, MVT::f64, ArgValueLo,
3596                                ArgValueHi);
3597       } else {
3598         unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
3599         ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
3600                                       ValVT == MVT::i1 ? MVT::i32 : ValVT);
3601         if (ValVT == MVT::i1)
3602           ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
3603       }
3604 
3605       InVals.push_back(ArgValue);
3606     } else {
3607       // Argument stored in memory.
3608       assert(VA.isMemLoc());
3609 
3610       // Get the extended size of the argument type in stack
3611       unsigned ArgSize = VA.getLocVT().getStoreSize();
3612       // Get the actual size of the argument type
3613       unsigned ObjSize = VA.getValVT().getStoreSize();
3614       unsigned ArgOffset = VA.getLocMemOffset();
3615       // Stack objects in PPC32 are right justified.
3616       ArgOffset += ArgSize - ObjSize;
3617       int FI = MFI.CreateFixedObject(ArgSize, ArgOffset, isImmutable);
3618 
3619       // Create load nodes to retrieve arguments from the stack.
3620       SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
3621       InVals.push_back(
3622           DAG.getLoad(VA.getValVT(), dl, Chain, FIN, MachinePointerInfo()));
3623     }
3624   }
3625 
3626   // Assign locations to all of the incoming aggregate by value arguments.
3627   // Aggregates passed by value are stored in the local variable space of the
3628   // caller's stack frame, right above the parameter list area.
3629   SmallVector<CCValAssign, 16> ByValArgLocs;
3630   CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3631                       ByValArgLocs, *DAG.getContext());
3632 
3633   // Reserve stack space for the allocations in CCInfo.
3634   CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3635 
3636   CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
3637 
3638   // Area that is at least reserved in the caller of this function.
3639   unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
3640   MinReservedArea = std::max(MinReservedArea, LinkageSize);
3641 
3642   // Set the size that is at least reserved in caller of this function.  Tail
3643   // call optimized function's reserved stack space needs to be aligned so that
3644   // taking the difference between two stack areas will result in an aligned
3645   // stack.
3646   MinReservedArea =
3647       EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea);
3648   FuncInfo->setMinReservedArea(MinReservedArea);
3649 
3650   SmallVector<SDValue, 8> MemOps;
3651 
3652   // If the function takes variable number of arguments, make a frame index for
3653   // the start of the first vararg value... for expansion of llvm.va_start.
3654   if (isVarArg) {
3655     static const MCPhysReg GPArgRegs[] = {
3656       PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3657       PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3658     };
3659     const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
3660 
3661     static const MCPhysReg FPArgRegs[] = {
3662       PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
3663       PPC::F8
3664     };
3665     unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
3666 
3667     if (useSoftFloat() || hasSPE())
3668        NumFPArgRegs = 0;
3669 
3670     FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs));
3671     FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs));
3672 
3673     // Make room for NumGPArgRegs and NumFPArgRegs.
3674     int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
3675                 NumFPArgRegs * MVT(MVT::f64).getSizeInBits()/8;
3676 
3677     FuncInfo->setVarArgsStackOffset(
3678       MFI.CreateFixedObject(PtrVT.getSizeInBits()/8,
3679                             CCInfo.getNextStackOffset(), true));
3680 
3681     FuncInfo->setVarArgsFrameIndex(MFI.CreateStackObject(Depth, 8, false));
3682     SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
3683 
3684     // The fixed integer arguments of a variadic function are stored to the
3685     // VarArgsFrameIndex on the stack so that they may be loaded by
3686     // dereferencing the result of va_next.
3687     for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
3688       // Get an existing live-in vreg, or add a new one.
3689       unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
3690       if (!VReg)
3691         VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
3692 
3693       SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
3694       SDValue Store =
3695           DAG.getStore(Val.getValue(1), dl, Val, FIN, MachinePointerInfo());
3696       MemOps.push_back(Store);
3697       // Increment the address by four for the next argument to store
3698       SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, dl, PtrVT);
3699       FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
3700     }
3701 
3702     // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
3703     // is set.
3704     // The double arguments are stored to the VarArgsFrameIndex
3705     // on the stack.
3706     for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
3707       // Get an existing live-in vreg, or add a new one.
3708       unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
3709       if (!VReg)
3710         VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
3711 
3712       SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
3713       SDValue Store =
3714           DAG.getStore(Val.getValue(1), dl, Val, FIN, MachinePointerInfo());
3715       MemOps.push_back(Store);
3716       // Increment the address by eight for the next argument to store
3717       SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8, dl,
3718                                          PtrVT);
3719       FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
3720     }
3721   }
3722 
3723   if (!MemOps.empty())
3724     Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
3725 
3726   return Chain;
3727 }
3728 
3729 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
3730 // value to MVT::i64 and then truncate to the correct register size.
3731 SDValue PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags,
3732                                              EVT ObjectVT, SelectionDAG &DAG,
3733                                              SDValue ArgVal,
3734                                              const SDLoc &dl) const {
3735   if (Flags.isSExt())
3736     ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
3737                          DAG.getValueType(ObjectVT));
3738   else if (Flags.isZExt())
3739     ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
3740                          DAG.getValueType(ObjectVT));
3741 
3742   return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
3743 }
3744 
3745 SDValue PPCTargetLowering::LowerFormalArguments_64SVR4(
3746     SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
3747     const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
3748     SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
3749   // TODO: add description of PPC stack frame format, or at least some docs.
3750   //
3751   bool isELFv2ABI = Subtarget.isELFv2ABI();
3752   bool isLittleEndian = Subtarget.isLittleEndian();
3753   MachineFunction &MF = DAG.getMachineFunction();
3754   MachineFrameInfo &MFI = MF.getFrameInfo();
3755   PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
3756 
3757   assert(!(CallConv == CallingConv::Fast && isVarArg) &&
3758          "fastcc not supported on varargs functions");
3759 
3760   EVT PtrVT = getPointerTy(MF.getDataLayout());
3761   // Potential tail calls could cause overwriting of argument stack slots.
3762   bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
3763                        (CallConv == CallingConv::Fast));
3764   unsigned PtrByteSize = 8;
3765   unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
3766 
3767   static const MCPhysReg GPR[] = {
3768     PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3769     PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3770   };
3771   static const MCPhysReg VR[] = {
3772     PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3773     PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3774   };
3775 
3776   const unsigned Num_GPR_Regs = array_lengthof(GPR);
3777   const unsigned Num_FPR_Regs = useSoftFloat() ? 0 : 13;
3778   const unsigned Num_VR_Regs  = array_lengthof(VR);
3779   const unsigned Num_QFPR_Regs = Num_FPR_Regs;
3780 
3781   // Do a first pass over the arguments to determine whether the ABI
3782   // guarantees that our caller has allocated the parameter save area
3783   // on its stack frame.  In the ELFv1 ABI, this is always the case;
3784   // in the ELFv2 ABI, it is true if this is a vararg function or if
3785   // any parameter is located in a stack slot.
3786 
3787   bool HasParameterArea = !isELFv2ABI || isVarArg;
3788   unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize;
3789   unsigned NumBytes = LinkageSize;
3790   unsigned AvailableFPRs = Num_FPR_Regs;
3791   unsigned AvailableVRs = Num_VR_Regs;
3792   for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
3793     if (Ins[i].Flags.isNest())
3794       continue;
3795 
3796     if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags,
3797                                PtrByteSize, LinkageSize, ParamAreaSize,
3798                                NumBytes, AvailableFPRs, AvailableVRs,
3799                                Subtarget.hasQPX()))
3800       HasParameterArea = true;
3801   }
3802 
3803   // Add DAG nodes to load the arguments or copy them out of registers.  On
3804   // entry to a function on PPC, the arguments start after the linkage area,
3805   // although the first ones are often in registers.
3806 
3807   unsigned ArgOffset = LinkageSize;
3808   unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3809   unsigned &QFPR_idx = FPR_idx;
3810   SmallVector<SDValue, 8> MemOps;
3811   Function::const_arg_iterator FuncArg = MF.getFunction().arg_begin();
3812   unsigned CurArgIdx = 0;
3813   for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
3814     SDValue ArgVal;
3815     bool needsLoad = false;
3816     EVT ObjectVT = Ins[ArgNo].VT;
3817     EVT OrigVT = Ins[ArgNo].ArgVT;
3818     unsigned ObjSize = ObjectVT.getStoreSize();
3819     unsigned ArgSize = ObjSize;
3820     ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
3821     if (Ins[ArgNo].isOrigArg()) {
3822       std::advance(FuncArg, Ins[ArgNo].getOrigArgIndex() - CurArgIdx);
3823       CurArgIdx = Ins[ArgNo].getOrigArgIndex();
3824     }
3825     // We re-align the argument offset for each argument, except when using the
3826     // fast calling convention, when we need to make sure we do that only when
3827     // we'll actually use a stack slot.
3828     unsigned CurArgOffset;
3829     Align Alignment;
3830     auto ComputeArgOffset = [&]() {
3831       /* Respect alignment of argument on the stack.  */
3832       Alignment =
3833           CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize);
3834       ArgOffset = alignTo(ArgOffset, Alignment);
3835       CurArgOffset = ArgOffset;
3836     };
3837 
3838     if (CallConv != CallingConv::Fast) {
3839       ComputeArgOffset();
3840 
3841       /* Compute GPR index associated with argument offset.  */
3842       GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
3843       GPR_idx = std::min(GPR_idx, Num_GPR_Regs);
3844     }
3845 
3846     // FIXME the codegen can be much improved in some cases.
3847     // We do not have to keep everything in memory.
3848     if (Flags.isByVal()) {
3849       assert(Ins[ArgNo].isOrigArg() && "Byval arguments cannot be implicit");
3850 
3851       if (CallConv == CallingConv::Fast)
3852         ComputeArgOffset();
3853 
3854       // ObjSize is the true size, ArgSize rounded up to multiple of registers.
3855       ObjSize = Flags.getByValSize();
3856       ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
3857       // Empty aggregate parameters do not take up registers.  Examples:
3858       //   struct { } a;
3859       //   union  { } b;
3860       //   int c[0];
3861       // etc.  However, we have to provide a place-holder in InVals, so
3862       // pretend we have an 8-byte item at the current address for that
3863       // purpose.
3864       if (!ObjSize) {
3865         int FI = MFI.CreateFixedObject(PtrByteSize, ArgOffset, true);
3866         SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
3867         InVals.push_back(FIN);
3868         continue;
3869       }
3870 
3871       // Create a stack object covering all stack doublewords occupied
3872       // by the argument.  If the argument is (fully or partially) on
3873       // the stack, or if the argument is fully in registers but the
3874       // caller has allocated the parameter save anyway, we can refer
3875       // directly to the caller's stack frame.  Otherwise, create a
3876       // local copy in our own frame.
3877       int FI;
3878       if (HasParameterArea ||
3879           ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize)
3880         FI = MFI.CreateFixedObject(ArgSize, ArgOffset, false, true);
3881       else
3882         FI = MFI.CreateStackObject(ArgSize, Alignment, false);
3883       SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
3884 
3885       // Handle aggregates smaller than 8 bytes.
3886       if (ObjSize < PtrByteSize) {
3887         // The value of the object is its address, which differs from the
3888         // address of the enclosing doubleword on big-endian systems.
3889         SDValue Arg = FIN;
3890         if (!isLittleEndian) {
3891           SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, dl, PtrVT);
3892           Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff);
3893         }
3894         InVals.push_back(Arg);
3895 
3896         if (GPR_idx != Num_GPR_Regs) {
3897           unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
3898           FuncInfo->addLiveInAttr(VReg, Flags);
3899           SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
3900           SDValue Store;
3901 
3902           if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
3903             EVT ObjType = (ObjSize == 1 ? MVT::i8 :
3904                            (ObjSize == 2 ? MVT::i16 : MVT::i32));
3905             Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg,
3906                                       MachinePointerInfo(&*FuncArg), ObjType);
3907           } else {
3908             // For sizes that don't fit a truncating store (3, 5, 6, 7),
3909             // store the whole register as-is to the parameter save area
3910             // slot.
3911             Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3912                                  MachinePointerInfo(&*FuncArg));
3913           }
3914 
3915           MemOps.push_back(Store);
3916         }
3917         // Whether we copied from a register or not, advance the offset
3918         // into the parameter save area by a full doubleword.
3919         ArgOffset += PtrByteSize;
3920         continue;
3921       }
3922 
3923       // The value of the object is its address, which is the address of
3924       // its first stack doubleword.
3925       InVals.push_back(FIN);
3926 
3927       // Store whatever pieces of the object are in registers to memory.
3928       for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
3929         if (GPR_idx == Num_GPR_Regs)
3930           break;
3931 
3932         unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3933         FuncInfo->addLiveInAttr(VReg, Flags);
3934         SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
3935         SDValue Addr = FIN;
3936         if (j) {
3937           SDValue Off = DAG.getConstant(j, dl, PtrVT);
3938           Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off);
3939         }
3940         SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr,
3941                                      MachinePointerInfo(&*FuncArg, j));
3942         MemOps.push_back(Store);
3943         ++GPR_idx;
3944       }
3945       ArgOffset += ArgSize;
3946       continue;
3947     }
3948 
3949     switch (ObjectVT.getSimpleVT().SimpleTy) {
3950     default: llvm_unreachable("Unhandled argument type!");
3951     case MVT::i1:
3952     case MVT::i32:
3953     case MVT::i64:
3954       if (Flags.isNest()) {
3955         // The 'nest' parameter, if any, is passed in R11.
3956         unsigned VReg = MF.addLiveIn(PPC::X11, &PPC::G8RCRegClass);
3957         ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
3958 
3959         if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
3960           ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
3961 
3962         break;
3963       }
3964 
3965       // These can be scalar arguments or elements of an integer array type
3966       // passed directly.  Clang may use those instead of "byval" aggregate
3967       // types to avoid forcing arguments to memory unnecessarily.
3968       if (GPR_idx != Num_GPR_Regs) {
3969         unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
3970         FuncInfo->addLiveInAttr(VReg, Flags);
3971         ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
3972 
3973         if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
3974           // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
3975           // value to MVT::i64 and then truncate to the correct register size.
3976           ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
3977       } else {
3978         if (CallConv == CallingConv::Fast)
3979           ComputeArgOffset();
3980 
3981         needsLoad = true;
3982         ArgSize = PtrByteSize;
3983       }
3984       if (CallConv != CallingConv::Fast || needsLoad)
3985         ArgOffset += 8;
3986       break;
3987 
3988     case MVT::f32:
3989     case MVT::f64:
3990       // These can be scalar arguments or elements of a float array type
3991       // passed directly.  The latter are used to implement ELFv2 homogenous
3992       // float aggregates.
3993       if (FPR_idx != Num_FPR_Regs) {
3994         unsigned VReg;
3995 
3996         if (ObjectVT == MVT::f32)
3997           VReg = MF.addLiveIn(FPR[FPR_idx],
3998                               Subtarget.hasP8Vector()
3999                                   ? &PPC::VSSRCRegClass
4000                                   : &PPC::F4RCRegClass);
4001         else
4002           VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX()
4003                                                 ? &PPC::VSFRCRegClass
4004                                                 : &PPC::F8RCRegClass);
4005 
4006         ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
4007         ++FPR_idx;
4008       } else if (GPR_idx != Num_GPR_Regs && CallConv != CallingConv::Fast) {
4009         // FIXME: We may want to re-enable this for CallingConv::Fast on the P8
4010         // once we support fp <-> gpr moves.
4011 
4012         // This can only ever happen in the presence of f32 array types,
4013         // since otherwise we never run out of FPRs before running out
4014         // of GPRs.
4015         unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
4016         FuncInfo->addLiveInAttr(VReg, Flags);
4017         ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
4018 
4019         if (ObjectVT == MVT::f32) {
4020           if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0))
4021             ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal,
4022                                  DAG.getConstant(32, dl, MVT::i32));
4023           ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
4024         }
4025 
4026         ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal);
4027       } else {
4028         if (CallConv == CallingConv::Fast)
4029           ComputeArgOffset();
4030 
4031         needsLoad = true;
4032       }
4033 
4034       // When passing an array of floats, the array occupies consecutive
4035       // space in the argument area; only round up to the next doubleword
4036       // at the end of the array.  Otherwise, each float takes 8 bytes.
4037       if (CallConv != CallingConv::Fast || needsLoad) {
4038         ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize;
4039         ArgOffset += ArgSize;
4040         if (Flags.isInConsecutiveRegsLast())
4041           ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
4042       }
4043       break;
4044     case MVT::v4f32:
4045     case MVT::v4i32:
4046     case MVT::v8i16:
4047     case MVT::v16i8:
4048     case MVT::v2f64:
4049     case MVT::v2i64:
4050     case MVT::v1i128:
4051     case MVT::f128:
4052       if (!Subtarget.hasQPX()) {
4053         // These can be scalar arguments or elements of a vector array type
4054         // passed directly.  The latter are used to implement ELFv2 homogenous
4055         // vector aggregates.
4056         if (VR_idx != Num_VR_Regs) {
4057           unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
4058           ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
4059           ++VR_idx;
4060         } else {
4061           if (CallConv == CallingConv::Fast)
4062             ComputeArgOffset();
4063           needsLoad = true;
4064         }
4065         if (CallConv != CallingConv::Fast || needsLoad)
4066           ArgOffset += 16;
4067         break;
4068       } // not QPX
4069 
4070       assert(ObjectVT.getSimpleVT().SimpleTy == MVT::v4f32 &&
4071              "Invalid QPX parameter type");
4072       LLVM_FALLTHROUGH;
4073 
4074     case MVT::v4f64:
4075     case MVT::v4i1:
4076       // QPX vectors are treated like their scalar floating-point subregisters
4077       // (except that they're larger).
4078       unsigned Sz = ObjectVT.getSimpleVT().SimpleTy == MVT::v4f32 ? 16 : 32;
4079       if (QFPR_idx != Num_QFPR_Regs) {
4080         const TargetRegisterClass *RC;
4081         switch (ObjectVT.getSimpleVT().SimpleTy) {
4082         case MVT::v4f64: RC = &PPC::QFRCRegClass; break;
4083         case MVT::v4f32: RC = &PPC::QSRCRegClass; break;
4084         default:         RC = &PPC::QBRCRegClass; break;
4085         }
4086 
4087         unsigned VReg = MF.addLiveIn(QFPR[QFPR_idx], RC);
4088         ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
4089         ++QFPR_idx;
4090       } else {
4091         if (CallConv == CallingConv::Fast)
4092           ComputeArgOffset();
4093         needsLoad = true;
4094       }
4095       if (CallConv != CallingConv::Fast || needsLoad)
4096         ArgOffset += Sz;
4097       break;
4098     }
4099 
4100     // We need to load the argument to a virtual register if we determined
4101     // above that we ran out of physical registers of the appropriate type.
4102     if (needsLoad) {
4103       if (ObjSize < ArgSize && !isLittleEndian)
4104         CurArgOffset += ArgSize - ObjSize;
4105       int FI = MFI.CreateFixedObject(ObjSize, CurArgOffset, isImmutable);
4106       SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
4107       ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo());
4108     }
4109 
4110     InVals.push_back(ArgVal);
4111   }
4112 
4113   // Area that is at least reserved in the caller of this function.
4114   unsigned MinReservedArea;
4115   if (HasParameterArea)
4116     MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize);
4117   else
4118     MinReservedArea = LinkageSize;
4119 
4120   // Set the size that is at least reserved in caller of this function.  Tail
4121   // call optimized functions' reserved stack space needs to be aligned so that
4122   // taking the difference between two stack areas will result in an aligned
4123   // stack.
4124   MinReservedArea =
4125       EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea);
4126   FuncInfo->setMinReservedArea(MinReservedArea);
4127 
4128   // If the function takes variable number of arguments, make a frame index for
4129   // the start of the first vararg value... for expansion of llvm.va_start.
4130   if (isVarArg) {
4131     int Depth = ArgOffset;
4132 
4133     FuncInfo->setVarArgsFrameIndex(
4134       MFI.CreateFixedObject(PtrByteSize, Depth, true));
4135     SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
4136 
4137     // If this function is vararg, store any remaining integer argument regs
4138     // to their spots on the stack so that they may be loaded by dereferencing
4139     // the result of va_next.
4140     for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
4141          GPR_idx < Num_GPR_Regs; ++GPR_idx) {
4142       unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
4143       SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
4144       SDValue Store =
4145           DAG.getStore(Val.getValue(1), dl, Val, FIN, MachinePointerInfo());
4146       MemOps.push_back(Store);
4147       // Increment the address by four for the next argument to store
4148       SDValue PtrOff = DAG.getConstant(PtrByteSize, dl, PtrVT);
4149       FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
4150     }
4151   }
4152 
4153   if (!MemOps.empty())
4154     Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
4155 
4156   return Chain;
4157 }
4158 
4159 SDValue PPCTargetLowering::LowerFormalArguments_Darwin(
4160     SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
4161     const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
4162     SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
4163   // TODO: add description of PPC stack frame format, or at least some docs.
4164   //
4165   MachineFunction &MF = DAG.getMachineFunction();
4166   MachineFrameInfo &MFI = MF.getFrameInfo();
4167   PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
4168 
4169   EVT PtrVT = getPointerTy(MF.getDataLayout());
4170   bool isPPC64 = PtrVT == MVT::i64;
4171   // Potential tail calls could cause overwriting of argument stack slots.
4172   bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
4173                        (CallConv == CallingConv::Fast));
4174   unsigned PtrByteSize = isPPC64 ? 8 : 4;
4175   unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
4176   unsigned ArgOffset = LinkageSize;
4177   // Area that is at least reserved in caller of this function.
4178   unsigned MinReservedArea = ArgOffset;
4179 
4180   static const MCPhysReg GPR_32[] = {           // 32-bit registers.
4181     PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4182     PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4183   };
4184   static const MCPhysReg GPR_64[] = {           // 64-bit registers.
4185     PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4186     PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4187   };
4188   static const MCPhysReg VR[] = {
4189     PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4190     PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4191   };
4192 
4193   const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
4194   const unsigned Num_FPR_Regs = useSoftFloat() ? 0 : 13;
4195   const unsigned Num_VR_Regs  = array_lengthof( VR);
4196 
4197   unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
4198 
4199   const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
4200 
4201   // In 32-bit non-varargs functions, the stack space for vectors is after the
4202   // stack space for non-vectors.  We do not use this space unless we have
4203   // too many vectors to fit in registers, something that only occurs in
4204   // constructed examples:), but we have to walk the arglist to figure
4205   // that out...for the pathological case, compute VecArgOffset as the
4206   // start of the vector parameter area.  Computing VecArgOffset is the
4207   // entire point of the following loop.
4208   unsigned VecArgOffset = ArgOffset;
4209   if (!isVarArg && !isPPC64) {
4210     for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
4211          ++ArgNo) {
4212       EVT ObjectVT = Ins[ArgNo].VT;
4213       ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
4214 
4215       if (Flags.isByVal()) {
4216         // ObjSize is the true size, ArgSize rounded up to multiple of regs.
4217         unsigned ObjSize = Flags.getByValSize();
4218         unsigned ArgSize =
4219                 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
4220         VecArgOffset += ArgSize;
4221         continue;
4222       }
4223 
4224       switch(ObjectVT.getSimpleVT().SimpleTy) {
4225       default: llvm_unreachable("Unhandled argument type!");
4226       case MVT::i1:
4227       case MVT::i32:
4228       case MVT::f32:
4229         VecArgOffset += 4;
4230         break;
4231       case MVT::i64:  // PPC64
4232       case MVT::f64:
4233         // FIXME: We are guaranteed to be !isPPC64 at this point.
4234         // Does MVT::i64 apply?
4235         VecArgOffset += 8;
4236         break;
4237       case MVT::v4f32:
4238       case MVT::v4i32:
4239       case MVT::v8i16:
4240       case MVT::v16i8:
4241         // Nothing to do, we're only looking at Nonvector args here.
4242         break;
4243       }
4244     }
4245   }
4246   // We've found where the vector parameter area in memory is.  Skip the
4247   // first 12 parameters; these don't use that memory.
4248   VecArgOffset = ((VecArgOffset+15)/16)*16;
4249   VecArgOffset += 12*16;
4250 
4251   // Add DAG nodes to load the arguments or copy them out of registers.  On
4252   // entry to a function on PPC, the arguments start after the linkage area,
4253   // although the first ones are often in registers.
4254 
4255   SmallVector<SDValue, 8> MemOps;
4256   unsigned nAltivecParamsAtEnd = 0;
4257   Function::const_arg_iterator FuncArg = MF.getFunction().arg_begin();
4258   unsigned CurArgIdx = 0;
4259   for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
4260     SDValue ArgVal;
4261     bool needsLoad = false;
4262     EVT ObjectVT = Ins[ArgNo].VT;
4263     unsigned ObjSize = ObjectVT.getSizeInBits()/8;
4264     unsigned ArgSize = ObjSize;
4265     ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
4266     if (Ins[ArgNo].isOrigArg()) {
4267       std::advance(FuncArg, Ins[ArgNo].getOrigArgIndex() - CurArgIdx);
4268       CurArgIdx = Ins[ArgNo].getOrigArgIndex();
4269     }
4270     unsigned CurArgOffset = ArgOffset;
4271 
4272     // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
4273     if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
4274         ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
4275       if (isVarArg || isPPC64) {
4276         MinReservedArea = ((MinReservedArea+15)/16)*16;
4277         MinReservedArea += CalculateStackSlotSize(ObjectVT,
4278                                                   Flags,
4279                                                   PtrByteSize);
4280       } else  nAltivecParamsAtEnd++;
4281     } else
4282       // Calculate min reserved area.
4283       MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
4284                                                 Flags,
4285                                                 PtrByteSize);
4286 
4287     // FIXME the codegen can be much improved in some cases.
4288     // We do not have to keep everything in memory.
4289     if (Flags.isByVal()) {
4290       assert(Ins[ArgNo].isOrigArg() && "Byval arguments cannot be implicit");
4291 
4292       // ObjSize is the true size, ArgSize rounded up to multiple of registers.
4293       ObjSize = Flags.getByValSize();
4294       ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
4295       // Objects of size 1 and 2 are right justified, everything else is
4296       // left justified.  This means the memory address is adjusted forwards.
4297       if (ObjSize==1 || ObjSize==2) {
4298         CurArgOffset = CurArgOffset + (4 - ObjSize);
4299       }
4300       // The value of the object is its address.
4301       int FI = MFI.CreateFixedObject(ObjSize, CurArgOffset, false, true);
4302       SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
4303       InVals.push_back(FIN);
4304       if (ObjSize==1 || ObjSize==2) {
4305         if (GPR_idx != Num_GPR_Regs) {
4306           unsigned VReg;
4307           if (isPPC64)
4308             VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
4309           else
4310             VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
4311           SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
4312           EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
4313           SDValue Store =
4314               DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
4315                                 MachinePointerInfo(&*FuncArg), ObjType);
4316           MemOps.push_back(Store);
4317           ++GPR_idx;
4318         }
4319 
4320         ArgOffset += PtrByteSize;
4321 
4322         continue;
4323       }
4324       for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
4325         // Store whatever pieces of the object are in registers
4326         // to memory.  ArgOffset will be the address of the beginning
4327         // of the object.
4328         if (GPR_idx != Num_GPR_Regs) {
4329           unsigned VReg;
4330           if (isPPC64)
4331             VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
4332           else
4333             VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
4334           int FI = MFI.CreateFixedObject(PtrByteSize, ArgOffset, true);
4335           SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
4336           SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
4337           SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
4338                                        MachinePointerInfo(&*FuncArg, j));
4339           MemOps.push_back(Store);
4340           ++GPR_idx;
4341           ArgOffset += PtrByteSize;
4342         } else {
4343           ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
4344           break;
4345         }
4346       }
4347       continue;
4348     }
4349 
4350     switch (ObjectVT.getSimpleVT().SimpleTy) {
4351     default: llvm_unreachable("Unhandled argument type!");
4352     case MVT::i1:
4353     case MVT::i32:
4354       if (!isPPC64) {
4355         if (GPR_idx != Num_GPR_Regs) {
4356           unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
4357           ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
4358 
4359           if (ObjectVT == MVT::i1)
4360             ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
4361 
4362           ++GPR_idx;
4363         } else {
4364           needsLoad = true;
4365           ArgSize = PtrByteSize;
4366         }
4367         // All int arguments reserve stack space in the Darwin ABI.
4368         ArgOffset += PtrByteSize;
4369         break;
4370       }
4371       LLVM_FALLTHROUGH;
4372     case MVT::i64:  // PPC64
4373       if (GPR_idx != Num_GPR_Regs) {
4374         unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
4375         ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
4376 
4377         if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
4378           // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
4379           // value to MVT::i64 and then truncate to the correct register size.
4380           ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
4381 
4382         ++GPR_idx;
4383       } else {
4384         needsLoad = true;
4385         ArgSize = PtrByteSize;
4386       }
4387       // All int arguments reserve stack space in the Darwin ABI.
4388       ArgOffset += 8;
4389       break;
4390 
4391     case MVT::f32:
4392     case MVT::f64:
4393       // Every 4 bytes of argument space consumes one of the GPRs available for
4394       // argument passing.
4395       if (GPR_idx != Num_GPR_Regs) {
4396         ++GPR_idx;
4397         if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
4398           ++GPR_idx;
4399       }
4400       if (FPR_idx != Num_FPR_Regs) {
4401         unsigned VReg;
4402 
4403         if (ObjectVT == MVT::f32)
4404           VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
4405         else
4406           VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
4407 
4408         ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
4409         ++FPR_idx;
4410       } else {
4411         needsLoad = true;
4412       }
4413 
4414       // All FP arguments reserve stack space in the Darwin ABI.
4415       ArgOffset += isPPC64 ? 8 : ObjSize;
4416       break;
4417     case MVT::v4f32:
4418     case MVT::v4i32:
4419     case MVT::v8i16:
4420     case MVT::v16i8:
4421       // Note that vector arguments in registers don't reserve stack space,
4422       // except in varargs functions.
4423       if (VR_idx != Num_VR_Regs) {
4424         unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
4425         ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
4426         if (isVarArg) {
4427           while ((ArgOffset % 16) != 0) {
4428             ArgOffset += PtrByteSize;
4429             if (GPR_idx != Num_GPR_Regs)
4430               GPR_idx++;
4431           }
4432           ArgOffset += 16;
4433           GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
4434         }
4435         ++VR_idx;
4436       } else {
4437         if (!isVarArg && !isPPC64) {
4438           // Vectors go after all the nonvectors.
4439           CurArgOffset = VecArgOffset;
4440           VecArgOffset += 16;
4441         } else {
4442           // Vectors are aligned.
4443           ArgOffset = ((ArgOffset+15)/16)*16;
4444           CurArgOffset = ArgOffset;
4445           ArgOffset += 16;
4446         }
4447         needsLoad = true;
4448       }
4449       break;
4450     }
4451 
4452     // We need to load the argument to a virtual register if we determined above
4453     // that we ran out of physical registers of the appropriate type.
4454     if (needsLoad) {
4455       int FI = MFI.CreateFixedObject(ObjSize,
4456                                      CurArgOffset + (ArgSize - ObjSize),
4457                                      isImmutable);
4458       SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
4459       ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo());
4460     }
4461 
4462     InVals.push_back(ArgVal);
4463   }
4464 
4465   // Allow for Altivec parameters at the end, if needed.
4466   if (nAltivecParamsAtEnd) {
4467     MinReservedArea = ((MinReservedArea+15)/16)*16;
4468     MinReservedArea += 16*nAltivecParamsAtEnd;
4469   }
4470 
4471   // Area that is at least reserved in the caller of this function.
4472   MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize);
4473 
4474   // Set the size that is at least reserved in caller of this function.  Tail
4475   // call optimized functions' reserved stack space needs to be aligned so that
4476   // taking the difference between two stack areas will result in an aligned
4477   // stack.
4478   MinReservedArea =
4479       EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea);
4480   FuncInfo->setMinReservedArea(MinReservedArea);
4481 
4482   // If the function takes variable number of arguments, make a frame index for
4483   // the start of the first vararg value... for expansion of llvm.va_start.
4484   if (isVarArg) {
4485     int Depth = ArgOffset;
4486 
4487     FuncInfo->setVarArgsFrameIndex(
4488       MFI.CreateFixedObject(PtrVT.getSizeInBits()/8,
4489                             Depth, true));
4490     SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
4491 
4492     // If this function is vararg, store any remaining integer argument regs
4493     // to their spots on the stack so that they may be loaded by dereferencing
4494     // the result of va_next.
4495     for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
4496       unsigned VReg;
4497 
4498       if (isPPC64)
4499         VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
4500       else
4501         VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
4502 
4503       SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
4504       SDValue Store =
4505           DAG.getStore(Val.getValue(1), dl, Val, FIN, MachinePointerInfo());
4506       MemOps.push_back(Store);
4507       // Increment the address by four for the next argument to store
4508       SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, dl, PtrVT);
4509       FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
4510     }
4511   }
4512 
4513   if (!MemOps.empty())
4514     Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
4515 
4516   return Chain;
4517 }
4518 
4519 /// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
4520 /// adjusted to accommodate the arguments for the tailcall.
4521 static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
4522                                    unsigned ParamSize) {
4523 
4524   if (!isTailCall) return 0;
4525 
4526   PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
4527   unsigned CallerMinReservedArea = FI->getMinReservedArea();
4528   int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
4529   // Remember only if the new adjustment is bigger.
4530   if (SPDiff < FI->getTailCallSPDelta())
4531     FI->setTailCallSPDelta(SPDiff);
4532 
4533   return SPDiff;
4534 }
4535 
4536 static bool isFunctionGlobalAddress(SDValue Callee);
4537 
4538 static bool
4539 callsShareTOCBase(const Function *Caller, SDValue Callee,
4540                     const TargetMachine &TM) {
4541    // Callee is either a GlobalAddress or an ExternalSymbol. ExternalSymbols
4542    // don't have enough information to determine if the caller and calle share
4543    // the same  TOC base, so we have to pessimistically assume they don't for
4544    // correctness.
4545    GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
4546    if (!G)
4547      return false;
4548 
4549    const GlobalValue *GV = G->getGlobal();
4550   // The medium and large code models are expected to provide a sufficiently
4551   // large TOC to provide all data addressing needs of a module with a
4552   // single TOC. Since each module will be addressed with a single TOC then we
4553   // only need to check that caller and callee don't cross dso boundaries.
4554   if (CodeModel::Medium == TM.getCodeModel() ||
4555       CodeModel::Large == TM.getCodeModel())
4556     return TM.shouldAssumeDSOLocal(*Caller->getParent(), GV);
4557 
4558   // Otherwise we need to ensure callee and caller are in the same section,
4559   // since the linker may allocate multiple TOCs, and we don't know which
4560   // sections will belong to the same TOC base.
4561 
4562   if (!GV->isStrongDefinitionForLinker())
4563     return false;
4564 
4565   // Any explicitly-specified sections and section prefixes must also match.
4566   // Also, if we're using -ffunction-sections, then each function is always in
4567   // a different section (the same is true for COMDAT functions).
4568   if (TM.getFunctionSections() || GV->hasComdat() || Caller->hasComdat() ||
4569       GV->getSection() != Caller->getSection())
4570     return false;
4571   if (const auto *F = dyn_cast<Function>(GV)) {
4572     if (F->getSectionPrefix() != Caller->getSectionPrefix())
4573       return false;
4574   }
4575 
4576   // If the callee might be interposed, then we can't assume the ultimate call
4577   // target will be in the same section. Even in cases where we can assume that
4578   // interposition won't happen, in any case where the linker might insert a
4579   // stub to allow for interposition, we must generate code as though
4580   // interposition might occur. To understand why this matters, consider a
4581   // situation where: a -> b -> c where the arrows indicate calls. b and c are
4582   // in the same section, but a is in a different module (i.e. has a different
4583   // TOC base pointer). If the linker allows for interposition between b and c,
4584   // then it will generate a stub for the call edge between b and c which will
4585   // save the TOC pointer into the designated stack slot allocated by b. If we
4586   // return true here, and therefore allow a tail call between b and c, that
4587   // stack slot won't exist and the b -> c stub will end up saving b'c TOC base
4588   // pointer into the stack slot allocated by a (where the a -> b stub saved
4589   // a's TOC base pointer). If we're not considering a tail call, but rather,
4590   // whether a nop is needed after the call instruction in b, because the linker
4591   // will insert a stub, it might complain about a missing nop if we omit it
4592   // (although many don't complain in this case).
4593   if (!TM.shouldAssumeDSOLocal(*Caller->getParent(), GV))
4594     return false;
4595 
4596   return true;
4597 }
4598 
4599 static bool
4600 needStackSlotPassParameters(const PPCSubtarget &Subtarget,
4601                             const SmallVectorImpl<ISD::OutputArg> &Outs) {
4602   assert(Subtarget.is64BitELFABI());
4603 
4604   const unsigned PtrByteSize = 8;
4605   const unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
4606 
4607   static const MCPhysReg GPR[] = {
4608     PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4609     PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4610   };
4611   static const MCPhysReg VR[] = {
4612     PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4613     PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4614   };
4615 
4616   const unsigned NumGPRs = array_lengthof(GPR);
4617   const unsigned NumFPRs = 13;
4618   const unsigned NumVRs = array_lengthof(VR);
4619   const unsigned ParamAreaSize = NumGPRs * PtrByteSize;
4620 
4621   unsigned NumBytes = LinkageSize;
4622   unsigned AvailableFPRs = NumFPRs;
4623   unsigned AvailableVRs = NumVRs;
4624 
4625   for (const ISD::OutputArg& Param : Outs) {
4626     if (Param.Flags.isNest()) continue;
4627 
4628     if (CalculateStackSlotUsed(Param.VT, Param.ArgVT, Param.Flags,
4629                                PtrByteSize, LinkageSize, ParamAreaSize,
4630                                NumBytes, AvailableFPRs, AvailableVRs,
4631                                Subtarget.hasQPX()))
4632       return true;
4633   }
4634   return false;
4635 }
4636 
4637 static bool
4638 hasSameArgumentList(const Function *CallerFn, ImmutableCallSite CS) {
4639   if (CS.arg_size() != CallerFn->arg_size())
4640     return false;
4641 
4642   ImmutableCallSite::arg_iterator CalleeArgIter = CS.arg_begin();
4643   ImmutableCallSite::arg_iterator CalleeArgEnd = CS.arg_end();
4644   Function::const_arg_iterator CallerArgIter = CallerFn->arg_begin();
4645 
4646   for (; CalleeArgIter != CalleeArgEnd; ++CalleeArgIter, ++CallerArgIter) {
4647     const Value* CalleeArg = *CalleeArgIter;
4648     const Value* CallerArg = &(*CallerArgIter);
4649     if (CalleeArg == CallerArg)
4650       continue;
4651 
4652     // e.g. @caller([4 x i64] %a, [4 x i64] %b) {
4653     //        tail call @callee([4 x i64] undef, [4 x i64] %b)
4654     //      }
4655     // 1st argument of callee is undef and has the same type as caller.
4656     if (CalleeArg->getType() == CallerArg->getType() &&
4657         isa<UndefValue>(CalleeArg))
4658       continue;
4659 
4660     return false;
4661   }
4662 
4663   return true;
4664 }
4665 
4666 // Returns true if TCO is possible between the callers and callees
4667 // calling conventions.
4668 static bool
4669 areCallingConvEligibleForTCO_64SVR4(CallingConv::ID CallerCC,
4670                                     CallingConv::ID CalleeCC) {
4671   // Tail calls are possible with fastcc and ccc.
4672   auto isTailCallableCC  = [] (CallingConv::ID CC){
4673       return  CC == CallingConv::C || CC == CallingConv::Fast;
4674   };
4675   if (!isTailCallableCC(CallerCC) || !isTailCallableCC(CalleeCC))
4676     return false;
4677 
4678   // We can safely tail call both fastcc and ccc callees from a c calling
4679   // convention caller. If the caller is fastcc, we may have less stack space
4680   // than a non-fastcc caller with the same signature so disable tail-calls in
4681   // that case.
4682   return CallerCC == CallingConv::C || CallerCC == CalleeCC;
4683 }
4684 
4685 bool
4686 PPCTargetLowering::IsEligibleForTailCallOptimization_64SVR4(
4687                                     SDValue Callee,
4688                                     CallingConv::ID CalleeCC,
4689                                     ImmutableCallSite CS,
4690                                     bool isVarArg,
4691                                     const SmallVectorImpl<ISD::OutputArg> &Outs,
4692                                     const SmallVectorImpl<ISD::InputArg> &Ins,
4693                                     SelectionDAG& DAG) const {
4694   bool TailCallOpt = getTargetMachine().Options.GuaranteedTailCallOpt;
4695 
4696   if (DisableSCO && !TailCallOpt) return false;
4697 
4698   // Variadic argument functions are not supported.
4699   if (isVarArg) return false;
4700 
4701   auto &Caller = DAG.getMachineFunction().getFunction();
4702   // Check that the calling conventions are compatible for tco.
4703   if (!areCallingConvEligibleForTCO_64SVR4(Caller.getCallingConv(), CalleeCC))
4704     return false;
4705 
4706   // Caller contains any byval parameter is not supported.
4707   if (any_of(Ins, [](const ISD::InputArg &IA) { return IA.Flags.isByVal(); }))
4708     return false;
4709 
4710   // Callee contains any byval parameter is not supported, too.
4711   // Note: This is a quick work around, because in some cases, e.g.
4712   // caller's stack size > callee's stack size, we are still able to apply
4713   // sibling call optimization. For example, gcc is able to do SCO for caller1
4714   // in the following example, but not for caller2.
4715   //   struct test {
4716   //     long int a;
4717   //     char ary[56];
4718   //   } gTest;
4719   //   __attribute__((noinline)) int callee(struct test v, struct test *b) {
4720   //     b->a = v.a;
4721   //     return 0;
4722   //   }
4723   //   void caller1(struct test a, struct test c, struct test *b) {
4724   //     callee(gTest, b); }
4725   //   void caller2(struct test *b) { callee(gTest, b); }
4726   if (any_of(Outs, [](const ISD::OutputArg& OA) { return OA.Flags.isByVal(); }))
4727     return false;
4728 
4729   // If callee and caller use different calling conventions, we cannot pass
4730   // parameters on stack since offsets for the parameter area may be different.
4731   if (Caller.getCallingConv() != CalleeCC &&
4732       needStackSlotPassParameters(Subtarget, Outs))
4733     return false;
4734 
4735   // No TCO/SCO on indirect call because Caller have to restore its TOC
4736   if (!isFunctionGlobalAddress(Callee) &&
4737       !isa<ExternalSymbolSDNode>(Callee))
4738     return false;
4739 
4740   // If the caller and callee potentially have different TOC bases then we
4741   // cannot tail call since we need to restore the TOC pointer after the call.
4742   // ref: https://bugzilla.mozilla.org/show_bug.cgi?id=973977
4743   if (!callsShareTOCBase(&Caller, Callee, getTargetMachine()))
4744     return false;
4745 
4746   // TCO allows altering callee ABI, so we don't have to check further.
4747   if (CalleeCC == CallingConv::Fast && TailCallOpt)
4748     return true;
4749 
4750   if (DisableSCO) return false;
4751 
4752   // If callee use the same argument list that caller is using, then we can
4753   // apply SCO on this case. If it is not, then we need to check if callee needs
4754   // stack for passing arguments.
4755   if (!hasSameArgumentList(&Caller, CS) &&
4756       needStackSlotPassParameters(Subtarget, Outs)) {
4757     return false;
4758   }
4759 
4760   return true;
4761 }
4762 
4763 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
4764 /// for tail call optimization. Targets which want to do tail call
4765 /// optimization should implement this function.
4766 bool
4767 PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
4768                                                      CallingConv::ID CalleeCC,
4769                                                      bool isVarArg,
4770                                       const SmallVectorImpl<ISD::InputArg> &Ins,
4771                                                      SelectionDAG& DAG) const {
4772   if (!getTargetMachine().Options.GuaranteedTailCallOpt)
4773     return false;
4774 
4775   // Variable argument functions are not supported.
4776   if (isVarArg)
4777     return false;
4778 
4779   MachineFunction &MF = DAG.getMachineFunction();
4780   CallingConv::ID CallerCC = MF.getFunction().getCallingConv();
4781   if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
4782     // Functions containing by val parameters are not supported.
4783     for (unsigned i = 0; i != Ins.size(); i++) {
4784        ISD::ArgFlagsTy Flags = Ins[i].Flags;
4785        if (Flags.isByVal()) return false;
4786     }
4787 
4788     // Non-PIC/GOT tail calls are supported.
4789     if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
4790       return true;
4791 
4792     // At the moment we can only do local tail calls (in same module, hidden
4793     // or protected) if we are generating PIC.
4794     if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
4795       return G->getGlobal()->hasHiddenVisibility()
4796           || G->getGlobal()->hasProtectedVisibility();
4797   }
4798 
4799   return false;
4800 }
4801 
4802 /// isCallCompatibleAddress - Return the immediate to use if the specified
4803 /// 32-bit value is representable in the immediate field of a BxA instruction.
4804 static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
4805   ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
4806   if (!C) return nullptr;
4807 
4808   int Addr = C->getZExtValue();
4809   if ((Addr & 3) != 0 ||  // Low 2 bits are implicitly zero.
4810       SignExtend32<26>(Addr) != Addr)
4811     return nullptr;  // Top 6 bits have to be sext of immediate.
4812 
4813   return DAG
4814       .getConstant(
4815           (int)C->getZExtValue() >> 2, SDLoc(Op),
4816           DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()))
4817       .getNode();
4818 }
4819 
4820 namespace {
4821 
4822 struct TailCallArgumentInfo {
4823   SDValue Arg;
4824   SDValue FrameIdxOp;
4825   int FrameIdx = 0;
4826 
4827   TailCallArgumentInfo() = default;
4828 };
4829 
4830 } // end anonymous namespace
4831 
4832 /// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
4833 static void StoreTailCallArgumentsToStackSlot(
4834     SelectionDAG &DAG, SDValue Chain,
4835     const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
4836     SmallVectorImpl<SDValue> &MemOpChains, const SDLoc &dl) {
4837   for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
4838     SDValue Arg = TailCallArgs[i].Arg;
4839     SDValue FIN = TailCallArgs[i].FrameIdxOp;
4840     int FI = TailCallArgs[i].FrameIdx;
4841     // Store relative to framepointer.
4842     MemOpChains.push_back(DAG.getStore(
4843         Chain, dl, Arg, FIN,
4844         MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI)));
4845   }
4846 }
4847 
4848 /// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
4849 /// the appropriate stack slot for the tail call optimized function call.
4850 static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG, SDValue Chain,
4851                                              SDValue OldRetAddr, SDValue OldFP,
4852                                              int SPDiff, const SDLoc &dl) {
4853   if (SPDiff) {
4854     // Calculate the new stack slot for the return address.
4855     MachineFunction &MF = DAG.getMachineFunction();
4856     const PPCSubtarget &Subtarget = MF.getSubtarget<PPCSubtarget>();
4857     const PPCFrameLowering *FL = Subtarget.getFrameLowering();
4858     bool isPPC64 = Subtarget.isPPC64();
4859     int SlotSize = isPPC64 ? 8 : 4;
4860     int NewRetAddrLoc = SPDiff + FL->getReturnSaveOffset();
4861     int NewRetAddr = MF.getFrameInfo().CreateFixedObject(SlotSize,
4862                                                          NewRetAddrLoc, true);
4863     EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
4864     SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
4865     Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
4866                          MachinePointerInfo::getFixedStack(MF, NewRetAddr));
4867   }
4868   return Chain;
4869 }
4870 
4871 /// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
4872 /// the position of the argument.
4873 static void
4874 CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
4875                          SDValue Arg, int SPDiff, unsigned ArgOffset,
4876                      SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
4877   int Offset = ArgOffset + SPDiff;
4878   uint32_t OpSize = (Arg.getValueSizeInBits() + 7) / 8;
4879   int FI = MF.getFrameInfo().CreateFixedObject(OpSize, Offset, true);
4880   EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
4881   SDValue FIN = DAG.getFrameIndex(FI, VT);
4882   TailCallArgumentInfo Info;
4883   Info.Arg = Arg;
4884   Info.FrameIdxOp = FIN;
4885   Info.FrameIdx = FI;
4886   TailCallArguments.push_back(Info);
4887 }
4888 
4889 /// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
4890 /// stack slot. Returns the chain as result and the loaded frame pointers in
4891 /// LROpOut/FPOpout. Used when tail calling.
4892 SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(
4893     SelectionDAG &DAG, int SPDiff, SDValue Chain, SDValue &LROpOut,
4894     SDValue &FPOpOut, const SDLoc &dl) const {
4895   if (SPDiff) {
4896     // Load the LR and FP stack slot for later adjusting.
4897     EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
4898     LROpOut = getReturnAddrFrameIndex(DAG);
4899     LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo());
4900     Chain = SDValue(LROpOut.getNode(), 1);
4901   }
4902   return Chain;
4903 }
4904 
4905 /// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
4906 /// by "Src" to address "Dst" of size "Size".  Alignment information is
4907 /// specified by the specific parameter attribute. The copy will be passed as
4908 /// a byval function parameter.
4909 /// Sometimes what we are copying is the end of a larger object, the part that
4910 /// does not fit in registers.
4911 static SDValue CreateCopyOfByValArgument(SDValue Src, SDValue Dst,
4912                                          SDValue Chain, ISD::ArgFlagsTy Flags,
4913                                          SelectionDAG &DAG, const SDLoc &dl) {
4914   SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), dl, MVT::i32);
4915   return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode,
4916                        Flags.getNonZeroByValAlign(), false, false, false,
4917                        MachinePointerInfo(), MachinePointerInfo());
4918 }
4919 
4920 /// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
4921 /// tail calls.
4922 static void LowerMemOpCallTo(
4923     SelectionDAG &DAG, MachineFunction &MF, SDValue Chain, SDValue Arg,
4924     SDValue PtrOff, int SPDiff, unsigned ArgOffset, bool isPPC64,
4925     bool isTailCall, bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
4926     SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments, const SDLoc &dl) {
4927   EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
4928   if (!isTailCall) {
4929     if (isVector) {
4930       SDValue StackPtr;
4931       if (isPPC64)
4932         StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4933       else
4934         StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
4935       PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4936                            DAG.getConstant(ArgOffset, dl, PtrVT));
4937     }
4938     MemOpChains.push_back(
4939         DAG.getStore(Chain, dl, Arg, PtrOff, MachinePointerInfo()));
4940     // Calculate and remember argument location.
4941   } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
4942                                   TailCallArguments);
4943 }
4944 
4945 static void
4946 PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
4947                 const SDLoc &dl, int SPDiff, unsigned NumBytes, SDValue LROp,
4948                 SDValue FPOp,
4949                 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
4950   // Emit a sequence of copyto/copyfrom virtual registers for arguments that
4951   // might overwrite each other in case of tail call optimization.
4952   SmallVector<SDValue, 8> MemOpChains2;
4953   // Do not flag preceding copytoreg stuff together with the following stuff.
4954   InFlag = SDValue();
4955   StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
4956                                     MemOpChains2, dl);
4957   if (!MemOpChains2.empty())
4958     Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
4959 
4960   // Store the return address to the appropriate stack slot.
4961   Chain = EmitTailCallStoreFPAndRetAddr(DAG, Chain, LROp, FPOp, SPDiff, dl);
4962 
4963   // Emit callseq_end just before tailcall node.
4964   Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, dl, true),
4965                              DAG.getIntPtrConstant(0, dl, true), InFlag, dl);
4966   InFlag = Chain.getValue(1);
4967 }
4968 
4969 // Is this global address that of a function that can be called by name? (as
4970 // opposed to something that must hold a descriptor for an indirect call).
4971 static bool isFunctionGlobalAddress(SDValue Callee) {
4972   if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
4973     if (Callee.getOpcode() == ISD::GlobalTLSAddress ||
4974         Callee.getOpcode() == ISD::TargetGlobalTLSAddress)
4975       return false;
4976 
4977     return G->getGlobal()->getValueType()->isFunctionTy();
4978   }
4979 
4980   return false;
4981 }
4982 
4983 SDValue PPCTargetLowering::LowerCallResult(
4984     SDValue Chain, SDValue InFlag, CallingConv::ID CallConv, bool isVarArg,
4985     const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
4986     SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
4987   SmallVector<CCValAssign, 16> RVLocs;
4988   CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
4989                     *DAG.getContext());
4990 
4991   CCRetInfo.AnalyzeCallResult(
4992       Ins, (Subtarget.isSVR4ABI() && CallConv == CallingConv::Cold)
4993                ? RetCC_PPC_Cold
4994                : RetCC_PPC);
4995 
4996   // Copy all of the result registers out of their specified physreg.
4997   for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
4998     CCValAssign &VA = RVLocs[i];
4999     assert(VA.isRegLoc() && "Can only return in registers!");
5000 
5001     SDValue Val;
5002 
5003     if (Subtarget.hasSPE() && VA.getLocVT() == MVT::f64) {
5004       SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
5005                                       InFlag);
5006       Chain = Lo.getValue(1);
5007       InFlag = Lo.getValue(2);
5008       VA = RVLocs[++i]; // skip ahead to next loc
5009       SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
5010                                       InFlag);
5011       Chain = Hi.getValue(1);
5012       InFlag = Hi.getValue(2);
5013       if (!Subtarget.isLittleEndian())
5014         std::swap (Lo, Hi);
5015       Val = DAG.getNode(PPCISD::BUILD_SPE64, dl, MVT::f64, Lo, Hi);
5016     } else {
5017       Val = DAG.getCopyFromReg(Chain, dl,
5018                                VA.getLocReg(), VA.getLocVT(), InFlag);
5019       Chain = Val.getValue(1);
5020       InFlag = Val.getValue(2);
5021     }
5022 
5023     switch (VA.getLocInfo()) {
5024     default: llvm_unreachable("Unknown loc info!");
5025     case CCValAssign::Full: break;
5026     case CCValAssign::AExt:
5027       Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
5028       break;
5029     case CCValAssign::ZExt:
5030       Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
5031                         DAG.getValueType(VA.getValVT()));
5032       Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
5033       break;
5034     case CCValAssign::SExt:
5035       Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
5036                         DAG.getValueType(VA.getValVT()));
5037       Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
5038       break;
5039     }
5040 
5041     InVals.push_back(Val);
5042   }
5043 
5044   return Chain;
5045 }
5046 
5047 static bool isIndirectCall(const SDValue &Callee, SelectionDAG &DAG,
5048                            const PPCSubtarget &Subtarget, bool isPatchPoint) {
5049   // PatchPoint calls are not indirect.
5050   if (isPatchPoint)
5051     return false;
5052 
5053   if (isFunctionGlobalAddress(Callee) || dyn_cast<ExternalSymbolSDNode>(Callee))
5054     return false;
5055 
5056   // Darwin, and 32-bit ELF can use a BLA. The descriptor based ABIs can not
5057   // becuase the immediate function pointer points to a descriptor instead of
5058   // a function entry point. The ELFv2 ABI cannot use a BLA because the function
5059   // pointer immediate points to the global entry point, while the BLA would
5060   // need to jump to the local entry point (see rL211174).
5061   if (!Subtarget.usesFunctionDescriptors() && !Subtarget.isELFv2ABI() &&
5062       isBLACompatibleAddress(Callee, DAG))
5063     return false;
5064 
5065   return true;
5066 }
5067 
5068 static unsigned getCallOpcode(PPCTargetLowering::CallFlags CFlags,
5069                               const Function &Caller,
5070                               const SDValue &Callee,
5071                               const PPCSubtarget &Subtarget,
5072                               const TargetMachine &TM) {
5073   if (CFlags.IsTailCall)
5074     return PPCISD::TC_RETURN;
5075 
5076   // This is a call through a function pointer.
5077   if (CFlags.IsIndirect) {
5078     // AIX and the 64-bit ELF ABIs need to maintain the TOC pointer accross
5079     // indirect calls. The save of the caller's TOC pointer to the stack will be
5080     // inserted into the DAG as part of call lowering. The restore of the TOC
5081     // pointer is modeled by using a pseudo instruction for the call opcode that
5082     // represents the 2 instruction sequence of an indirect branch and link,
5083     // immediately followed by a load of the TOC pointer from the the stack save
5084     // slot into gpr2.
5085     if (Subtarget.isAIXABI() || Subtarget.is64BitELFABI())
5086       return PPCISD::BCTRL_LOAD_TOC;
5087 
5088     // An indirect call that does not need a TOC restore.
5089     return PPCISD::BCTRL;
5090   }
5091 
5092   // The ABIs that maintain a TOC pointer accross calls need to have a nop
5093   // immediately following the call instruction if the caller and callee may
5094   // have different TOC bases. At link time if the linker determines the calls
5095   // may not share a TOC base, the call is redirected to a trampoline inserted
5096   // by the linker. The trampoline will (among other things) save the callers
5097   // TOC pointer at an ABI designated offset in the linkage area and the linker
5098   // will rewrite the nop to be a load of the TOC pointer from the linkage area
5099   // into gpr2.
5100   if (Subtarget.isAIXABI() || Subtarget.is64BitELFABI())
5101     return callsShareTOCBase(&Caller, Callee, TM) ? PPCISD::CALL
5102                                                   : PPCISD::CALL_NOP;
5103 
5104   return PPCISD::CALL;
5105 }
5106 
5107 static SDValue transformCallee(const SDValue &Callee, SelectionDAG &DAG,
5108                                const SDLoc &dl, const PPCSubtarget &Subtarget) {
5109   if (!Subtarget.usesFunctionDescriptors() && !Subtarget.isELFv2ABI())
5110     if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
5111       return SDValue(Dest, 0);
5112 
5113   // Returns true if the callee is local, and false otherwise.
5114   auto isLocalCallee = [&]() {
5115     const GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
5116     const Module *Mod = DAG.getMachineFunction().getFunction().getParent();
5117     const GlobalValue *GV = G ? G->getGlobal() : nullptr;
5118 
5119     return DAG.getTarget().shouldAssumeDSOLocal(*Mod, GV) &&
5120            !dyn_cast_or_null<GlobalIFunc>(GV);
5121   };
5122 
5123   // The PLT is only used in 32-bit ELF PIC mode.  Attempting to use the PLT in
5124   // a static relocation model causes some versions of GNU LD (2.17.50, at
5125   // least) to force BSS-PLT, instead of secure-PLT, even if all objects are
5126   // built with secure-PLT.
5127   bool UsePlt =
5128       Subtarget.is32BitELFABI() && !isLocalCallee() &&
5129       Subtarget.getTargetMachine().getRelocationModel() == Reloc::PIC_;
5130 
5131   // On AIX, direct function calls reference the symbol for the function's
5132   // entry point, which is named by prepending a "." before the function's
5133   // C-linkage name.
5134   const auto getAIXFuncEntryPointSymbolSDNode =
5135       [&](StringRef FuncName, bool IsDeclaration,
5136           const XCOFF::StorageClass &SC) {
5137         auto &Context = DAG.getMachineFunction().getMMI().getContext();
5138 
5139         MCSymbolXCOFF *S = cast<MCSymbolXCOFF>(
5140             Context.getOrCreateSymbol(Twine(".") + Twine(FuncName)));
5141 
5142         if (IsDeclaration && !S->hasContainingCsect()) {
5143           // On AIX, an undefined symbol needs to be associated with a
5144           // MCSectionXCOFF to get the correct storage mapping class.
5145           // In this case, XCOFF::XMC_PR.
5146           MCSectionXCOFF *Sec = Context.getXCOFFSection(
5147               S->getName(), XCOFF::XMC_PR, XCOFF::XTY_ER, SC,
5148               SectionKind::getMetadata());
5149           S->setContainingCsect(Sec);
5150         }
5151 
5152         MVT PtrVT =
5153             DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
5154         return DAG.getMCSymbol(S, PtrVT);
5155       };
5156 
5157   if (isFunctionGlobalAddress(Callee)) {
5158     const GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Callee);
5159     const GlobalValue *GV = G->getGlobal();
5160 
5161     if (!Subtarget.isAIXABI())
5162       return DAG.getTargetGlobalAddress(GV, dl, Callee.getValueType(), 0,
5163                                         UsePlt ? PPCII::MO_PLT : 0);
5164 
5165     assert(!isa<GlobalIFunc>(GV) && "IFunc is not supported on AIX.");
5166     const GlobalObject *GO = cast<GlobalObject>(GV);
5167     const XCOFF::StorageClass SC =
5168         TargetLoweringObjectFileXCOFF::getStorageClassForGlobal(GO);
5169     return getAIXFuncEntryPointSymbolSDNode(GO->getName(), GO->isDeclaration(),
5170                                             SC);
5171   }
5172 
5173   if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
5174     const char *SymName = S->getSymbol();
5175     if (!Subtarget.isAIXABI())
5176       return DAG.getTargetExternalSymbol(SymName, Callee.getValueType(),
5177                                          UsePlt ? PPCII::MO_PLT : 0);
5178 
5179     // If there exists a user-declared function whose name is the same as the
5180     // ExternalSymbol's, then we pick up the user-declared version.
5181     const Module *Mod = DAG.getMachineFunction().getFunction().getParent();
5182     if (const Function *F =
5183             dyn_cast_or_null<Function>(Mod->getNamedValue(SymName))) {
5184       const XCOFF::StorageClass SC =
5185           TargetLoweringObjectFileXCOFF::getStorageClassForGlobal(F);
5186       return getAIXFuncEntryPointSymbolSDNode(F->getName(), F->isDeclaration(),
5187                                               SC);
5188     }
5189 
5190     return getAIXFuncEntryPointSymbolSDNode(SymName, true, XCOFF::C_EXT);
5191   }
5192 
5193   // No transformation needed.
5194   assert(Callee.getNode() && "What no callee?");
5195   return Callee;
5196 }
5197 
5198 static SDValue getOutputChainFromCallSeq(SDValue CallSeqStart) {
5199   assert(CallSeqStart.getOpcode() == ISD::CALLSEQ_START &&
5200          "Expected a CALLSEQ_STARTSDNode.");
5201 
5202   // The last operand is the chain, except when the node has glue. If the node
5203   // has glue, then the last operand is the glue, and the chain is the second
5204   // last operand.
5205   SDValue LastValue = CallSeqStart.getValue(CallSeqStart->getNumValues() - 1);
5206   if (LastValue.getValueType() != MVT::Glue)
5207     return LastValue;
5208 
5209   return CallSeqStart.getValue(CallSeqStart->getNumValues() - 2);
5210 }
5211 
5212 // Creates the node that moves a functions address into the count register
5213 // to prepare for an indirect call instruction.
5214 static void prepareIndirectCall(SelectionDAG &DAG, SDValue &Callee,
5215                                 SDValue &Glue, SDValue &Chain,
5216                                 const SDLoc &dl) {
5217   SDValue MTCTROps[] = {Chain, Callee, Glue};
5218   EVT ReturnTypes[] = {MVT::Other, MVT::Glue};
5219   Chain = DAG.getNode(PPCISD::MTCTR, dl, makeArrayRef(ReturnTypes, 2),
5220                       makeArrayRef(MTCTROps, Glue.getNode() ? 3 : 2));
5221   // The glue is the second value produced.
5222   Glue = Chain.getValue(1);
5223 }
5224 
5225 static void prepareDescriptorIndirectCall(SelectionDAG &DAG, SDValue &Callee,
5226                                           SDValue &Glue, SDValue &Chain,
5227                                           SDValue CallSeqStart,
5228                                           ImmutableCallSite CS, const SDLoc &dl,
5229                                           bool hasNest,
5230                                           const PPCSubtarget &Subtarget) {
5231   // Function pointers in the 64-bit SVR4 ABI do not point to the function
5232   // entry point, but to the function descriptor (the function entry point
5233   // address is part of the function descriptor though).
5234   // The function descriptor is a three doubleword structure with the
5235   // following fields: function entry point, TOC base address and
5236   // environment pointer.
5237   // Thus for a call through a function pointer, the following actions need
5238   // to be performed:
5239   //   1. Save the TOC of the caller in the TOC save area of its stack
5240   //      frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
5241   //   2. Load the address of the function entry point from the function
5242   //      descriptor.
5243   //   3. Load the TOC of the callee from the function descriptor into r2.
5244   //   4. Load the environment pointer from the function descriptor into
5245   //      r11.
5246   //   5. Branch to the function entry point address.
5247   //   6. On return of the callee, the TOC of the caller needs to be
5248   //      restored (this is done in FinishCall()).
5249   //
5250   // The loads are scheduled at the beginning of the call sequence, and the
5251   // register copies are flagged together to ensure that no other
5252   // operations can be scheduled in between. E.g. without flagging the
5253   // copies together, a TOC access in the caller could be scheduled between
5254   // the assignment of the callee TOC and the branch to the callee, which leads
5255   // to incorrect code.
5256 
5257   // Start by loading the function address from the descriptor.
5258   SDValue LDChain = getOutputChainFromCallSeq(CallSeqStart);
5259   auto MMOFlags = Subtarget.hasInvariantFunctionDescriptors()
5260                       ? (MachineMemOperand::MODereferenceable |
5261                          MachineMemOperand::MOInvariant)
5262                       : MachineMemOperand::MONone;
5263 
5264   MachinePointerInfo MPI(CS ? CS.getCalledValue() : nullptr);
5265 
5266   // Registers used in building the DAG.
5267   const MCRegister EnvPtrReg = Subtarget.getEnvironmentPointerRegister();
5268   const MCRegister TOCReg = Subtarget.getTOCPointerRegister();
5269 
5270   // Offsets of descriptor members.
5271   const unsigned TOCAnchorOffset = Subtarget.descriptorTOCAnchorOffset();
5272   const unsigned EnvPtrOffset = Subtarget.descriptorEnvironmentPointerOffset();
5273 
5274   const MVT RegVT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
5275   const unsigned Alignment = Subtarget.isPPC64() ? 8 : 4;
5276 
5277   // One load for the functions entry point address.
5278   SDValue LoadFuncPtr = DAG.getLoad(RegVT, dl, LDChain, Callee, MPI,
5279                                     Alignment, MMOFlags);
5280 
5281   // One for loading the TOC anchor for the module that contains the called
5282   // function.
5283   SDValue TOCOff = DAG.getIntPtrConstant(TOCAnchorOffset, dl);
5284   SDValue AddTOC = DAG.getNode(ISD::ADD, dl, RegVT, Callee, TOCOff);
5285   SDValue TOCPtr =
5286       DAG.getLoad(RegVT, dl, LDChain, AddTOC,
5287                   MPI.getWithOffset(TOCAnchorOffset), Alignment, MMOFlags);
5288 
5289   // One for loading the environment pointer.
5290   SDValue PtrOff = DAG.getIntPtrConstant(EnvPtrOffset, dl);
5291   SDValue AddPtr = DAG.getNode(ISD::ADD, dl, RegVT, Callee, PtrOff);
5292   SDValue LoadEnvPtr =
5293       DAG.getLoad(RegVT, dl, LDChain, AddPtr,
5294                   MPI.getWithOffset(EnvPtrOffset), Alignment, MMOFlags);
5295 
5296 
5297   // Then copy the newly loaded TOC anchor to the TOC pointer.
5298   SDValue TOCVal = DAG.getCopyToReg(Chain, dl, TOCReg, TOCPtr, Glue);
5299   Chain = TOCVal.getValue(0);
5300   Glue = TOCVal.getValue(1);
5301 
5302   // If the function call has an explicit 'nest' parameter, it takes the
5303   // place of the environment pointer.
5304   assert((!hasNest || !Subtarget.isAIXABI()) &&
5305          "Nest parameter is not supported on AIX.");
5306   if (!hasNest) {
5307     SDValue EnvVal = DAG.getCopyToReg(Chain, dl, EnvPtrReg, LoadEnvPtr, Glue);
5308     Chain = EnvVal.getValue(0);
5309     Glue = EnvVal.getValue(1);
5310   }
5311 
5312   // The rest of the indirect call sequence is the same as the non-descriptor
5313   // DAG.
5314   prepareIndirectCall(DAG, LoadFuncPtr, Glue, Chain, dl);
5315 }
5316 
5317 static void
5318 buildCallOperands(SmallVectorImpl<SDValue> &Ops,
5319                   PPCTargetLowering::CallFlags CFlags, const SDLoc &dl,
5320                   SelectionDAG &DAG,
5321                   SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
5322                   SDValue Glue, SDValue Chain, SDValue &Callee, int SPDiff,
5323                   const PPCSubtarget &Subtarget) {
5324   const bool IsPPC64 = Subtarget.isPPC64();
5325   // MVT for a general purpose register.
5326   const MVT RegVT = IsPPC64 ? MVT::i64 : MVT::i32;
5327 
5328   // First operand is always the chain.
5329   Ops.push_back(Chain);
5330 
5331   // If it's a direct call pass the callee as the second operand.
5332   if (!CFlags.IsIndirect)
5333     Ops.push_back(Callee);
5334   else {
5335     assert(!CFlags.IsPatchPoint && "Patch point calls are not indirect.");
5336 
5337     // For the TOC based ABIs, we have saved the TOC pointer to the linkage area
5338     // on the stack (this would have been done in `LowerCall_64SVR4` or
5339     // `LowerCall_AIX`). The call instruction is a pseudo instruction that
5340     // represents both the indirect branch and a load that restores the TOC
5341     // pointer from the linkage area. The operand for the TOC restore is an add
5342     // of the TOC save offset to the stack pointer. This must be the second
5343     // operand: after the chain input but before any other variadic arguments.
5344     if (Subtarget.is64BitELFABI() || Subtarget.isAIXABI()) {
5345       const MCRegister StackPtrReg = Subtarget.getStackPointerRegister();
5346 
5347       SDValue StackPtr = DAG.getRegister(StackPtrReg, RegVT);
5348       unsigned TOCSaveOffset = Subtarget.getFrameLowering()->getTOCSaveOffset();
5349       SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset, dl);
5350       SDValue AddTOC = DAG.getNode(ISD::ADD, dl, RegVT, StackPtr, TOCOff);
5351       Ops.push_back(AddTOC);
5352     }
5353 
5354     // Add the register used for the environment pointer.
5355     if (Subtarget.usesFunctionDescriptors() && !CFlags.HasNest)
5356       Ops.push_back(DAG.getRegister(Subtarget.getEnvironmentPointerRegister(),
5357                                     RegVT));
5358 
5359 
5360     // Add CTR register as callee so a bctr can be emitted later.
5361     if (CFlags.IsTailCall)
5362       Ops.push_back(DAG.getRegister(IsPPC64 ? PPC::CTR8 : PPC::CTR, RegVT));
5363   }
5364 
5365   // If this is a tail call add stack pointer delta.
5366   if (CFlags.IsTailCall)
5367     Ops.push_back(DAG.getConstant(SPDiff, dl, MVT::i32));
5368 
5369   // Add argument registers to the end of the list so that they are known live
5370   // into the call.
5371   for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
5372     Ops.push_back(DAG.getRegister(RegsToPass[i].first,
5373                                   RegsToPass[i].second.getValueType()));
5374 
5375   // We cannot add R2/X2 as an operand here for PATCHPOINT, because there is
5376   // no way to mark dependencies as implicit here.
5377   // We will add the R2/X2 dependency in EmitInstrWithCustomInserter.
5378   if ((Subtarget.is64BitELFABI() || Subtarget.isAIXABI()) &&
5379       !CFlags.IsPatchPoint)
5380     Ops.push_back(DAG.getRegister(Subtarget.getTOCPointerRegister(), RegVT));
5381 
5382   // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
5383   if (CFlags.IsVarArg && Subtarget.is32BitELFABI())
5384     Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
5385 
5386   // Add a register mask operand representing the call-preserved registers.
5387   const TargetRegisterInfo *TRI = Subtarget.getRegisterInfo();
5388   const uint32_t *Mask =
5389       TRI->getCallPreservedMask(DAG.getMachineFunction(), CFlags.CallConv);
5390   assert(Mask && "Missing call preserved mask for calling convention");
5391   Ops.push_back(DAG.getRegisterMask(Mask));
5392 
5393   // If the glue is valid, it is the last operand.
5394   if (Glue.getNode())
5395     Ops.push_back(Glue);
5396 }
5397 
5398 SDValue PPCTargetLowering::FinishCall(
5399     CallFlags CFlags, const SDLoc &dl, SelectionDAG &DAG,
5400     SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass, SDValue Glue,
5401     SDValue Chain, SDValue CallSeqStart, SDValue &Callee, int SPDiff,
5402     unsigned NumBytes, const SmallVectorImpl<ISD::InputArg> &Ins,
5403     SmallVectorImpl<SDValue> &InVals, ImmutableCallSite CS) const {
5404 
5405   if (Subtarget.is64BitELFABI() || Subtarget.isAIXABI())
5406     setUsesTOCBasePtr(DAG);
5407 
5408   unsigned CallOpc =
5409       getCallOpcode(CFlags, DAG.getMachineFunction().getFunction(), Callee,
5410                     Subtarget, DAG.getTarget());
5411 
5412   if (!CFlags.IsIndirect)
5413     Callee = transformCallee(Callee, DAG, dl, Subtarget);
5414   else if (Subtarget.usesFunctionDescriptors())
5415     prepareDescriptorIndirectCall(DAG, Callee, Glue, Chain, CallSeqStart, CS,
5416                                   dl, CFlags.HasNest, Subtarget);
5417   else
5418     prepareIndirectCall(DAG, Callee, Glue, Chain, dl);
5419 
5420   // Build the operand list for the call instruction.
5421   SmallVector<SDValue, 8> Ops;
5422   buildCallOperands(Ops, CFlags, dl, DAG, RegsToPass, Glue, Chain, Callee,
5423                     SPDiff, Subtarget);
5424 
5425   // Emit tail call.
5426   if (CFlags.IsTailCall) {
5427     assert(((Callee.getOpcode() == ISD::Register &&
5428              cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
5429             Callee.getOpcode() == ISD::TargetExternalSymbol ||
5430             Callee.getOpcode() == ISD::TargetGlobalAddress ||
5431             isa<ConstantSDNode>(Callee)) &&
5432            "Expecting a global address, external symbol, absolute value or "
5433            "register");
5434     assert(CallOpc == PPCISD::TC_RETURN &&
5435            "Unexpected call opcode for a tail call.");
5436     DAG.getMachineFunction().getFrameInfo().setHasTailCall();
5437     return DAG.getNode(CallOpc, dl, MVT::Other, Ops);
5438   }
5439 
5440   std::array<EVT, 2> ReturnTypes = {{MVT::Other, MVT::Glue}};
5441   Chain = DAG.getNode(CallOpc, dl, ReturnTypes, Ops);
5442   Glue = Chain.getValue(1);
5443 
5444   // When performing tail call optimization the callee pops its arguments off
5445   // the stack. Account for this here so these bytes can be pushed back on in
5446   // PPCFrameLowering::eliminateCallFramePseudoInstr.
5447   int BytesCalleePops = (CFlags.CallConv == CallingConv::Fast &&
5448                          getTargetMachine().Options.GuaranteedTailCallOpt)
5449                             ? NumBytes
5450                             : 0;
5451 
5452   Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, dl, true),
5453                              DAG.getIntPtrConstant(BytesCalleePops, dl, true),
5454                              Glue, dl);
5455   Glue = Chain.getValue(1);
5456 
5457   return LowerCallResult(Chain, Glue, CFlags.CallConv, CFlags.IsVarArg, Ins, dl,
5458                          DAG, InVals);
5459 }
5460 
5461 SDValue
5462 PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
5463                              SmallVectorImpl<SDValue> &InVals) const {
5464   SelectionDAG &DAG                     = CLI.DAG;
5465   SDLoc &dl                             = CLI.DL;
5466   SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
5467   SmallVectorImpl<SDValue> &OutVals     = CLI.OutVals;
5468   SmallVectorImpl<ISD::InputArg> &Ins   = CLI.Ins;
5469   SDValue Chain                         = CLI.Chain;
5470   SDValue Callee                        = CLI.Callee;
5471   bool &isTailCall                      = CLI.IsTailCall;
5472   CallingConv::ID CallConv              = CLI.CallConv;
5473   bool isVarArg                         = CLI.IsVarArg;
5474   bool isPatchPoint                     = CLI.IsPatchPoint;
5475   ImmutableCallSite CS                  = CLI.CS;
5476 
5477   if (isTailCall) {
5478     if (Subtarget.useLongCalls() && !(CS && CS.isMustTailCall()))
5479       isTailCall = false;
5480     else if (Subtarget.isSVR4ABI() && Subtarget.isPPC64())
5481       isTailCall =
5482         IsEligibleForTailCallOptimization_64SVR4(Callee, CallConv, CS,
5483                                                  isVarArg, Outs, Ins, DAG);
5484     else
5485       isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
5486                                                      Ins, DAG);
5487     if (isTailCall) {
5488       ++NumTailCalls;
5489       if (!getTargetMachine().Options.GuaranteedTailCallOpt)
5490         ++NumSiblingCalls;
5491 
5492       assert(isa<GlobalAddressSDNode>(Callee) &&
5493              "Callee should be an llvm::Function object.");
5494       LLVM_DEBUG(
5495           const GlobalValue *GV =
5496               cast<GlobalAddressSDNode>(Callee)->getGlobal();
5497           const unsigned Width =
5498               80 - strlen("TCO caller: ") - strlen(", callee linkage: 0, 0");
5499           dbgs() << "TCO caller: "
5500                  << left_justify(DAG.getMachineFunction().getName(), Width)
5501                  << ", callee linkage: " << GV->getVisibility() << ", "
5502                  << GV->getLinkage() << "\n");
5503     }
5504   }
5505 
5506   if (!isTailCall && CS && CS.isMustTailCall())
5507     report_fatal_error("failed to perform tail call elimination on a call "
5508                        "site marked musttail");
5509 
5510   // When long calls (i.e. indirect calls) are always used, calls are always
5511   // made via function pointer. If we have a function name, first translate it
5512   // into a pointer.
5513   if (Subtarget.useLongCalls() && isa<GlobalAddressSDNode>(Callee) &&
5514       !isTailCall)
5515     Callee = LowerGlobalAddress(Callee, DAG);
5516 
5517   CallFlags CFlags(
5518       CallConv, isTailCall, isVarArg, isPatchPoint,
5519       isIndirectCall(Callee, DAG, Subtarget, isPatchPoint),
5520       // hasNest
5521       Subtarget.is64BitELFABI() &&
5522           any_of(Outs, [](ISD::OutputArg Arg) { return Arg.Flags.isNest(); }));
5523 
5524   if (Subtarget.isSVR4ABI() && Subtarget.isPPC64())
5525     return LowerCall_64SVR4(Chain, Callee, CFlags, Outs, OutVals, Ins, dl, DAG,
5526                             InVals, CS);
5527 
5528   if (Subtarget.isSVR4ABI())
5529     return LowerCall_32SVR4(Chain, Callee, CFlags, Outs, OutVals, Ins, dl, DAG,
5530                             InVals, CS);
5531 
5532   if (Subtarget.isAIXABI())
5533     return LowerCall_AIX(Chain, Callee, CFlags, Outs, OutVals, Ins, dl, DAG,
5534                          InVals, CS);
5535 
5536   return LowerCall_Darwin(Chain, Callee, CFlags, Outs, OutVals, Ins, dl, DAG,
5537                           InVals, CS);
5538 }
5539 
5540 SDValue PPCTargetLowering::LowerCall_32SVR4(
5541     SDValue Chain, SDValue Callee, CallFlags CFlags,
5542     const SmallVectorImpl<ISD::OutputArg> &Outs,
5543     const SmallVectorImpl<SDValue> &OutVals,
5544     const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
5545     SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals,
5546     ImmutableCallSite CS) const {
5547   // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
5548   // of the 32-bit SVR4 ABI stack frame layout.
5549 
5550   const CallingConv::ID CallConv = CFlags.CallConv;
5551   const bool IsVarArg = CFlags.IsVarArg;
5552   const bool IsTailCall = CFlags.IsTailCall;
5553 
5554   assert((CallConv == CallingConv::C ||
5555           CallConv == CallingConv::Cold ||
5556           CallConv == CallingConv::Fast) && "Unknown calling convention!");
5557 
5558   unsigned PtrByteSize = 4;
5559 
5560   MachineFunction &MF = DAG.getMachineFunction();
5561 
5562   // Mark this function as potentially containing a function that contains a
5563   // tail call. As a consequence the frame pointer will be used for dynamicalloc
5564   // and restoring the callers stack pointer in this functions epilog. This is
5565   // done because by tail calling the called function might overwrite the value
5566   // in this function's (MF) stack pointer stack slot 0(SP).
5567   if (getTargetMachine().Options.GuaranteedTailCallOpt &&
5568       CallConv == CallingConv::Fast)
5569     MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
5570 
5571   // Count how many bytes are to be pushed on the stack, including the linkage
5572   // area, parameter list area and the part of the local variable space which
5573   // contains copies of aggregates which are passed by value.
5574 
5575   // Assign locations to all of the outgoing arguments.
5576   SmallVector<CCValAssign, 16> ArgLocs;
5577   PPCCCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
5578 
5579   // Reserve space for the linkage area on the stack.
5580   CCInfo.AllocateStack(Subtarget.getFrameLowering()->getLinkageSize(),
5581                        PtrByteSize);
5582   if (useSoftFloat())
5583     CCInfo.PreAnalyzeCallOperands(Outs);
5584 
5585   if (IsVarArg) {
5586     // Handle fixed and variable vector arguments differently.
5587     // Fixed vector arguments go into registers as long as registers are
5588     // available. Variable vector arguments always go into memory.
5589     unsigned NumArgs = Outs.size();
5590 
5591     for (unsigned i = 0; i != NumArgs; ++i) {
5592       MVT ArgVT = Outs[i].VT;
5593       ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
5594       bool Result;
5595 
5596       if (Outs[i].IsFixed) {
5597         Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
5598                                CCInfo);
5599       } else {
5600         Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
5601                                       ArgFlags, CCInfo);
5602       }
5603 
5604       if (Result) {
5605 #ifndef NDEBUG
5606         errs() << "Call operand #" << i << " has unhandled type "
5607              << EVT(ArgVT).getEVTString() << "\n";
5608 #endif
5609         llvm_unreachable(nullptr);
5610       }
5611     }
5612   } else {
5613     // All arguments are treated the same.
5614     CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
5615   }
5616   CCInfo.clearWasPPCF128();
5617 
5618   // Assign locations to all of the outgoing aggregate by value arguments.
5619   SmallVector<CCValAssign, 16> ByValArgLocs;
5620   CCState CCByValInfo(CallConv, IsVarArg, MF, ByValArgLocs, *DAG.getContext());
5621 
5622   // Reserve stack space for the allocations in CCInfo.
5623   CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
5624 
5625   CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
5626 
5627   // Size of the linkage area, parameter list area and the part of the local
5628   // space variable where copies of aggregates which are passed by value are
5629   // stored.
5630   unsigned NumBytes = CCByValInfo.getNextStackOffset();
5631 
5632   // Calculate by how many bytes the stack has to be adjusted in case of tail
5633   // call optimization.
5634   int SPDiff = CalculateTailCallSPDiff(DAG, IsTailCall, NumBytes);
5635 
5636   // Adjust the stack pointer for the new arguments...
5637   // These operations are automatically eliminated by the prolog/epilog pass
5638   Chain = DAG.getCALLSEQ_START(Chain, NumBytes, 0, dl);
5639   SDValue CallSeqStart = Chain;
5640 
5641   // Load the return address and frame pointer so it can be moved somewhere else
5642   // later.
5643   SDValue LROp, FPOp;
5644   Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, dl);
5645 
5646   // Set up a copy of the stack pointer for use loading and storing any
5647   // arguments that may not fit in the registers available for argument
5648   // passing.
5649   SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
5650 
5651   SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
5652   SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
5653   SmallVector<SDValue, 8> MemOpChains;
5654 
5655   bool seenFloatArg = false;
5656   // Walk the register/memloc assignments, inserting copies/loads.
5657   // i - Tracks the index into the list of registers allocated for the call
5658   // RealArgIdx - Tracks the index into the list of actual function arguments
5659   // j - Tracks the index into the list of byval arguments
5660   for (unsigned i = 0, RealArgIdx = 0, j = 0, e = ArgLocs.size();
5661        i != e;
5662        ++i, ++RealArgIdx) {
5663     CCValAssign &VA = ArgLocs[i];
5664     SDValue Arg = OutVals[RealArgIdx];
5665     ISD::ArgFlagsTy Flags = Outs[RealArgIdx].Flags;
5666 
5667     if (Flags.isByVal()) {
5668       // Argument is an aggregate which is passed by value, thus we need to
5669       // create a copy of it in the local variable space of the current stack
5670       // frame (which is the stack frame of the caller) and pass the address of
5671       // this copy to the callee.
5672       assert((j < ByValArgLocs.size()) && "Index out of bounds!");
5673       CCValAssign &ByValVA = ByValArgLocs[j++];
5674       assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
5675 
5676       // Memory reserved in the local variable space of the callers stack frame.
5677       unsigned LocMemOffset = ByValVA.getLocMemOffset();
5678 
5679       SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset, dl);
5680       PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(MF.getDataLayout()),
5681                            StackPtr, PtrOff);
5682 
5683       // Create a copy of the argument in the local area of the current
5684       // stack frame.
5685       SDValue MemcpyCall =
5686         CreateCopyOfByValArgument(Arg, PtrOff,
5687                                   CallSeqStart.getNode()->getOperand(0),
5688                                   Flags, DAG, dl);
5689 
5690       // This must go outside the CALLSEQ_START..END.
5691       SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall, NumBytes, 0,
5692                                                      SDLoc(MemcpyCall));
5693       DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
5694                              NewCallSeqStart.getNode());
5695       Chain = CallSeqStart = NewCallSeqStart;
5696 
5697       // Pass the address of the aggregate copy on the stack either in a
5698       // physical register or in the parameter list area of the current stack
5699       // frame to the callee.
5700       Arg = PtrOff;
5701     }
5702 
5703     // When useCRBits() is true, there can be i1 arguments.
5704     // It is because getRegisterType(MVT::i1) => MVT::i1,
5705     // and for other integer types getRegisterType() => MVT::i32.
5706     // Extend i1 and ensure callee will get i32.
5707     if (Arg.getValueType() == MVT::i1)
5708       Arg = DAG.getNode(Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND,
5709                         dl, MVT::i32, Arg);
5710 
5711     if (VA.isRegLoc()) {
5712       seenFloatArg |= VA.getLocVT().isFloatingPoint();
5713       // Put argument in a physical register.
5714       if (Subtarget.hasSPE() && Arg.getValueType() == MVT::f64) {
5715         bool IsLE = Subtarget.isLittleEndian();
5716         SDValue SVal = DAG.getNode(PPCISD::EXTRACT_SPE, dl, MVT::i32, Arg,
5717                         DAG.getIntPtrConstant(IsLE ? 0 : 1, dl));
5718         RegsToPass.push_back(std::make_pair(VA.getLocReg(), SVal.getValue(0)));
5719         SVal = DAG.getNode(PPCISD::EXTRACT_SPE, dl, MVT::i32, Arg,
5720                            DAG.getIntPtrConstant(IsLE ? 1 : 0, dl));
5721         RegsToPass.push_back(std::make_pair(ArgLocs[++i].getLocReg(),
5722                              SVal.getValue(0)));
5723       } else
5724         RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
5725     } else {
5726       // Put argument in the parameter list area of the current stack frame.
5727       assert(VA.isMemLoc());
5728       unsigned LocMemOffset = VA.getLocMemOffset();
5729 
5730       if (!IsTailCall) {
5731         SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset, dl);
5732         PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(MF.getDataLayout()),
5733                              StackPtr, PtrOff);
5734 
5735         MemOpChains.push_back(
5736             DAG.getStore(Chain, dl, Arg, PtrOff, MachinePointerInfo()));
5737       } else {
5738         // Calculate and remember argument location.
5739         CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
5740                                  TailCallArguments);
5741       }
5742     }
5743   }
5744 
5745   if (!MemOpChains.empty())
5746     Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
5747 
5748   // Build a sequence of copy-to-reg nodes chained together with token chain
5749   // and flag operands which copy the outgoing args into the appropriate regs.
5750   SDValue InFlag;
5751   for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
5752     Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
5753                              RegsToPass[i].second, InFlag);
5754     InFlag = Chain.getValue(1);
5755   }
5756 
5757   // Set CR bit 6 to true if this is a vararg call with floating args passed in
5758   // registers.
5759   if (IsVarArg) {
5760     SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
5761     SDValue Ops[] = { Chain, InFlag };
5762 
5763     Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
5764                         dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
5765 
5766     InFlag = Chain.getValue(1);
5767   }
5768 
5769   if (IsTailCall)
5770     PrepareTailCall(DAG, InFlag, Chain, dl, SPDiff, NumBytes, LROp, FPOp,
5771                     TailCallArguments);
5772 
5773   return FinishCall(CFlags, dl, DAG, RegsToPass, InFlag, Chain, CallSeqStart,
5774                     Callee, SPDiff, NumBytes, Ins, InVals, CS);
5775 }
5776 
5777 // Copy an argument into memory, being careful to do this outside the
5778 // call sequence for the call to which the argument belongs.
5779 SDValue PPCTargetLowering::createMemcpyOutsideCallSeq(
5780     SDValue Arg, SDValue PtrOff, SDValue CallSeqStart, ISD::ArgFlagsTy Flags,
5781     SelectionDAG &DAG, const SDLoc &dl) const {
5782   SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
5783                         CallSeqStart.getNode()->getOperand(0),
5784                         Flags, DAG, dl);
5785   // The MEMCPY must go outside the CALLSEQ_START..END.
5786   int64_t FrameSize = CallSeqStart.getConstantOperandVal(1);
5787   SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall, FrameSize, 0,
5788                                                  SDLoc(MemcpyCall));
5789   DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
5790                          NewCallSeqStart.getNode());
5791   return NewCallSeqStart;
5792 }
5793 
5794 SDValue PPCTargetLowering::LowerCall_64SVR4(
5795     SDValue Chain, SDValue Callee, CallFlags CFlags,
5796     const SmallVectorImpl<ISD::OutputArg> &Outs,
5797     const SmallVectorImpl<SDValue> &OutVals,
5798     const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
5799     SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals,
5800     ImmutableCallSite CS) const {
5801   bool isELFv2ABI = Subtarget.isELFv2ABI();
5802   bool isLittleEndian = Subtarget.isLittleEndian();
5803   unsigned NumOps = Outs.size();
5804   bool IsSibCall = false;
5805   bool IsFastCall = CFlags.CallConv == CallingConv::Fast;
5806 
5807   EVT PtrVT = getPointerTy(DAG.getDataLayout());
5808   unsigned PtrByteSize = 8;
5809 
5810   MachineFunction &MF = DAG.getMachineFunction();
5811 
5812   if (CFlags.IsTailCall && !getTargetMachine().Options.GuaranteedTailCallOpt)
5813     IsSibCall = true;
5814 
5815   // Mark this function as potentially containing a function that contains a
5816   // tail call. As a consequence the frame pointer will be used for dynamicalloc
5817   // and restoring the callers stack pointer in this functions epilog. This is
5818   // done because by tail calling the called function might overwrite the value
5819   // in this function's (MF) stack pointer stack slot 0(SP).
5820   if (getTargetMachine().Options.GuaranteedTailCallOpt && IsFastCall)
5821     MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
5822 
5823   assert(!(IsFastCall && CFlags.IsVarArg) &&
5824          "fastcc not supported on varargs functions");
5825 
5826   // Count how many bytes are to be pushed on the stack, including the linkage
5827   // area, and parameter passing area.  On ELFv1, the linkage area is 48 bytes
5828   // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage
5829   // area is 32 bytes reserved space for [SP][CR][LR][TOC].
5830   unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
5831   unsigned NumBytes = LinkageSize;
5832   unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
5833   unsigned &QFPR_idx = FPR_idx;
5834 
5835   static const MCPhysReg GPR[] = {
5836     PPC::X3, PPC::X4, PPC::X5, PPC::X6,
5837     PPC::X7, PPC::X8, PPC::X9, PPC::X10,
5838   };
5839   static const MCPhysReg VR[] = {
5840     PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
5841     PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
5842   };
5843 
5844   const unsigned NumGPRs = array_lengthof(GPR);
5845   const unsigned NumFPRs = useSoftFloat() ? 0 : 13;
5846   const unsigned NumVRs  = array_lengthof(VR);
5847   const unsigned NumQFPRs = NumFPRs;
5848 
5849   // On ELFv2, we can avoid allocating the parameter area if all the arguments
5850   // can be passed to the callee in registers.
5851   // For the fast calling convention, there is another check below.
5852   // Note: We should keep consistent with LowerFormalArguments_64SVR4()
5853   bool HasParameterArea = !isELFv2ABI || CFlags.IsVarArg || IsFastCall;
5854   if (!HasParameterArea) {
5855     unsigned ParamAreaSize = NumGPRs * PtrByteSize;
5856     unsigned AvailableFPRs = NumFPRs;
5857     unsigned AvailableVRs = NumVRs;
5858     unsigned NumBytesTmp = NumBytes;
5859     for (unsigned i = 0; i != NumOps; ++i) {
5860       if (Outs[i].Flags.isNest()) continue;
5861       if (CalculateStackSlotUsed(Outs[i].VT, Outs[i].ArgVT, Outs[i].Flags,
5862                                 PtrByteSize, LinkageSize, ParamAreaSize,
5863                                 NumBytesTmp, AvailableFPRs, AvailableVRs,
5864                                 Subtarget.hasQPX()))
5865         HasParameterArea = true;
5866     }
5867   }
5868 
5869   // When using the fast calling convention, we don't provide backing for
5870   // arguments that will be in registers.
5871   unsigned NumGPRsUsed = 0, NumFPRsUsed = 0, NumVRsUsed = 0;
5872 
5873   // Avoid allocating parameter area for fastcc functions if all the arguments
5874   // can be passed in the registers.
5875   if (IsFastCall)
5876     HasParameterArea = false;
5877 
5878   // Add up all the space actually used.
5879   for (unsigned i = 0; i != NumOps; ++i) {
5880     ISD::ArgFlagsTy Flags = Outs[i].Flags;
5881     EVT ArgVT = Outs[i].VT;
5882     EVT OrigVT = Outs[i].ArgVT;
5883 
5884     if (Flags.isNest())
5885       continue;
5886 
5887     if (IsFastCall) {
5888       if (Flags.isByVal()) {
5889         NumGPRsUsed += (Flags.getByValSize()+7)/8;
5890         if (NumGPRsUsed > NumGPRs)
5891           HasParameterArea = true;
5892       } else {
5893         switch (ArgVT.getSimpleVT().SimpleTy) {
5894         default: llvm_unreachable("Unexpected ValueType for argument!");
5895         case MVT::i1:
5896         case MVT::i32:
5897         case MVT::i64:
5898           if (++NumGPRsUsed <= NumGPRs)
5899             continue;
5900           break;
5901         case MVT::v4i32:
5902         case MVT::v8i16:
5903         case MVT::v16i8:
5904         case MVT::v2f64:
5905         case MVT::v2i64:
5906         case MVT::v1i128:
5907         case MVT::f128:
5908           if (++NumVRsUsed <= NumVRs)
5909             continue;
5910           break;
5911         case MVT::v4f32:
5912           // When using QPX, this is handled like a FP register, otherwise, it
5913           // is an Altivec register.
5914           if (Subtarget.hasQPX()) {
5915             if (++NumFPRsUsed <= NumFPRs)
5916               continue;
5917           } else {
5918             if (++NumVRsUsed <= NumVRs)
5919               continue;
5920           }
5921           break;
5922         case MVT::f32:
5923         case MVT::f64:
5924         case MVT::v4f64: // QPX
5925         case MVT::v4i1:  // QPX
5926           if (++NumFPRsUsed <= NumFPRs)
5927             continue;
5928           break;
5929         }
5930         HasParameterArea = true;
5931       }
5932     }
5933 
5934     /* Respect alignment of argument on the stack.  */
5935     auto Alignement =
5936         CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
5937     NumBytes = alignTo(NumBytes, Alignement);
5938 
5939     NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
5940     if (Flags.isInConsecutiveRegsLast())
5941       NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
5942   }
5943 
5944   unsigned NumBytesActuallyUsed = NumBytes;
5945 
5946   // In the old ELFv1 ABI,
5947   // the prolog code of the callee may store up to 8 GPR argument registers to
5948   // the stack, allowing va_start to index over them in memory if its varargs.
5949   // Because we cannot tell if this is needed on the caller side, we have to
5950   // conservatively assume that it is needed.  As such, make sure we have at
5951   // least enough stack space for the caller to store the 8 GPRs.
5952   // In the ELFv2 ABI, we allocate the parameter area iff a callee
5953   // really requires memory operands, e.g. a vararg function.
5954   if (HasParameterArea)
5955     NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
5956   else
5957     NumBytes = LinkageSize;
5958 
5959   // Tail call needs the stack to be aligned.
5960   if (getTargetMachine().Options.GuaranteedTailCallOpt && IsFastCall)
5961     NumBytes = EnsureStackAlignment(Subtarget.getFrameLowering(), NumBytes);
5962 
5963   int SPDiff = 0;
5964 
5965   // Calculate by how many bytes the stack has to be adjusted in case of tail
5966   // call optimization.
5967   if (!IsSibCall)
5968     SPDiff = CalculateTailCallSPDiff(DAG, CFlags.IsTailCall, NumBytes);
5969 
5970   // To protect arguments on the stack from being clobbered in a tail call,
5971   // force all the loads to happen before doing any other lowering.
5972   if (CFlags.IsTailCall)
5973     Chain = DAG.getStackArgumentTokenFactor(Chain);
5974 
5975   // Adjust the stack pointer for the new arguments...
5976   // These operations are automatically eliminated by the prolog/epilog pass
5977   if (!IsSibCall)
5978     Chain = DAG.getCALLSEQ_START(Chain, NumBytes, 0, dl);
5979   SDValue CallSeqStart = Chain;
5980 
5981   // Load the return address and frame pointer so it can be move somewhere else
5982   // later.
5983   SDValue LROp, FPOp;
5984   Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, dl);
5985 
5986   // Set up a copy of the stack pointer for use loading and storing any
5987   // arguments that may not fit in the registers available for argument
5988   // passing.
5989   SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
5990 
5991   // Figure out which arguments are going to go in registers, and which in
5992   // memory.  Also, if this is a vararg function, floating point operations
5993   // must be stored to our stack, and loaded into integer regs as well, if
5994   // any integer regs are available for argument passing.
5995   unsigned ArgOffset = LinkageSize;
5996 
5997   SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
5998   SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
5999 
6000   SmallVector<SDValue, 8> MemOpChains;
6001   for (unsigned i = 0; i != NumOps; ++i) {
6002     SDValue Arg = OutVals[i];
6003     ISD::ArgFlagsTy Flags = Outs[i].Flags;
6004     EVT ArgVT = Outs[i].VT;
6005     EVT OrigVT = Outs[i].ArgVT;
6006 
6007     // PtrOff will be used to store the current argument to the stack if a
6008     // register cannot be found for it.
6009     SDValue PtrOff;
6010 
6011     // We re-align the argument offset for each argument, except when using the
6012     // fast calling convention, when we need to make sure we do that only when
6013     // we'll actually use a stack slot.
6014     auto ComputePtrOff = [&]() {
6015       /* Respect alignment of argument on the stack.  */
6016       auto Alignment =
6017           CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
6018       ArgOffset = alignTo(ArgOffset, Alignment);
6019 
6020       PtrOff = DAG.getConstant(ArgOffset, dl, StackPtr.getValueType());
6021 
6022       PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
6023     };
6024 
6025     if (!IsFastCall) {
6026       ComputePtrOff();
6027 
6028       /* Compute GPR index associated with argument offset.  */
6029       GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
6030       GPR_idx = std::min(GPR_idx, NumGPRs);
6031     }
6032 
6033     // Promote integers to 64-bit values.
6034     if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
6035       // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
6036       unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
6037       Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
6038     }
6039 
6040     // FIXME memcpy is used way more than necessary.  Correctness first.
6041     // Note: "by value" is code for passing a structure by value, not
6042     // basic types.
6043     if (Flags.isByVal()) {
6044       // Note: Size includes alignment padding, so
6045       //   struct x { short a; char b; }
6046       // will have Size = 4.  With #pragma pack(1), it will have Size = 3.
6047       // These are the proper values we need for right-justifying the
6048       // aggregate in a parameter register.
6049       unsigned Size = Flags.getByValSize();
6050 
6051       // An empty aggregate parameter takes up no storage and no
6052       // registers.
6053       if (Size == 0)
6054         continue;
6055 
6056       if (IsFastCall)
6057         ComputePtrOff();
6058 
6059       // All aggregates smaller than 8 bytes must be passed right-justified.
6060       if (Size==1 || Size==2 || Size==4) {
6061         EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
6062         if (GPR_idx != NumGPRs) {
6063           SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
6064                                         MachinePointerInfo(), VT);
6065           MemOpChains.push_back(Load.getValue(1));
6066           RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
6067 
6068           ArgOffset += PtrByteSize;
6069           continue;
6070         }
6071       }
6072 
6073       if (GPR_idx == NumGPRs && Size < 8) {
6074         SDValue AddPtr = PtrOff;
6075         if (!isLittleEndian) {
6076           SDValue Const = DAG.getConstant(PtrByteSize - Size, dl,
6077                                           PtrOff.getValueType());
6078           AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
6079         }
6080         Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
6081                                                           CallSeqStart,
6082                                                           Flags, DAG, dl);
6083         ArgOffset += PtrByteSize;
6084         continue;
6085       }
6086       // Copy entire object into memory.  There are cases where gcc-generated
6087       // code assumes it is there, even if it could be put entirely into
6088       // registers.  (This is not what the doc says.)
6089 
6090       // FIXME: The above statement is likely due to a misunderstanding of the
6091       // documents.  All arguments must be copied into the parameter area BY
6092       // THE CALLEE in the event that the callee takes the address of any
6093       // formal argument.  That has not yet been implemented.  However, it is
6094       // reasonable to use the stack area as a staging area for the register
6095       // load.
6096 
6097       // Skip this for small aggregates, as we will use the same slot for a
6098       // right-justified copy, below.
6099       if (Size >= 8)
6100         Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
6101                                                           CallSeqStart,
6102                                                           Flags, DAG, dl);
6103 
6104       // When a register is available, pass a small aggregate right-justified.
6105       if (Size < 8 && GPR_idx != NumGPRs) {
6106         // The easiest way to get this right-justified in a register
6107         // is to copy the structure into the rightmost portion of a
6108         // local variable slot, then load the whole slot into the
6109         // register.
6110         // FIXME: The memcpy seems to produce pretty awful code for
6111         // small aggregates, particularly for packed ones.
6112         // FIXME: It would be preferable to use the slot in the
6113         // parameter save area instead of a new local variable.
6114         SDValue AddPtr = PtrOff;
6115         if (!isLittleEndian) {
6116           SDValue Const = DAG.getConstant(8 - Size, dl, PtrOff.getValueType());
6117           AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
6118         }
6119         Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
6120                                                           CallSeqStart,
6121                                                           Flags, DAG, dl);
6122 
6123         // Load the slot into the register.
6124         SDValue Load =
6125             DAG.getLoad(PtrVT, dl, Chain, PtrOff, MachinePointerInfo());
6126         MemOpChains.push_back(Load.getValue(1));
6127         RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
6128 
6129         // Done with this argument.
6130         ArgOffset += PtrByteSize;
6131         continue;
6132       }
6133 
6134       // For aggregates larger than PtrByteSize, copy the pieces of the
6135       // object that fit into registers from the parameter save area.
6136       for (unsigned j=0; j<Size; j+=PtrByteSize) {
6137         SDValue Const = DAG.getConstant(j, dl, PtrOff.getValueType());
6138         SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
6139         if (GPR_idx != NumGPRs) {
6140           SDValue Load =
6141               DAG.getLoad(PtrVT, dl, Chain, AddArg, MachinePointerInfo());
6142           MemOpChains.push_back(Load.getValue(1));
6143           RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
6144           ArgOffset += PtrByteSize;
6145         } else {
6146           ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
6147           break;
6148         }
6149       }
6150       continue;
6151     }
6152 
6153     switch (Arg.getSimpleValueType().SimpleTy) {
6154     default: llvm_unreachable("Unexpected ValueType for argument!");
6155     case MVT::i1:
6156     case MVT::i32:
6157     case MVT::i64:
6158       if (Flags.isNest()) {
6159         // The 'nest' parameter, if any, is passed in R11.
6160         RegsToPass.push_back(std::make_pair(PPC::X11, Arg));
6161         break;
6162       }
6163 
6164       // These can be scalar arguments or elements of an integer array type
6165       // passed directly.  Clang may use those instead of "byval" aggregate
6166       // types to avoid forcing arguments to memory unnecessarily.
6167       if (GPR_idx != NumGPRs) {
6168         RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
6169       } else {
6170         if (IsFastCall)
6171           ComputePtrOff();
6172 
6173         assert(HasParameterArea &&
6174                "Parameter area must exist to pass an argument in memory.");
6175         LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
6176                          true, CFlags.IsTailCall, false, MemOpChains,
6177                          TailCallArguments, dl);
6178         if (IsFastCall)
6179           ArgOffset += PtrByteSize;
6180       }
6181       if (!IsFastCall)
6182         ArgOffset += PtrByteSize;
6183       break;
6184     case MVT::f32:
6185     case MVT::f64: {
6186       // These can be scalar arguments or elements of a float array type
6187       // passed directly.  The latter are used to implement ELFv2 homogenous
6188       // float aggregates.
6189 
6190       // Named arguments go into FPRs first, and once they overflow, the
6191       // remaining arguments go into GPRs and then the parameter save area.
6192       // Unnamed arguments for vararg functions always go to GPRs and
6193       // then the parameter save area.  For now, put all arguments to vararg
6194       // routines always in both locations (FPR *and* GPR or stack slot).
6195       bool NeedGPROrStack = CFlags.IsVarArg || FPR_idx == NumFPRs;
6196       bool NeededLoad = false;
6197 
6198       // First load the argument into the next available FPR.
6199       if (FPR_idx != NumFPRs)
6200         RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
6201 
6202       // Next, load the argument into GPR or stack slot if needed.
6203       if (!NeedGPROrStack)
6204         ;
6205       else if (GPR_idx != NumGPRs && !IsFastCall) {
6206         // FIXME: We may want to re-enable this for CallingConv::Fast on the P8
6207         // once we support fp <-> gpr moves.
6208 
6209         // In the non-vararg case, this can only ever happen in the
6210         // presence of f32 array types, since otherwise we never run
6211         // out of FPRs before running out of GPRs.
6212         SDValue ArgVal;
6213 
6214         // Double values are always passed in a single GPR.
6215         if (Arg.getValueType() != MVT::f32) {
6216           ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
6217 
6218         // Non-array float values are extended and passed in a GPR.
6219         } else if (!Flags.isInConsecutiveRegs()) {
6220           ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
6221           ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
6222 
6223         // If we have an array of floats, we collect every odd element
6224         // together with its predecessor into one GPR.
6225         } else if (ArgOffset % PtrByteSize != 0) {
6226           SDValue Lo, Hi;
6227           Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]);
6228           Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
6229           if (!isLittleEndian)
6230             std::swap(Lo, Hi);
6231           ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
6232 
6233         // The final element, if even, goes into the first half of a GPR.
6234         } else if (Flags.isInConsecutiveRegsLast()) {
6235           ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
6236           ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
6237           if (!isLittleEndian)
6238             ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal,
6239                                  DAG.getConstant(32, dl, MVT::i32));
6240 
6241         // Non-final even elements are skipped; they will be handled
6242         // together the with subsequent argument on the next go-around.
6243         } else
6244           ArgVal = SDValue();
6245 
6246         if (ArgVal.getNode())
6247           RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], ArgVal));
6248       } else {
6249         if (IsFastCall)
6250           ComputePtrOff();
6251 
6252         // Single-precision floating-point values are mapped to the
6253         // second (rightmost) word of the stack doubleword.
6254         if (Arg.getValueType() == MVT::f32 &&
6255             !isLittleEndian && !Flags.isInConsecutiveRegs()) {
6256           SDValue ConstFour = DAG.getConstant(4, dl, PtrOff.getValueType());
6257           PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
6258         }
6259 
6260         assert(HasParameterArea &&
6261                "Parameter area must exist to pass an argument in memory.");
6262         LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
6263                          true, CFlags.IsTailCall, false, MemOpChains,
6264                          TailCallArguments, dl);
6265 
6266         NeededLoad = true;
6267       }
6268       // When passing an array of floats, the array occupies consecutive
6269       // space in the argument area; only round up to the next doubleword
6270       // at the end of the array.  Otherwise, each float takes 8 bytes.
6271       if (!IsFastCall || NeededLoad) {
6272         ArgOffset += (Arg.getValueType() == MVT::f32 &&
6273                       Flags.isInConsecutiveRegs()) ? 4 : 8;
6274         if (Flags.isInConsecutiveRegsLast())
6275           ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
6276       }
6277       break;
6278     }
6279     case MVT::v4f32:
6280     case MVT::v4i32:
6281     case MVT::v8i16:
6282     case MVT::v16i8:
6283     case MVT::v2f64:
6284     case MVT::v2i64:
6285     case MVT::v1i128:
6286     case MVT::f128:
6287       if (!Subtarget.hasQPX()) {
6288       // These can be scalar arguments or elements of a vector array type
6289       // passed directly.  The latter are used to implement ELFv2 homogenous
6290       // vector aggregates.
6291 
6292       // For a varargs call, named arguments go into VRs or on the stack as
6293       // usual; unnamed arguments always go to the stack or the corresponding
6294       // GPRs when within range.  For now, we always put the value in both
6295       // locations (or even all three).
6296       if (CFlags.IsVarArg) {
6297         assert(HasParameterArea &&
6298                "Parameter area must exist if we have a varargs call.");
6299         // We could elide this store in the case where the object fits
6300         // entirely in R registers.  Maybe later.
6301         SDValue Store =
6302             DAG.getStore(Chain, dl, Arg, PtrOff, MachinePointerInfo());
6303         MemOpChains.push_back(Store);
6304         if (VR_idx != NumVRs) {
6305           SDValue Load =
6306               DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, MachinePointerInfo());
6307           MemOpChains.push_back(Load.getValue(1));
6308           RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
6309         }
6310         ArgOffset += 16;
6311         for (unsigned i=0; i<16; i+=PtrByteSize) {
6312           if (GPR_idx == NumGPRs)
6313             break;
6314           SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
6315                                    DAG.getConstant(i, dl, PtrVT));
6316           SDValue Load =
6317               DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo());
6318           MemOpChains.push_back(Load.getValue(1));
6319           RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
6320         }
6321         break;
6322       }
6323 
6324       // Non-varargs Altivec params go into VRs or on the stack.
6325       if (VR_idx != NumVRs) {
6326         RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
6327       } else {
6328         if (IsFastCall)
6329           ComputePtrOff();
6330 
6331         assert(HasParameterArea &&
6332                "Parameter area must exist to pass an argument in memory.");
6333         LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
6334                          true, CFlags.IsTailCall, true, MemOpChains,
6335                          TailCallArguments, dl);
6336         if (IsFastCall)
6337           ArgOffset += 16;
6338       }
6339 
6340       if (!IsFastCall)
6341         ArgOffset += 16;
6342       break;
6343       } // not QPX
6344 
6345       assert(Arg.getValueType().getSimpleVT().SimpleTy == MVT::v4f32 &&
6346              "Invalid QPX parameter type");
6347 
6348       LLVM_FALLTHROUGH;
6349     case MVT::v4f64:
6350     case MVT::v4i1: {
6351       bool IsF32 = Arg.getValueType().getSimpleVT().SimpleTy == MVT::v4f32;
6352       if (CFlags.IsVarArg) {
6353         assert(HasParameterArea &&
6354                "Parameter area must exist if we have a varargs call.");
6355         // We could elide this store in the case where the object fits
6356         // entirely in R registers.  Maybe later.
6357         SDValue Store =
6358             DAG.getStore(Chain, dl, Arg, PtrOff, MachinePointerInfo());
6359         MemOpChains.push_back(Store);
6360         if (QFPR_idx != NumQFPRs) {
6361           SDValue Load = DAG.getLoad(IsF32 ? MVT::v4f32 : MVT::v4f64, dl, Store,
6362                                      PtrOff, MachinePointerInfo());
6363           MemOpChains.push_back(Load.getValue(1));
6364           RegsToPass.push_back(std::make_pair(QFPR[QFPR_idx++], Load));
6365         }
6366         ArgOffset += (IsF32 ? 16 : 32);
6367         for (unsigned i = 0; i < (IsF32 ? 16U : 32U); i += PtrByteSize) {
6368           if (GPR_idx == NumGPRs)
6369             break;
6370           SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
6371                                    DAG.getConstant(i, dl, PtrVT));
6372           SDValue Load =
6373               DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo());
6374           MemOpChains.push_back(Load.getValue(1));
6375           RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
6376         }
6377         break;
6378       }
6379 
6380       // Non-varargs QPX params go into registers or on the stack.
6381       if (QFPR_idx != NumQFPRs) {
6382         RegsToPass.push_back(std::make_pair(QFPR[QFPR_idx++], Arg));
6383       } else {
6384         if (IsFastCall)
6385           ComputePtrOff();
6386 
6387         assert(HasParameterArea &&
6388                "Parameter area must exist to pass an argument in memory.");
6389         LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
6390                          true, CFlags.IsTailCall, true, MemOpChains,
6391                          TailCallArguments, dl);
6392         if (IsFastCall)
6393           ArgOffset += (IsF32 ? 16 : 32);
6394       }
6395 
6396       if (!IsFastCall)
6397         ArgOffset += (IsF32 ? 16 : 32);
6398       break;
6399       }
6400     }
6401   }
6402 
6403   assert((!HasParameterArea || NumBytesActuallyUsed == ArgOffset) &&
6404          "mismatch in size of parameter area");
6405   (void)NumBytesActuallyUsed;
6406 
6407   if (!MemOpChains.empty())
6408     Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
6409 
6410   // Check if this is an indirect call (MTCTR/BCTRL).
6411   // See prepareDescriptorIndirectCall and buildCallOperands for more
6412   // information about calls through function pointers in the 64-bit SVR4 ABI.
6413   if (CFlags.IsIndirect) {
6414     assert(!CFlags.IsTailCall &&  "Indirect tails calls not supported");
6415     // Load r2 into a virtual register and store it to the TOC save area.
6416     setUsesTOCBasePtr(DAG);
6417     SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
6418     // TOC save area offset.
6419     unsigned TOCSaveOffset = Subtarget.getFrameLowering()->getTOCSaveOffset();
6420     SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset, dl);
6421     SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
6422     Chain = DAG.getStore(
6423         Val.getValue(1), dl, Val, AddPtr,
6424         MachinePointerInfo::getStack(DAG.getMachineFunction(), TOCSaveOffset));
6425     // In the ELFv2 ABI, R12 must contain the address of an indirect callee.
6426     // This does not mean the MTCTR instruction must use R12; it's easier
6427     // to model this as an extra parameter, so do that.
6428     if (isELFv2ABI && !CFlags.IsPatchPoint)
6429       RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
6430   }
6431 
6432   // Build a sequence of copy-to-reg nodes chained together with token chain
6433   // and flag operands which copy the outgoing args into the appropriate regs.
6434   SDValue InFlag;
6435   for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
6436     Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
6437                              RegsToPass[i].second, InFlag);
6438     InFlag = Chain.getValue(1);
6439   }
6440 
6441   if (CFlags.IsTailCall && !IsSibCall)
6442     PrepareTailCall(DAG, InFlag, Chain, dl, SPDiff, NumBytes, LROp, FPOp,
6443                     TailCallArguments);
6444 
6445   return FinishCall(CFlags, dl, DAG, RegsToPass, InFlag, Chain, CallSeqStart,
6446                     Callee, SPDiff, NumBytes, Ins, InVals, CS);
6447 }
6448 
6449 SDValue PPCTargetLowering::LowerCall_Darwin(
6450     SDValue Chain, SDValue Callee, CallFlags CFlags,
6451     const SmallVectorImpl<ISD::OutputArg> &Outs,
6452     const SmallVectorImpl<SDValue> &OutVals,
6453     const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
6454     SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals,
6455     ImmutableCallSite CS) const {
6456   unsigned NumOps = Outs.size();
6457 
6458   EVT PtrVT = getPointerTy(DAG.getDataLayout());
6459   bool isPPC64 = PtrVT == MVT::i64;
6460   unsigned PtrByteSize = isPPC64 ? 8 : 4;
6461 
6462   MachineFunction &MF = DAG.getMachineFunction();
6463 
6464   // Mark this function as potentially containing a function that contains a
6465   // tail call. As a consequence the frame pointer will be used for dynamicalloc
6466   // and restoring the callers stack pointer in this functions epilog. This is
6467   // done because by tail calling the called function might overwrite the value
6468   // in this function's (MF) stack pointer stack slot 0(SP).
6469   if (getTargetMachine().Options.GuaranteedTailCallOpt &&
6470       CFlags.CallConv == CallingConv::Fast)
6471     MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
6472 
6473   // Count how many bytes are to be pushed on the stack, including the linkage
6474   // area, and parameter passing area.  We start with 24/48 bytes, which is
6475   // prereserved space for [SP][CR][LR][3 x unused].
6476   unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
6477   unsigned NumBytes = LinkageSize;
6478 
6479   // Add up all the space actually used.
6480   // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
6481   // they all go in registers, but we must reserve stack space for them for
6482   // possible use by the caller.  In varargs or 64-bit calls, parameters are
6483   // assigned stack space in order, with padding so Altivec parameters are
6484   // 16-byte aligned.
6485   unsigned nAltivecParamsAtEnd = 0;
6486   for (unsigned i = 0; i != NumOps; ++i) {
6487     ISD::ArgFlagsTy Flags = Outs[i].Flags;
6488     EVT ArgVT = Outs[i].VT;
6489     // Varargs Altivec parameters are padded to a 16 byte boundary.
6490     if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
6491         ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
6492         ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) {
6493       if (!CFlags.IsVarArg && !isPPC64) {
6494         // Non-varargs Altivec parameters go after all the non-Altivec
6495         // parameters; handle those later so we know how much padding we need.
6496         nAltivecParamsAtEnd++;
6497         continue;
6498       }
6499       // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
6500       NumBytes = ((NumBytes+15)/16)*16;
6501     }
6502     NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
6503   }
6504 
6505   // Allow for Altivec parameters at the end, if needed.
6506   if (nAltivecParamsAtEnd) {
6507     NumBytes = ((NumBytes+15)/16)*16;
6508     NumBytes += 16*nAltivecParamsAtEnd;
6509   }
6510 
6511   // The prolog code of the callee may store up to 8 GPR argument registers to
6512   // the stack, allowing va_start to index over them in memory if its varargs.
6513   // Because we cannot tell if this is needed on the caller side, we have to
6514   // conservatively assume that it is needed.  As such, make sure we have at
6515   // least enough stack space for the caller to store the 8 GPRs.
6516   NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
6517 
6518   // Tail call needs the stack to be aligned.
6519   if (getTargetMachine().Options.GuaranteedTailCallOpt &&
6520       CFlags.CallConv == CallingConv::Fast)
6521     NumBytes = EnsureStackAlignment(Subtarget.getFrameLowering(), NumBytes);
6522 
6523   // Calculate by how many bytes the stack has to be adjusted in case of tail
6524   // call optimization.
6525   int SPDiff = CalculateTailCallSPDiff(DAG, CFlags.IsTailCall, NumBytes);
6526 
6527   // To protect arguments on the stack from being clobbered in a tail call,
6528   // force all the loads to happen before doing any other lowering.
6529   if (CFlags.IsTailCall)
6530     Chain = DAG.getStackArgumentTokenFactor(Chain);
6531 
6532   // Adjust the stack pointer for the new arguments...
6533   // These operations are automatically eliminated by the prolog/epilog pass
6534   Chain = DAG.getCALLSEQ_START(Chain, NumBytes, 0, dl);
6535   SDValue CallSeqStart = Chain;
6536 
6537   // Load the return address and frame pointer so it can be move somewhere else
6538   // later.
6539   SDValue LROp, FPOp;
6540   Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, dl);
6541 
6542   // Set up a copy of the stack pointer for use loading and storing any
6543   // arguments that may not fit in the registers available for argument
6544   // passing.
6545   SDValue StackPtr;
6546   if (isPPC64)
6547     StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
6548   else
6549     StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
6550 
6551   // Figure out which arguments are going to go in registers, and which in
6552   // memory.  Also, if this is a vararg function, floating point operations
6553   // must be stored to our stack, and loaded into integer regs as well, if
6554   // any integer regs are available for argument passing.
6555   unsigned ArgOffset = LinkageSize;
6556   unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
6557 
6558   static const MCPhysReg GPR_32[] = {           // 32-bit registers.
6559     PPC::R3, PPC::R4, PPC::R5, PPC::R6,
6560     PPC::R7, PPC::R8, PPC::R9, PPC::R10,
6561   };
6562   static const MCPhysReg GPR_64[] = {           // 64-bit registers.
6563     PPC::X3, PPC::X4, PPC::X5, PPC::X6,
6564     PPC::X7, PPC::X8, PPC::X9, PPC::X10,
6565   };
6566   static const MCPhysReg VR[] = {
6567     PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
6568     PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
6569   };
6570   const unsigned NumGPRs = array_lengthof(GPR_32);
6571   const unsigned NumFPRs = 13;
6572   const unsigned NumVRs  = array_lengthof(VR);
6573 
6574   const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
6575 
6576   SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
6577   SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
6578 
6579   SmallVector<SDValue, 8> MemOpChains;
6580   for (unsigned i = 0; i != NumOps; ++i) {
6581     SDValue Arg = OutVals[i];
6582     ISD::ArgFlagsTy Flags = Outs[i].Flags;
6583 
6584     // PtrOff will be used to store the current argument to the stack if a
6585     // register cannot be found for it.
6586     SDValue PtrOff;
6587 
6588     PtrOff = DAG.getConstant(ArgOffset, dl, StackPtr.getValueType());
6589 
6590     PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
6591 
6592     // On PPC64, promote integers to 64-bit values.
6593     if (isPPC64 && Arg.getValueType() == MVT::i32) {
6594       // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
6595       unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
6596       Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
6597     }
6598 
6599     // FIXME memcpy is used way more than necessary.  Correctness first.
6600     // Note: "by value" is code for passing a structure by value, not
6601     // basic types.
6602     if (Flags.isByVal()) {
6603       unsigned Size = Flags.getByValSize();
6604       // Very small objects are passed right-justified.  Everything else is
6605       // passed left-justified.
6606       if (Size==1 || Size==2) {
6607         EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
6608         if (GPR_idx != NumGPRs) {
6609           SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
6610                                         MachinePointerInfo(), VT);
6611           MemOpChains.push_back(Load.getValue(1));
6612           RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
6613 
6614           ArgOffset += PtrByteSize;
6615         } else {
6616           SDValue Const = DAG.getConstant(PtrByteSize - Size, dl,
6617                                           PtrOff.getValueType());
6618           SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
6619           Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
6620                                                             CallSeqStart,
6621                                                             Flags, DAG, dl);
6622           ArgOffset += PtrByteSize;
6623         }
6624         continue;
6625       }
6626       // Copy entire object into memory.  There are cases where gcc-generated
6627       // code assumes it is there, even if it could be put entirely into
6628       // registers.  (This is not what the doc says.)
6629       Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
6630                                                         CallSeqStart,
6631                                                         Flags, DAG, dl);
6632 
6633       // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
6634       // copy the pieces of the object that fit into registers from the
6635       // parameter save area.
6636       for (unsigned j=0; j<Size; j+=PtrByteSize) {
6637         SDValue Const = DAG.getConstant(j, dl, PtrOff.getValueType());
6638         SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
6639         if (GPR_idx != NumGPRs) {
6640           SDValue Load =
6641               DAG.getLoad(PtrVT, dl, Chain, AddArg, MachinePointerInfo());
6642           MemOpChains.push_back(Load.getValue(1));
6643           RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
6644           ArgOffset += PtrByteSize;
6645         } else {
6646           ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
6647           break;
6648         }
6649       }
6650       continue;
6651     }
6652 
6653     switch (Arg.getSimpleValueType().SimpleTy) {
6654     default: llvm_unreachable("Unexpected ValueType for argument!");
6655     case MVT::i1:
6656     case MVT::i32:
6657     case MVT::i64:
6658       if (GPR_idx != NumGPRs) {
6659         if (Arg.getValueType() == MVT::i1)
6660           Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
6661 
6662         RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
6663       } else {
6664         LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
6665                          isPPC64, CFlags.IsTailCall, false, MemOpChains,
6666                          TailCallArguments, dl);
6667       }
6668       ArgOffset += PtrByteSize;
6669       break;
6670     case MVT::f32:
6671     case MVT::f64:
6672       if (FPR_idx != NumFPRs) {
6673         RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
6674 
6675         if (CFlags.IsVarArg) {
6676           SDValue Store =
6677               DAG.getStore(Chain, dl, Arg, PtrOff, MachinePointerInfo());
6678           MemOpChains.push_back(Store);
6679 
6680           // Float varargs are always shadowed in available integer registers
6681           if (GPR_idx != NumGPRs) {
6682             SDValue Load =
6683                 DAG.getLoad(PtrVT, dl, Store, PtrOff, MachinePointerInfo());
6684             MemOpChains.push_back(Load.getValue(1));
6685             RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
6686           }
6687           if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
6688             SDValue ConstFour = DAG.getConstant(4, dl, PtrOff.getValueType());
6689             PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
6690             SDValue Load =
6691                 DAG.getLoad(PtrVT, dl, Store, PtrOff, MachinePointerInfo());
6692             MemOpChains.push_back(Load.getValue(1));
6693             RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
6694           }
6695         } else {
6696           // If we have any FPRs remaining, we may also have GPRs remaining.
6697           // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
6698           // GPRs.
6699           if (GPR_idx != NumGPRs)
6700             ++GPR_idx;
6701           if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
6702               !isPPC64)  // PPC64 has 64-bit GPR's obviously :)
6703             ++GPR_idx;
6704         }
6705       } else
6706         LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
6707                          isPPC64, CFlags.IsTailCall, false, MemOpChains,
6708                          TailCallArguments, dl);
6709       if (isPPC64)
6710         ArgOffset += 8;
6711       else
6712         ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
6713       break;
6714     case MVT::v4f32:
6715     case MVT::v4i32:
6716     case MVT::v8i16:
6717     case MVT::v16i8:
6718       if (CFlags.IsVarArg) {
6719         // These go aligned on the stack, or in the corresponding R registers
6720         // when within range.  The Darwin PPC ABI doc claims they also go in
6721         // V registers; in fact gcc does this only for arguments that are
6722         // prototyped, not for those that match the ...  We do it for all
6723         // arguments, seems to work.
6724         while (ArgOffset % 16 !=0) {
6725           ArgOffset += PtrByteSize;
6726           if (GPR_idx != NumGPRs)
6727             GPR_idx++;
6728         }
6729         // We could elide this store in the case where the object fits
6730         // entirely in R registers.  Maybe later.
6731         PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
6732                              DAG.getConstant(ArgOffset, dl, PtrVT));
6733         SDValue Store =
6734             DAG.getStore(Chain, dl, Arg, PtrOff, MachinePointerInfo());
6735         MemOpChains.push_back(Store);
6736         if (VR_idx != NumVRs) {
6737           SDValue Load =
6738               DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, MachinePointerInfo());
6739           MemOpChains.push_back(Load.getValue(1));
6740           RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
6741         }
6742         ArgOffset += 16;
6743         for (unsigned i=0; i<16; i+=PtrByteSize) {
6744           if (GPR_idx == NumGPRs)
6745             break;
6746           SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
6747                                    DAG.getConstant(i, dl, PtrVT));
6748           SDValue Load =
6749               DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo());
6750           MemOpChains.push_back(Load.getValue(1));
6751           RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
6752         }
6753         break;
6754       }
6755 
6756       // Non-varargs Altivec params generally go in registers, but have
6757       // stack space allocated at the end.
6758       if (VR_idx != NumVRs) {
6759         // Doesn't have GPR space allocated.
6760         RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
6761       } else if (nAltivecParamsAtEnd==0) {
6762         // We are emitting Altivec params in order.
6763         LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
6764                          isPPC64, CFlags.IsTailCall, true, MemOpChains,
6765                          TailCallArguments, dl);
6766         ArgOffset += 16;
6767       }
6768       break;
6769     }
6770   }
6771   // If all Altivec parameters fit in registers, as they usually do,
6772   // they get stack space following the non-Altivec parameters.  We
6773   // don't track this here because nobody below needs it.
6774   // If there are more Altivec parameters than fit in registers emit
6775   // the stores here.
6776   if (!CFlags.IsVarArg && nAltivecParamsAtEnd > NumVRs) {
6777     unsigned j = 0;
6778     // Offset is aligned; skip 1st 12 params which go in V registers.
6779     ArgOffset = ((ArgOffset+15)/16)*16;
6780     ArgOffset += 12*16;
6781     for (unsigned i = 0; i != NumOps; ++i) {
6782       SDValue Arg = OutVals[i];
6783       EVT ArgType = Outs[i].VT;
6784       if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
6785           ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
6786         if (++j > NumVRs) {
6787           SDValue PtrOff;
6788           // We are emitting Altivec params in order.
6789           LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
6790                            isPPC64, CFlags.IsTailCall, true, MemOpChains,
6791                            TailCallArguments, dl);
6792           ArgOffset += 16;
6793         }
6794       }
6795     }
6796   }
6797 
6798   if (!MemOpChains.empty())
6799     Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
6800 
6801   // On Darwin, R12 must contain the address of an indirect callee.  This does
6802   // not mean the MTCTR instruction must use R12; it's easier to model this as
6803   // an extra parameter, so do that.
6804   if (CFlags.IsIndirect) {
6805     assert(!CFlags.IsTailCall && "Indirect tail-calls not supported.");
6806     RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
6807                                                    PPC::R12), Callee));
6808   }
6809 
6810   // Build a sequence of copy-to-reg nodes chained together with token chain
6811   // and flag operands which copy the outgoing args into the appropriate regs.
6812   SDValue InFlag;
6813   for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
6814     Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
6815                              RegsToPass[i].second, InFlag);
6816     InFlag = Chain.getValue(1);
6817   }
6818 
6819   if (CFlags.IsTailCall)
6820     PrepareTailCall(DAG, InFlag, Chain, dl, SPDiff, NumBytes, LROp, FPOp,
6821                     TailCallArguments);
6822 
6823   return FinishCall(CFlags, dl, DAG, RegsToPass, InFlag, Chain, CallSeqStart,
6824                     Callee, SPDiff, NumBytes, Ins, InVals, CS);
6825 }
6826 
6827 static bool CC_AIX(unsigned ValNo, MVT ValVT, MVT LocVT,
6828                    CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
6829                    CCState &State) {
6830 
6831   const PPCSubtarget &Subtarget = static_cast<const PPCSubtarget &>(
6832       State.getMachineFunction().getSubtarget());
6833   const bool IsPPC64 = Subtarget.isPPC64();
6834   const unsigned PtrByteSize = IsPPC64 ? 8 : 4;
6835   const MVT RegVT = IsPPC64 ? MVT::i64 : MVT::i32;
6836 
6837   assert((!ValVT.isInteger() ||
6838           (ValVT.getSizeInBits() <= RegVT.getSizeInBits())) &&
6839          "Integer argument exceeds register size: should have been legalized");
6840 
6841   if (ValVT == MVT::f128)
6842     report_fatal_error("f128 is unimplemented on AIX.");
6843 
6844   if (ArgFlags.isByVal())
6845     report_fatal_error("Passing structure by value is unimplemented.");
6846 
6847   if (ArgFlags.isNest())
6848     report_fatal_error("Nest arguments are unimplemented.");
6849 
6850   if (ValVT.isVector() || LocVT.isVector())
6851     report_fatal_error("Vector arguments are unimplemented on AIX.");
6852 
6853   static const MCPhysReg GPR_32[] = {// 32-bit registers.
6854                                      PPC::R3, PPC::R4, PPC::R5, PPC::R6,
6855                                      PPC::R7, PPC::R8, PPC::R9, PPC::R10};
6856   static const MCPhysReg GPR_64[] = {// 64-bit registers.
6857                                      PPC::X3, PPC::X4, PPC::X5, PPC::X6,
6858                                      PPC::X7, PPC::X8, PPC::X9, PPC::X10};
6859 
6860   // Arguments always reserve parameter save area.
6861   switch (ValVT.SimpleTy) {
6862   default:
6863     report_fatal_error("Unhandled value type for argument.");
6864   case MVT::i64:
6865     // i64 arguments should have been split to i32 for PPC32.
6866     assert(IsPPC64 && "PPC32 should have split i64 values.");
6867     LLVM_FALLTHROUGH;
6868   case MVT::i1:
6869   case MVT::i32: {
6870     const unsigned Offset = State.AllocateStack(PtrByteSize, PtrByteSize);
6871     // AIX integer arguments are always passed in register width.
6872     if (ValVT.getSizeInBits() < RegVT.getSizeInBits())
6873       LocInfo = ArgFlags.isSExt() ? CCValAssign::LocInfo::SExt
6874                                   : CCValAssign::LocInfo::ZExt;
6875     if (unsigned Reg = State.AllocateReg(IsPPC64 ? GPR_64 : GPR_32))
6876       State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, RegVT, LocInfo));
6877     else
6878       State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, RegVT, LocInfo));
6879 
6880     return false;
6881   }
6882   case MVT::f32:
6883   case MVT::f64: {
6884     // Parameter save area (PSA) is reserved even if the float passes in fpr.
6885     const unsigned StoreSize = LocVT.getStoreSize();
6886     // Floats are always 4-byte aligned in the PSA on AIX.
6887     // This includes f64 in 64-bit mode for ABI compatibility.
6888     const unsigned Offset = State.AllocateStack(IsPPC64 ? 8 : StoreSize, 4);
6889     unsigned FReg = State.AllocateReg(FPR);
6890     if (FReg)
6891       State.addLoc(CCValAssign::getReg(ValNo, ValVT, FReg, LocVT, LocInfo));
6892 
6893     // Reserve and initialize GPRs or initialize the PSA as required.
6894     for (unsigned I = 0; I < StoreSize; I += PtrByteSize) {
6895       if (unsigned Reg = State.AllocateReg(IsPPC64 ? GPR_64 : GPR_32)) {
6896         assert(FReg && "An FPR should be available when a GPR is reserved.");
6897         if (State.isVarArg()) {
6898           // Successfully reserved GPRs are only initialized for vararg calls.
6899           // Custom handling is required for:
6900           //   f64 in PPC32 needs to be split into 2 GPRs.
6901           //   f32 in PPC64 needs to occupy only lower 32 bits of 64-bit GPR.
6902           State.addLoc(
6903               CCValAssign::getCustomReg(ValNo, ValVT, Reg, RegVT, LocInfo));
6904         }
6905       } else {
6906         // If there are insufficient GPRs, the PSA needs to be initialized.
6907         // Initialization occurs even if an FPR was initialized for
6908         // compatibility with the AIX XL compiler. The full memory for the
6909         // argument will be initialized even if a prior word is saved in GPR.
6910         // A custom memLoc is used when the argument also passes in FPR so
6911         // that the callee handling can skip over it easily.
6912         State.addLoc(
6913             FReg ? CCValAssign::getCustomMem(ValNo, ValVT, Offset, LocVT,
6914                                              LocInfo)
6915                  : CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
6916         break;
6917       }
6918     }
6919 
6920     return false;
6921   }
6922   }
6923   return true;
6924 }
6925 
6926 static const TargetRegisterClass *getRegClassForSVT(MVT::SimpleValueType SVT,
6927                                                     bool IsPPC64) {
6928   assert((IsPPC64 || SVT != MVT::i64) &&
6929          "i64 should have been split for 32-bit codegen.");
6930 
6931   switch (SVT) {
6932   default:
6933     report_fatal_error("Unexpected value type for formal argument");
6934   case MVT::i1:
6935   case MVT::i32:
6936   case MVT::i64:
6937     return IsPPC64 ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6938   case MVT::f32:
6939     return &PPC::F4RCRegClass;
6940   case MVT::f64:
6941     return &PPC::F8RCRegClass;
6942   }
6943 }
6944 
6945 static SDValue truncateScalarIntegerArg(ISD::ArgFlagsTy Flags, EVT ValVT,
6946                                         SelectionDAG &DAG, SDValue ArgValue,
6947                                         MVT LocVT, const SDLoc &dl) {
6948   assert(ValVT.isScalarInteger() && LocVT.isScalarInteger());
6949   assert(ValVT.getSizeInBits() < LocVT.getSizeInBits());
6950 
6951   if (Flags.isSExt())
6952     ArgValue = DAG.getNode(ISD::AssertSext, dl, LocVT, ArgValue,
6953                            DAG.getValueType(ValVT));
6954   else if (Flags.isZExt())
6955     ArgValue = DAG.getNode(ISD::AssertZext, dl, LocVT, ArgValue,
6956                            DAG.getValueType(ValVT));
6957 
6958   return DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
6959 }
6960 
6961 SDValue PPCTargetLowering::LowerFormalArguments_AIX(
6962     SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
6963     const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
6964     SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
6965 
6966   assert((CallConv == CallingConv::C || CallConv == CallingConv::Cold ||
6967           CallConv == CallingConv::Fast) &&
6968          "Unexpected calling convention!");
6969 
6970   if (isVarArg)
6971     report_fatal_error("This call type is unimplemented on AIX.");
6972 
6973   if (getTargetMachine().Options.GuaranteedTailCallOpt)
6974     report_fatal_error("Tail call support is unimplemented on AIX.");
6975 
6976   if (useSoftFloat())
6977     report_fatal_error("Soft float support is unimplemented on AIX.");
6978 
6979   const PPCSubtarget &Subtarget =
6980       static_cast<const PPCSubtarget &>(DAG.getSubtarget());
6981   if (Subtarget.hasQPX())
6982     report_fatal_error("QPX support is not supported on AIX.");
6983 
6984   const bool IsPPC64 = Subtarget.isPPC64();
6985   const unsigned PtrByteSize = IsPPC64 ? 8 : 4;
6986 
6987   // Assign locations to all of the incoming arguments.
6988   SmallVector<CCValAssign, 16> ArgLocs;
6989   MachineFunction &MF = DAG.getMachineFunction();
6990   CCState CCInfo(CallConv, isVarArg, MF, ArgLocs, *DAG.getContext());
6991 
6992   const EVT PtrVT = getPointerTy(MF.getDataLayout());
6993   // Reserve space for the linkage area on the stack.
6994   const unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
6995   CCInfo.AllocateStack(LinkageSize, PtrByteSize);
6996   CCInfo.AnalyzeFormalArguments(Ins, CC_AIX);
6997 
6998   for (CCValAssign &VA : ArgLocs) {
6999     EVT ValVT = VA.getValVT();
7000     MVT LocVT = VA.getLocVT();
7001     ISD::ArgFlagsTy Flags = Ins[VA.getValNo()].Flags;
7002     assert(!Flags.isByVal() &&
7003            "Passing structure by value is unimplemented for formal arguments.");
7004     assert((VA.isRegLoc() || VA.isMemLoc()) &&
7005            "Unexpected location for function call argument.");
7006 
7007     // For compatibility with the AIX XL compiler, the float args in the
7008     // parameter save area are initialized even if the argument is available
7009     // in register.  The caller is required to initialize both the register
7010     // and memory, however, the callee can choose to expect it in either.
7011     // The memloc is dismissed here because the argument is retrieved from
7012     // the register.
7013     if (VA.isMemLoc() && VA.needsCustom())
7014       continue;
7015 
7016     if (VA.isRegLoc()) {
7017       MVT::SimpleValueType SVT = ValVT.getSimpleVT().SimpleTy;
7018       unsigned VReg =
7019           MF.addLiveIn(VA.getLocReg(), getRegClassForSVT(SVT, IsPPC64));
7020       SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, VReg, LocVT);
7021       if (ValVT.isScalarInteger() &&
7022           (ValVT.getSizeInBits() < LocVT.getSizeInBits())) {
7023         ArgValue =
7024             truncateScalarIntegerArg(Flags, ValVT, DAG, ArgValue, LocVT, dl);
7025       }
7026       InVals.push_back(ArgValue);
7027       continue;
7028     }
7029 
7030     const unsigned LocSize = LocVT.getStoreSize();
7031     const unsigned ValSize = ValVT.getStoreSize();
7032     assert((ValSize <= LocSize) && "Object size is larger than size of MemLoc");
7033     int CurArgOffset = VA.getLocMemOffset();
7034     // Objects are right-justified because AIX is big-endian.
7035     if (LocSize > ValSize)
7036       CurArgOffset += LocSize - ValSize;
7037     MachineFrameInfo &MFI = MF.getFrameInfo();
7038     // Potential tail calls could cause overwriting of argument stack slots.
7039     const bool IsImmutable =
7040         !(getTargetMachine().Options.GuaranteedTailCallOpt &&
7041           (CallConv == CallingConv::Fast));
7042     int FI = MFI.CreateFixedObject(ValSize, CurArgOffset, IsImmutable);
7043     SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
7044     SDValue ArgValue = DAG.getLoad(ValVT, dl, Chain, FIN, MachinePointerInfo());
7045     InVals.push_back(ArgValue);
7046   }
7047 
7048   // On AIX a minimum of 8 words is saved to the parameter save area.
7049   const unsigned MinParameterSaveArea = 8 * PtrByteSize;
7050   // Area that is at least reserved in the caller of this function.
7051   unsigned CallerReservedArea =
7052       std::max(CCInfo.getNextStackOffset(), LinkageSize + MinParameterSaveArea);
7053 
7054   // Set the size that is at least reserved in caller of this function. Tail
7055   // call optimized function's reserved stack space needs to be aligned so
7056   // that taking the difference between two stack areas will result in an
7057   // aligned stack.
7058   CallerReservedArea =
7059       EnsureStackAlignment(Subtarget.getFrameLowering(), CallerReservedArea);
7060   PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
7061   FuncInfo->setMinReservedArea(CallerReservedArea);
7062 
7063   return Chain;
7064 }
7065 
7066 SDValue PPCTargetLowering::LowerCall_AIX(
7067     SDValue Chain, SDValue Callee, CallFlags CFlags,
7068     const SmallVectorImpl<ISD::OutputArg> &Outs,
7069     const SmallVectorImpl<SDValue> &OutVals,
7070     const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
7071     SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals,
7072     ImmutableCallSite CS) const {
7073 
7074   assert((CFlags.CallConv == CallingConv::C ||
7075           CFlags.CallConv == CallingConv::Cold ||
7076           CFlags.CallConv == CallingConv::Fast) &&
7077          "Unexpected calling convention!");
7078 
7079   if (CFlags.IsPatchPoint)
7080     report_fatal_error("This call type is unimplemented on AIX.");
7081 
7082   const PPCSubtarget& Subtarget =
7083       static_cast<const PPCSubtarget&>(DAG.getSubtarget());
7084   if (Subtarget.hasQPX())
7085     report_fatal_error("QPX is not supported on AIX.");
7086   if (Subtarget.hasAltivec())
7087     report_fatal_error("Altivec support is unimplemented on AIX.");
7088 
7089   MachineFunction &MF = DAG.getMachineFunction();
7090   SmallVector<CCValAssign, 16> ArgLocs;
7091   CCState CCInfo(CFlags.CallConv, CFlags.IsVarArg, MF, ArgLocs,
7092                  *DAG.getContext());
7093 
7094   // Reserve space for the linkage save area (LSA) on the stack.
7095   // In both PPC32 and PPC64 there are 6 reserved slots in the LSA:
7096   //   [SP][CR][LR][2 x reserved][TOC].
7097   // The LSA is 24 bytes (6x4) in PPC32 and 48 bytes (6x8) in PPC64.
7098   const unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
7099   const bool IsPPC64 = Subtarget.isPPC64();
7100   const EVT PtrVT = getPointerTy(DAG.getDataLayout());
7101   const unsigned PtrByteSize = IsPPC64 ? 8 : 4;
7102   CCInfo.AllocateStack(LinkageSize, PtrByteSize);
7103   CCInfo.AnalyzeCallOperands(Outs, CC_AIX);
7104 
7105   // The prolog code of the callee may store up to 8 GPR argument registers to
7106   // the stack, allowing va_start to index over them in memory if the callee
7107   // is variadic.
7108   // Because we cannot tell if this is needed on the caller side, we have to
7109   // conservatively assume that it is needed.  As such, make sure we have at
7110   // least enough stack space for the caller to store the 8 GPRs.
7111   const unsigned MinParameterSaveAreaSize = 8 * PtrByteSize;
7112   const unsigned NumBytes = std::max(LinkageSize + MinParameterSaveAreaSize,
7113                                      CCInfo.getNextStackOffset());
7114 
7115   // Adjust the stack pointer for the new arguments...
7116   // These operations are automatically eliminated by the prolog/epilog pass.
7117   Chain = DAG.getCALLSEQ_START(Chain, NumBytes, 0, dl);
7118   SDValue CallSeqStart = Chain;
7119 
7120   SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
7121   SmallVector<SDValue, 8> MemOpChains;
7122 
7123   // Set up a copy of the stack pointer for loading and storing any
7124   // arguments that may not fit in the registers available for argument
7125   // passing.
7126   const SDValue StackPtr = IsPPC64 ? DAG.getRegister(PPC::X1, MVT::i64)
7127                                    : DAG.getRegister(PPC::R1, MVT::i32);
7128 
7129   for (unsigned I = 0, E = ArgLocs.size(); I != E;) {
7130     CCValAssign &VA = ArgLocs[I++];
7131 
7132     SDValue Arg = OutVals[VA.getValNo()];
7133 
7134     if (!VA.isRegLoc() && !VA.isMemLoc())
7135       report_fatal_error("Unexpected location for function call argument.");
7136 
7137     switch (VA.getLocInfo()) {
7138     default:
7139       report_fatal_error("Unexpected argument extension type.");
7140     case CCValAssign::Full:
7141       break;
7142     case CCValAssign::ZExt:
7143       Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
7144       break;
7145     case CCValAssign::SExt:
7146       Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
7147       break;
7148     }
7149 
7150     if (VA.isRegLoc() && !VA.needsCustom()) {
7151       RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
7152       continue;
7153     }
7154 
7155     if (VA.isMemLoc()) {
7156       SDValue PtrOff =
7157           DAG.getConstant(VA.getLocMemOffset(), dl, StackPtr.getValueType());
7158       PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
7159       MemOpChains.push_back(
7160           DAG.getStore(Chain, dl, Arg, PtrOff, MachinePointerInfo()));
7161 
7162       continue;
7163     }
7164 
7165     // Custom handling is used for GPR initializations for vararg float
7166     // arguments.
7167     assert(VA.isRegLoc() && VA.needsCustom() && CFlags.IsVarArg &&
7168            VA.getValVT().isFloatingPoint() && VA.getLocVT().isInteger() &&
7169            "Unexpected register handling for calling convention.");
7170 
7171     SDValue ArgAsInt =
7172         DAG.getBitcast(MVT::getIntegerVT(VA.getValVT().getSizeInBits()), Arg);
7173 
7174     if (Arg.getValueType().getStoreSize() == VA.getLocVT().getStoreSize())
7175       // f32 in 32-bit GPR
7176       // f64 in 64-bit GPR
7177       RegsToPass.push_back(std::make_pair(VA.getLocReg(), ArgAsInt));
7178     else if (Arg.getValueType().getSizeInBits() < VA.getLocVT().getSizeInBits())
7179       // f32 in 64-bit GPR.
7180       RegsToPass.push_back(std::make_pair(
7181           VA.getLocReg(), DAG.getZExtOrTrunc(ArgAsInt, dl, VA.getLocVT())));
7182     else {
7183       // f64 in two 32-bit GPRs
7184       // The 2 GPRs are marked custom and expected to be adjacent in ArgLocs.
7185       assert(Arg.getValueType() == MVT::f64 && CFlags.IsVarArg && !IsPPC64 &&
7186              "Unexpected custom register for argument!");
7187       CCValAssign &GPR1 = VA;
7188       SDValue MSWAsI64 = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgAsInt,
7189                                      DAG.getConstant(32, dl, MVT::i8));
7190       RegsToPass.push_back(std::make_pair(
7191           GPR1.getLocReg(), DAG.getZExtOrTrunc(MSWAsI64, dl, MVT::i32)));
7192 
7193       if (I != E) {
7194         // If only 1 GPR was available, there will only be one custom GPR and
7195         // the argument will also pass in memory.
7196         CCValAssign &PeekArg = ArgLocs[I];
7197         if (PeekArg.isRegLoc() && PeekArg.getValNo() == PeekArg.getValNo()) {
7198           assert(PeekArg.needsCustom() && "A second custom GPR is expected.");
7199           CCValAssign &GPR2 = ArgLocs[I++];
7200           RegsToPass.push_back(std::make_pair(
7201               GPR2.getLocReg(), DAG.getZExtOrTrunc(ArgAsInt, dl, MVT::i32)));
7202         }
7203       }
7204     }
7205   }
7206 
7207   if (!MemOpChains.empty())
7208     Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
7209 
7210   // For indirect calls, we need to save the TOC base to the stack for
7211   // restoration after the call.
7212   if (CFlags.IsIndirect) {
7213     assert(!CFlags.IsTailCall && "Indirect tail-calls not supported.");
7214     const MCRegister TOCBaseReg = Subtarget.getTOCPointerRegister();
7215     const MCRegister StackPtrReg = Subtarget.getStackPointerRegister();
7216     const MVT PtrVT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
7217     const unsigned TOCSaveOffset =
7218         Subtarget.getFrameLowering()->getTOCSaveOffset();
7219 
7220     setUsesTOCBasePtr(DAG);
7221     SDValue Val = DAG.getCopyFromReg(Chain, dl, TOCBaseReg, PtrVT);
7222     SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset, dl);
7223     SDValue StackPtr = DAG.getRegister(StackPtrReg, PtrVT);
7224     SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
7225     Chain = DAG.getStore(
7226         Val.getValue(1), dl, Val, AddPtr,
7227         MachinePointerInfo::getStack(DAG.getMachineFunction(), TOCSaveOffset));
7228   }
7229 
7230   // Build a sequence of copy-to-reg nodes chained together with token chain
7231   // and flag operands which copy the outgoing args into the appropriate regs.
7232   SDValue InFlag;
7233   for (auto Reg : RegsToPass) {
7234     Chain = DAG.getCopyToReg(Chain, dl, Reg.first, Reg.second, InFlag);
7235     InFlag = Chain.getValue(1);
7236   }
7237 
7238   const int SPDiff = 0;
7239   return FinishCall(CFlags, dl, DAG, RegsToPass, InFlag, Chain, CallSeqStart,
7240                     Callee, SPDiff, NumBytes, Ins, InVals, CS);
7241 }
7242 
7243 bool
7244 PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
7245                                   MachineFunction &MF, bool isVarArg,
7246                                   const SmallVectorImpl<ISD::OutputArg> &Outs,
7247                                   LLVMContext &Context) const {
7248   SmallVector<CCValAssign, 16> RVLocs;
7249   CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context);
7250   return CCInfo.CheckReturn(
7251       Outs, (Subtarget.isSVR4ABI() && CallConv == CallingConv::Cold)
7252                 ? RetCC_PPC_Cold
7253                 : RetCC_PPC);
7254 }
7255 
7256 SDValue
7257 PPCTargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
7258                                bool isVarArg,
7259                                const SmallVectorImpl<ISD::OutputArg> &Outs,
7260                                const SmallVectorImpl<SDValue> &OutVals,
7261                                const SDLoc &dl, SelectionDAG &DAG) const {
7262   SmallVector<CCValAssign, 16> RVLocs;
7263   CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
7264                  *DAG.getContext());
7265   CCInfo.AnalyzeReturn(Outs,
7266                        (Subtarget.isSVR4ABI() && CallConv == CallingConv::Cold)
7267                            ? RetCC_PPC_Cold
7268                            : RetCC_PPC);
7269 
7270   SDValue Flag;
7271   SmallVector<SDValue, 4> RetOps(1, Chain);
7272 
7273   // Copy the result values into the output registers.
7274   for (unsigned i = 0, RealResIdx = 0; i != RVLocs.size(); ++i, ++RealResIdx) {
7275     CCValAssign &VA = RVLocs[i];
7276     assert(VA.isRegLoc() && "Can only return in registers!");
7277 
7278     SDValue Arg = OutVals[RealResIdx];
7279 
7280     switch (VA.getLocInfo()) {
7281     default: llvm_unreachable("Unknown loc info!");
7282     case CCValAssign::Full: break;
7283     case CCValAssign::AExt:
7284       Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
7285       break;
7286     case CCValAssign::ZExt:
7287       Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
7288       break;
7289     case CCValAssign::SExt:
7290       Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
7291       break;
7292     }
7293     if (Subtarget.hasSPE() && VA.getLocVT() == MVT::f64) {
7294       bool isLittleEndian = Subtarget.isLittleEndian();
7295       // Legalize ret f64 -> ret 2 x i32.
7296       SDValue SVal =
7297           DAG.getNode(PPCISD::EXTRACT_SPE, dl, MVT::i32, Arg,
7298                       DAG.getIntPtrConstant(isLittleEndian ? 0 : 1, dl));
7299       Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), SVal, Flag);
7300       RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
7301       SVal = DAG.getNode(PPCISD::EXTRACT_SPE, dl, MVT::i32, Arg,
7302                          DAG.getIntPtrConstant(isLittleEndian ? 1 : 0, dl));
7303       Flag = Chain.getValue(1);
7304       VA = RVLocs[++i]; // skip ahead to next loc
7305       Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), SVal, Flag);
7306     } else
7307       Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
7308     Flag = Chain.getValue(1);
7309     RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
7310   }
7311 
7312   const PPCRegisterInfo *TRI = Subtarget.getRegisterInfo();
7313   const MCPhysReg *I =
7314     TRI->getCalleeSavedRegsViaCopy(&DAG.getMachineFunction());
7315   if (I) {
7316     for (; *I; ++I) {
7317 
7318       if (PPC::G8RCRegClass.contains(*I))
7319         RetOps.push_back(DAG.getRegister(*I, MVT::i64));
7320       else if (PPC::F8RCRegClass.contains(*I))
7321         RetOps.push_back(DAG.getRegister(*I, MVT::getFloatingPointVT(64)));
7322       else if (PPC::CRRCRegClass.contains(*I))
7323         RetOps.push_back(DAG.getRegister(*I, MVT::i1));
7324       else if (PPC::VRRCRegClass.contains(*I))
7325         RetOps.push_back(DAG.getRegister(*I, MVT::Other));
7326       else
7327         llvm_unreachable("Unexpected register class in CSRsViaCopy!");
7328     }
7329   }
7330 
7331   RetOps[0] = Chain;  // Update chain.
7332 
7333   // Add the flag if we have it.
7334   if (Flag.getNode())
7335     RetOps.push_back(Flag);
7336 
7337   return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
7338 }
7339 
7340 SDValue
7341 PPCTargetLowering::LowerGET_DYNAMIC_AREA_OFFSET(SDValue Op,
7342                                                 SelectionDAG &DAG) const {
7343   SDLoc dl(Op);
7344 
7345   // Get the correct type for integers.
7346   EVT IntVT = Op.getValueType();
7347 
7348   // Get the inputs.
7349   SDValue Chain = Op.getOperand(0);
7350   SDValue FPSIdx = getFramePointerFrameIndex(DAG);
7351   // Build a DYNAREAOFFSET node.
7352   SDValue Ops[2] = {Chain, FPSIdx};
7353   SDVTList VTs = DAG.getVTList(IntVT);
7354   return DAG.getNode(PPCISD::DYNAREAOFFSET, dl, VTs, Ops);
7355 }
7356 
7357 SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op,
7358                                              SelectionDAG &DAG) const {
7359   // When we pop the dynamic allocation we need to restore the SP link.
7360   SDLoc dl(Op);
7361 
7362   // Get the correct type for pointers.
7363   EVT PtrVT = getPointerTy(DAG.getDataLayout());
7364 
7365   // Construct the stack pointer operand.
7366   bool isPPC64 = Subtarget.isPPC64();
7367   unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
7368   SDValue StackPtr = DAG.getRegister(SP, PtrVT);
7369 
7370   // Get the operands for the STACKRESTORE.
7371   SDValue Chain = Op.getOperand(0);
7372   SDValue SaveSP = Op.getOperand(1);
7373 
7374   // Load the old link SP.
7375   SDValue LoadLinkSP =
7376       DAG.getLoad(PtrVT, dl, Chain, StackPtr, MachinePointerInfo());
7377 
7378   // Restore the stack pointer.
7379   Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
7380 
7381   // Store the old link SP.
7382   return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo());
7383 }
7384 
7385 SDValue PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG &DAG) const {
7386   MachineFunction &MF = DAG.getMachineFunction();
7387   bool isPPC64 = Subtarget.isPPC64();
7388   EVT PtrVT = getPointerTy(MF.getDataLayout());
7389 
7390   // Get current frame pointer save index.  The users of this index will be
7391   // primarily DYNALLOC instructions.
7392   PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
7393   int RASI = FI->getReturnAddrSaveIndex();
7394 
7395   // If the frame pointer save index hasn't been defined yet.
7396   if (!RASI) {
7397     // Find out what the fix offset of the frame pointer save area.
7398     int LROffset = Subtarget.getFrameLowering()->getReturnSaveOffset();
7399     // Allocate the frame index for frame pointer save area.
7400     RASI = MF.getFrameInfo().CreateFixedObject(isPPC64? 8 : 4, LROffset, false);
7401     // Save the result.
7402     FI->setReturnAddrSaveIndex(RASI);
7403   }
7404   return DAG.getFrameIndex(RASI, PtrVT);
7405 }
7406 
7407 SDValue
7408 PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
7409   MachineFunction &MF = DAG.getMachineFunction();
7410   bool isPPC64 = Subtarget.isPPC64();
7411   EVT PtrVT = getPointerTy(MF.getDataLayout());
7412 
7413   // Get current frame pointer save index.  The users of this index will be
7414   // primarily DYNALLOC instructions.
7415   PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
7416   int FPSI = FI->getFramePointerSaveIndex();
7417 
7418   // If the frame pointer save index hasn't been defined yet.
7419   if (!FPSI) {
7420     // Find out what the fix offset of the frame pointer save area.
7421     int FPOffset = Subtarget.getFrameLowering()->getFramePointerSaveOffset();
7422     // Allocate the frame index for frame pointer save area.
7423     FPSI = MF.getFrameInfo().CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
7424     // Save the result.
7425     FI->setFramePointerSaveIndex(FPSI);
7426   }
7427   return DAG.getFrameIndex(FPSI, PtrVT);
7428 }
7429 
7430 SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
7431                                                    SelectionDAG &DAG) const {
7432   // Get the inputs.
7433   SDValue Chain = Op.getOperand(0);
7434   SDValue Size  = Op.getOperand(1);
7435   SDLoc dl(Op);
7436 
7437   // Get the correct type for pointers.
7438   EVT PtrVT = getPointerTy(DAG.getDataLayout());
7439   // Negate the size.
7440   SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
7441                                 DAG.getConstant(0, dl, PtrVT), Size);
7442   // Construct a node for the frame pointer save index.
7443   SDValue FPSIdx = getFramePointerFrameIndex(DAG);
7444   // Build a DYNALLOC node.
7445   SDValue Ops[3] = { Chain, NegSize, FPSIdx };
7446   SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
7447   return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
7448 }
7449 
7450 SDValue PPCTargetLowering::LowerEH_DWARF_CFA(SDValue Op,
7451                                                      SelectionDAG &DAG) const {
7452   MachineFunction &MF = DAG.getMachineFunction();
7453 
7454   bool isPPC64 = Subtarget.isPPC64();
7455   EVT PtrVT = getPointerTy(DAG.getDataLayout());
7456 
7457   int FI = MF.getFrameInfo().CreateFixedObject(isPPC64 ? 8 : 4, 0, false);
7458   return DAG.getFrameIndex(FI, PtrVT);
7459 }
7460 
7461 SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
7462                                                SelectionDAG &DAG) const {
7463   SDLoc DL(Op);
7464   return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
7465                      DAG.getVTList(MVT::i32, MVT::Other),
7466                      Op.getOperand(0), Op.getOperand(1));
7467 }
7468 
7469 SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
7470                                                 SelectionDAG &DAG) const {
7471   SDLoc DL(Op);
7472   return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
7473                      Op.getOperand(0), Op.getOperand(1));
7474 }
7475 
7476 SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
7477   if (Op.getValueType().isVector())
7478     return LowerVectorLoad(Op, DAG);
7479 
7480   assert(Op.getValueType() == MVT::i1 &&
7481          "Custom lowering only for i1 loads");
7482 
7483   // First, load 8 bits into 32 bits, then truncate to 1 bit.
7484 
7485   SDLoc dl(Op);
7486   LoadSDNode *LD = cast<LoadSDNode>(Op);
7487 
7488   SDValue Chain = LD->getChain();
7489   SDValue BasePtr = LD->getBasePtr();
7490   MachineMemOperand *MMO = LD->getMemOperand();
7491 
7492   SDValue NewLD =
7493       DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(DAG.getDataLayout()), Chain,
7494                      BasePtr, MVT::i8, MMO);
7495   SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
7496 
7497   SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
7498   return DAG.getMergeValues(Ops, dl);
7499 }
7500 
7501 SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
7502   if (Op.getOperand(1).getValueType().isVector())
7503     return LowerVectorStore(Op, DAG);
7504 
7505   assert(Op.getOperand(1).getValueType() == MVT::i1 &&
7506          "Custom lowering only for i1 stores");
7507 
7508   // First, zero extend to 32 bits, then use a truncating store to 8 bits.
7509 
7510   SDLoc dl(Op);
7511   StoreSDNode *ST = cast<StoreSDNode>(Op);
7512 
7513   SDValue Chain = ST->getChain();
7514   SDValue BasePtr = ST->getBasePtr();
7515   SDValue Value = ST->getValue();
7516   MachineMemOperand *MMO = ST->getMemOperand();
7517 
7518   Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(DAG.getDataLayout()),
7519                       Value);
7520   return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
7521 }
7522 
7523 // FIXME: Remove this once the ANDI glue bug is fixed:
7524 SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
7525   assert(Op.getValueType() == MVT::i1 &&
7526          "Custom lowering only for i1 results");
7527 
7528   SDLoc DL(Op);
7529   return DAG.getNode(PPCISD::ANDI_rec_1_GT_BIT, DL, MVT::i1, Op.getOperand(0));
7530 }
7531 
7532 SDValue PPCTargetLowering::LowerTRUNCATEVector(SDValue Op,
7533                                                SelectionDAG &DAG) const {
7534 
7535   // Implements a vector truncate that fits in a vector register as a shuffle.
7536   // We want to legalize vector truncates down to where the source fits in
7537   // a vector register (and target is therefore smaller than vector register
7538   // size).  At that point legalization will try to custom lower the sub-legal
7539   // result and get here - where we can contain the truncate as a single target
7540   // operation.
7541 
7542   // For example a trunc <2 x i16> to <2 x i8> could be visualized as follows:
7543   //   <MSB1|LSB1, MSB2|LSB2> to <LSB1, LSB2>
7544   //
7545   // We will implement it for big-endian ordering as this (where x denotes
7546   // undefined):
7547   //   < MSB1|LSB1, MSB2|LSB2, uu, uu, uu, uu, uu, uu> to
7548   //   < LSB1, LSB2, u, u, u, u, u, u, u, u, u, u, u, u, u, u>
7549   //
7550   // The same operation in little-endian ordering will be:
7551   //   <uu, uu, uu, uu, uu, uu, LSB2|MSB2, LSB1|MSB1> to
7552   //   <u, u, u, u, u, u, u, u, u, u, u, u, u, u, LSB2, LSB1>
7553 
7554   assert(Op.getValueType().isVector() && "Vector type expected.");
7555 
7556   SDLoc DL(Op);
7557   SDValue N1 = Op.getOperand(0);
7558   unsigned SrcSize = N1.getValueType().getSizeInBits();
7559   assert(SrcSize <= 128 && "Source must fit in an Altivec/VSX vector");
7560   SDValue WideSrc = SrcSize == 128 ? N1 : widenVec(DAG, N1, DL);
7561 
7562   EVT TrgVT = Op.getValueType();
7563   unsigned TrgNumElts = TrgVT.getVectorNumElements();
7564   EVT EltVT = TrgVT.getVectorElementType();
7565   unsigned WideNumElts = 128 / EltVT.getSizeInBits();
7566   EVT WideVT = EVT::getVectorVT(*DAG.getContext(), EltVT, WideNumElts);
7567 
7568   // First list the elements we want to keep.
7569   unsigned SizeMult = SrcSize / TrgVT.getSizeInBits();
7570   SmallVector<int, 16> ShuffV;
7571   if (Subtarget.isLittleEndian())
7572     for (unsigned i = 0; i < TrgNumElts; ++i)
7573       ShuffV.push_back(i * SizeMult);
7574   else
7575     for (unsigned i = 1; i <= TrgNumElts; ++i)
7576       ShuffV.push_back(i * SizeMult - 1);
7577 
7578   // Populate the remaining elements with undefs.
7579   for (unsigned i = TrgNumElts; i < WideNumElts; ++i)
7580     // ShuffV.push_back(i + WideNumElts);
7581     ShuffV.push_back(WideNumElts + 1);
7582 
7583   SDValue Conv = DAG.getNode(ISD::BITCAST, DL, WideVT, WideSrc);
7584   return DAG.getVectorShuffle(WideVT, DL, Conv, DAG.getUNDEF(WideVT), ShuffV);
7585 }
7586 
7587 /// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
7588 /// possible.
7589 SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
7590   // Not FP? Not a fsel.
7591   if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
7592       !Op.getOperand(2).getValueType().isFloatingPoint())
7593     return Op;
7594 
7595   bool HasNoInfs = DAG.getTarget().Options.NoInfsFPMath;
7596   bool HasNoNaNs = DAG.getTarget().Options.NoNaNsFPMath;
7597   // We might be able to do better than this under some circumstances, but in
7598   // general, fsel-based lowering of select is a finite-math-only optimization.
7599   // For more information, see section F.3 of the 2.06 ISA specification.
7600   // With ISA 3.0, we have xsmaxcdp/xsmincdp which are OK to emit even in the
7601   // presence of infinities.
7602   if (!Subtarget.hasP9Vector() && (!HasNoInfs || !HasNoNaNs))
7603     return Op;
7604   ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
7605 
7606   EVT ResVT = Op.getValueType();
7607   EVT CmpVT = Op.getOperand(0).getValueType();
7608   SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
7609   SDValue TV  = Op.getOperand(2), FV  = Op.getOperand(3);
7610   SDLoc dl(Op);
7611 
7612   if (Subtarget.hasP9Vector() && LHS == TV && RHS == FV) {
7613     switch (CC) {
7614     default:
7615       // Not a min/max but with finite math, we may still be able to use fsel.
7616       if (HasNoInfs && HasNoNaNs)
7617         break;
7618       return Op;
7619     case ISD::SETOGT:
7620     case ISD::SETGT:
7621       return DAG.getNode(PPCISD::XSMAXCDP, dl, Op.getValueType(), LHS, RHS);
7622     case ISD::SETOLT:
7623     case ISD::SETLT:
7624       return DAG.getNode(PPCISD::XSMINCDP, dl, Op.getValueType(), LHS, RHS);
7625     }
7626   } else if (!HasNoInfs || !HasNoNaNs)
7627     return Op;
7628 
7629   // TODO: Propagate flags from the select rather than global settings.
7630   SDNodeFlags Flags;
7631   Flags.setNoInfs(true);
7632   Flags.setNoNaNs(true);
7633 
7634   // If the RHS of the comparison is a 0.0, we don't need to do the
7635   // subtraction at all.
7636   SDValue Sel1;
7637   if (isFloatingPointZero(RHS))
7638     switch (CC) {
7639     default: break;       // SETUO etc aren't handled by fsel.
7640     case ISD::SETNE:
7641       std::swap(TV, FV);
7642       LLVM_FALLTHROUGH;
7643     case ISD::SETEQ:
7644       if (LHS.getValueType() == MVT::f32)   // Comparison is always 64-bits
7645         LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
7646       Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
7647       if (Sel1.getValueType() == MVT::f32)   // Comparison is always 64-bits
7648         Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
7649       return DAG.getNode(PPCISD::FSEL, dl, ResVT,
7650                          DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
7651     case ISD::SETULT:
7652     case ISD::SETLT:
7653       std::swap(TV, FV);  // fsel is natively setge, swap operands for setlt
7654       LLVM_FALLTHROUGH;
7655     case ISD::SETOGE:
7656     case ISD::SETGE:
7657       if (LHS.getValueType() == MVT::f32)   // Comparison is always 64-bits
7658         LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
7659       return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
7660     case ISD::SETUGT:
7661     case ISD::SETGT:
7662       std::swap(TV, FV);  // fsel is natively setge, swap operands for setlt
7663       LLVM_FALLTHROUGH;
7664     case ISD::SETOLE:
7665     case ISD::SETLE:
7666       if (LHS.getValueType() == MVT::f32)   // Comparison is always 64-bits
7667         LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
7668       return DAG.getNode(PPCISD::FSEL, dl, ResVT,
7669                          DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
7670     }
7671 
7672   SDValue Cmp;
7673   switch (CC) {
7674   default: break;       // SETUO etc aren't handled by fsel.
7675   case ISD::SETNE:
7676     std::swap(TV, FV);
7677     LLVM_FALLTHROUGH;
7678   case ISD::SETEQ:
7679     Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS, Flags);
7680     if (Cmp.getValueType() == MVT::f32)   // Comparison is always 64-bits
7681       Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
7682     Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
7683     if (Sel1.getValueType() == MVT::f32)   // Comparison is always 64-bits
7684       Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
7685     return DAG.getNode(PPCISD::FSEL, dl, ResVT,
7686                        DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
7687   case ISD::SETULT:
7688   case ISD::SETLT:
7689     Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS, Flags);
7690     if (Cmp.getValueType() == MVT::f32)   // Comparison is always 64-bits
7691       Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
7692     return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
7693   case ISD::SETOGE:
7694   case ISD::SETGE:
7695     Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS, Flags);
7696     if (Cmp.getValueType() == MVT::f32)   // Comparison is always 64-bits
7697       Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
7698     return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
7699   case ISD::SETUGT:
7700   case ISD::SETGT:
7701     Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS, Flags);
7702     if (Cmp.getValueType() == MVT::f32)   // Comparison is always 64-bits
7703       Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
7704     return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
7705   case ISD::SETOLE:
7706   case ISD::SETLE:
7707     Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS, Flags);
7708     if (Cmp.getValueType() == MVT::f32)   // Comparison is always 64-bits
7709       Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
7710     return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
7711   }
7712   return Op;
7713 }
7714 
7715 void PPCTargetLowering::LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI,
7716                                                SelectionDAG &DAG,
7717                                                const SDLoc &dl) const {
7718   assert(Op.getOperand(0).getValueType().isFloatingPoint());
7719   SDValue Src = Op.getOperand(0);
7720   if (Src.getValueType() == MVT::f32)
7721     Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
7722 
7723   SDValue Tmp;
7724   switch (Op.getSimpleValueType().SimpleTy) {
7725   default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
7726   case MVT::i32:
7727     Tmp = DAG.getNode(
7728         Op.getOpcode() == ISD::FP_TO_SINT
7729             ? PPCISD::FCTIWZ
7730             : (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ : PPCISD::FCTIDZ),
7731         dl, MVT::f64, Src);
7732     break;
7733   case MVT::i64:
7734     assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
7735            "i64 FP_TO_UINT is supported only with FPCVT");
7736     Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
7737                                                         PPCISD::FCTIDUZ,
7738                       dl, MVT::f64, Src);
7739     break;
7740   }
7741 
7742   // Convert the FP value to an int value through memory.
7743   bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
7744     (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
7745   SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
7746   int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
7747   MachinePointerInfo MPI =
7748       MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI);
7749 
7750   // Emit a store to the stack slot.
7751   SDValue Chain;
7752   if (i32Stack) {
7753     MachineFunction &MF = DAG.getMachineFunction();
7754     MachineMemOperand *MMO =
7755       MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
7756     SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
7757     Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
7758               DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
7759   } else
7760     Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, MPI);
7761 
7762   // Result is a load from the stack slot.  If loading 4 bytes, make sure to
7763   // add in a bias on big endian.
7764   if (Op.getValueType() == MVT::i32 && !i32Stack) {
7765     FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
7766                         DAG.getConstant(4, dl, FIPtr.getValueType()));
7767     MPI = MPI.getWithOffset(Subtarget.isLittleEndian() ? 0 : 4);
7768   }
7769 
7770   RLI.Chain = Chain;
7771   RLI.Ptr = FIPtr;
7772   RLI.MPI = MPI;
7773 }
7774 
7775 /// Custom lowers floating point to integer conversions to use
7776 /// the direct move instructions available in ISA 2.07 to avoid the
7777 /// need for load/store combinations.
7778 SDValue PPCTargetLowering::LowerFP_TO_INTDirectMove(SDValue Op,
7779                                                     SelectionDAG &DAG,
7780                                                     const SDLoc &dl) const {
7781   assert(Op.getOperand(0).getValueType().isFloatingPoint());
7782   SDValue Src = Op.getOperand(0);
7783 
7784   if (Src.getValueType() == MVT::f32)
7785     Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
7786 
7787   SDValue Tmp;
7788   switch (Op.getSimpleValueType().SimpleTy) {
7789   default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
7790   case MVT::i32:
7791     Tmp = DAG.getNode(
7792         Op.getOpcode() == ISD::FP_TO_SINT
7793             ? PPCISD::FCTIWZ
7794             : (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ : PPCISD::FCTIDZ),
7795         dl, MVT::f64, Src);
7796     Tmp = DAG.getNode(PPCISD::MFVSR, dl, MVT::i32, Tmp);
7797     break;
7798   case MVT::i64:
7799     assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
7800            "i64 FP_TO_UINT is supported only with FPCVT");
7801     Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
7802                                                         PPCISD::FCTIDUZ,
7803                       dl, MVT::f64, Src);
7804     Tmp = DAG.getNode(PPCISD::MFVSR, dl, MVT::i64, Tmp);
7805     break;
7806   }
7807   return Tmp;
7808 }
7809 
7810 SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
7811                                           const SDLoc &dl) const {
7812 
7813   // FP to INT conversions are legal for f128.
7814   if (EnableQuadPrecision && (Op->getOperand(0).getValueType() == MVT::f128))
7815     return Op;
7816 
7817   // Expand ppcf128 to i32 by hand for the benefit of llvm-gcc bootstrap on
7818   // PPC (the libcall is not available).
7819   if (Op.getOperand(0).getValueType() == MVT::ppcf128) {
7820     if (Op.getValueType() == MVT::i32) {
7821       if (Op.getOpcode() == ISD::FP_TO_SINT) {
7822         SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
7823                                  MVT::f64, Op.getOperand(0),
7824                                  DAG.getIntPtrConstant(0, dl));
7825         SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
7826                                  MVT::f64, Op.getOperand(0),
7827                                  DAG.getIntPtrConstant(1, dl));
7828 
7829         // Add the two halves of the long double in round-to-zero mode.
7830         SDValue Res = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
7831 
7832         // Now use a smaller FP_TO_SINT.
7833         return DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Res);
7834       }
7835       if (Op.getOpcode() == ISD::FP_TO_UINT) {
7836         const uint64_t TwoE31[] = {0x41e0000000000000LL, 0};
7837         APFloat APF = APFloat(APFloat::PPCDoubleDouble(), APInt(128, TwoE31));
7838         SDValue Tmp = DAG.getConstantFP(APF, dl, MVT::ppcf128);
7839         //  X>=2^31 ? (int)(X-2^31)+0x80000000 : (int)X
7840         // FIXME: generated code sucks.
7841         // TODO: Are there fast-math-flags to propagate to this FSUB?
7842         SDValue True = DAG.getNode(ISD::FSUB, dl, MVT::ppcf128,
7843                                    Op.getOperand(0), Tmp);
7844         True = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, True);
7845         True = DAG.getNode(ISD::ADD, dl, MVT::i32, True,
7846                            DAG.getConstant(0x80000000, dl, MVT::i32));
7847         SDValue False = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32,
7848                                     Op.getOperand(0));
7849         return DAG.getSelectCC(dl, Op.getOperand(0), Tmp, True, False,
7850                                ISD::SETGE);
7851       }
7852     }
7853 
7854     return SDValue();
7855   }
7856 
7857   if (Subtarget.hasDirectMove() && Subtarget.isPPC64())
7858     return LowerFP_TO_INTDirectMove(Op, DAG, dl);
7859 
7860   ReuseLoadInfo RLI;
7861   LowerFP_TO_INTForReuse(Op, RLI, DAG, dl);
7862 
7863   return DAG.getLoad(Op.getValueType(), dl, RLI.Chain, RLI.Ptr, RLI.MPI,
7864                      RLI.Alignment, RLI.MMOFlags(), RLI.AAInfo, RLI.Ranges);
7865 }
7866 
7867 // We're trying to insert a regular store, S, and then a load, L. If the
7868 // incoming value, O, is a load, we might just be able to have our load use the
7869 // address used by O. However, we don't know if anything else will store to
7870 // that address before we can load from it. To prevent this situation, we need
7871 // to insert our load, L, into the chain as a peer of O. To do this, we give L
7872 // the same chain operand as O, we create a token factor from the chain results
7873 // of O and L, and we replace all uses of O's chain result with that token
7874 // factor (see spliceIntoChain below for this last part).
7875 bool PPCTargetLowering::canReuseLoadAddress(SDValue Op, EVT MemVT,
7876                                             ReuseLoadInfo &RLI,
7877                                             SelectionDAG &DAG,
7878                                             ISD::LoadExtType ET) const {
7879   SDLoc dl(Op);
7880   if (ET == ISD::NON_EXTLOAD &&
7881       (Op.getOpcode() == ISD::FP_TO_UINT ||
7882        Op.getOpcode() == ISD::FP_TO_SINT) &&
7883       isOperationLegalOrCustom(Op.getOpcode(),
7884                                Op.getOperand(0).getValueType())) {
7885 
7886     LowerFP_TO_INTForReuse(Op, RLI, DAG, dl);
7887     return true;
7888   }
7889 
7890   LoadSDNode *LD = dyn_cast<LoadSDNode>(Op);
7891   if (!LD || LD->getExtensionType() != ET || LD->isVolatile() ||
7892       LD->isNonTemporal())
7893     return false;
7894   if (LD->getMemoryVT() != MemVT)
7895     return false;
7896 
7897   RLI.Ptr = LD->getBasePtr();
7898   if (LD->isIndexed() && !LD->getOffset().isUndef()) {
7899     assert(LD->getAddressingMode() == ISD::PRE_INC &&
7900            "Non-pre-inc AM on PPC?");
7901     RLI.Ptr = DAG.getNode(ISD::ADD, dl, RLI.Ptr.getValueType(), RLI.Ptr,
7902                           LD->getOffset());
7903   }
7904 
7905   RLI.Chain = LD->getChain();
7906   RLI.MPI = LD->getPointerInfo();
7907   RLI.IsDereferenceable = LD->isDereferenceable();
7908   RLI.IsInvariant = LD->isInvariant();
7909   RLI.Alignment = LD->getAlignment();
7910   RLI.AAInfo = LD->getAAInfo();
7911   RLI.Ranges = LD->getRanges();
7912 
7913   RLI.ResChain = SDValue(LD, LD->isIndexed() ? 2 : 1);
7914   return true;
7915 }
7916 
7917 // Given the head of the old chain, ResChain, insert a token factor containing
7918 // it and NewResChain, and make users of ResChain now be users of that token
7919 // factor.
7920 // TODO: Remove and use DAG::makeEquivalentMemoryOrdering() instead.
7921 void PPCTargetLowering::spliceIntoChain(SDValue ResChain,
7922                                         SDValue NewResChain,
7923                                         SelectionDAG &DAG) const {
7924   if (!ResChain)
7925     return;
7926 
7927   SDLoc dl(NewResChain);
7928 
7929   SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
7930                            NewResChain, DAG.getUNDEF(MVT::Other));
7931   assert(TF.getNode() != NewResChain.getNode() &&
7932          "A new TF really is required here");
7933 
7934   DAG.ReplaceAllUsesOfValueWith(ResChain, TF);
7935   DAG.UpdateNodeOperands(TF.getNode(), ResChain, NewResChain);
7936 }
7937 
7938 /// Analyze profitability of direct move
7939 /// prefer float load to int load plus direct move
7940 /// when there is no integer use of int load
7941 bool PPCTargetLowering::directMoveIsProfitable(const SDValue &Op) const {
7942   SDNode *Origin = Op.getOperand(0).getNode();
7943   if (Origin->getOpcode() != ISD::LOAD)
7944     return true;
7945 
7946   // If there is no LXSIBZX/LXSIHZX, like Power8,
7947   // prefer direct move if the memory size is 1 or 2 bytes.
7948   MachineMemOperand *MMO = cast<LoadSDNode>(Origin)->getMemOperand();
7949   if (!Subtarget.hasP9Vector() && MMO->getSize() <= 2)
7950     return true;
7951 
7952   for (SDNode::use_iterator UI = Origin->use_begin(),
7953                             UE = Origin->use_end();
7954        UI != UE; ++UI) {
7955 
7956     // Only look at the users of the loaded value.
7957     if (UI.getUse().get().getResNo() != 0)
7958       continue;
7959 
7960     if (UI->getOpcode() != ISD::SINT_TO_FP &&
7961         UI->getOpcode() != ISD::UINT_TO_FP)
7962       return true;
7963   }
7964 
7965   return false;
7966 }
7967 
7968 /// Custom lowers integer to floating point conversions to use
7969 /// the direct move instructions available in ISA 2.07 to avoid the
7970 /// need for load/store combinations.
7971 SDValue PPCTargetLowering::LowerINT_TO_FPDirectMove(SDValue Op,
7972                                                     SelectionDAG &DAG,
7973                                                     const SDLoc &dl) const {
7974   assert((Op.getValueType() == MVT::f32 ||
7975           Op.getValueType() == MVT::f64) &&
7976          "Invalid floating point type as target of conversion");
7977   assert(Subtarget.hasFPCVT() &&
7978          "Int to FP conversions with direct moves require FPCVT");
7979   SDValue FP;
7980   SDValue Src = Op.getOperand(0);
7981   bool SinglePrec = Op.getValueType() == MVT::f32;
7982   bool WordInt = Src.getSimpleValueType().SimpleTy == MVT::i32;
7983   bool Signed = Op.getOpcode() == ISD::SINT_TO_FP;
7984   unsigned ConvOp = Signed ? (SinglePrec ? PPCISD::FCFIDS : PPCISD::FCFID) :
7985                              (SinglePrec ? PPCISD::FCFIDUS : PPCISD::FCFIDU);
7986 
7987   if (WordInt) {
7988     FP = DAG.getNode(Signed ? PPCISD::MTVSRA : PPCISD::MTVSRZ,
7989                      dl, MVT::f64, Src);
7990     FP = DAG.getNode(ConvOp, dl, SinglePrec ? MVT::f32 : MVT::f64, FP);
7991   }
7992   else {
7993     FP = DAG.getNode(PPCISD::MTVSRA, dl, MVT::f64, Src);
7994     FP = DAG.getNode(ConvOp, dl, SinglePrec ? MVT::f32 : MVT::f64, FP);
7995   }
7996 
7997   return FP;
7998 }
7999 
8000 static SDValue widenVec(SelectionDAG &DAG, SDValue Vec, const SDLoc &dl) {
8001 
8002   EVT VecVT = Vec.getValueType();
8003   assert(VecVT.isVector() && "Expected a vector type.");
8004   assert(VecVT.getSizeInBits() < 128 && "Vector is already full width.");
8005 
8006   EVT EltVT = VecVT.getVectorElementType();
8007   unsigned WideNumElts = 128 / EltVT.getSizeInBits();
8008   EVT WideVT = EVT::getVectorVT(*DAG.getContext(), EltVT, WideNumElts);
8009 
8010   unsigned NumConcat = WideNumElts / VecVT.getVectorNumElements();
8011   SmallVector<SDValue, 16> Ops(NumConcat);
8012   Ops[0] = Vec;
8013   SDValue UndefVec = DAG.getUNDEF(VecVT);
8014   for (unsigned i = 1; i < NumConcat; ++i)
8015     Ops[i] = UndefVec;
8016 
8017   return DAG.getNode(ISD::CONCAT_VECTORS, dl, WideVT, Ops);
8018 }
8019 
8020 SDValue PPCTargetLowering::LowerINT_TO_FPVector(SDValue Op, SelectionDAG &DAG,
8021                                                 const SDLoc &dl) const {
8022 
8023   unsigned Opc = Op.getOpcode();
8024   assert((Opc == ISD::UINT_TO_FP || Opc == ISD::SINT_TO_FP) &&
8025          "Unexpected conversion type");
8026   assert((Op.getValueType() == MVT::v2f64 || Op.getValueType() == MVT::v4f32) &&
8027          "Supports conversions to v2f64/v4f32 only.");
8028 
8029   bool SignedConv = Opc == ISD::SINT_TO_FP;
8030   bool FourEltRes = Op.getValueType() == MVT::v4f32;
8031 
8032   SDValue Wide = widenVec(DAG, Op.getOperand(0), dl);
8033   EVT WideVT = Wide.getValueType();
8034   unsigned WideNumElts = WideVT.getVectorNumElements();
8035   MVT IntermediateVT = FourEltRes ? MVT::v4i32 : MVT::v2i64;
8036 
8037   SmallVector<int, 16> ShuffV;
8038   for (unsigned i = 0; i < WideNumElts; ++i)
8039     ShuffV.push_back(i + WideNumElts);
8040 
8041   int Stride = FourEltRes ? WideNumElts / 4 : WideNumElts / 2;
8042   int SaveElts = FourEltRes ? 4 : 2;
8043   if (Subtarget.isLittleEndian())
8044     for (int i = 0; i < SaveElts; i++)
8045       ShuffV[i * Stride] = i;
8046   else
8047     for (int i = 1; i <= SaveElts; i++)
8048       ShuffV[i * Stride - 1] = i - 1;
8049 
8050   SDValue ShuffleSrc2 =
8051       SignedConv ? DAG.getUNDEF(WideVT) : DAG.getConstant(0, dl, WideVT);
8052   SDValue Arrange = DAG.getVectorShuffle(WideVT, dl, Wide, ShuffleSrc2, ShuffV);
8053 
8054   SDValue Extend;
8055   if (SignedConv) {
8056     Arrange = DAG.getBitcast(IntermediateVT, Arrange);
8057     EVT ExtVT = Op.getOperand(0).getValueType();
8058     if (Subtarget.hasP9Altivec())
8059       ExtVT = EVT::getVectorVT(*DAG.getContext(), WideVT.getVectorElementType(),
8060                                IntermediateVT.getVectorNumElements());
8061 
8062     Extend = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, IntermediateVT, Arrange,
8063                          DAG.getValueType(ExtVT));
8064   } else
8065     Extend = DAG.getNode(ISD::BITCAST, dl, IntermediateVT, Arrange);
8066 
8067   return DAG.getNode(Opc, dl, Op.getValueType(), Extend);
8068 }
8069 
8070 SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
8071                                           SelectionDAG &DAG) const {
8072   SDLoc dl(Op);
8073 
8074   EVT InVT = Op.getOperand(0).getValueType();
8075   EVT OutVT = Op.getValueType();
8076   if (OutVT.isVector() && OutVT.isFloatingPoint() &&
8077       isOperationCustom(Op.getOpcode(), InVT))
8078     return LowerINT_TO_FPVector(Op, DAG, dl);
8079 
8080   // Conversions to f128 are legal.
8081   if (EnableQuadPrecision && (Op.getValueType() == MVT::f128))
8082     return Op;
8083 
8084   if (Subtarget.hasQPX() && Op.getOperand(0).getValueType() == MVT::v4i1) {
8085     if (Op.getValueType() != MVT::v4f32 && Op.getValueType() != MVT::v4f64)
8086       return SDValue();
8087 
8088     SDValue Value = Op.getOperand(0);
8089     // The values are now known to be -1 (false) or 1 (true). To convert this
8090     // into 0 (false) and 1 (true), add 1 and then divide by 2 (multiply by 0.5).
8091     // This can be done with an fma and the 0.5 constant: (V+1.0)*0.5 = 0.5*V+0.5
8092     Value = DAG.getNode(PPCISD::QBFLT, dl, MVT::v4f64, Value);
8093 
8094     SDValue FPHalfs = DAG.getConstantFP(0.5, dl, MVT::v4f64);
8095 
8096     Value = DAG.getNode(ISD::FMA, dl, MVT::v4f64, Value, FPHalfs, FPHalfs);
8097 
8098     if (Op.getValueType() != MVT::v4f64)
8099       Value = DAG.getNode(ISD::FP_ROUND, dl,
8100                           Op.getValueType(), Value,
8101                           DAG.getIntPtrConstant(1, dl));
8102     return Value;
8103   }
8104 
8105   // Don't handle ppc_fp128 here; let it be lowered to a libcall.
8106   if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
8107     return SDValue();
8108 
8109   if (Op.getOperand(0).getValueType() == MVT::i1)
8110     return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
8111                        DAG.getConstantFP(1.0, dl, Op.getValueType()),
8112                        DAG.getConstantFP(0.0, dl, Op.getValueType()));
8113 
8114   // If we have direct moves, we can do all the conversion, skip the store/load
8115   // however, without FPCVT we can't do most conversions.
8116   if (Subtarget.hasDirectMove() && directMoveIsProfitable(Op) &&
8117       Subtarget.isPPC64() && Subtarget.hasFPCVT())
8118     return LowerINT_TO_FPDirectMove(Op, DAG, dl);
8119 
8120   assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
8121          "UINT_TO_FP is supported only with FPCVT");
8122 
8123   // If we have FCFIDS, then use it when converting to single-precision.
8124   // Otherwise, convert to double-precision and then round.
8125   unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32)
8126                        ? (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDUS
8127                                                             : PPCISD::FCFIDS)
8128                        : (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDU
8129                                                             : PPCISD::FCFID);
8130   MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32)
8131                   ? MVT::f32
8132                   : MVT::f64;
8133 
8134   if (Op.getOperand(0).getValueType() == MVT::i64) {
8135     SDValue SINT = Op.getOperand(0);
8136     // When converting to single-precision, we actually need to convert
8137     // to double-precision first and then round to single-precision.
8138     // To avoid double-rounding effects during that operation, we have
8139     // to prepare the input operand.  Bits that might be truncated when
8140     // converting to double-precision are replaced by a bit that won't
8141     // be lost at this stage, but is below the single-precision rounding
8142     // position.
8143     //
8144     // However, if -enable-unsafe-fp-math is in effect, accept double
8145     // rounding to avoid the extra overhead.
8146     if (Op.getValueType() == MVT::f32 &&
8147         !Subtarget.hasFPCVT() &&
8148         !DAG.getTarget().Options.UnsafeFPMath) {
8149 
8150       // Twiddle input to make sure the low 11 bits are zero.  (If this
8151       // is the case, we are guaranteed the value will fit into the 53 bit
8152       // mantissa of an IEEE double-precision value without rounding.)
8153       // If any of those low 11 bits were not zero originally, make sure
8154       // bit 12 (value 2048) is set instead, so that the final rounding
8155       // to single-precision gets the correct result.
8156       SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
8157                                   SINT, DAG.getConstant(2047, dl, MVT::i64));
8158       Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
8159                           Round, DAG.getConstant(2047, dl, MVT::i64));
8160       Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
8161       Round = DAG.getNode(ISD::AND, dl, MVT::i64,
8162                           Round, DAG.getConstant(-2048, dl, MVT::i64));
8163 
8164       // However, we cannot use that value unconditionally: if the magnitude
8165       // of the input value is small, the bit-twiddling we did above might
8166       // end up visibly changing the output.  Fortunately, in that case, we
8167       // don't need to twiddle bits since the original input will convert
8168       // exactly to double-precision floating-point already.  Therefore,
8169       // construct a conditional to use the original value if the top 11
8170       // bits are all sign-bit copies, and use the rounded value computed
8171       // above otherwise.
8172       SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
8173                                  SINT, DAG.getConstant(53, dl, MVT::i32));
8174       Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
8175                          Cond, DAG.getConstant(1, dl, MVT::i64));
8176       Cond = DAG.getSetCC(
8177           dl,
8178           getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::i64),
8179           Cond, DAG.getConstant(1, dl, MVT::i64), ISD::SETUGT);
8180 
8181       SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
8182     }
8183 
8184     ReuseLoadInfo RLI;
8185     SDValue Bits;
8186 
8187     MachineFunction &MF = DAG.getMachineFunction();
8188     if (canReuseLoadAddress(SINT, MVT::i64, RLI, DAG)) {
8189       Bits = DAG.getLoad(MVT::f64, dl, RLI.Chain, RLI.Ptr, RLI.MPI,
8190                          RLI.Alignment, RLI.MMOFlags(), RLI.AAInfo, RLI.Ranges);
8191       spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
8192     } else if (Subtarget.hasLFIWAX() &&
8193                canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::SEXTLOAD)) {
8194       MachineMemOperand *MMO =
8195         MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
8196                                 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
8197       SDValue Ops[] = { RLI.Chain, RLI.Ptr };
8198       Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWAX, dl,
8199                                      DAG.getVTList(MVT::f64, MVT::Other),
8200                                      Ops, MVT::i32, MMO);
8201       spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
8202     } else if (Subtarget.hasFPCVT() &&
8203                canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::ZEXTLOAD)) {
8204       MachineMemOperand *MMO =
8205         MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
8206                                 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
8207       SDValue Ops[] = { RLI.Chain, RLI.Ptr };
8208       Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWZX, dl,
8209                                      DAG.getVTList(MVT::f64, MVT::Other),
8210                                      Ops, MVT::i32, MMO);
8211       spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
8212     } else if (((Subtarget.hasLFIWAX() &&
8213                  SINT.getOpcode() == ISD::SIGN_EXTEND) ||
8214                 (Subtarget.hasFPCVT() &&
8215                  SINT.getOpcode() == ISD::ZERO_EXTEND)) &&
8216                SINT.getOperand(0).getValueType() == MVT::i32) {
8217       MachineFrameInfo &MFI = MF.getFrameInfo();
8218       EVT PtrVT = getPointerTy(DAG.getDataLayout());
8219 
8220       int FrameIdx = MFI.CreateStackObject(4, 4, false);
8221       SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
8222 
8223       SDValue Store =
8224           DAG.getStore(DAG.getEntryNode(), dl, SINT.getOperand(0), FIdx,
8225                        MachinePointerInfo::getFixedStack(
8226                            DAG.getMachineFunction(), FrameIdx));
8227 
8228       assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
8229              "Expected an i32 store");
8230 
8231       RLI.Ptr = FIdx;
8232       RLI.Chain = Store;
8233       RLI.MPI =
8234           MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FrameIdx);
8235       RLI.Alignment = 4;
8236 
8237       MachineMemOperand *MMO =
8238         MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
8239                                 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
8240       SDValue Ops[] = { RLI.Chain, RLI.Ptr };
8241       Bits = DAG.getMemIntrinsicNode(SINT.getOpcode() == ISD::ZERO_EXTEND ?
8242                                      PPCISD::LFIWZX : PPCISD::LFIWAX,
8243                                      dl, DAG.getVTList(MVT::f64, MVT::Other),
8244                                      Ops, MVT::i32, MMO);
8245     } else
8246       Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
8247 
8248     SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
8249 
8250     if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
8251       FP = DAG.getNode(ISD::FP_ROUND, dl,
8252                        MVT::f32, FP, DAG.getIntPtrConstant(0, dl));
8253     return FP;
8254   }
8255 
8256   assert(Op.getOperand(0).getValueType() == MVT::i32 &&
8257          "Unhandled INT_TO_FP type in custom expander!");
8258   // Since we only generate this in 64-bit mode, we can take advantage of
8259   // 64-bit registers.  In particular, sign extend the input value into the
8260   // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
8261   // then lfd it and fcfid it.
8262   MachineFunction &MF = DAG.getMachineFunction();
8263   MachineFrameInfo &MFI = MF.getFrameInfo();
8264   EVT PtrVT = getPointerTy(MF.getDataLayout());
8265 
8266   SDValue Ld;
8267   if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
8268     ReuseLoadInfo RLI;
8269     bool ReusingLoad;
8270     if (!(ReusingLoad = canReuseLoadAddress(Op.getOperand(0), MVT::i32, RLI,
8271                                             DAG))) {
8272       int FrameIdx = MFI.CreateStackObject(4, 4, false);
8273       SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
8274 
8275       SDValue Store =
8276           DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
8277                        MachinePointerInfo::getFixedStack(
8278                            DAG.getMachineFunction(), FrameIdx));
8279 
8280       assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
8281              "Expected an i32 store");
8282 
8283       RLI.Ptr = FIdx;
8284       RLI.Chain = Store;
8285       RLI.MPI =
8286           MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FrameIdx);
8287       RLI.Alignment = 4;
8288     }
8289 
8290     MachineMemOperand *MMO =
8291       MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
8292                               RLI.Alignment, RLI.AAInfo, RLI.Ranges);
8293     SDValue Ops[] = { RLI.Chain, RLI.Ptr };
8294     Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
8295                                    PPCISD::LFIWZX : PPCISD::LFIWAX,
8296                                  dl, DAG.getVTList(MVT::f64, MVT::Other),
8297                                  Ops, MVT::i32, MMO);
8298     if (ReusingLoad)
8299       spliceIntoChain(RLI.ResChain, Ld.getValue(1), DAG);
8300   } else {
8301     assert(Subtarget.isPPC64() &&
8302            "i32->FP without LFIWAX supported only on PPC64");
8303 
8304     int FrameIdx = MFI.CreateStackObject(8, 8, false);
8305     SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
8306 
8307     SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
8308                                 Op.getOperand(0));
8309 
8310     // STD the extended value into the stack slot.
8311     SDValue Store = DAG.getStore(
8312         DAG.getEntryNode(), dl, Ext64, FIdx,
8313         MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FrameIdx));
8314 
8315     // Load the value as a double.
8316     Ld = DAG.getLoad(
8317         MVT::f64, dl, Store, FIdx,
8318         MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FrameIdx));
8319   }
8320 
8321   // FCFID it and return it.
8322   SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
8323   if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
8324     FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP,
8325                      DAG.getIntPtrConstant(0, dl));
8326   return FP;
8327 }
8328 
8329 SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
8330                                             SelectionDAG &DAG) const {
8331   SDLoc dl(Op);
8332   /*
8333    The rounding mode is in bits 30:31 of FPSR, and has the following
8334    settings:
8335      00 Round to nearest
8336      01 Round to 0
8337      10 Round to +inf
8338      11 Round to -inf
8339 
8340   FLT_ROUNDS, on the other hand, expects the following:
8341     -1 Undefined
8342      0 Round to 0
8343      1 Round to nearest
8344      2 Round to +inf
8345      3 Round to -inf
8346 
8347   To perform the conversion, we do:
8348     ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
8349   */
8350 
8351   MachineFunction &MF = DAG.getMachineFunction();
8352   EVT VT = Op.getValueType();
8353   EVT PtrVT = getPointerTy(MF.getDataLayout());
8354 
8355   // Save FP Control Word to register
8356   SDValue Chain = Op.getOperand(0);
8357   SDValue MFFS = DAG.getNode(PPCISD::MFFS, dl, {MVT::f64, MVT::Other}, Chain);
8358   Chain = MFFS.getValue(1);
8359 
8360   // Save FP register to stack slot
8361   int SSFI = MF.getFrameInfo().CreateStackObject(8, 8, false);
8362   SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
8363   Chain = DAG.getStore(Chain, dl, MFFS, StackSlot, MachinePointerInfo());
8364 
8365   // Load FP Control Word from low 32 bits of stack slot.
8366   SDValue Four = DAG.getConstant(4, dl, PtrVT);
8367   SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
8368   SDValue CWD = DAG.getLoad(MVT::i32, dl, Chain, Addr, MachinePointerInfo());
8369   Chain = CWD.getValue(1);
8370 
8371   // Transform as necessary
8372   SDValue CWD1 =
8373     DAG.getNode(ISD::AND, dl, MVT::i32,
8374                 CWD, DAG.getConstant(3, dl, MVT::i32));
8375   SDValue CWD2 =
8376     DAG.getNode(ISD::SRL, dl, MVT::i32,
8377                 DAG.getNode(ISD::AND, dl, MVT::i32,
8378                             DAG.getNode(ISD::XOR, dl, MVT::i32,
8379                                         CWD, DAG.getConstant(3, dl, MVT::i32)),
8380                             DAG.getConstant(3, dl, MVT::i32)),
8381                 DAG.getConstant(1, dl, MVT::i32));
8382 
8383   SDValue RetVal =
8384     DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
8385 
8386   RetVal =
8387       DAG.getNode((VT.getSizeInBits() < 16 ? ISD::TRUNCATE : ISD::ZERO_EXTEND),
8388                   dl, VT, RetVal);
8389 
8390   return DAG.getMergeValues({RetVal, Chain}, dl);
8391 }
8392 
8393 SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
8394   EVT VT = Op.getValueType();
8395   unsigned BitWidth = VT.getSizeInBits();
8396   SDLoc dl(Op);
8397   assert(Op.getNumOperands() == 3 &&
8398          VT == Op.getOperand(1).getValueType() &&
8399          "Unexpected SHL!");
8400 
8401   // Expand into a bunch of logical ops.  Note that these ops
8402   // depend on the PPC behavior for oversized shift amounts.
8403   SDValue Lo = Op.getOperand(0);
8404   SDValue Hi = Op.getOperand(1);
8405   SDValue Amt = Op.getOperand(2);
8406   EVT AmtVT = Amt.getValueType();
8407 
8408   SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
8409                              DAG.getConstant(BitWidth, dl, AmtVT), Amt);
8410   SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
8411   SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
8412   SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
8413   SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
8414                              DAG.getConstant(-BitWidth, dl, AmtVT));
8415   SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
8416   SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
8417   SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
8418   SDValue OutOps[] = { OutLo, OutHi };
8419   return DAG.getMergeValues(OutOps, dl);
8420 }
8421 
8422 SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
8423   EVT VT = Op.getValueType();
8424   SDLoc dl(Op);
8425   unsigned BitWidth = VT.getSizeInBits();
8426   assert(Op.getNumOperands() == 3 &&
8427          VT == Op.getOperand(1).getValueType() &&
8428          "Unexpected SRL!");
8429 
8430   // Expand into a bunch of logical ops.  Note that these ops
8431   // depend on the PPC behavior for oversized shift amounts.
8432   SDValue Lo = Op.getOperand(0);
8433   SDValue Hi = Op.getOperand(1);
8434   SDValue Amt = Op.getOperand(2);
8435   EVT AmtVT = Amt.getValueType();
8436 
8437   SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
8438                              DAG.getConstant(BitWidth, dl, AmtVT), Amt);
8439   SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
8440   SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
8441   SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
8442   SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
8443                              DAG.getConstant(-BitWidth, dl, AmtVT));
8444   SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
8445   SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
8446   SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
8447   SDValue OutOps[] = { OutLo, OutHi };
8448   return DAG.getMergeValues(OutOps, dl);
8449 }
8450 
8451 SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
8452   SDLoc dl(Op);
8453   EVT VT = Op.getValueType();
8454   unsigned BitWidth = VT.getSizeInBits();
8455   assert(Op.getNumOperands() == 3 &&
8456          VT == Op.getOperand(1).getValueType() &&
8457          "Unexpected SRA!");
8458 
8459   // Expand into a bunch of logical ops, followed by a select_cc.
8460   SDValue Lo = Op.getOperand(0);
8461   SDValue Hi = Op.getOperand(1);
8462   SDValue Amt = Op.getOperand(2);
8463   EVT AmtVT = Amt.getValueType();
8464 
8465   SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
8466                              DAG.getConstant(BitWidth, dl, AmtVT), Amt);
8467   SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
8468   SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
8469   SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
8470   SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
8471                              DAG.getConstant(-BitWidth, dl, AmtVT));
8472   SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
8473   SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
8474   SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, dl, AmtVT),
8475                                   Tmp4, Tmp6, ISD::SETLE);
8476   SDValue OutOps[] = { OutLo, OutHi };
8477   return DAG.getMergeValues(OutOps, dl);
8478 }
8479 
8480 //===----------------------------------------------------------------------===//
8481 // Vector related lowering.
8482 //
8483 
8484 /// BuildSplatI - Build a canonical splati of Val with an element size of
8485 /// SplatSize.  Cast the result to VT.
8486 static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
8487                            SelectionDAG &DAG, const SDLoc &dl) {
8488   static const MVT VTys[] = { // canonical VT to use for each size.
8489     MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
8490   };
8491 
8492   EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
8493 
8494   // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
8495   if (Val == -1)
8496     SplatSize = 1;
8497 
8498   EVT CanonicalVT = VTys[SplatSize-1];
8499 
8500   // Build a canonical splat for this value.
8501   return DAG.getBitcast(ReqVT, DAG.getConstant(Val, dl, CanonicalVT));
8502 }
8503 
8504 /// BuildIntrinsicOp - Return a unary operator intrinsic node with the
8505 /// specified intrinsic ID.
8506 static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op, SelectionDAG &DAG,
8507                                 const SDLoc &dl, EVT DestVT = MVT::Other) {
8508   if (DestVT == MVT::Other) DestVT = Op.getValueType();
8509   return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
8510                      DAG.getConstant(IID, dl, MVT::i32), Op);
8511 }
8512 
8513 /// BuildIntrinsicOp - Return a binary operator intrinsic node with the
8514 /// specified intrinsic ID.
8515 static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
8516                                 SelectionDAG &DAG, const SDLoc &dl,
8517                                 EVT DestVT = MVT::Other) {
8518   if (DestVT == MVT::Other) DestVT = LHS.getValueType();
8519   return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
8520                      DAG.getConstant(IID, dl, MVT::i32), LHS, RHS);
8521 }
8522 
8523 /// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
8524 /// specified intrinsic ID.
8525 static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
8526                                 SDValue Op2, SelectionDAG &DAG, const SDLoc &dl,
8527                                 EVT DestVT = MVT::Other) {
8528   if (DestVT == MVT::Other) DestVT = Op0.getValueType();
8529   return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
8530                      DAG.getConstant(IID, dl, MVT::i32), Op0, Op1, Op2);
8531 }
8532 
8533 /// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
8534 /// amount.  The result has the specified value type.
8535 static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt, EVT VT,
8536                            SelectionDAG &DAG, const SDLoc &dl) {
8537   // Force LHS/RHS to be the right type.
8538   LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
8539   RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
8540 
8541   int Ops[16];
8542   for (unsigned i = 0; i != 16; ++i)
8543     Ops[i] = i + Amt;
8544   SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
8545   return DAG.getNode(ISD::BITCAST, dl, VT, T);
8546 }
8547 
8548 /// Do we have an efficient pattern in a .td file for this node?
8549 ///
8550 /// \param V - pointer to the BuildVectorSDNode being matched
8551 /// \param HasDirectMove - does this subtarget have VSR <-> GPR direct moves?
8552 ///
8553 /// There are some patterns where it is beneficial to keep a BUILD_VECTOR
8554 /// node as a BUILD_VECTOR node rather than expanding it. The patterns where
8555 /// the opposite is true (expansion is beneficial) are:
8556 /// - The node builds a vector out of integers that are not 32 or 64-bits
8557 /// - The node builds a vector out of constants
8558 /// - The node is a "load-and-splat"
8559 /// In all other cases, we will choose to keep the BUILD_VECTOR.
8560 static bool haveEfficientBuildVectorPattern(BuildVectorSDNode *V,
8561                                             bool HasDirectMove,
8562                                             bool HasP8Vector) {
8563   EVT VecVT = V->getValueType(0);
8564   bool RightType = VecVT == MVT::v2f64 ||
8565     (HasP8Vector && VecVT == MVT::v4f32) ||
8566     (HasDirectMove && (VecVT == MVT::v2i64 || VecVT == MVT::v4i32));
8567   if (!RightType)
8568     return false;
8569 
8570   bool IsSplat = true;
8571   bool IsLoad = false;
8572   SDValue Op0 = V->getOperand(0);
8573 
8574   // This function is called in a block that confirms the node is not a constant
8575   // splat. So a constant BUILD_VECTOR here means the vector is built out of
8576   // different constants.
8577   if (V->isConstant())
8578     return false;
8579   for (int i = 0, e = V->getNumOperands(); i < e; ++i) {
8580     if (V->getOperand(i).isUndef())
8581       return false;
8582     // We want to expand nodes that represent load-and-splat even if the
8583     // loaded value is a floating point truncation or conversion to int.
8584     if (V->getOperand(i).getOpcode() == ISD::LOAD ||
8585         (V->getOperand(i).getOpcode() == ISD::FP_ROUND &&
8586          V->getOperand(i).getOperand(0).getOpcode() == ISD::LOAD) ||
8587         (V->getOperand(i).getOpcode() == ISD::FP_TO_SINT &&
8588          V->getOperand(i).getOperand(0).getOpcode() == ISD::LOAD) ||
8589         (V->getOperand(i).getOpcode() == ISD::FP_TO_UINT &&
8590          V->getOperand(i).getOperand(0).getOpcode() == ISD::LOAD))
8591       IsLoad = true;
8592     // If the operands are different or the input is not a load and has more
8593     // uses than just this BV node, then it isn't a splat.
8594     if (V->getOperand(i) != Op0 ||
8595         (!IsLoad && !V->isOnlyUserOf(V->getOperand(i).getNode())))
8596       IsSplat = false;
8597   }
8598   return !(IsSplat && IsLoad);
8599 }
8600 
8601 // Lower BITCAST(f128, (build_pair i64, i64)) to BUILD_FP128.
8602 SDValue PPCTargetLowering::LowerBITCAST(SDValue Op, SelectionDAG &DAG) const {
8603 
8604   SDLoc dl(Op);
8605   SDValue Op0 = Op->getOperand(0);
8606 
8607   if (!EnableQuadPrecision ||
8608       (Op.getValueType() != MVT::f128 ) ||
8609       (Op0.getOpcode() != ISD::BUILD_PAIR) ||
8610       (Op0.getOperand(0).getValueType() !=  MVT::i64) ||
8611       (Op0.getOperand(1).getValueType() != MVT::i64))
8612     return SDValue();
8613 
8614   return DAG.getNode(PPCISD::BUILD_FP128, dl, MVT::f128, Op0.getOperand(0),
8615                      Op0.getOperand(1));
8616 }
8617 
8618 static const SDValue *getNormalLoadInput(const SDValue &Op) {
8619   const SDValue *InputLoad = &Op;
8620   if (InputLoad->getOpcode() == ISD::BITCAST)
8621     InputLoad = &InputLoad->getOperand(0);
8622   if (InputLoad->getOpcode() == ISD::SCALAR_TO_VECTOR)
8623     InputLoad = &InputLoad->getOperand(0);
8624   if (InputLoad->getOpcode() != ISD::LOAD)
8625     return nullptr;
8626   LoadSDNode *LD = cast<LoadSDNode>(*InputLoad);
8627   return ISD::isNormalLoad(LD) ? InputLoad : nullptr;
8628 }
8629 
8630 // If this is a case we can't handle, return null and let the default
8631 // expansion code take care of it.  If we CAN select this case, and if it
8632 // selects to a single instruction, return Op.  Otherwise, if we can codegen
8633 // this case more efficiently than a constant pool load, lower it to the
8634 // sequence of ops that should be used.
8635 SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
8636                                              SelectionDAG &DAG) const {
8637   SDLoc dl(Op);
8638   BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
8639   assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
8640 
8641   if (Subtarget.hasQPX() && Op.getValueType() == MVT::v4i1) {
8642     // We first build an i32 vector, load it into a QPX register,
8643     // then convert it to a floating-point vector and compare it
8644     // to a zero vector to get the boolean result.
8645     MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
8646     int FrameIdx = MFI.CreateStackObject(16, 16, false);
8647     MachinePointerInfo PtrInfo =
8648         MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FrameIdx);
8649     EVT PtrVT = getPointerTy(DAG.getDataLayout());
8650     SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
8651 
8652     assert(BVN->getNumOperands() == 4 &&
8653       "BUILD_VECTOR for v4i1 does not have 4 operands");
8654 
8655     bool IsConst = true;
8656     for (unsigned i = 0; i < 4; ++i) {
8657       if (BVN->getOperand(i).isUndef()) continue;
8658       if (!isa<ConstantSDNode>(BVN->getOperand(i))) {
8659         IsConst = false;
8660         break;
8661       }
8662     }
8663 
8664     if (IsConst) {
8665       Constant *One =
8666         ConstantFP::get(Type::getFloatTy(*DAG.getContext()), 1.0);
8667       Constant *NegOne =
8668         ConstantFP::get(Type::getFloatTy(*DAG.getContext()), -1.0);
8669 
8670       Constant *CV[4];
8671       for (unsigned i = 0; i < 4; ++i) {
8672         if (BVN->getOperand(i).isUndef())
8673           CV[i] = UndefValue::get(Type::getFloatTy(*DAG.getContext()));
8674         else if (isNullConstant(BVN->getOperand(i)))
8675           CV[i] = NegOne;
8676         else
8677           CV[i] = One;
8678       }
8679 
8680       Constant *CP = ConstantVector::get(CV);
8681       SDValue CPIdx = DAG.getConstantPool(CP, getPointerTy(DAG.getDataLayout()),
8682                                           16 /* alignment */);
8683 
8684       SDValue Ops[] = {DAG.getEntryNode(), CPIdx};
8685       SDVTList VTs = DAG.getVTList({MVT::v4i1, /*chain*/ MVT::Other});
8686       return DAG.getMemIntrinsicNode(
8687           PPCISD::QVLFSb, dl, VTs, Ops, MVT::v4f32,
8688           MachinePointerInfo::getConstantPool(DAG.getMachineFunction()));
8689     }
8690 
8691     SmallVector<SDValue, 4> Stores;
8692     for (unsigned i = 0; i < 4; ++i) {
8693       if (BVN->getOperand(i).isUndef()) continue;
8694 
8695       unsigned Offset = 4*i;
8696       SDValue Idx = DAG.getConstant(Offset, dl, FIdx.getValueType());
8697       Idx = DAG.getNode(ISD::ADD, dl, FIdx.getValueType(), FIdx, Idx);
8698 
8699       unsigned StoreSize = BVN->getOperand(i).getValueType().getStoreSize();
8700       if (StoreSize > 4) {
8701         Stores.push_back(
8702             DAG.getTruncStore(DAG.getEntryNode(), dl, BVN->getOperand(i), Idx,
8703                               PtrInfo.getWithOffset(Offset), MVT::i32));
8704       } else {
8705         SDValue StoreValue = BVN->getOperand(i);
8706         if (StoreSize < 4)
8707           StoreValue = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, StoreValue);
8708 
8709         Stores.push_back(DAG.getStore(DAG.getEntryNode(), dl, StoreValue, Idx,
8710                                       PtrInfo.getWithOffset(Offset)));
8711       }
8712     }
8713 
8714     SDValue StoreChain;
8715     if (!Stores.empty())
8716       StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
8717     else
8718       StoreChain = DAG.getEntryNode();
8719 
8720     // Now load from v4i32 into the QPX register; this will extend it to
8721     // v4i64 but not yet convert it to a floating point. Nevertheless, this
8722     // is typed as v4f64 because the QPX register integer states are not
8723     // explicitly represented.
8724 
8725     SDValue Ops[] = {StoreChain,
8726                      DAG.getConstant(Intrinsic::ppc_qpx_qvlfiwz, dl, MVT::i32),
8727                      FIdx};
8728     SDVTList VTs = DAG.getVTList({MVT::v4f64, /*chain*/ MVT::Other});
8729 
8730     SDValue LoadedVect = DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN,
8731       dl, VTs, Ops, MVT::v4i32, PtrInfo);
8732     LoadedVect = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f64,
8733       DAG.getConstant(Intrinsic::ppc_qpx_qvfcfidu, dl, MVT::i32),
8734       LoadedVect);
8735 
8736     SDValue FPZeros = DAG.getConstantFP(0.0, dl, MVT::v4f64);
8737 
8738     return DAG.getSetCC(dl, MVT::v4i1, LoadedVect, FPZeros, ISD::SETEQ);
8739   }
8740 
8741   // All other QPX vectors are handled by generic code.
8742   if (Subtarget.hasQPX())
8743     return SDValue();
8744 
8745   // Check if this is a splat of a constant value.
8746   APInt APSplatBits, APSplatUndef;
8747   unsigned SplatBitSize;
8748   bool HasAnyUndefs;
8749   if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
8750                              HasAnyUndefs, 0, !Subtarget.isLittleEndian()) ||
8751       SplatBitSize > 32) {
8752 
8753     const SDValue *InputLoad = getNormalLoadInput(Op.getOperand(0));
8754     // Handle load-and-splat patterns as we have instructions that will do this
8755     // in one go.
8756     if (InputLoad && DAG.isSplatValue(Op, true)) {
8757       LoadSDNode *LD = cast<LoadSDNode>(*InputLoad);
8758 
8759       // We have handling for 4 and 8 byte elements.
8760       unsigned ElementSize = LD->getMemoryVT().getScalarSizeInBits();
8761 
8762       // Checking for a single use of this load, we have to check for vector
8763       // width (128 bits) / ElementSize uses (since each operand of the
8764       // BUILD_VECTOR is a separate use of the value.
8765       if (InputLoad->getNode()->hasNUsesOfValue(128 / ElementSize, 0) &&
8766           ((Subtarget.hasVSX() && ElementSize == 64) ||
8767            (Subtarget.hasP9Vector() && ElementSize == 32))) {
8768         SDValue Ops[] = {
8769           LD->getChain(),    // Chain
8770           LD->getBasePtr(),  // Ptr
8771           DAG.getValueType(Op.getValueType()) // VT
8772         };
8773         return
8774           DAG.getMemIntrinsicNode(PPCISD::LD_SPLAT, dl,
8775                                   DAG.getVTList(Op.getValueType(), MVT::Other),
8776                                   Ops, LD->getMemoryVT(), LD->getMemOperand());
8777       }
8778     }
8779 
8780     // BUILD_VECTOR nodes that are not constant splats of up to 32-bits can be
8781     // lowered to VSX instructions under certain conditions.
8782     // Without VSX, there is no pattern more efficient than expanding the node.
8783     if (Subtarget.hasVSX() &&
8784         haveEfficientBuildVectorPattern(BVN, Subtarget.hasDirectMove(),
8785                                         Subtarget.hasP8Vector()))
8786       return Op;
8787     return SDValue();
8788   }
8789 
8790   unsigned SplatBits = APSplatBits.getZExtValue();
8791   unsigned SplatUndef = APSplatUndef.getZExtValue();
8792   unsigned SplatSize = SplatBitSize / 8;
8793 
8794   // First, handle single instruction cases.
8795 
8796   // All zeros?
8797   if (SplatBits == 0) {
8798     // Canonicalize all zero vectors to be v4i32.
8799     if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
8800       SDValue Z = DAG.getConstant(0, dl, MVT::v4i32);
8801       Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
8802     }
8803     return Op;
8804   }
8805 
8806   // We have XXSPLTIB for constant splats one byte wide
8807   // FIXME: SplatBits is an unsigned int being cast to an int while passing it
8808   // as an argument to BuildSplatiI. Given SplatSize == 1 it is okay here.
8809   if (Subtarget.hasP9Vector() && SplatSize == 1)
8810     return BuildSplatI(SplatBits, SplatSize, Op.getValueType(), DAG, dl);
8811 
8812   // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
8813   int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
8814                     (32-SplatBitSize));
8815   if (SextVal >= -16 && SextVal <= 15)
8816     return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
8817 
8818   // Two instruction sequences.
8819 
8820   // If this value is in the range [-32,30] and is even, use:
8821   //     VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
8822   // If this value is in the range [17,31] and is odd, use:
8823   //     VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
8824   // If this value is in the range [-31,-17] and is odd, use:
8825   //     VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
8826   // Note the last two are three-instruction sequences.
8827   if (SextVal >= -32 && SextVal <= 31) {
8828     // To avoid having these optimizations undone by constant folding,
8829     // we convert to a pseudo that will be expanded later into one of
8830     // the above forms.
8831     SDValue Elt = DAG.getConstant(SextVal, dl, MVT::i32);
8832     EVT VT = (SplatSize == 1 ? MVT::v16i8 :
8833               (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
8834     SDValue EltSize = DAG.getConstant(SplatSize, dl, MVT::i32);
8835     SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
8836     if (VT == Op.getValueType())
8837       return RetVal;
8838     else
8839       return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
8840   }
8841 
8842   // If this is 0x8000_0000 x 4, turn into vspltisw + vslw.  If it is
8843   // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000).  This is important
8844   // for fneg/fabs.
8845   if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
8846     // Make -1 and vspltisw -1:
8847     SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
8848 
8849     // Make the VSLW intrinsic, computing 0x8000_0000.
8850     SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
8851                                    OnesV, DAG, dl);
8852 
8853     // xor by OnesV to invert it.
8854     Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
8855     return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
8856   }
8857 
8858   // Check to see if this is a wide variety of vsplti*, binop self cases.
8859   static const signed char SplatCsts[] = {
8860     -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
8861     -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
8862   };
8863 
8864   for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
8865     // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
8866     // cases which are ambiguous (e.g. formation of 0x8000_0000).  'vsplti -1'
8867     int i = SplatCsts[idx];
8868 
8869     // Figure out what shift amount will be used by altivec if shifted by i in
8870     // this splat size.
8871     unsigned TypeShiftAmt = i & (SplatBitSize-1);
8872 
8873     // vsplti + shl self.
8874     if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
8875       SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
8876       static const unsigned IIDs[] = { // Intrinsic to use for each size.
8877         Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
8878         Intrinsic::ppc_altivec_vslw
8879       };
8880       Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
8881       return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
8882     }
8883 
8884     // vsplti + srl self.
8885     if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
8886       SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
8887       static const unsigned IIDs[] = { // Intrinsic to use for each size.
8888         Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
8889         Intrinsic::ppc_altivec_vsrw
8890       };
8891       Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
8892       return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
8893     }
8894 
8895     // vsplti + sra self.
8896     if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
8897       SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
8898       static const unsigned IIDs[] = { // Intrinsic to use for each size.
8899         Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
8900         Intrinsic::ppc_altivec_vsraw
8901       };
8902       Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
8903       return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
8904     }
8905 
8906     // vsplti + rol self.
8907     if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
8908                          ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
8909       SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
8910       static const unsigned IIDs[] = { // Intrinsic to use for each size.
8911         Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
8912         Intrinsic::ppc_altivec_vrlw
8913       };
8914       Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
8915       return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
8916     }
8917 
8918     // t = vsplti c, result = vsldoi t, t, 1
8919     if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
8920       SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
8921       unsigned Amt = Subtarget.isLittleEndian() ? 15 : 1;
8922       return BuildVSLDOI(T, T, Amt, Op.getValueType(), DAG, dl);
8923     }
8924     // t = vsplti c, result = vsldoi t, t, 2
8925     if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
8926       SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
8927       unsigned Amt = Subtarget.isLittleEndian() ? 14 : 2;
8928       return BuildVSLDOI(T, T, Amt, Op.getValueType(), DAG, dl);
8929     }
8930     // t = vsplti c, result = vsldoi t, t, 3
8931     if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
8932       SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
8933       unsigned Amt = Subtarget.isLittleEndian() ? 13 : 3;
8934       return BuildVSLDOI(T, T, Amt, Op.getValueType(), DAG, dl);
8935     }
8936   }
8937 
8938   return SDValue();
8939 }
8940 
8941 /// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
8942 /// the specified operations to build the shuffle.
8943 static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
8944                                       SDValue RHS, SelectionDAG &DAG,
8945                                       const SDLoc &dl) {
8946   unsigned OpNum = (PFEntry >> 26) & 0x0F;
8947   unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
8948   unsigned RHSID = (PFEntry >>  0) & ((1 << 13)-1);
8949 
8950   enum {
8951     OP_COPY = 0,  // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
8952     OP_VMRGHW,
8953     OP_VMRGLW,
8954     OP_VSPLTISW0,
8955     OP_VSPLTISW1,
8956     OP_VSPLTISW2,
8957     OP_VSPLTISW3,
8958     OP_VSLDOI4,
8959     OP_VSLDOI8,
8960     OP_VSLDOI12
8961   };
8962 
8963   if (OpNum == OP_COPY) {
8964     if (LHSID == (1*9+2)*9+3) return LHS;
8965     assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
8966     return RHS;
8967   }
8968 
8969   SDValue OpLHS, OpRHS;
8970   OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
8971   OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
8972 
8973   int ShufIdxs[16];
8974   switch (OpNum) {
8975   default: llvm_unreachable("Unknown i32 permute!");
8976   case OP_VMRGHW:
8977     ShufIdxs[ 0] =  0; ShufIdxs[ 1] =  1; ShufIdxs[ 2] =  2; ShufIdxs[ 3] =  3;
8978     ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
8979     ShufIdxs[ 8] =  4; ShufIdxs[ 9] =  5; ShufIdxs[10] =  6; ShufIdxs[11] =  7;
8980     ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
8981     break;
8982   case OP_VMRGLW:
8983     ShufIdxs[ 0] =  8; ShufIdxs[ 1] =  9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
8984     ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
8985     ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
8986     ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
8987     break;
8988   case OP_VSPLTISW0:
8989     for (unsigned i = 0; i != 16; ++i)
8990       ShufIdxs[i] = (i&3)+0;
8991     break;
8992   case OP_VSPLTISW1:
8993     for (unsigned i = 0; i != 16; ++i)
8994       ShufIdxs[i] = (i&3)+4;
8995     break;
8996   case OP_VSPLTISW2:
8997     for (unsigned i = 0; i != 16; ++i)
8998       ShufIdxs[i] = (i&3)+8;
8999     break;
9000   case OP_VSPLTISW3:
9001     for (unsigned i = 0; i != 16; ++i)
9002       ShufIdxs[i] = (i&3)+12;
9003     break;
9004   case OP_VSLDOI4:
9005     return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
9006   case OP_VSLDOI8:
9007     return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
9008   case OP_VSLDOI12:
9009     return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
9010   }
9011   EVT VT = OpLHS.getValueType();
9012   OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
9013   OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
9014   SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
9015   return DAG.getNode(ISD::BITCAST, dl, VT, T);
9016 }
9017 
9018 /// lowerToVINSERTB - Return the SDValue if this VECTOR_SHUFFLE can be handled
9019 /// by the VINSERTB instruction introduced in ISA 3.0, else just return default
9020 /// SDValue.
9021 SDValue PPCTargetLowering::lowerToVINSERTB(ShuffleVectorSDNode *N,
9022                                            SelectionDAG &DAG) const {
9023   const unsigned BytesInVector = 16;
9024   bool IsLE = Subtarget.isLittleEndian();
9025   SDLoc dl(N);
9026   SDValue V1 = N->getOperand(0);
9027   SDValue V2 = N->getOperand(1);
9028   unsigned ShiftElts = 0, InsertAtByte = 0;
9029   bool Swap = false;
9030 
9031   // Shifts required to get the byte we want at element 7.
9032   unsigned LittleEndianShifts[] = {8, 7,  6,  5,  4,  3,  2,  1,
9033                                    0, 15, 14, 13, 12, 11, 10, 9};
9034   unsigned BigEndianShifts[] = {9, 10, 11, 12, 13, 14, 15, 0,
9035                                 1, 2,  3,  4,  5,  6,  7,  8};
9036 
9037   ArrayRef<int> Mask = N->getMask();
9038   int OriginalOrder[] = {0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15};
9039 
9040   // For each mask element, find out if we're just inserting something
9041   // from V2 into V1 or vice versa.
9042   // Possible permutations inserting an element from V2 into V1:
9043   //   X, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15
9044   //   0, X, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15
9045   //   ...
9046   //   0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, X
9047   // Inserting from V1 into V2 will be similar, except mask range will be
9048   // [16,31].
9049 
9050   bool FoundCandidate = false;
9051   // If both vector operands for the shuffle are the same vector, the mask
9052   // will contain only elements from the first one and the second one will be
9053   // undef.
9054   unsigned VINSERTBSrcElem = IsLE ? 8 : 7;
9055   // Go through the mask of half-words to find an element that's being moved
9056   // from one vector to the other.
9057   for (unsigned i = 0; i < BytesInVector; ++i) {
9058     unsigned CurrentElement = Mask[i];
9059     // If 2nd operand is undefined, we should only look for element 7 in the
9060     // Mask.
9061     if (V2.isUndef() && CurrentElement != VINSERTBSrcElem)
9062       continue;
9063 
9064     bool OtherElementsInOrder = true;
9065     // Examine the other elements in the Mask to see if they're in original
9066     // order.
9067     for (unsigned j = 0; j < BytesInVector; ++j) {
9068       if (j == i)
9069         continue;
9070       // If CurrentElement is from V1 [0,15], then we the rest of the Mask to be
9071       // from V2 [16,31] and vice versa.  Unless the 2nd operand is undefined,
9072       // in which we always assume we're always picking from the 1st operand.
9073       int MaskOffset =
9074           (!V2.isUndef() && CurrentElement < BytesInVector) ? BytesInVector : 0;
9075       if (Mask[j] != OriginalOrder[j] + MaskOffset) {
9076         OtherElementsInOrder = false;
9077         break;
9078       }
9079     }
9080     // If other elements are in original order, we record the number of shifts
9081     // we need to get the element we want into element 7. Also record which byte
9082     // in the vector we should insert into.
9083     if (OtherElementsInOrder) {
9084       // If 2nd operand is undefined, we assume no shifts and no swapping.
9085       if (V2.isUndef()) {
9086         ShiftElts = 0;
9087         Swap = false;
9088       } else {
9089         // Only need the last 4-bits for shifts because operands will be swapped if CurrentElement is >= 2^4.
9090         ShiftElts = IsLE ? LittleEndianShifts[CurrentElement & 0xF]
9091                          : BigEndianShifts[CurrentElement & 0xF];
9092         Swap = CurrentElement < BytesInVector;
9093       }
9094       InsertAtByte = IsLE ? BytesInVector - (i + 1) : i;
9095       FoundCandidate = true;
9096       break;
9097     }
9098   }
9099 
9100   if (!FoundCandidate)
9101     return SDValue();
9102 
9103   // Candidate found, construct the proper SDAG sequence with VINSERTB,
9104   // optionally with VECSHL if shift is required.
9105   if (Swap)
9106     std::swap(V1, V2);
9107   if (V2.isUndef())
9108     V2 = V1;
9109   if (ShiftElts) {
9110     SDValue Shl = DAG.getNode(PPCISD::VECSHL, dl, MVT::v16i8, V2, V2,
9111                               DAG.getConstant(ShiftElts, dl, MVT::i32));
9112     return DAG.getNode(PPCISD::VECINSERT, dl, MVT::v16i8, V1, Shl,
9113                        DAG.getConstant(InsertAtByte, dl, MVT::i32));
9114   }
9115   return DAG.getNode(PPCISD::VECINSERT, dl, MVT::v16i8, V1, V2,
9116                      DAG.getConstant(InsertAtByte, dl, MVT::i32));
9117 }
9118 
9119 /// lowerToVINSERTH - Return the SDValue if this VECTOR_SHUFFLE can be handled
9120 /// by the VINSERTH instruction introduced in ISA 3.0, else just return default
9121 /// SDValue.
9122 SDValue PPCTargetLowering::lowerToVINSERTH(ShuffleVectorSDNode *N,
9123                                            SelectionDAG &DAG) const {
9124   const unsigned NumHalfWords = 8;
9125   const unsigned BytesInVector = NumHalfWords * 2;
9126   // Check that the shuffle is on half-words.
9127   if (!isNByteElemShuffleMask(N, 2, 1))
9128     return SDValue();
9129 
9130   bool IsLE = Subtarget.isLittleEndian();
9131   SDLoc dl(N);
9132   SDValue V1 = N->getOperand(0);
9133   SDValue V2 = N->getOperand(1);
9134   unsigned ShiftElts = 0, InsertAtByte = 0;
9135   bool Swap = false;
9136 
9137   // Shifts required to get the half-word we want at element 3.
9138   unsigned LittleEndianShifts[] = {4, 3, 2, 1, 0, 7, 6, 5};
9139   unsigned BigEndianShifts[] = {5, 6, 7, 0, 1, 2, 3, 4};
9140 
9141   uint32_t Mask = 0;
9142   uint32_t OriginalOrderLow = 0x1234567;
9143   uint32_t OriginalOrderHigh = 0x89ABCDEF;
9144   // Now we look at mask elements 0,2,4,6,8,10,12,14.  Pack the mask into a
9145   // 32-bit space, only need 4-bit nibbles per element.
9146   for (unsigned i = 0; i < NumHalfWords; ++i) {
9147     unsigned MaskShift = (NumHalfWords - 1 - i) * 4;
9148     Mask |= ((uint32_t)(N->getMaskElt(i * 2) / 2) << MaskShift);
9149   }
9150 
9151   // For each mask element, find out if we're just inserting something
9152   // from V2 into V1 or vice versa.  Possible permutations inserting an element
9153   // from V2 into V1:
9154   //   X, 1, 2, 3, 4, 5, 6, 7
9155   //   0, X, 2, 3, 4, 5, 6, 7
9156   //   0, 1, X, 3, 4, 5, 6, 7
9157   //   0, 1, 2, X, 4, 5, 6, 7
9158   //   0, 1, 2, 3, X, 5, 6, 7
9159   //   0, 1, 2, 3, 4, X, 6, 7
9160   //   0, 1, 2, 3, 4, 5, X, 7
9161   //   0, 1, 2, 3, 4, 5, 6, X
9162   // Inserting from V1 into V2 will be similar, except mask range will be [8,15].
9163 
9164   bool FoundCandidate = false;
9165   // Go through the mask of half-words to find an element that's being moved
9166   // from one vector to the other.
9167   for (unsigned i = 0; i < NumHalfWords; ++i) {
9168     unsigned MaskShift = (NumHalfWords - 1 - i) * 4;
9169     uint32_t MaskOneElt = (Mask >> MaskShift) & 0xF;
9170     uint32_t MaskOtherElts = ~(0xF << MaskShift);
9171     uint32_t TargetOrder = 0x0;
9172 
9173     // If both vector operands for the shuffle are the same vector, the mask
9174     // will contain only elements from the first one and the second one will be
9175     // undef.
9176     if (V2.isUndef()) {
9177       ShiftElts = 0;
9178       unsigned VINSERTHSrcElem = IsLE ? 4 : 3;
9179       TargetOrder = OriginalOrderLow;
9180       Swap = false;
9181       // Skip if not the correct element or mask of other elements don't equal
9182       // to our expected order.
9183       if (MaskOneElt == VINSERTHSrcElem &&
9184           (Mask & MaskOtherElts) == (TargetOrder & MaskOtherElts)) {
9185         InsertAtByte = IsLE ? BytesInVector - (i + 1) * 2 : i * 2;
9186         FoundCandidate = true;
9187         break;
9188       }
9189     } else { // If both operands are defined.
9190       // Target order is [8,15] if the current mask is between [0,7].
9191       TargetOrder =
9192           (MaskOneElt < NumHalfWords) ? OriginalOrderHigh : OriginalOrderLow;
9193       // Skip if mask of other elements don't equal our expected order.
9194       if ((Mask & MaskOtherElts) == (TargetOrder & MaskOtherElts)) {
9195         // We only need the last 3 bits for the number of shifts.
9196         ShiftElts = IsLE ? LittleEndianShifts[MaskOneElt & 0x7]
9197                          : BigEndianShifts[MaskOneElt & 0x7];
9198         InsertAtByte = IsLE ? BytesInVector - (i + 1) * 2 : i * 2;
9199         Swap = MaskOneElt < NumHalfWords;
9200         FoundCandidate = true;
9201         break;
9202       }
9203     }
9204   }
9205 
9206   if (!FoundCandidate)
9207     return SDValue();
9208 
9209   // Candidate found, construct the proper SDAG sequence with VINSERTH,
9210   // optionally with VECSHL if shift is required.
9211   if (Swap)
9212     std::swap(V1, V2);
9213   if (V2.isUndef())
9214     V2 = V1;
9215   SDValue Conv1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
9216   if (ShiftElts) {
9217     // Double ShiftElts because we're left shifting on v16i8 type.
9218     SDValue Shl = DAG.getNode(PPCISD::VECSHL, dl, MVT::v16i8, V2, V2,
9219                               DAG.getConstant(2 * ShiftElts, dl, MVT::i32));
9220     SDValue Conv2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, Shl);
9221     SDValue Ins = DAG.getNode(PPCISD::VECINSERT, dl, MVT::v8i16, Conv1, Conv2,
9222                               DAG.getConstant(InsertAtByte, dl, MVT::i32));
9223     return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, Ins);
9224   }
9225   SDValue Conv2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
9226   SDValue Ins = DAG.getNode(PPCISD::VECINSERT, dl, MVT::v8i16, Conv1, Conv2,
9227                             DAG.getConstant(InsertAtByte, dl, MVT::i32));
9228   return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, Ins);
9229 }
9230 
9231 /// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE.  If this
9232 /// is a shuffle we can handle in a single instruction, return it.  Otherwise,
9233 /// return the code it can be lowered into.  Worst case, it can always be
9234 /// lowered into a vperm.
9235 SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
9236                                                SelectionDAG &DAG) const {
9237   SDLoc dl(Op);
9238   SDValue V1 = Op.getOperand(0);
9239   SDValue V2 = Op.getOperand(1);
9240   ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
9241   EVT VT = Op.getValueType();
9242   bool isLittleEndian = Subtarget.isLittleEndian();
9243 
9244   unsigned ShiftElts, InsertAtByte;
9245   bool Swap = false;
9246 
9247   // If this is a load-and-splat, we can do that with a single instruction
9248   // in some cases. However if the load has multiple uses, we don't want to
9249   // combine it because that will just produce multiple loads.
9250   const SDValue *InputLoad = getNormalLoadInput(V1);
9251   if (InputLoad && Subtarget.hasVSX() && V2.isUndef() &&
9252       (PPC::isSplatShuffleMask(SVOp, 4) || PPC::isSplatShuffleMask(SVOp, 8)) &&
9253       InputLoad->hasOneUse()) {
9254     bool IsFourByte = PPC::isSplatShuffleMask(SVOp, 4);
9255     int SplatIdx =
9256       PPC::getSplatIdxForPPCMnemonics(SVOp, IsFourByte ? 4 : 8, DAG);
9257 
9258     LoadSDNode *LD = cast<LoadSDNode>(*InputLoad);
9259     // For 4-byte load-and-splat, we need Power9.
9260     if ((IsFourByte && Subtarget.hasP9Vector()) || !IsFourByte) {
9261       uint64_t Offset = 0;
9262       if (IsFourByte)
9263         Offset = isLittleEndian ? (3 - SplatIdx) * 4 : SplatIdx * 4;
9264       else
9265         Offset = isLittleEndian ? (1 - SplatIdx) * 8 : SplatIdx * 8;
9266       SDValue BasePtr = LD->getBasePtr();
9267       if (Offset != 0)
9268         BasePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(DAG.getDataLayout()),
9269                               BasePtr, DAG.getIntPtrConstant(Offset, dl));
9270       SDValue Ops[] = {
9271         LD->getChain(),    // Chain
9272         BasePtr,           // BasePtr
9273         DAG.getValueType(Op.getValueType()) // VT
9274       };
9275       SDVTList VTL =
9276         DAG.getVTList(IsFourByte ? MVT::v4i32 : MVT::v2i64, MVT::Other);
9277       SDValue LdSplt =
9278         DAG.getMemIntrinsicNode(PPCISD::LD_SPLAT, dl, VTL,
9279                                 Ops, LD->getMemoryVT(), LD->getMemOperand());
9280       if (LdSplt.getValueType() != SVOp->getValueType(0))
9281         LdSplt = DAG.getBitcast(SVOp->getValueType(0), LdSplt);
9282       return LdSplt;
9283     }
9284   }
9285   if (Subtarget.hasP9Vector() &&
9286       PPC::isXXINSERTWMask(SVOp, ShiftElts, InsertAtByte, Swap,
9287                            isLittleEndian)) {
9288     if (Swap)
9289       std::swap(V1, V2);
9290     SDValue Conv1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1);
9291     SDValue Conv2 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V2);
9292     if (ShiftElts) {
9293       SDValue Shl = DAG.getNode(PPCISD::VECSHL, dl, MVT::v4i32, Conv2, Conv2,
9294                                 DAG.getConstant(ShiftElts, dl, MVT::i32));
9295       SDValue Ins = DAG.getNode(PPCISD::VECINSERT, dl, MVT::v4i32, Conv1, Shl,
9296                                 DAG.getConstant(InsertAtByte, dl, MVT::i32));
9297       return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, Ins);
9298     }
9299     SDValue Ins = DAG.getNode(PPCISD::VECINSERT, dl, MVT::v4i32, Conv1, Conv2,
9300                               DAG.getConstant(InsertAtByte, dl, MVT::i32));
9301     return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, Ins);
9302   }
9303 
9304   if (Subtarget.hasP9Altivec()) {
9305     SDValue NewISDNode;
9306     if ((NewISDNode = lowerToVINSERTH(SVOp, DAG)))
9307       return NewISDNode;
9308 
9309     if ((NewISDNode = lowerToVINSERTB(SVOp, DAG)))
9310       return NewISDNode;
9311   }
9312 
9313   if (Subtarget.hasVSX() &&
9314       PPC::isXXSLDWIShuffleMask(SVOp, ShiftElts, Swap, isLittleEndian)) {
9315     if (Swap)
9316       std::swap(V1, V2);
9317     SDValue Conv1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1);
9318     SDValue Conv2 =
9319         DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V2.isUndef() ? V1 : V2);
9320 
9321     SDValue Shl = DAG.getNode(PPCISD::VECSHL, dl, MVT::v4i32, Conv1, Conv2,
9322                               DAG.getConstant(ShiftElts, dl, MVT::i32));
9323     return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, Shl);
9324   }
9325 
9326   if (Subtarget.hasVSX() &&
9327     PPC::isXXPERMDIShuffleMask(SVOp, ShiftElts, Swap, isLittleEndian)) {
9328     if (Swap)
9329       std::swap(V1, V2);
9330     SDValue Conv1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1);
9331     SDValue Conv2 =
9332         DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2.isUndef() ? V1 : V2);
9333 
9334     SDValue PermDI = DAG.getNode(PPCISD::XXPERMDI, dl, MVT::v2i64, Conv1, Conv2,
9335                               DAG.getConstant(ShiftElts, dl, MVT::i32));
9336     return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, PermDI);
9337   }
9338 
9339   if (Subtarget.hasP9Vector()) {
9340      if (PPC::isXXBRHShuffleMask(SVOp)) {
9341       SDValue Conv = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
9342       SDValue ReveHWord = DAG.getNode(ISD::BSWAP, dl, MVT::v8i16, Conv);
9343       return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, ReveHWord);
9344     } else if (PPC::isXXBRWShuffleMask(SVOp)) {
9345       SDValue Conv = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1);
9346       SDValue ReveWord = DAG.getNode(ISD::BSWAP, dl, MVT::v4i32, Conv);
9347       return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, ReveWord);
9348     } else if (PPC::isXXBRDShuffleMask(SVOp)) {
9349       SDValue Conv = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1);
9350       SDValue ReveDWord = DAG.getNode(ISD::BSWAP, dl, MVT::v2i64, Conv);
9351       return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, ReveDWord);
9352     } else if (PPC::isXXBRQShuffleMask(SVOp)) {
9353       SDValue Conv = DAG.getNode(ISD::BITCAST, dl, MVT::v1i128, V1);
9354       SDValue ReveQWord = DAG.getNode(ISD::BSWAP, dl, MVT::v1i128, Conv);
9355       return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, ReveQWord);
9356     }
9357   }
9358 
9359   if (Subtarget.hasVSX()) {
9360     if (V2.isUndef() && PPC::isSplatShuffleMask(SVOp, 4)) {
9361       int SplatIdx = PPC::getSplatIdxForPPCMnemonics(SVOp, 4, DAG);
9362 
9363       SDValue Conv = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1);
9364       SDValue Splat = DAG.getNode(PPCISD::XXSPLT, dl, MVT::v4i32, Conv,
9365                                   DAG.getConstant(SplatIdx, dl, MVT::i32));
9366       return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, Splat);
9367     }
9368 
9369     // Left shifts of 8 bytes are actually swaps. Convert accordingly.
9370     if (V2.isUndef() && PPC::isVSLDOIShuffleMask(SVOp, 1, DAG) == 8) {
9371       SDValue Conv = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
9372       SDValue Swap = DAG.getNode(PPCISD::SWAP_NO_CHAIN, dl, MVT::v2f64, Conv);
9373       return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, Swap);
9374     }
9375   }
9376 
9377   if (Subtarget.hasQPX()) {
9378     if (VT.getVectorNumElements() != 4)
9379       return SDValue();
9380 
9381     if (V2.isUndef()) V2 = V1;
9382 
9383     int AlignIdx = PPC::isQVALIGNIShuffleMask(SVOp);
9384     if (AlignIdx != -1) {
9385       return DAG.getNode(PPCISD::QVALIGNI, dl, VT, V1, V2,
9386                          DAG.getConstant(AlignIdx, dl, MVT::i32));
9387     } else if (SVOp->isSplat()) {
9388       int SplatIdx = SVOp->getSplatIndex();
9389       if (SplatIdx >= 4) {
9390         std::swap(V1, V2);
9391         SplatIdx -= 4;
9392       }
9393 
9394       return DAG.getNode(PPCISD::QVESPLATI, dl, VT, V1,
9395                          DAG.getConstant(SplatIdx, dl, MVT::i32));
9396     }
9397 
9398     // Lower this into a qvgpci/qvfperm pair.
9399 
9400     // Compute the qvgpci literal
9401     unsigned idx = 0;
9402     for (unsigned i = 0; i < 4; ++i) {
9403       int m = SVOp->getMaskElt(i);
9404       unsigned mm = m >= 0 ? (unsigned) m : i;
9405       idx |= mm << (3-i)*3;
9406     }
9407 
9408     SDValue V3 = DAG.getNode(PPCISD::QVGPCI, dl, MVT::v4f64,
9409                              DAG.getConstant(idx, dl, MVT::i32));
9410     return DAG.getNode(PPCISD::QVFPERM, dl, VT, V1, V2, V3);
9411   }
9412 
9413   // Cases that are handled by instructions that take permute immediates
9414   // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
9415   // selected by the instruction selector.
9416   if (V2.isUndef()) {
9417     if (PPC::isSplatShuffleMask(SVOp, 1) ||
9418         PPC::isSplatShuffleMask(SVOp, 2) ||
9419         PPC::isSplatShuffleMask(SVOp, 4) ||
9420         PPC::isVPKUWUMShuffleMask(SVOp, 1, DAG) ||
9421         PPC::isVPKUHUMShuffleMask(SVOp, 1, DAG) ||
9422         PPC::isVSLDOIShuffleMask(SVOp, 1, DAG) != -1 ||
9423         PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) ||
9424         PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) ||
9425         PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) ||
9426         PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) ||
9427         PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) ||
9428         PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG) ||
9429         (Subtarget.hasP8Altivec() && (
9430          PPC::isVPKUDUMShuffleMask(SVOp, 1, DAG) ||
9431          PPC::isVMRGEOShuffleMask(SVOp, true, 1, DAG) ||
9432          PPC::isVMRGEOShuffleMask(SVOp, false, 1, DAG)))) {
9433       return Op;
9434     }
9435   }
9436 
9437   // Altivec has a variety of "shuffle immediates" that take two vector inputs
9438   // and produce a fixed permutation.  If any of these match, do not lower to
9439   // VPERM.
9440   unsigned int ShuffleKind = isLittleEndian ? 2 : 0;
9441   if (PPC::isVPKUWUMShuffleMask(SVOp, ShuffleKind, DAG) ||
9442       PPC::isVPKUHUMShuffleMask(SVOp, ShuffleKind, DAG) ||
9443       PPC::isVSLDOIShuffleMask(SVOp, ShuffleKind, DAG) != -1 ||
9444       PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
9445       PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
9446       PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) ||
9447       PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
9448       PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
9449       PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG) ||
9450       (Subtarget.hasP8Altivec() && (
9451        PPC::isVPKUDUMShuffleMask(SVOp, ShuffleKind, DAG) ||
9452        PPC::isVMRGEOShuffleMask(SVOp, true, ShuffleKind, DAG) ||
9453        PPC::isVMRGEOShuffleMask(SVOp, false, ShuffleKind, DAG))))
9454     return Op;
9455 
9456   // Check to see if this is a shuffle of 4-byte values.  If so, we can use our
9457   // perfect shuffle table to emit an optimal matching sequence.
9458   ArrayRef<int> PermMask = SVOp->getMask();
9459 
9460   unsigned PFIndexes[4];
9461   bool isFourElementShuffle = true;
9462   for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
9463     unsigned EltNo = 8;   // Start out undef.
9464     for (unsigned j = 0; j != 4; ++j) {  // Intra-element byte.
9465       if (PermMask[i*4+j] < 0)
9466         continue;   // Undef, ignore it.
9467 
9468       unsigned ByteSource = PermMask[i*4+j];
9469       if ((ByteSource & 3) != j) {
9470         isFourElementShuffle = false;
9471         break;
9472       }
9473 
9474       if (EltNo == 8) {
9475         EltNo = ByteSource/4;
9476       } else if (EltNo != ByteSource/4) {
9477         isFourElementShuffle = false;
9478         break;
9479       }
9480     }
9481     PFIndexes[i] = EltNo;
9482   }
9483 
9484   // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
9485   // perfect shuffle vector to determine if it is cost effective to do this as
9486   // discrete instructions, or whether we should use a vperm.
9487   // For now, we skip this for little endian until such time as we have a
9488   // little-endian perfect shuffle table.
9489   if (isFourElementShuffle && !isLittleEndian) {
9490     // Compute the index in the perfect shuffle table.
9491     unsigned PFTableIndex =
9492       PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
9493 
9494     unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
9495     unsigned Cost  = (PFEntry >> 30);
9496 
9497     // Determining when to avoid vperm is tricky.  Many things affect the cost
9498     // of vperm, particularly how many times the perm mask needs to be computed.
9499     // For example, if the perm mask can be hoisted out of a loop or is already
9500     // used (perhaps because there are multiple permutes with the same shuffle
9501     // mask?) the vperm has a cost of 1.  OTOH, hoisting the permute mask out of
9502     // the loop requires an extra register.
9503     //
9504     // As a compromise, we only emit discrete instructions if the shuffle can be
9505     // generated in 3 or fewer operations.  When we have loop information
9506     // available, if this block is within a loop, we should avoid using vperm
9507     // for 3-operation perms and use a constant pool load instead.
9508     if (Cost < 3)
9509       return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
9510   }
9511 
9512   // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
9513   // vector that will get spilled to the constant pool.
9514   if (V2.isUndef()) V2 = V1;
9515 
9516   // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
9517   // that it is in input element units, not in bytes.  Convert now.
9518 
9519   // For little endian, the order of the input vectors is reversed, and
9520   // the permutation mask is complemented with respect to 31.  This is
9521   // necessary to produce proper semantics with the big-endian-biased vperm
9522   // instruction.
9523   EVT EltVT = V1.getValueType().getVectorElementType();
9524   unsigned BytesPerElement = EltVT.getSizeInBits()/8;
9525 
9526   SmallVector<SDValue, 16> ResultMask;
9527   for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
9528     unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
9529 
9530     for (unsigned j = 0; j != BytesPerElement; ++j)
9531       if (isLittleEndian)
9532         ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement + j),
9533                                              dl, MVT::i32));
9534       else
9535         ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement + j, dl,
9536                                              MVT::i32));
9537   }
9538 
9539   SDValue VPermMask = DAG.getBuildVector(MVT::v16i8, dl, ResultMask);
9540   if (isLittleEndian)
9541     return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
9542                        V2, V1, VPermMask);
9543   else
9544     return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
9545                        V1, V2, VPermMask);
9546 }
9547 
9548 /// getVectorCompareInfo - Given an intrinsic, return false if it is not a
9549 /// vector comparison.  If it is, return true and fill in Opc/isDot with
9550 /// information about the intrinsic.
9551 static bool getVectorCompareInfo(SDValue Intrin, int &CompareOpc,
9552                                  bool &isDot, const PPCSubtarget &Subtarget) {
9553   unsigned IntrinsicID =
9554       cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
9555   CompareOpc = -1;
9556   isDot = false;
9557   switch (IntrinsicID) {
9558   default:
9559     return false;
9560   // Comparison predicates.
9561   case Intrinsic::ppc_altivec_vcmpbfp_p:
9562     CompareOpc = 966;
9563     isDot = true;
9564     break;
9565   case Intrinsic::ppc_altivec_vcmpeqfp_p:
9566     CompareOpc = 198;
9567     isDot = true;
9568     break;
9569   case Intrinsic::ppc_altivec_vcmpequb_p:
9570     CompareOpc = 6;
9571     isDot = true;
9572     break;
9573   case Intrinsic::ppc_altivec_vcmpequh_p:
9574     CompareOpc = 70;
9575     isDot = true;
9576     break;
9577   case Intrinsic::ppc_altivec_vcmpequw_p:
9578     CompareOpc = 134;
9579     isDot = true;
9580     break;
9581   case Intrinsic::ppc_altivec_vcmpequd_p:
9582     if (Subtarget.hasP8Altivec()) {
9583       CompareOpc = 199;
9584       isDot = true;
9585     } else
9586       return false;
9587     break;
9588   case Intrinsic::ppc_altivec_vcmpneb_p:
9589   case Intrinsic::ppc_altivec_vcmpneh_p:
9590   case Intrinsic::ppc_altivec_vcmpnew_p:
9591   case Intrinsic::ppc_altivec_vcmpnezb_p:
9592   case Intrinsic::ppc_altivec_vcmpnezh_p:
9593   case Intrinsic::ppc_altivec_vcmpnezw_p:
9594     if (Subtarget.hasP9Altivec()) {
9595       switch (IntrinsicID) {
9596       default:
9597         llvm_unreachable("Unknown comparison intrinsic.");
9598       case Intrinsic::ppc_altivec_vcmpneb_p:
9599         CompareOpc = 7;
9600         break;
9601       case Intrinsic::ppc_altivec_vcmpneh_p:
9602         CompareOpc = 71;
9603         break;
9604       case Intrinsic::ppc_altivec_vcmpnew_p:
9605         CompareOpc = 135;
9606         break;
9607       case Intrinsic::ppc_altivec_vcmpnezb_p:
9608         CompareOpc = 263;
9609         break;
9610       case Intrinsic::ppc_altivec_vcmpnezh_p:
9611         CompareOpc = 327;
9612         break;
9613       case Intrinsic::ppc_altivec_vcmpnezw_p:
9614         CompareOpc = 391;
9615         break;
9616       }
9617       isDot = true;
9618     } else
9619       return false;
9620     break;
9621   case Intrinsic::ppc_altivec_vcmpgefp_p:
9622     CompareOpc = 454;
9623     isDot = true;
9624     break;
9625   case Intrinsic::ppc_altivec_vcmpgtfp_p:
9626     CompareOpc = 710;
9627     isDot = true;
9628     break;
9629   case Intrinsic::ppc_altivec_vcmpgtsb_p:
9630     CompareOpc = 774;
9631     isDot = true;
9632     break;
9633   case Intrinsic::ppc_altivec_vcmpgtsh_p:
9634     CompareOpc = 838;
9635     isDot = true;
9636     break;
9637   case Intrinsic::ppc_altivec_vcmpgtsw_p:
9638     CompareOpc = 902;
9639     isDot = true;
9640     break;
9641   case Intrinsic::ppc_altivec_vcmpgtsd_p:
9642     if (Subtarget.hasP8Altivec()) {
9643       CompareOpc = 967;
9644       isDot = true;
9645     } else
9646       return false;
9647     break;
9648   case Intrinsic::ppc_altivec_vcmpgtub_p:
9649     CompareOpc = 518;
9650     isDot = true;
9651     break;
9652   case Intrinsic::ppc_altivec_vcmpgtuh_p:
9653     CompareOpc = 582;
9654     isDot = true;
9655     break;
9656   case Intrinsic::ppc_altivec_vcmpgtuw_p:
9657     CompareOpc = 646;
9658     isDot = true;
9659     break;
9660   case Intrinsic::ppc_altivec_vcmpgtud_p:
9661     if (Subtarget.hasP8Altivec()) {
9662       CompareOpc = 711;
9663       isDot = true;
9664     } else
9665       return false;
9666     break;
9667 
9668   // VSX predicate comparisons use the same infrastructure
9669   case Intrinsic::ppc_vsx_xvcmpeqdp_p:
9670   case Intrinsic::ppc_vsx_xvcmpgedp_p:
9671   case Intrinsic::ppc_vsx_xvcmpgtdp_p:
9672   case Intrinsic::ppc_vsx_xvcmpeqsp_p:
9673   case Intrinsic::ppc_vsx_xvcmpgesp_p:
9674   case Intrinsic::ppc_vsx_xvcmpgtsp_p:
9675     if (Subtarget.hasVSX()) {
9676       switch (IntrinsicID) {
9677       case Intrinsic::ppc_vsx_xvcmpeqdp_p:
9678         CompareOpc = 99;
9679         break;
9680       case Intrinsic::ppc_vsx_xvcmpgedp_p:
9681         CompareOpc = 115;
9682         break;
9683       case Intrinsic::ppc_vsx_xvcmpgtdp_p:
9684         CompareOpc = 107;
9685         break;
9686       case Intrinsic::ppc_vsx_xvcmpeqsp_p:
9687         CompareOpc = 67;
9688         break;
9689       case Intrinsic::ppc_vsx_xvcmpgesp_p:
9690         CompareOpc = 83;
9691         break;
9692       case Intrinsic::ppc_vsx_xvcmpgtsp_p:
9693         CompareOpc = 75;
9694         break;
9695       }
9696       isDot = true;
9697     } else
9698       return false;
9699     break;
9700 
9701   // Normal Comparisons.
9702   case Intrinsic::ppc_altivec_vcmpbfp:
9703     CompareOpc = 966;
9704     break;
9705   case Intrinsic::ppc_altivec_vcmpeqfp:
9706     CompareOpc = 198;
9707     break;
9708   case Intrinsic::ppc_altivec_vcmpequb:
9709     CompareOpc = 6;
9710     break;
9711   case Intrinsic::ppc_altivec_vcmpequh:
9712     CompareOpc = 70;
9713     break;
9714   case Intrinsic::ppc_altivec_vcmpequw:
9715     CompareOpc = 134;
9716     break;
9717   case Intrinsic::ppc_altivec_vcmpequd:
9718     if (Subtarget.hasP8Altivec())
9719       CompareOpc = 199;
9720     else
9721       return false;
9722     break;
9723   case Intrinsic::ppc_altivec_vcmpneb:
9724   case Intrinsic::ppc_altivec_vcmpneh:
9725   case Intrinsic::ppc_altivec_vcmpnew:
9726   case Intrinsic::ppc_altivec_vcmpnezb:
9727   case Intrinsic::ppc_altivec_vcmpnezh:
9728   case Intrinsic::ppc_altivec_vcmpnezw:
9729     if (Subtarget.hasP9Altivec())
9730       switch (IntrinsicID) {
9731       default:
9732         llvm_unreachable("Unknown comparison intrinsic.");
9733       case Intrinsic::ppc_altivec_vcmpneb:
9734         CompareOpc = 7;
9735         break;
9736       case Intrinsic::ppc_altivec_vcmpneh:
9737         CompareOpc = 71;
9738         break;
9739       case Intrinsic::ppc_altivec_vcmpnew:
9740         CompareOpc = 135;
9741         break;
9742       case Intrinsic::ppc_altivec_vcmpnezb:
9743         CompareOpc = 263;
9744         break;
9745       case Intrinsic::ppc_altivec_vcmpnezh:
9746         CompareOpc = 327;
9747         break;
9748       case Intrinsic::ppc_altivec_vcmpnezw:
9749         CompareOpc = 391;
9750         break;
9751       }
9752     else
9753       return false;
9754     break;
9755   case Intrinsic::ppc_altivec_vcmpgefp:
9756     CompareOpc = 454;
9757     break;
9758   case Intrinsic::ppc_altivec_vcmpgtfp:
9759     CompareOpc = 710;
9760     break;
9761   case Intrinsic::ppc_altivec_vcmpgtsb:
9762     CompareOpc = 774;
9763     break;
9764   case Intrinsic::ppc_altivec_vcmpgtsh:
9765     CompareOpc = 838;
9766     break;
9767   case Intrinsic::ppc_altivec_vcmpgtsw:
9768     CompareOpc = 902;
9769     break;
9770   case Intrinsic::ppc_altivec_vcmpgtsd:
9771     if (Subtarget.hasP8Altivec())
9772       CompareOpc = 967;
9773     else
9774       return false;
9775     break;
9776   case Intrinsic::ppc_altivec_vcmpgtub:
9777     CompareOpc = 518;
9778     break;
9779   case Intrinsic::ppc_altivec_vcmpgtuh:
9780     CompareOpc = 582;
9781     break;
9782   case Intrinsic::ppc_altivec_vcmpgtuw:
9783     CompareOpc = 646;
9784     break;
9785   case Intrinsic::ppc_altivec_vcmpgtud:
9786     if (Subtarget.hasP8Altivec())
9787       CompareOpc = 711;
9788     else
9789       return false;
9790     break;
9791   }
9792   return true;
9793 }
9794 
9795 /// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
9796 /// lower, do it, otherwise return null.
9797 SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
9798                                                    SelectionDAG &DAG) const {
9799   unsigned IntrinsicID =
9800     cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9801 
9802   SDLoc dl(Op);
9803 
9804   if (IntrinsicID == Intrinsic::thread_pointer) {
9805     // Reads the thread pointer register, used for __builtin_thread_pointer.
9806     if (Subtarget.isPPC64())
9807       return DAG.getRegister(PPC::X13, MVT::i64);
9808     return DAG.getRegister(PPC::R2, MVT::i32);
9809   }
9810 
9811   // If this is a lowered altivec predicate compare, CompareOpc is set to the
9812   // opcode number of the comparison.
9813   int CompareOpc;
9814   bool isDot;
9815   if (!getVectorCompareInfo(Op, CompareOpc, isDot, Subtarget))
9816     return SDValue();    // Don't custom lower most intrinsics.
9817 
9818   // If this is a non-dot comparison, make the VCMP node and we are done.
9819   if (!isDot) {
9820     SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
9821                               Op.getOperand(1), Op.getOperand(2),
9822                               DAG.getConstant(CompareOpc, dl, MVT::i32));
9823     return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
9824   }
9825 
9826   // Create the PPCISD altivec 'dot' comparison node.
9827   SDValue Ops[] = {
9828     Op.getOperand(2),  // LHS
9829     Op.getOperand(3),  // RHS
9830     DAG.getConstant(CompareOpc, dl, MVT::i32)
9831   };
9832   EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
9833   SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
9834 
9835   // Now that we have the comparison, emit a copy from the CR to a GPR.
9836   // This is flagged to the above dot comparison.
9837   SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
9838                                 DAG.getRegister(PPC::CR6, MVT::i32),
9839                                 CompNode.getValue(1));
9840 
9841   // Unpack the result based on how the target uses it.
9842   unsigned BitNo;   // Bit # of CR6.
9843   bool InvertBit;   // Invert result?
9844   switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
9845   default:  // Can't happen, don't crash on invalid number though.
9846   case 0:   // Return the value of the EQ bit of CR6.
9847     BitNo = 0; InvertBit = false;
9848     break;
9849   case 1:   // Return the inverted value of the EQ bit of CR6.
9850     BitNo = 0; InvertBit = true;
9851     break;
9852   case 2:   // Return the value of the LT bit of CR6.
9853     BitNo = 2; InvertBit = false;
9854     break;
9855   case 3:   // Return the inverted value of the LT bit of CR6.
9856     BitNo = 2; InvertBit = true;
9857     break;
9858   }
9859 
9860   // Shift the bit into the low position.
9861   Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
9862                       DAG.getConstant(8 - (3 - BitNo), dl, MVT::i32));
9863   // Isolate the bit.
9864   Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
9865                       DAG.getConstant(1, dl, MVT::i32));
9866 
9867   // If we are supposed to, toggle the bit.
9868   if (InvertBit)
9869     Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
9870                         DAG.getConstant(1, dl, MVT::i32));
9871   return Flags;
9872 }
9873 
9874 SDValue PPCTargetLowering::LowerINTRINSIC_VOID(SDValue Op,
9875                                                SelectionDAG &DAG) const {
9876   // SelectionDAGBuilder::visitTargetIntrinsic may insert one extra chain to
9877   // the beginning of the argument list.
9878   int ArgStart = isa<ConstantSDNode>(Op.getOperand(0)) ? 0 : 1;
9879   SDLoc DL(Op);
9880   switch (cast<ConstantSDNode>(Op.getOperand(ArgStart))->getZExtValue()) {
9881   case Intrinsic::ppc_cfence: {
9882     assert(ArgStart == 1 && "llvm.ppc.cfence must carry a chain argument.");
9883     assert(Subtarget.isPPC64() && "Only 64-bit is supported for now.");
9884     return SDValue(DAG.getMachineNode(PPC::CFENCE8, DL, MVT::Other,
9885                                       DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i64,
9886                                                   Op.getOperand(ArgStart + 1)),
9887                                       Op.getOperand(0)),
9888                    0);
9889   }
9890   default:
9891     break;
9892   }
9893   return SDValue();
9894 }
9895 
9896 SDValue PPCTargetLowering::LowerREM(SDValue Op, SelectionDAG &DAG) const {
9897   // Check for a DIV with the same operands as this REM.
9898   for (auto UI : Op.getOperand(1)->uses()) {
9899     if ((Op.getOpcode() == ISD::SREM && UI->getOpcode() == ISD::SDIV) ||
9900         (Op.getOpcode() == ISD::UREM && UI->getOpcode() == ISD::UDIV))
9901       if (UI->getOperand(0) == Op.getOperand(0) &&
9902           UI->getOperand(1) == Op.getOperand(1))
9903         return SDValue();
9904   }
9905   return Op;
9906 }
9907 
9908 // Lower scalar BSWAP64 to xxbrd.
9909 SDValue PPCTargetLowering::LowerBSWAP(SDValue Op, SelectionDAG &DAG) const {
9910   SDLoc dl(Op);
9911   // MTVSRDD
9912   Op = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, Op.getOperand(0),
9913                    Op.getOperand(0));
9914   // XXBRD
9915   Op = DAG.getNode(ISD::BSWAP, dl, MVT::v2i64, Op);
9916   // MFVSRD
9917   int VectorIndex = 0;
9918   if (Subtarget.isLittleEndian())
9919     VectorIndex = 1;
9920   Op = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64, Op,
9921                    DAG.getTargetConstant(VectorIndex, dl, MVT::i32));
9922   return Op;
9923 }
9924 
9925 // ATOMIC_CMP_SWAP for i8/i16 needs to zero-extend its input since it will be
9926 // compared to a value that is atomically loaded (atomic loads zero-extend).
9927 SDValue PPCTargetLowering::LowerATOMIC_CMP_SWAP(SDValue Op,
9928                                                 SelectionDAG &DAG) const {
9929   assert(Op.getOpcode() == ISD::ATOMIC_CMP_SWAP &&
9930          "Expecting an atomic compare-and-swap here.");
9931   SDLoc dl(Op);
9932   auto *AtomicNode = cast<AtomicSDNode>(Op.getNode());
9933   EVT MemVT = AtomicNode->getMemoryVT();
9934   if (MemVT.getSizeInBits() >= 32)
9935     return Op;
9936 
9937   SDValue CmpOp = Op.getOperand(2);
9938   // If this is already correctly zero-extended, leave it alone.
9939   auto HighBits = APInt::getHighBitsSet(32, 32 - MemVT.getSizeInBits());
9940   if (DAG.MaskedValueIsZero(CmpOp, HighBits))
9941     return Op;
9942 
9943   // Clear the high bits of the compare operand.
9944   unsigned MaskVal = (1 << MemVT.getSizeInBits()) - 1;
9945   SDValue NewCmpOp =
9946     DAG.getNode(ISD::AND, dl, MVT::i32, CmpOp,
9947                 DAG.getConstant(MaskVal, dl, MVT::i32));
9948 
9949   // Replace the existing compare operand with the properly zero-extended one.
9950   SmallVector<SDValue, 4> Ops;
9951   for (int i = 0, e = AtomicNode->getNumOperands(); i < e; i++)
9952     Ops.push_back(AtomicNode->getOperand(i));
9953   Ops[2] = NewCmpOp;
9954   MachineMemOperand *MMO = AtomicNode->getMemOperand();
9955   SDVTList Tys = DAG.getVTList(MVT::i32, MVT::Other);
9956   auto NodeTy =
9957     (MemVT == MVT::i8) ? PPCISD::ATOMIC_CMP_SWAP_8 : PPCISD::ATOMIC_CMP_SWAP_16;
9958   return DAG.getMemIntrinsicNode(NodeTy, dl, Tys, Ops, MemVT, MMO);
9959 }
9960 
9961 SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
9962                                                  SelectionDAG &DAG) const {
9963   SDLoc dl(Op);
9964   // Create a stack slot that is 16-byte aligned.
9965   MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
9966   int FrameIdx = MFI.CreateStackObject(16, 16, false);
9967   EVT PtrVT = getPointerTy(DAG.getDataLayout());
9968   SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
9969 
9970   // Store the input value into Value#0 of the stack slot.
9971   SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
9972                                MachinePointerInfo());
9973   // Load it out.
9974   return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo());
9975 }
9976 
9977 SDValue PPCTargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op,
9978                                                   SelectionDAG &DAG) const {
9979   assert(Op.getOpcode() == ISD::INSERT_VECTOR_ELT &&
9980          "Should only be called for ISD::INSERT_VECTOR_ELT");
9981 
9982   ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(2));
9983   // We have legal lowering for constant indices but not for variable ones.
9984   if (!C)
9985     return SDValue();
9986 
9987   EVT VT = Op.getValueType();
9988   SDLoc dl(Op);
9989   SDValue V1 = Op.getOperand(0);
9990   SDValue V2 = Op.getOperand(1);
9991   // We can use MTVSRZ + VECINSERT for v8i16 and v16i8 types.
9992   if (VT == MVT::v8i16 || VT == MVT::v16i8) {
9993     SDValue Mtvsrz = DAG.getNode(PPCISD::MTVSRZ, dl, VT, V2);
9994     unsigned BytesInEachElement = VT.getVectorElementType().getSizeInBits() / 8;
9995     unsigned InsertAtElement = C->getZExtValue();
9996     unsigned InsertAtByte = InsertAtElement * BytesInEachElement;
9997     if (Subtarget.isLittleEndian()) {
9998       InsertAtByte = (16 - BytesInEachElement) - InsertAtByte;
9999     }
10000     return DAG.getNode(PPCISD::VECINSERT, dl, VT, V1, Mtvsrz,
10001                        DAG.getConstant(InsertAtByte, dl, MVT::i32));
10002   }
10003   return Op;
10004 }
10005 
10006 SDValue PPCTargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
10007                                                    SelectionDAG &DAG) const {
10008   SDLoc dl(Op);
10009   SDNode *N = Op.getNode();
10010 
10011   assert(N->getOperand(0).getValueType() == MVT::v4i1 &&
10012          "Unknown extract_vector_elt type");
10013 
10014   SDValue Value = N->getOperand(0);
10015 
10016   // The first part of this is like the store lowering except that we don't
10017   // need to track the chain.
10018 
10019   // The values are now known to be -1 (false) or 1 (true). To convert this
10020   // into 0 (false) and 1 (true), add 1 and then divide by 2 (multiply by 0.5).
10021   // This can be done with an fma and the 0.5 constant: (V+1.0)*0.5 = 0.5*V+0.5
10022   Value = DAG.getNode(PPCISD::QBFLT, dl, MVT::v4f64, Value);
10023 
10024   // FIXME: We can make this an f32 vector, but the BUILD_VECTOR code needs to
10025   // understand how to form the extending load.
10026   SDValue FPHalfs = DAG.getConstantFP(0.5, dl, MVT::v4f64);
10027 
10028   Value = DAG.getNode(ISD::FMA, dl, MVT::v4f64, Value, FPHalfs, FPHalfs);
10029 
10030   // Now convert to an integer and store.
10031   Value = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f64,
10032     DAG.getConstant(Intrinsic::ppc_qpx_qvfctiwu, dl, MVT::i32),
10033     Value);
10034 
10035   MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
10036   int FrameIdx = MFI.CreateStackObject(16, 16, false);
10037   MachinePointerInfo PtrInfo =
10038       MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FrameIdx);
10039   EVT PtrVT = getPointerTy(DAG.getDataLayout());
10040   SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
10041 
10042   SDValue StoreChain = DAG.getEntryNode();
10043   SDValue Ops[] = {StoreChain,
10044                    DAG.getConstant(Intrinsic::ppc_qpx_qvstfiw, dl, MVT::i32),
10045                    Value, FIdx};
10046   SDVTList VTs = DAG.getVTList(/*chain*/ MVT::Other);
10047 
10048   StoreChain = DAG.getMemIntrinsicNode(ISD::INTRINSIC_VOID,
10049     dl, VTs, Ops, MVT::v4i32, PtrInfo);
10050 
10051   // Extract the value requested.
10052   unsigned Offset = 4*cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
10053   SDValue Idx = DAG.getConstant(Offset, dl, FIdx.getValueType());
10054   Idx = DAG.getNode(ISD::ADD, dl, FIdx.getValueType(), FIdx, Idx);
10055 
10056   SDValue IntVal =
10057       DAG.getLoad(MVT::i32, dl, StoreChain, Idx, PtrInfo.getWithOffset(Offset));
10058 
10059   if (!Subtarget.useCRBits())
10060     return IntVal;
10061 
10062   return DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, IntVal);
10063 }
10064 
10065 /// Lowering for QPX v4i1 loads
10066 SDValue PPCTargetLowering::LowerVectorLoad(SDValue Op,
10067                                            SelectionDAG &DAG) const {
10068   SDLoc dl(Op);
10069   LoadSDNode *LN = cast<LoadSDNode>(Op.getNode());
10070   SDValue LoadChain = LN->getChain();
10071   SDValue BasePtr = LN->getBasePtr();
10072 
10073   if (Op.getValueType() == MVT::v4f64 ||
10074       Op.getValueType() == MVT::v4f32) {
10075     EVT MemVT = LN->getMemoryVT();
10076     unsigned Alignment = LN->getAlignment();
10077 
10078     // If this load is properly aligned, then it is legal.
10079     if (Alignment >= MemVT.getStoreSize())
10080       return Op;
10081 
10082     EVT ScalarVT = Op.getValueType().getScalarType(),
10083         ScalarMemVT = MemVT.getScalarType();
10084     unsigned Stride = ScalarMemVT.getStoreSize();
10085 
10086     SDValue Vals[4], LoadChains[4];
10087     for (unsigned Idx = 0; Idx < 4; ++Idx) {
10088       SDValue Load;
10089       if (ScalarVT != ScalarMemVT)
10090         Load = DAG.getExtLoad(LN->getExtensionType(), dl, ScalarVT, LoadChain,
10091                               BasePtr,
10092                               LN->getPointerInfo().getWithOffset(Idx * Stride),
10093                               ScalarMemVT, MinAlign(Alignment, Idx * Stride),
10094                               LN->getMemOperand()->getFlags(), LN->getAAInfo());
10095       else
10096         Load = DAG.getLoad(ScalarVT, dl, LoadChain, BasePtr,
10097                            LN->getPointerInfo().getWithOffset(Idx * Stride),
10098                            MinAlign(Alignment, Idx * Stride),
10099                            LN->getMemOperand()->getFlags(), LN->getAAInfo());
10100 
10101       if (Idx == 0 && LN->isIndexed()) {
10102         assert(LN->getAddressingMode() == ISD::PRE_INC &&
10103                "Unknown addressing mode on vector load");
10104         Load = DAG.getIndexedLoad(Load, dl, BasePtr, LN->getOffset(),
10105                                   LN->getAddressingMode());
10106       }
10107 
10108       Vals[Idx] = Load;
10109       LoadChains[Idx] = Load.getValue(1);
10110 
10111       BasePtr = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr,
10112                             DAG.getConstant(Stride, dl,
10113                                             BasePtr.getValueType()));
10114     }
10115 
10116     SDValue TF =  DAG.getNode(ISD::TokenFactor, dl, MVT::Other, LoadChains);
10117     SDValue Value = DAG.getBuildVector(Op.getValueType(), dl, Vals);
10118 
10119     if (LN->isIndexed()) {
10120       SDValue RetOps[] = { Value, Vals[0].getValue(1), TF };
10121       return DAG.getMergeValues(RetOps, dl);
10122     }
10123 
10124     SDValue RetOps[] = { Value, TF };
10125     return DAG.getMergeValues(RetOps, dl);
10126   }
10127 
10128   assert(Op.getValueType() == MVT::v4i1 && "Unknown load to lower");
10129   assert(LN->isUnindexed() && "Indexed v4i1 loads are not supported");
10130 
10131   // To lower v4i1 from a byte array, we load the byte elements of the
10132   // vector and then reuse the BUILD_VECTOR logic.
10133 
10134   SDValue VectElmts[4], VectElmtChains[4];
10135   for (unsigned i = 0; i < 4; ++i) {
10136     SDValue Idx = DAG.getConstant(i, dl, BasePtr.getValueType());
10137     Idx = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr, Idx);
10138 
10139     VectElmts[i] = DAG.getExtLoad(
10140         ISD::EXTLOAD, dl, MVT::i32, LoadChain, Idx,
10141         LN->getPointerInfo().getWithOffset(i), MVT::i8,
10142         /* Alignment = */ 1, LN->getMemOperand()->getFlags(), LN->getAAInfo());
10143     VectElmtChains[i] = VectElmts[i].getValue(1);
10144   }
10145 
10146   LoadChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, VectElmtChains);
10147   SDValue Value = DAG.getBuildVector(MVT::v4i1, dl, VectElmts);
10148 
10149   SDValue RVals[] = { Value, LoadChain };
10150   return DAG.getMergeValues(RVals, dl);
10151 }
10152 
10153 /// Lowering for QPX v4i1 stores
10154 SDValue PPCTargetLowering::LowerVectorStore(SDValue Op,
10155                                             SelectionDAG &DAG) const {
10156   SDLoc dl(Op);
10157   StoreSDNode *SN = cast<StoreSDNode>(Op.getNode());
10158   SDValue StoreChain = SN->getChain();
10159   SDValue BasePtr = SN->getBasePtr();
10160   SDValue Value = SN->getValue();
10161 
10162   if (Value.getValueType() == MVT::v4f64 ||
10163       Value.getValueType() == MVT::v4f32) {
10164     EVT MemVT = SN->getMemoryVT();
10165     unsigned Alignment = SN->getAlignment();
10166 
10167     // If this store is properly aligned, then it is legal.
10168     if (Alignment >= MemVT.getStoreSize())
10169       return Op;
10170 
10171     EVT ScalarVT = Value.getValueType().getScalarType(),
10172         ScalarMemVT = MemVT.getScalarType();
10173     unsigned Stride = ScalarMemVT.getStoreSize();
10174 
10175     SDValue Stores[4];
10176     for (unsigned Idx = 0; Idx < 4; ++Idx) {
10177       SDValue Ex = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, ScalarVT, Value,
10178                                DAG.getVectorIdxConstant(Idx, dl));
10179       SDValue Store;
10180       if (ScalarVT != ScalarMemVT)
10181         Store =
10182             DAG.getTruncStore(StoreChain, dl, Ex, BasePtr,
10183                               SN->getPointerInfo().getWithOffset(Idx * Stride),
10184                               ScalarMemVT, MinAlign(Alignment, Idx * Stride),
10185                               SN->getMemOperand()->getFlags(), SN->getAAInfo());
10186       else
10187         Store = DAG.getStore(StoreChain, dl, Ex, BasePtr,
10188                              SN->getPointerInfo().getWithOffset(Idx * Stride),
10189                              MinAlign(Alignment, Idx * Stride),
10190                              SN->getMemOperand()->getFlags(), SN->getAAInfo());
10191 
10192       if (Idx == 0 && SN->isIndexed()) {
10193         assert(SN->getAddressingMode() == ISD::PRE_INC &&
10194                "Unknown addressing mode on vector store");
10195         Store = DAG.getIndexedStore(Store, dl, BasePtr, SN->getOffset(),
10196                                     SN->getAddressingMode());
10197       }
10198 
10199       BasePtr = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr,
10200                             DAG.getConstant(Stride, dl,
10201                                             BasePtr.getValueType()));
10202       Stores[Idx] = Store;
10203     }
10204 
10205     SDValue TF =  DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
10206 
10207     if (SN->isIndexed()) {
10208       SDValue RetOps[] = { TF, Stores[0].getValue(1) };
10209       return DAG.getMergeValues(RetOps, dl);
10210     }
10211 
10212     return TF;
10213   }
10214 
10215   assert(SN->isUnindexed() && "Indexed v4i1 stores are not supported");
10216   assert(Value.getValueType() == MVT::v4i1 && "Unknown store to lower");
10217 
10218   // The values are now known to be -1 (false) or 1 (true). To convert this
10219   // into 0 (false) and 1 (true), add 1 and then divide by 2 (multiply by 0.5).
10220   // This can be done with an fma and the 0.5 constant: (V+1.0)*0.5 = 0.5*V+0.5
10221   Value = DAG.getNode(PPCISD::QBFLT, dl, MVT::v4f64, Value);
10222 
10223   // FIXME: We can make this an f32 vector, but the BUILD_VECTOR code needs to
10224   // understand how to form the extending load.
10225   SDValue FPHalfs = DAG.getConstantFP(0.5, dl, MVT::v4f64);
10226 
10227   Value = DAG.getNode(ISD::FMA, dl, MVT::v4f64, Value, FPHalfs, FPHalfs);
10228 
10229   // Now convert to an integer and store.
10230   Value = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f64,
10231     DAG.getConstant(Intrinsic::ppc_qpx_qvfctiwu, dl, MVT::i32),
10232     Value);
10233 
10234   MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
10235   int FrameIdx = MFI.CreateStackObject(16, 16, false);
10236   MachinePointerInfo PtrInfo =
10237       MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FrameIdx);
10238   EVT PtrVT = getPointerTy(DAG.getDataLayout());
10239   SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
10240 
10241   SDValue Ops[] = {StoreChain,
10242                    DAG.getConstant(Intrinsic::ppc_qpx_qvstfiw, dl, MVT::i32),
10243                    Value, FIdx};
10244   SDVTList VTs = DAG.getVTList(/*chain*/ MVT::Other);
10245 
10246   StoreChain = DAG.getMemIntrinsicNode(ISD::INTRINSIC_VOID,
10247     dl, VTs, Ops, MVT::v4i32, PtrInfo);
10248 
10249   // Move data into the byte array.
10250   SDValue Loads[4], LoadChains[4];
10251   for (unsigned i = 0; i < 4; ++i) {
10252     unsigned Offset = 4*i;
10253     SDValue Idx = DAG.getConstant(Offset, dl, FIdx.getValueType());
10254     Idx = DAG.getNode(ISD::ADD, dl, FIdx.getValueType(), FIdx, Idx);
10255 
10256     Loads[i] = DAG.getLoad(MVT::i32, dl, StoreChain, Idx,
10257                            PtrInfo.getWithOffset(Offset));
10258     LoadChains[i] = Loads[i].getValue(1);
10259   }
10260 
10261   StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, LoadChains);
10262 
10263   SDValue Stores[4];
10264   for (unsigned i = 0; i < 4; ++i) {
10265     SDValue Idx = DAG.getConstant(i, dl, BasePtr.getValueType());
10266     Idx = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr, Idx);
10267 
10268     Stores[i] = DAG.getTruncStore(
10269         StoreChain, dl, Loads[i], Idx, SN->getPointerInfo().getWithOffset(i),
10270         MVT::i8, /* Alignment = */ 1, SN->getMemOperand()->getFlags(),
10271         SN->getAAInfo());
10272   }
10273 
10274   StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
10275 
10276   return StoreChain;
10277 }
10278 
10279 SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10280   SDLoc dl(Op);
10281   if (Op.getValueType() == MVT::v4i32) {
10282     SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
10283 
10284     SDValue Zero  = BuildSplatI(  0, 1, MVT::v4i32, DAG, dl);
10285     SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
10286 
10287     SDValue RHSSwap =   // = vrlw RHS, 16
10288       BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
10289 
10290     // Shrinkify inputs to v8i16.
10291     LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
10292     RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
10293     RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
10294 
10295     // Low parts multiplied together, generating 32-bit results (we ignore the
10296     // top parts).
10297     SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
10298                                         LHS, RHS, DAG, dl, MVT::v4i32);
10299 
10300     SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
10301                                       LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
10302     // Shift the high parts up 16 bits.
10303     HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
10304                               Neg16, DAG, dl);
10305     return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
10306   } else if (Op.getValueType() == MVT::v8i16) {
10307     SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
10308 
10309     SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
10310 
10311     return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
10312                             LHS, RHS, Zero, DAG, dl);
10313   } else if (Op.getValueType() == MVT::v16i8) {
10314     SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
10315     bool isLittleEndian = Subtarget.isLittleEndian();
10316 
10317     // Multiply the even 8-bit parts, producing 16-bit sums.
10318     SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
10319                                            LHS, RHS, DAG, dl, MVT::v8i16);
10320     EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
10321 
10322     // Multiply the odd 8-bit parts, producing 16-bit sums.
10323     SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
10324                                           LHS, RHS, DAG, dl, MVT::v8i16);
10325     OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
10326 
10327     // Merge the results together.  Because vmuleub and vmuloub are
10328     // instructions with a big-endian bias, we must reverse the
10329     // element numbering and reverse the meaning of "odd" and "even"
10330     // when generating little endian code.
10331     int Ops[16];
10332     for (unsigned i = 0; i != 8; ++i) {
10333       if (isLittleEndian) {
10334         Ops[i*2  ] = 2*i;
10335         Ops[i*2+1] = 2*i+16;
10336       } else {
10337         Ops[i*2  ] = 2*i+1;
10338         Ops[i*2+1] = 2*i+1+16;
10339       }
10340     }
10341     if (isLittleEndian)
10342       return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
10343     else
10344       return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
10345   } else {
10346     llvm_unreachable("Unknown mul to lower!");
10347   }
10348 }
10349 
10350 SDValue PPCTargetLowering::LowerABS(SDValue Op, SelectionDAG &DAG) const {
10351 
10352   assert(Op.getOpcode() == ISD::ABS && "Should only be called for ISD::ABS");
10353 
10354   EVT VT = Op.getValueType();
10355   assert(VT.isVector() &&
10356          "Only set vector abs as custom, scalar abs shouldn't reach here!");
10357   assert((VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10358           VT == MVT::v16i8) &&
10359          "Unexpected vector element type!");
10360   assert((VT != MVT::v2i64 || Subtarget.hasP8Altivec()) &&
10361          "Current subtarget doesn't support smax v2i64!");
10362 
10363   // For vector abs, it can be lowered to:
10364   // abs x
10365   // ==>
10366   // y = -x
10367   // smax(x, y)
10368 
10369   SDLoc dl(Op);
10370   SDValue X = Op.getOperand(0);
10371   SDValue Zero = DAG.getConstant(0, dl, VT);
10372   SDValue Y = DAG.getNode(ISD::SUB, dl, VT, Zero, X);
10373 
10374   // SMAX patch https://reviews.llvm.org/D47332
10375   // hasn't landed yet, so use intrinsic first here.
10376   // TODO: Should use SMAX directly once SMAX patch landed
10377   Intrinsic::ID BifID = Intrinsic::ppc_altivec_vmaxsw;
10378   if (VT == MVT::v2i64)
10379     BifID = Intrinsic::ppc_altivec_vmaxsd;
10380   else if (VT == MVT::v8i16)
10381     BifID = Intrinsic::ppc_altivec_vmaxsh;
10382   else if (VT == MVT::v16i8)
10383     BifID = Intrinsic::ppc_altivec_vmaxsb;
10384 
10385   return BuildIntrinsicOp(BifID, X, Y, DAG, dl, VT);
10386 }
10387 
10388 // Custom lowering for fpext vf32 to v2f64
10389 SDValue PPCTargetLowering::LowerFP_EXTEND(SDValue Op, SelectionDAG &DAG) const {
10390 
10391   assert(Op.getOpcode() == ISD::FP_EXTEND &&
10392          "Should only be called for ISD::FP_EXTEND");
10393 
10394   // We only want to custom lower an extend from v2f32 to v2f64.
10395   if (Op.getValueType() != MVT::v2f64 ||
10396       Op.getOperand(0).getValueType() != MVT::v2f32)
10397     return SDValue();
10398 
10399   SDLoc dl(Op);
10400   SDValue Op0 = Op.getOperand(0);
10401 
10402   switch (Op0.getOpcode()) {
10403   default:
10404     return SDValue();
10405   case ISD::EXTRACT_SUBVECTOR: {
10406     assert(Op0.getNumOperands() == 2 &&
10407            isa<ConstantSDNode>(Op0->getOperand(1)) &&
10408            "Node should have 2 operands with second one being a constant!");
10409 
10410     if (Op0.getOperand(0).getValueType() != MVT::v4f32)
10411       return SDValue();
10412 
10413     // Custom lower is only done for high or low doubleword.
10414     int Idx = cast<ConstantSDNode>(Op0.getOperand(1))->getZExtValue();
10415     if (Idx % 2 != 0)
10416       return SDValue();
10417 
10418     // Since input is v4f32, at this point Idx is either 0 or 2.
10419     // Shift to get the doubleword position we want.
10420     int DWord = Idx >> 1;
10421 
10422     // High and low word positions are different on little endian.
10423     if (Subtarget.isLittleEndian())
10424       DWord ^= 0x1;
10425 
10426     return DAG.getNode(PPCISD::FP_EXTEND_HALF, dl, MVT::v2f64,
10427                        Op0.getOperand(0), DAG.getConstant(DWord, dl, MVT::i32));
10428   }
10429   case ISD::FADD:
10430   case ISD::FMUL:
10431   case ISD::FSUB: {
10432     SDValue NewLoad[2];
10433     for (unsigned i = 0, ie = Op0.getNumOperands(); i != ie; ++i) {
10434       // Ensure both input are loads.
10435       SDValue LdOp = Op0.getOperand(i);
10436       if (LdOp.getOpcode() != ISD::LOAD)
10437         return SDValue();
10438       // Generate new load node.
10439       LoadSDNode *LD = cast<LoadSDNode>(LdOp);
10440       SDValue LoadOps[] = {LD->getChain(), LD->getBasePtr()};
10441       NewLoad[i] = DAG.getMemIntrinsicNode(
10442           PPCISD::LD_VSX_LH, dl, DAG.getVTList(MVT::v4f32, MVT::Other), LoadOps,
10443           LD->getMemoryVT(), LD->getMemOperand());
10444     }
10445     SDValue NewOp =
10446         DAG.getNode(Op0.getOpcode(), SDLoc(Op0), MVT::v4f32, NewLoad[0],
10447                     NewLoad[1], Op0.getNode()->getFlags());
10448     return DAG.getNode(PPCISD::FP_EXTEND_HALF, dl, MVT::v2f64, NewOp,
10449                        DAG.getConstant(0, dl, MVT::i32));
10450   }
10451   case ISD::LOAD: {
10452     LoadSDNode *LD = cast<LoadSDNode>(Op0);
10453     SDValue LoadOps[] = {LD->getChain(), LD->getBasePtr()};
10454     SDValue NewLd = DAG.getMemIntrinsicNode(
10455         PPCISD::LD_VSX_LH, dl, DAG.getVTList(MVT::v4f32, MVT::Other), LoadOps,
10456         LD->getMemoryVT(), LD->getMemOperand());
10457     return DAG.getNode(PPCISD::FP_EXTEND_HALF, dl, MVT::v2f64, NewLd,
10458                        DAG.getConstant(0, dl, MVT::i32));
10459   }
10460   }
10461   llvm_unreachable("ERROR:Should return for all cases within swtich.");
10462 }
10463 
10464 /// LowerOperation - Provide custom lowering hooks for some operations.
10465 ///
10466 SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
10467   switch (Op.getOpcode()) {
10468   default: llvm_unreachable("Wasn't expecting to be able to lower this!");
10469   case ISD::ConstantPool:       return LowerConstantPool(Op, DAG);
10470   case ISD::BlockAddress:       return LowerBlockAddress(Op, DAG);
10471   case ISD::GlobalAddress:      return LowerGlobalAddress(Op, DAG);
10472   case ISD::GlobalTLSAddress:   return LowerGlobalTLSAddress(Op, DAG);
10473   case ISD::JumpTable:          return LowerJumpTable(Op, DAG);
10474   case ISD::SETCC:              return LowerSETCC(Op, DAG);
10475   case ISD::INIT_TRAMPOLINE:    return LowerINIT_TRAMPOLINE(Op, DAG);
10476   case ISD::ADJUST_TRAMPOLINE:  return LowerADJUST_TRAMPOLINE(Op, DAG);
10477 
10478   // Variable argument lowering.
10479   case ISD::VASTART:            return LowerVASTART(Op, DAG);
10480   case ISD::VAARG:              return LowerVAARG(Op, DAG);
10481   case ISD::VACOPY:             return LowerVACOPY(Op, DAG);
10482 
10483   case ISD::STACKRESTORE:       return LowerSTACKRESTORE(Op, DAG);
10484   case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
10485   case ISD::GET_DYNAMIC_AREA_OFFSET:
10486     return LowerGET_DYNAMIC_AREA_OFFSET(Op, DAG);
10487 
10488   // Exception handling lowering.
10489   case ISD::EH_DWARF_CFA:       return LowerEH_DWARF_CFA(Op, DAG);
10490   case ISD::EH_SJLJ_SETJMP:     return lowerEH_SJLJ_SETJMP(Op, DAG);
10491   case ISD::EH_SJLJ_LONGJMP:    return lowerEH_SJLJ_LONGJMP(Op, DAG);
10492 
10493   case ISD::LOAD:               return LowerLOAD(Op, DAG);
10494   case ISD::STORE:              return LowerSTORE(Op, DAG);
10495   case ISD::TRUNCATE:           return LowerTRUNCATE(Op, DAG);
10496   case ISD::SELECT_CC:          return LowerSELECT_CC(Op, DAG);
10497   case ISD::FP_TO_UINT:
10498   case ISD::FP_TO_SINT:         return LowerFP_TO_INT(Op, DAG, SDLoc(Op));
10499   case ISD::UINT_TO_FP:
10500   case ISD::SINT_TO_FP:         return LowerINT_TO_FP(Op, DAG);
10501   case ISD::FLT_ROUNDS_:        return LowerFLT_ROUNDS_(Op, DAG);
10502 
10503   // Lower 64-bit shifts.
10504   case ISD::SHL_PARTS:          return LowerSHL_PARTS(Op, DAG);
10505   case ISD::SRL_PARTS:          return LowerSRL_PARTS(Op, DAG);
10506   case ISD::SRA_PARTS:          return LowerSRA_PARTS(Op, DAG);
10507 
10508   // Vector-related lowering.
10509   case ISD::BUILD_VECTOR:       return LowerBUILD_VECTOR(Op, DAG);
10510   case ISD::VECTOR_SHUFFLE:     return LowerVECTOR_SHUFFLE(Op, DAG);
10511   case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
10512   case ISD::SCALAR_TO_VECTOR:   return LowerSCALAR_TO_VECTOR(Op, DAG);
10513   case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10514   case ISD::INSERT_VECTOR_ELT:  return LowerINSERT_VECTOR_ELT(Op, DAG);
10515   case ISD::MUL:                return LowerMUL(Op, DAG);
10516   case ISD::ABS:                return LowerABS(Op, DAG);
10517   case ISD::FP_EXTEND:          return LowerFP_EXTEND(Op, DAG);
10518 
10519   // For counter-based loop handling.
10520   case ISD::INTRINSIC_W_CHAIN:  return SDValue();
10521 
10522   case ISD::BITCAST:            return LowerBITCAST(Op, DAG);
10523 
10524   // Frame & Return address.
10525   case ISD::RETURNADDR:         return LowerRETURNADDR(Op, DAG);
10526   case ISD::FRAMEADDR:          return LowerFRAMEADDR(Op, DAG);
10527 
10528   case ISD::INTRINSIC_VOID:
10529     return LowerINTRINSIC_VOID(Op, DAG);
10530   case ISD::SREM:
10531   case ISD::UREM:
10532     return LowerREM(Op, DAG);
10533   case ISD::BSWAP:
10534     return LowerBSWAP(Op, DAG);
10535   case ISD::ATOMIC_CMP_SWAP:
10536     return LowerATOMIC_CMP_SWAP(Op, DAG);
10537   }
10538 }
10539 
10540 void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
10541                                            SmallVectorImpl<SDValue>&Results,
10542                                            SelectionDAG &DAG) const {
10543   SDLoc dl(N);
10544   switch (N->getOpcode()) {
10545   default:
10546     llvm_unreachable("Do not know how to custom type legalize this operation!");
10547   case ISD::READCYCLECOUNTER: {
10548     SDVTList VTs = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
10549     SDValue RTB = DAG.getNode(PPCISD::READ_TIME_BASE, dl, VTs, N->getOperand(0));
10550 
10551     Results.push_back(
10552         DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, RTB, RTB.getValue(1)));
10553     Results.push_back(RTB.getValue(2));
10554     break;
10555   }
10556   case ISD::INTRINSIC_W_CHAIN: {
10557     if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
10558         Intrinsic::loop_decrement)
10559       break;
10560 
10561     assert(N->getValueType(0) == MVT::i1 &&
10562            "Unexpected result type for CTR decrement intrinsic");
10563     EVT SVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
10564                                  N->getValueType(0));
10565     SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
10566     SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
10567                                  N->getOperand(1));
10568 
10569     Results.push_back(DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewInt));
10570     Results.push_back(NewInt.getValue(1));
10571     break;
10572   }
10573   case ISD::VAARG: {
10574     if (!Subtarget.isSVR4ABI() || Subtarget.isPPC64())
10575       return;
10576 
10577     EVT VT = N->getValueType(0);
10578 
10579     if (VT == MVT::i64) {
10580       SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG);
10581 
10582       Results.push_back(NewNode);
10583       Results.push_back(NewNode.getValue(1));
10584     }
10585     return;
10586   }
10587   case ISD::FP_TO_SINT:
10588   case ISD::FP_TO_UINT:
10589     // LowerFP_TO_INT() can only handle f32 and f64.
10590     if (N->getOperand(0).getValueType() == MVT::ppcf128)
10591       return;
10592     Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
10593     return;
10594   case ISD::TRUNCATE: {
10595     EVT TrgVT = N->getValueType(0);
10596     EVT OpVT = N->getOperand(0).getValueType();
10597     if (TrgVT.isVector() &&
10598         isOperationCustom(N->getOpcode(), TrgVT) &&
10599         OpVT.getSizeInBits() <= 128 &&
10600         isPowerOf2_32(OpVT.getVectorElementType().getSizeInBits()))
10601       Results.push_back(LowerTRUNCATEVector(SDValue(N, 0), DAG));
10602     return;
10603   }
10604   case ISD::BITCAST:
10605     // Don't handle bitcast here.
10606     return;
10607   }
10608 }
10609 
10610 //===----------------------------------------------------------------------===//
10611 //  Other Lowering Code
10612 //===----------------------------------------------------------------------===//
10613 
10614 static Instruction* callIntrinsic(IRBuilder<> &Builder, Intrinsic::ID Id) {
10615   Module *M = Builder.GetInsertBlock()->getParent()->getParent();
10616   Function *Func = Intrinsic::getDeclaration(M, Id);
10617   return Builder.CreateCall(Func, {});
10618 }
10619 
10620 // The mappings for emitLeading/TrailingFence is taken from
10621 // http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
10622 Instruction *PPCTargetLowering::emitLeadingFence(IRBuilder<> &Builder,
10623                                                  Instruction *Inst,
10624                                                  AtomicOrdering Ord) const {
10625   if (Ord == AtomicOrdering::SequentiallyConsistent)
10626     return callIntrinsic(Builder, Intrinsic::ppc_sync);
10627   if (isReleaseOrStronger(Ord))
10628     return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
10629   return nullptr;
10630 }
10631 
10632 Instruction *PPCTargetLowering::emitTrailingFence(IRBuilder<> &Builder,
10633                                                   Instruction *Inst,
10634                                                   AtomicOrdering Ord) const {
10635   if (Inst->hasAtomicLoad() && isAcquireOrStronger(Ord)) {
10636     // See http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html and
10637     // http://www.rdrop.com/users/paulmck/scalability/paper/N2745r.2011.03.04a.html
10638     // and http://www.cl.cam.ac.uk/~pes20/cppppc/ for justification.
10639     if (isa<LoadInst>(Inst) && Subtarget.isPPC64())
10640       return Builder.CreateCall(
10641           Intrinsic::getDeclaration(
10642               Builder.GetInsertBlock()->getParent()->getParent(),
10643               Intrinsic::ppc_cfence, {Inst->getType()}),
10644           {Inst});
10645     // FIXME: Can use isync for rmw operation.
10646     return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
10647   }
10648   return nullptr;
10649 }
10650 
10651 MachineBasicBlock *
10652 PPCTargetLowering::EmitAtomicBinary(MachineInstr &MI, MachineBasicBlock *BB,
10653                                     unsigned AtomicSize,
10654                                     unsigned BinOpcode,
10655                                     unsigned CmpOpcode,
10656                                     unsigned CmpPred) const {
10657   // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
10658   const TargetInstrInfo *TII = Subtarget.getInstrInfo();
10659 
10660   auto LoadMnemonic = PPC::LDARX;
10661   auto StoreMnemonic = PPC::STDCX;
10662   switch (AtomicSize) {
10663   default:
10664     llvm_unreachable("Unexpected size of atomic entity");
10665   case 1:
10666     LoadMnemonic = PPC::LBARX;
10667     StoreMnemonic = PPC::STBCX;
10668     assert(Subtarget.hasPartwordAtomics() && "Call this only with size >=4");
10669     break;
10670   case 2:
10671     LoadMnemonic = PPC::LHARX;
10672     StoreMnemonic = PPC::STHCX;
10673     assert(Subtarget.hasPartwordAtomics() && "Call this only with size >=4");
10674     break;
10675   case 4:
10676     LoadMnemonic = PPC::LWARX;
10677     StoreMnemonic = PPC::STWCX;
10678     break;
10679   case 8:
10680     LoadMnemonic = PPC::LDARX;
10681     StoreMnemonic = PPC::STDCX;
10682     break;
10683   }
10684 
10685   const BasicBlock *LLVM_BB = BB->getBasicBlock();
10686   MachineFunction *F = BB->getParent();
10687   MachineFunction::iterator It = ++BB->getIterator();
10688 
10689   Register dest = MI.getOperand(0).getReg();
10690   Register ptrA = MI.getOperand(1).getReg();
10691   Register ptrB = MI.getOperand(2).getReg();
10692   Register incr = MI.getOperand(3).getReg();
10693   DebugLoc dl = MI.getDebugLoc();
10694 
10695   MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
10696   MachineBasicBlock *loop2MBB =
10697     CmpOpcode ? F->CreateMachineBasicBlock(LLVM_BB) : nullptr;
10698   MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
10699   F->insert(It, loopMBB);
10700   if (CmpOpcode)
10701     F->insert(It, loop2MBB);
10702   F->insert(It, exitMBB);
10703   exitMBB->splice(exitMBB->begin(), BB,
10704                   std::next(MachineBasicBlock::iterator(MI)), BB->end());
10705   exitMBB->transferSuccessorsAndUpdatePHIs(BB);
10706 
10707   MachineRegisterInfo &RegInfo = F->getRegInfo();
10708   Register TmpReg = (!BinOpcode) ? incr :
10709     RegInfo.createVirtualRegister( AtomicSize == 8 ? &PPC::G8RCRegClass
10710                                            : &PPC::GPRCRegClass);
10711 
10712   //  thisMBB:
10713   //   ...
10714   //   fallthrough --> loopMBB
10715   BB->addSuccessor(loopMBB);
10716 
10717   //  loopMBB:
10718   //   l[wd]arx dest, ptr
10719   //   add r0, dest, incr
10720   //   st[wd]cx. r0, ptr
10721   //   bne- loopMBB
10722   //   fallthrough --> exitMBB
10723 
10724   // For max/min...
10725   //  loopMBB:
10726   //   l[wd]arx dest, ptr
10727   //   cmpl?[wd] incr, dest
10728   //   bgt exitMBB
10729   //  loop2MBB:
10730   //   st[wd]cx. dest, ptr
10731   //   bne- loopMBB
10732   //   fallthrough --> exitMBB
10733 
10734   BB = loopMBB;
10735   BuildMI(BB, dl, TII->get(LoadMnemonic), dest)
10736     .addReg(ptrA).addReg(ptrB);
10737   if (BinOpcode)
10738     BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
10739   if (CmpOpcode) {
10740     // Signed comparisons of byte or halfword values must be sign-extended.
10741     if (CmpOpcode == PPC::CMPW && AtomicSize < 4) {
10742       Register ExtReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
10743       BuildMI(BB, dl, TII->get(AtomicSize == 1 ? PPC::EXTSB : PPC::EXTSH),
10744               ExtReg).addReg(dest);
10745       BuildMI(BB, dl, TII->get(CmpOpcode), PPC::CR0)
10746         .addReg(incr).addReg(ExtReg);
10747     } else
10748       BuildMI(BB, dl, TII->get(CmpOpcode), PPC::CR0)
10749         .addReg(incr).addReg(dest);
10750 
10751     BuildMI(BB, dl, TII->get(PPC::BCC))
10752       .addImm(CmpPred).addReg(PPC::CR0).addMBB(exitMBB);
10753     BB->addSuccessor(loop2MBB);
10754     BB->addSuccessor(exitMBB);
10755     BB = loop2MBB;
10756   }
10757   BuildMI(BB, dl, TII->get(StoreMnemonic))
10758     .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
10759   BuildMI(BB, dl, TII->get(PPC::BCC))
10760     .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
10761   BB->addSuccessor(loopMBB);
10762   BB->addSuccessor(exitMBB);
10763 
10764   //  exitMBB:
10765   //   ...
10766   BB = exitMBB;
10767   return BB;
10768 }
10769 
10770 MachineBasicBlock *PPCTargetLowering::EmitPartwordAtomicBinary(
10771     MachineInstr &MI, MachineBasicBlock *BB,
10772     bool is8bit, // operation
10773     unsigned BinOpcode, unsigned CmpOpcode, unsigned CmpPred) const {
10774   // If we support part-word atomic mnemonics, just use them
10775   if (Subtarget.hasPartwordAtomics())
10776     return EmitAtomicBinary(MI, BB, is8bit ? 1 : 2, BinOpcode, CmpOpcode,
10777                             CmpPred);
10778 
10779   // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
10780   const TargetInstrInfo *TII = Subtarget.getInstrInfo();
10781   // In 64 bit mode we have to use 64 bits for addresses, even though the
10782   // lwarx/stwcx are 32 bits.  With the 32-bit atomics we can use address
10783   // registers without caring whether they're 32 or 64, but here we're
10784   // doing actual arithmetic on the addresses.
10785   bool is64bit = Subtarget.isPPC64();
10786   bool isLittleEndian = Subtarget.isLittleEndian();
10787   unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
10788 
10789   const BasicBlock *LLVM_BB = BB->getBasicBlock();
10790   MachineFunction *F = BB->getParent();
10791   MachineFunction::iterator It = ++BB->getIterator();
10792 
10793   Register dest = MI.getOperand(0).getReg();
10794   Register ptrA = MI.getOperand(1).getReg();
10795   Register ptrB = MI.getOperand(2).getReg();
10796   Register incr = MI.getOperand(3).getReg();
10797   DebugLoc dl = MI.getDebugLoc();
10798 
10799   MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
10800   MachineBasicBlock *loop2MBB =
10801       CmpOpcode ? F->CreateMachineBasicBlock(LLVM_BB) : nullptr;
10802   MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
10803   F->insert(It, loopMBB);
10804   if (CmpOpcode)
10805     F->insert(It, loop2MBB);
10806   F->insert(It, exitMBB);
10807   exitMBB->splice(exitMBB->begin(), BB,
10808                   std::next(MachineBasicBlock::iterator(MI)), BB->end());
10809   exitMBB->transferSuccessorsAndUpdatePHIs(BB);
10810 
10811   MachineRegisterInfo &RegInfo = F->getRegInfo();
10812   const TargetRegisterClass *RC =
10813       is64bit ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
10814   const TargetRegisterClass *GPRC = &PPC::GPRCRegClass;
10815 
10816   Register PtrReg = RegInfo.createVirtualRegister(RC);
10817   Register Shift1Reg = RegInfo.createVirtualRegister(GPRC);
10818   Register ShiftReg =
10819       isLittleEndian ? Shift1Reg : RegInfo.createVirtualRegister(GPRC);
10820   Register Incr2Reg = RegInfo.createVirtualRegister(GPRC);
10821   Register MaskReg = RegInfo.createVirtualRegister(GPRC);
10822   Register Mask2Reg = RegInfo.createVirtualRegister(GPRC);
10823   Register Mask3Reg = RegInfo.createVirtualRegister(GPRC);
10824   Register Tmp2Reg = RegInfo.createVirtualRegister(GPRC);
10825   Register Tmp3Reg = RegInfo.createVirtualRegister(GPRC);
10826   Register Tmp4Reg = RegInfo.createVirtualRegister(GPRC);
10827   Register TmpDestReg = RegInfo.createVirtualRegister(GPRC);
10828   Register Ptr1Reg;
10829   Register TmpReg =
10830       (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(GPRC);
10831 
10832   //  thisMBB:
10833   //   ...
10834   //   fallthrough --> loopMBB
10835   BB->addSuccessor(loopMBB);
10836 
10837   // The 4-byte load must be aligned, while a char or short may be
10838   // anywhere in the word.  Hence all this nasty bookkeeping code.
10839   //   add ptr1, ptrA, ptrB [copy if ptrA==0]
10840   //   rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
10841   //   xori shift, shift1, 24 [16]
10842   //   rlwinm ptr, ptr1, 0, 0, 29
10843   //   slw incr2, incr, shift
10844   //   li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
10845   //   slw mask, mask2, shift
10846   //  loopMBB:
10847   //   lwarx tmpDest, ptr
10848   //   add tmp, tmpDest, incr2
10849   //   andc tmp2, tmpDest, mask
10850   //   and tmp3, tmp, mask
10851   //   or tmp4, tmp3, tmp2
10852   //   stwcx. tmp4, ptr
10853   //   bne- loopMBB
10854   //   fallthrough --> exitMBB
10855   //   srw dest, tmpDest, shift
10856   if (ptrA != ZeroReg) {
10857     Ptr1Reg = RegInfo.createVirtualRegister(RC);
10858     BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
10859         .addReg(ptrA)
10860         .addReg(ptrB);
10861   } else {
10862     Ptr1Reg = ptrB;
10863   }
10864   // We need use 32-bit subregister to avoid mismatch register class in 64-bit
10865   // mode.
10866   BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg)
10867       .addReg(Ptr1Reg, 0, is64bit ? PPC::sub_32 : 0)
10868       .addImm(3)
10869       .addImm(27)
10870       .addImm(is8bit ? 28 : 27);
10871   if (!isLittleEndian)
10872     BuildMI(BB, dl, TII->get(PPC::XORI), ShiftReg)
10873         .addReg(Shift1Reg)
10874         .addImm(is8bit ? 24 : 16);
10875   if (is64bit)
10876     BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
10877         .addReg(Ptr1Reg)
10878         .addImm(0)
10879         .addImm(61);
10880   else
10881     BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
10882         .addReg(Ptr1Reg)
10883         .addImm(0)
10884         .addImm(0)
10885         .addImm(29);
10886   BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg).addReg(incr).addReg(ShiftReg);
10887   if (is8bit)
10888     BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
10889   else {
10890     BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
10891     BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
10892         .addReg(Mask3Reg)
10893         .addImm(65535);
10894   }
10895   BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
10896       .addReg(Mask2Reg)
10897       .addReg(ShiftReg);
10898 
10899   BB = loopMBB;
10900   BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
10901       .addReg(ZeroReg)
10902       .addReg(PtrReg);
10903   if (BinOpcode)
10904     BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
10905         .addReg(Incr2Reg)
10906         .addReg(TmpDestReg);
10907   BuildMI(BB, dl, TII->get(PPC::ANDC), Tmp2Reg)
10908       .addReg(TmpDestReg)
10909       .addReg(MaskReg);
10910   BuildMI(BB, dl, TII->get(PPC::AND), Tmp3Reg).addReg(TmpReg).addReg(MaskReg);
10911   if (CmpOpcode) {
10912     // For unsigned comparisons, we can directly compare the shifted values.
10913     // For signed comparisons we shift and sign extend.
10914     Register SReg = RegInfo.createVirtualRegister(GPRC);
10915     BuildMI(BB, dl, TII->get(PPC::AND), SReg)
10916         .addReg(TmpDestReg)
10917         .addReg(MaskReg);
10918     unsigned ValueReg = SReg;
10919     unsigned CmpReg = Incr2Reg;
10920     if (CmpOpcode == PPC::CMPW) {
10921       ValueReg = RegInfo.createVirtualRegister(GPRC);
10922       BuildMI(BB, dl, TII->get(PPC::SRW), ValueReg)
10923           .addReg(SReg)
10924           .addReg(ShiftReg);
10925       Register ValueSReg = RegInfo.createVirtualRegister(GPRC);
10926       BuildMI(BB, dl, TII->get(is8bit ? PPC::EXTSB : PPC::EXTSH), ValueSReg)
10927           .addReg(ValueReg);
10928       ValueReg = ValueSReg;
10929       CmpReg = incr;
10930     }
10931     BuildMI(BB, dl, TII->get(CmpOpcode), PPC::CR0)
10932         .addReg(CmpReg)
10933         .addReg(ValueReg);
10934     BuildMI(BB, dl, TII->get(PPC::BCC))
10935         .addImm(CmpPred)
10936         .addReg(PPC::CR0)
10937         .addMBB(exitMBB);
10938     BB->addSuccessor(loop2MBB);
10939     BB->addSuccessor(exitMBB);
10940     BB = loop2MBB;
10941   }
10942   BuildMI(BB, dl, TII->get(PPC::OR), Tmp4Reg).addReg(Tmp3Reg).addReg(Tmp2Reg);
10943   BuildMI(BB, dl, TII->get(PPC::STWCX))
10944       .addReg(Tmp4Reg)
10945       .addReg(ZeroReg)
10946       .addReg(PtrReg);
10947   BuildMI(BB, dl, TII->get(PPC::BCC))
10948       .addImm(PPC::PRED_NE)
10949       .addReg(PPC::CR0)
10950       .addMBB(loopMBB);
10951   BB->addSuccessor(loopMBB);
10952   BB->addSuccessor(exitMBB);
10953 
10954   //  exitMBB:
10955   //   ...
10956   BB = exitMBB;
10957   BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest)
10958       .addReg(TmpDestReg)
10959       .addReg(ShiftReg);
10960   return BB;
10961 }
10962 
10963 llvm::MachineBasicBlock *
10964 PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr &MI,
10965                                     MachineBasicBlock *MBB) const {
10966   DebugLoc DL = MI.getDebugLoc();
10967   const TargetInstrInfo *TII = Subtarget.getInstrInfo();
10968   const PPCRegisterInfo *TRI = Subtarget.getRegisterInfo();
10969 
10970   MachineFunction *MF = MBB->getParent();
10971   MachineRegisterInfo &MRI = MF->getRegInfo();
10972 
10973   const BasicBlock *BB = MBB->getBasicBlock();
10974   MachineFunction::iterator I = ++MBB->getIterator();
10975 
10976   Register DstReg = MI.getOperand(0).getReg();
10977   const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
10978   assert(TRI->isTypeLegalForClass(*RC, MVT::i32) && "Invalid destination!");
10979   Register mainDstReg = MRI.createVirtualRegister(RC);
10980   Register restoreDstReg = MRI.createVirtualRegister(RC);
10981 
10982   MVT PVT = getPointerTy(MF->getDataLayout());
10983   assert((PVT == MVT::i64 || PVT == MVT::i32) &&
10984          "Invalid Pointer Size!");
10985   // For v = setjmp(buf), we generate
10986   //
10987   // thisMBB:
10988   //  SjLjSetup mainMBB
10989   //  bl mainMBB
10990   //  v_restore = 1
10991   //  b sinkMBB
10992   //
10993   // mainMBB:
10994   //  buf[LabelOffset] = LR
10995   //  v_main = 0
10996   //
10997   // sinkMBB:
10998   //  v = phi(main, restore)
10999   //
11000 
11001   MachineBasicBlock *thisMBB = MBB;
11002   MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
11003   MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
11004   MF->insert(I, mainMBB);
11005   MF->insert(I, sinkMBB);
11006 
11007   MachineInstrBuilder MIB;
11008 
11009   // Transfer the remainder of BB and its successor edges to sinkMBB.
11010   sinkMBB->splice(sinkMBB->begin(), MBB,
11011                   std::next(MachineBasicBlock::iterator(MI)), MBB->end());
11012   sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
11013 
11014   // Note that the structure of the jmp_buf used here is not compatible
11015   // with that used by libc, and is not designed to be. Specifically, it
11016   // stores only those 'reserved' registers that LLVM does not otherwise
11017   // understand how to spill. Also, by convention, by the time this
11018   // intrinsic is called, Clang has already stored the frame address in the
11019   // first slot of the buffer and stack address in the third. Following the
11020   // X86 target code, we'll store the jump address in the second slot. We also
11021   // need to save the TOC pointer (R2) to handle jumps between shared
11022   // libraries, and that will be stored in the fourth slot. The thread
11023   // identifier (R13) is not affected.
11024 
11025   // thisMBB:
11026   const int64_t LabelOffset = 1 * PVT.getStoreSize();
11027   const int64_t TOCOffset   = 3 * PVT.getStoreSize();
11028   const int64_t BPOffset    = 4 * PVT.getStoreSize();
11029 
11030   // Prepare IP either in reg.
11031   const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
11032   Register LabelReg = MRI.createVirtualRegister(PtrRC);
11033   Register BufReg = MI.getOperand(1).getReg();
11034 
11035   if (Subtarget.is64BitELFABI()) {
11036     setUsesTOCBasePtr(*MBB->getParent());
11037     MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
11038               .addReg(PPC::X2)
11039               .addImm(TOCOffset)
11040               .addReg(BufReg)
11041               .cloneMemRefs(MI);
11042   }
11043 
11044   // Naked functions never have a base pointer, and so we use r1. For all
11045   // other functions, this decision must be delayed until during PEI.
11046   unsigned BaseReg;
11047   if (MF->getFunction().hasFnAttribute(Attribute::Naked))
11048     BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
11049   else
11050     BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
11051 
11052   MIB = BuildMI(*thisMBB, MI, DL,
11053                 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
11054             .addReg(BaseReg)
11055             .addImm(BPOffset)
11056             .addReg(BufReg)
11057             .cloneMemRefs(MI);
11058 
11059   // Setup
11060   MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
11061   MIB.addRegMask(TRI->getNoPreservedMask());
11062 
11063   BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
11064 
11065   MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
11066           .addMBB(mainMBB);
11067   MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
11068 
11069   thisMBB->addSuccessor(mainMBB, BranchProbability::getZero());
11070   thisMBB->addSuccessor(sinkMBB, BranchProbability::getOne());
11071 
11072   // mainMBB:
11073   //  mainDstReg = 0
11074   MIB =
11075       BuildMI(mainMBB, DL,
11076               TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
11077 
11078   // Store IP
11079   if (Subtarget.isPPC64()) {
11080     MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
11081             .addReg(LabelReg)
11082             .addImm(LabelOffset)
11083             .addReg(BufReg);
11084   } else {
11085     MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
11086             .addReg(LabelReg)
11087             .addImm(LabelOffset)
11088             .addReg(BufReg);
11089   }
11090   MIB.cloneMemRefs(MI);
11091 
11092   BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
11093   mainMBB->addSuccessor(sinkMBB);
11094 
11095   // sinkMBB:
11096   BuildMI(*sinkMBB, sinkMBB->begin(), DL,
11097           TII->get(PPC::PHI), DstReg)
11098     .addReg(mainDstReg).addMBB(mainMBB)
11099     .addReg(restoreDstReg).addMBB(thisMBB);
11100 
11101   MI.eraseFromParent();
11102   return sinkMBB;
11103 }
11104 
11105 MachineBasicBlock *
11106 PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr &MI,
11107                                      MachineBasicBlock *MBB) const {
11108   DebugLoc DL = MI.getDebugLoc();
11109   const TargetInstrInfo *TII = Subtarget.getInstrInfo();
11110 
11111   MachineFunction *MF = MBB->getParent();
11112   MachineRegisterInfo &MRI = MF->getRegInfo();
11113 
11114   MVT PVT = getPointerTy(MF->getDataLayout());
11115   assert((PVT == MVT::i64 || PVT == MVT::i32) &&
11116          "Invalid Pointer Size!");
11117 
11118   const TargetRegisterClass *RC =
11119     (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
11120   Register Tmp = MRI.createVirtualRegister(RC);
11121   // Since FP is only updated here but NOT referenced, it's treated as GPR.
11122   unsigned FP  = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
11123   unsigned SP  = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
11124   unsigned BP =
11125       (PVT == MVT::i64)
11126           ? PPC::X30
11127           : (Subtarget.isSVR4ABI() && isPositionIndependent() ? PPC::R29
11128                                                               : PPC::R30);
11129 
11130   MachineInstrBuilder MIB;
11131 
11132   const int64_t LabelOffset = 1 * PVT.getStoreSize();
11133   const int64_t SPOffset    = 2 * PVT.getStoreSize();
11134   const int64_t TOCOffset   = 3 * PVT.getStoreSize();
11135   const int64_t BPOffset    = 4 * PVT.getStoreSize();
11136 
11137   Register BufReg = MI.getOperand(0).getReg();
11138 
11139   // Reload FP (the jumped-to function may not have had a
11140   // frame pointer, and if so, then its r31 will be restored
11141   // as necessary).
11142   if (PVT == MVT::i64) {
11143     MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
11144             .addImm(0)
11145             .addReg(BufReg);
11146   } else {
11147     MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
11148             .addImm(0)
11149             .addReg(BufReg);
11150   }
11151   MIB.cloneMemRefs(MI);
11152 
11153   // Reload IP
11154   if (PVT == MVT::i64) {
11155     MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
11156             .addImm(LabelOffset)
11157             .addReg(BufReg);
11158   } else {
11159     MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
11160             .addImm(LabelOffset)
11161             .addReg(BufReg);
11162   }
11163   MIB.cloneMemRefs(MI);
11164 
11165   // Reload SP
11166   if (PVT == MVT::i64) {
11167     MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
11168             .addImm(SPOffset)
11169             .addReg(BufReg);
11170   } else {
11171     MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
11172             .addImm(SPOffset)
11173             .addReg(BufReg);
11174   }
11175   MIB.cloneMemRefs(MI);
11176 
11177   // Reload BP
11178   if (PVT == MVT::i64) {
11179     MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
11180             .addImm(BPOffset)
11181             .addReg(BufReg);
11182   } else {
11183     MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
11184             .addImm(BPOffset)
11185             .addReg(BufReg);
11186   }
11187   MIB.cloneMemRefs(MI);
11188 
11189   // Reload TOC
11190   if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
11191     setUsesTOCBasePtr(*MBB->getParent());
11192     MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
11193               .addImm(TOCOffset)
11194               .addReg(BufReg)
11195               .cloneMemRefs(MI);
11196   }
11197 
11198   // Jump
11199   BuildMI(*MBB, MI, DL,
11200           TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
11201   BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
11202 
11203   MI.eraseFromParent();
11204   return MBB;
11205 }
11206 
11207 MachineBasicBlock *
11208 PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr &MI,
11209                                                MachineBasicBlock *BB) const {
11210   if (MI.getOpcode() == TargetOpcode::STACKMAP ||
11211       MI.getOpcode() == TargetOpcode::PATCHPOINT) {
11212     if (Subtarget.is64BitELFABI() &&
11213         MI.getOpcode() == TargetOpcode::PATCHPOINT) {
11214       // Call lowering should have added an r2 operand to indicate a dependence
11215       // on the TOC base pointer value. It can't however, because there is no
11216       // way to mark the dependence as implicit there, and so the stackmap code
11217       // will confuse it with a regular operand. Instead, add the dependence
11218       // here.
11219       MI.addOperand(MachineOperand::CreateReg(PPC::X2, false, true));
11220     }
11221 
11222     return emitPatchPoint(MI, BB);
11223   }
11224 
11225   if (MI.getOpcode() == PPC::EH_SjLj_SetJmp32 ||
11226       MI.getOpcode() == PPC::EH_SjLj_SetJmp64) {
11227     return emitEHSjLjSetJmp(MI, BB);
11228   } else if (MI.getOpcode() == PPC::EH_SjLj_LongJmp32 ||
11229              MI.getOpcode() == PPC::EH_SjLj_LongJmp64) {
11230     return emitEHSjLjLongJmp(MI, BB);
11231   }
11232 
11233   const TargetInstrInfo *TII = Subtarget.getInstrInfo();
11234 
11235   // To "insert" these instructions we actually have to insert their
11236   // control-flow patterns.
11237   const BasicBlock *LLVM_BB = BB->getBasicBlock();
11238   MachineFunction::iterator It = ++BB->getIterator();
11239 
11240   MachineFunction *F = BB->getParent();
11241 
11242   if (MI.getOpcode() == PPC::SELECT_CC_I4 ||
11243       MI.getOpcode() == PPC::SELECT_CC_I8 || MI.getOpcode() == PPC::SELECT_I4 ||
11244       MI.getOpcode() == PPC::SELECT_I8) {
11245     SmallVector<MachineOperand, 2> Cond;
11246     if (MI.getOpcode() == PPC::SELECT_CC_I4 ||
11247         MI.getOpcode() == PPC::SELECT_CC_I8)
11248       Cond.push_back(MI.getOperand(4));
11249     else
11250       Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
11251     Cond.push_back(MI.getOperand(1));
11252 
11253     DebugLoc dl = MI.getDebugLoc();
11254     TII->insertSelect(*BB, MI, dl, MI.getOperand(0).getReg(), Cond,
11255                       MI.getOperand(2).getReg(), MI.getOperand(3).getReg());
11256   } else if (MI.getOpcode() == PPC::SELECT_CC_F4 ||
11257              MI.getOpcode() == PPC::SELECT_CC_F8 ||
11258              MI.getOpcode() == PPC::SELECT_CC_F16 ||
11259              MI.getOpcode() == PPC::SELECT_CC_QFRC ||
11260              MI.getOpcode() == PPC::SELECT_CC_QSRC ||
11261              MI.getOpcode() == PPC::SELECT_CC_QBRC ||
11262              MI.getOpcode() == PPC::SELECT_CC_VRRC ||
11263              MI.getOpcode() == PPC::SELECT_CC_VSFRC ||
11264              MI.getOpcode() == PPC::SELECT_CC_VSSRC ||
11265              MI.getOpcode() == PPC::SELECT_CC_VSRC ||
11266              MI.getOpcode() == PPC::SELECT_CC_SPE4 ||
11267              MI.getOpcode() == PPC::SELECT_CC_SPE ||
11268              MI.getOpcode() == PPC::SELECT_F4 ||
11269              MI.getOpcode() == PPC::SELECT_F8 ||
11270              MI.getOpcode() == PPC::SELECT_F16 ||
11271              MI.getOpcode() == PPC::SELECT_QFRC ||
11272              MI.getOpcode() == PPC::SELECT_QSRC ||
11273              MI.getOpcode() == PPC::SELECT_QBRC ||
11274              MI.getOpcode() == PPC::SELECT_SPE ||
11275              MI.getOpcode() == PPC::SELECT_SPE4 ||
11276              MI.getOpcode() == PPC::SELECT_VRRC ||
11277              MI.getOpcode() == PPC::SELECT_VSFRC ||
11278              MI.getOpcode() == PPC::SELECT_VSSRC ||
11279              MI.getOpcode() == PPC::SELECT_VSRC) {
11280     // The incoming instruction knows the destination vreg to set, the
11281     // condition code register to branch on, the true/false values to
11282     // select between, and a branch opcode to use.
11283 
11284     //  thisMBB:
11285     //  ...
11286     //   TrueVal = ...
11287     //   cmpTY ccX, r1, r2
11288     //   bCC copy1MBB
11289     //   fallthrough --> copy0MBB
11290     MachineBasicBlock *thisMBB = BB;
11291     MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
11292     MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
11293     DebugLoc dl = MI.getDebugLoc();
11294     F->insert(It, copy0MBB);
11295     F->insert(It, sinkMBB);
11296 
11297     // Transfer the remainder of BB and its successor edges to sinkMBB.
11298     sinkMBB->splice(sinkMBB->begin(), BB,
11299                     std::next(MachineBasicBlock::iterator(MI)), BB->end());
11300     sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
11301 
11302     // Next, add the true and fallthrough blocks as its successors.
11303     BB->addSuccessor(copy0MBB);
11304     BB->addSuccessor(sinkMBB);
11305 
11306     if (MI.getOpcode() == PPC::SELECT_I4 || MI.getOpcode() == PPC::SELECT_I8 ||
11307         MI.getOpcode() == PPC::SELECT_F4 || MI.getOpcode() == PPC::SELECT_F8 ||
11308         MI.getOpcode() == PPC::SELECT_F16 ||
11309         MI.getOpcode() == PPC::SELECT_SPE4 ||
11310         MI.getOpcode() == PPC::SELECT_SPE ||
11311         MI.getOpcode() == PPC::SELECT_QFRC ||
11312         MI.getOpcode() == PPC::SELECT_QSRC ||
11313         MI.getOpcode() == PPC::SELECT_QBRC ||
11314         MI.getOpcode() == PPC::SELECT_VRRC ||
11315         MI.getOpcode() == PPC::SELECT_VSFRC ||
11316         MI.getOpcode() == PPC::SELECT_VSSRC ||
11317         MI.getOpcode() == PPC::SELECT_VSRC) {
11318       BuildMI(BB, dl, TII->get(PPC::BC))
11319           .addReg(MI.getOperand(1).getReg())
11320           .addMBB(sinkMBB);
11321     } else {
11322       unsigned SelectPred = MI.getOperand(4).getImm();
11323       BuildMI(BB, dl, TII->get(PPC::BCC))
11324           .addImm(SelectPred)
11325           .addReg(MI.getOperand(1).getReg())
11326           .addMBB(sinkMBB);
11327     }
11328 
11329     //  copy0MBB:
11330     //   %FalseValue = ...
11331     //   # fallthrough to sinkMBB
11332     BB = copy0MBB;
11333 
11334     // Update machine-CFG edges
11335     BB->addSuccessor(sinkMBB);
11336 
11337     //  sinkMBB:
11338     //   %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
11339     //  ...
11340     BB = sinkMBB;
11341     BuildMI(*BB, BB->begin(), dl, TII->get(PPC::PHI), MI.getOperand(0).getReg())
11342         .addReg(MI.getOperand(3).getReg())
11343         .addMBB(copy0MBB)
11344         .addReg(MI.getOperand(2).getReg())
11345         .addMBB(thisMBB);
11346   } else if (MI.getOpcode() == PPC::ReadTB) {
11347     // To read the 64-bit time-base register on a 32-bit target, we read the
11348     // two halves. Should the counter have wrapped while it was being read, we
11349     // need to try again.
11350     // ...
11351     // readLoop:
11352     // mfspr Rx,TBU # load from TBU
11353     // mfspr Ry,TB  # load from TB
11354     // mfspr Rz,TBU # load from TBU
11355     // cmpw crX,Rx,Rz # check if 'old'='new'
11356     // bne readLoop   # branch if they're not equal
11357     // ...
11358 
11359     MachineBasicBlock *readMBB = F->CreateMachineBasicBlock(LLVM_BB);
11360     MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
11361     DebugLoc dl = MI.getDebugLoc();
11362     F->insert(It, readMBB);
11363     F->insert(It, sinkMBB);
11364 
11365     // Transfer the remainder of BB and its successor edges to sinkMBB.
11366     sinkMBB->splice(sinkMBB->begin(), BB,
11367                     std::next(MachineBasicBlock::iterator(MI)), BB->end());
11368     sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
11369 
11370     BB->addSuccessor(readMBB);
11371     BB = readMBB;
11372 
11373     MachineRegisterInfo &RegInfo = F->getRegInfo();
11374     Register ReadAgainReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
11375     Register LoReg = MI.getOperand(0).getReg();
11376     Register HiReg = MI.getOperand(1).getReg();
11377 
11378     BuildMI(BB, dl, TII->get(PPC::MFSPR), HiReg).addImm(269);
11379     BuildMI(BB, dl, TII->get(PPC::MFSPR), LoReg).addImm(268);
11380     BuildMI(BB, dl, TII->get(PPC::MFSPR), ReadAgainReg).addImm(269);
11381 
11382     Register CmpReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
11383 
11384     BuildMI(BB, dl, TII->get(PPC::CMPW), CmpReg)
11385         .addReg(HiReg)
11386         .addReg(ReadAgainReg);
11387     BuildMI(BB, dl, TII->get(PPC::BCC))
11388         .addImm(PPC::PRED_NE)
11389         .addReg(CmpReg)
11390         .addMBB(readMBB);
11391 
11392     BB->addSuccessor(readMBB);
11393     BB->addSuccessor(sinkMBB);
11394   } else if (MI.getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
11395     BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
11396   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
11397     BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
11398   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
11399     BB = EmitAtomicBinary(MI, BB, 4, PPC::ADD4);
11400   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
11401     BB = EmitAtomicBinary(MI, BB, 8, PPC::ADD8);
11402 
11403   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
11404     BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
11405   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
11406     BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
11407   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
11408     BB = EmitAtomicBinary(MI, BB, 4, PPC::AND);
11409   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
11410     BB = EmitAtomicBinary(MI, BB, 8, PPC::AND8);
11411 
11412   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
11413     BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
11414   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
11415     BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
11416   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
11417     BB = EmitAtomicBinary(MI, BB, 4, PPC::OR);
11418   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
11419     BB = EmitAtomicBinary(MI, BB, 8, PPC::OR8);
11420 
11421   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
11422     BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
11423   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
11424     BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
11425   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
11426     BB = EmitAtomicBinary(MI, BB, 4, PPC::XOR);
11427   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
11428     BB = EmitAtomicBinary(MI, BB, 8, PPC::XOR8);
11429 
11430   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
11431     BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
11432   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
11433     BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
11434   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
11435     BB = EmitAtomicBinary(MI, BB, 4, PPC::NAND);
11436   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
11437     BB = EmitAtomicBinary(MI, BB, 8, PPC::NAND8);
11438 
11439   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
11440     BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
11441   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
11442     BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
11443   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
11444     BB = EmitAtomicBinary(MI, BB, 4, PPC::SUBF);
11445   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
11446     BB = EmitAtomicBinary(MI, BB, 8, PPC::SUBF8);
11447 
11448   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_MIN_I8)
11449     BB = EmitPartwordAtomicBinary(MI, BB, true, 0, PPC::CMPW, PPC::PRED_GE);
11450   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_MIN_I16)
11451     BB = EmitPartwordAtomicBinary(MI, BB, false, 0, PPC::CMPW, PPC::PRED_GE);
11452   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_MIN_I32)
11453     BB = EmitAtomicBinary(MI, BB, 4, 0, PPC::CMPW, PPC::PRED_GE);
11454   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_MIN_I64)
11455     BB = EmitAtomicBinary(MI, BB, 8, 0, PPC::CMPD, PPC::PRED_GE);
11456 
11457   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_MAX_I8)
11458     BB = EmitPartwordAtomicBinary(MI, BB, true, 0, PPC::CMPW, PPC::PRED_LE);
11459   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_MAX_I16)
11460     BB = EmitPartwordAtomicBinary(MI, BB, false, 0, PPC::CMPW, PPC::PRED_LE);
11461   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_MAX_I32)
11462     BB = EmitAtomicBinary(MI, BB, 4, 0, PPC::CMPW, PPC::PRED_LE);
11463   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_MAX_I64)
11464     BB = EmitAtomicBinary(MI, BB, 8, 0, PPC::CMPD, PPC::PRED_LE);
11465 
11466   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_UMIN_I8)
11467     BB = EmitPartwordAtomicBinary(MI, BB, true, 0, PPC::CMPLW, PPC::PRED_GE);
11468   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_UMIN_I16)
11469     BB = EmitPartwordAtomicBinary(MI, BB, false, 0, PPC::CMPLW, PPC::PRED_GE);
11470   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_UMIN_I32)
11471     BB = EmitAtomicBinary(MI, BB, 4, 0, PPC::CMPLW, PPC::PRED_GE);
11472   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_UMIN_I64)
11473     BB = EmitAtomicBinary(MI, BB, 8, 0, PPC::CMPLD, PPC::PRED_GE);
11474 
11475   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_UMAX_I8)
11476     BB = EmitPartwordAtomicBinary(MI, BB, true, 0, PPC::CMPLW, PPC::PRED_LE);
11477   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_UMAX_I16)
11478     BB = EmitPartwordAtomicBinary(MI, BB, false, 0, PPC::CMPLW, PPC::PRED_LE);
11479   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_UMAX_I32)
11480     BB = EmitAtomicBinary(MI, BB, 4, 0, PPC::CMPLW, PPC::PRED_LE);
11481   else if (MI.getOpcode() == PPC::ATOMIC_LOAD_UMAX_I64)
11482     BB = EmitAtomicBinary(MI, BB, 8, 0, PPC::CMPLD, PPC::PRED_LE);
11483 
11484   else if (MI.getOpcode() == PPC::ATOMIC_SWAP_I8)
11485     BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
11486   else if (MI.getOpcode() == PPC::ATOMIC_SWAP_I16)
11487     BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
11488   else if (MI.getOpcode() == PPC::ATOMIC_SWAP_I32)
11489     BB = EmitAtomicBinary(MI, BB, 4, 0);
11490   else if (MI.getOpcode() == PPC::ATOMIC_SWAP_I64)
11491     BB = EmitAtomicBinary(MI, BB, 8, 0);
11492   else if (MI.getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
11493            MI.getOpcode() == PPC::ATOMIC_CMP_SWAP_I64 ||
11494            (Subtarget.hasPartwordAtomics() &&
11495             MI.getOpcode() == PPC::ATOMIC_CMP_SWAP_I8) ||
11496            (Subtarget.hasPartwordAtomics() &&
11497             MI.getOpcode() == PPC::ATOMIC_CMP_SWAP_I16)) {
11498     bool is64bit = MI.getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
11499 
11500     auto LoadMnemonic = PPC::LDARX;
11501     auto StoreMnemonic = PPC::STDCX;
11502     switch (MI.getOpcode()) {
11503     default:
11504       llvm_unreachable("Compare and swap of unknown size");
11505     case PPC::ATOMIC_CMP_SWAP_I8:
11506       LoadMnemonic = PPC::LBARX;
11507       StoreMnemonic = PPC::STBCX;
11508       assert(Subtarget.hasPartwordAtomics() && "No support partword atomics.");
11509       break;
11510     case PPC::ATOMIC_CMP_SWAP_I16:
11511       LoadMnemonic = PPC::LHARX;
11512       StoreMnemonic = PPC::STHCX;
11513       assert(Subtarget.hasPartwordAtomics() && "No support partword atomics.");
11514       break;
11515     case PPC::ATOMIC_CMP_SWAP_I32:
11516       LoadMnemonic = PPC::LWARX;
11517       StoreMnemonic = PPC::STWCX;
11518       break;
11519     case PPC::ATOMIC_CMP_SWAP_I64:
11520       LoadMnemonic = PPC::LDARX;
11521       StoreMnemonic = PPC::STDCX;
11522       break;
11523     }
11524     Register dest = MI.getOperand(0).getReg();
11525     Register ptrA = MI.getOperand(1).getReg();
11526     Register ptrB = MI.getOperand(2).getReg();
11527     Register oldval = MI.getOperand(3).getReg();
11528     Register newval = MI.getOperand(4).getReg();
11529     DebugLoc dl = MI.getDebugLoc();
11530 
11531     MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
11532     MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
11533     MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
11534     MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
11535     F->insert(It, loop1MBB);
11536     F->insert(It, loop2MBB);
11537     F->insert(It, midMBB);
11538     F->insert(It, exitMBB);
11539     exitMBB->splice(exitMBB->begin(), BB,
11540                     std::next(MachineBasicBlock::iterator(MI)), BB->end());
11541     exitMBB->transferSuccessorsAndUpdatePHIs(BB);
11542 
11543     //  thisMBB:
11544     //   ...
11545     //   fallthrough --> loopMBB
11546     BB->addSuccessor(loop1MBB);
11547 
11548     // loop1MBB:
11549     //   l[bhwd]arx dest, ptr
11550     //   cmp[wd] dest, oldval
11551     //   bne- midMBB
11552     // loop2MBB:
11553     //   st[bhwd]cx. newval, ptr
11554     //   bne- loopMBB
11555     //   b exitBB
11556     // midMBB:
11557     //   st[bhwd]cx. dest, ptr
11558     // exitBB:
11559     BB = loop1MBB;
11560     BuildMI(BB, dl, TII->get(LoadMnemonic), dest).addReg(ptrA).addReg(ptrB);
11561     BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
11562         .addReg(oldval)
11563         .addReg(dest);
11564     BuildMI(BB, dl, TII->get(PPC::BCC))
11565         .addImm(PPC::PRED_NE)
11566         .addReg(PPC::CR0)
11567         .addMBB(midMBB);
11568     BB->addSuccessor(loop2MBB);
11569     BB->addSuccessor(midMBB);
11570 
11571     BB = loop2MBB;
11572     BuildMI(BB, dl, TII->get(StoreMnemonic))
11573         .addReg(newval)
11574         .addReg(ptrA)
11575         .addReg(ptrB);
11576     BuildMI(BB, dl, TII->get(PPC::BCC))
11577         .addImm(PPC::PRED_NE)
11578         .addReg(PPC::CR0)
11579         .addMBB(loop1MBB);
11580     BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
11581     BB->addSuccessor(loop1MBB);
11582     BB->addSuccessor(exitMBB);
11583 
11584     BB = midMBB;
11585     BuildMI(BB, dl, TII->get(StoreMnemonic))
11586         .addReg(dest)
11587         .addReg(ptrA)
11588         .addReg(ptrB);
11589     BB->addSuccessor(exitMBB);
11590 
11591     //  exitMBB:
11592     //   ...
11593     BB = exitMBB;
11594   } else if (MI.getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
11595              MI.getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
11596     // We must use 64-bit registers for addresses when targeting 64-bit,
11597     // since we're actually doing arithmetic on them.  Other registers
11598     // can be 32-bit.
11599     bool is64bit = Subtarget.isPPC64();
11600     bool isLittleEndian = Subtarget.isLittleEndian();
11601     bool is8bit = MI.getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
11602 
11603     Register dest = MI.getOperand(0).getReg();
11604     Register ptrA = MI.getOperand(1).getReg();
11605     Register ptrB = MI.getOperand(2).getReg();
11606     Register oldval = MI.getOperand(3).getReg();
11607     Register newval = MI.getOperand(4).getReg();
11608     DebugLoc dl = MI.getDebugLoc();
11609 
11610     MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
11611     MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
11612     MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
11613     MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
11614     F->insert(It, loop1MBB);
11615     F->insert(It, loop2MBB);
11616     F->insert(It, midMBB);
11617     F->insert(It, exitMBB);
11618     exitMBB->splice(exitMBB->begin(), BB,
11619                     std::next(MachineBasicBlock::iterator(MI)), BB->end());
11620     exitMBB->transferSuccessorsAndUpdatePHIs(BB);
11621 
11622     MachineRegisterInfo &RegInfo = F->getRegInfo();
11623     const TargetRegisterClass *RC =
11624         is64bit ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
11625     const TargetRegisterClass *GPRC = &PPC::GPRCRegClass;
11626 
11627     Register PtrReg = RegInfo.createVirtualRegister(RC);
11628     Register Shift1Reg = RegInfo.createVirtualRegister(GPRC);
11629     Register ShiftReg =
11630         isLittleEndian ? Shift1Reg : RegInfo.createVirtualRegister(GPRC);
11631     Register NewVal2Reg = RegInfo.createVirtualRegister(GPRC);
11632     Register NewVal3Reg = RegInfo.createVirtualRegister(GPRC);
11633     Register OldVal2Reg = RegInfo.createVirtualRegister(GPRC);
11634     Register OldVal3Reg = RegInfo.createVirtualRegister(GPRC);
11635     Register MaskReg = RegInfo.createVirtualRegister(GPRC);
11636     Register Mask2Reg = RegInfo.createVirtualRegister(GPRC);
11637     Register Mask3Reg = RegInfo.createVirtualRegister(GPRC);
11638     Register Tmp2Reg = RegInfo.createVirtualRegister(GPRC);
11639     Register Tmp4Reg = RegInfo.createVirtualRegister(GPRC);
11640     Register TmpDestReg = RegInfo.createVirtualRegister(GPRC);
11641     Register Ptr1Reg;
11642     Register TmpReg = RegInfo.createVirtualRegister(GPRC);
11643     Register ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
11644     //  thisMBB:
11645     //   ...
11646     //   fallthrough --> loopMBB
11647     BB->addSuccessor(loop1MBB);
11648 
11649     // The 4-byte load must be aligned, while a char or short may be
11650     // anywhere in the word.  Hence all this nasty bookkeeping code.
11651     //   add ptr1, ptrA, ptrB [copy if ptrA==0]
11652     //   rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
11653     //   xori shift, shift1, 24 [16]
11654     //   rlwinm ptr, ptr1, 0, 0, 29
11655     //   slw newval2, newval, shift
11656     //   slw oldval2, oldval,shift
11657     //   li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
11658     //   slw mask, mask2, shift
11659     //   and newval3, newval2, mask
11660     //   and oldval3, oldval2, mask
11661     // loop1MBB:
11662     //   lwarx tmpDest, ptr
11663     //   and tmp, tmpDest, mask
11664     //   cmpw tmp, oldval3
11665     //   bne- midMBB
11666     // loop2MBB:
11667     //   andc tmp2, tmpDest, mask
11668     //   or tmp4, tmp2, newval3
11669     //   stwcx. tmp4, ptr
11670     //   bne- loop1MBB
11671     //   b exitBB
11672     // midMBB:
11673     //   stwcx. tmpDest, ptr
11674     // exitBB:
11675     //   srw dest, tmpDest, shift
11676     if (ptrA != ZeroReg) {
11677       Ptr1Reg = RegInfo.createVirtualRegister(RC);
11678       BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
11679           .addReg(ptrA)
11680           .addReg(ptrB);
11681     } else {
11682       Ptr1Reg = ptrB;
11683     }
11684 
11685     // We need use 32-bit subregister to avoid mismatch register class in 64-bit
11686     // mode.
11687     BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg)
11688         .addReg(Ptr1Reg, 0, is64bit ? PPC::sub_32 : 0)
11689         .addImm(3)
11690         .addImm(27)
11691         .addImm(is8bit ? 28 : 27);
11692     if (!isLittleEndian)
11693       BuildMI(BB, dl, TII->get(PPC::XORI), ShiftReg)
11694           .addReg(Shift1Reg)
11695           .addImm(is8bit ? 24 : 16);
11696     if (is64bit)
11697       BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
11698           .addReg(Ptr1Reg)
11699           .addImm(0)
11700           .addImm(61);
11701     else
11702       BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
11703           .addReg(Ptr1Reg)
11704           .addImm(0)
11705           .addImm(0)
11706           .addImm(29);
11707     BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
11708         .addReg(newval)
11709         .addReg(ShiftReg);
11710     BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
11711         .addReg(oldval)
11712         .addReg(ShiftReg);
11713     if (is8bit)
11714       BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
11715     else {
11716       BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
11717       BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
11718           .addReg(Mask3Reg)
11719           .addImm(65535);
11720     }
11721     BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
11722         .addReg(Mask2Reg)
11723         .addReg(ShiftReg);
11724     BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
11725         .addReg(NewVal2Reg)
11726         .addReg(MaskReg);
11727     BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
11728         .addReg(OldVal2Reg)
11729         .addReg(MaskReg);
11730 
11731     BB = loop1MBB;
11732     BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
11733         .addReg(ZeroReg)
11734         .addReg(PtrReg);
11735     BuildMI(BB, dl, TII->get(PPC::AND), TmpReg)
11736         .addReg(TmpDestReg)
11737         .addReg(MaskReg);
11738     BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
11739         .addReg(TmpReg)
11740         .addReg(OldVal3Reg);
11741     BuildMI(BB, dl, TII->get(PPC::BCC))
11742         .addImm(PPC::PRED_NE)
11743         .addReg(PPC::CR0)
11744         .addMBB(midMBB);
11745     BB->addSuccessor(loop2MBB);
11746     BB->addSuccessor(midMBB);
11747 
11748     BB = loop2MBB;
11749     BuildMI(BB, dl, TII->get(PPC::ANDC), Tmp2Reg)
11750         .addReg(TmpDestReg)
11751         .addReg(MaskReg);
11752     BuildMI(BB, dl, TII->get(PPC::OR), Tmp4Reg)
11753         .addReg(Tmp2Reg)
11754         .addReg(NewVal3Reg);
11755     BuildMI(BB, dl, TII->get(PPC::STWCX))
11756         .addReg(Tmp4Reg)
11757         .addReg(ZeroReg)
11758         .addReg(PtrReg);
11759     BuildMI(BB, dl, TII->get(PPC::BCC))
11760         .addImm(PPC::PRED_NE)
11761         .addReg(PPC::CR0)
11762         .addMBB(loop1MBB);
11763     BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
11764     BB->addSuccessor(loop1MBB);
11765     BB->addSuccessor(exitMBB);
11766 
11767     BB = midMBB;
11768     BuildMI(BB, dl, TII->get(PPC::STWCX))
11769         .addReg(TmpDestReg)
11770         .addReg(ZeroReg)
11771         .addReg(PtrReg);
11772     BB->addSuccessor(exitMBB);
11773 
11774     //  exitMBB:
11775     //   ...
11776     BB = exitMBB;
11777     BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest)
11778         .addReg(TmpReg)
11779         .addReg(ShiftReg);
11780   } else if (MI.getOpcode() == PPC::FADDrtz) {
11781     // This pseudo performs an FADD with rounding mode temporarily forced
11782     // to round-to-zero.  We emit this via custom inserter since the FPSCR
11783     // is not modeled at the SelectionDAG level.
11784     Register Dest = MI.getOperand(0).getReg();
11785     Register Src1 = MI.getOperand(1).getReg();
11786     Register Src2 = MI.getOperand(2).getReg();
11787     DebugLoc dl = MI.getDebugLoc();
11788 
11789     MachineRegisterInfo &RegInfo = F->getRegInfo();
11790     Register MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
11791 
11792     // Save FPSCR value.
11793     BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
11794 
11795     // Set rounding mode to round-to-zero.
11796     BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
11797     BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
11798 
11799     // Perform addition.
11800     BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
11801 
11802     // Restore FPSCR value.
11803     BuildMI(*BB, MI, dl, TII->get(PPC::MTFSFb)).addImm(1).addReg(MFFSReg);
11804   } else if (MI.getOpcode() == PPC::ANDI_rec_1_EQ_BIT ||
11805              MI.getOpcode() == PPC::ANDI_rec_1_GT_BIT ||
11806              MI.getOpcode() == PPC::ANDI_rec_1_EQ_BIT8 ||
11807              MI.getOpcode() == PPC::ANDI_rec_1_GT_BIT8) {
11808     unsigned Opcode = (MI.getOpcode() == PPC::ANDI_rec_1_EQ_BIT8 ||
11809                        MI.getOpcode() == PPC::ANDI_rec_1_GT_BIT8)
11810                           ? PPC::ANDI8_rec
11811                           : PPC::ANDI_rec;
11812     bool IsEQ = (MI.getOpcode() == PPC::ANDI_rec_1_EQ_BIT ||
11813                  MI.getOpcode() == PPC::ANDI_rec_1_EQ_BIT8);
11814 
11815     MachineRegisterInfo &RegInfo = F->getRegInfo();
11816     Register Dest = RegInfo.createVirtualRegister(
11817         Opcode == PPC::ANDI_rec ? &PPC::GPRCRegClass : &PPC::G8RCRegClass);
11818 
11819     DebugLoc Dl = MI.getDebugLoc();
11820     BuildMI(*BB, MI, Dl, TII->get(Opcode), Dest)
11821         .addReg(MI.getOperand(1).getReg())
11822         .addImm(1);
11823     BuildMI(*BB, MI, Dl, TII->get(TargetOpcode::COPY),
11824             MI.getOperand(0).getReg())
11825         .addReg(IsEQ ? PPC::CR0EQ : PPC::CR0GT);
11826   } else if (MI.getOpcode() == PPC::TCHECK_RET) {
11827     DebugLoc Dl = MI.getDebugLoc();
11828     MachineRegisterInfo &RegInfo = F->getRegInfo();
11829     Register CRReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
11830     BuildMI(*BB, MI, Dl, TII->get(PPC::TCHECK), CRReg);
11831     BuildMI(*BB, MI, Dl, TII->get(TargetOpcode::COPY),
11832             MI.getOperand(0).getReg())
11833         .addReg(CRReg);
11834   } else if (MI.getOpcode() == PPC::TBEGIN_RET) {
11835     DebugLoc Dl = MI.getDebugLoc();
11836     unsigned Imm = MI.getOperand(1).getImm();
11837     BuildMI(*BB, MI, Dl, TII->get(PPC::TBEGIN)).addImm(Imm);
11838     BuildMI(*BB, MI, Dl, TII->get(TargetOpcode::COPY),
11839             MI.getOperand(0).getReg())
11840         .addReg(PPC::CR0EQ);
11841   } else if (MI.getOpcode() == PPC::SETRNDi) {
11842     DebugLoc dl = MI.getDebugLoc();
11843     Register OldFPSCRReg = MI.getOperand(0).getReg();
11844 
11845     // Save FPSCR value.
11846     BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), OldFPSCRReg);
11847 
11848     // The floating point rounding mode is in the bits 62:63 of FPCSR, and has
11849     // the following settings:
11850     //   00 Round to nearest
11851     //   01 Round to 0
11852     //   10 Round to +inf
11853     //   11 Round to -inf
11854 
11855     // When the operand is immediate, using the two least significant bits of
11856     // the immediate to set the bits 62:63 of FPSCR.
11857     unsigned Mode = MI.getOperand(1).getImm();
11858     BuildMI(*BB, MI, dl, TII->get((Mode & 1) ? PPC::MTFSB1 : PPC::MTFSB0))
11859       .addImm(31);
11860 
11861     BuildMI(*BB, MI, dl, TII->get((Mode & 2) ? PPC::MTFSB1 : PPC::MTFSB0))
11862       .addImm(30);
11863   } else if (MI.getOpcode() == PPC::SETRND) {
11864     DebugLoc dl = MI.getDebugLoc();
11865 
11866     // Copy register from F8RCRegClass::SrcReg to G8RCRegClass::DestReg
11867     // or copy register from G8RCRegClass::SrcReg to F8RCRegClass::DestReg.
11868     // If the target doesn't have DirectMove, we should use stack to do the
11869     // conversion, because the target doesn't have the instructions like mtvsrd
11870     // or mfvsrd to do this conversion directly.
11871     auto copyRegFromG8RCOrF8RC = [&] (unsigned DestReg, unsigned SrcReg) {
11872       if (Subtarget.hasDirectMove()) {
11873         BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), DestReg)
11874           .addReg(SrcReg);
11875       } else {
11876         // Use stack to do the register copy.
11877         unsigned StoreOp = PPC::STD, LoadOp = PPC::LFD;
11878         MachineRegisterInfo &RegInfo = F->getRegInfo();
11879         const TargetRegisterClass *RC = RegInfo.getRegClass(SrcReg);
11880         if (RC == &PPC::F8RCRegClass) {
11881           // Copy register from F8RCRegClass to G8RCRegclass.
11882           assert((RegInfo.getRegClass(DestReg) == &PPC::G8RCRegClass) &&
11883                  "Unsupported RegClass.");
11884 
11885           StoreOp = PPC::STFD;
11886           LoadOp = PPC::LD;
11887         } else {
11888           // Copy register from G8RCRegClass to F8RCRegclass.
11889           assert((RegInfo.getRegClass(SrcReg) == &PPC::G8RCRegClass) &&
11890                  (RegInfo.getRegClass(DestReg) == &PPC::F8RCRegClass) &&
11891                  "Unsupported RegClass.");
11892         }
11893 
11894         MachineFrameInfo &MFI = F->getFrameInfo();
11895         int FrameIdx = MFI.CreateStackObject(8, 8, false);
11896 
11897         MachineMemOperand *MMOStore = F->getMachineMemOperand(
11898           MachinePointerInfo::getFixedStack(*F, FrameIdx, 0),
11899           MachineMemOperand::MOStore, MFI.getObjectSize(FrameIdx),
11900           MFI.getObjectAlignment(FrameIdx));
11901 
11902         // Store the SrcReg into the stack.
11903         BuildMI(*BB, MI, dl, TII->get(StoreOp))
11904           .addReg(SrcReg)
11905           .addImm(0)
11906           .addFrameIndex(FrameIdx)
11907           .addMemOperand(MMOStore);
11908 
11909         MachineMemOperand *MMOLoad = F->getMachineMemOperand(
11910           MachinePointerInfo::getFixedStack(*F, FrameIdx, 0),
11911           MachineMemOperand::MOLoad, MFI.getObjectSize(FrameIdx),
11912           MFI.getObjectAlignment(FrameIdx));
11913 
11914         // Load from the stack where SrcReg is stored, and save to DestReg,
11915         // so we have done the RegClass conversion from RegClass::SrcReg to
11916         // RegClass::DestReg.
11917         BuildMI(*BB, MI, dl, TII->get(LoadOp), DestReg)
11918           .addImm(0)
11919           .addFrameIndex(FrameIdx)
11920           .addMemOperand(MMOLoad);
11921       }
11922     };
11923 
11924     Register OldFPSCRReg = MI.getOperand(0).getReg();
11925 
11926     // Save FPSCR value.
11927     BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), OldFPSCRReg);
11928 
11929     // When the operand is gprc register, use two least significant bits of the
11930     // register and mtfsf instruction to set the bits 62:63 of FPSCR.
11931     //
11932     // copy OldFPSCRTmpReg, OldFPSCRReg
11933     // (INSERT_SUBREG ExtSrcReg, (IMPLICIT_DEF ImDefReg), SrcOp, 1)
11934     // rldimi NewFPSCRTmpReg, ExtSrcReg, OldFPSCRReg, 0, 62
11935     // copy NewFPSCRReg, NewFPSCRTmpReg
11936     // mtfsf 255, NewFPSCRReg
11937     MachineOperand SrcOp = MI.getOperand(1);
11938     MachineRegisterInfo &RegInfo = F->getRegInfo();
11939     Register OldFPSCRTmpReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
11940 
11941     copyRegFromG8RCOrF8RC(OldFPSCRTmpReg, OldFPSCRReg);
11942 
11943     Register ImDefReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
11944     Register ExtSrcReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
11945 
11946     // The first operand of INSERT_SUBREG should be a register which has
11947     // subregisters, we only care about its RegClass, so we should use an
11948     // IMPLICIT_DEF register.
11949     BuildMI(*BB, MI, dl, TII->get(TargetOpcode::IMPLICIT_DEF), ImDefReg);
11950     BuildMI(*BB, MI, dl, TII->get(PPC::INSERT_SUBREG), ExtSrcReg)
11951       .addReg(ImDefReg)
11952       .add(SrcOp)
11953       .addImm(1);
11954 
11955     Register NewFPSCRTmpReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
11956     BuildMI(*BB, MI, dl, TII->get(PPC::RLDIMI), NewFPSCRTmpReg)
11957       .addReg(OldFPSCRTmpReg)
11958       .addReg(ExtSrcReg)
11959       .addImm(0)
11960       .addImm(62);
11961 
11962     Register NewFPSCRReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
11963     copyRegFromG8RCOrF8RC(NewFPSCRReg, NewFPSCRTmpReg);
11964 
11965     // The mask 255 means that put the 32:63 bits of NewFPSCRReg to the 32:63
11966     // bits of FPSCR.
11967     BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF))
11968       .addImm(255)
11969       .addReg(NewFPSCRReg)
11970       .addImm(0)
11971       .addImm(0);
11972   } else {
11973     llvm_unreachable("Unexpected instr type to insert");
11974   }
11975 
11976   MI.eraseFromParent(); // The pseudo instruction is gone now.
11977   return BB;
11978 }
11979 
11980 //===----------------------------------------------------------------------===//
11981 // Target Optimization Hooks
11982 //===----------------------------------------------------------------------===//
11983 
11984 static int getEstimateRefinementSteps(EVT VT, const PPCSubtarget &Subtarget) {
11985   // For the estimates, convergence is quadratic, so we essentially double the
11986   // number of digits correct after every iteration. For both FRE and FRSQRTE,
11987   // the minimum architected relative accuracy is 2^-5. When hasRecipPrec(),
11988   // this is 2^-14. IEEE float has 23 digits and double has 52 digits.
11989   int RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3;
11990   if (VT.getScalarType() == MVT::f64)
11991     RefinementSteps++;
11992   return RefinementSteps;
11993 }
11994 
11995 SDValue PPCTargetLowering::getSqrtEstimate(SDValue Operand, SelectionDAG &DAG,
11996                                            int Enabled, int &RefinementSteps,
11997                                            bool &UseOneConstNR,
11998                                            bool Reciprocal) const {
11999   EVT VT = Operand.getValueType();
12000   if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
12001       (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
12002       (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
12003       (VT == MVT::v2f64 && Subtarget.hasVSX()) ||
12004       (VT == MVT::v4f32 && Subtarget.hasQPX()) ||
12005       (VT == MVT::v4f64 && Subtarget.hasQPX())) {
12006     if (RefinementSteps == ReciprocalEstimate::Unspecified)
12007       RefinementSteps = getEstimateRefinementSteps(VT, Subtarget);
12008 
12009     // The Newton-Raphson computation with a single constant does not provide
12010     // enough accuracy on some CPUs.
12011     UseOneConstNR = !Subtarget.needsTwoConstNR();
12012     return DAG.getNode(PPCISD::FRSQRTE, SDLoc(Operand), VT, Operand);
12013   }
12014   return SDValue();
12015 }
12016 
12017 SDValue PPCTargetLowering::getRecipEstimate(SDValue Operand, SelectionDAG &DAG,
12018                                             int Enabled,
12019                                             int &RefinementSteps) const {
12020   EVT VT = Operand.getValueType();
12021   if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
12022       (VT == MVT::f64 && Subtarget.hasFRE()) ||
12023       (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
12024       (VT == MVT::v2f64 && Subtarget.hasVSX()) ||
12025       (VT == MVT::v4f32 && Subtarget.hasQPX()) ||
12026       (VT == MVT::v4f64 && Subtarget.hasQPX())) {
12027     if (RefinementSteps == ReciprocalEstimate::Unspecified)
12028       RefinementSteps = getEstimateRefinementSteps(VT, Subtarget);
12029     return DAG.getNode(PPCISD::FRE, SDLoc(Operand), VT, Operand);
12030   }
12031   return SDValue();
12032 }
12033 
12034 unsigned PPCTargetLowering::combineRepeatedFPDivisors() const {
12035   // Note: This functionality is used only when unsafe-fp-math is enabled, and
12036   // on cores with reciprocal estimates (which are used when unsafe-fp-math is
12037   // enabled for division), this functionality is redundant with the default
12038   // combiner logic (once the division -> reciprocal/multiply transformation
12039   // has taken place). As a result, this matters more for older cores than for
12040   // newer ones.
12041 
12042   // Combine multiple FDIVs with the same divisor into multiple FMULs by the
12043   // reciprocal if there are two or more FDIVs (for embedded cores with only
12044   // one FP pipeline) for three or more FDIVs (for generic OOO cores).
12045   switch (Subtarget.getCPUDirective()) {
12046   default:
12047     return 3;
12048   case PPC::DIR_440:
12049   case PPC::DIR_A2:
12050   case PPC::DIR_E500:
12051   case PPC::DIR_E500mc:
12052   case PPC::DIR_E5500:
12053     return 2;
12054   }
12055 }
12056 
12057 // isConsecutiveLSLoc needs to work even if all adds have not yet been
12058 // collapsed, and so we need to look through chains of them.
12059 static void getBaseWithConstantOffset(SDValue Loc, SDValue &Base,
12060                                      int64_t& Offset, SelectionDAG &DAG) {
12061   if (DAG.isBaseWithConstantOffset(Loc)) {
12062     Base = Loc.getOperand(0);
12063     Offset += cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue();
12064 
12065     // The base might itself be a base plus an offset, and if so, accumulate
12066     // that as well.
12067     getBaseWithConstantOffset(Loc.getOperand(0), Base, Offset, DAG);
12068   }
12069 }
12070 
12071 static bool isConsecutiveLSLoc(SDValue Loc, EVT VT, LSBaseSDNode *Base,
12072                             unsigned Bytes, int Dist,
12073                             SelectionDAG &DAG) {
12074   if (VT.getSizeInBits() / 8 != Bytes)
12075     return false;
12076 
12077   SDValue BaseLoc = Base->getBasePtr();
12078   if (Loc.getOpcode() == ISD::FrameIndex) {
12079     if (BaseLoc.getOpcode() != ISD::FrameIndex)
12080       return false;
12081     const MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
12082     int FI  = cast<FrameIndexSDNode>(Loc)->getIndex();
12083     int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
12084     int FS  = MFI.getObjectSize(FI);
12085     int BFS = MFI.getObjectSize(BFI);
12086     if (FS != BFS || FS != (int)Bytes) return false;
12087     return MFI.getObjectOffset(FI) == (MFI.getObjectOffset(BFI) + Dist*Bytes);
12088   }
12089 
12090   SDValue Base1 = Loc, Base2 = BaseLoc;
12091   int64_t Offset1 = 0, Offset2 = 0;
12092   getBaseWithConstantOffset(Loc, Base1, Offset1, DAG);
12093   getBaseWithConstantOffset(BaseLoc, Base2, Offset2, DAG);
12094   if (Base1 == Base2 && Offset1 == (Offset2 + Dist * Bytes))
12095     return true;
12096 
12097   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12098   const GlobalValue *GV1 = nullptr;
12099   const GlobalValue *GV2 = nullptr;
12100   Offset1 = 0;
12101   Offset2 = 0;
12102   bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
12103   bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
12104   if (isGA1 && isGA2 && GV1 == GV2)
12105     return Offset1 == (Offset2 + Dist*Bytes);
12106   return false;
12107 }
12108 
12109 // Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
12110 // not enforce equality of the chain operands.
12111 static bool isConsecutiveLS(SDNode *N, LSBaseSDNode *Base,
12112                             unsigned Bytes, int Dist,
12113                             SelectionDAG &DAG) {
12114   if (LSBaseSDNode *LS = dyn_cast<LSBaseSDNode>(N)) {
12115     EVT VT = LS->getMemoryVT();
12116     SDValue Loc = LS->getBasePtr();
12117     return isConsecutiveLSLoc(Loc, VT, Base, Bytes, Dist, DAG);
12118   }
12119 
12120   if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
12121     EVT VT;
12122     switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
12123     default: return false;
12124     case Intrinsic::ppc_qpx_qvlfd:
12125     case Intrinsic::ppc_qpx_qvlfda:
12126       VT = MVT::v4f64;
12127       break;
12128     case Intrinsic::ppc_qpx_qvlfs:
12129     case Intrinsic::ppc_qpx_qvlfsa:
12130       VT = MVT::v4f32;
12131       break;
12132     case Intrinsic::ppc_qpx_qvlfcd:
12133     case Intrinsic::ppc_qpx_qvlfcda:
12134       VT = MVT::v2f64;
12135       break;
12136     case Intrinsic::ppc_qpx_qvlfcs:
12137     case Intrinsic::ppc_qpx_qvlfcsa:
12138       VT = MVT::v2f32;
12139       break;
12140     case Intrinsic::ppc_qpx_qvlfiwa:
12141     case Intrinsic::ppc_qpx_qvlfiwz:
12142     case Intrinsic::ppc_altivec_lvx:
12143     case Intrinsic::ppc_altivec_lvxl:
12144     case Intrinsic::ppc_vsx_lxvw4x:
12145     case Intrinsic::ppc_vsx_lxvw4x_be:
12146       VT = MVT::v4i32;
12147       break;
12148     case Intrinsic::ppc_vsx_lxvd2x:
12149     case Intrinsic::ppc_vsx_lxvd2x_be:
12150       VT = MVT::v2f64;
12151       break;
12152     case Intrinsic::ppc_altivec_lvebx:
12153       VT = MVT::i8;
12154       break;
12155     case Intrinsic::ppc_altivec_lvehx:
12156       VT = MVT::i16;
12157       break;
12158     case Intrinsic::ppc_altivec_lvewx:
12159       VT = MVT::i32;
12160       break;
12161     }
12162 
12163     return isConsecutiveLSLoc(N->getOperand(2), VT, Base, Bytes, Dist, DAG);
12164   }
12165 
12166   if (N->getOpcode() == ISD::INTRINSIC_VOID) {
12167     EVT VT;
12168     switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
12169     default: return false;
12170     case Intrinsic::ppc_qpx_qvstfd:
12171     case Intrinsic::ppc_qpx_qvstfda:
12172       VT = MVT::v4f64;
12173       break;
12174     case Intrinsic::ppc_qpx_qvstfs:
12175     case Intrinsic::ppc_qpx_qvstfsa:
12176       VT = MVT::v4f32;
12177       break;
12178     case Intrinsic::ppc_qpx_qvstfcd:
12179     case Intrinsic::ppc_qpx_qvstfcda:
12180       VT = MVT::v2f64;
12181       break;
12182     case Intrinsic::ppc_qpx_qvstfcs:
12183     case Intrinsic::ppc_qpx_qvstfcsa:
12184       VT = MVT::v2f32;
12185       break;
12186     case Intrinsic::ppc_qpx_qvstfiw:
12187     case Intrinsic::ppc_qpx_qvstfiwa:
12188     case Intrinsic::ppc_altivec_stvx:
12189     case Intrinsic::ppc_altivec_stvxl:
12190     case Intrinsic::ppc_vsx_stxvw4x:
12191       VT = MVT::v4i32;
12192       break;
12193     case Intrinsic::ppc_vsx_stxvd2x:
12194       VT = MVT::v2f64;
12195       break;
12196     case Intrinsic::ppc_vsx_stxvw4x_be:
12197       VT = MVT::v4i32;
12198       break;
12199     case Intrinsic::ppc_vsx_stxvd2x_be:
12200       VT = MVT::v2f64;
12201       break;
12202     case Intrinsic::ppc_altivec_stvebx:
12203       VT = MVT::i8;
12204       break;
12205     case Intrinsic::ppc_altivec_stvehx:
12206       VT = MVT::i16;
12207       break;
12208     case Intrinsic::ppc_altivec_stvewx:
12209       VT = MVT::i32;
12210       break;
12211     }
12212 
12213     return isConsecutiveLSLoc(N->getOperand(3), VT, Base, Bytes, Dist, DAG);
12214   }
12215 
12216   return false;
12217 }
12218 
12219 // Return true is there is a nearyby consecutive load to the one provided
12220 // (regardless of alignment). We search up and down the chain, looking though
12221 // token factors and other loads (but nothing else). As a result, a true result
12222 // indicates that it is safe to create a new consecutive load adjacent to the
12223 // load provided.
12224 static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
12225   SDValue Chain = LD->getChain();
12226   EVT VT = LD->getMemoryVT();
12227 
12228   SmallSet<SDNode *, 16> LoadRoots;
12229   SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
12230   SmallSet<SDNode *, 16> Visited;
12231 
12232   // First, search up the chain, branching to follow all token-factor operands.
12233   // If we find a consecutive load, then we're done, otherwise, record all
12234   // nodes just above the top-level loads and token factors.
12235   while (!Queue.empty()) {
12236     SDNode *ChainNext = Queue.pop_back_val();
12237     if (!Visited.insert(ChainNext).second)
12238       continue;
12239 
12240     if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(ChainNext)) {
12241       if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
12242         return true;
12243 
12244       if (!Visited.count(ChainLD->getChain().getNode()))
12245         Queue.push_back(ChainLD->getChain().getNode());
12246     } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
12247       for (const SDUse &O : ChainNext->ops())
12248         if (!Visited.count(O.getNode()))
12249           Queue.push_back(O.getNode());
12250     } else
12251       LoadRoots.insert(ChainNext);
12252   }
12253 
12254   // Second, search down the chain, starting from the top-level nodes recorded
12255   // in the first phase. These top-level nodes are the nodes just above all
12256   // loads and token factors. Starting with their uses, recursively look though
12257   // all loads (just the chain uses) and token factors to find a consecutive
12258   // load.
12259   Visited.clear();
12260   Queue.clear();
12261 
12262   for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
12263        IE = LoadRoots.end(); I != IE; ++I) {
12264     Queue.push_back(*I);
12265 
12266     while (!Queue.empty()) {
12267       SDNode *LoadRoot = Queue.pop_back_val();
12268       if (!Visited.insert(LoadRoot).second)
12269         continue;
12270 
12271       if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(LoadRoot))
12272         if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
12273           return true;
12274 
12275       for (SDNode::use_iterator UI = LoadRoot->use_begin(),
12276            UE = LoadRoot->use_end(); UI != UE; ++UI)
12277         if (((isa<MemSDNode>(*UI) &&
12278             cast<MemSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
12279             UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
12280           Queue.push_back(*UI);
12281     }
12282   }
12283 
12284   return false;
12285 }
12286 
12287 /// This function is called when we have proved that a SETCC node can be replaced
12288 /// by subtraction (and other supporting instructions) so that the result of
12289 /// comparison is kept in a GPR instead of CR. This function is purely for
12290 /// codegen purposes and has some flags to guide the codegen process.
12291 static SDValue generateEquivalentSub(SDNode *N, int Size, bool Complement,
12292                                      bool Swap, SDLoc &DL, SelectionDAG &DAG) {
12293   assert(N->getOpcode() == ISD::SETCC && "ISD::SETCC Expected.");
12294 
12295   // Zero extend the operands to the largest legal integer. Originally, they
12296   // must be of a strictly smaller size.
12297   auto Op0 = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64, N->getOperand(0),
12298                          DAG.getConstant(Size, DL, MVT::i32));
12299   auto Op1 = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64, N->getOperand(1),
12300                          DAG.getConstant(Size, DL, MVT::i32));
12301 
12302   // Swap if needed. Depends on the condition code.
12303   if (Swap)
12304     std::swap(Op0, Op1);
12305 
12306   // Subtract extended integers.
12307   auto SubNode = DAG.getNode(ISD::SUB, DL, MVT::i64, Op0, Op1);
12308 
12309   // Move the sign bit to the least significant position and zero out the rest.
12310   // Now the least significant bit carries the result of original comparison.
12311   auto Shifted = DAG.getNode(ISD::SRL, DL, MVT::i64, SubNode,
12312                              DAG.getConstant(Size - 1, DL, MVT::i32));
12313   auto Final = Shifted;
12314 
12315   // Complement the result if needed. Based on the condition code.
12316   if (Complement)
12317     Final = DAG.getNode(ISD::XOR, DL, MVT::i64, Shifted,
12318                         DAG.getConstant(1, DL, MVT::i64));
12319 
12320   return DAG.getNode(ISD::TRUNCATE, DL, MVT::i1, Final);
12321 }
12322 
12323 SDValue PPCTargetLowering::ConvertSETCCToSubtract(SDNode *N,
12324                                                   DAGCombinerInfo &DCI) const {
12325   assert(N->getOpcode() == ISD::SETCC && "ISD::SETCC Expected.");
12326 
12327   SelectionDAG &DAG = DCI.DAG;
12328   SDLoc DL(N);
12329 
12330   // Size of integers being compared has a critical role in the following
12331   // analysis, so we prefer to do this when all types are legal.
12332   if (!DCI.isAfterLegalizeDAG())
12333     return SDValue();
12334 
12335   // If all users of SETCC extend its value to a legal integer type
12336   // then we replace SETCC with a subtraction
12337   for (SDNode::use_iterator UI = N->use_begin(),
12338        UE = N->use_end(); UI != UE; ++UI) {
12339     if (UI->getOpcode() != ISD::ZERO_EXTEND)
12340       return SDValue();
12341   }
12342 
12343   ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
12344   auto OpSize = N->getOperand(0).getValueSizeInBits();
12345 
12346   unsigned Size = DAG.getDataLayout().getLargestLegalIntTypeSizeInBits();
12347 
12348   if (OpSize < Size) {
12349     switch (CC) {
12350     default: break;
12351     case ISD::SETULT:
12352       return generateEquivalentSub(N, Size, false, false, DL, DAG);
12353     case ISD::SETULE:
12354       return generateEquivalentSub(N, Size, true, true, DL, DAG);
12355     case ISD::SETUGT:
12356       return generateEquivalentSub(N, Size, false, true, DL, DAG);
12357     case ISD::SETUGE:
12358       return generateEquivalentSub(N, Size, true, false, DL, DAG);
12359     }
12360   }
12361 
12362   return SDValue();
12363 }
12364 
12365 SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
12366                                                   DAGCombinerInfo &DCI) const {
12367   SelectionDAG &DAG = DCI.DAG;
12368   SDLoc dl(N);
12369 
12370   assert(Subtarget.useCRBits() && "Expecting to be tracking CR bits");
12371   // If we're tracking CR bits, we need to be careful that we don't have:
12372   //   trunc(binary-ops(zext(x), zext(y)))
12373   // or
12374   //   trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
12375   // such that we're unnecessarily moving things into GPRs when it would be
12376   // better to keep them in CR bits.
12377 
12378   // Note that trunc here can be an actual i1 trunc, or can be the effective
12379   // truncation that comes from a setcc or select_cc.
12380   if (N->getOpcode() == ISD::TRUNCATE &&
12381       N->getValueType(0) != MVT::i1)
12382     return SDValue();
12383 
12384   if (N->getOperand(0).getValueType() != MVT::i32 &&
12385       N->getOperand(0).getValueType() != MVT::i64)
12386     return SDValue();
12387 
12388   if (N->getOpcode() == ISD::SETCC ||
12389       N->getOpcode() == ISD::SELECT_CC) {
12390     // If we're looking at a comparison, then we need to make sure that the
12391     // high bits (all except for the first) don't matter the result.
12392     ISD::CondCode CC =
12393       cast<CondCodeSDNode>(N->getOperand(
12394         N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
12395     unsigned OpBits = N->getOperand(0).getValueSizeInBits();
12396 
12397     if (ISD::isSignedIntSetCC(CC)) {
12398       if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
12399           DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
12400         return SDValue();
12401     } else if (ISD::isUnsignedIntSetCC(CC)) {
12402       if (!DAG.MaskedValueIsZero(N->getOperand(0),
12403                                  APInt::getHighBitsSet(OpBits, OpBits-1)) ||
12404           !DAG.MaskedValueIsZero(N->getOperand(1),
12405                                  APInt::getHighBitsSet(OpBits, OpBits-1)))
12406         return (N->getOpcode() == ISD::SETCC ? ConvertSETCCToSubtract(N, DCI)
12407                                              : SDValue());
12408     } else {
12409       // This is neither a signed nor an unsigned comparison, just make sure
12410       // that the high bits are equal.
12411       KnownBits Op1Known = DAG.computeKnownBits(N->getOperand(0));
12412       KnownBits Op2Known = DAG.computeKnownBits(N->getOperand(1));
12413 
12414       // We don't really care about what is known about the first bit (if
12415       // anything), so clear it in all masks prior to comparing them.
12416       Op1Known.Zero.clearBit(0); Op1Known.One.clearBit(0);
12417       Op2Known.Zero.clearBit(0); Op2Known.One.clearBit(0);
12418 
12419       if (Op1Known.Zero != Op2Known.Zero || Op1Known.One != Op2Known.One)
12420         return SDValue();
12421     }
12422   }
12423 
12424   // We now know that the higher-order bits are irrelevant, we just need to
12425   // make sure that all of the intermediate operations are bit operations, and
12426   // all inputs are extensions.
12427   if (N->getOperand(0).getOpcode() != ISD::AND &&
12428       N->getOperand(0).getOpcode() != ISD::OR  &&
12429       N->getOperand(0).getOpcode() != ISD::XOR &&
12430       N->getOperand(0).getOpcode() != ISD::SELECT &&
12431       N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
12432       N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
12433       N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
12434       N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
12435       N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
12436     return SDValue();
12437 
12438   if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
12439       N->getOperand(1).getOpcode() != ISD::AND &&
12440       N->getOperand(1).getOpcode() != ISD::OR  &&
12441       N->getOperand(1).getOpcode() != ISD::XOR &&
12442       N->getOperand(1).getOpcode() != ISD::SELECT &&
12443       N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
12444       N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
12445       N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
12446       N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
12447       N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
12448     return SDValue();
12449 
12450   SmallVector<SDValue, 4> Inputs;
12451   SmallVector<SDValue, 8> BinOps, PromOps;
12452   SmallPtrSet<SDNode *, 16> Visited;
12453 
12454   for (unsigned i = 0; i < 2; ++i) {
12455     if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
12456           N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
12457           N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
12458           N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
12459         isa<ConstantSDNode>(N->getOperand(i)))
12460       Inputs.push_back(N->getOperand(i));
12461     else
12462       BinOps.push_back(N->getOperand(i));
12463 
12464     if (N->getOpcode() == ISD::TRUNCATE)
12465       break;
12466   }
12467 
12468   // Visit all inputs, collect all binary operations (and, or, xor and
12469   // select) that are all fed by extensions.
12470   while (!BinOps.empty()) {
12471     SDValue BinOp = BinOps.back();
12472     BinOps.pop_back();
12473 
12474     if (!Visited.insert(BinOp.getNode()).second)
12475       continue;
12476 
12477     PromOps.push_back(BinOp);
12478 
12479     for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
12480       // The condition of the select is not promoted.
12481       if (BinOp.getOpcode() == ISD::SELECT && i == 0)
12482         continue;
12483       if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
12484         continue;
12485 
12486       if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
12487             BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
12488             BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
12489            BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
12490           isa<ConstantSDNode>(BinOp.getOperand(i))) {
12491         Inputs.push_back(BinOp.getOperand(i));
12492       } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
12493                  BinOp.getOperand(i).getOpcode() == ISD::OR  ||
12494                  BinOp.getOperand(i).getOpcode() == ISD::XOR ||
12495                  BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
12496                  BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
12497                  BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
12498                  BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
12499                  BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
12500                  BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
12501         BinOps.push_back(BinOp.getOperand(i));
12502       } else {
12503         // We have an input that is not an extension or another binary
12504         // operation; we'll abort this transformation.
12505         return SDValue();
12506       }
12507     }
12508   }
12509 
12510   // Make sure that this is a self-contained cluster of operations (which
12511   // is not quite the same thing as saying that everything has only one
12512   // use).
12513   for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
12514     if (isa<ConstantSDNode>(Inputs[i]))
12515       continue;
12516 
12517     for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
12518                               UE = Inputs[i].getNode()->use_end();
12519          UI != UE; ++UI) {
12520       SDNode *User = *UI;
12521       if (User != N && !Visited.count(User))
12522         return SDValue();
12523 
12524       // Make sure that we're not going to promote the non-output-value
12525       // operand(s) or SELECT or SELECT_CC.
12526       // FIXME: Although we could sometimes handle this, and it does occur in
12527       // practice that one of the condition inputs to the select is also one of
12528       // the outputs, we currently can't deal with this.
12529       if (User->getOpcode() == ISD::SELECT) {
12530         if (User->getOperand(0) == Inputs[i])
12531           return SDValue();
12532       } else if (User->getOpcode() == ISD::SELECT_CC) {
12533         if (User->getOperand(0) == Inputs[i] ||
12534             User->getOperand(1) == Inputs[i])
12535           return SDValue();
12536       }
12537     }
12538   }
12539 
12540   for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
12541     for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
12542                               UE = PromOps[i].getNode()->use_end();
12543          UI != UE; ++UI) {
12544       SDNode *User = *UI;
12545       if (User != N && !Visited.count(User))
12546         return SDValue();
12547 
12548       // Make sure that we're not going to promote the non-output-value
12549       // operand(s) or SELECT or SELECT_CC.
12550       // FIXME: Although we could sometimes handle this, and it does occur in
12551       // practice that one of the condition inputs to the select is also one of
12552       // the outputs, we currently can't deal with this.
12553       if (User->getOpcode() == ISD::SELECT) {
12554         if (User->getOperand(0) == PromOps[i])
12555           return SDValue();
12556       } else if (User->getOpcode() == ISD::SELECT_CC) {
12557         if (User->getOperand(0) == PromOps[i] ||
12558             User->getOperand(1) == PromOps[i])
12559           return SDValue();
12560       }
12561     }
12562   }
12563 
12564   // Replace all inputs with the extension operand.
12565   for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
12566     // Constants may have users outside the cluster of to-be-promoted nodes,
12567     // and so we need to replace those as we do the promotions.
12568     if (isa<ConstantSDNode>(Inputs[i]))
12569       continue;
12570     else
12571       DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
12572   }
12573 
12574   std::list<HandleSDNode> PromOpHandles;
12575   for (auto &PromOp : PromOps)
12576     PromOpHandles.emplace_back(PromOp);
12577 
12578   // Replace all operations (these are all the same, but have a different
12579   // (i1) return type). DAG.getNode will validate that the types of
12580   // a binary operator match, so go through the list in reverse so that
12581   // we've likely promoted both operands first. Any intermediate truncations or
12582   // extensions disappear.
12583   while (!PromOpHandles.empty()) {
12584     SDValue PromOp = PromOpHandles.back().getValue();
12585     PromOpHandles.pop_back();
12586 
12587     if (PromOp.getOpcode() == ISD::TRUNCATE ||
12588         PromOp.getOpcode() == ISD::SIGN_EXTEND ||
12589         PromOp.getOpcode() == ISD::ZERO_EXTEND ||
12590         PromOp.getOpcode() == ISD::ANY_EXTEND) {
12591       if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
12592           PromOp.getOperand(0).getValueType() != MVT::i1) {
12593         // The operand is not yet ready (see comment below).
12594         PromOpHandles.emplace_front(PromOp);
12595         continue;
12596       }
12597 
12598       SDValue RepValue = PromOp.getOperand(0);
12599       if (isa<ConstantSDNode>(RepValue))
12600         RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
12601 
12602       DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
12603       continue;
12604     }
12605 
12606     unsigned C;
12607     switch (PromOp.getOpcode()) {
12608     default:             C = 0; break;
12609     case ISD::SELECT:    C = 1; break;
12610     case ISD::SELECT_CC: C = 2; break;
12611     }
12612 
12613     if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
12614          PromOp.getOperand(C).getValueType() != MVT::i1) ||
12615         (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
12616          PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
12617       // The to-be-promoted operands of this node have not yet been
12618       // promoted (this should be rare because we're going through the
12619       // list backward, but if one of the operands has several users in
12620       // this cluster of to-be-promoted nodes, it is possible).
12621       PromOpHandles.emplace_front(PromOp);
12622       continue;
12623     }
12624 
12625     SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
12626                                 PromOp.getNode()->op_end());
12627 
12628     // If there are any constant inputs, make sure they're replaced now.
12629     for (unsigned i = 0; i < 2; ++i)
12630       if (isa<ConstantSDNode>(Ops[C+i]))
12631         Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
12632 
12633     DAG.ReplaceAllUsesOfValueWith(PromOp,
12634       DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
12635   }
12636 
12637   // Now we're left with the initial truncation itself.
12638   if (N->getOpcode() == ISD::TRUNCATE)
12639     return N->getOperand(0);
12640 
12641   // Otherwise, this is a comparison. The operands to be compared have just
12642   // changed type (to i1), but everything else is the same.
12643   return SDValue(N, 0);
12644 }
12645 
12646 SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
12647                                                   DAGCombinerInfo &DCI) const {
12648   SelectionDAG &DAG = DCI.DAG;
12649   SDLoc dl(N);
12650 
12651   // If we're tracking CR bits, we need to be careful that we don't have:
12652   //   zext(binary-ops(trunc(x), trunc(y)))
12653   // or
12654   //   zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
12655   // such that we're unnecessarily moving things into CR bits that can more
12656   // efficiently stay in GPRs. Note that if we're not certain that the high
12657   // bits are set as required by the final extension, we still may need to do
12658   // some masking to get the proper behavior.
12659 
12660   // This same functionality is important on PPC64 when dealing with
12661   // 32-to-64-bit extensions; these occur often when 32-bit values are used as
12662   // the return values of functions. Because it is so similar, it is handled
12663   // here as well.
12664 
12665   if (N->getValueType(0) != MVT::i32 &&
12666       N->getValueType(0) != MVT::i64)
12667     return SDValue();
12668 
12669   if (!((N->getOperand(0).getValueType() == MVT::i1 && Subtarget.useCRBits()) ||
12670         (N->getOperand(0).getValueType() == MVT::i32 && Subtarget.isPPC64())))
12671     return SDValue();
12672 
12673   if (N->getOperand(0).getOpcode() != ISD::AND &&
12674       N->getOperand(0).getOpcode() != ISD::OR  &&
12675       N->getOperand(0).getOpcode() != ISD::XOR &&
12676       N->getOperand(0).getOpcode() != ISD::SELECT &&
12677       N->getOperand(0).getOpcode() != ISD::SELECT_CC)
12678     return SDValue();
12679 
12680   SmallVector<SDValue, 4> Inputs;
12681   SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
12682   SmallPtrSet<SDNode *, 16> Visited;
12683 
12684   // Visit all inputs, collect all binary operations (and, or, xor and
12685   // select) that are all fed by truncations.
12686   while (!BinOps.empty()) {
12687     SDValue BinOp = BinOps.back();
12688     BinOps.pop_back();
12689 
12690     if (!Visited.insert(BinOp.getNode()).second)
12691       continue;
12692 
12693     PromOps.push_back(BinOp);
12694 
12695     for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
12696       // The condition of the select is not promoted.
12697       if (BinOp.getOpcode() == ISD::SELECT && i == 0)
12698         continue;
12699       if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
12700         continue;
12701 
12702       if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
12703           isa<ConstantSDNode>(BinOp.getOperand(i))) {
12704         Inputs.push_back(BinOp.getOperand(i));
12705       } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
12706                  BinOp.getOperand(i).getOpcode() == ISD::OR  ||
12707                  BinOp.getOperand(i).getOpcode() == ISD::XOR ||
12708                  BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
12709                  BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
12710         BinOps.push_back(BinOp.getOperand(i));
12711       } else {
12712         // We have an input that is not a truncation or another binary
12713         // operation; we'll abort this transformation.
12714         return SDValue();
12715       }
12716     }
12717   }
12718 
12719   // The operands of a select that must be truncated when the select is
12720   // promoted because the operand is actually part of the to-be-promoted set.
12721   DenseMap<SDNode *, EVT> SelectTruncOp[2];
12722 
12723   // Make sure that this is a self-contained cluster of operations (which
12724   // is not quite the same thing as saying that everything has only one
12725   // use).
12726   for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
12727     if (isa<ConstantSDNode>(Inputs[i]))
12728       continue;
12729 
12730     for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
12731                               UE = Inputs[i].getNode()->use_end();
12732          UI != UE; ++UI) {
12733       SDNode *User = *UI;
12734       if (User != N && !Visited.count(User))
12735         return SDValue();
12736 
12737       // If we're going to promote the non-output-value operand(s) or SELECT or
12738       // SELECT_CC, record them for truncation.
12739       if (User->getOpcode() == ISD::SELECT) {
12740         if (User->getOperand(0) == Inputs[i])
12741           SelectTruncOp[0].insert(std::make_pair(User,
12742                                     User->getOperand(0).getValueType()));
12743       } else if (User->getOpcode() == ISD::SELECT_CC) {
12744         if (User->getOperand(0) == Inputs[i])
12745           SelectTruncOp[0].insert(std::make_pair(User,
12746                                     User->getOperand(0).getValueType()));
12747         if (User->getOperand(1) == Inputs[i])
12748           SelectTruncOp[1].insert(std::make_pair(User,
12749                                     User->getOperand(1).getValueType()));
12750       }
12751     }
12752   }
12753 
12754   for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
12755     for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
12756                               UE = PromOps[i].getNode()->use_end();
12757          UI != UE; ++UI) {
12758       SDNode *User = *UI;
12759       if (User != N && !Visited.count(User))
12760         return SDValue();
12761 
12762       // If we're going to promote the non-output-value operand(s) or SELECT or
12763       // SELECT_CC, record them for truncation.
12764       if (User->getOpcode() == ISD::SELECT) {
12765         if (User->getOperand(0) == PromOps[i])
12766           SelectTruncOp[0].insert(std::make_pair(User,
12767                                     User->getOperand(0).getValueType()));
12768       } else if (User->getOpcode() == ISD::SELECT_CC) {
12769         if (User->getOperand(0) == PromOps[i])
12770           SelectTruncOp[0].insert(std::make_pair(User,
12771                                     User->getOperand(0).getValueType()));
12772         if (User->getOperand(1) == PromOps[i])
12773           SelectTruncOp[1].insert(std::make_pair(User,
12774                                     User->getOperand(1).getValueType()));
12775       }
12776     }
12777   }
12778 
12779   unsigned PromBits = N->getOperand(0).getValueSizeInBits();
12780   bool ReallyNeedsExt = false;
12781   if (N->getOpcode() != ISD::ANY_EXTEND) {
12782     // If all of the inputs are not already sign/zero extended, then
12783     // we'll still need to do that at the end.
12784     for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
12785       if (isa<ConstantSDNode>(Inputs[i]))
12786         continue;
12787 
12788       unsigned OpBits =
12789         Inputs[i].getOperand(0).getValueSizeInBits();
12790       assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
12791 
12792       if ((N->getOpcode() == ISD::ZERO_EXTEND &&
12793            !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
12794                                   APInt::getHighBitsSet(OpBits,
12795                                                         OpBits-PromBits))) ||
12796           (N->getOpcode() == ISD::SIGN_EXTEND &&
12797            DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
12798              (OpBits-(PromBits-1)))) {
12799         ReallyNeedsExt = true;
12800         break;
12801       }
12802     }
12803   }
12804 
12805   // Replace all inputs, either with the truncation operand, or a
12806   // truncation or extension to the final output type.
12807   for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
12808     // Constant inputs need to be replaced with the to-be-promoted nodes that
12809     // use them because they might have users outside of the cluster of
12810     // promoted nodes.
12811     if (isa<ConstantSDNode>(Inputs[i]))
12812       continue;
12813 
12814     SDValue InSrc = Inputs[i].getOperand(0);
12815     if (Inputs[i].getValueType() == N->getValueType(0))
12816       DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
12817     else if (N->getOpcode() == ISD::SIGN_EXTEND)
12818       DAG.ReplaceAllUsesOfValueWith(Inputs[i],
12819         DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
12820     else if (N->getOpcode() == ISD::ZERO_EXTEND)
12821       DAG.ReplaceAllUsesOfValueWith(Inputs[i],
12822         DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
12823     else
12824       DAG.ReplaceAllUsesOfValueWith(Inputs[i],
12825         DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
12826   }
12827 
12828   std::list<HandleSDNode> PromOpHandles;
12829   for (auto &PromOp : PromOps)
12830     PromOpHandles.emplace_back(PromOp);
12831 
12832   // Replace all operations (these are all the same, but have a different
12833   // (promoted) return type). DAG.getNode will validate that the types of
12834   // a binary operator match, so go through the list in reverse so that
12835   // we've likely promoted both operands first.
12836   while (!PromOpHandles.empty()) {
12837     SDValue PromOp = PromOpHandles.back().getValue();
12838     PromOpHandles.pop_back();
12839 
12840     unsigned C;
12841     switch (PromOp.getOpcode()) {
12842     default:             C = 0; break;
12843     case ISD::SELECT:    C = 1; break;
12844     case ISD::SELECT_CC: C = 2; break;
12845     }
12846 
12847     if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
12848          PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
12849         (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
12850          PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
12851       // The to-be-promoted operands of this node have not yet been
12852       // promoted (this should be rare because we're going through the
12853       // list backward, but if one of the operands has several users in
12854       // this cluster of to-be-promoted nodes, it is possible).
12855       PromOpHandles.emplace_front(PromOp);
12856       continue;
12857     }
12858 
12859     // For SELECT and SELECT_CC nodes, we do a similar check for any
12860     // to-be-promoted comparison inputs.
12861     if (PromOp.getOpcode() == ISD::SELECT ||
12862         PromOp.getOpcode() == ISD::SELECT_CC) {
12863       if ((SelectTruncOp[0].count(PromOp.getNode()) &&
12864            PromOp.getOperand(0).getValueType() != N->getValueType(0)) ||
12865           (SelectTruncOp[1].count(PromOp.getNode()) &&
12866            PromOp.getOperand(1).getValueType() != N->getValueType(0))) {
12867         PromOpHandles.emplace_front(PromOp);
12868         continue;
12869       }
12870     }
12871 
12872     SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
12873                                 PromOp.getNode()->op_end());
12874 
12875     // If this node has constant inputs, then they'll need to be promoted here.
12876     for (unsigned i = 0; i < 2; ++i) {
12877       if (!isa<ConstantSDNode>(Ops[C+i]))
12878         continue;
12879       if (Ops[C+i].getValueType() == N->getValueType(0))
12880         continue;
12881 
12882       if (N->getOpcode() == ISD::SIGN_EXTEND)
12883         Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
12884       else if (N->getOpcode() == ISD::ZERO_EXTEND)
12885         Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
12886       else
12887         Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
12888     }
12889 
12890     // If we've promoted the comparison inputs of a SELECT or SELECT_CC,
12891     // truncate them again to the original value type.
12892     if (PromOp.getOpcode() == ISD::SELECT ||
12893         PromOp.getOpcode() == ISD::SELECT_CC) {
12894       auto SI0 = SelectTruncOp[0].find(PromOp.getNode());
12895       if (SI0 != SelectTruncOp[0].end())
12896         Ops[0] = DAG.getNode(ISD::TRUNCATE, dl, SI0->second, Ops[0]);
12897       auto SI1 = SelectTruncOp[1].find(PromOp.getNode());
12898       if (SI1 != SelectTruncOp[1].end())
12899         Ops[1] = DAG.getNode(ISD::TRUNCATE, dl, SI1->second, Ops[1]);
12900     }
12901 
12902     DAG.ReplaceAllUsesOfValueWith(PromOp,
12903       DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
12904   }
12905 
12906   // Now we're left with the initial extension itself.
12907   if (!ReallyNeedsExt)
12908     return N->getOperand(0);
12909 
12910   // To zero extend, just mask off everything except for the first bit (in the
12911   // i1 case).
12912   if (N->getOpcode() == ISD::ZERO_EXTEND)
12913     return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
12914                        DAG.getConstant(APInt::getLowBitsSet(
12915                                          N->getValueSizeInBits(0), PromBits),
12916                                        dl, N->getValueType(0)));
12917 
12918   assert(N->getOpcode() == ISD::SIGN_EXTEND &&
12919          "Invalid extension type");
12920   EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0), DAG.getDataLayout());
12921   SDValue ShiftCst =
12922       DAG.getConstant(N->getValueSizeInBits(0) - PromBits, dl, ShiftAmountTy);
12923   return DAG.getNode(
12924       ISD::SRA, dl, N->getValueType(0),
12925       DAG.getNode(ISD::SHL, dl, N->getValueType(0), N->getOperand(0), ShiftCst),
12926       ShiftCst);
12927 }
12928 
12929 SDValue PPCTargetLowering::combineSetCC(SDNode *N,
12930                                         DAGCombinerInfo &DCI) const {
12931   assert(N->getOpcode() == ISD::SETCC &&
12932          "Should be called with a SETCC node");
12933 
12934   ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
12935   if (CC == ISD::SETNE || CC == ISD::SETEQ) {
12936     SDValue LHS = N->getOperand(0);
12937     SDValue RHS = N->getOperand(1);
12938 
12939     // If there is a '0 - y' pattern, canonicalize the pattern to the RHS.
12940     if (LHS.getOpcode() == ISD::SUB && isNullConstant(LHS.getOperand(0)) &&
12941         LHS.hasOneUse())
12942       std::swap(LHS, RHS);
12943 
12944     // x == 0-y --> x+y == 0
12945     // x != 0-y --> x+y != 0
12946     if (RHS.getOpcode() == ISD::SUB && isNullConstant(RHS.getOperand(0)) &&
12947         RHS.hasOneUse()) {
12948       SDLoc DL(N);
12949       SelectionDAG &DAG = DCI.DAG;
12950       EVT VT = N->getValueType(0);
12951       EVT OpVT = LHS.getValueType();
12952       SDValue Add = DAG.getNode(ISD::ADD, DL, OpVT, LHS, RHS.getOperand(1));
12953       return DAG.getSetCC(DL, VT, Add, DAG.getConstant(0, DL, OpVT), CC);
12954     }
12955   }
12956 
12957   return DAGCombineTruncBoolExt(N, DCI);
12958 }
12959 
12960 // Is this an extending load from an f32 to an f64?
12961 static bool isFPExtLoad(SDValue Op) {
12962   if (LoadSDNode *LD = dyn_cast<LoadSDNode>(Op.getNode()))
12963     return LD->getExtensionType() == ISD::EXTLOAD &&
12964       Op.getValueType() == MVT::f64;
12965   return false;
12966 }
12967 
12968 /// Reduces the number of fp-to-int conversion when building a vector.
12969 ///
12970 /// If this vector is built out of floating to integer conversions,
12971 /// transform it to a vector built out of floating point values followed by a
12972 /// single floating to integer conversion of the vector.
12973 /// Namely  (build_vector (fptosi $A), (fptosi $B), ...)
12974 /// becomes (fptosi (build_vector ($A, $B, ...)))
12975 SDValue PPCTargetLowering::
12976 combineElementTruncationToVectorTruncation(SDNode *N,
12977                                            DAGCombinerInfo &DCI) const {
12978   assert(N->getOpcode() == ISD::BUILD_VECTOR &&
12979          "Should be called with a BUILD_VECTOR node");
12980 
12981   SelectionDAG &DAG = DCI.DAG;
12982   SDLoc dl(N);
12983 
12984   SDValue FirstInput = N->getOperand(0);
12985   assert(FirstInput.getOpcode() == PPCISD::MFVSR &&
12986          "The input operand must be an fp-to-int conversion.");
12987 
12988   // This combine happens after legalization so the fp_to_[su]i nodes are
12989   // already converted to PPCSISD nodes.
12990   unsigned FirstConversion = FirstInput.getOperand(0).getOpcode();
12991   if (FirstConversion == PPCISD::FCTIDZ ||
12992       FirstConversion == PPCISD::FCTIDUZ ||
12993       FirstConversion == PPCISD::FCTIWZ ||
12994       FirstConversion == PPCISD::FCTIWUZ) {
12995     bool IsSplat = true;
12996     bool Is32Bit = FirstConversion == PPCISD::FCTIWZ ||
12997       FirstConversion == PPCISD::FCTIWUZ;
12998     EVT SrcVT = FirstInput.getOperand(0).getValueType();
12999     SmallVector<SDValue, 4> Ops;
13000     EVT TargetVT = N->getValueType(0);
13001     for (int i = 0, e = N->getNumOperands(); i < e; ++i) {
13002       SDValue NextOp = N->getOperand(i);
13003       if (NextOp.getOpcode() != PPCISD::MFVSR)
13004         return SDValue();
13005       unsigned NextConversion = NextOp.getOperand(0).getOpcode();
13006       if (NextConversion != FirstConversion)
13007         return SDValue();
13008       // If we are converting to 32-bit integers, we need to add an FP_ROUND.
13009       // This is not valid if the input was originally double precision. It is
13010       // also not profitable to do unless this is an extending load in which
13011       // case doing this combine will allow us to combine consecutive loads.
13012       if (Is32Bit && !isFPExtLoad(NextOp.getOperand(0).getOperand(0)))
13013         return SDValue();
13014       if (N->getOperand(i) != FirstInput)
13015         IsSplat = false;
13016     }
13017 
13018     // If this is a splat, we leave it as-is since there will be only a single
13019     // fp-to-int conversion followed by a splat of the integer. This is better
13020     // for 32-bit and smaller ints and neutral for 64-bit ints.
13021     if (IsSplat)
13022       return SDValue();
13023 
13024     // Now that we know we have the right type of node, get its operands
13025     for (int i = 0, e = N->getNumOperands(); i < e; ++i) {
13026       SDValue In = N->getOperand(i).getOperand(0);
13027       if (Is32Bit) {
13028         // For 32-bit values, we need to add an FP_ROUND node (if we made it
13029         // here, we know that all inputs are extending loads so this is safe).
13030         if (In.isUndef())
13031           Ops.push_back(DAG.getUNDEF(SrcVT));
13032         else {
13033           SDValue Trunc = DAG.getNode(ISD::FP_ROUND, dl,
13034                                       MVT::f32, In.getOperand(0),
13035                                       DAG.getIntPtrConstant(1, dl));
13036           Ops.push_back(Trunc);
13037         }
13038       } else
13039         Ops.push_back(In.isUndef() ? DAG.getUNDEF(SrcVT) : In.getOperand(0));
13040     }
13041 
13042     unsigned Opcode;
13043     if (FirstConversion == PPCISD::FCTIDZ ||
13044         FirstConversion == PPCISD::FCTIWZ)
13045       Opcode = ISD::FP_TO_SINT;
13046     else
13047       Opcode = ISD::FP_TO_UINT;
13048 
13049     EVT NewVT = TargetVT == MVT::v2i64 ? MVT::v2f64 : MVT::v4f32;
13050     SDValue BV = DAG.getBuildVector(NewVT, dl, Ops);
13051     return DAG.getNode(Opcode, dl, TargetVT, BV);
13052   }
13053   return SDValue();
13054 }
13055 
13056 /// Reduce the number of loads when building a vector.
13057 ///
13058 /// Building a vector out of multiple loads can be converted to a load
13059 /// of the vector type if the loads are consecutive. If the loads are
13060 /// consecutive but in descending order, a shuffle is added at the end
13061 /// to reorder the vector.
13062 static SDValue combineBVOfConsecutiveLoads(SDNode *N, SelectionDAG &DAG) {
13063   assert(N->getOpcode() == ISD::BUILD_VECTOR &&
13064          "Should be called with a BUILD_VECTOR node");
13065 
13066   SDLoc dl(N);
13067 
13068   // Return early for non byte-sized type, as they can't be consecutive.
13069   if (!N->getValueType(0).getVectorElementType().isByteSized())
13070     return SDValue();
13071 
13072   bool InputsAreConsecutiveLoads = true;
13073   bool InputsAreReverseConsecutive = true;
13074   unsigned ElemSize = N->getValueType(0).getScalarType().getStoreSize();
13075   SDValue FirstInput = N->getOperand(0);
13076   bool IsRoundOfExtLoad = false;
13077 
13078   if (FirstInput.getOpcode() == ISD::FP_ROUND &&
13079       FirstInput.getOperand(0).getOpcode() == ISD::LOAD) {
13080     LoadSDNode *LD = dyn_cast<LoadSDNode>(FirstInput.getOperand(0));
13081     IsRoundOfExtLoad = LD->getExtensionType() == ISD::EXTLOAD;
13082   }
13083   // Not a build vector of (possibly fp_rounded) loads.
13084   if ((!IsRoundOfExtLoad && FirstInput.getOpcode() != ISD::LOAD) ||
13085       N->getNumOperands() == 1)
13086     return SDValue();
13087 
13088   for (int i = 1, e = N->getNumOperands(); i < e; ++i) {
13089     // If any inputs are fp_round(extload), they all must be.
13090     if (IsRoundOfExtLoad && N->getOperand(i).getOpcode() != ISD::FP_ROUND)
13091       return SDValue();
13092 
13093     SDValue NextInput = IsRoundOfExtLoad ? N->getOperand(i).getOperand(0) :
13094       N->getOperand(i);
13095     if (NextInput.getOpcode() != ISD::LOAD)
13096       return SDValue();
13097 
13098     SDValue PreviousInput =
13099       IsRoundOfExtLoad ? N->getOperand(i-1).getOperand(0) : N->getOperand(i-1);
13100     LoadSDNode *LD1 = dyn_cast<LoadSDNode>(PreviousInput);
13101     LoadSDNode *LD2 = dyn_cast<LoadSDNode>(NextInput);
13102 
13103     // If any inputs are fp_round(extload), they all must be.
13104     if (IsRoundOfExtLoad && LD2->getExtensionType() != ISD::EXTLOAD)
13105       return SDValue();
13106 
13107     if (!isConsecutiveLS(LD2, LD1, ElemSize, 1, DAG))
13108       InputsAreConsecutiveLoads = false;
13109     if (!isConsecutiveLS(LD1, LD2, ElemSize, 1, DAG))
13110       InputsAreReverseConsecutive = false;
13111 
13112     // Exit early if the loads are neither consecutive nor reverse consecutive.
13113     if (!InputsAreConsecutiveLoads && !InputsAreReverseConsecutive)
13114       return SDValue();
13115   }
13116 
13117   assert(!(InputsAreConsecutiveLoads && InputsAreReverseConsecutive) &&
13118          "The loads cannot be both consecutive and reverse consecutive.");
13119 
13120   SDValue FirstLoadOp =
13121     IsRoundOfExtLoad ? FirstInput.getOperand(0) : FirstInput;
13122   SDValue LastLoadOp =
13123     IsRoundOfExtLoad ? N->getOperand(N->getNumOperands()-1).getOperand(0) :
13124                        N->getOperand(N->getNumOperands()-1);
13125 
13126   LoadSDNode *LD1 = dyn_cast<LoadSDNode>(FirstLoadOp);
13127   LoadSDNode *LDL = dyn_cast<LoadSDNode>(LastLoadOp);
13128   if (InputsAreConsecutiveLoads) {
13129     assert(LD1 && "Input needs to be a LoadSDNode.");
13130     return DAG.getLoad(N->getValueType(0), dl, LD1->getChain(),
13131                        LD1->getBasePtr(), LD1->getPointerInfo(),
13132                        LD1->getAlignment());
13133   }
13134   if (InputsAreReverseConsecutive) {
13135     assert(LDL && "Input needs to be a LoadSDNode.");
13136     SDValue Load = DAG.getLoad(N->getValueType(0), dl, LDL->getChain(),
13137                                LDL->getBasePtr(), LDL->getPointerInfo(),
13138                                LDL->getAlignment());
13139     SmallVector<int, 16> Ops;
13140     for (int i = N->getNumOperands() - 1; i >= 0; i--)
13141       Ops.push_back(i);
13142 
13143     return DAG.getVectorShuffle(N->getValueType(0), dl, Load,
13144                                 DAG.getUNDEF(N->getValueType(0)), Ops);
13145   }
13146   return SDValue();
13147 }
13148 
13149 // This function adds the required vector_shuffle needed to get
13150 // the elements of the vector extract in the correct position
13151 // as specified by the CorrectElems encoding.
13152 static SDValue addShuffleForVecExtend(SDNode *N, SelectionDAG &DAG,
13153                                       SDValue Input, uint64_t Elems,
13154                                       uint64_t CorrectElems) {
13155   SDLoc dl(N);
13156 
13157   unsigned NumElems = Input.getValueType().getVectorNumElements();
13158   SmallVector<int, 16> ShuffleMask(NumElems, -1);
13159 
13160   // Knowing the element indices being extracted from the original
13161   // vector and the order in which they're being inserted, just put
13162   // them at element indices required for the instruction.
13163   for (unsigned i = 0; i < N->getNumOperands(); i++) {
13164     if (DAG.getDataLayout().isLittleEndian())
13165       ShuffleMask[CorrectElems & 0xF] = Elems & 0xF;
13166     else
13167       ShuffleMask[(CorrectElems & 0xF0) >> 4] = (Elems & 0xF0) >> 4;
13168     CorrectElems = CorrectElems >> 8;
13169     Elems = Elems >> 8;
13170   }
13171 
13172   SDValue Shuffle =
13173       DAG.getVectorShuffle(Input.getValueType(), dl, Input,
13174                            DAG.getUNDEF(Input.getValueType()), ShuffleMask);
13175 
13176   EVT VT = N->getValueType(0);
13177   SDValue Conv = DAG.getBitcast(VT, Shuffle);
13178 
13179   EVT ExtVT = EVT::getVectorVT(*DAG.getContext(),
13180                                Input.getValueType().getVectorElementType(),
13181                                VT.getVectorNumElements());
13182   return DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, VT, Conv,
13183                      DAG.getValueType(ExtVT));
13184 }
13185 
13186 // Look for build vector patterns where input operands come from sign
13187 // extended vector_extract elements of specific indices. If the correct indices
13188 // aren't used, add a vector shuffle to fix up the indices and create
13189 // SIGN_EXTEND_INREG node which selects the vector sign extend instructions
13190 // during instruction selection.
13191 static SDValue combineBVOfVecSExt(SDNode *N, SelectionDAG &DAG) {
13192   // This array encodes the indices that the vector sign extend instructions
13193   // extract from when extending from one type to another for both BE and LE.
13194   // The right nibble of each byte corresponds to the LE incides.
13195   // and the left nibble of each byte corresponds to the BE incides.
13196   // For example: 0x3074B8FC  byte->word
13197   // For LE: the allowed indices are: 0x0,0x4,0x8,0xC
13198   // For BE: the allowed indices are: 0x3,0x7,0xB,0xF
13199   // For example: 0x000070F8  byte->double word
13200   // For LE: the allowed indices are: 0x0,0x8
13201   // For BE: the allowed indices are: 0x7,0xF
13202   uint64_t TargetElems[] = {
13203       0x3074B8FC, // b->w
13204       0x000070F8, // b->d
13205       0x10325476, // h->w
13206       0x00003074, // h->d
13207       0x00001032, // w->d
13208   };
13209 
13210   uint64_t Elems = 0;
13211   int Index;
13212   SDValue Input;
13213 
13214   auto isSExtOfVecExtract = [&](SDValue Op) -> bool {
13215     if (!Op)
13216       return false;
13217     if (Op.getOpcode() != ISD::SIGN_EXTEND &&
13218         Op.getOpcode() != ISD::SIGN_EXTEND_INREG)
13219       return false;
13220 
13221     // A SIGN_EXTEND_INREG might be fed by an ANY_EXTEND to produce a value
13222     // of the right width.
13223     SDValue Extract = Op.getOperand(0);
13224     if (Extract.getOpcode() == ISD::ANY_EXTEND)
13225       Extract = Extract.getOperand(0);
13226     if (Extract.getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13227       return false;
13228 
13229     ConstantSDNode *ExtOp = dyn_cast<ConstantSDNode>(Extract.getOperand(1));
13230     if (!ExtOp)
13231       return false;
13232 
13233     Index = ExtOp->getZExtValue();
13234     if (Input && Input != Extract.getOperand(0))
13235       return false;
13236 
13237     if (!Input)
13238       Input = Extract.getOperand(0);
13239 
13240     Elems = Elems << 8;
13241     Index = DAG.getDataLayout().isLittleEndian() ? Index : Index << 4;
13242     Elems |= Index;
13243 
13244     return true;
13245   };
13246 
13247   // If the build vector operands aren't sign extended vector extracts,
13248   // of the same input vector, then return.
13249   for (unsigned i = 0; i < N->getNumOperands(); i++) {
13250     if (!isSExtOfVecExtract(N->getOperand(i))) {
13251       return SDValue();
13252     }
13253   }
13254 
13255   // If the vector extract indicies are not correct, add the appropriate
13256   // vector_shuffle.
13257   int TgtElemArrayIdx;
13258   int InputSize = Input.getValueType().getScalarSizeInBits();
13259   int OutputSize = N->getValueType(0).getScalarSizeInBits();
13260   if (InputSize + OutputSize == 40)
13261     TgtElemArrayIdx = 0;
13262   else if (InputSize + OutputSize == 72)
13263     TgtElemArrayIdx = 1;
13264   else if (InputSize + OutputSize == 48)
13265     TgtElemArrayIdx = 2;
13266   else if (InputSize + OutputSize == 80)
13267     TgtElemArrayIdx = 3;
13268   else if (InputSize + OutputSize == 96)
13269     TgtElemArrayIdx = 4;
13270   else
13271     return SDValue();
13272 
13273   uint64_t CorrectElems = TargetElems[TgtElemArrayIdx];
13274   CorrectElems = DAG.getDataLayout().isLittleEndian()
13275                      ? CorrectElems & 0x0F0F0F0F0F0F0F0F
13276                      : CorrectElems & 0xF0F0F0F0F0F0F0F0;
13277   if (Elems != CorrectElems) {
13278     return addShuffleForVecExtend(N, DAG, Input, Elems, CorrectElems);
13279   }
13280 
13281   // Regular lowering will catch cases where a shuffle is not needed.
13282   return SDValue();
13283 }
13284 
13285 SDValue PPCTargetLowering::DAGCombineBuildVector(SDNode *N,
13286                                                  DAGCombinerInfo &DCI) const {
13287   assert(N->getOpcode() == ISD::BUILD_VECTOR &&
13288          "Should be called with a BUILD_VECTOR node");
13289 
13290   SelectionDAG &DAG = DCI.DAG;
13291   SDLoc dl(N);
13292 
13293   if (!Subtarget.hasVSX())
13294     return SDValue();
13295 
13296   // The target independent DAG combiner will leave a build_vector of
13297   // float-to-int conversions intact. We can generate MUCH better code for
13298   // a float-to-int conversion of a vector of floats.
13299   SDValue FirstInput = N->getOperand(0);
13300   if (FirstInput.getOpcode() == PPCISD::MFVSR) {
13301     SDValue Reduced = combineElementTruncationToVectorTruncation(N, DCI);
13302     if (Reduced)
13303       return Reduced;
13304   }
13305 
13306   // If we're building a vector out of consecutive loads, just load that
13307   // vector type.
13308   SDValue Reduced = combineBVOfConsecutiveLoads(N, DAG);
13309   if (Reduced)
13310     return Reduced;
13311 
13312   // If we're building a vector out of extended elements from another vector
13313   // we have P9 vector integer extend instructions. The code assumes legal
13314   // input types (i.e. it can't handle things like v4i16) so do not run before
13315   // legalization.
13316   if (Subtarget.hasP9Altivec() && !DCI.isBeforeLegalize()) {
13317     Reduced = combineBVOfVecSExt(N, DAG);
13318     if (Reduced)
13319       return Reduced;
13320   }
13321 
13322 
13323   if (N->getValueType(0) != MVT::v2f64)
13324     return SDValue();
13325 
13326   // Looking for:
13327   // (build_vector ([su]int_to_fp (extractelt 0)), [su]int_to_fp (extractelt 1))
13328   if (FirstInput.getOpcode() != ISD::SINT_TO_FP &&
13329       FirstInput.getOpcode() != ISD::UINT_TO_FP)
13330     return SDValue();
13331   if (N->getOperand(1).getOpcode() != ISD::SINT_TO_FP &&
13332       N->getOperand(1).getOpcode() != ISD::UINT_TO_FP)
13333     return SDValue();
13334   if (FirstInput.getOpcode() != N->getOperand(1).getOpcode())
13335     return SDValue();
13336 
13337   SDValue Ext1 = FirstInput.getOperand(0);
13338   SDValue Ext2 = N->getOperand(1).getOperand(0);
13339   if(Ext1.getOpcode() != ISD::EXTRACT_VECTOR_ELT ||
13340      Ext2.getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13341     return SDValue();
13342 
13343   ConstantSDNode *Ext1Op = dyn_cast<ConstantSDNode>(Ext1.getOperand(1));
13344   ConstantSDNode *Ext2Op = dyn_cast<ConstantSDNode>(Ext2.getOperand(1));
13345   if (!Ext1Op || !Ext2Op)
13346     return SDValue();
13347   if (Ext1.getOperand(0).getValueType() != MVT::v4i32 ||
13348       Ext1.getOperand(0) != Ext2.getOperand(0))
13349     return SDValue();
13350 
13351   int FirstElem = Ext1Op->getZExtValue();
13352   int SecondElem = Ext2Op->getZExtValue();
13353   int SubvecIdx;
13354   if (FirstElem == 0 && SecondElem == 1)
13355     SubvecIdx = Subtarget.isLittleEndian() ? 1 : 0;
13356   else if (FirstElem == 2 && SecondElem == 3)
13357     SubvecIdx = Subtarget.isLittleEndian() ? 0 : 1;
13358   else
13359     return SDValue();
13360 
13361   SDValue SrcVec = Ext1.getOperand(0);
13362   auto NodeType = (N->getOperand(1).getOpcode() == ISD::SINT_TO_FP) ?
13363     PPCISD::SINT_VEC_TO_FP : PPCISD::UINT_VEC_TO_FP;
13364   return DAG.getNode(NodeType, dl, MVT::v2f64,
13365                      SrcVec, DAG.getIntPtrConstant(SubvecIdx, dl));
13366 }
13367 
13368 SDValue PPCTargetLowering::combineFPToIntToFP(SDNode *N,
13369                                               DAGCombinerInfo &DCI) const {
13370   assert((N->getOpcode() == ISD::SINT_TO_FP ||
13371           N->getOpcode() == ISD::UINT_TO_FP) &&
13372          "Need an int -> FP conversion node here");
13373 
13374   if (useSoftFloat() || !Subtarget.has64BitSupport())
13375     return SDValue();
13376 
13377   SelectionDAG &DAG = DCI.DAG;
13378   SDLoc dl(N);
13379   SDValue Op(N, 0);
13380 
13381   // Don't handle ppc_fp128 here or conversions that are out-of-range capable
13382   // from the hardware.
13383   if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
13384     return SDValue();
13385   if (Op.getOperand(0).getValueType().getSimpleVT() <= MVT(MVT::i1) ||
13386       Op.getOperand(0).getValueType().getSimpleVT() > MVT(MVT::i64))
13387     return SDValue();
13388 
13389   SDValue FirstOperand(Op.getOperand(0));
13390   bool SubWordLoad = FirstOperand.getOpcode() == ISD::LOAD &&
13391     (FirstOperand.getValueType() == MVT::i8 ||
13392      FirstOperand.getValueType() == MVT::i16);
13393   if (Subtarget.hasP9Vector() && Subtarget.hasP9Altivec() && SubWordLoad) {
13394     bool Signed = N->getOpcode() == ISD::SINT_TO_FP;
13395     bool DstDouble = Op.getValueType() == MVT::f64;
13396     unsigned ConvOp = Signed ?
13397       (DstDouble ? PPCISD::FCFID  : PPCISD::FCFIDS) :
13398       (DstDouble ? PPCISD::FCFIDU : PPCISD::FCFIDUS);
13399     SDValue WidthConst =
13400       DAG.getIntPtrConstant(FirstOperand.getValueType() == MVT::i8 ? 1 : 2,
13401                             dl, false);
13402     LoadSDNode *LDN = cast<LoadSDNode>(FirstOperand.getNode());
13403     SDValue Ops[] = { LDN->getChain(), LDN->getBasePtr(), WidthConst };
13404     SDValue Ld = DAG.getMemIntrinsicNode(PPCISD::LXSIZX, dl,
13405                                          DAG.getVTList(MVT::f64, MVT::Other),
13406                                          Ops, MVT::i8, LDN->getMemOperand());
13407 
13408     // For signed conversion, we need to sign-extend the value in the VSR
13409     if (Signed) {
13410       SDValue ExtOps[] = { Ld, WidthConst };
13411       SDValue Ext = DAG.getNode(PPCISD::VEXTS, dl, MVT::f64, ExtOps);
13412       return DAG.getNode(ConvOp, dl, DstDouble ? MVT::f64 : MVT::f32, Ext);
13413     } else
13414       return DAG.getNode(ConvOp, dl, DstDouble ? MVT::f64 : MVT::f32, Ld);
13415   }
13416 
13417 
13418   // For i32 intermediate values, unfortunately, the conversion functions
13419   // leave the upper 32 bits of the value are undefined. Within the set of
13420   // scalar instructions, we have no method for zero- or sign-extending the
13421   // value. Thus, we cannot handle i32 intermediate values here.
13422   if (Op.getOperand(0).getValueType() == MVT::i32)
13423     return SDValue();
13424 
13425   assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
13426          "UINT_TO_FP is supported only with FPCVT");
13427 
13428   // If we have FCFIDS, then use it when converting to single-precision.
13429   // Otherwise, convert to double-precision and then round.
13430   unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32)
13431                        ? (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDUS
13432                                                             : PPCISD::FCFIDS)
13433                        : (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDU
13434                                                             : PPCISD::FCFID);
13435   MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32)
13436                   ? MVT::f32
13437                   : MVT::f64;
13438 
13439   // If we're converting from a float, to an int, and back to a float again,
13440   // then we don't need the store/load pair at all.
13441   if ((Op.getOperand(0).getOpcode() == ISD::FP_TO_UINT &&
13442        Subtarget.hasFPCVT()) ||
13443       (Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT)) {
13444     SDValue Src = Op.getOperand(0).getOperand(0);
13445     if (Src.getValueType() == MVT::f32) {
13446       Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
13447       DCI.AddToWorklist(Src.getNode());
13448     } else if (Src.getValueType() != MVT::f64) {
13449       // Make sure that we don't pick up a ppc_fp128 source value.
13450       return SDValue();
13451     }
13452 
13453     unsigned FCTOp =
13454       Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
13455                                                         PPCISD::FCTIDUZ;
13456 
13457     SDValue Tmp = DAG.getNode(FCTOp, dl, MVT::f64, Src);
13458     SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Tmp);
13459 
13460     if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) {
13461       FP = DAG.getNode(ISD::FP_ROUND, dl,
13462                        MVT::f32, FP, DAG.getIntPtrConstant(0, dl));
13463       DCI.AddToWorklist(FP.getNode());
13464     }
13465 
13466     return FP;
13467   }
13468 
13469   return SDValue();
13470 }
13471 
13472 // expandVSXLoadForLE - Convert VSX loads (which may be intrinsics for
13473 // builtins) into loads with swaps.
13474 SDValue PPCTargetLowering::expandVSXLoadForLE(SDNode *N,
13475                                               DAGCombinerInfo &DCI) const {
13476   SelectionDAG &DAG = DCI.DAG;
13477   SDLoc dl(N);
13478   SDValue Chain;
13479   SDValue Base;
13480   MachineMemOperand *MMO;
13481 
13482   switch (N->getOpcode()) {
13483   default:
13484     llvm_unreachable("Unexpected opcode for little endian VSX load");
13485   case ISD::LOAD: {
13486     LoadSDNode *LD = cast<LoadSDNode>(N);
13487     Chain = LD->getChain();
13488     Base = LD->getBasePtr();
13489     MMO = LD->getMemOperand();
13490     // If the MMO suggests this isn't a load of a full vector, leave
13491     // things alone.  For a built-in, we have to make the change for
13492     // correctness, so if there is a size problem that will be a bug.
13493     if (MMO->getSize() < 16)
13494       return SDValue();
13495     break;
13496   }
13497   case ISD::INTRINSIC_W_CHAIN: {
13498     MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
13499     Chain = Intrin->getChain();
13500     // Similarly to the store case below, Intrin->getBasePtr() doesn't get
13501     // us what we want. Get operand 2 instead.
13502     Base = Intrin->getOperand(2);
13503     MMO = Intrin->getMemOperand();
13504     break;
13505   }
13506   }
13507 
13508   MVT VecTy = N->getValueType(0).getSimpleVT();
13509 
13510   // Do not expand to PPCISD::LXVD2X + PPCISD::XXSWAPD when the load is
13511   // aligned and the type is a vector with elements up to 4 bytes
13512   if (Subtarget.needsSwapsForVSXMemOps() && !(MMO->getAlignment()%16)
13513       && VecTy.getScalarSizeInBits() <= 32 ) {
13514     return SDValue();
13515   }
13516 
13517   SDValue LoadOps[] = { Chain, Base };
13518   SDValue Load = DAG.getMemIntrinsicNode(PPCISD::LXVD2X, dl,
13519                                          DAG.getVTList(MVT::v2f64, MVT::Other),
13520                                          LoadOps, MVT::v2f64, MMO);
13521 
13522   DCI.AddToWorklist(Load.getNode());
13523   Chain = Load.getValue(1);
13524   SDValue Swap = DAG.getNode(
13525       PPCISD::XXSWAPD, dl, DAG.getVTList(MVT::v2f64, MVT::Other), Chain, Load);
13526   DCI.AddToWorklist(Swap.getNode());
13527 
13528   // Add a bitcast if the resulting load type doesn't match v2f64.
13529   if (VecTy != MVT::v2f64) {
13530     SDValue N = DAG.getNode(ISD::BITCAST, dl, VecTy, Swap);
13531     DCI.AddToWorklist(N.getNode());
13532     // Package {bitcast value, swap's chain} to match Load's shape.
13533     return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(VecTy, MVT::Other),
13534                        N, Swap.getValue(1));
13535   }
13536 
13537   return Swap;
13538 }
13539 
13540 // expandVSXStoreForLE - Convert VSX stores (which may be intrinsics for
13541 // builtins) into stores with swaps.
13542 SDValue PPCTargetLowering::expandVSXStoreForLE(SDNode *N,
13543                                                DAGCombinerInfo &DCI) const {
13544   SelectionDAG &DAG = DCI.DAG;
13545   SDLoc dl(N);
13546   SDValue Chain;
13547   SDValue Base;
13548   unsigned SrcOpnd;
13549   MachineMemOperand *MMO;
13550 
13551   switch (N->getOpcode()) {
13552   default:
13553     llvm_unreachable("Unexpected opcode for little endian VSX store");
13554   case ISD::STORE: {
13555     StoreSDNode *ST = cast<StoreSDNode>(N);
13556     Chain = ST->getChain();
13557     Base = ST->getBasePtr();
13558     MMO = ST->getMemOperand();
13559     SrcOpnd = 1;
13560     // If the MMO suggests this isn't a store of a full vector, leave
13561     // things alone.  For a built-in, we have to make the change for
13562     // correctness, so if there is a size problem that will be a bug.
13563     if (MMO->getSize() < 16)
13564       return SDValue();
13565     break;
13566   }
13567   case ISD::INTRINSIC_VOID: {
13568     MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
13569     Chain = Intrin->getChain();
13570     // Intrin->getBasePtr() oddly does not get what we want.
13571     Base = Intrin->getOperand(3);
13572     MMO = Intrin->getMemOperand();
13573     SrcOpnd = 2;
13574     break;
13575   }
13576   }
13577 
13578   SDValue Src = N->getOperand(SrcOpnd);
13579   MVT VecTy = Src.getValueType().getSimpleVT();
13580 
13581   // Do not expand to PPCISD::XXSWAPD and PPCISD::STXVD2X when the load is
13582   // aligned and the type is a vector with elements up to 4 bytes
13583   if (Subtarget.needsSwapsForVSXMemOps() && !(MMO->getAlignment()%16)
13584       && VecTy.getScalarSizeInBits() <= 32 ) {
13585     return SDValue();
13586   }
13587 
13588   // All stores are done as v2f64 and possible bit cast.
13589   if (VecTy != MVT::v2f64) {
13590     Src = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Src);
13591     DCI.AddToWorklist(Src.getNode());
13592   }
13593 
13594   SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
13595                              DAG.getVTList(MVT::v2f64, MVT::Other), Chain, Src);
13596   DCI.AddToWorklist(Swap.getNode());
13597   Chain = Swap.getValue(1);
13598   SDValue StoreOps[] = { Chain, Swap, Base };
13599   SDValue Store = DAG.getMemIntrinsicNode(PPCISD::STXVD2X, dl,
13600                                           DAG.getVTList(MVT::Other),
13601                                           StoreOps, VecTy, MMO);
13602   DCI.AddToWorklist(Store.getNode());
13603   return Store;
13604 }
13605 
13606 // Handle DAG combine for STORE (FP_TO_INT F).
13607 SDValue PPCTargetLowering::combineStoreFPToInt(SDNode *N,
13608                                                DAGCombinerInfo &DCI) const {
13609 
13610   SelectionDAG &DAG = DCI.DAG;
13611   SDLoc dl(N);
13612   unsigned Opcode = N->getOperand(1).getOpcode();
13613 
13614   assert((Opcode == ISD::FP_TO_SINT || Opcode == ISD::FP_TO_UINT)
13615          && "Not a FP_TO_INT Instruction!");
13616 
13617   SDValue Val = N->getOperand(1).getOperand(0);
13618   EVT Op1VT = N->getOperand(1).getValueType();
13619   EVT ResVT = Val.getValueType();
13620 
13621   // Floating point types smaller than 32 bits are not legal on Power.
13622   if (ResVT.getScalarSizeInBits() < 32)
13623     return SDValue();
13624 
13625   // Only perform combine for conversion to i64/i32 or power9 i16/i8.
13626   bool ValidTypeForStoreFltAsInt =
13627         (Op1VT == MVT::i32 || Op1VT == MVT::i64 ||
13628          (Subtarget.hasP9Vector() && (Op1VT == MVT::i16 || Op1VT == MVT::i8)));
13629 
13630   if (ResVT == MVT::ppcf128 || !Subtarget.hasP8Altivec() ||
13631       cast<StoreSDNode>(N)->isTruncatingStore() || !ValidTypeForStoreFltAsInt)
13632     return SDValue();
13633 
13634   // Extend f32 values to f64
13635   if (ResVT.getScalarSizeInBits() == 32) {
13636     Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
13637     DCI.AddToWorklist(Val.getNode());
13638   }
13639 
13640   // Set signed or unsigned conversion opcode.
13641   unsigned ConvOpcode = (Opcode == ISD::FP_TO_SINT) ?
13642                           PPCISD::FP_TO_SINT_IN_VSR :
13643                           PPCISD::FP_TO_UINT_IN_VSR;
13644 
13645   Val = DAG.getNode(ConvOpcode,
13646                     dl, ResVT == MVT::f128 ? MVT::f128 : MVT::f64, Val);
13647   DCI.AddToWorklist(Val.getNode());
13648 
13649   // Set number of bytes being converted.
13650   unsigned ByteSize = Op1VT.getScalarSizeInBits() / 8;
13651   SDValue Ops[] = { N->getOperand(0), Val, N->getOperand(2),
13652                     DAG.getIntPtrConstant(ByteSize, dl, false),
13653                     DAG.getValueType(Op1VT) };
13654 
13655   Val = DAG.getMemIntrinsicNode(PPCISD::ST_VSR_SCAL_INT, dl,
13656           DAG.getVTList(MVT::Other), Ops,
13657           cast<StoreSDNode>(N)->getMemoryVT(),
13658           cast<StoreSDNode>(N)->getMemOperand());
13659 
13660   DCI.AddToWorklist(Val.getNode());
13661   return Val;
13662 }
13663 
13664 SDValue PPCTargetLowering::combineVReverseMemOP(ShuffleVectorSDNode *SVN,
13665                                                 LSBaseSDNode *LSBase,
13666                                                 DAGCombinerInfo &DCI) const {
13667   assert((ISD::isNormalLoad(LSBase) || ISD::isNormalStore(LSBase)) &&
13668         "Not a reverse memop pattern!");
13669 
13670   auto IsElementReverse = [](const ShuffleVectorSDNode *SVN) -> bool {
13671     auto Mask = SVN->getMask();
13672     int i = 0;
13673     auto I = Mask.rbegin();
13674     auto E = Mask.rend();
13675 
13676     for (; I != E; ++I) {
13677       if (*I != i)
13678         return false;
13679       i++;
13680     }
13681     return true;
13682   };
13683 
13684   SelectionDAG &DAG = DCI.DAG;
13685   EVT VT = SVN->getValueType(0);
13686 
13687   if (!isTypeLegal(VT) || !Subtarget.isLittleEndian() || !Subtarget.hasVSX())
13688     return SDValue();
13689 
13690   // Before P9, we have PPCVSXSwapRemoval pass to hack the element order.
13691   // See comment in PPCVSXSwapRemoval.cpp.
13692   // It is conflict with PPCVSXSwapRemoval opt. So we don't do it.
13693   if (!Subtarget.hasP9Vector())
13694     return SDValue();
13695 
13696   if(!IsElementReverse(SVN))
13697     return SDValue();
13698 
13699   if (LSBase->getOpcode() == ISD::LOAD) {
13700     SDLoc dl(SVN);
13701     SDValue LoadOps[] = {LSBase->getChain(), LSBase->getBasePtr()};
13702     return DAG.getMemIntrinsicNode(
13703         PPCISD::LOAD_VEC_BE, dl, DAG.getVTList(VT, MVT::Other), LoadOps,
13704         LSBase->getMemoryVT(), LSBase->getMemOperand());
13705   }
13706 
13707   if (LSBase->getOpcode() == ISD::STORE) {
13708     SDLoc dl(LSBase);
13709     SDValue StoreOps[] = {LSBase->getChain(), SVN->getOperand(0),
13710                           LSBase->getBasePtr()};
13711     return DAG.getMemIntrinsicNode(
13712         PPCISD::STORE_VEC_BE, dl, DAG.getVTList(MVT::Other), StoreOps,
13713         LSBase->getMemoryVT(), LSBase->getMemOperand());
13714   }
13715 
13716   llvm_unreachable("Expected a load or store node here");
13717 }
13718 
13719 SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
13720                                              DAGCombinerInfo &DCI) const {
13721   SelectionDAG &DAG = DCI.DAG;
13722   SDLoc dl(N);
13723   switch (N->getOpcode()) {
13724   default: break;
13725   case ISD::ADD:
13726     return combineADD(N, DCI);
13727   case ISD::SHL:
13728     return combineSHL(N, DCI);
13729   case ISD::SRA:
13730     return combineSRA(N, DCI);
13731   case ISD::SRL:
13732     return combineSRL(N, DCI);
13733   case ISD::MUL:
13734     return combineMUL(N, DCI);
13735   case PPCISD::SHL:
13736     if (isNullConstant(N->getOperand(0))) // 0 << V -> 0.
13737         return N->getOperand(0);
13738     break;
13739   case PPCISD::SRL:
13740     if (isNullConstant(N->getOperand(0))) // 0 >>u V -> 0.
13741         return N->getOperand(0);
13742     break;
13743   case PPCISD::SRA:
13744     if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
13745       if (C->isNullValue() ||   //  0 >>s V -> 0.
13746           C->isAllOnesValue())    // -1 >>s V -> -1.
13747         return N->getOperand(0);
13748     }
13749     break;
13750   case ISD::SIGN_EXTEND:
13751   case ISD::ZERO_EXTEND:
13752   case ISD::ANY_EXTEND:
13753     return DAGCombineExtBoolTrunc(N, DCI);
13754   case ISD::TRUNCATE:
13755     return combineTRUNCATE(N, DCI);
13756   case ISD::SETCC:
13757     if (SDValue CSCC = combineSetCC(N, DCI))
13758       return CSCC;
13759     LLVM_FALLTHROUGH;
13760   case ISD::SELECT_CC:
13761     return DAGCombineTruncBoolExt(N, DCI);
13762   case ISD::SINT_TO_FP:
13763   case ISD::UINT_TO_FP:
13764     return combineFPToIntToFP(N, DCI);
13765   case ISD::VECTOR_SHUFFLE:
13766     if (ISD::isNormalLoad(N->getOperand(0).getNode())) {
13767       LSBaseSDNode* LSBase = cast<LSBaseSDNode>(N->getOperand(0));
13768       return combineVReverseMemOP(cast<ShuffleVectorSDNode>(N), LSBase, DCI);
13769     }
13770     break;
13771   case ISD::STORE: {
13772 
13773     EVT Op1VT = N->getOperand(1).getValueType();
13774     unsigned Opcode = N->getOperand(1).getOpcode();
13775 
13776     if (Opcode == ISD::FP_TO_SINT || Opcode == ISD::FP_TO_UINT) {
13777       SDValue Val= combineStoreFPToInt(N, DCI);
13778       if (Val)
13779         return Val;
13780     }
13781 
13782     if (Opcode == ISD::VECTOR_SHUFFLE && ISD::isNormalStore(N)) {
13783       ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N->getOperand(1));
13784       SDValue Val= combineVReverseMemOP(SVN, cast<LSBaseSDNode>(N), DCI);
13785       if (Val)
13786         return Val;
13787     }
13788 
13789     // Turn STORE (BSWAP) -> sthbrx/stwbrx.
13790     if (cast<StoreSDNode>(N)->isUnindexed() && Opcode == ISD::BSWAP &&
13791         N->getOperand(1).getNode()->hasOneUse() &&
13792         (Op1VT == MVT::i32 || Op1VT == MVT::i16 ||
13793          (Subtarget.hasLDBRX() && Subtarget.isPPC64() && Op1VT == MVT::i64))) {
13794 
13795       // STBRX can only handle simple types and it makes no sense to store less
13796       // two bytes in byte-reversed order.
13797       EVT mVT = cast<StoreSDNode>(N)->getMemoryVT();
13798       if (mVT.isExtended() || mVT.getSizeInBits() < 16)
13799         break;
13800 
13801       SDValue BSwapOp = N->getOperand(1).getOperand(0);
13802       // Do an any-extend to 32-bits if this is a half-word input.
13803       if (BSwapOp.getValueType() == MVT::i16)
13804         BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
13805 
13806       // If the type of BSWAP operand is wider than stored memory width
13807       // it need to be shifted to the right side before STBRX.
13808       if (Op1VT.bitsGT(mVT)) {
13809         int Shift = Op1VT.getSizeInBits() - mVT.getSizeInBits();
13810         BSwapOp = DAG.getNode(ISD::SRL, dl, Op1VT, BSwapOp,
13811                               DAG.getConstant(Shift, dl, MVT::i32));
13812         // Need to truncate if this is a bswap of i64 stored as i32/i16.
13813         if (Op1VT == MVT::i64)
13814           BSwapOp = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, BSwapOp);
13815       }
13816 
13817       SDValue Ops[] = {
13818         N->getOperand(0), BSwapOp, N->getOperand(2), DAG.getValueType(mVT)
13819       };
13820       return
13821         DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
13822                                 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
13823                                 cast<StoreSDNode>(N)->getMemOperand());
13824     }
13825 
13826     // STORE Constant:i32<0>  ->  STORE<trunc to i32> Constant:i64<0>
13827     // So it can increase the chance of CSE constant construction.
13828     if (Subtarget.isPPC64() && !DCI.isBeforeLegalize() &&
13829         isa<ConstantSDNode>(N->getOperand(1)) && Op1VT == MVT::i32) {
13830       // Need to sign-extended to 64-bits to handle negative values.
13831       EVT MemVT = cast<StoreSDNode>(N)->getMemoryVT();
13832       uint64_t Val64 = SignExtend64(N->getConstantOperandVal(1),
13833                                     MemVT.getSizeInBits());
13834       SDValue Const64 = DAG.getConstant(Val64, dl, MVT::i64);
13835 
13836       // DAG.getTruncStore() can't be used here because it doesn't accept
13837       // the general (base + offset) addressing mode.
13838       // So we use UpdateNodeOperands and setTruncatingStore instead.
13839       DAG.UpdateNodeOperands(N, N->getOperand(0), Const64, N->getOperand(2),
13840                              N->getOperand(3));
13841       cast<StoreSDNode>(N)->setTruncatingStore(true);
13842       return SDValue(N, 0);
13843     }
13844 
13845     // For little endian, VSX stores require generating xxswapd/lxvd2x.
13846     // Not needed on ISA 3.0 based CPUs since we have a non-permuting store.
13847     if (Op1VT.isSimple()) {
13848       MVT StoreVT = Op1VT.getSimpleVT();
13849       if (Subtarget.needsSwapsForVSXMemOps() &&
13850           (StoreVT == MVT::v2f64 || StoreVT == MVT::v2i64 ||
13851            StoreVT == MVT::v4f32 || StoreVT == MVT::v4i32))
13852         return expandVSXStoreForLE(N, DCI);
13853     }
13854     break;
13855   }
13856   case ISD::LOAD: {
13857     LoadSDNode *LD = cast<LoadSDNode>(N);
13858     EVT VT = LD->getValueType(0);
13859 
13860     // For little endian, VSX loads require generating lxvd2x/xxswapd.
13861     // Not needed on ISA 3.0 based CPUs since we have a non-permuting load.
13862     if (VT.isSimple()) {
13863       MVT LoadVT = VT.getSimpleVT();
13864       if (Subtarget.needsSwapsForVSXMemOps() &&
13865           (LoadVT == MVT::v2f64 || LoadVT == MVT::v2i64 ||
13866            LoadVT == MVT::v4f32 || LoadVT == MVT::v4i32))
13867         return expandVSXLoadForLE(N, DCI);
13868     }
13869 
13870     // We sometimes end up with a 64-bit integer load, from which we extract
13871     // two single-precision floating-point numbers. This happens with
13872     // std::complex<float>, and other similar structures, because of the way we
13873     // canonicalize structure copies. However, if we lack direct moves,
13874     // then the final bitcasts from the extracted integer values to the
13875     // floating-point numbers turn into store/load pairs. Even with direct moves,
13876     // just loading the two floating-point numbers is likely better.
13877     auto ReplaceTwoFloatLoad = [&]() {
13878       if (VT != MVT::i64)
13879         return false;
13880 
13881       if (LD->getExtensionType() != ISD::NON_EXTLOAD ||
13882           LD->isVolatile())
13883         return false;
13884 
13885       //  We're looking for a sequence like this:
13886       //  t13: i64,ch = load<LD8[%ref.tmp]> t0, t6, undef:i64
13887       //      t16: i64 = srl t13, Constant:i32<32>
13888       //    t17: i32 = truncate t16
13889       //  t18: f32 = bitcast t17
13890       //    t19: i32 = truncate t13
13891       //  t20: f32 = bitcast t19
13892 
13893       if (!LD->hasNUsesOfValue(2, 0))
13894         return false;
13895 
13896       auto UI = LD->use_begin();
13897       while (UI.getUse().getResNo() != 0) ++UI;
13898       SDNode *Trunc = *UI++;
13899       while (UI.getUse().getResNo() != 0) ++UI;
13900       SDNode *RightShift = *UI;
13901       if (Trunc->getOpcode() != ISD::TRUNCATE)
13902         std::swap(Trunc, RightShift);
13903 
13904       if (Trunc->getOpcode() != ISD::TRUNCATE ||
13905           Trunc->getValueType(0) != MVT::i32 ||
13906           !Trunc->hasOneUse())
13907         return false;
13908       if (RightShift->getOpcode() != ISD::SRL ||
13909           !isa<ConstantSDNode>(RightShift->getOperand(1)) ||
13910           RightShift->getConstantOperandVal(1) != 32 ||
13911           !RightShift->hasOneUse())
13912         return false;
13913 
13914       SDNode *Trunc2 = *RightShift->use_begin();
13915       if (Trunc2->getOpcode() != ISD::TRUNCATE ||
13916           Trunc2->getValueType(0) != MVT::i32 ||
13917           !Trunc2->hasOneUse())
13918         return false;
13919 
13920       SDNode *Bitcast = *Trunc->use_begin();
13921       SDNode *Bitcast2 = *Trunc2->use_begin();
13922 
13923       if (Bitcast->getOpcode() != ISD::BITCAST ||
13924           Bitcast->getValueType(0) != MVT::f32)
13925         return false;
13926       if (Bitcast2->getOpcode() != ISD::BITCAST ||
13927           Bitcast2->getValueType(0) != MVT::f32)
13928         return false;
13929 
13930       if (Subtarget.isLittleEndian())
13931         std::swap(Bitcast, Bitcast2);
13932 
13933       // Bitcast has the second float (in memory-layout order) and Bitcast2
13934       // has the first one.
13935 
13936       SDValue BasePtr = LD->getBasePtr();
13937       if (LD->isIndexed()) {
13938         assert(LD->getAddressingMode() == ISD::PRE_INC &&
13939                "Non-pre-inc AM on PPC?");
13940         BasePtr =
13941           DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr,
13942                       LD->getOffset());
13943       }
13944 
13945       auto MMOFlags =
13946           LD->getMemOperand()->getFlags() & ~MachineMemOperand::MOVolatile;
13947       SDValue FloatLoad = DAG.getLoad(MVT::f32, dl, LD->getChain(), BasePtr,
13948                                       LD->getPointerInfo(), LD->getAlignment(),
13949                                       MMOFlags, LD->getAAInfo());
13950       SDValue AddPtr =
13951         DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(),
13952                     BasePtr, DAG.getIntPtrConstant(4, dl));
13953       SDValue FloatLoad2 = DAG.getLoad(
13954           MVT::f32, dl, SDValue(FloatLoad.getNode(), 1), AddPtr,
13955           LD->getPointerInfo().getWithOffset(4),
13956           MinAlign(LD->getAlignment(), 4), MMOFlags, LD->getAAInfo());
13957 
13958       if (LD->isIndexed()) {
13959         // Note that DAGCombine should re-form any pre-increment load(s) from
13960         // what is produced here if that makes sense.
13961         DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), BasePtr);
13962       }
13963 
13964       DCI.CombineTo(Bitcast2, FloatLoad);
13965       DCI.CombineTo(Bitcast, FloatLoad2);
13966 
13967       DAG.ReplaceAllUsesOfValueWith(SDValue(LD, LD->isIndexed() ? 2 : 1),
13968                                     SDValue(FloatLoad2.getNode(), 1));
13969       return true;
13970     };
13971 
13972     if (ReplaceTwoFloatLoad())
13973       return SDValue(N, 0);
13974 
13975     EVT MemVT = LD->getMemoryVT();
13976     Type *Ty = MemVT.getTypeForEVT(*DAG.getContext());
13977     unsigned ABIAlignment = DAG.getDataLayout().getABITypeAlignment(Ty);
13978     Type *STy = MemVT.getScalarType().getTypeForEVT(*DAG.getContext());
13979     unsigned ScalarABIAlignment = DAG.getDataLayout().getABITypeAlignment(STy);
13980     if (LD->isUnindexed() && VT.isVector() &&
13981         ((Subtarget.hasAltivec() && ISD::isNON_EXTLoad(N) &&
13982           // P8 and later hardware should just use LOAD.
13983           !Subtarget.hasP8Vector() && (VT == MVT::v16i8 || VT == MVT::v8i16 ||
13984                                        VT == MVT::v4i32 || VT == MVT::v4f32)) ||
13985          (Subtarget.hasQPX() && (VT == MVT::v4f64 || VT == MVT::v4f32) &&
13986           LD->getAlignment() >= ScalarABIAlignment)) &&
13987         LD->getAlignment() < ABIAlignment) {
13988       // This is a type-legal unaligned Altivec or QPX load.
13989       SDValue Chain = LD->getChain();
13990       SDValue Ptr = LD->getBasePtr();
13991       bool isLittleEndian = Subtarget.isLittleEndian();
13992 
13993       // This implements the loading of unaligned vectors as described in
13994       // the venerable Apple Velocity Engine overview. Specifically:
13995       // https://developer.apple.com/hardwaredrivers/ve/alignment.html
13996       // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
13997       //
13998       // The general idea is to expand a sequence of one or more unaligned
13999       // loads into an alignment-based permutation-control instruction (lvsl
14000       // or lvsr), a series of regular vector loads (which always truncate
14001       // their input address to an aligned address), and a series of
14002       // permutations.  The results of these permutations are the requested
14003       // loaded values.  The trick is that the last "extra" load is not taken
14004       // from the address you might suspect (sizeof(vector) bytes after the
14005       // last requested load), but rather sizeof(vector) - 1 bytes after the
14006       // last requested vector. The point of this is to avoid a page fault if
14007       // the base address happened to be aligned. This works because if the
14008       // base address is aligned, then adding less than a full vector length
14009       // will cause the last vector in the sequence to be (re)loaded.
14010       // Otherwise, the next vector will be fetched as you might suspect was
14011       // necessary.
14012 
14013       // We might be able to reuse the permutation generation from
14014       // a different base address offset from this one by an aligned amount.
14015       // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
14016       // optimization later.
14017       Intrinsic::ID Intr, IntrLD, IntrPerm;
14018       MVT PermCntlTy, PermTy, LDTy;
14019       if (Subtarget.hasAltivec()) {
14020         Intr = isLittleEndian ?  Intrinsic::ppc_altivec_lvsr :
14021                                  Intrinsic::ppc_altivec_lvsl;
14022         IntrLD = Intrinsic::ppc_altivec_lvx;
14023         IntrPerm = Intrinsic::ppc_altivec_vperm;
14024         PermCntlTy = MVT::v16i8;
14025         PermTy = MVT::v4i32;
14026         LDTy = MVT::v4i32;
14027       } else {
14028         Intr =   MemVT == MVT::v4f64 ? Intrinsic::ppc_qpx_qvlpcld :
14029                                        Intrinsic::ppc_qpx_qvlpcls;
14030         IntrLD = MemVT == MVT::v4f64 ? Intrinsic::ppc_qpx_qvlfd :
14031                                        Intrinsic::ppc_qpx_qvlfs;
14032         IntrPerm = Intrinsic::ppc_qpx_qvfperm;
14033         PermCntlTy = MVT::v4f64;
14034         PermTy = MVT::v4f64;
14035         LDTy = MemVT.getSimpleVT();
14036       }
14037 
14038       SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, PermCntlTy);
14039 
14040       // Create the new MMO for the new base load. It is like the original MMO,
14041       // but represents an area in memory almost twice the vector size centered
14042       // on the original address. If the address is unaligned, we might start
14043       // reading up to (sizeof(vector)-1) bytes below the address of the
14044       // original unaligned load.
14045       MachineFunction &MF = DAG.getMachineFunction();
14046       MachineMemOperand *BaseMMO =
14047         MF.getMachineMemOperand(LD->getMemOperand(),
14048                                 -(long)MemVT.getStoreSize()+1,
14049                                 2*MemVT.getStoreSize()-1);
14050 
14051       // Create the new base load.
14052       SDValue LDXIntID =
14053           DAG.getTargetConstant(IntrLD, dl, getPointerTy(MF.getDataLayout()));
14054       SDValue BaseLoadOps[] = { Chain, LDXIntID, Ptr };
14055       SDValue BaseLoad =
14056         DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
14057                                 DAG.getVTList(PermTy, MVT::Other),
14058                                 BaseLoadOps, LDTy, BaseMMO);
14059 
14060       // Note that the value of IncOffset (which is provided to the next
14061       // load's pointer info offset value, and thus used to calculate the
14062       // alignment), and the value of IncValue (which is actually used to
14063       // increment the pointer value) are different! This is because we
14064       // require the next load to appear to be aligned, even though it
14065       // is actually offset from the base pointer by a lesser amount.
14066       int IncOffset = VT.getSizeInBits() / 8;
14067       int IncValue = IncOffset;
14068 
14069       // Walk (both up and down) the chain looking for another load at the real
14070       // (aligned) offset (the alignment of the other load does not matter in
14071       // this case). If found, then do not use the offset reduction trick, as
14072       // that will prevent the loads from being later combined (as they would
14073       // otherwise be duplicates).
14074       if (!findConsecutiveLoad(LD, DAG))
14075         --IncValue;
14076 
14077       SDValue Increment =
14078           DAG.getConstant(IncValue, dl, getPointerTy(MF.getDataLayout()));
14079       Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14080 
14081       MachineMemOperand *ExtraMMO =
14082         MF.getMachineMemOperand(LD->getMemOperand(),
14083                                 1, 2*MemVT.getStoreSize()-1);
14084       SDValue ExtraLoadOps[] = { Chain, LDXIntID, Ptr };
14085       SDValue ExtraLoad =
14086         DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
14087                                 DAG.getVTList(PermTy, MVT::Other),
14088                                 ExtraLoadOps, LDTy, ExtraMMO);
14089 
14090       SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
14091         BaseLoad.getValue(1), ExtraLoad.getValue(1));
14092 
14093       // Because vperm has a big-endian bias, we must reverse the order
14094       // of the input vectors and complement the permute control vector
14095       // when generating little endian code.  We have already handled the
14096       // latter by using lvsr instead of lvsl, so just reverse BaseLoad
14097       // and ExtraLoad here.
14098       SDValue Perm;
14099       if (isLittleEndian)
14100         Perm = BuildIntrinsicOp(IntrPerm,
14101                                 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
14102       else
14103         Perm = BuildIntrinsicOp(IntrPerm,
14104                                 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
14105 
14106       if (VT != PermTy)
14107         Perm = Subtarget.hasAltivec() ?
14108                  DAG.getNode(ISD::BITCAST, dl, VT, Perm) :
14109                  DAG.getNode(ISD::FP_ROUND, dl, VT, Perm, // QPX
14110                                DAG.getTargetConstant(1, dl, MVT::i64));
14111                                // second argument is 1 because this rounding
14112                                // is always exact.
14113 
14114       // The output of the permutation is our loaded result, the TokenFactor is
14115       // our new chain.
14116       DCI.CombineTo(N, Perm, TF);
14117       return SDValue(N, 0);
14118     }
14119     }
14120     break;
14121     case ISD::INTRINSIC_WO_CHAIN: {
14122       bool isLittleEndian = Subtarget.isLittleEndian();
14123       unsigned IID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
14124       Intrinsic::ID Intr = (isLittleEndian ? Intrinsic::ppc_altivec_lvsr
14125                                            : Intrinsic::ppc_altivec_lvsl);
14126       if ((IID == Intr ||
14127            IID == Intrinsic::ppc_qpx_qvlpcld  ||
14128            IID == Intrinsic::ppc_qpx_qvlpcls) &&
14129         N->getOperand(1)->getOpcode() == ISD::ADD) {
14130         SDValue Add = N->getOperand(1);
14131 
14132         int Bits = IID == Intrinsic::ppc_qpx_qvlpcld ?
14133                    5 /* 32 byte alignment */ : 4 /* 16 byte alignment */;
14134 
14135         if (DAG.MaskedValueIsZero(Add->getOperand(1),
14136                                   APInt::getAllOnesValue(Bits /* alignment */)
14137                                       .zext(Add.getScalarValueSizeInBits()))) {
14138           SDNode *BasePtr = Add->getOperand(0).getNode();
14139           for (SDNode::use_iterator UI = BasePtr->use_begin(),
14140                                     UE = BasePtr->use_end();
14141                UI != UE; ++UI) {
14142             if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
14143                 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() == IID) {
14144               // We've found another LVSL/LVSR, and this address is an aligned
14145               // multiple of that one. The results will be the same, so use the
14146               // one we've just found instead.
14147 
14148               return SDValue(*UI, 0);
14149             }
14150           }
14151         }
14152 
14153         if (isa<ConstantSDNode>(Add->getOperand(1))) {
14154           SDNode *BasePtr = Add->getOperand(0).getNode();
14155           for (SDNode::use_iterator UI = BasePtr->use_begin(),
14156                UE = BasePtr->use_end(); UI != UE; ++UI) {
14157             if (UI->getOpcode() == ISD::ADD &&
14158                 isa<ConstantSDNode>(UI->getOperand(1)) &&
14159                 (cast<ConstantSDNode>(Add->getOperand(1))->getZExtValue() -
14160                  cast<ConstantSDNode>(UI->getOperand(1))->getZExtValue()) %
14161                 (1ULL << Bits) == 0) {
14162               SDNode *OtherAdd = *UI;
14163               for (SDNode::use_iterator VI = OtherAdd->use_begin(),
14164                    VE = OtherAdd->use_end(); VI != VE; ++VI) {
14165                 if (VI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
14166                     cast<ConstantSDNode>(VI->getOperand(0))->getZExtValue() == IID) {
14167                   return SDValue(*VI, 0);
14168                 }
14169               }
14170             }
14171           }
14172         }
14173       }
14174 
14175       // Combine vmaxsw/h/b(a, a's negation) to abs(a)
14176       // Expose the vabsduw/h/b opportunity for down stream
14177       if (!DCI.isAfterLegalizeDAG() && Subtarget.hasP9Altivec() &&
14178           (IID == Intrinsic::ppc_altivec_vmaxsw ||
14179            IID == Intrinsic::ppc_altivec_vmaxsh ||
14180            IID == Intrinsic::ppc_altivec_vmaxsb)) {
14181         SDValue V1 = N->getOperand(1);
14182         SDValue V2 = N->getOperand(2);
14183         if ((V1.getSimpleValueType() == MVT::v4i32 ||
14184              V1.getSimpleValueType() == MVT::v8i16 ||
14185              V1.getSimpleValueType() == MVT::v16i8) &&
14186             V1.getSimpleValueType() == V2.getSimpleValueType()) {
14187           // (0-a, a)
14188           if (V1.getOpcode() == ISD::SUB &&
14189               ISD::isBuildVectorAllZeros(V1.getOperand(0).getNode()) &&
14190               V1.getOperand(1) == V2) {
14191             return DAG.getNode(ISD::ABS, dl, V2.getValueType(), V2);
14192           }
14193           // (a, 0-a)
14194           if (V2.getOpcode() == ISD::SUB &&
14195               ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()) &&
14196               V2.getOperand(1) == V1) {
14197             return DAG.getNode(ISD::ABS, dl, V1.getValueType(), V1);
14198           }
14199           // (x-y, y-x)
14200           if (V1.getOpcode() == ISD::SUB && V2.getOpcode() == ISD::SUB &&
14201               V1.getOperand(0) == V2.getOperand(1) &&
14202               V1.getOperand(1) == V2.getOperand(0)) {
14203             return DAG.getNode(ISD::ABS, dl, V1.getValueType(), V1);
14204           }
14205         }
14206       }
14207     }
14208 
14209     break;
14210   case ISD::INTRINSIC_W_CHAIN:
14211     // For little endian, VSX loads require generating lxvd2x/xxswapd.
14212     // Not needed on ISA 3.0 based CPUs since we have a non-permuting load.
14213     if (Subtarget.needsSwapsForVSXMemOps()) {
14214       switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
14215       default:
14216         break;
14217       case Intrinsic::ppc_vsx_lxvw4x:
14218       case Intrinsic::ppc_vsx_lxvd2x:
14219         return expandVSXLoadForLE(N, DCI);
14220       }
14221     }
14222     break;
14223   case ISD::INTRINSIC_VOID:
14224     // For little endian, VSX stores require generating xxswapd/stxvd2x.
14225     // Not needed on ISA 3.0 based CPUs since we have a non-permuting store.
14226     if (Subtarget.needsSwapsForVSXMemOps()) {
14227       switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
14228       default:
14229         break;
14230       case Intrinsic::ppc_vsx_stxvw4x:
14231       case Intrinsic::ppc_vsx_stxvd2x:
14232         return expandVSXStoreForLE(N, DCI);
14233       }
14234     }
14235     break;
14236   case ISD::BSWAP:
14237     // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
14238     if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
14239         N->getOperand(0).hasOneUse() &&
14240         (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
14241          (Subtarget.hasLDBRX() && Subtarget.isPPC64() &&
14242           N->getValueType(0) == MVT::i64))) {
14243       SDValue Load = N->getOperand(0);
14244       LoadSDNode *LD = cast<LoadSDNode>(Load);
14245       // Create the byte-swapping load.
14246       SDValue Ops[] = {
14247         LD->getChain(),    // Chain
14248         LD->getBasePtr(),  // Ptr
14249         DAG.getValueType(N->getValueType(0)) // VT
14250       };
14251       SDValue BSLoad =
14252         DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
14253                                 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
14254                                               MVT::i64 : MVT::i32, MVT::Other),
14255                                 Ops, LD->getMemoryVT(), LD->getMemOperand());
14256 
14257       // If this is an i16 load, insert the truncate.
14258       SDValue ResVal = BSLoad;
14259       if (N->getValueType(0) == MVT::i16)
14260         ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
14261 
14262       // First, combine the bswap away.  This makes the value produced by the
14263       // load dead.
14264       DCI.CombineTo(N, ResVal);
14265 
14266       // Next, combine the load away, we give it a bogus result value but a real
14267       // chain result.  The result value is dead because the bswap is dead.
14268       DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
14269 
14270       // Return N so it doesn't get rechecked!
14271       return SDValue(N, 0);
14272     }
14273     break;
14274   case PPCISD::VCMP:
14275     // If a VCMPo node already exists with exactly the same operands as this
14276     // node, use its result instead of this node (VCMPo computes both a CR6 and
14277     // a normal output).
14278     //
14279     if (!N->getOperand(0).hasOneUse() &&
14280         !N->getOperand(1).hasOneUse() &&
14281         !N->getOperand(2).hasOneUse()) {
14282 
14283       // Scan all of the users of the LHS, looking for VCMPo's that match.
14284       SDNode *VCMPoNode = nullptr;
14285 
14286       SDNode *LHSN = N->getOperand(0).getNode();
14287       for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
14288            UI != E; ++UI)
14289         if (UI->getOpcode() == PPCISD::VCMPo &&
14290             UI->getOperand(1) == N->getOperand(1) &&
14291             UI->getOperand(2) == N->getOperand(2) &&
14292             UI->getOperand(0) == N->getOperand(0)) {
14293           VCMPoNode = *UI;
14294           break;
14295         }
14296 
14297       // If there is no VCMPo node, or if the flag value has a single use, don't
14298       // transform this.
14299       if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
14300         break;
14301 
14302       // Look at the (necessarily single) use of the flag value.  If it has a
14303       // chain, this transformation is more complex.  Note that multiple things
14304       // could use the value result, which we should ignore.
14305       SDNode *FlagUser = nullptr;
14306       for (SDNode::use_iterator UI = VCMPoNode->use_begin();
14307            FlagUser == nullptr; ++UI) {
14308         assert(UI != VCMPoNode->use_end() && "Didn't find user!");
14309         SDNode *User = *UI;
14310         for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
14311           if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
14312             FlagUser = User;
14313             break;
14314           }
14315         }
14316       }
14317 
14318       // If the user is a MFOCRF instruction, we know this is safe.
14319       // Otherwise we give up for right now.
14320       if (FlagUser->getOpcode() == PPCISD::MFOCRF)
14321         return SDValue(VCMPoNode, 0);
14322     }
14323     break;
14324   case ISD::BRCOND: {
14325     SDValue Cond = N->getOperand(1);
14326     SDValue Target = N->getOperand(2);
14327 
14328     if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
14329         cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
14330           Intrinsic::loop_decrement) {
14331 
14332       // We now need to make the intrinsic dead (it cannot be instruction
14333       // selected).
14334       DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
14335       assert(Cond.getNode()->hasOneUse() &&
14336              "Counter decrement has more than one use");
14337 
14338       return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
14339                          N->getOperand(0), Target);
14340     }
14341   }
14342   break;
14343   case ISD::BR_CC: {
14344     // If this is a branch on an altivec predicate comparison, lower this so
14345     // that we don't have to do a MFOCRF: instead, branch directly on CR6.  This
14346     // lowering is done pre-legalize, because the legalizer lowers the predicate
14347     // compare down to code that is difficult to reassemble.
14348     ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
14349     SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
14350 
14351     // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
14352     // value. If so, pass-through the AND to get to the intrinsic.
14353     if (LHS.getOpcode() == ISD::AND &&
14354         LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
14355         cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
14356           Intrinsic::loop_decrement &&
14357         isa<ConstantSDNode>(LHS.getOperand(1)) &&
14358         !isNullConstant(LHS.getOperand(1)))
14359       LHS = LHS.getOperand(0);
14360 
14361     if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
14362         cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
14363           Intrinsic::loop_decrement &&
14364         isa<ConstantSDNode>(RHS)) {
14365       assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
14366              "Counter decrement comparison is not EQ or NE");
14367 
14368       unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
14369       bool isBDNZ = (CC == ISD::SETEQ && Val) ||
14370                     (CC == ISD::SETNE && !Val);
14371 
14372       // We now need to make the intrinsic dead (it cannot be instruction
14373       // selected).
14374       DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
14375       assert(LHS.getNode()->hasOneUse() &&
14376              "Counter decrement has more than one use");
14377 
14378       return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
14379                          N->getOperand(0), N->getOperand(4));
14380     }
14381 
14382     int CompareOpc;
14383     bool isDot;
14384 
14385     if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
14386         isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
14387         getVectorCompareInfo(LHS, CompareOpc, isDot, Subtarget)) {
14388       assert(isDot && "Can't compare against a vector result!");
14389 
14390       // If this is a comparison against something other than 0/1, then we know
14391       // that the condition is never/always true.
14392       unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
14393       if (Val != 0 && Val != 1) {
14394         if (CC == ISD::SETEQ)      // Cond never true, remove branch.
14395           return N->getOperand(0);
14396         // Always !=, turn it into an unconditional branch.
14397         return DAG.getNode(ISD::BR, dl, MVT::Other,
14398                            N->getOperand(0), N->getOperand(4));
14399       }
14400 
14401       bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
14402 
14403       // Create the PPCISD altivec 'dot' comparison node.
14404       SDValue Ops[] = {
14405         LHS.getOperand(2),  // LHS of compare
14406         LHS.getOperand(3),  // RHS of compare
14407         DAG.getConstant(CompareOpc, dl, MVT::i32)
14408       };
14409       EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
14410       SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
14411 
14412       // Unpack the result based on how the target uses it.
14413       PPC::Predicate CompOpc;
14414       switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
14415       default:  // Can't happen, don't crash on invalid number though.
14416       case 0:   // Branch on the value of the EQ bit of CR6.
14417         CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
14418         break;
14419       case 1:   // Branch on the inverted value of the EQ bit of CR6.
14420         CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
14421         break;
14422       case 2:   // Branch on the value of the LT bit of CR6.
14423         CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
14424         break;
14425       case 3:   // Branch on the inverted value of the LT bit of CR6.
14426         CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
14427         break;
14428       }
14429 
14430       return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
14431                          DAG.getConstant(CompOpc, dl, MVT::i32),
14432                          DAG.getRegister(PPC::CR6, MVT::i32),
14433                          N->getOperand(4), CompNode.getValue(1));
14434     }
14435     break;
14436   }
14437   case ISD::BUILD_VECTOR:
14438     return DAGCombineBuildVector(N, DCI);
14439   case ISD::ABS:
14440     return combineABS(N, DCI);
14441   case ISD::VSELECT:
14442     return combineVSelect(N, DCI);
14443   }
14444 
14445   return SDValue();
14446 }
14447 
14448 SDValue
14449 PPCTargetLowering::BuildSDIVPow2(SDNode *N, const APInt &Divisor,
14450                                  SelectionDAG &DAG,
14451                                  SmallVectorImpl<SDNode *> &Created) const {
14452   // fold (sdiv X, pow2)
14453   EVT VT = N->getValueType(0);
14454   if (VT == MVT::i64 && !Subtarget.isPPC64())
14455     return SDValue();
14456   if ((VT != MVT::i32 && VT != MVT::i64) ||
14457       !(Divisor.isPowerOf2() || (-Divisor).isPowerOf2()))
14458     return SDValue();
14459 
14460   SDLoc DL(N);
14461   SDValue N0 = N->getOperand(0);
14462 
14463   bool IsNegPow2 = (-Divisor).isPowerOf2();
14464   unsigned Lg2 = (IsNegPow2 ? -Divisor : Divisor).countTrailingZeros();
14465   SDValue ShiftAmt = DAG.getConstant(Lg2, DL, VT);
14466 
14467   SDValue Op = DAG.getNode(PPCISD::SRA_ADDZE, DL, VT, N0, ShiftAmt);
14468   Created.push_back(Op.getNode());
14469 
14470   if (IsNegPow2) {
14471     Op = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT), Op);
14472     Created.push_back(Op.getNode());
14473   }
14474 
14475   return Op;
14476 }
14477 
14478 //===----------------------------------------------------------------------===//
14479 // Inline Assembly Support
14480 //===----------------------------------------------------------------------===//
14481 
14482 void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
14483                                                       KnownBits &Known,
14484                                                       const APInt &DemandedElts,
14485                                                       const SelectionDAG &DAG,
14486                                                       unsigned Depth) const {
14487   Known.resetAll();
14488   switch (Op.getOpcode()) {
14489   default: break;
14490   case PPCISD::LBRX: {
14491     // lhbrx is known to have the top bits cleared out.
14492     if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
14493       Known.Zero = 0xFFFF0000;
14494     break;
14495   }
14496   case ISD::INTRINSIC_WO_CHAIN: {
14497     switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
14498     default: break;
14499     case Intrinsic::ppc_altivec_vcmpbfp_p:
14500     case Intrinsic::ppc_altivec_vcmpeqfp_p:
14501     case Intrinsic::ppc_altivec_vcmpequb_p:
14502     case Intrinsic::ppc_altivec_vcmpequh_p:
14503     case Intrinsic::ppc_altivec_vcmpequw_p:
14504     case Intrinsic::ppc_altivec_vcmpequd_p:
14505     case Intrinsic::ppc_altivec_vcmpgefp_p:
14506     case Intrinsic::ppc_altivec_vcmpgtfp_p:
14507     case Intrinsic::ppc_altivec_vcmpgtsb_p:
14508     case Intrinsic::ppc_altivec_vcmpgtsh_p:
14509     case Intrinsic::ppc_altivec_vcmpgtsw_p:
14510     case Intrinsic::ppc_altivec_vcmpgtsd_p:
14511     case Intrinsic::ppc_altivec_vcmpgtub_p:
14512     case Intrinsic::ppc_altivec_vcmpgtuh_p:
14513     case Intrinsic::ppc_altivec_vcmpgtuw_p:
14514     case Intrinsic::ppc_altivec_vcmpgtud_p:
14515       Known.Zero = ~1U;  // All bits but the low one are known to be zero.
14516       break;
14517     }
14518   }
14519   }
14520 }
14521 
14522 Align PPCTargetLowering::getPrefLoopAlignment(MachineLoop *ML) const {
14523   switch (Subtarget.getCPUDirective()) {
14524   default: break;
14525   case PPC::DIR_970:
14526   case PPC::DIR_PWR4:
14527   case PPC::DIR_PWR5:
14528   case PPC::DIR_PWR5X:
14529   case PPC::DIR_PWR6:
14530   case PPC::DIR_PWR6X:
14531   case PPC::DIR_PWR7:
14532   case PPC::DIR_PWR8:
14533   case PPC::DIR_PWR9:
14534   case PPC::DIR_PWR_FUTURE: {
14535     if (!ML)
14536       break;
14537 
14538     if (!DisableInnermostLoopAlign32) {
14539       // If the nested loop is an innermost loop, prefer to a 32-byte alignment,
14540       // so that we can decrease cache misses and branch-prediction misses.
14541       // Actual alignment of the loop will depend on the hotness check and other
14542       // logic in alignBlocks.
14543       if (ML->getLoopDepth() > 1 && ML->getSubLoops().empty())
14544         return Align(32);
14545     }
14546 
14547     const PPCInstrInfo *TII = Subtarget.getInstrInfo();
14548 
14549     // For small loops (between 5 and 8 instructions), align to a 32-byte
14550     // boundary so that the entire loop fits in one instruction-cache line.
14551     uint64_t LoopSize = 0;
14552     for (auto I = ML->block_begin(), IE = ML->block_end(); I != IE; ++I)
14553       for (auto J = (*I)->begin(), JE = (*I)->end(); J != JE; ++J) {
14554         LoopSize += TII->getInstSizeInBytes(*J);
14555         if (LoopSize > 32)
14556           break;
14557       }
14558 
14559     if (LoopSize > 16 && LoopSize <= 32)
14560       return Align(32);
14561 
14562     break;
14563   }
14564   }
14565 
14566   return TargetLowering::getPrefLoopAlignment(ML);
14567 }
14568 
14569 /// getConstraintType - Given a constraint, return the type of
14570 /// constraint it is for this target.
14571 PPCTargetLowering::ConstraintType
14572 PPCTargetLowering::getConstraintType(StringRef Constraint) const {
14573   if (Constraint.size() == 1) {
14574     switch (Constraint[0]) {
14575     default: break;
14576     case 'b':
14577     case 'r':
14578     case 'f':
14579     case 'd':
14580     case 'v':
14581     case 'y':
14582       return C_RegisterClass;
14583     case 'Z':
14584       // FIXME: While Z does indicate a memory constraint, it specifically
14585       // indicates an r+r address (used in conjunction with the 'y' modifier
14586       // in the replacement string). Currently, we're forcing the base
14587       // register to be r0 in the asm printer (which is interpreted as zero)
14588       // and forming the complete address in the second register. This is
14589       // suboptimal.
14590       return C_Memory;
14591     }
14592   } else if (Constraint == "wc") { // individual CR bits.
14593     return C_RegisterClass;
14594   } else if (Constraint == "wa" || Constraint == "wd" ||
14595              Constraint == "wf" || Constraint == "ws" ||
14596              Constraint == "wi" || Constraint == "ww") {
14597     return C_RegisterClass; // VSX registers.
14598   }
14599   return TargetLowering::getConstraintType(Constraint);
14600 }
14601 
14602 /// Examine constraint type and operand type and determine a weight value.
14603 /// This object must already have been set up with the operand type
14604 /// and the current alternative constraint selected.
14605 TargetLowering::ConstraintWeight
14606 PPCTargetLowering::getSingleConstraintMatchWeight(
14607     AsmOperandInfo &info, const char *constraint) const {
14608   ConstraintWeight weight = CW_Invalid;
14609   Value *CallOperandVal = info.CallOperandVal;
14610     // If we don't have a value, we can't do a match,
14611     // but allow it at the lowest weight.
14612   if (!CallOperandVal)
14613     return CW_Default;
14614   Type *type = CallOperandVal->getType();
14615 
14616   // Look at the constraint type.
14617   if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
14618     return CW_Register; // an individual CR bit.
14619   else if ((StringRef(constraint) == "wa" ||
14620             StringRef(constraint) == "wd" ||
14621             StringRef(constraint) == "wf") &&
14622            type->isVectorTy())
14623     return CW_Register;
14624   else if (StringRef(constraint) == "wi" && type->isIntegerTy(64))
14625     return CW_Register; // just hold 64-bit integers data.
14626   else if (StringRef(constraint) == "ws" && type->isDoubleTy())
14627     return CW_Register;
14628   else if (StringRef(constraint) == "ww" && type->isFloatTy())
14629     return CW_Register;
14630 
14631   switch (*constraint) {
14632   default:
14633     weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
14634     break;
14635   case 'b':
14636     if (type->isIntegerTy())
14637       weight = CW_Register;
14638     break;
14639   case 'f':
14640     if (type->isFloatTy())
14641       weight = CW_Register;
14642     break;
14643   case 'd':
14644     if (type->isDoubleTy())
14645       weight = CW_Register;
14646     break;
14647   case 'v':
14648     if (type->isVectorTy())
14649       weight = CW_Register;
14650     break;
14651   case 'y':
14652     weight = CW_Register;
14653     break;
14654   case 'Z':
14655     weight = CW_Memory;
14656     break;
14657   }
14658   return weight;
14659 }
14660 
14661 std::pair<unsigned, const TargetRegisterClass *>
14662 PPCTargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
14663                                                 StringRef Constraint,
14664                                                 MVT VT) const {
14665   if (Constraint.size() == 1) {
14666     // GCC RS6000 Constraint Letters
14667     switch (Constraint[0]) {
14668     case 'b':   // R1-R31
14669       if (VT == MVT::i64 && Subtarget.isPPC64())
14670         return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
14671       return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
14672     case 'r':   // R0-R31
14673       if (VT == MVT::i64 && Subtarget.isPPC64())
14674         return std::make_pair(0U, &PPC::G8RCRegClass);
14675       return std::make_pair(0U, &PPC::GPRCRegClass);
14676     // 'd' and 'f' constraints are both defined to be "the floating point
14677     // registers", where one is for 32-bit and the other for 64-bit. We don't
14678     // really care overly much here so just give them all the same reg classes.
14679     case 'd':
14680     case 'f':
14681       if (Subtarget.hasSPE()) {
14682         if (VT == MVT::f32 || VT == MVT::i32)
14683           return std::make_pair(0U, &PPC::GPRCRegClass);
14684         if (VT == MVT::f64 || VT == MVT::i64)
14685           return std::make_pair(0U, &PPC::SPERCRegClass);
14686       } else {
14687         if (VT == MVT::f32 || VT == MVT::i32)
14688           return std::make_pair(0U, &PPC::F4RCRegClass);
14689         if (VT == MVT::f64 || VT == MVT::i64)
14690           return std::make_pair(0U, &PPC::F8RCRegClass);
14691         if (VT == MVT::v4f64 && Subtarget.hasQPX())
14692           return std::make_pair(0U, &PPC::QFRCRegClass);
14693         if (VT == MVT::v4f32 && Subtarget.hasQPX())
14694           return std::make_pair(0U, &PPC::QSRCRegClass);
14695       }
14696       break;
14697     case 'v':
14698       if (VT == MVT::v4f64 && Subtarget.hasQPX())
14699         return std::make_pair(0U, &PPC::QFRCRegClass);
14700       if (VT == MVT::v4f32 && Subtarget.hasQPX())
14701         return std::make_pair(0U, &PPC::QSRCRegClass);
14702       if (Subtarget.hasAltivec())
14703         return std::make_pair(0U, &PPC::VRRCRegClass);
14704       break;
14705     case 'y':   // crrc
14706       return std::make_pair(0U, &PPC::CRRCRegClass);
14707     }
14708   } else if (Constraint == "wc" && Subtarget.useCRBits()) {
14709     // An individual CR bit.
14710     return std::make_pair(0U, &PPC::CRBITRCRegClass);
14711   } else if ((Constraint == "wa" || Constraint == "wd" ||
14712              Constraint == "wf" || Constraint == "wi") &&
14713              Subtarget.hasVSX()) {
14714     return std::make_pair(0U, &PPC::VSRCRegClass);
14715   } else if ((Constraint == "ws" || Constraint == "ww") && Subtarget.hasVSX()) {
14716     if (VT == MVT::f32 && Subtarget.hasP8Vector())
14717       return std::make_pair(0U, &PPC::VSSRCRegClass);
14718     else
14719       return std::make_pair(0U, &PPC::VSFRCRegClass);
14720   }
14721 
14722   // If we name a VSX register, we can't defer to the base class because it
14723   // will not recognize the correct register (their names will be VSL{0-31}
14724   // and V{0-31} so they won't match). So we match them here.
14725   if (Constraint.size() > 3 && Constraint[1] == 'v' && Constraint[2] == 's') {
14726     int VSNum = atoi(Constraint.data() + 3);
14727     assert(VSNum >= 0 && VSNum <= 63 &&
14728            "Attempted to access a vsr out of range");
14729     if (VSNum < 32)
14730       return std::make_pair(PPC::VSL0 + VSNum, &PPC::VSRCRegClass);
14731     return std::make_pair(PPC::V0 + VSNum - 32, &PPC::VSRCRegClass);
14732   }
14733   std::pair<unsigned, const TargetRegisterClass *> R =
14734       TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
14735 
14736   // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
14737   // (which we call X[0-9]+). If a 64-bit value has been requested, and a
14738   // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
14739   // register.
14740   // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
14741   // the AsmName field from *RegisterInfo.td, then this would not be necessary.
14742   if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
14743       PPC::GPRCRegClass.contains(R.first))
14744     return std::make_pair(TRI->getMatchingSuperReg(R.first,
14745                             PPC::sub_32, &PPC::G8RCRegClass),
14746                           &PPC::G8RCRegClass);
14747 
14748   // GCC accepts 'cc' as an alias for 'cr0', and we need to do the same.
14749   if (!R.second && StringRef("{cc}").equals_lower(Constraint)) {
14750     R.first = PPC::CR0;
14751     R.second = &PPC::CRRCRegClass;
14752   }
14753 
14754   return R;
14755 }
14756 
14757 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
14758 /// vector.  If it is invalid, don't add anything to Ops.
14759 void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
14760                                                      std::string &Constraint,
14761                                                      std::vector<SDValue>&Ops,
14762                                                      SelectionDAG &DAG) const {
14763   SDValue Result;
14764 
14765   // Only support length 1 constraints.
14766   if (Constraint.length() > 1) return;
14767 
14768   char Letter = Constraint[0];
14769   switch (Letter) {
14770   default: break;
14771   case 'I':
14772   case 'J':
14773   case 'K':
14774   case 'L':
14775   case 'M':
14776   case 'N':
14777   case 'O':
14778   case 'P': {
14779     ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
14780     if (!CST) return; // Must be an immediate to match.
14781     SDLoc dl(Op);
14782     int64_t Value = CST->getSExtValue();
14783     EVT TCVT = MVT::i64; // All constants taken to be 64 bits so that negative
14784                          // numbers are printed as such.
14785     switch (Letter) {
14786     default: llvm_unreachable("Unknown constraint letter!");
14787     case 'I':  // "I" is a signed 16-bit constant.
14788       if (isInt<16>(Value))
14789         Result = DAG.getTargetConstant(Value, dl, TCVT);
14790       break;
14791     case 'J':  // "J" is a constant with only the high-order 16 bits nonzero.
14792       if (isShiftedUInt<16, 16>(Value))
14793         Result = DAG.getTargetConstant(Value, dl, TCVT);
14794       break;
14795     case 'L':  // "L" is a signed 16-bit constant shifted left 16 bits.
14796       if (isShiftedInt<16, 16>(Value))
14797         Result = DAG.getTargetConstant(Value, dl, TCVT);
14798       break;
14799     case 'K':  // "K" is a constant with only the low-order 16 bits nonzero.
14800       if (isUInt<16>(Value))
14801         Result = DAG.getTargetConstant(Value, dl, TCVT);
14802       break;
14803     case 'M':  // "M" is a constant that is greater than 31.
14804       if (Value > 31)
14805         Result = DAG.getTargetConstant(Value, dl, TCVT);
14806       break;
14807     case 'N':  // "N" is a positive constant that is an exact power of two.
14808       if (Value > 0 && isPowerOf2_64(Value))
14809         Result = DAG.getTargetConstant(Value, dl, TCVT);
14810       break;
14811     case 'O':  // "O" is the constant zero.
14812       if (Value == 0)
14813         Result = DAG.getTargetConstant(Value, dl, TCVT);
14814       break;
14815     case 'P':  // "P" is a constant whose negation is a signed 16-bit constant.
14816       if (isInt<16>(-Value))
14817         Result = DAG.getTargetConstant(Value, dl, TCVT);
14818       break;
14819     }
14820     break;
14821   }
14822   }
14823 
14824   if (Result.getNode()) {
14825     Ops.push_back(Result);
14826     return;
14827   }
14828 
14829   // Handle standard constraint letters.
14830   TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
14831 }
14832 
14833 // isLegalAddressingMode - Return true if the addressing mode represented
14834 // by AM is legal for this target, for a load/store of the specified type.
14835 bool PPCTargetLowering::isLegalAddressingMode(const DataLayout &DL,
14836                                               const AddrMode &AM, Type *Ty,
14837                                               unsigned AS, Instruction *I) const {
14838   // PPC does not allow r+i addressing modes for vectors!
14839   if (Ty->isVectorTy() && AM.BaseOffs != 0)
14840     return false;
14841 
14842   // PPC allows a sign-extended 16-bit immediate field.
14843   if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
14844     return false;
14845 
14846   // No global is ever allowed as a base.
14847   if (AM.BaseGV)
14848     return false;
14849 
14850   // PPC only support r+r,
14851   switch (AM.Scale) {
14852   case 0:  // "r+i" or just "i", depending on HasBaseReg.
14853     break;
14854   case 1:
14855     if (AM.HasBaseReg && AM.BaseOffs)  // "r+r+i" is not allowed.
14856       return false;
14857     // Otherwise we have r+r or r+i.
14858     break;
14859   case 2:
14860     if (AM.HasBaseReg || AM.BaseOffs)  // 2*r+r  or  2*r+i is not allowed.
14861       return false;
14862     // Allow 2*r as r+r.
14863     break;
14864   default:
14865     // No other scales are supported.
14866     return false;
14867   }
14868 
14869   return true;
14870 }
14871 
14872 SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
14873                                            SelectionDAG &DAG) const {
14874   MachineFunction &MF = DAG.getMachineFunction();
14875   MachineFrameInfo &MFI = MF.getFrameInfo();
14876   MFI.setReturnAddressIsTaken(true);
14877 
14878   if (verifyReturnAddressArgumentIsConstant(Op, DAG))
14879     return SDValue();
14880 
14881   SDLoc dl(Op);
14882   unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
14883 
14884   // Make sure the function does not optimize away the store of the RA to
14885   // the stack.
14886   PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
14887   FuncInfo->setLRStoreRequired();
14888   bool isPPC64 = Subtarget.isPPC64();
14889   auto PtrVT = getPointerTy(MF.getDataLayout());
14890 
14891   if (Depth > 0) {
14892     SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
14893     SDValue Offset =
14894         DAG.getConstant(Subtarget.getFrameLowering()->getReturnSaveOffset(), dl,
14895                         isPPC64 ? MVT::i64 : MVT::i32);
14896     return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
14897                        DAG.getNode(ISD::ADD, dl, PtrVT, FrameAddr, Offset),
14898                        MachinePointerInfo());
14899   }
14900 
14901   // Just load the return address off the stack.
14902   SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
14903   return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), RetAddrFI,
14904                      MachinePointerInfo());
14905 }
14906 
14907 SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
14908                                           SelectionDAG &DAG) const {
14909   SDLoc dl(Op);
14910   unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
14911 
14912   MachineFunction &MF = DAG.getMachineFunction();
14913   MachineFrameInfo &MFI = MF.getFrameInfo();
14914   MFI.setFrameAddressIsTaken(true);
14915 
14916   EVT PtrVT = getPointerTy(MF.getDataLayout());
14917   bool isPPC64 = PtrVT == MVT::i64;
14918 
14919   // Naked functions never have a frame pointer, and so we use r1. For all
14920   // other functions, this decision must be delayed until during PEI.
14921   unsigned FrameReg;
14922   if (MF.getFunction().hasFnAttribute(Attribute::Naked))
14923     FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
14924   else
14925     FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
14926 
14927   SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
14928                                          PtrVT);
14929   while (Depth--)
14930     FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
14931                             FrameAddr, MachinePointerInfo());
14932   return FrameAddr;
14933 }
14934 
14935 // FIXME? Maybe this could be a TableGen attribute on some registers and
14936 // this table could be generated automatically from RegInfo.
14937 Register PPCTargetLowering::getRegisterByName(const char* RegName, LLT VT,
14938                                               const MachineFunction &MF) const {
14939   bool isPPC64 = Subtarget.isPPC64();
14940 
14941   bool is64Bit = isPPC64 && VT == LLT::scalar(64);
14942   if (!is64Bit && VT != LLT::scalar(32))
14943     report_fatal_error("Invalid register global variable type");
14944 
14945   Register Reg = StringSwitch<Register>(RegName)
14946                      .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
14947                      .Case("r2", isPPC64 ? Register() : PPC::R2)
14948                      .Case("r13", (is64Bit ? PPC::X13 : PPC::R13))
14949                      .Default(Register());
14950 
14951   if (Reg)
14952     return Reg;
14953   report_fatal_error("Invalid register name global variable");
14954 }
14955 
14956 bool PPCTargetLowering::isAccessedAsGotIndirect(SDValue GA) const {
14957   // 32-bit SVR4 ABI access everything as got-indirect.
14958   if (Subtarget.is32BitELFABI())
14959     return true;
14960 
14961   // AIX accesses everything indirectly through the TOC, which is similar to
14962   // the GOT.
14963   if (Subtarget.isAIXABI())
14964     return true;
14965 
14966   CodeModel::Model CModel = getTargetMachine().getCodeModel();
14967   // If it is small or large code model, module locals are accessed
14968   // indirectly by loading their address from .toc/.got.
14969   if (CModel == CodeModel::Small || CModel == CodeModel::Large)
14970     return true;
14971 
14972   // JumpTable and BlockAddress are accessed as got-indirect.
14973   if (isa<JumpTableSDNode>(GA) || isa<BlockAddressSDNode>(GA))
14974     return true;
14975 
14976   if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(GA))
14977     return Subtarget.isGVIndirectSymbol(G->getGlobal());
14978 
14979   return false;
14980 }
14981 
14982 bool
14983 PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
14984   // The PowerPC target isn't yet aware of offsets.
14985   return false;
14986 }
14987 
14988 bool PPCTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
14989                                            const CallInst &I,
14990                                            MachineFunction &MF,
14991                                            unsigned Intrinsic) const {
14992   switch (Intrinsic) {
14993   case Intrinsic::ppc_qpx_qvlfd:
14994   case Intrinsic::ppc_qpx_qvlfs:
14995   case Intrinsic::ppc_qpx_qvlfcd:
14996   case Intrinsic::ppc_qpx_qvlfcs:
14997   case Intrinsic::ppc_qpx_qvlfiwa:
14998   case Intrinsic::ppc_qpx_qvlfiwz:
14999   case Intrinsic::ppc_altivec_lvx:
15000   case Intrinsic::ppc_altivec_lvxl:
15001   case Intrinsic::ppc_altivec_lvebx:
15002   case Intrinsic::ppc_altivec_lvehx:
15003   case Intrinsic::ppc_altivec_lvewx:
15004   case Intrinsic::ppc_vsx_lxvd2x:
15005   case Intrinsic::ppc_vsx_lxvw4x: {
15006     EVT VT;
15007     switch (Intrinsic) {
15008     case Intrinsic::ppc_altivec_lvebx:
15009       VT = MVT::i8;
15010       break;
15011     case Intrinsic::ppc_altivec_lvehx:
15012       VT = MVT::i16;
15013       break;
15014     case Intrinsic::ppc_altivec_lvewx:
15015       VT = MVT::i32;
15016       break;
15017     case Intrinsic::ppc_vsx_lxvd2x:
15018       VT = MVT::v2f64;
15019       break;
15020     case Intrinsic::ppc_qpx_qvlfd:
15021       VT = MVT::v4f64;
15022       break;
15023     case Intrinsic::ppc_qpx_qvlfs:
15024       VT = MVT::v4f32;
15025       break;
15026     case Intrinsic::ppc_qpx_qvlfcd:
15027       VT = MVT::v2f64;
15028       break;
15029     case Intrinsic::ppc_qpx_qvlfcs:
15030       VT = MVT::v2f32;
15031       break;
15032     default:
15033       VT = MVT::v4i32;
15034       break;
15035     }
15036 
15037     Info.opc = ISD::INTRINSIC_W_CHAIN;
15038     Info.memVT = VT;
15039     Info.ptrVal = I.getArgOperand(0);
15040     Info.offset = -VT.getStoreSize()+1;
15041     Info.size = 2*VT.getStoreSize()-1;
15042     Info.align = Align(1);
15043     Info.flags = MachineMemOperand::MOLoad;
15044     return true;
15045   }
15046   case Intrinsic::ppc_qpx_qvlfda:
15047   case Intrinsic::ppc_qpx_qvlfsa:
15048   case Intrinsic::ppc_qpx_qvlfcda:
15049   case Intrinsic::ppc_qpx_qvlfcsa:
15050   case Intrinsic::ppc_qpx_qvlfiwaa:
15051   case Intrinsic::ppc_qpx_qvlfiwza: {
15052     EVT VT;
15053     switch (Intrinsic) {
15054     case Intrinsic::ppc_qpx_qvlfda:
15055       VT = MVT::v4f64;
15056       break;
15057     case Intrinsic::ppc_qpx_qvlfsa:
15058       VT = MVT::v4f32;
15059       break;
15060     case Intrinsic::ppc_qpx_qvlfcda:
15061       VT = MVT::v2f64;
15062       break;
15063     case Intrinsic::ppc_qpx_qvlfcsa:
15064       VT = MVT::v2f32;
15065       break;
15066     default:
15067       VT = MVT::v4i32;
15068       break;
15069     }
15070 
15071     Info.opc = ISD::INTRINSIC_W_CHAIN;
15072     Info.memVT = VT;
15073     Info.ptrVal = I.getArgOperand(0);
15074     Info.offset = 0;
15075     Info.size = VT.getStoreSize();
15076     Info.align = Align(1);
15077     Info.flags = MachineMemOperand::MOLoad;
15078     return true;
15079   }
15080   case Intrinsic::ppc_qpx_qvstfd:
15081   case Intrinsic::ppc_qpx_qvstfs:
15082   case Intrinsic::ppc_qpx_qvstfcd:
15083   case Intrinsic::ppc_qpx_qvstfcs:
15084   case Intrinsic::ppc_qpx_qvstfiw:
15085   case Intrinsic::ppc_altivec_stvx:
15086   case Intrinsic::ppc_altivec_stvxl:
15087   case Intrinsic::ppc_altivec_stvebx:
15088   case Intrinsic::ppc_altivec_stvehx:
15089   case Intrinsic::ppc_altivec_stvewx:
15090   case Intrinsic::ppc_vsx_stxvd2x:
15091   case Intrinsic::ppc_vsx_stxvw4x: {
15092     EVT VT;
15093     switch (Intrinsic) {
15094     case Intrinsic::ppc_altivec_stvebx:
15095       VT = MVT::i8;
15096       break;
15097     case Intrinsic::ppc_altivec_stvehx:
15098       VT = MVT::i16;
15099       break;
15100     case Intrinsic::ppc_altivec_stvewx:
15101       VT = MVT::i32;
15102       break;
15103     case Intrinsic::ppc_vsx_stxvd2x:
15104       VT = MVT::v2f64;
15105       break;
15106     case Intrinsic::ppc_qpx_qvstfd:
15107       VT = MVT::v4f64;
15108       break;
15109     case Intrinsic::ppc_qpx_qvstfs:
15110       VT = MVT::v4f32;
15111       break;
15112     case Intrinsic::ppc_qpx_qvstfcd:
15113       VT = MVT::v2f64;
15114       break;
15115     case Intrinsic::ppc_qpx_qvstfcs:
15116       VT = MVT::v2f32;
15117       break;
15118     default:
15119       VT = MVT::v4i32;
15120       break;
15121     }
15122 
15123     Info.opc = ISD::INTRINSIC_VOID;
15124     Info.memVT = VT;
15125     Info.ptrVal = I.getArgOperand(1);
15126     Info.offset = -VT.getStoreSize()+1;
15127     Info.size = 2*VT.getStoreSize()-1;
15128     Info.align = Align(1);
15129     Info.flags = MachineMemOperand::MOStore;
15130     return true;
15131   }
15132   case Intrinsic::ppc_qpx_qvstfda:
15133   case Intrinsic::ppc_qpx_qvstfsa:
15134   case Intrinsic::ppc_qpx_qvstfcda:
15135   case Intrinsic::ppc_qpx_qvstfcsa:
15136   case Intrinsic::ppc_qpx_qvstfiwa: {
15137     EVT VT;
15138     switch (Intrinsic) {
15139     case Intrinsic::ppc_qpx_qvstfda:
15140       VT = MVT::v4f64;
15141       break;
15142     case Intrinsic::ppc_qpx_qvstfsa:
15143       VT = MVT::v4f32;
15144       break;
15145     case Intrinsic::ppc_qpx_qvstfcda:
15146       VT = MVT::v2f64;
15147       break;
15148     case Intrinsic::ppc_qpx_qvstfcsa:
15149       VT = MVT::v2f32;
15150       break;
15151     default:
15152       VT = MVT::v4i32;
15153       break;
15154     }
15155 
15156     Info.opc = ISD::INTRINSIC_VOID;
15157     Info.memVT = VT;
15158     Info.ptrVal = I.getArgOperand(1);
15159     Info.offset = 0;
15160     Info.size = VT.getStoreSize();
15161     Info.align = Align(1);
15162     Info.flags = MachineMemOperand::MOStore;
15163     return true;
15164   }
15165   default:
15166     break;
15167   }
15168 
15169   return false;
15170 }
15171 
15172 /// It returns EVT::Other if the type should be determined using generic
15173 /// target-independent logic.
15174 EVT PPCTargetLowering::getOptimalMemOpType(
15175     const MemOp &Op, const AttributeList &FuncAttributes) const {
15176   if (getTargetMachine().getOptLevel() != CodeGenOpt::None) {
15177     // When expanding a memset, require at least two QPX instructions to cover
15178     // the cost of loading the value to be stored from the constant pool.
15179     if (Subtarget.hasQPX() && Op.size() >= 32 &&
15180         (Op.isMemcpy() || Op.size() >= 64) && Op.isAligned(Align(32)) &&
15181         !FuncAttributes.hasFnAttribute(Attribute::NoImplicitFloat)) {
15182       return MVT::v4f64;
15183     }
15184 
15185     // We should use Altivec/VSX loads and stores when available. For unaligned
15186     // addresses, unaligned VSX loads are only fast starting with the P8.
15187     if (Subtarget.hasAltivec() && Op.size() >= 16 &&
15188         (Op.isAligned(Align(16)) ||
15189          ((Op.isMemset() && Subtarget.hasVSX()) || Subtarget.hasP8Vector())))
15190       return MVT::v4i32;
15191   }
15192 
15193   if (Subtarget.isPPC64()) {
15194     return MVT::i64;
15195   }
15196 
15197   return MVT::i32;
15198 }
15199 
15200 /// Returns true if it is beneficial to convert a load of a constant
15201 /// to just the constant itself.
15202 bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
15203                                                           Type *Ty) const {
15204   assert(Ty->isIntegerTy());
15205 
15206   unsigned BitSize = Ty->getPrimitiveSizeInBits();
15207   return !(BitSize == 0 || BitSize > 64);
15208 }
15209 
15210 bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
15211   if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
15212     return false;
15213   unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
15214   unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
15215   return NumBits1 == 64 && NumBits2 == 32;
15216 }
15217 
15218 bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
15219   if (!VT1.isInteger() || !VT2.isInteger())
15220     return false;
15221   unsigned NumBits1 = VT1.getSizeInBits();
15222   unsigned NumBits2 = VT2.getSizeInBits();
15223   return NumBits1 == 64 && NumBits2 == 32;
15224 }
15225 
15226 bool PPCTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
15227   // Generally speaking, zexts are not free, but they are free when they can be
15228   // folded with other operations.
15229   if (LoadSDNode *LD = dyn_cast<LoadSDNode>(Val)) {
15230     EVT MemVT = LD->getMemoryVT();
15231     if ((MemVT == MVT::i1 || MemVT == MVT::i8 || MemVT == MVT::i16 ||
15232          (Subtarget.isPPC64() && MemVT == MVT::i32)) &&
15233         (LD->getExtensionType() == ISD::NON_EXTLOAD ||
15234          LD->getExtensionType() == ISD::ZEXTLOAD))
15235       return true;
15236   }
15237 
15238   // FIXME: Add other cases...
15239   //  - 32-bit shifts with a zext to i64
15240   //  - zext after ctlz, bswap, etc.
15241   //  - zext after and by a constant mask
15242 
15243   return TargetLowering::isZExtFree(Val, VT2);
15244 }
15245 
15246 bool PPCTargetLowering::isFPExtFree(EVT DestVT, EVT SrcVT) const {
15247   assert(DestVT.isFloatingPoint() && SrcVT.isFloatingPoint() &&
15248          "invalid fpext types");
15249   // Extending to float128 is not free.
15250   if (DestVT == MVT::f128)
15251     return false;
15252   return true;
15253 }
15254 
15255 bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
15256   return isInt<16>(Imm) || isUInt<16>(Imm);
15257 }
15258 
15259 bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
15260   return isInt<16>(Imm) || isUInt<16>(Imm);
15261 }
15262 
15263 bool PPCTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
15264                                                        unsigned,
15265                                                        unsigned,
15266                                                        MachineMemOperand::Flags,
15267                                                        bool *Fast) const {
15268   if (DisablePPCUnaligned)
15269     return false;
15270 
15271   // PowerPC supports unaligned memory access for simple non-vector types.
15272   // Although accessing unaligned addresses is not as efficient as accessing
15273   // aligned addresses, it is generally more efficient than manual expansion,
15274   // and generally only traps for software emulation when crossing page
15275   // boundaries.
15276 
15277   if (!VT.isSimple())
15278     return false;
15279 
15280   if (VT.isFloatingPoint() && !Subtarget.allowsUnalignedFPAccess())
15281     return false;
15282 
15283   if (VT.getSimpleVT().isVector()) {
15284     if (Subtarget.hasVSX()) {
15285       if (VT != MVT::v2f64 && VT != MVT::v2i64 &&
15286           VT != MVT::v4f32 && VT != MVT::v4i32)
15287         return false;
15288     } else {
15289       return false;
15290     }
15291   }
15292 
15293   if (VT == MVT::ppcf128)
15294     return false;
15295 
15296   if (Fast)
15297     *Fast = true;
15298 
15299   return true;
15300 }
15301 
15302 bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(const MachineFunction &MF,
15303                                                    EVT VT) const {
15304   VT = VT.getScalarType();
15305 
15306   if (!VT.isSimple())
15307     return false;
15308 
15309   switch (VT.getSimpleVT().SimpleTy) {
15310   case MVT::f32:
15311   case MVT::f64:
15312     return true;
15313   case MVT::f128:
15314     return (EnableQuadPrecision && Subtarget.hasP9Vector());
15315   default:
15316     break;
15317   }
15318 
15319   return false;
15320 }
15321 
15322 const MCPhysReg *
15323 PPCTargetLowering::getScratchRegisters(CallingConv::ID) const {
15324   // LR is a callee-save register, but we must treat it as clobbered by any call
15325   // site. Hence we include LR in the scratch registers, which are in turn added
15326   // as implicit-defs for stackmaps and patchpoints. The same reasoning applies
15327   // to CTR, which is used by any indirect call.
15328   static const MCPhysReg ScratchRegs[] = {
15329     PPC::X12, PPC::LR8, PPC::CTR8, 0
15330   };
15331 
15332   return ScratchRegs;
15333 }
15334 
15335 unsigned PPCTargetLowering::getExceptionPointerRegister(
15336     const Constant *PersonalityFn) const {
15337   return Subtarget.isPPC64() ? PPC::X3 : PPC::R3;
15338 }
15339 
15340 unsigned PPCTargetLowering::getExceptionSelectorRegister(
15341     const Constant *PersonalityFn) const {
15342   return Subtarget.isPPC64() ? PPC::X4 : PPC::R4;
15343 }
15344 
15345 bool
15346 PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
15347                      EVT VT , unsigned DefinedValues) const {
15348   if (VT == MVT::v2i64)
15349     return Subtarget.hasDirectMove(); // Don't need stack ops with direct moves
15350 
15351   if (Subtarget.hasVSX() || Subtarget.hasQPX())
15352     return true;
15353 
15354   return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
15355 }
15356 
15357 Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
15358   if (DisableILPPref || Subtarget.enableMachineScheduler())
15359     return TargetLowering::getSchedulingPreference(N);
15360 
15361   return Sched::ILP;
15362 }
15363 
15364 // Create a fast isel object.
15365 FastISel *
15366 PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
15367                                   const TargetLibraryInfo *LibInfo) const {
15368   return PPC::createFastISel(FuncInfo, LibInfo);
15369 }
15370 
15371 void PPCTargetLowering::initializeSplitCSR(MachineBasicBlock *Entry) const {
15372   if (!Subtarget.isPPC64()) return;
15373 
15374   // Update IsSplitCSR in PPCFunctionInfo
15375   PPCFunctionInfo *PFI = Entry->getParent()->getInfo<PPCFunctionInfo>();
15376   PFI->setIsSplitCSR(true);
15377 }
15378 
15379 void PPCTargetLowering::insertCopiesSplitCSR(
15380   MachineBasicBlock *Entry,
15381   const SmallVectorImpl<MachineBasicBlock *> &Exits) const {
15382   const PPCRegisterInfo *TRI = Subtarget.getRegisterInfo();
15383   const MCPhysReg *IStart = TRI->getCalleeSavedRegsViaCopy(Entry->getParent());
15384   if (!IStart)
15385     return;
15386 
15387   const TargetInstrInfo *TII = Subtarget.getInstrInfo();
15388   MachineRegisterInfo *MRI = &Entry->getParent()->getRegInfo();
15389   MachineBasicBlock::iterator MBBI = Entry->begin();
15390   for (const MCPhysReg *I = IStart; *I; ++I) {
15391     const TargetRegisterClass *RC = nullptr;
15392     if (PPC::G8RCRegClass.contains(*I))
15393       RC = &PPC::G8RCRegClass;
15394     else if (PPC::F8RCRegClass.contains(*I))
15395       RC = &PPC::F8RCRegClass;
15396     else if (PPC::CRRCRegClass.contains(*I))
15397       RC = &PPC::CRRCRegClass;
15398     else if (PPC::VRRCRegClass.contains(*I))
15399       RC = &PPC::VRRCRegClass;
15400     else
15401       llvm_unreachable("Unexpected register class in CSRsViaCopy!");
15402 
15403     Register NewVR = MRI->createVirtualRegister(RC);
15404     // Create copy from CSR to a virtual register.
15405     // FIXME: this currently does not emit CFI pseudo-instructions, it works
15406     // fine for CXX_FAST_TLS since the C++-style TLS access functions should be
15407     // nounwind. If we want to generalize this later, we may need to emit
15408     // CFI pseudo-instructions.
15409     assert(Entry->getParent()->getFunction().hasFnAttribute(
15410              Attribute::NoUnwind) &&
15411            "Function should be nounwind in insertCopiesSplitCSR!");
15412     Entry->addLiveIn(*I);
15413     BuildMI(*Entry, MBBI, DebugLoc(), TII->get(TargetOpcode::COPY), NewVR)
15414       .addReg(*I);
15415 
15416     // Insert the copy-back instructions right before the terminator.
15417     for (auto *Exit : Exits)
15418       BuildMI(*Exit, Exit->getFirstTerminator(), DebugLoc(),
15419               TII->get(TargetOpcode::COPY), *I)
15420         .addReg(NewVR);
15421   }
15422 }
15423 
15424 // Override to enable LOAD_STACK_GUARD lowering on Linux.
15425 bool PPCTargetLowering::useLoadStackGuardNode() const {
15426   if (!Subtarget.isTargetLinux())
15427     return TargetLowering::useLoadStackGuardNode();
15428   return true;
15429 }
15430 
15431 // Override to disable global variable loading on Linux.
15432 void PPCTargetLowering::insertSSPDeclarations(Module &M) const {
15433   if (!Subtarget.isTargetLinux())
15434     return TargetLowering::insertSSPDeclarations(M);
15435 }
15436 
15437 bool PPCTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT,
15438                                      bool ForCodeSize) const {
15439   if (!VT.isSimple() || !Subtarget.hasVSX())
15440     return false;
15441 
15442   switch(VT.getSimpleVT().SimpleTy) {
15443   default:
15444     // For FP types that are currently not supported by PPC backend, return
15445     // false. Examples: f16, f80.
15446     return false;
15447   case MVT::f32:
15448   case MVT::f64:
15449   case MVT::ppcf128:
15450     return Imm.isPosZero();
15451   }
15452 }
15453 
15454 // For vector shift operation op, fold
15455 // (op x, (and y, ((1 << numbits(x)) - 1))) -> (target op x, y)
15456 static SDValue stripModuloOnShift(const TargetLowering &TLI, SDNode *N,
15457                                   SelectionDAG &DAG) {
15458   SDValue N0 = N->getOperand(0);
15459   SDValue N1 = N->getOperand(1);
15460   EVT VT = N0.getValueType();
15461   unsigned OpSizeInBits = VT.getScalarSizeInBits();
15462   unsigned Opcode = N->getOpcode();
15463   unsigned TargetOpcode;
15464 
15465   switch (Opcode) {
15466   default:
15467     llvm_unreachable("Unexpected shift operation");
15468   case ISD::SHL:
15469     TargetOpcode = PPCISD::SHL;
15470     break;
15471   case ISD::SRL:
15472     TargetOpcode = PPCISD::SRL;
15473     break;
15474   case ISD::SRA:
15475     TargetOpcode = PPCISD::SRA;
15476     break;
15477   }
15478 
15479   if (VT.isVector() && TLI.isOperationLegal(Opcode, VT) &&
15480       N1->getOpcode() == ISD::AND)
15481     if (ConstantSDNode *Mask = isConstOrConstSplat(N1->getOperand(1)))
15482       if (Mask->getZExtValue() == OpSizeInBits - 1)
15483         return DAG.getNode(TargetOpcode, SDLoc(N), VT, N0, N1->getOperand(0));
15484 
15485   return SDValue();
15486 }
15487 
15488 SDValue PPCTargetLowering::combineSHL(SDNode *N, DAGCombinerInfo &DCI) const {
15489   if (auto Value = stripModuloOnShift(*this, N, DCI.DAG))
15490     return Value;
15491 
15492   SDValue N0 = N->getOperand(0);
15493   ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(N->getOperand(1));
15494   if (!Subtarget.isISA3_0() ||
15495       N0.getOpcode() != ISD::SIGN_EXTEND ||
15496       N0.getOperand(0).getValueType() != MVT::i32 ||
15497       CN1 == nullptr || N->getValueType(0) != MVT::i64)
15498     return SDValue();
15499 
15500   // We can't save an operation here if the value is already extended, and
15501   // the existing shift is easier to combine.
15502   SDValue ExtsSrc = N0.getOperand(0);
15503   if (ExtsSrc.getOpcode() == ISD::TRUNCATE &&
15504       ExtsSrc.getOperand(0).getOpcode() == ISD::AssertSext)
15505     return SDValue();
15506 
15507   SDLoc DL(N0);
15508   SDValue ShiftBy = SDValue(CN1, 0);
15509   // We want the shift amount to be i32 on the extswli, but the shift could
15510   // have an i64.
15511   if (ShiftBy.getValueType() == MVT::i64)
15512     ShiftBy = DCI.DAG.getConstant(CN1->getZExtValue(), DL, MVT::i32);
15513 
15514   return DCI.DAG.getNode(PPCISD::EXTSWSLI, DL, MVT::i64, N0->getOperand(0),
15515                          ShiftBy);
15516 }
15517 
15518 SDValue PPCTargetLowering::combineSRA(SDNode *N, DAGCombinerInfo &DCI) const {
15519   if (auto Value = stripModuloOnShift(*this, N, DCI.DAG))
15520     return Value;
15521 
15522   return SDValue();
15523 }
15524 
15525 SDValue PPCTargetLowering::combineSRL(SDNode *N, DAGCombinerInfo &DCI) const {
15526   if (auto Value = stripModuloOnShift(*this, N, DCI.DAG))
15527     return Value;
15528 
15529   return SDValue();
15530 }
15531 
15532 // Transform (add X, (zext(setne Z, C))) -> (addze X, (addic (addi Z, -C), -1))
15533 // Transform (add X, (zext(sete  Z, C))) -> (addze X, (subfic (addi Z, -C), 0))
15534 // When C is zero, the equation (addi Z, -C) can be simplified to Z
15535 // Requirement: -C in [-32768, 32767], X and Z are MVT::i64 types
15536 static SDValue combineADDToADDZE(SDNode *N, SelectionDAG &DAG,
15537                                  const PPCSubtarget &Subtarget) {
15538   if (!Subtarget.isPPC64())
15539     return SDValue();
15540 
15541   SDValue LHS = N->getOperand(0);
15542   SDValue RHS = N->getOperand(1);
15543 
15544   auto isZextOfCompareWithConstant = [](SDValue Op) {
15545     if (Op.getOpcode() != ISD::ZERO_EXTEND || !Op.hasOneUse() ||
15546         Op.getValueType() != MVT::i64)
15547       return false;
15548 
15549     SDValue Cmp = Op.getOperand(0);
15550     if (Cmp.getOpcode() != ISD::SETCC || !Cmp.hasOneUse() ||
15551         Cmp.getOperand(0).getValueType() != MVT::i64)
15552       return false;
15553 
15554     if (auto *Constant = dyn_cast<ConstantSDNode>(Cmp.getOperand(1))) {
15555       int64_t NegConstant = 0 - Constant->getSExtValue();
15556       // Due to the limitations of the addi instruction,
15557       // -C is required to be [-32768, 32767].
15558       return isInt<16>(NegConstant);
15559     }
15560 
15561     return false;
15562   };
15563 
15564   bool LHSHasPattern = isZextOfCompareWithConstant(LHS);
15565   bool RHSHasPattern = isZextOfCompareWithConstant(RHS);
15566 
15567   // If there is a pattern, canonicalize a zext operand to the RHS.
15568   if (LHSHasPattern && !RHSHasPattern)
15569     std::swap(LHS, RHS);
15570   else if (!LHSHasPattern && !RHSHasPattern)
15571     return SDValue();
15572 
15573   SDLoc DL(N);
15574   SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Glue);
15575   SDValue Cmp = RHS.getOperand(0);
15576   SDValue Z = Cmp.getOperand(0);
15577   auto *Constant = dyn_cast<ConstantSDNode>(Cmp.getOperand(1));
15578 
15579   assert(Constant && "Constant Should not be a null pointer.");
15580   int64_t NegConstant = 0 - Constant->getSExtValue();
15581 
15582   switch(cast<CondCodeSDNode>(Cmp.getOperand(2))->get()) {
15583   default: break;
15584   case ISD::SETNE: {
15585     //                                 when C == 0
15586     //                             --> addze X, (addic Z, -1).carry
15587     //                            /
15588     // add X, (zext(setne Z, C))--
15589     //                            \    when -32768 <= -C <= 32767 && C != 0
15590     //                             --> addze X, (addic (addi Z, -C), -1).carry
15591     SDValue Add = DAG.getNode(ISD::ADD, DL, MVT::i64, Z,
15592                               DAG.getConstant(NegConstant, DL, MVT::i64));
15593     SDValue AddOrZ = NegConstant != 0 ? Add : Z;
15594     SDValue Addc = DAG.getNode(ISD::ADDC, DL, DAG.getVTList(MVT::i64, MVT::Glue),
15595                                AddOrZ, DAG.getConstant(-1ULL, DL, MVT::i64));
15596     return DAG.getNode(ISD::ADDE, DL, VTs, LHS, DAG.getConstant(0, DL, MVT::i64),
15597                        SDValue(Addc.getNode(), 1));
15598     }
15599   case ISD::SETEQ: {
15600     //                                 when C == 0
15601     //                             --> addze X, (subfic Z, 0).carry
15602     //                            /
15603     // add X, (zext(sete  Z, C))--
15604     //                            \    when -32768 <= -C <= 32767 && C != 0
15605     //                             --> addze X, (subfic (addi Z, -C), 0).carry
15606     SDValue Add = DAG.getNode(ISD::ADD, DL, MVT::i64, Z,
15607                               DAG.getConstant(NegConstant, DL, MVT::i64));
15608     SDValue AddOrZ = NegConstant != 0 ? Add : Z;
15609     SDValue Subc = DAG.getNode(ISD::SUBC, DL, DAG.getVTList(MVT::i64, MVT::Glue),
15610                                DAG.getConstant(0, DL, MVT::i64), AddOrZ);
15611     return DAG.getNode(ISD::ADDE, DL, VTs, LHS, DAG.getConstant(0, DL, MVT::i64),
15612                        SDValue(Subc.getNode(), 1));
15613     }
15614   }
15615 
15616   return SDValue();
15617 }
15618 
15619 SDValue PPCTargetLowering::combineADD(SDNode *N, DAGCombinerInfo &DCI) const {
15620   if (auto Value = combineADDToADDZE(N, DCI.DAG, Subtarget))
15621     return Value;
15622 
15623   return SDValue();
15624 }
15625 
15626 // Detect TRUNCATE operations on bitcasts of float128 values.
15627 // What we are looking for here is the situtation where we extract a subset
15628 // of bits from a 128 bit float.
15629 // This can be of two forms:
15630 // 1) BITCAST of f128 feeding TRUNCATE
15631 // 2) BITCAST of f128 feeding SRL (a shift) feeding TRUNCATE
15632 // The reason this is required is because we do not have a legal i128 type
15633 // and so we want to prevent having to store the f128 and then reload part
15634 // of it.
15635 SDValue PPCTargetLowering::combineTRUNCATE(SDNode *N,
15636                                            DAGCombinerInfo &DCI) const {
15637   // If we are using CRBits then try that first.
15638   if (Subtarget.useCRBits()) {
15639     // Check if CRBits did anything and return that if it did.
15640     if (SDValue CRTruncValue = DAGCombineTruncBoolExt(N, DCI))
15641       return CRTruncValue;
15642   }
15643 
15644   SDLoc dl(N);
15645   SDValue Op0 = N->getOperand(0);
15646 
15647   // Looking for a truncate of i128 to i64.
15648   if (Op0.getValueType() != MVT::i128 || N->getValueType(0) != MVT::i64)
15649     return SDValue();
15650 
15651   int EltToExtract = DCI.DAG.getDataLayout().isBigEndian() ? 1 : 0;
15652 
15653   // SRL feeding TRUNCATE.
15654   if (Op0.getOpcode() == ISD::SRL) {
15655     ConstantSDNode *ConstNode = dyn_cast<ConstantSDNode>(Op0.getOperand(1));
15656     // The right shift has to be by 64 bits.
15657     if (!ConstNode || ConstNode->getZExtValue() != 64)
15658       return SDValue();
15659 
15660     // Switch the element number to extract.
15661     EltToExtract = EltToExtract ? 0 : 1;
15662     // Update Op0 past the SRL.
15663     Op0 = Op0.getOperand(0);
15664   }
15665 
15666   // BITCAST feeding a TRUNCATE possibly via SRL.
15667   if (Op0.getOpcode() == ISD::BITCAST &&
15668       Op0.getValueType() == MVT::i128 &&
15669       Op0.getOperand(0).getValueType() == MVT::f128) {
15670     SDValue Bitcast = DCI.DAG.getBitcast(MVT::v2i64, Op0.getOperand(0));
15671     return DCI.DAG.getNode(
15672         ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64, Bitcast,
15673         DCI.DAG.getTargetConstant(EltToExtract, dl, MVT::i32));
15674   }
15675   return SDValue();
15676 }
15677 
15678 SDValue PPCTargetLowering::combineMUL(SDNode *N, DAGCombinerInfo &DCI) const {
15679   SelectionDAG &DAG = DCI.DAG;
15680 
15681   ConstantSDNode *ConstOpOrElement = isConstOrConstSplat(N->getOperand(1));
15682   if (!ConstOpOrElement)
15683     return SDValue();
15684 
15685   // An imul is usually smaller than the alternative sequence for legal type.
15686   if (DAG.getMachineFunction().getFunction().hasMinSize() &&
15687       isOperationLegal(ISD::MUL, N->getValueType(0)))
15688     return SDValue();
15689 
15690   auto IsProfitable = [this](bool IsNeg, bool IsAddOne, EVT VT) -> bool {
15691     switch (this->Subtarget.getCPUDirective()) {
15692     default:
15693       // TODO: enhance the condition for subtarget before pwr8
15694       return false;
15695     case PPC::DIR_PWR8:
15696       //  type        mul     add    shl
15697       // scalar        4       1      1
15698       // vector        7       2      2
15699       return true;
15700     case PPC::DIR_PWR9:
15701     case PPC::DIR_PWR_FUTURE:
15702       //  type        mul     add    shl
15703       // scalar        5       2      2
15704       // vector        7       2      2
15705 
15706       // The cycle RATIO of related operations are showed as a table above.
15707       // Because mul is 5(scalar)/7(vector), add/sub/shl are all 2 for both
15708       // scalar and vector type. For 2 instrs patterns, add/sub + shl
15709       // are 4, it is always profitable; but for 3 instrs patterns
15710       // (mul x, -(2^N + 1)) => -(add (shl x, N), x), sub + add + shl are 6.
15711       // So we should only do it for vector type.
15712       return IsAddOne && IsNeg ? VT.isVector() : true;
15713     }
15714   };
15715 
15716   EVT VT = N->getValueType(0);
15717   SDLoc DL(N);
15718 
15719   const APInt &MulAmt = ConstOpOrElement->getAPIntValue();
15720   bool IsNeg = MulAmt.isNegative();
15721   APInt MulAmtAbs = MulAmt.abs();
15722 
15723   if ((MulAmtAbs - 1).isPowerOf2()) {
15724     // (mul x, 2^N + 1) => (add (shl x, N), x)
15725     // (mul x, -(2^N + 1)) => -(add (shl x, N), x)
15726 
15727     if (!IsProfitable(IsNeg, true, VT))
15728       return SDValue();
15729 
15730     SDValue Op0 = N->getOperand(0);
15731     SDValue Op1 =
15732         DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
15733                     DAG.getConstant((MulAmtAbs - 1).logBase2(), DL, VT));
15734     SDValue Res = DAG.getNode(ISD::ADD, DL, VT, Op0, Op1);
15735 
15736     if (!IsNeg)
15737       return Res;
15738 
15739     return DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT), Res);
15740   } else if ((MulAmtAbs + 1).isPowerOf2()) {
15741     // (mul x, 2^N - 1) => (sub (shl x, N), x)
15742     // (mul x, -(2^N - 1)) => (sub x, (shl x, N))
15743 
15744     if (!IsProfitable(IsNeg, false, VT))
15745       return SDValue();
15746 
15747     SDValue Op0 = N->getOperand(0);
15748     SDValue Op1 =
15749         DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
15750                     DAG.getConstant((MulAmtAbs + 1).logBase2(), DL, VT));
15751 
15752     if (!IsNeg)
15753       return DAG.getNode(ISD::SUB, DL, VT, Op1, Op0);
15754     else
15755       return DAG.getNode(ISD::SUB, DL, VT, Op0, Op1);
15756 
15757   } else {
15758     return SDValue();
15759   }
15760 }
15761 
15762 bool PPCTargetLowering::mayBeEmittedAsTailCall(const CallInst *CI) const {
15763   // Only duplicate to increase tail-calls for the 64bit SysV ABIs.
15764   if (!Subtarget.is64BitELFABI())
15765     return false;
15766 
15767   // If not a tail call then no need to proceed.
15768   if (!CI->isTailCall())
15769     return false;
15770 
15771   // If sibling calls have been disabled and tail-calls aren't guaranteed
15772   // there is no reason to duplicate.
15773   auto &TM = getTargetMachine();
15774   if (!TM.Options.GuaranteedTailCallOpt && DisableSCO)
15775     return false;
15776 
15777   // Can't tail call a function called indirectly, or if it has variadic args.
15778   const Function *Callee = CI->getCalledFunction();
15779   if (!Callee || Callee->isVarArg())
15780     return false;
15781 
15782   // Make sure the callee and caller calling conventions are eligible for tco.
15783   const Function *Caller = CI->getParent()->getParent();
15784   if (!areCallingConvEligibleForTCO_64SVR4(Caller->getCallingConv(),
15785                                            CI->getCallingConv()))
15786       return false;
15787 
15788   // If the function is local then we have a good chance at tail-calling it
15789   return getTargetMachine().shouldAssumeDSOLocal(*Caller->getParent(), Callee);
15790 }
15791 
15792 bool PPCTargetLowering::hasBitPreservingFPLogic(EVT VT) const {
15793   if (!Subtarget.hasVSX())
15794     return false;
15795   if (Subtarget.hasP9Vector() && VT == MVT::f128)
15796     return true;
15797   return VT == MVT::f32 || VT == MVT::f64 ||
15798     VT == MVT::v4f32 || VT == MVT::v2f64;
15799 }
15800 
15801 bool PPCTargetLowering::
15802 isMaskAndCmp0FoldingBeneficial(const Instruction &AndI) const {
15803   const Value *Mask = AndI.getOperand(1);
15804   // If the mask is suitable for andi. or andis. we should sink the and.
15805   if (const ConstantInt *CI = dyn_cast<ConstantInt>(Mask)) {
15806     // Can't handle constants wider than 64-bits.
15807     if (CI->getBitWidth() > 64)
15808       return false;
15809     int64_t ConstVal = CI->getZExtValue();
15810     return isUInt<16>(ConstVal) ||
15811       (isUInt<16>(ConstVal >> 16) && !(ConstVal & 0xFFFF));
15812   }
15813 
15814   // For non-constant masks, we can always use the record-form and.
15815   return true;
15816 }
15817 
15818 // Transform (abs (sub (zext a), (zext b))) to (vabsd a b 0)
15819 // Transform (abs (sub (zext a), (zext_invec b))) to (vabsd a b 0)
15820 // Transform (abs (sub (zext_invec a), (zext_invec b))) to (vabsd a b 0)
15821 // Transform (abs (sub (zext_invec a), (zext b))) to (vabsd a b 0)
15822 // Transform (abs (sub a, b) to (vabsd a b 1)) if a & b of type v4i32
15823 SDValue PPCTargetLowering::combineABS(SDNode *N, DAGCombinerInfo &DCI) const {
15824   assert((N->getOpcode() == ISD::ABS) && "Need ABS node here");
15825   assert(Subtarget.hasP9Altivec() &&
15826          "Only combine this when P9 altivec supported!");
15827   EVT VT = N->getValueType(0);
15828   if (VT != MVT::v4i32 && VT != MVT::v8i16 && VT != MVT::v16i8)
15829     return SDValue();
15830 
15831   SelectionDAG &DAG = DCI.DAG;
15832   SDLoc dl(N);
15833   if (N->getOperand(0).getOpcode() == ISD::SUB) {
15834     // Even for signed integers, if it's known to be positive (as signed
15835     // integer) due to zero-extended inputs.
15836     unsigned SubOpcd0 = N->getOperand(0)->getOperand(0).getOpcode();
15837     unsigned SubOpcd1 = N->getOperand(0)->getOperand(1).getOpcode();
15838     if ((SubOpcd0 == ISD::ZERO_EXTEND ||
15839          SubOpcd0 == ISD::ZERO_EXTEND_VECTOR_INREG) &&
15840         (SubOpcd1 == ISD::ZERO_EXTEND ||
15841          SubOpcd1 == ISD::ZERO_EXTEND_VECTOR_INREG)) {
15842       return DAG.getNode(PPCISD::VABSD, dl, N->getOperand(0).getValueType(),
15843                          N->getOperand(0)->getOperand(0),
15844                          N->getOperand(0)->getOperand(1),
15845                          DAG.getTargetConstant(0, dl, MVT::i32));
15846     }
15847 
15848     // For type v4i32, it can be optimized with xvnegsp + vabsduw
15849     if (N->getOperand(0).getValueType() == MVT::v4i32 &&
15850         N->getOperand(0).hasOneUse()) {
15851       return DAG.getNode(PPCISD::VABSD, dl, N->getOperand(0).getValueType(),
15852                          N->getOperand(0)->getOperand(0),
15853                          N->getOperand(0)->getOperand(1),
15854                          DAG.getTargetConstant(1, dl, MVT::i32));
15855     }
15856   }
15857 
15858   return SDValue();
15859 }
15860 
15861 // For type v4i32/v8ii16/v16i8, transform
15862 // from (vselect (setcc a, b, setugt), (sub a, b), (sub b, a)) to (vabsd a, b)
15863 // from (vselect (setcc a, b, setuge), (sub a, b), (sub b, a)) to (vabsd a, b)
15864 // from (vselect (setcc a, b, setult), (sub b, a), (sub a, b)) to (vabsd a, b)
15865 // from (vselect (setcc a, b, setule), (sub b, a), (sub a, b)) to (vabsd a, b)
15866 SDValue PPCTargetLowering::combineVSelect(SDNode *N,
15867                                           DAGCombinerInfo &DCI) const {
15868   assert((N->getOpcode() == ISD::VSELECT) && "Need VSELECT node here");
15869   assert(Subtarget.hasP9Altivec() &&
15870          "Only combine this when P9 altivec supported!");
15871 
15872   SelectionDAG &DAG = DCI.DAG;
15873   SDLoc dl(N);
15874   SDValue Cond = N->getOperand(0);
15875   SDValue TrueOpnd = N->getOperand(1);
15876   SDValue FalseOpnd = N->getOperand(2);
15877   EVT VT = N->getOperand(1).getValueType();
15878 
15879   if (Cond.getOpcode() != ISD::SETCC || TrueOpnd.getOpcode() != ISD::SUB ||
15880       FalseOpnd.getOpcode() != ISD::SUB)
15881     return SDValue();
15882 
15883   // ABSD only available for type v4i32/v8i16/v16i8
15884   if (VT != MVT::v4i32 && VT != MVT::v8i16 && VT != MVT::v16i8)
15885     return SDValue();
15886 
15887   // At least to save one more dependent computation
15888   if (!(Cond.hasOneUse() || TrueOpnd.hasOneUse() || FalseOpnd.hasOneUse()))
15889     return SDValue();
15890 
15891   ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
15892 
15893   // Can only handle unsigned comparison here
15894   switch (CC) {
15895   default:
15896     return SDValue();
15897   case ISD::SETUGT:
15898   case ISD::SETUGE:
15899     break;
15900   case ISD::SETULT:
15901   case ISD::SETULE:
15902     std::swap(TrueOpnd, FalseOpnd);
15903     break;
15904   }
15905 
15906   SDValue CmpOpnd1 = Cond.getOperand(0);
15907   SDValue CmpOpnd2 = Cond.getOperand(1);
15908 
15909   // SETCC CmpOpnd1 CmpOpnd2 cond
15910   // TrueOpnd = CmpOpnd1 - CmpOpnd2
15911   // FalseOpnd = CmpOpnd2 - CmpOpnd1
15912   if (TrueOpnd.getOperand(0) == CmpOpnd1 &&
15913       TrueOpnd.getOperand(1) == CmpOpnd2 &&
15914       FalseOpnd.getOperand(0) == CmpOpnd2 &&
15915       FalseOpnd.getOperand(1) == CmpOpnd1) {
15916     return DAG.getNode(PPCISD::VABSD, dl, N->getOperand(1).getValueType(),
15917                        CmpOpnd1, CmpOpnd2,
15918                        DAG.getTargetConstant(0, dl, MVT::i32));
15919   }
15920 
15921   return SDValue();
15922 }
15923