1 //===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // This file implements the PPCISelLowering class. 11 // 12 //===----------------------------------------------------------------------===// 13 14 #include "PPCISelLowering.h" 15 #include "MCTargetDesc/PPCPredicates.h" 16 #include "PPCCallingConv.h" 17 #include "PPCMachineFunctionInfo.h" 18 #include "PPCPerfectShuffle.h" 19 #include "PPCTargetMachine.h" 20 #include "PPCTargetObjectFile.h" 21 #include "llvm/ADT/STLExtras.h" 22 #include "llvm/ADT/StringSwitch.h" 23 #include "llvm/ADT/Triple.h" 24 #include "llvm/CodeGen/CallingConvLower.h" 25 #include "llvm/CodeGen/MachineFrameInfo.h" 26 #include "llvm/CodeGen/MachineFunction.h" 27 #include "llvm/CodeGen/MachineInstrBuilder.h" 28 #include "llvm/CodeGen/MachineLoopInfo.h" 29 #include "llvm/CodeGen/MachineRegisterInfo.h" 30 #include "llvm/CodeGen/SelectionDAG.h" 31 #include "llvm/CodeGen/TargetLoweringObjectFileImpl.h" 32 #include "llvm/IR/CallingConv.h" 33 #include "llvm/IR/Constants.h" 34 #include "llvm/IR/DerivedTypes.h" 35 #include "llvm/IR/Function.h" 36 #include "llvm/IR/Intrinsics.h" 37 #include "llvm/Support/CommandLine.h" 38 #include "llvm/Support/ErrorHandling.h" 39 #include "llvm/Support/MathExtras.h" 40 #include "llvm/Support/raw_ostream.h" 41 #include "llvm/Target/TargetOptions.h" 42 43 using namespace llvm; 44 45 // FIXME: Remove this once soft-float is supported. 46 static cl::opt<bool> DisablePPCFloatInVariadic("disable-ppc-float-in-variadic", 47 cl::desc("disable saving float registers for va_start on PPC"), cl::Hidden); 48 49 static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc", 50 cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden); 51 52 static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref", 53 cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden); 54 55 static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned", 56 cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden); 57 58 // FIXME: Remove this once the bug has been fixed! 59 extern cl::opt<bool> ANDIGlueBug; 60 61 PPCTargetLowering::PPCTargetLowering(const PPCTargetMachine &TM, 62 const PPCSubtarget &STI) 63 : TargetLowering(TM), Subtarget(STI) { 64 // Use _setjmp/_longjmp instead of setjmp/longjmp. 65 setUseUnderscoreSetJmp(true); 66 setUseUnderscoreLongJmp(true); 67 68 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all 69 // arguments are at least 4/8 bytes aligned. 70 bool isPPC64 = Subtarget.isPPC64(); 71 setMinStackArgumentAlignment(isPPC64 ? 8:4); 72 73 // Set up the register classes. 74 addRegisterClass(MVT::i32, &PPC::GPRCRegClass); 75 addRegisterClass(MVT::f32, &PPC::F4RCRegClass); 76 addRegisterClass(MVT::f64, &PPC::F8RCRegClass); 77 78 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD 79 for (MVT VT : MVT::integer_valuetypes()) { 80 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote); 81 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i8, Expand); 82 } 83 84 setTruncStoreAction(MVT::f64, MVT::f32, Expand); 85 86 // PowerPC has pre-inc load and store's. 87 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal); 88 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal); 89 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal); 90 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal); 91 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal); 92 setIndexedLoadAction(ISD::PRE_INC, MVT::f32, Legal); 93 setIndexedLoadAction(ISD::PRE_INC, MVT::f64, Legal); 94 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal); 95 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal); 96 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal); 97 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal); 98 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal); 99 setIndexedStoreAction(ISD::PRE_INC, MVT::f32, Legal); 100 setIndexedStoreAction(ISD::PRE_INC, MVT::f64, Legal); 101 102 if (Subtarget.useCRBits()) { 103 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); 104 105 if (isPPC64 || Subtarget.hasFPCVT()) { 106 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote); 107 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1, 108 isPPC64 ? MVT::i64 : MVT::i32); 109 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote); 110 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1, 111 isPPC64 ? MVT::i64 : MVT::i32); 112 } else { 113 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom); 114 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom); 115 } 116 117 // PowerPC does not support direct load / store of condition registers 118 setOperationAction(ISD::LOAD, MVT::i1, Custom); 119 setOperationAction(ISD::STORE, MVT::i1, Custom); 120 121 // FIXME: Remove this once the ANDI glue bug is fixed: 122 if (ANDIGlueBug) 123 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom); 124 125 for (MVT VT : MVT::integer_valuetypes()) { 126 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote); 127 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote); 128 setTruncStoreAction(VT, MVT::i1, Expand); 129 } 130 131 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass); 132 } 133 134 // This is used in the ppcf128->int sequence. Note it has different semantics 135 // from FP_ROUND: that rounds to nearest, this rounds to zero. 136 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom); 137 138 // We do not currently implement these libm ops for PowerPC. 139 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand); 140 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand); 141 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand); 142 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand); 143 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand); 144 setOperationAction(ISD::FREM, MVT::ppcf128, Expand); 145 146 // PowerPC has no SREM/UREM instructions 147 setOperationAction(ISD::SREM, MVT::i32, Expand); 148 setOperationAction(ISD::UREM, MVT::i32, Expand); 149 setOperationAction(ISD::SREM, MVT::i64, Expand); 150 setOperationAction(ISD::UREM, MVT::i64, Expand); 151 152 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM. 153 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand); 154 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand); 155 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand); 156 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand); 157 setOperationAction(ISD::UDIVREM, MVT::i32, Expand); 158 setOperationAction(ISD::SDIVREM, MVT::i32, Expand); 159 setOperationAction(ISD::UDIVREM, MVT::i64, Expand); 160 setOperationAction(ISD::SDIVREM, MVT::i64, Expand); 161 162 // We don't support sin/cos/sqrt/fmod/pow 163 setOperationAction(ISD::FSIN , MVT::f64, Expand); 164 setOperationAction(ISD::FCOS , MVT::f64, Expand); 165 setOperationAction(ISD::FSINCOS, MVT::f64, Expand); 166 setOperationAction(ISD::FREM , MVT::f64, Expand); 167 setOperationAction(ISD::FPOW , MVT::f64, Expand); 168 setOperationAction(ISD::FMA , MVT::f64, Legal); 169 setOperationAction(ISD::FSIN , MVT::f32, Expand); 170 setOperationAction(ISD::FCOS , MVT::f32, Expand); 171 setOperationAction(ISD::FSINCOS, MVT::f32, Expand); 172 setOperationAction(ISD::FREM , MVT::f32, Expand); 173 setOperationAction(ISD::FPOW , MVT::f32, Expand); 174 setOperationAction(ISD::FMA , MVT::f32, Legal); 175 176 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom); 177 178 // If we're enabling GP optimizations, use hardware square root 179 if (!Subtarget.hasFSQRT() && 180 !(TM.Options.UnsafeFPMath && Subtarget.hasFRSQRTE() && 181 Subtarget.hasFRE())) 182 setOperationAction(ISD::FSQRT, MVT::f64, Expand); 183 184 if (!Subtarget.hasFSQRT() && 185 !(TM.Options.UnsafeFPMath && Subtarget.hasFRSQRTES() && 186 Subtarget.hasFRES())) 187 setOperationAction(ISD::FSQRT, MVT::f32, Expand); 188 189 if (Subtarget.hasFCPSGN()) { 190 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal); 191 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal); 192 } else { 193 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); 194 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand); 195 } 196 197 if (Subtarget.hasFPRND()) { 198 setOperationAction(ISD::FFLOOR, MVT::f64, Legal); 199 setOperationAction(ISD::FCEIL, MVT::f64, Legal); 200 setOperationAction(ISD::FTRUNC, MVT::f64, Legal); 201 setOperationAction(ISD::FROUND, MVT::f64, Legal); 202 203 setOperationAction(ISD::FFLOOR, MVT::f32, Legal); 204 setOperationAction(ISD::FCEIL, MVT::f32, Legal); 205 setOperationAction(ISD::FTRUNC, MVT::f32, Legal); 206 setOperationAction(ISD::FROUND, MVT::f32, Legal); 207 } 208 209 // PowerPC does not have BSWAP, CTPOP or CTTZ 210 setOperationAction(ISD::BSWAP, MVT::i32 , Expand); 211 setOperationAction(ISD::CTTZ , MVT::i32 , Expand); 212 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand); 213 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand); 214 setOperationAction(ISD::BSWAP, MVT::i64 , Expand); 215 setOperationAction(ISD::CTTZ , MVT::i64 , Expand); 216 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand); 217 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand); 218 219 if (Subtarget.hasPOPCNTD()) { 220 setOperationAction(ISD::CTPOP, MVT::i32 , Legal); 221 setOperationAction(ISD::CTPOP, MVT::i64 , Legal); 222 } else { 223 setOperationAction(ISD::CTPOP, MVT::i32 , Expand); 224 setOperationAction(ISD::CTPOP, MVT::i64 , Expand); 225 } 226 227 // PowerPC does not have ROTR 228 setOperationAction(ISD::ROTR, MVT::i32 , Expand); 229 setOperationAction(ISD::ROTR, MVT::i64 , Expand); 230 231 if (!Subtarget.useCRBits()) { 232 // PowerPC does not have Select 233 setOperationAction(ISD::SELECT, MVT::i32, Expand); 234 setOperationAction(ISD::SELECT, MVT::i64, Expand); 235 setOperationAction(ISD::SELECT, MVT::f32, Expand); 236 setOperationAction(ISD::SELECT, MVT::f64, Expand); 237 } 238 239 // PowerPC wants to turn select_cc of FP into fsel when possible. 240 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom); 241 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom); 242 243 // PowerPC wants to optimize integer setcc a bit 244 if (!Subtarget.useCRBits()) 245 setOperationAction(ISD::SETCC, MVT::i32, Custom); 246 247 // PowerPC does not have BRCOND which requires SetCC 248 if (!Subtarget.useCRBits()) 249 setOperationAction(ISD::BRCOND, MVT::Other, Expand); 250 251 setOperationAction(ISD::BR_JT, MVT::Other, Expand); 252 253 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores. 254 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); 255 256 // PowerPC does not have [U|S]INT_TO_FP 257 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand); 258 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand); 259 260 setOperationAction(ISD::BITCAST, MVT::f32, Expand); 261 setOperationAction(ISD::BITCAST, MVT::i32, Expand); 262 setOperationAction(ISD::BITCAST, MVT::i64, Expand); 263 setOperationAction(ISD::BITCAST, MVT::f64, Expand); 264 265 // We cannot sextinreg(i1). Expand to shifts. 266 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); 267 268 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support 269 // SjLj exception handling but a light-weight setjmp/longjmp replacement to 270 // support continuation, user-level threading, and etc.. As a result, no 271 // other SjLj exception interfaces are implemented and please don't build 272 // your own exception handling based on them. 273 // LLVM/Clang supports zero-cost DWARF exception handling. 274 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom); 275 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom); 276 277 // We want to legalize GlobalAddress and ConstantPool nodes into the 278 // appropriate instructions to materialize the address. 279 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom); 280 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom); 281 setOperationAction(ISD::BlockAddress, MVT::i32, Custom); 282 setOperationAction(ISD::ConstantPool, MVT::i32, Custom); 283 setOperationAction(ISD::JumpTable, MVT::i32, Custom); 284 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom); 285 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom); 286 setOperationAction(ISD::BlockAddress, MVT::i64, Custom); 287 setOperationAction(ISD::ConstantPool, MVT::i64, Custom); 288 setOperationAction(ISD::JumpTable, MVT::i64, Custom); 289 290 // TRAP is legal. 291 setOperationAction(ISD::TRAP, MVT::Other, Legal); 292 293 // TRAMPOLINE is custom lowered. 294 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom); 295 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom); 296 297 // VASTART needs to be custom lowered to use the VarArgsFrameIndex 298 setOperationAction(ISD::VASTART , MVT::Other, Custom); 299 300 if (Subtarget.isSVR4ABI()) { 301 if (isPPC64) { 302 // VAARG always uses double-word chunks, so promote anything smaller. 303 setOperationAction(ISD::VAARG, MVT::i1, Promote); 304 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64); 305 setOperationAction(ISD::VAARG, MVT::i8, Promote); 306 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64); 307 setOperationAction(ISD::VAARG, MVT::i16, Promote); 308 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64); 309 setOperationAction(ISD::VAARG, MVT::i32, Promote); 310 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64); 311 setOperationAction(ISD::VAARG, MVT::Other, Expand); 312 } else { 313 // VAARG is custom lowered with the 32-bit SVR4 ABI. 314 setOperationAction(ISD::VAARG, MVT::Other, Custom); 315 setOperationAction(ISD::VAARG, MVT::i64, Custom); 316 } 317 } else 318 setOperationAction(ISD::VAARG, MVT::Other, Expand); 319 320 if (Subtarget.isSVR4ABI() && !isPPC64) 321 // VACOPY is custom lowered with the 32-bit SVR4 ABI. 322 setOperationAction(ISD::VACOPY , MVT::Other, Custom); 323 else 324 setOperationAction(ISD::VACOPY , MVT::Other, Expand); 325 326 // Use the default implementation. 327 setOperationAction(ISD::VAEND , MVT::Other, Expand); 328 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand); 329 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom); 330 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom); 331 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom); 332 333 // We want to custom lower some of our intrinsics. 334 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom); 335 336 // To handle counter-based loop conditions. 337 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom); 338 339 // Comparisons that require checking two conditions. 340 setCondCodeAction(ISD::SETULT, MVT::f32, Expand); 341 setCondCodeAction(ISD::SETULT, MVT::f64, Expand); 342 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand); 343 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand); 344 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand); 345 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand); 346 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand); 347 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand); 348 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand); 349 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand); 350 setCondCodeAction(ISD::SETONE, MVT::f32, Expand); 351 setCondCodeAction(ISD::SETONE, MVT::f64, Expand); 352 353 if (Subtarget.has64BitSupport()) { 354 // They also have instructions for converting between i64 and fp. 355 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom); 356 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand); 357 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom); 358 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand); 359 // This is just the low 32 bits of a (signed) fp->i64 conversion. 360 // We cannot do this with Promote because i64 is not a legal type. 361 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom); 362 363 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64()) 364 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom); 365 } else { 366 // PowerPC does not have FP_TO_UINT on 32-bit implementations. 367 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand); 368 } 369 370 // With the instructions enabled under FPCVT, we can do everything. 371 if (Subtarget.hasFPCVT()) { 372 if (Subtarget.has64BitSupport()) { 373 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom); 374 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom); 375 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom); 376 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom); 377 } 378 379 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); 380 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom); 381 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom); 382 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom); 383 } 384 385 if (Subtarget.use64BitRegs()) { 386 // 64-bit PowerPC implementations can support i64 types directly 387 addRegisterClass(MVT::i64, &PPC::G8RCRegClass); 388 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or 389 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand); 390 // 64-bit PowerPC wants to expand i128 shifts itself. 391 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom); 392 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom); 393 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom); 394 } else { 395 // 32-bit PowerPC wants to expand i64 shifts itself. 396 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom); 397 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom); 398 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom); 399 } 400 401 if (Subtarget.hasAltivec()) { 402 // First set operation action for all vector types to expand. Then we 403 // will selectively turn on ones that can be effectively codegen'd. 404 for (MVT VT : MVT::vector_valuetypes()) { 405 // add/sub are legal for all supported vector VT's. 406 setOperationAction(ISD::ADD , VT, Legal); 407 setOperationAction(ISD::SUB , VT, Legal); 408 409 // Vector instructions introduced in P8 410 if (Subtarget.hasP8Altivec() && (VT.SimpleTy != MVT::v1i128)) { 411 setOperationAction(ISD::CTPOP, VT, Legal); 412 setOperationAction(ISD::CTLZ, VT, Legal); 413 } 414 else { 415 setOperationAction(ISD::CTPOP, VT, Expand); 416 setOperationAction(ISD::CTLZ, VT, Expand); 417 } 418 419 // We promote all shuffles to v16i8. 420 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote); 421 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8); 422 423 // We promote all non-typed operations to v4i32. 424 setOperationAction(ISD::AND , VT, Promote); 425 AddPromotedToType (ISD::AND , VT, MVT::v4i32); 426 setOperationAction(ISD::OR , VT, Promote); 427 AddPromotedToType (ISD::OR , VT, MVT::v4i32); 428 setOperationAction(ISD::XOR , VT, Promote); 429 AddPromotedToType (ISD::XOR , VT, MVT::v4i32); 430 setOperationAction(ISD::LOAD , VT, Promote); 431 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32); 432 setOperationAction(ISD::SELECT, VT, Promote); 433 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32); 434 setOperationAction(ISD::STORE, VT, Promote); 435 AddPromotedToType (ISD::STORE, VT, MVT::v4i32); 436 437 // No other operations are legal. 438 setOperationAction(ISD::MUL , VT, Expand); 439 setOperationAction(ISD::SDIV, VT, Expand); 440 setOperationAction(ISD::SREM, VT, Expand); 441 setOperationAction(ISD::UDIV, VT, Expand); 442 setOperationAction(ISD::UREM, VT, Expand); 443 setOperationAction(ISD::FDIV, VT, Expand); 444 setOperationAction(ISD::FREM, VT, Expand); 445 setOperationAction(ISD::FNEG, VT, Expand); 446 setOperationAction(ISD::FSQRT, VT, Expand); 447 setOperationAction(ISD::FLOG, VT, Expand); 448 setOperationAction(ISD::FLOG10, VT, Expand); 449 setOperationAction(ISD::FLOG2, VT, Expand); 450 setOperationAction(ISD::FEXP, VT, Expand); 451 setOperationAction(ISD::FEXP2, VT, Expand); 452 setOperationAction(ISD::FSIN, VT, Expand); 453 setOperationAction(ISD::FCOS, VT, Expand); 454 setOperationAction(ISD::FABS, VT, Expand); 455 setOperationAction(ISD::FPOWI, VT, Expand); 456 setOperationAction(ISD::FFLOOR, VT, Expand); 457 setOperationAction(ISD::FCEIL, VT, Expand); 458 setOperationAction(ISD::FTRUNC, VT, Expand); 459 setOperationAction(ISD::FRINT, VT, Expand); 460 setOperationAction(ISD::FNEARBYINT, VT, Expand); 461 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand); 462 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand); 463 setOperationAction(ISD::BUILD_VECTOR, VT, Expand); 464 setOperationAction(ISD::MULHU, VT, Expand); 465 setOperationAction(ISD::MULHS, VT, Expand); 466 setOperationAction(ISD::UMUL_LOHI, VT, Expand); 467 setOperationAction(ISD::SMUL_LOHI, VT, Expand); 468 setOperationAction(ISD::UDIVREM, VT, Expand); 469 setOperationAction(ISD::SDIVREM, VT, Expand); 470 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand); 471 setOperationAction(ISD::FPOW, VT, Expand); 472 setOperationAction(ISD::BSWAP, VT, Expand); 473 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand); 474 setOperationAction(ISD::CTTZ, VT, Expand); 475 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand); 476 setOperationAction(ISD::VSELECT, VT, Expand); 477 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand); 478 479 for (MVT InnerVT : MVT::vector_valuetypes()) { 480 setTruncStoreAction(VT, InnerVT, Expand); 481 setLoadExtAction(ISD::SEXTLOAD, VT, InnerVT, Expand); 482 setLoadExtAction(ISD::ZEXTLOAD, VT, InnerVT, Expand); 483 setLoadExtAction(ISD::EXTLOAD, VT, InnerVT, Expand); 484 } 485 } 486 487 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle 488 // with merges, splats, etc. 489 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom); 490 491 setOperationAction(ISD::AND , MVT::v4i32, Legal); 492 setOperationAction(ISD::OR , MVT::v4i32, Legal); 493 setOperationAction(ISD::XOR , MVT::v4i32, Legal); 494 setOperationAction(ISD::LOAD , MVT::v4i32, Legal); 495 setOperationAction(ISD::SELECT, MVT::v4i32, 496 Subtarget.useCRBits() ? Legal : Expand); 497 setOperationAction(ISD::STORE , MVT::v4i32, Legal); 498 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal); 499 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal); 500 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal); 501 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal); 502 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal); 503 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal); 504 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal); 505 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal); 506 507 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass); 508 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass); 509 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass); 510 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass); 511 512 setOperationAction(ISD::MUL, MVT::v4f32, Legal); 513 setOperationAction(ISD::FMA, MVT::v4f32, Legal); 514 515 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) { 516 setOperationAction(ISD::FDIV, MVT::v4f32, Legal); 517 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal); 518 } 519 520 521 if (Subtarget.hasP8Altivec()) 522 setOperationAction(ISD::MUL, MVT::v4i32, Legal); 523 else 524 setOperationAction(ISD::MUL, MVT::v4i32, Custom); 525 526 setOperationAction(ISD::MUL, MVT::v8i16, Custom); 527 setOperationAction(ISD::MUL, MVT::v16i8, Custom); 528 529 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom); 530 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom); 531 532 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom); 533 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom); 534 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom); 535 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom); 536 537 // Altivec does not contain unordered floating-point compare instructions 538 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand); 539 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand); 540 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand); 541 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand); 542 543 if (Subtarget.hasVSX()) { 544 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal); 545 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal); 546 547 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal); 548 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal); 549 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal); 550 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal); 551 setOperationAction(ISD::FROUND, MVT::v2f64, Legal); 552 553 setOperationAction(ISD::FROUND, MVT::v4f32, Legal); 554 555 setOperationAction(ISD::MUL, MVT::v2f64, Legal); 556 setOperationAction(ISD::FMA, MVT::v2f64, Legal); 557 558 setOperationAction(ISD::FDIV, MVT::v2f64, Legal); 559 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal); 560 561 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal); 562 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal); 563 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal); 564 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal); 565 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal); 566 567 // Share the Altivec comparison restrictions. 568 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand); 569 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand); 570 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand); 571 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand); 572 573 setOperationAction(ISD::LOAD, MVT::v2f64, Legal); 574 setOperationAction(ISD::STORE, MVT::v2f64, Legal); 575 576 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal); 577 578 if (Subtarget.hasP8Vector()) 579 addRegisterClass(MVT::f32, &PPC::VSSRCRegClass); 580 581 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass); 582 583 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass); 584 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass); 585 586 if (Subtarget.hasP8Altivec()) { 587 setOperationAction(ISD::SHL, MVT::v2i64, Legal); 588 setOperationAction(ISD::SRA, MVT::v2i64, Legal); 589 setOperationAction(ISD::SRL, MVT::v2i64, Legal); 590 591 setOperationAction(ISD::SETCC, MVT::v2i64, Legal); 592 } 593 else { 594 setOperationAction(ISD::SHL, MVT::v2i64, Expand); 595 setOperationAction(ISD::SRA, MVT::v2i64, Expand); 596 setOperationAction(ISD::SRL, MVT::v2i64, Expand); 597 598 setOperationAction(ISD::SETCC, MVT::v2i64, Custom); 599 600 // VSX v2i64 only supports non-arithmetic operations. 601 setOperationAction(ISD::ADD, MVT::v2i64, Expand); 602 setOperationAction(ISD::SUB, MVT::v2i64, Expand); 603 } 604 605 setOperationAction(ISD::LOAD, MVT::v2i64, Promote); 606 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64); 607 setOperationAction(ISD::STORE, MVT::v2i64, Promote); 608 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64); 609 610 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal); 611 612 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal); 613 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal); 614 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal); 615 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal); 616 617 // Vector operation legalization checks the result type of 618 // SIGN_EXTEND_INREG, overall legalization checks the inner type. 619 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal); 620 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal); 621 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom); 622 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom); 623 624 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass); 625 } 626 627 if (Subtarget.hasP8Altivec()) { 628 addRegisterClass(MVT::v2i64, &PPC::VRRCRegClass); 629 addRegisterClass(MVT::v1i128, &PPC::VRRCRegClass); 630 } 631 } 632 633 if (Subtarget.hasQPX()) { 634 setOperationAction(ISD::FADD, MVT::v4f64, Legal); 635 setOperationAction(ISD::FSUB, MVT::v4f64, Legal); 636 setOperationAction(ISD::FMUL, MVT::v4f64, Legal); 637 setOperationAction(ISD::FREM, MVT::v4f64, Expand); 638 639 setOperationAction(ISD::FCOPYSIGN, MVT::v4f64, Legal); 640 setOperationAction(ISD::FGETSIGN, MVT::v4f64, Expand); 641 642 setOperationAction(ISD::LOAD , MVT::v4f64, Custom); 643 setOperationAction(ISD::STORE , MVT::v4f64, Custom); 644 645 setTruncStoreAction(MVT::v4f64, MVT::v4f32, Custom); 646 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f32, Custom); 647 648 if (!Subtarget.useCRBits()) 649 setOperationAction(ISD::SELECT, MVT::v4f64, Expand); 650 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal); 651 652 setOperationAction(ISD::EXTRACT_VECTOR_ELT , MVT::v4f64, Legal); 653 setOperationAction(ISD::INSERT_VECTOR_ELT , MVT::v4f64, Expand); 654 setOperationAction(ISD::CONCAT_VECTORS , MVT::v4f64, Expand); 655 setOperationAction(ISD::EXTRACT_SUBVECTOR , MVT::v4f64, Expand); 656 setOperationAction(ISD::VECTOR_SHUFFLE , MVT::v4f64, Custom); 657 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f64, Legal); 658 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom); 659 660 setOperationAction(ISD::FP_TO_SINT , MVT::v4f64, Legal); 661 setOperationAction(ISD::FP_TO_UINT , MVT::v4f64, Expand); 662 663 setOperationAction(ISD::FP_ROUND , MVT::v4f32, Legal); 664 setOperationAction(ISD::FP_ROUND_INREG , MVT::v4f32, Expand); 665 setOperationAction(ISD::FP_EXTEND, MVT::v4f64, Legal); 666 667 setOperationAction(ISD::FNEG , MVT::v4f64, Legal); 668 setOperationAction(ISD::FABS , MVT::v4f64, Legal); 669 setOperationAction(ISD::FSIN , MVT::v4f64, Expand); 670 setOperationAction(ISD::FCOS , MVT::v4f64, Expand); 671 setOperationAction(ISD::FPOWI , MVT::v4f64, Expand); 672 setOperationAction(ISD::FPOW , MVT::v4f64, Expand); 673 setOperationAction(ISD::FLOG , MVT::v4f64, Expand); 674 setOperationAction(ISD::FLOG2 , MVT::v4f64, Expand); 675 setOperationAction(ISD::FLOG10 , MVT::v4f64, Expand); 676 setOperationAction(ISD::FEXP , MVT::v4f64, Expand); 677 setOperationAction(ISD::FEXP2 , MVT::v4f64, Expand); 678 679 setOperationAction(ISD::FMINNUM, MVT::v4f64, Legal); 680 setOperationAction(ISD::FMAXNUM, MVT::v4f64, Legal); 681 682 setIndexedLoadAction(ISD::PRE_INC, MVT::v4f64, Legal); 683 setIndexedStoreAction(ISD::PRE_INC, MVT::v4f64, Legal); 684 685 addRegisterClass(MVT::v4f64, &PPC::QFRCRegClass); 686 687 setOperationAction(ISD::FADD, MVT::v4f32, Legal); 688 setOperationAction(ISD::FSUB, MVT::v4f32, Legal); 689 setOperationAction(ISD::FMUL, MVT::v4f32, Legal); 690 setOperationAction(ISD::FREM, MVT::v4f32, Expand); 691 692 setOperationAction(ISD::FCOPYSIGN, MVT::v4f32, Legal); 693 setOperationAction(ISD::FGETSIGN, MVT::v4f32, Expand); 694 695 setOperationAction(ISD::LOAD , MVT::v4f32, Custom); 696 setOperationAction(ISD::STORE , MVT::v4f32, Custom); 697 698 if (!Subtarget.useCRBits()) 699 setOperationAction(ISD::SELECT, MVT::v4f32, Expand); 700 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal); 701 702 setOperationAction(ISD::EXTRACT_VECTOR_ELT , MVT::v4f32, Legal); 703 setOperationAction(ISD::INSERT_VECTOR_ELT , MVT::v4f32, Expand); 704 setOperationAction(ISD::CONCAT_VECTORS , MVT::v4f32, Expand); 705 setOperationAction(ISD::EXTRACT_SUBVECTOR , MVT::v4f32, Expand); 706 setOperationAction(ISD::VECTOR_SHUFFLE , MVT::v4f32, Custom); 707 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Legal); 708 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom); 709 710 setOperationAction(ISD::FP_TO_SINT , MVT::v4f32, Legal); 711 setOperationAction(ISD::FP_TO_UINT , MVT::v4f32, Expand); 712 713 setOperationAction(ISD::FNEG , MVT::v4f32, Legal); 714 setOperationAction(ISD::FABS , MVT::v4f32, Legal); 715 setOperationAction(ISD::FSIN , MVT::v4f32, Expand); 716 setOperationAction(ISD::FCOS , MVT::v4f32, Expand); 717 setOperationAction(ISD::FPOWI , MVT::v4f32, Expand); 718 setOperationAction(ISD::FPOW , MVT::v4f32, Expand); 719 setOperationAction(ISD::FLOG , MVT::v4f32, Expand); 720 setOperationAction(ISD::FLOG2 , MVT::v4f32, Expand); 721 setOperationAction(ISD::FLOG10 , MVT::v4f32, Expand); 722 setOperationAction(ISD::FEXP , MVT::v4f32, Expand); 723 setOperationAction(ISD::FEXP2 , MVT::v4f32, Expand); 724 725 setOperationAction(ISD::FMINNUM, MVT::v4f32, Legal); 726 setOperationAction(ISD::FMAXNUM, MVT::v4f32, Legal); 727 728 setIndexedLoadAction(ISD::PRE_INC, MVT::v4f32, Legal); 729 setIndexedStoreAction(ISD::PRE_INC, MVT::v4f32, Legal); 730 731 addRegisterClass(MVT::v4f32, &PPC::QSRCRegClass); 732 733 setOperationAction(ISD::AND , MVT::v4i1, Legal); 734 setOperationAction(ISD::OR , MVT::v4i1, Legal); 735 setOperationAction(ISD::XOR , MVT::v4i1, Legal); 736 737 if (!Subtarget.useCRBits()) 738 setOperationAction(ISD::SELECT, MVT::v4i1, Expand); 739 setOperationAction(ISD::VSELECT, MVT::v4i1, Legal); 740 741 setOperationAction(ISD::LOAD , MVT::v4i1, Custom); 742 setOperationAction(ISD::STORE , MVT::v4i1, Custom); 743 744 setOperationAction(ISD::EXTRACT_VECTOR_ELT , MVT::v4i1, Custom); 745 setOperationAction(ISD::INSERT_VECTOR_ELT , MVT::v4i1, Expand); 746 setOperationAction(ISD::CONCAT_VECTORS , MVT::v4i1, Expand); 747 setOperationAction(ISD::EXTRACT_SUBVECTOR , MVT::v4i1, Expand); 748 setOperationAction(ISD::VECTOR_SHUFFLE , MVT::v4i1, Custom); 749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i1, Expand); 750 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i1, Custom); 751 752 setOperationAction(ISD::SINT_TO_FP, MVT::v4i1, Custom); 753 setOperationAction(ISD::UINT_TO_FP, MVT::v4i1, Custom); 754 755 addRegisterClass(MVT::v4i1, &PPC::QBRCRegClass); 756 757 setOperationAction(ISD::FFLOOR, MVT::v4f64, Legal); 758 setOperationAction(ISD::FCEIL, MVT::v4f64, Legal); 759 setOperationAction(ISD::FTRUNC, MVT::v4f64, Legal); 760 setOperationAction(ISD::FROUND, MVT::v4f64, Legal); 761 762 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal); 763 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal); 764 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal); 765 setOperationAction(ISD::FROUND, MVT::v4f32, Legal); 766 767 setOperationAction(ISD::FNEARBYINT, MVT::v4f64, Expand); 768 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Expand); 769 770 // These need to set FE_INEXACT, and so cannot be vectorized here. 771 setOperationAction(ISD::FRINT, MVT::v4f64, Expand); 772 setOperationAction(ISD::FRINT, MVT::v4f32, Expand); 773 774 if (TM.Options.UnsafeFPMath) { 775 setOperationAction(ISD::FDIV, MVT::v4f64, Legal); 776 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal); 777 778 setOperationAction(ISD::FDIV, MVT::v4f32, Legal); 779 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal); 780 } else { 781 setOperationAction(ISD::FDIV, MVT::v4f64, Expand); 782 setOperationAction(ISD::FSQRT, MVT::v4f64, Expand); 783 784 setOperationAction(ISD::FDIV, MVT::v4f32, Expand); 785 setOperationAction(ISD::FSQRT, MVT::v4f32, Expand); 786 } 787 } 788 789 if (Subtarget.has64BitSupport()) 790 setOperationAction(ISD::PREFETCH, MVT::Other, Legal); 791 792 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, isPPC64 ? Legal : Custom); 793 794 if (!isPPC64) { 795 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand); 796 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand); 797 } 798 799 setBooleanContents(ZeroOrOneBooleanContent); 800 801 if (Subtarget.hasAltivec()) { 802 // Altivec instructions set fields to all zeros or all ones. 803 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent); 804 } 805 806 if (!isPPC64) { 807 // These libcalls are not available in 32-bit. 808 setLibcallName(RTLIB::SHL_I128, nullptr); 809 setLibcallName(RTLIB::SRL_I128, nullptr); 810 setLibcallName(RTLIB::SRA_I128, nullptr); 811 } 812 813 if (isPPC64) { 814 setStackPointerRegisterToSaveRestore(PPC::X1); 815 setExceptionPointerRegister(PPC::X3); 816 setExceptionSelectorRegister(PPC::X4); 817 } else { 818 setStackPointerRegisterToSaveRestore(PPC::R1); 819 setExceptionPointerRegister(PPC::R3); 820 setExceptionSelectorRegister(PPC::R4); 821 } 822 823 // We have target-specific dag combine patterns for the following nodes: 824 setTargetDAGCombine(ISD::SINT_TO_FP); 825 if (Subtarget.hasFPCVT()) 826 setTargetDAGCombine(ISD::UINT_TO_FP); 827 setTargetDAGCombine(ISD::LOAD); 828 setTargetDAGCombine(ISD::STORE); 829 setTargetDAGCombine(ISD::BR_CC); 830 if (Subtarget.useCRBits()) 831 setTargetDAGCombine(ISD::BRCOND); 832 setTargetDAGCombine(ISD::BSWAP); 833 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN); 834 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN); 835 setTargetDAGCombine(ISD::INTRINSIC_VOID); 836 837 setTargetDAGCombine(ISD::SIGN_EXTEND); 838 setTargetDAGCombine(ISD::ZERO_EXTEND); 839 setTargetDAGCombine(ISD::ANY_EXTEND); 840 841 if (Subtarget.useCRBits()) { 842 setTargetDAGCombine(ISD::TRUNCATE); 843 setTargetDAGCombine(ISD::SETCC); 844 setTargetDAGCombine(ISD::SELECT_CC); 845 } 846 847 // Use reciprocal estimates. 848 if (TM.Options.UnsafeFPMath) { 849 setTargetDAGCombine(ISD::FDIV); 850 setTargetDAGCombine(ISD::FSQRT); 851 } 852 853 // Darwin long double math library functions have $LDBL128 appended. 854 if (Subtarget.isDarwin()) { 855 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128"); 856 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128"); 857 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128"); 858 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128"); 859 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128"); 860 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128"); 861 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128"); 862 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128"); 863 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128"); 864 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128"); 865 } 866 867 // With 32 condition bits, we don't need to sink (and duplicate) compares 868 // aggressively in CodeGenPrep. 869 if (Subtarget.useCRBits()) { 870 setHasMultipleConditionRegisters(); 871 setJumpIsExpensive(); 872 } 873 874 setMinFunctionAlignment(2); 875 if (Subtarget.isDarwin()) 876 setPrefFunctionAlignment(4); 877 878 switch (Subtarget.getDarwinDirective()) { 879 default: break; 880 case PPC::DIR_970: 881 case PPC::DIR_A2: 882 case PPC::DIR_E500mc: 883 case PPC::DIR_E5500: 884 case PPC::DIR_PWR4: 885 case PPC::DIR_PWR5: 886 case PPC::DIR_PWR5X: 887 case PPC::DIR_PWR6: 888 case PPC::DIR_PWR6X: 889 case PPC::DIR_PWR7: 890 case PPC::DIR_PWR8: 891 setPrefFunctionAlignment(4); 892 setPrefLoopAlignment(4); 893 break; 894 } 895 896 setInsertFencesForAtomic(true); 897 898 if (Subtarget.enableMachineScheduler()) 899 setSchedulingPreference(Sched::Source); 900 else 901 setSchedulingPreference(Sched::Hybrid); 902 903 computeRegisterProperties(STI.getRegisterInfo()); 904 905 // The Freescale cores do better with aggressive inlining of memcpy and 906 // friends. GCC uses same threshold of 128 bytes (= 32 word stores). 907 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc || 908 Subtarget.getDarwinDirective() == PPC::DIR_E5500) { 909 MaxStoresPerMemset = 32; 910 MaxStoresPerMemsetOptSize = 16; 911 MaxStoresPerMemcpy = 32; 912 MaxStoresPerMemcpyOptSize = 8; 913 MaxStoresPerMemmove = 32; 914 MaxStoresPerMemmoveOptSize = 8; 915 } else if (Subtarget.getDarwinDirective() == PPC::DIR_A2) { 916 // The A2 also benefits from (very) aggressive inlining of memcpy and 917 // friends. The overhead of a the function call, even when warm, can be 918 // over one hundred cycles. 919 MaxStoresPerMemset = 128; 920 MaxStoresPerMemcpy = 128; 921 MaxStoresPerMemmove = 128; 922 } 923 } 924 925 /// getMaxByValAlign - Helper for getByValTypeAlignment to determine 926 /// the desired ByVal argument alignment. 927 static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign, 928 unsigned MaxMaxAlign) { 929 if (MaxAlign == MaxMaxAlign) 930 return; 931 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) { 932 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256) 933 MaxAlign = 32; 934 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16) 935 MaxAlign = 16; 936 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) { 937 unsigned EltAlign = 0; 938 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign); 939 if (EltAlign > MaxAlign) 940 MaxAlign = EltAlign; 941 } else if (StructType *STy = dyn_cast<StructType>(Ty)) { 942 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) { 943 unsigned EltAlign = 0; 944 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign); 945 if (EltAlign > MaxAlign) 946 MaxAlign = EltAlign; 947 if (MaxAlign == MaxMaxAlign) 948 break; 949 } 950 } 951 } 952 953 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate 954 /// function arguments in the caller parameter area. 955 unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty, 956 const DataLayout &DL) const { 957 // Darwin passes everything on 4 byte boundary. 958 if (Subtarget.isDarwin()) 959 return 4; 960 961 // 16byte and wider vectors are passed on 16byte boundary. 962 // The rest is 8 on PPC64 and 4 on PPC32 boundary. 963 unsigned Align = Subtarget.isPPC64() ? 8 : 4; 964 if (Subtarget.hasAltivec() || Subtarget.hasQPX()) 965 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16); 966 return Align; 967 } 968 969 const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const { 970 switch ((PPCISD::NodeType)Opcode) { 971 case PPCISD::FIRST_NUMBER: break; 972 case PPCISD::FSEL: return "PPCISD::FSEL"; 973 case PPCISD::FCFID: return "PPCISD::FCFID"; 974 case PPCISD::FCFIDU: return "PPCISD::FCFIDU"; 975 case PPCISD::FCFIDS: return "PPCISD::FCFIDS"; 976 case PPCISD::FCFIDUS: return "PPCISD::FCFIDUS"; 977 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ"; 978 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ"; 979 case PPCISD::FCTIDUZ: return "PPCISD::FCTIDUZ"; 980 case PPCISD::FCTIWUZ: return "PPCISD::FCTIWUZ"; 981 case PPCISD::FRE: return "PPCISD::FRE"; 982 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE"; 983 case PPCISD::STFIWX: return "PPCISD::STFIWX"; 984 case PPCISD::VMADDFP: return "PPCISD::VMADDFP"; 985 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP"; 986 case PPCISD::VPERM: return "PPCISD::VPERM"; 987 case PPCISD::CMPB: return "PPCISD::CMPB"; 988 case PPCISD::Hi: return "PPCISD::Hi"; 989 case PPCISD::Lo: return "PPCISD::Lo"; 990 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY"; 991 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC"; 992 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg"; 993 case PPCISD::SRL: return "PPCISD::SRL"; 994 case PPCISD::SRA: return "PPCISD::SRA"; 995 case PPCISD::SHL: return "PPCISD::SHL"; 996 case PPCISD::SRA_ADDZE: return "PPCISD::SRA_ADDZE"; 997 case PPCISD::CALL: return "PPCISD::CALL"; 998 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP"; 999 case PPCISD::MTCTR: return "PPCISD::MTCTR"; 1000 case PPCISD::BCTRL: return "PPCISD::BCTRL"; 1001 case PPCISD::BCTRL_LOAD_TOC: return "PPCISD::BCTRL_LOAD_TOC"; 1002 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG"; 1003 case PPCISD::READ_TIME_BASE: return "PPCISD::READ_TIME_BASE"; 1004 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP"; 1005 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP"; 1006 case PPCISD::MFOCRF: return "PPCISD::MFOCRF"; 1007 case PPCISD::MFVSR: return "PPCISD::MFVSR"; 1008 case PPCISD::MTVSRA: return "PPCISD::MTVSRA"; 1009 case PPCISD::MTVSRZ: return "PPCISD::MTVSRZ"; 1010 case PPCISD::ANDIo_1_EQ_BIT: return "PPCISD::ANDIo_1_EQ_BIT"; 1011 case PPCISD::ANDIo_1_GT_BIT: return "PPCISD::ANDIo_1_GT_BIT"; 1012 case PPCISD::VCMP: return "PPCISD::VCMP"; 1013 case PPCISD::VCMPo: return "PPCISD::VCMPo"; 1014 case PPCISD::LBRX: return "PPCISD::LBRX"; 1015 case PPCISD::STBRX: return "PPCISD::STBRX"; 1016 case PPCISD::LFIWAX: return "PPCISD::LFIWAX"; 1017 case PPCISD::LFIWZX: return "PPCISD::LFIWZX"; 1018 case PPCISD::LXVD2X: return "PPCISD::LXVD2X"; 1019 case PPCISD::STXVD2X: return "PPCISD::STXVD2X"; 1020 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH"; 1021 case PPCISD::BDNZ: return "PPCISD::BDNZ"; 1022 case PPCISD::BDZ: return "PPCISD::BDZ"; 1023 case PPCISD::MFFS: return "PPCISD::MFFS"; 1024 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ"; 1025 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN"; 1026 case PPCISD::CR6SET: return "PPCISD::CR6SET"; 1027 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET"; 1028 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT"; 1029 case PPCISD::PPC32_PICGOT: return "PPCISD::PPC32_PICGOT"; 1030 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA"; 1031 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L"; 1032 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS"; 1033 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA"; 1034 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L"; 1035 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR"; 1036 case PPCISD::ADDI_TLSGD_L_ADDR: return "PPCISD::ADDI_TLSGD_L_ADDR"; 1037 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA"; 1038 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L"; 1039 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR"; 1040 case PPCISD::ADDI_TLSLD_L_ADDR: return "PPCISD::ADDI_TLSLD_L_ADDR"; 1041 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA"; 1042 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L"; 1043 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT"; 1044 case PPCISD::SC: return "PPCISD::SC"; 1045 case PPCISD::CLRBHRB: return "PPCISD::CLRBHRB"; 1046 case PPCISD::MFBHRBE: return "PPCISD::MFBHRBE"; 1047 case PPCISD::RFEBB: return "PPCISD::RFEBB"; 1048 case PPCISD::XXSWAPD: return "PPCISD::XXSWAPD"; 1049 case PPCISD::QVFPERM: return "PPCISD::QVFPERM"; 1050 case PPCISD::QVGPCI: return "PPCISD::QVGPCI"; 1051 case PPCISD::QVALIGNI: return "PPCISD::QVALIGNI"; 1052 case PPCISD::QVESPLATI: return "PPCISD::QVESPLATI"; 1053 case PPCISD::QBFLT: return "PPCISD::QBFLT"; 1054 case PPCISD::QVLFSb: return "PPCISD::QVLFSb"; 1055 } 1056 return nullptr; 1057 } 1058 1059 EVT PPCTargetLowering::getSetCCResultType(const DataLayout &DL, LLVMContext &C, 1060 EVT VT) const { 1061 if (!VT.isVector()) 1062 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32; 1063 1064 if (Subtarget.hasQPX()) 1065 return EVT::getVectorVT(C, MVT::i1, VT.getVectorNumElements()); 1066 1067 return VT.changeVectorElementTypeToInteger(); 1068 } 1069 1070 bool PPCTargetLowering::enableAggressiveFMAFusion(EVT VT) const { 1071 assert(VT.isFloatingPoint() && "Non-floating-point FMA?"); 1072 return true; 1073 } 1074 1075 //===----------------------------------------------------------------------===// 1076 // Node matching predicates, for use by the tblgen matching code. 1077 //===----------------------------------------------------------------------===// 1078 1079 /// isFloatingPointZero - Return true if this is 0.0 or -0.0. 1080 static bool isFloatingPointZero(SDValue Op) { 1081 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op)) 1082 return CFP->getValueAPF().isZero(); 1083 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) { 1084 // Maybe this has already been legalized into the constant pool? 1085 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1))) 1086 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal())) 1087 return CFP->getValueAPF().isZero(); 1088 } 1089 return false; 1090 } 1091 1092 /// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return 1093 /// true if Op is undef or if it matches the specified value. 1094 static bool isConstantOrUndef(int Op, int Val) { 1095 return Op < 0 || Op == Val; 1096 } 1097 1098 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a 1099 /// VPKUHUM instruction. 1100 /// The ShuffleKind distinguishes between big-endian operations with 1101 /// two different inputs (0), either-endian operations with two identical 1102 /// inputs (1), and little-endian operations with two different inputs (2). 1103 /// For the latter, the input operands are swapped (see PPCInstrAltivec.td). 1104 bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind, 1105 SelectionDAG &DAG) { 1106 bool IsLE = DAG.getDataLayout().isLittleEndian(); 1107 if (ShuffleKind == 0) { 1108 if (IsLE) 1109 return false; 1110 for (unsigned i = 0; i != 16; ++i) 1111 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1)) 1112 return false; 1113 } else if (ShuffleKind == 2) { 1114 if (!IsLE) 1115 return false; 1116 for (unsigned i = 0; i != 16; ++i) 1117 if (!isConstantOrUndef(N->getMaskElt(i), i*2)) 1118 return false; 1119 } else if (ShuffleKind == 1) { 1120 unsigned j = IsLE ? 0 : 1; 1121 for (unsigned i = 0; i != 8; ++i) 1122 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) || 1123 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j)) 1124 return false; 1125 } 1126 return true; 1127 } 1128 1129 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a 1130 /// VPKUWUM instruction. 1131 /// The ShuffleKind distinguishes between big-endian operations with 1132 /// two different inputs (0), either-endian operations with two identical 1133 /// inputs (1), and little-endian operations with two different inputs (2). 1134 /// For the latter, the input operands are swapped (see PPCInstrAltivec.td). 1135 bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind, 1136 SelectionDAG &DAG) { 1137 bool IsLE = DAG.getDataLayout().isLittleEndian(); 1138 if (ShuffleKind == 0) { 1139 if (IsLE) 1140 return false; 1141 for (unsigned i = 0; i != 16; i += 2) 1142 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) || 1143 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3)) 1144 return false; 1145 } else if (ShuffleKind == 2) { 1146 if (!IsLE) 1147 return false; 1148 for (unsigned i = 0; i != 16; i += 2) 1149 if (!isConstantOrUndef(N->getMaskElt(i ), i*2) || 1150 !isConstantOrUndef(N->getMaskElt(i+1), i*2+1)) 1151 return false; 1152 } else if (ShuffleKind == 1) { 1153 unsigned j = IsLE ? 0 : 2; 1154 for (unsigned i = 0; i != 8; i += 2) 1155 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) || 1156 !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) || 1157 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) || 1158 !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1)) 1159 return false; 1160 } 1161 return true; 1162 } 1163 1164 /// isVPKUDUMShuffleMask - Return true if this is the shuffle mask for a 1165 /// VPKUDUM instruction, AND the VPKUDUM instruction exists for the 1166 /// current subtarget. 1167 /// 1168 /// The ShuffleKind distinguishes between big-endian operations with 1169 /// two different inputs (0), either-endian operations with two identical 1170 /// inputs (1), and little-endian operations with two different inputs (2). 1171 /// For the latter, the input operands are swapped (see PPCInstrAltivec.td). 1172 bool PPC::isVPKUDUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind, 1173 SelectionDAG &DAG) { 1174 const PPCSubtarget& Subtarget = 1175 static_cast<const PPCSubtarget&>(DAG.getSubtarget()); 1176 if (!Subtarget.hasP8Vector()) 1177 return false; 1178 1179 bool IsLE = DAG.getDataLayout().isLittleEndian(); 1180 if (ShuffleKind == 0) { 1181 if (IsLE) 1182 return false; 1183 for (unsigned i = 0; i != 16; i += 4) 1184 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+4) || 1185 !isConstantOrUndef(N->getMaskElt(i+1), i*2+5) || 1186 !isConstantOrUndef(N->getMaskElt(i+2), i*2+6) || 1187 !isConstantOrUndef(N->getMaskElt(i+3), i*2+7)) 1188 return false; 1189 } else if (ShuffleKind == 2) { 1190 if (!IsLE) 1191 return false; 1192 for (unsigned i = 0; i != 16; i += 4) 1193 if (!isConstantOrUndef(N->getMaskElt(i ), i*2) || 1194 !isConstantOrUndef(N->getMaskElt(i+1), i*2+1) || 1195 !isConstantOrUndef(N->getMaskElt(i+2), i*2+2) || 1196 !isConstantOrUndef(N->getMaskElt(i+3), i*2+3)) 1197 return false; 1198 } else if (ShuffleKind == 1) { 1199 unsigned j = IsLE ? 0 : 4; 1200 for (unsigned i = 0; i != 8; i += 4) 1201 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) || 1202 !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) || 1203 !isConstantOrUndef(N->getMaskElt(i+2), i*2+j+2) || 1204 !isConstantOrUndef(N->getMaskElt(i+3), i*2+j+3) || 1205 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) || 1206 !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1) || 1207 !isConstantOrUndef(N->getMaskElt(i+10), i*2+j+2) || 1208 !isConstantOrUndef(N->getMaskElt(i+11), i*2+j+3)) 1209 return false; 1210 } 1211 return true; 1212 } 1213 1214 /// isVMerge - Common function, used to match vmrg* shuffles. 1215 /// 1216 static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize, 1217 unsigned LHSStart, unsigned RHSStart) { 1218 if (N->getValueType(0) != MVT::v16i8) 1219 return false; 1220 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) && 1221 "Unsupported merge size!"); 1222 1223 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units 1224 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit 1225 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j), 1226 LHSStart+j+i*UnitSize) || 1227 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j), 1228 RHSStart+j+i*UnitSize)) 1229 return false; 1230 } 1231 return true; 1232 } 1233 1234 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for 1235 /// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes). 1236 /// The ShuffleKind distinguishes between big-endian merges with two 1237 /// different inputs (0), either-endian merges with two identical inputs (1), 1238 /// and little-endian merges with two different inputs (2). For the latter, 1239 /// the input operands are swapped (see PPCInstrAltivec.td). 1240 bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize, 1241 unsigned ShuffleKind, SelectionDAG &DAG) { 1242 if (DAG.getDataLayout().isLittleEndian()) { 1243 if (ShuffleKind == 1) // unary 1244 return isVMerge(N, UnitSize, 0, 0); 1245 else if (ShuffleKind == 2) // swapped 1246 return isVMerge(N, UnitSize, 0, 16); 1247 else 1248 return false; 1249 } else { 1250 if (ShuffleKind == 1) // unary 1251 return isVMerge(N, UnitSize, 8, 8); 1252 else if (ShuffleKind == 0) // normal 1253 return isVMerge(N, UnitSize, 8, 24); 1254 else 1255 return false; 1256 } 1257 } 1258 1259 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for 1260 /// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes). 1261 /// The ShuffleKind distinguishes between big-endian merges with two 1262 /// different inputs (0), either-endian merges with two identical inputs (1), 1263 /// and little-endian merges with two different inputs (2). For the latter, 1264 /// the input operands are swapped (see PPCInstrAltivec.td). 1265 bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize, 1266 unsigned ShuffleKind, SelectionDAG &DAG) { 1267 if (DAG.getDataLayout().isLittleEndian()) { 1268 if (ShuffleKind == 1) // unary 1269 return isVMerge(N, UnitSize, 8, 8); 1270 else if (ShuffleKind == 2) // swapped 1271 return isVMerge(N, UnitSize, 8, 24); 1272 else 1273 return false; 1274 } else { 1275 if (ShuffleKind == 1) // unary 1276 return isVMerge(N, UnitSize, 0, 0); 1277 else if (ShuffleKind == 0) // normal 1278 return isVMerge(N, UnitSize, 0, 16); 1279 else 1280 return false; 1281 } 1282 } 1283 1284 /** 1285 * \brief Common function used to match vmrgew and vmrgow shuffles 1286 * 1287 * The indexOffset determines whether to look for even or odd words in 1288 * the shuffle mask. This is based on the of the endianness of the target 1289 * machine. 1290 * - Little Endian: 1291 * - Use offset of 0 to check for odd elements 1292 * - Use offset of 4 to check for even elements 1293 * - Big Endian: 1294 * - Use offset of 0 to check for even elements 1295 * - Use offset of 4 to check for odd elements 1296 * A detailed description of the vector element ordering for little endian and 1297 * big endian can be found at 1298 * http://www.ibm.com/developerworks/library/l-ibm-xl-c-cpp-compiler/index.html 1299 * Targeting your applications - what little endian and big endian IBM XL C/C++ 1300 * compiler differences mean to you 1301 * 1302 * The mask to the shuffle vector instruction specifies the indices of the 1303 * elements from the two input vectors to place in the result. The elements are 1304 * numbered in array-access order, starting with the first vector. These vectors 1305 * are always of type v16i8, thus each vector will contain 16 elements of size 1306 * 8. More info on the shuffle vector can be found in the 1307 * http://llvm.org/docs/LangRef.html#shufflevector-instruction 1308 * Language Reference. 1309 * 1310 * The RHSStartValue indicates whether the same input vectors are used (unary) 1311 * or two different input vectors are used, based on the following: 1312 * - If the instruction uses the same vector for both inputs, the range of the 1313 * indices will be 0 to 15. In this case, the RHSStart value passed should 1314 * be 0. 1315 * - If the instruction has two different vectors then the range of the 1316 * indices will be 0 to 31. In this case, the RHSStart value passed should 1317 * be 16 (indices 0-15 specify elements in the first vector while indices 16 1318 * to 31 specify elements in the second vector). 1319 * 1320 * \param[in] N The shuffle vector SD Node to analyze 1321 * \param[in] IndexOffset Specifies whether to look for even or odd elements 1322 * \param[in] RHSStartValue Specifies the starting index for the righthand input 1323 * vector to the shuffle_vector instruction 1324 * \return true iff this shuffle vector represents an even or odd word merge 1325 */ 1326 static bool isVMerge(ShuffleVectorSDNode *N, unsigned IndexOffset, 1327 unsigned RHSStartValue) { 1328 if (N->getValueType(0) != MVT::v16i8) 1329 return false; 1330 1331 for (unsigned i = 0; i < 2; ++i) 1332 for (unsigned j = 0; j < 4; ++j) 1333 if (!isConstantOrUndef(N->getMaskElt(i*4+j), 1334 i*RHSStartValue+j+IndexOffset) || 1335 !isConstantOrUndef(N->getMaskElt(i*4+j+8), 1336 i*RHSStartValue+j+IndexOffset+8)) 1337 return false; 1338 return true; 1339 } 1340 1341 /** 1342 * \brief Determine if the specified shuffle mask is suitable for the vmrgew or 1343 * vmrgow instructions. 1344 * 1345 * \param[in] N The shuffle vector SD Node to analyze 1346 * \param[in] CheckEven Check for an even merge (true) or an odd merge (false) 1347 * \param[in] ShuffleKind Identify the type of merge: 1348 * - 0 = big-endian merge with two different inputs; 1349 * - 1 = either-endian merge with two identical inputs; 1350 * - 2 = little-endian merge with two different inputs (inputs are swapped for 1351 * little-endian merges). 1352 * \param[in] DAG The current SelectionDAG 1353 * \return true iff this shuffle mask 1354 */ 1355 bool PPC::isVMRGEOShuffleMask(ShuffleVectorSDNode *N, bool CheckEven, 1356 unsigned ShuffleKind, SelectionDAG &DAG) { 1357 if (DAG.getDataLayout().isLittleEndian()) { 1358 unsigned indexOffset = CheckEven ? 4 : 0; 1359 if (ShuffleKind == 1) // Unary 1360 return isVMerge(N, indexOffset, 0); 1361 else if (ShuffleKind == 2) // swapped 1362 return isVMerge(N, indexOffset, 16); 1363 else 1364 return false; 1365 } 1366 else { 1367 unsigned indexOffset = CheckEven ? 0 : 4; 1368 if (ShuffleKind == 1) // Unary 1369 return isVMerge(N, indexOffset, 0); 1370 else if (ShuffleKind == 0) // Normal 1371 return isVMerge(N, indexOffset, 16); 1372 else 1373 return false; 1374 } 1375 return false; 1376 } 1377 1378 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift 1379 /// amount, otherwise return -1. 1380 /// The ShuffleKind distinguishes between big-endian operations with two 1381 /// different inputs (0), either-endian operations with two identical inputs 1382 /// (1), and little-endian operations with two different inputs (2). For the 1383 /// latter, the input operands are swapped (see PPCInstrAltivec.td). 1384 int PPC::isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind, 1385 SelectionDAG &DAG) { 1386 if (N->getValueType(0) != MVT::v16i8) 1387 return -1; 1388 1389 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); 1390 1391 // Find the first non-undef value in the shuffle mask. 1392 unsigned i; 1393 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i) 1394 /*search*/; 1395 1396 if (i == 16) return -1; // all undef. 1397 1398 // Otherwise, check to see if the rest of the elements are consecutively 1399 // numbered from this value. 1400 unsigned ShiftAmt = SVOp->getMaskElt(i); 1401 if (ShiftAmt < i) return -1; 1402 1403 ShiftAmt -= i; 1404 bool isLE = DAG.getDataLayout().isLittleEndian(); 1405 1406 if ((ShuffleKind == 0 && !isLE) || (ShuffleKind == 2 && isLE)) { 1407 // Check the rest of the elements to see if they are consecutive. 1408 for (++i; i != 16; ++i) 1409 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i)) 1410 return -1; 1411 } else if (ShuffleKind == 1) { 1412 // Check the rest of the elements to see if they are consecutive. 1413 for (++i; i != 16; ++i) 1414 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15)) 1415 return -1; 1416 } else 1417 return -1; 1418 1419 if (ShuffleKind == 2 && isLE) 1420 ShiftAmt = 16 - ShiftAmt; 1421 1422 return ShiftAmt; 1423 } 1424 1425 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand 1426 /// specifies a splat of a single element that is suitable for input to 1427 /// VSPLTB/VSPLTH/VSPLTW. 1428 bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) { 1429 assert(N->getValueType(0) == MVT::v16i8 && 1430 (EltSize == 1 || EltSize == 2 || EltSize == 4)); 1431 1432 // This is a splat operation if each element of the permute is the same, and 1433 // if the value doesn't reference the second vector. 1434 unsigned ElementBase = N->getMaskElt(0); 1435 1436 // FIXME: Handle UNDEF elements too! 1437 if (ElementBase >= 16) 1438 return false; 1439 1440 // Check that the indices are consecutive, in the case of a multi-byte element 1441 // splatted with a v16i8 mask. 1442 for (unsigned i = 1; i != EltSize; ++i) 1443 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase)) 1444 return false; 1445 1446 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) { 1447 if (N->getMaskElt(i) < 0) continue; 1448 for (unsigned j = 0; j != EltSize; ++j) 1449 if (N->getMaskElt(i+j) != N->getMaskElt(j)) 1450 return false; 1451 } 1452 return true; 1453 } 1454 1455 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the 1456 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask. 1457 unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize, 1458 SelectionDAG &DAG) { 1459 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); 1460 assert(isSplatShuffleMask(SVOp, EltSize)); 1461 if (DAG.getDataLayout().isLittleEndian()) 1462 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize); 1463 else 1464 return SVOp->getMaskElt(0) / EltSize; 1465 } 1466 1467 /// get_VSPLTI_elt - If this is a build_vector of constants which can be formed 1468 /// by using a vspltis[bhw] instruction of the specified element size, return 1469 /// the constant being splatted. The ByteSize field indicates the number of 1470 /// bytes of each element [124] -> [bhw]. 1471 SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) { 1472 SDValue OpVal(nullptr, 0); 1473 1474 // If ByteSize of the splat is bigger than the element size of the 1475 // build_vector, then we have a case where we are checking for a splat where 1476 // multiple elements of the buildvector are folded together into a single 1477 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8). 1478 unsigned EltSize = 16/N->getNumOperands(); 1479 if (EltSize < ByteSize) { 1480 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval. 1481 SDValue UniquedVals[4]; 1482 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?"); 1483 1484 // See if all of the elements in the buildvector agree across. 1485 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { 1486 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue; 1487 // If the element isn't a constant, bail fully out. 1488 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue(); 1489 1490 1491 if (!UniquedVals[i&(Multiple-1)].getNode()) 1492 UniquedVals[i&(Multiple-1)] = N->getOperand(i); 1493 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i)) 1494 return SDValue(); // no match. 1495 } 1496 1497 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains 1498 // either constant or undef values that are identical for each chunk. See 1499 // if these chunks can form into a larger vspltis*. 1500 1501 // Check to see if all of the leading entries are either 0 or -1. If 1502 // neither, then this won't fit into the immediate field. 1503 bool LeadingZero = true; 1504 bool LeadingOnes = true; 1505 for (unsigned i = 0; i != Multiple-1; ++i) { 1506 if (!UniquedVals[i].getNode()) continue; // Must have been undefs. 1507 1508 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue(); 1509 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue(); 1510 } 1511 // Finally, check the least significant entry. 1512 if (LeadingZero) { 1513 if (!UniquedVals[Multiple-1].getNode()) 1514 return DAG.getTargetConstant(0, SDLoc(N), MVT::i32); // 0,0,0,undef 1515 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue(); 1516 if (Val < 16) // 0,0,0,4 -> vspltisw(4) 1517 return DAG.getTargetConstant(Val, SDLoc(N), MVT::i32); 1518 } 1519 if (LeadingOnes) { 1520 if (!UniquedVals[Multiple-1].getNode()) 1521 return DAG.getTargetConstant(~0U, SDLoc(N), MVT::i32); // -1,-1,-1,undef 1522 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue(); 1523 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2) 1524 return DAG.getTargetConstant(Val, SDLoc(N), MVT::i32); 1525 } 1526 1527 return SDValue(); 1528 } 1529 1530 // Check to see if this buildvec has a single non-undef value in its elements. 1531 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { 1532 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue; 1533 if (!OpVal.getNode()) 1534 OpVal = N->getOperand(i); 1535 else if (OpVal != N->getOperand(i)) 1536 return SDValue(); 1537 } 1538 1539 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def. 1540 1541 unsigned ValSizeInBytes = EltSize; 1542 uint64_t Value = 0; 1543 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) { 1544 Value = CN->getZExtValue(); 1545 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) { 1546 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!"); 1547 Value = FloatToBits(CN->getValueAPF().convertToFloat()); 1548 } 1549 1550 // If the splat value is larger than the element value, then we can never do 1551 // this splat. The only case that we could fit the replicated bits into our 1552 // immediate field for would be zero, and we prefer to use vxor for it. 1553 if (ValSizeInBytes < ByteSize) return SDValue(); 1554 1555 // If the element value is larger than the splat value, check if it consists 1556 // of a repeated bit pattern of size ByteSize. 1557 if (!APInt(ValSizeInBytes * 8, Value).isSplat(ByteSize * 8)) 1558 return SDValue(); 1559 1560 // Properly sign extend the value. 1561 int MaskVal = SignExtend32(Value, ByteSize * 8); 1562 1563 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros. 1564 if (MaskVal == 0) return SDValue(); 1565 1566 // Finally, if this value fits in a 5 bit sext field, return it 1567 if (SignExtend32<5>(MaskVal) == MaskVal) 1568 return DAG.getTargetConstant(MaskVal, SDLoc(N), MVT::i32); 1569 return SDValue(); 1570 } 1571 1572 /// isQVALIGNIShuffleMask - If this is a qvaligni shuffle mask, return the shift 1573 /// amount, otherwise return -1. 1574 int PPC::isQVALIGNIShuffleMask(SDNode *N) { 1575 EVT VT = N->getValueType(0); 1576 if (VT != MVT::v4f64 && VT != MVT::v4f32 && VT != MVT::v4i1) 1577 return -1; 1578 1579 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); 1580 1581 // Find the first non-undef value in the shuffle mask. 1582 unsigned i; 1583 for (i = 0; i != 4 && SVOp->getMaskElt(i) < 0; ++i) 1584 /*search*/; 1585 1586 if (i == 4) return -1; // all undef. 1587 1588 // Otherwise, check to see if the rest of the elements are consecutively 1589 // numbered from this value. 1590 unsigned ShiftAmt = SVOp->getMaskElt(i); 1591 if (ShiftAmt < i) return -1; 1592 ShiftAmt -= i; 1593 1594 // Check the rest of the elements to see if they are consecutive. 1595 for (++i; i != 4; ++i) 1596 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i)) 1597 return -1; 1598 1599 return ShiftAmt; 1600 } 1601 1602 //===----------------------------------------------------------------------===// 1603 // Addressing Mode Selection 1604 //===----------------------------------------------------------------------===// 1605 1606 /// isIntS16Immediate - This method tests to see if the node is either a 32-bit 1607 /// or 64-bit immediate, and if the value can be accurately represented as a 1608 /// sign extension from a 16-bit value. If so, this returns true and the 1609 /// immediate. 1610 static bool isIntS16Immediate(SDNode *N, short &Imm) { 1611 if (!isa<ConstantSDNode>(N)) 1612 return false; 1613 1614 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue(); 1615 if (N->getValueType(0) == MVT::i32) 1616 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue(); 1617 else 1618 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue(); 1619 } 1620 static bool isIntS16Immediate(SDValue Op, short &Imm) { 1621 return isIntS16Immediate(Op.getNode(), Imm); 1622 } 1623 1624 1625 /// SelectAddressRegReg - Given the specified addressed, check to see if it 1626 /// can be represented as an indexed [r+r] operation. Returns false if it 1627 /// can be more efficiently represented with [r+imm]. 1628 bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base, 1629 SDValue &Index, 1630 SelectionDAG &DAG) const { 1631 short imm = 0; 1632 if (N.getOpcode() == ISD::ADD) { 1633 if (isIntS16Immediate(N.getOperand(1), imm)) 1634 return false; // r+i 1635 if (N.getOperand(1).getOpcode() == PPCISD::Lo) 1636 return false; // r+i 1637 1638 Base = N.getOperand(0); 1639 Index = N.getOperand(1); 1640 return true; 1641 } else if (N.getOpcode() == ISD::OR) { 1642 if (isIntS16Immediate(N.getOperand(1), imm)) 1643 return false; // r+i can fold it if we can. 1644 1645 // If this is an or of disjoint bitfields, we can codegen this as an add 1646 // (for better address arithmetic) if the LHS and RHS of the OR are provably 1647 // disjoint. 1648 APInt LHSKnownZero, LHSKnownOne; 1649 APInt RHSKnownZero, RHSKnownOne; 1650 DAG.computeKnownBits(N.getOperand(0), 1651 LHSKnownZero, LHSKnownOne); 1652 1653 if (LHSKnownZero.getBoolValue()) { 1654 DAG.computeKnownBits(N.getOperand(1), 1655 RHSKnownZero, RHSKnownOne); 1656 // If all of the bits are known zero on the LHS or RHS, the add won't 1657 // carry. 1658 if (~(LHSKnownZero | RHSKnownZero) == 0) { 1659 Base = N.getOperand(0); 1660 Index = N.getOperand(1); 1661 return true; 1662 } 1663 } 1664 } 1665 1666 return false; 1667 } 1668 1669 // If we happen to be doing an i64 load or store into a stack slot that has 1670 // less than a 4-byte alignment, then the frame-index elimination may need to 1671 // use an indexed load or store instruction (because the offset may not be a 1672 // multiple of 4). The extra register needed to hold the offset comes from the 1673 // register scavenger, and it is possible that the scavenger will need to use 1674 // an emergency spill slot. As a result, we need to make sure that a spill slot 1675 // is allocated when doing an i64 load/store into a less-than-4-byte-aligned 1676 // stack slot. 1677 static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) { 1678 // FIXME: This does not handle the LWA case. 1679 if (VT != MVT::i64) 1680 return; 1681 1682 // NOTE: We'll exclude negative FIs here, which come from argument 1683 // lowering, because there are no known test cases triggering this problem 1684 // using packed structures (or similar). We can remove this exclusion if 1685 // we find such a test case. The reason why this is so test-case driven is 1686 // because this entire 'fixup' is only to prevent crashes (from the 1687 // register scavenger) on not-really-valid inputs. For example, if we have: 1688 // %a = alloca i1 1689 // %b = bitcast i1* %a to i64* 1690 // store i64* a, i64 b 1691 // then the store should really be marked as 'align 1', but is not. If it 1692 // were marked as 'align 1' then the indexed form would have been 1693 // instruction-selected initially, and the problem this 'fixup' is preventing 1694 // won't happen regardless. 1695 if (FrameIdx < 0) 1696 return; 1697 1698 MachineFunction &MF = DAG.getMachineFunction(); 1699 MachineFrameInfo *MFI = MF.getFrameInfo(); 1700 1701 unsigned Align = MFI->getObjectAlignment(FrameIdx); 1702 if (Align >= 4) 1703 return; 1704 1705 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 1706 FuncInfo->setHasNonRISpills(); 1707 } 1708 1709 /// Returns true if the address N can be represented by a base register plus 1710 /// a signed 16-bit displacement [r+imm], and if it is not better 1711 /// represented as reg+reg. If Aligned is true, only accept displacements 1712 /// suitable for STD and friends, i.e. multiples of 4. 1713 bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp, 1714 SDValue &Base, 1715 SelectionDAG &DAG, 1716 bool Aligned) const { 1717 // FIXME dl should come from parent load or store, not from address 1718 SDLoc dl(N); 1719 // If this can be more profitably realized as r+r, fail. 1720 if (SelectAddressRegReg(N, Disp, Base, DAG)) 1721 return false; 1722 1723 if (N.getOpcode() == ISD::ADD) { 1724 short imm = 0; 1725 if (isIntS16Immediate(N.getOperand(1), imm) && 1726 (!Aligned || (imm & 3) == 0)) { 1727 Disp = DAG.getTargetConstant(imm, dl, N.getValueType()); 1728 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) { 1729 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType()); 1730 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType()); 1731 } else { 1732 Base = N.getOperand(0); 1733 } 1734 return true; // [r+i] 1735 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) { 1736 // Match LOAD (ADD (X, Lo(G))). 1737 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue() 1738 && "Cannot handle constant offsets yet!"); 1739 Disp = N.getOperand(1).getOperand(0); // The global address. 1740 assert(Disp.getOpcode() == ISD::TargetGlobalAddress || 1741 Disp.getOpcode() == ISD::TargetGlobalTLSAddress || 1742 Disp.getOpcode() == ISD::TargetConstantPool || 1743 Disp.getOpcode() == ISD::TargetJumpTable); 1744 Base = N.getOperand(0); 1745 return true; // [&g+r] 1746 } 1747 } else if (N.getOpcode() == ISD::OR) { 1748 short imm = 0; 1749 if (isIntS16Immediate(N.getOperand(1), imm) && 1750 (!Aligned || (imm & 3) == 0)) { 1751 // If this is an or of disjoint bitfields, we can codegen this as an add 1752 // (for better address arithmetic) if the LHS and RHS of the OR are 1753 // provably disjoint. 1754 APInt LHSKnownZero, LHSKnownOne; 1755 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne); 1756 1757 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) { 1758 // If all of the bits are known zero on the LHS or RHS, the add won't 1759 // carry. 1760 if (FrameIndexSDNode *FI = 1761 dyn_cast<FrameIndexSDNode>(N.getOperand(0))) { 1762 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType()); 1763 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType()); 1764 } else { 1765 Base = N.getOperand(0); 1766 } 1767 Disp = DAG.getTargetConstant(imm, dl, N.getValueType()); 1768 return true; 1769 } 1770 } 1771 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) { 1772 // Loading from a constant address. 1773 1774 // If this address fits entirely in a 16-bit sext immediate field, codegen 1775 // this as "d, 0" 1776 short Imm; 1777 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) { 1778 Disp = DAG.getTargetConstant(Imm, dl, CN->getValueType(0)); 1779 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO, 1780 CN->getValueType(0)); 1781 return true; 1782 } 1783 1784 // Handle 32-bit sext immediates with LIS + addr mode. 1785 if ((CN->getValueType(0) == MVT::i32 || 1786 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) && 1787 (!Aligned || (CN->getZExtValue() & 3) == 0)) { 1788 int Addr = (int)CN->getZExtValue(); 1789 1790 // Otherwise, break this down into an LIS + disp. 1791 Disp = DAG.getTargetConstant((short)Addr, dl, MVT::i32); 1792 1793 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, dl, 1794 MVT::i32); 1795 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8; 1796 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0); 1797 return true; 1798 } 1799 } 1800 1801 Disp = DAG.getTargetConstant(0, dl, getPointerTy(DAG.getDataLayout())); 1802 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) { 1803 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType()); 1804 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType()); 1805 } else 1806 Base = N; 1807 return true; // [r+0] 1808 } 1809 1810 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be 1811 /// represented as an indexed [r+r] operation. 1812 bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base, 1813 SDValue &Index, 1814 SelectionDAG &DAG) const { 1815 // Check to see if we can easily represent this as an [r+r] address. This 1816 // will fail if it thinks that the address is more profitably represented as 1817 // reg+imm, e.g. where imm = 0. 1818 if (SelectAddressRegReg(N, Base, Index, DAG)) 1819 return true; 1820 1821 // If the operand is an addition, always emit this as [r+r], since this is 1822 // better (for code size, and execution, as the memop does the add for free) 1823 // than emitting an explicit add. 1824 if (N.getOpcode() == ISD::ADD) { 1825 Base = N.getOperand(0); 1826 Index = N.getOperand(1); 1827 return true; 1828 } 1829 1830 // Otherwise, do it the hard way, using R0 as the base register. 1831 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO, 1832 N.getValueType()); 1833 Index = N; 1834 return true; 1835 } 1836 1837 /// getPreIndexedAddressParts - returns true by value, base pointer and 1838 /// offset pointer and addressing mode by reference if the node's address 1839 /// can be legally represented as pre-indexed load / store address. 1840 bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base, 1841 SDValue &Offset, 1842 ISD::MemIndexedMode &AM, 1843 SelectionDAG &DAG) const { 1844 if (DisablePPCPreinc) return false; 1845 1846 bool isLoad = true; 1847 SDValue Ptr; 1848 EVT VT; 1849 unsigned Alignment; 1850 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) { 1851 Ptr = LD->getBasePtr(); 1852 VT = LD->getMemoryVT(); 1853 Alignment = LD->getAlignment(); 1854 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) { 1855 Ptr = ST->getBasePtr(); 1856 VT = ST->getMemoryVT(); 1857 Alignment = ST->getAlignment(); 1858 isLoad = false; 1859 } else 1860 return false; 1861 1862 // PowerPC doesn't have preinc load/store instructions for vectors (except 1863 // for QPX, which does have preinc r+r forms). 1864 if (VT.isVector()) { 1865 if (!Subtarget.hasQPX() || (VT != MVT::v4f64 && VT != MVT::v4f32)) { 1866 return false; 1867 } else if (SelectAddressRegRegOnly(Ptr, Offset, Base, DAG)) { 1868 AM = ISD::PRE_INC; 1869 return true; 1870 } 1871 } 1872 1873 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) { 1874 1875 // Common code will reject creating a pre-inc form if the base pointer 1876 // is a frame index, or if N is a store and the base pointer is either 1877 // the same as or a predecessor of the value being stored. Check for 1878 // those situations here, and try with swapped Base/Offset instead. 1879 bool Swap = false; 1880 1881 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base)) 1882 Swap = true; 1883 else if (!isLoad) { 1884 SDValue Val = cast<StoreSDNode>(N)->getValue(); 1885 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode())) 1886 Swap = true; 1887 } 1888 1889 if (Swap) 1890 std::swap(Base, Offset); 1891 1892 AM = ISD::PRE_INC; 1893 return true; 1894 } 1895 1896 // LDU/STU can only handle immediates that are a multiple of 4. 1897 if (VT != MVT::i64) { 1898 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false)) 1899 return false; 1900 } else { 1901 // LDU/STU need an address with at least 4-byte alignment. 1902 if (Alignment < 4) 1903 return false; 1904 1905 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true)) 1906 return false; 1907 } 1908 1909 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) { 1910 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of 1911 // sext i32 to i64 when addr mode is r+i. 1912 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 && 1913 LD->getExtensionType() == ISD::SEXTLOAD && 1914 isa<ConstantSDNode>(Offset)) 1915 return false; 1916 } 1917 1918 AM = ISD::PRE_INC; 1919 return true; 1920 } 1921 1922 //===----------------------------------------------------------------------===// 1923 // LowerOperation implementation 1924 //===----------------------------------------------------------------------===// 1925 1926 /// GetLabelAccessInfo - Return true if we should reference labels using a 1927 /// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags. 1928 static bool GetLabelAccessInfo(const TargetMachine &TM, 1929 const PPCSubtarget &Subtarget, 1930 unsigned &HiOpFlags, unsigned &LoOpFlags, 1931 const GlobalValue *GV = nullptr) { 1932 HiOpFlags = PPCII::MO_HA; 1933 LoOpFlags = PPCII::MO_LO; 1934 1935 // Don't use the pic base if not in PIC relocation model. 1936 bool isPIC = TM.getRelocationModel() == Reloc::PIC_; 1937 1938 if (isPIC) { 1939 HiOpFlags |= PPCII::MO_PIC_FLAG; 1940 LoOpFlags |= PPCII::MO_PIC_FLAG; 1941 } 1942 1943 // If this is a reference to a global value that requires a non-lazy-ptr, make 1944 // sure that instruction lowering adds it. 1945 if (GV && Subtarget.hasLazyResolverStub(GV)) { 1946 HiOpFlags |= PPCII::MO_NLP_FLAG; 1947 LoOpFlags |= PPCII::MO_NLP_FLAG; 1948 1949 if (GV->hasHiddenVisibility()) { 1950 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG; 1951 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG; 1952 } 1953 } 1954 1955 return isPIC; 1956 } 1957 1958 static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC, 1959 SelectionDAG &DAG) { 1960 SDLoc DL(HiPart); 1961 EVT PtrVT = HiPart.getValueType(); 1962 SDValue Zero = DAG.getConstant(0, DL, PtrVT); 1963 1964 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero); 1965 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero); 1966 1967 // With PIC, the first instruction is actually "GR+hi(&G)". 1968 if (isPIC) 1969 Hi = DAG.getNode(ISD::ADD, DL, PtrVT, 1970 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi); 1971 1972 // Generate non-pic code that has direct accesses to the constant pool. 1973 // The address of the global is just (hi(&g)+lo(&g)). 1974 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo); 1975 } 1976 1977 static void setUsesTOCBasePtr(MachineFunction &MF) { 1978 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 1979 FuncInfo->setUsesTOCBasePtr(); 1980 } 1981 1982 static void setUsesTOCBasePtr(SelectionDAG &DAG) { 1983 setUsesTOCBasePtr(DAG.getMachineFunction()); 1984 } 1985 1986 static SDValue getTOCEntry(SelectionDAG &DAG, SDLoc dl, bool Is64Bit, 1987 SDValue GA) { 1988 EVT VT = Is64Bit ? MVT::i64 : MVT::i32; 1989 SDValue Reg = Is64Bit ? DAG.getRegister(PPC::X2, VT) : 1990 DAG.getNode(PPCISD::GlobalBaseReg, dl, VT); 1991 1992 SDValue Ops[] = { GA, Reg }; 1993 return DAG.getMemIntrinsicNode(PPCISD::TOC_ENTRY, dl, 1994 DAG.getVTList(VT, MVT::Other), Ops, VT, 1995 MachinePointerInfo::getGOT(), 0, false, true, 1996 false, 0); 1997 } 1998 1999 SDValue PPCTargetLowering::LowerConstantPool(SDValue Op, 2000 SelectionDAG &DAG) const { 2001 EVT PtrVT = Op.getValueType(); 2002 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); 2003 const Constant *C = CP->getConstVal(); 2004 2005 // 64-bit SVR4 ABI code is always position-independent. 2006 // The actual address of the GlobalValue is stored in the TOC. 2007 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) { 2008 setUsesTOCBasePtr(DAG); 2009 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0); 2010 return getTOCEntry(DAG, SDLoc(CP), true, GA); 2011 } 2012 2013 unsigned MOHiFlag, MOLoFlag; 2014 bool isPIC = 2015 GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag); 2016 2017 if (isPIC && Subtarget.isSVR4ABI()) { 2018 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 2019 PPCII::MO_PIC_FLAG); 2020 return getTOCEntry(DAG, SDLoc(CP), false, GA); 2021 } 2022 2023 SDValue CPIHi = 2024 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag); 2025 SDValue CPILo = 2026 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag); 2027 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG); 2028 } 2029 2030 SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const { 2031 EVT PtrVT = Op.getValueType(); 2032 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op); 2033 2034 // 64-bit SVR4 ABI code is always position-independent. 2035 // The actual address of the GlobalValue is stored in the TOC. 2036 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) { 2037 setUsesTOCBasePtr(DAG); 2038 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT); 2039 return getTOCEntry(DAG, SDLoc(JT), true, GA); 2040 } 2041 2042 unsigned MOHiFlag, MOLoFlag; 2043 bool isPIC = 2044 GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag); 2045 2046 if (isPIC && Subtarget.isSVR4ABI()) { 2047 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, 2048 PPCII::MO_PIC_FLAG); 2049 return getTOCEntry(DAG, SDLoc(GA), false, GA); 2050 } 2051 2052 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag); 2053 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag); 2054 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG); 2055 } 2056 2057 SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op, 2058 SelectionDAG &DAG) const { 2059 EVT PtrVT = Op.getValueType(); 2060 BlockAddressSDNode *BASDN = cast<BlockAddressSDNode>(Op); 2061 const BlockAddress *BA = BASDN->getBlockAddress(); 2062 2063 // 64-bit SVR4 ABI code is always position-independent. 2064 // The actual BlockAddress is stored in the TOC. 2065 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) { 2066 setUsesTOCBasePtr(DAG); 2067 SDValue GA = DAG.getTargetBlockAddress(BA, PtrVT, BASDN->getOffset()); 2068 return getTOCEntry(DAG, SDLoc(BASDN), true, GA); 2069 } 2070 2071 unsigned MOHiFlag, MOLoFlag; 2072 bool isPIC = 2073 GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag); 2074 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag); 2075 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag); 2076 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG); 2077 } 2078 2079 SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op, 2080 SelectionDAG &DAG) const { 2081 2082 // FIXME: TLS addresses currently use medium model code sequences, 2083 // which is the most useful form. Eventually support for small and 2084 // large models could be added if users need it, at the cost of 2085 // additional complexity. 2086 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op); 2087 SDLoc dl(GA); 2088 const GlobalValue *GV = GA->getGlobal(); 2089 EVT PtrVT = getPointerTy(DAG.getDataLayout()); 2090 bool is64bit = Subtarget.isPPC64(); 2091 const Module *M = DAG.getMachineFunction().getFunction()->getParent(); 2092 PICLevel::Level picLevel = M->getPICLevel(); 2093 2094 TLSModel::Model Model = getTargetMachine().getTLSModel(GV); 2095 2096 if (Model == TLSModel::LocalExec) { 2097 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 2098 PPCII::MO_TPREL_HA); 2099 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 2100 PPCII::MO_TPREL_LO); 2101 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2, 2102 is64bit ? MVT::i64 : MVT::i32); 2103 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg); 2104 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi); 2105 } 2106 2107 if (Model == TLSModel::InitialExec) { 2108 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0); 2109 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 2110 PPCII::MO_TLS); 2111 SDValue GOTPtr; 2112 if (is64bit) { 2113 setUsesTOCBasePtr(DAG); 2114 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64); 2115 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl, 2116 PtrVT, GOTReg, TGA); 2117 } else 2118 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT); 2119 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl, 2120 PtrVT, TGA, GOTPtr); 2121 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS); 2122 } 2123 2124 if (Model == TLSModel::GeneralDynamic) { 2125 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0); 2126 SDValue GOTPtr; 2127 if (is64bit) { 2128 setUsesTOCBasePtr(DAG); 2129 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64); 2130 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT, 2131 GOTReg, TGA); 2132 } else { 2133 if (picLevel == PICLevel::Small) 2134 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT); 2135 else 2136 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT); 2137 } 2138 return DAG.getNode(PPCISD::ADDI_TLSGD_L_ADDR, dl, PtrVT, 2139 GOTPtr, TGA, TGA); 2140 } 2141 2142 if (Model == TLSModel::LocalDynamic) { 2143 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0); 2144 SDValue GOTPtr; 2145 if (is64bit) { 2146 setUsesTOCBasePtr(DAG); 2147 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64); 2148 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT, 2149 GOTReg, TGA); 2150 } else { 2151 if (picLevel == PICLevel::Small) 2152 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT); 2153 else 2154 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT); 2155 } 2156 SDValue TLSAddr = DAG.getNode(PPCISD::ADDI_TLSLD_L_ADDR, dl, 2157 PtrVT, GOTPtr, TGA, TGA); 2158 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, 2159 PtrVT, TLSAddr, TGA); 2160 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA); 2161 } 2162 2163 llvm_unreachable("Unknown TLS model!"); 2164 } 2165 2166 SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op, 2167 SelectionDAG &DAG) const { 2168 EVT PtrVT = Op.getValueType(); 2169 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op); 2170 SDLoc DL(GSDN); 2171 const GlobalValue *GV = GSDN->getGlobal(); 2172 2173 // 64-bit SVR4 ABI code is always position-independent. 2174 // The actual address of the GlobalValue is stored in the TOC. 2175 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) { 2176 setUsesTOCBasePtr(DAG); 2177 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset()); 2178 return getTOCEntry(DAG, DL, true, GA); 2179 } 2180 2181 unsigned MOHiFlag, MOLoFlag; 2182 bool isPIC = 2183 GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag, GV); 2184 2185 if (isPIC && Subtarget.isSVR4ABI()) { 2186 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 2187 GSDN->getOffset(), 2188 PPCII::MO_PIC_FLAG); 2189 return getTOCEntry(DAG, DL, false, GA); 2190 } 2191 2192 SDValue GAHi = 2193 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag); 2194 SDValue GALo = 2195 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag); 2196 2197 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG); 2198 2199 // If the global reference is actually to a non-lazy-pointer, we have to do an 2200 // extra load to get the address of the global. 2201 if (MOHiFlag & PPCII::MO_NLP_FLAG) 2202 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(), 2203 false, false, false, 0); 2204 return Ptr; 2205 } 2206 2207 SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const { 2208 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); 2209 SDLoc dl(Op); 2210 2211 if (Op.getValueType() == MVT::v2i64) { 2212 // When the operands themselves are v2i64 values, we need to do something 2213 // special because VSX has no underlying comparison operations for these. 2214 if (Op.getOperand(0).getValueType() == MVT::v2i64) { 2215 // Equality can be handled by casting to the legal type for Altivec 2216 // comparisons, everything else needs to be expanded. 2217 if (CC == ISD::SETEQ || CC == ISD::SETNE) { 2218 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, 2219 DAG.getSetCC(dl, MVT::v4i32, 2220 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)), 2221 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)), 2222 CC)); 2223 } 2224 2225 return SDValue(); 2226 } 2227 2228 // We handle most of these in the usual way. 2229 return Op; 2230 } 2231 2232 // If we're comparing for equality to zero, expose the fact that this is 2233 // implented as a ctlz/srl pair on ppc, so that the dag combiner can 2234 // fold the new nodes. 2235 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { 2236 if (C->isNullValue() && CC == ISD::SETEQ) { 2237 EVT VT = Op.getOperand(0).getValueType(); 2238 SDValue Zext = Op.getOperand(0); 2239 if (VT.bitsLT(MVT::i32)) { 2240 VT = MVT::i32; 2241 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0)); 2242 } 2243 unsigned Log2b = Log2_32(VT.getSizeInBits()); 2244 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext); 2245 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz, 2246 DAG.getConstant(Log2b, dl, MVT::i32)); 2247 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc); 2248 } 2249 // Leave comparisons against 0 and -1 alone for now, since they're usually 2250 // optimized. FIXME: revisit this when we can custom lower all setcc 2251 // optimizations. 2252 if (C->isAllOnesValue() || C->isNullValue()) 2253 return SDValue(); 2254 } 2255 2256 // If we have an integer seteq/setne, turn it into a compare against zero 2257 // by xor'ing the rhs with the lhs, which is faster than setting a 2258 // condition register, reading it back out, and masking the correct bit. The 2259 // normal approach here uses sub to do this instead of xor. Using xor exposes 2260 // the result to other bit-twiddling opportunities. 2261 EVT LHSVT = Op.getOperand(0).getValueType(); 2262 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) { 2263 EVT VT = Op.getValueType(); 2264 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0), 2265 Op.getOperand(1)); 2266 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, dl, LHSVT), CC); 2267 } 2268 return SDValue(); 2269 } 2270 2271 SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG, 2272 const PPCSubtarget &Subtarget) const { 2273 SDNode *Node = Op.getNode(); 2274 EVT VT = Node->getValueType(0); 2275 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 2276 SDValue InChain = Node->getOperand(0); 2277 SDValue VAListPtr = Node->getOperand(1); 2278 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue(); 2279 SDLoc dl(Node); 2280 2281 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only"); 2282 2283 // gpr_index 2284 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain, 2285 VAListPtr, MachinePointerInfo(SV), MVT::i8, 2286 false, false, false, 0); 2287 InChain = GprIndex.getValue(1); 2288 2289 if (VT == MVT::i64) { 2290 // Check if GprIndex is even 2291 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex, 2292 DAG.getConstant(1, dl, MVT::i32)); 2293 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd, 2294 DAG.getConstant(0, dl, MVT::i32), ISD::SETNE); 2295 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex, 2296 DAG.getConstant(1, dl, MVT::i32)); 2297 // Align GprIndex to be even if it isn't 2298 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne, 2299 GprIndex); 2300 } 2301 2302 // fpr index is 1 byte after gpr 2303 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr, 2304 DAG.getConstant(1, dl, MVT::i32)); 2305 2306 // fpr 2307 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain, 2308 FprPtr, MachinePointerInfo(SV), MVT::i8, 2309 false, false, false, 0); 2310 InChain = FprIndex.getValue(1); 2311 2312 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr, 2313 DAG.getConstant(8, dl, MVT::i32)); 2314 2315 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr, 2316 DAG.getConstant(4, dl, MVT::i32)); 2317 2318 // areas 2319 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr, 2320 MachinePointerInfo(), false, false, 2321 false, 0); 2322 InChain = OverflowArea.getValue(1); 2323 2324 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr, 2325 MachinePointerInfo(), false, false, 2326 false, 0); 2327 InChain = RegSaveArea.getValue(1); 2328 2329 // select overflow_area if index > 8 2330 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex, 2331 DAG.getConstant(8, dl, MVT::i32), ISD::SETLT); 2332 2333 // adjustment constant gpr_index * 4/8 2334 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32, 2335 VT.isInteger() ? GprIndex : FprIndex, 2336 DAG.getConstant(VT.isInteger() ? 4 : 8, dl, 2337 MVT::i32)); 2338 2339 // OurReg = RegSaveArea + RegConstant 2340 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea, 2341 RegConstant); 2342 2343 // Floating types are 32 bytes into RegSaveArea 2344 if (VT.isFloatingPoint()) 2345 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg, 2346 DAG.getConstant(32, dl, MVT::i32)); 2347 2348 // increase {f,g}pr_index by 1 (or 2 if VT is i64) 2349 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32, 2350 VT.isInteger() ? GprIndex : FprIndex, 2351 DAG.getConstant(VT == MVT::i64 ? 2 : 1, dl, 2352 MVT::i32)); 2353 2354 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1, 2355 VT.isInteger() ? VAListPtr : FprPtr, 2356 MachinePointerInfo(SV), 2357 MVT::i8, false, false, 0); 2358 2359 // determine if we should load from reg_save_area or overflow_area 2360 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea); 2361 2362 // increase overflow_area by 4/8 if gpr/fpr > 8 2363 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea, 2364 DAG.getConstant(VT.isInteger() ? 4 : 8, 2365 dl, MVT::i32)); 2366 2367 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea, 2368 OverflowAreaPlusN); 2369 2370 InChain = DAG.getTruncStore(InChain, dl, OverflowArea, 2371 OverflowAreaPtr, 2372 MachinePointerInfo(), 2373 MVT::i32, false, false, 0); 2374 2375 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(), 2376 false, false, false, 0); 2377 } 2378 2379 SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG, 2380 const PPCSubtarget &Subtarget) const { 2381 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only"); 2382 2383 // We have to copy the entire va_list struct: 2384 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte 2385 return DAG.getMemcpy(Op.getOperand(0), Op, 2386 Op.getOperand(1), Op.getOperand(2), 2387 DAG.getConstant(12, SDLoc(Op), MVT::i32), 8, false, true, 2388 false, MachinePointerInfo(), MachinePointerInfo()); 2389 } 2390 2391 SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op, 2392 SelectionDAG &DAG) const { 2393 return Op.getOperand(0); 2394 } 2395 2396 SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op, 2397 SelectionDAG &DAG) const { 2398 SDValue Chain = Op.getOperand(0); 2399 SDValue Trmp = Op.getOperand(1); // trampoline 2400 SDValue FPtr = Op.getOperand(2); // nested function 2401 SDValue Nest = Op.getOperand(3); // 'nest' parameter value 2402 SDLoc dl(Op); 2403 2404 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 2405 bool isPPC64 = (PtrVT == MVT::i64); 2406 Type *IntPtrTy = DAG.getDataLayout().getIntPtrType(*DAG.getContext()); 2407 2408 TargetLowering::ArgListTy Args; 2409 TargetLowering::ArgListEntry Entry; 2410 2411 Entry.Ty = IntPtrTy; 2412 Entry.Node = Trmp; Args.push_back(Entry); 2413 2414 // TrampSize == (isPPC64 ? 48 : 40); 2415 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40, dl, 2416 isPPC64 ? MVT::i64 : MVT::i32); 2417 Args.push_back(Entry); 2418 2419 Entry.Node = FPtr; Args.push_back(Entry); 2420 Entry.Node = Nest; Args.push_back(Entry); 2421 2422 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg) 2423 TargetLowering::CallLoweringInfo CLI(DAG); 2424 CLI.setDebugLoc(dl).setChain(Chain) 2425 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()), 2426 DAG.getExternalSymbol("__trampoline_setup", PtrVT), 2427 std::move(Args), 0); 2428 2429 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI); 2430 return CallResult.second; 2431 } 2432 2433 SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG, 2434 const PPCSubtarget &Subtarget) const { 2435 MachineFunction &MF = DAG.getMachineFunction(); 2436 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 2437 2438 SDLoc dl(Op); 2439 2440 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) { 2441 // vastart just stores the address of the VarArgsFrameIndex slot into the 2442 // memory location argument. 2443 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout()); 2444 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); 2445 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); 2446 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), 2447 MachinePointerInfo(SV), 2448 false, false, 0); 2449 } 2450 2451 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct. 2452 // We suppose the given va_list is already allocated. 2453 // 2454 // typedef struct { 2455 // char gpr; /* index into the array of 8 GPRs 2456 // * stored in the register save area 2457 // * gpr=0 corresponds to r3, 2458 // * gpr=1 to r4, etc. 2459 // */ 2460 // char fpr; /* index into the array of 8 FPRs 2461 // * stored in the register save area 2462 // * fpr=0 corresponds to f1, 2463 // * fpr=1 to f2, etc. 2464 // */ 2465 // char *overflow_arg_area; 2466 // /* location on stack that holds 2467 // * the next overflow argument 2468 // */ 2469 // char *reg_save_area; 2470 // /* where r3:r10 and f1:f8 (if saved) 2471 // * are stored 2472 // */ 2473 // } va_list[1]; 2474 2475 2476 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), dl, MVT::i32); 2477 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), dl, MVT::i32); 2478 2479 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout()); 2480 2481 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(), 2482 PtrVT); 2483 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), 2484 PtrVT); 2485 2486 uint64_t FrameOffset = PtrVT.getSizeInBits()/8; 2487 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, dl, PtrVT); 2488 2489 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1; 2490 SDValue ConstStackOffset = DAG.getConstant(StackOffset, dl, PtrVT); 2491 2492 uint64_t FPROffset = 1; 2493 SDValue ConstFPROffset = DAG.getConstant(FPROffset, dl, PtrVT); 2494 2495 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); 2496 2497 // Store first byte : number of int regs 2498 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR, 2499 Op.getOperand(1), 2500 MachinePointerInfo(SV), 2501 MVT::i8, false, false, 0); 2502 uint64_t nextOffset = FPROffset; 2503 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1), 2504 ConstFPROffset); 2505 2506 // Store second byte : number of float regs 2507 SDValue secondStore = 2508 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr, 2509 MachinePointerInfo(SV, nextOffset), MVT::i8, 2510 false, false, 0); 2511 nextOffset += StackOffset; 2512 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset); 2513 2514 // Store second word : arguments given on stack 2515 SDValue thirdStore = 2516 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, 2517 MachinePointerInfo(SV, nextOffset), 2518 false, false, 0); 2519 nextOffset += FrameOffset; 2520 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset); 2521 2522 // Store third word : arguments given in registers 2523 return DAG.getStore(thirdStore, dl, FR, nextPtr, 2524 MachinePointerInfo(SV, nextOffset), 2525 false, false, 0); 2526 2527 } 2528 2529 #include "PPCGenCallingConv.inc" 2530 2531 // Function whose sole purpose is to kill compiler warnings 2532 // stemming from unused functions included from PPCGenCallingConv.inc. 2533 CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const { 2534 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS; 2535 } 2536 2537 bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT, 2538 CCValAssign::LocInfo &LocInfo, 2539 ISD::ArgFlagsTy &ArgFlags, 2540 CCState &State) { 2541 return true; 2542 } 2543 2544 bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT, 2545 MVT &LocVT, 2546 CCValAssign::LocInfo &LocInfo, 2547 ISD::ArgFlagsTy &ArgFlags, 2548 CCState &State) { 2549 static const MCPhysReg ArgRegs[] = { 2550 PPC::R3, PPC::R4, PPC::R5, PPC::R6, 2551 PPC::R7, PPC::R8, PPC::R9, PPC::R10, 2552 }; 2553 const unsigned NumArgRegs = array_lengthof(ArgRegs); 2554 2555 unsigned RegNum = State.getFirstUnallocated(ArgRegs); 2556 2557 // Skip one register if the first unallocated register has an even register 2558 // number and there are still argument registers available which have not been 2559 // allocated yet. RegNum is actually an index into ArgRegs, which means we 2560 // need to skip a register if RegNum is odd. 2561 if (RegNum != NumArgRegs && RegNum % 2 == 1) { 2562 State.AllocateReg(ArgRegs[RegNum]); 2563 } 2564 2565 // Always return false here, as this function only makes sure that the first 2566 // unallocated register has an odd register number and does not actually 2567 // allocate a register for the current argument. 2568 return false; 2569 } 2570 2571 bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT, 2572 MVT &LocVT, 2573 CCValAssign::LocInfo &LocInfo, 2574 ISD::ArgFlagsTy &ArgFlags, 2575 CCState &State) { 2576 static const MCPhysReg ArgRegs[] = { 2577 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7, 2578 PPC::F8 2579 }; 2580 2581 const unsigned NumArgRegs = array_lengthof(ArgRegs); 2582 2583 unsigned RegNum = State.getFirstUnallocated(ArgRegs); 2584 2585 // If there is only one Floating-point register left we need to put both f64 2586 // values of a split ppc_fp128 value on the stack. 2587 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) { 2588 State.AllocateReg(ArgRegs[RegNum]); 2589 } 2590 2591 // Always return false here, as this function only makes sure that the two f64 2592 // values a ppc_fp128 value is split into are both passed in registers or both 2593 // passed on the stack and does not actually allocate a register for the 2594 // current argument. 2595 return false; 2596 } 2597 2598 /// FPR - The set of FP registers that should be allocated for arguments, 2599 /// on Darwin. 2600 static const MCPhysReg FPR[] = {PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, 2601 PPC::F6, PPC::F7, PPC::F8, PPC::F9, PPC::F10, 2602 PPC::F11, PPC::F12, PPC::F13}; 2603 2604 /// QFPR - The set of QPX registers that should be allocated for arguments. 2605 static const MCPhysReg QFPR[] = { 2606 PPC::QF1, PPC::QF2, PPC::QF3, PPC::QF4, PPC::QF5, PPC::QF6, PPC::QF7, 2607 PPC::QF8, PPC::QF9, PPC::QF10, PPC::QF11, PPC::QF12, PPC::QF13}; 2608 2609 /// CalculateStackSlotSize - Calculates the size reserved for this argument on 2610 /// the stack. 2611 static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags, 2612 unsigned PtrByteSize) { 2613 unsigned ArgSize = ArgVT.getStoreSize(); 2614 if (Flags.isByVal()) 2615 ArgSize = Flags.getByValSize(); 2616 2617 // Round up to multiples of the pointer size, except for array members, 2618 // which are always packed. 2619 if (!Flags.isInConsecutiveRegs()) 2620 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 2621 2622 return ArgSize; 2623 } 2624 2625 /// CalculateStackSlotAlignment - Calculates the alignment of this argument 2626 /// on the stack. 2627 static unsigned CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT, 2628 ISD::ArgFlagsTy Flags, 2629 unsigned PtrByteSize) { 2630 unsigned Align = PtrByteSize; 2631 2632 // Altivec parameters are padded to a 16 byte boundary. 2633 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 || 2634 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 || 2635 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64 || 2636 ArgVT == MVT::v1i128) 2637 Align = 16; 2638 // QPX vector types stored in double-precision are padded to a 32 byte 2639 // boundary. 2640 else if (ArgVT == MVT::v4f64 || ArgVT == MVT::v4i1) 2641 Align = 32; 2642 2643 // ByVal parameters are aligned as requested. 2644 if (Flags.isByVal()) { 2645 unsigned BVAlign = Flags.getByValAlign(); 2646 if (BVAlign > PtrByteSize) { 2647 if (BVAlign % PtrByteSize != 0) 2648 llvm_unreachable( 2649 "ByVal alignment is not a multiple of the pointer size"); 2650 2651 Align = BVAlign; 2652 } 2653 } 2654 2655 // Array members are always packed to their original alignment. 2656 if (Flags.isInConsecutiveRegs()) { 2657 // If the array member was split into multiple registers, the first 2658 // needs to be aligned to the size of the full type. (Except for 2659 // ppcf128, which is only aligned as its f64 components.) 2660 if (Flags.isSplit() && OrigVT != MVT::ppcf128) 2661 Align = OrigVT.getStoreSize(); 2662 else 2663 Align = ArgVT.getStoreSize(); 2664 } 2665 2666 return Align; 2667 } 2668 2669 /// CalculateStackSlotUsed - Return whether this argument will use its 2670 /// stack slot (instead of being passed in registers). ArgOffset, 2671 /// AvailableFPRs, and AvailableVRs must hold the current argument 2672 /// position, and will be updated to account for this argument. 2673 static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT, 2674 ISD::ArgFlagsTy Flags, 2675 unsigned PtrByteSize, 2676 unsigned LinkageSize, 2677 unsigned ParamAreaSize, 2678 unsigned &ArgOffset, 2679 unsigned &AvailableFPRs, 2680 unsigned &AvailableVRs, bool HasQPX) { 2681 bool UseMemory = false; 2682 2683 // Respect alignment of argument on the stack. 2684 unsigned Align = 2685 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize); 2686 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align; 2687 // If there's no space left in the argument save area, we must 2688 // use memory (this check also catches zero-sized arguments). 2689 if (ArgOffset >= LinkageSize + ParamAreaSize) 2690 UseMemory = true; 2691 2692 // Allocate argument on the stack. 2693 ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize); 2694 if (Flags.isInConsecutiveRegsLast()) 2695 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 2696 // If we overran the argument save area, we must use memory 2697 // (this check catches arguments passed partially in memory) 2698 if (ArgOffset > LinkageSize + ParamAreaSize) 2699 UseMemory = true; 2700 2701 // However, if the argument is actually passed in an FPR or a VR, 2702 // we don't use memory after all. 2703 if (!Flags.isByVal()) { 2704 if (ArgVT == MVT::f32 || ArgVT == MVT::f64 || 2705 // QPX registers overlap with the scalar FP registers. 2706 (HasQPX && (ArgVT == MVT::v4f32 || 2707 ArgVT == MVT::v4f64 || 2708 ArgVT == MVT::v4i1))) 2709 if (AvailableFPRs > 0) { 2710 --AvailableFPRs; 2711 return false; 2712 } 2713 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 || 2714 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 || 2715 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64 || 2716 ArgVT == MVT::v1i128) 2717 if (AvailableVRs > 0) { 2718 --AvailableVRs; 2719 return false; 2720 } 2721 } 2722 2723 return UseMemory; 2724 } 2725 2726 /// EnsureStackAlignment - Round stack frame size up from NumBytes to 2727 /// ensure minimum alignment required for target. 2728 static unsigned EnsureStackAlignment(const PPCFrameLowering *Lowering, 2729 unsigned NumBytes) { 2730 unsigned TargetAlign = Lowering->getStackAlignment(); 2731 unsigned AlignMask = TargetAlign - 1; 2732 NumBytes = (NumBytes + AlignMask) & ~AlignMask; 2733 return NumBytes; 2734 } 2735 2736 SDValue 2737 PPCTargetLowering::LowerFormalArguments(SDValue Chain, 2738 CallingConv::ID CallConv, bool isVarArg, 2739 const SmallVectorImpl<ISD::InputArg> 2740 &Ins, 2741 SDLoc dl, SelectionDAG &DAG, 2742 SmallVectorImpl<SDValue> &InVals) 2743 const { 2744 if (Subtarget.isSVR4ABI()) { 2745 if (Subtarget.isPPC64()) 2746 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins, 2747 dl, DAG, InVals); 2748 else 2749 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins, 2750 dl, DAG, InVals); 2751 } else { 2752 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins, 2753 dl, DAG, InVals); 2754 } 2755 } 2756 2757 SDValue 2758 PPCTargetLowering::LowerFormalArguments_32SVR4( 2759 SDValue Chain, 2760 CallingConv::ID CallConv, bool isVarArg, 2761 const SmallVectorImpl<ISD::InputArg> 2762 &Ins, 2763 SDLoc dl, SelectionDAG &DAG, 2764 SmallVectorImpl<SDValue> &InVals) const { 2765 2766 // 32-bit SVR4 ABI Stack Frame Layout: 2767 // +-----------------------------------+ 2768 // +--> | Back chain | 2769 // | +-----------------------------------+ 2770 // | | Floating-point register save area | 2771 // | +-----------------------------------+ 2772 // | | General register save area | 2773 // | +-----------------------------------+ 2774 // | | CR save word | 2775 // | +-----------------------------------+ 2776 // | | VRSAVE save word | 2777 // | +-----------------------------------+ 2778 // | | Alignment padding | 2779 // | +-----------------------------------+ 2780 // | | Vector register save area | 2781 // | +-----------------------------------+ 2782 // | | Local variable space | 2783 // | +-----------------------------------+ 2784 // | | Parameter list area | 2785 // | +-----------------------------------+ 2786 // | | LR save word | 2787 // | +-----------------------------------+ 2788 // SP--> +--- | Back chain | 2789 // +-----------------------------------+ 2790 // 2791 // Specifications: 2792 // System V Application Binary Interface PowerPC Processor Supplement 2793 // AltiVec Technology Programming Interface Manual 2794 2795 MachineFunction &MF = DAG.getMachineFunction(); 2796 MachineFrameInfo *MFI = MF.getFrameInfo(); 2797 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 2798 2799 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout()); 2800 // Potential tail calls could cause overwriting of argument stack slots. 2801 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt && 2802 (CallConv == CallingConv::Fast)); 2803 unsigned PtrByteSize = 4; 2804 2805 // Assign locations to all of the incoming arguments. 2806 SmallVector<CCValAssign, 16> ArgLocs; 2807 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs, 2808 *DAG.getContext()); 2809 2810 // Reserve space for the linkage area on the stack. 2811 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize(); 2812 CCInfo.AllocateStack(LinkageSize, PtrByteSize); 2813 2814 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4); 2815 2816 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { 2817 CCValAssign &VA = ArgLocs[i]; 2818 2819 // Arguments stored in registers. 2820 if (VA.isRegLoc()) { 2821 const TargetRegisterClass *RC; 2822 EVT ValVT = VA.getValVT(); 2823 2824 switch (ValVT.getSimpleVT().SimpleTy) { 2825 default: 2826 llvm_unreachable("ValVT not supported by formal arguments Lowering"); 2827 case MVT::i1: 2828 case MVT::i32: 2829 RC = &PPC::GPRCRegClass; 2830 break; 2831 case MVT::f32: 2832 if (Subtarget.hasP8Vector()) 2833 RC = &PPC::VSSRCRegClass; 2834 else 2835 RC = &PPC::F4RCRegClass; 2836 break; 2837 case MVT::f64: 2838 if (Subtarget.hasVSX()) 2839 RC = &PPC::VSFRCRegClass; 2840 else 2841 RC = &PPC::F8RCRegClass; 2842 break; 2843 case MVT::v16i8: 2844 case MVT::v8i16: 2845 case MVT::v4i32: 2846 RC = &PPC::VRRCRegClass; 2847 break; 2848 case MVT::v4f32: 2849 RC = Subtarget.hasQPX() ? &PPC::QSRCRegClass : &PPC::VRRCRegClass; 2850 break; 2851 case MVT::v2f64: 2852 case MVT::v2i64: 2853 RC = &PPC::VSHRCRegClass; 2854 break; 2855 case MVT::v4f64: 2856 RC = &PPC::QFRCRegClass; 2857 break; 2858 case MVT::v4i1: 2859 RC = &PPC::QBRCRegClass; 2860 break; 2861 } 2862 2863 // Transform the arguments stored in physical registers into virtual ones. 2864 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC); 2865 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, 2866 ValVT == MVT::i1 ? MVT::i32 : ValVT); 2867 2868 if (ValVT == MVT::i1) 2869 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue); 2870 2871 InVals.push_back(ArgValue); 2872 } else { 2873 // Argument stored in memory. 2874 assert(VA.isMemLoc()); 2875 2876 unsigned ArgSize = VA.getLocVT().getStoreSize(); 2877 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), 2878 isImmutable); 2879 2880 // Create load nodes to retrieve arguments from the stack. 2881 SDValue FIN = DAG.getFrameIndex(FI, PtrVT); 2882 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, 2883 MachinePointerInfo(), 2884 false, false, false, 0)); 2885 } 2886 } 2887 2888 // Assign locations to all of the incoming aggregate by value arguments. 2889 // Aggregates passed by value are stored in the local variable space of the 2890 // caller's stack frame, right above the parameter list area. 2891 SmallVector<CCValAssign, 16> ByValArgLocs; 2892 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(), 2893 ByValArgLocs, *DAG.getContext()); 2894 2895 // Reserve stack space for the allocations in CCInfo. 2896 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize); 2897 2898 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal); 2899 2900 // Area that is at least reserved in the caller of this function. 2901 unsigned MinReservedArea = CCByValInfo.getNextStackOffset(); 2902 MinReservedArea = std::max(MinReservedArea, LinkageSize); 2903 2904 // Set the size that is at least reserved in caller of this function. Tail 2905 // call optimized function's reserved stack space needs to be aligned so that 2906 // taking the difference between two stack areas will result in an aligned 2907 // stack. 2908 MinReservedArea = 2909 EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea); 2910 FuncInfo->setMinReservedArea(MinReservedArea); 2911 2912 SmallVector<SDValue, 8> MemOps; 2913 2914 // If the function takes variable number of arguments, make a frame index for 2915 // the start of the first vararg value... for expansion of llvm.va_start. 2916 if (isVarArg) { 2917 static const MCPhysReg GPArgRegs[] = { 2918 PPC::R3, PPC::R4, PPC::R5, PPC::R6, 2919 PPC::R7, PPC::R8, PPC::R9, PPC::R10, 2920 }; 2921 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs); 2922 2923 static const MCPhysReg FPArgRegs[] = { 2924 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7, 2925 PPC::F8 2926 }; 2927 unsigned NumFPArgRegs = array_lengthof(FPArgRegs); 2928 if (DisablePPCFloatInVariadic) 2929 NumFPArgRegs = 0; 2930 2931 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs)); 2932 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs)); 2933 2934 // Make room for NumGPArgRegs and NumFPArgRegs. 2935 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 + 2936 NumFPArgRegs * MVT(MVT::f64).getSizeInBits()/8; 2937 2938 FuncInfo->setVarArgsStackOffset( 2939 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8, 2940 CCInfo.getNextStackOffset(), true)); 2941 2942 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false)); 2943 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); 2944 2945 // The fixed integer arguments of a variadic function are stored to the 2946 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing 2947 // the result of va_next. 2948 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) { 2949 // Get an existing live-in vreg, or add a new one. 2950 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]); 2951 if (!VReg) 2952 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass); 2953 2954 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); 2955 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, 2956 MachinePointerInfo(), false, false, 0); 2957 MemOps.push_back(Store); 2958 // Increment the address by four for the next argument to store 2959 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, dl, PtrVT); 2960 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff); 2961 } 2962 2963 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6 2964 // is set. 2965 // The double arguments are stored to the VarArgsFrameIndex 2966 // on the stack. 2967 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) { 2968 // Get an existing live-in vreg, or add a new one. 2969 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]); 2970 if (!VReg) 2971 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass); 2972 2973 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64); 2974 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, 2975 MachinePointerInfo(), false, false, 0); 2976 MemOps.push_back(Store); 2977 // Increment the address by eight for the next argument to store 2978 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8, dl, 2979 PtrVT); 2980 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff); 2981 } 2982 } 2983 2984 if (!MemOps.empty()) 2985 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps); 2986 2987 return Chain; 2988 } 2989 2990 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote 2991 // value to MVT::i64 and then truncate to the correct register size. 2992 SDValue 2993 PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT, 2994 SelectionDAG &DAG, SDValue ArgVal, 2995 SDLoc dl) const { 2996 if (Flags.isSExt()) 2997 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal, 2998 DAG.getValueType(ObjectVT)); 2999 else if (Flags.isZExt()) 3000 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal, 3001 DAG.getValueType(ObjectVT)); 3002 3003 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal); 3004 } 3005 3006 SDValue 3007 PPCTargetLowering::LowerFormalArguments_64SVR4( 3008 SDValue Chain, 3009 CallingConv::ID CallConv, bool isVarArg, 3010 const SmallVectorImpl<ISD::InputArg> 3011 &Ins, 3012 SDLoc dl, SelectionDAG &DAG, 3013 SmallVectorImpl<SDValue> &InVals) const { 3014 // TODO: add description of PPC stack frame format, or at least some docs. 3015 // 3016 bool isELFv2ABI = Subtarget.isELFv2ABI(); 3017 bool isLittleEndian = Subtarget.isLittleEndian(); 3018 MachineFunction &MF = DAG.getMachineFunction(); 3019 MachineFrameInfo *MFI = MF.getFrameInfo(); 3020 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 3021 3022 assert(!(CallConv == CallingConv::Fast && isVarArg) && 3023 "fastcc not supported on varargs functions"); 3024 3025 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout()); 3026 // Potential tail calls could cause overwriting of argument stack slots. 3027 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt && 3028 (CallConv == CallingConv::Fast)); 3029 unsigned PtrByteSize = 8; 3030 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize(); 3031 3032 static const MCPhysReg GPR[] = { 3033 PPC::X3, PPC::X4, PPC::X5, PPC::X6, 3034 PPC::X7, PPC::X8, PPC::X9, PPC::X10, 3035 }; 3036 static const MCPhysReg VR[] = { 3037 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8, 3038 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13 3039 }; 3040 static const MCPhysReg VSRH[] = { 3041 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8, 3042 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13 3043 }; 3044 3045 const unsigned Num_GPR_Regs = array_lengthof(GPR); 3046 const unsigned Num_FPR_Regs = 13; 3047 const unsigned Num_VR_Regs = array_lengthof(VR); 3048 const unsigned Num_QFPR_Regs = Num_FPR_Regs; 3049 3050 // Do a first pass over the arguments to determine whether the ABI 3051 // guarantees that our caller has allocated the parameter save area 3052 // on its stack frame. In the ELFv1 ABI, this is always the case; 3053 // in the ELFv2 ABI, it is true if this is a vararg function or if 3054 // any parameter is located in a stack slot. 3055 3056 bool HasParameterArea = !isELFv2ABI || isVarArg; 3057 unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize; 3058 unsigned NumBytes = LinkageSize; 3059 unsigned AvailableFPRs = Num_FPR_Regs; 3060 unsigned AvailableVRs = Num_VR_Regs; 3061 for (unsigned i = 0, e = Ins.size(); i != e; ++i) 3062 if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags, 3063 PtrByteSize, LinkageSize, ParamAreaSize, 3064 NumBytes, AvailableFPRs, AvailableVRs, 3065 Subtarget.hasQPX())) 3066 HasParameterArea = true; 3067 3068 // Add DAG nodes to load the arguments or copy them out of registers. On 3069 // entry to a function on PPC, the arguments start after the linkage area, 3070 // although the first ones are often in registers. 3071 3072 unsigned ArgOffset = LinkageSize; 3073 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0; 3074 unsigned &QFPR_idx = FPR_idx; 3075 SmallVector<SDValue, 8> MemOps; 3076 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin(); 3077 unsigned CurArgIdx = 0; 3078 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) { 3079 SDValue ArgVal; 3080 bool needsLoad = false; 3081 EVT ObjectVT = Ins[ArgNo].VT; 3082 EVT OrigVT = Ins[ArgNo].ArgVT; 3083 unsigned ObjSize = ObjectVT.getStoreSize(); 3084 unsigned ArgSize = ObjSize; 3085 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags; 3086 if (Ins[ArgNo].isOrigArg()) { 3087 std::advance(FuncArg, Ins[ArgNo].getOrigArgIndex() - CurArgIdx); 3088 CurArgIdx = Ins[ArgNo].getOrigArgIndex(); 3089 } 3090 // We re-align the argument offset for each argument, except when using the 3091 // fast calling convention, when we need to make sure we do that only when 3092 // we'll actually use a stack slot. 3093 unsigned CurArgOffset, Align; 3094 auto ComputeArgOffset = [&]() { 3095 /* Respect alignment of argument on the stack. */ 3096 Align = CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize); 3097 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align; 3098 CurArgOffset = ArgOffset; 3099 }; 3100 3101 if (CallConv != CallingConv::Fast) { 3102 ComputeArgOffset(); 3103 3104 /* Compute GPR index associated with argument offset. */ 3105 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize; 3106 GPR_idx = std::min(GPR_idx, Num_GPR_Regs); 3107 } 3108 3109 // FIXME the codegen can be much improved in some cases. 3110 // We do not have to keep everything in memory. 3111 if (Flags.isByVal()) { 3112 assert(Ins[ArgNo].isOrigArg() && "Byval arguments cannot be implicit"); 3113 3114 if (CallConv == CallingConv::Fast) 3115 ComputeArgOffset(); 3116 3117 // ObjSize is the true size, ArgSize rounded up to multiple of registers. 3118 ObjSize = Flags.getByValSize(); 3119 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 3120 // Empty aggregate parameters do not take up registers. Examples: 3121 // struct { } a; 3122 // union { } b; 3123 // int c[0]; 3124 // etc. However, we have to provide a place-holder in InVals, so 3125 // pretend we have an 8-byte item at the current address for that 3126 // purpose. 3127 if (!ObjSize) { 3128 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true); 3129 SDValue FIN = DAG.getFrameIndex(FI, PtrVT); 3130 InVals.push_back(FIN); 3131 continue; 3132 } 3133 3134 // Create a stack object covering all stack doublewords occupied 3135 // by the argument. If the argument is (fully or partially) on 3136 // the stack, or if the argument is fully in registers but the 3137 // caller has allocated the parameter save anyway, we can refer 3138 // directly to the caller's stack frame. Otherwise, create a 3139 // local copy in our own frame. 3140 int FI; 3141 if (HasParameterArea || 3142 ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize) 3143 FI = MFI->CreateFixedObject(ArgSize, ArgOffset, false, true); 3144 else 3145 FI = MFI->CreateStackObject(ArgSize, Align, false); 3146 SDValue FIN = DAG.getFrameIndex(FI, PtrVT); 3147 3148 // Handle aggregates smaller than 8 bytes. 3149 if (ObjSize < PtrByteSize) { 3150 // The value of the object is its address, which differs from the 3151 // address of the enclosing doubleword on big-endian systems. 3152 SDValue Arg = FIN; 3153 if (!isLittleEndian) { 3154 SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, dl, PtrVT); 3155 Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff); 3156 } 3157 InVals.push_back(Arg); 3158 3159 if (GPR_idx != Num_GPR_Regs) { 3160 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass); 3161 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); 3162 SDValue Store; 3163 3164 if (ObjSize==1 || ObjSize==2 || ObjSize==4) { 3165 EVT ObjType = (ObjSize == 1 ? MVT::i8 : 3166 (ObjSize == 2 ? MVT::i16 : MVT::i32)); 3167 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg, 3168 MachinePointerInfo(FuncArg), 3169 ObjType, false, false, 0); 3170 } else { 3171 // For sizes that don't fit a truncating store (3, 5, 6, 7), 3172 // store the whole register as-is to the parameter save area 3173 // slot. 3174 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, 3175 MachinePointerInfo(FuncArg), 3176 false, false, 0); 3177 } 3178 3179 MemOps.push_back(Store); 3180 } 3181 // Whether we copied from a register or not, advance the offset 3182 // into the parameter save area by a full doubleword. 3183 ArgOffset += PtrByteSize; 3184 continue; 3185 } 3186 3187 // The value of the object is its address, which is the address of 3188 // its first stack doubleword. 3189 InVals.push_back(FIN); 3190 3191 // Store whatever pieces of the object are in registers to memory. 3192 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) { 3193 if (GPR_idx == Num_GPR_Regs) 3194 break; 3195 3196 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); 3197 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); 3198 SDValue Addr = FIN; 3199 if (j) { 3200 SDValue Off = DAG.getConstant(j, dl, PtrVT); 3201 Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off); 3202 } 3203 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr, 3204 MachinePointerInfo(FuncArg, j), 3205 false, false, 0); 3206 MemOps.push_back(Store); 3207 ++GPR_idx; 3208 } 3209 ArgOffset += ArgSize; 3210 continue; 3211 } 3212 3213 switch (ObjectVT.getSimpleVT().SimpleTy) { 3214 default: llvm_unreachable("Unhandled argument type!"); 3215 case MVT::i1: 3216 case MVT::i32: 3217 case MVT::i64: 3218 // These can be scalar arguments or elements of an integer array type 3219 // passed directly. Clang may use those instead of "byval" aggregate 3220 // types to avoid forcing arguments to memory unnecessarily. 3221 if (GPR_idx != Num_GPR_Regs) { 3222 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass); 3223 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64); 3224 3225 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1) 3226 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote 3227 // value to MVT::i64 and then truncate to the correct register size. 3228 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl); 3229 } else { 3230 if (CallConv == CallingConv::Fast) 3231 ComputeArgOffset(); 3232 3233 needsLoad = true; 3234 ArgSize = PtrByteSize; 3235 } 3236 if (CallConv != CallingConv::Fast || needsLoad) 3237 ArgOffset += 8; 3238 break; 3239 3240 case MVT::f32: 3241 case MVT::f64: 3242 // These can be scalar arguments or elements of a float array type 3243 // passed directly. The latter are used to implement ELFv2 homogenous 3244 // float aggregates. 3245 if (FPR_idx != Num_FPR_Regs) { 3246 unsigned VReg; 3247 3248 if (ObjectVT == MVT::f32) 3249 VReg = MF.addLiveIn(FPR[FPR_idx], 3250 Subtarget.hasP8Vector() 3251 ? &PPC::VSSRCRegClass 3252 : &PPC::F4RCRegClass); 3253 else 3254 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() 3255 ? &PPC::VSFRCRegClass 3256 : &PPC::F8RCRegClass); 3257 3258 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT); 3259 ++FPR_idx; 3260 } else if (GPR_idx != Num_GPR_Regs && CallConv != CallingConv::Fast) { 3261 // FIXME: We may want to re-enable this for CallingConv::Fast on the P8 3262 // once we support fp <-> gpr moves. 3263 3264 // This can only ever happen in the presence of f32 array types, 3265 // since otherwise we never run out of FPRs before running out 3266 // of GPRs. 3267 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass); 3268 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64); 3269 3270 if (ObjectVT == MVT::f32) { 3271 if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0)) 3272 ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal, 3273 DAG.getConstant(32, dl, MVT::i32)); 3274 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal); 3275 } 3276 3277 ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal); 3278 } else { 3279 if (CallConv == CallingConv::Fast) 3280 ComputeArgOffset(); 3281 3282 needsLoad = true; 3283 } 3284 3285 // When passing an array of floats, the array occupies consecutive 3286 // space in the argument area; only round up to the next doubleword 3287 // at the end of the array. Otherwise, each float takes 8 bytes. 3288 if (CallConv != CallingConv::Fast || needsLoad) { 3289 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize; 3290 ArgOffset += ArgSize; 3291 if (Flags.isInConsecutiveRegsLast()) 3292 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 3293 } 3294 break; 3295 case MVT::v4f32: 3296 case MVT::v4i32: 3297 case MVT::v8i16: 3298 case MVT::v16i8: 3299 case MVT::v2f64: 3300 case MVT::v2i64: 3301 case MVT::v1i128: 3302 if (!Subtarget.hasQPX()) { 3303 // These can be scalar arguments or elements of a vector array type 3304 // passed directly. The latter are used to implement ELFv2 homogenous 3305 // vector aggregates. 3306 if (VR_idx != Num_VR_Regs) { 3307 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ? 3308 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) : 3309 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass); 3310 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT); 3311 ++VR_idx; 3312 } else { 3313 if (CallConv == CallingConv::Fast) 3314 ComputeArgOffset(); 3315 3316 needsLoad = true; 3317 } 3318 if (CallConv != CallingConv::Fast || needsLoad) 3319 ArgOffset += 16; 3320 break; 3321 } // not QPX 3322 3323 assert(ObjectVT.getSimpleVT().SimpleTy == MVT::v4f32 && 3324 "Invalid QPX parameter type"); 3325 /* fall through */ 3326 3327 case MVT::v4f64: 3328 case MVT::v4i1: 3329 // QPX vectors are treated like their scalar floating-point subregisters 3330 // (except that they're larger). 3331 unsigned Sz = ObjectVT.getSimpleVT().SimpleTy == MVT::v4f32 ? 16 : 32; 3332 if (QFPR_idx != Num_QFPR_Regs) { 3333 const TargetRegisterClass *RC; 3334 switch (ObjectVT.getSimpleVT().SimpleTy) { 3335 case MVT::v4f64: RC = &PPC::QFRCRegClass; break; 3336 case MVT::v4f32: RC = &PPC::QSRCRegClass; break; 3337 default: RC = &PPC::QBRCRegClass; break; 3338 } 3339 3340 unsigned VReg = MF.addLiveIn(QFPR[QFPR_idx], RC); 3341 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT); 3342 ++QFPR_idx; 3343 } else { 3344 if (CallConv == CallingConv::Fast) 3345 ComputeArgOffset(); 3346 needsLoad = true; 3347 } 3348 if (CallConv != CallingConv::Fast || needsLoad) 3349 ArgOffset += Sz; 3350 break; 3351 } 3352 3353 // We need to load the argument to a virtual register if we determined 3354 // above that we ran out of physical registers of the appropriate type. 3355 if (needsLoad) { 3356 if (ObjSize < ArgSize && !isLittleEndian) 3357 CurArgOffset += ArgSize - ObjSize; 3358 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable); 3359 SDValue FIN = DAG.getFrameIndex(FI, PtrVT); 3360 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(), 3361 false, false, false, 0); 3362 } 3363 3364 InVals.push_back(ArgVal); 3365 } 3366 3367 // Area that is at least reserved in the caller of this function. 3368 unsigned MinReservedArea; 3369 if (HasParameterArea) 3370 MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize); 3371 else 3372 MinReservedArea = LinkageSize; 3373 3374 // Set the size that is at least reserved in caller of this function. Tail 3375 // call optimized functions' reserved stack space needs to be aligned so that 3376 // taking the difference between two stack areas will result in an aligned 3377 // stack. 3378 MinReservedArea = 3379 EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea); 3380 FuncInfo->setMinReservedArea(MinReservedArea); 3381 3382 // If the function takes variable number of arguments, make a frame index for 3383 // the start of the first vararg value... for expansion of llvm.va_start. 3384 if (isVarArg) { 3385 int Depth = ArgOffset; 3386 3387 FuncInfo->setVarArgsFrameIndex( 3388 MFI->CreateFixedObject(PtrByteSize, Depth, true)); 3389 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); 3390 3391 // If this function is vararg, store any remaining integer argument regs 3392 // to their spots on the stack so that they may be loaded by deferencing the 3393 // result of va_next. 3394 for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize; 3395 GPR_idx < Num_GPR_Regs; ++GPR_idx) { 3396 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); 3397 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); 3398 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, 3399 MachinePointerInfo(), false, false, 0); 3400 MemOps.push_back(Store); 3401 // Increment the address by four for the next argument to store 3402 SDValue PtrOff = DAG.getConstant(PtrByteSize, dl, PtrVT); 3403 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff); 3404 } 3405 } 3406 3407 if (!MemOps.empty()) 3408 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps); 3409 3410 return Chain; 3411 } 3412 3413 SDValue 3414 PPCTargetLowering::LowerFormalArguments_Darwin( 3415 SDValue Chain, 3416 CallingConv::ID CallConv, bool isVarArg, 3417 const SmallVectorImpl<ISD::InputArg> 3418 &Ins, 3419 SDLoc dl, SelectionDAG &DAG, 3420 SmallVectorImpl<SDValue> &InVals) const { 3421 // TODO: add description of PPC stack frame format, or at least some docs. 3422 // 3423 MachineFunction &MF = DAG.getMachineFunction(); 3424 MachineFrameInfo *MFI = MF.getFrameInfo(); 3425 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 3426 3427 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout()); 3428 bool isPPC64 = PtrVT == MVT::i64; 3429 // Potential tail calls could cause overwriting of argument stack slots. 3430 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt && 3431 (CallConv == CallingConv::Fast)); 3432 unsigned PtrByteSize = isPPC64 ? 8 : 4; 3433 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize(); 3434 unsigned ArgOffset = LinkageSize; 3435 // Area that is at least reserved in caller of this function. 3436 unsigned MinReservedArea = ArgOffset; 3437 3438 static const MCPhysReg GPR_32[] = { // 32-bit registers. 3439 PPC::R3, PPC::R4, PPC::R5, PPC::R6, 3440 PPC::R7, PPC::R8, PPC::R9, PPC::R10, 3441 }; 3442 static const MCPhysReg GPR_64[] = { // 64-bit registers. 3443 PPC::X3, PPC::X4, PPC::X5, PPC::X6, 3444 PPC::X7, PPC::X8, PPC::X9, PPC::X10, 3445 }; 3446 static const MCPhysReg VR[] = { 3447 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8, 3448 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13 3449 }; 3450 3451 const unsigned Num_GPR_Regs = array_lengthof(GPR_32); 3452 const unsigned Num_FPR_Regs = 13; 3453 const unsigned Num_VR_Regs = array_lengthof( VR); 3454 3455 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0; 3456 3457 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32; 3458 3459 // In 32-bit non-varargs functions, the stack space for vectors is after the 3460 // stack space for non-vectors. We do not use this space unless we have 3461 // too many vectors to fit in registers, something that only occurs in 3462 // constructed examples:), but we have to walk the arglist to figure 3463 // that out...for the pathological case, compute VecArgOffset as the 3464 // start of the vector parameter area. Computing VecArgOffset is the 3465 // entire point of the following loop. 3466 unsigned VecArgOffset = ArgOffset; 3467 if (!isVarArg && !isPPC64) { 3468 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; 3469 ++ArgNo) { 3470 EVT ObjectVT = Ins[ArgNo].VT; 3471 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags; 3472 3473 if (Flags.isByVal()) { 3474 // ObjSize is the true size, ArgSize rounded up to multiple of regs. 3475 unsigned ObjSize = Flags.getByValSize(); 3476 unsigned ArgSize = 3477 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 3478 VecArgOffset += ArgSize; 3479 continue; 3480 } 3481 3482 switch(ObjectVT.getSimpleVT().SimpleTy) { 3483 default: llvm_unreachable("Unhandled argument type!"); 3484 case MVT::i1: 3485 case MVT::i32: 3486 case MVT::f32: 3487 VecArgOffset += 4; 3488 break; 3489 case MVT::i64: // PPC64 3490 case MVT::f64: 3491 // FIXME: We are guaranteed to be !isPPC64 at this point. 3492 // Does MVT::i64 apply? 3493 VecArgOffset += 8; 3494 break; 3495 case MVT::v4f32: 3496 case MVT::v4i32: 3497 case MVT::v8i16: 3498 case MVT::v16i8: 3499 // Nothing to do, we're only looking at Nonvector args here. 3500 break; 3501 } 3502 } 3503 } 3504 // We've found where the vector parameter area in memory is. Skip the 3505 // first 12 parameters; these don't use that memory. 3506 VecArgOffset = ((VecArgOffset+15)/16)*16; 3507 VecArgOffset += 12*16; 3508 3509 // Add DAG nodes to load the arguments or copy them out of registers. On 3510 // entry to a function on PPC, the arguments start after the linkage area, 3511 // although the first ones are often in registers. 3512 3513 SmallVector<SDValue, 8> MemOps; 3514 unsigned nAltivecParamsAtEnd = 0; 3515 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin(); 3516 unsigned CurArgIdx = 0; 3517 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) { 3518 SDValue ArgVal; 3519 bool needsLoad = false; 3520 EVT ObjectVT = Ins[ArgNo].VT; 3521 unsigned ObjSize = ObjectVT.getSizeInBits()/8; 3522 unsigned ArgSize = ObjSize; 3523 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags; 3524 if (Ins[ArgNo].isOrigArg()) { 3525 std::advance(FuncArg, Ins[ArgNo].getOrigArgIndex() - CurArgIdx); 3526 CurArgIdx = Ins[ArgNo].getOrigArgIndex(); 3527 } 3528 unsigned CurArgOffset = ArgOffset; 3529 3530 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary. 3531 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 || 3532 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) { 3533 if (isVarArg || isPPC64) { 3534 MinReservedArea = ((MinReservedArea+15)/16)*16; 3535 MinReservedArea += CalculateStackSlotSize(ObjectVT, 3536 Flags, 3537 PtrByteSize); 3538 } else nAltivecParamsAtEnd++; 3539 } else 3540 // Calculate min reserved area. 3541 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT, 3542 Flags, 3543 PtrByteSize); 3544 3545 // FIXME the codegen can be much improved in some cases. 3546 // We do not have to keep everything in memory. 3547 if (Flags.isByVal()) { 3548 assert(Ins[ArgNo].isOrigArg() && "Byval arguments cannot be implicit"); 3549 3550 // ObjSize is the true size, ArgSize rounded up to multiple of registers. 3551 ObjSize = Flags.getByValSize(); 3552 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 3553 // Objects of size 1 and 2 are right justified, everything else is 3554 // left justified. This means the memory address is adjusted forwards. 3555 if (ObjSize==1 || ObjSize==2) { 3556 CurArgOffset = CurArgOffset + (4 - ObjSize); 3557 } 3558 // The value of the object is its address. 3559 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, false, true); 3560 SDValue FIN = DAG.getFrameIndex(FI, PtrVT); 3561 InVals.push_back(FIN); 3562 if (ObjSize==1 || ObjSize==2) { 3563 if (GPR_idx != Num_GPR_Regs) { 3564 unsigned VReg; 3565 if (isPPC64) 3566 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); 3567 else 3568 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass); 3569 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); 3570 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16; 3571 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN, 3572 MachinePointerInfo(FuncArg), 3573 ObjType, false, false, 0); 3574 MemOps.push_back(Store); 3575 ++GPR_idx; 3576 } 3577 3578 ArgOffset += PtrByteSize; 3579 3580 continue; 3581 } 3582 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) { 3583 // Store whatever pieces of the object are in registers 3584 // to memory. ArgOffset will be the address of the beginning 3585 // of the object. 3586 if (GPR_idx != Num_GPR_Regs) { 3587 unsigned VReg; 3588 if (isPPC64) 3589 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); 3590 else 3591 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass); 3592 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true); 3593 SDValue FIN = DAG.getFrameIndex(FI, PtrVT); 3594 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); 3595 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, 3596 MachinePointerInfo(FuncArg, j), 3597 false, false, 0); 3598 MemOps.push_back(Store); 3599 ++GPR_idx; 3600 ArgOffset += PtrByteSize; 3601 } else { 3602 ArgOffset += ArgSize - (ArgOffset-CurArgOffset); 3603 break; 3604 } 3605 } 3606 continue; 3607 } 3608 3609 switch (ObjectVT.getSimpleVT().SimpleTy) { 3610 default: llvm_unreachable("Unhandled argument type!"); 3611 case MVT::i1: 3612 case MVT::i32: 3613 if (!isPPC64) { 3614 if (GPR_idx != Num_GPR_Regs) { 3615 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass); 3616 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32); 3617 3618 if (ObjectVT == MVT::i1) 3619 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal); 3620 3621 ++GPR_idx; 3622 } else { 3623 needsLoad = true; 3624 ArgSize = PtrByteSize; 3625 } 3626 // All int arguments reserve stack space in the Darwin ABI. 3627 ArgOffset += PtrByteSize; 3628 break; 3629 } 3630 // FALLTHROUGH 3631 case MVT::i64: // PPC64 3632 if (GPR_idx != Num_GPR_Regs) { 3633 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); 3634 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64); 3635 3636 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1) 3637 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote 3638 // value to MVT::i64 and then truncate to the correct register size. 3639 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl); 3640 3641 ++GPR_idx; 3642 } else { 3643 needsLoad = true; 3644 ArgSize = PtrByteSize; 3645 } 3646 // All int arguments reserve stack space in the Darwin ABI. 3647 ArgOffset += 8; 3648 break; 3649 3650 case MVT::f32: 3651 case MVT::f64: 3652 // Every 4 bytes of argument space consumes one of the GPRs available for 3653 // argument passing. 3654 if (GPR_idx != Num_GPR_Regs) { 3655 ++GPR_idx; 3656 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64) 3657 ++GPR_idx; 3658 } 3659 if (FPR_idx != Num_FPR_Regs) { 3660 unsigned VReg; 3661 3662 if (ObjectVT == MVT::f32) 3663 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass); 3664 else 3665 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass); 3666 3667 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT); 3668 ++FPR_idx; 3669 } else { 3670 needsLoad = true; 3671 } 3672 3673 // All FP arguments reserve stack space in the Darwin ABI. 3674 ArgOffset += isPPC64 ? 8 : ObjSize; 3675 break; 3676 case MVT::v4f32: 3677 case MVT::v4i32: 3678 case MVT::v8i16: 3679 case MVT::v16i8: 3680 // Note that vector arguments in registers don't reserve stack space, 3681 // except in varargs functions. 3682 if (VR_idx != Num_VR_Regs) { 3683 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass); 3684 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT); 3685 if (isVarArg) { 3686 while ((ArgOffset % 16) != 0) { 3687 ArgOffset += PtrByteSize; 3688 if (GPR_idx != Num_GPR_Regs) 3689 GPR_idx++; 3690 } 3691 ArgOffset += 16; 3692 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64? 3693 } 3694 ++VR_idx; 3695 } else { 3696 if (!isVarArg && !isPPC64) { 3697 // Vectors go after all the nonvectors. 3698 CurArgOffset = VecArgOffset; 3699 VecArgOffset += 16; 3700 } else { 3701 // Vectors are aligned. 3702 ArgOffset = ((ArgOffset+15)/16)*16; 3703 CurArgOffset = ArgOffset; 3704 ArgOffset += 16; 3705 } 3706 needsLoad = true; 3707 } 3708 break; 3709 } 3710 3711 // We need to load the argument to a virtual register if we determined above 3712 // that we ran out of physical registers of the appropriate type. 3713 if (needsLoad) { 3714 int FI = MFI->CreateFixedObject(ObjSize, 3715 CurArgOffset + (ArgSize - ObjSize), 3716 isImmutable); 3717 SDValue FIN = DAG.getFrameIndex(FI, PtrVT); 3718 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(), 3719 false, false, false, 0); 3720 } 3721 3722 InVals.push_back(ArgVal); 3723 } 3724 3725 // Allow for Altivec parameters at the end, if needed. 3726 if (nAltivecParamsAtEnd) { 3727 MinReservedArea = ((MinReservedArea+15)/16)*16; 3728 MinReservedArea += 16*nAltivecParamsAtEnd; 3729 } 3730 3731 // Area that is at least reserved in the caller of this function. 3732 MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize); 3733 3734 // Set the size that is at least reserved in caller of this function. Tail 3735 // call optimized functions' reserved stack space needs to be aligned so that 3736 // taking the difference between two stack areas will result in an aligned 3737 // stack. 3738 MinReservedArea = 3739 EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea); 3740 FuncInfo->setMinReservedArea(MinReservedArea); 3741 3742 // If the function takes variable number of arguments, make a frame index for 3743 // the start of the first vararg value... for expansion of llvm.va_start. 3744 if (isVarArg) { 3745 int Depth = ArgOffset; 3746 3747 FuncInfo->setVarArgsFrameIndex( 3748 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8, 3749 Depth, true)); 3750 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); 3751 3752 // If this function is vararg, store any remaining integer argument regs 3753 // to their spots on the stack so that they may be loaded by deferencing the 3754 // result of va_next. 3755 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) { 3756 unsigned VReg; 3757 3758 if (isPPC64) 3759 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass); 3760 else 3761 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass); 3762 3763 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT); 3764 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, 3765 MachinePointerInfo(), false, false, 0); 3766 MemOps.push_back(Store); 3767 // Increment the address by four for the next argument to store 3768 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, dl, PtrVT); 3769 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff); 3770 } 3771 } 3772 3773 if (!MemOps.empty()) 3774 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps); 3775 3776 return Chain; 3777 } 3778 3779 /// CalculateTailCallSPDiff - Get the amount the stack pointer has to be 3780 /// adjusted to accommodate the arguments for the tailcall. 3781 static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall, 3782 unsigned ParamSize) { 3783 3784 if (!isTailCall) return 0; 3785 3786 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>(); 3787 unsigned CallerMinReservedArea = FI->getMinReservedArea(); 3788 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize; 3789 // Remember only if the new adjustement is bigger. 3790 if (SPDiff < FI->getTailCallSPDelta()) 3791 FI->setTailCallSPDelta(SPDiff); 3792 3793 return SPDiff; 3794 } 3795 3796 /// IsEligibleForTailCallOptimization - Check whether the call is eligible 3797 /// for tail call optimization. Targets which want to do tail call 3798 /// optimization should implement this function. 3799 bool 3800 PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee, 3801 CallingConv::ID CalleeCC, 3802 bool isVarArg, 3803 const SmallVectorImpl<ISD::InputArg> &Ins, 3804 SelectionDAG& DAG) const { 3805 if (!getTargetMachine().Options.GuaranteedTailCallOpt) 3806 return false; 3807 3808 // Variable argument functions are not supported. 3809 if (isVarArg) 3810 return false; 3811 3812 MachineFunction &MF = DAG.getMachineFunction(); 3813 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv(); 3814 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) { 3815 // Functions containing by val parameters are not supported. 3816 for (unsigned i = 0; i != Ins.size(); i++) { 3817 ISD::ArgFlagsTy Flags = Ins[i].Flags; 3818 if (Flags.isByVal()) return false; 3819 } 3820 3821 // Non-PIC/GOT tail calls are supported. 3822 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) 3823 return true; 3824 3825 // At the moment we can only do local tail calls (in same module, hidden 3826 // or protected) if we are generating PIC. 3827 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) 3828 return G->getGlobal()->hasHiddenVisibility() 3829 || G->getGlobal()->hasProtectedVisibility(); 3830 } 3831 3832 return false; 3833 } 3834 3835 /// isCallCompatibleAddress - Return the immediate to use if the specified 3836 /// 32-bit value is representable in the immediate field of a BxA instruction. 3837 static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) { 3838 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op); 3839 if (!C) return nullptr; 3840 3841 int Addr = C->getZExtValue(); 3842 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero. 3843 SignExtend32<26>(Addr) != Addr) 3844 return nullptr; // Top 6 bits have to be sext of immediate. 3845 3846 return DAG.getConstant((int)C->getZExtValue() >> 2, SDLoc(Op), 3847 DAG.getTargetLoweringInfo().getPointerTy( 3848 DAG.getDataLayout())).getNode(); 3849 } 3850 3851 namespace { 3852 3853 struct TailCallArgumentInfo { 3854 SDValue Arg; 3855 SDValue FrameIdxOp; 3856 int FrameIdx; 3857 3858 TailCallArgumentInfo() : FrameIdx(0) {} 3859 }; 3860 3861 } 3862 3863 /// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot. 3864 static void 3865 StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG, 3866 SDValue Chain, 3867 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs, 3868 SmallVectorImpl<SDValue> &MemOpChains, 3869 SDLoc dl) { 3870 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) { 3871 SDValue Arg = TailCallArgs[i].Arg; 3872 SDValue FIN = TailCallArgs[i].FrameIdxOp; 3873 int FI = TailCallArgs[i].FrameIdx; 3874 // Store relative to framepointer. 3875 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN, 3876 MachinePointerInfo::getFixedStack(FI), 3877 false, false, 0)); 3878 } 3879 } 3880 3881 /// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to 3882 /// the appropriate stack slot for the tail call optimized function call. 3883 static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG, 3884 MachineFunction &MF, 3885 SDValue Chain, 3886 SDValue OldRetAddr, 3887 SDValue OldFP, 3888 int SPDiff, 3889 bool isPPC64, 3890 bool isDarwinABI, 3891 SDLoc dl) { 3892 if (SPDiff) { 3893 // Calculate the new stack slot for the return address. 3894 int SlotSize = isPPC64 ? 8 : 4; 3895 const PPCFrameLowering *FL = 3896 MF.getSubtarget<PPCSubtarget>().getFrameLowering(); 3897 int NewRetAddrLoc = SPDiff + FL->getReturnSaveOffset(); 3898 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize, 3899 NewRetAddrLoc, true); 3900 EVT VT = isPPC64 ? MVT::i64 : MVT::i32; 3901 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT); 3902 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx, 3903 MachinePointerInfo::getFixedStack(NewRetAddr), 3904 false, false, 0); 3905 3906 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack 3907 // slot as the FP is never overwritten. 3908 if (isDarwinABI) { 3909 int NewFPLoc = SPDiff + FL->getFramePointerSaveOffset(); 3910 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc, 3911 true); 3912 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT); 3913 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx, 3914 MachinePointerInfo::getFixedStack(NewFPIdx), 3915 false, false, 0); 3916 } 3917 } 3918 return Chain; 3919 } 3920 3921 /// CalculateTailCallArgDest - Remember Argument for later processing. Calculate 3922 /// the position of the argument. 3923 static void 3924 CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64, 3925 SDValue Arg, int SPDiff, unsigned ArgOffset, 3926 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) { 3927 int Offset = ArgOffset + SPDiff; 3928 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8; 3929 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true); 3930 EVT VT = isPPC64 ? MVT::i64 : MVT::i32; 3931 SDValue FIN = DAG.getFrameIndex(FI, VT); 3932 TailCallArgumentInfo Info; 3933 Info.Arg = Arg; 3934 Info.FrameIdxOp = FIN; 3935 Info.FrameIdx = FI; 3936 TailCallArguments.push_back(Info); 3937 } 3938 3939 /// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address 3940 /// stack slot. Returns the chain as result and the loaded frame pointers in 3941 /// LROpOut/FPOpout. Used when tail calling. 3942 SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG, 3943 int SPDiff, 3944 SDValue Chain, 3945 SDValue &LROpOut, 3946 SDValue &FPOpOut, 3947 bool isDarwinABI, 3948 SDLoc dl) const { 3949 if (SPDiff) { 3950 // Load the LR and FP stack slot for later adjusting. 3951 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32; 3952 LROpOut = getReturnAddrFrameIndex(DAG); 3953 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(), 3954 false, false, false, 0); 3955 Chain = SDValue(LROpOut.getNode(), 1); 3956 3957 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack 3958 // slot as the FP is never overwritten. 3959 if (isDarwinABI) { 3960 FPOpOut = getFramePointerFrameIndex(DAG); 3961 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(), 3962 false, false, false, 0); 3963 Chain = SDValue(FPOpOut.getNode(), 1); 3964 } 3965 } 3966 return Chain; 3967 } 3968 3969 /// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified 3970 /// by "Src" to address "Dst" of size "Size". Alignment information is 3971 /// specified by the specific parameter attribute. The copy will be passed as 3972 /// a byval function parameter. 3973 /// Sometimes what we are copying is the end of a larger object, the part that 3974 /// does not fit in registers. 3975 static SDValue 3976 CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain, 3977 ISD::ArgFlagsTy Flags, SelectionDAG &DAG, 3978 SDLoc dl) { 3979 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), dl, MVT::i32); 3980 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(), 3981 false, false, false, MachinePointerInfo(), 3982 MachinePointerInfo()); 3983 } 3984 3985 /// LowerMemOpCallTo - Store the argument to the stack or remember it in case of 3986 /// tail calls. 3987 static void 3988 LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain, 3989 SDValue Arg, SDValue PtrOff, int SPDiff, 3990 unsigned ArgOffset, bool isPPC64, bool isTailCall, 3991 bool isVector, SmallVectorImpl<SDValue> &MemOpChains, 3992 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments, 3993 SDLoc dl) { 3994 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 3995 if (!isTailCall) { 3996 if (isVector) { 3997 SDValue StackPtr; 3998 if (isPPC64) 3999 StackPtr = DAG.getRegister(PPC::X1, MVT::i64); 4000 else 4001 StackPtr = DAG.getRegister(PPC::R1, MVT::i32); 4002 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, 4003 DAG.getConstant(ArgOffset, dl, PtrVT)); 4004 } 4005 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, 4006 MachinePointerInfo(), false, false, 0)); 4007 // Calculate and remember argument location. 4008 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset, 4009 TailCallArguments); 4010 } 4011 4012 static 4013 void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain, 4014 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes, 4015 SDValue LROp, SDValue FPOp, bool isDarwinABI, 4016 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) { 4017 MachineFunction &MF = DAG.getMachineFunction(); 4018 4019 // Emit a sequence of copyto/copyfrom virtual registers for arguments that 4020 // might overwrite each other in case of tail call optimization. 4021 SmallVector<SDValue, 8> MemOpChains2; 4022 // Do not flag preceding copytoreg stuff together with the following stuff. 4023 InFlag = SDValue(); 4024 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments, 4025 MemOpChains2, dl); 4026 if (!MemOpChains2.empty()) 4027 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2); 4028 4029 // Store the return address to the appropriate stack slot. 4030 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff, 4031 isPPC64, isDarwinABI, dl); 4032 4033 // Emit callseq_end just before tailcall node. 4034 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, dl, true), 4035 DAG.getIntPtrConstant(0, dl, true), InFlag, dl); 4036 InFlag = Chain.getValue(1); 4037 } 4038 4039 // Is this global address that of a function that can be called by name? (as 4040 // opposed to something that must hold a descriptor for an indirect call). 4041 static bool isFunctionGlobalAddress(SDValue Callee) { 4042 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { 4043 if (Callee.getOpcode() == ISD::GlobalTLSAddress || 4044 Callee.getOpcode() == ISD::TargetGlobalTLSAddress) 4045 return false; 4046 4047 return G->getGlobal()->getType()->getElementType()->isFunctionTy(); 4048 } 4049 4050 return false; 4051 } 4052 4053 static 4054 unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag, 4055 SDValue &Chain, SDValue CallSeqStart, SDLoc dl, int SPDiff, 4056 bool isTailCall, bool IsPatchPoint, 4057 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass, 4058 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys, 4059 ImmutableCallSite *CS, const PPCSubtarget &Subtarget) { 4060 4061 bool isPPC64 = Subtarget.isPPC64(); 4062 bool isSVR4ABI = Subtarget.isSVR4ABI(); 4063 bool isELFv2ABI = Subtarget.isELFv2ABI(); 4064 4065 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 4066 NodeTys.push_back(MVT::Other); // Returns a chain 4067 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use. 4068 4069 unsigned CallOpc = PPCISD::CALL; 4070 4071 bool needIndirectCall = true; 4072 if (!isSVR4ABI || !isPPC64) 4073 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) { 4074 // If this is an absolute destination address, use the munged value. 4075 Callee = SDValue(Dest, 0); 4076 needIndirectCall = false; 4077 } 4078 4079 if (isFunctionGlobalAddress(Callee)) { 4080 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Callee); 4081 // A call to a TLS address is actually an indirect call to a 4082 // thread-specific pointer. 4083 unsigned OpFlags = 0; 4084 if ((DAG.getTarget().getRelocationModel() != Reloc::Static && 4085 (Subtarget.getTargetTriple().isMacOSX() && 4086 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) && 4087 !G->getGlobal()->isStrongDefinitionForLinker()) || 4088 (Subtarget.isTargetELF() && !isPPC64 && 4089 !G->getGlobal()->hasLocalLinkage() && 4090 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) { 4091 // PC-relative references to external symbols should go through $stub, 4092 // unless we're building with the leopard linker or later, which 4093 // automatically synthesizes these stubs. 4094 OpFlags = PPCII::MO_PLT_OR_STUB; 4095 } 4096 4097 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, 4098 // every direct call is) turn it into a TargetGlobalAddress / 4099 // TargetExternalSymbol node so that legalize doesn't hack it. 4100 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, 4101 Callee.getValueType(), 0, OpFlags); 4102 needIndirectCall = false; 4103 } 4104 4105 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { 4106 unsigned char OpFlags = 0; 4107 4108 if ((DAG.getTarget().getRelocationModel() != Reloc::Static && 4109 (Subtarget.getTargetTriple().isMacOSX() && 4110 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) || 4111 (Subtarget.isTargetELF() && !isPPC64 && 4112 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) { 4113 // PC-relative references to external symbols should go through $stub, 4114 // unless we're building with the leopard linker or later, which 4115 // automatically synthesizes these stubs. 4116 OpFlags = PPCII::MO_PLT_OR_STUB; 4117 } 4118 4119 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(), 4120 OpFlags); 4121 needIndirectCall = false; 4122 } 4123 4124 if (IsPatchPoint) { 4125 // We'll form an invalid direct call when lowering a patchpoint; the full 4126 // sequence for an indirect call is complicated, and many of the 4127 // instructions introduced might have side effects (and, thus, can't be 4128 // removed later). The call itself will be removed as soon as the 4129 // argument/return lowering is complete, so the fact that it has the wrong 4130 // kind of operands should not really matter. 4131 needIndirectCall = false; 4132 } 4133 4134 if (needIndirectCall) { 4135 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair 4136 // to do the call, we can't use PPCISD::CALL. 4137 SDValue MTCTROps[] = {Chain, Callee, InFlag}; 4138 4139 if (isSVR4ABI && isPPC64 && !isELFv2ABI) { 4140 // Function pointers in the 64-bit SVR4 ABI do not point to the function 4141 // entry point, but to the function descriptor (the function entry point 4142 // address is part of the function descriptor though). 4143 // The function descriptor is a three doubleword structure with the 4144 // following fields: function entry point, TOC base address and 4145 // environment pointer. 4146 // Thus for a call through a function pointer, the following actions need 4147 // to be performed: 4148 // 1. Save the TOC of the caller in the TOC save area of its stack 4149 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()). 4150 // 2. Load the address of the function entry point from the function 4151 // descriptor. 4152 // 3. Load the TOC of the callee from the function descriptor into r2. 4153 // 4. Load the environment pointer from the function descriptor into 4154 // r11. 4155 // 5. Branch to the function entry point address. 4156 // 6. On return of the callee, the TOC of the caller needs to be 4157 // restored (this is done in FinishCall()). 4158 // 4159 // The loads are scheduled at the beginning of the call sequence, and the 4160 // register copies are flagged together to ensure that no other 4161 // operations can be scheduled in between. E.g. without flagging the 4162 // copies together, a TOC access in the caller could be scheduled between 4163 // the assignment of the callee TOC and the branch to the callee, which 4164 // results in the TOC access going through the TOC of the callee instead 4165 // of going through the TOC of the caller, which leads to incorrect code. 4166 4167 // Load the address of the function entry point from the function 4168 // descriptor. 4169 SDValue LDChain = CallSeqStart.getValue(CallSeqStart->getNumValues()-1); 4170 if (LDChain.getValueType() == MVT::Glue) 4171 LDChain = CallSeqStart.getValue(CallSeqStart->getNumValues()-2); 4172 4173 bool LoadsInv = Subtarget.hasInvariantFunctionDescriptors(); 4174 4175 MachinePointerInfo MPI(CS ? CS->getCalledValue() : nullptr); 4176 SDValue LoadFuncPtr = DAG.getLoad(MVT::i64, dl, LDChain, Callee, MPI, 4177 false, false, LoadsInv, 8); 4178 4179 // Load environment pointer into r11. 4180 SDValue PtrOff = DAG.getIntPtrConstant(16, dl); 4181 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff); 4182 SDValue LoadEnvPtr = DAG.getLoad(MVT::i64, dl, LDChain, AddPtr, 4183 MPI.getWithOffset(16), false, false, 4184 LoadsInv, 8); 4185 4186 SDValue TOCOff = DAG.getIntPtrConstant(8, dl); 4187 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff); 4188 SDValue TOCPtr = DAG.getLoad(MVT::i64, dl, LDChain, AddTOC, 4189 MPI.getWithOffset(8), false, false, 4190 LoadsInv, 8); 4191 4192 setUsesTOCBasePtr(DAG); 4193 SDValue TOCVal = DAG.getCopyToReg(Chain, dl, PPC::X2, TOCPtr, 4194 InFlag); 4195 Chain = TOCVal.getValue(0); 4196 InFlag = TOCVal.getValue(1); 4197 4198 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr, 4199 InFlag); 4200 4201 Chain = EnvVal.getValue(0); 4202 InFlag = EnvVal.getValue(1); 4203 4204 MTCTROps[0] = Chain; 4205 MTCTROps[1] = LoadFuncPtr; 4206 MTCTROps[2] = InFlag; 4207 } 4208 4209 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, 4210 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2)); 4211 InFlag = Chain.getValue(1); 4212 4213 NodeTys.clear(); 4214 NodeTys.push_back(MVT::Other); 4215 NodeTys.push_back(MVT::Glue); 4216 Ops.push_back(Chain); 4217 CallOpc = PPCISD::BCTRL; 4218 Callee.setNode(nullptr); 4219 // Add use of X11 (holding environment pointer) 4220 if (isSVR4ABI && isPPC64 && !isELFv2ABI) 4221 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT)); 4222 // Add CTR register as callee so a bctr can be emitted later. 4223 if (isTailCall) 4224 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT)); 4225 } 4226 4227 // If this is a direct call, pass the chain and the callee. 4228 if (Callee.getNode()) { 4229 Ops.push_back(Chain); 4230 Ops.push_back(Callee); 4231 } 4232 // If this is a tail call add stack pointer delta. 4233 if (isTailCall) 4234 Ops.push_back(DAG.getConstant(SPDiff, dl, MVT::i32)); 4235 4236 // Add argument registers to the end of the list so that they are known live 4237 // into the call. 4238 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) 4239 Ops.push_back(DAG.getRegister(RegsToPass[i].first, 4240 RegsToPass[i].second.getValueType())); 4241 4242 // All calls, in both the ELF V1 and V2 ABIs, need the TOC register live 4243 // into the call. 4244 if (isSVR4ABI && isPPC64 && !IsPatchPoint) { 4245 setUsesTOCBasePtr(DAG); 4246 Ops.push_back(DAG.getRegister(PPC::X2, PtrVT)); 4247 } 4248 4249 return CallOpc; 4250 } 4251 4252 static 4253 bool isLocalCall(const SDValue &Callee) 4254 { 4255 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) 4256 return G->getGlobal()->isStrongDefinitionForLinker(); 4257 return false; 4258 } 4259 4260 SDValue 4261 PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag, 4262 CallingConv::ID CallConv, bool isVarArg, 4263 const SmallVectorImpl<ISD::InputArg> &Ins, 4264 SDLoc dl, SelectionDAG &DAG, 4265 SmallVectorImpl<SDValue> &InVals) const { 4266 4267 SmallVector<CCValAssign, 16> RVLocs; 4268 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs, 4269 *DAG.getContext()); 4270 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC); 4271 4272 // Copy all of the result registers out of their specified physreg. 4273 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) { 4274 CCValAssign &VA = RVLocs[i]; 4275 assert(VA.isRegLoc() && "Can only return in registers!"); 4276 4277 SDValue Val = DAG.getCopyFromReg(Chain, dl, 4278 VA.getLocReg(), VA.getLocVT(), InFlag); 4279 Chain = Val.getValue(1); 4280 InFlag = Val.getValue(2); 4281 4282 switch (VA.getLocInfo()) { 4283 default: llvm_unreachable("Unknown loc info!"); 4284 case CCValAssign::Full: break; 4285 case CCValAssign::AExt: 4286 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val); 4287 break; 4288 case CCValAssign::ZExt: 4289 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val, 4290 DAG.getValueType(VA.getValVT())); 4291 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val); 4292 break; 4293 case CCValAssign::SExt: 4294 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val, 4295 DAG.getValueType(VA.getValVT())); 4296 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val); 4297 break; 4298 } 4299 4300 InVals.push_back(Val); 4301 } 4302 4303 return Chain; 4304 } 4305 4306 SDValue 4307 PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl, 4308 bool isTailCall, bool isVarArg, bool IsPatchPoint, 4309 SelectionDAG &DAG, 4310 SmallVector<std::pair<unsigned, SDValue>, 8> 4311 &RegsToPass, 4312 SDValue InFlag, SDValue Chain, 4313 SDValue CallSeqStart, SDValue &Callee, 4314 int SPDiff, unsigned NumBytes, 4315 const SmallVectorImpl<ISD::InputArg> &Ins, 4316 SmallVectorImpl<SDValue> &InVals, 4317 ImmutableCallSite *CS) const { 4318 4319 std::vector<EVT> NodeTys; 4320 SmallVector<SDValue, 8> Ops; 4321 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, CallSeqStart, dl, 4322 SPDiff, isTailCall, IsPatchPoint, RegsToPass, 4323 Ops, NodeTys, CS, Subtarget); 4324 4325 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls 4326 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64()) 4327 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32)); 4328 4329 // When performing tail call optimization the callee pops its arguments off 4330 // the stack. Account for this here so these bytes can be pushed back on in 4331 // PPCFrameLowering::eliminateCallFramePseudoInstr. 4332 int BytesCalleePops = 4333 (CallConv == CallingConv::Fast && 4334 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0; 4335 4336 // Add a register mask operand representing the call-preserved registers. 4337 const TargetRegisterInfo *TRI = Subtarget.getRegisterInfo(); 4338 const uint32_t *Mask = 4339 TRI->getCallPreservedMask(DAG.getMachineFunction(), CallConv); 4340 assert(Mask && "Missing call preserved mask for calling convention"); 4341 Ops.push_back(DAG.getRegisterMask(Mask)); 4342 4343 if (InFlag.getNode()) 4344 Ops.push_back(InFlag); 4345 4346 // Emit tail call. 4347 if (isTailCall) { 4348 assert(((Callee.getOpcode() == ISD::Register && 4349 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) || 4350 Callee.getOpcode() == ISD::TargetExternalSymbol || 4351 Callee.getOpcode() == ISD::TargetGlobalAddress || 4352 isa<ConstantSDNode>(Callee)) && 4353 "Expecting an global address, external symbol, absolute value or register"); 4354 4355 DAG.getMachineFunction().getFrameInfo()->setHasTailCall(); 4356 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops); 4357 } 4358 4359 // Add a NOP immediately after the branch instruction when using the 64-bit 4360 // SVR4 ABI. At link time, if caller and callee are in a different module and 4361 // thus have a different TOC, the call will be replaced with a call to a stub 4362 // function which saves the current TOC, loads the TOC of the callee and 4363 // branches to the callee. The NOP will be replaced with a load instruction 4364 // which restores the TOC of the caller from the TOC save slot of the current 4365 // stack frame. If caller and callee belong to the same module (and have the 4366 // same TOC), the NOP will remain unchanged. 4367 4368 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64() && 4369 !IsPatchPoint) { 4370 if (CallOpc == PPCISD::BCTRL) { 4371 // This is a call through a function pointer. 4372 // Restore the caller TOC from the save area into R2. 4373 // See PrepareCall() for more information about calls through function 4374 // pointers in the 64-bit SVR4 ABI. 4375 // We are using a target-specific load with r2 hard coded, because the 4376 // result of a target-independent load would never go directly into r2, 4377 // since r2 is a reserved register (which prevents the register allocator 4378 // from allocating it), resulting in an additional register being 4379 // allocated and an unnecessary move instruction being generated. 4380 CallOpc = PPCISD::BCTRL_LOAD_TOC; 4381 4382 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 4383 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT); 4384 unsigned TOCSaveOffset = Subtarget.getFrameLowering()->getTOCSaveOffset(); 4385 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset, dl); 4386 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff); 4387 4388 // The address needs to go after the chain input but before the flag (or 4389 // any other variadic arguments). 4390 Ops.insert(std::next(Ops.begin()), AddTOC); 4391 } else if ((CallOpc == PPCISD::CALL) && 4392 (!isLocalCall(Callee) || 4393 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) 4394 // Otherwise insert NOP for non-local calls. 4395 CallOpc = PPCISD::CALL_NOP; 4396 } 4397 4398 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops); 4399 InFlag = Chain.getValue(1); 4400 4401 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, dl, true), 4402 DAG.getIntPtrConstant(BytesCalleePops, dl, true), 4403 InFlag, dl); 4404 if (!Ins.empty()) 4405 InFlag = Chain.getValue(1); 4406 4407 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, 4408 Ins, dl, DAG, InVals); 4409 } 4410 4411 SDValue 4412 PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI, 4413 SmallVectorImpl<SDValue> &InVals) const { 4414 SelectionDAG &DAG = CLI.DAG; 4415 SDLoc &dl = CLI.DL; 4416 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs; 4417 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals; 4418 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins; 4419 SDValue Chain = CLI.Chain; 4420 SDValue Callee = CLI.Callee; 4421 bool &isTailCall = CLI.IsTailCall; 4422 CallingConv::ID CallConv = CLI.CallConv; 4423 bool isVarArg = CLI.IsVarArg; 4424 bool IsPatchPoint = CLI.IsPatchPoint; 4425 ImmutableCallSite *CS = CLI.CS; 4426 4427 if (isTailCall) 4428 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg, 4429 Ins, DAG); 4430 4431 if (!isTailCall && CS && CS->isMustTailCall()) 4432 report_fatal_error("failed to perform tail call elimination on a call " 4433 "site marked musttail"); 4434 4435 if (Subtarget.isSVR4ABI()) { 4436 if (Subtarget.isPPC64()) 4437 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg, 4438 isTailCall, IsPatchPoint, Outs, OutVals, Ins, 4439 dl, DAG, InVals, CS); 4440 else 4441 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg, 4442 isTailCall, IsPatchPoint, Outs, OutVals, Ins, 4443 dl, DAG, InVals, CS); 4444 } 4445 4446 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg, 4447 isTailCall, IsPatchPoint, Outs, OutVals, Ins, 4448 dl, DAG, InVals, CS); 4449 } 4450 4451 SDValue 4452 PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee, 4453 CallingConv::ID CallConv, bool isVarArg, 4454 bool isTailCall, bool IsPatchPoint, 4455 const SmallVectorImpl<ISD::OutputArg> &Outs, 4456 const SmallVectorImpl<SDValue> &OutVals, 4457 const SmallVectorImpl<ISD::InputArg> &Ins, 4458 SDLoc dl, SelectionDAG &DAG, 4459 SmallVectorImpl<SDValue> &InVals, 4460 ImmutableCallSite *CS) const { 4461 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description 4462 // of the 32-bit SVR4 ABI stack frame layout. 4463 4464 assert((CallConv == CallingConv::C || 4465 CallConv == CallingConv::Fast) && "Unknown calling convention!"); 4466 4467 unsigned PtrByteSize = 4; 4468 4469 MachineFunction &MF = DAG.getMachineFunction(); 4470 4471 // Mark this function as potentially containing a function that contains a 4472 // tail call. As a consequence the frame pointer will be used for dynamicalloc 4473 // and restoring the callers stack pointer in this functions epilog. This is 4474 // done because by tail calling the called function might overwrite the value 4475 // in this function's (MF) stack pointer stack slot 0(SP). 4476 if (getTargetMachine().Options.GuaranteedTailCallOpt && 4477 CallConv == CallingConv::Fast) 4478 MF.getInfo<PPCFunctionInfo>()->setHasFastCall(); 4479 4480 // Count how many bytes are to be pushed on the stack, including the linkage 4481 // area, parameter list area and the part of the local variable space which 4482 // contains copies of aggregates which are passed by value. 4483 4484 // Assign locations to all of the outgoing arguments. 4485 SmallVector<CCValAssign, 16> ArgLocs; 4486 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs, 4487 *DAG.getContext()); 4488 4489 // Reserve space for the linkage area on the stack. 4490 CCInfo.AllocateStack(Subtarget.getFrameLowering()->getLinkageSize(), 4491 PtrByteSize); 4492 4493 if (isVarArg) { 4494 // Handle fixed and variable vector arguments differently. 4495 // Fixed vector arguments go into registers as long as registers are 4496 // available. Variable vector arguments always go into memory. 4497 unsigned NumArgs = Outs.size(); 4498 4499 for (unsigned i = 0; i != NumArgs; ++i) { 4500 MVT ArgVT = Outs[i].VT; 4501 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags; 4502 bool Result; 4503 4504 if (Outs[i].IsFixed) { 4505 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, 4506 CCInfo); 4507 } else { 4508 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, 4509 ArgFlags, CCInfo); 4510 } 4511 4512 if (Result) { 4513 #ifndef NDEBUG 4514 errs() << "Call operand #" << i << " has unhandled type " 4515 << EVT(ArgVT).getEVTString() << "\n"; 4516 #endif 4517 llvm_unreachable(nullptr); 4518 } 4519 } 4520 } else { 4521 // All arguments are treated the same. 4522 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4); 4523 } 4524 4525 // Assign locations to all of the outgoing aggregate by value arguments. 4526 SmallVector<CCValAssign, 16> ByValArgLocs; 4527 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(), 4528 ByValArgLocs, *DAG.getContext()); 4529 4530 // Reserve stack space for the allocations in CCInfo. 4531 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize); 4532 4533 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal); 4534 4535 // Size of the linkage area, parameter list area and the part of the local 4536 // space variable where copies of aggregates which are passed by value are 4537 // stored. 4538 unsigned NumBytes = CCByValInfo.getNextStackOffset(); 4539 4540 // Calculate by how many bytes the stack has to be adjusted in case of tail 4541 // call optimization. 4542 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes); 4543 4544 // Adjust the stack pointer for the new arguments... 4545 // These operations are automatically eliminated by the prolog/epilog pass 4546 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, dl, true), 4547 dl); 4548 SDValue CallSeqStart = Chain; 4549 4550 // Load the return address and frame pointer so it can be moved somewhere else 4551 // later. 4552 SDValue LROp, FPOp; 4553 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false, 4554 dl); 4555 4556 // Set up a copy of the stack pointer for use loading and storing any 4557 // arguments that may not fit in the registers available for argument 4558 // passing. 4559 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32); 4560 4561 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; 4562 SmallVector<TailCallArgumentInfo, 8> TailCallArguments; 4563 SmallVector<SDValue, 8> MemOpChains; 4564 4565 bool seenFloatArg = false; 4566 // Walk the register/memloc assignments, inserting copies/loads. 4567 for (unsigned i = 0, j = 0, e = ArgLocs.size(); 4568 i != e; 4569 ++i) { 4570 CCValAssign &VA = ArgLocs[i]; 4571 SDValue Arg = OutVals[i]; 4572 ISD::ArgFlagsTy Flags = Outs[i].Flags; 4573 4574 if (Flags.isByVal()) { 4575 // Argument is an aggregate which is passed by value, thus we need to 4576 // create a copy of it in the local variable space of the current stack 4577 // frame (which is the stack frame of the caller) and pass the address of 4578 // this copy to the callee. 4579 assert((j < ByValArgLocs.size()) && "Index out of bounds!"); 4580 CCValAssign &ByValVA = ByValArgLocs[j++]; 4581 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!"); 4582 4583 // Memory reserved in the local variable space of the callers stack frame. 4584 unsigned LocMemOffset = ByValVA.getLocMemOffset(); 4585 4586 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset, dl); 4587 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(MF.getDataLayout()), 4588 StackPtr, PtrOff); 4589 4590 // Create a copy of the argument in the local area of the current 4591 // stack frame. 4592 SDValue MemcpyCall = 4593 CreateCopyOfByValArgument(Arg, PtrOff, 4594 CallSeqStart.getNode()->getOperand(0), 4595 Flags, DAG, dl); 4596 4597 // This must go outside the CALLSEQ_START..END. 4598 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall, 4599 CallSeqStart.getNode()->getOperand(1), 4600 SDLoc(MemcpyCall)); 4601 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), 4602 NewCallSeqStart.getNode()); 4603 Chain = CallSeqStart = NewCallSeqStart; 4604 4605 // Pass the address of the aggregate copy on the stack either in a 4606 // physical register or in the parameter list area of the current stack 4607 // frame to the callee. 4608 Arg = PtrOff; 4609 } 4610 4611 if (VA.isRegLoc()) { 4612 if (Arg.getValueType() == MVT::i1) 4613 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg); 4614 4615 seenFloatArg |= VA.getLocVT().isFloatingPoint(); 4616 // Put argument in a physical register. 4617 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); 4618 } else { 4619 // Put argument in the parameter list area of the current stack frame. 4620 assert(VA.isMemLoc()); 4621 unsigned LocMemOffset = VA.getLocMemOffset(); 4622 4623 if (!isTailCall) { 4624 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset, dl); 4625 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(MF.getDataLayout()), 4626 StackPtr, PtrOff); 4627 4628 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, 4629 MachinePointerInfo(), 4630 false, false, 0)); 4631 } else { 4632 // Calculate and remember argument location. 4633 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset, 4634 TailCallArguments); 4635 } 4636 } 4637 } 4638 4639 if (!MemOpChains.empty()) 4640 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains); 4641 4642 // Build a sequence of copy-to-reg nodes chained together with token chain 4643 // and flag operands which copy the outgoing args into the appropriate regs. 4644 SDValue InFlag; 4645 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { 4646 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, 4647 RegsToPass[i].second, InFlag); 4648 InFlag = Chain.getValue(1); 4649 } 4650 4651 // Set CR bit 6 to true if this is a vararg call with floating args passed in 4652 // registers. 4653 if (isVarArg) { 4654 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue); 4655 SDValue Ops[] = { Chain, InFlag }; 4656 4657 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET, 4658 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1)); 4659 4660 InFlag = Chain.getValue(1); 4661 } 4662 4663 if (isTailCall) 4664 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp, 4665 false, TailCallArguments); 4666 4667 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, DAG, 4668 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff, 4669 NumBytes, Ins, InVals, CS); 4670 } 4671 4672 // Copy an argument into memory, being careful to do this outside the 4673 // call sequence for the call to which the argument belongs. 4674 SDValue 4675 PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff, 4676 SDValue CallSeqStart, 4677 ISD::ArgFlagsTy Flags, 4678 SelectionDAG &DAG, 4679 SDLoc dl) const { 4680 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff, 4681 CallSeqStart.getNode()->getOperand(0), 4682 Flags, DAG, dl); 4683 // The MEMCPY must go outside the CALLSEQ_START..END. 4684 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall, 4685 CallSeqStart.getNode()->getOperand(1), 4686 SDLoc(MemcpyCall)); 4687 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), 4688 NewCallSeqStart.getNode()); 4689 return NewCallSeqStart; 4690 } 4691 4692 SDValue 4693 PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee, 4694 CallingConv::ID CallConv, bool isVarArg, 4695 bool isTailCall, bool IsPatchPoint, 4696 const SmallVectorImpl<ISD::OutputArg> &Outs, 4697 const SmallVectorImpl<SDValue> &OutVals, 4698 const SmallVectorImpl<ISD::InputArg> &Ins, 4699 SDLoc dl, SelectionDAG &DAG, 4700 SmallVectorImpl<SDValue> &InVals, 4701 ImmutableCallSite *CS) const { 4702 4703 bool isELFv2ABI = Subtarget.isELFv2ABI(); 4704 bool isLittleEndian = Subtarget.isLittleEndian(); 4705 unsigned NumOps = Outs.size(); 4706 4707 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 4708 unsigned PtrByteSize = 8; 4709 4710 MachineFunction &MF = DAG.getMachineFunction(); 4711 4712 // Mark this function as potentially containing a function that contains a 4713 // tail call. As a consequence the frame pointer will be used for dynamicalloc 4714 // and restoring the callers stack pointer in this functions epilog. This is 4715 // done because by tail calling the called function might overwrite the value 4716 // in this function's (MF) stack pointer stack slot 0(SP). 4717 if (getTargetMachine().Options.GuaranteedTailCallOpt && 4718 CallConv == CallingConv::Fast) 4719 MF.getInfo<PPCFunctionInfo>()->setHasFastCall(); 4720 4721 assert(!(CallConv == CallingConv::Fast && isVarArg) && 4722 "fastcc not supported on varargs functions"); 4723 4724 // Count how many bytes are to be pushed on the stack, including the linkage 4725 // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes 4726 // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage 4727 // area is 32 bytes reserved space for [SP][CR][LR][TOC]. 4728 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize(); 4729 unsigned NumBytes = LinkageSize; 4730 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0; 4731 unsigned &QFPR_idx = FPR_idx; 4732 4733 static const MCPhysReg GPR[] = { 4734 PPC::X3, PPC::X4, PPC::X5, PPC::X6, 4735 PPC::X7, PPC::X8, PPC::X9, PPC::X10, 4736 }; 4737 static const MCPhysReg VR[] = { 4738 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8, 4739 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13 4740 }; 4741 static const MCPhysReg VSRH[] = { 4742 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8, 4743 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13 4744 }; 4745 4746 const unsigned NumGPRs = array_lengthof(GPR); 4747 const unsigned NumFPRs = 13; 4748 const unsigned NumVRs = array_lengthof(VR); 4749 const unsigned NumQFPRs = NumFPRs; 4750 4751 // When using the fast calling convention, we don't provide backing for 4752 // arguments that will be in registers. 4753 unsigned NumGPRsUsed = 0, NumFPRsUsed = 0, NumVRsUsed = 0; 4754 4755 // Add up all the space actually used. 4756 for (unsigned i = 0; i != NumOps; ++i) { 4757 ISD::ArgFlagsTy Flags = Outs[i].Flags; 4758 EVT ArgVT = Outs[i].VT; 4759 EVT OrigVT = Outs[i].ArgVT; 4760 4761 if (CallConv == CallingConv::Fast) { 4762 if (Flags.isByVal()) 4763 NumGPRsUsed += (Flags.getByValSize()+7)/8; 4764 else 4765 switch (ArgVT.getSimpleVT().SimpleTy) { 4766 default: llvm_unreachable("Unexpected ValueType for argument!"); 4767 case MVT::i1: 4768 case MVT::i32: 4769 case MVT::i64: 4770 if (++NumGPRsUsed <= NumGPRs) 4771 continue; 4772 break; 4773 case MVT::v4i32: 4774 case MVT::v8i16: 4775 case MVT::v16i8: 4776 case MVT::v2f64: 4777 case MVT::v2i64: 4778 case MVT::v1i128: 4779 if (++NumVRsUsed <= NumVRs) 4780 continue; 4781 break; 4782 case MVT::v4f32: 4783 // When using QPX, this is handled like a FP register, otherwise, it 4784 // is an Altivec register. 4785 if (Subtarget.hasQPX()) { 4786 if (++NumFPRsUsed <= NumFPRs) 4787 continue; 4788 } else { 4789 if (++NumVRsUsed <= NumVRs) 4790 continue; 4791 } 4792 break; 4793 case MVT::f32: 4794 case MVT::f64: 4795 case MVT::v4f64: // QPX 4796 case MVT::v4i1: // QPX 4797 if (++NumFPRsUsed <= NumFPRs) 4798 continue; 4799 break; 4800 } 4801 } 4802 4803 /* Respect alignment of argument on the stack. */ 4804 unsigned Align = 4805 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize); 4806 NumBytes = ((NumBytes + Align - 1) / Align) * Align; 4807 4808 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize); 4809 if (Flags.isInConsecutiveRegsLast()) 4810 NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 4811 } 4812 4813 unsigned NumBytesActuallyUsed = NumBytes; 4814 4815 // The prolog code of the callee may store up to 8 GPR argument registers to 4816 // the stack, allowing va_start to index over them in memory if its varargs. 4817 // Because we cannot tell if this is needed on the caller side, we have to 4818 // conservatively assume that it is needed. As such, make sure we have at 4819 // least enough stack space for the caller to store the 8 GPRs. 4820 // FIXME: On ELFv2, it may be unnecessary to allocate the parameter area. 4821 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize); 4822 4823 // Tail call needs the stack to be aligned. 4824 if (getTargetMachine().Options.GuaranteedTailCallOpt && 4825 CallConv == CallingConv::Fast) 4826 NumBytes = EnsureStackAlignment(Subtarget.getFrameLowering(), NumBytes); 4827 4828 // Calculate by how many bytes the stack has to be adjusted in case of tail 4829 // call optimization. 4830 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes); 4831 4832 // To protect arguments on the stack from being clobbered in a tail call, 4833 // force all the loads to happen before doing any other lowering. 4834 if (isTailCall) 4835 Chain = DAG.getStackArgumentTokenFactor(Chain); 4836 4837 // Adjust the stack pointer for the new arguments... 4838 // These operations are automatically eliminated by the prolog/epilog pass 4839 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, dl, true), 4840 dl); 4841 SDValue CallSeqStart = Chain; 4842 4843 // Load the return address and frame pointer so it can be move somewhere else 4844 // later. 4845 SDValue LROp, FPOp; 4846 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true, 4847 dl); 4848 4849 // Set up a copy of the stack pointer for use loading and storing any 4850 // arguments that may not fit in the registers available for argument 4851 // passing. 4852 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64); 4853 4854 // Figure out which arguments are going to go in registers, and which in 4855 // memory. Also, if this is a vararg function, floating point operations 4856 // must be stored to our stack, and loaded into integer regs as well, if 4857 // any integer regs are available for argument passing. 4858 unsigned ArgOffset = LinkageSize; 4859 4860 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; 4861 SmallVector<TailCallArgumentInfo, 8> TailCallArguments; 4862 4863 SmallVector<SDValue, 8> MemOpChains; 4864 for (unsigned i = 0; i != NumOps; ++i) { 4865 SDValue Arg = OutVals[i]; 4866 ISD::ArgFlagsTy Flags = Outs[i].Flags; 4867 EVT ArgVT = Outs[i].VT; 4868 EVT OrigVT = Outs[i].ArgVT; 4869 4870 // PtrOff will be used to store the current argument to the stack if a 4871 // register cannot be found for it. 4872 SDValue PtrOff; 4873 4874 // We re-align the argument offset for each argument, except when using the 4875 // fast calling convention, when we need to make sure we do that only when 4876 // we'll actually use a stack slot. 4877 auto ComputePtrOff = [&]() { 4878 /* Respect alignment of argument on the stack. */ 4879 unsigned Align = 4880 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize); 4881 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align; 4882 4883 PtrOff = DAG.getConstant(ArgOffset, dl, StackPtr.getValueType()); 4884 4885 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff); 4886 }; 4887 4888 if (CallConv != CallingConv::Fast) { 4889 ComputePtrOff(); 4890 4891 /* Compute GPR index associated with argument offset. */ 4892 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize; 4893 GPR_idx = std::min(GPR_idx, NumGPRs); 4894 } 4895 4896 // Promote integers to 64-bit values. 4897 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) { 4898 // FIXME: Should this use ANY_EXTEND if neither sext nor zext? 4899 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND; 4900 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg); 4901 } 4902 4903 // FIXME memcpy is used way more than necessary. Correctness first. 4904 // Note: "by value" is code for passing a structure by value, not 4905 // basic types. 4906 if (Flags.isByVal()) { 4907 // Note: Size includes alignment padding, so 4908 // struct x { short a; char b; } 4909 // will have Size = 4. With #pragma pack(1), it will have Size = 3. 4910 // These are the proper values we need for right-justifying the 4911 // aggregate in a parameter register. 4912 unsigned Size = Flags.getByValSize(); 4913 4914 // An empty aggregate parameter takes up no storage and no 4915 // registers. 4916 if (Size == 0) 4917 continue; 4918 4919 if (CallConv == CallingConv::Fast) 4920 ComputePtrOff(); 4921 4922 // All aggregates smaller than 8 bytes must be passed right-justified. 4923 if (Size==1 || Size==2 || Size==4) { 4924 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32); 4925 if (GPR_idx != NumGPRs) { 4926 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg, 4927 MachinePointerInfo(), VT, 4928 false, false, false, 0); 4929 MemOpChains.push_back(Load.getValue(1)); 4930 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); 4931 4932 ArgOffset += PtrByteSize; 4933 continue; 4934 } 4935 } 4936 4937 if (GPR_idx == NumGPRs && Size < 8) { 4938 SDValue AddPtr = PtrOff; 4939 if (!isLittleEndian) { 4940 SDValue Const = DAG.getConstant(PtrByteSize - Size, dl, 4941 PtrOff.getValueType()); 4942 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const); 4943 } 4944 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr, 4945 CallSeqStart, 4946 Flags, DAG, dl); 4947 ArgOffset += PtrByteSize; 4948 continue; 4949 } 4950 // Copy entire object into memory. There are cases where gcc-generated 4951 // code assumes it is there, even if it could be put entirely into 4952 // registers. (This is not what the doc says.) 4953 4954 // FIXME: The above statement is likely due to a misunderstanding of the 4955 // documents. All arguments must be copied into the parameter area BY 4956 // THE CALLEE in the event that the callee takes the address of any 4957 // formal argument. That has not yet been implemented. However, it is 4958 // reasonable to use the stack area as a staging area for the register 4959 // load. 4960 4961 // Skip this for small aggregates, as we will use the same slot for a 4962 // right-justified copy, below. 4963 if (Size >= 8) 4964 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff, 4965 CallSeqStart, 4966 Flags, DAG, dl); 4967 4968 // When a register is available, pass a small aggregate right-justified. 4969 if (Size < 8 && GPR_idx != NumGPRs) { 4970 // The easiest way to get this right-justified in a register 4971 // is to copy the structure into the rightmost portion of a 4972 // local variable slot, then load the whole slot into the 4973 // register. 4974 // FIXME: The memcpy seems to produce pretty awful code for 4975 // small aggregates, particularly for packed ones. 4976 // FIXME: It would be preferable to use the slot in the 4977 // parameter save area instead of a new local variable. 4978 SDValue AddPtr = PtrOff; 4979 if (!isLittleEndian) { 4980 SDValue Const = DAG.getConstant(8 - Size, dl, PtrOff.getValueType()); 4981 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const); 4982 } 4983 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr, 4984 CallSeqStart, 4985 Flags, DAG, dl); 4986 4987 // Load the slot into the register. 4988 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff, 4989 MachinePointerInfo(), 4990 false, false, false, 0); 4991 MemOpChains.push_back(Load.getValue(1)); 4992 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); 4993 4994 // Done with this argument. 4995 ArgOffset += PtrByteSize; 4996 continue; 4997 } 4998 4999 // For aggregates larger than PtrByteSize, copy the pieces of the 5000 // object that fit into registers from the parameter save area. 5001 for (unsigned j=0; j<Size; j+=PtrByteSize) { 5002 SDValue Const = DAG.getConstant(j, dl, PtrOff.getValueType()); 5003 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const); 5004 if (GPR_idx != NumGPRs) { 5005 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, 5006 MachinePointerInfo(), 5007 false, false, false, 0); 5008 MemOpChains.push_back(Load.getValue(1)); 5009 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); 5010 ArgOffset += PtrByteSize; 5011 } else { 5012 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize; 5013 break; 5014 } 5015 } 5016 continue; 5017 } 5018 5019 switch (Arg.getSimpleValueType().SimpleTy) { 5020 default: llvm_unreachable("Unexpected ValueType for argument!"); 5021 case MVT::i1: 5022 case MVT::i32: 5023 case MVT::i64: 5024 // These can be scalar arguments or elements of an integer array type 5025 // passed directly. Clang may use those instead of "byval" aggregate 5026 // types to avoid forcing arguments to memory unnecessarily. 5027 if (GPR_idx != NumGPRs) { 5028 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg)); 5029 } else { 5030 if (CallConv == CallingConv::Fast) 5031 ComputePtrOff(); 5032 5033 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, 5034 true, isTailCall, false, MemOpChains, 5035 TailCallArguments, dl); 5036 if (CallConv == CallingConv::Fast) 5037 ArgOffset += PtrByteSize; 5038 } 5039 if (CallConv != CallingConv::Fast) 5040 ArgOffset += PtrByteSize; 5041 break; 5042 case MVT::f32: 5043 case MVT::f64: { 5044 // These can be scalar arguments or elements of a float array type 5045 // passed directly. The latter are used to implement ELFv2 homogenous 5046 // float aggregates. 5047 5048 // Named arguments go into FPRs first, and once they overflow, the 5049 // remaining arguments go into GPRs and then the parameter save area. 5050 // Unnamed arguments for vararg functions always go to GPRs and 5051 // then the parameter save area. For now, put all arguments to vararg 5052 // routines always in both locations (FPR *and* GPR or stack slot). 5053 bool NeedGPROrStack = isVarArg || FPR_idx == NumFPRs; 5054 bool NeededLoad = false; 5055 5056 // First load the argument into the next available FPR. 5057 if (FPR_idx != NumFPRs) 5058 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg)); 5059 5060 // Next, load the argument into GPR or stack slot if needed. 5061 if (!NeedGPROrStack) 5062 ; 5063 else if (GPR_idx != NumGPRs && CallConv != CallingConv::Fast) { 5064 // FIXME: We may want to re-enable this for CallingConv::Fast on the P8 5065 // once we support fp <-> gpr moves. 5066 5067 // In the non-vararg case, this can only ever happen in the 5068 // presence of f32 array types, since otherwise we never run 5069 // out of FPRs before running out of GPRs. 5070 SDValue ArgVal; 5071 5072 // Double values are always passed in a single GPR. 5073 if (Arg.getValueType() != MVT::f32) { 5074 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg); 5075 5076 // Non-array float values are extended and passed in a GPR. 5077 } else if (!Flags.isInConsecutiveRegs()) { 5078 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg); 5079 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal); 5080 5081 // If we have an array of floats, we collect every odd element 5082 // together with its predecessor into one GPR. 5083 } else if (ArgOffset % PtrByteSize != 0) { 5084 SDValue Lo, Hi; 5085 Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]); 5086 Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg); 5087 if (!isLittleEndian) 5088 std::swap(Lo, Hi); 5089 ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi); 5090 5091 // The final element, if even, goes into the first half of a GPR. 5092 } else if (Flags.isInConsecutiveRegsLast()) { 5093 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg); 5094 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal); 5095 if (!isLittleEndian) 5096 ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal, 5097 DAG.getConstant(32, dl, MVT::i32)); 5098 5099 // Non-final even elements are skipped; they will be handled 5100 // together the with subsequent argument on the next go-around. 5101 } else 5102 ArgVal = SDValue(); 5103 5104 if (ArgVal.getNode()) 5105 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], ArgVal)); 5106 } else { 5107 if (CallConv == CallingConv::Fast) 5108 ComputePtrOff(); 5109 5110 // Single-precision floating-point values are mapped to the 5111 // second (rightmost) word of the stack doubleword. 5112 if (Arg.getValueType() == MVT::f32 && 5113 !isLittleEndian && !Flags.isInConsecutiveRegs()) { 5114 SDValue ConstFour = DAG.getConstant(4, dl, PtrOff.getValueType()); 5115 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour); 5116 } 5117 5118 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, 5119 true, isTailCall, false, MemOpChains, 5120 TailCallArguments, dl); 5121 5122 NeededLoad = true; 5123 } 5124 // When passing an array of floats, the array occupies consecutive 5125 // space in the argument area; only round up to the next doubleword 5126 // at the end of the array. Otherwise, each float takes 8 bytes. 5127 if (CallConv != CallingConv::Fast || NeededLoad) { 5128 ArgOffset += (Arg.getValueType() == MVT::f32 && 5129 Flags.isInConsecutiveRegs()) ? 4 : 8; 5130 if (Flags.isInConsecutiveRegsLast()) 5131 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize; 5132 } 5133 break; 5134 } 5135 case MVT::v4f32: 5136 case MVT::v4i32: 5137 case MVT::v8i16: 5138 case MVT::v16i8: 5139 case MVT::v2f64: 5140 case MVT::v2i64: 5141 case MVT::v1i128: 5142 if (!Subtarget.hasQPX()) { 5143 // These can be scalar arguments or elements of a vector array type 5144 // passed directly. The latter are used to implement ELFv2 homogenous 5145 // vector aggregates. 5146 5147 // For a varargs call, named arguments go into VRs or on the stack as 5148 // usual; unnamed arguments always go to the stack or the corresponding 5149 // GPRs when within range. For now, we always put the value in both 5150 // locations (or even all three). 5151 if (isVarArg) { 5152 // We could elide this store in the case where the object fits 5153 // entirely in R registers. Maybe later. 5154 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, 5155 MachinePointerInfo(), false, false, 0); 5156 MemOpChains.push_back(Store); 5157 if (VR_idx != NumVRs) { 5158 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, 5159 MachinePointerInfo(), 5160 false, false, false, 0); 5161 MemOpChains.push_back(Load.getValue(1)); 5162 5163 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 || 5164 Arg.getSimpleValueType() == MVT::v2i64) ? 5165 VSRH[VR_idx] : VR[VR_idx]; 5166 ++VR_idx; 5167 5168 RegsToPass.push_back(std::make_pair(VReg, Load)); 5169 } 5170 ArgOffset += 16; 5171 for (unsigned i=0; i<16; i+=PtrByteSize) { 5172 if (GPR_idx == NumGPRs) 5173 break; 5174 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, 5175 DAG.getConstant(i, dl, PtrVT)); 5176 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(), 5177 false, false, false, 0); 5178 MemOpChains.push_back(Load.getValue(1)); 5179 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); 5180 } 5181 break; 5182 } 5183 5184 // Non-varargs Altivec params go into VRs or on the stack. 5185 if (VR_idx != NumVRs) { 5186 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 || 5187 Arg.getSimpleValueType() == MVT::v2i64) ? 5188 VSRH[VR_idx] : VR[VR_idx]; 5189 ++VR_idx; 5190 5191 RegsToPass.push_back(std::make_pair(VReg, Arg)); 5192 } else { 5193 if (CallConv == CallingConv::Fast) 5194 ComputePtrOff(); 5195 5196 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, 5197 true, isTailCall, true, MemOpChains, 5198 TailCallArguments, dl); 5199 if (CallConv == CallingConv::Fast) 5200 ArgOffset += 16; 5201 } 5202 5203 if (CallConv != CallingConv::Fast) 5204 ArgOffset += 16; 5205 break; 5206 } // not QPX 5207 5208 assert(Arg.getValueType().getSimpleVT().SimpleTy == MVT::v4f32 && 5209 "Invalid QPX parameter type"); 5210 5211 /* fall through */ 5212 case MVT::v4f64: 5213 case MVT::v4i1: { 5214 bool IsF32 = Arg.getValueType().getSimpleVT().SimpleTy == MVT::v4f32; 5215 if (isVarArg) { 5216 // We could elide this store in the case where the object fits 5217 // entirely in R registers. Maybe later. 5218 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, 5219 MachinePointerInfo(), false, false, 0); 5220 MemOpChains.push_back(Store); 5221 if (QFPR_idx != NumQFPRs) { 5222 SDValue Load = DAG.getLoad(IsF32 ? MVT::v4f32 : MVT::v4f64, dl, 5223 Store, PtrOff, MachinePointerInfo(), 5224 false, false, false, 0); 5225 MemOpChains.push_back(Load.getValue(1)); 5226 RegsToPass.push_back(std::make_pair(QFPR[QFPR_idx++], Load)); 5227 } 5228 ArgOffset += (IsF32 ? 16 : 32); 5229 for (unsigned i = 0; i < (IsF32 ? 16U : 32U); i += PtrByteSize) { 5230 if (GPR_idx == NumGPRs) 5231 break; 5232 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, 5233 DAG.getConstant(i, dl, PtrVT)); 5234 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(), 5235 false, false, false, 0); 5236 MemOpChains.push_back(Load.getValue(1)); 5237 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); 5238 } 5239 break; 5240 } 5241 5242 // Non-varargs QPX params go into registers or on the stack. 5243 if (QFPR_idx != NumQFPRs) { 5244 RegsToPass.push_back(std::make_pair(QFPR[QFPR_idx++], Arg)); 5245 } else { 5246 if (CallConv == CallingConv::Fast) 5247 ComputePtrOff(); 5248 5249 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, 5250 true, isTailCall, true, MemOpChains, 5251 TailCallArguments, dl); 5252 if (CallConv == CallingConv::Fast) 5253 ArgOffset += (IsF32 ? 16 : 32); 5254 } 5255 5256 if (CallConv != CallingConv::Fast) 5257 ArgOffset += (IsF32 ? 16 : 32); 5258 break; 5259 } 5260 } 5261 } 5262 5263 assert(NumBytesActuallyUsed == ArgOffset); 5264 (void)NumBytesActuallyUsed; 5265 5266 if (!MemOpChains.empty()) 5267 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains); 5268 5269 // Check if this is an indirect call (MTCTR/BCTRL). 5270 // See PrepareCall() for more information about calls through function 5271 // pointers in the 64-bit SVR4 ABI. 5272 if (!isTailCall && !IsPatchPoint && 5273 !isFunctionGlobalAddress(Callee) && 5274 !isa<ExternalSymbolSDNode>(Callee)) { 5275 // Load r2 into a virtual register and store it to the TOC save area. 5276 setUsesTOCBasePtr(DAG); 5277 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64); 5278 // TOC save area offset. 5279 unsigned TOCSaveOffset = Subtarget.getFrameLowering()->getTOCSaveOffset(); 5280 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset, dl); 5281 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff); 5282 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, 5283 MachinePointerInfo::getStack(TOCSaveOffset), 5284 false, false, 0); 5285 // In the ELFv2 ABI, R12 must contain the address of an indirect callee. 5286 // This does not mean the MTCTR instruction must use R12; it's easier 5287 // to model this as an extra parameter, so do that. 5288 if (isELFv2ABI && !IsPatchPoint) 5289 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee)); 5290 } 5291 5292 // Build a sequence of copy-to-reg nodes chained together with token chain 5293 // and flag operands which copy the outgoing args into the appropriate regs. 5294 SDValue InFlag; 5295 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { 5296 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, 5297 RegsToPass[i].second, InFlag); 5298 InFlag = Chain.getValue(1); 5299 } 5300 5301 if (isTailCall) 5302 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp, 5303 FPOp, true, TailCallArguments); 5304 5305 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, DAG, 5306 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff, 5307 NumBytes, Ins, InVals, CS); 5308 } 5309 5310 SDValue 5311 PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee, 5312 CallingConv::ID CallConv, bool isVarArg, 5313 bool isTailCall, bool IsPatchPoint, 5314 const SmallVectorImpl<ISD::OutputArg> &Outs, 5315 const SmallVectorImpl<SDValue> &OutVals, 5316 const SmallVectorImpl<ISD::InputArg> &Ins, 5317 SDLoc dl, SelectionDAG &DAG, 5318 SmallVectorImpl<SDValue> &InVals, 5319 ImmutableCallSite *CS) const { 5320 5321 unsigned NumOps = Outs.size(); 5322 5323 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 5324 bool isPPC64 = PtrVT == MVT::i64; 5325 unsigned PtrByteSize = isPPC64 ? 8 : 4; 5326 5327 MachineFunction &MF = DAG.getMachineFunction(); 5328 5329 // Mark this function as potentially containing a function that contains a 5330 // tail call. As a consequence the frame pointer will be used for dynamicalloc 5331 // and restoring the callers stack pointer in this functions epilog. This is 5332 // done because by tail calling the called function might overwrite the value 5333 // in this function's (MF) stack pointer stack slot 0(SP). 5334 if (getTargetMachine().Options.GuaranteedTailCallOpt && 5335 CallConv == CallingConv::Fast) 5336 MF.getInfo<PPCFunctionInfo>()->setHasFastCall(); 5337 5338 // Count how many bytes are to be pushed on the stack, including the linkage 5339 // area, and parameter passing area. We start with 24/48 bytes, which is 5340 // prereserved space for [SP][CR][LR][3 x unused]. 5341 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize(); 5342 unsigned NumBytes = LinkageSize; 5343 5344 // Add up all the space actually used. 5345 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually 5346 // they all go in registers, but we must reserve stack space for them for 5347 // possible use by the caller. In varargs or 64-bit calls, parameters are 5348 // assigned stack space in order, with padding so Altivec parameters are 5349 // 16-byte aligned. 5350 unsigned nAltivecParamsAtEnd = 0; 5351 for (unsigned i = 0; i != NumOps; ++i) { 5352 ISD::ArgFlagsTy Flags = Outs[i].Flags; 5353 EVT ArgVT = Outs[i].VT; 5354 // Varargs Altivec parameters are padded to a 16 byte boundary. 5355 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 || 5356 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 || 5357 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) { 5358 if (!isVarArg && !isPPC64) { 5359 // Non-varargs Altivec parameters go after all the non-Altivec 5360 // parameters; handle those later so we know how much padding we need. 5361 nAltivecParamsAtEnd++; 5362 continue; 5363 } 5364 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary. 5365 NumBytes = ((NumBytes+15)/16)*16; 5366 } 5367 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize); 5368 } 5369 5370 // Allow for Altivec parameters at the end, if needed. 5371 if (nAltivecParamsAtEnd) { 5372 NumBytes = ((NumBytes+15)/16)*16; 5373 NumBytes += 16*nAltivecParamsAtEnd; 5374 } 5375 5376 // The prolog code of the callee may store up to 8 GPR argument registers to 5377 // the stack, allowing va_start to index over them in memory if its varargs. 5378 // Because we cannot tell if this is needed on the caller side, we have to 5379 // conservatively assume that it is needed. As such, make sure we have at 5380 // least enough stack space for the caller to store the 8 GPRs. 5381 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize); 5382 5383 // Tail call needs the stack to be aligned. 5384 if (getTargetMachine().Options.GuaranteedTailCallOpt && 5385 CallConv == CallingConv::Fast) 5386 NumBytes = EnsureStackAlignment(Subtarget.getFrameLowering(), NumBytes); 5387 5388 // Calculate by how many bytes the stack has to be adjusted in case of tail 5389 // call optimization. 5390 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes); 5391 5392 // To protect arguments on the stack from being clobbered in a tail call, 5393 // force all the loads to happen before doing any other lowering. 5394 if (isTailCall) 5395 Chain = DAG.getStackArgumentTokenFactor(Chain); 5396 5397 // Adjust the stack pointer for the new arguments... 5398 // These operations are automatically eliminated by the prolog/epilog pass 5399 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, dl, true), 5400 dl); 5401 SDValue CallSeqStart = Chain; 5402 5403 // Load the return address and frame pointer so it can be move somewhere else 5404 // later. 5405 SDValue LROp, FPOp; 5406 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true, 5407 dl); 5408 5409 // Set up a copy of the stack pointer for use loading and storing any 5410 // arguments that may not fit in the registers available for argument 5411 // passing. 5412 SDValue StackPtr; 5413 if (isPPC64) 5414 StackPtr = DAG.getRegister(PPC::X1, MVT::i64); 5415 else 5416 StackPtr = DAG.getRegister(PPC::R1, MVT::i32); 5417 5418 // Figure out which arguments are going to go in registers, and which in 5419 // memory. Also, if this is a vararg function, floating point operations 5420 // must be stored to our stack, and loaded into integer regs as well, if 5421 // any integer regs are available for argument passing. 5422 unsigned ArgOffset = LinkageSize; 5423 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0; 5424 5425 static const MCPhysReg GPR_32[] = { // 32-bit registers. 5426 PPC::R3, PPC::R4, PPC::R5, PPC::R6, 5427 PPC::R7, PPC::R8, PPC::R9, PPC::R10, 5428 }; 5429 static const MCPhysReg GPR_64[] = { // 64-bit registers. 5430 PPC::X3, PPC::X4, PPC::X5, PPC::X6, 5431 PPC::X7, PPC::X8, PPC::X9, PPC::X10, 5432 }; 5433 static const MCPhysReg VR[] = { 5434 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8, 5435 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13 5436 }; 5437 const unsigned NumGPRs = array_lengthof(GPR_32); 5438 const unsigned NumFPRs = 13; 5439 const unsigned NumVRs = array_lengthof(VR); 5440 5441 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32; 5442 5443 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; 5444 SmallVector<TailCallArgumentInfo, 8> TailCallArguments; 5445 5446 SmallVector<SDValue, 8> MemOpChains; 5447 for (unsigned i = 0; i != NumOps; ++i) { 5448 SDValue Arg = OutVals[i]; 5449 ISD::ArgFlagsTy Flags = Outs[i].Flags; 5450 5451 // PtrOff will be used to store the current argument to the stack if a 5452 // register cannot be found for it. 5453 SDValue PtrOff; 5454 5455 PtrOff = DAG.getConstant(ArgOffset, dl, StackPtr.getValueType()); 5456 5457 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff); 5458 5459 // On PPC64, promote integers to 64-bit values. 5460 if (isPPC64 && Arg.getValueType() == MVT::i32) { 5461 // FIXME: Should this use ANY_EXTEND if neither sext nor zext? 5462 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND; 5463 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg); 5464 } 5465 5466 // FIXME memcpy is used way more than necessary. Correctness first. 5467 // Note: "by value" is code for passing a structure by value, not 5468 // basic types. 5469 if (Flags.isByVal()) { 5470 unsigned Size = Flags.getByValSize(); 5471 // Very small objects are passed right-justified. Everything else is 5472 // passed left-justified. 5473 if (Size==1 || Size==2) { 5474 EVT VT = (Size==1) ? MVT::i8 : MVT::i16; 5475 if (GPR_idx != NumGPRs) { 5476 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg, 5477 MachinePointerInfo(), VT, 5478 false, false, false, 0); 5479 MemOpChains.push_back(Load.getValue(1)); 5480 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); 5481 5482 ArgOffset += PtrByteSize; 5483 } else { 5484 SDValue Const = DAG.getConstant(PtrByteSize - Size, dl, 5485 PtrOff.getValueType()); 5486 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const); 5487 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr, 5488 CallSeqStart, 5489 Flags, DAG, dl); 5490 ArgOffset += PtrByteSize; 5491 } 5492 continue; 5493 } 5494 // Copy entire object into memory. There are cases where gcc-generated 5495 // code assumes it is there, even if it could be put entirely into 5496 // registers. (This is not what the doc says.) 5497 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff, 5498 CallSeqStart, 5499 Flags, DAG, dl); 5500 5501 // For small aggregates (Darwin only) and aggregates >= PtrByteSize, 5502 // copy the pieces of the object that fit into registers from the 5503 // parameter save area. 5504 for (unsigned j=0; j<Size; j+=PtrByteSize) { 5505 SDValue Const = DAG.getConstant(j, dl, PtrOff.getValueType()); 5506 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const); 5507 if (GPR_idx != NumGPRs) { 5508 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, 5509 MachinePointerInfo(), 5510 false, false, false, 0); 5511 MemOpChains.push_back(Load.getValue(1)); 5512 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); 5513 ArgOffset += PtrByteSize; 5514 } else { 5515 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize; 5516 break; 5517 } 5518 } 5519 continue; 5520 } 5521 5522 switch (Arg.getSimpleValueType().SimpleTy) { 5523 default: llvm_unreachable("Unexpected ValueType for argument!"); 5524 case MVT::i1: 5525 case MVT::i32: 5526 case MVT::i64: 5527 if (GPR_idx != NumGPRs) { 5528 if (Arg.getValueType() == MVT::i1) 5529 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg); 5530 5531 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg)); 5532 } else { 5533 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, 5534 isPPC64, isTailCall, false, MemOpChains, 5535 TailCallArguments, dl); 5536 } 5537 ArgOffset += PtrByteSize; 5538 break; 5539 case MVT::f32: 5540 case MVT::f64: 5541 if (FPR_idx != NumFPRs) { 5542 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg)); 5543 5544 if (isVarArg) { 5545 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, 5546 MachinePointerInfo(), false, false, 0); 5547 MemOpChains.push_back(Store); 5548 5549 // Float varargs are always shadowed in available integer registers 5550 if (GPR_idx != NumGPRs) { 5551 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, 5552 MachinePointerInfo(), false, false, 5553 false, 0); 5554 MemOpChains.push_back(Load.getValue(1)); 5555 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); 5556 } 5557 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){ 5558 SDValue ConstFour = DAG.getConstant(4, dl, PtrOff.getValueType()); 5559 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour); 5560 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, 5561 MachinePointerInfo(), 5562 false, false, false, 0); 5563 MemOpChains.push_back(Load.getValue(1)); 5564 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); 5565 } 5566 } else { 5567 // If we have any FPRs remaining, we may also have GPRs remaining. 5568 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available 5569 // GPRs. 5570 if (GPR_idx != NumGPRs) 5571 ++GPR_idx; 5572 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && 5573 !isPPC64) // PPC64 has 64-bit GPR's obviously :) 5574 ++GPR_idx; 5575 } 5576 } else 5577 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, 5578 isPPC64, isTailCall, false, MemOpChains, 5579 TailCallArguments, dl); 5580 if (isPPC64) 5581 ArgOffset += 8; 5582 else 5583 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8; 5584 break; 5585 case MVT::v4f32: 5586 case MVT::v4i32: 5587 case MVT::v8i16: 5588 case MVT::v16i8: 5589 if (isVarArg) { 5590 // These go aligned on the stack, or in the corresponding R registers 5591 // when within range. The Darwin PPC ABI doc claims they also go in 5592 // V registers; in fact gcc does this only for arguments that are 5593 // prototyped, not for those that match the ... We do it for all 5594 // arguments, seems to work. 5595 while (ArgOffset % 16 !=0) { 5596 ArgOffset += PtrByteSize; 5597 if (GPR_idx != NumGPRs) 5598 GPR_idx++; 5599 } 5600 // We could elide this store in the case where the object fits 5601 // entirely in R registers. Maybe later. 5602 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, 5603 DAG.getConstant(ArgOffset, dl, PtrVT)); 5604 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, 5605 MachinePointerInfo(), false, false, 0); 5606 MemOpChains.push_back(Store); 5607 if (VR_idx != NumVRs) { 5608 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, 5609 MachinePointerInfo(), 5610 false, false, false, 0); 5611 MemOpChains.push_back(Load.getValue(1)); 5612 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load)); 5613 } 5614 ArgOffset += 16; 5615 for (unsigned i=0; i<16; i+=PtrByteSize) { 5616 if (GPR_idx == NumGPRs) 5617 break; 5618 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, 5619 DAG.getConstant(i, dl, PtrVT)); 5620 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(), 5621 false, false, false, 0); 5622 MemOpChains.push_back(Load.getValue(1)); 5623 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load)); 5624 } 5625 break; 5626 } 5627 5628 // Non-varargs Altivec params generally go in registers, but have 5629 // stack space allocated at the end. 5630 if (VR_idx != NumVRs) { 5631 // Doesn't have GPR space allocated. 5632 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg)); 5633 } else if (nAltivecParamsAtEnd==0) { 5634 // We are emitting Altivec params in order. 5635 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, 5636 isPPC64, isTailCall, true, MemOpChains, 5637 TailCallArguments, dl); 5638 ArgOffset += 16; 5639 } 5640 break; 5641 } 5642 } 5643 // If all Altivec parameters fit in registers, as they usually do, 5644 // they get stack space following the non-Altivec parameters. We 5645 // don't track this here because nobody below needs it. 5646 // If there are more Altivec parameters than fit in registers emit 5647 // the stores here. 5648 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) { 5649 unsigned j = 0; 5650 // Offset is aligned; skip 1st 12 params which go in V registers. 5651 ArgOffset = ((ArgOffset+15)/16)*16; 5652 ArgOffset += 12*16; 5653 for (unsigned i = 0; i != NumOps; ++i) { 5654 SDValue Arg = OutVals[i]; 5655 EVT ArgType = Outs[i].VT; 5656 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 || 5657 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) { 5658 if (++j > NumVRs) { 5659 SDValue PtrOff; 5660 // We are emitting Altivec params in order. 5661 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset, 5662 isPPC64, isTailCall, true, MemOpChains, 5663 TailCallArguments, dl); 5664 ArgOffset += 16; 5665 } 5666 } 5667 } 5668 } 5669 5670 if (!MemOpChains.empty()) 5671 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains); 5672 5673 // On Darwin, R12 must contain the address of an indirect callee. This does 5674 // not mean the MTCTR instruction must use R12; it's easier to model this as 5675 // an extra parameter, so do that. 5676 if (!isTailCall && 5677 !isFunctionGlobalAddress(Callee) && 5678 !isa<ExternalSymbolSDNode>(Callee) && 5679 !isBLACompatibleAddress(Callee, DAG)) 5680 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 : 5681 PPC::R12), Callee)); 5682 5683 // Build a sequence of copy-to-reg nodes chained together with token chain 5684 // and flag operands which copy the outgoing args into the appropriate regs. 5685 SDValue InFlag; 5686 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { 5687 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, 5688 RegsToPass[i].second, InFlag); 5689 InFlag = Chain.getValue(1); 5690 } 5691 5692 if (isTailCall) 5693 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp, 5694 FPOp, true, TailCallArguments); 5695 5696 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, DAG, 5697 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff, 5698 NumBytes, Ins, InVals, CS); 5699 } 5700 5701 bool 5702 PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv, 5703 MachineFunction &MF, bool isVarArg, 5704 const SmallVectorImpl<ISD::OutputArg> &Outs, 5705 LLVMContext &Context) const { 5706 SmallVector<CCValAssign, 16> RVLocs; 5707 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context); 5708 return CCInfo.CheckReturn(Outs, RetCC_PPC); 5709 } 5710 5711 SDValue 5712 PPCTargetLowering::LowerReturn(SDValue Chain, 5713 CallingConv::ID CallConv, bool isVarArg, 5714 const SmallVectorImpl<ISD::OutputArg> &Outs, 5715 const SmallVectorImpl<SDValue> &OutVals, 5716 SDLoc dl, SelectionDAG &DAG) const { 5717 5718 SmallVector<CCValAssign, 16> RVLocs; 5719 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs, 5720 *DAG.getContext()); 5721 CCInfo.AnalyzeReturn(Outs, RetCC_PPC); 5722 5723 SDValue Flag; 5724 SmallVector<SDValue, 4> RetOps(1, Chain); 5725 5726 // Copy the result values into the output registers. 5727 for (unsigned i = 0; i != RVLocs.size(); ++i) { 5728 CCValAssign &VA = RVLocs[i]; 5729 assert(VA.isRegLoc() && "Can only return in registers!"); 5730 5731 SDValue Arg = OutVals[i]; 5732 5733 switch (VA.getLocInfo()) { 5734 default: llvm_unreachable("Unknown loc info!"); 5735 case CCValAssign::Full: break; 5736 case CCValAssign::AExt: 5737 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg); 5738 break; 5739 case CCValAssign::ZExt: 5740 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg); 5741 break; 5742 case CCValAssign::SExt: 5743 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg); 5744 break; 5745 } 5746 5747 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag); 5748 Flag = Chain.getValue(1); 5749 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT())); 5750 } 5751 5752 RetOps[0] = Chain; // Update chain. 5753 5754 // Add the flag if we have it. 5755 if (Flag.getNode()) 5756 RetOps.push_back(Flag); 5757 5758 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps); 5759 } 5760 5761 SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG, 5762 const PPCSubtarget &Subtarget) const { 5763 // When we pop the dynamic allocation we need to restore the SP link. 5764 SDLoc dl(Op); 5765 5766 // Get the corect type for pointers. 5767 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 5768 5769 // Construct the stack pointer operand. 5770 bool isPPC64 = Subtarget.isPPC64(); 5771 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1; 5772 SDValue StackPtr = DAG.getRegister(SP, PtrVT); 5773 5774 // Get the operands for the STACKRESTORE. 5775 SDValue Chain = Op.getOperand(0); 5776 SDValue SaveSP = Op.getOperand(1); 5777 5778 // Load the old link SP. 5779 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, 5780 MachinePointerInfo(), 5781 false, false, false, 0); 5782 5783 // Restore the stack pointer. 5784 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP); 5785 5786 // Store the old link SP. 5787 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(), 5788 false, false, 0); 5789 } 5790 5791 5792 5793 SDValue 5794 PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const { 5795 MachineFunction &MF = DAG.getMachineFunction(); 5796 bool isPPC64 = Subtarget.isPPC64(); 5797 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout()); 5798 5799 // Get current frame pointer save index. The users of this index will be 5800 // primarily DYNALLOC instructions. 5801 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>(); 5802 int RASI = FI->getReturnAddrSaveIndex(); 5803 5804 // If the frame pointer save index hasn't been defined yet. 5805 if (!RASI) { 5806 // Find out what the fix offset of the frame pointer save area. 5807 int LROffset = Subtarget.getFrameLowering()->getReturnSaveOffset(); 5808 // Allocate the frame index for frame pointer save area. 5809 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, false); 5810 // Save the result. 5811 FI->setReturnAddrSaveIndex(RASI); 5812 } 5813 return DAG.getFrameIndex(RASI, PtrVT); 5814 } 5815 5816 SDValue 5817 PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const { 5818 MachineFunction &MF = DAG.getMachineFunction(); 5819 bool isPPC64 = Subtarget.isPPC64(); 5820 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout()); 5821 5822 // Get current frame pointer save index. The users of this index will be 5823 // primarily DYNALLOC instructions. 5824 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>(); 5825 int FPSI = FI->getFramePointerSaveIndex(); 5826 5827 // If the frame pointer save index hasn't been defined yet. 5828 if (!FPSI) { 5829 // Find out what the fix offset of the frame pointer save area. 5830 int FPOffset = Subtarget.getFrameLowering()->getFramePointerSaveOffset(); 5831 // Allocate the frame index for frame pointer save area. 5832 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true); 5833 // Save the result. 5834 FI->setFramePointerSaveIndex(FPSI); 5835 } 5836 return DAG.getFrameIndex(FPSI, PtrVT); 5837 } 5838 5839 SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, 5840 SelectionDAG &DAG, 5841 const PPCSubtarget &Subtarget) const { 5842 // Get the inputs. 5843 SDValue Chain = Op.getOperand(0); 5844 SDValue Size = Op.getOperand(1); 5845 SDLoc dl(Op); 5846 5847 // Get the corect type for pointers. 5848 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 5849 // Negate the size. 5850 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT, 5851 DAG.getConstant(0, dl, PtrVT), Size); 5852 // Construct a node for the frame pointer save index. 5853 SDValue FPSIdx = getFramePointerFrameIndex(DAG); 5854 // Build a DYNALLOC node. 5855 SDValue Ops[3] = { Chain, NegSize, FPSIdx }; 5856 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other); 5857 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops); 5858 } 5859 5860 SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op, 5861 SelectionDAG &DAG) const { 5862 SDLoc DL(Op); 5863 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL, 5864 DAG.getVTList(MVT::i32, MVT::Other), 5865 Op.getOperand(0), Op.getOperand(1)); 5866 } 5867 5868 SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op, 5869 SelectionDAG &DAG) const { 5870 SDLoc DL(Op); 5871 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other, 5872 Op.getOperand(0), Op.getOperand(1)); 5873 } 5874 5875 SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const { 5876 if (Op.getValueType().isVector()) 5877 return LowerVectorLoad(Op, DAG); 5878 5879 assert(Op.getValueType() == MVT::i1 && 5880 "Custom lowering only for i1 loads"); 5881 5882 // First, load 8 bits into 32 bits, then truncate to 1 bit. 5883 5884 SDLoc dl(Op); 5885 LoadSDNode *LD = cast<LoadSDNode>(Op); 5886 5887 SDValue Chain = LD->getChain(); 5888 SDValue BasePtr = LD->getBasePtr(); 5889 MachineMemOperand *MMO = LD->getMemOperand(); 5890 5891 SDValue NewLD = 5892 DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(DAG.getDataLayout()), Chain, 5893 BasePtr, MVT::i8, MMO); 5894 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD); 5895 5896 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) }; 5897 return DAG.getMergeValues(Ops, dl); 5898 } 5899 5900 SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const { 5901 if (Op.getOperand(1).getValueType().isVector()) 5902 return LowerVectorStore(Op, DAG); 5903 5904 assert(Op.getOperand(1).getValueType() == MVT::i1 && 5905 "Custom lowering only for i1 stores"); 5906 5907 // First, zero extend to 32 bits, then use a truncating store to 8 bits. 5908 5909 SDLoc dl(Op); 5910 StoreSDNode *ST = cast<StoreSDNode>(Op); 5911 5912 SDValue Chain = ST->getChain(); 5913 SDValue BasePtr = ST->getBasePtr(); 5914 SDValue Value = ST->getValue(); 5915 MachineMemOperand *MMO = ST->getMemOperand(); 5916 5917 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(DAG.getDataLayout()), 5918 Value); 5919 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO); 5920 } 5921 5922 // FIXME: Remove this once the ANDI glue bug is fixed: 5923 SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const { 5924 assert(Op.getValueType() == MVT::i1 && 5925 "Custom lowering only for i1 results"); 5926 5927 SDLoc DL(Op); 5928 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1, 5929 Op.getOperand(0)); 5930 } 5931 5932 /// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when 5933 /// possible. 5934 SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const { 5935 // Not FP? Not a fsel. 5936 if (!Op.getOperand(0).getValueType().isFloatingPoint() || 5937 !Op.getOperand(2).getValueType().isFloatingPoint()) 5938 return Op; 5939 5940 // We might be able to do better than this under some circumstances, but in 5941 // general, fsel-based lowering of select is a finite-math-only optimization. 5942 // For more information, see section F.3 of the 2.06 ISA specification. 5943 if (!DAG.getTarget().Options.NoInfsFPMath || 5944 !DAG.getTarget().Options.NoNaNsFPMath) 5945 return Op; 5946 5947 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get(); 5948 5949 EVT ResVT = Op.getValueType(); 5950 EVT CmpVT = Op.getOperand(0).getValueType(); 5951 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1); 5952 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3); 5953 SDLoc dl(Op); 5954 5955 // If the RHS of the comparison is a 0.0, we don't need to do the 5956 // subtraction at all. 5957 SDValue Sel1; 5958 if (isFloatingPointZero(RHS)) 5959 switch (CC) { 5960 default: break; // SETUO etc aren't handled by fsel. 5961 case ISD::SETNE: 5962 std::swap(TV, FV); 5963 case ISD::SETEQ: 5964 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits 5965 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS); 5966 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV); 5967 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits 5968 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1); 5969 return DAG.getNode(PPCISD::FSEL, dl, ResVT, 5970 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV); 5971 case ISD::SETULT: 5972 case ISD::SETLT: 5973 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt 5974 case ISD::SETOGE: 5975 case ISD::SETGE: 5976 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits 5977 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS); 5978 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV); 5979 case ISD::SETUGT: 5980 case ISD::SETGT: 5981 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt 5982 case ISD::SETOLE: 5983 case ISD::SETLE: 5984 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits 5985 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS); 5986 return DAG.getNode(PPCISD::FSEL, dl, ResVT, 5987 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV); 5988 } 5989 5990 SDValue Cmp; 5991 switch (CC) { 5992 default: break; // SETUO etc aren't handled by fsel. 5993 case ISD::SETNE: 5994 std::swap(TV, FV); 5995 case ISD::SETEQ: 5996 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS); 5997 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits 5998 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); 5999 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV); 6000 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits 6001 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1); 6002 return DAG.getNode(PPCISD::FSEL, dl, ResVT, 6003 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV); 6004 case ISD::SETULT: 6005 case ISD::SETLT: 6006 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS); 6007 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits 6008 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); 6009 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV); 6010 case ISD::SETOGE: 6011 case ISD::SETGE: 6012 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS); 6013 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits 6014 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); 6015 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV); 6016 case ISD::SETUGT: 6017 case ISD::SETGT: 6018 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS); 6019 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits 6020 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); 6021 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV); 6022 case ISD::SETOLE: 6023 case ISD::SETLE: 6024 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS); 6025 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits 6026 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp); 6027 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV); 6028 } 6029 return Op; 6030 } 6031 6032 void PPCTargetLowering::LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI, 6033 SelectionDAG &DAG, 6034 SDLoc dl) const { 6035 assert(Op.getOperand(0).getValueType().isFloatingPoint()); 6036 SDValue Src = Op.getOperand(0); 6037 if (Src.getValueType() == MVT::f32) 6038 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src); 6039 6040 SDValue Tmp; 6041 switch (Op.getSimpleValueType().SimpleTy) { 6042 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!"); 6043 case MVT::i32: 6044 Tmp = DAG.getNode( 6045 Op.getOpcode() == ISD::FP_TO_SINT 6046 ? PPCISD::FCTIWZ 6047 : (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ : PPCISD::FCTIDZ), 6048 dl, MVT::f64, Src); 6049 break; 6050 case MVT::i64: 6051 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) && 6052 "i64 FP_TO_UINT is supported only with FPCVT"); 6053 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ : 6054 PPCISD::FCTIDUZ, 6055 dl, MVT::f64, Src); 6056 break; 6057 } 6058 6059 // Convert the FP value to an int value through memory. 6060 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() && 6061 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()); 6062 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64); 6063 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex(); 6064 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI); 6065 6066 // Emit a store to the stack slot. 6067 SDValue Chain; 6068 if (i32Stack) { 6069 MachineFunction &MF = DAG.getMachineFunction(); 6070 MachineMemOperand *MMO = 6071 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4); 6072 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr }; 6073 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl, 6074 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO); 6075 } else 6076 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, 6077 MPI, false, false, 0); 6078 6079 // Result is a load from the stack slot. If loading 4 bytes, make sure to 6080 // add in a bias. 6081 if (Op.getValueType() == MVT::i32 && !i32Stack) { 6082 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr, 6083 DAG.getConstant(4, dl, FIPtr.getValueType())); 6084 MPI = MPI.getWithOffset(4); 6085 } 6086 6087 RLI.Chain = Chain; 6088 RLI.Ptr = FIPtr; 6089 RLI.MPI = MPI; 6090 } 6091 6092 /// \brief Custom lowers floating point to integer conversions to use 6093 /// the direct move instructions available in ISA 2.07 to avoid the 6094 /// need for load/store combinations. 6095 SDValue PPCTargetLowering::LowerFP_TO_INTDirectMove(SDValue Op, 6096 SelectionDAG &DAG, 6097 SDLoc dl) const { 6098 assert(Op.getOperand(0).getValueType().isFloatingPoint()); 6099 SDValue Src = Op.getOperand(0); 6100 6101 if (Src.getValueType() == MVT::f32) 6102 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src); 6103 6104 SDValue Tmp; 6105 switch (Op.getSimpleValueType().SimpleTy) { 6106 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!"); 6107 case MVT::i32: 6108 Tmp = DAG.getNode( 6109 Op.getOpcode() == ISD::FP_TO_SINT 6110 ? PPCISD::FCTIWZ 6111 : (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ : PPCISD::FCTIDZ), 6112 dl, MVT::f64, Src); 6113 Tmp = DAG.getNode(PPCISD::MFVSR, dl, MVT::i32, Tmp); 6114 break; 6115 case MVT::i64: 6116 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) && 6117 "i64 FP_TO_UINT is supported only with FPCVT"); 6118 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ : 6119 PPCISD::FCTIDUZ, 6120 dl, MVT::f64, Src); 6121 Tmp = DAG.getNode(PPCISD::MFVSR, dl, MVT::i64, Tmp); 6122 break; 6123 } 6124 return Tmp; 6125 } 6126 6127 SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, 6128 SDLoc dl) const { 6129 if (Subtarget.hasDirectMove() && Subtarget.isPPC64()) 6130 return LowerFP_TO_INTDirectMove(Op, DAG, dl); 6131 6132 ReuseLoadInfo RLI; 6133 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl); 6134 6135 return DAG.getLoad(Op.getValueType(), dl, RLI.Chain, RLI.Ptr, RLI.MPI, false, 6136 false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo, 6137 RLI.Ranges); 6138 } 6139 6140 // We're trying to insert a regular store, S, and then a load, L. If the 6141 // incoming value, O, is a load, we might just be able to have our load use the 6142 // address used by O. However, we don't know if anything else will store to 6143 // that address before we can load from it. To prevent this situation, we need 6144 // to insert our load, L, into the chain as a peer of O. To do this, we give L 6145 // the same chain operand as O, we create a token factor from the chain results 6146 // of O and L, and we replace all uses of O's chain result with that token 6147 // factor (see spliceIntoChain below for this last part). 6148 bool PPCTargetLowering::canReuseLoadAddress(SDValue Op, EVT MemVT, 6149 ReuseLoadInfo &RLI, 6150 SelectionDAG &DAG, 6151 ISD::LoadExtType ET) const { 6152 SDLoc dl(Op); 6153 if (ET == ISD::NON_EXTLOAD && 6154 (Op.getOpcode() == ISD::FP_TO_UINT || 6155 Op.getOpcode() == ISD::FP_TO_SINT) && 6156 isOperationLegalOrCustom(Op.getOpcode(), 6157 Op.getOperand(0).getValueType())) { 6158 6159 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl); 6160 return true; 6161 } 6162 6163 LoadSDNode *LD = dyn_cast<LoadSDNode>(Op); 6164 if (!LD || LD->getExtensionType() != ET || LD->isVolatile() || 6165 LD->isNonTemporal()) 6166 return false; 6167 if (LD->getMemoryVT() != MemVT) 6168 return false; 6169 6170 RLI.Ptr = LD->getBasePtr(); 6171 if (LD->isIndexed() && LD->getOffset().getOpcode() != ISD::UNDEF) { 6172 assert(LD->getAddressingMode() == ISD::PRE_INC && 6173 "Non-pre-inc AM on PPC?"); 6174 RLI.Ptr = DAG.getNode(ISD::ADD, dl, RLI.Ptr.getValueType(), RLI.Ptr, 6175 LD->getOffset()); 6176 } 6177 6178 RLI.Chain = LD->getChain(); 6179 RLI.MPI = LD->getPointerInfo(); 6180 RLI.IsInvariant = LD->isInvariant(); 6181 RLI.Alignment = LD->getAlignment(); 6182 RLI.AAInfo = LD->getAAInfo(); 6183 RLI.Ranges = LD->getRanges(); 6184 6185 RLI.ResChain = SDValue(LD, LD->isIndexed() ? 2 : 1); 6186 return true; 6187 } 6188 6189 // Given the head of the old chain, ResChain, insert a token factor containing 6190 // it and NewResChain, and make users of ResChain now be users of that token 6191 // factor. 6192 void PPCTargetLowering::spliceIntoChain(SDValue ResChain, 6193 SDValue NewResChain, 6194 SelectionDAG &DAG) const { 6195 if (!ResChain) 6196 return; 6197 6198 SDLoc dl(NewResChain); 6199 6200 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 6201 NewResChain, DAG.getUNDEF(MVT::Other)); 6202 assert(TF.getNode() != NewResChain.getNode() && 6203 "A new TF really is required here"); 6204 6205 DAG.ReplaceAllUsesOfValueWith(ResChain, TF); 6206 DAG.UpdateNodeOperands(TF.getNode(), ResChain, NewResChain); 6207 } 6208 6209 /// \brief Custom lowers integer to floating point conversions to use 6210 /// the direct move instructions available in ISA 2.07 to avoid the 6211 /// need for load/store combinations. 6212 SDValue PPCTargetLowering::LowerINT_TO_FPDirectMove(SDValue Op, 6213 SelectionDAG &DAG, 6214 SDLoc dl) const { 6215 assert((Op.getValueType() == MVT::f32 || 6216 Op.getValueType() == MVT::f64) && 6217 "Invalid floating point type as target of conversion"); 6218 assert(Subtarget.hasFPCVT() && 6219 "Int to FP conversions with direct moves require FPCVT"); 6220 SDValue FP; 6221 SDValue Src = Op.getOperand(0); 6222 bool SinglePrec = Op.getValueType() == MVT::f32; 6223 bool WordInt = Src.getSimpleValueType().SimpleTy == MVT::i32; 6224 bool Signed = Op.getOpcode() == ISD::SINT_TO_FP; 6225 unsigned ConvOp = Signed ? (SinglePrec ? PPCISD::FCFIDS : PPCISD::FCFID) : 6226 (SinglePrec ? PPCISD::FCFIDUS : PPCISD::FCFIDU); 6227 6228 if (WordInt) { 6229 FP = DAG.getNode(Signed ? PPCISD::MTVSRA : PPCISD::MTVSRZ, 6230 dl, MVT::f64, Src); 6231 FP = DAG.getNode(ConvOp, dl, SinglePrec ? MVT::f32 : MVT::f64, FP); 6232 } 6233 else { 6234 FP = DAG.getNode(PPCISD::MTVSRA, dl, MVT::f64, Src); 6235 FP = DAG.getNode(ConvOp, dl, SinglePrec ? MVT::f32 : MVT::f64, FP); 6236 } 6237 6238 return FP; 6239 } 6240 6241 SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op, 6242 SelectionDAG &DAG) const { 6243 SDLoc dl(Op); 6244 6245 if (Subtarget.hasQPX() && Op.getOperand(0).getValueType() == MVT::v4i1) { 6246 if (Op.getValueType() != MVT::v4f32 && Op.getValueType() != MVT::v4f64) 6247 return SDValue(); 6248 6249 SDValue Value = Op.getOperand(0); 6250 // The values are now known to be -1 (false) or 1 (true). To convert this 6251 // into 0 (false) and 1 (true), add 1 and then divide by 2 (multiply by 0.5). 6252 // This can be done with an fma and the 0.5 constant: (V+1.0)*0.5 = 0.5*V+0.5 6253 Value = DAG.getNode(PPCISD::QBFLT, dl, MVT::v4f64, Value); 6254 6255 SDValue FPHalfs = DAG.getConstantFP(0.5, dl, MVT::f64); 6256 FPHalfs = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f64, 6257 FPHalfs, FPHalfs, FPHalfs, FPHalfs); 6258 6259 Value = DAG.getNode(ISD::FMA, dl, MVT::v4f64, Value, FPHalfs, FPHalfs); 6260 6261 if (Op.getValueType() != MVT::v4f64) 6262 Value = DAG.getNode(ISD::FP_ROUND, dl, 6263 Op.getValueType(), Value, 6264 DAG.getIntPtrConstant(1, dl)); 6265 return Value; 6266 } 6267 6268 // Don't handle ppc_fp128 here; let it be lowered to a libcall. 6269 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64) 6270 return SDValue(); 6271 6272 if (Op.getOperand(0).getValueType() == MVT::i1) 6273 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0), 6274 DAG.getConstantFP(1.0, dl, Op.getValueType()), 6275 DAG.getConstantFP(0.0, dl, Op.getValueType())); 6276 6277 // If we have direct moves, we can do all the conversion, skip the store/load 6278 // however, without FPCVT we can't do most conversions. 6279 if (Subtarget.hasDirectMove() && Subtarget.isPPC64() && Subtarget.hasFPCVT()) 6280 return LowerINT_TO_FPDirectMove(Op, DAG, dl); 6281 6282 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) && 6283 "UINT_TO_FP is supported only with FPCVT"); 6284 6285 // If we have FCFIDS, then use it when converting to single-precision. 6286 // Otherwise, convert to double-precision and then round. 6287 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) 6288 ? (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDUS 6289 : PPCISD::FCFIDS) 6290 : (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDU 6291 : PPCISD::FCFID); 6292 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) 6293 ? MVT::f32 6294 : MVT::f64; 6295 6296 if (Op.getOperand(0).getValueType() == MVT::i64) { 6297 SDValue SINT = Op.getOperand(0); 6298 // When converting to single-precision, we actually need to convert 6299 // to double-precision first and then round to single-precision. 6300 // To avoid double-rounding effects during that operation, we have 6301 // to prepare the input operand. Bits that might be truncated when 6302 // converting to double-precision are replaced by a bit that won't 6303 // be lost at this stage, but is below the single-precision rounding 6304 // position. 6305 // 6306 // However, if -enable-unsafe-fp-math is in effect, accept double 6307 // rounding to avoid the extra overhead. 6308 if (Op.getValueType() == MVT::f32 && 6309 !Subtarget.hasFPCVT() && 6310 !DAG.getTarget().Options.UnsafeFPMath) { 6311 6312 // Twiddle input to make sure the low 11 bits are zero. (If this 6313 // is the case, we are guaranteed the value will fit into the 53 bit 6314 // mantissa of an IEEE double-precision value without rounding.) 6315 // If any of those low 11 bits were not zero originally, make sure 6316 // bit 12 (value 2048) is set instead, so that the final rounding 6317 // to single-precision gets the correct result. 6318 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64, 6319 SINT, DAG.getConstant(2047, dl, MVT::i64)); 6320 Round = DAG.getNode(ISD::ADD, dl, MVT::i64, 6321 Round, DAG.getConstant(2047, dl, MVT::i64)); 6322 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT); 6323 Round = DAG.getNode(ISD::AND, dl, MVT::i64, 6324 Round, DAG.getConstant(-2048, dl, MVT::i64)); 6325 6326 // However, we cannot use that value unconditionally: if the magnitude 6327 // of the input value is small, the bit-twiddling we did above might 6328 // end up visibly changing the output. Fortunately, in that case, we 6329 // don't need to twiddle bits since the original input will convert 6330 // exactly to double-precision floating-point already. Therefore, 6331 // construct a conditional to use the original value if the top 11 6332 // bits are all sign-bit copies, and use the rounded value computed 6333 // above otherwise. 6334 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64, 6335 SINT, DAG.getConstant(53, dl, MVT::i32)); 6336 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64, 6337 Cond, DAG.getConstant(1, dl, MVT::i64)); 6338 Cond = DAG.getSetCC(dl, MVT::i32, 6339 Cond, DAG.getConstant(1, dl, MVT::i64), ISD::SETUGT); 6340 6341 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT); 6342 } 6343 6344 ReuseLoadInfo RLI; 6345 SDValue Bits; 6346 6347 MachineFunction &MF = DAG.getMachineFunction(); 6348 if (canReuseLoadAddress(SINT, MVT::i64, RLI, DAG)) { 6349 Bits = DAG.getLoad(MVT::f64, dl, RLI.Chain, RLI.Ptr, RLI.MPI, false, 6350 false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo, 6351 RLI.Ranges); 6352 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG); 6353 } else if (Subtarget.hasLFIWAX() && 6354 canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::SEXTLOAD)) { 6355 MachineMemOperand *MMO = 6356 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4, 6357 RLI.Alignment, RLI.AAInfo, RLI.Ranges); 6358 SDValue Ops[] = { RLI.Chain, RLI.Ptr }; 6359 Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWAX, dl, 6360 DAG.getVTList(MVT::f64, MVT::Other), 6361 Ops, MVT::i32, MMO); 6362 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG); 6363 } else if (Subtarget.hasFPCVT() && 6364 canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::ZEXTLOAD)) { 6365 MachineMemOperand *MMO = 6366 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4, 6367 RLI.Alignment, RLI.AAInfo, RLI.Ranges); 6368 SDValue Ops[] = { RLI.Chain, RLI.Ptr }; 6369 Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWZX, dl, 6370 DAG.getVTList(MVT::f64, MVT::Other), 6371 Ops, MVT::i32, MMO); 6372 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG); 6373 } else if (((Subtarget.hasLFIWAX() && 6374 SINT.getOpcode() == ISD::SIGN_EXTEND) || 6375 (Subtarget.hasFPCVT() && 6376 SINT.getOpcode() == ISD::ZERO_EXTEND)) && 6377 SINT.getOperand(0).getValueType() == MVT::i32) { 6378 MachineFrameInfo *FrameInfo = MF.getFrameInfo(); 6379 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 6380 6381 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false); 6382 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); 6383 6384 SDValue Store = 6385 DAG.getStore(DAG.getEntryNode(), dl, SINT.getOperand(0), FIdx, 6386 MachinePointerInfo::getFixedStack(FrameIdx), 6387 false, false, 0); 6388 6389 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 && 6390 "Expected an i32 store"); 6391 6392 RLI.Ptr = FIdx; 6393 RLI.Chain = Store; 6394 RLI.MPI = MachinePointerInfo::getFixedStack(FrameIdx); 6395 RLI.Alignment = 4; 6396 6397 MachineMemOperand *MMO = 6398 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4, 6399 RLI.Alignment, RLI.AAInfo, RLI.Ranges); 6400 SDValue Ops[] = { RLI.Chain, RLI.Ptr }; 6401 Bits = DAG.getMemIntrinsicNode(SINT.getOpcode() == ISD::ZERO_EXTEND ? 6402 PPCISD::LFIWZX : PPCISD::LFIWAX, 6403 dl, DAG.getVTList(MVT::f64, MVT::Other), 6404 Ops, MVT::i32, MMO); 6405 } else 6406 Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT); 6407 6408 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits); 6409 6410 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) 6411 FP = DAG.getNode(ISD::FP_ROUND, dl, 6412 MVT::f32, FP, DAG.getIntPtrConstant(0, dl)); 6413 return FP; 6414 } 6415 6416 assert(Op.getOperand(0).getValueType() == MVT::i32 && 6417 "Unhandled INT_TO_FP type in custom expander!"); 6418 // Since we only generate this in 64-bit mode, we can take advantage of 6419 // 64-bit registers. In particular, sign extend the input value into the 6420 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack 6421 // then lfd it and fcfid it. 6422 MachineFunction &MF = DAG.getMachineFunction(); 6423 MachineFrameInfo *FrameInfo = MF.getFrameInfo(); 6424 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout()); 6425 6426 SDValue Ld; 6427 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) { 6428 ReuseLoadInfo RLI; 6429 bool ReusingLoad; 6430 if (!(ReusingLoad = canReuseLoadAddress(Op.getOperand(0), MVT::i32, RLI, 6431 DAG))) { 6432 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false); 6433 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); 6434 6435 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx, 6436 MachinePointerInfo::getFixedStack(FrameIdx), 6437 false, false, 0); 6438 6439 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 && 6440 "Expected an i32 store"); 6441 6442 RLI.Ptr = FIdx; 6443 RLI.Chain = Store; 6444 RLI.MPI = MachinePointerInfo::getFixedStack(FrameIdx); 6445 RLI.Alignment = 4; 6446 } 6447 6448 MachineMemOperand *MMO = 6449 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4, 6450 RLI.Alignment, RLI.AAInfo, RLI.Ranges); 6451 SDValue Ops[] = { RLI.Chain, RLI.Ptr }; 6452 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ? 6453 PPCISD::LFIWZX : PPCISD::LFIWAX, 6454 dl, DAG.getVTList(MVT::f64, MVT::Other), 6455 Ops, MVT::i32, MMO); 6456 if (ReusingLoad) 6457 spliceIntoChain(RLI.ResChain, Ld.getValue(1), DAG); 6458 } else { 6459 assert(Subtarget.isPPC64() && 6460 "i32->FP without LFIWAX supported only on PPC64"); 6461 6462 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false); 6463 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); 6464 6465 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64, 6466 Op.getOperand(0)); 6467 6468 // STD the extended value into the stack slot. 6469 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx, 6470 MachinePointerInfo::getFixedStack(FrameIdx), 6471 false, false, 0); 6472 6473 // Load the value as a double. 6474 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, 6475 MachinePointerInfo::getFixedStack(FrameIdx), 6476 false, false, false, 0); 6477 } 6478 6479 // FCFID it and return it. 6480 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld); 6481 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) 6482 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, 6483 DAG.getIntPtrConstant(0, dl)); 6484 return FP; 6485 } 6486 6487 SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, 6488 SelectionDAG &DAG) const { 6489 SDLoc dl(Op); 6490 /* 6491 The rounding mode is in bits 30:31 of FPSR, and has the following 6492 settings: 6493 00 Round to nearest 6494 01 Round to 0 6495 10 Round to +inf 6496 11 Round to -inf 6497 6498 FLT_ROUNDS, on the other hand, expects the following: 6499 -1 Undefined 6500 0 Round to 0 6501 1 Round to nearest 6502 2 Round to +inf 6503 3 Round to -inf 6504 6505 To perform the conversion, we do: 6506 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1)) 6507 */ 6508 6509 MachineFunction &MF = DAG.getMachineFunction(); 6510 EVT VT = Op.getValueType(); 6511 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout()); 6512 6513 // Save FP Control Word to register 6514 EVT NodeTys[] = { 6515 MVT::f64, // return register 6516 MVT::Glue // unused in this context 6517 }; 6518 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None); 6519 6520 // Save FP register to stack slot 6521 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false); 6522 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT); 6523 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain, 6524 StackSlot, MachinePointerInfo(), false, false,0); 6525 6526 // Load FP Control Word from low 32 bits of stack slot. 6527 SDValue Four = DAG.getConstant(4, dl, PtrVT); 6528 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four); 6529 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(), 6530 false, false, false, 0); 6531 6532 // Transform as necessary 6533 SDValue CWD1 = 6534 DAG.getNode(ISD::AND, dl, MVT::i32, 6535 CWD, DAG.getConstant(3, dl, MVT::i32)); 6536 SDValue CWD2 = 6537 DAG.getNode(ISD::SRL, dl, MVT::i32, 6538 DAG.getNode(ISD::AND, dl, MVT::i32, 6539 DAG.getNode(ISD::XOR, dl, MVT::i32, 6540 CWD, DAG.getConstant(3, dl, MVT::i32)), 6541 DAG.getConstant(3, dl, MVT::i32)), 6542 DAG.getConstant(1, dl, MVT::i32)); 6543 6544 SDValue RetVal = 6545 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2); 6546 6547 return DAG.getNode((VT.getSizeInBits() < 16 ? 6548 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal); 6549 } 6550 6551 SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const { 6552 EVT VT = Op.getValueType(); 6553 unsigned BitWidth = VT.getSizeInBits(); 6554 SDLoc dl(Op); 6555 assert(Op.getNumOperands() == 3 && 6556 VT == Op.getOperand(1).getValueType() && 6557 "Unexpected SHL!"); 6558 6559 // Expand into a bunch of logical ops. Note that these ops 6560 // depend on the PPC behavior for oversized shift amounts. 6561 SDValue Lo = Op.getOperand(0); 6562 SDValue Hi = Op.getOperand(1); 6563 SDValue Amt = Op.getOperand(2); 6564 EVT AmtVT = Amt.getValueType(); 6565 6566 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT, 6567 DAG.getConstant(BitWidth, dl, AmtVT), Amt); 6568 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt); 6569 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1); 6570 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3); 6571 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt, 6572 DAG.getConstant(-BitWidth, dl, AmtVT)); 6573 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5); 6574 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6); 6575 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt); 6576 SDValue OutOps[] = { OutLo, OutHi }; 6577 return DAG.getMergeValues(OutOps, dl); 6578 } 6579 6580 SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const { 6581 EVT VT = Op.getValueType(); 6582 SDLoc dl(Op); 6583 unsigned BitWidth = VT.getSizeInBits(); 6584 assert(Op.getNumOperands() == 3 && 6585 VT == Op.getOperand(1).getValueType() && 6586 "Unexpected SRL!"); 6587 6588 // Expand into a bunch of logical ops. Note that these ops 6589 // depend on the PPC behavior for oversized shift amounts. 6590 SDValue Lo = Op.getOperand(0); 6591 SDValue Hi = Op.getOperand(1); 6592 SDValue Amt = Op.getOperand(2); 6593 EVT AmtVT = Amt.getValueType(); 6594 6595 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT, 6596 DAG.getConstant(BitWidth, dl, AmtVT), Amt); 6597 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt); 6598 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1); 6599 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3); 6600 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt, 6601 DAG.getConstant(-BitWidth, dl, AmtVT)); 6602 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5); 6603 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6); 6604 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt); 6605 SDValue OutOps[] = { OutLo, OutHi }; 6606 return DAG.getMergeValues(OutOps, dl); 6607 } 6608 6609 SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const { 6610 SDLoc dl(Op); 6611 EVT VT = Op.getValueType(); 6612 unsigned BitWidth = VT.getSizeInBits(); 6613 assert(Op.getNumOperands() == 3 && 6614 VT == Op.getOperand(1).getValueType() && 6615 "Unexpected SRA!"); 6616 6617 // Expand into a bunch of logical ops, followed by a select_cc. 6618 SDValue Lo = Op.getOperand(0); 6619 SDValue Hi = Op.getOperand(1); 6620 SDValue Amt = Op.getOperand(2); 6621 EVT AmtVT = Amt.getValueType(); 6622 6623 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT, 6624 DAG.getConstant(BitWidth, dl, AmtVT), Amt); 6625 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt); 6626 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1); 6627 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3); 6628 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt, 6629 DAG.getConstant(-BitWidth, dl, AmtVT)); 6630 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5); 6631 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt); 6632 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, dl, AmtVT), 6633 Tmp4, Tmp6, ISD::SETLE); 6634 SDValue OutOps[] = { OutLo, OutHi }; 6635 return DAG.getMergeValues(OutOps, dl); 6636 } 6637 6638 //===----------------------------------------------------------------------===// 6639 // Vector related lowering. 6640 // 6641 6642 /// BuildSplatI - Build a canonical splati of Val with an element size of 6643 /// SplatSize. Cast the result to VT. 6644 static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT, 6645 SelectionDAG &DAG, SDLoc dl) { 6646 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!"); 6647 6648 static const MVT VTys[] = { // canonical VT to use for each size. 6649 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32 6650 }; 6651 6652 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1]; 6653 6654 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize. 6655 if (Val == -1) 6656 SplatSize = 1; 6657 6658 EVT CanonicalVT = VTys[SplatSize-1]; 6659 6660 // Build a canonical splat for this value. 6661 SDValue Elt = DAG.getConstant(Val, dl, MVT::i32); 6662 SmallVector<SDValue, 8> Ops; 6663 Ops.assign(CanonicalVT.getVectorNumElements(), Elt); 6664 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops); 6665 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res); 6666 } 6667 6668 /// BuildIntrinsicOp - Return a unary operator intrinsic node with the 6669 /// specified intrinsic ID. 6670 static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op, 6671 SelectionDAG &DAG, SDLoc dl, 6672 EVT DestVT = MVT::Other) { 6673 if (DestVT == MVT::Other) DestVT = Op.getValueType(); 6674 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT, 6675 DAG.getConstant(IID, dl, MVT::i32), Op); 6676 } 6677 6678 /// BuildIntrinsicOp - Return a binary operator intrinsic node with the 6679 /// specified intrinsic ID. 6680 static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS, 6681 SelectionDAG &DAG, SDLoc dl, 6682 EVT DestVT = MVT::Other) { 6683 if (DestVT == MVT::Other) DestVT = LHS.getValueType(); 6684 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT, 6685 DAG.getConstant(IID, dl, MVT::i32), LHS, RHS); 6686 } 6687 6688 /// BuildIntrinsicOp - Return a ternary operator intrinsic node with the 6689 /// specified intrinsic ID. 6690 static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1, 6691 SDValue Op2, SelectionDAG &DAG, 6692 SDLoc dl, EVT DestVT = MVT::Other) { 6693 if (DestVT == MVT::Other) DestVT = Op0.getValueType(); 6694 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT, 6695 DAG.getConstant(IID, dl, MVT::i32), Op0, Op1, Op2); 6696 } 6697 6698 6699 /// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified 6700 /// amount. The result has the specified value type. 6701 static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt, 6702 EVT VT, SelectionDAG &DAG, SDLoc dl) { 6703 // Force LHS/RHS to be the right type. 6704 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS); 6705 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS); 6706 6707 int Ops[16]; 6708 for (unsigned i = 0; i != 16; ++i) 6709 Ops[i] = i + Amt; 6710 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops); 6711 return DAG.getNode(ISD::BITCAST, dl, VT, T); 6712 } 6713 6714 // If this is a case we can't handle, return null and let the default 6715 // expansion code take care of it. If we CAN select this case, and if it 6716 // selects to a single instruction, return Op. Otherwise, if we can codegen 6717 // this case more efficiently than a constant pool load, lower it to the 6718 // sequence of ops that should be used. 6719 SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op, 6720 SelectionDAG &DAG) const { 6721 SDLoc dl(Op); 6722 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode()); 6723 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR"); 6724 6725 if (Subtarget.hasQPX() && Op.getValueType() == MVT::v4i1) { 6726 // We first build an i32 vector, load it into a QPX register, 6727 // then convert it to a floating-point vector and compare it 6728 // to a zero vector to get the boolean result. 6729 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo(); 6730 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false); 6731 MachinePointerInfo PtrInfo = MachinePointerInfo::getFixedStack(FrameIdx); 6732 EVT PtrVT = getPointerTy(DAG.getDataLayout()); 6733 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); 6734 6735 assert(BVN->getNumOperands() == 4 && 6736 "BUILD_VECTOR for v4i1 does not have 4 operands"); 6737 6738 bool IsConst = true; 6739 for (unsigned i = 0; i < 4; ++i) { 6740 if (BVN->getOperand(i).getOpcode() == ISD::UNDEF) continue; 6741 if (!isa<ConstantSDNode>(BVN->getOperand(i))) { 6742 IsConst = false; 6743 break; 6744 } 6745 } 6746 6747 if (IsConst) { 6748 Constant *One = 6749 ConstantFP::get(Type::getFloatTy(*DAG.getContext()), 1.0); 6750 Constant *NegOne = 6751 ConstantFP::get(Type::getFloatTy(*DAG.getContext()), -1.0); 6752 6753 SmallVector<Constant*, 4> CV(4, NegOne); 6754 for (unsigned i = 0; i < 4; ++i) { 6755 if (BVN->getOperand(i).getOpcode() == ISD::UNDEF) 6756 CV[i] = UndefValue::get(Type::getFloatTy(*DAG.getContext())); 6757 else if (cast<ConstantSDNode>(BVN->getOperand(i))-> 6758 getConstantIntValue()->isZero()) 6759 continue; 6760 else 6761 CV[i] = One; 6762 } 6763 6764 Constant *CP = ConstantVector::get(CV); 6765 SDValue CPIdx = DAG.getConstantPool(CP, getPointerTy(DAG.getDataLayout()), 6766 16 /* alignment */); 6767 6768 SmallVector<SDValue, 2> Ops; 6769 Ops.push_back(DAG.getEntryNode()); 6770 Ops.push_back(CPIdx); 6771 6772 SmallVector<EVT, 2> ValueVTs; 6773 ValueVTs.push_back(MVT::v4i1); 6774 ValueVTs.push_back(MVT::Other); // chain 6775 SDVTList VTs = DAG.getVTList(ValueVTs); 6776 6777 return DAG.getMemIntrinsicNode(PPCISD::QVLFSb, 6778 dl, VTs, Ops, MVT::v4f32, 6779 MachinePointerInfo::getConstantPool()); 6780 } 6781 6782 SmallVector<SDValue, 4> Stores; 6783 for (unsigned i = 0; i < 4; ++i) { 6784 if (BVN->getOperand(i).getOpcode() == ISD::UNDEF) continue; 6785 6786 unsigned Offset = 4*i; 6787 SDValue Idx = DAG.getConstant(Offset, dl, FIdx.getValueType()); 6788 Idx = DAG.getNode(ISD::ADD, dl, FIdx.getValueType(), FIdx, Idx); 6789 6790 unsigned StoreSize = BVN->getOperand(i).getValueType().getStoreSize(); 6791 if (StoreSize > 4) { 6792 Stores.push_back(DAG.getTruncStore(DAG.getEntryNode(), dl, 6793 BVN->getOperand(i), Idx, 6794 PtrInfo.getWithOffset(Offset), 6795 MVT::i32, false, false, 0)); 6796 } else { 6797 SDValue StoreValue = BVN->getOperand(i); 6798 if (StoreSize < 4) 6799 StoreValue = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, StoreValue); 6800 6801 Stores.push_back(DAG.getStore(DAG.getEntryNode(), dl, 6802 StoreValue, Idx, 6803 PtrInfo.getWithOffset(Offset), 6804 false, false, 0)); 6805 } 6806 } 6807 6808 SDValue StoreChain; 6809 if (!Stores.empty()) 6810 StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores); 6811 else 6812 StoreChain = DAG.getEntryNode(); 6813 6814 // Now load from v4i32 into the QPX register; this will extend it to 6815 // v4i64 but not yet convert it to a floating point. Nevertheless, this 6816 // is typed as v4f64 because the QPX register integer states are not 6817 // explicitly represented. 6818 6819 SmallVector<SDValue, 2> Ops; 6820 Ops.push_back(StoreChain); 6821 Ops.push_back(DAG.getConstant(Intrinsic::ppc_qpx_qvlfiwz, dl, MVT::i32)); 6822 Ops.push_back(FIdx); 6823 6824 SmallVector<EVT, 2> ValueVTs; 6825 ValueVTs.push_back(MVT::v4f64); 6826 ValueVTs.push_back(MVT::Other); // chain 6827 SDVTList VTs = DAG.getVTList(ValueVTs); 6828 6829 SDValue LoadedVect = DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, 6830 dl, VTs, Ops, MVT::v4i32, PtrInfo); 6831 LoadedVect = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f64, 6832 DAG.getConstant(Intrinsic::ppc_qpx_qvfcfidu, dl, MVT::i32), 6833 LoadedVect); 6834 6835 SDValue FPZeros = DAG.getConstantFP(0.0, dl, MVT::f64); 6836 FPZeros = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f64, 6837 FPZeros, FPZeros, FPZeros, FPZeros); 6838 6839 return DAG.getSetCC(dl, MVT::v4i1, LoadedVect, FPZeros, ISD::SETEQ); 6840 } 6841 6842 // All other QPX vectors are handled by generic code. 6843 if (Subtarget.hasQPX()) 6844 return SDValue(); 6845 6846 // Check if this is a splat of a constant value. 6847 APInt APSplatBits, APSplatUndef; 6848 unsigned SplatBitSize; 6849 bool HasAnyUndefs; 6850 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize, 6851 HasAnyUndefs, 0, !Subtarget.isLittleEndian()) || 6852 SplatBitSize > 32) 6853 return SDValue(); 6854 6855 unsigned SplatBits = APSplatBits.getZExtValue(); 6856 unsigned SplatUndef = APSplatUndef.getZExtValue(); 6857 unsigned SplatSize = SplatBitSize / 8; 6858 6859 // First, handle single instruction cases. 6860 6861 // All zeros? 6862 if (SplatBits == 0) { 6863 // Canonicalize all zero vectors to be v4i32. 6864 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) { 6865 SDValue Z = DAG.getConstant(0, dl, MVT::i32); 6866 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z); 6867 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z); 6868 } 6869 return Op; 6870 } 6871 6872 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw]. 6873 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >> 6874 (32-SplatBitSize)); 6875 if (SextVal >= -16 && SextVal <= 15) 6876 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl); 6877 6878 6879 // Two instruction sequences. 6880 6881 // If this value is in the range [-32,30] and is even, use: 6882 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2) 6883 // If this value is in the range [17,31] and is odd, use: 6884 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16) 6885 // If this value is in the range [-31,-17] and is odd, use: 6886 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16) 6887 // Note the last two are three-instruction sequences. 6888 if (SextVal >= -32 && SextVal <= 31) { 6889 // To avoid having these optimizations undone by constant folding, 6890 // we convert to a pseudo that will be expanded later into one of 6891 // the above forms. 6892 SDValue Elt = DAG.getConstant(SextVal, dl, MVT::i32); 6893 EVT VT = (SplatSize == 1 ? MVT::v16i8 : 6894 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32)); 6895 SDValue EltSize = DAG.getConstant(SplatSize, dl, MVT::i32); 6896 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize); 6897 if (VT == Op.getValueType()) 6898 return RetVal; 6899 else 6900 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal); 6901 } 6902 6903 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is 6904 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important 6905 // for fneg/fabs. 6906 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) { 6907 // Make -1 and vspltisw -1: 6908 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl); 6909 6910 // Make the VSLW intrinsic, computing 0x8000_0000. 6911 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV, 6912 OnesV, DAG, dl); 6913 6914 // xor by OnesV to invert it. 6915 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV); 6916 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); 6917 } 6918 6919 // Check to see if this is a wide variety of vsplti*, binop self cases. 6920 static const signed char SplatCsts[] = { 6921 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7, 6922 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16 6923 }; 6924 6925 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) { 6926 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for 6927 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1' 6928 int i = SplatCsts[idx]; 6929 6930 // Figure out what shift amount will be used by altivec if shifted by i in 6931 // this splat size. 6932 unsigned TypeShiftAmt = i & (SplatBitSize-1); 6933 6934 // vsplti + shl self. 6935 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) { 6936 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl); 6937 static const unsigned IIDs[] = { // Intrinsic to use for each size. 6938 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0, 6939 Intrinsic::ppc_altivec_vslw 6940 }; 6941 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl); 6942 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); 6943 } 6944 6945 // vsplti + srl self. 6946 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) { 6947 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl); 6948 static const unsigned IIDs[] = { // Intrinsic to use for each size. 6949 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0, 6950 Intrinsic::ppc_altivec_vsrw 6951 }; 6952 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl); 6953 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); 6954 } 6955 6956 // vsplti + sra self. 6957 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) { 6958 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl); 6959 static const unsigned IIDs[] = { // Intrinsic to use for each size. 6960 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0, 6961 Intrinsic::ppc_altivec_vsraw 6962 }; 6963 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl); 6964 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); 6965 } 6966 6967 // vsplti + rol self. 6968 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) | 6969 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) { 6970 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl); 6971 static const unsigned IIDs[] = { // Intrinsic to use for each size. 6972 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0, 6973 Intrinsic::ppc_altivec_vrlw 6974 }; 6975 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl); 6976 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res); 6977 } 6978 6979 // t = vsplti c, result = vsldoi t, t, 1 6980 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) { 6981 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl); 6982 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl); 6983 } 6984 // t = vsplti c, result = vsldoi t, t, 2 6985 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) { 6986 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl); 6987 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl); 6988 } 6989 // t = vsplti c, result = vsldoi t, t, 3 6990 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) { 6991 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl); 6992 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl); 6993 } 6994 } 6995 6996 return SDValue(); 6997 } 6998 6999 /// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit 7000 /// the specified operations to build the shuffle. 7001 static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS, 7002 SDValue RHS, SelectionDAG &DAG, 7003 SDLoc dl) { 7004 unsigned OpNum = (PFEntry >> 26) & 0x0F; 7005 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1); 7006 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1); 7007 7008 enum { 7009 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3> 7010 OP_VMRGHW, 7011 OP_VMRGLW, 7012 OP_VSPLTISW0, 7013 OP_VSPLTISW1, 7014 OP_VSPLTISW2, 7015 OP_VSPLTISW3, 7016 OP_VSLDOI4, 7017 OP_VSLDOI8, 7018 OP_VSLDOI12 7019 }; 7020 7021 if (OpNum == OP_COPY) { 7022 if (LHSID == (1*9+2)*9+3) return LHS; 7023 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!"); 7024 return RHS; 7025 } 7026 7027 SDValue OpLHS, OpRHS; 7028 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl); 7029 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl); 7030 7031 int ShufIdxs[16]; 7032 switch (OpNum) { 7033 default: llvm_unreachable("Unknown i32 permute!"); 7034 case OP_VMRGHW: 7035 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3; 7036 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19; 7037 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7; 7038 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23; 7039 break; 7040 case OP_VMRGLW: 7041 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11; 7042 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27; 7043 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15; 7044 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31; 7045 break; 7046 case OP_VSPLTISW0: 7047 for (unsigned i = 0; i != 16; ++i) 7048 ShufIdxs[i] = (i&3)+0; 7049 break; 7050 case OP_VSPLTISW1: 7051 for (unsigned i = 0; i != 16; ++i) 7052 ShufIdxs[i] = (i&3)+4; 7053 break; 7054 case OP_VSPLTISW2: 7055 for (unsigned i = 0; i != 16; ++i) 7056 ShufIdxs[i] = (i&3)+8; 7057 break; 7058 case OP_VSPLTISW3: 7059 for (unsigned i = 0; i != 16; ++i) 7060 ShufIdxs[i] = (i&3)+12; 7061 break; 7062 case OP_VSLDOI4: 7063 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl); 7064 case OP_VSLDOI8: 7065 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl); 7066 case OP_VSLDOI12: 7067 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl); 7068 } 7069 EVT VT = OpLHS.getValueType(); 7070 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS); 7071 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS); 7072 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs); 7073 return DAG.getNode(ISD::BITCAST, dl, VT, T); 7074 } 7075 7076 /// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this 7077 /// is a shuffle we can handle in a single instruction, return it. Otherwise, 7078 /// return the code it can be lowered into. Worst case, it can always be 7079 /// lowered into a vperm. 7080 SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, 7081 SelectionDAG &DAG) const { 7082 SDLoc dl(Op); 7083 SDValue V1 = Op.getOperand(0); 7084 SDValue V2 = Op.getOperand(1); 7085 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op); 7086 EVT VT = Op.getValueType(); 7087 bool isLittleEndian = Subtarget.isLittleEndian(); 7088 7089 if (Subtarget.hasQPX()) { 7090 if (VT.getVectorNumElements() != 4) 7091 return SDValue(); 7092 7093 if (V2.getOpcode() == ISD::UNDEF) V2 = V1; 7094 7095 int AlignIdx = PPC::isQVALIGNIShuffleMask(SVOp); 7096 if (AlignIdx != -1) { 7097 return DAG.getNode(PPCISD::QVALIGNI, dl, VT, V1, V2, 7098 DAG.getConstant(AlignIdx, dl, MVT::i32)); 7099 } else if (SVOp->isSplat()) { 7100 int SplatIdx = SVOp->getSplatIndex(); 7101 if (SplatIdx >= 4) { 7102 std::swap(V1, V2); 7103 SplatIdx -= 4; 7104 } 7105 7106 // FIXME: If SplatIdx == 0 and the input came from a load, then there is 7107 // nothing to do. 7108 7109 return DAG.getNode(PPCISD::QVESPLATI, dl, VT, V1, 7110 DAG.getConstant(SplatIdx, dl, MVT::i32)); 7111 } 7112 7113 // Lower this into a qvgpci/qvfperm pair. 7114 7115 // Compute the qvgpci literal 7116 unsigned idx = 0; 7117 for (unsigned i = 0; i < 4; ++i) { 7118 int m = SVOp->getMaskElt(i); 7119 unsigned mm = m >= 0 ? (unsigned) m : i; 7120 idx |= mm << (3-i)*3; 7121 } 7122 7123 SDValue V3 = DAG.getNode(PPCISD::QVGPCI, dl, MVT::v4f64, 7124 DAG.getConstant(idx, dl, MVT::i32)); 7125 return DAG.getNode(PPCISD::QVFPERM, dl, VT, V1, V2, V3); 7126 } 7127 7128 // Cases that are handled by instructions that take permute immediates 7129 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be 7130 // selected by the instruction selector. 7131 if (V2.getOpcode() == ISD::UNDEF) { 7132 if (PPC::isSplatShuffleMask(SVOp, 1) || 7133 PPC::isSplatShuffleMask(SVOp, 2) || 7134 PPC::isSplatShuffleMask(SVOp, 4) || 7135 PPC::isVPKUWUMShuffleMask(SVOp, 1, DAG) || 7136 PPC::isVPKUHUMShuffleMask(SVOp, 1, DAG) || 7137 PPC::isVPKUDUMShuffleMask(SVOp, 1, DAG) || 7138 PPC::isVSLDOIShuffleMask(SVOp, 1, DAG) != -1 || 7139 PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) || 7140 PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) || 7141 PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) || 7142 PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) || 7143 PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) || 7144 PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG) || 7145 PPC::isVMRGEOShuffleMask(SVOp, true, 1, DAG) || 7146 PPC::isVMRGEOShuffleMask(SVOp, false, 1, DAG)) { 7147 return Op; 7148 } 7149 } 7150 7151 // Altivec has a variety of "shuffle immediates" that take two vector inputs 7152 // and produce a fixed permutation. If any of these match, do not lower to 7153 // VPERM. 7154 unsigned int ShuffleKind = isLittleEndian ? 2 : 0; 7155 if (PPC::isVPKUWUMShuffleMask(SVOp, ShuffleKind, DAG) || 7156 PPC::isVPKUHUMShuffleMask(SVOp, ShuffleKind, DAG) || 7157 PPC::isVPKUDUMShuffleMask(SVOp, ShuffleKind, DAG) || 7158 PPC::isVSLDOIShuffleMask(SVOp, ShuffleKind, DAG) != -1 || 7159 PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) || 7160 PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) || 7161 PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) || 7162 PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) || 7163 PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) || 7164 PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG) || 7165 PPC::isVMRGEOShuffleMask(SVOp, true, ShuffleKind, DAG) || 7166 PPC::isVMRGEOShuffleMask(SVOp, false, ShuffleKind, DAG)) 7167 return Op; 7168 7169 // Check to see if this is a shuffle of 4-byte values. If so, we can use our 7170 // perfect shuffle table to emit an optimal matching sequence. 7171 ArrayRef<int> PermMask = SVOp->getMask(); 7172 7173 unsigned PFIndexes[4]; 7174 bool isFourElementShuffle = true; 7175 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number 7176 unsigned EltNo = 8; // Start out undef. 7177 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte. 7178 if (PermMask[i*4+j] < 0) 7179 continue; // Undef, ignore it. 7180 7181 unsigned ByteSource = PermMask[i*4+j]; 7182 if ((ByteSource & 3) != j) { 7183 isFourElementShuffle = false; 7184 break; 7185 } 7186 7187 if (EltNo == 8) { 7188 EltNo = ByteSource/4; 7189 } else if (EltNo != ByteSource/4) { 7190 isFourElementShuffle = false; 7191 break; 7192 } 7193 } 7194 PFIndexes[i] = EltNo; 7195 } 7196 7197 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the 7198 // perfect shuffle vector to determine if it is cost effective to do this as 7199 // discrete instructions, or whether we should use a vperm. 7200 // For now, we skip this for little endian until such time as we have a 7201 // little-endian perfect shuffle table. 7202 if (isFourElementShuffle && !isLittleEndian) { 7203 // Compute the index in the perfect shuffle table. 7204 unsigned PFTableIndex = 7205 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3]; 7206 7207 unsigned PFEntry = PerfectShuffleTable[PFTableIndex]; 7208 unsigned Cost = (PFEntry >> 30); 7209 7210 // Determining when to avoid vperm is tricky. Many things affect the cost 7211 // of vperm, particularly how many times the perm mask needs to be computed. 7212 // For example, if the perm mask can be hoisted out of a loop or is already 7213 // used (perhaps because there are multiple permutes with the same shuffle 7214 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of 7215 // the loop requires an extra register. 7216 // 7217 // As a compromise, we only emit discrete instructions if the shuffle can be 7218 // generated in 3 or fewer operations. When we have loop information 7219 // available, if this block is within a loop, we should avoid using vperm 7220 // for 3-operation perms and use a constant pool load instead. 7221 if (Cost < 3) 7222 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl); 7223 } 7224 7225 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant 7226 // vector that will get spilled to the constant pool. 7227 if (V2.getOpcode() == ISD::UNDEF) V2 = V1; 7228 7229 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except 7230 // that it is in input element units, not in bytes. Convert now. 7231 7232 // For little endian, the order of the input vectors is reversed, and 7233 // the permutation mask is complemented with respect to 31. This is 7234 // necessary to produce proper semantics with the big-endian-biased vperm 7235 // instruction. 7236 EVT EltVT = V1.getValueType().getVectorElementType(); 7237 unsigned BytesPerElement = EltVT.getSizeInBits()/8; 7238 7239 SmallVector<SDValue, 16> ResultMask; 7240 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) { 7241 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i]; 7242 7243 for (unsigned j = 0; j != BytesPerElement; ++j) 7244 if (isLittleEndian) 7245 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement + j), 7246 dl, MVT::i32)); 7247 else 7248 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement + j, dl, 7249 MVT::i32)); 7250 } 7251 7252 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8, 7253 ResultMask); 7254 if (isLittleEndian) 7255 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), 7256 V2, V1, VPermMask); 7257 else 7258 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), 7259 V1, V2, VPermMask); 7260 } 7261 7262 /// getAltivecCompareInfo - Given an intrinsic, return false if it is not an 7263 /// altivec comparison. If it is, return true and fill in Opc/isDot with 7264 /// information about the intrinsic. 7265 static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc, 7266 bool &isDot, const PPCSubtarget &Subtarget) { 7267 unsigned IntrinsicID = 7268 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue(); 7269 CompareOpc = -1; 7270 isDot = false; 7271 switch (IntrinsicID) { 7272 default: return false; 7273 // Comparison predicates. 7274 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break; 7275 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break; 7276 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break; 7277 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break; 7278 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break; 7279 case Intrinsic::ppc_altivec_vcmpequd_p: 7280 if (Subtarget.hasP8Altivec()) { 7281 CompareOpc = 199; 7282 isDot = 1; 7283 } 7284 else 7285 return false; 7286 7287 break; 7288 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break; 7289 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break; 7290 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break; 7291 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break; 7292 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break; 7293 case Intrinsic::ppc_altivec_vcmpgtsd_p: 7294 if (Subtarget.hasP8Altivec()) { 7295 CompareOpc = 967; 7296 isDot = 1; 7297 } 7298 else 7299 return false; 7300 7301 break; 7302 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break; 7303 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break; 7304 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break; 7305 case Intrinsic::ppc_altivec_vcmpgtud_p: 7306 if (Subtarget.hasP8Altivec()) { 7307 CompareOpc = 711; 7308 isDot = 1; 7309 } 7310 else 7311 return false; 7312 7313 break; 7314 7315 // Normal Comparisons. 7316 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break; 7317 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break; 7318 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break; 7319 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break; 7320 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break; 7321 case Intrinsic::ppc_altivec_vcmpequd: 7322 if (Subtarget.hasP8Altivec()) { 7323 CompareOpc = 199; 7324 isDot = 0; 7325 } 7326 else 7327 return false; 7328 7329 break; 7330 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break; 7331 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break; 7332 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break; 7333 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break; 7334 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break; 7335 case Intrinsic::ppc_altivec_vcmpgtsd: 7336 if (Subtarget.hasP8Altivec()) { 7337 CompareOpc = 967; 7338 isDot = 0; 7339 } 7340 else 7341 return false; 7342 7343 break; 7344 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break; 7345 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break; 7346 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break; 7347 case Intrinsic::ppc_altivec_vcmpgtud: 7348 if (Subtarget.hasP8Altivec()) { 7349 CompareOpc = 711; 7350 isDot = 0; 7351 } 7352 else 7353 return false; 7354 7355 break; 7356 } 7357 return true; 7358 } 7359 7360 /// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom 7361 /// lower, do it, otherwise return null. 7362 SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, 7363 SelectionDAG &DAG) const { 7364 // If this is a lowered altivec predicate compare, CompareOpc is set to the 7365 // opcode number of the comparison. 7366 SDLoc dl(Op); 7367 int CompareOpc; 7368 bool isDot; 7369 if (!getAltivecCompareInfo(Op, CompareOpc, isDot, Subtarget)) 7370 return SDValue(); // Don't custom lower most intrinsics. 7371 7372 // If this is a non-dot comparison, make the VCMP node and we are done. 7373 if (!isDot) { 7374 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(), 7375 Op.getOperand(1), Op.getOperand(2), 7376 DAG.getConstant(CompareOpc, dl, MVT::i32)); 7377 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp); 7378 } 7379 7380 // Create the PPCISD altivec 'dot' comparison node. 7381 SDValue Ops[] = { 7382 Op.getOperand(2), // LHS 7383 Op.getOperand(3), // RHS 7384 DAG.getConstant(CompareOpc, dl, MVT::i32) 7385 }; 7386 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue }; 7387 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops); 7388 7389 // Now that we have the comparison, emit a copy from the CR to a GPR. 7390 // This is flagged to the above dot comparison. 7391 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32, 7392 DAG.getRegister(PPC::CR6, MVT::i32), 7393 CompNode.getValue(1)); 7394 7395 // Unpack the result based on how the target uses it. 7396 unsigned BitNo; // Bit # of CR6. 7397 bool InvertBit; // Invert result? 7398 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) { 7399 default: // Can't happen, don't crash on invalid number though. 7400 case 0: // Return the value of the EQ bit of CR6. 7401 BitNo = 0; InvertBit = false; 7402 break; 7403 case 1: // Return the inverted value of the EQ bit of CR6. 7404 BitNo = 0; InvertBit = true; 7405 break; 7406 case 2: // Return the value of the LT bit of CR6. 7407 BitNo = 2; InvertBit = false; 7408 break; 7409 case 3: // Return the inverted value of the LT bit of CR6. 7410 BitNo = 2; InvertBit = true; 7411 break; 7412 } 7413 7414 // Shift the bit into the low position. 7415 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags, 7416 DAG.getConstant(8 - (3 - BitNo), dl, MVT::i32)); 7417 // Isolate the bit. 7418 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags, 7419 DAG.getConstant(1, dl, MVT::i32)); 7420 7421 // If we are supposed to, toggle the bit. 7422 if (InvertBit) 7423 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags, 7424 DAG.getConstant(1, dl, MVT::i32)); 7425 return Flags; 7426 } 7427 7428 SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, 7429 SelectionDAG &DAG) const { 7430 SDLoc dl(Op); 7431 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int 7432 // instructions), but for smaller types, we need to first extend up to v2i32 7433 // before doing going farther. 7434 if (Op.getValueType() == MVT::v2i64) { 7435 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT(); 7436 if (ExtVT != MVT::v2i32) { 7437 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)); 7438 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op, 7439 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(), 7440 ExtVT.getVectorElementType(), 4))); 7441 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op); 7442 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op, 7443 DAG.getValueType(MVT::v2i32)); 7444 } 7445 7446 return Op; 7447 } 7448 7449 return SDValue(); 7450 } 7451 7452 SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, 7453 SelectionDAG &DAG) const { 7454 SDLoc dl(Op); 7455 // Create a stack slot that is 16-byte aligned. 7456 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo(); 7457 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false); 7458 EVT PtrVT = getPointerTy(DAG.getDataLayout()); 7459 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); 7460 7461 // Store the input value into Value#0 of the stack slot. 7462 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, 7463 Op.getOperand(0), FIdx, MachinePointerInfo(), 7464 false, false, 0); 7465 // Load it out. 7466 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(), 7467 false, false, false, 0); 7468 } 7469 7470 SDValue PPCTargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, 7471 SelectionDAG &DAG) const { 7472 SDLoc dl(Op); 7473 SDNode *N = Op.getNode(); 7474 7475 assert(N->getOperand(0).getValueType() == MVT::v4i1 && 7476 "Unknown extract_vector_elt type"); 7477 7478 SDValue Value = N->getOperand(0); 7479 7480 // The first part of this is like the store lowering except that we don't 7481 // need to track the chain. 7482 7483 // The values are now known to be -1 (false) or 1 (true). To convert this 7484 // into 0 (false) and 1 (true), add 1 and then divide by 2 (multiply by 0.5). 7485 // This can be done with an fma and the 0.5 constant: (V+1.0)*0.5 = 0.5*V+0.5 7486 Value = DAG.getNode(PPCISD::QBFLT, dl, MVT::v4f64, Value); 7487 7488 // FIXME: We can make this an f32 vector, but the BUILD_VECTOR code needs to 7489 // understand how to form the extending load. 7490 SDValue FPHalfs = DAG.getConstantFP(0.5, dl, MVT::f64); 7491 FPHalfs = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f64, 7492 FPHalfs, FPHalfs, FPHalfs, FPHalfs); 7493 7494 Value = DAG.getNode(ISD::FMA, dl, MVT::v4f64, Value, FPHalfs, FPHalfs); 7495 7496 // Now convert to an integer and store. 7497 Value = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f64, 7498 DAG.getConstant(Intrinsic::ppc_qpx_qvfctiwu, dl, MVT::i32), 7499 Value); 7500 7501 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo(); 7502 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false); 7503 MachinePointerInfo PtrInfo = MachinePointerInfo::getFixedStack(FrameIdx); 7504 EVT PtrVT = getPointerTy(DAG.getDataLayout()); 7505 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); 7506 7507 SDValue StoreChain = DAG.getEntryNode(); 7508 SmallVector<SDValue, 2> Ops; 7509 Ops.push_back(StoreChain); 7510 Ops.push_back(DAG.getConstant(Intrinsic::ppc_qpx_qvstfiw, dl, MVT::i32)); 7511 Ops.push_back(Value); 7512 Ops.push_back(FIdx); 7513 7514 SmallVector<EVT, 2> ValueVTs; 7515 ValueVTs.push_back(MVT::Other); // chain 7516 SDVTList VTs = DAG.getVTList(ValueVTs); 7517 7518 StoreChain = DAG.getMemIntrinsicNode(ISD::INTRINSIC_VOID, 7519 dl, VTs, Ops, MVT::v4i32, PtrInfo); 7520 7521 // Extract the value requested. 7522 unsigned Offset = 4*cast<ConstantSDNode>(N->getOperand(1))->getZExtValue(); 7523 SDValue Idx = DAG.getConstant(Offset, dl, FIdx.getValueType()); 7524 Idx = DAG.getNode(ISD::ADD, dl, FIdx.getValueType(), FIdx, Idx); 7525 7526 SDValue IntVal = DAG.getLoad(MVT::i32, dl, StoreChain, Idx, 7527 PtrInfo.getWithOffset(Offset), 7528 false, false, false, 0); 7529 7530 if (!Subtarget.useCRBits()) 7531 return IntVal; 7532 7533 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, IntVal); 7534 } 7535 7536 /// Lowering for QPX v4i1 loads 7537 SDValue PPCTargetLowering::LowerVectorLoad(SDValue Op, 7538 SelectionDAG &DAG) const { 7539 SDLoc dl(Op); 7540 LoadSDNode *LN = cast<LoadSDNode>(Op.getNode()); 7541 SDValue LoadChain = LN->getChain(); 7542 SDValue BasePtr = LN->getBasePtr(); 7543 7544 if (Op.getValueType() == MVT::v4f64 || 7545 Op.getValueType() == MVT::v4f32) { 7546 EVT MemVT = LN->getMemoryVT(); 7547 unsigned Alignment = LN->getAlignment(); 7548 7549 // If this load is properly aligned, then it is legal. 7550 if (Alignment >= MemVT.getStoreSize()) 7551 return Op; 7552 7553 EVT ScalarVT = Op.getValueType().getScalarType(), 7554 ScalarMemVT = MemVT.getScalarType(); 7555 unsigned Stride = ScalarMemVT.getStoreSize(); 7556 7557 SmallVector<SDValue, 8> Vals, LoadChains; 7558 for (unsigned Idx = 0; Idx < 4; ++Idx) { 7559 SDValue Load; 7560 if (ScalarVT != ScalarMemVT) 7561 Load = 7562 DAG.getExtLoad(LN->getExtensionType(), dl, ScalarVT, LoadChain, 7563 BasePtr, 7564 LN->getPointerInfo().getWithOffset(Idx*Stride), 7565 ScalarMemVT, LN->isVolatile(), LN->isNonTemporal(), 7566 LN->isInvariant(), MinAlign(Alignment, Idx*Stride), 7567 LN->getAAInfo()); 7568 else 7569 Load = 7570 DAG.getLoad(ScalarVT, dl, LoadChain, BasePtr, 7571 LN->getPointerInfo().getWithOffset(Idx*Stride), 7572 LN->isVolatile(), LN->isNonTemporal(), 7573 LN->isInvariant(), MinAlign(Alignment, Idx*Stride), 7574 LN->getAAInfo()); 7575 7576 if (Idx == 0 && LN->isIndexed()) { 7577 assert(LN->getAddressingMode() == ISD::PRE_INC && 7578 "Unknown addressing mode on vector load"); 7579 Load = DAG.getIndexedLoad(Load, dl, BasePtr, LN->getOffset(), 7580 LN->getAddressingMode()); 7581 } 7582 7583 Vals.push_back(Load); 7584 LoadChains.push_back(Load.getValue(1)); 7585 7586 BasePtr = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr, 7587 DAG.getConstant(Stride, dl, 7588 BasePtr.getValueType())); 7589 } 7590 7591 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, LoadChains); 7592 SDValue Value = DAG.getNode(ISD::BUILD_VECTOR, dl, 7593 Op.getValueType(), Vals); 7594 7595 if (LN->isIndexed()) { 7596 SDValue RetOps[] = { Value, Vals[0].getValue(1), TF }; 7597 return DAG.getMergeValues(RetOps, dl); 7598 } 7599 7600 SDValue RetOps[] = { Value, TF }; 7601 return DAG.getMergeValues(RetOps, dl); 7602 } 7603 7604 assert(Op.getValueType() == MVT::v4i1 && "Unknown load to lower"); 7605 assert(LN->isUnindexed() && "Indexed v4i1 loads are not supported"); 7606 7607 // To lower v4i1 from a byte array, we load the byte elements of the 7608 // vector and then reuse the BUILD_VECTOR logic. 7609 7610 SmallVector<SDValue, 4> VectElmts, VectElmtChains; 7611 for (unsigned i = 0; i < 4; ++i) { 7612 SDValue Idx = DAG.getConstant(i, dl, BasePtr.getValueType()); 7613 Idx = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr, Idx); 7614 7615 VectElmts.push_back(DAG.getExtLoad(ISD::EXTLOAD, 7616 dl, MVT::i32, LoadChain, Idx, 7617 LN->getPointerInfo().getWithOffset(i), 7618 MVT::i8 /* memory type */, 7619 LN->isVolatile(), LN->isNonTemporal(), 7620 LN->isInvariant(), 7621 1 /* alignment */, LN->getAAInfo())); 7622 VectElmtChains.push_back(VectElmts[i].getValue(1)); 7623 } 7624 7625 LoadChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, VectElmtChains); 7626 SDValue Value = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i1, VectElmts); 7627 7628 SDValue RVals[] = { Value, LoadChain }; 7629 return DAG.getMergeValues(RVals, dl); 7630 } 7631 7632 /// Lowering for QPX v4i1 stores 7633 SDValue PPCTargetLowering::LowerVectorStore(SDValue Op, 7634 SelectionDAG &DAG) const { 7635 SDLoc dl(Op); 7636 StoreSDNode *SN = cast<StoreSDNode>(Op.getNode()); 7637 SDValue StoreChain = SN->getChain(); 7638 SDValue BasePtr = SN->getBasePtr(); 7639 SDValue Value = SN->getValue(); 7640 7641 if (Value.getValueType() == MVT::v4f64 || 7642 Value.getValueType() == MVT::v4f32) { 7643 EVT MemVT = SN->getMemoryVT(); 7644 unsigned Alignment = SN->getAlignment(); 7645 7646 // If this store is properly aligned, then it is legal. 7647 if (Alignment >= MemVT.getStoreSize()) 7648 return Op; 7649 7650 EVT ScalarVT = Value.getValueType().getScalarType(), 7651 ScalarMemVT = MemVT.getScalarType(); 7652 unsigned Stride = ScalarMemVT.getStoreSize(); 7653 7654 SmallVector<SDValue, 8> Stores; 7655 for (unsigned Idx = 0; Idx < 4; ++Idx) { 7656 SDValue Ex = DAG.getNode( 7657 ISD::EXTRACT_VECTOR_ELT, dl, ScalarVT, Value, 7658 DAG.getConstant(Idx, dl, getVectorIdxTy(DAG.getDataLayout()))); 7659 SDValue Store; 7660 if (ScalarVT != ScalarMemVT) 7661 Store = 7662 DAG.getTruncStore(StoreChain, dl, Ex, BasePtr, 7663 SN->getPointerInfo().getWithOffset(Idx*Stride), 7664 ScalarMemVT, SN->isVolatile(), SN->isNonTemporal(), 7665 MinAlign(Alignment, Idx*Stride), SN->getAAInfo()); 7666 else 7667 Store = 7668 DAG.getStore(StoreChain, dl, Ex, BasePtr, 7669 SN->getPointerInfo().getWithOffset(Idx*Stride), 7670 SN->isVolatile(), SN->isNonTemporal(), 7671 MinAlign(Alignment, Idx*Stride), SN->getAAInfo()); 7672 7673 if (Idx == 0 && SN->isIndexed()) { 7674 assert(SN->getAddressingMode() == ISD::PRE_INC && 7675 "Unknown addressing mode on vector store"); 7676 Store = DAG.getIndexedStore(Store, dl, BasePtr, SN->getOffset(), 7677 SN->getAddressingMode()); 7678 } 7679 7680 BasePtr = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr, 7681 DAG.getConstant(Stride, dl, 7682 BasePtr.getValueType())); 7683 Stores.push_back(Store); 7684 } 7685 7686 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores); 7687 7688 if (SN->isIndexed()) { 7689 SDValue RetOps[] = { TF, Stores[0].getValue(1) }; 7690 return DAG.getMergeValues(RetOps, dl); 7691 } 7692 7693 return TF; 7694 } 7695 7696 assert(SN->isUnindexed() && "Indexed v4i1 stores are not supported"); 7697 assert(Value.getValueType() == MVT::v4i1 && "Unknown store to lower"); 7698 7699 // The values are now known to be -1 (false) or 1 (true). To convert this 7700 // into 0 (false) and 1 (true), add 1 and then divide by 2 (multiply by 0.5). 7701 // This can be done with an fma and the 0.5 constant: (V+1.0)*0.5 = 0.5*V+0.5 7702 Value = DAG.getNode(PPCISD::QBFLT, dl, MVT::v4f64, Value); 7703 7704 // FIXME: We can make this an f32 vector, but the BUILD_VECTOR code needs to 7705 // understand how to form the extending load. 7706 SDValue FPHalfs = DAG.getConstantFP(0.5, dl, MVT::f64); 7707 FPHalfs = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f64, 7708 FPHalfs, FPHalfs, FPHalfs, FPHalfs); 7709 7710 Value = DAG.getNode(ISD::FMA, dl, MVT::v4f64, Value, FPHalfs, FPHalfs); 7711 7712 // Now convert to an integer and store. 7713 Value = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f64, 7714 DAG.getConstant(Intrinsic::ppc_qpx_qvfctiwu, dl, MVT::i32), 7715 Value); 7716 7717 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo(); 7718 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false); 7719 MachinePointerInfo PtrInfo = MachinePointerInfo::getFixedStack(FrameIdx); 7720 EVT PtrVT = getPointerTy(DAG.getDataLayout()); 7721 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT); 7722 7723 SmallVector<SDValue, 2> Ops; 7724 Ops.push_back(StoreChain); 7725 Ops.push_back(DAG.getConstant(Intrinsic::ppc_qpx_qvstfiw, dl, MVT::i32)); 7726 Ops.push_back(Value); 7727 Ops.push_back(FIdx); 7728 7729 SmallVector<EVT, 2> ValueVTs; 7730 ValueVTs.push_back(MVT::Other); // chain 7731 SDVTList VTs = DAG.getVTList(ValueVTs); 7732 7733 StoreChain = DAG.getMemIntrinsicNode(ISD::INTRINSIC_VOID, 7734 dl, VTs, Ops, MVT::v4i32, PtrInfo); 7735 7736 // Move data into the byte array. 7737 SmallVector<SDValue, 4> Loads, LoadChains; 7738 for (unsigned i = 0; i < 4; ++i) { 7739 unsigned Offset = 4*i; 7740 SDValue Idx = DAG.getConstant(Offset, dl, FIdx.getValueType()); 7741 Idx = DAG.getNode(ISD::ADD, dl, FIdx.getValueType(), FIdx, Idx); 7742 7743 Loads.push_back(DAG.getLoad(MVT::i32, dl, StoreChain, Idx, 7744 PtrInfo.getWithOffset(Offset), 7745 false, false, false, 0)); 7746 LoadChains.push_back(Loads[i].getValue(1)); 7747 } 7748 7749 StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, LoadChains); 7750 7751 SmallVector<SDValue, 4> Stores; 7752 for (unsigned i = 0; i < 4; ++i) { 7753 SDValue Idx = DAG.getConstant(i, dl, BasePtr.getValueType()); 7754 Idx = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr, Idx); 7755 7756 Stores.push_back(DAG.getTruncStore(StoreChain, dl, Loads[i], Idx, 7757 SN->getPointerInfo().getWithOffset(i), 7758 MVT::i8 /* memory type */, 7759 SN->isNonTemporal(), SN->isVolatile(), 7760 1 /* alignment */, SN->getAAInfo())); 7761 } 7762 7763 StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores); 7764 7765 return StoreChain; 7766 } 7767 7768 SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const { 7769 SDLoc dl(Op); 7770 if (Op.getValueType() == MVT::v4i32) { 7771 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1); 7772 7773 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl); 7774 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt. 7775 7776 SDValue RHSSwap = // = vrlw RHS, 16 7777 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl); 7778 7779 // Shrinkify inputs to v8i16. 7780 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS); 7781 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS); 7782 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap); 7783 7784 // Low parts multiplied together, generating 32-bit results (we ignore the 7785 // top parts). 7786 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh, 7787 LHS, RHS, DAG, dl, MVT::v4i32); 7788 7789 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm, 7790 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32); 7791 // Shift the high parts up 16 bits. 7792 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, 7793 Neg16, DAG, dl); 7794 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd); 7795 } else if (Op.getValueType() == MVT::v8i16) { 7796 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1); 7797 7798 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl); 7799 7800 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm, 7801 LHS, RHS, Zero, DAG, dl); 7802 } else if (Op.getValueType() == MVT::v16i8) { 7803 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1); 7804 bool isLittleEndian = Subtarget.isLittleEndian(); 7805 7806 // Multiply the even 8-bit parts, producing 16-bit sums. 7807 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub, 7808 LHS, RHS, DAG, dl, MVT::v8i16); 7809 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts); 7810 7811 // Multiply the odd 8-bit parts, producing 16-bit sums. 7812 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub, 7813 LHS, RHS, DAG, dl, MVT::v8i16); 7814 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts); 7815 7816 // Merge the results together. Because vmuleub and vmuloub are 7817 // instructions with a big-endian bias, we must reverse the 7818 // element numbering and reverse the meaning of "odd" and "even" 7819 // when generating little endian code. 7820 int Ops[16]; 7821 for (unsigned i = 0; i != 8; ++i) { 7822 if (isLittleEndian) { 7823 Ops[i*2 ] = 2*i; 7824 Ops[i*2+1] = 2*i+16; 7825 } else { 7826 Ops[i*2 ] = 2*i+1; 7827 Ops[i*2+1] = 2*i+1+16; 7828 } 7829 } 7830 if (isLittleEndian) 7831 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops); 7832 else 7833 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops); 7834 } else { 7835 llvm_unreachable("Unknown mul to lower!"); 7836 } 7837 } 7838 7839 /// LowerOperation - Provide custom lowering hooks for some operations. 7840 /// 7841 SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { 7842 switch (Op.getOpcode()) { 7843 default: llvm_unreachable("Wasn't expecting to be able to lower this!"); 7844 case ISD::ConstantPool: return LowerConstantPool(Op, DAG); 7845 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG); 7846 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG); 7847 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG); 7848 case ISD::JumpTable: return LowerJumpTable(Op, DAG); 7849 case ISD::SETCC: return LowerSETCC(Op, DAG); 7850 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG); 7851 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG); 7852 case ISD::VASTART: 7853 return LowerVASTART(Op, DAG, Subtarget); 7854 7855 case ISD::VAARG: 7856 return LowerVAARG(Op, DAG, Subtarget); 7857 7858 case ISD::VACOPY: 7859 return LowerVACOPY(Op, DAG, Subtarget); 7860 7861 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget); 7862 case ISD::DYNAMIC_STACKALLOC: 7863 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget); 7864 7865 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG); 7866 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG); 7867 7868 case ISD::LOAD: return LowerLOAD(Op, DAG); 7869 case ISD::STORE: return LowerSTORE(Op, DAG); 7870 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG); 7871 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG); 7872 case ISD::FP_TO_UINT: 7873 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG, 7874 SDLoc(Op)); 7875 case ISD::UINT_TO_FP: 7876 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG); 7877 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG); 7878 7879 // Lower 64-bit shifts. 7880 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG); 7881 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG); 7882 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG); 7883 7884 // Vector-related lowering. 7885 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG); 7886 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG); 7887 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG); 7888 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG); 7889 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG); 7890 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG); 7891 case ISD::MUL: return LowerMUL(Op, DAG); 7892 7893 // For counter-based loop handling. 7894 case ISD::INTRINSIC_W_CHAIN: return SDValue(); 7895 7896 // Frame & Return address. 7897 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG); 7898 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG); 7899 } 7900 } 7901 7902 void PPCTargetLowering::ReplaceNodeResults(SDNode *N, 7903 SmallVectorImpl<SDValue>&Results, 7904 SelectionDAG &DAG) const { 7905 SDLoc dl(N); 7906 switch (N->getOpcode()) { 7907 default: 7908 llvm_unreachable("Do not know how to custom type legalize this operation!"); 7909 case ISD::READCYCLECOUNTER: { 7910 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other); 7911 SDValue RTB = DAG.getNode(PPCISD::READ_TIME_BASE, dl, VTs, N->getOperand(0)); 7912 7913 Results.push_back(RTB); 7914 Results.push_back(RTB.getValue(1)); 7915 Results.push_back(RTB.getValue(2)); 7916 break; 7917 } 7918 case ISD::INTRINSIC_W_CHAIN: { 7919 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 7920 Intrinsic::ppc_is_decremented_ctr_nonzero) 7921 break; 7922 7923 assert(N->getValueType(0) == MVT::i1 && 7924 "Unexpected result type for CTR decrement intrinsic"); 7925 EVT SVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 7926 N->getValueType(0)); 7927 SDVTList VTs = DAG.getVTList(SVT, MVT::Other); 7928 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0), 7929 N->getOperand(1)); 7930 7931 Results.push_back(NewInt); 7932 Results.push_back(NewInt.getValue(1)); 7933 break; 7934 } 7935 case ISD::VAARG: { 7936 if (!Subtarget.isSVR4ABI() || Subtarget.isPPC64()) 7937 return; 7938 7939 EVT VT = N->getValueType(0); 7940 7941 if (VT == MVT::i64) { 7942 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget); 7943 7944 Results.push_back(NewNode); 7945 Results.push_back(NewNode.getValue(1)); 7946 } 7947 return; 7948 } 7949 case ISD::FP_ROUND_INREG: { 7950 assert(N->getValueType(0) == MVT::ppcf128); 7951 assert(N->getOperand(0).getValueType() == MVT::ppcf128); 7952 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, 7953 MVT::f64, N->getOperand(0), 7954 DAG.getIntPtrConstant(0, dl)); 7955 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, 7956 MVT::f64, N->getOperand(0), 7957 DAG.getIntPtrConstant(1, dl)); 7958 7959 // Add the two halves of the long double in round-to-zero mode. 7960 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi); 7961 7962 // We know the low half is about to be thrown away, so just use something 7963 // convenient. 7964 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128, 7965 FPreg, FPreg)); 7966 return; 7967 } 7968 case ISD::FP_TO_SINT: 7969 case ISD::FP_TO_UINT: 7970 // LowerFP_TO_INT() can only handle f32 and f64. 7971 if (N->getOperand(0).getValueType() == MVT::ppcf128) 7972 return; 7973 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl)); 7974 return; 7975 } 7976 } 7977 7978 7979 //===----------------------------------------------------------------------===// 7980 // Other Lowering Code 7981 //===----------------------------------------------------------------------===// 7982 7983 static Instruction* callIntrinsic(IRBuilder<> &Builder, Intrinsic::ID Id) { 7984 Module *M = Builder.GetInsertBlock()->getParent()->getParent(); 7985 Function *Func = Intrinsic::getDeclaration(M, Id); 7986 return Builder.CreateCall(Func, {}); 7987 } 7988 7989 // The mappings for emitLeading/TrailingFence is taken from 7990 // http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html 7991 Instruction* PPCTargetLowering::emitLeadingFence(IRBuilder<> &Builder, 7992 AtomicOrdering Ord, bool IsStore, 7993 bool IsLoad) const { 7994 if (Ord == SequentiallyConsistent) 7995 return callIntrinsic(Builder, Intrinsic::ppc_sync); 7996 if (isAtLeastRelease(Ord)) 7997 return callIntrinsic(Builder, Intrinsic::ppc_lwsync); 7998 return nullptr; 7999 } 8000 8001 Instruction* PPCTargetLowering::emitTrailingFence(IRBuilder<> &Builder, 8002 AtomicOrdering Ord, bool IsStore, 8003 bool IsLoad) const { 8004 if (IsLoad && isAtLeastAcquire(Ord)) 8005 return callIntrinsic(Builder, Intrinsic::ppc_lwsync); 8006 // FIXME: this is too conservative, a dependent branch + isync is enough. 8007 // See http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html and 8008 // http://www.rdrop.com/users/paulmck/scalability/paper/N2745r.2011.03.04a.html 8009 // and http://www.cl.cam.ac.uk/~pes20/cppppc/ for justification. 8010 return nullptr; 8011 } 8012 8013 MachineBasicBlock * 8014 PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB, 8015 unsigned AtomicSize, 8016 unsigned BinOpcode) const { 8017 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0. 8018 const TargetInstrInfo *TII = Subtarget.getInstrInfo(); 8019 8020 auto LoadMnemonic = PPC::LDARX; 8021 auto StoreMnemonic = PPC::STDCX; 8022 switch (AtomicSize) { 8023 default: 8024 llvm_unreachable("Unexpected size of atomic entity"); 8025 case 1: 8026 LoadMnemonic = PPC::LBARX; 8027 StoreMnemonic = PPC::STBCX; 8028 assert(Subtarget.hasPartwordAtomics() && "Call this only with size >=4"); 8029 break; 8030 case 2: 8031 LoadMnemonic = PPC::LHARX; 8032 StoreMnemonic = PPC::STHCX; 8033 assert(Subtarget.hasPartwordAtomics() && "Call this only with size >=4"); 8034 break; 8035 case 4: 8036 LoadMnemonic = PPC::LWARX; 8037 StoreMnemonic = PPC::STWCX; 8038 break; 8039 case 8: 8040 LoadMnemonic = PPC::LDARX; 8041 StoreMnemonic = PPC::STDCX; 8042 break; 8043 } 8044 8045 const BasicBlock *LLVM_BB = BB->getBasicBlock(); 8046 MachineFunction *F = BB->getParent(); 8047 MachineFunction::iterator It = BB; 8048 ++It; 8049 8050 unsigned dest = MI->getOperand(0).getReg(); 8051 unsigned ptrA = MI->getOperand(1).getReg(); 8052 unsigned ptrB = MI->getOperand(2).getReg(); 8053 unsigned incr = MI->getOperand(3).getReg(); 8054 DebugLoc dl = MI->getDebugLoc(); 8055 8056 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB); 8057 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB); 8058 F->insert(It, loopMBB); 8059 F->insert(It, exitMBB); 8060 exitMBB->splice(exitMBB->begin(), BB, 8061 std::next(MachineBasicBlock::iterator(MI)), BB->end()); 8062 exitMBB->transferSuccessorsAndUpdatePHIs(BB); 8063 8064 MachineRegisterInfo &RegInfo = F->getRegInfo(); 8065 unsigned TmpReg = (!BinOpcode) ? incr : 8066 RegInfo.createVirtualRegister( AtomicSize == 8 ? &PPC::G8RCRegClass 8067 : &PPC::GPRCRegClass); 8068 8069 // thisMBB: 8070 // ... 8071 // fallthrough --> loopMBB 8072 BB->addSuccessor(loopMBB); 8073 8074 // loopMBB: 8075 // l[wd]arx dest, ptr 8076 // add r0, dest, incr 8077 // st[wd]cx. r0, ptr 8078 // bne- loopMBB 8079 // fallthrough --> exitMBB 8080 BB = loopMBB; 8081 BuildMI(BB, dl, TII->get(LoadMnemonic), dest) 8082 .addReg(ptrA).addReg(ptrB); 8083 if (BinOpcode) 8084 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest); 8085 BuildMI(BB, dl, TII->get(StoreMnemonic)) 8086 .addReg(TmpReg).addReg(ptrA).addReg(ptrB); 8087 BuildMI(BB, dl, TII->get(PPC::BCC)) 8088 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB); 8089 BB->addSuccessor(loopMBB); 8090 BB->addSuccessor(exitMBB); 8091 8092 // exitMBB: 8093 // ... 8094 BB = exitMBB; 8095 return BB; 8096 } 8097 8098 MachineBasicBlock * 8099 PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI, 8100 MachineBasicBlock *BB, 8101 bool is8bit, // operation 8102 unsigned BinOpcode) const { 8103 // If we support part-word atomic mnemonics, just use them 8104 if (Subtarget.hasPartwordAtomics()) 8105 return EmitAtomicBinary(MI, BB, is8bit ? 1 : 2, BinOpcode); 8106 8107 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0. 8108 const TargetInstrInfo *TII = Subtarget.getInstrInfo(); 8109 // In 64 bit mode we have to use 64 bits for addresses, even though the 8110 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address 8111 // registers without caring whether they're 32 or 64, but here we're 8112 // doing actual arithmetic on the addresses. 8113 bool is64bit = Subtarget.isPPC64(); 8114 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO; 8115 8116 const BasicBlock *LLVM_BB = BB->getBasicBlock(); 8117 MachineFunction *F = BB->getParent(); 8118 MachineFunction::iterator It = BB; 8119 ++It; 8120 8121 unsigned dest = MI->getOperand(0).getReg(); 8122 unsigned ptrA = MI->getOperand(1).getReg(); 8123 unsigned ptrB = MI->getOperand(2).getReg(); 8124 unsigned incr = MI->getOperand(3).getReg(); 8125 DebugLoc dl = MI->getDebugLoc(); 8126 8127 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB); 8128 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB); 8129 F->insert(It, loopMBB); 8130 F->insert(It, exitMBB); 8131 exitMBB->splice(exitMBB->begin(), BB, 8132 std::next(MachineBasicBlock::iterator(MI)), BB->end()); 8133 exitMBB->transferSuccessorsAndUpdatePHIs(BB); 8134 8135 MachineRegisterInfo &RegInfo = F->getRegInfo(); 8136 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass 8137 : &PPC::GPRCRegClass; 8138 unsigned PtrReg = RegInfo.createVirtualRegister(RC); 8139 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC); 8140 unsigned ShiftReg = RegInfo.createVirtualRegister(RC); 8141 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC); 8142 unsigned MaskReg = RegInfo.createVirtualRegister(RC); 8143 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC); 8144 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC); 8145 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC); 8146 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC); 8147 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC); 8148 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC); 8149 unsigned Ptr1Reg; 8150 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC); 8151 8152 // thisMBB: 8153 // ... 8154 // fallthrough --> loopMBB 8155 BB->addSuccessor(loopMBB); 8156 8157 // The 4-byte load must be aligned, while a char or short may be 8158 // anywhere in the word. Hence all this nasty bookkeeping code. 8159 // add ptr1, ptrA, ptrB [copy if ptrA==0] 8160 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27] 8161 // xori shift, shift1, 24 [16] 8162 // rlwinm ptr, ptr1, 0, 0, 29 8163 // slw incr2, incr, shift 8164 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535] 8165 // slw mask, mask2, shift 8166 // loopMBB: 8167 // lwarx tmpDest, ptr 8168 // add tmp, tmpDest, incr2 8169 // andc tmp2, tmpDest, mask 8170 // and tmp3, tmp, mask 8171 // or tmp4, tmp3, tmp2 8172 // stwcx. tmp4, ptr 8173 // bne- loopMBB 8174 // fallthrough --> exitMBB 8175 // srw dest, tmpDest, shift 8176 if (ptrA != ZeroReg) { 8177 Ptr1Reg = RegInfo.createVirtualRegister(RC); 8178 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg) 8179 .addReg(ptrA).addReg(ptrB); 8180 } else { 8181 Ptr1Reg = ptrB; 8182 } 8183 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg) 8184 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27); 8185 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg) 8186 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16); 8187 if (is64bit) 8188 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg) 8189 .addReg(Ptr1Reg).addImm(0).addImm(61); 8190 else 8191 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg) 8192 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29); 8193 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg) 8194 .addReg(incr).addReg(ShiftReg); 8195 if (is8bit) 8196 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255); 8197 else { 8198 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0); 8199 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535); 8200 } 8201 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg) 8202 .addReg(Mask2Reg).addReg(ShiftReg); 8203 8204 BB = loopMBB; 8205 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg) 8206 .addReg(ZeroReg).addReg(PtrReg); 8207 if (BinOpcode) 8208 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg) 8209 .addReg(Incr2Reg).addReg(TmpDestReg); 8210 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg) 8211 .addReg(TmpDestReg).addReg(MaskReg); 8212 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg) 8213 .addReg(TmpReg).addReg(MaskReg); 8214 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg) 8215 .addReg(Tmp3Reg).addReg(Tmp2Reg); 8216 BuildMI(BB, dl, TII->get(PPC::STWCX)) 8217 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg); 8218 BuildMI(BB, dl, TII->get(PPC::BCC)) 8219 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB); 8220 BB->addSuccessor(loopMBB); 8221 BB->addSuccessor(exitMBB); 8222 8223 // exitMBB: 8224 // ... 8225 BB = exitMBB; 8226 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg) 8227 .addReg(ShiftReg); 8228 return BB; 8229 } 8230 8231 llvm::MachineBasicBlock* 8232 PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI, 8233 MachineBasicBlock *MBB) const { 8234 DebugLoc DL = MI->getDebugLoc(); 8235 const TargetInstrInfo *TII = Subtarget.getInstrInfo(); 8236 8237 MachineFunction *MF = MBB->getParent(); 8238 MachineRegisterInfo &MRI = MF->getRegInfo(); 8239 8240 const BasicBlock *BB = MBB->getBasicBlock(); 8241 MachineFunction::iterator I = MBB; 8242 ++I; 8243 8244 // Memory Reference 8245 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin(); 8246 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end(); 8247 8248 unsigned DstReg = MI->getOperand(0).getReg(); 8249 const TargetRegisterClass *RC = MRI.getRegClass(DstReg); 8250 assert(RC->hasType(MVT::i32) && "Invalid destination!"); 8251 unsigned mainDstReg = MRI.createVirtualRegister(RC); 8252 unsigned restoreDstReg = MRI.createVirtualRegister(RC); 8253 8254 MVT PVT = getPointerTy(MF->getDataLayout()); 8255 assert((PVT == MVT::i64 || PVT == MVT::i32) && 8256 "Invalid Pointer Size!"); 8257 // For v = setjmp(buf), we generate 8258 // 8259 // thisMBB: 8260 // SjLjSetup mainMBB 8261 // bl mainMBB 8262 // v_restore = 1 8263 // b sinkMBB 8264 // 8265 // mainMBB: 8266 // buf[LabelOffset] = LR 8267 // v_main = 0 8268 // 8269 // sinkMBB: 8270 // v = phi(main, restore) 8271 // 8272 8273 MachineBasicBlock *thisMBB = MBB; 8274 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB); 8275 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB); 8276 MF->insert(I, mainMBB); 8277 MF->insert(I, sinkMBB); 8278 8279 MachineInstrBuilder MIB; 8280 8281 // Transfer the remainder of BB and its successor edges to sinkMBB. 8282 sinkMBB->splice(sinkMBB->begin(), MBB, 8283 std::next(MachineBasicBlock::iterator(MI)), MBB->end()); 8284 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB); 8285 8286 // Note that the structure of the jmp_buf used here is not compatible 8287 // with that used by libc, and is not designed to be. Specifically, it 8288 // stores only those 'reserved' registers that LLVM does not otherwise 8289 // understand how to spill. Also, by convention, by the time this 8290 // intrinsic is called, Clang has already stored the frame address in the 8291 // first slot of the buffer and stack address in the third. Following the 8292 // X86 target code, we'll store the jump address in the second slot. We also 8293 // need to save the TOC pointer (R2) to handle jumps between shared 8294 // libraries, and that will be stored in the fourth slot. The thread 8295 // identifier (R13) is not affected. 8296 8297 // thisMBB: 8298 const int64_t LabelOffset = 1 * PVT.getStoreSize(); 8299 const int64_t TOCOffset = 3 * PVT.getStoreSize(); 8300 const int64_t BPOffset = 4 * PVT.getStoreSize(); 8301 8302 // Prepare IP either in reg. 8303 const TargetRegisterClass *PtrRC = getRegClassFor(PVT); 8304 unsigned LabelReg = MRI.createVirtualRegister(PtrRC); 8305 unsigned BufReg = MI->getOperand(1).getReg(); 8306 8307 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) { 8308 setUsesTOCBasePtr(*MBB->getParent()); 8309 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD)) 8310 .addReg(PPC::X2) 8311 .addImm(TOCOffset) 8312 .addReg(BufReg); 8313 MIB.setMemRefs(MMOBegin, MMOEnd); 8314 } 8315 8316 // Naked functions never have a base pointer, and so we use r1. For all 8317 // other functions, this decision must be delayed until during PEI. 8318 unsigned BaseReg; 8319 if (MF->getFunction()->hasFnAttribute(Attribute::Naked)) 8320 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1; 8321 else 8322 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP; 8323 8324 MIB = BuildMI(*thisMBB, MI, DL, 8325 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW)) 8326 .addReg(BaseReg) 8327 .addImm(BPOffset) 8328 .addReg(BufReg); 8329 MIB.setMemRefs(MMOBegin, MMOEnd); 8330 8331 // Setup 8332 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB); 8333 const PPCRegisterInfo *TRI = Subtarget.getRegisterInfo(); 8334 MIB.addRegMask(TRI->getNoPreservedMask()); 8335 8336 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1); 8337 8338 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup)) 8339 .addMBB(mainMBB); 8340 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB); 8341 8342 thisMBB->addSuccessor(mainMBB, /* weight */ 0); 8343 thisMBB->addSuccessor(sinkMBB, /* weight */ 1); 8344 8345 // mainMBB: 8346 // mainDstReg = 0 8347 MIB = 8348 BuildMI(mainMBB, DL, 8349 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg); 8350 8351 // Store IP 8352 if (Subtarget.isPPC64()) { 8353 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD)) 8354 .addReg(LabelReg) 8355 .addImm(LabelOffset) 8356 .addReg(BufReg); 8357 } else { 8358 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW)) 8359 .addReg(LabelReg) 8360 .addImm(LabelOffset) 8361 .addReg(BufReg); 8362 } 8363 8364 MIB.setMemRefs(MMOBegin, MMOEnd); 8365 8366 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0); 8367 mainMBB->addSuccessor(sinkMBB); 8368 8369 // sinkMBB: 8370 BuildMI(*sinkMBB, sinkMBB->begin(), DL, 8371 TII->get(PPC::PHI), DstReg) 8372 .addReg(mainDstReg).addMBB(mainMBB) 8373 .addReg(restoreDstReg).addMBB(thisMBB); 8374 8375 MI->eraseFromParent(); 8376 return sinkMBB; 8377 } 8378 8379 MachineBasicBlock * 8380 PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI, 8381 MachineBasicBlock *MBB) const { 8382 DebugLoc DL = MI->getDebugLoc(); 8383 const TargetInstrInfo *TII = Subtarget.getInstrInfo(); 8384 8385 MachineFunction *MF = MBB->getParent(); 8386 MachineRegisterInfo &MRI = MF->getRegInfo(); 8387 8388 // Memory Reference 8389 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin(); 8390 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end(); 8391 8392 MVT PVT = getPointerTy(MF->getDataLayout()); 8393 assert((PVT == MVT::i64 || PVT == MVT::i32) && 8394 "Invalid Pointer Size!"); 8395 8396 const TargetRegisterClass *RC = 8397 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass; 8398 unsigned Tmp = MRI.createVirtualRegister(RC); 8399 // Since FP is only updated here but NOT referenced, it's treated as GPR. 8400 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31; 8401 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1; 8402 unsigned BP = 8403 (PVT == MVT::i64) 8404 ? PPC::X30 8405 : (Subtarget.isSVR4ABI() && 8406 MF->getTarget().getRelocationModel() == Reloc::PIC_ 8407 ? PPC::R29 8408 : PPC::R30); 8409 8410 MachineInstrBuilder MIB; 8411 8412 const int64_t LabelOffset = 1 * PVT.getStoreSize(); 8413 const int64_t SPOffset = 2 * PVT.getStoreSize(); 8414 const int64_t TOCOffset = 3 * PVT.getStoreSize(); 8415 const int64_t BPOffset = 4 * PVT.getStoreSize(); 8416 8417 unsigned BufReg = MI->getOperand(0).getReg(); 8418 8419 // Reload FP (the jumped-to function may not have had a 8420 // frame pointer, and if so, then its r31 will be restored 8421 // as necessary). 8422 if (PVT == MVT::i64) { 8423 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP) 8424 .addImm(0) 8425 .addReg(BufReg); 8426 } else { 8427 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP) 8428 .addImm(0) 8429 .addReg(BufReg); 8430 } 8431 MIB.setMemRefs(MMOBegin, MMOEnd); 8432 8433 // Reload IP 8434 if (PVT == MVT::i64) { 8435 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp) 8436 .addImm(LabelOffset) 8437 .addReg(BufReg); 8438 } else { 8439 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp) 8440 .addImm(LabelOffset) 8441 .addReg(BufReg); 8442 } 8443 MIB.setMemRefs(MMOBegin, MMOEnd); 8444 8445 // Reload SP 8446 if (PVT == MVT::i64) { 8447 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP) 8448 .addImm(SPOffset) 8449 .addReg(BufReg); 8450 } else { 8451 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP) 8452 .addImm(SPOffset) 8453 .addReg(BufReg); 8454 } 8455 MIB.setMemRefs(MMOBegin, MMOEnd); 8456 8457 // Reload BP 8458 if (PVT == MVT::i64) { 8459 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP) 8460 .addImm(BPOffset) 8461 .addReg(BufReg); 8462 } else { 8463 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP) 8464 .addImm(BPOffset) 8465 .addReg(BufReg); 8466 } 8467 MIB.setMemRefs(MMOBegin, MMOEnd); 8468 8469 // Reload TOC 8470 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) { 8471 setUsesTOCBasePtr(*MBB->getParent()); 8472 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2) 8473 .addImm(TOCOffset) 8474 .addReg(BufReg); 8475 8476 MIB.setMemRefs(MMOBegin, MMOEnd); 8477 } 8478 8479 // Jump 8480 BuildMI(*MBB, MI, DL, 8481 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp); 8482 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR)); 8483 8484 MI->eraseFromParent(); 8485 return MBB; 8486 } 8487 8488 MachineBasicBlock * 8489 PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, 8490 MachineBasicBlock *BB) const { 8491 if (MI->getOpcode() == TargetOpcode::STACKMAP || 8492 MI->getOpcode() == TargetOpcode::PATCHPOINT) { 8493 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI() && 8494 MI->getOpcode() == TargetOpcode::PATCHPOINT) { 8495 // Call lowering should have added an r2 operand to indicate a dependence 8496 // on the TOC base pointer value. It can't however, because there is no 8497 // way to mark the dependence as implicit there, and so the stackmap code 8498 // will confuse it with a regular operand. Instead, add the dependence 8499 // here. 8500 setUsesTOCBasePtr(*BB->getParent()); 8501 MI->addOperand(MachineOperand::CreateReg(PPC::X2, false, true)); 8502 } 8503 8504 return emitPatchPoint(MI, BB); 8505 } 8506 8507 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 || 8508 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) { 8509 return emitEHSjLjSetJmp(MI, BB); 8510 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 || 8511 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) { 8512 return emitEHSjLjLongJmp(MI, BB); 8513 } 8514 8515 const TargetInstrInfo *TII = Subtarget.getInstrInfo(); 8516 8517 // To "insert" these instructions we actually have to insert their 8518 // control-flow patterns. 8519 const BasicBlock *LLVM_BB = BB->getBasicBlock(); 8520 MachineFunction::iterator It = BB; 8521 ++It; 8522 8523 MachineFunction *F = BB->getParent(); 8524 8525 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 || 8526 MI->getOpcode() == PPC::SELECT_CC_I8 || 8527 MI->getOpcode() == PPC::SELECT_I4 || 8528 MI->getOpcode() == PPC::SELECT_I8)) { 8529 SmallVector<MachineOperand, 2> Cond; 8530 if (MI->getOpcode() == PPC::SELECT_CC_I4 || 8531 MI->getOpcode() == PPC::SELECT_CC_I8) 8532 Cond.push_back(MI->getOperand(4)); 8533 else 8534 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET)); 8535 Cond.push_back(MI->getOperand(1)); 8536 8537 DebugLoc dl = MI->getDebugLoc(); 8538 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(), 8539 Cond, MI->getOperand(2).getReg(), 8540 MI->getOperand(3).getReg()); 8541 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 || 8542 MI->getOpcode() == PPC::SELECT_CC_I8 || 8543 MI->getOpcode() == PPC::SELECT_CC_F4 || 8544 MI->getOpcode() == PPC::SELECT_CC_F8 || 8545 MI->getOpcode() == PPC::SELECT_CC_QFRC || 8546 MI->getOpcode() == PPC::SELECT_CC_QSRC || 8547 MI->getOpcode() == PPC::SELECT_CC_QBRC || 8548 MI->getOpcode() == PPC::SELECT_CC_VRRC || 8549 MI->getOpcode() == PPC::SELECT_CC_VSFRC || 8550 MI->getOpcode() == PPC::SELECT_CC_VSSRC || 8551 MI->getOpcode() == PPC::SELECT_CC_VSRC || 8552 MI->getOpcode() == PPC::SELECT_I4 || 8553 MI->getOpcode() == PPC::SELECT_I8 || 8554 MI->getOpcode() == PPC::SELECT_F4 || 8555 MI->getOpcode() == PPC::SELECT_F8 || 8556 MI->getOpcode() == PPC::SELECT_QFRC || 8557 MI->getOpcode() == PPC::SELECT_QSRC || 8558 MI->getOpcode() == PPC::SELECT_QBRC || 8559 MI->getOpcode() == PPC::SELECT_VRRC || 8560 MI->getOpcode() == PPC::SELECT_VSFRC || 8561 MI->getOpcode() == PPC::SELECT_VSSRC || 8562 MI->getOpcode() == PPC::SELECT_VSRC) { 8563 // The incoming instruction knows the destination vreg to set, the 8564 // condition code register to branch on, the true/false values to 8565 // select between, and a branch opcode to use. 8566 8567 // thisMBB: 8568 // ... 8569 // TrueVal = ... 8570 // cmpTY ccX, r1, r2 8571 // bCC copy1MBB 8572 // fallthrough --> copy0MBB 8573 MachineBasicBlock *thisMBB = BB; 8574 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); 8575 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); 8576 DebugLoc dl = MI->getDebugLoc(); 8577 F->insert(It, copy0MBB); 8578 F->insert(It, sinkMBB); 8579 8580 // Transfer the remainder of BB and its successor edges to sinkMBB. 8581 sinkMBB->splice(sinkMBB->begin(), BB, 8582 std::next(MachineBasicBlock::iterator(MI)), BB->end()); 8583 sinkMBB->transferSuccessorsAndUpdatePHIs(BB); 8584 8585 // Next, add the true and fallthrough blocks as its successors. 8586 BB->addSuccessor(copy0MBB); 8587 BB->addSuccessor(sinkMBB); 8588 8589 if (MI->getOpcode() == PPC::SELECT_I4 || 8590 MI->getOpcode() == PPC::SELECT_I8 || 8591 MI->getOpcode() == PPC::SELECT_F4 || 8592 MI->getOpcode() == PPC::SELECT_F8 || 8593 MI->getOpcode() == PPC::SELECT_QFRC || 8594 MI->getOpcode() == PPC::SELECT_QSRC || 8595 MI->getOpcode() == PPC::SELECT_QBRC || 8596 MI->getOpcode() == PPC::SELECT_VRRC || 8597 MI->getOpcode() == PPC::SELECT_VSFRC || 8598 MI->getOpcode() == PPC::SELECT_VSSRC || 8599 MI->getOpcode() == PPC::SELECT_VSRC) { 8600 BuildMI(BB, dl, TII->get(PPC::BC)) 8601 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB); 8602 } else { 8603 unsigned SelectPred = MI->getOperand(4).getImm(); 8604 BuildMI(BB, dl, TII->get(PPC::BCC)) 8605 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB); 8606 } 8607 8608 // copy0MBB: 8609 // %FalseValue = ... 8610 // # fallthrough to sinkMBB 8611 BB = copy0MBB; 8612 8613 // Update machine-CFG edges 8614 BB->addSuccessor(sinkMBB); 8615 8616 // sinkMBB: 8617 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] 8618 // ... 8619 BB = sinkMBB; 8620 BuildMI(*BB, BB->begin(), dl, 8621 TII->get(PPC::PHI), MI->getOperand(0).getReg()) 8622 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB) 8623 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB); 8624 } else if (MI->getOpcode() == PPC::ReadTB) { 8625 // To read the 64-bit time-base register on a 32-bit target, we read the 8626 // two halves. Should the counter have wrapped while it was being read, we 8627 // need to try again. 8628 // ... 8629 // readLoop: 8630 // mfspr Rx,TBU # load from TBU 8631 // mfspr Ry,TB # load from TB 8632 // mfspr Rz,TBU # load from TBU 8633 // cmpw crX,Rx,Rz # check if ‘old’=’new’ 8634 // bne readLoop # branch if they're not equal 8635 // ... 8636 8637 MachineBasicBlock *readMBB = F->CreateMachineBasicBlock(LLVM_BB); 8638 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); 8639 DebugLoc dl = MI->getDebugLoc(); 8640 F->insert(It, readMBB); 8641 F->insert(It, sinkMBB); 8642 8643 // Transfer the remainder of BB and its successor edges to sinkMBB. 8644 sinkMBB->splice(sinkMBB->begin(), BB, 8645 std::next(MachineBasicBlock::iterator(MI)), BB->end()); 8646 sinkMBB->transferSuccessorsAndUpdatePHIs(BB); 8647 8648 BB->addSuccessor(readMBB); 8649 BB = readMBB; 8650 8651 MachineRegisterInfo &RegInfo = F->getRegInfo(); 8652 unsigned ReadAgainReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass); 8653 unsigned LoReg = MI->getOperand(0).getReg(); 8654 unsigned HiReg = MI->getOperand(1).getReg(); 8655 8656 BuildMI(BB, dl, TII->get(PPC::MFSPR), HiReg).addImm(269); 8657 BuildMI(BB, dl, TII->get(PPC::MFSPR), LoReg).addImm(268); 8658 BuildMI(BB, dl, TII->get(PPC::MFSPR), ReadAgainReg).addImm(269); 8659 8660 unsigned CmpReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass); 8661 8662 BuildMI(BB, dl, TII->get(PPC::CMPW), CmpReg) 8663 .addReg(HiReg).addReg(ReadAgainReg); 8664 BuildMI(BB, dl, TII->get(PPC::BCC)) 8665 .addImm(PPC::PRED_NE).addReg(CmpReg).addMBB(readMBB); 8666 8667 BB->addSuccessor(readMBB); 8668 BB->addSuccessor(sinkMBB); 8669 } 8670 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8) 8671 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4); 8672 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16) 8673 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4); 8674 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32) 8675 BB = EmitAtomicBinary(MI, BB, 4, PPC::ADD4); 8676 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64) 8677 BB = EmitAtomicBinary(MI, BB, 8, PPC::ADD8); 8678 8679 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8) 8680 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND); 8681 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16) 8682 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND); 8683 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32) 8684 BB = EmitAtomicBinary(MI, BB, 4, PPC::AND); 8685 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64) 8686 BB = EmitAtomicBinary(MI, BB, 8, PPC::AND8); 8687 8688 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8) 8689 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR); 8690 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16) 8691 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR); 8692 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32) 8693 BB = EmitAtomicBinary(MI, BB, 4, PPC::OR); 8694 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64) 8695 BB = EmitAtomicBinary(MI, BB, 8, PPC::OR8); 8696 8697 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8) 8698 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR); 8699 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16) 8700 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR); 8701 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32) 8702 BB = EmitAtomicBinary(MI, BB, 4, PPC::XOR); 8703 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64) 8704 BB = EmitAtomicBinary(MI, BB, 8, PPC::XOR8); 8705 8706 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8) 8707 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND); 8708 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16) 8709 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND); 8710 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32) 8711 BB = EmitAtomicBinary(MI, BB, 4, PPC::NAND); 8712 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64) 8713 BB = EmitAtomicBinary(MI, BB, 8, PPC::NAND8); 8714 8715 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8) 8716 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF); 8717 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16) 8718 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF); 8719 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32) 8720 BB = EmitAtomicBinary(MI, BB, 4, PPC::SUBF); 8721 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64) 8722 BB = EmitAtomicBinary(MI, BB, 8, PPC::SUBF8); 8723 8724 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8) 8725 BB = EmitPartwordAtomicBinary(MI, BB, true, 0); 8726 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16) 8727 BB = EmitPartwordAtomicBinary(MI, BB, false, 0); 8728 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32) 8729 BB = EmitAtomicBinary(MI, BB, 4, 0); 8730 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64) 8731 BB = EmitAtomicBinary(MI, BB, 8, 0); 8732 8733 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 || 8734 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64 || 8735 (Subtarget.hasPartwordAtomics() && 8736 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8) || 8737 (Subtarget.hasPartwordAtomics() && 8738 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16)) { 8739 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64; 8740 8741 auto LoadMnemonic = PPC::LDARX; 8742 auto StoreMnemonic = PPC::STDCX; 8743 switch(MI->getOpcode()) { 8744 default: 8745 llvm_unreachable("Compare and swap of unknown size"); 8746 case PPC::ATOMIC_CMP_SWAP_I8: 8747 LoadMnemonic = PPC::LBARX; 8748 StoreMnemonic = PPC::STBCX; 8749 assert(Subtarget.hasPartwordAtomics() && "No support partword atomics."); 8750 break; 8751 case PPC::ATOMIC_CMP_SWAP_I16: 8752 LoadMnemonic = PPC::LHARX; 8753 StoreMnemonic = PPC::STHCX; 8754 assert(Subtarget.hasPartwordAtomics() && "No support partword atomics."); 8755 break; 8756 case PPC::ATOMIC_CMP_SWAP_I32: 8757 LoadMnemonic = PPC::LWARX; 8758 StoreMnemonic = PPC::STWCX; 8759 break; 8760 case PPC::ATOMIC_CMP_SWAP_I64: 8761 LoadMnemonic = PPC::LDARX; 8762 StoreMnemonic = PPC::STDCX; 8763 break; 8764 } 8765 unsigned dest = MI->getOperand(0).getReg(); 8766 unsigned ptrA = MI->getOperand(1).getReg(); 8767 unsigned ptrB = MI->getOperand(2).getReg(); 8768 unsigned oldval = MI->getOperand(3).getReg(); 8769 unsigned newval = MI->getOperand(4).getReg(); 8770 DebugLoc dl = MI->getDebugLoc(); 8771 8772 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB); 8773 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB); 8774 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB); 8775 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB); 8776 F->insert(It, loop1MBB); 8777 F->insert(It, loop2MBB); 8778 F->insert(It, midMBB); 8779 F->insert(It, exitMBB); 8780 exitMBB->splice(exitMBB->begin(), BB, 8781 std::next(MachineBasicBlock::iterator(MI)), BB->end()); 8782 exitMBB->transferSuccessorsAndUpdatePHIs(BB); 8783 8784 // thisMBB: 8785 // ... 8786 // fallthrough --> loopMBB 8787 BB->addSuccessor(loop1MBB); 8788 8789 // loop1MBB: 8790 // l[bhwd]arx dest, ptr 8791 // cmp[wd] dest, oldval 8792 // bne- midMBB 8793 // loop2MBB: 8794 // st[bhwd]cx. newval, ptr 8795 // bne- loopMBB 8796 // b exitBB 8797 // midMBB: 8798 // st[bhwd]cx. dest, ptr 8799 // exitBB: 8800 BB = loop1MBB; 8801 BuildMI(BB, dl, TII->get(LoadMnemonic), dest) 8802 .addReg(ptrA).addReg(ptrB); 8803 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0) 8804 .addReg(oldval).addReg(dest); 8805 BuildMI(BB, dl, TII->get(PPC::BCC)) 8806 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB); 8807 BB->addSuccessor(loop2MBB); 8808 BB->addSuccessor(midMBB); 8809 8810 BB = loop2MBB; 8811 BuildMI(BB, dl, TII->get(StoreMnemonic)) 8812 .addReg(newval).addReg(ptrA).addReg(ptrB); 8813 BuildMI(BB, dl, TII->get(PPC::BCC)) 8814 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB); 8815 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB); 8816 BB->addSuccessor(loop1MBB); 8817 BB->addSuccessor(exitMBB); 8818 8819 BB = midMBB; 8820 BuildMI(BB, dl, TII->get(StoreMnemonic)) 8821 .addReg(dest).addReg(ptrA).addReg(ptrB); 8822 BB->addSuccessor(exitMBB); 8823 8824 // exitMBB: 8825 // ... 8826 BB = exitMBB; 8827 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 || 8828 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) { 8829 // We must use 64-bit registers for addresses when targeting 64-bit, 8830 // since we're actually doing arithmetic on them. Other registers 8831 // can be 32-bit. 8832 bool is64bit = Subtarget.isPPC64(); 8833 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8; 8834 8835 unsigned dest = MI->getOperand(0).getReg(); 8836 unsigned ptrA = MI->getOperand(1).getReg(); 8837 unsigned ptrB = MI->getOperand(2).getReg(); 8838 unsigned oldval = MI->getOperand(3).getReg(); 8839 unsigned newval = MI->getOperand(4).getReg(); 8840 DebugLoc dl = MI->getDebugLoc(); 8841 8842 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB); 8843 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB); 8844 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB); 8845 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB); 8846 F->insert(It, loop1MBB); 8847 F->insert(It, loop2MBB); 8848 F->insert(It, midMBB); 8849 F->insert(It, exitMBB); 8850 exitMBB->splice(exitMBB->begin(), BB, 8851 std::next(MachineBasicBlock::iterator(MI)), BB->end()); 8852 exitMBB->transferSuccessorsAndUpdatePHIs(BB); 8853 8854 MachineRegisterInfo &RegInfo = F->getRegInfo(); 8855 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass 8856 : &PPC::GPRCRegClass; 8857 unsigned PtrReg = RegInfo.createVirtualRegister(RC); 8858 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC); 8859 unsigned ShiftReg = RegInfo.createVirtualRegister(RC); 8860 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC); 8861 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC); 8862 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC); 8863 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC); 8864 unsigned MaskReg = RegInfo.createVirtualRegister(RC); 8865 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC); 8866 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC); 8867 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC); 8868 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC); 8869 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC); 8870 unsigned Ptr1Reg; 8871 unsigned TmpReg = RegInfo.createVirtualRegister(RC); 8872 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO; 8873 // thisMBB: 8874 // ... 8875 // fallthrough --> loopMBB 8876 BB->addSuccessor(loop1MBB); 8877 8878 // The 4-byte load must be aligned, while a char or short may be 8879 // anywhere in the word. Hence all this nasty bookkeeping code. 8880 // add ptr1, ptrA, ptrB [copy if ptrA==0] 8881 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27] 8882 // xori shift, shift1, 24 [16] 8883 // rlwinm ptr, ptr1, 0, 0, 29 8884 // slw newval2, newval, shift 8885 // slw oldval2, oldval,shift 8886 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535] 8887 // slw mask, mask2, shift 8888 // and newval3, newval2, mask 8889 // and oldval3, oldval2, mask 8890 // loop1MBB: 8891 // lwarx tmpDest, ptr 8892 // and tmp, tmpDest, mask 8893 // cmpw tmp, oldval3 8894 // bne- midMBB 8895 // loop2MBB: 8896 // andc tmp2, tmpDest, mask 8897 // or tmp4, tmp2, newval3 8898 // stwcx. tmp4, ptr 8899 // bne- loop1MBB 8900 // b exitBB 8901 // midMBB: 8902 // stwcx. tmpDest, ptr 8903 // exitBB: 8904 // srw dest, tmpDest, shift 8905 if (ptrA != ZeroReg) { 8906 Ptr1Reg = RegInfo.createVirtualRegister(RC); 8907 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg) 8908 .addReg(ptrA).addReg(ptrB); 8909 } else { 8910 Ptr1Reg = ptrB; 8911 } 8912 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg) 8913 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27); 8914 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg) 8915 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16); 8916 if (is64bit) 8917 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg) 8918 .addReg(Ptr1Reg).addImm(0).addImm(61); 8919 else 8920 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg) 8921 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29); 8922 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg) 8923 .addReg(newval).addReg(ShiftReg); 8924 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg) 8925 .addReg(oldval).addReg(ShiftReg); 8926 if (is8bit) 8927 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255); 8928 else { 8929 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0); 8930 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg) 8931 .addReg(Mask3Reg).addImm(65535); 8932 } 8933 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg) 8934 .addReg(Mask2Reg).addReg(ShiftReg); 8935 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg) 8936 .addReg(NewVal2Reg).addReg(MaskReg); 8937 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg) 8938 .addReg(OldVal2Reg).addReg(MaskReg); 8939 8940 BB = loop1MBB; 8941 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg) 8942 .addReg(ZeroReg).addReg(PtrReg); 8943 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg) 8944 .addReg(TmpDestReg).addReg(MaskReg); 8945 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0) 8946 .addReg(TmpReg).addReg(OldVal3Reg); 8947 BuildMI(BB, dl, TII->get(PPC::BCC)) 8948 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB); 8949 BB->addSuccessor(loop2MBB); 8950 BB->addSuccessor(midMBB); 8951 8952 BB = loop2MBB; 8953 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg) 8954 .addReg(TmpDestReg).addReg(MaskReg); 8955 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg) 8956 .addReg(Tmp2Reg).addReg(NewVal3Reg); 8957 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg) 8958 .addReg(ZeroReg).addReg(PtrReg); 8959 BuildMI(BB, dl, TII->get(PPC::BCC)) 8960 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB); 8961 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB); 8962 BB->addSuccessor(loop1MBB); 8963 BB->addSuccessor(exitMBB); 8964 8965 BB = midMBB; 8966 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg) 8967 .addReg(ZeroReg).addReg(PtrReg); 8968 BB->addSuccessor(exitMBB); 8969 8970 // exitMBB: 8971 // ... 8972 BB = exitMBB; 8973 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg) 8974 .addReg(ShiftReg); 8975 } else if (MI->getOpcode() == PPC::FADDrtz) { 8976 // This pseudo performs an FADD with rounding mode temporarily forced 8977 // to round-to-zero. We emit this via custom inserter since the FPSCR 8978 // is not modeled at the SelectionDAG level. 8979 unsigned Dest = MI->getOperand(0).getReg(); 8980 unsigned Src1 = MI->getOperand(1).getReg(); 8981 unsigned Src2 = MI->getOperand(2).getReg(); 8982 DebugLoc dl = MI->getDebugLoc(); 8983 8984 MachineRegisterInfo &RegInfo = F->getRegInfo(); 8985 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass); 8986 8987 // Save FPSCR value. 8988 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg); 8989 8990 // Set rounding mode to round-to-zero. 8991 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31); 8992 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30); 8993 8994 // Perform addition. 8995 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2); 8996 8997 // Restore FPSCR value. 8998 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSFb)).addImm(1).addReg(MFFSReg); 8999 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT || 9000 MI->getOpcode() == PPC::ANDIo_1_GT_BIT || 9001 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 || 9002 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) { 9003 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 || 9004 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ? 9005 PPC::ANDIo8 : PPC::ANDIo; 9006 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT || 9007 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8); 9008 9009 MachineRegisterInfo &RegInfo = F->getRegInfo(); 9010 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ? 9011 &PPC::GPRCRegClass : 9012 &PPC::G8RCRegClass); 9013 9014 DebugLoc dl = MI->getDebugLoc(); 9015 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest) 9016 .addReg(MI->getOperand(1).getReg()).addImm(1); 9017 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), 9018 MI->getOperand(0).getReg()) 9019 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT); 9020 } else if (MI->getOpcode() == PPC::TCHECK_RET) { 9021 DebugLoc Dl = MI->getDebugLoc(); 9022 MachineRegisterInfo &RegInfo = F->getRegInfo(); 9023 unsigned CRReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass); 9024 BuildMI(*BB, MI, Dl, TII->get(PPC::TCHECK), CRReg); 9025 return BB; 9026 } else { 9027 llvm_unreachable("Unexpected instr type to insert"); 9028 } 9029 9030 MI->eraseFromParent(); // The pseudo instruction is gone now. 9031 return BB; 9032 } 9033 9034 //===----------------------------------------------------------------------===// 9035 // Target Optimization Hooks 9036 //===----------------------------------------------------------------------===// 9037 9038 SDValue PPCTargetLowering::getRsqrtEstimate(SDValue Operand, 9039 DAGCombinerInfo &DCI, 9040 unsigned &RefinementSteps, 9041 bool &UseOneConstNR) const { 9042 EVT VT = Operand.getValueType(); 9043 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) || 9044 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) || 9045 (VT == MVT::v4f32 && Subtarget.hasAltivec()) || 9046 (VT == MVT::v2f64 && Subtarget.hasVSX()) || 9047 (VT == MVT::v4f32 && Subtarget.hasQPX()) || 9048 (VT == MVT::v4f64 && Subtarget.hasQPX())) { 9049 // Convergence is quadratic, so we essentially double the number of digits 9050 // correct after every iteration. For both FRE and FRSQRTE, the minimum 9051 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is 9052 // 2^-14. IEEE float has 23 digits and double has 52 digits. 9053 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3; 9054 if (VT.getScalarType() == MVT::f64) 9055 ++RefinementSteps; 9056 UseOneConstNR = true; 9057 return DCI.DAG.getNode(PPCISD::FRSQRTE, SDLoc(Operand), VT, Operand); 9058 } 9059 return SDValue(); 9060 } 9061 9062 SDValue PPCTargetLowering::getRecipEstimate(SDValue Operand, 9063 DAGCombinerInfo &DCI, 9064 unsigned &RefinementSteps) const { 9065 EVT VT = Operand.getValueType(); 9066 if ((VT == MVT::f32 && Subtarget.hasFRES()) || 9067 (VT == MVT::f64 && Subtarget.hasFRE()) || 9068 (VT == MVT::v4f32 && Subtarget.hasAltivec()) || 9069 (VT == MVT::v2f64 && Subtarget.hasVSX()) || 9070 (VT == MVT::v4f32 && Subtarget.hasQPX()) || 9071 (VT == MVT::v4f64 && Subtarget.hasQPX())) { 9072 // Convergence is quadratic, so we essentially double the number of digits 9073 // correct after every iteration. For both FRE and FRSQRTE, the minimum 9074 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is 9075 // 2^-14. IEEE float has 23 digits and double has 52 digits. 9076 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3; 9077 if (VT.getScalarType() == MVT::f64) 9078 ++RefinementSteps; 9079 return DCI.DAG.getNode(PPCISD::FRE, SDLoc(Operand), VT, Operand); 9080 } 9081 return SDValue(); 9082 } 9083 9084 bool PPCTargetLowering::combineRepeatedFPDivisors(unsigned NumUsers) const { 9085 // Note: This functionality is used only when unsafe-fp-math is enabled, and 9086 // on cores with reciprocal estimates (which are used when unsafe-fp-math is 9087 // enabled for division), this functionality is redundant with the default 9088 // combiner logic (once the division -> reciprocal/multiply transformation 9089 // has taken place). As a result, this matters more for older cores than for 9090 // newer ones. 9091 9092 // Combine multiple FDIVs with the same divisor into multiple FMULs by the 9093 // reciprocal if there are two or more FDIVs (for embedded cores with only 9094 // one FP pipeline) for three or more FDIVs (for generic OOO cores). 9095 switch (Subtarget.getDarwinDirective()) { 9096 default: 9097 return NumUsers > 2; 9098 case PPC::DIR_440: 9099 case PPC::DIR_A2: 9100 case PPC::DIR_E500mc: 9101 case PPC::DIR_E5500: 9102 return NumUsers > 1; 9103 } 9104 } 9105 9106 static bool isConsecutiveLSLoc(SDValue Loc, EVT VT, LSBaseSDNode *Base, 9107 unsigned Bytes, int Dist, 9108 SelectionDAG &DAG) { 9109 if (VT.getSizeInBits() / 8 != Bytes) 9110 return false; 9111 9112 SDValue BaseLoc = Base->getBasePtr(); 9113 if (Loc.getOpcode() == ISD::FrameIndex) { 9114 if (BaseLoc.getOpcode() != ISD::FrameIndex) 9115 return false; 9116 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); 9117 int FI = cast<FrameIndexSDNode>(Loc)->getIndex(); 9118 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex(); 9119 int FS = MFI->getObjectSize(FI); 9120 int BFS = MFI->getObjectSize(BFI); 9121 if (FS != BFS || FS != (int)Bytes) return false; 9122 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes); 9123 } 9124 9125 // Handle X+C 9126 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc && 9127 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes) 9128 return true; 9129 9130 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9131 const GlobalValue *GV1 = nullptr; 9132 const GlobalValue *GV2 = nullptr; 9133 int64_t Offset1 = 0; 9134 int64_t Offset2 = 0; 9135 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1); 9136 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2); 9137 if (isGA1 && isGA2 && GV1 == GV2) 9138 return Offset1 == (Offset2 + Dist*Bytes); 9139 return false; 9140 } 9141 9142 // Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does 9143 // not enforce equality of the chain operands. 9144 static bool isConsecutiveLS(SDNode *N, LSBaseSDNode *Base, 9145 unsigned Bytes, int Dist, 9146 SelectionDAG &DAG) { 9147 if (LSBaseSDNode *LS = dyn_cast<LSBaseSDNode>(N)) { 9148 EVT VT = LS->getMemoryVT(); 9149 SDValue Loc = LS->getBasePtr(); 9150 return isConsecutiveLSLoc(Loc, VT, Base, Bytes, Dist, DAG); 9151 } 9152 9153 if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) { 9154 EVT VT; 9155 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) { 9156 default: return false; 9157 case Intrinsic::ppc_qpx_qvlfd: 9158 case Intrinsic::ppc_qpx_qvlfda: 9159 VT = MVT::v4f64; 9160 break; 9161 case Intrinsic::ppc_qpx_qvlfs: 9162 case Intrinsic::ppc_qpx_qvlfsa: 9163 VT = MVT::v4f32; 9164 break; 9165 case Intrinsic::ppc_qpx_qvlfcd: 9166 case Intrinsic::ppc_qpx_qvlfcda: 9167 VT = MVT::v2f64; 9168 break; 9169 case Intrinsic::ppc_qpx_qvlfcs: 9170 case Intrinsic::ppc_qpx_qvlfcsa: 9171 VT = MVT::v2f32; 9172 break; 9173 case Intrinsic::ppc_qpx_qvlfiwa: 9174 case Intrinsic::ppc_qpx_qvlfiwz: 9175 case Intrinsic::ppc_altivec_lvx: 9176 case Intrinsic::ppc_altivec_lvxl: 9177 case Intrinsic::ppc_vsx_lxvw4x: 9178 VT = MVT::v4i32; 9179 break; 9180 case Intrinsic::ppc_vsx_lxvd2x: 9181 VT = MVT::v2f64; 9182 break; 9183 case Intrinsic::ppc_altivec_lvebx: 9184 VT = MVT::i8; 9185 break; 9186 case Intrinsic::ppc_altivec_lvehx: 9187 VT = MVT::i16; 9188 break; 9189 case Intrinsic::ppc_altivec_lvewx: 9190 VT = MVT::i32; 9191 break; 9192 } 9193 9194 return isConsecutiveLSLoc(N->getOperand(2), VT, Base, Bytes, Dist, DAG); 9195 } 9196 9197 if (N->getOpcode() == ISD::INTRINSIC_VOID) { 9198 EVT VT; 9199 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) { 9200 default: return false; 9201 case Intrinsic::ppc_qpx_qvstfd: 9202 case Intrinsic::ppc_qpx_qvstfda: 9203 VT = MVT::v4f64; 9204 break; 9205 case Intrinsic::ppc_qpx_qvstfs: 9206 case Intrinsic::ppc_qpx_qvstfsa: 9207 VT = MVT::v4f32; 9208 break; 9209 case Intrinsic::ppc_qpx_qvstfcd: 9210 case Intrinsic::ppc_qpx_qvstfcda: 9211 VT = MVT::v2f64; 9212 break; 9213 case Intrinsic::ppc_qpx_qvstfcs: 9214 case Intrinsic::ppc_qpx_qvstfcsa: 9215 VT = MVT::v2f32; 9216 break; 9217 case Intrinsic::ppc_qpx_qvstfiw: 9218 case Intrinsic::ppc_qpx_qvstfiwa: 9219 case Intrinsic::ppc_altivec_stvx: 9220 case Intrinsic::ppc_altivec_stvxl: 9221 case Intrinsic::ppc_vsx_stxvw4x: 9222 VT = MVT::v4i32; 9223 break; 9224 case Intrinsic::ppc_vsx_stxvd2x: 9225 VT = MVT::v2f64; 9226 break; 9227 case Intrinsic::ppc_altivec_stvebx: 9228 VT = MVT::i8; 9229 break; 9230 case Intrinsic::ppc_altivec_stvehx: 9231 VT = MVT::i16; 9232 break; 9233 case Intrinsic::ppc_altivec_stvewx: 9234 VT = MVT::i32; 9235 break; 9236 } 9237 9238 return isConsecutiveLSLoc(N->getOperand(3), VT, Base, Bytes, Dist, DAG); 9239 } 9240 9241 return false; 9242 } 9243 9244 // Return true is there is a nearyby consecutive load to the one provided 9245 // (regardless of alignment). We search up and down the chain, looking though 9246 // token factors and other loads (but nothing else). As a result, a true result 9247 // indicates that it is safe to create a new consecutive load adjacent to the 9248 // load provided. 9249 static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) { 9250 SDValue Chain = LD->getChain(); 9251 EVT VT = LD->getMemoryVT(); 9252 9253 SmallSet<SDNode *, 16> LoadRoots; 9254 SmallVector<SDNode *, 8> Queue(1, Chain.getNode()); 9255 SmallSet<SDNode *, 16> Visited; 9256 9257 // First, search up the chain, branching to follow all token-factor operands. 9258 // If we find a consecutive load, then we're done, otherwise, record all 9259 // nodes just above the top-level loads and token factors. 9260 while (!Queue.empty()) { 9261 SDNode *ChainNext = Queue.pop_back_val(); 9262 if (!Visited.insert(ChainNext).second) 9263 continue; 9264 9265 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(ChainNext)) { 9266 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG)) 9267 return true; 9268 9269 if (!Visited.count(ChainLD->getChain().getNode())) 9270 Queue.push_back(ChainLD->getChain().getNode()); 9271 } else if (ChainNext->getOpcode() == ISD::TokenFactor) { 9272 for (const SDUse &O : ChainNext->ops()) 9273 if (!Visited.count(O.getNode())) 9274 Queue.push_back(O.getNode()); 9275 } else 9276 LoadRoots.insert(ChainNext); 9277 } 9278 9279 // Second, search down the chain, starting from the top-level nodes recorded 9280 // in the first phase. These top-level nodes are the nodes just above all 9281 // loads and token factors. Starting with their uses, recursively look though 9282 // all loads (just the chain uses) and token factors to find a consecutive 9283 // load. 9284 Visited.clear(); 9285 Queue.clear(); 9286 9287 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(), 9288 IE = LoadRoots.end(); I != IE; ++I) { 9289 Queue.push_back(*I); 9290 9291 while (!Queue.empty()) { 9292 SDNode *LoadRoot = Queue.pop_back_val(); 9293 if (!Visited.insert(LoadRoot).second) 9294 continue; 9295 9296 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(LoadRoot)) 9297 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG)) 9298 return true; 9299 9300 for (SDNode::use_iterator UI = LoadRoot->use_begin(), 9301 UE = LoadRoot->use_end(); UI != UE; ++UI) 9302 if (((isa<MemSDNode>(*UI) && 9303 cast<MemSDNode>(*UI)->getChain().getNode() == LoadRoot) || 9304 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI)) 9305 Queue.push_back(*UI); 9306 } 9307 } 9308 9309 return false; 9310 } 9311 9312 SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N, 9313 DAGCombinerInfo &DCI) const { 9314 SelectionDAG &DAG = DCI.DAG; 9315 SDLoc dl(N); 9316 9317 assert(Subtarget.useCRBits() && "Expecting to be tracking CR bits"); 9318 // If we're tracking CR bits, we need to be careful that we don't have: 9319 // trunc(binary-ops(zext(x), zext(y))) 9320 // or 9321 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...) 9322 // such that we're unnecessarily moving things into GPRs when it would be 9323 // better to keep them in CR bits. 9324 9325 // Note that trunc here can be an actual i1 trunc, or can be the effective 9326 // truncation that comes from a setcc or select_cc. 9327 if (N->getOpcode() == ISD::TRUNCATE && 9328 N->getValueType(0) != MVT::i1) 9329 return SDValue(); 9330 9331 if (N->getOperand(0).getValueType() != MVT::i32 && 9332 N->getOperand(0).getValueType() != MVT::i64) 9333 return SDValue(); 9334 9335 if (N->getOpcode() == ISD::SETCC || 9336 N->getOpcode() == ISD::SELECT_CC) { 9337 // If we're looking at a comparison, then we need to make sure that the 9338 // high bits (all except for the first) don't matter the result. 9339 ISD::CondCode CC = 9340 cast<CondCodeSDNode>(N->getOperand( 9341 N->getOpcode() == ISD::SETCC ? 2 : 4))->get(); 9342 unsigned OpBits = N->getOperand(0).getValueSizeInBits(); 9343 9344 if (ISD::isSignedIntSetCC(CC)) { 9345 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits || 9346 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits) 9347 return SDValue(); 9348 } else if (ISD::isUnsignedIntSetCC(CC)) { 9349 if (!DAG.MaskedValueIsZero(N->getOperand(0), 9350 APInt::getHighBitsSet(OpBits, OpBits-1)) || 9351 !DAG.MaskedValueIsZero(N->getOperand(1), 9352 APInt::getHighBitsSet(OpBits, OpBits-1))) 9353 return SDValue(); 9354 } else { 9355 // This is neither a signed nor an unsigned comparison, just make sure 9356 // that the high bits are equal. 9357 APInt Op1Zero, Op1One; 9358 APInt Op2Zero, Op2One; 9359 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One); 9360 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One); 9361 9362 // We don't really care about what is known about the first bit (if 9363 // anything), so clear it in all masks prior to comparing them. 9364 Op1Zero.clearBit(0); Op1One.clearBit(0); 9365 Op2Zero.clearBit(0); Op2One.clearBit(0); 9366 9367 if (Op1Zero != Op2Zero || Op1One != Op2One) 9368 return SDValue(); 9369 } 9370 } 9371 9372 // We now know that the higher-order bits are irrelevant, we just need to 9373 // make sure that all of the intermediate operations are bit operations, and 9374 // all inputs are extensions. 9375 if (N->getOperand(0).getOpcode() != ISD::AND && 9376 N->getOperand(0).getOpcode() != ISD::OR && 9377 N->getOperand(0).getOpcode() != ISD::XOR && 9378 N->getOperand(0).getOpcode() != ISD::SELECT && 9379 N->getOperand(0).getOpcode() != ISD::SELECT_CC && 9380 N->getOperand(0).getOpcode() != ISD::TRUNCATE && 9381 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND && 9382 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND && 9383 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND) 9384 return SDValue(); 9385 9386 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) && 9387 N->getOperand(1).getOpcode() != ISD::AND && 9388 N->getOperand(1).getOpcode() != ISD::OR && 9389 N->getOperand(1).getOpcode() != ISD::XOR && 9390 N->getOperand(1).getOpcode() != ISD::SELECT && 9391 N->getOperand(1).getOpcode() != ISD::SELECT_CC && 9392 N->getOperand(1).getOpcode() != ISD::TRUNCATE && 9393 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND && 9394 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND && 9395 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND) 9396 return SDValue(); 9397 9398 SmallVector<SDValue, 4> Inputs; 9399 SmallVector<SDValue, 8> BinOps, PromOps; 9400 SmallPtrSet<SDNode *, 16> Visited; 9401 9402 for (unsigned i = 0; i < 2; ++i) { 9403 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND || 9404 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND || 9405 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) && 9406 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) || 9407 isa<ConstantSDNode>(N->getOperand(i))) 9408 Inputs.push_back(N->getOperand(i)); 9409 else 9410 BinOps.push_back(N->getOperand(i)); 9411 9412 if (N->getOpcode() == ISD::TRUNCATE) 9413 break; 9414 } 9415 9416 // Visit all inputs, collect all binary operations (and, or, xor and 9417 // select) that are all fed by extensions. 9418 while (!BinOps.empty()) { 9419 SDValue BinOp = BinOps.back(); 9420 BinOps.pop_back(); 9421 9422 if (!Visited.insert(BinOp.getNode()).second) 9423 continue; 9424 9425 PromOps.push_back(BinOp); 9426 9427 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) { 9428 // The condition of the select is not promoted. 9429 if (BinOp.getOpcode() == ISD::SELECT && i == 0) 9430 continue; 9431 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3) 9432 continue; 9433 9434 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND || 9435 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND || 9436 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) && 9437 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) || 9438 isa<ConstantSDNode>(BinOp.getOperand(i))) { 9439 Inputs.push_back(BinOp.getOperand(i)); 9440 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND || 9441 BinOp.getOperand(i).getOpcode() == ISD::OR || 9442 BinOp.getOperand(i).getOpcode() == ISD::XOR || 9443 BinOp.getOperand(i).getOpcode() == ISD::SELECT || 9444 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC || 9445 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE || 9446 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND || 9447 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND || 9448 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) { 9449 BinOps.push_back(BinOp.getOperand(i)); 9450 } else { 9451 // We have an input that is not an extension or another binary 9452 // operation; we'll abort this transformation. 9453 return SDValue(); 9454 } 9455 } 9456 } 9457 9458 // Make sure that this is a self-contained cluster of operations (which 9459 // is not quite the same thing as saying that everything has only one 9460 // use). 9461 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { 9462 if (isa<ConstantSDNode>(Inputs[i])) 9463 continue; 9464 9465 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(), 9466 UE = Inputs[i].getNode()->use_end(); 9467 UI != UE; ++UI) { 9468 SDNode *User = *UI; 9469 if (User != N && !Visited.count(User)) 9470 return SDValue(); 9471 9472 // Make sure that we're not going to promote the non-output-value 9473 // operand(s) or SELECT or SELECT_CC. 9474 // FIXME: Although we could sometimes handle this, and it does occur in 9475 // practice that one of the condition inputs to the select is also one of 9476 // the outputs, we currently can't deal with this. 9477 if (User->getOpcode() == ISD::SELECT) { 9478 if (User->getOperand(0) == Inputs[i]) 9479 return SDValue(); 9480 } else if (User->getOpcode() == ISD::SELECT_CC) { 9481 if (User->getOperand(0) == Inputs[i] || 9482 User->getOperand(1) == Inputs[i]) 9483 return SDValue(); 9484 } 9485 } 9486 } 9487 9488 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) { 9489 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(), 9490 UE = PromOps[i].getNode()->use_end(); 9491 UI != UE; ++UI) { 9492 SDNode *User = *UI; 9493 if (User != N && !Visited.count(User)) 9494 return SDValue(); 9495 9496 // Make sure that we're not going to promote the non-output-value 9497 // operand(s) or SELECT or SELECT_CC. 9498 // FIXME: Although we could sometimes handle this, and it does occur in 9499 // practice that one of the condition inputs to the select is also one of 9500 // the outputs, we currently can't deal with this. 9501 if (User->getOpcode() == ISD::SELECT) { 9502 if (User->getOperand(0) == PromOps[i]) 9503 return SDValue(); 9504 } else if (User->getOpcode() == ISD::SELECT_CC) { 9505 if (User->getOperand(0) == PromOps[i] || 9506 User->getOperand(1) == PromOps[i]) 9507 return SDValue(); 9508 } 9509 } 9510 } 9511 9512 // Replace all inputs with the extension operand. 9513 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { 9514 // Constants may have users outside the cluster of to-be-promoted nodes, 9515 // and so we need to replace those as we do the promotions. 9516 if (isa<ConstantSDNode>(Inputs[i])) 9517 continue; 9518 else 9519 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0)); 9520 } 9521 9522 // Replace all operations (these are all the same, but have a different 9523 // (i1) return type). DAG.getNode will validate that the types of 9524 // a binary operator match, so go through the list in reverse so that 9525 // we've likely promoted both operands first. Any intermediate truncations or 9526 // extensions disappear. 9527 while (!PromOps.empty()) { 9528 SDValue PromOp = PromOps.back(); 9529 PromOps.pop_back(); 9530 9531 if (PromOp.getOpcode() == ISD::TRUNCATE || 9532 PromOp.getOpcode() == ISD::SIGN_EXTEND || 9533 PromOp.getOpcode() == ISD::ZERO_EXTEND || 9534 PromOp.getOpcode() == ISD::ANY_EXTEND) { 9535 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) && 9536 PromOp.getOperand(0).getValueType() != MVT::i1) { 9537 // The operand is not yet ready (see comment below). 9538 PromOps.insert(PromOps.begin(), PromOp); 9539 continue; 9540 } 9541 9542 SDValue RepValue = PromOp.getOperand(0); 9543 if (isa<ConstantSDNode>(RepValue)) 9544 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue); 9545 9546 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue); 9547 continue; 9548 } 9549 9550 unsigned C; 9551 switch (PromOp.getOpcode()) { 9552 default: C = 0; break; 9553 case ISD::SELECT: C = 1; break; 9554 case ISD::SELECT_CC: C = 2; break; 9555 } 9556 9557 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) && 9558 PromOp.getOperand(C).getValueType() != MVT::i1) || 9559 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) && 9560 PromOp.getOperand(C+1).getValueType() != MVT::i1)) { 9561 // The to-be-promoted operands of this node have not yet been 9562 // promoted (this should be rare because we're going through the 9563 // list backward, but if one of the operands has several users in 9564 // this cluster of to-be-promoted nodes, it is possible). 9565 PromOps.insert(PromOps.begin(), PromOp); 9566 continue; 9567 } 9568 9569 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(), 9570 PromOp.getNode()->op_end()); 9571 9572 // If there are any constant inputs, make sure they're replaced now. 9573 for (unsigned i = 0; i < 2; ++i) 9574 if (isa<ConstantSDNode>(Ops[C+i])) 9575 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]); 9576 9577 DAG.ReplaceAllUsesOfValueWith(PromOp, 9578 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops)); 9579 } 9580 9581 // Now we're left with the initial truncation itself. 9582 if (N->getOpcode() == ISD::TRUNCATE) 9583 return N->getOperand(0); 9584 9585 // Otherwise, this is a comparison. The operands to be compared have just 9586 // changed type (to i1), but everything else is the same. 9587 return SDValue(N, 0); 9588 } 9589 9590 SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N, 9591 DAGCombinerInfo &DCI) const { 9592 SelectionDAG &DAG = DCI.DAG; 9593 SDLoc dl(N); 9594 9595 // If we're tracking CR bits, we need to be careful that we don't have: 9596 // zext(binary-ops(trunc(x), trunc(y))) 9597 // or 9598 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...) 9599 // such that we're unnecessarily moving things into CR bits that can more 9600 // efficiently stay in GPRs. Note that if we're not certain that the high 9601 // bits are set as required by the final extension, we still may need to do 9602 // some masking to get the proper behavior. 9603 9604 // This same functionality is important on PPC64 when dealing with 9605 // 32-to-64-bit extensions; these occur often when 32-bit values are used as 9606 // the return values of functions. Because it is so similar, it is handled 9607 // here as well. 9608 9609 if (N->getValueType(0) != MVT::i32 && 9610 N->getValueType(0) != MVT::i64) 9611 return SDValue(); 9612 9613 if (!((N->getOperand(0).getValueType() == MVT::i1 && Subtarget.useCRBits()) || 9614 (N->getOperand(0).getValueType() == MVT::i32 && Subtarget.isPPC64()))) 9615 return SDValue(); 9616 9617 if (N->getOperand(0).getOpcode() != ISD::AND && 9618 N->getOperand(0).getOpcode() != ISD::OR && 9619 N->getOperand(0).getOpcode() != ISD::XOR && 9620 N->getOperand(0).getOpcode() != ISD::SELECT && 9621 N->getOperand(0).getOpcode() != ISD::SELECT_CC) 9622 return SDValue(); 9623 9624 SmallVector<SDValue, 4> Inputs; 9625 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps; 9626 SmallPtrSet<SDNode *, 16> Visited; 9627 9628 // Visit all inputs, collect all binary operations (and, or, xor and 9629 // select) that are all fed by truncations. 9630 while (!BinOps.empty()) { 9631 SDValue BinOp = BinOps.back(); 9632 BinOps.pop_back(); 9633 9634 if (!Visited.insert(BinOp.getNode()).second) 9635 continue; 9636 9637 PromOps.push_back(BinOp); 9638 9639 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) { 9640 // The condition of the select is not promoted. 9641 if (BinOp.getOpcode() == ISD::SELECT && i == 0) 9642 continue; 9643 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3) 9644 continue; 9645 9646 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE || 9647 isa<ConstantSDNode>(BinOp.getOperand(i))) { 9648 Inputs.push_back(BinOp.getOperand(i)); 9649 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND || 9650 BinOp.getOperand(i).getOpcode() == ISD::OR || 9651 BinOp.getOperand(i).getOpcode() == ISD::XOR || 9652 BinOp.getOperand(i).getOpcode() == ISD::SELECT || 9653 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) { 9654 BinOps.push_back(BinOp.getOperand(i)); 9655 } else { 9656 // We have an input that is not a truncation or another binary 9657 // operation; we'll abort this transformation. 9658 return SDValue(); 9659 } 9660 } 9661 } 9662 9663 // The operands of a select that must be truncated when the select is 9664 // promoted because the operand is actually part of the to-be-promoted set. 9665 DenseMap<SDNode *, EVT> SelectTruncOp[2]; 9666 9667 // Make sure that this is a self-contained cluster of operations (which 9668 // is not quite the same thing as saying that everything has only one 9669 // use). 9670 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { 9671 if (isa<ConstantSDNode>(Inputs[i])) 9672 continue; 9673 9674 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(), 9675 UE = Inputs[i].getNode()->use_end(); 9676 UI != UE; ++UI) { 9677 SDNode *User = *UI; 9678 if (User != N && !Visited.count(User)) 9679 return SDValue(); 9680 9681 // If we're going to promote the non-output-value operand(s) or SELECT or 9682 // SELECT_CC, record them for truncation. 9683 if (User->getOpcode() == ISD::SELECT) { 9684 if (User->getOperand(0) == Inputs[i]) 9685 SelectTruncOp[0].insert(std::make_pair(User, 9686 User->getOperand(0).getValueType())); 9687 } else if (User->getOpcode() == ISD::SELECT_CC) { 9688 if (User->getOperand(0) == Inputs[i]) 9689 SelectTruncOp[0].insert(std::make_pair(User, 9690 User->getOperand(0).getValueType())); 9691 if (User->getOperand(1) == Inputs[i]) 9692 SelectTruncOp[1].insert(std::make_pair(User, 9693 User->getOperand(1).getValueType())); 9694 } 9695 } 9696 } 9697 9698 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) { 9699 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(), 9700 UE = PromOps[i].getNode()->use_end(); 9701 UI != UE; ++UI) { 9702 SDNode *User = *UI; 9703 if (User != N && !Visited.count(User)) 9704 return SDValue(); 9705 9706 // If we're going to promote the non-output-value operand(s) or SELECT or 9707 // SELECT_CC, record them for truncation. 9708 if (User->getOpcode() == ISD::SELECT) { 9709 if (User->getOperand(0) == PromOps[i]) 9710 SelectTruncOp[0].insert(std::make_pair(User, 9711 User->getOperand(0).getValueType())); 9712 } else if (User->getOpcode() == ISD::SELECT_CC) { 9713 if (User->getOperand(0) == PromOps[i]) 9714 SelectTruncOp[0].insert(std::make_pair(User, 9715 User->getOperand(0).getValueType())); 9716 if (User->getOperand(1) == PromOps[i]) 9717 SelectTruncOp[1].insert(std::make_pair(User, 9718 User->getOperand(1).getValueType())); 9719 } 9720 } 9721 } 9722 9723 unsigned PromBits = N->getOperand(0).getValueSizeInBits(); 9724 bool ReallyNeedsExt = false; 9725 if (N->getOpcode() != ISD::ANY_EXTEND) { 9726 // If all of the inputs are not already sign/zero extended, then 9727 // we'll still need to do that at the end. 9728 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { 9729 if (isa<ConstantSDNode>(Inputs[i])) 9730 continue; 9731 9732 unsigned OpBits = 9733 Inputs[i].getOperand(0).getValueSizeInBits(); 9734 assert(PromBits < OpBits && "Truncation not to a smaller bit count?"); 9735 9736 if ((N->getOpcode() == ISD::ZERO_EXTEND && 9737 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0), 9738 APInt::getHighBitsSet(OpBits, 9739 OpBits-PromBits))) || 9740 (N->getOpcode() == ISD::SIGN_EXTEND && 9741 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) < 9742 (OpBits-(PromBits-1)))) { 9743 ReallyNeedsExt = true; 9744 break; 9745 } 9746 } 9747 } 9748 9749 // Replace all inputs, either with the truncation operand, or a 9750 // truncation or extension to the final output type. 9751 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) { 9752 // Constant inputs need to be replaced with the to-be-promoted nodes that 9753 // use them because they might have users outside of the cluster of 9754 // promoted nodes. 9755 if (isa<ConstantSDNode>(Inputs[i])) 9756 continue; 9757 9758 SDValue InSrc = Inputs[i].getOperand(0); 9759 if (Inputs[i].getValueType() == N->getValueType(0)) 9760 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc); 9761 else if (N->getOpcode() == ISD::SIGN_EXTEND) 9762 DAG.ReplaceAllUsesOfValueWith(Inputs[i], 9763 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0))); 9764 else if (N->getOpcode() == ISD::ZERO_EXTEND) 9765 DAG.ReplaceAllUsesOfValueWith(Inputs[i], 9766 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0))); 9767 else 9768 DAG.ReplaceAllUsesOfValueWith(Inputs[i], 9769 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0))); 9770 } 9771 9772 // Replace all operations (these are all the same, but have a different 9773 // (promoted) return type). DAG.getNode will validate that the types of 9774 // a binary operator match, so go through the list in reverse so that 9775 // we've likely promoted both operands first. 9776 while (!PromOps.empty()) { 9777 SDValue PromOp = PromOps.back(); 9778 PromOps.pop_back(); 9779 9780 unsigned C; 9781 switch (PromOp.getOpcode()) { 9782 default: C = 0; break; 9783 case ISD::SELECT: C = 1; break; 9784 case ISD::SELECT_CC: C = 2; break; 9785 } 9786 9787 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) && 9788 PromOp.getOperand(C).getValueType() != N->getValueType(0)) || 9789 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) && 9790 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) { 9791 // The to-be-promoted operands of this node have not yet been 9792 // promoted (this should be rare because we're going through the 9793 // list backward, but if one of the operands has several users in 9794 // this cluster of to-be-promoted nodes, it is possible). 9795 PromOps.insert(PromOps.begin(), PromOp); 9796 continue; 9797 } 9798 9799 // For SELECT and SELECT_CC nodes, we do a similar check for any 9800 // to-be-promoted comparison inputs. 9801 if (PromOp.getOpcode() == ISD::SELECT || 9802 PromOp.getOpcode() == ISD::SELECT_CC) { 9803 if ((SelectTruncOp[0].count(PromOp.getNode()) && 9804 PromOp.getOperand(0).getValueType() != N->getValueType(0)) || 9805 (SelectTruncOp[1].count(PromOp.getNode()) && 9806 PromOp.getOperand(1).getValueType() != N->getValueType(0))) { 9807 PromOps.insert(PromOps.begin(), PromOp); 9808 continue; 9809 } 9810 } 9811 9812 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(), 9813 PromOp.getNode()->op_end()); 9814 9815 // If this node has constant inputs, then they'll need to be promoted here. 9816 for (unsigned i = 0; i < 2; ++i) { 9817 if (!isa<ConstantSDNode>(Ops[C+i])) 9818 continue; 9819 if (Ops[C+i].getValueType() == N->getValueType(0)) 9820 continue; 9821 9822 if (N->getOpcode() == ISD::SIGN_EXTEND) 9823 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0)); 9824 else if (N->getOpcode() == ISD::ZERO_EXTEND) 9825 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0)); 9826 else 9827 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0)); 9828 } 9829 9830 // If we've promoted the comparison inputs of a SELECT or SELECT_CC, 9831 // truncate them again to the original value type. 9832 if (PromOp.getOpcode() == ISD::SELECT || 9833 PromOp.getOpcode() == ISD::SELECT_CC) { 9834 auto SI0 = SelectTruncOp[0].find(PromOp.getNode()); 9835 if (SI0 != SelectTruncOp[0].end()) 9836 Ops[0] = DAG.getNode(ISD::TRUNCATE, dl, SI0->second, Ops[0]); 9837 auto SI1 = SelectTruncOp[1].find(PromOp.getNode()); 9838 if (SI1 != SelectTruncOp[1].end()) 9839 Ops[1] = DAG.getNode(ISD::TRUNCATE, dl, SI1->second, Ops[1]); 9840 } 9841 9842 DAG.ReplaceAllUsesOfValueWith(PromOp, 9843 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops)); 9844 } 9845 9846 // Now we're left with the initial extension itself. 9847 if (!ReallyNeedsExt) 9848 return N->getOperand(0); 9849 9850 // To zero extend, just mask off everything except for the first bit (in the 9851 // i1 case). 9852 if (N->getOpcode() == ISD::ZERO_EXTEND) 9853 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0), 9854 DAG.getConstant(APInt::getLowBitsSet( 9855 N->getValueSizeInBits(0), PromBits), 9856 dl, N->getValueType(0))); 9857 9858 assert(N->getOpcode() == ISD::SIGN_EXTEND && 9859 "Invalid extension type"); 9860 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0), DAG.getDataLayout()); 9861 SDValue ShiftCst = 9862 DAG.getConstant(N->getValueSizeInBits(0) - PromBits, dl, ShiftAmountTy); 9863 return DAG.getNode(ISD::SRA, dl, N->getValueType(0), 9864 DAG.getNode(ISD::SHL, dl, N->getValueType(0), 9865 N->getOperand(0), ShiftCst), ShiftCst); 9866 } 9867 9868 SDValue PPCTargetLowering::combineFPToIntToFP(SDNode *N, 9869 DAGCombinerInfo &DCI) const { 9870 assert((N->getOpcode() == ISD::SINT_TO_FP || 9871 N->getOpcode() == ISD::UINT_TO_FP) && 9872 "Need an int -> FP conversion node here"); 9873 9874 if (!Subtarget.has64BitSupport()) 9875 return SDValue(); 9876 9877 SelectionDAG &DAG = DCI.DAG; 9878 SDLoc dl(N); 9879 SDValue Op(N, 0); 9880 9881 // Don't handle ppc_fp128 here or i1 conversions. 9882 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64) 9883 return SDValue(); 9884 if (Op.getOperand(0).getValueType() == MVT::i1) 9885 return SDValue(); 9886 9887 // For i32 intermediate values, unfortunately, the conversion functions 9888 // leave the upper 32 bits of the value are undefined. Within the set of 9889 // scalar instructions, we have no method for zero- or sign-extending the 9890 // value. Thus, we cannot handle i32 intermediate values here. 9891 if (Op.getOperand(0).getValueType() == MVT::i32) 9892 return SDValue(); 9893 9894 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) && 9895 "UINT_TO_FP is supported only with FPCVT"); 9896 9897 // If we have FCFIDS, then use it when converting to single-precision. 9898 // Otherwise, convert to double-precision and then round. 9899 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) 9900 ? (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDUS 9901 : PPCISD::FCFIDS) 9902 : (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDU 9903 : PPCISD::FCFID); 9904 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) 9905 ? MVT::f32 9906 : MVT::f64; 9907 9908 // If we're converting from a float, to an int, and back to a float again, 9909 // then we don't need the store/load pair at all. 9910 if ((Op.getOperand(0).getOpcode() == ISD::FP_TO_UINT && 9911 Subtarget.hasFPCVT()) || 9912 (Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT)) { 9913 SDValue Src = Op.getOperand(0).getOperand(0); 9914 if (Src.getValueType() == MVT::f32) { 9915 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src); 9916 DCI.AddToWorklist(Src.getNode()); 9917 } 9918 9919 unsigned FCTOp = 9920 Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT ? PPCISD::FCTIDZ : 9921 PPCISD::FCTIDUZ; 9922 9923 SDValue Tmp = DAG.getNode(FCTOp, dl, MVT::f64, Src); 9924 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Tmp); 9925 9926 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) { 9927 FP = DAG.getNode(ISD::FP_ROUND, dl, 9928 MVT::f32, FP, DAG.getIntPtrConstant(0, dl)); 9929 DCI.AddToWorklist(FP.getNode()); 9930 } 9931 9932 return FP; 9933 } 9934 9935 return SDValue(); 9936 } 9937 9938 // expandVSXLoadForLE - Convert VSX loads (which may be intrinsics for 9939 // builtins) into loads with swaps. 9940 SDValue PPCTargetLowering::expandVSXLoadForLE(SDNode *N, 9941 DAGCombinerInfo &DCI) const { 9942 SelectionDAG &DAG = DCI.DAG; 9943 SDLoc dl(N); 9944 SDValue Chain; 9945 SDValue Base; 9946 MachineMemOperand *MMO; 9947 9948 switch (N->getOpcode()) { 9949 default: 9950 llvm_unreachable("Unexpected opcode for little endian VSX load"); 9951 case ISD::LOAD: { 9952 LoadSDNode *LD = cast<LoadSDNode>(N); 9953 Chain = LD->getChain(); 9954 Base = LD->getBasePtr(); 9955 MMO = LD->getMemOperand(); 9956 // If the MMO suggests this isn't a load of a full vector, leave 9957 // things alone. For a built-in, we have to make the change for 9958 // correctness, so if there is a size problem that will be a bug. 9959 if (MMO->getSize() < 16) 9960 return SDValue(); 9961 break; 9962 } 9963 case ISD::INTRINSIC_W_CHAIN: { 9964 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N); 9965 Chain = Intrin->getChain(); 9966 // Similarly to the store case below, Intrin->getBasePtr() doesn't get 9967 // us what we want. Get operand 2 instead. 9968 Base = Intrin->getOperand(2); 9969 MMO = Intrin->getMemOperand(); 9970 break; 9971 } 9972 } 9973 9974 MVT VecTy = N->getValueType(0).getSimpleVT(); 9975 SDValue LoadOps[] = { Chain, Base }; 9976 SDValue Load = DAG.getMemIntrinsicNode(PPCISD::LXVD2X, dl, 9977 DAG.getVTList(VecTy, MVT::Other), 9978 LoadOps, VecTy, MMO); 9979 DCI.AddToWorklist(Load.getNode()); 9980 Chain = Load.getValue(1); 9981 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl, 9982 DAG.getVTList(VecTy, MVT::Other), Chain, Load); 9983 DCI.AddToWorklist(Swap.getNode()); 9984 return Swap; 9985 } 9986 9987 // expandVSXStoreForLE - Convert VSX stores (which may be intrinsics for 9988 // builtins) into stores with swaps. 9989 SDValue PPCTargetLowering::expandVSXStoreForLE(SDNode *N, 9990 DAGCombinerInfo &DCI) const { 9991 SelectionDAG &DAG = DCI.DAG; 9992 SDLoc dl(N); 9993 SDValue Chain; 9994 SDValue Base; 9995 unsigned SrcOpnd; 9996 MachineMemOperand *MMO; 9997 9998 switch (N->getOpcode()) { 9999 default: 10000 llvm_unreachable("Unexpected opcode for little endian VSX store"); 10001 case ISD::STORE: { 10002 StoreSDNode *ST = cast<StoreSDNode>(N); 10003 Chain = ST->getChain(); 10004 Base = ST->getBasePtr(); 10005 MMO = ST->getMemOperand(); 10006 SrcOpnd = 1; 10007 // If the MMO suggests this isn't a store of a full vector, leave 10008 // things alone. For a built-in, we have to make the change for 10009 // correctness, so if there is a size problem that will be a bug. 10010 if (MMO->getSize() < 16) 10011 return SDValue(); 10012 break; 10013 } 10014 case ISD::INTRINSIC_VOID: { 10015 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N); 10016 Chain = Intrin->getChain(); 10017 // Intrin->getBasePtr() oddly does not get what we want. 10018 Base = Intrin->getOperand(3); 10019 MMO = Intrin->getMemOperand(); 10020 SrcOpnd = 2; 10021 break; 10022 } 10023 } 10024 10025 SDValue Src = N->getOperand(SrcOpnd); 10026 MVT VecTy = Src.getValueType().getSimpleVT(); 10027 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl, 10028 DAG.getVTList(VecTy, MVT::Other), Chain, Src); 10029 DCI.AddToWorklist(Swap.getNode()); 10030 Chain = Swap.getValue(1); 10031 SDValue StoreOps[] = { Chain, Swap, Base }; 10032 SDValue Store = DAG.getMemIntrinsicNode(PPCISD::STXVD2X, dl, 10033 DAG.getVTList(MVT::Other), 10034 StoreOps, VecTy, MMO); 10035 DCI.AddToWorklist(Store.getNode()); 10036 return Store; 10037 } 10038 10039 SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N, 10040 DAGCombinerInfo &DCI) const { 10041 SelectionDAG &DAG = DCI.DAG; 10042 SDLoc dl(N); 10043 switch (N->getOpcode()) { 10044 default: break; 10045 case PPCISD::SHL: 10046 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) { 10047 if (C->isNullValue()) // 0 << V -> 0. 10048 return N->getOperand(0); 10049 } 10050 break; 10051 case PPCISD::SRL: 10052 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) { 10053 if (C->isNullValue()) // 0 >>u V -> 0. 10054 return N->getOperand(0); 10055 } 10056 break; 10057 case PPCISD::SRA: 10058 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) { 10059 if (C->isNullValue() || // 0 >>s V -> 0. 10060 C->isAllOnesValue()) // -1 >>s V -> -1. 10061 return N->getOperand(0); 10062 } 10063 break; 10064 case ISD::SIGN_EXTEND: 10065 case ISD::ZERO_EXTEND: 10066 case ISD::ANY_EXTEND: 10067 return DAGCombineExtBoolTrunc(N, DCI); 10068 case ISD::TRUNCATE: 10069 case ISD::SETCC: 10070 case ISD::SELECT_CC: 10071 return DAGCombineTruncBoolExt(N, DCI); 10072 case ISD::SINT_TO_FP: 10073 case ISD::UINT_TO_FP: 10074 return combineFPToIntToFP(N, DCI); 10075 case ISD::STORE: { 10076 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)). 10077 if (Subtarget.hasSTFIWX() && !cast<StoreSDNode>(N)->isTruncatingStore() && 10078 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT && 10079 N->getOperand(1).getValueType() == MVT::i32 && 10080 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) { 10081 SDValue Val = N->getOperand(1).getOperand(0); 10082 if (Val.getValueType() == MVT::f32) { 10083 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val); 10084 DCI.AddToWorklist(Val.getNode()); 10085 } 10086 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val); 10087 DCI.AddToWorklist(Val.getNode()); 10088 10089 SDValue Ops[] = { 10090 N->getOperand(0), Val, N->getOperand(2), 10091 DAG.getValueType(N->getOperand(1).getValueType()) 10092 }; 10093 10094 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl, 10095 DAG.getVTList(MVT::Other), Ops, 10096 cast<StoreSDNode>(N)->getMemoryVT(), 10097 cast<StoreSDNode>(N)->getMemOperand()); 10098 DCI.AddToWorklist(Val.getNode()); 10099 return Val; 10100 } 10101 10102 // Turn STORE (BSWAP) -> sthbrx/stwbrx. 10103 if (cast<StoreSDNode>(N)->isUnindexed() && 10104 N->getOperand(1).getOpcode() == ISD::BSWAP && 10105 N->getOperand(1).getNode()->hasOneUse() && 10106 (N->getOperand(1).getValueType() == MVT::i32 || 10107 N->getOperand(1).getValueType() == MVT::i16 || 10108 (Subtarget.hasLDBRX() && Subtarget.isPPC64() && 10109 N->getOperand(1).getValueType() == MVT::i64))) { 10110 SDValue BSwapOp = N->getOperand(1).getOperand(0); 10111 // Do an any-extend to 32-bits if this is a half-word input. 10112 if (BSwapOp.getValueType() == MVT::i16) 10113 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp); 10114 10115 SDValue Ops[] = { 10116 N->getOperand(0), BSwapOp, N->getOperand(2), 10117 DAG.getValueType(N->getOperand(1).getValueType()) 10118 }; 10119 return 10120 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other), 10121 Ops, cast<StoreSDNode>(N)->getMemoryVT(), 10122 cast<StoreSDNode>(N)->getMemOperand()); 10123 } 10124 10125 // For little endian, VSX stores require generating xxswapd/lxvd2x. 10126 EVT VT = N->getOperand(1).getValueType(); 10127 if (VT.isSimple()) { 10128 MVT StoreVT = VT.getSimpleVT(); 10129 if (Subtarget.hasVSX() && Subtarget.isLittleEndian() && 10130 (StoreVT == MVT::v2f64 || StoreVT == MVT::v2i64 || 10131 StoreVT == MVT::v4f32 || StoreVT == MVT::v4i32)) 10132 return expandVSXStoreForLE(N, DCI); 10133 } 10134 break; 10135 } 10136 case ISD::LOAD: { 10137 LoadSDNode *LD = cast<LoadSDNode>(N); 10138 EVT VT = LD->getValueType(0); 10139 10140 // For little endian, VSX loads require generating lxvd2x/xxswapd. 10141 if (VT.isSimple()) { 10142 MVT LoadVT = VT.getSimpleVT(); 10143 if (Subtarget.hasVSX() && Subtarget.isLittleEndian() && 10144 (LoadVT == MVT::v2f64 || LoadVT == MVT::v2i64 || 10145 LoadVT == MVT::v4f32 || LoadVT == MVT::v4i32)) 10146 return expandVSXLoadForLE(N, DCI); 10147 } 10148 10149 EVT MemVT = LD->getMemoryVT(); 10150 Type *Ty = MemVT.getTypeForEVT(*DAG.getContext()); 10151 unsigned ABIAlignment = DAG.getDataLayout().getABITypeAlignment(Ty); 10152 Type *STy = MemVT.getScalarType().getTypeForEVT(*DAG.getContext()); 10153 unsigned ScalarABIAlignment = DAG.getDataLayout().getABITypeAlignment(STy); 10154 if (LD->isUnindexed() && VT.isVector() && 10155 ((Subtarget.hasAltivec() && ISD::isNON_EXTLoad(N) && 10156 // P8 and later hardware should just use LOAD. 10157 !Subtarget.hasP8Vector() && (VT == MVT::v16i8 || VT == MVT::v8i16 || 10158 VT == MVT::v4i32 || VT == MVT::v4f32)) || 10159 (Subtarget.hasQPX() && (VT == MVT::v4f64 || VT == MVT::v4f32) && 10160 LD->getAlignment() >= ScalarABIAlignment)) && 10161 LD->getAlignment() < ABIAlignment) { 10162 // This is a type-legal unaligned Altivec or QPX load. 10163 SDValue Chain = LD->getChain(); 10164 SDValue Ptr = LD->getBasePtr(); 10165 bool isLittleEndian = Subtarget.isLittleEndian(); 10166 10167 // This implements the loading of unaligned vectors as described in 10168 // the venerable Apple Velocity Engine overview. Specifically: 10169 // https://developer.apple.com/hardwaredrivers/ve/alignment.html 10170 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html 10171 // 10172 // The general idea is to expand a sequence of one or more unaligned 10173 // loads into an alignment-based permutation-control instruction (lvsl 10174 // or lvsr), a series of regular vector loads (which always truncate 10175 // their input address to an aligned address), and a series of 10176 // permutations. The results of these permutations are the requested 10177 // loaded values. The trick is that the last "extra" load is not taken 10178 // from the address you might suspect (sizeof(vector) bytes after the 10179 // last requested load), but rather sizeof(vector) - 1 bytes after the 10180 // last requested vector. The point of this is to avoid a page fault if 10181 // the base address happened to be aligned. This works because if the 10182 // base address is aligned, then adding less than a full vector length 10183 // will cause the last vector in the sequence to be (re)loaded. 10184 // Otherwise, the next vector will be fetched as you might suspect was 10185 // necessary. 10186 10187 // We might be able to reuse the permutation generation from 10188 // a different base address offset from this one by an aligned amount. 10189 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this 10190 // optimization later. 10191 Intrinsic::ID Intr, IntrLD, IntrPerm; 10192 MVT PermCntlTy, PermTy, LDTy; 10193 if (Subtarget.hasAltivec()) { 10194 Intr = isLittleEndian ? Intrinsic::ppc_altivec_lvsr : 10195 Intrinsic::ppc_altivec_lvsl; 10196 IntrLD = Intrinsic::ppc_altivec_lvx; 10197 IntrPerm = Intrinsic::ppc_altivec_vperm; 10198 PermCntlTy = MVT::v16i8; 10199 PermTy = MVT::v4i32; 10200 LDTy = MVT::v4i32; 10201 } else { 10202 Intr = MemVT == MVT::v4f64 ? Intrinsic::ppc_qpx_qvlpcld : 10203 Intrinsic::ppc_qpx_qvlpcls; 10204 IntrLD = MemVT == MVT::v4f64 ? Intrinsic::ppc_qpx_qvlfd : 10205 Intrinsic::ppc_qpx_qvlfs; 10206 IntrPerm = Intrinsic::ppc_qpx_qvfperm; 10207 PermCntlTy = MVT::v4f64; 10208 PermTy = MVT::v4f64; 10209 LDTy = MemVT.getSimpleVT(); 10210 } 10211 10212 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, PermCntlTy); 10213 10214 // Create the new MMO for the new base load. It is like the original MMO, 10215 // but represents an area in memory almost twice the vector size centered 10216 // on the original address. If the address is unaligned, we might start 10217 // reading up to (sizeof(vector)-1) bytes below the address of the 10218 // original unaligned load. 10219 MachineFunction &MF = DAG.getMachineFunction(); 10220 MachineMemOperand *BaseMMO = 10221 MF.getMachineMemOperand(LD->getMemOperand(), -MemVT.getStoreSize()+1, 10222 2*MemVT.getStoreSize()-1); 10223 10224 // Create the new base load. 10225 SDValue LDXIntID = 10226 DAG.getTargetConstant(IntrLD, dl, getPointerTy(MF.getDataLayout())); 10227 SDValue BaseLoadOps[] = { Chain, LDXIntID, Ptr }; 10228 SDValue BaseLoad = 10229 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl, 10230 DAG.getVTList(PermTy, MVT::Other), 10231 BaseLoadOps, LDTy, BaseMMO); 10232 10233 // Note that the value of IncOffset (which is provided to the next 10234 // load's pointer info offset value, and thus used to calculate the 10235 // alignment), and the value of IncValue (which is actually used to 10236 // increment the pointer value) are different! This is because we 10237 // require the next load to appear to be aligned, even though it 10238 // is actually offset from the base pointer by a lesser amount. 10239 int IncOffset = VT.getSizeInBits() / 8; 10240 int IncValue = IncOffset; 10241 10242 // Walk (both up and down) the chain looking for another load at the real 10243 // (aligned) offset (the alignment of the other load does not matter in 10244 // this case). If found, then do not use the offset reduction trick, as 10245 // that will prevent the loads from being later combined (as they would 10246 // otherwise be duplicates). 10247 if (!findConsecutiveLoad(LD, DAG)) 10248 --IncValue; 10249 10250 SDValue Increment = 10251 DAG.getConstant(IncValue, dl, getPointerTy(MF.getDataLayout())); 10252 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment); 10253 10254 MachineMemOperand *ExtraMMO = 10255 MF.getMachineMemOperand(LD->getMemOperand(), 10256 1, 2*MemVT.getStoreSize()-1); 10257 SDValue ExtraLoadOps[] = { Chain, LDXIntID, Ptr }; 10258 SDValue ExtraLoad = 10259 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl, 10260 DAG.getVTList(PermTy, MVT::Other), 10261 ExtraLoadOps, LDTy, ExtraMMO); 10262 10263 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 10264 BaseLoad.getValue(1), ExtraLoad.getValue(1)); 10265 10266 // Because vperm has a big-endian bias, we must reverse the order 10267 // of the input vectors and complement the permute control vector 10268 // when generating little endian code. We have already handled the 10269 // latter by using lvsr instead of lvsl, so just reverse BaseLoad 10270 // and ExtraLoad here. 10271 SDValue Perm; 10272 if (isLittleEndian) 10273 Perm = BuildIntrinsicOp(IntrPerm, 10274 ExtraLoad, BaseLoad, PermCntl, DAG, dl); 10275 else 10276 Perm = BuildIntrinsicOp(IntrPerm, 10277 BaseLoad, ExtraLoad, PermCntl, DAG, dl); 10278 10279 if (VT != PermTy) 10280 Perm = Subtarget.hasAltivec() ? 10281 DAG.getNode(ISD::BITCAST, dl, VT, Perm) : 10282 DAG.getNode(ISD::FP_ROUND, dl, VT, Perm, // QPX 10283 DAG.getTargetConstant(1, dl, MVT::i64)); 10284 // second argument is 1 because this rounding 10285 // is always exact. 10286 10287 // The output of the permutation is our loaded result, the TokenFactor is 10288 // our new chain. 10289 DCI.CombineTo(N, Perm, TF); 10290 return SDValue(N, 0); 10291 } 10292 } 10293 break; 10294 case ISD::INTRINSIC_WO_CHAIN: { 10295 bool isLittleEndian = Subtarget.isLittleEndian(); 10296 unsigned IID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue(); 10297 Intrinsic::ID Intr = (isLittleEndian ? Intrinsic::ppc_altivec_lvsr 10298 : Intrinsic::ppc_altivec_lvsl); 10299 if ((IID == Intr || 10300 IID == Intrinsic::ppc_qpx_qvlpcld || 10301 IID == Intrinsic::ppc_qpx_qvlpcls) && 10302 N->getOperand(1)->getOpcode() == ISD::ADD) { 10303 SDValue Add = N->getOperand(1); 10304 10305 int Bits = IID == Intrinsic::ppc_qpx_qvlpcld ? 10306 5 /* 32 byte alignment */ : 4 /* 16 byte alignment */; 10307 10308 if (DAG.MaskedValueIsZero( 10309 Add->getOperand(1), 10310 APInt::getAllOnesValue(Bits /* alignment */) 10311 .zext( 10312 Add.getValueType().getScalarType().getSizeInBits()))) { 10313 SDNode *BasePtr = Add->getOperand(0).getNode(); 10314 for (SDNode::use_iterator UI = BasePtr->use_begin(), 10315 UE = BasePtr->use_end(); 10316 UI != UE; ++UI) { 10317 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN && 10318 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() == IID) { 10319 // We've found another LVSL/LVSR, and this address is an aligned 10320 // multiple of that one. The results will be the same, so use the 10321 // one we've just found instead. 10322 10323 return SDValue(*UI, 0); 10324 } 10325 } 10326 } 10327 10328 if (isa<ConstantSDNode>(Add->getOperand(1))) { 10329 SDNode *BasePtr = Add->getOperand(0).getNode(); 10330 for (SDNode::use_iterator UI = BasePtr->use_begin(), 10331 UE = BasePtr->use_end(); UI != UE; ++UI) { 10332 if (UI->getOpcode() == ISD::ADD && 10333 isa<ConstantSDNode>(UI->getOperand(1)) && 10334 (cast<ConstantSDNode>(Add->getOperand(1))->getZExtValue() - 10335 cast<ConstantSDNode>(UI->getOperand(1))->getZExtValue()) % 10336 (1ULL << Bits) == 0) { 10337 SDNode *OtherAdd = *UI; 10338 for (SDNode::use_iterator VI = OtherAdd->use_begin(), 10339 VE = OtherAdd->use_end(); VI != VE; ++VI) { 10340 if (VI->getOpcode() == ISD::INTRINSIC_WO_CHAIN && 10341 cast<ConstantSDNode>(VI->getOperand(0))->getZExtValue() == IID) { 10342 return SDValue(*VI, 0); 10343 } 10344 } 10345 } 10346 } 10347 } 10348 } 10349 } 10350 10351 break; 10352 case ISD::INTRINSIC_W_CHAIN: { 10353 // For little endian, VSX loads require generating lxvd2x/xxswapd. 10354 if (Subtarget.hasVSX() && Subtarget.isLittleEndian()) { 10355 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) { 10356 default: 10357 break; 10358 case Intrinsic::ppc_vsx_lxvw4x: 10359 case Intrinsic::ppc_vsx_lxvd2x: 10360 return expandVSXLoadForLE(N, DCI); 10361 } 10362 } 10363 break; 10364 } 10365 case ISD::INTRINSIC_VOID: { 10366 // For little endian, VSX stores require generating xxswapd/stxvd2x. 10367 if (Subtarget.hasVSX() && Subtarget.isLittleEndian()) { 10368 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) { 10369 default: 10370 break; 10371 case Intrinsic::ppc_vsx_stxvw4x: 10372 case Intrinsic::ppc_vsx_stxvd2x: 10373 return expandVSXStoreForLE(N, DCI); 10374 } 10375 } 10376 break; 10377 } 10378 case ISD::BSWAP: 10379 // Turn BSWAP (LOAD) -> lhbrx/lwbrx. 10380 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) && 10381 N->getOperand(0).hasOneUse() && 10382 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 || 10383 (Subtarget.hasLDBRX() && Subtarget.isPPC64() && 10384 N->getValueType(0) == MVT::i64))) { 10385 SDValue Load = N->getOperand(0); 10386 LoadSDNode *LD = cast<LoadSDNode>(Load); 10387 // Create the byte-swapping load. 10388 SDValue Ops[] = { 10389 LD->getChain(), // Chain 10390 LD->getBasePtr(), // Ptr 10391 DAG.getValueType(N->getValueType(0)) // VT 10392 }; 10393 SDValue BSLoad = 10394 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl, 10395 DAG.getVTList(N->getValueType(0) == MVT::i64 ? 10396 MVT::i64 : MVT::i32, MVT::Other), 10397 Ops, LD->getMemoryVT(), LD->getMemOperand()); 10398 10399 // If this is an i16 load, insert the truncate. 10400 SDValue ResVal = BSLoad; 10401 if (N->getValueType(0) == MVT::i16) 10402 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad); 10403 10404 // First, combine the bswap away. This makes the value produced by the 10405 // load dead. 10406 DCI.CombineTo(N, ResVal); 10407 10408 // Next, combine the load away, we give it a bogus result value but a real 10409 // chain result. The result value is dead because the bswap is dead. 10410 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1)); 10411 10412 // Return N so it doesn't get rechecked! 10413 return SDValue(N, 0); 10414 } 10415 10416 break; 10417 case PPCISD::VCMP: { 10418 // If a VCMPo node already exists with exactly the same operands as this 10419 // node, use its result instead of this node (VCMPo computes both a CR6 and 10420 // a normal output). 10421 // 10422 if (!N->getOperand(0).hasOneUse() && 10423 !N->getOperand(1).hasOneUse() && 10424 !N->getOperand(2).hasOneUse()) { 10425 10426 // Scan all of the users of the LHS, looking for VCMPo's that match. 10427 SDNode *VCMPoNode = nullptr; 10428 10429 SDNode *LHSN = N->getOperand(0).getNode(); 10430 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end(); 10431 UI != E; ++UI) 10432 if (UI->getOpcode() == PPCISD::VCMPo && 10433 UI->getOperand(1) == N->getOperand(1) && 10434 UI->getOperand(2) == N->getOperand(2) && 10435 UI->getOperand(0) == N->getOperand(0)) { 10436 VCMPoNode = *UI; 10437 break; 10438 } 10439 10440 // If there is no VCMPo node, or if the flag value has a single use, don't 10441 // transform this. 10442 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1)) 10443 break; 10444 10445 // Look at the (necessarily single) use of the flag value. If it has a 10446 // chain, this transformation is more complex. Note that multiple things 10447 // could use the value result, which we should ignore. 10448 SDNode *FlagUser = nullptr; 10449 for (SDNode::use_iterator UI = VCMPoNode->use_begin(); 10450 FlagUser == nullptr; ++UI) { 10451 assert(UI != VCMPoNode->use_end() && "Didn't find user!"); 10452 SDNode *User = *UI; 10453 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) { 10454 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) { 10455 FlagUser = User; 10456 break; 10457 } 10458 } 10459 } 10460 10461 // If the user is a MFOCRF instruction, we know this is safe. 10462 // Otherwise we give up for right now. 10463 if (FlagUser->getOpcode() == PPCISD::MFOCRF) 10464 return SDValue(VCMPoNode, 0); 10465 } 10466 break; 10467 } 10468 case ISD::BRCOND: { 10469 SDValue Cond = N->getOperand(1); 10470 SDValue Target = N->getOperand(2); 10471 10472 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN && 10473 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() == 10474 Intrinsic::ppc_is_decremented_ctr_nonzero) { 10475 10476 // We now need to make the intrinsic dead (it cannot be instruction 10477 // selected). 10478 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0)); 10479 assert(Cond.getNode()->hasOneUse() && 10480 "Counter decrement has more than one use"); 10481 10482 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other, 10483 N->getOperand(0), Target); 10484 } 10485 } 10486 break; 10487 case ISD::BR_CC: { 10488 // If this is a branch on an altivec predicate comparison, lower this so 10489 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This 10490 // lowering is done pre-legalize, because the legalizer lowers the predicate 10491 // compare down to code that is difficult to reassemble. 10492 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get(); 10493 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3); 10494 10495 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero 10496 // value. If so, pass-through the AND to get to the intrinsic. 10497 if (LHS.getOpcode() == ISD::AND && 10498 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN && 10499 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() == 10500 Intrinsic::ppc_is_decremented_ctr_nonzero && 10501 isa<ConstantSDNode>(LHS.getOperand(1)) && 10502 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()-> 10503 isZero()) 10504 LHS = LHS.getOperand(0); 10505 10506 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN && 10507 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() == 10508 Intrinsic::ppc_is_decremented_ctr_nonzero && 10509 isa<ConstantSDNode>(RHS)) { 10510 assert((CC == ISD::SETEQ || CC == ISD::SETNE) && 10511 "Counter decrement comparison is not EQ or NE"); 10512 10513 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue(); 10514 bool isBDNZ = (CC == ISD::SETEQ && Val) || 10515 (CC == ISD::SETNE && !Val); 10516 10517 // We now need to make the intrinsic dead (it cannot be instruction 10518 // selected). 10519 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0)); 10520 assert(LHS.getNode()->hasOneUse() && 10521 "Counter decrement has more than one use"); 10522 10523 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other, 10524 N->getOperand(0), N->getOperand(4)); 10525 } 10526 10527 int CompareOpc; 10528 bool isDot; 10529 10530 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN && 10531 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) && 10532 getAltivecCompareInfo(LHS, CompareOpc, isDot, Subtarget)) { 10533 assert(isDot && "Can't compare against a vector result!"); 10534 10535 // If this is a comparison against something other than 0/1, then we know 10536 // that the condition is never/always true. 10537 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue(); 10538 if (Val != 0 && Val != 1) { 10539 if (CC == ISD::SETEQ) // Cond never true, remove branch. 10540 return N->getOperand(0); 10541 // Always !=, turn it into an unconditional branch. 10542 return DAG.getNode(ISD::BR, dl, MVT::Other, 10543 N->getOperand(0), N->getOperand(4)); 10544 } 10545 10546 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0); 10547 10548 // Create the PPCISD altivec 'dot' comparison node. 10549 SDValue Ops[] = { 10550 LHS.getOperand(2), // LHS of compare 10551 LHS.getOperand(3), // RHS of compare 10552 DAG.getConstant(CompareOpc, dl, MVT::i32) 10553 }; 10554 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue }; 10555 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops); 10556 10557 // Unpack the result based on how the target uses it. 10558 PPC::Predicate CompOpc; 10559 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) { 10560 default: // Can't happen, don't crash on invalid number though. 10561 case 0: // Branch on the value of the EQ bit of CR6. 10562 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE; 10563 break; 10564 case 1: // Branch on the inverted value of the EQ bit of CR6. 10565 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ; 10566 break; 10567 case 2: // Branch on the value of the LT bit of CR6. 10568 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE; 10569 break; 10570 case 3: // Branch on the inverted value of the LT bit of CR6. 10571 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT; 10572 break; 10573 } 10574 10575 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0), 10576 DAG.getConstant(CompOpc, dl, MVT::i32), 10577 DAG.getRegister(PPC::CR6, MVT::i32), 10578 N->getOperand(4), CompNode.getValue(1)); 10579 } 10580 break; 10581 } 10582 } 10583 10584 return SDValue(); 10585 } 10586 10587 SDValue 10588 PPCTargetLowering::BuildSDIVPow2(SDNode *N, const APInt &Divisor, 10589 SelectionDAG &DAG, 10590 std::vector<SDNode *> *Created) const { 10591 // fold (sdiv X, pow2) 10592 EVT VT = N->getValueType(0); 10593 if (VT == MVT::i64 && !Subtarget.isPPC64()) 10594 return SDValue(); 10595 if ((VT != MVT::i32 && VT != MVT::i64) || 10596 !(Divisor.isPowerOf2() || (-Divisor).isPowerOf2())) 10597 return SDValue(); 10598 10599 SDLoc DL(N); 10600 SDValue N0 = N->getOperand(0); 10601 10602 bool IsNegPow2 = (-Divisor).isPowerOf2(); 10603 unsigned Lg2 = (IsNegPow2 ? -Divisor : Divisor).countTrailingZeros(); 10604 SDValue ShiftAmt = DAG.getConstant(Lg2, DL, VT); 10605 10606 SDValue Op = DAG.getNode(PPCISD::SRA_ADDZE, DL, VT, N0, ShiftAmt); 10607 if (Created) 10608 Created->push_back(Op.getNode()); 10609 10610 if (IsNegPow2) { 10611 Op = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT), Op); 10612 if (Created) 10613 Created->push_back(Op.getNode()); 10614 } 10615 10616 return Op; 10617 } 10618 10619 //===----------------------------------------------------------------------===// 10620 // Inline Assembly Support 10621 //===----------------------------------------------------------------------===// 10622 10623 void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op, 10624 APInt &KnownZero, 10625 APInt &KnownOne, 10626 const SelectionDAG &DAG, 10627 unsigned Depth) const { 10628 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0); 10629 switch (Op.getOpcode()) { 10630 default: break; 10631 case PPCISD::LBRX: { 10632 // lhbrx is known to have the top bits cleared out. 10633 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16) 10634 KnownZero = 0xFFFF0000; 10635 break; 10636 } 10637 case ISD::INTRINSIC_WO_CHAIN: { 10638 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) { 10639 default: break; 10640 case Intrinsic::ppc_altivec_vcmpbfp_p: 10641 case Intrinsic::ppc_altivec_vcmpeqfp_p: 10642 case Intrinsic::ppc_altivec_vcmpequb_p: 10643 case Intrinsic::ppc_altivec_vcmpequh_p: 10644 case Intrinsic::ppc_altivec_vcmpequw_p: 10645 case Intrinsic::ppc_altivec_vcmpequd_p: 10646 case Intrinsic::ppc_altivec_vcmpgefp_p: 10647 case Intrinsic::ppc_altivec_vcmpgtfp_p: 10648 case Intrinsic::ppc_altivec_vcmpgtsb_p: 10649 case Intrinsic::ppc_altivec_vcmpgtsh_p: 10650 case Intrinsic::ppc_altivec_vcmpgtsw_p: 10651 case Intrinsic::ppc_altivec_vcmpgtsd_p: 10652 case Intrinsic::ppc_altivec_vcmpgtub_p: 10653 case Intrinsic::ppc_altivec_vcmpgtuh_p: 10654 case Intrinsic::ppc_altivec_vcmpgtuw_p: 10655 case Intrinsic::ppc_altivec_vcmpgtud_p: 10656 KnownZero = ~1U; // All bits but the low one are known to be zero. 10657 break; 10658 } 10659 } 10660 } 10661 } 10662 10663 unsigned PPCTargetLowering::getPrefLoopAlignment(MachineLoop *ML) const { 10664 switch (Subtarget.getDarwinDirective()) { 10665 default: break; 10666 case PPC::DIR_970: 10667 case PPC::DIR_PWR4: 10668 case PPC::DIR_PWR5: 10669 case PPC::DIR_PWR5X: 10670 case PPC::DIR_PWR6: 10671 case PPC::DIR_PWR6X: 10672 case PPC::DIR_PWR7: 10673 case PPC::DIR_PWR8: { 10674 if (!ML) 10675 break; 10676 10677 const PPCInstrInfo *TII = Subtarget.getInstrInfo(); 10678 10679 // For small loops (between 5 and 8 instructions), align to a 32-byte 10680 // boundary so that the entire loop fits in one instruction-cache line. 10681 uint64_t LoopSize = 0; 10682 for (auto I = ML->block_begin(), IE = ML->block_end(); I != IE; ++I) 10683 for (auto J = (*I)->begin(), JE = (*I)->end(); J != JE; ++J) 10684 LoopSize += TII->GetInstSizeInBytes(J); 10685 10686 if (LoopSize > 16 && LoopSize <= 32) 10687 return 5; 10688 10689 break; 10690 } 10691 } 10692 10693 return TargetLowering::getPrefLoopAlignment(ML); 10694 } 10695 10696 /// getConstraintType - Given a constraint, return the type of 10697 /// constraint it is for this target. 10698 PPCTargetLowering::ConstraintType 10699 PPCTargetLowering::getConstraintType(StringRef Constraint) const { 10700 if (Constraint.size() == 1) { 10701 switch (Constraint[0]) { 10702 default: break; 10703 case 'b': 10704 case 'r': 10705 case 'f': 10706 case 'v': 10707 case 'y': 10708 return C_RegisterClass; 10709 case 'Z': 10710 // FIXME: While Z does indicate a memory constraint, it specifically 10711 // indicates an r+r address (used in conjunction with the 'y' modifier 10712 // in the replacement string). Currently, we're forcing the base 10713 // register to be r0 in the asm printer (which is interpreted as zero) 10714 // and forming the complete address in the second register. This is 10715 // suboptimal. 10716 return C_Memory; 10717 } 10718 } else if (Constraint == "wc") { // individual CR bits. 10719 return C_RegisterClass; 10720 } else if (Constraint == "wa" || Constraint == "wd" || 10721 Constraint == "wf" || Constraint == "ws") { 10722 return C_RegisterClass; // VSX registers. 10723 } 10724 return TargetLowering::getConstraintType(Constraint); 10725 } 10726 10727 /// Examine constraint type and operand type and determine a weight value. 10728 /// This object must already have been set up with the operand type 10729 /// and the current alternative constraint selected. 10730 TargetLowering::ConstraintWeight 10731 PPCTargetLowering::getSingleConstraintMatchWeight( 10732 AsmOperandInfo &info, const char *constraint) const { 10733 ConstraintWeight weight = CW_Invalid; 10734 Value *CallOperandVal = info.CallOperandVal; 10735 // If we don't have a value, we can't do a match, 10736 // but allow it at the lowest weight. 10737 if (!CallOperandVal) 10738 return CW_Default; 10739 Type *type = CallOperandVal->getType(); 10740 10741 // Look at the constraint type. 10742 if (StringRef(constraint) == "wc" && type->isIntegerTy(1)) 10743 return CW_Register; // an individual CR bit. 10744 else if ((StringRef(constraint) == "wa" || 10745 StringRef(constraint) == "wd" || 10746 StringRef(constraint) == "wf") && 10747 type->isVectorTy()) 10748 return CW_Register; 10749 else if (StringRef(constraint) == "ws" && type->isDoubleTy()) 10750 return CW_Register; 10751 10752 switch (*constraint) { 10753 default: 10754 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint); 10755 break; 10756 case 'b': 10757 if (type->isIntegerTy()) 10758 weight = CW_Register; 10759 break; 10760 case 'f': 10761 if (type->isFloatTy()) 10762 weight = CW_Register; 10763 break; 10764 case 'd': 10765 if (type->isDoubleTy()) 10766 weight = CW_Register; 10767 break; 10768 case 'v': 10769 if (type->isVectorTy()) 10770 weight = CW_Register; 10771 break; 10772 case 'y': 10773 weight = CW_Register; 10774 break; 10775 case 'Z': 10776 weight = CW_Memory; 10777 break; 10778 } 10779 return weight; 10780 } 10781 10782 std::pair<unsigned, const TargetRegisterClass *> 10783 PPCTargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI, 10784 StringRef Constraint, 10785 MVT VT) const { 10786 if (Constraint.size() == 1) { 10787 // GCC RS6000 Constraint Letters 10788 switch (Constraint[0]) { 10789 case 'b': // R1-R31 10790 if (VT == MVT::i64 && Subtarget.isPPC64()) 10791 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass); 10792 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass); 10793 case 'r': // R0-R31 10794 if (VT == MVT::i64 && Subtarget.isPPC64()) 10795 return std::make_pair(0U, &PPC::G8RCRegClass); 10796 return std::make_pair(0U, &PPC::GPRCRegClass); 10797 case 'f': 10798 if (VT == MVT::f32 || VT == MVT::i32) 10799 return std::make_pair(0U, &PPC::F4RCRegClass); 10800 if (VT == MVT::f64 || VT == MVT::i64) 10801 return std::make_pair(0U, &PPC::F8RCRegClass); 10802 if (VT == MVT::v4f64 && Subtarget.hasQPX()) 10803 return std::make_pair(0U, &PPC::QFRCRegClass); 10804 if (VT == MVT::v4f32 && Subtarget.hasQPX()) 10805 return std::make_pair(0U, &PPC::QSRCRegClass); 10806 break; 10807 case 'v': 10808 if (VT == MVT::v4f64 && Subtarget.hasQPX()) 10809 return std::make_pair(0U, &PPC::QFRCRegClass); 10810 if (VT == MVT::v4f32 && Subtarget.hasQPX()) 10811 return std::make_pair(0U, &PPC::QSRCRegClass); 10812 return std::make_pair(0U, &PPC::VRRCRegClass); 10813 case 'y': // crrc 10814 return std::make_pair(0U, &PPC::CRRCRegClass); 10815 } 10816 } else if (Constraint == "wc") { // an individual CR bit. 10817 return std::make_pair(0U, &PPC::CRBITRCRegClass); 10818 } else if (Constraint == "wa" || Constraint == "wd" || 10819 Constraint == "wf") { 10820 return std::make_pair(0U, &PPC::VSRCRegClass); 10821 } else if (Constraint == "ws") { 10822 if (VT == MVT::f32) 10823 return std::make_pair(0U, &PPC::VSSRCRegClass); 10824 else 10825 return std::make_pair(0U, &PPC::VSFRCRegClass); 10826 } 10827 10828 std::pair<unsigned, const TargetRegisterClass *> R = 10829 TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT); 10830 10831 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers 10832 // (which we call X[0-9]+). If a 64-bit value has been requested, and a 10833 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent 10834 // register. 10835 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use 10836 // the AsmName field from *RegisterInfo.td, then this would not be necessary. 10837 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() && 10838 PPC::GPRCRegClass.contains(R.first)) 10839 return std::make_pair(TRI->getMatchingSuperReg(R.first, 10840 PPC::sub_32, &PPC::G8RCRegClass), 10841 &PPC::G8RCRegClass); 10842 10843 // GCC accepts 'cc' as an alias for 'cr0', and we need to do the same. 10844 if (!R.second && StringRef("{cc}").equals_lower(Constraint)) { 10845 R.first = PPC::CR0; 10846 R.second = &PPC::CRRCRegClass; 10847 } 10848 10849 return R; 10850 } 10851 10852 10853 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops 10854 /// vector. If it is invalid, don't add anything to Ops. 10855 void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, 10856 std::string &Constraint, 10857 std::vector<SDValue>&Ops, 10858 SelectionDAG &DAG) const { 10859 SDValue Result; 10860 10861 // Only support length 1 constraints. 10862 if (Constraint.length() > 1) return; 10863 10864 char Letter = Constraint[0]; 10865 switch (Letter) { 10866 default: break; 10867 case 'I': 10868 case 'J': 10869 case 'K': 10870 case 'L': 10871 case 'M': 10872 case 'N': 10873 case 'O': 10874 case 'P': { 10875 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op); 10876 if (!CST) return; // Must be an immediate to match. 10877 SDLoc dl(Op); 10878 int64_t Value = CST->getSExtValue(); 10879 EVT TCVT = MVT::i64; // All constants taken to be 64 bits so that negative 10880 // numbers are printed as such. 10881 switch (Letter) { 10882 default: llvm_unreachable("Unknown constraint letter!"); 10883 case 'I': // "I" is a signed 16-bit constant. 10884 if (isInt<16>(Value)) 10885 Result = DAG.getTargetConstant(Value, dl, TCVT); 10886 break; 10887 case 'J': // "J" is a constant with only the high-order 16 bits nonzero. 10888 if (isShiftedUInt<16, 16>(Value)) 10889 Result = DAG.getTargetConstant(Value, dl, TCVT); 10890 break; 10891 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits. 10892 if (isShiftedInt<16, 16>(Value)) 10893 Result = DAG.getTargetConstant(Value, dl, TCVT); 10894 break; 10895 case 'K': // "K" is a constant with only the low-order 16 bits nonzero. 10896 if (isUInt<16>(Value)) 10897 Result = DAG.getTargetConstant(Value, dl, TCVT); 10898 break; 10899 case 'M': // "M" is a constant that is greater than 31. 10900 if (Value > 31) 10901 Result = DAG.getTargetConstant(Value, dl, TCVT); 10902 break; 10903 case 'N': // "N" is a positive constant that is an exact power of two. 10904 if (Value > 0 && isPowerOf2_64(Value)) 10905 Result = DAG.getTargetConstant(Value, dl, TCVT); 10906 break; 10907 case 'O': // "O" is the constant zero. 10908 if (Value == 0) 10909 Result = DAG.getTargetConstant(Value, dl, TCVT); 10910 break; 10911 case 'P': // "P" is a constant whose negation is a signed 16-bit constant. 10912 if (isInt<16>(-Value)) 10913 Result = DAG.getTargetConstant(Value, dl, TCVT); 10914 break; 10915 } 10916 break; 10917 } 10918 } 10919 10920 if (Result.getNode()) { 10921 Ops.push_back(Result); 10922 return; 10923 } 10924 10925 // Handle standard constraint letters. 10926 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG); 10927 } 10928 10929 // isLegalAddressingMode - Return true if the addressing mode represented 10930 // by AM is legal for this target, for a load/store of the specified type. 10931 bool PPCTargetLowering::isLegalAddressingMode(const DataLayout &DL, 10932 const AddrMode &AM, Type *Ty, 10933 unsigned AS) const { 10934 // PPC does not allow r+i addressing modes for vectors! 10935 if (Ty->isVectorTy() && AM.BaseOffs != 0) 10936 return false; 10937 10938 // PPC allows a sign-extended 16-bit immediate field. 10939 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1) 10940 return false; 10941 10942 // No global is ever allowed as a base. 10943 if (AM.BaseGV) 10944 return false; 10945 10946 // PPC only support r+r, 10947 switch (AM.Scale) { 10948 case 0: // "r+i" or just "i", depending on HasBaseReg. 10949 break; 10950 case 1: 10951 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed. 10952 return false; 10953 // Otherwise we have r+r or r+i. 10954 break; 10955 case 2: 10956 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed. 10957 return false; 10958 // Allow 2*r as r+r. 10959 break; 10960 default: 10961 // No other scales are supported. 10962 return false; 10963 } 10964 10965 return true; 10966 } 10967 10968 SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, 10969 SelectionDAG &DAG) const { 10970 MachineFunction &MF = DAG.getMachineFunction(); 10971 MachineFrameInfo *MFI = MF.getFrameInfo(); 10972 MFI->setReturnAddressIsTaken(true); 10973 10974 if (verifyReturnAddressArgumentIsConstant(Op, DAG)) 10975 return SDValue(); 10976 10977 SDLoc dl(Op); 10978 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); 10979 10980 // Make sure the function does not optimize away the store of the RA to 10981 // the stack. 10982 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 10983 FuncInfo->setLRStoreRequired(); 10984 bool isPPC64 = Subtarget.isPPC64(); 10985 auto PtrVT = getPointerTy(MF.getDataLayout()); 10986 10987 if (Depth > 0) { 10988 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG); 10989 SDValue Offset = 10990 DAG.getConstant(Subtarget.getFrameLowering()->getReturnSaveOffset(), dl, 10991 isPPC64 ? MVT::i64 : MVT::i32); 10992 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), 10993 DAG.getNode(ISD::ADD, dl, PtrVT, FrameAddr, Offset), 10994 MachinePointerInfo(), false, false, false, 0); 10995 } 10996 10997 // Just load the return address off the stack. 10998 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG); 10999 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), RetAddrFI, 11000 MachinePointerInfo(), false, false, false, 0); 11001 } 11002 11003 SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, 11004 SelectionDAG &DAG) const { 11005 SDLoc dl(Op); 11006 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); 11007 11008 MachineFunction &MF = DAG.getMachineFunction(); 11009 MachineFrameInfo *MFI = MF.getFrameInfo(); 11010 MFI->setFrameAddressIsTaken(true); 11011 11012 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout()); 11013 bool isPPC64 = PtrVT == MVT::i64; 11014 11015 // Naked functions never have a frame pointer, and so we use r1. For all 11016 // other functions, this decision must be delayed until during PEI. 11017 unsigned FrameReg; 11018 if (MF.getFunction()->hasFnAttribute(Attribute::Naked)) 11019 FrameReg = isPPC64 ? PPC::X1 : PPC::R1; 11020 else 11021 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP; 11022 11023 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, 11024 PtrVT); 11025 while (Depth--) 11026 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(), 11027 FrameAddr, MachinePointerInfo(), false, false, 11028 false, 0); 11029 return FrameAddr; 11030 } 11031 11032 // FIXME? Maybe this could be a TableGen attribute on some registers and 11033 // this table could be generated automatically from RegInfo. 11034 unsigned PPCTargetLowering::getRegisterByName(const char* RegName, EVT VT, 11035 SelectionDAG &DAG) const { 11036 bool isPPC64 = Subtarget.isPPC64(); 11037 bool isDarwinABI = Subtarget.isDarwinABI(); 11038 11039 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) || 11040 (!isPPC64 && VT != MVT::i32)) 11041 report_fatal_error("Invalid register global variable type"); 11042 11043 bool is64Bit = isPPC64 && VT == MVT::i64; 11044 unsigned Reg = StringSwitch<unsigned>(RegName) 11045 .Case("r1", is64Bit ? PPC::X1 : PPC::R1) 11046 .Case("r2", (isDarwinABI || isPPC64) ? 0 : PPC::R2) 11047 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 : 11048 (is64Bit ? PPC::X13 : PPC::R13)) 11049 .Default(0); 11050 11051 if (Reg) 11052 return Reg; 11053 report_fatal_error("Invalid register name global variable"); 11054 } 11055 11056 bool 11057 PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const { 11058 // The PowerPC target isn't yet aware of offsets. 11059 return false; 11060 } 11061 11062 bool PPCTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info, 11063 const CallInst &I, 11064 unsigned Intrinsic) const { 11065 11066 switch (Intrinsic) { 11067 case Intrinsic::ppc_qpx_qvlfd: 11068 case Intrinsic::ppc_qpx_qvlfs: 11069 case Intrinsic::ppc_qpx_qvlfcd: 11070 case Intrinsic::ppc_qpx_qvlfcs: 11071 case Intrinsic::ppc_qpx_qvlfiwa: 11072 case Intrinsic::ppc_qpx_qvlfiwz: 11073 case Intrinsic::ppc_altivec_lvx: 11074 case Intrinsic::ppc_altivec_lvxl: 11075 case Intrinsic::ppc_altivec_lvebx: 11076 case Intrinsic::ppc_altivec_lvehx: 11077 case Intrinsic::ppc_altivec_lvewx: 11078 case Intrinsic::ppc_vsx_lxvd2x: 11079 case Intrinsic::ppc_vsx_lxvw4x: { 11080 EVT VT; 11081 switch (Intrinsic) { 11082 case Intrinsic::ppc_altivec_lvebx: 11083 VT = MVT::i8; 11084 break; 11085 case Intrinsic::ppc_altivec_lvehx: 11086 VT = MVT::i16; 11087 break; 11088 case Intrinsic::ppc_altivec_lvewx: 11089 VT = MVT::i32; 11090 break; 11091 case Intrinsic::ppc_vsx_lxvd2x: 11092 VT = MVT::v2f64; 11093 break; 11094 case Intrinsic::ppc_qpx_qvlfd: 11095 VT = MVT::v4f64; 11096 break; 11097 case Intrinsic::ppc_qpx_qvlfs: 11098 VT = MVT::v4f32; 11099 break; 11100 case Intrinsic::ppc_qpx_qvlfcd: 11101 VT = MVT::v2f64; 11102 break; 11103 case Intrinsic::ppc_qpx_qvlfcs: 11104 VT = MVT::v2f32; 11105 break; 11106 default: 11107 VT = MVT::v4i32; 11108 break; 11109 } 11110 11111 Info.opc = ISD::INTRINSIC_W_CHAIN; 11112 Info.memVT = VT; 11113 Info.ptrVal = I.getArgOperand(0); 11114 Info.offset = -VT.getStoreSize()+1; 11115 Info.size = 2*VT.getStoreSize()-1; 11116 Info.align = 1; 11117 Info.vol = false; 11118 Info.readMem = true; 11119 Info.writeMem = false; 11120 return true; 11121 } 11122 case Intrinsic::ppc_qpx_qvlfda: 11123 case Intrinsic::ppc_qpx_qvlfsa: 11124 case Intrinsic::ppc_qpx_qvlfcda: 11125 case Intrinsic::ppc_qpx_qvlfcsa: 11126 case Intrinsic::ppc_qpx_qvlfiwaa: 11127 case Intrinsic::ppc_qpx_qvlfiwza: { 11128 EVT VT; 11129 switch (Intrinsic) { 11130 case Intrinsic::ppc_qpx_qvlfda: 11131 VT = MVT::v4f64; 11132 break; 11133 case Intrinsic::ppc_qpx_qvlfsa: 11134 VT = MVT::v4f32; 11135 break; 11136 case Intrinsic::ppc_qpx_qvlfcda: 11137 VT = MVT::v2f64; 11138 break; 11139 case Intrinsic::ppc_qpx_qvlfcsa: 11140 VT = MVT::v2f32; 11141 break; 11142 default: 11143 VT = MVT::v4i32; 11144 break; 11145 } 11146 11147 Info.opc = ISD::INTRINSIC_W_CHAIN; 11148 Info.memVT = VT; 11149 Info.ptrVal = I.getArgOperand(0); 11150 Info.offset = 0; 11151 Info.size = VT.getStoreSize(); 11152 Info.align = 1; 11153 Info.vol = false; 11154 Info.readMem = true; 11155 Info.writeMem = false; 11156 return true; 11157 } 11158 case Intrinsic::ppc_qpx_qvstfd: 11159 case Intrinsic::ppc_qpx_qvstfs: 11160 case Intrinsic::ppc_qpx_qvstfcd: 11161 case Intrinsic::ppc_qpx_qvstfcs: 11162 case Intrinsic::ppc_qpx_qvstfiw: 11163 case Intrinsic::ppc_altivec_stvx: 11164 case Intrinsic::ppc_altivec_stvxl: 11165 case Intrinsic::ppc_altivec_stvebx: 11166 case Intrinsic::ppc_altivec_stvehx: 11167 case Intrinsic::ppc_altivec_stvewx: 11168 case Intrinsic::ppc_vsx_stxvd2x: 11169 case Intrinsic::ppc_vsx_stxvw4x: { 11170 EVT VT; 11171 switch (Intrinsic) { 11172 case Intrinsic::ppc_altivec_stvebx: 11173 VT = MVT::i8; 11174 break; 11175 case Intrinsic::ppc_altivec_stvehx: 11176 VT = MVT::i16; 11177 break; 11178 case Intrinsic::ppc_altivec_stvewx: 11179 VT = MVT::i32; 11180 break; 11181 case Intrinsic::ppc_vsx_stxvd2x: 11182 VT = MVT::v2f64; 11183 break; 11184 case Intrinsic::ppc_qpx_qvstfd: 11185 VT = MVT::v4f64; 11186 break; 11187 case Intrinsic::ppc_qpx_qvstfs: 11188 VT = MVT::v4f32; 11189 break; 11190 case Intrinsic::ppc_qpx_qvstfcd: 11191 VT = MVT::v2f64; 11192 break; 11193 case Intrinsic::ppc_qpx_qvstfcs: 11194 VT = MVT::v2f32; 11195 break; 11196 default: 11197 VT = MVT::v4i32; 11198 break; 11199 } 11200 11201 Info.opc = ISD::INTRINSIC_VOID; 11202 Info.memVT = VT; 11203 Info.ptrVal = I.getArgOperand(1); 11204 Info.offset = -VT.getStoreSize()+1; 11205 Info.size = 2*VT.getStoreSize()-1; 11206 Info.align = 1; 11207 Info.vol = false; 11208 Info.readMem = false; 11209 Info.writeMem = true; 11210 return true; 11211 } 11212 case Intrinsic::ppc_qpx_qvstfda: 11213 case Intrinsic::ppc_qpx_qvstfsa: 11214 case Intrinsic::ppc_qpx_qvstfcda: 11215 case Intrinsic::ppc_qpx_qvstfcsa: 11216 case Intrinsic::ppc_qpx_qvstfiwa: { 11217 EVT VT; 11218 switch (Intrinsic) { 11219 case Intrinsic::ppc_qpx_qvstfda: 11220 VT = MVT::v4f64; 11221 break; 11222 case Intrinsic::ppc_qpx_qvstfsa: 11223 VT = MVT::v4f32; 11224 break; 11225 case Intrinsic::ppc_qpx_qvstfcda: 11226 VT = MVT::v2f64; 11227 break; 11228 case Intrinsic::ppc_qpx_qvstfcsa: 11229 VT = MVT::v2f32; 11230 break; 11231 default: 11232 VT = MVT::v4i32; 11233 break; 11234 } 11235 11236 Info.opc = ISD::INTRINSIC_VOID; 11237 Info.memVT = VT; 11238 Info.ptrVal = I.getArgOperand(1); 11239 Info.offset = 0; 11240 Info.size = VT.getStoreSize(); 11241 Info.align = 1; 11242 Info.vol = false; 11243 Info.readMem = false; 11244 Info.writeMem = true; 11245 return true; 11246 } 11247 default: 11248 break; 11249 } 11250 11251 return false; 11252 } 11253 11254 /// getOptimalMemOpType - Returns the target specific optimal type for load 11255 /// and store operations as a result of memset, memcpy, and memmove 11256 /// lowering. If DstAlign is zero that means it's safe to destination 11257 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it 11258 /// means there isn't a need to check it against alignment requirement, 11259 /// probably because the source does not need to be loaded. If 'IsMemset' is 11260 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that 11261 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy 11262 /// source is constant so it does not need to be loaded. 11263 /// It returns EVT::Other if the type should be determined using generic 11264 /// target-independent logic. 11265 EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size, 11266 unsigned DstAlign, unsigned SrcAlign, 11267 bool IsMemset, bool ZeroMemset, 11268 bool MemcpyStrSrc, 11269 MachineFunction &MF) const { 11270 if (getTargetMachine().getOptLevel() != CodeGenOpt::None) { 11271 const Function *F = MF.getFunction(); 11272 // When expanding a memset, require at least two QPX instructions to cover 11273 // the cost of loading the value to be stored from the constant pool. 11274 if (Subtarget.hasQPX() && Size >= 32 && (!IsMemset || Size >= 64) && 11275 (!SrcAlign || SrcAlign >= 32) && (!DstAlign || DstAlign >= 32) && 11276 !F->hasFnAttribute(Attribute::NoImplicitFloat)) { 11277 return MVT::v4f64; 11278 } 11279 11280 // We should use Altivec/VSX loads and stores when available. For unaligned 11281 // addresses, unaligned VSX loads are only fast starting with the P8. 11282 if (Subtarget.hasAltivec() && Size >= 16 && 11283 (((!SrcAlign || SrcAlign >= 16) && (!DstAlign || DstAlign >= 16)) || 11284 ((IsMemset && Subtarget.hasVSX()) || Subtarget.hasP8Vector()))) 11285 return MVT::v4i32; 11286 } 11287 11288 if (Subtarget.isPPC64()) { 11289 return MVT::i64; 11290 } 11291 11292 return MVT::i32; 11293 } 11294 11295 /// \brief Returns true if it is beneficial to convert a load of a constant 11296 /// to just the constant itself. 11297 bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm, 11298 Type *Ty) const { 11299 assert(Ty->isIntegerTy()); 11300 11301 unsigned BitSize = Ty->getPrimitiveSizeInBits(); 11302 if (BitSize == 0 || BitSize > 64) 11303 return false; 11304 return true; 11305 } 11306 11307 bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const { 11308 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy()) 11309 return false; 11310 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits(); 11311 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits(); 11312 return NumBits1 == 64 && NumBits2 == 32; 11313 } 11314 11315 bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const { 11316 if (!VT1.isInteger() || !VT2.isInteger()) 11317 return false; 11318 unsigned NumBits1 = VT1.getSizeInBits(); 11319 unsigned NumBits2 = VT2.getSizeInBits(); 11320 return NumBits1 == 64 && NumBits2 == 32; 11321 } 11322 11323 bool PPCTargetLowering::isZExtFree(SDValue Val, EVT VT2) const { 11324 // Generally speaking, zexts are not free, but they are free when they can be 11325 // folded with other operations. 11326 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(Val)) { 11327 EVT MemVT = LD->getMemoryVT(); 11328 if ((MemVT == MVT::i1 || MemVT == MVT::i8 || MemVT == MVT::i16 || 11329 (Subtarget.isPPC64() && MemVT == MVT::i32)) && 11330 (LD->getExtensionType() == ISD::NON_EXTLOAD || 11331 LD->getExtensionType() == ISD::ZEXTLOAD)) 11332 return true; 11333 } 11334 11335 // FIXME: Add other cases... 11336 // - 32-bit shifts with a zext to i64 11337 // - zext after ctlz, bswap, etc. 11338 // - zext after and by a constant mask 11339 11340 return TargetLowering::isZExtFree(Val, VT2); 11341 } 11342 11343 bool PPCTargetLowering::isFPExtFree(EVT VT) const { 11344 assert(VT.isFloatingPoint()); 11345 return true; 11346 } 11347 11348 bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const { 11349 return isInt<16>(Imm) || isUInt<16>(Imm); 11350 } 11351 11352 bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const { 11353 return isInt<16>(Imm) || isUInt<16>(Imm); 11354 } 11355 11356 bool PPCTargetLowering::allowsMisalignedMemoryAccesses(EVT VT, 11357 unsigned, 11358 unsigned, 11359 bool *Fast) const { 11360 if (DisablePPCUnaligned) 11361 return false; 11362 11363 // PowerPC supports unaligned memory access for simple non-vector types. 11364 // Although accessing unaligned addresses is not as efficient as accessing 11365 // aligned addresses, it is generally more efficient than manual expansion, 11366 // and generally only traps for software emulation when crossing page 11367 // boundaries. 11368 11369 if (!VT.isSimple()) 11370 return false; 11371 11372 if (VT.getSimpleVT().isVector()) { 11373 if (Subtarget.hasVSX()) { 11374 if (VT != MVT::v2f64 && VT != MVT::v2i64 && 11375 VT != MVT::v4f32 && VT != MVT::v4i32) 11376 return false; 11377 } else { 11378 return false; 11379 } 11380 } 11381 11382 if (VT == MVT::ppcf128) 11383 return false; 11384 11385 if (Fast) 11386 *Fast = true; 11387 11388 return true; 11389 } 11390 11391 bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const { 11392 VT = VT.getScalarType(); 11393 11394 if (!VT.isSimple()) 11395 return false; 11396 11397 switch (VT.getSimpleVT().SimpleTy) { 11398 case MVT::f32: 11399 case MVT::f64: 11400 return true; 11401 default: 11402 break; 11403 } 11404 11405 return false; 11406 } 11407 11408 const MCPhysReg * 11409 PPCTargetLowering::getScratchRegisters(CallingConv::ID) const { 11410 // LR is a callee-save register, but we must treat it as clobbered by any call 11411 // site. Hence we include LR in the scratch registers, which are in turn added 11412 // as implicit-defs for stackmaps and patchpoints. The same reasoning applies 11413 // to CTR, which is used by any indirect call. 11414 static const MCPhysReg ScratchRegs[] = { 11415 PPC::X12, PPC::LR8, PPC::CTR8, 0 11416 }; 11417 11418 return ScratchRegs; 11419 } 11420 11421 bool 11422 PPCTargetLowering::shouldExpandBuildVectorWithShuffles( 11423 EVT VT , unsigned DefinedValues) const { 11424 if (VT == MVT::v2i64) 11425 return false; 11426 11427 if (Subtarget.hasQPX()) { 11428 if (VT == MVT::v4f32 || VT == MVT::v4f64 || VT == MVT::v4i1) 11429 return true; 11430 } 11431 11432 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues); 11433 } 11434 11435 Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const { 11436 if (DisableILPPref || Subtarget.enableMachineScheduler()) 11437 return TargetLowering::getSchedulingPreference(N); 11438 11439 return Sched::ILP; 11440 } 11441 11442 // Create a fast isel object. 11443 FastISel * 11444 PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo, 11445 const TargetLibraryInfo *LibInfo) const { 11446 return PPC::createFastISel(FuncInfo, LibInfo); 11447 } 11448