12345347eSHal Finkel //===------ PPCDisassembler.cpp - Disassembler for PowerPC ------*- C++ -*-===// 22345347eSHal Finkel // 32345347eSHal Finkel // The LLVM Compiler Infrastructure 42345347eSHal Finkel // 52345347eSHal Finkel // This file is distributed under the University of Illinois Open Source 62345347eSHal Finkel // License. See LICENSE.TXT for details. 72345347eSHal Finkel // 82345347eSHal Finkel //===----------------------------------------------------------------------===// 92345347eSHal Finkel 102345347eSHal Finkel #include "PPC.h" 112345347eSHal Finkel #include "llvm/MC/MCDisassembler.h" 122345347eSHal Finkel #include "llvm/MC/MCFixedLenDisassembler.h" 132345347eSHal Finkel #include "llvm/MC/MCInst.h" 142345347eSHal Finkel #include "llvm/MC/MCSubtargetInfo.h" 152345347eSHal Finkel #include "llvm/Support/TargetRegistry.h" 162345347eSHal Finkel 172345347eSHal Finkel using namespace llvm; 182345347eSHal Finkel 19e96dd897SChandler Carruth #define DEBUG_TYPE "ppc-disassembler" 20e96dd897SChandler Carruth 212345347eSHal Finkel typedef MCDisassembler::DecodeStatus DecodeStatus; 222345347eSHal Finkel 232345347eSHal Finkel namespace { 242345347eSHal Finkel class PPCDisassembler : public MCDisassembler { 252345347eSHal Finkel public: 26a1bc0f56SLang Hames PPCDisassembler(const MCSubtargetInfo &STI, MCContext &Ctx) 27a1bc0f56SLang Hames : MCDisassembler(STI, Ctx) {} 28*f817c1cbSAlexander Kornienko ~PPCDisassembler() override {} 292345347eSHal Finkel 304aa6bea7SRafael Espindola DecodeStatus getInstruction(MCInst &Instr, uint64_t &Size, 317fc5b874SRafael Espindola ArrayRef<uint8_t> Bytes, uint64_t Address, 324aa6bea7SRafael Espindola raw_ostream &VStream, 334aa6bea7SRafael Espindola raw_ostream &CStream) const override; 342345347eSHal Finkel }; 352345347eSHal Finkel } // end anonymous namespace 362345347eSHal Finkel 372345347eSHal Finkel static MCDisassembler *createPPCDisassembler(const Target &T, 38a1bc0f56SLang Hames const MCSubtargetInfo &STI, 39a1bc0f56SLang Hames MCContext &Ctx) { 40a1bc0f56SLang Hames return new PPCDisassembler(STI, Ctx); 412345347eSHal Finkel } 422345347eSHal Finkel 432345347eSHal Finkel extern "C" void LLVMInitializePowerPCDisassembler() { 442345347eSHal Finkel // Register the disassembler for each target. 452345347eSHal Finkel TargetRegistry::RegisterMCDisassembler(ThePPC32Target, 462345347eSHal Finkel createPPCDisassembler); 472345347eSHal Finkel TargetRegistry::RegisterMCDisassembler(ThePPC64Target, 482345347eSHal Finkel createPPCDisassembler); 492345347eSHal Finkel TargetRegistry::RegisterMCDisassembler(ThePPC64LETarget, 502345347eSHal Finkel createPPCDisassembler); 512345347eSHal Finkel } 522345347eSHal Finkel 532345347eSHal Finkel // FIXME: These can be generated by TableGen from the existing register 542345347eSHal Finkel // encoding values! 552345347eSHal Finkel 562345347eSHal Finkel static const unsigned CRRegs[] = { 572345347eSHal Finkel PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3, 582345347eSHal Finkel PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7 592345347eSHal Finkel }; 602345347eSHal Finkel 612345347eSHal Finkel static const unsigned CRBITRegs[] = { 622345347eSHal Finkel PPC::CR0LT, PPC::CR0GT, PPC::CR0EQ, PPC::CR0UN, 632345347eSHal Finkel PPC::CR1LT, PPC::CR1GT, PPC::CR1EQ, PPC::CR1UN, 642345347eSHal Finkel PPC::CR2LT, PPC::CR2GT, PPC::CR2EQ, PPC::CR2UN, 652345347eSHal Finkel PPC::CR3LT, PPC::CR3GT, PPC::CR3EQ, PPC::CR3UN, 662345347eSHal Finkel PPC::CR4LT, PPC::CR4GT, PPC::CR4EQ, PPC::CR4UN, 672345347eSHal Finkel PPC::CR5LT, PPC::CR5GT, PPC::CR5EQ, PPC::CR5UN, 682345347eSHal Finkel PPC::CR6LT, PPC::CR6GT, PPC::CR6EQ, PPC::CR6UN, 692345347eSHal Finkel PPC::CR7LT, PPC::CR7GT, PPC::CR7EQ, PPC::CR7UN 702345347eSHal Finkel }; 712345347eSHal Finkel 722345347eSHal Finkel static const unsigned FRegs[] = { 732345347eSHal Finkel PPC::F0, PPC::F1, PPC::F2, PPC::F3, 742345347eSHal Finkel PPC::F4, PPC::F5, PPC::F6, PPC::F7, 752345347eSHal Finkel PPC::F8, PPC::F9, PPC::F10, PPC::F11, 762345347eSHal Finkel PPC::F12, PPC::F13, PPC::F14, PPC::F15, 772345347eSHal Finkel PPC::F16, PPC::F17, PPC::F18, PPC::F19, 782345347eSHal Finkel PPC::F20, PPC::F21, PPC::F22, PPC::F23, 792345347eSHal Finkel PPC::F24, PPC::F25, PPC::F26, PPC::F27, 802345347eSHal Finkel PPC::F28, PPC::F29, PPC::F30, PPC::F31 812345347eSHal Finkel }; 822345347eSHal Finkel 832345347eSHal Finkel static const unsigned VRegs[] = { 842345347eSHal Finkel PPC::V0, PPC::V1, PPC::V2, PPC::V3, 852345347eSHal Finkel PPC::V4, PPC::V5, PPC::V6, PPC::V7, 862345347eSHal Finkel PPC::V8, PPC::V9, PPC::V10, PPC::V11, 872345347eSHal Finkel PPC::V12, PPC::V13, PPC::V14, PPC::V15, 882345347eSHal Finkel PPC::V16, PPC::V17, PPC::V18, PPC::V19, 892345347eSHal Finkel PPC::V20, PPC::V21, PPC::V22, PPC::V23, 902345347eSHal Finkel PPC::V24, PPC::V25, PPC::V26, PPC::V27, 912345347eSHal Finkel PPC::V28, PPC::V29, PPC::V30, PPC::V31 922345347eSHal Finkel }; 932345347eSHal Finkel 9427774d92SHal Finkel static const unsigned VSRegs[] = { 9527774d92SHal Finkel PPC::VSL0, PPC::VSL1, PPC::VSL2, PPC::VSL3, 9627774d92SHal Finkel PPC::VSL4, PPC::VSL5, PPC::VSL6, PPC::VSL7, 9727774d92SHal Finkel PPC::VSL8, PPC::VSL9, PPC::VSL10, PPC::VSL11, 9827774d92SHal Finkel PPC::VSL12, PPC::VSL13, PPC::VSL14, PPC::VSL15, 9927774d92SHal Finkel PPC::VSL16, PPC::VSL17, PPC::VSL18, PPC::VSL19, 10027774d92SHal Finkel PPC::VSL20, PPC::VSL21, PPC::VSL22, PPC::VSL23, 10127774d92SHal Finkel PPC::VSL24, PPC::VSL25, PPC::VSL26, PPC::VSL27, 10227774d92SHal Finkel PPC::VSL28, PPC::VSL29, PPC::VSL30, PPC::VSL31, 10327774d92SHal Finkel 10427774d92SHal Finkel PPC::VSH0, PPC::VSH1, PPC::VSH2, PPC::VSH3, 10527774d92SHal Finkel PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, 10627774d92SHal Finkel PPC::VSH8, PPC::VSH9, PPC::VSH10, PPC::VSH11, 10727774d92SHal Finkel PPC::VSH12, PPC::VSH13, PPC::VSH14, PPC::VSH15, 10827774d92SHal Finkel PPC::VSH16, PPC::VSH17, PPC::VSH18, PPC::VSH19, 10927774d92SHal Finkel PPC::VSH20, PPC::VSH21, PPC::VSH22, PPC::VSH23, 11027774d92SHal Finkel PPC::VSH24, PPC::VSH25, PPC::VSH26, PPC::VSH27, 11127774d92SHal Finkel PPC::VSH28, PPC::VSH29, PPC::VSH30, PPC::VSH31 11227774d92SHal Finkel }; 11327774d92SHal Finkel 11419be506aSHal Finkel static const unsigned VSFRegs[] = { 11519be506aSHal Finkel PPC::F0, PPC::F1, PPC::F2, PPC::F3, 11619be506aSHal Finkel PPC::F4, PPC::F5, PPC::F6, PPC::F7, 11719be506aSHal Finkel PPC::F8, PPC::F9, PPC::F10, PPC::F11, 11819be506aSHal Finkel PPC::F12, PPC::F13, PPC::F14, PPC::F15, 11919be506aSHal Finkel PPC::F16, PPC::F17, PPC::F18, PPC::F19, 12019be506aSHal Finkel PPC::F20, PPC::F21, PPC::F22, PPC::F23, 12119be506aSHal Finkel PPC::F24, PPC::F25, PPC::F26, PPC::F27, 12219be506aSHal Finkel PPC::F28, PPC::F29, PPC::F30, PPC::F31, 12319be506aSHal Finkel 12419be506aSHal Finkel PPC::VF0, PPC::VF1, PPC::VF2, PPC::VF3, 12519be506aSHal Finkel PPC::VF4, PPC::VF5, PPC::VF6, PPC::VF7, 12619be506aSHal Finkel PPC::VF8, PPC::VF9, PPC::VF10, PPC::VF11, 12719be506aSHal Finkel PPC::VF12, PPC::VF13, PPC::VF14, PPC::VF15, 12819be506aSHal Finkel PPC::VF16, PPC::VF17, PPC::VF18, PPC::VF19, 12919be506aSHal Finkel PPC::VF20, PPC::VF21, PPC::VF22, PPC::VF23, 13019be506aSHal Finkel PPC::VF24, PPC::VF25, PPC::VF26, PPC::VF27, 13119be506aSHal Finkel PPC::VF28, PPC::VF29, PPC::VF30, PPC::VF31 13219be506aSHal Finkel }; 13319be506aSHal Finkel 1342345347eSHal Finkel static const unsigned GPRegs[] = { 1352345347eSHal Finkel PPC::R0, PPC::R1, PPC::R2, PPC::R3, 1362345347eSHal Finkel PPC::R4, PPC::R5, PPC::R6, PPC::R7, 1372345347eSHal Finkel PPC::R8, PPC::R9, PPC::R10, PPC::R11, 1382345347eSHal Finkel PPC::R12, PPC::R13, PPC::R14, PPC::R15, 1392345347eSHal Finkel PPC::R16, PPC::R17, PPC::R18, PPC::R19, 1402345347eSHal Finkel PPC::R20, PPC::R21, PPC::R22, PPC::R23, 1412345347eSHal Finkel PPC::R24, PPC::R25, PPC::R26, PPC::R27, 1422345347eSHal Finkel PPC::R28, PPC::R29, PPC::R30, PPC::R31 1432345347eSHal Finkel }; 1442345347eSHal Finkel 1452345347eSHal Finkel static const unsigned GP0Regs[] = { 1462345347eSHal Finkel PPC::ZERO, PPC::R1, PPC::R2, PPC::R3, 1472345347eSHal Finkel PPC::R4, PPC::R5, PPC::R6, PPC::R7, 1482345347eSHal Finkel PPC::R8, PPC::R9, PPC::R10, PPC::R11, 1492345347eSHal Finkel PPC::R12, PPC::R13, PPC::R14, PPC::R15, 1502345347eSHal Finkel PPC::R16, PPC::R17, PPC::R18, PPC::R19, 1512345347eSHal Finkel PPC::R20, PPC::R21, PPC::R22, PPC::R23, 1522345347eSHal Finkel PPC::R24, PPC::R25, PPC::R26, PPC::R27, 1532345347eSHal Finkel PPC::R28, PPC::R29, PPC::R30, PPC::R31 1542345347eSHal Finkel }; 1552345347eSHal Finkel 1562345347eSHal Finkel static const unsigned G8Regs[] = { 1572345347eSHal Finkel PPC::X0, PPC::X1, PPC::X2, PPC::X3, 1582345347eSHal Finkel PPC::X4, PPC::X5, PPC::X6, PPC::X7, 1592345347eSHal Finkel PPC::X8, PPC::X9, PPC::X10, PPC::X11, 1602345347eSHal Finkel PPC::X12, PPC::X13, PPC::X14, PPC::X15, 1612345347eSHal Finkel PPC::X16, PPC::X17, PPC::X18, PPC::X19, 1622345347eSHal Finkel PPC::X20, PPC::X21, PPC::X22, PPC::X23, 1632345347eSHal Finkel PPC::X24, PPC::X25, PPC::X26, PPC::X27, 1642345347eSHal Finkel PPC::X28, PPC::X29, PPC::X30, PPC::X31 1652345347eSHal Finkel }; 1662345347eSHal Finkel 167c93a9a2cSHal Finkel static const unsigned QFRegs[] = { 168c93a9a2cSHal Finkel PPC::QF0, PPC::QF1, PPC::QF2, PPC::QF3, 169c93a9a2cSHal Finkel PPC::QF4, PPC::QF5, PPC::QF6, PPC::QF7, 170c93a9a2cSHal Finkel PPC::QF8, PPC::QF9, PPC::QF10, PPC::QF11, 171c93a9a2cSHal Finkel PPC::QF12, PPC::QF13, PPC::QF14, PPC::QF15, 172c93a9a2cSHal Finkel PPC::QF16, PPC::QF17, PPC::QF18, PPC::QF19, 173c93a9a2cSHal Finkel PPC::QF20, PPC::QF21, PPC::QF22, PPC::QF23, 174c93a9a2cSHal Finkel PPC::QF24, PPC::QF25, PPC::QF26, PPC::QF27, 175c93a9a2cSHal Finkel PPC::QF28, PPC::QF29, PPC::QF30, PPC::QF31 176c93a9a2cSHal Finkel }; 177c93a9a2cSHal Finkel 1782345347eSHal Finkel template <std::size_t N> 1792345347eSHal Finkel static DecodeStatus decodeRegisterClass(MCInst &Inst, uint64_t RegNo, 1802345347eSHal Finkel const unsigned (&Regs)[N]) { 1812345347eSHal Finkel assert(RegNo < N && "Invalid register number"); 1822345347eSHal Finkel Inst.addOperand(MCOperand::CreateReg(Regs[RegNo])); 1832345347eSHal Finkel return MCDisassembler::Success; 1842345347eSHal Finkel } 1852345347eSHal Finkel 1862345347eSHal Finkel static DecodeStatus DecodeCRRCRegisterClass(MCInst &Inst, uint64_t RegNo, 1872345347eSHal Finkel uint64_t Address, 1882345347eSHal Finkel const void *Decoder) { 1892345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, CRRegs); 1902345347eSHal Finkel } 1912345347eSHal Finkel 192535e69deSKit Barton static DecodeStatus DecodeCRRC0RegisterClass(MCInst &Inst, uint64_t RegNo, 193535e69deSKit Barton uint64_t Address, 194535e69deSKit Barton const void *Decoder) { 195535e69deSKit Barton return decodeRegisterClass(Inst, RegNo, CRRegs); 196535e69deSKit Barton } 197535e69deSKit Barton 1982345347eSHal Finkel static DecodeStatus DecodeCRBITRCRegisterClass(MCInst &Inst, uint64_t RegNo, 1992345347eSHal Finkel uint64_t Address, 2002345347eSHal Finkel const void *Decoder) { 2012345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, CRBITRegs); 2022345347eSHal Finkel } 2032345347eSHal Finkel 2042345347eSHal Finkel static DecodeStatus DecodeF4RCRegisterClass(MCInst &Inst, uint64_t RegNo, 2052345347eSHal Finkel uint64_t Address, 2062345347eSHal Finkel const void *Decoder) { 2072345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, FRegs); 2082345347eSHal Finkel } 2092345347eSHal Finkel 2102345347eSHal Finkel static DecodeStatus DecodeF8RCRegisterClass(MCInst &Inst, uint64_t RegNo, 2112345347eSHal Finkel uint64_t Address, 2122345347eSHal Finkel const void *Decoder) { 2132345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, FRegs); 2142345347eSHal Finkel } 2152345347eSHal Finkel 2162345347eSHal Finkel static DecodeStatus DecodeVRRCRegisterClass(MCInst &Inst, uint64_t RegNo, 2172345347eSHal Finkel uint64_t Address, 2182345347eSHal Finkel const void *Decoder) { 2192345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, VRegs); 2202345347eSHal Finkel } 2212345347eSHal Finkel 22227774d92SHal Finkel static DecodeStatus DecodeVSRCRegisterClass(MCInst &Inst, uint64_t RegNo, 22327774d92SHal Finkel uint64_t Address, 22427774d92SHal Finkel const void *Decoder) { 22527774d92SHal Finkel return decodeRegisterClass(Inst, RegNo, VSRegs); 22627774d92SHal Finkel } 22727774d92SHal Finkel 22819be506aSHal Finkel static DecodeStatus DecodeVSFRCRegisterClass(MCInst &Inst, uint64_t RegNo, 22919be506aSHal Finkel uint64_t Address, 23019be506aSHal Finkel const void *Decoder) { 23119be506aSHal Finkel return decodeRegisterClass(Inst, RegNo, VSFRegs); 23219be506aSHal Finkel } 23319be506aSHal Finkel 2342345347eSHal Finkel static DecodeStatus DecodeGPRCRegisterClass(MCInst &Inst, uint64_t RegNo, 2352345347eSHal Finkel uint64_t Address, 2362345347eSHal Finkel const void *Decoder) { 2372345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, GPRegs); 2382345347eSHal Finkel } 2392345347eSHal Finkel 2402345347eSHal Finkel static DecodeStatus DecodeGPRC_NOR0RegisterClass(MCInst &Inst, uint64_t RegNo, 2412345347eSHal Finkel uint64_t Address, 2422345347eSHal Finkel const void *Decoder) { 2432345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, GP0Regs); 2442345347eSHal Finkel } 2452345347eSHal Finkel 2462345347eSHal Finkel static DecodeStatus DecodeG8RCRegisterClass(MCInst &Inst, uint64_t RegNo, 2472345347eSHal Finkel uint64_t Address, 2482345347eSHal Finkel const void *Decoder) { 2492345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, G8Regs); 2502345347eSHal Finkel } 2512345347eSHal Finkel 2522345347eSHal Finkel #define DecodePointerLikeRegClass0 DecodeGPRCRegisterClass 2532345347eSHal Finkel #define DecodePointerLikeRegClass1 DecodeGPRC_NOR0RegisterClass 2542345347eSHal Finkel 255c93a9a2cSHal Finkel static DecodeStatus DecodeQFRCRegisterClass(MCInst &Inst, uint64_t RegNo, 256c93a9a2cSHal Finkel uint64_t Address, 257c93a9a2cSHal Finkel const void *Decoder) { 258c93a9a2cSHal Finkel return decodeRegisterClass(Inst, RegNo, QFRegs); 259c93a9a2cSHal Finkel } 260c93a9a2cSHal Finkel 261c93a9a2cSHal Finkel #define DecodeQSRCRegisterClass DecodeQFRCRegisterClass 262c93a9a2cSHal Finkel #define DecodeQBRCRegisterClass DecodeQFRCRegisterClass 263c93a9a2cSHal Finkel 2642345347eSHal Finkel template<unsigned N> 2652345347eSHal Finkel static DecodeStatus decodeUImmOperand(MCInst &Inst, uint64_t Imm, 2662345347eSHal Finkel int64_t Address, const void *Decoder) { 2672345347eSHal Finkel assert(isUInt<N>(Imm) && "Invalid immediate"); 2682345347eSHal Finkel Inst.addOperand(MCOperand::CreateImm(Imm)); 2692345347eSHal Finkel return MCDisassembler::Success; 2702345347eSHal Finkel } 2712345347eSHal Finkel 2722345347eSHal Finkel template<unsigned N> 2732345347eSHal Finkel static DecodeStatus decodeSImmOperand(MCInst &Inst, uint64_t Imm, 2742345347eSHal Finkel int64_t Address, const void *Decoder) { 2752345347eSHal Finkel assert(isUInt<N>(Imm) && "Invalid immediate"); 2762345347eSHal Finkel Inst.addOperand(MCOperand::CreateImm(SignExtend64<N>(Imm))); 2772345347eSHal Finkel return MCDisassembler::Success; 2782345347eSHal Finkel } 2792345347eSHal Finkel 2802345347eSHal Finkel static DecodeStatus decodeMemRIOperands(MCInst &Inst, uint64_t Imm, 2812345347eSHal Finkel int64_t Address, const void *Decoder) { 2822345347eSHal Finkel // Decode the memri field (imm, reg), which has the low 16-bits as the 2832345347eSHal Finkel // displacement and the next 5 bits as the register #. 2842345347eSHal Finkel 2852345347eSHal Finkel uint64_t Base = Imm >> 16; 2862345347eSHal Finkel uint64_t Disp = Imm & 0xFFFF; 2872345347eSHal Finkel 2882345347eSHal Finkel assert(Base < 32 && "Invalid base register"); 2892345347eSHal Finkel 2902345347eSHal Finkel switch (Inst.getOpcode()) { 2912345347eSHal Finkel default: break; 2922345347eSHal Finkel case PPC::LBZU: 2932345347eSHal Finkel case PPC::LHAU: 2942345347eSHal Finkel case PPC::LHZU: 2952345347eSHal Finkel case PPC::LWZU: 2962345347eSHal Finkel case PPC::LFSU: 2972345347eSHal Finkel case PPC::LFDU: 2982345347eSHal Finkel // Add the tied output operand. 2992345347eSHal Finkel Inst.addOperand(MCOperand::CreateReg(GP0Regs[Base])); 3002345347eSHal Finkel break; 3012345347eSHal Finkel case PPC::STBU: 3022345347eSHal Finkel case PPC::STHU: 3032345347eSHal Finkel case PPC::STWU: 3042345347eSHal Finkel case PPC::STFSU: 3052345347eSHal Finkel case PPC::STFDU: 3062345347eSHal Finkel Inst.insert(Inst.begin(), MCOperand::CreateReg(GP0Regs[Base])); 3072345347eSHal Finkel break; 3082345347eSHal Finkel } 3092345347eSHal Finkel 3102345347eSHal Finkel Inst.addOperand(MCOperand::CreateImm(SignExtend64<16>(Disp))); 3112345347eSHal Finkel Inst.addOperand(MCOperand::CreateReg(GP0Regs[Base])); 3122345347eSHal Finkel return MCDisassembler::Success; 3132345347eSHal Finkel } 3142345347eSHal Finkel 3152345347eSHal Finkel static DecodeStatus decodeMemRIXOperands(MCInst &Inst, uint64_t Imm, 3162345347eSHal Finkel int64_t Address, const void *Decoder) { 3172345347eSHal Finkel // Decode the memrix field (imm, reg), which has the low 14-bits as the 3182345347eSHal Finkel // displacement and the next 5 bits as the register #. 3192345347eSHal Finkel 3202345347eSHal Finkel uint64_t Base = Imm >> 14; 3212345347eSHal Finkel uint64_t Disp = Imm & 0x3FFF; 3222345347eSHal Finkel 3232345347eSHal Finkel assert(Base < 32 && "Invalid base register"); 3242345347eSHal Finkel 3252345347eSHal Finkel if (Inst.getOpcode() == PPC::LDU) 3262345347eSHal Finkel // Add the tied output operand. 3272345347eSHal Finkel Inst.addOperand(MCOperand::CreateReg(GP0Regs[Base])); 3282345347eSHal Finkel else if (Inst.getOpcode() == PPC::STDU) 3292345347eSHal Finkel Inst.insert(Inst.begin(), MCOperand::CreateReg(GP0Regs[Base])); 3302345347eSHal Finkel 3312345347eSHal Finkel Inst.addOperand(MCOperand::CreateImm(SignExtend64<16>(Disp << 2))); 3322345347eSHal Finkel Inst.addOperand(MCOperand::CreateReg(GP0Regs[Base])); 3332345347eSHal Finkel return MCDisassembler::Success; 3342345347eSHal Finkel } 3352345347eSHal Finkel 3362345347eSHal Finkel static DecodeStatus decodeCRBitMOperand(MCInst &Inst, uint64_t Imm, 3372345347eSHal Finkel int64_t Address, const void *Decoder) { 3382345347eSHal Finkel // The cr bit encoding is 0x80 >> cr_reg_num. 3392345347eSHal Finkel 3402345347eSHal Finkel unsigned Zeros = countTrailingZeros(Imm); 3412345347eSHal Finkel assert(Zeros < 8 && "Invalid CR bit value"); 3422345347eSHal Finkel 3432345347eSHal Finkel Inst.addOperand(MCOperand::CreateReg(CRRegs[7 - Zeros])); 3442345347eSHal Finkel return MCDisassembler::Success; 3452345347eSHal Finkel } 3462345347eSHal Finkel 3472345347eSHal Finkel #include "PPCGenDisassemblerTables.inc" 3482345347eSHal Finkel 3492345347eSHal Finkel DecodeStatus PPCDisassembler::getInstruction(MCInst &MI, uint64_t &Size, 3507fc5b874SRafael Espindola ArrayRef<uint8_t> Bytes, 3514aa6bea7SRafael Espindola uint64_t Address, raw_ostream &OS, 3524aa6bea7SRafael Espindola raw_ostream &CS) const { 3532345347eSHal Finkel // Get the four bytes of the instruction. 3542345347eSHal Finkel Size = 4; 3557fc5b874SRafael Espindola if (Bytes.size() < 4) { 3562345347eSHal Finkel Size = 0; 3572345347eSHal Finkel return MCDisassembler::Fail; 3582345347eSHal Finkel } 3592345347eSHal Finkel 3602345347eSHal Finkel // The instruction is big-endian encoded. 3614aa6bea7SRafael Espindola uint32_t Inst = 3624aa6bea7SRafael Espindola (Bytes[0] << 24) | (Bytes[1] << 16) | (Bytes[2] << 8) | (Bytes[3] << 0); 3632345347eSHal Finkel 36429704e7fSMichael Kuperstein if ((STI.getFeatureBits() & PPC::FeatureQPX) != 0) { 365c93a9a2cSHal Finkel DecodeStatus result = 366c93a9a2cSHal Finkel decodeInstruction(DecoderTableQPX32, MI, Inst, Address, this, STI); 367c93a9a2cSHal Finkel if (result != MCDisassembler::Fail) 368c93a9a2cSHal Finkel return result; 369c93a9a2cSHal Finkel 370c93a9a2cSHal Finkel MI.clear(); 371c93a9a2cSHal Finkel } 372c93a9a2cSHal Finkel 3732345347eSHal Finkel return decodeInstruction(DecoderTable32, MI, Inst, Address, this, STI); 3742345347eSHal Finkel } 3752345347eSHal Finkel 376