12345347eSHal Finkel //===------ PPCDisassembler.cpp - Disassembler for PowerPC ------*- C++ -*-===// 22345347eSHal Finkel // 32345347eSHal Finkel // The LLVM Compiler Infrastructure 42345347eSHal Finkel // 52345347eSHal Finkel // This file is distributed under the University of Illinois Open Source 62345347eSHal Finkel // License. See LICENSE.TXT for details. 72345347eSHal Finkel // 82345347eSHal Finkel //===----------------------------------------------------------------------===// 92345347eSHal Finkel 102345347eSHal Finkel #include "PPC.h" 11f57c1977SBenjamin Kramer #include "llvm/MC/MCDisassembler/MCDisassembler.h" 122345347eSHal Finkel #include "llvm/MC/MCFixedLenDisassembler.h" 132345347eSHal Finkel #include "llvm/MC/MCInst.h" 142345347eSHal Finkel #include "llvm/MC/MCSubtargetInfo.h" 15c11fd3e7SBenjamin Kramer #include "llvm/Support/Endian.h" 162345347eSHal Finkel #include "llvm/Support/TargetRegistry.h" 172345347eSHal Finkel 182345347eSHal Finkel using namespace llvm; 192345347eSHal Finkel 20e96dd897SChandler Carruth #define DEBUG_TYPE "ppc-disassembler" 21e96dd897SChandler Carruth 222345347eSHal Finkel typedef MCDisassembler::DecodeStatus DecodeStatus; 232345347eSHal Finkel 242345347eSHal Finkel namespace { 252345347eSHal Finkel class PPCDisassembler : public MCDisassembler { 26c11fd3e7SBenjamin Kramer bool IsLittleEndian; 27c11fd3e7SBenjamin Kramer 282345347eSHal Finkel public: 29c11fd3e7SBenjamin Kramer PPCDisassembler(const MCSubtargetInfo &STI, MCContext &Ctx, 30c11fd3e7SBenjamin Kramer bool IsLittleEndian) 31c11fd3e7SBenjamin Kramer : MCDisassembler(STI, Ctx), IsLittleEndian(IsLittleEndian) {} 322345347eSHal Finkel 334aa6bea7SRafael Espindola DecodeStatus getInstruction(MCInst &Instr, uint64_t &Size, 347fc5b874SRafael Espindola ArrayRef<uint8_t> Bytes, uint64_t Address, 354aa6bea7SRafael Espindola raw_ostream &VStream, 364aa6bea7SRafael Espindola raw_ostream &CStream) const override; 372345347eSHal Finkel }; 382345347eSHal Finkel } // end anonymous namespace 392345347eSHal Finkel 402345347eSHal Finkel static MCDisassembler *createPPCDisassembler(const Target &T, 41a1bc0f56SLang Hames const MCSubtargetInfo &STI, 42a1bc0f56SLang Hames MCContext &Ctx) { 43c11fd3e7SBenjamin Kramer return new PPCDisassembler(STI, Ctx, /*IsLittleEndian=*/false); 44c11fd3e7SBenjamin Kramer } 45c11fd3e7SBenjamin Kramer 46c11fd3e7SBenjamin Kramer static MCDisassembler *createPPCLEDisassembler(const Target &T, 47c11fd3e7SBenjamin Kramer const MCSubtargetInfo &STI, 48c11fd3e7SBenjamin Kramer MCContext &Ctx) { 49c11fd3e7SBenjamin Kramer return new PPCDisassembler(STI, Ctx, /*IsLittleEndian=*/true); 502345347eSHal Finkel } 512345347eSHal Finkel 522345347eSHal Finkel extern "C" void LLVMInitializePowerPCDisassembler() { 532345347eSHal Finkel // Register the disassembler for each target. 54*f42454b9SMehdi Amini TargetRegistry::RegisterMCDisassembler(getThePPC32Target(), 552345347eSHal Finkel createPPCDisassembler); 56*f42454b9SMehdi Amini TargetRegistry::RegisterMCDisassembler(getThePPC64Target(), 572345347eSHal Finkel createPPCDisassembler); 58*f42454b9SMehdi Amini TargetRegistry::RegisterMCDisassembler(getThePPC64LETarget(), 59c11fd3e7SBenjamin Kramer createPPCLEDisassembler); 602345347eSHal Finkel } 612345347eSHal Finkel 622345347eSHal Finkel // FIXME: These can be generated by TableGen from the existing register 632345347eSHal Finkel // encoding values! 642345347eSHal Finkel 652345347eSHal Finkel static const unsigned CRRegs[] = { 662345347eSHal Finkel PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3, 672345347eSHal Finkel PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7 682345347eSHal Finkel }; 692345347eSHal Finkel 702345347eSHal Finkel static const unsigned CRBITRegs[] = { 712345347eSHal Finkel PPC::CR0LT, PPC::CR0GT, PPC::CR0EQ, PPC::CR0UN, 722345347eSHal Finkel PPC::CR1LT, PPC::CR1GT, PPC::CR1EQ, PPC::CR1UN, 732345347eSHal Finkel PPC::CR2LT, PPC::CR2GT, PPC::CR2EQ, PPC::CR2UN, 742345347eSHal Finkel PPC::CR3LT, PPC::CR3GT, PPC::CR3EQ, PPC::CR3UN, 752345347eSHal Finkel PPC::CR4LT, PPC::CR4GT, PPC::CR4EQ, PPC::CR4UN, 762345347eSHal Finkel PPC::CR5LT, PPC::CR5GT, PPC::CR5EQ, PPC::CR5UN, 772345347eSHal Finkel PPC::CR6LT, PPC::CR6GT, PPC::CR6EQ, PPC::CR6UN, 782345347eSHal Finkel PPC::CR7LT, PPC::CR7GT, PPC::CR7EQ, PPC::CR7UN 792345347eSHal Finkel }; 802345347eSHal Finkel 812345347eSHal Finkel static const unsigned FRegs[] = { 822345347eSHal Finkel PPC::F0, PPC::F1, PPC::F2, PPC::F3, 832345347eSHal Finkel PPC::F4, PPC::F5, PPC::F6, PPC::F7, 842345347eSHal Finkel PPC::F8, PPC::F9, PPC::F10, PPC::F11, 852345347eSHal Finkel PPC::F12, PPC::F13, PPC::F14, PPC::F15, 862345347eSHal Finkel PPC::F16, PPC::F17, PPC::F18, PPC::F19, 872345347eSHal Finkel PPC::F20, PPC::F21, PPC::F22, PPC::F23, 882345347eSHal Finkel PPC::F24, PPC::F25, PPC::F26, PPC::F27, 892345347eSHal Finkel PPC::F28, PPC::F29, PPC::F30, PPC::F31 902345347eSHal Finkel }; 912345347eSHal Finkel 9211049f8fSNemanja Ivanovic static const unsigned VFRegs[] = { 9311049f8fSNemanja Ivanovic PPC::VF0, PPC::VF1, PPC::VF2, PPC::VF3, 9411049f8fSNemanja Ivanovic PPC::VF4, PPC::VF5, PPC::VF6, PPC::VF7, 9511049f8fSNemanja Ivanovic PPC::VF8, PPC::VF9, PPC::VF10, PPC::VF11, 9611049f8fSNemanja Ivanovic PPC::VF12, PPC::VF13, PPC::VF14, PPC::VF15, 9711049f8fSNemanja Ivanovic PPC::VF16, PPC::VF17, PPC::VF18, PPC::VF19, 9811049f8fSNemanja Ivanovic PPC::VF20, PPC::VF21, PPC::VF22, PPC::VF23, 9911049f8fSNemanja Ivanovic PPC::VF24, PPC::VF25, PPC::VF26, PPC::VF27, 10011049f8fSNemanja Ivanovic PPC::VF28, PPC::VF29, PPC::VF30, PPC::VF31 10111049f8fSNemanja Ivanovic }; 10211049f8fSNemanja Ivanovic 1032345347eSHal Finkel static const unsigned VRegs[] = { 1042345347eSHal Finkel PPC::V0, PPC::V1, PPC::V2, PPC::V3, 1052345347eSHal Finkel PPC::V4, PPC::V5, PPC::V6, PPC::V7, 1062345347eSHal Finkel PPC::V8, PPC::V9, PPC::V10, PPC::V11, 1072345347eSHal Finkel PPC::V12, PPC::V13, PPC::V14, PPC::V15, 1082345347eSHal Finkel PPC::V16, PPC::V17, PPC::V18, PPC::V19, 1092345347eSHal Finkel PPC::V20, PPC::V21, PPC::V22, PPC::V23, 1102345347eSHal Finkel PPC::V24, PPC::V25, PPC::V26, PPC::V27, 1112345347eSHal Finkel PPC::V28, PPC::V29, PPC::V30, PPC::V31 1122345347eSHal Finkel }; 1132345347eSHal Finkel 11427774d92SHal Finkel static const unsigned VSRegs[] = { 11527774d92SHal Finkel PPC::VSL0, PPC::VSL1, PPC::VSL2, PPC::VSL3, 11627774d92SHal Finkel PPC::VSL4, PPC::VSL5, PPC::VSL6, PPC::VSL7, 11727774d92SHal Finkel PPC::VSL8, PPC::VSL9, PPC::VSL10, PPC::VSL11, 11827774d92SHal Finkel PPC::VSL12, PPC::VSL13, PPC::VSL14, PPC::VSL15, 11927774d92SHal Finkel PPC::VSL16, PPC::VSL17, PPC::VSL18, PPC::VSL19, 12027774d92SHal Finkel PPC::VSL20, PPC::VSL21, PPC::VSL22, PPC::VSL23, 12127774d92SHal Finkel PPC::VSL24, PPC::VSL25, PPC::VSL26, PPC::VSL27, 12227774d92SHal Finkel PPC::VSL28, PPC::VSL29, PPC::VSL30, PPC::VSL31, 12327774d92SHal Finkel 12411049f8fSNemanja Ivanovic PPC::V0, PPC::V1, PPC::V2, PPC::V3, 12511049f8fSNemanja Ivanovic PPC::V4, PPC::V5, PPC::V6, PPC::V7, 12611049f8fSNemanja Ivanovic PPC::V8, PPC::V9, PPC::V10, PPC::V11, 12711049f8fSNemanja Ivanovic PPC::V12, PPC::V13, PPC::V14, PPC::V15, 12811049f8fSNemanja Ivanovic PPC::V16, PPC::V17, PPC::V18, PPC::V19, 12911049f8fSNemanja Ivanovic PPC::V20, PPC::V21, PPC::V22, PPC::V23, 13011049f8fSNemanja Ivanovic PPC::V24, PPC::V25, PPC::V26, PPC::V27, 13111049f8fSNemanja Ivanovic PPC::V28, PPC::V29, PPC::V30, PPC::V31 13227774d92SHal Finkel }; 13327774d92SHal Finkel 13419be506aSHal Finkel static const unsigned VSFRegs[] = { 13519be506aSHal Finkel PPC::F0, PPC::F1, PPC::F2, PPC::F3, 13619be506aSHal Finkel PPC::F4, PPC::F5, PPC::F6, PPC::F7, 13719be506aSHal Finkel PPC::F8, PPC::F9, PPC::F10, PPC::F11, 13819be506aSHal Finkel PPC::F12, PPC::F13, PPC::F14, PPC::F15, 13919be506aSHal Finkel PPC::F16, PPC::F17, PPC::F18, PPC::F19, 14019be506aSHal Finkel PPC::F20, PPC::F21, PPC::F22, PPC::F23, 14119be506aSHal Finkel PPC::F24, PPC::F25, PPC::F26, PPC::F27, 14219be506aSHal Finkel PPC::F28, PPC::F29, PPC::F30, PPC::F31, 14319be506aSHal Finkel 14419be506aSHal Finkel PPC::VF0, PPC::VF1, PPC::VF2, PPC::VF3, 14519be506aSHal Finkel PPC::VF4, PPC::VF5, PPC::VF6, PPC::VF7, 14619be506aSHal Finkel PPC::VF8, PPC::VF9, PPC::VF10, PPC::VF11, 14719be506aSHal Finkel PPC::VF12, PPC::VF13, PPC::VF14, PPC::VF15, 14819be506aSHal Finkel PPC::VF16, PPC::VF17, PPC::VF18, PPC::VF19, 14919be506aSHal Finkel PPC::VF20, PPC::VF21, PPC::VF22, PPC::VF23, 15019be506aSHal Finkel PPC::VF24, PPC::VF25, PPC::VF26, PPC::VF27, 15119be506aSHal Finkel PPC::VF28, PPC::VF29, PPC::VF30, PPC::VF31 15219be506aSHal Finkel }; 15319be506aSHal Finkel 154f3c94b1eSNemanja Ivanovic static const unsigned VSSRegs[] = { 155f3c94b1eSNemanja Ivanovic PPC::F0, PPC::F1, PPC::F2, PPC::F3, 156f3c94b1eSNemanja Ivanovic PPC::F4, PPC::F5, PPC::F6, PPC::F7, 157f3c94b1eSNemanja Ivanovic PPC::F8, PPC::F9, PPC::F10, PPC::F11, 158f3c94b1eSNemanja Ivanovic PPC::F12, PPC::F13, PPC::F14, PPC::F15, 159f3c94b1eSNemanja Ivanovic PPC::F16, PPC::F17, PPC::F18, PPC::F19, 160f3c94b1eSNemanja Ivanovic PPC::F20, PPC::F21, PPC::F22, PPC::F23, 161f3c94b1eSNemanja Ivanovic PPC::F24, PPC::F25, PPC::F26, PPC::F27, 162f3c94b1eSNemanja Ivanovic PPC::F28, PPC::F29, PPC::F30, PPC::F31, 163f3c94b1eSNemanja Ivanovic 164f3c94b1eSNemanja Ivanovic PPC::VF0, PPC::VF1, PPC::VF2, PPC::VF3, 165f3c94b1eSNemanja Ivanovic PPC::VF4, PPC::VF5, PPC::VF6, PPC::VF7, 166f3c94b1eSNemanja Ivanovic PPC::VF8, PPC::VF9, PPC::VF10, PPC::VF11, 167f3c94b1eSNemanja Ivanovic PPC::VF12, PPC::VF13, PPC::VF14, PPC::VF15, 168f3c94b1eSNemanja Ivanovic PPC::VF16, PPC::VF17, PPC::VF18, PPC::VF19, 169f3c94b1eSNemanja Ivanovic PPC::VF20, PPC::VF21, PPC::VF22, PPC::VF23, 170f3c94b1eSNemanja Ivanovic PPC::VF24, PPC::VF25, PPC::VF26, PPC::VF27, 171f3c94b1eSNemanja Ivanovic PPC::VF28, PPC::VF29, PPC::VF30, PPC::VF31 172f3c94b1eSNemanja Ivanovic }; 173f3c94b1eSNemanja Ivanovic 1742345347eSHal Finkel static const unsigned GPRegs[] = { 1752345347eSHal Finkel PPC::R0, PPC::R1, PPC::R2, PPC::R3, 1762345347eSHal Finkel PPC::R4, PPC::R5, PPC::R6, PPC::R7, 1772345347eSHal Finkel PPC::R8, PPC::R9, PPC::R10, PPC::R11, 1782345347eSHal Finkel PPC::R12, PPC::R13, PPC::R14, PPC::R15, 1792345347eSHal Finkel PPC::R16, PPC::R17, PPC::R18, PPC::R19, 1802345347eSHal Finkel PPC::R20, PPC::R21, PPC::R22, PPC::R23, 1812345347eSHal Finkel PPC::R24, PPC::R25, PPC::R26, PPC::R27, 1822345347eSHal Finkel PPC::R28, PPC::R29, PPC::R30, PPC::R31 1832345347eSHal Finkel }; 1842345347eSHal Finkel 1852345347eSHal Finkel static const unsigned GP0Regs[] = { 1862345347eSHal Finkel PPC::ZERO, PPC::R1, PPC::R2, PPC::R3, 1872345347eSHal Finkel PPC::R4, PPC::R5, PPC::R6, PPC::R7, 1882345347eSHal Finkel PPC::R8, PPC::R9, PPC::R10, PPC::R11, 1892345347eSHal Finkel PPC::R12, PPC::R13, PPC::R14, PPC::R15, 1902345347eSHal Finkel PPC::R16, PPC::R17, PPC::R18, PPC::R19, 1912345347eSHal Finkel PPC::R20, PPC::R21, PPC::R22, PPC::R23, 1922345347eSHal Finkel PPC::R24, PPC::R25, PPC::R26, PPC::R27, 1932345347eSHal Finkel PPC::R28, PPC::R29, PPC::R30, PPC::R31 1942345347eSHal Finkel }; 1952345347eSHal Finkel 1962345347eSHal Finkel static const unsigned G8Regs[] = { 1972345347eSHal Finkel PPC::X0, PPC::X1, PPC::X2, PPC::X3, 1982345347eSHal Finkel PPC::X4, PPC::X5, PPC::X6, PPC::X7, 1992345347eSHal Finkel PPC::X8, PPC::X9, PPC::X10, PPC::X11, 2002345347eSHal Finkel PPC::X12, PPC::X13, PPC::X14, PPC::X15, 2012345347eSHal Finkel PPC::X16, PPC::X17, PPC::X18, PPC::X19, 2022345347eSHal Finkel PPC::X20, PPC::X21, PPC::X22, PPC::X23, 2032345347eSHal Finkel PPC::X24, PPC::X25, PPC::X26, PPC::X27, 2042345347eSHal Finkel PPC::X28, PPC::X29, PPC::X30, PPC::X31 2052345347eSHal Finkel }; 2062345347eSHal Finkel 207c93a9a2cSHal Finkel static const unsigned QFRegs[] = { 208c93a9a2cSHal Finkel PPC::QF0, PPC::QF1, PPC::QF2, PPC::QF3, 209c93a9a2cSHal Finkel PPC::QF4, PPC::QF5, PPC::QF6, PPC::QF7, 210c93a9a2cSHal Finkel PPC::QF8, PPC::QF9, PPC::QF10, PPC::QF11, 211c93a9a2cSHal Finkel PPC::QF12, PPC::QF13, PPC::QF14, PPC::QF15, 212c93a9a2cSHal Finkel PPC::QF16, PPC::QF17, PPC::QF18, PPC::QF19, 213c93a9a2cSHal Finkel PPC::QF20, PPC::QF21, PPC::QF22, PPC::QF23, 214c93a9a2cSHal Finkel PPC::QF24, PPC::QF25, PPC::QF26, PPC::QF27, 215c93a9a2cSHal Finkel PPC::QF28, PPC::QF29, PPC::QF30, PPC::QF31 216c93a9a2cSHal Finkel }; 217c93a9a2cSHal Finkel 2182345347eSHal Finkel template <std::size_t N> 2192345347eSHal Finkel static DecodeStatus decodeRegisterClass(MCInst &Inst, uint64_t RegNo, 2202345347eSHal Finkel const unsigned (&Regs)[N]) { 2212345347eSHal Finkel assert(RegNo < N && "Invalid register number"); 222e9119e41SJim Grosbach Inst.addOperand(MCOperand::createReg(Regs[RegNo])); 2232345347eSHal Finkel return MCDisassembler::Success; 2242345347eSHal Finkel } 2252345347eSHal Finkel 2262345347eSHal Finkel static DecodeStatus DecodeCRRCRegisterClass(MCInst &Inst, uint64_t RegNo, 2272345347eSHal Finkel uint64_t Address, 2282345347eSHal Finkel const void *Decoder) { 2292345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, CRRegs); 2302345347eSHal Finkel } 2312345347eSHal Finkel 232535e69deSKit Barton static DecodeStatus DecodeCRRC0RegisterClass(MCInst &Inst, uint64_t RegNo, 233535e69deSKit Barton uint64_t Address, 234535e69deSKit Barton const void *Decoder) { 235535e69deSKit Barton return decodeRegisterClass(Inst, RegNo, CRRegs); 236535e69deSKit Barton } 237535e69deSKit Barton 2382345347eSHal Finkel static DecodeStatus DecodeCRBITRCRegisterClass(MCInst &Inst, uint64_t RegNo, 2392345347eSHal Finkel uint64_t Address, 2402345347eSHal Finkel const void *Decoder) { 2412345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, CRBITRegs); 2422345347eSHal Finkel } 2432345347eSHal Finkel 2442345347eSHal Finkel static DecodeStatus DecodeF4RCRegisterClass(MCInst &Inst, uint64_t RegNo, 2452345347eSHal Finkel uint64_t Address, 2462345347eSHal Finkel const void *Decoder) { 2472345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, FRegs); 2482345347eSHal Finkel } 2492345347eSHal Finkel 2502345347eSHal Finkel static DecodeStatus DecodeF8RCRegisterClass(MCInst &Inst, uint64_t RegNo, 2512345347eSHal Finkel uint64_t Address, 2522345347eSHal Finkel const void *Decoder) { 2532345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, FRegs); 2542345347eSHal Finkel } 2552345347eSHal Finkel 25611049f8fSNemanja Ivanovic static DecodeStatus DecodeVFRCRegisterClass(MCInst &Inst, uint64_t RegNo, 25711049f8fSNemanja Ivanovic uint64_t Address, 25811049f8fSNemanja Ivanovic const void *Decoder) { 25911049f8fSNemanja Ivanovic return decodeRegisterClass(Inst, RegNo, VFRegs); 26011049f8fSNemanja Ivanovic } 26111049f8fSNemanja Ivanovic 2622345347eSHal Finkel static DecodeStatus DecodeVRRCRegisterClass(MCInst &Inst, uint64_t RegNo, 2632345347eSHal Finkel uint64_t Address, 2642345347eSHal Finkel const void *Decoder) { 2652345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, VRegs); 2662345347eSHal Finkel } 2672345347eSHal Finkel 26827774d92SHal Finkel static DecodeStatus DecodeVSRCRegisterClass(MCInst &Inst, uint64_t RegNo, 26927774d92SHal Finkel uint64_t Address, 27027774d92SHal Finkel const void *Decoder) { 27127774d92SHal Finkel return decodeRegisterClass(Inst, RegNo, VSRegs); 27227774d92SHal Finkel } 27327774d92SHal Finkel 27419be506aSHal Finkel static DecodeStatus DecodeVSFRCRegisterClass(MCInst &Inst, uint64_t RegNo, 27519be506aSHal Finkel uint64_t Address, 27619be506aSHal Finkel const void *Decoder) { 27719be506aSHal Finkel return decodeRegisterClass(Inst, RegNo, VSFRegs); 27819be506aSHal Finkel } 27919be506aSHal Finkel 280f3c94b1eSNemanja Ivanovic static DecodeStatus DecodeVSSRCRegisterClass(MCInst &Inst, uint64_t RegNo, 281f3c94b1eSNemanja Ivanovic uint64_t Address, 282f3c94b1eSNemanja Ivanovic const void *Decoder) { 283f3c94b1eSNemanja Ivanovic return decodeRegisterClass(Inst, RegNo, VSSRegs); 284f3c94b1eSNemanja Ivanovic } 285f3c94b1eSNemanja Ivanovic 2862345347eSHal Finkel static DecodeStatus DecodeGPRCRegisterClass(MCInst &Inst, uint64_t RegNo, 2872345347eSHal Finkel uint64_t Address, 2882345347eSHal Finkel const void *Decoder) { 2892345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, GPRegs); 2902345347eSHal Finkel } 2912345347eSHal Finkel 2922345347eSHal Finkel static DecodeStatus DecodeGPRC_NOR0RegisterClass(MCInst &Inst, uint64_t RegNo, 2932345347eSHal Finkel uint64_t Address, 2942345347eSHal Finkel const void *Decoder) { 2952345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, GP0Regs); 2962345347eSHal Finkel } 2972345347eSHal Finkel 2982345347eSHal Finkel static DecodeStatus DecodeG8RCRegisterClass(MCInst &Inst, uint64_t RegNo, 2992345347eSHal Finkel uint64_t Address, 3002345347eSHal Finkel const void *Decoder) { 3012345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, G8Regs); 3022345347eSHal Finkel } 3032345347eSHal Finkel 3042345347eSHal Finkel #define DecodePointerLikeRegClass0 DecodeGPRCRegisterClass 3052345347eSHal Finkel #define DecodePointerLikeRegClass1 DecodeGPRC_NOR0RegisterClass 3062345347eSHal Finkel 307c93a9a2cSHal Finkel static DecodeStatus DecodeQFRCRegisterClass(MCInst &Inst, uint64_t RegNo, 308c93a9a2cSHal Finkel uint64_t Address, 309c93a9a2cSHal Finkel const void *Decoder) { 310c93a9a2cSHal Finkel return decodeRegisterClass(Inst, RegNo, QFRegs); 311c93a9a2cSHal Finkel } 312c93a9a2cSHal Finkel 313c93a9a2cSHal Finkel #define DecodeQSRCRegisterClass DecodeQFRCRegisterClass 314c93a9a2cSHal Finkel #define DecodeQBRCRegisterClass DecodeQFRCRegisterClass 315c93a9a2cSHal Finkel 3162345347eSHal Finkel template<unsigned N> 3172345347eSHal Finkel static DecodeStatus decodeUImmOperand(MCInst &Inst, uint64_t Imm, 3182345347eSHal Finkel int64_t Address, const void *Decoder) { 3192345347eSHal Finkel assert(isUInt<N>(Imm) && "Invalid immediate"); 320e9119e41SJim Grosbach Inst.addOperand(MCOperand::createImm(Imm)); 3212345347eSHal Finkel return MCDisassembler::Success; 3222345347eSHal Finkel } 3232345347eSHal Finkel 3242345347eSHal Finkel template<unsigned N> 3252345347eSHal Finkel static DecodeStatus decodeSImmOperand(MCInst &Inst, uint64_t Imm, 3262345347eSHal Finkel int64_t Address, const void *Decoder) { 3272345347eSHal Finkel assert(isUInt<N>(Imm) && "Invalid immediate"); 328e9119e41SJim Grosbach Inst.addOperand(MCOperand::createImm(SignExtend64<N>(Imm))); 3292345347eSHal Finkel return MCDisassembler::Success; 3302345347eSHal Finkel } 3312345347eSHal Finkel 3322345347eSHal Finkel static DecodeStatus decodeMemRIOperands(MCInst &Inst, uint64_t Imm, 3332345347eSHal Finkel int64_t Address, const void *Decoder) { 3342345347eSHal Finkel // Decode the memri field (imm, reg), which has the low 16-bits as the 3352345347eSHal Finkel // displacement and the next 5 bits as the register #. 3362345347eSHal Finkel 3372345347eSHal Finkel uint64_t Base = Imm >> 16; 3382345347eSHal Finkel uint64_t Disp = Imm & 0xFFFF; 3392345347eSHal Finkel 3402345347eSHal Finkel assert(Base < 32 && "Invalid base register"); 3412345347eSHal Finkel 3422345347eSHal Finkel switch (Inst.getOpcode()) { 3432345347eSHal Finkel default: break; 3442345347eSHal Finkel case PPC::LBZU: 3452345347eSHal Finkel case PPC::LHAU: 3462345347eSHal Finkel case PPC::LHZU: 3472345347eSHal Finkel case PPC::LWZU: 3482345347eSHal Finkel case PPC::LFSU: 3492345347eSHal Finkel case PPC::LFDU: 3502345347eSHal Finkel // Add the tied output operand. 351e9119e41SJim Grosbach Inst.addOperand(MCOperand::createReg(GP0Regs[Base])); 3522345347eSHal Finkel break; 3532345347eSHal Finkel case PPC::STBU: 3542345347eSHal Finkel case PPC::STHU: 3552345347eSHal Finkel case PPC::STWU: 3562345347eSHal Finkel case PPC::STFSU: 3572345347eSHal Finkel case PPC::STFDU: 358e9119e41SJim Grosbach Inst.insert(Inst.begin(), MCOperand::createReg(GP0Regs[Base])); 3592345347eSHal Finkel break; 3602345347eSHal Finkel } 3612345347eSHal Finkel 362e9119e41SJim Grosbach Inst.addOperand(MCOperand::createImm(SignExtend64<16>(Disp))); 363e9119e41SJim Grosbach Inst.addOperand(MCOperand::createReg(GP0Regs[Base])); 3642345347eSHal Finkel return MCDisassembler::Success; 3652345347eSHal Finkel } 3662345347eSHal Finkel 3672345347eSHal Finkel static DecodeStatus decodeMemRIXOperands(MCInst &Inst, uint64_t Imm, 3682345347eSHal Finkel int64_t Address, const void *Decoder) { 3692345347eSHal Finkel // Decode the memrix field (imm, reg), which has the low 14-bits as the 3702345347eSHal Finkel // displacement and the next 5 bits as the register #. 3712345347eSHal Finkel 3722345347eSHal Finkel uint64_t Base = Imm >> 14; 3732345347eSHal Finkel uint64_t Disp = Imm & 0x3FFF; 3742345347eSHal Finkel 3752345347eSHal Finkel assert(Base < 32 && "Invalid base register"); 3762345347eSHal Finkel 3772345347eSHal Finkel if (Inst.getOpcode() == PPC::LDU) 3782345347eSHal Finkel // Add the tied output operand. 379e9119e41SJim Grosbach Inst.addOperand(MCOperand::createReg(GP0Regs[Base])); 3802345347eSHal Finkel else if (Inst.getOpcode() == PPC::STDU) 381e9119e41SJim Grosbach Inst.insert(Inst.begin(), MCOperand::createReg(GP0Regs[Base])); 3822345347eSHal Finkel 383e9119e41SJim Grosbach Inst.addOperand(MCOperand::createImm(SignExtend64<16>(Disp << 2))); 384e9119e41SJim Grosbach Inst.addOperand(MCOperand::createReg(GP0Regs[Base])); 3852345347eSHal Finkel return MCDisassembler::Success; 3862345347eSHal Finkel } 3872345347eSHal Finkel 388ba532dc8SKit Barton static DecodeStatus decodeMemRIX16Operands(MCInst &Inst, uint64_t Imm, 389ba532dc8SKit Barton int64_t Address, const void *Decoder) { 390ba532dc8SKit Barton // Decode the memrix16 field (imm, reg), which has the low 12-bits as the 391ba532dc8SKit Barton // displacement with 16-byte aligned, and the next 5 bits as the register #. 392ba532dc8SKit Barton 393ba532dc8SKit Barton uint64_t Base = Imm >> 12; 394ba532dc8SKit Barton uint64_t Disp = Imm & 0xFFF; 395ba532dc8SKit Barton 396ba532dc8SKit Barton assert(Base < 32 && "Invalid base register"); 397ba532dc8SKit Barton 398ba532dc8SKit Barton Inst.addOperand(MCOperand::createImm(SignExtend64<16>(Disp << 4))); 399ba532dc8SKit Barton Inst.addOperand(MCOperand::createReg(GP0Regs[Base])); 400ba532dc8SKit Barton return MCDisassembler::Success; 401ba532dc8SKit Barton } 402ba532dc8SKit Barton 4032345347eSHal Finkel static DecodeStatus decodeCRBitMOperand(MCInst &Inst, uint64_t Imm, 4042345347eSHal Finkel int64_t Address, const void *Decoder) { 4052345347eSHal Finkel // The cr bit encoding is 0x80 >> cr_reg_num. 4062345347eSHal Finkel 4072345347eSHal Finkel unsigned Zeros = countTrailingZeros(Imm); 4082345347eSHal Finkel assert(Zeros < 8 && "Invalid CR bit value"); 4092345347eSHal Finkel 410e9119e41SJim Grosbach Inst.addOperand(MCOperand::createReg(CRRegs[7 - Zeros])); 4112345347eSHal Finkel return MCDisassembler::Success; 4122345347eSHal Finkel } 4132345347eSHal Finkel 4142345347eSHal Finkel #include "PPCGenDisassemblerTables.inc" 4152345347eSHal Finkel 4162345347eSHal Finkel DecodeStatus PPCDisassembler::getInstruction(MCInst &MI, uint64_t &Size, 4177fc5b874SRafael Espindola ArrayRef<uint8_t> Bytes, 4184aa6bea7SRafael Espindola uint64_t Address, raw_ostream &OS, 4194aa6bea7SRafael Espindola raw_ostream &CS) const { 4202345347eSHal Finkel // Get the four bytes of the instruction. 4212345347eSHal Finkel Size = 4; 4227fc5b874SRafael Espindola if (Bytes.size() < 4) { 4232345347eSHal Finkel Size = 0; 4242345347eSHal Finkel return MCDisassembler::Fail; 4252345347eSHal Finkel } 4262345347eSHal Finkel 427c11fd3e7SBenjamin Kramer // Read the instruction in the proper endianness. 428c11fd3e7SBenjamin Kramer uint32_t Inst = IsLittleEndian ? support::endian::read32le(Bytes.data()) 429c11fd3e7SBenjamin Kramer : support::endian::read32be(Bytes.data()); 4302345347eSHal Finkel 431db0712f9SMichael Kuperstein if (STI.getFeatureBits()[PPC::FeatureQPX]) { 432c93a9a2cSHal Finkel DecodeStatus result = 433c93a9a2cSHal Finkel decodeInstruction(DecoderTableQPX32, MI, Inst, Address, this, STI); 434c93a9a2cSHal Finkel if (result != MCDisassembler::Fail) 435c93a9a2cSHal Finkel return result; 436c93a9a2cSHal Finkel } 437c93a9a2cSHal Finkel 4382345347eSHal Finkel return decodeInstruction(DecoderTable32, MI, Inst, Address, this, STI); 4392345347eSHal Finkel } 4402345347eSHal Finkel 441