12345347eSHal Finkel //===------ PPCDisassembler.cpp - Disassembler for PowerPC ------*- C++ -*-===//
22345347eSHal Finkel //
32345347eSHal Finkel //                     The LLVM Compiler Infrastructure
42345347eSHal Finkel //
52345347eSHal Finkel // This file is distributed under the University of Illinois Open Source
62345347eSHal Finkel // License. See LICENSE.TXT for details.
72345347eSHal Finkel //
82345347eSHal Finkel //===----------------------------------------------------------------------===//
92345347eSHal Finkel 
102345347eSHal Finkel #include "PPC.h"
11f57c1977SBenjamin Kramer #include "llvm/MC/MCDisassembler/MCDisassembler.h"
122345347eSHal Finkel #include "llvm/MC/MCFixedLenDisassembler.h"
132345347eSHal Finkel #include "llvm/MC/MCInst.h"
142345347eSHal Finkel #include "llvm/MC/MCSubtargetInfo.h"
15c11fd3e7SBenjamin Kramer #include "llvm/Support/Endian.h"
162345347eSHal Finkel #include "llvm/Support/TargetRegistry.h"
172345347eSHal Finkel 
182345347eSHal Finkel using namespace llvm;
192345347eSHal Finkel 
20e96dd897SChandler Carruth #define DEBUG_TYPE "ppc-disassembler"
21e96dd897SChandler Carruth 
222345347eSHal Finkel typedef MCDisassembler::DecodeStatus DecodeStatus;
232345347eSHal Finkel 
242345347eSHal Finkel namespace {
252345347eSHal Finkel class PPCDisassembler : public MCDisassembler {
26c11fd3e7SBenjamin Kramer   bool IsLittleEndian;
27c11fd3e7SBenjamin Kramer 
282345347eSHal Finkel public:
29c11fd3e7SBenjamin Kramer   PPCDisassembler(const MCSubtargetInfo &STI, MCContext &Ctx,
30c11fd3e7SBenjamin Kramer                   bool IsLittleEndian)
31c11fd3e7SBenjamin Kramer       : MCDisassembler(STI, Ctx), IsLittleEndian(IsLittleEndian) {}
322345347eSHal Finkel 
334aa6bea7SRafael Espindola   DecodeStatus getInstruction(MCInst &Instr, uint64_t &Size,
347fc5b874SRafael Espindola                               ArrayRef<uint8_t> Bytes, uint64_t Address,
354aa6bea7SRafael Espindola                               raw_ostream &VStream,
364aa6bea7SRafael Espindola                               raw_ostream &CStream) const override;
372345347eSHal Finkel };
382345347eSHal Finkel } // end anonymous namespace
392345347eSHal Finkel 
402345347eSHal Finkel static MCDisassembler *createPPCDisassembler(const Target &T,
41a1bc0f56SLang Hames                                              const MCSubtargetInfo &STI,
42a1bc0f56SLang Hames                                              MCContext &Ctx) {
43c11fd3e7SBenjamin Kramer   return new PPCDisassembler(STI, Ctx, /*IsLittleEndian=*/false);
44c11fd3e7SBenjamin Kramer }
45c11fd3e7SBenjamin Kramer 
46c11fd3e7SBenjamin Kramer static MCDisassembler *createPPCLEDisassembler(const Target &T,
47c11fd3e7SBenjamin Kramer                                                const MCSubtargetInfo &STI,
48c11fd3e7SBenjamin Kramer                                                MCContext &Ctx) {
49c11fd3e7SBenjamin Kramer   return new PPCDisassembler(STI, Ctx, /*IsLittleEndian=*/true);
502345347eSHal Finkel }
512345347eSHal Finkel 
522345347eSHal Finkel extern "C" void LLVMInitializePowerPCDisassembler() {
532345347eSHal Finkel   // Register the disassembler for each target.
542345347eSHal Finkel   TargetRegistry::RegisterMCDisassembler(ThePPC32Target,
552345347eSHal Finkel                                          createPPCDisassembler);
562345347eSHal Finkel   TargetRegistry::RegisterMCDisassembler(ThePPC64Target,
572345347eSHal Finkel                                          createPPCDisassembler);
582345347eSHal Finkel   TargetRegistry::RegisterMCDisassembler(ThePPC64LETarget,
59c11fd3e7SBenjamin Kramer                                          createPPCLEDisassembler);
602345347eSHal Finkel }
612345347eSHal Finkel 
622345347eSHal Finkel // FIXME: These can be generated by TableGen from the existing register
632345347eSHal Finkel // encoding values!
642345347eSHal Finkel 
652345347eSHal Finkel static const unsigned CRRegs[] = {
662345347eSHal Finkel   PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
672345347eSHal Finkel   PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7
682345347eSHal Finkel };
692345347eSHal Finkel 
702345347eSHal Finkel static const unsigned CRBITRegs[] = {
712345347eSHal Finkel   PPC::CR0LT, PPC::CR0GT, PPC::CR0EQ, PPC::CR0UN,
722345347eSHal Finkel   PPC::CR1LT, PPC::CR1GT, PPC::CR1EQ, PPC::CR1UN,
732345347eSHal Finkel   PPC::CR2LT, PPC::CR2GT, PPC::CR2EQ, PPC::CR2UN,
742345347eSHal Finkel   PPC::CR3LT, PPC::CR3GT, PPC::CR3EQ, PPC::CR3UN,
752345347eSHal Finkel   PPC::CR4LT, PPC::CR4GT, PPC::CR4EQ, PPC::CR4UN,
762345347eSHal Finkel   PPC::CR5LT, PPC::CR5GT, PPC::CR5EQ, PPC::CR5UN,
772345347eSHal Finkel   PPC::CR6LT, PPC::CR6GT, PPC::CR6EQ, PPC::CR6UN,
782345347eSHal Finkel   PPC::CR7LT, PPC::CR7GT, PPC::CR7EQ, PPC::CR7UN
792345347eSHal Finkel };
802345347eSHal Finkel 
812345347eSHal Finkel static const unsigned FRegs[] = {
822345347eSHal Finkel   PPC::F0, PPC::F1, PPC::F2, PPC::F3,
832345347eSHal Finkel   PPC::F4, PPC::F5, PPC::F6, PPC::F7,
842345347eSHal Finkel   PPC::F8, PPC::F9, PPC::F10, PPC::F11,
852345347eSHal Finkel   PPC::F12, PPC::F13, PPC::F14, PPC::F15,
862345347eSHal Finkel   PPC::F16, PPC::F17, PPC::F18, PPC::F19,
872345347eSHal Finkel   PPC::F20, PPC::F21, PPC::F22, PPC::F23,
882345347eSHal Finkel   PPC::F24, PPC::F25, PPC::F26, PPC::F27,
892345347eSHal Finkel   PPC::F28, PPC::F29, PPC::F30, PPC::F31
902345347eSHal Finkel };
912345347eSHal Finkel 
922345347eSHal Finkel static const unsigned VRegs[] = {
932345347eSHal Finkel   PPC::V0, PPC::V1, PPC::V2, PPC::V3,
942345347eSHal Finkel   PPC::V4, PPC::V5, PPC::V6, PPC::V7,
952345347eSHal Finkel   PPC::V8, PPC::V9, PPC::V10, PPC::V11,
962345347eSHal Finkel   PPC::V12, PPC::V13, PPC::V14, PPC::V15,
972345347eSHal Finkel   PPC::V16, PPC::V17, PPC::V18, PPC::V19,
982345347eSHal Finkel   PPC::V20, PPC::V21, PPC::V22, PPC::V23,
992345347eSHal Finkel   PPC::V24, PPC::V25, PPC::V26, PPC::V27,
1002345347eSHal Finkel   PPC::V28, PPC::V29, PPC::V30, PPC::V31
1012345347eSHal Finkel };
1022345347eSHal Finkel 
10327774d92SHal Finkel static const unsigned VSRegs[] = {
10427774d92SHal Finkel   PPC::VSL0, PPC::VSL1, PPC::VSL2, PPC::VSL3,
10527774d92SHal Finkel   PPC::VSL4, PPC::VSL5, PPC::VSL6, PPC::VSL7,
10627774d92SHal Finkel   PPC::VSL8, PPC::VSL9, PPC::VSL10, PPC::VSL11,
10727774d92SHal Finkel   PPC::VSL12, PPC::VSL13, PPC::VSL14, PPC::VSL15,
10827774d92SHal Finkel   PPC::VSL16, PPC::VSL17, PPC::VSL18, PPC::VSL19,
10927774d92SHal Finkel   PPC::VSL20, PPC::VSL21, PPC::VSL22, PPC::VSL23,
11027774d92SHal Finkel   PPC::VSL24, PPC::VSL25, PPC::VSL26, PPC::VSL27,
11127774d92SHal Finkel   PPC::VSL28, PPC::VSL29, PPC::VSL30, PPC::VSL31,
11227774d92SHal Finkel 
11327774d92SHal Finkel   PPC::VSH0, PPC::VSH1, PPC::VSH2, PPC::VSH3,
11427774d92SHal Finkel   PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7,
11527774d92SHal Finkel   PPC::VSH8, PPC::VSH9, PPC::VSH10, PPC::VSH11,
11627774d92SHal Finkel   PPC::VSH12, PPC::VSH13, PPC::VSH14, PPC::VSH15,
11727774d92SHal Finkel   PPC::VSH16, PPC::VSH17, PPC::VSH18, PPC::VSH19,
11827774d92SHal Finkel   PPC::VSH20, PPC::VSH21, PPC::VSH22, PPC::VSH23,
11927774d92SHal Finkel   PPC::VSH24, PPC::VSH25, PPC::VSH26, PPC::VSH27,
12027774d92SHal Finkel   PPC::VSH28, PPC::VSH29, PPC::VSH30, PPC::VSH31
12127774d92SHal Finkel };
12227774d92SHal Finkel 
12319be506aSHal Finkel static const unsigned VSFRegs[] = {
12419be506aSHal Finkel   PPC::F0, PPC::F1, PPC::F2, PPC::F3,
12519be506aSHal Finkel   PPC::F4, PPC::F5, PPC::F6, PPC::F7,
12619be506aSHal Finkel   PPC::F8, PPC::F9, PPC::F10, PPC::F11,
12719be506aSHal Finkel   PPC::F12, PPC::F13, PPC::F14, PPC::F15,
12819be506aSHal Finkel   PPC::F16, PPC::F17, PPC::F18, PPC::F19,
12919be506aSHal Finkel   PPC::F20, PPC::F21, PPC::F22, PPC::F23,
13019be506aSHal Finkel   PPC::F24, PPC::F25, PPC::F26, PPC::F27,
13119be506aSHal Finkel   PPC::F28, PPC::F29, PPC::F30, PPC::F31,
13219be506aSHal Finkel 
13319be506aSHal Finkel   PPC::VF0, PPC::VF1, PPC::VF2, PPC::VF3,
13419be506aSHal Finkel   PPC::VF4, PPC::VF5, PPC::VF6, PPC::VF7,
13519be506aSHal Finkel   PPC::VF8, PPC::VF9, PPC::VF10, PPC::VF11,
13619be506aSHal Finkel   PPC::VF12, PPC::VF13, PPC::VF14, PPC::VF15,
13719be506aSHal Finkel   PPC::VF16, PPC::VF17, PPC::VF18, PPC::VF19,
13819be506aSHal Finkel   PPC::VF20, PPC::VF21, PPC::VF22, PPC::VF23,
13919be506aSHal Finkel   PPC::VF24, PPC::VF25, PPC::VF26, PPC::VF27,
14019be506aSHal Finkel   PPC::VF28, PPC::VF29, PPC::VF30, PPC::VF31
14119be506aSHal Finkel };
14219be506aSHal Finkel 
143f3c94b1eSNemanja Ivanovic static const unsigned VSSRegs[] = {
144f3c94b1eSNemanja Ivanovic   PPC::F0, PPC::F1, PPC::F2, PPC::F3,
145f3c94b1eSNemanja Ivanovic   PPC::F4, PPC::F5, PPC::F6, PPC::F7,
146f3c94b1eSNemanja Ivanovic   PPC::F8, PPC::F9, PPC::F10, PPC::F11,
147f3c94b1eSNemanja Ivanovic   PPC::F12, PPC::F13, PPC::F14, PPC::F15,
148f3c94b1eSNemanja Ivanovic   PPC::F16, PPC::F17, PPC::F18, PPC::F19,
149f3c94b1eSNemanja Ivanovic   PPC::F20, PPC::F21, PPC::F22, PPC::F23,
150f3c94b1eSNemanja Ivanovic   PPC::F24, PPC::F25, PPC::F26, PPC::F27,
151f3c94b1eSNemanja Ivanovic   PPC::F28, PPC::F29, PPC::F30, PPC::F31,
152f3c94b1eSNemanja Ivanovic 
153f3c94b1eSNemanja Ivanovic   PPC::VF0, PPC::VF1, PPC::VF2, PPC::VF3,
154f3c94b1eSNemanja Ivanovic   PPC::VF4, PPC::VF5, PPC::VF6, PPC::VF7,
155f3c94b1eSNemanja Ivanovic   PPC::VF8, PPC::VF9, PPC::VF10, PPC::VF11,
156f3c94b1eSNemanja Ivanovic   PPC::VF12, PPC::VF13, PPC::VF14, PPC::VF15,
157f3c94b1eSNemanja Ivanovic   PPC::VF16, PPC::VF17, PPC::VF18, PPC::VF19,
158f3c94b1eSNemanja Ivanovic   PPC::VF20, PPC::VF21, PPC::VF22, PPC::VF23,
159f3c94b1eSNemanja Ivanovic   PPC::VF24, PPC::VF25, PPC::VF26, PPC::VF27,
160f3c94b1eSNemanja Ivanovic   PPC::VF28, PPC::VF29, PPC::VF30, PPC::VF31
161f3c94b1eSNemanja Ivanovic };
162f3c94b1eSNemanja Ivanovic 
1632345347eSHal Finkel static const unsigned GPRegs[] = {
1642345347eSHal Finkel   PPC::R0, PPC::R1, PPC::R2, PPC::R3,
1652345347eSHal Finkel   PPC::R4, PPC::R5, PPC::R6, PPC::R7,
1662345347eSHal Finkel   PPC::R8, PPC::R9, PPC::R10, PPC::R11,
1672345347eSHal Finkel   PPC::R12, PPC::R13, PPC::R14, PPC::R15,
1682345347eSHal Finkel   PPC::R16, PPC::R17, PPC::R18, PPC::R19,
1692345347eSHal Finkel   PPC::R20, PPC::R21, PPC::R22, PPC::R23,
1702345347eSHal Finkel   PPC::R24, PPC::R25, PPC::R26, PPC::R27,
1712345347eSHal Finkel   PPC::R28, PPC::R29, PPC::R30, PPC::R31
1722345347eSHal Finkel };
1732345347eSHal Finkel 
1742345347eSHal Finkel static const unsigned GP0Regs[] = {
1752345347eSHal Finkel   PPC::ZERO, PPC::R1, PPC::R2, PPC::R3,
1762345347eSHal Finkel   PPC::R4, PPC::R5, PPC::R6, PPC::R7,
1772345347eSHal Finkel   PPC::R8, PPC::R9, PPC::R10, PPC::R11,
1782345347eSHal Finkel   PPC::R12, PPC::R13, PPC::R14, PPC::R15,
1792345347eSHal Finkel   PPC::R16, PPC::R17, PPC::R18, PPC::R19,
1802345347eSHal Finkel   PPC::R20, PPC::R21, PPC::R22, PPC::R23,
1812345347eSHal Finkel   PPC::R24, PPC::R25, PPC::R26, PPC::R27,
1822345347eSHal Finkel   PPC::R28, PPC::R29, PPC::R30, PPC::R31
1832345347eSHal Finkel };
1842345347eSHal Finkel 
1852345347eSHal Finkel static const unsigned G8Regs[] = {
1862345347eSHal Finkel   PPC::X0, PPC::X1, PPC::X2, PPC::X3,
1872345347eSHal Finkel   PPC::X4, PPC::X5, PPC::X6, PPC::X7,
1882345347eSHal Finkel   PPC::X8, PPC::X9, PPC::X10, PPC::X11,
1892345347eSHal Finkel   PPC::X12, PPC::X13, PPC::X14, PPC::X15,
1902345347eSHal Finkel   PPC::X16, PPC::X17, PPC::X18, PPC::X19,
1912345347eSHal Finkel   PPC::X20, PPC::X21, PPC::X22, PPC::X23,
1922345347eSHal Finkel   PPC::X24, PPC::X25, PPC::X26, PPC::X27,
1932345347eSHal Finkel   PPC::X28, PPC::X29, PPC::X30, PPC::X31
1942345347eSHal Finkel };
1952345347eSHal Finkel 
196c93a9a2cSHal Finkel static const unsigned QFRegs[] = {
197c93a9a2cSHal Finkel   PPC::QF0, PPC::QF1, PPC::QF2, PPC::QF3,
198c93a9a2cSHal Finkel   PPC::QF4, PPC::QF5, PPC::QF6, PPC::QF7,
199c93a9a2cSHal Finkel   PPC::QF8, PPC::QF9, PPC::QF10, PPC::QF11,
200c93a9a2cSHal Finkel   PPC::QF12, PPC::QF13, PPC::QF14, PPC::QF15,
201c93a9a2cSHal Finkel   PPC::QF16, PPC::QF17, PPC::QF18, PPC::QF19,
202c93a9a2cSHal Finkel   PPC::QF20, PPC::QF21, PPC::QF22, PPC::QF23,
203c93a9a2cSHal Finkel   PPC::QF24, PPC::QF25, PPC::QF26, PPC::QF27,
204c93a9a2cSHal Finkel   PPC::QF28, PPC::QF29, PPC::QF30, PPC::QF31
205c93a9a2cSHal Finkel };
206c93a9a2cSHal Finkel 
2072345347eSHal Finkel template <std::size_t N>
2082345347eSHal Finkel static DecodeStatus decodeRegisterClass(MCInst &Inst, uint64_t RegNo,
2092345347eSHal Finkel                                         const unsigned (&Regs)[N]) {
2102345347eSHal Finkel   assert(RegNo < N && "Invalid register number");
211e9119e41SJim Grosbach   Inst.addOperand(MCOperand::createReg(Regs[RegNo]));
2122345347eSHal Finkel   return MCDisassembler::Success;
2132345347eSHal Finkel }
2142345347eSHal Finkel 
2152345347eSHal Finkel static DecodeStatus DecodeCRRCRegisterClass(MCInst &Inst, uint64_t RegNo,
2162345347eSHal Finkel                                             uint64_t Address,
2172345347eSHal Finkel                                             const void *Decoder) {
2182345347eSHal Finkel   return decodeRegisterClass(Inst, RegNo, CRRegs);
2192345347eSHal Finkel }
2202345347eSHal Finkel 
221535e69deSKit Barton static DecodeStatus DecodeCRRC0RegisterClass(MCInst &Inst, uint64_t RegNo,
222535e69deSKit Barton                                             uint64_t Address,
223535e69deSKit Barton                                             const void *Decoder) {
224535e69deSKit Barton   return decodeRegisterClass(Inst, RegNo, CRRegs);
225535e69deSKit Barton }
226535e69deSKit Barton 
2272345347eSHal Finkel static DecodeStatus DecodeCRBITRCRegisterClass(MCInst &Inst, uint64_t RegNo,
2282345347eSHal Finkel                                             uint64_t Address,
2292345347eSHal Finkel                                             const void *Decoder) {
2302345347eSHal Finkel   return decodeRegisterClass(Inst, RegNo, CRBITRegs);
2312345347eSHal Finkel }
2322345347eSHal Finkel 
2332345347eSHal Finkel static DecodeStatus DecodeF4RCRegisterClass(MCInst &Inst, uint64_t RegNo,
2342345347eSHal Finkel                                             uint64_t Address,
2352345347eSHal Finkel                                             const void *Decoder) {
2362345347eSHal Finkel   return decodeRegisterClass(Inst, RegNo, FRegs);
2372345347eSHal Finkel }
2382345347eSHal Finkel 
2392345347eSHal Finkel static DecodeStatus DecodeF8RCRegisterClass(MCInst &Inst, uint64_t RegNo,
2402345347eSHal Finkel                                             uint64_t Address,
2412345347eSHal Finkel                                             const void *Decoder) {
2422345347eSHal Finkel   return decodeRegisterClass(Inst, RegNo, FRegs);
2432345347eSHal Finkel }
2442345347eSHal Finkel 
2452345347eSHal Finkel static DecodeStatus DecodeVRRCRegisterClass(MCInst &Inst, uint64_t RegNo,
2462345347eSHal Finkel                                             uint64_t Address,
2472345347eSHal Finkel                                             const void *Decoder) {
2482345347eSHal Finkel   return decodeRegisterClass(Inst, RegNo, VRegs);
2492345347eSHal Finkel }
2502345347eSHal Finkel 
25127774d92SHal Finkel static DecodeStatus DecodeVSRCRegisterClass(MCInst &Inst, uint64_t RegNo,
25227774d92SHal Finkel                                             uint64_t Address,
25327774d92SHal Finkel                                             const void *Decoder) {
25427774d92SHal Finkel   return decodeRegisterClass(Inst, RegNo, VSRegs);
25527774d92SHal Finkel }
25627774d92SHal Finkel 
25719be506aSHal Finkel static DecodeStatus DecodeVSFRCRegisterClass(MCInst &Inst, uint64_t RegNo,
25819be506aSHal Finkel                                             uint64_t Address,
25919be506aSHal Finkel                                             const void *Decoder) {
26019be506aSHal Finkel   return decodeRegisterClass(Inst, RegNo, VSFRegs);
26119be506aSHal Finkel }
26219be506aSHal Finkel 
263f3c94b1eSNemanja Ivanovic static DecodeStatus DecodeVSSRCRegisterClass(MCInst &Inst, uint64_t RegNo,
264f3c94b1eSNemanja Ivanovic                                             uint64_t Address,
265f3c94b1eSNemanja Ivanovic                                             const void *Decoder) {
266f3c94b1eSNemanja Ivanovic   return decodeRegisterClass(Inst, RegNo, VSSRegs);
267f3c94b1eSNemanja Ivanovic }
268f3c94b1eSNemanja Ivanovic 
2692345347eSHal Finkel static DecodeStatus DecodeGPRCRegisterClass(MCInst &Inst, uint64_t RegNo,
2702345347eSHal Finkel                                             uint64_t Address,
2712345347eSHal Finkel                                             const void *Decoder) {
2722345347eSHal Finkel   return decodeRegisterClass(Inst, RegNo, GPRegs);
2732345347eSHal Finkel }
2742345347eSHal Finkel 
2752345347eSHal Finkel static DecodeStatus DecodeGPRC_NOR0RegisterClass(MCInst &Inst, uint64_t RegNo,
2762345347eSHal Finkel                                             uint64_t Address,
2772345347eSHal Finkel                                             const void *Decoder) {
2782345347eSHal Finkel   return decodeRegisterClass(Inst, RegNo, GP0Regs);
2792345347eSHal Finkel }
2802345347eSHal Finkel 
2812345347eSHal Finkel static DecodeStatus DecodeG8RCRegisterClass(MCInst &Inst, uint64_t RegNo,
2822345347eSHal Finkel                                             uint64_t Address,
2832345347eSHal Finkel                                             const void *Decoder) {
2842345347eSHal Finkel   return decodeRegisterClass(Inst, RegNo, G8Regs);
2852345347eSHal Finkel }
2862345347eSHal Finkel 
2872345347eSHal Finkel #define DecodePointerLikeRegClass0 DecodeGPRCRegisterClass
2882345347eSHal Finkel #define DecodePointerLikeRegClass1 DecodeGPRC_NOR0RegisterClass
2892345347eSHal Finkel 
290c93a9a2cSHal Finkel static DecodeStatus DecodeQFRCRegisterClass(MCInst &Inst, uint64_t RegNo,
291c93a9a2cSHal Finkel                                             uint64_t Address,
292c93a9a2cSHal Finkel                                             const void *Decoder) {
293c93a9a2cSHal Finkel   return decodeRegisterClass(Inst, RegNo, QFRegs);
294c93a9a2cSHal Finkel }
295c93a9a2cSHal Finkel 
296c93a9a2cSHal Finkel #define DecodeQSRCRegisterClass DecodeQFRCRegisterClass
297c93a9a2cSHal Finkel #define DecodeQBRCRegisterClass DecodeQFRCRegisterClass
298c93a9a2cSHal Finkel 
2992345347eSHal Finkel template<unsigned N>
3002345347eSHal Finkel static DecodeStatus decodeUImmOperand(MCInst &Inst, uint64_t Imm,
3012345347eSHal Finkel                                       int64_t Address, const void *Decoder) {
3022345347eSHal Finkel   assert(isUInt<N>(Imm) && "Invalid immediate");
303e9119e41SJim Grosbach   Inst.addOperand(MCOperand::createImm(Imm));
3042345347eSHal Finkel   return MCDisassembler::Success;
3052345347eSHal Finkel }
3062345347eSHal Finkel 
3072345347eSHal Finkel template<unsigned N>
3082345347eSHal Finkel static DecodeStatus decodeSImmOperand(MCInst &Inst, uint64_t Imm,
3092345347eSHal Finkel                                       int64_t Address, const void *Decoder) {
3102345347eSHal Finkel   assert(isUInt<N>(Imm) && "Invalid immediate");
311e9119e41SJim Grosbach   Inst.addOperand(MCOperand::createImm(SignExtend64<N>(Imm)));
3122345347eSHal Finkel   return MCDisassembler::Success;
3132345347eSHal Finkel }
3142345347eSHal Finkel 
3152345347eSHal Finkel static DecodeStatus decodeMemRIOperands(MCInst &Inst, uint64_t Imm,
3162345347eSHal Finkel                                         int64_t Address, const void *Decoder) {
3172345347eSHal Finkel   // Decode the memri field (imm, reg), which has the low 16-bits as the
3182345347eSHal Finkel   // displacement and the next 5 bits as the register #.
3192345347eSHal Finkel 
3202345347eSHal Finkel   uint64_t Base = Imm >> 16;
3212345347eSHal Finkel   uint64_t Disp = Imm & 0xFFFF;
3222345347eSHal Finkel 
3232345347eSHal Finkel   assert(Base < 32 && "Invalid base register");
3242345347eSHal Finkel 
3252345347eSHal Finkel   switch (Inst.getOpcode()) {
3262345347eSHal Finkel   default: break;
3272345347eSHal Finkel   case PPC::LBZU:
3282345347eSHal Finkel   case PPC::LHAU:
3292345347eSHal Finkel   case PPC::LHZU:
3302345347eSHal Finkel   case PPC::LWZU:
3312345347eSHal Finkel   case PPC::LFSU:
3322345347eSHal Finkel   case PPC::LFDU:
3332345347eSHal Finkel     // Add the tied output operand.
334e9119e41SJim Grosbach     Inst.addOperand(MCOperand::createReg(GP0Regs[Base]));
3352345347eSHal Finkel     break;
3362345347eSHal Finkel   case PPC::STBU:
3372345347eSHal Finkel   case PPC::STHU:
3382345347eSHal Finkel   case PPC::STWU:
3392345347eSHal Finkel   case PPC::STFSU:
3402345347eSHal Finkel   case PPC::STFDU:
341e9119e41SJim Grosbach     Inst.insert(Inst.begin(), MCOperand::createReg(GP0Regs[Base]));
3422345347eSHal Finkel     break;
3432345347eSHal Finkel   }
3442345347eSHal Finkel 
345e9119e41SJim Grosbach   Inst.addOperand(MCOperand::createImm(SignExtend64<16>(Disp)));
346e9119e41SJim Grosbach   Inst.addOperand(MCOperand::createReg(GP0Regs[Base]));
3472345347eSHal Finkel   return MCDisassembler::Success;
3482345347eSHal Finkel }
3492345347eSHal Finkel 
3502345347eSHal Finkel static DecodeStatus decodeMemRIXOperands(MCInst &Inst, uint64_t Imm,
3512345347eSHal Finkel                                          int64_t Address, const void *Decoder) {
3522345347eSHal Finkel   // Decode the memrix field (imm, reg), which has the low 14-bits as the
3532345347eSHal Finkel   // displacement and the next 5 bits as the register #.
3542345347eSHal Finkel 
3552345347eSHal Finkel   uint64_t Base = Imm >> 14;
3562345347eSHal Finkel   uint64_t Disp = Imm & 0x3FFF;
3572345347eSHal Finkel 
3582345347eSHal Finkel   assert(Base < 32 && "Invalid base register");
3592345347eSHal Finkel 
3602345347eSHal Finkel   if (Inst.getOpcode() == PPC::LDU)
3612345347eSHal Finkel     // Add the tied output operand.
362e9119e41SJim Grosbach     Inst.addOperand(MCOperand::createReg(GP0Regs[Base]));
3632345347eSHal Finkel   else if (Inst.getOpcode() == PPC::STDU)
364e9119e41SJim Grosbach     Inst.insert(Inst.begin(), MCOperand::createReg(GP0Regs[Base]));
3652345347eSHal Finkel 
366e9119e41SJim Grosbach   Inst.addOperand(MCOperand::createImm(SignExtend64<16>(Disp << 2)));
367e9119e41SJim Grosbach   Inst.addOperand(MCOperand::createReg(GP0Regs[Base]));
3682345347eSHal Finkel   return MCDisassembler::Success;
3692345347eSHal Finkel }
3702345347eSHal Finkel 
371*ba532dc8SKit Barton static DecodeStatus decodeMemRIX16Operands(MCInst &Inst, uint64_t Imm,
372*ba532dc8SKit Barton                                          int64_t Address, const void *Decoder) {
373*ba532dc8SKit Barton   // Decode the memrix16 field (imm, reg), which has the low 12-bits as the
374*ba532dc8SKit Barton   // displacement with 16-byte aligned, and the next 5 bits as the register #.
375*ba532dc8SKit Barton 
376*ba532dc8SKit Barton   uint64_t Base = Imm >> 12;
377*ba532dc8SKit Barton   uint64_t Disp = Imm & 0xFFF;
378*ba532dc8SKit Barton 
379*ba532dc8SKit Barton   assert(Base < 32 && "Invalid base register");
380*ba532dc8SKit Barton 
381*ba532dc8SKit Barton   Inst.addOperand(MCOperand::createImm(SignExtend64<16>(Disp << 4)));
382*ba532dc8SKit Barton   Inst.addOperand(MCOperand::createReg(GP0Regs[Base]));
383*ba532dc8SKit Barton   return MCDisassembler::Success;
384*ba532dc8SKit Barton }
385*ba532dc8SKit Barton 
3862345347eSHal Finkel static DecodeStatus decodeCRBitMOperand(MCInst &Inst, uint64_t Imm,
3872345347eSHal Finkel                                         int64_t Address, const void *Decoder) {
3882345347eSHal Finkel   // The cr bit encoding is 0x80 >> cr_reg_num.
3892345347eSHal Finkel 
3902345347eSHal Finkel   unsigned Zeros = countTrailingZeros(Imm);
3912345347eSHal Finkel   assert(Zeros < 8 && "Invalid CR bit value");
3922345347eSHal Finkel 
393e9119e41SJim Grosbach   Inst.addOperand(MCOperand::createReg(CRRegs[7 - Zeros]));
3942345347eSHal Finkel   return MCDisassembler::Success;
3952345347eSHal Finkel }
3962345347eSHal Finkel 
3972345347eSHal Finkel #include "PPCGenDisassemblerTables.inc"
3982345347eSHal Finkel 
3992345347eSHal Finkel DecodeStatus PPCDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
4007fc5b874SRafael Espindola                                              ArrayRef<uint8_t> Bytes,
4014aa6bea7SRafael Espindola                                              uint64_t Address, raw_ostream &OS,
4024aa6bea7SRafael Espindola                                              raw_ostream &CS) const {
4032345347eSHal Finkel   // Get the four bytes of the instruction.
4042345347eSHal Finkel   Size = 4;
4057fc5b874SRafael Espindola   if (Bytes.size() < 4) {
4062345347eSHal Finkel     Size = 0;
4072345347eSHal Finkel     return MCDisassembler::Fail;
4082345347eSHal Finkel   }
4092345347eSHal Finkel 
410c11fd3e7SBenjamin Kramer   // Read the instruction in the proper endianness.
411c11fd3e7SBenjamin Kramer   uint32_t Inst = IsLittleEndian ? support::endian::read32le(Bytes.data())
412c11fd3e7SBenjamin Kramer                                  : support::endian::read32be(Bytes.data());
4132345347eSHal Finkel 
414db0712f9SMichael Kuperstein   if (STI.getFeatureBits()[PPC::FeatureQPX]) {
415c93a9a2cSHal Finkel     DecodeStatus result =
416c93a9a2cSHal Finkel       decodeInstruction(DecoderTableQPX32, MI, Inst, Address, this, STI);
417c93a9a2cSHal Finkel     if (result != MCDisassembler::Fail)
418c93a9a2cSHal Finkel       return result;
419c93a9a2cSHal Finkel   }
420c93a9a2cSHal Finkel 
4212345347eSHal Finkel   return decodeInstruction(DecoderTable32, MI, Inst, Address, this, STI);
4222345347eSHal Finkel }
4232345347eSHal Finkel 
424