12345347eSHal Finkel //===------ PPCDisassembler.cpp - Disassembler for PowerPC ------*- C++ -*-===// 22345347eSHal Finkel // 32345347eSHal Finkel // The LLVM Compiler Infrastructure 42345347eSHal Finkel // 52345347eSHal Finkel // This file is distributed under the University of Illinois Open Source 62345347eSHal Finkel // License. See LICENSE.TXT for details. 72345347eSHal Finkel // 82345347eSHal Finkel //===----------------------------------------------------------------------===// 92345347eSHal Finkel 102345347eSHal Finkel #include "PPC.h" 112345347eSHal Finkel #include "llvm/MC/MCDisassembler.h" 122345347eSHal Finkel #include "llvm/MC/MCFixedLenDisassembler.h" 132345347eSHal Finkel #include "llvm/MC/MCInst.h" 142345347eSHal Finkel #include "llvm/MC/MCSubtargetInfo.h" 152345347eSHal Finkel #include "llvm/Support/MemoryObject.h" 162345347eSHal Finkel #include "llvm/Support/TargetRegistry.h" 172345347eSHal Finkel 182345347eSHal Finkel using namespace llvm; 192345347eSHal Finkel 20e96dd897SChandler Carruth #define DEBUG_TYPE "ppc-disassembler" 21e96dd897SChandler Carruth 222345347eSHal Finkel typedef MCDisassembler::DecodeStatus DecodeStatus; 232345347eSHal Finkel 242345347eSHal Finkel namespace { 252345347eSHal Finkel class PPCDisassembler : public MCDisassembler { 262345347eSHal Finkel public: 27a1bc0f56SLang Hames PPCDisassembler(const MCSubtargetInfo &STI, MCContext &Ctx) 28a1bc0f56SLang Hames : MCDisassembler(STI, Ctx) {} 292345347eSHal Finkel virtual ~PPCDisassembler() {} 302345347eSHal Finkel 31*4aa6bea7SRafael Espindola DecodeStatus getInstruction(MCInst &Instr, uint64_t &Size, 32*4aa6bea7SRafael Espindola const MemoryObject &Region, uint64_t Address, 33*4aa6bea7SRafael Espindola raw_ostream &VStream, 34*4aa6bea7SRafael Espindola raw_ostream &CStream) const override; 352345347eSHal Finkel }; 362345347eSHal Finkel } // end anonymous namespace 372345347eSHal Finkel 382345347eSHal Finkel static MCDisassembler *createPPCDisassembler(const Target &T, 39a1bc0f56SLang Hames const MCSubtargetInfo &STI, 40a1bc0f56SLang Hames MCContext &Ctx) { 41a1bc0f56SLang Hames return new PPCDisassembler(STI, Ctx); 422345347eSHal Finkel } 432345347eSHal Finkel 442345347eSHal Finkel extern "C" void LLVMInitializePowerPCDisassembler() { 452345347eSHal Finkel // Register the disassembler for each target. 462345347eSHal Finkel TargetRegistry::RegisterMCDisassembler(ThePPC32Target, 472345347eSHal Finkel createPPCDisassembler); 482345347eSHal Finkel TargetRegistry::RegisterMCDisassembler(ThePPC64Target, 492345347eSHal Finkel createPPCDisassembler); 502345347eSHal Finkel TargetRegistry::RegisterMCDisassembler(ThePPC64LETarget, 512345347eSHal Finkel createPPCDisassembler); 522345347eSHal Finkel } 532345347eSHal Finkel 542345347eSHal Finkel // FIXME: These can be generated by TableGen from the existing register 552345347eSHal Finkel // encoding values! 562345347eSHal Finkel 572345347eSHal Finkel static const unsigned CRRegs[] = { 582345347eSHal Finkel PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3, 592345347eSHal Finkel PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7 602345347eSHal Finkel }; 612345347eSHal Finkel 622345347eSHal Finkel static const unsigned CRBITRegs[] = { 632345347eSHal Finkel PPC::CR0LT, PPC::CR0GT, PPC::CR0EQ, PPC::CR0UN, 642345347eSHal Finkel PPC::CR1LT, PPC::CR1GT, PPC::CR1EQ, PPC::CR1UN, 652345347eSHal Finkel PPC::CR2LT, PPC::CR2GT, PPC::CR2EQ, PPC::CR2UN, 662345347eSHal Finkel PPC::CR3LT, PPC::CR3GT, PPC::CR3EQ, PPC::CR3UN, 672345347eSHal Finkel PPC::CR4LT, PPC::CR4GT, PPC::CR4EQ, PPC::CR4UN, 682345347eSHal Finkel PPC::CR5LT, PPC::CR5GT, PPC::CR5EQ, PPC::CR5UN, 692345347eSHal Finkel PPC::CR6LT, PPC::CR6GT, PPC::CR6EQ, PPC::CR6UN, 702345347eSHal Finkel PPC::CR7LT, PPC::CR7GT, PPC::CR7EQ, PPC::CR7UN 712345347eSHal Finkel }; 722345347eSHal Finkel 732345347eSHal Finkel static const unsigned FRegs[] = { 742345347eSHal Finkel PPC::F0, PPC::F1, PPC::F2, PPC::F3, 752345347eSHal Finkel PPC::F4, PPC::F5, PPC::F6, PPC::F7, 762345347eSHal Finkel PPC::F8, PPC::F9, PPC::F10, PPC::F11, 772345347eSHal Finkel PPC::F12, PPC::F13, PPC::F14, PPC::F15, 782345347eSHal Finkel PPC::F16, PPC::F17, PPC::F18, PPC::F19, 792345347eSHal Finkel PPC::F20, PPC::F21, PPC::F22, PPC::F23, 802345347eSHal Finkel PPC::F24, PPC::F25, PPC::F26, PPC::F27, 812345347eSHal Finkel PPC::F28, PPC::F29, PPC::F30, PPC::F31 822345347eSHal Finkel }; 832345347eSHal Finkel 842345347eSHal Finkel static const unsigned VRegs[] = { 852345347eSHal Finkel PPC::V0, PPC::V1, PPC::V2, PPC::V3, 862345347eSHal Finkel PPC::V4, PPC::V5, PPC::V6, PPC::V7, 872345347eSHal Finkel PPC::V8, PPC::V9, PPC::V10, PPC::V11, 882345347eSHal Finkel PPC::V12, PPC::V13, PPC::V14, PPC::V15, 892345347eSHal Finkel PPC::V16, PPC::V17, PPC::V18, PPC::V19, 902345347eSHal Finkel PPC::V20, PPC::V21, PPC::V22, PPC::V23, 912345347eSHal Finkel PPC::V24, PPC::V25, PPC::V26, PPC::V27, 922345347eSHal Finkel PPC::V28, PPC::V29, PPC::V30, PPC::V31 932345347eSHal Finkel }; 942345347eSHal Finkel 9527774d92SHal Finkel static const unsigned VSRegs[] = { 9627774d92SHal Finkel PPC::VSL0, PPC::VSL1, PPC::VSL2, PPC::VSL3, 9727774d92SHal Finkel PPC::VSL4, PPC::VSL5, PPC::VSL6, PPC::VSL7, 9827774d92SHal Finkel PPC::VSL8, PPC::VSL9, PPC::VSL10, PPC::VSL11, 9927774d92SHal Finkel PPC::VSL12, PPC::VSL13, PPC::VSL14, PPC::VSL15, 10027774d92SHal Finkel PPC::VSL16, PPC::VSL17, PPC::VSL18, PPC::VSL19, 10127774d92SHal Finkel PPC::VSL20, PPC::VSL21, PPC::VSL22, PPC::VSL23, 10227774d92SHal Finkel PPC::VSL24, PPC::VSL25, PPC::VSL26, PPC::VSL27, 10327774d92SHal Finkel PPC::VSL28, PPC::VSL29, PPC::VSL30, PPC::VSL31, 10427774d92SHal Finkel 10527774d92SHal Finkel PPC::VSH0, PPC::VSH1, PPC::VSH2, PPC::VSH3, 10627774d92SHal Finkel PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, 10727774d92SHal Finkel PPC::VSH8, PPC::VSH9, PPC::VSH10, PPC::VSH11, 10827774d92SHal Finkel PPC::VSH12, PPC::VSH13, PPC::VSH14, PPC::VSH15, 10927774d92SHal Finkel PPC::VSH16, PPC::VSH17, PPC::VSH18, PPC::VSH19, 11027774d92SHal Finkel PPC::VSH20, PPC::VSH21, PPC::VSH22, PPC::VSH23, 11127774d92SHal Finkel PPC::VSH24, PPC::VSH25, PPC::VSH26, PPC::VSH27, 11227774d92SHal Finkel PPC::VSH28, PPC::VSH29, PPC::VSH30, PPC::VSH31 11327774d92SHal Finkel }; 11427774d92SHal Finkel 11519be506aSHal Finkel static const unsigned VSFRegs[] = { 11619be506aSHal Finkel PPC::F0, PPC::F1, PPC::F2, PPC::F3, 11719be506aSHal Finkel PPC::F4, PPC::F5, PPC::F6, PPC::F7, 11819be506aSHal Finkel PPC::F8, PPC::F9, PPC::F10, PPC::F11, 11919be506aSHal Finkel PPC::F12, PPC::F13, PPC::F14, PPC::F15, 12019be506aSHal Finkel PPC::F16, PPC::F17, PPC::F18, PPC::F19, 12119be506aSHal Finkel PPC::F20, PPC::F21, PPC::F22, PPC::F23, 12219be506aSHal Finkel PPC::F24, PPC::F25, PPC::F26, PPC::F27, 12319be506aSHal Finkel PPC::F28, PPC::F29, PPC::F30, PPC::F31, 12419be506aSHal Finkel 12519be506aSHal Finkel PPC::VF0, PPC::VF1, PPC::VF2, PPC::VF3, 12619be506aSHal Finkel PPC::VF4, PPC::VF5, PPC::VF6, PPC::VF7, 12719be506aSHal Finkel PPC::VF8, PPC::VF9, PPC::VF10, PPC::VF11, 12819be506aSHal Finkel PPC::VF12, PPC::VF13, PPC::VF14, PPC::VF15, 12919be506aSHal Finkel PPC::VF16, PPC::VF17, PPC::VF18, PPC::VF19, 13019be506aSHal Finkel PPC::VF20, PPC::VF21, PPC::VF22, PPC::VF23, 13119be506aSHal Finkel PPC::VF24, PPC::VF25, PPC::VF26, PPC::VF27, 13219be506aSHal Finkel PPC::VF28, PPC::VF29, PPC::VF30, PPC::VF31 13319be506aSHal Finkel }; 13419be506aSHal Finkel 1352345347eSHal Finkel static const unsigned GPRegs[] = { 1362345347eSHal Finkel PPC::R0, PPC::R1, PPC::R2, PPC::R3, 1372345347eSHal Finkel PPC::R4, PPC::R5, PPC::R6, PPC::R7, 1382345347eSHal Finkel PPC::R8, PPC::R9, PPC::R10, PPC::R11, 1392345347eSHal Finkel PPC::R12, PPC::R13, PPC::R14, PPC::R15, 1402345347eSHal Finkel PPC::R16, PPC::R17, PPC::R18, PPC::R19, 1412345347eSHal Finkel PPC::R20, PPC::R21, PPC::R22, PPC::R23, 1422345347eSHal Finkel PPC::R24, PPC::R25, PPC::R26, PPC::R27, 1432345347eSHal Finkel PPC::R28, PPC::R29, PPC::R30, PPC::R31 1442345347eSHal Finkel }; 1452345347eSHal Finkel 1462345347eSHal Finkel static const unsigned GP0Regs[] = { 1472345347eSHal Finkel PPC::ZERO, PPC::R1, PPC::R2, PPC::R3, 1482345347eSHal Finkel PPC::R4, PPC::R5, PPC::R6, PPC::R7, 1492345347eSHal Finkel PPC::R8, PPC::R9, PPC::R10, PPC::R11, 1502345347eSHal Finkel PPC::R12, PPC::R13, PPC::R14, PPC::R15, 1512345347eSHal Finkel PPC::R16, PPC::R17, PPC::R18, PPC::R19, 1522345347eSHal Finkel PPC::R20, PPC::R21, PPC::R22, PPC::R23, 1532345347eSHal Finkel PPC::R24, PPC::R25, PPC::R26, PPC::R27, 1542345347eSHal Finkel PPC::R28, PPC::R29, PPC::R30, PPC::R31 1552345347eSHal Finkel }; 1562345347eSHal Finkel 1572345347eSHal Finkel static const unsigned G8Regs[] = { 1582345347eSHal Finkel PPC::X0, PPC::X1, PPC::X2, PPC::X3, 1592345347eSHal Finkel PPC::X4, PPC::X5, PPC::X6, PPC::X7, 1602345347eSHal Finkel PPC::X8, PPC::X9, PPC::X10, PPC::X11, 1612345347eSHal Finkel PPC::X12, PPC::X13, PPC::X14, PPC::X15, 1622345347eSHal Finkel PPC::X16, PPC::X17, PPC::X18, PPC::X19, 1632345347eSHal Finkel PPC::X20, PPC::X21, PPC::X22, PPC::X23, 1642345347eSHal Finkel PPC::X24, PPC::X25, PPC::X26, PPC::X27, 1652345347eSHal Finkel PPC::X28, PPC::X29, PPC::X30, PPC::X31 1662345347eSHal Finkel }; 1672345347eSHal Finkel 1682345347eSHal Finkel template <std::size_t N> 1692345347eSHal Finkel static DecodeStatus decodeRegisterClass(MCInst &Inst, uint64_t RegNo, 1702345347eSHal Finkel const unsigned (&Regs)[N]) { 1712345347eSHal Finkel assert(RegNo < N && "Invalid register number"); 1722345347eSHal Finkel Inst.addOperand(MCOperand::CreateReg(Regs[RegNo])); 1732345347eSHal Finkel return MCDisassembler::Success; 1742345347eSHal Finkel } 1752345347eSHal Finkel 1762345347eSHal Finkel static DecodeStatus DecodeCRRCRegisterClass(MCInst &Inst, uint64_t RegNo, 1772345347eSHal Finkel uint64_t Address, 1782345347eSHal Finkel const void *Decoder) { 1792345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, CRRegs); 1802345347eSHal Finkel } 1812345347eSHal Finkel 1822345347eSHal Finkel static DecodeStatus DecodeCRBITRCRegisterClass(MCInst &Inst, uint64_t RegNo, 1832345347eSHal Finkel uint64_t Address, 1842345347eSHal Finkel const void *Decoder) { 1852345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, CRBITRegs); 1862345347eSHal Finkel } 1872345347eSHal Finkel 1882345347eSHal Finkel static DecodeStatus DecodeF4RCRegisterClass(MCInst &Inst, uint64_t RegNo, 1892345347eSHal Finkel uint64_t Address, 1902345347eSHal Finkel const void *Decoder) { 1912345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, FRegs); 1922345347eSHal Finkel } 1932345347eSHal Finkel 1942345347eSHal Finkel static DecodeStatus DecodeF8RCRegisterClass(MCInst &Inst, uint64_t RegNo, 1952345347eSHal Finkel uint64_t Address, 1962345347eSHal Finkel const void *Decoder) { 1972345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, FRegs); 1982345347eSHal Finkel } 1992345347eSHal Finkel 2002345347eSHal Finkel static DecodeStatus DecodeVRRCRegisterClass(MCInst &Inst, uint64_t RegNo, 2012345347eSHal Finkel uint64_t Address, 2022345347eSHal Finkel const void *Decoder) { 2032345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, VRegs); 2042345347eSHal Finkel } 2052345347eSHal Finkel 20627774d92SHal Finkel static DecodeStatus DecodeVSRCRegisterClass(MCInst &Inst, uint64_t RegNo, 20727774d92SHal Finkel uint64_t Address, 20827774d92SHal Finkel const void *Decoder) { 20927774d92SHal Finkel return decodeRegisterClass(Inst, RegNo, VSRegs); 21027774d92SHal Finkel } 21127774d92SHal Finkel 21219be506aSHal Finkel static DecodeStatus DecodeVSFRCRegisterClass(MCInst &Inst, uint64_t RegNo, 21319be506aSHal Finkel uint64_t Address, 21419be506aSHal Finkel const void *Decoder) { 21519be506aSHal Finkel return decodeRegisterClass(Inst, RegNo, VSFRegs); 21619be506aSHal Finkel } 21719be506aSHal Finkel 2182345347eSHal Finkel static DecodeStatus DecodeGPRCRegisterClass(MCInst &Inst, uint64_t RegNo, 2192345347eSHal Finkel uint64_t Address, 2202345347eSHal Finkel const void *Decoder) { 2212345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, GPRegs); 2222345347eSHal Finkel } 2232345347eSHal Finkel 2242345347eSHal Finkel static DecodeStatus DecodeGPRC_NOR0RegisterClass(MCInst &Inst, uint64_t RegNo, 2252345347eSHal Finkel uint64_t Address, 2262345347eSHal Finkel const void *Decoder) { 2272345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, GP0Regs); 2282345347eSHal Finkel } 2292345347eSHal Finkel 2302345347eSHal Finkel static DecodeStatus DecodeG8RCRegisterClass(MCInst &Inst, uint64_t RegNo, 2312345347eSHal Finkel uint64_t Address, 2322345347eSHal Finkel const void *Decoder) { 2332345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, G8Regs); 2342345347eSHal Finkel } 2352345347eSHal Finkel 2362345347eSHal Finkel #define DecodePointerLikeRegClass0 DecodeGPRCRegisterClass 2372345347eSHal Finkel #define DecodePointerLikeRegClass1 DecodeGPRC_NOR0RegisterClass 2382345347eSHal Finkel 2392345347eSHal Finkel template<unsigned N> 2402345347eSHal Finkel static DecodeStatus decodeUImmOperand(MCInst &Inst, uint64_t Imm, 2412345347eSHal Finkel int64_t Address, const void *Decoder) { 2422345347eSHal Finkel assert(isUInt<N>(Imm) && "Invalid immediate"); 2432345347eSHal Finkel Inst.addOperand(MCOperand::CreateImm(Imm)); 2442345347eSHal Finkel return MCDisassembler::Success; 2452345347eSHal Finkel } 2462345347eSHal Finkel 2472345347eSHal Finkel template<unsigned N> 2482345347eSHal Finkel static DecodeStatus decodeSImmOperand(MCInst &Inst, uint64_t Imm, 2492345347eSHal Finkel int64_t Address, const void *Decoder) { 2502345347eSHal Finkel assert(isUInt<N>(Imm) && "Invalid immediate"); 2512345347eSHal Finkel Inst.addOperand(MCOperand::CreateImm(SignExtend64<N>(Imm))); 2522345347eSHal Finkel return MCDisassembler::Success; 2532345347eSHal Finkel } 2542345347eSHal Finkel 2552345347eSHal Finkel static DecodeStatus decodeMemRIOperands(MCInst &Inst, uint64_t Imm, 2562345347eSHal Finkel int64_t Address, const void *Decoder) { 2572345347eSHal Finkel // Decode the memri field (imm, reg), which has the low 16-bits as the 2582345347eSHal Finkel // displacement and the next 5 bits as the register #. 2592345347eSHal Finkel 2602345347eSHal Finkel uint64_t Base = Imm >> 16; 2612345347eSHal Finkel uint64_t Disp = Imm & 0xFFFF; 2622345347eSHal Finkel 2632345347eSHal Finkel assert(Base < 32 && "Invalid base register"); 2642345347eSHal Finkel 2652345347eSHal Finkel switch (Inst.getOpcode()) { 2662345347eSHal Finkel default: break; 2672345347eSHal Finkel case PPC::LBZU: 2682345347eSHal Finkel case PPC::LHAU: 2692345347eSHal Finkel case PPC::LHZU: 2702345347eSHal Finkel case PPC::LWZU: 2712345347eSHal Finkel case PPC::LFSU: 2722345347eSHal Finkel case PPC::LFDU: 2732345347eSHal Finkel // Add the tied output operand. 2742345347eSHal Finkel Inst.addOperand(MCOperand::CreateReg(GP0Regs[Base])); 2752345347eSHal Finkel break; 2762345347eSHal Finkel case PPC::STBU: 2772345347eSHal Finkel case PPC::STHU: 2782345347eSHal Finkel case PPC::STWU: 2792345347eSHal Finkel case PPC::STFSU: 2802345347eSHal Finkel case PPC::STFDU: 2812345347eSHal Finkel Inst.insert(Inst.begin(), MCOperand::CreateReg(GP0Regs[Base])); 2822345347eSHal Finkel break; 2832345347eSHal Finkel } 2842345347eSHal Finkel 2852345347eSHal Finkel Inst.addOperand(MCOperand::CreateImm(SignExtend64<16>(Disp))); 2862345347eSHal Finkel Inst.addOperand(MCOperand::CreateReg(GP0Regs[Base])); 2872345347eSHal Finkel return MCDisassembler::Success; 2882345347eSHal Finkel } 2892345347eSHal Finkel 2902345347eSHal Finkel static DecodeStatus decodeMemRIXOperands(MCInst &Inst, uint64_t Imm, 2912345347eSHal Finkel int64_t Address, const void *Decoder) { 2922345347eSHal Finkel // Decode the memrix field (imm, reg), which has the low 14-bits as the 2932345347eSHal Finkel // displacement and the next 5 bits as the register #. 2942345347eSHal Finkel 2952345347eSHal Finkel uint64_t Base = Imm >> 14; 2962345347eSHal Finkel uint64_t Disp = Imm & 0x3FFF; 2972345347eSHal Finkel 2982345347eSHal Finkel assert(Base < 32 && "Invalid base register"); 2992345347eSHal Finkel 3002345347eSHal Finkel if (Inst.getOpcode() == PPC::LDU) 3012345347eSHal Finkel // Add the tied output operand. 3022345347eSHal Finkel Inst.addOperand(MCOperand::CreateReg(GP0Regs[Base])); 3032345347eSHal Finkel else if (Inst.getOpcode() == PPC::STDU) 3042345347eSHal Finkel Inst.insert(Inst.begin(), MCOperand::CreateReg(GP0Regs[Base])); 3052345347eSHal Finkel 3062345347eSHal Finkel Inst.addOperand(MCOperand::CreateImm(SignExtend64<16>(Disp << 2))); 3072345347eSHal Finkel Inst.addOperand(MCOperand::CreateReg(GP0Regs[Base])); 3082345347eSHal Finkel return MCDisassembler::Success; 3092345347eSHal Finkel } 3102345347eSHal Finkel 3112345347eSHal Finkel static DecodeStatus decodeCRBitMOperand(MCInst &Inst, uint64_t Imm, 3122345347eSHal Finkel int64_t Address, const void *Decoder) { 3132345347eSHal Finkel // The cr bit encoding is 0x80 >> cr_reg_num. 3142345347eSHal Finkel 3152345347eSHal Finkel unsigned Zeros = countTrailingZeros(Imm); 3162345347eSHal Finkel assert(Zeros < 8 && "Invalid CR bit value"); 3172345347eSHal Finkel 3182345347eSHal Finkel Inst.addOperand(MCOperand::CreateReg(CRRegs[7 - Zeros])); 3192345347eSHal Finkel return MCDisassembler::Success; 3202345347eSHal Finkel } 3212345347eSHal Finkel 3222345347eSHal Finkel #include "PPCGenDisassemblerTables.inc" 3232345347eSHal Finkel 3242345347eSHal Finkel DecodeStatus PPCDisassembler::getInstruction(MCInst &MI, uint64_t &Size, 3252345347eSHal Finkel const MemoryObject &Region, 326*4aa6bea7SRafael Espindola uint64_t Address, raw_ostream &OS, 327*4aa6bea7SRafael Espindola raw_ostream &CS) const { 3282345347eSHal Finkel // Get the four bytes of the instruction. 3292345347eSHal Finkel uint8_t Bytes[4]; 3302345347eSHal Finkel Size = 4; 3312345347eSHal Finkel if (Region.readBytes(Address, Size, Bytes) == -1) { 3322345347eSHal Finkel Size = 0; 3332345347eSHal Finkel return MCDisassembler::Fail; 3342345347eSHal Finkel } 3352345347eSHal Finkel 3362345347eSHal Finkel // The instruction is big-endian encoded. 337*4aa6bea7SRafael Espindola uint32_t Inst = 338*4aa6bea7SRafael Espindola (Bytes[0] << 24) | (Bytes[1] << 16) | (Bytes[2] << 8) | (Bytes[3] << 0); 3392345347eSHal Finkel 3402345347eSHal Finkel return decodeInstruction(DecoderTable32, MI, Inst, Address, this, STI); 3412345347eSHal Finkel } 3422345347eSHal Finkel 343