12345347eSHal Finkel //===------ PPCDisassembler.cpp - Disassembler for PowerPC ------*- C++ -*-===// 22345347eSHal Finkel // 32946cd70SChandler Carruth // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 42946cd70SChandler Carruth // See https://llvm.org/LICENSE.txt for license information. 52946cd70SChandler Carruth // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 62345347eSHal Finkel // 72345347eSHal Finkel //===----------------------------------------------------------------------===// 82345347eSHal Finkel 927c769d2SBenjamin Kramer #include "MCTargetDesc/PPCMCTargetDesc.h" 10ee6ced19SRichard Trieu #include "TargetInfo/PowerPCTargetInfo.h" 11f57c1977SBenjamin Kramer #include "llvm/MC/MCDisassembler/MCDisassembler.h" 122345347eSHal Finkel #include "llvm/MC/MCFixedLenDisassembler.h" 132345347eSHal Finkel #include "llvm/MC/MCInst.h" 142345347eSHal Finkel #include "llvm/MC/MCSubtargetInfo.h" 15c11fd3e7SBenjamin Kramer #include "llvm/Support/Endian.h" 162345347eSHal Finkel #include "llvm/Support/TargetRegistry.h" 172345347eSHal Finkel 182345347eSHal Finkel using namespace llvm; 192345347eSHal Finkel 200dad994aSNemanja Ivanovic DEFINE_PPC_REGCLASSES; 210dad994aSNemanja Ivanovic 22e96dd897SChandler Carruth #define DEBUG_TYPE "ppc-disassembler" 23e96dd897SChandler Carruth 242345347eSHal Finkel typedef MCDisassembler::DecodeStatus DecodeStatus; 252345347eSHal Finkel 262345347eSHal Finkel namespace { 272345347eSHal Finkel class PPCDisassembler : public MCDisassembler { 28c11fd3e7SBenjamin Kramer bool IsLittleEndian; 29c11fd3e7SBenjamin Kramer 302345347eSHal Finkel public: 31c11fd3e7SBenjamin Kramer PPCDisassembler(const MCSubtargetInfo &STI, MCContext &Ctx, 32c11fd3e7SBenjamin Kramer bool IsLittleEndian) 33c11fd3e7SBenjamin Kramer : MCDisassembler(STI, Ctx), IsLittleEndian(IsLittleEndian) {} 342345347eSHal Finkel 354aa6bea7SRafael Espindola DecodeStatus getInstruction(MCInst &Instr, uint64_t &Size, 367fc5b874SRafael Espindola ArrayRef<uint8_t> Bytes, uint64_t Address, 374aa6bea7SRafael Espindola raw_ostream &CStream) const override; 382345347eSHal Finkel }; 392345347eSHal Finkel } // end anonymous namespace 402345347eSHal Finkel 412345347eSHal Finkel static MCDisassembler *createPPCDisassembler(const Target &T, 42a1bc0f56SLang Hames const MCSubtargetInfo &STI, 43a1bc0f56SLang Hames MCContext &Ctx) { 44c11fd3e7SBenjamin Kramer return new PPCDisassembler(STI, Ctx, /*IsLittleEndian=*/false); 45c11fd3e7SBenjamin Kramer } 46c11fd3e7SBenjamin Kramer 47c11fd3e7SBenjamin Kramer static MCDisassembler *createPPCLEDisassembler(const Target &T, 48c11fd3e7SBenjamin Kramer const MCSubtargetInfo &STI, 49c11fd3e7SBenjamin Kramer MCContext &Ctx) { 50c11fd3e7SBenjamin Kramer return new PPCDisassembler(STI, Ctx, /*IsLittleEndian=*/true); 512345347eSHal Finkel } 522345347eSHal Finkel 53*0dbcb363STom Stellard extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializePowerPCDisassembler() { 542345347eSHal Finkel // Register the disassembler for each target. 55f42454b9SMehdi Amini TargetRegistry::RegisterMCDisassembler(getThePPC32Target(), 562345347eSHal Finkel createPPCDisassembler); 57f42454b9SMehdi Amini TargetRegistry::RegisterMCDisassembler(getThePPC64Target(), 582345347eSHal Finkel createPPCDisassembler); 59f42454b9SMehdi Amini TargetRegistry::RegisterMCDisassembler(getThePPC64LETarget(), 60c11fd3e7SBenjamin Kramer createPPCLEDisassembler); 612345347eSHal Finkel } 622345347eSHal Finkel 63c0694520SSean Fertile static DecodeStatus DecodePCRel24BranchTarget(MCInst &Inst, unsigned Imm, 64c0694520SSean Fertile uint64_t Addr, 65c0694520SSean Fertile const void *Decoder) { 66c0694520SSean Fertile int32_t Offset = SignExtend32<24>(Imm); 67c0694520SSean Fertile Inst.addOperand(MCOperand::createImm(Offset)); 68c0694520SSean Fertile return MCDisassembler::Success; 69c0694520SSean Fertile } 70c0694520SSean Fertile 712345347eSHal Finkel // FIXME: These can be generated by TableGen from the existing register 722345347eSHal Finkel // encoding values! 732345347eSHal Finkel 742345347eSHal Finkel template <std::size_t N> 752345347eSHal Finkel static DecodeStatus decodeRegisterClass(MCInst &Inst, uint64_t RegNo, 760dad994aSNemanja Ivanovic const MCPhysReg (&Regs)[N]) { 772345347eSHal Finkel assert(RegNo < N && "Invalid register number"); 78e9119e41SJim Grosbach Inst.addOperand(MCOperand::createReg(Regs[RegNo])); 792345347eSHal Finkel return MCDisassembler::Success; 802345347eSHal Finkel } 812345347eSHal Finkel 822345347eSHal Finkel static DecodeStatus DecodeCRRCRegisterClass(MCInst &Inst, uint64_t RegNo, 832345347eSHal Finkel uint64_t Address, 842345347eSHal Finkel const void *Decoder) { 852345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, CRRegs); 862345347eSHal Finkel } 872345347eSHal Finkel 882345347eSHal Finkel static DecodeStatus DecodeCRBITRCRegisterClass(MCInst &Inst, uint64_t RegNo, 892345347eSHal Finkel uint64_t Address, 902345347eSHal Finkel const void *Decoder) { 912345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, CRBITRegs); 922345347eSHal Finkel } 932345347eSHal Finkel 942345347eSHal Finkel static DecodeStatus DecodeF4RCRegisterClass(MCInst &Inst, uint64_t RegNo, 952345347eSHal Finkel uint64_t Address, 962345347eSHal Finkel const void *Decoder) { 972345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, FRegs); 982345347eSHal Finkel } 992345347eSHal Finkel 1002345347eSHal Finkel static DecodeStatus DecodeF8RCRegisterClass(MCInst &Inst, uint64_t RegNo, 1012345347eSHal Finkel uint64_t Address, 1022345347eSHal Finkel const void *Decoder) { 1032345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, FRegs); 1042345347eSHal Finkel } 1052345347eSHal Finkel 10611049f8fSNemanja Ivanovic static DecodeStatus DecodeVFRCRegisterClass(MCInst &Inst, uint64_t RegNo, 10711049f8fSNemanja Ivanovic uint64_t Address, 10811049f8fSNemanja Ivanovic const void *Decoder) { 10911049f8fSNemanja Ivanovic return decodeRegisterClass(Inst, RegNo, VFRegs); 11011049f8fSNemanja Ivanovic } 11111049f8fSNemanja Ivanovic 1122345347eSHal Finkel static DecodeStatus DecodeVRRCRegisterClass(MCInst &Inst, uint64_t RegNo, 1132345347eSHal Finkel uint64_t Address, 1142345347eSHal Finkel const void *Decoder) { 1152345347eSHal Finkel return decodeRegisterClass(Inst, RegNo, VRegs); 1162345347eSHal Finkel } 1172345347eSHal Finkel 11827774d92SHal Finkel static DecodeStatus DecodeVSRCRegisterClass(MCInst &Inst, uint64_t RegNo, 11927774d92SHal Finkel uint64_t Address, 12027774d92SHal Finkel const void *Decoder) { 12127774d92SHal Finkel return decodeRegisterClass(Inst, RegNo, VSRegs); 12227774d92SHal Finkel } 12327774d92SHal Finkel 12419be506aSHal Finkel static DecodeStatus DecodeVSFRCRegisterClass(MCInst &Inst, uint64_t RegNo, 12519be506aSHal Finkel uint64_t Address, 12619be506aSHal Finkel const void *Decoder) { 12719be506aSHal Finkel return decodeRegisterClass(Inst, RegNo, VSFRegs); 12819be506aSHal Finkel } 12919be506aSHal Finkel 130f3c94b1eSNemanja Ivanovic static DecodeStatus DecodeVSSRCRegisterClass(MCInst &Inst, uint64_t RegNo, 131f3c94b1eSNemanja Ivanovic uint64_t Address, 132f3c94b1eSNemanja Ivanovic const void *Decoder) { 133f3c94b1eSNemanja Ivanovic return decodeRegisterClass(Inst, RegNo, VSSRegs); 134f3c94b1eSNemanja Ivanovic } 135f3c94b1eSNemanja Ivanovic 1362345347eSHal Finkel static DecodeStatus DecodeGPRCRegisterClass(MCInst &Inst, uint64_t RegNo, 1372345347eSHal Finkel uint64_t Address, 1382345347eSHal Finkel const void *Decoder) { 1390dad994aSNemanja Ivanovic return decodeRegisterClass(Inst, RegNo, RRegs); 1402345347eSHal Finkel } 1412345347eSHal Finkel 1422345347eSHal Finkel static DecodeStatus DecodeGPRC_NOR0RegisterClass(MCInst &Inst, uint64_t RegNo, 1432345347eSHal Finkel uint64_t Address, 1442345347eSHal Finkel const void *Decoder) { 1450dad994aSNemanja Ivanovic return decodeRegisterClass(Inst, RegNo, RRegsNoR0); 1462345347eSHal Finkel } 1472345347eSHal Finkel 1482345347eSHal Finkel static DecodeStatus DecodeG8RCRegisterClass(MCInst &Inst, uint64_t RegNo, 1492345347eSHal Finkel uint64_t Address, 1502345347eSHal Finkel const void *Decoder) { 1510dad994aSNemanja Ivanovic return decodeRegisterClass(Inst, RegNo, XRegs); 1522345347eSHal Finkel } 1532345347eSHal Finkel 15422e7da95SGuozhi Wei static DecodeStatus DecodeG8RC_NOX0RegisterClass(MCInst &Inst, uint64_t RegNo, 15522e7da95SGuozhi Wei uint64_t Address, 15622e7da95SGuozhi Wei const void *Decoder) { 1570dad994aSNemanja Ivanovic return decodeRegisterClass(Inst, RegNo, XRegsNoX0); 15822e7da95SGuozhi Wei } 15922e7da95SGuozhi Wei 1602345347eSHal Finkel #define DecodePointerLikeRegClass0 DecodeGPRCRegisterClass 1612345347eSHal Finkel #define DecodePointerLikeRegClass1 DecodeGPRC_NOR0RegisterClass 1622345347eSHal Finkel 163c93a9a2cSHal Finkel static DecodeStatus DecodeQFRCRegisterClass(MCInst &Inst, uint64_t RegNo, 164c93a9a2cSHal Finkel uint64_t Address, 165c93a9a2cSHal Finkel const void *Decoder) { 166c93a9a2cSHal Finkel return decodeRegisterClass(Inst, RegNo, QFRegs); 167c93a9a2cSHal Finkel } 168c93a9a2cSHal Finkel 169d52990c7SJustin Hibbits static DecodeStatus DecodeSPERCRegisterClass(MCInst &Inst, uint64_t RegNo, 170d52990c7SJustin Hibbits uint64_t Address, 171d52990c7SJustin Hibbits const void *Decoder) { 172d52990c7SJustin Hibbits return decodeRegisterClass(Inst, RegNo, SPERegs); 173d52990c7SJustin Hibbits } 174d52990c7SJustin Hibbits 175c93a9a2cSHal Finkel #define DecodeQSRCRegisterClass DecodeQFRCRegisterClass 176c93a9a2cSHal Finkel #define DecodeQBRCRegisterClass DecodeQFRCRegisterClass 177c93a9a2cSHal Finkel 1782345347eSHal Finkel template<unsigned N> 1792345347eSHal Finkel static DecodeStatus decodeUImmOperand(MCInst &Inst, uint64_t Imm, 1802345347eSHal Finkel int64_t Address, const void *Decoder) { 1812345347eSHal Finkel assert(isUInt<N>(Imm) && "Invalid immediate"); 182e9119e41SJim Grosbach Inst.addOperand(MCOperand::createImm(Imm)); 1832345347eSHal Finkel return MCDisassembler::Success; 1842345347eSHal Finkel } 1852345347eSHal Finkel 1862345347eSHal Finkel template<unsigned N> 1872345347eSHal Finkel static DecodeStatus decodeSImmOperand(MCInst &Inst, uint64_t Imm, 1882345347eSHal Finkel int64_t Address, const void *Decoder) { 1892345347eSHal Finkel assert(isUInt<N>(Imm) && "Invalid immediate"); 190e9119e41SJim Grosbach Inst.addOperand(MCOperand::createImm(SignExtend64<N>(Imm))); 1912345347eSHal Finkel return MCDisassembler::Success; 1922345347eSHal Finkel } 1932345347eSHal Finkel 1942345347eSHal Finkel static DecodeStatus decodeMemRIOperands(MCInst &Inst, uint64_t Imm, 1952345347eSHal Finkel int64_t Address, const void *Decoder) { 1962345347eSHal Finkel // Decode the memri field (imm, reg), which has the low 16-bits as the 1972345347eSHal Finkel // displacement and the next 5 bits as the register #. 1982345347eSHal Finkel 1992345347eSHal Finkel uint64_t Base = Imm >> 16; 2002345347eSHal Finkel uint64_t Disp = Imm & 0xFFFF; 2012345347eSHal Finkel 2022345347eSHal Finkel assert(Base < 32 && "Invalid base register"); 2032345347eSHal Finkel 2042345347eSHal Finkel switch (Inst.getOpcode()) { 2052345347eSHal Finkel default: break; 2062345347eSHal Finkel case PPC::LBZU: 2072345347eSHal Finkel case PPC::LHAU: 2082345347eSHal Finkel case PPC::LHZU: 2092345347eSHal Finkel case PPC::LWZU: 2102345347eSHal Finkel case PPC::LFSU: 2112345347eSHal Finkel case PPC::LFDU: 2122345347eSHal Finkel // Add the tied output operand. 2130dad994aSNemanja Ivanovic Inst.addOperand(MCOperand::createReg(RRegsNoR0[Base])); 2142345347eSHal Finkel break; 2152345347eSHal Finkel case PPC::STBU: 2162345347eSHal Finkel case PPC::STHU: 2172345347eSHal Finkel case PPC::STWU: 2182345347eSHal Finkel case PPC::STFSU: 2192345347eSHal Finkel case PPC::STFDU: 2200dad994aSNemanja Ivanovic Inst.insert(Inst.begin(), MCOperand::createReg(RRegsNoR0[Base])); 2212345347eSHal Finkel break; 2222345347eSHal Finkel } 2232345347eSHal Finkel 224e9119e41SJim Grosbach Inst.addOperand(MCOperand::createImm(SignExtend64<16>(Disp))); 2250dad994aSNemanja Ivanovic Inst.addOperand(MCOperand::createReg(RRegsNoR0[Base])); 2262345347eSHal Finkel return MCDisassembler::Success; 2272345347eSHal Finkel } 2282345347eSHal Finkel 2292345347eSHal Finkel static DecodeStatus decodeMemRIXOperands(MCInst &Inst, uint64_t Imm, 2302345347eSHal Finkel int64_t Address, const void *Decoder) { 2312345347eSHal Finkel // Decode the memrix field (imm, reg), which has the low 14-bits as the 2322345347eSHal Finkel // displacement and the next 5 bits as the register #. 2332345347eSHal Finkel 2342345347eSHal Finkel uint64_t Base = Imm >> 14; 2352345347eSHal Finkel uint64_t Disp = Imm & 0x3FFF; 2362345347eSHal Finkel 2372345347eSHal Finkel assert(Base < 32 && "Invalid base register"); 2382345347eSHal Finkel 2392345347eSHal Finkel if (Inst.getOpcode() == PPC::LDU) 2402345347eSHal Finkel // Add the tied output operand. 2410dad994aSNemanja Ivanovic Inst.addOperand(MCOperand::createReg(RRegsNoR0[Base])); 2422345347eSHal Finkel else if (Inst.getOpcode() == PPC::STDU) 2430dad994aSNemanja Ivanovic Inst.insert(Inst.begin(), MCOperand::createReg(RRegsNoR0[Base])); 2442345347eSHal Finkel 245e9119e41SJim Grosbach Inst.addOperand(MCOperand::createImm(SignExtend64<16>(Disp << 2))); 2460dad994aSNemanja Ivanovic Inst.addOperand(MCOperand::createReg(RRegsNoR0[Base])); 2472345347eSHal Finkel return MCDisassembler::Success; 2482345347eSHal Finkel } 2492345347eSHal Finkel 250ba532dc8SKit Barton static DecodeStatus decodeMemRIX16Operands(MCInst &Inst, uint64_t Imm, 251ba532dc8SKit Barton int64_t Address, const void *Decoder) { 252ba532dc8SKit Barton // Decode the memrix16 field (imm, reg), which has the low 12-bits as the 253ba532dc8SKit Barton // displacement with 16-byte aligned, and the next 5 bits as the register #. 254ba532dc8SKit Barton 255ba532dc8SKit Barton uint64_t Base = Imm >> 12; 256ba532dc8SKit Barton uint64_t Disp = Imm & 0xFFF; 257ba532dc8SKit Barton 258ba532dc8SKit Barton assert(Base < 32 && "Invalid base register"); 259ba532dc8SKit Barton 260ba532dc8SKit Barton Inst.addOperand(MCOperand::createImm(SignExtend64<16>(Disp << 4))); 2610dad994aSNemanja Ivanovic Inst.addOperand(MCOperand::createReg(RRegsNoR0[Base])); 262ba532dc8SKit Barton return MCDisassembler::Success; 263ba532dc8SKit Barton } 264ba532dc8SKit Barton 2654fa4fa6aSJustin Hibbits static DecodeStatus decodeSPE8Operands(MCInst &Inst, uint64_t Imm, 2664fa4fa6aSJustin Hibbits int64_t Address, const void *Decoder) { 2674fa4fa6aSJustin Hibbits // Decode the spe8disp field (imm, reg), which has the low 5-bits as the 2684fa4fa6aSJustin Hibbits // displacement with 8-byte aligned, and the next 5 bits as the register #. 2694fa4fa6aSJustin Hibbits 2704fa4fa6aSJustin Hibbits uint64_t Base = Imm >> 5; 2714fa4fa6aSJustin Hibbits uint64_t Disp = Imm & 0x1F; 2724fa4fa6aSJustin Hibbits 2734fa4fa6aSJustin Hibbits assert(Base < 32 && "Invalid base register"); 2744fa4fa6aSJustin Hibbits 2754fa4fa6aSJustin Hibbits Inst.addOperand(MCOperand::createImm(Disp << 3)); 2760dad994aSNemanja Ivanovic Inst.addOperand(MCOperand::createReg(RRegsNoR0[Base])); 2774fa4fa6aSJustin Hibbits return MCDisassembler::Success; 2784fa4fa6aSJustin Hibbits } 2794fa4fa6aSJustin Hibbits 2804fa4fa6aSJustin Hibbits static DecodeStatus decodeSPE4Operands(MCInst &Inst, uint64_t Imm, 2814fa4fa6aSJustin Hibbits int64_t Address, const void *Decoder) { 2824fa4fa6aSJustin Hibbits // Decode the spe4disp field (imm, reg), which has the low 5-bits as the 2834fa4fa6aSJustin Hibbits // displacement with 4-byte aligned, and the next 5 bits as the register #. 2844fa4fa6aSJustin Hibbits 2854fa4fa6aSJustin Hibbits uint64_t Base = Imm >> 5; 2864fa4fa6aSJustin Hibbits uint64_t Disp = Imm & 0x1F; 2874fa4fa6aSJustin Hibbits 2884fa4fa6aSJustin Hibbits assert(Base < 32 && "Invalid base register"); 2894fa4fa6aSJustin Hibbits 2904fa4fa6aSJustin Hibbits Inst.addOperand(MCOperand::createImm(Disp << 2)); 2910dad994aSNemanja Ivanovic Inst.addOperand(MCOperand::createReg(RRegsNoR0[Base])); 2924fa4fa6aSJustin Hibbits return MCDisassembler::Success; 2934fa4fa6aSJustin Hibbits } 2944fa4fa6aSJustin Hibbits 2954fa4fa6aSJustin Hibbits static DecodeStatus decodeSPE2Operands(MCInst &Inst, uint64_t Imm, 2964fa4fa6aSJustin Hibbits int64_t Address, const void *Decoder) { 2974fa4fa6aSJustin Hibbits // Decode the spe2disp field (imm, reg), which has the low 5-bits as the 2984fa4fa6aSJustin Hibbits // displacement with 2-byte aligned, and the next 5 bits as the register #. 2994fa4fa6aSJustin Hibbits 3004fa4fa6aSJustin Hibbits uint64_t Base = Imm >> 5; 3014fa4fa6aSJustin Hibbits uint64_t Disp = Imm & 0x1F; 3024fa4fa6aSJustin Hibbits 3034fa4fa6aSJustin Hibbits assert(Base < 32 && "Invalid base register"); 3044fa4fa6aSJustin Hibbits 3054fa4fa6aSJustin Hibbits Inst.addOperand(MCOperand::createImm(Disp << 1)); 3060dad994aSNemanja Ivanovic Inst.addOperand(MCOperand::createReg(RRegsNoR0[Base])); 3074fa4fa6aSJustin Hibbits return MCDisassembler::Success; 3084fa4fa6aSJustin Hibbits } 3094fa4fa6aSJustin Hibbits 3102345347eSHal Finkel static DecodeStatus decodeCRBitMOperand(MCInst &Inst, uint64_t Imm, 3112345347eSHal Finkel int64_t Address, const void *Decoder) { 3122345347eSHal Finkel // The cr bit encoding is 0x80 >> cr_reg_num. 3132345347eSHal Finkel 3142345347eSHal Finkel unsigned Zeros = countTrailingZeros(Imm); 3152345347eSHal Finkel assert(Zeros < 8 && "Invalid CR bit value"); 3162345347eSHal Finkel 317e9119e41SJim Grosbach Inst.addOperand(MCOperand::createReg(CRRegs[7 - Zeros])); 3182345347eSHal Finkel return MCDisassembler::Success; 3192345347eSHal Finkel } 3202345347eSHal Finkel 3212345347eSHal Finkel #include "PPCGenDisassemblerTables.inc" 3222345347eSHal Finkel 3232345347eSHal Finkel DecodeStatus PPCDisassembler::getInstruction(MCInst &MI, uint64_t &Size, 3247fc5b874SRafael Espindola ArrayRef<uint8_t> Bytes, 3256fdd6a7bSFangrui Song uint64_t Address, 3264aa6bea7SRafael Espindola raw_ostream &CS) const { 3272345347eSHal Finkel // Get the four bytes of the instruction. 3282345347eSHal Finkel Size = 4; 3297fc5b874SRafael Espindola if (Bytes.size() < 4) { 3302345347eSHal Finkel Size = 0; 3312345347eSHal Finkel return MCDisassembler::Fail; 3322345347eSHal Finkel } 3332345347eSHal Finkel 334c11fd3e7SBenjamin Kramer // Read the instruction in the proper endianness. 335c11fd3e7SBenjamin Kramer uint32_t Inst = IsLittleEndian ? support::endian::read32le(Bytes.data()) 336c11fd3e7SBenjamin Kramer : support::endian::read32be(Bytes.data()); 3372345347eSHal Finkel 338db0712f9SMichael Kuperstein if (STI.getFeatureBits()[PPC::FeatureQPX]) { 339c93a9a2cSHal Finkel DecodeStatus result = 340c93a9a2cSHal Finkel decodeInstruction(DecoderTableQPX32, MI, Inst, Address, this, STI); 341c93a9a2cSHal Finkel if (result != MCDisassembler::Fail) 342c93a9a2cSHal Finkel return result; 3434fa4fa6aSJustin Hibbits } else if (STI.getFeatureBits()[PPC::FeatureSPE]) { 3444fa4fa6aSJustin Hibbits DecodeStatus result = 3454fa4fa6aSJustin Hibbits decodeInstruction(DecoderTableSPE32, MI, Inst, Address, this, STI); 3464fa4fa6aSJustin Hibbits if (result != MCDisassembler::Fail) 3474fa4fa6aSJustin Hibbits return result; 348c93a9a2cSHal Finkel } 349c93a9a2cSHal Finkel 3502345347eSHal Finkel return decodeInstruction(DecoderTable32, MI, Inst, Address, this, STI); 3512345347eSHal Finkel } 352